xref: /freebsd/sys/dev/ath/if_ath_rx.c (revision afa44333551c985fa7670a880a5788c6352c747e)
1e60c4fc2SAdrian Chadd /*-
2e60c4fc2SAdrian Chadd  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3e60c4fc2SAdrian Chadd  * All rights reserved.
4e60c4fc2SAdrian Chadd  *
5e60c4fc2SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
6e60c4fc2SAdrian Chadd  * modification, are permitted provided that the following conditions
7e60c4fc2SAdrian Chadd  * are met:
8e60c4fc2SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
9e60c4fc2SAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
10e60c4fc2SAdrian Chadd  *    without modification.
11e60c4fc2SAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12e60c4fc2SAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13e60c4fc2SAdrian Chadd  *    redistribution must be conditioned upon including a substantially
14e60c4fc2SAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
15e60c4fc2SAdrian Chadd  *
16e60c4fc2SAdrian Chadd  * NO WARRANTY
17e60c4fc2SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18e60c4fc2SAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19e60c4fc2SAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
20e60c4fc2SAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
21e60c4fc2SAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
22e60c4fc2SAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23e60c4fc2SAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24e60c4fc2SAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
25e60c4fc2SAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26e60c4fc2SAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27e60c4fc2SAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
28e60c4fc2SAdrian Chadd  */
29e60c4fc2SAdrian Chadd 
30e60c4fc2SAdrian Chadd #include <sys/cdefs.h>
31e60c4fc2SAdrian Chadd __FBSDID("$FreeBSD$");
32e60c4fc2SAdrian Chadd 
33e60c4fc2SAdrian Chadd /*
34e60c4fc2SAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
35e60c4fc2SAdrian Chadd  *
36e60c4fc2SAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
37e60c4fc2SAdrian Chadd  * is greatly appreciated.
38e60c4fc2SAdrian Chadd  */
39e60c4fc2SAdrian Chadd 
40e60c4fc2SAdrian Chadd #include "opt_inet.h"
41e60c4fc2SAdrian Chadd #include "opt_ath.h"
42e60c4fc2SAdrian Chadd /*
43e60c4fc2SAdrian Chadd  * This is needed for register operations which are performed
44e60c4fc2SAdrian Chadd  * by the driver - eg, calls to ath_hal_gettsf32().
45e60c4fc2SAdrian Chadd  *
46e60c4fc2SAdrian Chadd  * It's also required for any AH_DEBUG checks in here, eg the
47e60c4fc2SAdrian Chadd  * module dependencies.
48e60c4fc2SAdrian Chadd  */
49e60c4fc2SAdrian Chadd #include "opt_ah.h"
50e60c4fc2SAdrian Chadd #include "opt_wlan.h"
51e60c4fc2SAdrian Chadd 
52e60c4fc2SAdrian Chadd #include <sys/param.h>
53e60c4fc2SAdrian Chadd #include <sys/systm.h>
54e60c4fc2SAdrian Chadd #include <sys/sysctl.h>
55e60c4fc2SAdrian Chadd #include <sys/mbuf.h>
56e60c4fc2SAdrian Chadd #include <sys/malloc.h>
57e60c4fc2SAdrian Chadd #include <sys/lock.h>
58e60c4fc2SAdrian Chadd #include <sys/mutex.h>
59e60c4fc2SAdrian Chadd #include <sys/kernel.h>
60e60c4fc2SAdrian Chadd #include <sys/socket.h>
61e60c4fc2SAdrian Chadd #include <sys/sockio.h>
62e60c4fc2SAdrian Chadd #include <sys/errno.h>
63e60c4fc2SAdrian Chadd #include <sys/callout.h>
64e60c4fc2SAdrian Chadd #include <sys/bus.h>
65e60c4fc2SAdrian Chadd #include <sys/endian.h>
66e60c4fc2SAdrian Chadd #include <sys/kthread.h>
67e60c4fc2SAdrian Chadd #include <sys/taskqueue.h>
68e60c4fc2SAdrian Chadd #include <sys/priv.h>
69e60c4fc2SAdrian Chadd #include <sys/module.h>
70e60c4fc2SAdrian Chadd #include <sys/ktr.h>
71e60c4fc2SAdrian Chadd #include <sys/smp.h>	/* for mp_ncpus */
72e60c4fc2SAdrian Chadd 
73e60c4fc2SAdrian Chadd #include <machine/bus.h>
74e60c4fc2SAdrian Chadd 
75e60c4fc2SAdrian Chadd #include <net/if.h>
7676039bc8SGleb Smirnoff #include <net/if_var.h>
77e60c4fc2SAdrian Chadd #include <net/if_dl.h>
78e60c4fc2SAdrian Chadd #include <net/if_media.h>
79e60c4fc2SAdrian Chadd #include <net/if_types.h>
80e60c4fc2SAdrian Chadd #include <net/if_arp.h>
81e60c4fc2SAdrian Chadd #include <net/ethernet.h>
82e60c4fc2SAdrian Chadd #include <net/if_llc.h>
83e60c4fc2SAdrian Chadd 
84e60c4fc2SAdrian Chadd #include <net80211/ieee80211_var.h>
85e60c4fc2SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
86e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
87e60c4fc2SAdrian Chadd #include <net80211/ieee80211_superg.h>
88e60c4fc2SAdrian Chadd #endif
89e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
90e60c4fc2SAdrian Chadd #include <net80211/ieee80211_tdma.h>
91e60c4fc2SAdrian Chadd #endif
92e60c4fc2SAdrian Chadd 
93e60c4fc2SAdrian Chadd #include <net/bpf.h>
94e60c4fc2SAdrian Chadd 
95e60c4fc2SAdrian Chadd #ifdef INET
96e60c4fc2SAdrian Chadd #include <netinet/in.h>
97e60c4fc2SAdrian Chadd #include <netinet/if_ether.h>
98e60c4fc2SAdrian Chadd #endif
99e60c4fc2SAdrian Chadd 
100e60c4fc2SAdrian Chadd #include <dev/ath/if_athvar.h>
101e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
102e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
103e60c4fc2SAdrian Chadd 
104e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_debug.h>
105e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_misc.h>
106e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tsf.h>
107e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tx.h>
108e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_sysctl.h>
109e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_led.h>
110e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_keycache.h>
111e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_rx.h>
112a35dae8dSAdrian Chadd #include <dev/ath/if_ath_beacon.h>
113e60c4fc2SAdrian Chadd #include <dev/ath/if_athdfs.h>
114b45de1ebSAdrian Chadd #include <dev/ath/if_ath_descdma.h>
115e60c4fc2SAdrian Chadd 
116e60c4fc2SAdrian Chadd #ifdef ATH_TX99_DIAG
117e60c4fc2SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
118e60c4fc2SAdrian Chadd #endif
119e60c4fc2SAdrian Chadd 
120b69b0dccSAdrian Chadd #ifdef	ATH_DEBUG_ALQ
121b69b0dccSAdrian Chadd #include <dev/ath/if_ath_alq.h>
122b69b0dccSAdrian Chadd #endif
123b69b0dccSAdrian Chadd 
124216ca234SAdrian Chadd #include <dev/ath/if_ath_lna_div.h>
125216ca234SAdrian Chadd 
126e60c4fc2SAdrian Chadd /*
127e60c4fc2SAdrian Chadd  * Calculate the receive filter according to the
128e60c4fc2SAdrian Chadd  * operating mode and state:
129e60c4fc2SAdrian Chadd  *
130e60c4fc2SAdrian Chadd  * o always accept unicast, broadcast, and multicast traffic
131e60c4fc2SAdrian Chadd  * o accept PHY error frames when hardware doesn't have MIB support
132e60c4fc2SAdrian Chadd  *   to count and we need them for ANI (sta mode only until recently)
133e60c4fc2SAdrian Chadd  *   and we are not scanning (ANI is disabled)
134e60c4fc2SAdrian Chadd  *   NB: older hal's add rx filter bits out of sight and we need to
135e60c4fc2SAdrian Chadd  *	 blindly preserve them
136e60c4fc2SAdrian Chadd  * o probe request frames are accepted only when operating in
137e60c4fc2SAdrian Chadd  *   hostap, adhoc, mesh, or monitor modes
138e60c4fc2SAdrian Chadd  * o enable promiscuous mode
139e60c4fc2SAdrian Chadd  *   - when in monitor mode
140e60c4fc2SAdrian Chadd  *   - if interface marked PROMISC (assumes bridge setting is filtered)
141e60c4fc2SAdrian Chadd  * o accept beacons:
142e60c4fc2SAdrian Chadd  *   - when operating in station mode for collecting rssi data when
143e60c4fc2SAdrian Chadd  *     the station is otherwise quiet, or
144e60c4fc2SAdrian Chadd  *   - when operating in adhoc mode so the 802.11 layer creates
145e60c4fc2SAdrian Chadd  *     node table entries for peers,
146e60c4fc2SAdrian Chadd  *   - when scanning
147e60c4fc2SAdrian Chadd  *   - when doing s/w beacon miss (e.g. for ap+sta)
148e60c4fc2SAdrian Chadd  *   - when operating in ap mode in 11g to detect overlapping bss that
149e60c4fc2SAdrian Chadd  *     require protection
150e60c4fc2SAdrian Chadd  *   - when operating in mesh mode to detect neighbors
151e60c4fc2SAdrian Chadd  * o accept control frames:
152e60c4fc2SAdrian Chadd  *   - when in monitor mode
153e60c4fc2SAdrian Chadd  * XXX HT protection for 11n
154e60c4fc2SAdrian Chadd  */
155e60c4fc2SAdrian Chadd u_int32_t
156e60c4fc2SAdrian Chadd ath_calcrxfilter(struct ath_softc *sc)
157e60c4fc2SAdrian Chadd {
1587a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
159e60c4fc2SAdrian Chadd 	u_int32_t rfilt;
160e60c4fc2SAdrian Chadd 
161e60c4fc2SAdrian Chadd 	rfilt = HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST;
162e60c4fc2SAdrian Chadd 	if (!sc->sc_needmib && !sc->sc_scanning)
163e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYERR;
164e60c4fc2SAdrian Chadd 	if (ic->ic_opmode != IEEE80211_M_STA)
165e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PROBEREQ;
166e60c4fc2SAdrian Chadd 	/* XXX ic->ic_monvaps != 0? */
1677a79cebfSGleb Smirnoff 	if (ic->ic_opmode == IEEE80211_M_MONITOR || ic->ic_promisc > 0)
168e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PROM;
169f5c30c4eSAdrian Chadd 
170f5c30c4eSAdrian Chadd 	/*
171f5c30c4eSAdrian Chadd 	 * Only listen to all beacons if we're scanning.
172f5c30c4eSAdrian Chadd 	 *
173f5c30c4eSAdrian Chadd 	 * Otherwise we only really need to hear beacons from
174f5c30c4eSAdrian Chadd 	 * our own BSSID.
17594a88508SAdrian Chadd 	 *
17694a88508SAdrian Chadd 	 * IBSS? software beacon miss? Just receive all beacons.
17794a88508SAdrian Chadd 	 * We need to hear beacons/probe requests from everyone so
17894a88508SAdrian Chadd 	 * we can merge ibss.
179f5c30c4eSAdrian Chadd 	 */
18094a88508SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_IBSS || sc->sc_swbmiss) {
18194a88508SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
18294a88508SAdrian Chadd 	} else if (ic->ic_opmode == IEEE80211_M_STA) {
183f5c30c4eSAdrian Chadd 		if (sc->sc_do_mybeacon && ! sc->sc_scanning) {
184f5c30c4eSAdrian Chadd 			rfilt |= HAL_RX_FILTER_MYBEACON;
185f5c30c4eSAdrian Chadd 		} else { /* scanning, non-mybeacon chips */
186e60c4fc2SAdrian Chadd 			rfilt |= HAL_RX_FILTER_BEACON;
187f5c30c4eSAdrian Chadd 		}
188f5c30c4eSAdrian Chadd 	}
189f5c30c4eSAdrian Chadd 
190e60c4fc2SAdrian Chadd 	/*
191e60c4fc2SAdrian Chadd 	 * NB: We don't recalculate the rx filter when
192e60c4fc2SAdrian Chadd 	 * ic_protmode changes; otherwise we could do
193e60c4fc2SAdrian Chadd 	 * this only when ic_protmode != NONE.
194e60c4fc2SAdrian Chadd 	 */
195e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_HOSTAP &&
196e60c4fc2SAdrian Chadd 	    IEEE80211_IS_CHAN_ANYG(ic->ic_curchan))
197e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
198e60c4fc2SAdrian Chadd 
199e60c4fc2SAdrian Chadd 	/*
200e60c4fc2SAdrian Chadd 	 * Enable hardware PS-POLL RX only for hostap mode;
201e60c4fc2SAdrian Chadd 	 * STA mode sends PS-POLL frames but never
202e60c4fc2SAdrian Chadd 	 * receives them.
203e60c4fc2SAdrian Chadd 	 */
204e60c4fc2SAdrian Chadd 	if (ath_hal_getcapability(sc->sc_ah, HAL_CAP_PSPOLL,
205e60c4fc2SAdrian Chadd 	    0, NULL) == HAL_OK &&
206e60c4fc2SAdrian Chadd 	    ic->ic_opmode == IEEE80211_M_HOSTAP)
207e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PSPOLL;
208e60c4fc2SAdrian Chadd 
209e60c4fc2SAdrian Chadd 	if (sc->sc_nmeshvaps) {
210e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
211e60c4fc2SAdrian Chadd 		if (sc->sc_hasbmatch)
212e60c4fc2SAdrian Chadd 			rfilt |= HAL_RX_FILTER_BSSID;
213e60c4fc2SAdrian Chadd 		else
214e60c4fc2SAdrian Chadd 			rfilt |= HAL_RX_FILTER_PROM;
215e60c4fc2SAdrian Chadd 	}
216e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
217e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_CONTROL;
218e60c4fc2SAdrian Chadd 
219e60c4fc2SAdrian Chadd 	/*
220e60c4fc2SAdrian Chadd 	 * Enable RX of compressed BAR frames only when doing
221e60c4fc2SAdrian Chadd 	 * 802.11n. Required for A-MPDU.
222e60c4fc2SAdrian Chadd 	 */
223e60c4fc2SAdrian Chadd 	if (IEEE80211_IS_CHAN_HT(ic->ic_curchan))
224e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_COMPBAR;
225e60c4fc2SAdrian Chadd 
226e60c4fc2SAdrian Chadd 	/*
227e60c4fc2SAdrian Chadd 	 * Enable radar PHY errors if requested by the
228e60c4fc2SAdrian Chadd 	 * DFS module.
229e60c4fc2SAdrian Chadd 	 */
230e60c4fc2SAdrian Chadd 	if (sc->sc_dodfs)
231e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYRADAR;
232e60c4fc2SAdrian Chadd 
233f29c6bdeSAdrian Chadd 	/*
234f29c6bdeSAdrian Chadd 	 * Enable spectral PHY errors if requested by the
235f29c6bdeSAdrian Chadd 	 * spectral module.
236f29c6bdeSAdrian Chadd 	 */
237f29c6bdeSAdrian Chadd 	if (sc->sc_dospectral)
238f29c6bdeSAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYRADAR;
239f29c6bdeSAdrian Chadd 
2407a79cebfSGleb Smirnoff 	DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, %s\n",
2417a79cebfSGleb Smirnoff 	    __func__, rfilt, ieee80211_opmode_name[ic->ic_opmode]);
242e60c4fc2SAdrian Chadd 	return rfilt;
243e60c4fc2SAdrian Chadd }
244e60c4fc2SAdrian Chadd 
245f8cc9b09SAdrian Chadd static int
246f8cc9b09SAdrian Chadd ath_legacy_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf)
247e60c4fc2SAdrian Chadd {
248e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
249e60c4fc2SAdrian Chadd 	int error;
250e60c4fc2SAdrian Chadd 	struct mbuf *m;
251e60c4fc2SAdrian Chadd 	struct ath_desc *ds;
252e60c4fc2SAdrian Chadd 
25367aaf739SAdrian Chadd 	/* XXX TODO: ATH_RX_LOCK_ASSERT(sc); */
25467aaf739SAdrian Chadd 
255e60c4fc2SAdrian Chadd 	m = bf->bf_m;
256e60c4fc2SAdrian Chadd 	if (m == NULL) {
257e60c4fc2SAdrian Chadd 		/*
258e60c4fc2SAdrian Chadd 		 * NB: by assigning a page to the rx dma buffer we
259e60c4fc2SAdrian Chadd 		 * implicitly satisfy the Atheros requirement that
260e60c4fc2SAdrian Chadd 		 * this buffer be cache-line-aligned and sized to be
261e60c4fc2SAdrian Chadd 		 * multiple of the cache line size.  Not doing this
262e60c4fc2SAdrian Chadd 		 * causes weird stuff to happen (for the 5210 at least).
263e60c4fc2SAdrian Chadd 		 */
264c6499eccSGleb Smirnoff 		m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
265e60c4fc2SAdrian Chadd 		if (m == NULL) {
266e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_ANY,
267e60c4fc2SAdrian Chadd 				"%s: no mbuf/cluster\n", __func__);
268e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_nombuf++;
269e60c4fc2SAdrian Chadd 			return ENOMEM;
270e60c4fc2SAdrian Chadd 		}
271e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
272e60c4fc2SAdrian Chadd 
273e60c4fc2SAdrian Chadd 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat,
274e60c4fc2SAdrian Chadd 					     bf->bf_dmamap, m,
275e60c4fc2SAdrian Chadd 					     bf->bf_segs, &bf->bf_nseg,
276e60c4fc2SAdrian Chadd 					     BUS_DMA_NOWAIT);
277e60c4fc2SAdrian Chadd 		if (error != 0) {
278e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_ANY,
279e60c4fc2SAdrian Chadd 			    "%s: bus_dmamap_load_mbuf_sg failed; error %d\n",
280e60c4fc2SAdrian Chadd 			    __func__, error);
281e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_busdma++;
282e60c4fc2SAdrian Chadd 			m_freem(m);
283e60c4fc2SAdrian Chadd 			return error;
284e60c4fc2SAdrian Chadd 		}
285e60c4fc2SAdrian Chadd 		KASSERT(bf->bf_nseg == 1,
286e60c4fc2SAdrian Chadd 			("multi-segment packet; nseg %u", bf->bf_nseg));
287e60c4fc2SAdrian Chadd 		bf->bf_m = m;
288e60c4fc2SAdrian Chadd 	}
289e60c4fc2SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD);
290e60c4fc2SAdrian Chadd 
291e60c4fc2SAdrian Chadd 	/*
292e60c4fc2SAdrian Chadd 	 * Setup descriptors.  For receive we always terminate
293e60c4fc2SAdrian Chadd 	 * the descriptor list with a self-linked entry so we'll
294e60c4fc2SAdrian Chadd 	 * not get overrun under high load (as can happen with a
295e60c4fc2SAdrian Chadd 	 * 5212 when ANI processing enables PHY error frames).
296e60c4fc2SAdrian Chadd 	 *
297e60c4fc2SAdrian Chadd 	 * To insure the last descriptor is self-linked we create
298e60c4fc2SAdrian Chadd 	 * each descriptor as self-linked and add it to the end.  As
299e60c4fc2SAdrian Chadd 	 * each additional descriptor is added the previous self-linked
300e60c4fc2SAdrian Chadd 	 * entry is ``fixed'' naturally.  This should be safe even
301e60c4fc2SAdrian Chadd 	 * if DMA is happening.  When processing RX interrupts we
302e60c4fc2SAdrian Chadd 	 * never remove/process the last, self-linked, entry on the
303e60c4fc2SAdrian Chadd 	 * descriptor list.  This insures the hardware always has
304e60c4fc2SAdrian Chadd 	 * someplace to write a new frame.
305e60c4fc2SAdrian Chadd 	 */
306e60c4fc2SAdrian Chadd 	/*
307e60c4fc2SAdrian Chadd 	 * 11N: we can no longer afford to self link the last descriptor.
308e60c4fc2SAdrian Chadd 	 * MAC acknowledges BA status as long as it copies frames to host
309e60c4fc2SAdrian Chadd 	 * buffer (or rx fifo). This can incorrectly acknowledge packets
310e60c4fc2SAdrian Chadd 	 * to a sender if last desc is self-linked.
311e60c4fc2SAdrian Chadd 	 */
312e60c4fc2SAdrian Chadd 	ds = bf->bf_desc;
313e60c4fc2SAdrian Chadd 	if (sc->sc_rxslink)
314e60c4fc2SAdrian Chadd 		ds->ds_link = bf->bf_daddr;	/* link to self */
315e60c4fc2SAdrian Chadd 	else
316e60c4fc2SAdrian Chadd 		ds->ds_link = 0;		/* terminate the list */
317e60c4fc2SAdrian Chadd 	ds->ds_data = bf->bf_segs[0].ds_addr;
318e60c4fc2SAdrian Chadd 	ath_hal_setuprxdesc(ah, ds
319e60c4fc2SAdrian Chadd 		, m->m_len		/* buffer size */
320e60c4fc2SAdrian Chadd 		, 0
321e60c4fc2SAdrian Chadd 	);
322e60c4fc2SAdrian Chadd 
323e60c4fc2SAdrian Chadd 	if (sc->sc_rxlink != NULL)
324e60c4fc2SAdrian Chadd 		*sc->sc_rxlink = bf->bf_daddr;
325e60c4fc2SAdrian Chadd 	sc->sc_rxlink = &ds->ds_link;
326e60c4fc2SAdrian Chadd 	return 0;
327e60c4fc2SAdrian Chadd }
328e60c4fc2SAdrian Chadd 
329e60c4fc2SAdrian Chadd /*
330e60c4fc2SAdrian Chadd  * Intercept management frames to collect beacon rssi data
331e60c4fc2SAdrian Chadd  * and to do ibss merges.
332e60c4fc2SAdrian Chadd  */
333e60c4fc2SAdrian Chadd void
334e60c4fc2SAdrian Chadd ath_recv_mgmt(struct ieee80211_node *ni, struct mbuf *m,
335c79f192cSAdrian Chadd 	int subtype, const struct ieee80211_rx_stats *rxs, int rssi, int nf)
336e60c4fc2SAdrian Chadd {
337e60c4fc2SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
3383797bf08SAdrian Chadd 	struct ath_softc *sc = vap->iv_ic->ic_softc;
339f5c30c4eSAdrian Chadd 	uint64_t tsf_beacon_old, tsf_beacon;
340f5c30c4eSAdrian Chadd 	uint64_t nexttbtt;
341f5c30c4eSAdrian Chadd 	int64_t tsf_delta;
342f5c30c4eSAdrian Chadd 	int32_t tsf_delta_bmiss;
343f5c30c4eSAdrian Chadd 	int32_t tsf_remainder;
344f5c30c4eSAdrian Chadd 	uint64_t tsf_beacon_target;
3458cc3f9c9SAdrian Chadd 	int tsf_intval;
346f5c30c4eSAdrian Chadd 
347f5c30c4eSAdrian Chadd 	tsf_beacon_old = ((uint64_t) LE_READ_4(ni->ni_tstamp.data + 4)) << 32;
348f5c30c4eSAdrian Chadd 	tsf_beacon_old |= LE_READ_4(ni->ni_tstamp.data);
349e60c4fc2SAdrian Chadd 
3508cc3f9c9SAdrian Chadd #define	TU_TO_TSF(_tu)	(((u_int64_t)(_tu)) << 10)
3518cc3f9c9SAdrian Chadd 	tsf_intval = 1;
352add58488SAdrian Chadd 	if (ni->ni_intval > 0) {
3538cc3f9c9SAdrian Chadd 		tsf_intval = TU_TO_TSF(ni->ni_intval);
3548cc3f9c9SAdrian Chadd 	}
3558cc3f9c9SAdrian Chadd #undef	TU_TO_TSF
3568cc3f9c9SAdrian Chadd 
357e60c4fc2SAdrian Chadd 	/*
358e60c4fc2SAdrian Chadd 	 * Call up first so subsequent work can use information
359e60c4fc2SAdrian Chadd 	 * potentially stored in the node (e.g. for ibss merge).
360e60c4fc2SAdrian Chadd 	 */
361c79f192cSAdrian Chadd 	ATH_VAP(vap)->av_recv_mgmt(ni, m, subtype, rxs, rssi, nf);
362e60c4fc2SAdrian Chadd 	switch (subtype) {
363e60c4fc2SAdrian Chadd 	case IEEE80211_FC0_SUBTYPE_BEACON:
364*afa44333SAdrian Chadd 
365*afa44333SAdrian Chadd 		/*
366*afa44333SAdrian Chadd 		 * Only do the following processing if it's for
367*afa44333SAdrian Chadd 		 * the current BSS.
368*afa44333SAdrian Chadd 		 *
369*afa44333SAdrian Chadd 		 * In scan and IBSS mode we receive all beacons,
370*afa44333SAdrian Chadd 		 * which means we need to filter out stuff
371*afa44333SAdrian Chadd 		 * that isn't for us or we'll end up constantly
372*afa44333SAdrian Chadd 		 * trying to sync / merge to BSSes that aren't
373*afa44333SAdrian Chadd 		 * actually us.
374*afa44333SAdrian Chadd 		 */
375*afa44333SAdrian Chadd 		if (IEEE80211_ADDR_EQ(ni->ni_bssid, vap->iv_bss->ni_bssid)) {
376e60c4fc2SAdrian Chadd 			/* update rssi statistics for use by the hal */
377e60c4fc2SAdrian Chadd 			/* XXX unlocked check against vap->iv_bss? */
378e60c4fc2SAdrian Chadd 			ATH_RSSI_LPF(sc->sc_halstats.ns_avgbrssi, rssi);
379f5c30c4eSAdrian Chadd 
380*afa44333SAdrian Chadd 
381f5c30c4eSAdrian Chadd 			tsf_beacon = ((uint64_t) LE_READ_4(ni->ni_tstamp.data + 4)) << 32;
382f5c30c4eSAdrian Chadd 			tsf_beacon |= LE_READ_4(ni->ni_tstamp.data);
383f5c30c4eSAdrian Chadd 
384f5c30c4eSAdrian Chadd 			nexttbtt = ath_hal_getnexttbtt(sc->sc_ah);
385f5c30c4eSAdrian Chadd 
386f5c30c4eSAdrian Chadd 			/*
387f5c30c4eSAdrian Chadd 			 * Let's calculate the delta and remainder, so we can see
388f5c30c4eSAdrian Chadd 			 * if the beacon timer from the AP is varying by more than
389f5c30c4eSAdrian Chadd 			 * a few TU.  (Which would be a huge, huge problem.)
390f5c30c4eSAdrian Chadd 			 */
391f5c30c4eSAdrian Chadd 			tsf_delta = (long long) tsf_beacon - (long long) tsf_beacon_old;
392f5c30c4eSAdrian Chadd 
3938cc3f9c9SAdrian Chadd 			tsf_delta_bmiss = tsf_delta / tsf_intval;
394f5c30c4eSAdrian Chadd 
395f5c30c4eSAdrian Chadd 			/*
396f5c30c4eSAdrian Chadd 			 * If our delta is greater than half the beacon interval,
397f5c30c4eSAdrian Chadd 			 * let's round the bmiss value up to the next beacon
398f5c30c4eSAdrian Chadd 			 * interval.  Ie, we're running really, really early
399f5c30c4eSAdrian Chadd 			 * on the next beacon.
400f5c30c4eSAdrian Chadd 			 */
4018cc3f9c9SAdrian Chadd 			if (tsf_delta % tsf_intval > (tsf_intval / 2))
402f5c30c4eSAdrian Chadd 				tsf_delta_bmiss ++;
403f5c30c4eSAdrian Chadd 
404f5c30c4eSAdrian Chadd 			tsf_beacon_target = tsf_beacon_old +
4058cc3f9c9SAdrian Chadd 			    (((unsigned long long) tsf_delta_bmiss) * (long long) tsf_intval);
406f5c30c4eSAdrian Chadd 
407f5c30c4eSAdrian Chadd 			/*
4088cc3f9c9SAdrian Chadd 			 * The remainder using '%' is between 0 .. intval-1.
409f5c30c4eSAdrian Chadd 			 * If we're actually running too fast, then the remainder
4108cc3f9c9SAdrian Chadd 			 * will be some large number just under intval-1.
411f5c30c4eSAdrian Chadd 			 * So we need to look at whether we're running
412f5c30c4eSAdrian Chadd 			 * before or after the target beacon interval
413f5c30c4eSAdrian Chadd 			 * and if we are, modify how we do the remainder
414f5c30c4eSAdrian Chadd 			 * calculation.
415f5c30c4eSAdrian Chadd 			 */
416f5c30c4eSAdrian Chadd 			if (tsf_beacon < tsf_beacon_target) {
4178cc3f9c9SAdrian Chadd 				tsf_remainder =
4188cc3f9c9SAdrian Chadd 				    -(tsf_intval - ((tsf_beacon - tsf_beacon_old) % tsf_intval));
419f5c30c4eSAdrian Chadd 			} else {
4208cc3f9c9SAdrian Chadd 				tsf_remainder = (tsf_beacon - tsf_beacon_old) % tsf_intval;
421f5c30c4eSAdrian Chadd 			}
422f5c30c4eSAdrian Chadd 
423f5c30c4eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_BEACON, "%s: old_tsf=%llu, new_tsf=%llu, target_tsf=%llu, delta=%lld, bmiss=%d, remainder=%d\n",
424f5c30c4eSAdrian Chadd 			    __func__,
425f5c30c4eSAdrian Chadd 			    (unsigned long long) tsf_beacon_old,
426f5c30c4eSAdrian Chadd 			    (unsigned long long) tsf_beacon,
427f5c30c4eSAdrian Chadd 			    (unsigned long long) tsf_beacon_target,
428f5c30c4eSAdrian Chadd 			    (long long) tsf_delta,
429f5c30c4eSAdrian Chadd 			    tsf_delta_bmiss,
430f5c30c4eSAdrian Chadd 			    tsf_remainder);
431f5c30c4eSAdrian Chadd 
432f5c30c4eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_BEACON, "%s: tsf=%llu, nexttbtt=%llu, delta=%d\n",
433f5c30c4eSAdrian Chadd 			    __func__,
434f5c30c4eSAdrian Chadd 			    (unsigned long long) tsf_beacon,
435f5c30c4eSAdrian Chadd 			    (unsigned long long) nexttbtt,
4368cc3f9c9SAdrian Chadd 			    (int32_t) tsf_beacon - (int32_t) nexttbtt + tsf_intval);
437f5c30c4eSAdrian Chadd 
438*afa44333SAdrian Chadd 			/* We only do syncbeacon on STA VAPs; not on IBSS */
439*afa44333SAdrian Chadd 			if (vap->iv_opmode == IEEE80211_M_STA &&
440*afa44333SAdrian Chadd 			    sc->sc_syncbeacon &&
441f5c30c4eSAdrian Chadd 			    ni == vap->iv_bss &&
442f5c30c4eSAdrian Chadd 			    (vap->iv_state == IEEE80211_S_RUN || vap->iv_state == IEEE80211_S_SLEEP)) {
443f5c30c4eSAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_BEACON,
444f5c30c4eSAdrian Chadd 				    "%s: syncbeacon=1; syncing\n",
445f5c30c4eSAdrian Chadd 				    __func__);
446e60c4fc2SAdrian Chadd 				/*
447e60c4fc2SAdrian Chadd 				 * Resync beacon timers using the tsf of the beacon
448e60c4fc2SAdrian Chadd 				 * frame we just received.
449e60c4fc2SAdrian Chadd 				 */
450e60c4fc2SAdrian Chadd 				ath_beacon_config(sc, vap);
451f5c30c4eSAdrian Chadd 				sc->sc_syncbeacon = 0;
452e60c4fc2SAdrian Chadd 			}
453*afa44333SAdrian Chadd 		}
454f5c30c4eSAdrian Chadd 
455e60c4fc2SAdrian Chadd 		/* fall thru... */
456e60c4fc2SAdrian Chadd 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
457e60c4fc2SAdrian Chadd 		if (vap->iv_opmode == IEEE80211_M_IBSS &&
458*afa44333SAdrian Chadd 		    vap->iv_state == IEEE80211_S_RUN &&
459*afa44333SAdrian Chadd 		    ieee80211_ibss_merge_check(ni)) {
460e60c4fc2SAdrian Chadd 			uint32_t rstamp = sc->sc_lastrs->rs_tstamp;
461e60c4fc2SAdrian Chadd 			uint64_t tsf = ath_extend_tsf(sc, rstamp,
462e60c4fc2SAdrian Chadd 				ath_hal_gettsf64(sc->sc_ah));
463e60c4fc2SAdrian Chadd 			/*
464e60c4fc2SAdrian Chadd 			 * Handle ibss merge as needed; check the tsf on the
465e60c4fc2SAdrian Chadd 			 * frame before attempting the merge.  The 802.11 spec
466e60c4fc2SAdrian Chadd 			 * says the station should change it's bssid to match
467e60c4fc2SAdrian Chadd 			 * the oldest station with the same ssid, where oldest
468e60c4fc2SAdrian Chadd 			 * is determined by the tsf.  Note that hardware
469e60c4fc2SAdrian Chadd 			 * reconfiguration happens through callback to
470e60c4fc2SAdrian Chadd 			 * ath_newstate as the state machine will go from
471e60c4fc2SAdrian Chadd 			 * RUN -> RUN when this happens.
472e60c4fc2SAdrian Chadd 			 */
473e60c4fc2SAdrian Chadd 			if (le64toh(ni->ni_tstamp.tsf) >= tsf) {
474e60c4fc2SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_STATE,
475e60c4fc2SAdrian Chadd 				    "ibss merge, rstamp %u tsf %ju "
476e60c4fc2SAdrian Chadd 				    "tstamp %ju\n", rstamp, (uintmax_t)tsf,
477e60c4fc2SAdrian Chadd 				    (uintmax_t)ni->ni_tstamp.tsf);
478e60c4fc2SAdrian Chadd 				(void) ieee80211_ibss_merge(ni);
479e60c4fc2SAdrian Chadd 			}
480e60c4fc2SAdrian Chadd 		}
481e60c4fc2SAdrian Chadd 		break;
482e60c4fc2SAdrian Chadd 	}
483e60c4fc2SAdrian Chadd }
484e60c4fc2SAdrian Chadd 
485e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
486e1b5ab97SAdrian Chadd static void
4877a79cebfSGleb Smirnoff ath_rx_tap_vendor(struct ath_softc *sc, struct mbuf *m,
488e1b5ab97SAdrian Chadd     const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
489e1b5ab97SAdrian Chadd {
490e1b5ab97SAdrian Chadd 
491e1b5ab97SAdrian Chadd 	/* Fill in the extension bitmap */
492e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_ext_bitmap = htole32(1 << ATH_RADIOTAP_VENDOR_HEADER);
493e1b5ab97SAdrian Chadd 
494e1b5ab97SAdrian Chadd 	/* Fill in the vendor header */
495e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[0] = 0x7f;
496e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[1] = 0x03;
497e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[2] = 0x00;
498e1b5ab97SAdrian Chadd 
499e1b5ab97SAdrian Chadd 	/* XXX what should this be? */
500e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_sub_ns = 0;
501e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_skip_len =
502e1b5ab97SAdrian Chadd 	    htole16(sizeof(struct ath_radiotap_vendor_hdr));
503e1b5ab97SAdrian Chadd 
504e1b5ab97SAdrian Chadd 	/* General version info */
505e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_version = 1;
506e1b5ab97SAdrian Chadd 
507e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rx_chainmask = sc->sc_rxchainmask;
508e1b5ab97SAdrian Chadd 
509e1b5ab97SAdrian Chadd 	/* rssi */
510e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[0] = rs->rs_rssi_ctl[0];
511e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[1] = rs->rs_rssi_ctl[1];
512e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[2] = rs->rs_rssi_ctl[2];
513e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[0] = rs->rs_rssi_ext[0];
514e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[1] = rs->rs_rssi_ext[1];
515e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[2] = rs->rs_rssi_ext[2];
516e1b5ab97SAdrian Chadd 
517e1b5ab97SAdrian Chadd 	/* evm */
518e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[0] = rs->rs_evm0;
519e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[1] = rs->rs_evm1;
520e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[2] = rs->rs_evm2;
5211896b088SAdrian Chadd 	/* These are only populated from the AR9300 or later */
5221896b088SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[3] = rs->rs_evm3;
5231896b088SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[4] = rs->rs_evm4;
524e1b5ab97SAdrian Chadd 
5250e168bb8SAdrian Chadd 	/* direction */
5260e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_flags = ATH_VENDOR_PKT_RX;
5270e168bb8SAdrian Chadd 
5280e168bb8SAdrian Chadd 	/* RX rate */
5290e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rx_hwrate = rs->rs_rate;
5300e168bb8SAdrian Chadd 
5310e168bb8SAdrian Chadd 	/* RX flags */
5320e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rs_flags = rs->rs_flags;
5330e168bb8SAdrian Chadd 
5340e168bb8SAdrian Chadd 	if (rs->rs_isaggr)
5350e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_ISAGGR;
5360e168bb8SAdrian Chadd 	if (rs->rs_moreaggr)
5370e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_MOREAGGR;
5380e168bb8SAdrian Chadd 
539e1b5ab97SAdrian Chadd 	/* phyerr info */
5400e168bb8SAdrian Chadd 	if (rs->rs_status & HAL_RXERR_PHY) {
541e1b5ab97SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_phyerr_code = rs->rs_phyerr;
5420e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_RXPHYERR;
5430e168bb8SAdrian Chadd 	} else {
544e1b5ab97SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_phyerr_code = 0xff;
5450e168bb8SAdrian Chadd 	}
546e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rs_status = rs->rs_status;
547e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rssi = rs->rs_rssi;
548e1b5ab97SAdrian Chadd }
549e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
550e1b5ab97SAdrian Chadd 
551e60c4fc2SAdrian Chadd static void
5527a79cebfSGleb Smirnoff ath_rx_tap(struct ath_softc *sc, struct mbuf *m,
553e60c4fc2SAdrian Chadd 	const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
554e60c4fc2SAdrian Chadd {
555e60c4fc2SAdrian Chadd #define	CHAN_HT20	htole32(IEEE80211_CHAN_HT20)
556e60c4fc2SAdrian Chadd #define	CHAN_HT40U	htole32(IEEE80211_CHAN_HT40U)
557e60c4fc2SAdrian Chadd #define	CHAN_HT40D	htole32(IEEE80211_CHAN_HT40D)
558e60c4fc2SAdrian Chadd #define	CHAN_HT		(CHAN_HT20|CHAN_HT40U|CHAN_HT40D)
559e60c4fc2SAdrian Chadd 	const HAL_RATE_TABLE *rt;
560e60c4fc2SAdrian Chadd 	uint8_t rix;
561e60c4fc2SAdrian Chadd 
562e60c4fc2SAdrian Chadd 	rt = sc->sc_currates;
563e60c4fc2SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
564e60c4fc2SAdrian Chadd 	rix = rt->rateCodeToIndex[rs->rs_rate];
565e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate;
566e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].rxflags;
567e60c4fc2SAdrian Chadd #ifdef AH_SUPPORT_AR5416
568e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_chan_flags &= ~CHAN_HT;
56955caa1dfSAdrian Chadd 	if (rs->rs_status & HAL_RXERR_PHY) {
57055caa1dfSAdrian Chadd 		/*
57155caa1dfSAdrian Chadd 		 * PHY error - make sure the channel flags
57255caa1dfSAdrian Chadd 		 * reflect the actual channel configuration,
57355caa1dfSAdrian Chadd 		 * not the received frame.
57455caa1dfSAdrian Chadd 		 */
575b8f355bfSAdrian Chadd 		if (IEEE80211_IS_CHAN_HT40U(sc->sc_curchan))
57655caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
577b8f355bfSAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT40D(sc->sc_curchan))
57855caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
579b8f355bfSAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT20(sc->sc_curchan))
58055caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
58155caa1dfSAdrian Chadd 	} else if (sc->sc_rx_th.wr_rate & IEEE80211_RATE_MCS) {	/* HT rate */
5827a79cebfSGleb Smirnoff 		struct ieee80211com *ic = &sc->sc_ic;
583e60c4fc2SAdrian Chadd 
584e60c4fc2SAdrian Chadd 		if ((rs->rs_flags & HAL_RX_2040) == 0)
585e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
586e60c4fc2SAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT40U(ic->ic_curchan))
587e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
588e60c4fc2SAdrian Chadd 		else
589e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
590e60c4fc2SAdrian Chadd 		if ((rs->rs_flags & HAL_RX_GI) == 0)
591e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_SHORTGI;
592e60c4fc2SAdrian Chadd 	}
59355caa1dfSAdrian Chadd 
594e60c4fc2SAdrian Chadd #endif
595e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_tsf = htole64(ath_extend_tsf(sc, rs->rs_tstamp, tsf));
596e60c4fc2SAdrian Chadd 	if (rs->rs_status & HAL_RXERR_CRC)
597e60c4fc2SAdrian Chadd 		sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_BADFCS;
598e60c4fc2SAdrian Chadd 	/* XXX propagate other error flags from descriptor */
599e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antnoise = nf;
600e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antsignal = nf + rs->rs_rssi;
601e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antenna = rs->rs_antenna;
602e60c4fc2SAdrian Chadd #undef CHAN_HT
603e60c4fc2SAdrian Chadd #undef CHAN_HT20
604e60c4fc2SAdrian Chadd #undef CHAN_HT40U
605e60c4fc2SAdrian Chadd #undef CHAN_HT40D
606e60c4fc2SAdrian Chadd }
607e60c4fc2SAdrian Chadd 
608e60c4fc2SAdrian Chadd static void
609e60c4fc2SAdrian Chadd ath_handle_micerror(struct ieee80211com *ic,
610e60c4fc2SAdrian Chadd 	struct ieee80211_frame *wh, int keyix)
611e60c4fc2SAdrian Chadd {
612e60c4fc2SAdrian Chadd 	struct ieee80211_node *ni;
613e60c4fc2SAdrian Chadd 
614e60c4fc2SAdrian Chadd 	/* XXX recheck MIC to deal w/ chips that lie */
615e60c4fc2SAdrian Chadd 	/* XXX discard MIC errors on !data frames */
616e60c4fc2SAdrian Chadd 	ni = ieee80211_find_rxnode(ic, (const struct ieee80211_frame_min *) wh);
617e60c4fc2SAdrian Chadd 	if (ni != NULL) {
618e60c4fc2SAdrian Chadd 		ieee80211_notify_michael_failure(ni->ni_vap, wh, keyix);
619e60c4fc2SAdrian Chadd 		ieee80211_free_node(ni);
620e60c4fc2SAdrian Chadd 	}
621e60c4fc2SAdrian Chadd }
622e60c4fc2SAdrian Chadd 
6238cc724d9SAdrian Chadd /*
6248cc724d9SAdrian Chadd  * Process a single packet.
6258cc724d9SAdrian Chadd  *
6268cc724d9SAdrian Chadd  * The mbuf must already be synced, unmapped and removed from bf->bf_m
6278cc724d9SAdrian Chadd  * by this stage.
6288cc724d9SAdrian Chadd  *
6298cc724d9SAdrian Chadd  * The mbuf must be consumed by this routine - either passed up the
6308cc724d9SAdrian Chadd  * net80211 stack, put on the holding queue, or freed.
6318cc724d9SAdrian Chadd  */
632d434a377SAdrian Chadd int
633d542f7f6SAdrian Chadd ath_rx_pkt(struct ath_softc *sc, struct ath_rx_status *rs, HAL_STATUS status,
6348cc724d9SAdrian Chadd     uint64_t tsf, int nf, HAL_RX_QUEUE qtype, struct ath_buf *bf,
6358cc724d9SAdrian Chadd     struct mbuf *m)
636e60c4fc2SAdrian Chadd {
637d542f7f6SAdrian Chadd 	uint64_t rstamp;
638d542f7f6SAdrian Chadd 	int len, type;
6397a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
640e60c4fc2SAdrian Chadd 	struct ieee80211_node *ni;
641d542f7f6SAdrian Chadd 	int is_good = 0;
642d434a377SAdrian Chadd 	struct ath_rx_edma *re = &sc->sc_rxedma[qtype];
643e60c4fc2SAdrian Chadd 
644e60c4fc2SAdrian Chadd 	/*
645e60c4fc2SAdrian Chadd 	 * Calculate the correct 64 bit TSF given
646e60c4fc2SAdrian Chadd 	 * the TSF64 register value and rs_tstamp.
647e60c4fc2SAdrian Chadd 	 */
648e60c4fc2SAdrian Chadd 	rstamp = ath_extend_tsf(sc, rs->rs_tstamp, tsf);
649e60c4fc2SAdrian Chadd 
650e60c4fc2SAdrian Chadd 	/* These aren't specifically errors */
651e60c4fc2SAdrian Chadd #ifdef	AH_SUPPORT_AR5416
652e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_GI)
653e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_halfgi++;
654e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_2040)
655e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_2040++;
656e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DELIM_CRC_PRE)
657e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_pre_crc_err++;
658e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DELIM_CRC_POST)
659e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_post_crc_err++;
660e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DECRYPT_BUSY)
661e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_decrypt_busy_err++;
662e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_HI_RX_CHAIN)
663e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_hi_rx_chain++;
6642c47932cSAdrian Chadd 	if (rs->rs_flags & HAL_RX_STBC)
6652c47932cSAdrian Chadd 		sc->sc_stats.ast_rx_stbc++;
666e60c4fc2SAdrian Chadd #endif /* AH_SUPPORT_AR5416 */
667e60c4fc2SAdrian Chadd 
668e60c4fc2SAdrian Chadd 	if (rs->rs_status != 0) {
669e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_CRC)
670e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_crcerr++;
671e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_FIFO)
672e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_fifoerr++;
673e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_PHY) {
674e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_phyerr++;
675e60c4fc2SAdrian Chadd 			/* Process DFS radar events */
676e60c4fc2SAdrian Chadd 			if ((rs->rs_phyerr == HAL_PHYERR_RADAR) ||
677e60c4fc2SAdrian Chadd 			    (rs->rs_phyerr == HAL_PHYERR_FALSE_RADAR_EXT)) {
678e60c4fc2SAdrian Chadd 				/* Now pass it to the radar processing code */
679d77363adSAdrian Chadd 				ath_dfs_process_phy_err(sc, m, rstamp, rs);
680e60c4fc2SAdrian Chadd 			}
681e60c4fc2SAdrian Chadd 
682e60c4fc2SAdrian Chadd 			/* Be suitably paranoid about receiving phy errors out of the stats array bounds */
683e60c4fc2SAdrian Chadd 			if (rs->rs_phyerr < 64)
684e60c4fc2SAdrian Chadd 				sc->sc_stats.ast_rx_phy[rs->rs_phyerr]++;
685e60c4fc2SAdrian Chadd 			goto rx_error;	/* NB: don't count in ierrors */
686e60c4fc2SAdrian Chadd 		}
687e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_DECRYPT) {
688e60c4fc2SAdrian Chadd 			/*
689e60c4fc2SAdrian Chadd 			 * Decrypt error.  If the error occurred
690e60c4fc2SAdrian Chadd 			 * because there was no hardware key, then
691e60c4fc2SAdrian Chadd 			 * let the frame through so the upper layers
692e60c4fc2SAdrian Chadd 			 * can process it.  This is necessary for 5210
693e60c4fc2SAdrian Chadd 			 * parts which have no way to setup a ``clear''
694e60c4fc2SAdrian Chadd 			 * key cache entry.
695e60c4fc2SAdrian Chadd 			 *
696e60c4fc2SAdrian Chadd 			 * XXX do key cache faulting
697e60c4fc2SAdrian Chadd 			 */
698e60c4fc2SAdrian Chadd 			if (rs->rs_keyix == HAL_RXKEYIX_INVALID)
699e60c4fc2SAdrian Chadd 				goto rx_accept;
700e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_badcrypt++;
701e60c4fc2SAdrian Chadd 		}
702c7f5bb7aSAdrian Chadd 		/*
703c7f5bb7aSAdrian Chadd 		 * Similar as above - if the failure was a keymiss
704c7f5bb7aSAdrian Chadd 		 * just punt it up to the upper layers for now.
705c7f5bb7aSAdrian Chadd 		 */
706c7f5bb7aSAdrian Chadd 		if (rs->rs_status & HAL_RXERR_KEYMISS) {
707c7f5bb7aSAdrian Chadd 			sc->sc_stats.ast_rx_keymiss++;
708c7f5bb7aSAdrian Chadd 			goto rx_accept;
709c7f5bb7aSAdrian Chadd 		}
710e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_MIC) {
711e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_badmic++;
712e60c4fc2SAdrian Chadd 			/*
713e60c4fc2SAdrian Chadd 			 * Do minimal work required to hand off
714e60c4fc2SAdrian Chadd 			 * the 802.11 header for notification.
715e60c4fc2SAdrian Chadd 			 */
716e60c4fc2SAdrian Chadd 			/* XXX frag's and qos frames */
717e60c4fc2SAdrian Chadd 			len = rs->rs_datalen;
718e60c4fc2SAdrian Chadd 			if (len >= sizeof (struct ieee80211_frame)) {
719e60c4fc2SAdrian Chadd 				ath_handle_micerror(ic,
720e60c4fc2SAdrian Chadd 				    mtod(m, struct ieee80211_frame *),
721e60c4fc2SAdrian Chadd 				    sc->sc_splitmic ?
722e60c4fc2SAdrian Chadd 					rs->rs_keyix-32 : rs->rs_keyix);
723e60c4fc2SAdrian Chadd 			}
724e60c4fc2SAdrian Chadd 		}
7257a79cebfSGleb Smirnoff 		counter_u64_add(ic->ic_ierrors, 1);
726e60c4fc2SAdrian Chadd rx_error:
727e60c4fc2SAdrian Chadd 		/*
728e60c4fc2SAdrian Chadd 		 * Cleanup any pending partial frame.
729e60c4fc2SAdrian Chadd 		 */
730d434a377SAdrian Chadd 		if (re->m_rxpending != NULL) {
731d434a377SAdrian Chadd 			m_freem(re->m_rxpending);
732d434a377SAdrian Chadd 			re->m_rxpending = NULL;
733e60c4fc2SAdrian Chadd 		}
734e60c4fc2SAdrian Chadd 		/*
735e60c4fc2SAdrian Chadd 		 * When a tap is present pass error frames
736e60c4fc2SAdrian Chadd 		 * that have been requested.  By default we
737e60c4fc2SAdrian Chadd 		 * pass decrypt+mic errors but others may be
738e60c4fc2SAdrian Chadd 		 * interesting (e.g. crc).
739e60c4fc2SAdrian Chadd 		 */
740e60c4fc2SAdrian Chadd 		if (ieee80211_radiotap_active(ic) &&
741e60c4fc2SAdrian Chadd 		    (rs->rs_status & sc->sc_monpass)) {
742e60c4fc2SAdrian Chadd 			/* NB: bpf needs the mbuf length setup */
743e60c4fc2SAdrian Chadd 			len = rs->rs_datalen;
744e60c4fc2SAdrian Chadd 			m->m_pkthdr.len = m->m_len = len;
7457a79cebfSGleb Smirnoff 			ath_rx_tap(sc, m, rs, rstamp, nf);
746e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
7477a79cebfSGleb Smirnoff 			ath_rx_tap_vendor(sc, m, rs, rstamp, nf);
748e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
749e60c4fc2SAdrian Chadd 			ieee80211_radiotap_rx_all(ic, m);
750e60c4fc2SAdrian Chadd 		}
751e60c4fc2SAdrian Chadd 		/* XXX pass MIC errors up for s/w reclaculation */
7528cc724d9SAdrian Chadd 		m_freem(m); m = NULL;
753e60c4fc2SAdrian Chadd 		goto rx_next;
754e60c4fc2SAdrian Chadd 	}
755e60c4fc2SAdrian Chadd rx_accept:
756e60c4fc2SAdrian Chadd 	len = rs->rs_datalen;
757e60c4fc2SAdrian Chadd 	m->m_len = len;
758e60c4fc2SAdrian Chadd 
759e60c4fc2SAdrian Chadd 	if (rs->rs_more) {
760e60c4fc2SAdrian Chadd 		/*
761e60c4fc2SAdrian Chadd 		 * Frame spans multiple descriptors; save
762e60c4fc2SAdrian Chadd 		 * it for the next completed descriptor, it
763e60c4fc2SAdrian Chadd 		 * will be used to construct a jumbogram.
764e60c4fc2SAdrian Chadd 		 */
765d434a377SAdrian Chadd 		if (re->m_rxpending != NULL) {
766e60c4fc2SAdrian Chadd 			/* NB: max frame size is currently 2 clusters */
767e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_toobig++;
768d434a377SAdrian Chadd 			m_freem(re->m_rxpending);
769e60c4fc2SAdrian Chadd 		}
770e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = len;
771d434a377SAdrian Chadd 		re->m_rxpending = m;
7728cc724d9SAdrian Chadd 		m = NULL;
773e60c4fc2SAdrian Chadd 		goto rx_next;
774d434a377SAdrian Chadd 	} else if (re->m_rxpending != NULL) {
775e60c4fc2SAdrian Chadd 		/*
776e60c4fc2SAdrian Chadd 		 * This is the second part of a jumbogram,
777e60c4fc2SAdrian Chadd 		 * chain it to the first mbuf, adjust the
778e60c4fc2SAdrian Chadd 		 * frame length, and clear the rxpending state.
779e60c4fc2SAdrian Chadd 		 */
780d434a377SAdrian Chadd 		re->m_rxpending->m_next = m;
781d434a377SAdrian Chadd 		re->m_rxpending->m_pkthdr.len += len;
782d434a377SAdrian Chadd 		m = re->m_rxpending;
783d434a377SAdrian Chadd 		re->m_rxpending = NULL;
784e60c4fc2SAdrian Chadd 	} else {
785e60c4fc2SAdrian Chadd 		/*
7867a79cebfSGleb Smirnoff 		 * Normal single-descriptor receive; setup packet length.
787e60c4fc2SAdrian Chadd 		 */
788e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = len;
789e60c4fc2SAdrian Chadd 	}
790e60c4fc2SAdrian Chadd 
791e60c4fc2SAdrian Chadd 	/*
792e60c4fc2SAdrian Chadd 	 * Validate rs->rs_antenna.
793e60c4fc2SAdrian Chadd 	 *
794e60c4fc2SAdrian Chadd 	 * Some users w/ AR9285 NICs have reported crashes
795e60c4fc2SAdrian Chadd 	 * here because rs_antenna field is bogusly large.
796e60c4fc2SAdrian Chadd 	 * Let's enforce the maximum antenna limit of 8
797e60c4fc2SAdrian Chadd 	 * (and it shouldn't be hard coded, but that's a
798e60c4fc2SAdrian Chadd 	 * separate problem) and if there's an issue, print
799e60c4fc2SAdrian Chadd 	 * out an error and adjust rs_antenna to something
800e60c4fc2SAdrian Chadd 	 * sensible.
801e60c4fc2SAdrian Chadd 	 *
802e60c4fc2SAdrian Chadd 	 * This code should be removed once the actual
803e60c4fc2SAdrian Chadd 	 * root cause of the issue has been identified.
804e60c4fc2SAdrian Chadd 	 * For example, it may be that the rs_antenna
805e60c4fc2SAdrian Chadd 	 * field is only valid for the lsat frame of
806e60c4fc2SAdrian Chadd 	 * an aggregate and it just happens that it is
807e60c4fc2SAdrian Chadd 	 * "mostly" right. (This is a general statement -
808e60c4fc2SAdrian Chadd 	 * the majority of the statistics are only valid
809e60c4fc2SAdrian Chadd 	 * for the last frame in an aggregate.
810e60c4fc2SAdrian Chadd 	 */
811e60c4fc2SAdrian Chadd 	if (rs->rs_antenna > 7) {
812e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev, "%s: rs_antenna > 7 (%d)\n",
813e60c4fc2SAdrian Chadd 		    __func__, rs->rs_antenna);
814e60c4fc2SAdrian Chadd #ifdef	ATH_DEBUG
815e60c4fc2SAdrian Chadd 		ath_printrxbuf(sc, bf, 0, status == HAL_OK);
816e60c4fc2SAdrian Chadd #endif /* ATH_DEBUG */
817e60c4fc2SAdrian Chadd 		rs->rs_antenna = 0;	/* XXX better than nothing */
818e60c4fc2SAdrian Chadd 	}
819e60c4fc2SAdrian Chadd 
8203df7a8abSAdrian Chadd 	/*
8213df7a8abSAdrian Chadd 	 * If this is an AR9285/AR9485, then the receive and LNA
8223df7a8abSAdrian Chadd 	 * configuration is stored in RSSI[2] / EXTRSSI[2].
8233df7a8abSAdrian Chadd 	 * We can extract this out to build a much better
8243df7a8abSAdrian Chadd 	 * receive antenna profile.
8253df7a8abSAdrian Chadd 	 *
8263df7a8abSAdrian Chadd 	 * Yes, this just blurts over the above RX antenna field
8273df7a8abSAdrian Chadd 	 * for now.  It's fine, the AR9285 doesn't really use
8283df7a8abSAdrian Chadd 	 * that.
8293df7a8abSAdrian Chadd 	 *
8303df7a8abSAdrian Chadd 	 * Later on we should store away the fine grained LNA
8313df7a8abSAdrian Chadd 	 * information and keep separate counters just for
8323df7a8abSAdrian Chadd 	 * that.  It'll help when debugging the AR9285/AR9485
8333df7a8abSAdrian Chadd 	 * combined diversity code.
8343df7a8abSAdrian Chadd 	 */
8353df7a8abSAdrian Chadd 	if (sc->sc_rx_lnamixer) {
8363df7a8abSAdrian Chadd 		rs->rs_antenna = 0;
8373df7a8abSAdrian Chadd 
8383df7a8abSAdrian Chadd 		/* Bits 0:1 - the LNA configuration used */
8393df7a8abSAdrian Chadd 		rs->rs_antenna |=
8403df7a8abSAdrian Chadd 		    ((rs->rs_rssi_ctl[2] & HAL_RX_LNA_CFG_USED)
8413df7a8abSAdrian Chadd 		      >> HAL_RX_LNA_CFG_USED_S);
8423df7a8abSAdrian Chadd 
8433df7a8abSAdrian Chadd 		/* Bit 2 - the external RX antenna switch */
8443df7a8abSAdrian Chadd 		if (rs->rs_rssi_ctl[2] & HAL_RX_LNA_EXTCFG)
8453df7a8abSAdrian Chadd 			rs->rs_antenna |= 0x4;
8463df7a8abSAdrian Chadd 	}
8473df7a8abSAdrian Chadd 
848e60c4fc2SAdrian Chadd 	sc->sc_stats.ast_ant_rx[rs->rs_antenna]++;
849e60c4fc2SAdrian Chadd 
850e60c4fc2SAdrian Chadd 	/*
851e60c4fc2SAdrian Chadd 	 * Populate the rx status block.  When there are bpf
852e60c4fc2SAdrian Chadd 	 * listeners we do the additional work to provide
853e60c4fc2SAdrian Chadd 	 * complete status.  Otherwise we fill in only the
854e60c4fc2SAdrian Chadd 	 * material required by ieee80211_input.  Note that
855e60c4fc2SAdrian Chadd 	 * noise setting is filled in above.
856e60c4fc2SAdrian Chadd 	 */
857e1b5ab97SAdrian Chadd 	if (ieee80211_radiotap_active(ic)) {
8587a79cebfSGleb Smirnoff 		ath_rx_tap(sc, m, rs, rstamp, nf);
859e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
8607a79cebfSGleb Smirnoff 		ath_rx_tap_vendor(sc, m, rs, rstamp, nf);
861e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
862e1b5ab97SAdrian Chadd 	}
863e60c4fc2SAdrian Chadd 
864e60c4fc2SAdrian Chadd 	/*
865e60c4fc2SAdrian Chadd 	 * From this point on we assume the frame is at least
866e60c4fc2SAdrian Chadd 	 * as large as ieee80211_frame_min; verify that.
867e60c4fc2SAdrian Chadd 	 */
868e60c4fc2SAdrian Chadd 	if (len < IEEE80211_MIN_LEN) {
869e60c4fc2SAdrian Chadd 		if (!ieee80211_radiotap_active(ic)) {
870e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_RECV,
871e60c4fc2SAdrian Chadd 			    "%s: short packet %d\n", __func__, len);
872e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_tooshort++;
873e60c4fc2SAdrian Chadd 		} else {
874e60c4fc2SAdrian Chadd 			/* NB: in particular this captures ack's */
875e60c4fc2SAdrian Chadd 			ieee80211_radiotap_rx_all(ic, m);
876e60c4fc2SAdrian Chadd 		}
8778cc724d9SAdrian Chadd 		m_freem(m); m = NULL;
878e60c4fc2SAdrian Chadd 		goto rx_next;
879e60c4fc2SAdrian Chadd 	}
880e60c4fc2SAdrian Chadd 
881e60c4fc2SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) {
882e60c4fc2SAdrian Chadd 		const HAL_RATE_TABLE *rt = sc->sc_currates;
883e60c4fc2SAdrian Chadd 		uint8_t rix = rt->rateCodeToIndex[rs->rs_rate];
884e60c4fc2SAdrian Chadd 
885e60c4fc2SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m, caddr_t), len,
886e60c4fc2SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, rs->rs_rssi);
887e60c4fc2SAdrian Chadd 	}
888e60c4fc2SAdrian Chadd 
889e60c4fc2SAdrian Chadd 	m_adj(m, -IEEE80211_CRC_LEN);
890e60c4fc2SAdrian Chadd 
891e60c4fc2SAdrian Chadd 	/*
892e60c4fc2SAdrian Chadd 	 * Locate the node for sender, track state, and then
893e60c4fc2SAdrian Chadd 	 * pass the (referenced) node up to the 802.11 layer
894e60c4fc2SAdrian Chadd 	 * for its use.
895e60c4fc2SAdrian Chadd 	 */
896e60c4fc2SAdrian Chadd 	ni = ieee80211_find_rxnode_withkey(ic,
897e60c4fc2SAdrian Chadd 		mtod(m, const struct ieee80211_frame_min *),
898e60c4fc2SAdrian Chadd 		rs->rs_keyix == HAL_RXKEYIX_INVALID ?
899e60c4fc2SAdrian Chadd 			IEEE80211_KEYIX_NONE : rs->rs_keyix);
900e60c4fc2SAdrian Chadd 	sc->sc_lastrs = rs;
901e60c4fc2SAdrian Chadd 
902e60c4fc2SAdrian Chadd #ifdef	AH_SUPPORT_AR5416
903e60c4fc2SAdrian Chadd 	if (rs->rs_isaggr)
904e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_agg++;
905e60c4fc2SAdrian Chadd #endif /* AH_SUPPORT_AR5416 */
906e60c4fc2SAdrian Chadd 
907e60c4fc2SAdrian Chadd 	if (ni != NULL) {
908e60c4fc2SAdrian Chadd 		/*
909e60c4fc2SAdrian Chadd 		 * Only punt packets for ampdu reorder processing for
910e60c4fc2SAdrian Chadd 		 * 11n nodes; net80211 enforces that M_AMPDU is only
911e60c4fc2SAdrian Chadd 		 * set for 11n nodes.
912e60c4fc2SAdrian Chadd 		 */
913e60c4fc2SAdrian Chadd 		if (ni->ni_flags & IEEE80211_NODE_HT)
914e60c4fc2SAdrian Chadd 			m->m_flags |= M_AMPDU;
915e60c4fc2SAdrian Chadd 
916e60c4fc2SAdrian Chadd 		/*
917e60c4fc2SAdrian Chadd 		 * Sending station is known, dispatch directly.
918e60c4fc2SAdrian Chadd 		 */
919e60c4fc2SAdrian Chadd 		type = ieee80211_input(ni, m, rs->rs_rssi, nf);
920e60c4fc2SAdrian Chadd 		ieee80211_free_node(ni);
9218cc724d9SAdrian Chadd 		m = NULL;
922e60c4fc2SAdrian Chadd 		/*
923e60c4fc2SAdrian Chadd 		 * Arrange to update the last rx timestamp only for
924e60c4fc2SAdrian Chadd 		 * frames from our ap when operating in station mode.
925e60c4fc2SAdrian Chadd 		 * This assumes the rx key is always setup when
926e60c4fc2SAdrian Chadd 		 * associated.
927e60c4fc2SAdrian Chadd 		 */
928e60c4fc2SAdrian Chadd 		if (ic->ic_opmode == IEEE80211_M_STA &&
929e60c4fc2SAdrian Chadd 		    rs->rs_keyix != HAL_RXKEYIX_INVALID)
930d542f7f6SAdrian Chadd 			is_good = 1;
931e60c4fc2SAdrian Chadd 	} else {
932e60c4fc2SAdrian Chadd 		type = ieee80211_input_all(ic, m, rs->rs_rssi, nf);
9338cc724d9SAdrian Chadd 		m = NULL;
934e60c4fc2SAdrian Chadd 	}
9358cc724d9SAdrian Chadd 
9368cc724d9SAdrian Chadd 	/*
9378cc724d9SAdrian Chadd 	 * At this point we have passed the frame up the stack; thus
9388cc724d9SAdrian Chadd 	 * the mbuf is no longer ours.
9398cc724d9SAdrian Chadd 	 */
9408cc724d9SAdrian Chadd 
941e60c4fc2SAdrian Chadd 	/*
942e60c4fc2SAdrian Chadd 	 * Track rx rssi and do any rx antenna management.
943e60c4fc2SAdrian Chadd 	 */
944e60c4fc2SAdrian Chadd 	ATH_RSSI_LPF(sc->sc_halstats.ns_avgrssi, rs->rs_rssi);
945e60c4fc2SAdrian Chadd 	if (sc->sc_diversity) {
946e60c4fc2SAdrian Chadd 		/*
947e60c4fc2SAdrian Chadd 		 * When using fast diversity, change the default rx
948e60c4fc2SAdrian Chadd 		 * antenna if diversity chooses the other antenna 3
949e60c4fc2SAdrian Chadd 		 * times in a row.
950e60c4fc2SAdrian Chadd 		 */
951e60c4fc2SAdrian Chadd 		if (sc->sc_defant != rs->rs_antenna) {
952e60c4fc2SAdrian Chadd 			if (++sc->sc_rxotherant >= 3)
953e60c4fc2SAdrian Chadd 				ath_setdefantenna(sc, rs->rs_antenna);
954e60c4fc2SAdrian Chadd 		} else
955e60c4fc2SAdrian Chadd 			sc->sc_rxotherant = 0;
956e60c4fc2SAdrian Chadd 	}
957e60c4fc2SAdrian Chadd 
958216ca234SAdrian Chadd 	/* Handle slow diversity if enabled */
959216ca234SAdrian Chadd 	if (sc->sc_dolnadiv) {
960216ca234SAdrian Chadd 		ath_lna_rx_comb_scan(sc, rs, ticks, hz);
961216ca234SAdrian Chadd 	}
962e60c4fc2SAdrian Chadd 
963e60c4fc2SAdrian Chadd 	if (sc->sc_softled) {
964e60c4fc2SAdrian Chadd 		/*
965e60c4fc2SAdrian Chadd 		 * Blink for any data frame.  Otherwise do a
966e60c4fc2SAdrian Chadd 		 * heartbeat-style blink when idle.  The latter
967e60c4fc2SAdrian Chadd 		 * is mainly for station mode where we depend on
968e60c4fc2SAdrian Chadd 		 * periodic beacon frames to trigger the poll event.
969e60c4fc2SAdrian Chadd 		 */
970e60c4fc2SAdrian Chadd 		if (type == IEEE80211_FC0_TYPE_DATA) {
971e60c4fc2SAdrian Chadd 			const HAL_RATE_TABLE *rt = sc->sc_currates;
972e60c4fc2SAdrian Chadd 			ath_led_event(sc,
973e60c4fc2SAdrian Chadd 			    rt->rateCodeToIndex[rs->rs_rate]);
974e60c4fc2SAdrian Chadd 		} else if (ticks - sc->sc_ledevent >= sc->sc_ledidle)
975e60c4fc2SAdrian Chadd 			ath_led_event(sc, 0);
976e60c4fc2SAdrian Chadd 		}
977e60c4fc2SAdrian Chadd rx_next:
9788cc724d9SAdrian Chadd 	/*
9798cc724d9SAdrian Chadd 	 * Debugging - complain if we didn't NULL the mbuf pointer
9808cc724d9SAdrian Chadd 	 * here.
9818cc724d9SAdrian Chadd 	 */
9828cc724d9SAdrian Chadd 	if (m != NULL) {
9838cc724d9SAdrian Chadd 		device_printf(sc->sc_dev,
9848cc724d9SAdrian Chadd 		    "%s: mbuf %p should've been freed!\n",
9858cc724d9SAdrian Chadd 		    __func__,
9868cc724d9SAdrian Chadd 		    m);
9878cc724d9SAdrian Chadd 	}
988d542f7f6SAdrian Chadd 	return (is_good);
989d542f7f6SAdrian Chadd }
990d542f7f6SAdrian Chadd 
991516f6796SAdrian Chadd #define	ATH_RX_MAX		128
992516f6796SAdrian Chadd 
99367aaf739SAdrian Chadd /*
99467aaf739SAdrian Chadd  * XXX TODO: break out the "get buffers" from "call ath_rx_pkt()" like
99567aaf739SAdrian Chadd  * the EDMA code does.
99667aaf739SAdrian Chadd  *
99767aaf739SAdrian Chadd  * XXX TODO: then, do all of the RX list management stuff inside
99867aaf739SAdrian Chadd  * ATH_RX_LOCK() so we don't end up potentially racing.  The EDMA
99967aaf739SAdrian Chadd  * code is doing it right.
100067aaf739SAdrian Chadd  */
1001f8cc9b09SAdrian Chadd static void
1002d542f7f6SAdrian Chadd ath_rx_proc(struct ath_softc *sc, int resched)
1003d542f7f6SAdrian Chadd {
1004d542f7f6SAdrian Chadd #define	PA2DESC(_sc, _pa) \
1005d542f7f6SAdrian Chadd 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
1006d542f7f6SAdrian Chadd 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
1007d542f7f6SAdrian Chadd 	struct ath_buf *bf;
1008d542f7f6SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1009803f0c59SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
10107a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
1011803f0c59SAdrian Chadd #endif
1012d542f7f6SAdrian Chadd 	struct ath_desc *ds;
1013d542f7f6SAdrian Chadd 	struct ath_rx_status *rs;
1014d542f7f6SAdrian Chadd 	struct mbuf *m;
1015d542f7f6SAdrian Chadd 	int ngood;
1016d542f7f6SAdrian Chadd 	HAL_STATUS status;
1017d542f7f6SAdrian Chadd 	int16_t nf;
1018d542f7f6SAdrian Chadd 	u_int64_t tsf;
1019d542f7f6SAdrian Chadd 	int npkts = 0;
1020233af52dSAdrian Chadd 	int kickpcu = 0;
102167aaf739SAdrian Chadd 	int ret;
1022d542f7f6SAdrian Chadd 
1023d542f7f6SAdrian Chadd 	/* XXX we must not hold the ATH_LOCK here */
1024d542f7f6SAdrian Chadd 	ATH_UNLOCK_ASSERT(sc);
1025d542f7f6SAdrian Chadd 	ATH_PCU_UNLOCK_ASSERT(sc);
1026d542f7f6SAdrian Chadd 
1027d542f7f6SAdrian Chadd 	ATH_PCU_LOCK(sc);
1028d542f7f6SAdrian Chadd 	sc->sc_rxproc_cnt++;
1029233af52dSAdrian Chadd 	kickpcu = sc->sc_kickpcu;
1030d542f7f6SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
1031d542f7f6SAdrian Chadd 
1032f5c30c4eSAdrian Chadd 	ATH_LOCK(sc);
1033f5c30c4eSAdrian Chadd 	ath_power_set_power_state(sc, HAL_PM_AWAKE);
1034f5c30c4eSAdrian Chadd 	ATH_UNLOCK(sc);
1035f5c30c4eSAdrian Chadd 
1036d542f7f6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: called\n", __func__);
1037d542f7f6SAdrian Chadd 	ngood = 0;
1038d542f7f6SAdrian Chadd 	nf = ath_hal_getchannoise(ah, sc->sc_curchan);
1039d542f7f6SAdrian Chadd 	sc->sc_stats.ast_rx_noise = nf;
1040d542f7f6SAdrian Chadd 	tsf = ath_hal_gettsf64(ah);
1041d542f7f6SAdrian Chadd 	do {
1042516f6796SAdrian Chadd 		/*
1043516f6796SAdrian Chadd 		 * Don't process too many packets at a time; give the
1044516f6796SAdrian Chadd 		 * TX thread time to also run - otherwise the TX
1045516f6796SAdrian Chadd 		 * latency can jump by quite a bit, causing throughput
1046516f6796SAdrian Chadd 		 * degredation.
1047516f6796SAdrian Chadd 		 */
1048233af52dSAdrian Chadd 		if (!kickpcu && npkts >= ATH_RX_MAX)
1049516f6796SAdrian Chadd 			break;
1050516f6796SAdrian Chadd 
1051d542f7f6SAdrian Chadd 		bf = TAILQ_FIRST(&sc->sc_rxbuf);
1052d542f7f6SAdrian Chadd 		if (sc->sc_rxslink && bf == NULL) {	/* NB: shouldn't happen */
105376e6fd5dSGleb Smirnoff 			device_printf(sc->sc_dev, "%s: no buffer!\n", __func__);
1054d542f7f6SAdrian Chadd 			break;
1055d542f7f6SAdrian Chadd 		} else if (bf == NULL) {
1056d542f7f6SAdrian Chadd 			/*
1057d542f7f6SAdrian Chadd 			 * End of List:
1058d542f7f6SAdrian Chadd 			 * this can happen for non-self-linked RX chains
1059d542f7f6SAdrian Chadd 			 */
1060d542f7f6SAdrian Chadd 			sc->sc_stats.ast_rx_hitqueueend++;
1061d542f7f6SAdrian Chadd 			break;
1062d542f7f6SAdrian Chadd 		}
1063d542f7f6SAdrian Chadd 		m = bf->bf_m;
1064d542f7f6SAdrian Chadd 		if (m == NULL) {		/* NB: shouldn't happen */
1065d542f7f6SAdrian Chadd 			/*
1066d542f7f6SAdrian Chadd 			 * If mbuf allocation failed previously there
1067d542f7f6SAdrian Chadd 			 * will be no mbuf; try again to re-populate it.
1068d542f7f6SAdrian Chadd 			 */
1069d542f7f6SAdrian Chadd 			/* XXX make debug msg */
107076e6fd5dSGleb Smirnoff 			device_printf(sc->sc_dev, "%s: no mbuf!\n", __func__);
1071d542f7f6SAdrian Chadd 			TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
1072d542f7f6SAdrian Chadd 			goto rx_proc_next;
1073d542f7f6SAdrian Chadd 		}
1074d542f7f6SAdrian Chadd 		ds = bf->bf_desc;
1075d542f7f6SAdrian Chadd 		if (ds->ds_link == bf->bf_daddr) {
1076d542f7f6SAdrian Chadd 			/* NB: never process the self-linked entry at the end */
1077d542f7f6SAdrian Chadd 			sc->sc_stats.ast_rx_hitqueueend++;
1078d542f7f6SAdrian Chadd 			break;
1079d542f7f6SAdrian Chadd 		}
1080d542f7f6SAdrian Chadd 		/* XXX sync descriptor memory */
1081d542f7f6SAdrian Chadd 		/*
1082d542f7f6SAdrian Chadd 		 * Must provide the virtual address of the current
1083d542f7f6SAdrian Chadd 		 * descriptor, the physical address, and the virtual
1084d542f7f6SAdrian Chadd 		 * address of the next descriptor in the h/w chain.
1085d542f7f6SAdrian Chadd 		 * This allows the HAL to look ahead to see if the
1086d542f7f6SAdrian Chadd 		 * hardware is done with a descriptor by checking the
1087d542f7f6SAdrian Chadd 		 * done bit in the following descriptor and the address
1088d542f7f6SAdrian Chadd 		 * of the current descriptor the DMA engine is working
1089d542f7f6SAdrian Chadd 		 * on.  All this is necessary because of our use of
1090d542f7f6SAdrian Chadd 		 * a self-linked list to avoid rx overruns.
1091d542f7f6SAdrian Chadd 		 */
1092d542f7f6SAdrian Chadd 		rs = &bf->bf_status.ds_rxstat;
1093d542f7f6SAdrian Chadd 		status = ath_hal_rxprocdesc(ah, ds,
1094d542f7f6SAdrian Chadd 				bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
1095d542f7f6SAdrian Chadd #ifdef ATH_DEBUG
1096d542f7f6SAdrian Chadd 		if (sc->sc_debug & ATH_DEBUG_RECV_DESC)
1097d542f7f6SAdrian Chadd 			ath_printrxbuf(sc, bf, 0, status == HAL_OK);
1098d542f7f6SAdrian Chadd #endif
1099bb327d28SAdrian Chadd 
1100bb327d28SAdrian Chadd #ifdef	ATH_DEBUG_ALQ
1101bb327d28SAdrian Chadd 		if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS))
1102bb327d28SAdrian Chadd 		    if_ath_alq_post(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS,
1103bb327d28SAdrian Chadd 		    sc->sc_rx_statuslen, (char *) ds);
1104bb327d28SAdrian Chadd #endif	/* ATH_DEBUG_ALQ */
1105bb327d28SAdrian Chadd 
1106d542f7f6SAdrian Chadd 		if (status == HAL_EINPROGRESS)
1107d542f7f6SAdrian Chadd 			break;
1108d542f7f6SAdrian Chadd 
1109d542f7f6SAdrian Chadd 		TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
1110d542f7f6SAdrian Chadd 		npkts++;
1111d542f7f6SAdrian Chadd 
1112d542f7f6SAdrian Chadd 		/*
1113d542f7f6SAdrian Chadd 		 * Process a single frame.
1114d542f7f6SAdrian Chadd 		 */
11158cc724d9SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_POSTREAD);
11168cc724d9SAdrian Chadd 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
11178cc724d9SAdrian Chadd 		bf->bf_m = NULL;
11188cc724d9SAdrian Chadd 		if (ath_rx_pkt(sc, rs, status, tsf, nf, HAL_RX_QUEUE_HP, bf, m))
1119d542f7f6SAdrian Chadd 			ngood++;
1120d542f7f6SAdrian Chadd rx_proc_next:
112167aaf739SAdrian Chadd 		/*
112267aaf739SAdrian Chadd 		 * If there's a holding buffer, insert that onto
112367aaf739SAdrian Chadd 		 * the RX list; the hardware is now definitely not pointing
112467aaf739SAdrian Chadd 		 * to it now.
112567aaf739SAdrian Chadd 		 */
112667aaf739SAdrian Chadd 		ret = 0;
112767aaf739SAdrian Chadd 		if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf != NULL) {
112867aaf739SAdrian Chadd 			TAILQ_INSERT_TAIL(&sc->sc_rxbuf,
112967aaf739SAdrian Chadd 			    sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf,
113067aaf739SAdrian Chadd 			    bf_list);
113167aaf739SAdrian Chadd 			ret = ath_rxbuf_init(sc,
113267aaf739SAdrian Chadd 			    sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf);
113367aaf739SAdrian Chadd 		}
113467aaf739SAdrian Chadd 		/*
113567aaf739SAdrian Chadd 		 * Next, throw our buffer into the holding entry.  The hardware
113667aaf739SAdrian Chadd 		 * may use the descriptor to read the link pointer before
113767aaf739SAdrian Chadd 		 * DMAing the next descriptor in to write out a packet.
113867aaf739SAdrian Chadd 		 */
113967aaf739SAdrian Chadd 		sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = bf;
114067aaf739SAdrian Chadd 	} while (ret == 0);
1141e60c4fc2SAdrian Chadd 
1142e60c4fc2SAdrian Chadd 	/* rx signal state monitoring */
1143e60c4fc2SAdrian Chadd 	ath_hal_rxmonitor(ah, &sc->sc_halstats, sc->sc_curchan);
1144e60c4fc2SAdrian Chadd 	if (ngood)
1145e60c4fc2SAdrian Chadd 		sc->sc_lastrx = tsf;
1146e60c4fc2SAdrian Chadd 
114703682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_RXPROC, 2, "ath_rx_proc: npkts=%d, ngood=%d", npkts, ngood);
1148e60c4fc2SAdrian Chadd 	/* Queue DFS tasklet if needed */
1149e60c4fc2SAdrian Chadd 	if (resched && ath_dfs_tasklet_needed(sc, sc->sc_curchan))
1150e60c4fc2SAdrian Chadd 		taskqueue_enqueue(sc->sc_tq, &sc->sc_dfstask);
1151e60c4fc2SAdrian Chadd 
1152e60c4fc2SAdrian Chadd 	/*
1153e60c4fc2SAdrian Chadd 	 * Now that all the RX frames were handled that
1154e60c4fc2SAdrian Chadd 	 * need to be handled, kick the PCU if there's
1155e60c4fc2SAdrian Chadd 	 * been an RXEOL condition.
1156e60c4fc2SAdrian Chadd 	 */
11571844ff16SAdrian Chadd 	if (resched && kickpcu) {
1158e60c4fc2SAdrian Chadd 		ATH_PCU_LOCK(sc);
115903682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_ERROR, 0, "ath_rx_proc: kickpcu");
1160e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev, "%s: kickpcu; handled %d packets\n",
1161e60c4fc2SAdrian Chadd 		    __func__, npkts);
1162e60c4fc2SAdrian Chadd 
11631844ff16SAdrian Chadd 		/*
11641844ff16SAdrian Chadd 		 * Go through the process of fully tearing down
11651844ff16SAdrian Chadd 		 * the RX buffers and reinitialising them.
11661844ff16SAdrian Chadd 		 *
11671844ff16SAdrian Chadd 		 * There's a hardware bug that causes the RX FIFO
11681844ff16SAdrian Chadd 		 * to get confused under certain conditions and
11691844ff16SAdrian Chadd 		 * constantly write over the same frame, leading
11701844ff16SAdrian Chadd 		 * the RX driver code here to get heavily confused.
11711844ff16SAdrian Chadd 		 */
117267aaf739SAdrian Chadd 		/*
117367aaf739SAdrian Chadd 		 * XXX Has RX DMA stopped enough here to just call
117467aaf739SAdrian Chadd 		 *     ath_startrecv()?
117567aaf739SAdrian Chadd 		 * XXX Do we need to use the holding buffer to restart
117667aaf739SAdrian Chadd 		 *     RX DMA by appending entries to the final
117767aaf739SAdrian Chadd 		 *     descriptor?  Quite likely.
117867aaf739SAdrian Chadd 		 */
11791844ff16SAdrian Chadd #if 1
1180233af52dSAdrian Chadd 		ath_startrecv(sc);
1181233af52dSAdrian Chadd #else
1182e60c4fc2SAdrian Chadd 		/*
11831844ff16SAdrian Chadd 		 * Disabled for now - it'd be nice to be able to do
11841844ff16SAdrian Chadd 		 * this in order to limit the amount of CPU time spent
11851844ff16SAdrian Chadd 		 * reinitialising the RX side (and thus minimise RX
11861844ff16SAdrian Chadd 		 * drops) however there's a hardware issue that
11871844ff16SAdrian Chadd 		 * causes things to get too far out of whack.
11881844ff16SAdrian Chadd 		 */
11891844ff16SAdrian Chadd 		/*
1190e60c4fc2SAdrian Chadd 		 * XXX can we hold the PCU lock here?
1191e60c4fc2SAdrian Chadd 		 * Are there any net80211 buffer calls involved?
1192e60c4fc2SAdrian Chadd 		 */
1193e60c4fc2SAdrian Chadd 		bf = TAILQ_FIRST(&sc->sc_rxbuf);
1194d60a0680SAdrian Chadd 		ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1195e60c4fc2SAdrian Chadd 		ath_hal_rxena(ah);		/* enable recv descriptors */
1196e60c4fc2SAdrian Chadd 		ath_mode_init(sc);		/* set filters, etc. */
1197e60c4fc2SAdrian Chadd 		ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
1198233af52dSAdrian Chadd #endif
1199e60c4fc2SAdrian Chadd 
1200e60c4fc2SAdrian Chadd 		ath_hal_intrset(ah, sc->sc_imask);
1201e60c4fc2SAdrian Chadd 		sc->sc_kickpcu = 0;
1202e60c4fc2SAdrian Chadd 		ATH_PCU_UNLOCK(sc);
12031844ff16SAdrian Chadd 	}
1204e60c4fc2SAdrian Chadd 
1205e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
12067a79cebfSGleb Smirnoff 	if (resched)
1207e60c4fc2SAdrian Chadd 		ieee80211_ff_age_all(ic, 100);
1208e60c4fc2SAdrian Chadd #endif
1209e60c4fc2SAdrian Chadd 
1210516f6796SAdrian Chadd 	/*
1211f5c30c4eSAdrian Chadd 	 * Put the hardware to sleep again if we're done with it.
1212f5c30c4eSAdrian Chadd 	 */
1213f5c30c4eSAdrian Chadd 	ATH_LOCK(sc);
1214f5c30c4eSAdrian Chadd 	ath_power_restore_power_state(sc);
1215f5c30c4eSAdrian Chadd 	ATH_UNLOCK(sc);
1216f5c30c4eSAdrian Chadd 
1217f5c30c4eSAdrian Chadd 	/*
1218516f6796SAdrian Chadd 	 * If we hit the maximum number of frames in this round,
1219516f6796SAdrian Chadd 	 * reschedule for another immediate pass.  This gives
1220516f6796SAdrian Chadd 	 * the TX and TX completion routines time to run, which
1221516f6796SAdrian Chadd 	 * will reduce latency.
1222516f6796SAdrian Chadd 	 */
1223516f6796SAdrian Chadd 	if (npkts >= ATH_RX_MAX)
1224f0db652cSAdrian Chadd 		sc->sc_rx.recv_sched(sc, resched);
1225516f6796SAdrian Chadd 
1226e60c4fc2SAdrian Chadd 	ATH_PCU_LOCK(sc);
1227e60c4fc2SAdrian Chadd 	sc->sc_rxproc_cnt--;
1228e60c4fc2SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
1229e60c4fc2SAdrian Chadd }
12307a79cebfSGleb Smirnoff #undef	PA2DESC
1231516f6796SAdrian Chadd #undef	ATH_RX_MAX
1232516f6796SAdrian Chadd 
1233e60c4fc2SAdrian Chadd /*
1234f8cc9b09SAdrian Chadd  * Only run the RX proc if it's not already running.
1235f8cc9b09SAdrian Chadd  * Since this may get run as part of the reset/flush path,
1236f8cc9b09SAdrian Chadd  * the task can't clash with an existing, running tasklet.
1237f8cc9b09SAdrian Chadd  */
1238f8cc9b09SAdrian Chadd static void
1239f8cc9b09SAdrian Chadd ath_legacy_rx_tasklet(void *arg, int npending)
1240f8cc9b09SAdrian Chadd {
1241f8cc9b09SAdrian Chadd 	struct ath_softc *sc = arg;
1242f8cc9b09SAdrian Chadd 
124303682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_RXPROC, 1, "ath_rx_proc: pending=%d", npending);
1244f8cc9b09SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending);
1245f8cc9b09SAdrian Chadd 	ATH_PCU_LOCK(sc);
1246f8cc9b09SAdrian Chadd 	if (sc->sc_inreset_cnt > 0) {
1247f8cc9b09SAdrian Chadd 		device_printf(sc->sc_dev,
1248f8cc9b09SAdrian Chadd 		    "%s: sc_inreset_cnt > 0; skipping\n", __func__);
1249f8cc9b09SAdrian Chadd 		ATH_PCU_UNLOCK(sc);
1250f8cc9b09SAdrian Chadd 		return;
1251f8cc9b09SAdrian Chadd 	}
1252f8cc9b09SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
1253f8cc9b09SAdrian Chadd 
1254f8cc9b09SAdrian Chadd 	ath_rx_proc(sc, 1);
1255f8cc9b09SAdrian Chadd }
1256f8cc9b09SAdrian Chadd 
1257f8cc9b09SAdrian Chadd static void
1258f8cc9b09SAdrian Chadd ath_legacy_flushrecv(struct ath_softc *sc)
1259f8cc9b09SAdrian Chadd {
1260f8cc9b09SAdrian Chadd 
1261f8cc9b09SAdrian Chadd 	ath_rx_proc(sc, 0);
1262f8cc9b09SAdrian Chadd }
1263f8cc9b09SAdrian Chadd 
126467aaf739SAdrian Chadd static void
126567aaf739SAdrian Chadd ath_legacy_flush_rxpending(struct ath_softc *sc)
126667aaf739SAdrian Chadd {
126767aaf739SAdrian Chadd 
126867aaf739SAdrian Chadd 	/* XXX ATH_RX_LOCK_ASSERT(sc); */
126967aaf739SAdrian Chadd 
127067aaf739SAdrian Chadd 	if (sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending != NULL) {
127167aaf739SAdrian Chadd 		m_freem(sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending);
127267aaf739SAdrian Chadd 		sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending = NULL;
127367aaf739SAdrian Chadd 	}
127467aaf739SAdrian Chadd 	if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending != NULL) {
127567aaf739SAdrian Chadd 		m_freem(sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending);
127667aaf739SAdrian Chadd 		sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending = NULL;
127767aaf739SAdrian Chadd 	}
127867aaf739SAdrian Chadd }
127967aaf739SAdrian Chadd 
128067aaf739SAdrian Chadd static int
128167aaf739SAdrian Chadd ath_legacy_flush_rxholdbf(struct ath_softc *sc)
128267aaf739SAdrian Chadd {
128367aaf739SAdrian Chadd 	struct ath_buf *bf;
128467aaf739SAdrian Chadd 
128567aaf739SAdrian Chadd 	/* XXX ATH_RX_LOCK_ASSERT(sc); */
128667aaf739SAdrian Chadd 	/*
128767aaf739SAdrian Chadd 	 * If there are RX holding buffers, free them here and return
128867aaf739SAdrian Chadd 	 * them to the list.
128967aaf739SAdrian Chadd 	 *
129067aaf739SAdrian Chadd 	 * XXX should just verify that bf->bf_m is NULL, as it must
129167aaf739SAdrian Chadd 	 * be at this point!
129267aaf739SAdrian Chadd 	 */
129367aaf739SAdrian Chadd 	bf = sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf;
129467aaf739SAdrian Chadd 	if (bf != NULL) {
129567aaf739SAdrian Chadd 		if (bf->bf_m != NULL)
129667aaf739SAdrian Chadd 			m_freem(bf->bf_m);
129767aaf739SAdrian Chadd 		bf->bf_m = NULL;
129867aaf739SAdrian Chadd 		TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
129967aaf739SAdrian Chadd 		(void) ath_rxbuf_init(sc, bf);
130067aaf739SAdrian Chadd 	}
130167aaf739SAdrian Chadd 	sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = NULL;
130267aaf739SAdrian Chadd 
130367aaf739SAdrian Chadd 	bf = sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf;
130467aaf739SAdrian Chadd 	if (bf != NULL) {
130567aaf739SAdrian Chadd 		if (bf->bf_m != NULL)
130667aaf739SAdrian Chadd 			m_freem(bf->bf_m);
130767aaf739SAdrian Chadd 		bf->bf_m = NULL;
130867aaf739SAdrian Chadd 		TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
130967aaf739SAdrian Chadd 		(void) ath_rxbuf_init(sc, bf);
131067aaf739SAdrian Chadd 	}
131167aaf739SAdrian Chadd 	sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf = NULL;
131267aaf739SAdrian Chadd 
131367aaf739SAdrian Chadd 	return (0);
131467aaf739SAdrian Chadd }
131567aaf739SAdrian Chadd 
1316f8cc9b09SAdrian Chadd /*
1317e60c4fc2SAdrian Chadd  * Disable the receive h/w in preparation for a reset.
1318e60c4fc2SAdrian Chadd  */
1319f8cc9b09SAdrian Chadd static void
1320f8cc9b09SAdrian Chadd ath_legacy_stoprecv(struct ath_softc *sc, int dodelay)
1321e60c4fc2SAdrian Chadd {
1322e60c4fc2SAdrian Chadd #define	PA2DESC(_sc, _pa) \
1323e60c4fc2SAdrian Chadd 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
1324e60c4fc2SAdrian Chadd 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
1325e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1326e60c4fc2SAdrian Chadd 
132767aaf739SAdrian Chadd 	ATH_RX_LOCK(sc);
132867aaf739SAdrian Chadd 
1329e60c4fc2SAdrian Chadd 	ath_hal_stoppcurecv(ah);	/* disable PCU */
1330e60c4fc2SAdrian Chadd 	ath_hal_setrxfilter(ah, 0);	/* clear recv filter */
1331e60c4fc2SAdrian Chadd 	ath_hal_stopdmarecv(ah);	/* disable DMA engine */
1332e60c4fc2SAdrian Chadd 	/*
1333e60c4fc2SAdrian Chadd 	 * TODO: see if this particular DELAY() is required; it may be
1334e60c4fc2SAdrian Chadd 	 * masking some missing FIFO flush or DMA sync.
1335e60c4fc2SAdrian Chadd 	 */
1336e60c4fc2SAdrian Chadd #if 0
1337e60c4fc2SAdrian Chadd 	if (dodelay)
1338e60c4fc2SAdrian Chadd #endif
1339e60c4fc2SAdrian Chadd 		DELAY(3000);		/* 3ms is long enough for 1 frame */
1340e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG
1341e60c4fc2SAdrian Chadd 	if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) {
1342e60c4fc2SAdrian Chadd 		struct ath_buf *bf;
1343e60c4fc2SAdrian Chadd 		u_int ix;
1344e60c4fc2SAdrian Chadd 
1345e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev,
1346e60c4fc2SAdrian Chadd 		    "%s: rx queue %p, link %p\n",
1347e60c4fc2SAdrian Chadd 		    __func__,
1348d60a0680SAdrian Chadd 		    (caddr_t)(uintptr_t) ath_hal_getrxbuf(ah, HAL_RX_QUEUE_HP),
1349e60c4fc2SAdrian Chadd 		    sc->sc_rxlink);
1350e60c4fc2SAdrian Chadd 		ix = 0;
1351e60c4fc2SAdrian Chadd 		TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1352e60c4fc2SAdrian Chadd 			struct ath_desc *ds = bf->bf_desc;
1353e60c4fc2SAdrian Chadd 			struct ath_rx_status *rs = &bf->bf_status.ds_rxstat;
1354e60c4fc2SAdrian Chadd 			HAL_STATUS status = ath_hal_rxprocdesc(ah, ds,
1355e60c4fc2SAdrian Chadd 				bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
1356e60c4fc2SAdrian Chadd 			if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL))
1357e60c4fc2SAdrian Chadd 				ath_printrxbuf(sc, bf, ix, status == HAL_OK);
1358e60c4fc2SAdrian Chadd 			ix++;
1359e60c4fc2SAdrian Chadd 		}
1360e60c4fc2SAdrian Chadd 	}
1361e60c4fc2SAdrian Chadd #endif
136267aaf739SAdrian Chadd 
136367aaf739SAdrian Chadd 	(void) ath_legacy_flush_rxpending(sc);
136467aaf739SAdrian Chadd 	(void) ath_legacy_flush_rxholdbf(sc);
136567aaf739SAdrian Chadd 
1366e60c4fc2SAdrian Chadd 	sc->sc_rxlink = NULL;		/* just in case */
136767aaf739SAdrian Chadd 
136867aaf739SAdrian Chadd 	ATH_RX_UNLOCK(sc);
1369e60c4fc2SAdrian Chadd #undef PA2DESC
1370e60c4fc2SAdrian Chadd }
1371e60c4fc2SAdrian Chadd 
1372e60c4fc2SAdrian Chadd /*
137367aaf739SAdrian Chadd  * XXX TODO: something was calling startrecv without calling
137467aaf739SAdrian Chadd  * stoprecv.  Let's figure out what/why.  It was showing up
137567aaf739SAdrian Chadd  * as a mbuf leak (rxpending) and ath_buf leak (holdbf.)
137667aaf739SAdrian Chadd  */
137767aaf739SAdrian Chadd 
137867aaf739SAdrian Chadd /*
1379e60c4fc2SAdrian Chadd  * Enable the receive h/w following a reset.
1380e60c4fc2SAdrian Chadd  */
1381f8cc9b09SAdrian Chadd static int
1382f8cc9b09SAdrian Chadd ath_legacy_startrecv(struct ath_softc *sc)
1383e60c4fc2SAdrian Chadd {
1384e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1385e60c4fc2SAdrian Chadd 	struct ath_buf *bf;
1386e60c4fc2SAdrian Chadd 
138767aaf739SAdrian Chadd 	ATH_RX_LOCK(sc);
138867aaf739SAdrian Chadd 
138967aaf739SAdrian Chadd 	/*
139067aaf739SAdrian Chadd 	 * XXX should verify these are already all NULL!
139167aaf739SAdrian Chadd 	 */
1392e60c4fc2SAdrian Chadd 	sc->sc_rxlink = NULL;
139367aaf739SAdrian Chadd 	(void) ath_legacy_flush_rxpending(sc);
139467aaf739SAdrian Chadd 	(void) ath_legacy_flush_rxholdbf(sc);
139567aaf739SAdrian Chadd 
139667aaf739SAdrian Chadd 	/*
139767aaf739SAdrian Chadd 	 * Re-chain all of the buffers in the RX buffer list.
139867aaf739SAdrian Chadd 	 */
1399e60c4fc2SAdrian Chadd 	TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1400e60c4fc2SAdrian Chadd 		int error = ath_rxbuf_init(sc, bf);
1401e60c4fc2SAdrian Chadd 		if (error != 0) {
1402e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_RECV,
1403e60c4fc2SAdrian Chadd 				"%s: ath_rxbuf_init failed %d\n",
1404e60c4fc2SAdrian Chadd 				__func__, error);
1405e60c4fc2SAdrian Chadd 			return error;
1406e60c4fc2SAdrian Chadd 		}
1407e60c4fc2SAdrian Chadd 	}
1408e60c4fc2SAdrian Chadd 
1409e60c4fc2SAdrian Chadd 	bf = TAILQ_FIRST(&sc->sc_rxbuf);
1410d60a0680SAdrian Chadd 	ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1411e60c4fc2SAdrian Chadd 	ath_hal_rxena(ah);		/* enable recv descriptors */
1412e60c4fc2SAdrian Chadd 	ath_mode_init(sc);		/* set filters, etc. */
1413e60c4fc2SAdrian Chadd 	ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
141467aaf739SAdrian Chadd 
141567aaf739SAdrian Chadd 	ATH_RX_UNLOCK(sc);
1416e60c4fc2SAdrian Chadd 	return 0;
1417e60c4fc2SAdrian Chadd }
1418f8cc9b09SAdrian Chadd 
14193d184db2SAdrian Chadd static int
14203d184db2SAdrian Chadd ath_legacy_dma_rxsetup(struct ath_softc *sc)
14213d184db2SAdrian Chadd {
14223d184db2SAdrian Chadd 	int error;
14233d184db2SAdrian Chadd 
14243d184db2SAdrian Chadd 	error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf,
14251006fc0cSAdrian Chadd 	    "rx", sizeof(struct ath_desc), ath_rxbuf, 1);
14263d184db2SAdrian Chadd 	if (error != 0)
14273d184db2SAdrian Chadd 		return (error);
14283d184db2SAdrian Chadd 
14293d184db2SAdrian Chadd 	return (0);
14303d184db2SAdrian Chadd }
14313d184db2SAdrian Chadd 
14323d184db2SAdrian Chadd static int
14333d184db2SAdrian Chadd ath_legacy_dma_rxteardown(struct ath_softc *sc)
14343d184db2SAdrian Chadd {
14353d184db2SAdrian Chadd 
14363d184db2SAdrian Chadd 	if (sc->sc_rxdma.dd_desc_len != 0)
14373d184db2SAdrian Chadd 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
14383d184db2SAdrian Chadd 	return (0);
14393d184db2SAdrian Chadd }
1440f8cc9b09SAdrian Chadd 
1441f0db652cSAdrian Chadd static void
1442f0db652cSAdrian Chadd ath_legacy_recv_sched(struct ath_softc *sc, int dosched)
1443f0db652cSAdrian Chadd {
1444f0db652cSAdrian Chadd 
1445f0db652cSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1446f0db652cSAdrian Chadd }
1447f0db652cSAdrian Chadd 
1448f0db652cSAdrian Chadd static void
1449f0db652cSAdrian Chadd ath_legacy_recv_sched_queue(struct ath_softc *sc, HAL_RX_QUEUE q,
1450f0db652cSAdrian Chadd     int dosched)
1451f0db652cSAdrian Chadd {
1452f0db652cSAdrian Chadd 
1453f0db652cSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1454f0db652cSAdrian Chadd }
1455f0db652cSAdrian Chadd 
1456f8cc9b09SAdrian Chadd void
1457f8cc9b09SAdrian Chadd ath_recv_setup_legacy(struct ath_softc *sc)
1458f8cc9b09SAdrian Chadd {
1459f8cc9b09SAdrian Chadd 
14601006fc0cSAdrian Chadd 	/* Sensible legacy defaults */
1461bb327d28SAdrian Chadd 	/*
1462bb327d28SAdrian Chadd 	 * XXX this should be changed to properly support the
1463bb327d28SAdrian Chadd 	 * exact RX descriptor size for each HAL.
1464bb327d28SAdrian Chadd 	 */
1465bb327d28SAdrian Chadd 	sc->sc_rx_statuslen = sizeof(struct ath_desc);
14661006fc0cSAdrian Chadd 
1467f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_start = ath_legacy_startrecv;
1468f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_stop = ath_legacy_stoprecv;
1469f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_flush = ath_legacy_flushrecv;
1470f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_tasklet = ath_legacy_rx_tasklet;
1471f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_rxbuf_init = ath_legacy_rxbuf_init;
14723d184db2SAdrian Chadd 
14733d184db2SAdrian Chadd 	sc->sc_rx.recv_setup = ath_legacy_dma_rxsetup;
14743d184db2SAdrian Chadd 	sc->sc_rx.recv_teardown = ath_legacy_dma_rxteardown;
1475f0db652cSAdrian Chadd 	sc->sc_rx.recv_sched = ath_legacy_recv_sched;
1476f0db652cSAdrian Chadd 	sc->sc_rx.recv_sched_queue = ath_legacy_recv_sched_queue;
1477f8cc9b09SAdrian Chadd }
1478