xref: /freebsd/sys/dev/ath/if_ath_rx.c (revision 8cc724d9be9be3db8f59374d6e848ae169695cc3)
1e60c4fc2SAdrian Chadd /*-
2e60c4fc2SAdrian Chadd  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3e60c4fc2SAdrian Chadd  * All rights reserved.
4e60c4fc2SAdrian Chadd  *
5e60c4fc2SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
6e60c4fc2SAdrian Chadd  * modification, are permitted provided that the following conditions
7e60c4fc2SAdrian Chadd  * are met:
8e60c4fc2SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
9e60c4fc2SAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
10e60c4fc2SAdrian Chadd  *    without modification.
11e60c4fc2SAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12e60c4fc2SAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13e60c4fc2SAdrian Chadd  *    redistribution must be conditioned upon including a substantially
14e60c4fc2SAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
15e60c4fc2SAdrian Chadd  *
16e60c4fc2SAdrian Chadd  * NO WARRANTY
17e60c4fc2SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18e60c4fc2SAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19e60c4fc2SAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
20e60c4fc2SAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
21e60c4fc2SAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
22e60c4fc2SAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23e60c4fc2SAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24e60c4fc2SAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
25e60c4fc2SAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26e60c4fc2SAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27e60c4fc2SAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
28e60c4fc2SAdrian Chadd  */
29e60c4fc2SAdrian Chadd 
30e60c4fc2SAdrian Chadd #include <sys/cdefs.h>
31e60c4fc2SAdrian Chadd __FBSDID("$FreeBSD$");
32e60c4fc2SAdrian Chadd 
33e60c4fc2SAdrian Chadd /*
34e60c4fc2SAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
35e60c4fc2SAdrian Chadd  *
36e60c4fc2SAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
37e60c4fc2SAdrian Chadd  * is greatly appreciated.
38e60c4fc2SAdrian Chadd  */
39e60c4fc2SAdrian Chadd 
40e60c4fc2SAdrian Chadd #include "opt_inet.h"
41e60c4fc2SAdrian Chadd #include "opt_ath.h"
42e60c4fc2SAdrian Chadd /*
43e60c4fc2SAdrian Chadd  * This is needed for register operations which are performed
44e60c4fc2SAdrian Chadd  * by the driver - eg, calls to ath_hal_gettsf32().
45e60c4fc2SAdrian Chadd  *
46e60c4fc2SAdrian Chadd  * It's also required for any AH_DEBUG checks in here, eg the
47e60c4fc2SAdrian Chadd  * module dependencies.
48e60c4fc2SAdrian Chadd  */
49e60c4fc2SAdrian Chadd #include "opt_ah.h"
50e60c4fc2SAdrian Chadd #include "opt_wlan.h"
51e60c4fc2SAdrian Chadd 
52e60c4fc2SAdrian Chadd #include <sys/param.h>
53e60c4fc2SAdrian Chadd #include <sys/systm.h>
54e60c4fc2SAdrian Chadd #include <sys/sysctl.h>
55e60c4fc2SAdrian Chadd #include <sys/mbuf.h>
56e60c4fc2SAdrian Chadd #include <sys/malloc.h>
57e60c4fc2SAdrian Chadd #include <sys/lock.h>
58e60c4fc2SAdrian Chadd #include <sys/mutex.h>
59e60c4fc2SAdrian Chadd #include <sys/kernel.h>
60e60c4fc2SAdrian Chadd #include <sys/socket.h>
61e60c4fc2SAdrian Chadd #include <sys/sockio.h>
62e60c4fc2SAdrian Chadd #include <sys/errno.h>
63e60c4fc2SAdrian Chadd #include <sys/callout.h>
64e60c4fc2SAdrian Chadd #include <sys/bus.h>
65e60c4fc2SAdrian Chadd #include <sys/endian.h>
66e60c4fc2SAdrian Chadd #include <sys/kthread.h>
67e60c4fc2SAdrian Chadd #include <sys/taskqueue.h>
68e60c4fc2SAdrian Chadd #include <sys/priv.h>
69e60c4fc2SAdrian Chadd #include <sys/module.h>
70e60c4fc2SAdrian Chadd #include <sys/ktr.h>
71e60c4fc2SAdrian Chadd #include <sys/smp.h>	/* for mp_ncpus */
72e60c4fc2SAdrian Chadd 
73e60c4fc2SAdrian Chadd #include <machine/bus.h>
74e60c4fc2SAdrian Chadd 
75e60c4fc2SAdrian Chadd #include <net/if.h>
76e60c4fc2SAdrian Chadd #include <net/if_dl.h>
77e60c4fc2SAdrian Chadd #include <net/if_media.h>
78e60c4fc2SAdrian Chadd #include <net/if_types.h>
79e60c4fc2SAdrian Chadd #include <net/if_arp.h>
80e60c4fc2SAdrian Chadd #include <net/ethernet.h>
81e60c4fc2SAdrian Chadd #include <net/if_llc.h>
82e60c4fc2SAdrian Chadd 
83e60c4fc2SAdrian Chadd #include <net80211/ieee80211_var.h>
84e60c4fc2SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
85e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
86e60c4fc2SAdrian Chadd #include <net80211/ieee80211_superg.h>
87e60c4fc2SAdrian Chadd #endif
88e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
89e60c4fc2SAdrian Chadd #include <net80211/ieee80211_tdma.h>
90e60c4fc2SAdrian Chadd #endif
91e60c4fc2SAdrian Chadd 
92e60c4fc2SAdrian Chadd #include <net/bpf.h>
93e60c4fc2SAdrian Chadd 
94e60c4fc2SAdrian Chadd #ifdef INET
95e60c4fc2SAdrian Chadd #include <netinet/in.h>
96e60c4fc2SAdrian Chadd #include <netinet/if_ether.h>
97e60c4fc2SAdrian Chadd #endif
98e60c4fc2SAdrian Chadd 
99e60c4fc2SAdrian Chadd #include <dev/ath/if_athvar.h>
100e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
101e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
102e60c4fc2SAdrian Chadd 
103e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_debug.h>
104e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_misc.h>
105e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tsf.h>
106e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tx.h>
107e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_sysctl.h>
108e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_led.h>
109e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_keycache.h>
110e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_rx.h>
111a35dae8dSAdrian Chadd #include <dev/ath/if_ath_beacon.h>
112e60c4fc2SAdrian Chadd #include <dev/ath/if_athdfs.h>
113e60c4fc2SAdrian Chadd 
114e60c4fc2SAdrian Chadd #ifdef ATH_TX99_DIAG
115e60c4fc2SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
116e60c4fc2SAdrian Chadd #endif
117e60c4fc2SAdrian Chadd 
118b69b0dccSAdrian Chadd #ifdef	ATH_DEBUG_ALQ
119b69b0dccSAdrian Chadd #include <dev/ath/if_ath_alq.h>
120b69b0dccSAdrian Chadd #endif
121b69b0dccSAdrian Chadd 
122e60c4fc2SAdrian Chadd /*
123e60c4fc2SAdrian Chadd  * Calculate the receive filter according to the
124e60c4fc2SAdrian Chadd  * operating mode and state:
125e60c4fc2SAdrian Chadd  *
126e60c4fc2SAdrian Chadd  * o always accept unicast, broadcast, and multicast traffic
127e60c4fc2SAdrian Chadd  * o accept PHY error frames when hardware doesn't have MIB support
128e60c4fc2SAdrian Chadd  *   to count and we need them for ANI (sta mode only until recently)
129e60c4fc2SAdrian Chadd  *   and we are not scanning (ANI is disabled)
130e60c4fc2SAdrian Chadd  *   NB: older hal's add rx filter bits out of sight and we need to
131e60c4fc2SAdrian Chadd  *	 blindly preserve them
132e60c4fc2SAdrian Chadd  * o probe request frames are accepted only when operating in
133e60c4fc2SAdrian Chadd  *   hostap, adhoc, mesh, or monitor modes
134e60c4fc2SAdrian Chadd  * o enable promiscuous mode
135e60c4fc2SAdrian Chadd  *   - when in monitor mode
136e60c4fc2SAdrian Chadd  *   - if interface marked PROMISC (assumes bridge setting is filtered)
137e60c4fc2SAdrian Chadd  * o accept beacons:
138e60c4fc2SAdrian Chadd  *   - when operating in station mode for collecting rssi data when
139e60c4fc2SAdrian Chadd  *     the station is otherwise quiet, or
140e60c4fc2SAdrian Chadd  *   - when operating in adhoc mode so the 802.11 layer creates
141e60c4fc2SAdrian Chadd  *     node table entries for peers,
142e60c4fc2SAdrian Chadd  *   - when scanning
143e60c4fc2SAdrian Chadd  *   - when doing s/w beacon miss (e.g. for ap+sta)
144e60c4fc2SAdrian Chadd  *   - when operating in ap mode in 11g to detect overlapping bss that
145e60c4fc2SAdrian Chadd  *     require protection
146e60c4fc2SAdrian Chadd  *   - when operating in mesh mode to detect neighbors
147e60c4fc2SAdrian Chadd  * o accept control frames:
148e60c4fc2SAdrian Chadd  *   - when in monitor mode
149e60c4fc2SAdrian Chadd  * XXX HT protection for 11n
150e60c4fc2SAdrian Chadd  */
151e60c4fc2SAdrian Chadd u_int32_t
152e60c4fc2SAdrian Chadd ath_calcrxfilter(struct ath_softc *sc)
153e60c4fc2SAdrian Chadd {
154e60c4fc2SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
155e60c4fc2SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
156e60c4fc2SAdrian Chadd 	u_int32_t rfilt;
157e60c4fc2SAdrian Chadd 
158e60c4fc2SAdrian Chadd 	rfilt = HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST;
159e60c4fc2SAdrian Chadd 	if (!sc->sc_needmib && !sc->sc_scanning)
160e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYERR;
161e60c4fc2SAdrian Chadd 	if (ic->ic_opmode != IEEE80211_M_STA)
162e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PROBEREQ;
163e60c4fc2SAdrian Chadd 	/* XXX ic->ic_monvaps != 0? */
164e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_MONITOR || (ifp->if_flags & IFF_PROMISC))
165e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PROM;
166e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_STA ||
167e60c4fc2SAdrian Chadd 	    ic->ic_opmode == IEEE80211_M_IBSS ||
168e60c4fc2SAdrian Chadd 	    sc->sc_swbmiss || sc->sc_scanning)
169e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
170e60c4fc2SAdrian Chadd 	/*
171e60c4fc2SAdrian Chadd 	 * NB: We don't recalculate the rx filter when
172e60c4fc2SAdrian Chadd 	 * ic_protmode changes; otherwise we could do
173e60c4fc2SAdrian Chadd 	 * this only when ic_protmode != NONE.
174e60c4fc2SAdrian Chadd 	 */
175e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_HOSTAP &&
176e60c4fc2SAdrian Chadd 	    IEEE80211_IS_CHAN_ANYG(ic->ic_curchan))
177e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
178e60c4fc2SAdrian Chadd 
179e60c4fc2SAdrian Chadd 	/*
180e60c4fc2SAdrian Chadd 	 * Enable hardware PS-POLL RX only for hostap mode;
181e60c4fc2SAdrian Chadd 	 * STA mode sends PS-POLL frames but never
182e60c4fc2SAdrian Chadd 	 * receives them.
183e60c4fc2SAdrian Chadd 	 */
184e60c4fc2SAdrian Chadd 	if (ath_hal_getcapability(sc->sc_ah, HAL_CAP_PSPOLL,
185e60c4fc2SAdrian Chadd 	    0, NULL) == HAL_OK &&
186e60c4fc2SAdrian Chadd 	    ic->ic_opmode == IEEE80211_M_HOSTAP)
187e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PSPOLL;
188e60c4fc2SAdrian Chadd 
189e60c4fc2SAdrian Chadd 	if (sc->sc_nmeshvaps) {
190e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_BEACON;
191e60c4fc2SAdrian Chadd 		if (sc->sc_hasbmatch)
192e60c4fc2SAdrian Chadd 			rfilt |= HAL_RX_FILTER_BSSID;
193e60c4fc2SAdrian Chadd 		else
194e60c4fc2SAdrian Chadd 			rfilt |= HAL_RX_FILTER_PROM;
195e60c4fc2SAdrian Chadd 	}
196e60c4fc2SAdrian Chadd 	if (ic->ic_opmode == IEEE80211_M_MONITOR)
197e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_CONTROL;
198e60c4fc2SAdrian Chadd 
199e60c4fc2SAdrian Chadd 	/*
200e60c4fc2SAdrian Chadd 	 * Enable RX of compressed BAR frames only when doing
201e60c4fc2SAdrian Chadd 	 * 802.11n. Required for A-MPDU.
202e60c4fc2SAdrian Chadd 	 */
203e60c4fc2SAdrian Chadd 	if (IEEE80211_IS_CHAN_HT(ic->ic_curchan))
204e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_COMPBAR;
205e60c4fc2SAdrian Chadd 
206e60c4fc2SAdrian Chadd 	/*
207e60c4fc2SAdrian Chadd 	 * Enable radar PHY errors if requested by the
208e60c4fc2SAdrian Chadd 	 * DFS module.
209e60c4fc2SAdrian Chadd 	 */
210e60c4fc2SAdrian Chadd 	if (sc->sc_dodfs)
211e60c4fc2SAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYRADAR;
212e60c4fc2SAdrian Chadd 
213f29c6bdeSAdrian Chadd 	/*
214f29c6bdeSAdrian Chadd 	 * Enable spectral PHY errors if requested by the
215f29c6bdeSAdrian Chadd 	 * spectral module.
216f29c6bdeSAdrian Chadd 	 */
217f29c6bdeSAdrian Chadd 	if (sc->sc_dospectral)
218f29c6bdeSAdrian Chadd 		rfilt |= HAL_RX_FILTER_PHYRADAR;
219f29c6bdeSAdrian Chadd 
220e60c4fc2SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, %s if_flags 0x%x\n",
221e60c4fc2SAdrian Chadd 	    __func__, rfilt, ieee80211_opmode_name[ic->ic_opmode], ifp->if_flags);
222e60c4fc2SAdrian Chadd 	return rfilt;
223e60c4fc2SAdrian Chadd }
224e60c4fc2SAdrian Chadd 
225f8cc9b09SAdrian Chadd static int
226f8cc9b09SAdrian Chadd ath_legacy_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf)
227e60c4fc2SAdrian Chadd {
228e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
229e60c4fc2SAdrian Chadd 	int error;
230e60c4fc2SAdrian Chadd 	struct mbuf *m;
231e60c4fc2SAdrian Chadd 	struct ath_desc *ds;
232e60c4fc2SAdrian Chadd 
233e60c4fc2SAdrian Chadd 	m = bf->bf_m;
234e60c4fc2SAdrian Chadd 	if (m == NULL) {
235e60c4fc2SAdrian Chadd 		/*
236e60c4fc2SAdrian Chadd 		 * NB: by assigning a page to the rx dma buffer we
237e60c4fc2SAdrian Chadd 		 * implicitly satisfy the Atheros requirement that
238e60c4fc2SAdrian Chadd 		 * this buffer be cache-line-aligned and sized to be
239e60c4fc2SAdrian Chadd 		 * multiple of the cache line size.  Not doing this
240e60c4fc2SAdrian Chadd 		 * causes weird stuff to happen (for the 5210 at least).
241e60c4fc2SAdrian Chadd 		 */
242c6499eccSGleb Smirnoff 		m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
243e60c4fc2SAdrian Chadd 		if (m == NULL) {
244e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_ANY,
245e60c4fc2SAdrian Chadd 				"%s: no mbuf/cluster\n", __func__);
246e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_nombuf++;
247e60c4fc2SAdrian Chadd 			return ENOMEM;
248e60c4fc2SAdrian Chadd 		}
249e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
250e60c4fc2SAdrian Chadd 
251e60c4fc2SAdrian Chadd 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat,
252e60c4fc2SAdrian Chadd 					     bf->bf_dmamap, m,
253e60c4fc2SAdrian Chadd 					     bf->bf_segs, &bf->bf_nseg,
254e60c4fc2SAdrian Chadd 					     BUS_DMA_NOWAIT);
255e60c4fc2SAdrian Chadd 		if (error != 0) {
256e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_ANY,
257e60c4fc2SAdrian Chadd 			    "%s: bus_dmamap_load_mbuf_sg failed; error %d\n",
258e60c4fc2SAdrian Chadd 			    __func__, error);
259e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_busdma++;
260e60c4fc2SAdrian Chadd 			m_freem(m);
261e60c4fc2SAdrian Chadd 			return error;
262e60c4fc2SAdrian Chadd 		}
263e60c4fc2SAdrian Chadd 		KASSERT(bf->bf_nseg == 1,
264e60c4fc2SAdrian Chadd 			("multi-segment packet; nseg %u", bf->bf_nseg));
265e60c4fc2SAdrian Chadd 		bf->bf_m = m;
266e60c4fc2SAdrian Chadd 	}
267e60c4fc2SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD);
268e60c4fc2SAdrian Chadd 
269e60c4fc2SAdrian Chadd 	/*
270e60c4fc2SAdrian Chadd 	 * Setup descriptors.  For receive we always terminate
271e60c4fc2SAdrian Chadd 	 * the descriptor list with a self-linked entry so we'll
272e60c4fc2SAdrian Chadd 	 * not get overrun under high load (as can happen with a
273e60c4fc2SAdrian Chadd 	 * 5212 when ANI processing enables PHY error frames).
274e60c4fc2SAdrian Chadd 	 *
275e60c4fc2SAdrian Chadd 	 * To insure the last descriptor is self-linked we create
276e60c4fc2SAdrian Chadd 	 * each descriptor as self-linked and add it to the end.  As
277e60c4fc2SAdrian Chadd 	 * each additional descriptor is added the previous self-linked
278e60c4fc2SAdrian Chadd 	 * entry is ``fixed'' naturally.  This should be safe even
279e60c4fc2SAdrian Chadd 	 * if DMA is happening.  When processing RX interrupts we
280e60c4fc2SAdrian Chadd 	 * never remove/process the last, self-linked, entry on the
281e60c4fc2SAdrian Chadd 	 * descriptor list.  This insures the hardware always has
282e60c4fc2SAdrian Chadd 	 * someplace to write a new frame.
283e60c4fc2SAdrian Chadd 	 */
284e60c4fc2SAdrian Chadd 	/*
285e60c4fc2SAdrian Chadd 	 * 11N: we can no longer afford to self link the last descriptor.
286e60c4fc2SAdrian Chadd 	 * MAC acknowledges BA status as long as it copies frames to host
287e60c4fc2SAdrian Chadd 	 * buffer (or rx fifo). This can incorrectly acknowledge packets
288e60c4fc2SAdrian Chadd 	 * to a sender if last desc is self-linked.
289e60c4fc2SAdrian Chadd 	 */
290e60c4fc2SAdrian Chadd 	ds = bf->bf_desc;
291e60c4fc2SAdrian Chadd 	if (sc->sc_rxslink)
292e60c4fc2SAdrian Chadd 		ds->ds_link = bf->bf_daddr;	/* link to self */
293e60c4fc2SAdrian Chadd 	else
294e60c4fc2SAdrian Chadd 		ds->ds_link = 0;		/* terminate the list */
295e60c4fc2SAdrian Chadd 	ds->ds_data = bf->bf_segs[0].ds_addr;
296e60c4fc2SAdrian Chadd 	ath_hal_setuprxdesc(ah, ds
297e60c4fc2SAdrian Chadd 		, m->m_len		/* buffer size */
298e60c4fc2SAdrian Chadd 		, 0
299e60c4fc2SAdrian Chadd 	);
300e60c4fc2SAdrian Chadd 
301e60c4fc2SAdrian Chadd 	if (sc->sc_rxlink != NULL)
302e60c4fc2SAdrian Chadd 		*sc->sc_rxlink = bf->bf_daddr;
303e60c4fc2SAdrian Chadd 	sc->sc_rxlink = &ds->ds_link;
304e60c4fc2SAdrian Chadd 	return 0;
305e60c4fc2SAdrian Chadd }
306e60c4fc2SAdrian Chadd 
307e60c4fc2SAdrian Chadd /*
308e60c4fc2SAdrian Chadd  * Intercept management frames to collect beacon rssi data
309e60c4fc2SAdrian Chadd  * and to do ibss merges.
310e60c4fc2SAdrian Chadd  */
311e60c4fc2SAdrian Chadd void
312e60c4fc2SAdrian Chadd ath_recv_mgmt(struct ieee80211_node *ni, struct mbuf *m,
313e60c4fc2SAdrian Chadd 	int subtype, int rssi, int nf)
314e60c4fc2SAdrian Chadd {
315e60c4fc2SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
316e60c4fc2SAdrian Chadd 	struct ath_softc *sc = vap->iv_ic->ic_ifp->if_softc;
317e60c4fc2SAdrian Chadd 
318e60c4fc2SAdrian Chadd 	/*
319e60c4fc2SAdrian Chadd 	 * Call up first so subsequent work can use information
320e60c4fc2SAdrian Chadd 	 * potentially stored in the node (e.g. for ibss merge).
321e60c4fc2SAdrian Chadd 	 */
322e60c4fc2SAdrian Chadd 	ATH_VAP(vap)->av_recv_mgmt(ni, m, subtype, rssi, nf);
323e60c4fc2SAdrian Chadd 	switch (subtype) {
324e60c4fc2SAdrian Chadd 	case IEEE80211_FC0_SUBTYPE_BEACON:
325e60c4fc2SAdrian Chadd 		/* update rssi statistics for use by the hal */
326e60c4fc2SAdrian Chadd 		/* XXX unlocked check against vap->iv_bss? */
327e60c4fc2SAdrian Chadd 		ATH_RSSI_LPF(sc->sc_halstats.ns_avgbrssi, rssi);
328e60c4fc2SAdrian Chadd 		if (sc->sc_syncbeacon &&
329e60c4fc2SAdrian Chadd 		    ni == vap->iv_bss && vap->iv_state == IEEE80211_S_RUN) {
330e60c4fc2SAdrian Chadd 			/*
331e60c4fc2SAdrian Chadd 			 * Resync beacon timers using the tsf of the beacon
332e60c4fc2SAdrian Chadd 			 * frame we just received.
333e60c4fc2SAdrian Chadd 			 */
334e60c4fc2SAdrian Chadd 			ath_beacon_config(sc, vap);
335e60c4fc2SAdrian Chadd 		}
336e60c4fc2SAdrian Chadd 		/* fall thru... */
337e60c4fc2SAdrian Chadd 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
338e60c4fc2SAdrian Chadd 		if (vap->iv_opmode == IEEE80211_M_IBSS &&
339e60c4fc2SAdrian Chadd 		    vap->iv_state == IEEE80211_S_RUN) {
340e60c4fc2SAdrian Chadd 			uint32_t rstamp = sc->sc_lastrs->rs_tstamp;
341e60c4fc2SAdrian Chadd 			uint64_t tsf = ath_extend_tsf(sc, rstamp,
342e60c4fc2SAdrian Chadd 				ath_hal_gettsf64(sc->sc_ah));
343e60c4fc2SAdrian Chadd 			/*
344e60c4fc2SAdrian Chadd 			 * Handle ibss merge as needed; check the tsf on the
345e60c4fc2SAdrian Chadd 			 * frame before attempting the merge.  The 802.11 spec
346e60c4fc2SAdrian Chadd 			 * says the station should change it's bssid to match
347e60c4fc2SAdrian Chadd 			 * the oldest station with the same ssid, where oldest
348e60c4fc2SAdrian Chadd 			 * is determined by the tsf.  Note that hardware
349e60c4fc2SAdrian Chadd 			 * reconfiguration happens through callback to
350e60c4fc2SAdrian Chadd 			 * ath_newstate as the state machine will go from
351e60c4fc2SAdrian Chadd 			 * RUN -> RUN when this happens.
352e60c4fc2SAdrian Chadd 			 */
353e60c4fc2SAdrian Chadd 			if (le64toh(ni->ni_tstamp.tsf) >= tsf) {
354e60c4fc2SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_STATE,
355e60c4fc2SAdrian Chadd 				    "ibss merge, rstamp %u tsf %ju "
356e60c4fc2SAdrian Chadd 				    "tstamp %ju\n", rstamp, (uintmax_t)tsf,
357e60c4fc2SAdrian Chadd 				    (uintmax_t)ni->ni_tstamp.tsf);
358e60c4fc2SAdrian Chadd 				(void) ieee80211_ibss_merge(ni);
359e60c4fc2SAdrian Chadd 			}
360e60c4fc2SAdrian Chadd 		}
361e60c4fc2SAdrian Chadd 		break;
362e60c4fc2SAdrian Chadd 	}
363e60c4fc2SAdrian Chadd }
364e60c4fc2SAdrian Chadd 
365e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
366e1b5ab97SAdrian Chadd static void
367e1b5ab97SAdrian Chadd ath_rx_tap_vendor(struct ifnet *ifp, struct mbuf *m,
368e1b5ab97SAdrian Chadd     const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
369e1b5ab97SAdrian Chadd {
370e1b5ab97SAdrian Chadd 	struct ath_softc *sc = ifp->if_softc;
371e1b5ab97SAdrian Chadd 
372e1b5ab97SAdrian Chadd 	/* Fill in the extension bitmap */
373e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_ext_bitmap = htole32(1 << ATH_RADIOTAP_VENDOR_HEADER);
374e1b5ab97SAdrian Chadd 
375e1b5ab97SAdrian Chadd 	/* Fill in the vendor header */
376e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[0] = 0x7f;
377e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[1] = 0x03;
378e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_oui[2] = 0x00;
379e1b5ab97SAdrian Chadd 
380e1b5ab97SAdrian Chadd 	/* XXX what should this be? */
381e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_sub_ns = 0;
382e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_vh.vh_skip_len =
383e1b5ab97SAdrian Chadd 	    htole16(sizeof(struct ath_radiotap_vendor_hdr));
384e1b5ab97SAdrian Chadd 
385e1b5ab97SAdrian Chadd 	/* General version info */
386e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_version = 1;
387e1b5ab97SAdrian Chadd 
388e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rx_chainmask = sc->sc_rxchainmask;
389e1b5ab97SAdrian Chadd 
390e1b5ab97SAdrian Chadd 	/* rssi */
391e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[0] = rs->rs_rssi_ctl[0];
392e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[1] = rs->rs_rssi_ctl[1];
393e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ctl[2] = rs->rs_rssi_ctl[2];
394e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[0] = rs->rs_rssi_ext[0];
395e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[1] = rs->rs_rssi_ext[1];
396e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.rssi_ext[2] = rs->rs_rssi_ext[2];
397e1b5ab97SAdrian Chadd 
398e1b5ab97SAdrian Chadd 	/* evm */
399e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[0] = rs->rs_evm0;
400e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[1] = rs->rs_evm1;
401e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[2] = rs->rs_evm2;
4021896b088SAdrian Chadd 	/* These are only populated from the AR9300 or later */
4031896b088SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[3] = rs->rs_evm3;
4041896b088SAdrian Chadd 	sc->sc_rx_th.wr_v.evm[4] = rs->rs_evm4;
405e1b5ab97SAdrian Chadd 
4060e168bb8SAdrian Chadd 	/* direction */
4070e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_flags = ATH_VENDOR_PKT_RX;
4080e168bb8SAdrian Chadd 
4090e168bb8SAdrian Chadd 	/* RX rate */
4100e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rx_hwrate = rs->rs_rate;
4110e168bb8SAdrian Chadd 
4120e168bb8SAdrian Chadd 	/* RX flags */
4130e168bb8SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rs_flags = rs->rs_flags;
4140e168bb8SAdrian Chadd 
4150e168bb8SAdrian Chadd 	if (rs->rs_isaggr)
4160e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_ISAGGR;
4170e168bb8SAdrian Chadd 	if (rs->rs_moreaggr)
4180e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_MOREAGGR;
4190e168bb8SAdrian Chadd 
420e1b5ab97SAdrian Chadd 	/* phyerr info */
4210e168bb8SAdrian Chadd 	if (rs->rs_status & HAL_RXERR_PHY) {
422e1b5ab97SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_phyerr_code = rs->rs_phyerr;
4230e168bb8SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_RXPHYERR;
4240e168bb8SAdrian Chadd 	} else {
425e1b5ab97SAdrian Chadd 		sc->sc_rx_th.wr_v.vh_phyerr_code = 0xff;
4260e168bb8SAdrian Chadd 	}
427e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rs_status = rs->rs_status;
428e1b5ab97SAdrian Chadd 	sc->sc_rx_th.wr_v.vh_rssi = rs->rs_rssi;
429e1b5ab97SAdrian Chadd }
430e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
431e1b5ab97SAdrian Chadd 
432e60c4fc2SAdrian Chadd static void
433e60c4fc2SAdrian Chadd ath_rx_tap(struct ifnet *ifp, struct mbuf *m,
434e60c4fc2SAdrian Chadd 	const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
435e60c4fc2SAdrian Chadd {
436e60c4fc2SAdrian Chadd #define	CHAN_HT20	htole32(IEEE80211_CHAN_HT20)
437e60c4fc2SAdrian Chadd #define	CHAN_HT40U	htole32(IEEE80211_CHAN_HT40U)
438e60c4fc2SAdrian Chadd #define	CHAN_HT40D	htole32(IEEE80211_CHAN_HT40D)
439e60c4fc2SAdrian Chadd #define	CHAN_HT		(CHAN_HT20|CHAN_HT40U|CHAN_HT40D)
440e60c4fc2SAdrian Chadd 	struct ath_softc *sc = ifp->if_softc;
441e60c4fc2SAdrian Chadd 	const HAL_RATE_TABLE *rt;
442e60c4fc2SAdrian Chadd 	uint8_t rix;
443e60c4fc2SAdrian Chadd 
444e60c4fc2SAdrian Chadd 	rt = sc->sc_currates;
445e60c4fc2SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
446e60c4fc2SAdrian Chadd 	rix = rt->rateCodeToIndex[rs->rs_rate];
447e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate;
448e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].rxflags;
449e60c4fc2SAdrian Chadd #ifdef AH_SUPPORT_AR5416
450e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_chan_flags &= ~CHAN_HT;
45155caa1dfSAdrian Chadd 	if (rs->rs_status & HAL_RXERR_PHY) {
45255caa1dfSAdrian Chadd 		/*
45355caa1dfSAdrian Chadd 		 * PHY error - make sure the channel flags
45455caa1dfSAdrian Chadd 		 * reflect the actual channel configuration,
45555caa1dfSAdrian Chadd 		 * not the received frame.
45655caa1dfSAdrian Chadd 		 */
457b8f355bfSAdrian Chadd 		if (IEEE80211_IS_CHAN_HT40U(sc->sc_curchan))
45855caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
459b8f355bfSAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT40D(sc->sc_curchan))
46055caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
461b8f355bfSAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT20(sc->sc_curchan))
46255caa1dfSAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
46355caa1dfSAdrian Chadd 	} else if (sc->sc_rx_th.wr_rate & IEEE80211_RATE_MCS) {	/* HT rate */
464e60c4fc2SAdrian Chadd 		struct ieee80211com *ic = ifp->if_l2com;
465e60c4fc2SAdrian Chadd 
466e60c4fc2SAdrian Chadd 		if ((rs->rs_flags & HAL_RX_2040) == 0)
467e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
468e60c4fc2SAdrian Chadd 		else if (IEEE80211_IS_CHAN_HT40U(ic->ic_curchan))
469e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
470e60c4fc2SAdrian Chadd 		else
471e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
472e60c4fc2SAdrian Chadd 		if ((rs->rs_flags & HAL_RX_GI) == 0)
473e60c4fc2SAdrian Chadd 			sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_SHORTGI;
474e60c4fc2SAdrian Chadd 	}
47555caa1dfSAdrian Chadd 
476e60c4fc2SAdrian Chadd #endif
477e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_tsf = htole64(ath_extend_tsf(sc, rs->rs_tstamp, tsf));
478e60c4fc2SAdrian Chadd 	if (rs->rs_status & HAL_RXERR_CRC)
479e60c4fc2SAdrian Chadd 		sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_BADFCS;
480e60c4fc2SAdrian Chadd 	/* XXX propagate other error flags from descriptor */
481e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antnoise = nf;
482e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antsignal = nf + rs->rs_rssi;
483e60c4fc2SAdrian Chadd 	sc->sc_rx_th.wr_antenna = rs->rs_antenna;
484e60c4fc2SAdrian Chadd #undef CHAN_HT
485e60c4fc2SAdrian Chadd #undef CHAN_HT20
486e60c4fc2SAdrian Chadd #undef CHAN_HT40U
487e60c4fc2SAdrian Chadd #undef CHAN_HT40D
488e60c4fc2SAdrian Chadd }
489e60c4fc2SAdrian Chadd 
490e60c4fc2SAdrian Chadd static void
491e60c4fc2SAdrian Chadd ath_handle_micerror(struct ieee80211com *ic,
492e60c4fc2SAdrian Chadd 	struct ieee80211_frame *wh, int keyix)
493e60c4fc2SAdrian Chadd {
494e60c4fc2SAdrian Chadd 	struct ieee80211_node *ni;
495e60c4fc2SAdrian Chadd 
496e60c4fc2SAdrian Chadd 	/* XXX recheck MIC to deal w/ chips that lie */
497e60c4fc2SAdrian Chadd 	/* XXX discard MIC errors on !data frames */
498e60c4fc2SAdrian Chadd 	ni = ieee80211_find_rxnode(ic, (const struct ieee80211_frame_min *) wh);
499e60c4fc2SAdrian Chadd 	if (ni != NULL) {
500e60c4fc2SAdrian Chadd 		ieee80211_notify_michael_failure(ni->ni_vap, wh, keyix);
501e60c4fc2SAdrian Chadd 		ieee80211_free_node(ni);
502e60c4fc2SAdrian Chadd 	}
503e60c4fc2SAdrian Chadd }
504e60c4fc2SAdrian Chadd 
505*8cc724d9SAdrian Chadd /*
506*8cc724d9SAdrian Chadd  * Process a single packet.
507*8cc724d9SAdrian Chadd  *
508*8cc724d9SAdrian Chadd  * The mbuf must already be synced, unmapped and removed from bf->bf_m
509*8cc724d9SAdrian Chadd  * by this stage.
510*8cc724d9SAdrian Chadd  *
511*8cc724d9SAdrian Chadd  * The mbuf must be consumed by this routine - either passed up the
512*8cc724d9SAdrian Chadd  * net80211 stack, put on the holding queue, or freed.
513*8cc724d9SAdrian Chadd  */
514d434a377SAdrian Chadd int
515d542f7f6SAdrian Chadd ath_rx_pkt(struct ath_softc *sc, struct ath_rx_status *rs, HAL_STATUS status,
516*8cc724d9SAdrian Chadd     uint64_t tsf, int nf, HAL_RX_QUEUE qtype, struct ath_buf *bf,
517*8cc724d9SAdrian Chadd     struct mbuf *m)
518e60c4fc2SAdrian Chadd {
519d542f7f6SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
520d542f7f6SAdrian Chadd 	uint64_t rstamp;
521d542f7f6SAdrian Chadd 	int len, type;
522e60c4fc2SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
523e60c4fc2SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
524e60c4fc2SAdrian Chadd 	struct ieee80211_node *ni;
525d542f7f6SAdrian Chadd 	int is_good = 0;
526d434a377SAdrian Chadd 	struct ath_rx_edma *re = &sc->sc_rxedma[qtype];
527e60c4fc2SAdrian Chadd 
528e60c4fc2SAdrian Chadd 	/*
529e60c4fc2SAdrian Chadd 	 * Calculate the correct 64 bit TSF given
530e60c4fc2SAdrian Chadd 	 * the TSF64 register value and rs_tstamp.
531e60c4fc2SAdrian Chadd 	 */
532e60c4fc2SAdrian Chadd 	rstamp = ath_extend_tsf(sc, rs->rs_tstamp, tsf);
533e60c4fc2SAdrian Chadd 
534e60c4fc2SAdrian Chadd 	/* These aren't specifically errors */
535e60c4fc2SAdrian Chadd #ifdef	AH_SUPPORT_AR5416
536e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_GI)
537e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_halfgi++;
538e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_2040)
539e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_2040++;
540e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DELIM_CRC_PRE)
541e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_pre_crc_err++;
542e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DELIM_CRC_POST)
543e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_post_crc_err++;
544e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_DECRYPT_BUSY)
545e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_decrypt_busy_err++;
546e60c4fc2SAdrian Chadd 	if (rs->rs_flags & HAL_RX_HI_RX_CHAIN)
547e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_hi_rx_chain++;
548e60c4fc2SAdrian Chadd #endif /* AH_SUPPORT_AR5416 */
549e60c4fc2SAdrian Chadd 
550e60c4fc2SAdrian Chadd 	if (rs->rs_status != 0) {
551e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_CRC)
552e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_crcerr++;
553e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_FIFO)
554e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_fifoerr++;
555e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_PHY) {
556e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_phyerr++;
557e60c4fc2SAdrian Chadd 			/* Process DFS radar events */
558e60c4fc2SAdrian Chadd 			if ((rs->rs_phyerr == HAL_PHYERR_RADAR) ||
559e60c4fc2SAdrian Chadd 			    (rs->rs_phyerr == HAL_PHYERR_FALSE_RADAR_EXT)) {
560e60c4fc2SAdrian Chadd 				/* Now pass it to the radar processing code */
561d77363adSAdrian Chadd 				ath_dfs_process_phy_err(sc, m, rstamp, rs);
562e60c4fc2SAdrian Chadd 			}
563e60c4fc2SAdrian Chadd 
564e60c4fc2SAdrian Chadd 			/* Be suitably paranoid about receiving phy errors out of the stats array bounds */
565e60c4fc2SAdrian Chadd 			if (rs->rs_phyerr < 64)
566e60c4fc2SAdrian Chadd 				sc->sc_stats.ast_rx_phy[rs->rs_phyerr]++;
567e60c4fc2SAdrian Chadd 			goto rx_error;	/* NB: don't count in ierrors */
568e60c4fc2SAdrian Chadd 		}
569e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_DECRYPT) {
570e60c4fc2SAdrian Chadd 			/*
571e60c4fc2SAdrian Chadd 			 * Decrypt error.  If the error occurred
572e60c4fc2SAdrian Chadd 			 * because there was no hardware key, then
573e60c4fc2SAdrian Chadd 			 * let the frame through so the upper layers
574e60c4fc2SAdrian Chadd 			 * can process it.  This is necessary for 5210
575e60c4fc2SAdrian Chadd 			 * parts which have no way to setup a ``clear''
576e60c4fc2SAdrian Chadd 			 * key cache entry.
577e60c4fc2SAdrian Chadd 			 *
578e60c4fc2SAdrian Chadd 			 * XXX do key cache faulting
579e60c4fc2SAdrian Chadd 			 */
580e60c4fc2SAdrian Chadd 			if (rs->rs_keyix == HAL_RXKEYIX_INVALID)
581e60c4fc2SAdrian Chadd 				goto rx_accept;
582e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_badcrypt++;
583e60c4fc2SAdrian Chadd 		}
584c7f5bb7aSAdrian Chadd 		/*
585c7f5bb7aSAdrian Chadd 		 * Similar as above - if the failure was a keymiss
586c7f5bb7aSAdrian Chadd 		 * just punt it up to the upper layers for now.
587c7f5bb7aSAdrian Chadd 		 */
588c7f5bb7aSAdrian Chadd 		if (rs->rs_status & HAL_RXERR_KEYMISS) {
589c7f5bb7aSAdrian Chadd 			sc->sc_stats.ast_rx_keymiss++;
590c7f5bb7aSAdrian Chadd 			goto rx_accept;
591c7f5bb7aSAdrian Chadd 		}
592e60c4fc2SAdrian Chadd 		if (rs->rs_status & HAL_RXERR_MIC) {
593e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_badmic++;
594e60c4fc2SAdrian Chadd 			/*
595e60c4fc2SAdrian Chadd 			 * Do minimal work required to hand off
596e60c4fc2SAdrian Chadd 			 * the 802.11 header for notification.
597e60c4fc2SAdrian Chadd 			 */
598e60c4fc2SAdrian Chadd 			/* XXX frag's and qos frames */
599e60c4fc2SAdrian Chadd 			len = rs->rs_datalen;
600e60c4fc2SAdrian Chadd 			if (len >= sizeof (struct ieee80211_frame)) {
601e60c4fc2SAdrian Chadd 				ath_handle_micerror(ic,
602e60c4fc2SAdrian Chadd 				    mtod(m, struct ieee80211_frame *),
603e60c4fc2SAdrian Chadd 				    sc->sc_splitmic ?
604e60c4fc2SAdrian Chadd 					rs->rs_keyix-32 : rs->rs_keyix);
605e60c4fc2SAdrian Chadd 			}
606e60c4fc2SAdrian Chadd 		}
607e60c4fc2SAdrian Chadd 		ifp->if_ierrors++;
608e60c4fc2SAdrian Chadd rx_error:
609e60c4fc2SAdrian Chadd 		/*
610e60c4fc2SAdrian Chadd 		 * Cleanup any pending partial frame.
611e60c4fc2SAdrian Chadd 		 */
612d434a377SAdrian Chadd 		if (re->m_rxpending != NULL) {
613d434a377SAdrian Chadd 			m_freem(re->m_rxpending);
614d434a377SAdrian Chadd 			re->m_rxpending = NULL;
615e60c4fc2SAdrian Chadd 		}
616e60c4fc2SAdrian Chadd 		/*
617e60c4fc2SAdrian Chadd 		 * When a tap is present pass error frames
618e60c4fc2SAdrian Chadd 		 * that have been requested.  By default we
619e60c4fc2SAdrian Chadd 		 * pass decrypt+mic errors but others may be
620e60c4fc2SAdrian Chadd 		 * interesting (e.g. crc).
621e60c4fc2SAdrian Chadd 		 */
622e60c4fc2SAdrian Chadd 		if (ieee80211_radiotap_active(ic) &&
623e60c4fc2SAdrian Chadd 		    (rs->rs_status & sc->sc_monpass)) {
624e60c4fc2SAdrian Chadd 			/* NB: bpf needs the mbuf length setup */
625e60c4fc2SAdrian Chadd 			len = rs->rs_datalen;
626e60c4fc2SAdrian Chadd 			m->m_pkthdr.len = m->m_len = len;
627e60c4fc2SAdrian Chadd 			ath_rx_tap(ifp, m, rs, rstamp, nf);
628e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
629e1b5ab97SAdrian Chadd 			ath_rx_tap_vendor(ifp, m, rs, rstamp, nf);
630e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
631e60c4fc2SAdrian Chadd 			ieee80211_radiotap_rx_all(ic, m);
632e60c4fc2SAdrian Chadd 		}
633e60c4fc2SAdrian Chadd 		/* XXX pass MIC errors up for s/w reclaculation */
634*8cc724d9SAdrian Chadd 		m_freem(m); m = NULL;
635e60c4fc2SAdrian Chadd 		goto rx_next;
636e60c4fc2SAdrian Chadd 	}
637e60c4fc2SAdrian Chadd rx_accept:
638e60c4fc2SAdrian Chadd 	len = rs->rs_datalen;
639e60c4fc2SAdrian Chadd 	m->m_len = len;
640e60c4fc2SAdrian Chadd 
641e60c4fc2SAdrian Chadd 	if (rs->rs_more) {
642e60c4fc2SAdrian Chadd 		/*
643e60c4fc2SAdrian Chadd 		 * Frame spans multiple descriptors; save
644e60c4fc2SAdrian Chadd 		 * it for the next completed descriptor, it
645e60c4fc2SAdrian Chadd 		 * will be used to construct a jumbogram.
646e60c4fc2SAdrian Chadd 		 */
647d434a377SAdrian Chadd 		if (re->m_rxpending != NULL) {
648e60c4fc2SAdrian Chadd 			/* NB: max frame size is currently 2 clusters */
649e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_toobig++;
650d434a377SAdrian Chadd 			m_freem(re->m_rxpending);
651e60c4fc2SAdrian Chadd 		}
652e60c4fc2SAdrian Chadd 		m->m_pkthdr.rcvif = ifp;
653e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = len;
654d434a377SAdrian Chadd 		re->m_rxpending = m;
655*8cc724d9SAdrian Chadd 		m = NULL;
656e60c4fc2SAdrian Chadd 		goto rx_next;
657d434a377SAdrian Chadd 	} else if (re->m_rxpending != NULL) {
658e60c4fc2SAdrian Chadd 		/*
659e60c4fc2SAdrian Chadd 		 * This is the second part of a jumbogram,
660e60c4fc2SAdrian Chadd 		 * chain it to the first mbuf, adjust the
661e60c4fc2SAdrian Chadd 		 * frame length, and clear the rxpending state.
662e60c4fc2SAdrian Chadd 		 */
663d434a377SAdrian Chadd 		re->m_rxpending->m_next = m;
664d434a377SAdrian Chadd 		re->m_rxpending->m_pkthdr.len += len;
665d434a377SAdrian Chadd 		m = re->m_rxpending;
666d434a377SAdrian Chadd 		re->m_rxpending = NULL;
667e60c4fc2SAdrian Chadd 	} else {
668e60c4fc2SAdrian Chadd 		/*
669e60c4fc2SAdrian Chadd 		 * Normal single-descriptor receive; setup
670e60c4fc2SAdrian Chadd 		 * the rcvif and packet length.
671e60c4fc2SAdrian Chadd 		 */
672e60c4fc2SAdrian Chadd 		m->m_pkthdr.rcvif = ifp;
673e60c4fc2SAdrian Chadd 		m->m_pkthdr.len = len;
674e60c4fc2SAdrian Chadd 	}
675e60c4fc2SAdrian Chadd 
676e60c4fc2SAdrian Chadd 	/*
677e60c4fc2SAdrian Chadd 	 * Validate rs->rs_antenna.
678e60c4fc2SAdrian Chadd 	 *
679e60c4fc2SAdrian Chadd 	 * Some users w/ AR9285 NICs have reported crashes
680e60c4fc2SAdrian Chadd 	 * here because rs_antenna field is bogusly large.
681e60c4fc2SAdrian Chadd 	 * Let's enforce the maximum antenna limit of 8
682e60c4fc2SAdrian Chadd 	 * (and it shouldn't be hard coded, but that's a
683e60c4fc2SAdrian Chadd 	 * separate problem) and if there's an issue, print
684e60c4fc2SAdrian Chadd 	 * out an error and adjust rs_antenna to something
685e60c4fc2SAdrian Chadd 	 * sensible.
686e60c4fc2SAdrian Chadd 	 *
687e60c4fc2SAdrian Chadd 	 * This code should be removed once the actual
688e60c4fc2SAdrian Chadd 	 * root cause of the issue has been identified.
689e60c4fc2SAdrian Chadd 	 * For example, it may be that the rs_antenna
690e60c4fc2SAdrian Chadd 	 * field is only valid for the lsat frame of
691e60c4fc2SAdrian Chadd 	 * an aggregate and it just happens that it is
692e60c4fc2SAdrian Chadd 	 * "mostly" right. (This is a general statement -
693e60c4fc2SAdrian Chadd 	 * the majority of the statistics are only valid
694e60c4fc2SAdrian Chadd 	 * for the last frame in an aggregate.
695e60c4fc2SAdrian Chadd 	 */
696e60c4fc2SAdrian Chadd 	if (rs->rs_antenna > 7) {
697e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev, "%s: rs_antenna > 7 (%d)\n",
698e60c4fc2SAdrian Chadd 		    __func__, rs->rs_antenna);
699e60c4fc2SAdrian Chadd #ifdef	ATH_DEBUG
700e60c4fc2SAdrian Chadd 		ath_printrxbuf(sc, bf, 0, status == HAL_OK);
701e60c4fc2SAdrian Chadd #endif /* ATH_DEBUG */
702e60c4fc2SAdrian Chadd 		rs->rs_antenna = 0;	/* XXX better than nothing */
703e60c4fc2SAdrian Chadd 	}
704e60c4fc2SAdrian Chadd 
705e60c4fc2SAdrian Chadd 	ifp->if_ipackets++;
706e60c4fc2SAdrian Chadd 	sc->sc_stats.ast_ant_rx[rs->rs_antenna]++;
707e60c4fc2SAdrian Chadd 
708e60c4fc2SAdrian Chadd 	/*
709e60c4fc2SAdrian Chadd 	 * Populate the rx status block.  When there are bpf
710e60c4fc2SAdrian Chadd 	 * listeners we do the additional work to provide
711e60c4fc2SAdrian Chadd 	 * complete status.  Otherwise we fill in only the
712e60c4fc2SAdrian Chadd 	 * material required by ieee80211_input.  Note that
713e60c4fc2SAdrian Chadd 	 * noise setting is filled in above.
714e60c4fc2SAdrian Chadd 	 */
715e1b5ab97SAdrian Chadd 	if (ieee80211_radiotap_active(ic)) {
716e60c4fc2SAdrian Chadd 		ath_rx_tap(ifp, m, rs, rstamp, nf);
717e1b5ab97SAdrian Chadd #ifdef	ATH_ENABLE_RADIOTAP_VENDOR_EXT
718e1b5ab97SAdrian Chadd 		ath_rx_tap_vendor(ifp, m, rs, rstamp, nf);
719e1b5ab97SAdrian Chadd #endif	/* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
720e1b5ab97SAdrian Chadd 	}
721e60c4fc2SAdrian Chadd 
722e60c4fc2SAdrian Chadd 	/*
723e60c4fc2SAdrian Chadd 	 * From this point on we assume the frame is at least
724e60c4fc2SAdrian Chadd 	 * as large as ieee80211_frame_min; verify that.
725e60c4fc2SAdrian Chadd 	 */
726e60c4fc2SAdrian Chadd 	if (len < IEEE80211_MIN_LEN) {
727e60c4fc2SAdrian Chadd 		if (!ieee80211_radiotap_active(ic)) {
728e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_RECV,
729e60c4fc2SAdrian Chadd 			    "%s: short packet %d\n", __func__, len);
730e60c4fc2SAdrian Chadd 			sc->sc_stats.ast_rx_tooshort++;
731e60c4fc2SAdrian Chadd 		} else {
732e60c4fc2SAdrian Chadd 			/* NB: in particular this captures ack's */
733e60c4fc2SAdrian Chadd 			ieee80211_radiotap_rx_all(ic, m);
734e60c4fc2SAdrian Chadd 		}
735*8cc724d9SAdrian Chadd 		m_freem(m); m = NULL;
736e60c4fc2SAdrian Chadd 		goto rx_next;
737e60c4fc2SAdrian Chadd 	}
738e60c4fc2SAdrian Chadd 
739e60c4fc2SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) {
740e60c4fc2SAdrian Chadd 		const HAL_RATE_TABLE *rt = sc->sc_currates;
741e60c4fc2SAdrian Chadd 		uint8_t rix = rt->rateCodeToIndex[rs->rs_rate];
742e60c4fc2SAdrian Chadd 
743e60c4fc2SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m, caddr_t), len,
744e60c4fc2SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, rs->rs_rssi);
745e60c4fc2SAdrian Chadd 	}
746e60c4fc2SAdrian Chadd 
747e60c4fc2SAdrian Chadd 	m_adj(m, -IEEE80211_CRC_LEN);
748e60c4fc2SAdrian Chadd 
749e60c4fc2SAdrian Chadd 	/*
750e60c4fc2SAdrian Chadd 	 * Locate the node for sender, track state, and then
751e60c4fc2SAdrian Chadd 	 * pass the (referenced) node up to the 802.11 layer
752e60c4fc2SAdrian Chadd 	 * for its use.
753e60c4fc2SAdrian Chadd 	 */
754e60c4fc2SAdrian Chadd 	ni = ieee80211_find_rxnode_withkey(ic,
755e60c4fc2SAdrian Chadd 		mtod(m, const struct ieee80211_frame_min *),
756e60c4fc2SAdrian Chadd 		rs->rs_keyix == HAL_RXKEYIX_INVALID ?
757e60c4fc2SAdrian Chadd 			IEEE80211_KEYIX_NONE : rs->rs_keyix);
758e60c4fc2SAdrian Chadd 	sc->sc_lastrs = rs;
759e60c4fc2SAdrian Chadd 
760e60c4fc2SAdrian Chadd #ifdef	AH_SUPPORT_AR5416
761e60c4fc2SAdrian Chadd 	if (rs->rs_isaggr)
762e60c4fc2SAdrian Chadd 		sc->sc_stats.ast_rx_agg++;
763e60c4fc2SAdrian Chadd #endif /* AH_SUPPORT_AR5416 */
764e60c4fc2SAdrian Chadd 
765e60c4fc2SAdrian Chadd 	if (ni != NULL) {
766e60c4fc2SAdrian Chadd 		/*
767e60c4fc2SAdrian Chadd 		 * Only punt packets for ampdu reorder processing for
768e60c4fc2SAdrian Chadd 		 * 11n nodes; net80211 enforces that M_AMPDU is only
769e60c4fc2SAdrian Chadd 		 * set for 11n nodes.
770e60c4fc2SAdrian Chadd 		 */
771e60c4fc2SAdrian Chadd 		if (ni->ni_flags & IEEE80211_NODE_HT)
772e60c4fc2SAdrian Chadd 			m->m_flags |= M_AMPDU;
773e60c4fc2SAdrian Chadd 
774e60c4fc2SAdrian Chadd 		/*
775e60c4fc2SAdrian Chadd 		 * Sending station is known, dispatch directly.
776e60c4fc2SAdrian Chadd 		 */
777e60c4fc2SAdrian Chadd 		type = ieee80211_input(ni, m, rs->rs_rssi, nf);
778e60c4fc2SAdrian Chadd 		ieee80211_free_node(ni);
779*8cc724d9SAdrian Chadd 		m = NULL;
780e60c4fc2SAdrian Chadd 		/*
781e60c4fc2SAdrian Chadd 		 * Arrange to update the last rx timestamp only for
782e60c4fc2SAdrian Chadd 		 * frames from our ap when operating in station mode.
783e60c4fc2SAdrian Chadd 		 * This assumes the rx key is always setup when
784e60c4fc2SAdrian Chadd 		 * associated.
785e60c4fc2SAdrian Chadd 		 */
786e60c4fc2SAdrian Chadd 		if (ic->ic_opmode == IEEE80211_M_STA &&
787e60c4fc2SAdrian Chadd 		    rs->rs_keyix != HAL_RXKEYIX_INVALID)
788d542f7f6SAdrian Chadd 			is_good = 1;
789e60c4fc2SAdrian Chadd 	} else {
790e60c4fc2SAdrian Chadd 		type = ieee80211_input_all(ic, m, rs->rs_rssi, nf);
791*8cc724d9SAdrian Chadd 		m = NULL;
792e60c4fc2SAdrian Chadd 	}
793*8cc724d9SAdrian Chadd 
794*8cc724d9SAdrian Chadd 	/*
795*8cc724d9SAdrian Chadd 	 * At this point we have passed the frame up the stack; thus
796*8cc724d9SAdrian Chadd 	 * the mbuf is no longer ours.
797*8cc724d9SAdrian Chadd 	 */
798*8cc724d9SAdrian Chadd 
799e60c4fc2SAdrian Chadd 	/*
800e60c4fc2SAdrian Chadd 	 * Track rx rssi and do any rx antenna management.
801e60c4fc2SAdrian Chadd 	 */
802e60c4fc2SAdrian Chadd 	ATH_RSSI_LPF(sc->sc_halstats.ns_avgrssi, rs->rs_rssi);
803e60c4fc2SAdrian Chadd 	if (sc->sc_diversity) {
804e60c4fc2SAdrian Chadd 		/*
805e60c4fc2SAdrian Chadd 		 * When using fast diversity, change the default rx
806e60c4fc2SAdrian Chadd 		 * antenna if diversity chooses the other antenna 3
807e60c4fc2SAdrian Chadd 		 * times in a row.
808e60c4fc2SAdrian Chadd 		 */
809e60c4fc2SAdrian Chadd 		if (sc->sc_defant != rs->rs_antenna) {
810e60c4fc2SAdrian Chadd 			if (++sc->sc_rxotherant >= 3)
811e60c4fc2SAdrian Chadd 				ath_setdefantenna(sc, rs->rs_antenna);
812e60c4fc2SAdrian Chadd 		} else
813e60c4fc2SAdrian Chadd 			sc->sc_rxotherant = 0;
814e60c4fc2SAdrian Chadd 	}
815e60c4fc2SAdrian Chadd 
816e60c4fc2SAdrian Chadd 	/* Newer school diversity - kite specific for now */
817e60c4fc2SAdrian Chadd 	/* XXX perhaps migrate the normal diversity code to this? */
818e60c4fc2SAdrian Chadd 	if ((ah)->ah_rxAntCombDiversity)
819e60c4fc2SAdrian Chadd 		(*(ah)->ah_rxAntCombDiversity)(ah, rs, ticks, hz);
820e60c4fc2SAdrian Chadd 
821e60c4fc2SAdrian Chadd 	if (sc->sc_softled) {
822e60c4fc2SAdrian Chadd 		/*
823e60c4fc2SAdrian Chadd 		 * Blink for any data frame.  Otherwise do a
824e60c4fc2SAdrian Chadd 		 * heartbeat-style blink when idle.  The latter
825e60c4fc2SAdrian Chadd 		 * is mainly for station mode where we depend on
826e60c4fc2SAdrian Chadd 		 * periodic beacon frames to trigger the poll event.
827e60c4fc2SAdrian Chadd 		 */
828e60c4fc2SAdrian Chadd 		if (type == IEEE80211_FC0_TYPE_DATA) {
829e60c4fc2SAdrian Chadd 			const HAL_RATE_TABLE *rt = sc->sc_currates;
830e60c4fc2SAdrian Chadd 			ath_led_event(sc,
831e60c4fc2SAdrian Chadd 			    rt->rateCodeToIndex[rs->rs_rate]);
832e60c4fc2SAdrian Chadd 		} else if (ticks - sc->sc_ledevent >= sc->sc_ledidle)
833e60c4fc2SAdrian Chadd 			ath_led_event(sc, 0);
834e60c4fc2SAdrian Chadd 		}
835e60c4fc2SAdrian Chadd rx_next:
836*8cc724d9SAdrian Chadd 	/*
837*8cc724d9SAdrian Chadd 	 * Debugging - complain if we didn't NULL the mbuf pointer
838*8cc724d9SAdrian Chadd 	 * here.
839*8cc724d9SAdrian Chadd 	 */
840*8cc724d9SAdrian Chadd 	if (m != NULL) {
841*8cc724d9SAdrian Chadd 		device_printf(sc->sc_dev,
842*8cc724d9SAdrian Chadd 		    "%s: mbuf %p should've been freed!\n",
843*8cc724d9SAdrian Chadd 		    __func__,
844*8cc724d9SAdrian Chadd 		    m);
845*8cc724d9SAdrian Chadd 	}
846d542f7f6SAdrian Chadd 	return (is_good);
847d542f7f6SAdrian Chadd }
848d542f7f6SAdrian Chadd 
849516f6796SAdrian Chadd #define	ATH_RX_MAX		128
850516f6796SAdrian Chadd 
851f8cc9b09SAdrian Chadd static void
852d542f7f6SAdrian Chadd ath_rx_proc(struct ath_softc *sc, int resched)
853d542f7f6SAdrian Chadd {
854d542f7f6SAdrian Chadd #define	PA2DESC(_sc, _pa) \
855d542f7f6SAdrian Chadd 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
856d542f7f6SAdrian Chadd 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
857d542f7f6SAdrian Chadd 	struct ath_buf *bf;
858d542f7f6SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
859d542f7f6SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
860803f0c59SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
861803f0c59SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
862803f0c59SAdrian Chadd #endif
863d542f7f6SAdrian Chadd 	struct ath_desc *ds;
864d542f7f6SAdrian Chadd 	struct ath_rx_status *rs;
865d542f7f6SAdrian Chadd 	struct mbuf *m;
866d542f7f6SAdrian Chadd 	int ngood;
867d542f7f6SAdrian Chadd 	HAL_STATUS status;
868d542f7f6SAdrian Chadd 	int16_t nf;
869d542f7f6SAdrian Chadd 	u_int64_t tsf;
870d542f7f6SAdrian Chadd 	int npkts = 0;
871233af52dSAdrian Chadd 	int kickpcu = 0;
872d542f7f6SAdrian Chadd 
873d542f7f6SAdrian Chadd 	/* XXX we must not hold the ATH_LOCK here */
874d542f7f6SAdrian Chadd 	ATH_UNLOCK_ASSERT(sc);
875d542f7f6SAdrian Chadd 	ATH_PCU_UNLOCK_ASSERT(sc);
876d542f7f6SAdrian Chadd 
877d542f7f6SAdrian Chadd 	ATH_PCU_LOCK(sc);
878d542f7f6SAdrian Chadd 	sc->sc_rxproc_cnt++;
879233af52dSAdrian Chadd 	kickpcu = sc->sc_kickpcu;
880d542f7f6SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
881d542f7f6SAdrian Chadd 
882d542f7f6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: called\n", __func__);
883d542f7f6SAdrian Chadd 	ngood = 0;
884d542f7f6SAdrian Chadd 	nf = ath_hal_getchannoise(ah, sc->sc_curchan);
885d542f7f6SAdrian Chadd 	sc->sc_stats.ast_rx_noise = nf;
886d542f7f6SAdrian Chadd 	tsf = ath_hal_gettsf64(ah);
887d542f7f6SAdrian Chadd 	do {
888516f6796SAdrian Chadd 		/*
889516f6796SAdrian Chadd 		 * Don't process too many packets at a time; give the
890516f6796SAdrian Chadd 		 * TX thread time to also run - otherwise the TX
891516f6796SAdrian Chadd 		 * latency can jump by quite a bit, causing throughput
892516f6796SAdrian Chadd 		 * degredation.
893516f6796SAdrian Chadd 		 */
894233af52dSAdrian Chadd 		if (!kickpcu && npkts >= ATH_RX_MAX)
895516f6796SAdrian Chadd 			break;
896516f6796SAdrian Chadd 
897d542f7f6SAdrian Chadd 		bf = TAILQ_FIRST(&sc->sc_rxbuf);
898d542f7f6SAdrian Chadd 		if (sc->sc_rxslink && bf == NULL) {	/* NB: shouldn't happen */
899d542f7f6SAdrian Chadd 			if_printf(ifp, "%s: no buffer!\n", __func__);
900d542f7f6SAdrian Chadd 			break;
901d542f7f6SAdrian Chadd 		} else if (bf == NULL) {
902d542f7f6SAdrian Chadd 			/*
903d542f7f6SAdrian Chadd 			 * End of List:
904d542f7f6SAdrian Chadd 			 * this can happen for non-self-linked RX chains
905d542f7f6SAdrian Chadd 			 */
906d542f7f6SAdrian Chadd 			sc->sc_stats.ast_rx_hitqueueend++;
907d542f7f6SAdrian Chadd 			break;
908d542f7f6SAdrian Chadd 		}
909d542f7f6SAdrian Chadd 		m = bf->bf_m;
910d542f7f6SAdrian Chadd 		if (m == NULL) {		/* NB: shouldn't happen */
911d542f7f6SAdrian Chadd 			/*
912d542f7f6SAdrian Chadd 			 * If mbuf allocation failed previously there
913d542f7f6SAdrian Chadd 			 * will be no mbuf; try again to re-populate it.
914d542f7f6SAdrian Chadd 			 */
915d542f7f6SAdrian Chadd 			/* XXX make debug msg */
916d542f7f6SAdrian Chadd 			if_printf(ifp, "%s: no mbuf!\n", __func__);
917d542f7f6SAdrian Chadd 			TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
918d542f7f6SAdrian Chadd 			goto rx_proc_next;
919d542f7f6SAdrian Chadd 		}
920d542f7f6SAdrian Chadd 		ds = bf->bf_desc;
921d542f7f6SAdrian Chadd 		if (ds->ds_link == bf->bf_daddr) {
922d542f7f6SAdrian Chadd 			/* NB: never process the self-linked entry at the end */
923d542f7f6SAdrian Chadd 			sc->sc_stats.ast_rx_hitqueueend++;
924d542f7f6SAdrian Chadd 			break;
925d542f7f6SAdrian Chadd 		}
926d542f7f6SAdrian Chadd 		/* XXX sync descriptor memory */
927d542f7f6SAdrian Chadd 		/*
928d542f7f6SAdrian Chadd 		 * Must provide the virtual address of the current
929d542f7f6SAdrian Chadd 		 * descriptor, the physical address, and the virtual
930d542f7f6SAdrian Chadd 		 * address of the next descriptor in the h/w chain.
931d542f7f6SAdrian Chadd 		 * This allows the HAL to look ahead to see if the
932d542f7f6SAdrian Chadd 		 * hardware is done with a descriptor by checking the
933d542f7f6SAdrian Chadd 		 * done bit in the following descriptor and the address
934d542f7f6SAdrian Chadd 		 * of the current descriptor the DMA engine is working
935d542f7f6SAdrian Chadd 		 * on.  All this is necessary because of our use of
936d542f7f6SAdrian Chadd 		 * a self-linked list to avoid rx overruns.
937d542f7f6SAdrian Chadd 		 */
938d542f7f6SAdrian Chadd 		rs = &bf->bf_status.ds_rxstat;
939d542f7f6SAdrian Chadd 		status = ath_hal_rxprocdesc(ah, ds,
940d542f7f6SAdrian Chadd 				bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
941d542f7f6SAdrian Chadd #ifdef ATH_DEBUG
942d542f7f6SAdrian Chadd 		if (sc->sc_debug & ATH_DEBUG_RECV_DESC)
943d542f7f6SAdrian Chadd 			ath_printrxbuf(sc, bf, 0, status == HAL_OK);
944d542f7f6SAdrian Chadd #endif
945bb327d28SAdrian Chadd 
946bb327d28SAdrian Chadd #ifdef	ATH_DEBUG_ALQ
947bb327d28SAdrian Chadd 		if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS))
948bb327d28SAdrian Chadd 		    if_ath_alq_post(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS,
949bb327d28SAdrian Chadd 		    sc->sc_rx_statuslen, (char *) ds);
950bb327d28SAdrian Chadd #endif	/* ATH_DEBUG_ALQ */
951bb327d28SAdrian Chadd 
952d542f7f6SAdrian Chadd 		if (status == HAL_EINPROGRESS)
953d542f7f6SAdrian Chadd 			break;
954d542f7f6SAdrian Chadd 
955d542f7f6SAdrian Chadd 		TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
956d542f7f6SAdrian Chadd 		npkts++;
957d542f7f6SAdrian Chadd 
958d542f7f6SAdrian Chadd 		/*
959d542f7f6SAdrian Chadd 		 * Process a single frame.
960d542f7f6SAdrian Chadd 		 */
961*8cc724d9SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_POSTREAD);
962*8cc724d9SAdrian Chadd 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
963*8cc724d9SAdrian Chadd 		bf->bf_m = NULL;
964*8cc724d9SAdrian Chadd 		if (ath_rx_pkt(sc, rs, status, tsf, nf, HAL_RX_QUEUE_HP, bf, m))
965d542f7f6SAdrian Chadd 			ngood++;
966d542f7f6SAdrian Chadd rx_proc_next:
967e60c4fc2SAdrian Chadd 		TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
968e60c4fc2SAdrian Chadd 	} while (ath_rxbuf_init(sc, bf) == 0);
969e60c4fc2SAdrian Chadd 
970e60c4fc2SAdrian Chadd 	/* rx signal state monitoring */
971e60c4fc2SAdrian Chadd 	ath_hal_rxmonitor(ah, &sc->sc_halstats, sc->sc_curchan);
972e60c4fc2SAdrian Chadd 	if (ngood)
973e60c4fc2SAdrian Chadd 		sc->sc_lastrx = tsf;
974e60c4fc2SAdrian Chadd 
97503682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_RXPROC, 2, "ath_rx_proc: npkts=%d, ngood=%d", npkts, ngood);
976e60c4fc2SAdrian Chadd 	/* Queue DFS tasklet if needed */
977e60c4fc2SAdrian Chadd 	if (resched && ath_dfs_tasklet_needed(sc, sc->sc_curchan))
978e60c4fc2SAdrian Chadd 		taskqueue_enqueue(sc->sc_tq, &sc->sc_dfstask);
979e60c4fc2SAdrian Chadd 
980e60c4fc2SAdrian Chadd 	/*
981e60c4fc2SAdrian Chadd 	 * Now that all the RX frames were handled that
982e60c4fc2SAdrian Chadd 	 * need to be handled, kick the PCU if there's
983e60c4fc2SAdrian Chadd 	 * been an RXEOL condition.
984e60c4fc2SAdrian Chadd 	 */
9851844ff16SAdrian Chadd 	if (resched && kickpcu) {
986e60c4fc2SAdrian Chadd 		ATH_PCU_LOCK(sc);
98703682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_ERROR, 0, "ath_rx_proc: kickpcu");
988e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev, "%s: kickpcu; handled %d packets\n",
989e60c4fc2SAdrian Chadd 		    __func__, npkts);
990e60c4fc2SAdrian Chadd 
9911844ff16SAdrian Chadd 		/*
9921844ff16SAdrian Chadd 		 * Go through the process of fully tearing down
9931844ff16SAdrian Chadd 		 * the RX buffers and reinitialising them.
9941844ff16SAdrian Chadd 		 *
9951844ff16SAdrian Chadd 		 * There's a hardware bug that causes the RX FIFO
9961844ff16SAdrian Chadd 		 * to get confused under certain conditions and
9971844ff16SAdrian Chadd 		 * constantly write over the same frame, leading
9981844ff16SAdrian Chadd 		 * the RX driver code here to get heavily confused.
9991844ff16SAdrian Chadd 		 */
10001844ff16SAdrian Chadd #if 1
1001233af52dSAdrian Chadd 		ath_startrecv(sc);
1002233af52dSAdrian Chadd #else
1003e60c4fc2SAdrian Chadd 		/*
10041844ff16SAdrian Chadd 		 * Disabled for now - it'd be nice to be able to do
10051844ff16SAdrian Chadd 		 * this in order to limit the amount of CPU time spent
10061844ff16SAdrian Chadd 		 * reinitialising the RX side (and thus minimise RX
10071844ff16SAdrian Chadd 		 * drops) however there's a hardware issue that
10081844ff16SAdrian Chadd 		 * causes things to get too far out of whack.
10091844ff16SAdrian Chadd 		 */
10101844ff16SAdrian Chadd 		/*
1011e60c4fc2SAdrian Chadd 		 * XXX can we hold the PCU lock here?
1012e60c4fc2SAdrian Chadd 		 * Are there any net80211 buffer calls involved?
1013e60c4fc2SAdrian Chadd 		 */
1014e60c4fc2SAdrian Chadd 		bf = TAILQ_FIRST(&sc->sc_rxbuf);
1015d60a0680SAdrian Chadd 		ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1016e60c4fc2SAdrian Chadd 		ath_hal_rxena(ah);		/* enable recv descriptors */
1017e60c4fc2SAdrian Chadd 		ath_mode_init(sc);		/* set filters, etc. */
1018e60c4fc2SAdrian Chadd 		ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
1019233af52dSAdrian Chadd #endif
1020e60c4fc2SAdrian Chadd 
1021e60c4fc2SAdrian Chadd 		ath_hal_intrset(ah, sc->sc_imask);
1022e60c4fc2SAdrian Chadd 		sc->sc_kickpcu = 0;
1023e60c4fc2SAdrian Chadd 		ATH_PCU_UNLOCK(sc);
10241844ff16SAdrian Chadd 	}
1025e60c4fc2SAdrian Chadd 
1026e60c4fc2SAdrian Chadd 	/* XXX check this inside of IF_LOCK? */
1027e60c4fc2SAdrian Chadd 	if (resched && (ifp->if_drv_flags & IFF_DRV_OACTIVE) == 0) {
1028e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
1029e60c4fc2SAdrian Chadd 		ieee80211_ff_age_all(ic, 100);
1030e60c4fc2SAdrian Chadd #endif
1031e60c4fc2SAdrian Chadd 		if (!IFQ_IS_EMPTY(&ifp->if_snd))
103214d33c7eSAdrian Chadd 			ath_tx_kick(sc);
1033e60c4fc2SAdrian Chadd 	}
1034e60c4fc2SAdrian Chadd #undef PA2DESC
1035e60c4fc2SAdrian Chadd 
1036516f6796SAdrian Chadd 	/*
1037516f6796SAdrian Chadd 	 * If we hit the maximum number of frames in this round,
1038516f6796SAdrian Chadd 	 * reschedule for another immediate pass.  This gives
1039516f6796SAdrian Chadd 	 * the TX and TX completion routines time to run, which
1040516f6796SAdrian Chadd 	 * will reduce latency.
1041516f6796SAdrian Chadd 	 */
1042516f6796SAdrian Chadd 	if (npkts >= ATH_RX_MAX)
1043f0db652cSAdrian Chadd 		sc->sc_rx.recv_sched(sc, resched);
1044516f6796SAdrian Chadd 
1045e60c4fc2SAdrian Chadd 	ATH_PCU_LOCK(sc);
1046e60c4fc2SAdrian Chadd 	sc->sc_rxproc_cnt--;
1047e60c4fc2SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
1048e60c4fc2SAdrian Chadd }
1049e60c4fc2SAdrian Chadd 
1050516f6796SAdrian Chadd #undef	ATH_RX_MAX
1051516f6796SAdrian Chadd 
1052e60c4fc2SAdrian Chadd /*
1053f8cc9b09SAdrian Chadd  * Only run the RX proc if it's not already running.
1054f8cc9b09SAdrian Chadd  * Since this may get run as part of the reset/flush path,
1055f8cc9b09SAdrian Chadd  * the task can't clash with an existing, running tasklet.
1056f8cc9b09SAdrian Chadd  */
1057f8cc9b09SAdrian Chadd static void
1058f8cc9b09SAdrian Chadd ath_legacy_rx_tasklet(void *arg, int npending)
1059f8cc9b09SAdrian Chadd {
1060f8cc9b09SAdrian Chadd 	struct ath_softc *sc = arg;
1061f8cc9b09SAdrian Chadd 
106203682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_RXPROC, 1, "ath_rx_proc: pending=%d", npending);
1063f8cc9b09SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending);
1064f8cc9b09SAdrian Chadd 	ATH_PCU_LOCK(sc);
1065f8cc9b09SAdrian Chadd 	if (sc->sc_inreset_cnt > 0) {
1066f8cc9b09SAdrian Chadd 		device_printf(sc->sc_dev,
1067f8cc9b09SAdrian Chadd 		    "%s: sc_inreset_cnt > 0; skipping\n", __func__);
1068f8cc9b09SAdrian Chadd 		ATH_PCU_UNLOCK(sc);
1069f8cc9b09SAdrian Chadd 		return;
1070f8cc9b09SAdrian Chadd 	}
1071f8cc9b09SAdrian Chadd 	ATH_PCU_UNLOCK(sc);
1072f8cc9b09SAdrian Chadd 
1073f8cc9b09SAdrian Chadd 	ath_rx_proc(sc, 1);
1074f8cc9b09SAdrian Chadd }
1075f8cc9b09SAdrian Chadd 
1076f8cc9b09SAdrian Chadd static void
1077f8cc9b09SAdrian Chadd ath_legacy_flushrecv(struct ath_softc *sc)
1078f8cc9b09SAdrian Chadd {
1079f8cc9b09SAdrian Chadd 
1080f8cc9b09SAdrian Chadd 	ath_rx_proc(sc, 0);
1081f8cc9b09SAdrian Chadd }
1082f8cc9b09SAdrian Chadd 
1083f8cc9b09SAdrian Chadd /*
1084e60c4fc2SAdrian Chadd  * Disable the receive h/w in preparation for a reset.
1085e60c4fc2SAdrian Chadd  */
1086f8cc9b09SAdrian Chadd static void
1087f8cc9b09SAdrian Chadd ath_legacy_stoprecv(struct ath_softc *sc, int dodelay)
1088e60c4fc2SAdrian Chadd {
1089e60c4fc2SAdrian Chadd #define	PA2DESC(_sc, _pa) \
1090e60c4fc2SAdrian Chadd 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
1091e60c4fc2SAdrian Chadd 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
1092e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1093e60c4fc2SAdrian Chadd 
1094e60c4fc2SAdrian Chadd 	ath_hal_stoppcurecv(ah);	/* disable PCU */
1095e60c4fc2SAdrian Chadd 	ath_hal_setrxfilter(ah, 0);	/* clear recv filter */
1096e60c4fc2SAdrian Chadd 	ath_hal_stopdmarecv(ah);	/* disable DMA engine */
1097e60c4fc2SAdrian Chadd 	/*
1098e60c4fc2SAdrian Chadd 	 * TODO: see if this particular DELAY() is required; it may be
1099e60c4fc2SAdrian Chadd 	 * masking some missing FIFO flush or DMA sync.
1100e60c4fc2SAdrian Chadd 	 */
1101e60c4fc2SAdrian Chadd #if 0
1102e60c4fc2SAdrian Chadd 	if (dodelay)
1103e60c4fc2SAdrian Chadd #endif
1104e60c4fc2SAdrian Chadd 		DELAY(3000);		/* 3ms is long enough for 1 frame */
1105e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG
1106e60c4fc2SAdrian Chadd 	if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) {
1107e60c4fc2SAdrian Chadd 		struct ath_buf *bf;
1108e60c4fc2SAdrian Chadd 		u_int ix;
1109e60c4fc2SAdrian Chadd 
1110e60c4fc2SAdrian Chadd 		device_printf(sc->sc_dev,
1111e60c4fc2SAdrian Chadd 		    "%s: rx queue %p, link %p\n",
1112e60c4fc2SAdrian Chadd 		    __func__,
1113d60a0680SAdrian Chadd 		    (caddr_t)(uintptr_t) ath_hal_getrxbuf(ah, HAL_RX_QUEUE_HP),
1114e60c4fc2SAdrian Chadd 		    sc->sc_rxlink);
1115e60c4fc2SAdrian Chadd 		ix = 0;
1116e60c4fc2SAdrian Chadd 		TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1117e60c4fc2SAdrian Chadd 			struct ath_desc *ds = bf->bf_desc;
1118e60c4fc2SAdrian Chadd 			struct ath_rx_status *rs = &bf->bf_status.ds_rxstat;
1119e60c4fc2SAdrian Chadd 			HAL_STATUS status = ath_hal_rxprocdesc(ah, ds,
1120e60c4fc2SAdrian Chadd 				bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
1121e60c4fc2SAdrian Chadd 			if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL))
1122e60c4fc2SAdrian Chadd 				ath_printrxbuf(sc, bf, ix, status == HAL_OK);
1123e60c4fc2SAdrian Chadd 			ix++;
1124e60c4fc2SAdrian Chadd 		}
1125e60c4fc2SAdrian Chadd 	}
1126e60c4fc2SAdrian Chadd #endif
1127d434a377SAdrian Chadd 	/*
1128d434a377SAdrian Chadd 	 * Free both high/low RX pending, just in case.
1129d434a377SAdrian Chadd 	 */
1130d434a377SAdrian Chadd 	if (sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending != NULL) {
1131d434a377SAdrian Chadd 		m_freem(sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending);
1132d434a377SAdrian Chadd 		sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending = NULL;
1133d434a377SAdrian Chadd 	}
1134d434a377SAdrian Chadd 	if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending != NULL) {
1135d434a377SAdrian Chadd 		m_freem(sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending);
1136d434a377SAdrian Chadd 		sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending = NULL;
1137e60c4fc2SAdrian Chadd 	}
1138e60c4fc2SAdrian Chadd 	sc->sc_rxlink = NULL;		/* just in case */
1139e60c4fc2SAdrian Chadd #undef PA2DESC
1140e60c4fc2SAdrian Chadd }
1141e60c4fc2SAdrian Chadd 
1142e60c4fc2SAdrian Chadd /*
1143e60c4fc2SAdrian Chadd  * Enable the receive h/w following a reset.
1144e60c4fc2SAdrian Chadd  */
1145f8cc9b09SAdrian Chadd static int
1146f8cc9b09SAdrian Chadd ath_legacy_startrecv(struct ath_softc *sc)
1147e60c4fc2SAdrian Chadd {
1148e60c4fc2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1149e60c4fc2SAdrian Chadd 	struct ath_buf *bf;
1150e60c4fc2SAdrian Chadd 
1151e60c4fc2SAdrian Chadd 	sc->sc_rxlink = NULL;
1152d434a377SAdrian Chadd 	sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending = NULL;
1153d434a377SAdrian Chadd 	sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending = NULL;
1154e60c4fc2SAdrian Chadd 	TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1155e60c4fc2SAdrian Chadd 		int error = ath_rxbuf_init(sc, bf);
1156e60c4fc2SAdrian Chadd 		if (error != 0) {
1157e60c4fc2SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_RECV,
1158e60c4fc2SAdrian Chadd 				"%s: ath_rxbuf_init failed %d\n",
1159e60c4fc2SAdrian Chadd 				__func__, error);
1160e60c4fc2SAdrian Chadd 			return error;
1161e60c4fc2SAdrian Chadd 		}
1162e60c4fc2SAdrian Chadd 	}
1163e60c4fc2SAdrian Chadd 
1164e60c4fc2SAdrian Chadd 	bf = TAILQ_FIRST(&sc->sc_rxbuf);
1165d60a0680SAdrian Chadd 	ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1166e60c4fc2SAdrian Chadd 	ath_hal_rxena(ah);		/* enable recv descriptors */
1167e60c4fc2SAdrian Chadd 	ath_mode_init(sc);		/* set filters, etc. */
1168e60c4fc2SAdrian Chadd 	ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
1169e60c4fc2SAdrian Chadd 	return 0;
1170e60c4fc2SAdrian Chadd }
1171f8cc9b09SAdrian Chadd 
11723d184db2SAdrian Chadd static int
11733d184db2SAdrian Chadd ath_legacy_dma_rxsetup(struct ath_softc *sc)
11743d184db2SAdrian Chadd {
11753d184db2SAdrian Chadd 	int error;
11763d184db2SAdrian Chadd 
11773d184db2SAdrian Chadd 	error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf,
11781006fc0cSAdrian Chadd 	    "rx", sizeof(struct ath_desc), ath_rxbuf, 1);
11793d184db2SAdrian Chadd 	if (error != 0)
11803d184db2SAdrian Chadd 		return (error);
11813d184db2SAdrian Chadd 
11823d184db2SAdrian Chadd 	return (0);
11833d184db2SAdrian Chadd }
11843d184db2SAdrian Chadd 
11853d184db2SAdrian Chadd static int
11863d184db2SAdrian Chadd ath_legacy_dma_rxteardown(struct ath_softc *sc)
11873d184db2SAdrian Chadd {
11883d184db2SAdrian Chadd 
11893d184db2SAdrian Chadd 	if (sc->sc_rxdma.dd_desc_len != 0)
11903d184db2SAdrian Chadd 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
11913d184db2SAdrian Chadd 	return (0);
11923d184db2SAdrian Chadd }
1193f8cc9b09SAdrian Chadd 
1194f0db652cSAdrian Chadd static void
1195f0db652cSAdrian Chadd ath_legacy_recv_sched(struct ath_softc *sc, int dosched)
1196f0db652cSAdrian Chadd {
1197f0db652cSAdrian Chadd 
1198f0db652cSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1199f0db652cSAdrian Chadd }
1200f0db652cSAdrian Chadd 
1201f0db652cSAdrian Chadd static void
1202f0db652cSAdrian Chadd ath_legacy_recv_sched_queue(struct ath_softc *sc, HAL_RX_QUEUE q,
1203f0db652cSAdrian Chadd     int dosched)
1204f0db652cSAdrian Chadd {
1205f0db652cSAdrian Chadd 
1206f0db652cSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1207f0db652cSAdrian Chadd }
1208f0db652cSAdrian Chadd 
1209f8cc9b09SAdrian Chadd void
1210f8cc9b09SAdrian Chadd ath_recv_setup_legacy(struct ath_softc *sc)
1211f8cc9b09SAdrian Chadd {
1212f8cc9b09SAdrian Chadd 
12131006fc0cSAdrian Chadd 	/* Sensible legacy defaults */
1214bb327d28SAdrian Chadd 	/*
1215bb327d28SAdrian Chadd 	 * XXX this should be changed to properly support the
1216bb327d28SAdrian Chadd 	 * exact RX descriptor size for each HAL.
1217bb327d28SAdrian Chadd 	 */
1218bb327d28SAdrian Chadd 	sc->sc_rx_statuslen = sizeof(struct ath_desc);
12191006fc0cSAdrian Chadd 
1220f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_start = ath_legacy_startrecv;
1221f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_stop = ath_legacy_stoprecv;
1222f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_flush = ath_legacy_flushrecv;
1223f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_tasklet = ath_legacy_rx_tasklet;
1224f8cc9b09SAdrian Chadd 	sc->sc_rx.recv_rxbuf_init = ath_legacy_rxbuf_init;
12253d184db2SAdrian Chadd 
12263d184db2SAdrian Chadd 	sc->sc_rx.recv_setup = ath_legacy_dma_rxsetup;
12273d184db2SAdrian Chadd 	sc->sc_rx.recv_teardown = ath_legacy_dma_rxteardown;
1228f0db652cSAdrian Chadd 	sc->sc_rx.recv_sched = ath_legacy_recv_sched;
1229f0db652cSAdrian Chadd 	sc->sc_rx.recv_sched_queue = ath_legacy_recv_sched_queue;
1230f8cc9b09SAdrian Chadd }
1231