1e60c4fc2SAdrian Chadd /*- 2*718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3*718cf2ccSPedro F. Giffuni * 4e60c4fc2SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 5e60c4fc2SAdrian Chadd * All rights reserved. 6e60c4fc2SAdrian Chadd * 7e60c4fc2SAdrian Chadd * Redistribution and use in source and binary forms, with or without 8e60c4fc2SAdrian Chadd * modification, are permitted provided that the following conditions 9e60c4fc2SAdrian Chadd * are met: 10e60c4fc2SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 11e60c4fc2SAdrian Chadd * notice, this list of conditions and the following disclaimer, 12e60c4fc2SAdrian Chadd * without modification. 13e60c4fc2SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 14e60c4fc2SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 15e60c4fc2SAdrian Chadd * redistribution must be conditioned upon including a substantially 16e60c4fc2SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 17e60c4fc2SAdrian Chadd * 18e60c4fc2SAdrian Chadd * NO WARRANTY 19e60c4fc2SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 20e60c4fc2SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 21e60c4fc2SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 22e60c4fc2SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 23e60c4fc2SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 24e60c4fc2SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25e60c4fc2SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26e60c4fc2SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 27e60c4fc2SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28e60c4fc2SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 29e60c4fc2SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 30e60c4fc2SAdrian Chadd */ 31e60c4fc2SAdrian Chadd 32e60c4fc2SAdrian Chadd #include <sys/cdefs.h> 33e60c4fc2SAdrian Chadd __FBSDID("$FreeBSD$"); 34e60c4fc2SAdrian Chadd 35e60c4fc2SAdrian Chadd /* 36e60c4fc2SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 37e60c4fc2SAdrian Chadd * 38e60c4fc2SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 39e60c4fc2SAdrian Chadd * is greatly appreciated. 40e60c4fc2SAdrian Chadd */ 41e60c4fc2SAdrian Chadd 42e60c4fc2SAdrian Chadd #include "opt_inet.h" 43e60c4fc2SAdrian Chadd #include "opt_ath.h" 44e60c4fc2SAdrian Chadd /* 45e60c4fc2SAdrian Chadd * This is needed for register operations which are performed 46e60c4fc2SAdrian Chadd * by the driver - eg, calls to ath_hal_gettsf32(). 47e60c4fc2SAdrian Chadd * 48e60c4fc2SAdrian Chadd * It's also required for any AH_DEBUG checks in here, eg the 49e60c4fc2SAdrian Chadd * module dependencies. 50e60c4fc2SAdrian Chadd */ 51e60c4fc2SAdrian Chadd #include "opt_ah.h" 52e60c4fc2SAdrian Chadd #include "opt_wlan.h" 53e60c4fc2SAdrian Chadd 54e60c4fc2SAdrian Chadd #include <sys/param.h> 55e60c4fc2SAdrian Chadd #include <sys/systm.h> 56e60c4fc2SAdrian Chadd #include <sys/sysctl.h> 57e60c4fc2SAdrian Chadd #include <sys/mbuf.h> 58e60c4fc2SAdrian Chadd #include <sys/malloc.h> 59e60c4fc2SAdrian Chadd #include <sys/lock.h> 60e60c4fc2SAdrian Chadd #include <sys/mutex.h> 61e60c4fc2SAdrian Chadd #include <sys/kernel.h> 62e60c4fc2SAdrian Chadd #include <sys/socket.h> 63e60c4fc2SAdrian Chadd #include <sys/sockio.h> 64e60c4fc2SAdrian Chadd #include <sys/errno.h> 65e60c4fc2SAdrian Chadd #include <sys/callout.h> 66e60c4fc2SAdrian Chadd #include <sys/bus.h> 67e60c4fc2SAdrian Chadd #include <sys/endian.h> 68e60c4fc2SAdrian Chadd #include <sys/kthread.h> 69e60c4fc2SAdrian Chadd #include <sys/taskqueue.h> 70e60c4fc2SAdrian Chadd #include <sys/priv.h> 71e60c4fc2SAdrian Chadd #include <sys/module.h> 72e60c4fc2SAdrian Chadd #include <sys/ktr.h> 73e60c4fc2SAdrian Chadd #include <sys/smp.h> /* for mp_ncpus */ 74e60c4fc2SAdrian Chadd 75e60c4fc2SAdrian Chadd #include <machine/bus.h> 76e60c4fc2SAdrian Chadd 77e60c4fc2SAdrian Chadd #include <net/if.h> 7876039bc8SGleb Smirnoff #include <net/if_var.h> 79e60c4fc2SAdrian Chadd #include <net/if_dl.h> 80e60c4fc2SAdrian Chadd #include <net/if_media.h> 81e60c4fc2SAdrian Chadd #include <net/if_types.h> 82e60c4fc2SAdrian Chadd #include <net/if_arp.h> 83e60c4fc2SAdrian Chadd #include <net/ethernet.h> 84e60c4fc2SAdrian Chadd #include <net/if_llc.h> 85e60c4fc2SAdrian Chadd 86e60c4fc2SAdrian Chadd #include <net80211/ieee80211_var.h> 87e60c4fc2SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 88e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 89e60c4fc2SAdrian Chadd #include <net80211/ieee80211_superg.h> 90e60c4fc2SAdrian Chadd #endif 91e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 92e60c4fc2SAdrian Chadd #include <net80211/ieee80211_tdma.h> 93e60c4fc2SAdrian Chadd #endif 94e60c4fc2SAdrian Chadd 95e60c4fc2SAdrian Chadd #include <net/bpf.h> 96e60c4fc2SAdrian Chadd 97e60c4fc2SAdrian Chadd #ifdef INET 98e60c4fc2SAdrian Chadd #include <netinet/in.h> 99e60c4fc2SAdrian Chadd #include <netinet/if_ether.h> 100e60c4fc2SAdrian Chadd #endif 101e60c4fc2SAdrian Chadd 102e60c4fc2SAdrian Chadd #include <dev/ath/if_athvar.h> 103e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 104e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 105e60c4fc2SAdrian Chadd 106e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_debug.h> 107e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_misc.h> 108e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tsf.h> 109e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tx.h> 110e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_sysctl.h> 111e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_led.h> 112e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_keycache.h> 113e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_rx.h> 114a35dae8dSAdrian Chadd #include <dev/ath/if_ath_beacon.h> 115e60c4fc2SAdrian Chadd #include <dev/ath/if_athdfs.h> 116b45de1ebSAdrian Chadd #include <dev/ath/if_ath_descdma.h> 117e60c4fc2SAdrian Chadd 118e60c4fc2SAdrian Chadd #ifdef ATH_TX99_DIAG 119e60c4fc2SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 120e60c4fc2SAdrian Chadd #endif 121e60c4fc2SAdrian Chadd 122b69b0dccSAdrian Chadd #ifdef ATH_DEBUG_ALQ 123b69b0dccSAdrian Chadd #include <dev/ath/if_ath_alq.h> 124b69b0dccSAdrian Chadd #endif 125b69b0dccSAdrian Chadd 126216ca234SAdrian Chadd #include <dev/ath/if_ath_lna_div.h> 127216ca234SAdrian Chadd 128e60c4fc2SAdrian Chadd /* 129e60c4fc2SAdrian Chadd * Calculate the receive filter according to the 130e60c4fc2SAdrian Chadd * operating mode and state: 131e60c4fc2SAdrian Chadd * 132e60c4fc2SAdrian Chadd * o always accept unicast, broadcast, and multicast traffic 133e60c4fc2SAdrian Chadd * o accept PHY error frames when hardware doesn't have MIB support 134e60c4fc2SAdrian Chadd * to count and we need them for ANI (sta mode only until recently) 135e60c4fc2SAdrian Chadd * and we are not scanning (ANI is disabled) 136e60c4fc2SAdrian Chadd * NB: older hal's add rx filter bits out of sight and we need to 137e60c4fc2SAdrian Chadd * blindly preserve them 138e60c4fc2SAdrian Chadd * o probe request frames are accepted only when operating in 139e60c4fc2SAdrian Chadd * hostap, adhoc, mesh, or monitor modes 140e60c4fc2SAdrian Chadd * o enable promiscuous mode 141e60c4fc2SAdrian Chadd * - when in monitor mode 142e60c4fc2SAdrian Chadd * - if interface marked PROMISC (assumes bridge setting is filtered) 143e60c4fc2SAdrian Chadd * o accept beacons: 144e60c4fc2SAdrian Chadd * - when operating in station mode for collecting rssi data when 145e60c4fc2SAdrian Chadd * the station is otherwise quiet, or 146e60c4fc2SAdrian Chadd * - when operating in adhoc mode so the 802.11 layer creates 147e60c4fc2SAdrian Chadd * node table entries for peers, 148e60c4fc2SAdrian Chadd * - when scanning 149e60c4fc2SAdrian Chadd * - when doing s/w beacon miss (e.g. for ap+sta) 150e60c4fc2SAdrian Chadd * - when operating in ap mode in 11g to detect overlapping bss that 151e60c4fc2SAdrian Chadd * require protection 152e60c4fc2SAdrian Chadd * - when operating in mesh mode to detect neighbors 153e60c4fc2SAdrian Chadd * o accept control frames: 154e60c4fc2SAdrian Chadd * - when in monitor mode 155e60c4fc2SAdrian Chadd * XXX HT protection for 11n 156e60c4fc2SAdrian Chadd */ 157e60c4fc2SAdrian Chadd u_int32_t 158e60c4fc2SAdrian Chadd ath_calcrxfilter(struct ath_softc *sc) 159e60c4fc2SAdrian Chadd { 1607a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic; 161e60c4fc2SAdrian Chadd u_int32_t rfilt; 162e60c4fc2SAdrian Chadd 163e60c4fc2SAdrian Chadd rfilt = HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST; 164e60c4fc2SAdrian Chadd if (!sc->sc_needmib && !sc->sc_scanning) 165e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PHYERR; 166e60c4fc2SAdrian Chadd if (ic->ic_opmode != IEEE80211_M_STA) 167e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROBEREQ; 168e60c4fc2SAdrian Chadd /* XXX ic->ic_monvaps != 0? */ 1697a79cebfSGleb Smirnoff if (ic->ic_opmode == IEEE80211_M_MONITOR || ic->ic_promisc > 0) 170e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROM; 171f5c30c4eSAdrian Chadd 172f5c30c4eSAdrian Chadd /* 173f5c30c4eSAdrian Chadd * Only listen to all beacons if we're scanning. 174f5c30c4eSAdrian Chadd * 175f5c30c4eSAdrian Chadd * Otherwise we only really need to hear beacons from 176f5c30c4eSAdrian Chadd * our own BSSID. 17794a88508SAdrian Chadd * 17894a88508SAdrian Chadd * IBSS? software beacon miss? Just receive all beacons. 17994a88508SAdrian Chadd * We need to hear beacons/probe requests from everyone so 18094a88508SAdrian Chadd * we can merge ibss. 181f5c30c4eSAdrian Chadd */ 18294a88508SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_IBSS || sc->sc_swbmiss) { 18394a88508SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON; 18494a88508SAdrian Chadd } else if (ic->ic_opmode == IEEE80211_M_STA) { 185f5c30c4eSAdrian Chadd if (sc->sc_do_mybeacon && ! sc->sc_scanning) { 186f5c30c4eSAdrian Chadd rfilt |= HAL_RX_FILTER_MYBEACON; 187f5c30c4eSAdrian Chadd } else { /* scanning, non-mybeacon chips */ 188e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON; 189f5c30c4eSAdrian Chadd } 190f5c30c4eSAdrian Chadd } 191f5c30c4eSAdrian Chadd 192e60c4fc2SAdrian Chadd /* 193e60c4fc2SAdrian Chadd * NB: We don't recalculate the rx filter when 194e60c4fc2SAdrian Chadd * ic_protmode changes; otherwise we could do 195e60c4fc2SAdrian Chadd * this only when ic_protmode != NONE. 196e60c4fc2SAdrian Chadd */ 197e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_HOSTAP && 198e60c4fc2SAdrian Chadd IEEE80211_IS_CHAN_ANYG(ic->ic_curchan)) 199e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON; 200e60c4fc2SAdrian Chadd 201e60c4fc2SAdrian Chadd /* 202e60c4fc2SAdrian Chadd * Enable hardware PS-POLL RX only for hostap mode; 203e60c4fc2SAdrian Chadd * STA mode sends PS-POLL frames but never 204e60c4fc2SAdrian Chadd * receives them. 205e60c4fc2SAdrian Chadd */ 206e60c4fc2SAdrian Chadd if (ath_hal_getcapability(sc->sc_ah, HAL_CAP_PSPOLL, 207e60c4fc2SAdrian Chadd 0, NULL) == HAL_OK && 208e60c4fc2SAdrian Chadd ic->ic_opmode == IEEE80211_M_HOSTAP) 209e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PSPOLL; 210e60c4fc2SAdrian Chadd 211e60c4fc2SAdrian Chadd if (sc->sc_nmeshvaps) { 212e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON; 213e60c4fc2SAdrian Chadd if (sc->sc_hasbmatch) 214e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BSSID; 215e60c4fc2SAdrian Chadd else 216e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROM; 217e60c4fc2SAdrian Chadd } 218e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_MONITOR) 219e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_CONTROL; 220e60c4fc2SAdrian Chadd 221e60c4fc2SAdrian Chadd /* 222e60c4fc2SAdrian Chadd * Enable RX of compressed BAR frames only when doing 223e60c4fc2SAdrian Chadd * 802.11n. Required for A-MPDU. 224e60c4fc2SAdrian Chadd */ 225e60c4fc2SAdrian Chadd if (IEEE80211_IS_CHAN_HT(ic->ic_curchan)) 226e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_COMPBAR; 227e60c4fc2SAdrian Chadd 228e60c4fc2SAdrian Chadd /* 229e60c4fc2SAdrian Chadd * Enable radar PHY errors if requested by the 230e60c4fc2SAdrian Chadd * DFS module. 231e60c4fc2SAdrian Chadd */ 232e60c4fc2SAdrian Chadd if (sc->sc_dodfs) 233e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PHYRADAR; 234e60c4fc2SAdrian Chadd 235f29c6bdeSAdrian Chadd /* 236f29c6bdeSAdrian Chadd * Enable spectral PHY errors if requested by the 237f29c6bdeSAdrian Chadd * spectral module. 238f29c6bdeSAdrian Chadd */ 239f29c6bdeSAdrian Chadd if (sc->sc_dospectral) 240f29c6bdeSAdrian Chadd rfilt |= HAL_RX_FILTER_PHYRADAR; 241f29c6bdeSAdrian Chadd 2427a79cebfSGleb Smirnoff DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, %s\n", 2437a79cebfSGleb Smirnoff __func__, rfilt, ieee80211_opmode_name[ic->ic_opmode]); 244e60c4fc2SAdrian Chadd return rfilt; 245e60c4fc2SAdrian Chadd } 246e60c4fc2SAdrian Chadd 247f8cc9b09SAdrian Chadd static int 248f8cc9b09SAdrian Chadd ath_legacy_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf) 249e60c4fc2SAdrian Chadd { 250e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 251e60c4fc2SAdrian Chadd int error; 252e60c4fc2SAdrian Chadd struct mbuf *m; 253e60c4fc2SAdrian Chadd struct ath_desc *ds; 254e60c4fc2SAdrian Chadd 25567aaf739SAdrian Chadd /* XXX TODO: ATH_RX_LOCK_ASSERT(sc); */ 25667aaf739SAdrian Chadd 257e60c4fc2SAdrian Chadd m = bf->bf_m; 258e60c4fc2SAdrian Chadd if (m == NULL) { 259e60c4fc2SAdrian Chadd /* 260e60c4fc2SAdrian Chadd * NB: by assigning a page to the rx dma buffer we 261e60c4fc2SAdrian Chadd * implicitly satisfy the Atheros requirement that 262e60c4fc2SAdrian Chadd * this buffer be cache-line-aligned and sized to be 263e60c4fc2SAdrian Chadd * multiple of the cache line size. Not doing this 264e60c4fc2SAdrian Chadd * causes weird stuff to happen (for the 5210 at least). 265e60c4fc2SAdrian Chadd */ 266c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 267e60c4fc2SAdrian Chadd if (m == NULL) { 268e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_ANY, 269e60c4fc2SAdrian Chadd "%s: no mbuf/cluster\n", __func__); 270e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_nombuf++; 271e60c4fc2SAdrian Chadd return ENOMEM; 272e60c4fc2SAdrian Chadd } 273e60c4fc2SAdrian Chadd m->m_pkthdr.len = m->m_len = m->m_ext.ext_size; 274e60c4fc2SAdrian Chadd 275e60c4fc2SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, 276e60c4fc2SAdrian Chadd bf->bf_dmamap, m, 277e60c4fc2SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 278e60c4fc2SAdrian Chadd BUS_DMA_NOWAIT); 279e60c4fc2SAdrian Chadd if (error != 0) { 280e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_ANY, 281e60c4fc2SAdrian Chadd "%s: bus_dmamap_load_mbuf_sg failed; error %d\n", 282e60c4fc2SAdrian Chadd __func__, error); 283e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_busdma++; 284e60c4fc2SAdrian Chadd m_freem(m); 285e60c4fc2SAdrian Chadd return error; 286e60c4fc2SAdrian Chadd } 287e60c4fc2SAdrian Chadd KASSERT(bf->bf_nseg == 1, 288e60c4fc2SAdrian Chadd ("multi-segment packet; nseg %u", bf->bf_nseg)); 289e60c4fc2SAdrian Chadd bf->bf_m = m; 290e60c4fc2SAdrian Chadd } 291e60c4fc2SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD); 292e60c4fc2SAdrian Chadd 293e60c4fc2SAdrian Chadd /* 294e60c4fc2SAdrian Chadd * Setup descriptors. For receive we always terminate 295e60c4fc2SAdrian Chadd * the descriptor list with a self-linked entry so we'll 296e60c4fc2SAdrian Chadd * not get overrun under high load (as can happen with a 297e60c4fc2SAdrian Chadd * 5212 when ANI processing enables PHY error frames). 298e60c4fc2SAdrian Chadd * 299e60c4fc2SAdrian Chadd * To insure the last descriptor is self-linked we create 300e60c4fc2SAdrian Chadd * each descriptor as self-linked and add it to the end. As 301e60c4fc2SAdrian Chadd * each additional descriptor is added the previous self-linked 302e60c4fc2SAdrian Chadd * entry is ``fixed'' naturally. This should be safe even 303e60c4fc2SAdrian Chadd * if DMA is happening. When processing RX interrupts we 304e60c4fc2SAdrian Chadd * never remove/process the last, self-linked, entry on the 305e60c4fc2SAdrian Chadd * descriptor list. This insures the hardware always has 306e60c4fc2SAdrian Chadd * someplace to write a new frame. 307e60c4fc2SAdrian Chadd */ 308e60c4fc2SAdrian Chadd /* 309e60c4fc2SAdrian Chadd * 11N: we can no longer afford to self link the last descriptor. 310e60c4fc2SAdrian Chadd * MAC acknowledges BA status as long as it copies frames to host 311e60c4fc2SAdrian Chadd * buffer (or rx fifo). This can incorrectly acknowledge packets 312e60c4fc2SAdrian Chadd * to a sender if last desc is self-linked. 313e60c4fc2SAdrian Chadd */ 314e60c4fc2SAdrian Chadd ds = bf->bf_desc; 315e60c4fc2SAdrian Chadd if (sc->sc_rxslink) 316e60c4fc2SAdrian Chadd ds->ds_link = bf->bf_daddr; /* link to self */ 317e60c4fc2SAdrian Chadd else 318e60c4fc2SAdrian Chadd ds->ds_link = 0; /* terminate the list */ 319e60c4fc2SAdrian Chadd ds->ds_data = bf->bf_segs[0].ds_addr; 320e60c4fc2SAdrian Chadd ath_hal_setuprxdesc(ah, ds 321e60c4fc2SAdrian Chadd , m->m_len /* buffer size */ 322e60c4fc2SAdrian Chadd , 0 323e60c4fc2SAdrian Chadd ); 324e60c4fc2SAdrian Chadd 325e60c4fc2SAdrian Chadd if (sc->sc_rxlink != NULL) 326e60c4fc2SAdrian Chadd *sc->sc_rxlink = bf->bf_daddr; 327e60c4fc2SAdrian Chadd sc->sc_rxlink = &ds->ds_link; 328e60c4fc2SAdrian Chadd return 0; 329e60c4fc2SAdrian Chadd } 330e60c4fc2SAdrian Chadd 331e60c4fc2SAdrian Chadd /* 332e60c4fc2SAdrian Chadd * Intercept management frames to collect beacon rssi data 333e60c4fc2SAdrian Chadd * and to do ibss merges. 334e60c4fc2SAdrian Chadd */ 335e60c4fc2SAdrian Chadd void 336e60c4fc2SAdrian Chadd ath_recv_mgmt(struct ieee80211_node *ni, struct mbuf *m, 337c79f192cSAdrian Chadd int subtype, const struct ieee80211_rx_stats *rxs, int rssi, int nf) 338e60c4fc2SAdrian Chadd { 339e60c4fc2SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 3403797bf08SAdrian Chadd struct ath_softc *sc = vap->iv_ic->ic_softc; 341f5c30c4eSAdrian Chadd uint64_t tsf_beacon_old, tsf_beacon; 342f5c30c4eSAdrian Chadd uint64_t nexttbtt; 343f5c30c4eSAdrian Chadd int64_t tsf_delta; 344f5c30c4eSAdrian Chadd int32_t tsf_delta_bmiss; 345f5c30c4eSAdrian Chadd int32_t tsf_remainder; 346f5c30c4eSAdrian Chadd uint64_t tsf_beacon_target; 3478cc3f9c9SAdrian Chadd int tsf_intval; 348f5c30c4eSAdrian Chadd 34931021a2bSAndriy Voskoboinyk tsf_beacon_old = ((uint64_t) le32dec(ni->ni_tstamp.data + 4)) << 32; 35031021a2bSAndriy Voskoboinyk tsf_beacon_old |= le32dec(ni->ni_tstamp.data); 351e60c4fc2SAdrian Chadd 3528cc3f9c9SAdrian Chadd #define TU_TO_TSF(_tu) (((u_int64_t)(_tu)) << 10) 3538cc3f9c9SAdrian Chadd tsf_intval = 1; 354add58488SAdrian Chadd if (ni->ni_intval > 0) { 3558cc3f9c9SAdrian Chadd tsf_intval = TU_TO_TSF(ni->ni_intval); 3568cc3f9c9SAdrian Chadd } 3578cc3f9c9SAdrian Chadd #undef TU_TO_TSF 3588cc3f9c9SAdrian Chadd 359e60c4fc2SAdrian Chadd /* 360e60c4fc2SAdrian Chadd * Call up first so subsequent work can use information 361e60c4fc2SAdrian Chadd * potentially stored in the node (e.g. for ibss merge). 362e60c4fc2SAdrian Chadd */ 363c79f192cSAdrian Chadd ATH_VAP(vap)->av_recv_mgmt(ni, m, subtype, rxs, rssi, nf); 364e60c4fc2SAdrian Chadd switch (subtype) { 365e60c4fc2SAdrian Chadd case IEEE80211_FC0_SUBTYPE_BEACON: 366afa44333SAdrian Chadd 367afa44333SAdrian Chadd /* 368afa44333SAdrian Chadd * Only do the following processing if it's for 369afa44333SAdrian Chadd * the current BSS. 370afa44333SAdrian Chadd * 371afa44333SAdrian Chadd * In scan and IBSS mode we receive all beacons, 372afa44333SAdrian Chadd * which means we need to filter out stuff 373afa44333SAdrian Chadd * that isn't for us or we'll end up constantly 374afa44333SAdrian Chadd * trying to sync / merge to BSSes that aren't 375afa44333SAdrian Chadd * actually us. 376afa44333SAdrian Chadd */ 377afa44333SAdrian Chadd if (IEEE80211_ADDR_EQ(ni->ni_bssid, vap->iv_bss->ni_bssid)) { 378e60c4fc2SAdrian Chadd /* update rssi statistics for use by the hal */ 379e60c4fc2SAdrian Chadd /* XXX unlocked check against vap->iv_bss? */ 380e60c4fc2SAdrian Chadd ATH_RSSI_LPF(sc->sc_halstats.ns_avgbrssi, rssi); 381f5c30c4eSAdrian Chadd 382afa44333SAdrian Chadd 38331021a2bSAndriy Voskoboinyk tsf_beacon = ((uint64_t) le32dec(ni->ni_tstamp.data + 4)) << 32; 38431021a2bSAndriy Voskoboinyk tsf_beacon |= le32dec(ni->ni_tstamp.data); 385f5c30c4eSAdrian Chadd 386f5c30c4eSAdrian Chadd nexttbtt = ath_hal_getnexttbtt(sc->sc_ah); 387f5c30c4eSAdrian Chadd 388f5c30c4eSAdrian Chadd /* 389f5c30c4eSAdrian Chadd * Let's calculate the delta and remainder, so we can see 390f5c30c4eSAdrian Chadd * if the beacon timer from the AP is varying by more than 391f5c30c4eSAdrian Chadd * a few TU. (Which would be a huge, huge problem.) 392f5c30c4eSAdrian Chadd */ 393f5c30c4eSAdrian Chadd tsf_delta = (long long) tsf_beacon - (long long) tsf_beacon_old; 394f5c30c4eSAdrian Chadd 3958cc3f9c9SAdrian Chadd tsf_delta_bmiss = tsf_delta / tsf_intval; 396f5c30c4eSAdrian Chadd 397f5c30c4eSAdrian Chadd /* 398f5c30c4eSAdrian Chadd * If our delta is greater than half the beacon interval, 399f5c30c4eSAdrian Chadd * let's round the bmiss value up to the next beacon 400f5c30c4eSAdrian Chadd * interval. Ie, we're running really, really early 401f5c30c4eSAdrian Chadd * on the next beacon. 402f5c30c4eSAdrian Chadd */ 4038cc3f9c9SAdrian Chadd if (tsf_delta % tsf_intval > (tsf_intval / 2)) 404f5c30c4eSAdrian Chadd tsf_delta_bmiss ++; 405f5c30c4eSAdrian Chadd 406f5c30c4eSAdrian Chadd tsf_beacon_target = tsf_beacon_old + 4078cc3f9c9SAdrian Chadd (((unsigned long long) tsf_delta_bmiss) * (long long) tsf_intval); 408f5c30c4eSAdrian Chadd 409f5c30c4eSAdrian Chadd /* 4108cc3f9c9SAdrian Chadd * The remainder using '%' is between 0 .. intval-1. 411f5c30c4eSAdrian Chadd * If we're actually running too fast, then the remainder 4128cc3f9c9SAdrian Chadd * will be some large number just under intval-1. 413f5c30c4eSAdrian Chadd * So we need to look at whether we're running 414f5c30c4eSAdrian Chadd * before or after the target beacon interval 415f5c30c4eSAdrian Chadd * and if we are, modify how we do the remainder 416f5c30c4eSAdrian Chadd * calculation. 417f5c30c4eSAdrian Chadd */ 418f5c30c4eSAdrian Chadd if (tsf_beacon < tsf_beacon_target) { 4198cc3f9c9SAdrian Chadd tsf_remainder = 4208cc3f9c9SAdrian Chadd -(tsf_intval - ((tsf_beacon - tsf_beacon_old) % tsf_intval)); 421f5c30c4eSAdrian Chadd } else { 4228cc3f9c9SAdrian Chadd tsf_remainder = (tsf_beacon - tsf_beacon_old) % tsf_intval; 423f5c30c4eSAdrian Chadd } 424f5c30c4eSAdrian Chadd 425dc87d071SAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON, "%s: old_tsf=%llu (%u), new_tsf=%llu (%u), target_tsf=%llu (%u), delta=%lld, bmiss=%d, remainder=%d\n", 426f5c30c4eSAdrian Chadd __func__, 427f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon_old, 428dc87d071SAdrian Chadd (unsigned int) (tsf_beacon_old >> 10), 429f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon, 430dc87d071SAdrian Chadd (unsigned int ) (tsf_beacon >> 10), 431f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon_target, 432dc87d071SAdrian Chadd (unsigned int) (tsf_beacon_target >> 10), 433f5c30c4eSAdrian Chadd (long long) tsf_delta, 434f5c30c4eSAdrian Chadd tsf_delta_bmiss, 435f5c30c4eSAdrian Chadd tsf_remainder); 436f5c30c4eSAdrian Chadd 437dc87d071SAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON, "%s: tsf=%llu (%u), nexttbtt=%llu (%u), delta=%d\n", 438f5c30c4eSAdrian Chadd __func__, 439f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon, 440dc87d071SAdrian Chadd (unsigned int) (tsf_beacon >> 10), 441f5c30c4eSAdrian Chadd (unsigned long long) nexttbtt, 442dc87d071SAdrian Chadd (unsigned int) (nexttbtt >> 10), 4438cc3f9c9SAdrian Chadd (int32_t) tsf_beacon - (int32_t) nexttbtt + tsf_intval); 444f5c30c4eSAdrian Chadd 445afa44333SAdrian Chadd /* We only do syncbeacon on STA VAPs; not on IBSS */ 446afa44333SAdrian Chadd if (vap->iv_opmode == IEEE80211_M_STA && 447afa44333SAdrian Chadd sc->sc_syncbeacon && 448f5c30c4eSAdrian Chadd ni == vap->iv_bss && 449f5c30c4eSAdrian Chadd (vap->iv_state == IEEE80211_S_RUN || vap->iv_state == IEEE80211_S_SLEEP)) { 450f5c30c4eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON, 451f5c30c4eSAdrian Chadd "%s: syncbeacon=1; syncing\n", 452f5c30c4eSAdrian Chadd __func__); 453e60c4fc2SAdrian Chadd /* 454e60c4fc2SAdrian Chadd * Resync beacon timers using the tsf of the beacon 455e60c4fc2SAdrian Chadd * frame we just received. 456e60c4fc2SAdrian Chadd */ 457e60c4fc2SAdrian Chadd ath_beacon_config(sc, vap); 458f5c30c4eSAdrian Chadd sc->sc_syncbeacon = 0; 459e60c4fc2SAdrian Chadd } 460afa44333SAdrian Chadd } 461f5c30c4eSAdrian Chadd 462e60c4fc2SAdrian Chadd /* fall thru... */ 463e60c4fc2SAdrian Chadd case IEEE80211_FC0_SUBTYPE_PROBE_RESP: 464e60c4fc2SAdrian Chadd if (vap->iv_opmode == IEEE80211_M_IBSS && 465afa44333SAdrian Chadd vap->iv_state == IEEE80211_S_RUN && 466afa44333SAdrian Chadd ieee80211_ibss_merge_check(ni)) { 467e60c4fc2SAdrian Chadd uint32_t rstamp = sc->sc_lastrs->rs_tstamp; 468e60c4fc2SAdrian Chadd uint64_t tsf = ath_extend_tsf(sc, rstamp, 469e60c4fc2SAdrian Chadd ath_hal_gettsf64(sc->sc_ah)); 470e60c4fc2SAdrian Chadd /* 471e60c4fc2SAdrian Chadd * Handle ibss merge as needed; check the tsf on the 472e60c4fc2SAdrian Chadd * frame before attempting the merge. The 802.11 spec 473e60c4fc2SAdrian Chadd * says the station should change it's bssid to match 474e60c4fc2SAdrian Chadd * the oldest station with the same ssid, where oldest 475e60c4fc2SAdrian Chadd * is determined by the tsf. Note that hardware 476e60c4fc2SAdrian Chadd * reconfiguration happens through callback to 477e60c4fc2SAdrian Chadd * ath_newstate as the state machine will go from 478e60c4fc2SAdrian Chadd * RUN -> RUN when this happens. 479e60c4fc2SAdrian Chadd */ 480e60c4fc2SAdrian Chadd if (le64toh(ni->ni_tstamp.tsf) >= tsf) { 481e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_STATE, 482e60c4fc2SAdrian Chadd "ibss merge, rstamp %u tsf %ju " 483e60c4fc2SAdrian Chadd "tstamp %ju\n", rstamp, (uintmax_t)tsf, 484e60c4fc2SAdrian Chadd (uintmax_t)ni->ni_tstamp.tsf); 485e60c4fc2SAdrian Chadd (void) ieee80211_ibss_merge(ni); 486e60c4fc2SAdrian Chadd } 487e60c4fc2SAdrian Chadd } 488e60c4fc2SAdrian Chadd break; 489e60c4fc2SAdrian Chadd } 490e60c4fc2SAdrian Chadd } 491e60c4fc2SAdrian Chadd 492e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 493e1b5ab97SAdrian Chadd static void 4947a79cebfSGleb Smirnoff ath_rx_tap_vendor(struct ath_softc *sc, struct mbuf *m, 495e1b5ab97SAdrian Chadd const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf) 496e1b5ab97SAdrian Chadd { 497e1b5ab97SAdrian Chadd 498e1b5ab97SAdrian Chadd /* Fill in the extension bitmap */ 499e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_ext_bitmap = htole32(1 << ATH_RADIOTAP_VENDOR_HEADER); 500e1b5ab97SAdrian Chadd 501e1b5ab97SAdrian Chadd /* Fill in the vendor header */ 502e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[0] = 0x7f; 503e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[1] = 0x03; 504e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[2] = 0x00; 505e1b5ab97SAdrian Chadd 506e1b5ab97SAdrian Chadd /* XXX what should this be? */ 507e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_sub_ns = 0; 508e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_skip_len = 509e1b5ab97SAdrian Chadd htole16(sizeof(struct ath_radiotap_vendor_hdr)); 510e1b5ab97SAdrian Chadd 511e1b5ab97SAdrian Chadd /* General version info */ 512e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_version = 1; 513e1b5ab97SAdrian Chadd 514e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rx_chainmask = sc->sc_rxchainmask; 515e1b5ab97SAdrian Chadd 516e1b5ab97SAdrian Chadd /* rssi */ 517e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[0] = rs->rs_rssi_ctl[0]; 518e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[1] = rs->rs_rssi_ctl[1]; 519e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[2] = rs->rs_rssi_ctl[2]; 520e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[0] = rs->rs_rssi_ext[0]; 521e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[1] = rs->rs_rssi_ext[1]; 522e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[2] = rs->rs_rssi_ext[2]; 523e1b5ab97SAdrian Chadd 524e1b5ab97SAdrian Chadd /* evm */ 525e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[0] = rs->rs_evm0; 526e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[1] = rs->rs_evm1; 527e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[2] = rs->rs_evm2; 5281896b088SAdrian Chadd /* These are only populated from the AR9300 or later */ 5291896b088SAdrian Chadd sc->sc_rx_th.wr_v.evm[3] = rs->rs_evm3; 5301896b088SAdrian Chadd sc->sc_rx_th.wr_v.evm[4] = rs->rs_evm4; 531e1b5ab97SAdrian Chadd 5320e168bb8SAdrian Chadd /* direction */ 5330e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags = ATH_VENDOR_PKT_RX; 5340e168bb8SAdrian Chadd 5350e168bb8SAdrian Chadd /* RX rate */ 5360e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_rx_hwrate = rs->rs_rate; 5370e168bb8SAdrian Chadd 5380e168bb8SAdrian Chadd /* RX flags */ 5390e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_rs_flags = rs->rs_flags; 5400e168bb8SAdrian Chadd 5410e168bb8SAdrian Chadd if (rs->rs_isaggr) 5420e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_ISAGGR; 5430e168bb8SAdrian Chadd if (rs->rs_moreaggr) 5440e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_MOREAGGR; 5450e168bb8SAdrian Chadd 546e1b5ab97SAdrian Chadd /* phyerr info */ 5470e168bb8SAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) { 548e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_phyerr_code = rs->rs_phyerr; 5490e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_RXPHYERR; 5500e168bb8SAdrian Chadd } else { 551e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_phyerr_code = 0xff; 5520e168bb8SAdrian Chadd } 553e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rs_status = rs->rs_status; 554e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rssi = rs->rs_rssi; 555e1b5ab97SAdrian Chadd } 556e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 557e1b5ab97SAdrian Chadd 558e60c4fc2SAdrian Chadd static void 5597a79cebfSGleb Smirnoff ath_rx_tap(struct ath_softc *sc, struct mbuf *m, 560e60c4fc2SAdrian Chadd const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf) 561e60c4fc2SAdrian Chadd { 562e60c4fc2SAdrian Chadd #define CHAN_HT20 htole32(IEEE80211_CHAN_HT20) 563e60c4fc2SAdrian Chadd #define CHAN_HT40U htole32(IEEE80211_CHAN_HT40U) 564e60c4fc2SAdrian Chadd #define CHAN_HT40D htole32(IEEE80211_CHAN_HT40D) 565e60c4fc2SAdrian Chadd #define CHAN_HT (CHAN_HT20|CHAN_HT40U|CHAN_HT40D) 566e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt; 567e60c4fc2SAdrian Chadd uint8_t rix; 568e60c4fc2SAdrian Chadd 569e60c4fc2SAdrian Chadd rt = sc->sc_currates; 570e60c4fc2SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 571e60c4fc2SAdrian Chadd rix = rt->rateCodeToIndex[rs->rs_rate]; 572e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate; 573e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].rxflags; 574f46839b9SAdrian Chadd 575f46839b9SAdrian Chadd /* 802.11 specific flags */ 576e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags &= ~CHAN_HT; 57755caa1dfSAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) { 57855caa1dfSAdrian Chadd /* 57955caa1dfSAdrian Chadd * PHY error - make sure the channel flags 58055caa1dfSAdrian Chadd * reflect the actual channel configuration, 58155caa1dfSAdrian Chadd * not the received frame. 58255caa1dfSAdrian Chadd */ 583b8f355bfSAdrian Chadd if (IEEE80211_IS_CHAN_HT40U(sc->sc_curchan)) 58455caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U; 585b8f355bfSAdrian Chadd else if (IEEE80211_IS_CHAN_HT40D(sc->sc_curchan)) 58655caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D; 587b8f355bfSAdrian Chadd else if (IEEE80211_IS_CHAN_HT20(sc->sc_curchan)) 58855caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT20; 58955caa1dfSAdrian Chadd } else if (sc->sc_rx_th.wr_rate & IEEE80211_RATE_MCS) { /* HT rate */ 5907a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic; 591e60c4fc2SAdrian Chadd 592e60c4fc2SAdrian Chadd if ((rs->rs_flags & HAL_RX_2040) == 0) 593e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT20; 594e60c4fc2SAdrian Chadd else if (IEEE80211_IS_CHAN_HT40U(ic->ic_curchan)) 595e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U; 596e60c4fc2SAdrian Chadd else 597e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D; 5987b6899bfSAdrian Chadd 5997b6899bfSAdrian Chadd if (rs->rs_flags & HAL_RX_GI) 600e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_SHORTGI; 601e60c4fc2SAdrian Chadd } 60255caa1dfSAdrian Chadd 603e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_tsf = htole64(ath_extend_tsf(sc, rs->rs_tstamp, tsf)); 604e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_CRC) 605e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_BADFCS; 606e60c4fc2SAdrian Chadd /* XXX propagate other error flags from descriptor */ 607e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antnoise = nf; 608e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antsignal = nf + rs->rs_rssi; 609e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antenna = rs->rs_antenna; 610e60c4fc2SAdrian Chadd #undef CHAN_HT 611e60c4fc2SAdrian Chadd #undef CHAN_HT20 612e60c4fc2SAdrian Chadd #undef CHAN_HT40U 613e60c4fc2SAdrian Chadd #undef CHAN_HT40D 614e60c4fc2SAdrian Chadd } 615e60c4fc2SAdrian Chadd 616e60c4fc2SAdrian Chadd static void 617e60c4fc2SAdrian Chadd ath_handle_micerror(struct ieee80211com *ic, 618e60c4fc2SAdrian Chadd struct ieee80211_frame *wh, int keyix) 619e60c4fc2SAdrian Chadd { 620e60c4fc2SAdrian Chadd struct ieee80211_node *ni; 621e60c4fc2SAdrian Chadd 622e60c4fc2SAdrian Chadd /* XXX recheck MIC to deal w/ chips that lie */ 623e60c4fc2SAdrian Chadd /* XXX discard MIC errors on !data frames */ 624e60c4fc2SAdrian Chadd ni = ieee80211_find_rxnode(ic, (const struct ieee80211_frame_min *) wh); 625e60c4fc2SAdrian Chadd if (ni != NULL) { 626e60c4fc2SAdrian Chadd ieee80211_notify_michael_failure(ni->ni_vap, wh, keyix); 627e60c4fc2SAdrian Chadd ieee80211_free_node(ni); 628e60c4fc2SAdrian Chadd } 629e60c4fc2SAdrian Chadd } 630e60c4fc2SAdrian Chadd 6318cc724d9SAdrian Chadd /* 6328cc724d9SAdrian Chadd * Process a single packet. 6338cc724d9SAdrian Chadd * 6348cc724d9SAdrian Chadd * The mbuf must already be synced, unmapped and removed from bf->bf_m 6358cc724d9SAdrian Chadd * by this stage. 6368cc724d9SAdrian Chadd * 6378cc724d9SAdrian Chadd * The mbuf must be consumed by this routine - either passed up the 6388cc724d9SAdrian Chadd * net80211 stack, put on the holding queue, or freed. 6398cc724d9SAdrian Chadd */ 640d434a377SAdrian Chadd int 641d542f7f6SAdrian Chadd ath_rx_pkt(struct ath_softc *sc, struct ath_rx_status *rs, HAL_STATUS status, 6428cc724d9SAdrian Chadd uint64_t tsf, int nf, HAL_RX_QUEUE qtype, struct ath_buf *bf, 6438cc724d9SAdrian Chadd struct mbuf *m) 644e60c4fc2SAdrian Chadd { 645d542f7f6SAdrian Chadd uint64_t rstamp; 6460cbe6805SAdrian Chadd /* XXX TODO: make this an mbuf tag? */ 6470cbe6805SAdrian Chadd struct ieee80211_rx_stats rxs; 6480cbe6805SAdrian Chadd int len, type, i; 6497a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic; 650e60c4fc2SAdrian Chadd struct ieee80211_node *ni; 651d542f7f6SAdrian Chadd int is_good = 0; 652d434a377SAdrian Chadd struct ath_rx_edma *re = &sc->sc_rxedma[qtype]; 653e60c4fc2SAdrian Chadd 654e60c4fc2SAdrian Chadd /* 655e60c4fc2SAdrian Chadd * Calculate the correct 64 bit TSF given 656e60c4fc2SAdrian Chadd * the TSF64 register value and rs_tstamp. 657e60c4fc2SAdrian Chadd */ 658e60c4fc2SAdrian Chadd rstamp = ath_extend_tsf(sc, rs->rs_tstamp, tsf); 659e60c4fc2SAdrian Chadd 660f46839b9SAdrian Chadd /* 802.11 return codes - These aren't specifically errors */ 661e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_GI) 662e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_halfgi++; 663e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_2040) 664e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_2040++; 665e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DELIM_CRC_PRE) 666e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_pre_crc_err++; 667e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DELIM_CRC_POST) 668e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_post_crc_err++; 669e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DECRYPT_BUSY) 670e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_decrypt_busy_err++; 671e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_HI_RX_CHAIN) 672e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_hi_rx_chain++; 6732c47932cSAdrian Chadd if (rs->rs_flags & HAL_RX_STBC) 6742c47932cSAdrian Chadd sc->sc_stats.ast_rx_stbc++; 675e60c4fc2SAdrian Chadd 676e60c4fc2SAdrian Chadd if (rs->rs_status != 0) { 677e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_CRC) 678e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_crcerr++; 679e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_FIFO) 680e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_fifoerr++; 681e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) { 682e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_phyerr++; 683e60c4fc2SAdrian Chadd /* Process DFS radar events */ 684e60c4fc2SAdrian Chadd if ((rs->rs_phyerr == HAL_PHYERR_RADAR) || 685e60c4fc2SAdrian Chadd (rs->rs_phyerr == HAL_PHYERR_FALSE_RADAR_EXT)) { 686e60c4fc2SAdrian Chadd /* Now pass it to the radar processing code */ 687d77363adSAdrian Chadd ath_dfs_process_phy_err(sc, m, rstamp, rs); 688e60c4fc2SAdrian Chadd } 689e60c4fc2SAdrian Chadd 690e60c4fc2SAdrian Chadd /* Be suitably paranoid about receiving phy errors out of the stats array bounds */ 691e60c4fc2SAdrian Chadd if (rs->rs_phyerr < 64) 692e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_phy[rs->rs_phyerr]++; 693e60c4fc2SAdrian Chadd goto rx_error; /* NB: don't count in ierrors */ 694e60c4fc2SAdrian Chadd } 695e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_DECRYPT) { 696e60c4fc2SAdrian Chadd /* 697e60c4fc2SAdrian Chadd * Decrypt error. If the error occurred 698e60c4fc2SAdrian Chadd * because there was no hardware key, then 699e60c4fc2SAdrian Chadd * let the frame through so the upper layers 700e60c4fc2SAdrian Chadd * can process it. This is necessary for 5210 701e60c4fc2SAdrian Chadd * parts which have no way to setup a ``clear'' 702e60c4fc2SAdrian Chadd * key cache entry. 703e60c4fc2SAdrian Chadd * 704e60c4fc2SAdrian Chadd * XXX do key cache faulting 705e60c4fc2SAdrian Chadd */ 706e60c4fc2SAdrian Chadd if (rs->rs_keyix == HAL_RXKEYIX_INVALID) 707e60c4fc2SAdrian Chadd goto rx_accept; 708e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_badcrypt++; 709e60c4fc2SAdrian Chadd } 710c7f5bb7aSAdrian Chadd /* 711c7f5bb7aSAdrian Chadd * Similar as above - if the failure was a keymiss 712c7f5bb7aSAdrian Chadd * just punt it up to the upper layers for now. 713c7f5bb7aSAdrian Chadd */ 714c7f5bb7aSAdrian Chadd if (rs->rs_status & HAL_RXERR_KEYMISS) { 715c7f5bb7aSAdrian Chadd sc->sc_stats.ast_rx_keymiss++; 716c7f5bb7aSAdrian Chadd goto rx_accept; 717c7f5bb7aSAdrian Chadd } 718e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_MIC) { 719e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_badmic++; 720e60c4fc2SAdrian Chadd /* 721e60c4fc2SAdrian Chadd * Do minimal work required to hand off 722e60c4fc2SAdrian Chadd * the 802.11 header for notification. 723e60c4fc2SAdrian Chadd */ 724e60c4fc2SAdrian Chadd /* XXX frag's and qos frames */ 725e60c4fc2SAdrian Chadd len = rs->rs_datalen; 726e60c4fc2SAdrian Chadd if (len >= sizeof (struct ieee80211_frame)) { 727e60c4fc2SAdrian Chadd ath_handle_micerror(ic, 728e60c4fc2SAdrian Chadd mtod(m, struct ieee80211_frame *), 729e60c4fc2SAdrian Chadd sc->sc_splitmic ? 730e60c4fc2SAdrian Chadd rs->rs_keyix-32 : rs->rs_keyix); 731e60c4fc2SAdrian Chadd } 732e60c4fc2SAdrian Chadd } 7337a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1); 734e60c4fc2SAdrian Chadd rx_error: 735e60c4fc2SAdrian Chadd /* 736e60c4fc2SAdrian Chadd * Cleanup any pending partial frame. 737e60c4fc2SAdrian Chadd */ 738d434a377SAdrian Chadd if (re->m_rxpending != NULL) { 739d434a377SAdrian Chadd m_freem(re->m_rxpending); 740d434a377SAdrian Chadd re->m_rxpending = NULL; 741e60c4fc2SAdrian Chadd } 742e60c4fc2SAdrian Chadd /* 743e60c4fc2SAdrian Chadd * When a tap is present pass error frames 744e60c4fc2SAdrian Chadd * that have been requested. By default we 745e60c4fc2SAdrian Chadd * pass decrypt+mic errors but others may be 746e60c4fc2SAdrian Chadd * interesting (e.g. crc). 747e60c4fc2SAdrian Chadd */ 748e60c4fc2SAdrian Chadd if (ieee80211_radiotap_active(ic) && 749e60c4fc2SAdrian Chadd (rs->rs_status & sc->sc_monpass)) { 750e60c4fc2SAdrian Chadd /* NB: bpf needs the mbuf length setup */ 751e60c4fc2SAdrian Chadd len = rs->rs_datalen; 752e60c4fc2SAdrian Chadd m->m_pkthdr.len = m->m_len = len; 7537a79cebfSGleb Smirnoff ath_rx_tap(sc, m, rs, rstamp, nf); 754e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 7557a79cebfSGleb Smirnoff ath_rx_tap_vendor(sc, m, rs, rstamp, nf); 756e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 757e60c4fc2SAdrian Chadd ieee80211_radiotap_rx_all(ic, m); 758e60c4fc2SAdrian Chadd } 759e60c4fc2SAdrian Chadd /* XXX pass MIC errors up for s/w reclaculation */ 7608cc724d9SAdrian Chadd m_freem(m); m = NULL; 761e60c4fc2SAdrian Chadd goto rx_next; 762e60c4fc2SAdrian Chadd } 763e60c4fc2SAdrian Chadd rx_accept: 764e60c4fc2SAdrian Chadd len = rs->rs_datalen; 765e60c4fc2SAdrian Chadd m->m_len = len; 766e60c4fc2SAdrian Chadd 767e60c4fc2SAdrian Chadd if (rs->rs_more) { 768e60c4fc2SAdrian Chadd /* 769e60c4fc2SAdrian Chadd * Frame spans multiple descriptors; save 770e60c4fc2SAdrian Chadd * it for the next completed descriptor, it 771e60c4fc2SAdrian Chadd * will be used to construct a jumbogram. 772e60c4fc2SAdrian Chadd */ 773d434a377SAdrian Chadd if (re->m_rxpending != NULL) { 774e60c4fc2SAdrian Chadd /* NB: max frame size is currently 2 clusters */ 775e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_toobig++; 776d434a377SAdrian Chadd m_freem(re->m_rxpending); 777e60c4fc2SAdrian Chadd } 778e60c4fc2SAdrian Chadd m->m_pkthdr.len = len; 779d434a377SAdrian Chadd re->m_rxpending = m; 7808cc724d9SAdrian Chadd m = NULL; 781e60c4fc2SAdrian Chadd goto rx_next; 782d434a377SAdrian Chadd } else if (re->m_rxpending != NULL) { 783e60c4fc2SAdrian Chadd /* 784e60c4fc2SAdrian Chadd * This is the second part of a jumbogram, 785e60c4fc2SAdrian Chadd * chain it to the first mbuf, adjust the 786e60c4fc2SAdrian Chadd * frame length, and clear the rxpending state. 787e60c4fc2SAdrian Chadd */ 788d434a377SAdrian Chadd re->m_rxpending->m_next = m; 789d434a377SAdrian Chadd re->m_rxpending->m_pkthdr.len += len; 790d434a377SAdrian Chadd m = re->m_rxpending; 791d434a377SAdrian Chadd re->m_rxpending = NULL; 792e60c4fc2SAdrian Chadd } else { 793e60c4fc2SAdrian Chadd /* 7947a79cebfSGleb Smirnoff * Normal single-descriptor receive; setup packet length. 795e60c4fc2SAdrian Chadd */ 796e60c4fc2SAdrian Chadd m->m_pkthdr.len = len; 797e60c4fc2SAdrian Chadd } 798e60c4fc2SAdrian Chadd 799e60c4fc2SAdrian Chadd /* 800e60c4fc2SAdrian Chadd * Validate rs->rs_antenna. 801e60c4fc2SAdrian Chadd * 802e60c4fc2SAdrian Chadd * Some users w/ AR9285 NICs have reported crashes 803e60c4fc2SAdrian Chadd * here because rs_antenna field is bogusly large. 804e60c4fc2SAdrian Chadd * Let's enforce the maximum antenna limit of 8 805e60c4fc2SAdrian Chadd * (and it shouldn't be hard coded, but that's a 806e60c4fc2SAdrian Chadd * separate problem) and if there's an issue, print 807e60c4fc2SAdrian Chadd * out an error and adjust rs_antenna to something 808e60c4fc2SAdrian Chadd * sensible. 809e60c4fc2SAdrian Chadd * 810e60c4fc2SAdrian Chadd * This code should be removed once the actual 811e60c4fc2SAdrian Chadd * root cause of the issue has been identified. 812e60c4fc2SAdrian Chadd * For example, it may be that the rs_antenna 813f6b6084bSPedro F. Giffuni * field is only valid for the last frame of 814e60c4fc2SAdrian Chadd * an aggregate and it just happens that it is 815e60c4fc2SAdrian Chadd * "mostly" right. (This is a general statement - 816e60c4fc2SAdrian Chadd * the majority of the statistics are only valid 817e60c4fc2SAdrian Chadd * for the last frame in an aggregate. 818e60c4fc2SAdrian Chadd */ 819e60c4fc2SAdrian Chadd if (rs->rs_antenna > 7) { 820e60c4fc2SAdrian Chadd device_printf(sc->sc_dev, "%s: rs_antenna > 7 (%d)\n", 821e60c4fc2SAdrian Chadd __func__, rs->rs_antenna); 822e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG 823e60c4fc2SAdrian Chadd ath_printrxbuf(sc, bf, 0, status == HAL_OK); 824e60c4fc2SAdrian Chadd #endif /* ATH_DEBUG */ 825e60c4fc2SAdrian Chadd rs->rs_antenna = 0; /* XXX better than nothing */ 826e60c4fc2SAdrian Chadd } 827e60c4fc2SAdrian Chadd 8283df7a8abSAdrian Chadd /* 8293df7a8abSAdrian Chadd * If this is an AR9285/AR9485, then the receive and LNA 8303df7a8abSAdrian Chadd * configuration is stored in RSSI[2] / EXTRSSI[2]. 8313df7a8abSAdrian Chadd * We can extract this out to build a much better 8323df7a8abSAdrian Chadd * receive antenna profile. 8333df7a8abSAdrian Chadd * 8343df7a8abSAdrian Chadd * Yes, this just blurts over the above RX antenna field 8353df7a8abSAdrian Chadd * for now. It's fine, the AR9285 doesn't really use 8363df7a8abSAdrian Chadd * that. 8373df7a8abSAdrian Chadd * 8383df7a8abSAdrian Chadd * Later on we should store away the fine grained LNA 8393df7a8abSAdrian Chadd * information and keep separate counters just for 8403df7a8abSAdrian Chadd * that. It'll help when debugging the AR9285/AR9485 8413df7a8abSAdrian Chadd * combined diversity code. 8423df7a8abSAdrian Chadd */ 8433df7a8abSAdrian Chadd if (sc->sc_rx_lnamixer) { 8443df7a8abSAdrian Chadd rs->rs_antenna = 0; 8453df7a8abSAdrian Chadd 8463df7a8abSAdrian Chadd /* Bits 0:1 - the LNA configuration used */ 8473df7a8abSAdrian Chadd rs->rs_antenna |= 8483df7a8abSAdrian Chadd ((rs->rs_rssi_ctl[2] & HAL_RX_LNA_CFG_USED) 8493df7a8abSAdrian Chadd >> HAL_RX_LNA_CFG_USED_S); 8503df7a8abSAdrian Chadd 8513df7a8abSAdrian Chadd /* Bit 2 - the external RX antenna switch */ 8523df7a8abSAdrian Chadd if (rs->rs_rssi_ctl[2] & HAL_RX_LNA_EXTCFG) 8533df7a8abSAdrian Chadd rs->rs_antenna |= 0x4; 8543df7a8abSAdrian Chadd } 8553df7a8abSAdrian Chadd 856e60c4fc2SAdrian Chadd sc->sc_stats.ast_ant_rx[rs->rs_antenna]++; 857e60c4fc2SAdrian Chadd 858e60c4fc2SAdrian Chadd /* 859e60c4fc2SAdrian Chadd * Populate the rx status block. When there are bpf 860e60c4fc2SAdrian Chadd * listeners we do the additional work to provide 861e60c4fc2SAdrian Chadd * complete status. Otherwise we fill in only the 862e60c4fc2SAdrian Chadd * material required by ieee80211_input. Note that 863e60c4fc2SAdrian Chadd * noise setting is filled in above. 864e60c4fc2SAdrian Chadd */ 865e1b5ab97SAdrian Chadd if (ieee80211_radiotap_active(ic)) { 8667a79cebfSGleb Smirnoff ath_rx_tap(sc, m, rs, rstamp, nf); 867e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT 8687a79cebfSGleb Smirnoff ath_rx_tap_vendor(sc, m, rs, rstamp, nf); 869e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */ 870e1b5ab97SAdrian Chadd } 871e60c4fc2SAdrian Chadd 872e60c4fc2SAdrian Chadd /* 873e60c4fc2SAdrian Chadd * From this point on we assume the frame is at least 874e60c4fc2SAdrian Chadd * as large as ieee80211_frame_min; verify that. 875e60c4fc2SAdrian Chadd */ 876e60c4fc2SAdrian Chadd if (len < IEEE80211_MIN_LEN) { 877e60c4fc2SAdrian Chadd if (!ieee80211_radiotap_active(ic)) { 878e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RECV, 879e60c4fc2SAdrian Chadd "%s: short packet %d\n", __func__, len); 880e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_tooshort++; 881e60c4fc2SAdrian Chadd } else { 882e60c4fc2SAdrian Chadd /* NB: in particular this captures ack's */ 883e60c4fc2SAdrian Chadd ieee80211_radiotap_rx_all(ic, m); 884e60c4fc2SAdrian Chadd } 8858cc724d9SAdrian Chadd m_freem(m); m = NULL; 886e60c4fc2SAdrian Chadd goto rx_next; 887e60c4fc2SAdrian Chadd } 888e60c4fc2SAdrian Chadd 889e60c4fc2SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) { 890e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 891e60c4fc2SAdrian Chadd uint8_t rix = rt->rateCodeToIndex[rs->rs_rate]; 892e60c4fc2SAdrian Chadd 893e60c4fc2SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m, caddr_t), len, 894e60c4fc2SAdrian Chadd sc->sc_hwmap[rix].ieeerate, rs->rs_rssi); 895e60c4fc2SAdrian Chadd } 896e60c4fc2SAdrian Chadd 897e60c4fc2SAdrian Chadd m_adj(m, -IEEE80211_CRC_LEN); 898e60c4fc2SAdrian Chadd 899e60c4fc2SAdrian Chadd /* 900e60c4fc2SAdrian Chadd * Locate the node for sender, track state, and then 901e60c4fc2SAdrian Chadd * pass the (referenced) node up to the 802.11 layer 902e60c4fc2SAdrian Chadd * for its use. 903e60c4fc2SAdrian Chadd */ 904e60c4fc2SAdrian Chadd ni = ieee80211_find_rxnode_withkey(ic, 905e60c4fc2SAdrian Chadd mtod(m, const struct ieee80211_frame_min *), 906e60c4fc2SAdrian Chadd rs->rs_keyix == HAL_RXKEYIX_INVALID ? 907e60c4fc2SAdrian Chadd IEEE80211_KEYIX_NONE : rs->rs_keyix); 908e60c4fc2SAdrian Chadd sc->sc_lastrs = rs; 909e60c4fc2SAdrian Chadd 910e60c4fc2SAdrian Chadd if (rs->rs_isaggr) 911e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_agg++; 9120cbe6805SAdrian Chadd 9130cbe6805SAdrian Chadd /* 9140cbe6805SAdrian Chadd * Populate the per-chain RSSI values where appropriate. 9150cbe6805SAdrian Chadd */ 9160cbe6805SAdrian Chadd bzero(&rxs, sizeof(rxs)); 9170cbe6805SAdrian Chadd rxs.r_flags |= IEEE80211_R_NF | IEEE80211_R_RSSI | 9180cbe6805SAdrian Chadd IEEE80211_R_C_CHAIN | 9190cbe6805SAdrian Chadd IEEE80211_R_C_NF | 9200cbe6805SAdrian Chadd IEEE80211_R_C_RSSI | 9210cbe6805SAdrian Chadd IEEE80211_R_TSF64 | 9220cbe6805SAdrian Chadd IEEE80211_R_TSF_START; /* XXX TODO: validate */ 9230cbe6805SAdrian Chadd rxs.c_rssi = rs->rs_rssi; 9240cbe6805SAdrian Chadd rxs.c_nf = nf; 9250cbe6805SAdrian Chadd rxs.c_chain = 3; /* XXX TODO: check */ 9260cbe6805SAdrian Chadd rxs.c_rx_tsf = rstamp; 9270cbe6805SAdrian Chadd 9280cbe6805SAdrian Chadd for (i = 0; i < 3; i++) { 9290cbe6805SAdrian Chadd rxs.c_rssi_ctl[i] = rs->rs_rssi_ctl[i]; 9300cbe6805SAdrian Chadd rxs.c_rssi_ext[i] = rs->rs_rssi_ext[i]; 9310cbe6805SAdrian Chadd /* 9320cbe6805SAdrian Chadd * XXX note: we currently don't track 9330cbe6805SAdrian Chadd * per-chain noisefloor. 9340cbe6805SAdrian Chadd */ 9350cbe6805SAdrian Chadd rxs.c_nf_ctl[i] = nf; 9360cbe6805SAdrian Chadd rxs.c_nf_ext[i] = nf; 9370cbe6805SAdrian Chadd } 9380cbe6805SAdrian Chadd 939e60c4fc2SAdrian Chadd if (ni != NULL) { 940e60c4fc2SAdrian Chadd /* 941e60c4fc2SAdrian Chadd * Only punt packets for ampdu reorder processing for 942e60c4fc2SAdrian Chadd * 11n nodes; net80211 enforces that M_AMPDU is only 943e60c4fc2SAdrian Chadd * set for 11n nodes. 944e60c4fc2SAdrian Chadd */ 945e60c4fc2SAdrian Chadd if (ni->ni_flags & IEEE80211_NODE_HT) 946e60c4fc2SAdrian Chadd m->m_flags |= M_AMPDU; 947e60c4fc2SAdrian Chadd 948e60c4fc2SAdrian Chadd /* 949e60c4fc2SAdrian Chadd * Sending station is known, dispatch directly. 950e60c4fc2SAdrian Chadd */ 9510cbe6805SAdrian Chadd (void) ieee80211_add_rx_params(m, &rxs); 9520cbe6805SAdrian Chadd type = ieee80211_input_mimo(ni, m); 953e60c4fc2SAdrian Chadd ieee80211_free_node(ni); 9548cc724d9SAdrian Chadd m = NULL; 955e60c4fc2SAdrian Chadd /* 956e60c4fc2SAdrian Chadd * Arrange to update the last rx timestamp only for 957e60c4fc2SAdrian Chadd * frames from our ap when operating in station mode. 958e60c4fc2SAdrian Chadd * This assumes the rx key is always setup when 959e60c4fc2SAdrian Chadd * associated. 960e60c4fc2SAdrian Chadd */ 961e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_STA && 962e60c4fc2SAdrian Chadd rs->rs_keyix != HAL_RXKEYIX_INVALID) 963d542f7f6SAdrian Chadd is_good = 1; 964e60c4fc2SAdrian Chadd } else { 9650cbe6805SAdrian Chadd (void) ieee80211_add_rx_params(m, &rxs); 9660cbe6805SAdrian Chadd type = ieee80211_input_mimo_all(ic, m); 9678cc724d9SAdrian Chadd m = NULL; 968e60c4fc2SAdrian Chadd } 9698cc724d9SAdrian Chadd 9708cc724d9SAdrian Chadd /* 9718cc724d9SAdrian Chadd * At this point we have passed the frame up the stack; thus 9728cc724d9SAdrian Chadd * the mbuf is no longer ours. 9738cc724d9SAdrian Chadd */ 9748cc724d9SAdrian Chadd 975e60c4fc2SAdrian Chadd /* 976e60c4fc2SAdrian Chadd * Track rx rssi and do any rx antenna management. 977e60c4fc2SAdrian Chadd */ 978e60c4fc2SAdrian Chadd ATH_RSSI_LPF(sc->sc_halstats.ns_avgrssi, rs->rs_rssi); 979e60c4fc2SAdrian Chadd if (sc->sc_diversity) { 980e60c4fc2SAdrian Chadd /* 981e60c4fc2SAdrian Chadd * When using fast diversity, change the default rx 982e60c4fc2SAdrian Chadd * antenna if diversity chooses the other antenna 3 983e60c4fc2SAdrian Chadd * times in a row. 984e60c4fc2SAdrian Chadd */ 985e60c4fc2SAdrian Chadd if (sc->sc_defant != rs->rs_antenna) { 986e60c4fc2SAdrian Chadd if (++sc->sc_rxotherant >= 3) 987e60c4fc2SAdrian Chadd ath_setdefantenna(sc, rs->rs_antenna); 988e60c4fc2SAdrian Chadd } else 989e60c4fc2SAdrian Chadd sc->sc_rxotherant = 0; 990e60c4fc2SAdrian Chadd } 991e60c4fc2SAdrian Chadd 992216ca234SAdrian Chadd /* Handle slow diversity if enabled */ 993216ca234SAdrian Chadd if (sc->sc_dolnadiv) { 994216ca234SAdrian Chadd ath_lna_rx_comb_scan(sc, rs, ticks, hz); 995216ca234SAdrian Chadd } 996e60c4fc2SAdrian Chadd 997e60c4fc2SAdrian Chadd if (sc->sc_softled) { 998e60c4fc2SAdrian Chadd /* 999e60c4fc2SAdrian Chadd * Blink for any data frame. Otherwise do a 1000e60c4fc2SAdrian Chadd * heartbeat-style blink when idle. The latter 1001e60c4fc2SAdrian Chadd * is mainly for station mode where we depend on 1002e60c4fc2SAdrian Chadd * periodic beacon frames to trigger the poll event. 1003e60c4fc2SAdrian Chadd */ 1004e60c4fc2SAdrian Chadd if (type == IEEE80211_FC0_TYPE_DATA) { 1005e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 1006e60c4fc2SAdrian Chadd ath_led_event(sc, 1007e60c4fc2SAdrian Chadd rt->rateCodeToIndex[rs->rs_rate]); 1008e60c4fc2SAdrian Chadd } else if (ticks - sc->sc_ledevent >= sc->sc_ledidle) 1009e60c4fc2SAdrian Chadd ath_led_event(sc, 0); 1010e60c4fc2SAdrian Chadd } 1011e60c4fc2SAdrian Chadd rx_next: 10128cc724d9SAdrian Chadd /* 10138cc724d9SAdrian Chadd * Debugging - complain if we didn't NULL the mbuf pointer 10148cc724d9SAdrian Chadd * here. 10158cc724d9SAdrian Chadd */ 10168cc724d9SAdrian Chadd if (m != NULL) { 10178cc724d9SAdrian Chadd device_printf(sc->sc_dev, 10188cc724d9SAdrian Chadd "%s: mbuf %p should've been freed!\n", 10198cc724d9SAdrian Chadd __func__, 10208cc724d9SAdrian Chadd m); 10218cc724d9SAdrian Chadd } 1022d542f7f6SAdrian Chadd return (is_good); 1023d542f7f6SAdrian Chadd } 1024d542f7f6SAdrian Chadd 1025516f6796SAdrian Chadd #define ATH_RX_MAX 128 1026516f6796SAdrian Chadd 102767aaf739SAdrian Chadd /* 102867aaf739SAdrian Chadd * XXX TODO: break out the "get buffers" from "call ath_rx_pkt()" like 102967aaf739SAdrian Chadd * the EDMA code does. 103067aaf739SAdrian Chadd * 103167aaf739SAdrian Chadd * XXX TODO: then, do all of the RX list management stuff inside 103267aaf739SAdrian Chadd * ATH_RX_LOCK() so we don't end up potentially racing. The EDMA 103367aaf739SAdrian Chadd * code is doing it right. 103467aaf739SAdrian Chadd */ 1035f8cc9b09SAdrian Chadd static void 1036d542f7f6SAdrian Chadd ath_rx_proc(struct ath_softc *sc, int resched) 1037d542f7f6SAdrian Chadd { 1038d542f7f6SAdrian Chadd #define PA2DESC(_sc, _pa) \ 1039d542f7f6SAdrian Chadd ((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \ 1040d542f7f6SAdrian Chadd ((_pa) - (_sc)->sc_rxdma.dd_desc_paddr))) 1041d542f7f6SAdrian Chadd struct ath_buf *bf; 1042d542f7f6SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1043803f0c59SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 10447a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic; 1045803f0c59SAdrian Chadd #endif 1046d542f7f6SAdrian Chadd struct ath_desc *ds; 1047d542f7f6SAdrian Chadd struct ath_rx_status *rs; 1048d542f7f6SAdrian Chadd struct mbuf *m; 1049d542f7f6SAdrian Chadd int ngood; 1050d542f7f6SAdrian Chadd HAL_STATUS status; 1051d542f7f6SAdrian Chadd int16_t nf; 1052d542f7f6SAdrian Chadd u_int64_t tsf; 1053d542f7f6SAdrian Chadd int npkts = 0; 1054233af52dSAdrian Chadd int kickpcu = 0; 105567aaf739SAdrian Chadd int ret; 1056d542f7f6SAdrian Chadd 1057d542f7f6SAdrian Chadd /* XXX we must not hold the ATH_LOCK here */ 1058d542f7f6SAdrian Chadd ATH_UNLOCK_ASSERT(sc); 1059d542f7f6SAdrian Chadd ATH_PCU_UNLOCK_ASSERT(sc); 1060d542f7f6SAdrian Chadd 1061d542f7f6SAdrian Chadd ATH_PCU_LOCK(sc); 1062d542f7f6SAdrian Chadd sc->sc_rxproc_cnt++; 1063233af52dSAdrian Chadd kickpcu = sc->sc_kickpcu; 1064d542f7f6SAdrian Chadd ATH_PCU_UNLOCK(sc); 1065d542f7f6SAdrian Chadd 1066f5c30c4eSAdrian Chadd ATH_LOCK(sc); 1067f5c30c4eSAdrian Chadd ath_power_set_power_state(sc, HAL_PM_AWAKE); 1068f5c30c4eSAdrian Chadd ATH_UNLOCK(sc); 1069f5c30c4eSAdrian Chadd 1070d542f7f6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: called\n", __func__); 1071d542f7f6SAdrian Chadd ngood = 0; 1072d542f7f6SAdrian Chadd nf = ath_hal_getchannoise(ah, sc->sc_curchan); 1073d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_noise = nf; 1074d542f7f6SAdrian Chadd tsf = ath_hal_gettsf64(ah); 1075d542f7f6SAdrian Chadd do { 1076516f6796SAdrian Chadd /* 1077516f6796SAdrian Chadd * Don't process too many packets at a time; give the 1078516f6796SAdrian Chadd * TX thread time to also run - otherwise the TX 1079516f6796SAdrian Chadd * latency can jump by quite a bit, causing throughput 1080516f6796SAdrian Chadd * degredation. 1081516f6796SAdrian Chadd */ 1082233af52dSAdrian Chadd if (!kickpcu && npkts >= ATH_RX_MAX) 1083516f6796SAdrian Chadd break; 1084516f6796SAdrian Chadd 1085d542f7f6SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf); 1086d542f7f6SAdrian Chadd if (sc->sc_rxslink && bf == NULL) { /* NB: shouldn't happen */ 108776e6fd5dSGleb Smirnoff device_printf(sc->sc_dev, "%s: no buffer!\n", __func__); 1088d542f7f6SAdrian Chadd break; 1089d542f7f6SAdrian Chadd } else if (bf == NULL) { 1090d542f7f6SAdrian Chadd /* 1091d542f7f6SAdrian Chadd * End of List: 1092d542f7f6SAdrian Chadd * this can happen for non-self-linked RX chains 1093d542f7f6SAdrian Chadd */ 1094d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_hitqueueend++; 1095d542f7f6SAdrian Chadd break; 1096d542f7f6SAdrian Chadd } 1097d542f7f6SAdrian Chadd m = bf->bf_m; 1098d542f7f6SAdrian Chadd if (m == NULL) { /* NB: shouldn't happen */ 1099d542f7f6SAdrian Chadd /* 1100d542f7f6SAdrian Chadd * If mbuf allocation failed previously there 1101d542f7f6SAdrian Chadd * will be no mbuf; try again to re-populate it. 1102d542f7f6SAdrian Chadd */ 1103d542f7f6SAdrian Chadd /* XXX make debug msg */ 110476e6fd5dSGleb Smirnoff device_printf(sc->sc_dev, "%s: no mbuf!\n", __func__); 1105d542f7f6SAdrian Chadd TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list); 1106d542f7f6SAdrian Chadd goto rx_proc_next; 1107d542f7f6SAdrian Chadd } 1108d542f7f6SAdrian Chadd ds = bf->bf_desc; 1109d542f7f6SAdrian Chadd if (ds->ds_link == bf->bf_daddr) { 1110d542f7f6SAdrian Chadd /* NB: never process the self-linked entry at the end */ 1111d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_hitqueueend++; 1112d542f7f6SAdrian Chadd break; 1113d542f7f6SAdrian Chadd } 1114d542f7f6SAdrian Chadd /* XXX sync descriptor memory */ 1115d542f7f6SAdrian Chadd /* 1116d542f7f6SAdrian Chadd * Must provide the virtual address of the current 1117d542f7f6SAdrian Chadd * descriptor, the physical address, and the virtual 1118d542f7f6SAdrian Chadd * address of the next descriptor in the h/w chain. 1119d542f7f6SAdrian Chadd * This allows the HAL to look ahead to see if the 1120d542f7f6SAdrian Chadd * hardware is done with a descriptor by checking the 1121d542f7f6SAdrian Chadd * done bit in the following descriptor and the address 1122d542f7f6SAdrian Chadd * of the current descriptor the DMA engine is working 1123d542f7f6SAdrian Chadd * on. All this is necessary because of our use of 1124d542f7f6SAdrian Chadd * a self-linked list to avoid rx overruns. 1125d542f7f6SAdrian Chadd */ 1126d542f7f6SAdrian Chadd rs = &bf->bf_status.ds_rxstat; 1127d542f7f6SAdrian Chadd status = ath_hal_rxprocdesc(ah, ds, 1128d542f7f6SAdrian Chadd bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs); 1129d542f7f6SAdrian Chadd #ifdef ATH_DEBUG 1130d542f7f6SAdrian Chadd if (sc->sc_debug & ATH_DEBUG_RECV_DESC) 1131d542f7f6SAdrian Chadd ath_printrxbuf(sc, bf, 0, status == HAL_OK); 1132d542f7f6SAdrian Chadd #endif 1133bb327d28SAdrian Chadd 1134bb327d28SAdrian Chadd #ifdef ATH_DEBUG_ALQ 1135bb327d28SAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS)) 1136bb327d28SAdrian Chadd if_ath_alq_post(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS, 1137bb327d28SAdrian Chadd sc->sc_rx_statuslen, (char *) ds); 1138bb327d28SAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 1139bb327d28SAdrian Chadd 1140d542f7f6SAdrian Chadd if (status == HAL_EINPROGRESS) 1141d542f7f6SAdrian Chadd break; 1142d542f7f6SAdrian Chadd 1143d542f7f6SAdrian Chadd TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list); 1144d542f7f6SAdrian Chadd npkts++; 1145d542f7f6SAdrian Chadd 1146d542f7f6SAdrian Chadd /* 1147d542f7f6SAdrian Chadd * Process a single frame. 1148d542f7f6SAdrian Chadd */ 11498cc724d9SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_POSTREAD); 11508cc724d9SAdrian Chadd bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap); 11518cc724d9SAdrian Chadd bf->bf_m = NULL; 11528cc724d9SAdrian Chadd if (ath_rx_pkt(sc, rs, status, tsf, nf, HAL_RX_QUEUE_HP, bf, m)) 1153d542f7f6SAdrian Chadd ngood++; 1154d542f7f6SAdrian Chadd rx_proc_next: 115567aaf739SAdrian Chadd /* 115667aaf739SAdrian Chadd * If there's a holding buffer, insert that onto 115767aaf739SAdrian Chadd * the RX list; the hardware is now definitely not pointing 115867aaf739SAdrian Chadd * to it now. 115967aaf739SAdrian Chadd */ 116067aaf739SAdrian Chadd ret = 0; 116167aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf != NULL) { 116267aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf, 116367aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf, 116467aaf739SAdrian Chadd bf_list); 116567aaf739SAdrian Chadd ret = ath_rxbuf_init(sc, 116667aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf); 116767aaf739SAdrian Chadd } 116867aaf739SAdrian Chadd /* 116967aaf739SAdrian Chadd * Next, throw our buffer into the holding entry. The hardware 117067aaf739SAdrian Chadd * may use the descriptor to read the link pointer before 117167aaf739SAdrian Chadd * DMAing the next descriptor in to write out a packet. 117267aaf739SAdrian Chadd */ 117367aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = bf; 117467aaf739SAdrian Chadd } while (ret == 0); 1175e60c4fc2SAdrian Chadd 1176e60c4fc2SAdrian Chadd /* rx signal state monitoring */ 1177e60c4fc2SAdrian Chadd ath_hal_rxmonitor(ah, &sc->sc_halstats, sc->sc_curchan); 1178e60c4fc2SAdrian Chadd if (ngood) 1179e60c4fc2SAdrian Chadd sc->sc_lastrx = tsf; 1180e60c4fc2SAdrian Chadd 118103682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_RXPROC, 2, "ath_rx_proc: npkts=%d, ngood=%d", npkts, ngood); 1182e60c4fc2SAdrian Chadd /* Queue DFS tasklet if needed */ 1183e60c4fc2SAdrian Chadd if (resched && ath_dfs_tasklet_needed(sc, sc->sc_curchan)) 1184e60c4fc2SAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_dfstask); 1185e60c4fc2SAdrian Chadd 1186e60c4fc2SAdrian Chadd /* 1187e60c4fc2SAdrian Chadd * Now that all the RX frames were handled that 1188e60c4fc2SAdrian Chadd * need to be handled, kick the PCU if there's 1189e60c4fc2SAdrian Chadd * been an RXEOL condition. 1190e60c4fc2SAdrian Chadd */ 11911844ff16SAdrian Chadd if (resched && kickpcu) { 1192e60c4fc2SAdrian Chadd ATH_PCU_LOCK(sc); 119303682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_ERROR, 0, "ath_rx_proc: kickpcu"); 1194e60c4fc2SAdrian Chadd device_printf(sc->sc_dev, "%s: kickpcu; handled %d packets\n", 1195e60c4fc2SAdrian Chadd __func__, npkts); 1196e60c4fc2SAdrian Chadd 11971844ff16SAdrian Chadd /* 11981844ff16SAdrian Chadd * Go through the process of fully tearing down 11991844ff16SAdrian Chadd * the RX buffers and reinitialising them. 12001844ff16SAdrian Chadd * 12011844ff16SAdrian Chadd * There's a hardware bug that causes the RX FIFO 12021844ff16SAdrian Chadd * to get confused under certain conditions and 12031844ff16SAdrian Chadd * constantly write over the same frame, leading 12041844ff16SAdrian Chadd * the RX driver code here to get heavily confused. 12051844ff16SAdrian Chadd */ 120667aaf739SAdrian Chadd /* 120767aaf739SAdrian Chadd * XXX Has RX DMA stopped enough here to just call 120867aaf739SAdrian Chadd * ath_startrecv()? 120967aaf739SAdrian Chadd * XXX Do we need to use the holding buffer to restart 121067aaf739SAdrian Chadd * RX DMA by appending entries to the final 121167aaf739SAdrian Chadd * descriptor? Quite likely. 121267aaf739SAdrian Chadd */ 12131844ff16SAdrian Chadd #if 1 1214233af52dSAdrian Chadd ath_startrecv(sc); 1215233af52dSAdrian Chadd #else 1216e60c4fc2SAdrian Chadd /* 12171844ff16SAdrian Chadd * Disabled for now - it'd be nice to be able to do 12181844ff16SAdrian Chadd * this in order to limit the amount of CPU time spent 12191844ff16SAdrian Chadd * reinitialising the RX side (and thus minimise RX 12201844ff16SAdrian Chadd * drops) however there's a hardware issue that 12211844ff16SAdrian Chadd * causes things to get too far out of whack. 12221844ff16SAdrian Chadd */ 12231844ff16SAdrian Chadd /* 1224e60c4fc2SAdrian Chadd * XXX can we hold the PCU lock here? 1225e60c4fc2SAdrian Chadd * Are there any net80211 buffer calls involved? 1226e60c4fc2SAdrian Chadd */ 1227e60c4fc2SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf); 1228d60a0680SAdrian Chadd ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP); 1229e60c4fc2SAdrian Chadd ath_hal_rxena(ah); /* enable recv descriptors */ 1230e60c4fc2SAdrian Chadd ath_mode_init(sc); /* set filters, etc. */ 1231e60c4fc2SAdrian Chadd ath_hal_startpcurecv(ah); /* re-enable PCU/DMA engine */ 1232233af52dSAdrian Chadd #endif 1233e60c4fc2SAdrian Chadd 1234e60c4fc2SAdrian Chadd ath_hal_intrset(ah, sc->sc_imask); 1235e60c4fc2SAdrian Chadd sc->sc_kickpcu = 0; 1236e60c4fc2SAdrian Chadd ATH_PCU_UNLOCK(sc); 12371844ff16SAdrian Chadd } 1238e60c4fc2SAdrian Chadd 1239e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 12407a79cebfSGleb Smirnoff if (resched) 1241e60c4fc2SAdrian Chadd ieee80211_ff_age_all(ic, 100); 1242e60c4fc2SAdrian Chadd #endif 1243e60c4fc2SAdrian Chadd 1244516f6796SAdrian Chadd /* 1245f5c30c4eSAdrian Chadd * Put the hardware to sleep again if we're done with it. 1246f5c30c4eSAdrian Chadd */ 1247f5c30c4eSAdrian Chadd ATH_LOCK(sc); 1248f5c30c4eSAdrian Chadd ath_power_restore_power_state(sc); 1249f5c30c4eSAdrian Chadd ATH_UNLOCK(sc); 1250f5c30c4eSAdrian Chadd 1251f5c30c4eSAdrian Chadd /* 1252516f6796SAdrian Chadd * If we hit the maximum number of frames in this round, 1253516f6796SAdrian Chadd * reschedule for another immediate pass. This gives 1254516f6796SAdrian Chadd * the TX and TX completion routines time to run, which 1255516f6796SAdrian Chadd * will reduce latency. 1256516f6796SAdrian Chadd */ 1257516f6796SAdrian Chadd if (npkts >= ATH_RX_MAX) 1258f0db652cSAdrian Chadd sc->sc_rx.recv_sched(sc, resched); 1259516f6796SAdrian Chadd 1260e60c4fc2SAdrian Chadd ATH_PCU_LOCK(sc); 1261e60c4fc2SAdrian Chadd sc->sc_rxproc_cnt--; 1262e60c4fc2SAdrian Chadd ATH_PCU_UNLOCK(sc); 1263e60c4fc2SAdrian Chadd } 12647a79cebfSGleb Smirnoff #undef PA2DESC 1265516f6796SAdrian Chadd #undef ATH_RX_MAX 1266516f6796SAdrian Chadd 1267e60c4fc2SAdrian Chadd /* 1268f8cc9b09SAdrian Chadd * Only run the RX proc if it's not already running. 1269f8cc9b09SAdrian Chadd * Since this may get run as part of the reset/flush path, 1270f8cc9b09SAdrian Chadd * the task can't clash with an existing, running tasklet. 1271f8cc9b09SAdrian Chadd */ 1272f8cc9b09SAdrian Chadd static void 1273f8cc9b09SAdrian Chadd ath_legacy_rx_tasklet(void *arg, int npending) 1274f8cc9b09SAdrian Chadd { 1275f8cc9b09SAdrian Chadd struct ath_softc *sc = arg; 1276f8cc9b09SAdrian Chadd 127703682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_RXPROC, 1, "ath_rx_proc: pending=%d", npending); 1278f8cc9b09SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending); 1279f8cc9b09SAdrian Chadd ATH_PCU_LOCK(sc); 1280f8cc9b09SAdrian Chadd if (sc->sc_inreset_cnt > 0) { 1281f8cc9b09SAdrian Chadd device_printf(sc->sc_dev, 1282f8cc9b09SAdrian Chadd "%s: sc_inreset_cnt > 0; skipping\n", __func__); 1283f8cc9b09SAdrian Chadd ATH_PCU_UNLOCK(sc); 1284f8cc9b09SAdrian Chadd return; 1285f8cc9b09SAdrian Chadd } 1286f8cc9b09SAdrian Chadd ATH_PCU_UNLOCK(sc); 1287f8cc9b09SAdrian Chadd 1288f8cc9b09SAdrian Chadd ath_rx_proc(sc, 1); 1289f8cc9b09SAdrian Chadd } 1290f8cc9b09SAdrian Chadd 1291f8cc9b09SAdrian Chadd static void 1292f8cc9b09SAdrian Chadd ath_legacy_flushrecv(struct ath_softc *sc) 1293f8cc9b09SAdrian Chadd { 1294f8cc9b09SAdrian Chadd 1295f8cc9b09SAdrian Chadd ath_rx_proc(sc, 0); 1296f8cc9b09SAdrian Chadd } 1297f8cc9b09SAdrian Chadd 129867aaf739SAdrian Chadd static void 129967aaf739SAdrian Chadd ath_legacy_flush_rxpending(struct ath_softc *sc) 130067aaf739SAdrian Chadd { 130167aaf739SAdrian Chadd 130267aaf739SAdrian Chadd /* XXX ATH_RX_LOCK_ASSERT(sc); */ 130367aaf739SAdrian Chadd 130467aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending != NULL) { 130567aaf739SAdrian Chadd m_freem(sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending); 130667aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending = NULL; 130767aaf739SAdrian Chadd } 130867aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending != NULL) { 130967aaf739SAdrian Chadd m_freem(sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending); 131067aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending = NULL; 131167aaf739SAdrian Chadd } 131267aaf739SAdrian Chadd } 131367aaf739SAdrian Chadd 131467aaf739SAdrian Chadd static int 131567aaf739SAdrian Chadd ath_legacy_flush_rxholdbf(struct ath_softc *sc) 131667aaf739SAdrian Chadd { 131767aaf739SAdrian Chadd struct ath_buf *bf; 131867aaf739SAdrian Chadd 131967aaf739SAdrian Chadd /* XXX ATH_RX_LOCK_ASSERT(sc); */ 132067aaf739SAdrian Chadd /* 132167aaf739SAdrian Chadd * If there are RX holding buffers, free them here and return 132267aaf739SAdrian Chadd * them to the list. 132367aaf739SAdrian Chadd * 132467aaf739SAdrian Chadd * XXX should just verify that bf->bf_m is NULL, as it must 132567aaf739SAdrian Chadd * be at this point! 132667aaf739SAdrian Chadd */ 132767aaf739SAdrian Chadd bf = sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf; 132867aaf739SAdrian Chadd if (bf != NULL) { 132967aaf739SAdrian Chadd if (bf->bf_m != NULL) 133067aaf739SAdrian Chadd m_freem(bf->bf_m); 133167aaf739SAdrian Chadd bf->bf_m = NULL; 133267aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list); 133367aaf739SAdrian Chadd (void) ath_rxbuf_init(sc, bf); 133467aaf739SAdrian Chadd } 133567aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = NULL; 133667aaf739SAdrian Chadd 133767aaf739SAdrian Chadd bf = sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf; 133867aaf739SAdrian Chadd if (bf != NULL) { 133967aaf739SAdrian Chadd if (bf->bf_m != NULL) 134067aaf739SAdrian Chadd m_freem(bf->bf_m); 134167aaf739SAdrian Chadd bf->bf_m = NULL; 134267aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list); 134367aaf739SAdrian Chadd (void) ath_rxbuf_init(sc, bf); 134467aaf739SAdrian Chadd } 134567aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf = NULL; 134667aaf739SAdrian Chadd 134767aaf739SAdrian Chadd return (0); 134867aaf739SAdrian Chadd } 134967aaf739SAdrian Chadd 1350f8cc9b09SAdrian Chadd /* 1351e60c4fc2SAdrian Chadd * Disable the receive h/w in preparation for a reset. 1352e60c4fc2SAdrian Chadd */ 1353f8cc9b09SAdrian Chadd static void 1354f8cc9b09SAdrian Chadd ath_legacy_stoprecv(struct ath_softc *sc, int dodelay) 1355e60c4fc2SAdrian Chadd { 1356e60c4fc2SAdrian Chadd #define PA2DESC(_sc, _pa) \ 1357e60c4fc2SAdrian Chadd ((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \ 1358e60c4fc2SAdrian Chadd ((_pa) - (_sc)->sc_rxdma.dd_desc_paddr))) 1359e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1360e60c4fc2SAdrian Chadd 136167aaf739SAdrian Chadd ATH_RX_LOCK(sc); 136267aaf739SAdrian Chadd 1363e60c4fc2SAdrian Chadd ath_hal_stoppcurecv(ah); /* disable PCU */ 1364e60c4fc2SAdrian Chadd ath_hal_setrxfilter(ah, 0); /* clear recv filter */ 1365e60c4fc2SAdrian Chadd ath_hal_stopdmarecv(ah); /* disable DMA engine */ 1366e60c4fc2SAdrian Chadd /* 1367e60c4fc2SAdrian Chadd * TODO: see if this particular DELAY() is required; it may be 1368e60c4fc2SAdrian Chadd * masking some missing FIFO flush or DMA sync. 1369e60c4fc2SAdrian Chadd */ 1370e60c4fc2SAdrian Chadd #if 0 1371e60c4fc2SAdrian Chadd if (dodelay) 1372e60c4fc2SAdrian Chadd #endif 1373e60c4fc2SAdrian Chadd DELAY(3000); /* 3ms is long enough for 1 frame */ 1374e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG 1375e60c4fc2SAdrian Chadd if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) { 1376e60c4fc2SAdrian Chadd struct ath_buf *bf; 1377e60c4fc2SAdrian Chadd u_int ix; 1378e60c4fc2SAdrian Chadd 1379e60c4fc2SAdrian Chadd device_printf(sc->sc_dev, 1380e60c4fc2SAdrian Chadd "%s: rx queue %p, link %p\n", 1381e60c4fc2SAdrian Chadd __func__, 1382d60a0680SAdrian Chadd (caddr_t)(uintptr_t) ath_hal_getrxbuf(ah, HAL_RX_QUEUE_HP), 1383e60c4fc2SAdrian Chadd sc->sc_rxlink); 1384e60c4fc2SAdrian Chadd ix = 0; 1385e60c4fc2SAdrian Chadd TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) { 1386e60c4fc2SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1387e60c4fc2SAdrian Chadd struct ath_rx_status *rs = &bf->bf_status.ds_rxstat; 1388e60c4fc2SAdrian Chadd HAL_STATUS status = ath_hal_rxprocdesc(ah, ds, 1389e60c4fc2SAdrian Chadd bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs); 1390e60c4fc2SAdrian Chadd if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL)) 1391e60c4fc2SAdrian Chadd ath_printrxbuf(sc, bf, ix, status == HAL_OK); 1392e60c4fc2SAdrian Chadd ix++; 1393e60c4fc2SAdrian Chadd } 1394e60c4fc2SAdrian Chadd } 1395e60c4fc2SAdrian Chadd #endif 139667aaf739SAdrian Chadd 139767aaf739SAdrian Chadd (void) ath_legacy_flush_rxpending(sc); 139867aaf739SAdrian Chadd (void) ath_legacy_flush_rxholdbf(sc); 139967aaf739SAdrian Chadd 1400e60c4fc2SAdrian Chadd sc->sc_rxlink = NULL; /* just in case */ 140167aaf739SAdrian Chadd 140267aaf739SAdrian Chadd ATH_RX_UNLOCK(sc); 1403e60c4fc2SAdrian Chadd #undef PA2DESC 1404e60c4fc2SAdrian Chadd } 1405e60c4fc2SAdrian Chadd 1406e60c4fc2SAdrian Chadd /* 140767aaf739SAdrian Chadd * XXX TODO: something was calling startrecv without calling 140867aaf739SAdrian Chadd * stoprecv. Let's figure out what/why. It was showing up 140967aaf739SAdrian Chadd * as a mbuf leak (rxpending) and ath_buf leak (holdbf.) 141067aaf739SAdrian Chadd */ 141167aaf739SAdrian Chadd 141267aaf739SAdrian Chadd /* 1413e60c4fc2SAdrian Chadd * Enable the receive h/w following a reset. 1414e60c4fc2SAdrian Chadd */ 1415f8cc9b09SAdrian Chadd static int 1416f8cc9b09SAdrian Chadd ath_legacy_startrecv(struct ath_softc *sc) 1417e60c4fc2SAdrian Chadd { 1418e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1419e60c4fc2SAdrian Chadd struct ath_buf *bf; 1420e60c4fc2SAdrian Chadd 142167aaf739SAdrian Chadd ATH_RX_LOCK(sc); 142267aaf739SAdrian Chadd 142367aaf739SAdrian Chadd /* 142467aaf739SAdrian Chadd * XXX should verify these are already all NULL! 142567aaf739SAdrian Chadd */ 1426e60c4fc2SAdrian Chadd sc->sc_rxlink = NULL; 142767aaf739SAdrian Chadd (void) ath_legacy_flush_rxpending(sc); 142867aaf739SAdrian Chadd (void) ath_legacy_flush_rxholdbf(sc); 142967aaf739SAdrian Chadd 143067aaf739SAdrian Chadd /* 143167aaf739SAdrian Chadd * Re-chain all of the buffers in the RX buffer list. 143267aaf739SAdrian Chadd */ 1433e60c4fc2SAdrian Chadd TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) { 1434e60c4fc2SAdrian Chadd int error = ath_rxbuf_init(sc, bf); 1435e60c4fc2SAdrian Chadd if (error != 0) { 1436e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RECV, 1437e60c4fc2SAdrian Chadd "%s: ath_rxbuf_init failed %d\n", 1438e60c4fc2SAdrian Chadd __func__, error); 1439e60c4fc2SAdrian Chadd return error; 1440e60c4fc2SAdrian Chadd } 1441e60c4fc2SAdrian Chadd } 1442e60c4fc2SAdrian Chadd 1443e60c4fc2SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf); 1444d60a0680SAdrian Chadd ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP); 1445e60c4fc2SAdrian Chadd ath_hal_rxena(ah); /* enable recv descriptors */ 1446e60c4fc2SAdrian Chadd ath_mode_init(sc); /* set filters, etc. */ 1447e60c4fc2SAdrian Chadd ath_hal_startpcurecv(ah); /* re-enable PCU/DMA engine */ 144867aaf739SAdrian Chadd 144967aaf739SAdrian Chadd ATH_RX_UNLOCK(sc); 1450e60c4fc2SAdrian Chadd return 0; 1451e60c4fc2SAdrian Chadd } 1452f8cc9b09SAdrian Chadd 14533d184db2SAdrian Chadd static int 14543d184db2SAdrian Chadd ath_legacy_dma_rxsetup(struct ath_softc *sc) 14553d184db2SAdrian Chadd { 14563d184db2SAdrian Chadd int error; 14573d184db2SAdrian Chadd 14583d184db2SAdrian Chadd error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf, 14591006fc0cSAdrian Chadd "rx", sizeof(struct ath_desc), ath_rxbuf, 1); 14603d184db2SAdrian Chadd if (error != 0) 14613d184db2SAdrian Chadd return (error); 14623d184db2SAdrian Chadd 14633d184db2SAdrian Chadd return (0); 14643d184db2SAdrian Chadd } 14653d184db2SAdrian Chadd 14663d184db2SAdrian Chadd static int 14673d184db2SAdrian Chadd ath_legacy_dma_rxteardown(struct ath_softc *sc) 14683d184db2SAdrian Chadd { 14693d184db2SAdrian Chadd 14703d184db2SAdrian Chadd if (sc->sc_rxdma.dd_desc_len != 0) 14713d184db2SAdrian Chadd ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf); 14723d184db2SAdrian Chadd return (0); 14733d184db2SAdrian Chadd } 1474f8cc9b09SAdrian Chadd 1475f0db652cSAdrian Chadd static void 1476f0db652cSAdrian Chadd ath_legacy_recv_sched(struct ath_softc *sc, int dosched) 1477f0db652cSAdrian Chadd { 1478f0db652cSAdrian Chadd 1479f0db652cSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask); 1480f0db652cSAdrian Chadd } 1481f0db652cSAdrian Chadd 1482f0db652cSAdrian Chadd static void 1483f0db652cSAdrian Chadd ath_legacy_recv_sched_queue(struct ath_softc *sc, HAL_RX_QUEUE q, 1484f0db652cSAdrian Chadd int dosched) 1485f0db652cSAdrian Chadd { 1486f0db652cSAdrian Chadd 1487f0db652cSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask); 1488f0db652cSAdrian Chadd } 1489f0db652cSAdrian Chadd 1490f8cc9b09SAdrian Chadd void 1491f8cc9b09SAdrian Chadd ath_recv_setup_legacy(struct ath_softc *sc) 1492f8cc9b09SAdrian Chadd { 1493f8cc9b09SAdrian Chadd 14941006fc0cSAdrian Chadd /* Sensible legacy defaults */ 1495bb327d28SAdrian Chadd /* 1496bb327d28SAdrian Chadd * XXX this should be changed to properly support the 1497bb327d28SAdrian Chadd * exact RX descriptor size for each HAL. 1498bb327d28SAdrian Chadd */ 1499bb327d28SAdrian Chadd sc->sc_rx_statuslen = sizeof(struct ath_desc); 15001006fc0cSAdrian Chadd 1501f8cc9b09SAdrian Chadd sc->sc_rx.recv_start = ath_legacy_startrecv; 1502f8cc9b09SAdrian Chadd sc->sc_rx.recv_stop = ath_legacy_stoprecv; 1503f8cc9b09SAdrian Chadd sc->sc_rx.recv_flush = ath_legacy_flushrecv; 1504f8cc9b09SAdrian Chadd sc->sc_rx.recv_tasklet = ath_legacy_rx_tasklet; 1505f8cc9b09SAdrian Chadd sc->sc_rx.recv_rxbuf_init = ath_legacy_rxbuf_init; 15063d184db2SAdrian Chadd 15073d184db2SAdrian Chadd sc->sc_rx.recv_setup = ath_legacy_dma_rxsetup; 15083d184db2SAdrian Chadd sc->sc_rx.recv_teardown = ath_legacy_dma_rxteardown; 1509f0db652cSAdrian Chadd sc->sc_rx.recv_sched = ath_legacy_recv_sched; 1510f0db652cSAdrian Chadd sc->sc_rx.recv_sched_queue = ath_legacy_recv_sched_queue; 1511f8cc9b09SAdrian Chadd } 1512