1e60c4fc2SAdrian Chadd /*-
24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni *
4e60c4fc2SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
5e60c4fc2SAdrian Chadd * All rights reserved.
6e60c4fc2SAdrian Chadd *
7e60c4fc2SAdrian Chadd * Redistribution and use in source and binary forms, with or without
8e60c4fc2SAdrian Chadd * modification, are permitted provided that the following conditions
9e60c4fc2SAdrian Chadd * are met:
10e60c4fc2SAdrian Chadd * 1. Redistributions of source code must retain the above copyright
11e60c4fc2SAdrian Chadd * notice, this list of conditions and the following disclaimer,
12e60c4fc2SAdrian Chadd * without modification.
13e60c4fc2SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14e60c4fc2SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
15e60c4fc2SAdrian Chadd * redistribution must be conditioned upon including a substantially
16e60c4fc2SAdrian Chadd * similar Disclaimer requirement for further binary redistribution.
17e60c4fc2SAdrian Chadd *
18e60c4fc2SAdrian Chadd * NO WARRANTY
19e60c4fc2SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
20e60c4fc2SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
21e60c4fc2SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
22e60c4fc2SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
23e60c4fc2SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
24e60c4fc2SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25e60c4fc2SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26e60c4fc2SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
27e60c4fc2SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28e60c4fc2SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
29e60c4fc2SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES.
30e60c4fc2SAdrian Chadd */
31e60c4fc2SAdrian Chadd
32e60c4fc2SAdrian Chadd #include <sys/cdefs.h>
33e60c4fc2SAdrian Chadd /*
34e60c4fc2SAdrian Chadd * Driver for the Atheros Wireless LAN controller.
35e60c4fc2SAdrian Chadd *
36e60c4fc2SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution
37e60c4fc2SAdrian Chadd * is greatly appreciated.
38e60c4fc2SAdrian Chadd */
39e60c4fc2SAdrian Chadd
40e60c4fc2SAdrian Chadd #include "opt_inet.h"
41e60c4fc2SAdrian Chadd #include "opt_ath.h"
42e60c4fc2SAdrian Chadd /*
43e60c4fc2SAdrian Chadd * This is needed for register operations which are performed
44e60c4fc2SAdrian Chadd * by the driver - eg, calls to ath_hal_gettsf32().
45e60c4fc2SAdrian Chadd *
46e60c4fc2SAdrian Chadd * It's also required for any AH_DEBUG checks in here, eg the
47e60c4fc2SAdrian Chadd * module dependencies.
48e60c4fc2SAdrian Chadd */
49e60c4fc2SAdrian Chadd #include "opt_ah.h"
50e60c4fc2SAdrian Chadd #include "opt_wlan.h"
51e60c4fc2SAdrian Chadd
52e60c4fc2SAdrian Chadd #include <sys/param.h>
53e60c4fc2SAdrian Chadd #include <sys/systm.h>
54e60c4fc2SAdrian Chadd #include <sys/sysctl.h>
55e60c4fc2SAdrian Chadd #include <sys/mbuf.h>
56e60c4fc2SAdrian Chadd #include <sys/malloc.h>
57e60c4fc2SAdrian Chadd #include <sys/lock.h>
58e60c4fc2SAdrian Chadd #include <sys/mutex.h>
59e60c4fc2SAdrian Chadd #include <sys/kernel.h>
60e60c4fc2SAdrian Chadd #include <sys/socket.h>
61e60c4fc2SAdrian Chadd #include <sys/sockio.h>
62e60c4fc2SAdrian Chadd #include <sys/errno.h>
63e60c4fc2SAdrian Chadd #include <sys/callout.h>
64e60c4fc2SAdrian Chadd #include <sys/bus.h>
65e60c4fc2SAdrian Chadd #include <sys/endian.h>
66e60c4fc2SAdrian Chadd #include <sys/kthread.h>
67e60c4fc2SAdrian Chadd #include <sys/taskqueue.h>
68e60c4fc2SAdrian Chadd #include <sys/priv.h>
69e60c4fc2SAdrian Chadd #include <sys/module.h>
70e60c4fc2SAdrian Chadd #include <sys/ktr.h>
71e60c4fc2SAdrian Chadd #include <sys/smp.h> /* for mp_ncpus */
72e60c4fc2SAdrian Chadd
73e60c4fc2SAdrian Chadd #include <machine/bus.h>
74e60c4fc2SAdrian Chadd
75e60c4fc2SAdrian Chadd #include <net/if.h>
7676039bc8SGleb Smirnoff #include <net/if_var.h>
77e60c4fc2SAdrian Chadd #include <net/if_dl.h>
78e60c4fc2SAdrian Chadd #include <net/if_media.h>
79e60c4fc2SAdrian Chadd #include <net/if_types.h>
80e60c4fc2SAdrian Chadd #include <net/if_arp.h>
81e60c4fc2SAdrian Chadd #include <net/ethernet.h>
82e60c4fc2SAdrian Chadd #include <net/if_llc.h>
83e60c4fc2SAdrian Chadd
84e60c4fc2SAdrian Chadd #include <net80211/ieee80211_var.h>
85e60c4fc2SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
86e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
87e60c4fc2SAdrian Chadd #include <net80211/ieee80211_superg.h>
88e60c4fc2SAdrian Chadd #endif
89e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
90e60c4fc2SAdrian Chadd #include <net80211/ieee80211_tdma.h>
91e60c4fc2SAdrian Chadd #endif
92e60c4fc2SAdrian Chadd
93e60c4fc2SAdrian Chadd #include <net/bpf.h>
94e60c4fc2SAdrian Chadd
95e60c4fc2SAdrian Chadd #ifdef INET
96e60c4fc2SAdrian Chadd #include <netinet/in.h>
97e60c4fc2SAdrian Chadd #include <netinet/if_ether.h>
98e60c4fc2SAdrian Chadd #endif
99e60c4fc2SAdrian Chadd
100e60c4fc2SAdrian Chadd #include <dev/ath/if_athvar.h>
101e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */
102e60c4fc2SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
103e60c4fc2SAdrian Chadd
104e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_debug.h>
105e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_misc.h>
106e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tsf.h>
107e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_tx.h>
108e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_sysctl.h>
109e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_led.h>
110e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_keycache.h>
111e60c4fc2SAdrian Chadd #include <dev/ath/if_ath_rx.h>
112a35dae8dSAdrian Chadd #include <dev/ath/if_ath_beacon.h>
113e60c4fc2SAdrian Chadd #include <dev/ath/if_athdfs.h>
114b45de1ebSAdrian Chadd #include <dev/ath/if_ath_descdma.h>
115e60c4fc2SAdrian Chadd
116e60c4fc2SAdrian Chadd #ifdef ATH_TX99_DIAG
117e60c4fc2SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
118e60c4fc2SAdrian Chadd #endif
119e60c4fc2SAdrian Chadd
120b69b0dccSAdrian Chadd #ifdef ATH_DEBUG_ALQ
121b69b0dccSAdrian Chadd #include <dev/ath/if_ath_alq.h>
122b69b0dccSAdrian Chadd #endif
123b69b0dccSAdrian Chadd
124216ca234SAdrian Chadd #include <dev/ath/if_ath_lna_div.h>
125216ca234SAdrian Chadd
126e60c4fc2SAdrian Chadd /*
127e60c4fc2SAdrian Chadd * Calculate the receive filter according to the
128e60c4fc2SAdrian Chadd * operating mode and state:
129e60c4fc2SAdrian Chadd *
130e60c4fc2SAdrian Chadd * o always accept unicast, broadcast, and multicast traffic
131e60c4fc2SAdrian Chadd * o accept PHY error frames when hardware doesn't have MIB support
132e60c4fc2SAdrian Chadd * to count and we need them for ANI (sta mode only until recently)
133e60c4fc2SAdrian Chadd * and we are not scanning (ANI is disabled)
134e60c4fc2SAdrian Chadd * NB: older hal's add rx filter bits out of sight and we need to
135e60c4fc2SAdrian Chadd * blindly preserve them
136e60c4fc2SAdrian Chadd * o probe request frames are accepted only when operating in
137e60c4fc2SAdrian Chadd * hostap, adhoc, mesh, or monitor modes
138e60c4fc2SAdrian Chadd * o enable promiscuous mode
139e60c4fc2SAdrian Chadd * - when in monitor mode
140e60c4fc2SAdrian Chadd * - if interface marked PROMISC (assumes bridge setting is filtered)
141e60c4fc2SAdrian Chadd * o accept beacons:
142e60c4fc2SAdrian Chadd * - when operating in station mode for collecting rssi data when
143e60c4fc2SAdrian Chadd * the station is otherwise quiet, or
144e60c4fc2SAdrian Chadd * - when operating in adhoc mode so the 802.11 layer creates
145e60c4fc2SAdrian Chadd * node table entries for peers,
146e60c4fc2SAdrian Chadd * - when scanning
147e60c4fc2SAdrian Chadd * - when doing s/w beacon miss (e.g. for ap+sta)
148e60c4fc2SAdrian Chadd * - when operating in ap mode in 11g to detect overlapping bss that
149e60c4fc2SAdrian Chadd * require protection
150e60c4fc2SAdrian Chadd * - when operating in mesh mode to detect neighbors
151e60c4fc2SAdrian Chadd * o accept control frames:
152e60c4fc2SAdrian Chadd * - when in monitor mode
153e60c4fc2SAdrian Chadd * XXX HT protection for 11n
154e60c4fc2SAdrian Chadd */
155e60c4fc2SAdrian Chadd u_int32_t
ath_calcrxfilter(struct ath_softc * sc)156e60c4fc2SAdrian Chadd ath_calcrxfilter(struct ath_softc *sc)
157e60c4fc2SAdrian Chadd {
1587a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
159e60c4fc2SAdrian Chadd u_int32_t rfilt;
160e60c4fc2SAdrian Chadd
161e60c4fc2SAdrian Chadd rfilt = HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST;
162e60c4fc2SAdrian Chadd if (!sc->sc_needmib && !sc->sc_scanning)
163e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PHYERR;
164e60c4fc2SAdrian Chadd if (ic->ic_opmode != IEEE80211_M_STA)
165e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROBEREQ;
166e60c4fc2SAdrian Chadd /* XXX ic->ic_monvaps != 0? */
1677a79cebfSGleb Smirnoff if (ic->ic_opmode == IEEE80211_M_MONITOR || ic->ic_promisc > 0)
168e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROM;
169f5c30c4eSAdrian Chadd
170f5c30c4eSAdrian Chadd /*
171f5c30c4eSAdrian Chadd * Only listen to all beacons if we're scanning.
172f5c30c4eSAdrian Chadd *
173f5c30c4eSAdrian Chadd * Otherwise we only really need to hear beacons from
174f5c30c4eSAdrian Chadd * our own BSSID.
17594a88508SAdrian Chadd *
17694a88508SAdrian Chadd * IBSS? software beacon miss? Just receive all beacons.
17794a88508SAdrian Chadd * We need to hear beacons/probe requests from everyone so
17894a88508SAdrian Chadd * we can merge ibss.
179f5c30c4eSAdrian Chadd */
18094a88508SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_IBSS || sc->sc_swbmiss) {
18194a88508SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON;
18294a88508SAdrian Chadd } else if (ic->ic_opmode == IEEE80211_M_STA) {
183f5c30c4eSAdrian Chadd if (sc->sc_do_mybeacon && ! sc->sc_scanning) {
184f5c30c4eSAdrian Chadd rfilt |= HAL_RX_FILTER_MYBEACON;
185f5c30c4eSAdrian Chadd } else { /* scanning, non-mybeacon chips */
186e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON;
187f5c30c4eSAdrian Chadd }
188f5c30c4eSAdrian Chadd }
189f5c30c4eSAdrian Chadd
190e60c4fc2SAdrian Chadd /*
191e60c4fc2SAdrian Chadd * NB: We don't recalculate the rx filter when
192e60c4fc2SAdrian Chadd * ic_protmode changes; otherwise we could do
193e60c4fc2SAdrian Chadd * this only when ic_protmode != NONE.
194e60c4fc2SAdrian Chadd */
195e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_HOSTAP &&
196e60c4fc2SAdrian Chadd IEEE80211_IS_CHAN_ANYG(ic->ic_curchan))
197e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON;
198e60c4fc2SAdrian Chadd
199e60c4fc2SAdrian Chadd /*
200e60c4fc2SAdrian Chadd * Enable hardware PS-POLL RX only for hostap mode;
201e60c4fc2SAdrian Chadd * STA mode sends PS-POLL frames but never
202e60c4fc2SAdrian Chadd * receives them.
203e60c4fc2SAdrian Chadd */
204e60c4fc2SAdrian Chadd if (ath_hal_getcapability(sc->sc_ah, HAL_CAP_PSPOLL,
205e60c4fc2SAdrian Chadd 0, NULL) == HAL_OK &&
206e60c4fc2SAdrian Chadd ic->ic_opmode == IEEE80211_M_HOSTAP)
207e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PSPOLL;
208e60c4fc2SAdrian Chadd
209e60c4fc2SAdrian Chadd if (sc->sc_nmeshvaps) {
210e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BEACON;
211e60c4fc2SAdrian Chadd if (sc->sc_hasbmatch)
212e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_BSSID;
213e60c4fc2SAdrian Chadd else
214e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PROM;
215e60c4fc2SAdrian Chadd }
216e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_MONITOR)
217e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_CONTROL;
218e60c4fc2SAdrian Chadd
219e60c4fc2SAdrian Chadd /*
220e60c4fc2SAdrian Chadd * Enable RX of compressed BAR frames only when doing
221e60c4fc2SAdrian Chadd * 802.11n. Required for A-MPDU.
222e60c4fc2SAdrian Chadd */
223e60c4fc2SAdrian Chadd if (IEEE80211_IS_CHAN_HT(ic->ic_curchan))
224e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_COMPBAR;
225e60c4fc2SAdrian Chadd
226e60c4fc2SAdrian Chadd /*
227e60c4fc2SAdrian Chadd * Enable radar PHY errors if requested by the
228e60c4fc2SAdrian Chadd * DFS module.
229e60c4fc2SAdrian Chadd */
230e60c4fc2SAdrian Chadd if (sc->sc_dodfs)
231e60c4fc2SAdrian Chadd rfilt |= HAL_RX_FILTER_PHYRADAR;
232e60c4fc2SAdrian Chadd
233f29c6bdeSAdrian Chadd /*
234f29c6bdeSAdrian Chadd * Enable spectral PHY errors if requested by the
235f29c6bdeSAdrian Chadd * spectral module.
236f29c6bdeSAdrian Chadd */
237f29c6bdeSAdrian Chadd if (sc->sc_dospectral)
238f29c6bdeSAdrian Chadd rfilt |= HAL_RX_FILTER_PHYRADAR;
239f29c6bdeSAdrian Chadd
2407a79cebfSGleb Smirnoff DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, %s\n",
2417a79cebfSGleb Smirnoff __func__, rfilt, ieee80211_opmode_name[ic->ic_opmode]);
242e60c4fc2SAdrian Chadd return rfilt;
243e60c4fc2SAdrian Chadd }
244e60c4fc2SAdrian Chadd
245f8cc9b09SAdrian Chadd static int
ath_legacy_rxbuf_init(struct ath_softc * sc,struct ath_buf * bf)246f8cc9b09SAdrian Chadd ath_legacy_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf)
247e60c4fc2SAdrian Chadd {
248e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah;
249e60c4fc2SAdrian Chadd int error;
250e60c4fc2SAdrian Chadd struct mbuf *m;
251e60c4fc2SAdrian Chadd struct ath_desc *ds;
252e60c4fc2SAdrian Chadd
25367aaf739SAdrian Chadd /* XXX TODO: ATH_RX_LOCK_ASSERT(sc); */
25467aaf739SAdrian Chadd
255e60c4fc2SAdrian Chadd m = bf->bf_m;
256e60c4fc2SAdrian Chadd if (m == NULL) {
257e60c4fc2SAdrian Chadd /*
258e60c4fc2SAdrian Chadd * NB: by assigning a page to the rx dma buffer we
259e60c4fc2SAdrian Chadd * implicitly satisfy the Atheros requirement that
260e60c4fc2SAdrian Chadd * this buffer be cache-line-aligned and sized to be
261e60c4fc2SAdrian Chadd * multiple of the cache line size. Not doing this
262e60c4fc2SAdrian Chadd * causes weird stuff to happen (for the 5210 at least).
263e60c4fc2SAdrian Chadd */
264c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
265e60c4fc2SAdrian Chadd if (m == NULL) {
266e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_ANY,
267e60c4fc2SAdrian Chadd "%s: no mbuf/cluster\n", __func__);
268e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_nombuf++;
269e60c4fc2SAdrian Chadd return ENOMEM;
270e60c4fc2SAdrian Chadd }
271e60c4fc2SAdrian Chadd m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
272e60c4fc2SAdrian Chadd
273e60c4fc2SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat,
274e60c4fc2SAdrian Chadd bf->bf_dmamap, m,
275e60c4fc2SAdrian Chadd bf->bf_segs, &bf->bf_nseg,
276e60c4fc2SAdrian Chadd BUS_DMA_NOWAIT);
277e60c4fc2SAdrian Chadd if (error != 0) {
278e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_ANY,
279e60c4fc2SAdrian Chadd "%s: bus_dmamap_load_mbuf_sg failed; error %d\n",
280e60c4fc2SAdrian Chadd __func__, error);
281e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_busdma++;
282e60c4fc2SAdrian Chadd m_freem(m);
283e60c4fc2SAdrian Chadd return error;
284e60c4fc2SAdrian Chadd }
285e60c4fc2SAdrian Chadd KASSERT(bf->bf_nseg == 1,
286e60c4fc2SAdrian Chadd ("multi-segment packet; nseg %u", bf->bf_nseg));
287e60c4fc2SAdrian Chadd bf->bf_m = m;
288e60c4fc2SAdrian Chadd }
289e60c4fc2SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD);
290e60c4fc2SAdrian Chadd
291e60c4fc2SAdrian Chadd /*
292e60c4fc2SAdrian Chadd * Setup descriptors. For receive we always terminate
293e60c4fc2SAdrian Chadd * the descriptor list with a self-linked entry so we'll
294e60c4fc2SAdrian Chadd * not get overrun under high load (as can happen with a
295e60c4fc2SAdrian Chadd * 5212 when ANI processing enables PHY error frames).
296e60c4fc2SAdrian Chadd *
297e60c4fc2SAdrian Chadd * To insure the last descriptor is self-linked we create
298e60c4fc2SAdrian Chadd * each descriptor as self-linked and add it to the end. As
299e60c4fc2SAdrian Chadd * each additional descriptor is added the previous self-linked
300e60c4fc2SAdrian Chadd * entry is ``fixed'' naturally. This should be safe even
301e60c4fc2SAdrian Chadd * if DMA is happening. When processing RX interrupts we
302e60c4fc2SAdrian Chadd * never remove/process the last, self-linked, entry on the
303e60c4fc2SAdrian Chadd * descriptor list. This insures the hardware always has
304e60c4fc2SAdrian Chadd * someplace to write a new frame.
305e60c4fc2SAdrian Chadd */
306e60c4fc2SAdrian Chadd /*
307e60c4fc2SAdrian Chadd * 11N: we can no longer afford to self link the last descriptor.
308e60c4fc2SAdrian Chadd * MAC acknowledges BA status as long as it copies frames to host
309e60c4fc2SAdrian Chadd * buffer (or rx fifo). This can incorrectly acknowledge packets
310e60c4fc2SAdrian Chadd * to a sender if last desc is self-linked.
311e60c4fc2SAdrian Chadd */
312e60c4fc2SAdrian Chadd ds = bf->bf_desc;
313e60c4fc2SAdrian Chadd if (sc->sc_rxslink)
314e60c4fc2SAdrian Chadd ds->ds_link = bf->bf_daddr; /* link to self */
315e60c4fc2SAdrian Chadd else
316e60c4fc2SAdrian Chadd ds->ds_link = 0; /* terminate the list */
317e60c4fc2SAdrian Chadd ds->ds_data = bf->bf_segs[0].ds_addr;
318e60c4fc2SAdrian Chadd ath_hal_setuprxdesc(ah, ds
319e60c4fc2SAdrian Chadd , m->m_len /* buffer size */
320e60c4fc2SAdrian Chadd , 0
321e60c4fc2SAdrian Chadd );
322e60c4fc2SAdrian Chadd
323e60c4fc2SAdrian Chadd if (sc->sc_rxlink != NULL)
324e60c4fc2SAdrian Chadd *sc->sc_rxlink = bf->bf_daddr;
325e60c4fc2SAdrian Chadd sc->sc_rxlink = &ds->ds_link;
326e60c4fc2SAdrian Chadd return 0;
327e60c4fc2SAdrian Chadd }
328e60c4fc2SAdrian Chadd
329e60c4fc2SAdrian Chadd /*
330e60c4fc2SAdrian Chadd * Intercept management frames to collect beacon rssi data
331e60c4fc2SAdrian Chadd * and to do ibss merges.
332e60c4fc2SAdrian Chadd */
333e60c4fc2SAdrian Chadd void
ath_recv_mgmt(struct ieee80211_node * ni,struct mbuf * m,int subtype,const struct ieee80211_rx_stats * rxs,int rssi,int nf)334e60c4fc2SAdrian Chadd ath_recv_mgmt(struct ieee80211_node *ni, struct mbuf *m,
335c79f192cSAdrian Chadd int subtype, const struct ieee80211_rx_stats *rxs, int rssi, int nf)
336e60c4fc2SAdrian Chadd {
337e60c4fc2SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap;
3383797bf08SAdrian Chadd struct ath_softc *sc = vap->iv_ic->ic_softc;
339f5c30c4eSAdrian Chadd uint64_t tsf_beacon_old, tsf_beacon;
340f5c30c4eSAdrian Chadd uint64_t nexttbtt;
341f5c30c4eSAdrian Chadd int64_t tsf_delta;
342f5c30c4eSAdrian Chadd int32_t tsf_delta_bmiss;
343f5c30c4eSAdrian Chadd int32_t tsf_remainder;
344f5c30c4eSAdrian Chadd uint64_t tsf_beacon_target;
3458cc3f9c9SAdrian Chadd int tsf_intval;
346f5c30c4eSAdrian Chadd
34731021a2bSAndriy Voskoboinyk tsf_beacon_old = ((uint64_t) le32dec(ni->ni_tstamp.data + 4)) << 32;
34831021a2bSAndriy Voskoboinyk tsf_beacon_old |= le32dec(ni->ni_tstamp.data);
349e60c4fc2SAdrian Chadd
3508cc3f9c9SAdrian Chadd #define TU_TO_TSF(_tu) (((u_int64_t)(_tu)) << 10)
3518cc3f9c9SAdrian Chadd tsf_intval = 1;
352add58488SAdrian Chadd if (ni->ni_intval > 0) {
3538cc3f9c9SAdrian Chadd tsf_intval = TU_TO_TSF(ni->ni_intval);
3548cc3f9c9SAdrian Chadd }
3558cc3f9c9SAdrian Chadd #undef TU_TO_TSF
3568cc3f9c9SAdrian Chadd
357e60c4fc2SAdrian Chadd /*
358e60c4fc2SAdrian Chadd * Call up first so subsequent work can use information
359e60c4fc2SAdrian Chadd * potentially stored in the node (e.g. for ibss merge).
360e60c4fc2SAdrian Chadd */
361c79f192cSAdrian Chadd ATH_VAP(vap)->av_recv_mgmt(ni, m, subtype, rxs, rssi, nf);
362e60c4fc2SAdrian Chadd switch (subtype) {
363e60c4fc2SAdrian Chadd case IEEE80211_FC0_SUBTYPE_BEACON:
3647d450faaSAdrian Chadd /*
3657d450faaSAdrian Chadd * Always update the per-node beacon RSSI if we're hearing
3667d450faaSAdrian Chadd * beacons from that node.
3677d450faaSAdrian Chadd */
3687d450faaSAdrian Chadd ATH_RSSI_LPF(ATH_NODE(ni)->an_node_stats.ns_avgbrssi, rssi);
369afa44333SAdrian Chadd
370afa44333SAdrian Chadd /*
371afa44333SAdrian Chadd * Only do the following processing if it's for
372afa44333SAdrian Chadd * the current BSS.
373afa44333SAdrian Chadd *
374afa44333SAdrian Chadd * In scan and IBSS mode we receive all beacons,
375afa44333SAdrian Chadd * which means we need to filter out stuff
376afa44333SAdrian Chadd * that isn't for us or we'll end up constantly
377afa44333SAdrian Chadd * trying to sync / merge to BSSes that aren't
378afa44333SAdrian Chadd * actually us.
379afa44333SAdrian Chadd */
380857e0646SAdrian Chadd if ((vap->iv_opmode != IEEE80211_M_HOSTAP) &&
381857e0646SAdrian Chadd IEEE80211_ADDR_EQ(ni->ni_bssid, vap->iv_bss->ni_bssid)) {
382e60c4fc2SAdrian Chadd /* update rssi statistics for use by the hal */
383e60c4fc2SAdrian Chadd /* XXX unlocked check against vap->iv_bss? */
384e60c4fc2SAdrian Chadd ATH_RSSI_LPF(sc->sc_halstats.ns_avgbrssi, rssi);
385f5c30c4eSAdrian Chadd
38631021a2bSAndriy Voskoboinyk tsf_beacon = ((uint64_t) le32dec(ni->ni_tstamp.data + 4)) << 32;
38731021a2bSAndriy Voskoboinyk tsf_beacon |= le32dec(ni->ni_tstamp.data);
388f5c30c4eSAdrian Chadd
389f5c30c4eSAdrian Chadd nexttbtt = ath_hal_getnexttbtt(sc->sc_ah);
390f5c30c4eSAdrian Chadd
391f5c30c4eSAdrian Chadd /*
392f5c30c4eSAdrian Chadd * Let's calculate the delta and remainder, so we can see
393f5c30c4eSAdrian Chadd * if the beacon timer from the AP is varying by more than
394f5c30c4eSAdrian Chadd * a few TU. (Which would be a huge, huge problem.)
395f5c30c4eSAdrian Chadd */
396f5c30c4eSAdrian Chadd tsf_delta = (long long) tsf_beacon - (long long) tsf_beacon_old;
397f5c30c4eSAdrian Chadd
3988cc3f9c9SAdrian Chadd tsf_delta_bmiss = tsf_delta / tsf_intval;
399f5c30c4eSAdrian Chadd
400f5c30c4eSAdrian Chadd /*
401f5c30c4eSAdrian Chadd * If our delta is greater than half the beacon interval,
402f5c30c4eSAdrian Chadd * let's round the bmiss value up to the next beacon
403f5c30c4eSAdrian Chadd * interval. Ie, we're running really, really early
404f5c30c4eSAdrian Chadd * on the next beacon.
405f5c30c4eSAdrian Chadd */
4068cc3f9c9SAdrian Chadd if (tsf_delta % tsf_intval > (tsf_intval / 2))
407f5c30c4eSAdrian Chadd tsf_delta_bmiss ++;
408f5c30c4eSAdrian Chadd
409f5c30c4eSAdrian Chadd tsf_beacon_target = tsf_beacon_old +
4108cc3f9c9SAdrian Chadd (((unsigned long long) tsf_delta_bmiss) * (long long) tsf_intval);
411f5c30c4eSAdrian Chadd
412f5c30c4eSAdrian Chadd /*
4138cc3f9c9SAdrian Chadd * The remainder using '%' is between 0 .. intval-1.
414f5c30c4eSAdrian Chadd * If we're actually running too fast, then the remainder
4158cc3f9c9SAdrian Chadd * will be some large number just under intval-1.
416f5c30c4eSAdrian Chadd * So we need to look at whether we're running
417f5c30c4eSAdrian Chadd * before or after the target beacon interval
418f5c30c4eSAdrian Chadd * and if we are, modify how we do the remainder
419f5c30c4eSAdrian Chadd * calculation.
420f5c30c4eSAdrian Chadd */
421f5c30c4eSAdrian Chadd if (tsf_beacon < tsf_beacon_target) {
4228cc3f9c9SAdrian Chadd tsf_remainder =
4238cc3f9c9SAdrian Chadd -(tsf_intval - ((tsf_beacon - tsf_beacon_old) % tsf_intval));
424f5c30c4eSAdrian Chadd } else {
4258cc3f9c9SAdrian Chadd tsf_remainder = (tsf_beacon - tsf_beacon_old) % tsf_intval;
426f5c30c4eSAdrian Chadd }
427f5c30c4eSAdrian Chadd
428857e0646SAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON, "%s: %s: old_tsf=%llu (%u), new_tsf=%llu (%u), target_tsf=%llu (%u), delta=%lld, bmiss=%d, remainder=%d\n",
429f5c30c4eSAdrian Chadd __func__,
430857e0646SAdrian Chadd ieee80211_get_vap_ifname(vap),
431f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon_old,
432dc87d071SAdrian Chadd (unsigned int) (tsf_beacon_old >> 10),
433f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon,
434dc87d071SAdrian Chadd (unsigned int ) (tsf_beacon >> 10),
435f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon_target,
436dc87d071SAdrian Chadd (unsigned int) (tsf_beacon_target >> 10),
437f5c30c4eSAdrian Chadd (long long) tsf_delta,
438f5c30c4eSAdrian Chadd tsf_delta_bmiss,
439f5c30c4eSAdrian Chadd tsf_remainder);
440f5c30c4eSAdrian Chadd
441857e0646SAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON, "%s: %s: ni=%6D bssid=%6D tsf=%llu (%u), nexttbtt=%llu (%u), delta=%d\n",
442f5c30c4eSAdrian Chadd __func__,
443857e0646SAdrian Chadd ieee80211_get_vap_ifname(vap),
444857e0646SAdrian Chadd ni->ni_bssid, ":",
445857e0646SAdrian Chadd vap->iv_bss->ni_bssid, ":",
446f5c30c4eSAdrian Chadd (unsigned long long) tsf_beacon,
447dc87d071SAdrian Chadd (unsigned int) (tsf_beacon >> 10),
448f5c30c4eSAdrian Chadd (unsigned long long) nexttbtt,
449dc87d071SAdrian Chadd (unsigned int) (nexttbtt >> 10),
4508cc3f9c9SAdrian Chadd (int32_t) tsf_beacon - (int32_t) nexttbtt + tsf_intval);
451f5c30c4eSAdrian Chadd
452f6287cc6SAdrian Chadd /*
453f6287cc6SAdrian Chadd * We only do syncbeacon on STA VAPs; not on IBSS;
454f6287cc6SAdrian Chadd * but don't do it with swbmiss enabled or we
455f6287cc6SAdrian Chadd * may end up overwriting AP mode beacon config.
456f6287cc6SAdrian Chadd *
457f6287cc6SAdrian Chadd * The driver (and net80211) should be smarter about
458f6287cc6SAdrian Chadd * this..
459f6287cc6SAdrian Chadd */
460afa44333SAdrian Chadd if (vap->iv_opmode == IEEE80211_M_STA &&
461afa44333SAdrian Chadd sc->sc_syncbeacon &&
462f6287cc6SAdrian Chadd (!sc->sc_swbmiss) &&
463f5c30c4eSAdrian Chadd ni == vap->iv_bss &&
464f858e928SAdrian Chadd ((vap->iv_flags_ext & IEEE80211_FEXT_SWBMISS) == 0) &&
465f5c30c4eSAdrian Chadd (vap->iv_state == IEEE80211_S_RUN || vap->iv_state == IEEE80211_S_SLEEP)) {
466f5c30c4eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_BEACON,
467f5c30c4eSAdrian Chadd "%s: syncbeacon=1; syncing\n",
468f5c30c4eSAdrian Chadd __func__);
469e60c4fc2SAdrian Chadd /*
470e60c4fc2SAdrian Chadd * Resync beacon timers using the tsf of the beacon
471e60c4fc2SAdrian Chadd * frame we just received.
472e60c4fc2SAdrian Chadd */
473e60c4fc2SAdrian Chadd ath_beacon_config(sc, vap);
474f5c30c4eSAdrian Chadd sc->sc_syncbeacon = 0;
475e60c4fc2SAdrian Chadd }
476afa44333SAdrian Chadd }
477f5c30c4eSAdrian Chadd
478e60c4fc2SAdrian Chadd /* fall thru... */
479e60c4fc2SAdrian Chadd case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
480e60c4fc2SAdrian Chadd if (vap->iv_opmode == IEEE80211_M_IBSS &&
481afa44333SAdrian Chadd vap->iv_state == IEEE80211_S_RUN &&
482afa44333SAdrian Chadd ieee80211_ibss_merge_check(ni)) {
483e60c4fc2SAdrian Chadd uint32_t rstamp = sc->sc_lastrs->rs_tstamp;
484e60c4fc2SAdrian Chadd uint64_t tsf = ath_extend_tsf(sc, rstamp,
485e60c4fc2SAdrian Chadd ath_hal_gettsf64(sc->sc_ah));
486e60c4fc2SAdrian Chadd /*
487e60c4fc2SAdrian Chadd * Handle ibss merge as needed; check the tsf on the
488e60c4fc2SAdrian Chadd * frame before attempting the merge. The 802.11 spec
489e60c4fc2SAdrian Chadd * says the station should change it's bssid to match
490e60c4fc2SAdrian Chadd * the oldest station with the same ssid, where oldest
491e60c4fc2SAdrian Chadd * is determined by the tsf. Note that hardware
492e60c4fc2SAdrian Chadd * reconfiguration happens through callback to
493e60c4fc2SAdrian Chadd * ath_newstate as the state machine will go from
494e60c4fc2SAdrian Chadd * RUN -> RUN when this happens.
495e60c4fc2SAdrian Chadd */
496e60c4fc2SAdrian Chadd if (le64toh(ni->ni_tstamp.tsf) >= tsf) {
497e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_STATE,
498e60c4fc2SAdrian Chadd "ibss merge, rstamp %u tsf %ju "
499e60c4fc2SAdrian Chadd "tstamp %ju\n", rstamp, (uintmax_t)tsf,
500e60c4fc2SAdrian Chadd (uintmax_t)ni->ni_tstamp.tsf);
501e60c4fc2SAdrian Chadd (void) ieee80211_ibss_merge(ni);
502e60c4fc2SAdrian Chadd }
503e60c4fc2SAdrian Chadd }
504e60c4fc2SAdrian Chadd break;
505e60c4fc2SAdrian Chadd }
506e60c4fc2SAdrian Chadd }
507e60c4fc2SAdrian Chadd
508e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT
509e1b5ab97SAdrian Chadd static void
ath_rx_tap_vendor(struct ath_softc * sc,struct mbuf * m,const struct ath_rx_status * rs,u_int64_t tsf,int16_t nf)5107a79cebfSGleb Smirnoff ath_rx_tap_vendor(struct ath_softc *sc, struct mbuf *m,
511e1b5ab97SAdrian Chadd const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
512e1b5ab97SAdrian Chadd {
513e1b5ab97SAdrian Chadd
514e1b5ab97SAdrian Chadd /* Fill in the extension bitmap */
515e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_ext_bitmap = htole32(1 << ATH_RADIOTAP_VENDOR_HEADER);
516e1b5ab97SAdrian Chadd
517e1b5ab97SAdrian Chadd /* Fill in the vendor header */
518e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[0] = 0x7f;
519e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[1] = 0x03;
520e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_oui[2] = 0x00;
521e1b5ab97SAdrian Chadd
522e1b5ab97SAdrian Chadd /* XXX what should this be? */
523e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_sub_ns = 0;
524e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_vh.vh_skip_len =
525e1b5ab97SAdrian Chadd htole16(sizeof(struct ath_radiotap_vendor_hdr));
526e1b5ab97SAdrian Chadd
527e1b5ab97SAdrian Chadd /* General version info */
528e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_version = 1;
529e1b5ab97SAdrian Chadd
530e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rx_chainmask = sc->sc_rxchainmask;
531e1b5ab97SAdrian Chadd
532e1b5ab97SAdrian Chadd /* rssi */
533e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[0] = rs->rs_rssi_ctl[0];
534e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[1] = rs->rs_rssi_ctl[1];
535e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ctl[2] = rs->rs_rssi_ctl[2];
536e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[0] = rs->rs_rssi_ext[0];
537e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[1] = rs->rs_rssi_ext[1];
538e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.rssi_ext[2] = rs->rs_rssi_ext[2];
539e1b5ab97SAdrian Chadd
540e1b5ab97SAdrian Chadd /* evm */
541e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[0] = rs->rs_evm0;
542e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[1] = rs->rs_evm1;
543e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.evm[2] = rs->rs_evm2;
5441896b088SAdrian Chadd /* These are only populated from the AR9300 or later */
5451896b088SAdrian Chadd sc->sc_rx_th.wr_v.evm[3] = rs->rs_evm3;
5461896b088SAdrian Chadd sc->sc_rx_th.wr_v.evm[4] = rs->rs_evm4;
547e1b5ab97SAdrian Chadd
5480e168bb8SAdrian Chadd /* direction */
5490e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags = ATH_VENDOR_PKT_RX;
5500e168bb8SAdrian Chadd
5510e168bb8SAdrian Chadd /* RX rate */
5520e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_rx_hwrate = rs->rs_rate;
5530e168bb8SAdrian Chadd
5540e168bb8SAdrian Chadd /* RX flags */
5550e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_rs_flags = rs->rs_flags;
5560e168bb8SAdrian Chadd
5570e168bb8SAdrian Chadd if (rs->rs_isaggr)
5580e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_ISAGGR;
5590e168bb8SAdrian Chadd if (rs->rs_moreaggr)
5600e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_MOREAGGR;
5610e168bb8SAdrian Chadd
562e1b5ab97SAdrian Chadd /* phyerr info */
5630e168bb8SAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) {
564e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_phyerr_code = rs->rs_phyerr;
5650e168bb8SAdrian Chadd sc->sc_rx_th.wr_v.vh_flags |= ATH_VENDOR_PKT_RXPHYERR;
5660e168bb8SAdrian Chadd } else {
567e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_phyerr_code = 0xff;
5680e168bb8SAdrian Chadd }
569e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rs_status = rs->rs_status;
570e1b5ab97SAdrian Chadd sc->sc_rx_th.wr_v.vh_rssi = rs->rs_rssi;
571e1b5ab97SAdrian Chadd }
572e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
573e1b5ab97SAdrian Chadd
574e60c4fc2SAdrian Chadd static void
ath_rx_tap(struct ath_softc * sc,struct mbuf * m,const struct ath_rx_status * rs,u_int64_t tsf,int16_t nf)5757a79cebfSGleb Smirnoff ath_rx_tap(struct ath_softc *sc, struct mbuf *m,
576e60c4fc2SAdrian Chadd const struct ath_rx_status *rs, u_int64_t tsf, int16_t nf)
577e60c4fc2SAdrian Chadd {
578e60c4fc2SAdrian Chadd #define CHAN_HT20 htole32(IEEE80211_CHAN_HT20)
579e60c4fc2SAdrian Chadd #define CHAN_HT40U htole32(IEEE80211_CHAN_HT40U)
580e60c4fc2SAdrian Chadd #define CHAN_HT40D htole32(IEEE80211_CHAN_HT40D)
581e60c4fc2SAdrian Chadd #define CHAN_HT (CHAN_HT20|CHAN_HT40U|CHAN_HT40D)
582e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt;
583e60c4fc2SAdrian Chadd uint8_t rix;
584e60c4fc2SAdrian Chadd
585e60c4fc2SAdrian Chadd rt = sc->sc_currates;
586e60c4fc2SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
587e60c4fc2SAdrian Chadd rix = rt->rateCodeToIndex[rs->rs_rate];
588e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate;
589e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].rxflags;
590f46839b9SAdrian Chadd
591f46839b9SAdrian Chadd /* 802.11 specific flags */
592e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags &= ~CHAN_HT;
59355caa1dfSAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) {
59455caa1dfSAdrian Chadd /*
59555caa1dfSAdrian Chadd * PHY error - make sure the channel flags
59655caa1dfSAdrian Chadd * reflect the actual channel configuration,
59755caa1dfSAdrian Chadd * not the received frame.
59855caa1dfSAdrian Chadd */
599b8f355bfSAdrian Chadd if (IEEE80211_IS_CHAN_HT40U(sc->sc_curchan))
60055caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
601b8f355bfSAdrian Chadd else if (IEEE80211_IS_CHAN_HT40D(sc->sc_curchan))
60255caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
603b8f355bfSAdrian Chadd else if (IEEE80211_IS_CHAN_HT20(sc->sc_curchan))
60455caa1dfSAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
60555caa1dfSAdrian Chadd } else if (sc->sc_rx_th.wr_rate & IEEE80211_RATE_MCS) { /* HT rate */
6067a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
607e60c4fc2SAdrian Chadd
608e60c4fc2SAdrian Chadd if ((rs->rs_flags & HAL_RX_2040) == 0)
609e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT20;
610e60c4fc2SAdrian Chadd else if (IEEE80211_IS_CHAN_HT40U(ic->ic_curchan))
611e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40U;
612e60c4fc2SAdrian Chadd else
613e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_chan_flags |= CHAN_HT40D;
6147b6899bfSAdrian Chadd
6157b6899bfSAdrian Chadd if (rs->rs_flags & HAL_RX_GI)
616e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_SHORTGI;
617e60c4fc2SAdrian Chadd }
61855caa1dfSAdrian Chadd
619e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_tsf = htole64(ath_extend_tsf(sc, rs->rs_tstamp, tsf));
620e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_CRC)
621e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_BADFCS;
622e60c4fc2SAdrian Chadd /* XXX propagate other error flags from descriptor */
623e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antnoise = nf;
624e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antsignal = nf + rs->rs_rssi;
625e60c4fc2SAdrian Chadd sc->sc_rx_th.wr_antenna = rs->rs_antenna;
626e60c4fc2SAdrian Chadd #undef CHAN_HT
627e60c4fc2SAdrian Chadd #undef CHAN_HT20
628e60c4fc2SAdrian Chadd #undef CHAN_HT40U
629e60c4fc2SAdrian Chadd #undef CHAN_HT40D
630e60c4fc2SAdrian Chadd }
631e60c4fc2SAdrian Chadd
632e60c4fc2SAdrian Chadd static void
ath_handle_micerror(struct ieee80211com * ic,struct ieee80211_frame * wh,int keyix)633e60c4fc2SAdrian Chadd ath_handle_micerror(struct ieee80211com *ic,
634e60c4fc2SAdrian Chadd struct ieee80211_frame *wh, int keyix)
635e60c4fc2SAdrian Chadd {
636e60c4fc2SAdrian Chadd struct ieee80211_node *ni;
637e60c4fc2SAdrian Chadd
638e60c4fc2SAdrian Chadd /* XXX recheck MIC to deal w/ chips that lie */
639e60c4fc2SAdrian Chadd /* XXX discard MIC errors on !data frames */
640e60c4fc2SAdrian Chadd ni = ieee80211_find_rxnode(ic, (const struct ieee80211_frame_min *) wh);
641e60c4fc2SAdrian Chadd if (ni != NULL) {
642e60c4fc2SAdrian Chadd ieee80211_notify_michael_failure(ni->ni_vap, wh, keyix);
643e60c4fc2SAdrian Chadd ieee80211_free_node(ni);
644e60c4fc2SAdrian Chadd }
645e60c4fc2SAdrian Chadd }
646e60c4fc2SAdrian Chadd
6478cc724d9SAdrian Chadd /*
6488cc724d9SAdrian Chadd * Process a single packet.
6498cc724d9SAdrian Chadd *
6508cc724d9SAdrian Chadd * The mbuf must already be synced, unmapped and removed from bf->bf_m
6518cc724d9SAdrian Chadd * by this stage.
6528cc724d9SAdrian Chadd *
6538cc724d9SAdrian Chadd * The mbuf must be consumed by this routine - either passed up the
6548cc724d9SAdrian Chadd * net80211 stack, put on the holding queue, or freed.
6558cc724d9SAdrian Chadd */
656d434a377SAdrian Chadd int
ath_rx_pkt(struct ath_softc * sc,struct ath_rx_status * rs,HAL_STATUS status,uint64_t tsf,int nf,HAL_RX_QUEUE qtype,struct ath_buf * bf,struct mbuf * m)657d542f7f6SAdrian Chadd ath_rx_pkt(struct ath_softc *sc, struct ath_rx_status *rs, HAL_STATUS status,
6588cc724d9SAdrian Chadd uint64_t tsf, int nf, HAL_RX_QUEUE qtype, struct ath_buf *bf,
6598cc724d9SAdrian Chadd struct mbuf *m)
660e60c4fc2SAdrian Chadd {
661d542f7f6SAdrian Chadd uint64_t rstamp;
6620cbe6805SAdrian Chadd /* XXX TODO: make this an mbuf tag? */
6630cbe6805SAdrian Chadd struct ieee80211_rx_stats rxs;
6640cbe6805SAdrian Chadd int len, type, i;
6657a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
666e60c4fc2SAdrian Chadd struct ieee80211_node *ni;
667d542f7f6SAdrian Chadd int is_good = 0;
668d434a377SAdrian Chadd struct ath_rx_edma *re = &sc->sc_rxedma[qtype];
669e60c4fc2SAdrian Chadd
670e60c4fc2SAdrian Chadd /*
671e60c4fc2SAdrian Chadd * Calculate the correct 64 bit TSF given
672e60c4fc2SAdrian Chadd * the TSF64 register value and rs_tstamp.
673e60c4fc2SAdrian Chadd */
674e60c4fc2SAdrian Chadd rstamp = ath_extend_tsf(sc, rs->rs_tstamp, tsf);
675e60c4fc2SAdrian Chadd
676f46839b9SAdrian Chadd /* 802.11 return codes - These aren't specifically errors */
677e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_GI)
678e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_halfgi++;
679e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_2040)
680e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_2040++;
681e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DELIM_CRC_PRE)
682e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_pre_crc_err++;
683e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DELIM_CRC_POST)
684e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_post_crc_err++;
685e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_DECRYPT_BUSY)
686e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_decrypt_busy_err++;
687e60c4fc2SAdrian Chadd if (rs->rs_flags & HAL_RX_HI_RX_CHAIN)
688e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_hi_rx_chain++;
6892c47932cSAdrian Chadd if (rs->rs_flags & HAL_RX_STBC)
6902c47932cSAdrian Chadd sc->sc_stats.ast_rx_stbc++;
691e60c4fc2SAdrian Chadd
692e60c4fc2SAdrian Chadd if (rs->rs_status != 0) {
693e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_CRC)
694e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_crcerr++;
695e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_FIFO)
696e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_fifoerr++;
697e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_PHY) {
698e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_phyerr++;
699e60c4fc2SAdrian Chadd /* Process DFS radar events */
700e60c4fc2SAdrian Chadd if ((rs->rs_phyerr == HAL_PHYERR_RADAR) ||
701e60c4fc2SAdrian Chadd (rs->rs_phyerr == HAL_PHYERR_FALSE_RADAR_EXT)) {
702e60c4fc2SAdrian Chadd /* Now pass it to the radar processing code */
703d77363adSAdrian Chadd ath_dfs_process_phy_err(sc, m, rstamp, rs);
704e60c4fc2SAdrian Chadd }
705e60c4fc2SAdrian Chadd
70668545bc4SAdrian Chadd /*
70768545bc4SAdrian Chadd * Be suitably paranoid about receiving phy errors
70868545bc4SAdrian Chadd * out of the stats array bounds
70968545bc4SAdrian Chadd */
71068545bc4SAdrian Chadd if (rs->rs_phyerr < ATH_IOCTL_STATS_NUM_RX_PHYERR)
711e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_phy[rs->rs_phyerr]++;
712e60c4fc2SAdrian Chadd goto rx_error; /* NB: don't count in ierrors */
713e60c4fc2SAdrian Chadd }
714e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_DECRYPT) {
715e60c4fc2SAdrian Chadd /*
716e60c4fc2SAdrian Chadd * Decrypt error. If the error occurred
717e60c4fc2SAdrian Chadd * because there was no hardware key, then
718e60c4fc2SAdrian Chadd * let the frame through so the upper layers
719e60c4fc2SAdrian Chadd * can process it. This is necessary for 5210
720e60c4fc2SAdrian Chadd * parts which have no way to setup a ``clear''
721e60c4fc2SAdrian Chadd * key cache entry.
722e60c4fc2SAdrian Chadd *
723e60c4fc2SAdrian Chadd * XXX do key cache faulting
724e60c4fc2SAdrian Chadd */
725e60c4fc2SAdrian Chadd if (rs->rs_keyix == HAL_RXKEYIX_INVALID)
726e60c4fc2SAdrian Chadd goto rx_accept;
727e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_badcrypt++;
728e60c4fc2SAdrian Chadd }
729c7f5bb7aSAdrian Chadd /*
730c7f5bb7aSAdrian Chadd * Similar as above - if the failure was a keymiss
731c7f5bb7aSAdrian Chadd * just punt it up to the upper layers for now.
732c7f5bb7aSAdrian Chadd */
733c7f5bb7aSAdrian Chadd if (rs->rs_status & HAL_RXERR_KEYMISS) {
734c7f5bb7aSAdrian Chadd sc->sc_stats.ast_rx_keymiss++;
735c7f5bb7aSAdrian Chadd goto rx_accept;
736c7f5bb7aSAdrian Chadd }
737e60c4fc2SAdrian Chadd if (rs->rs_status & HAL_RXERR_MIC) {
738e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_badmic++;
739e60c4fc2SAdrian Chadd /*
740e60c4fc2SAdrian Chadd * Do minimal work required to hand off
741e60c4fc2SAdrian Chadd * the 802.11 header for notification.
742e60c4fc2SAdrian Chadd */
743e60c4fc2SAdrian Chadd /* XXX frag's and qos frames */
744e60c4fc2SAdrian Chadd len = rs->rs_datalen;
745e60c4fc2SAdrian Chadd if (len >= sizeof (struct ieee80211_frame)) {
746e60c4fc2SAdrian Chadd ath_handle_micerror(ic,
747e60c4fc2SAdrian Chadd mtod(m, struct ieee80211_frame *),
748e60c4fc2SAdrian Chadd sc->sc_splitmic ?
749e60c4fc2SAdrian Chadd rs->rs_keyix-32 : rs->rs_keyix);
750e60c4fc2SAdrian Chadd }
751e60c4fc2SAdrian Chadd }
7527a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1);
753e60c4fc2SAdrian Chadd rx_error:
754e60c4fc2SAdrian Chadd /*
755e60c4fc2SAdrian Chadd * Cleanup any pending partial frame.
756e60c4fc2SAdrian Chadd */
757d434a377SAdrian Chadd if (re->m_rxpending != NULL) {
758d434a377SAdrian Chadd m_freem(re->m_rxpending);
759d434a377SAdrian Chadd re->m_rxpending = NULL;
760e60c4fc2SAdrian Chadd }
761e60c4fc2SAdrian Chadd /*
762e60c4fc2SAdrian Chadd * When a tap is present pass error frames
763e60c4fc2SAdrian Chadd * that have been requested. By default we
764e60c4fc2SAdrian Chadd * pass decrypt+mic errors but others may be
765e60c4fc2SAdrian Chadd * interesting (e.g. crc).
766e60c4fc2SAdrian Chadd */
767e60c4fc2SAdrian Chadd if (ieee80211_radiotap_active(ic) &&
768e60c4fc2SAdrian Chadd (rs->rs_status & sc->sc_monpass)) {
769e60c4fc2SAdrian Chadd /* NB: bpf needs the mbuf length setup */
770e60c4fc2SAdrian Chadd len = rs->rs_datalen;
771e60c4fc2SAdrian Chadd m->m_pkthdr.len = m->m_len = len;
7727a79cebfSGleb Smirnoff ath_rx_tap(sc, m, rs, rstamp, nf);
773e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT
7747a79cebfSGleb Smirnoff ath_rx_tap_vendor(sc, m, rs, rstamp, nf);
775e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
776e60c4fc2SAdrian Chadd ieee80211_radiotap_rx_all(ic, m);
777e60c4fc2SAdrian Chadd }
778e60c4fc2SAdrian Chadd /* XXX pass MIC errors up for s/w reclaculation */
7798cc724d9SAdrian Chadd m_freem(m); m = NULL;
780e60c4fc2SAdrian Chadd goto rx_next;
781e60c4fc2SAdrian Chadd }
782e60c4fc2SAdrian Chadd rx_accept:
783e60c4fc2SAdrian Chadd len = rs->rs_datalen;
784e60c4fc2SAdrian Chadd m->m_len = len;
785e60c4fc2SAdrian Chadd
786e60c4fc2SAdrian Chadd if (rs->rs_more) {
787e60c4fc2SAdrian Chadd /*
788e60c4fc2SAdrian Chadd * Frame spans multiple descriptors; save
789e60c4fc2SAdrian Chadd * it for the next completed descriptor, it
790e60c4fc2SAdrian Chadd * will be used to construct a jumbogram.
791e60c4fc2SAdrian Chadd */
792d434a377SAdrian Chadd if (re->m_rxpending != NULL) {
793e60c4fc2SAdrian Chadd /* NB: max frame size is currently 2 clusters */
794e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_toobig++;
795d434a377SAdrian Chadd m_freem(re->m_rxpending);
796e60c4fc2SAdrian Chadd }
797e60c4fc2SAdrian Chadd m->m_pkthdr.len = len;
798d434a377SAdrian Chadd re->m_rxpending = m;
7998cc724d9SAdrian Chadd m = NULL;
800e60c4fc2SAdrian Chadd goto rx_next;
801d434a377SAdrian Chadd } else if (re->m_rxpending != NULL) {
802e60c4fc2SAdrian Chadd /*
803e60c4fc2SAdrian Chadd * This is the second part of a jumbogram,
804e60c4fc2SAdrian Chadd * chain it to the first mbuf, adjust the
805e60c4fc2SAdrian Chadd * frame length, and clear the rxpending state.
806e60c4fc2SAdrian Chadd */
807d434a377SAdrian Chadd re->m_rxpending->m_next = m;
808d434a377SAdrian Chadd re->m_rxpending->m_pkthdr.len += len;
809d434a377SAdrian Chadd m = re->m_rxpending;
810d434a377SAdrian Chadd re->m_rxpending = NULL;
811e60c4fc2SAdrian Chadd } else {
812e60c4fc2SAdrian Chadd /*
8137a79cebfSGleb Smirnoff * Normal single-descriptor receive; setup packet length.
814e60c4fc2SAdrian Chadd */
815e60c4fc2SAdrian Chadd m->m_pkthdr.len = len;
816e60c4fc2SAdrian Chadd }
817e60c4fc2SAdrian Chadd
818e60c4fc2SAdrian Chadd /*
819e60c4fc2SAdrian Chadd * Validate rs->rs_antenna.
820e60c4fc2SAdrian Chadd *
821e60c4fc2SAdrian Chadd * Some users w/ AR9285 NICs have reported crashes
822e60c4fc2SAdrian Chadd * here because rs_antenna field is bogusly large.
823e60c4fc2SAdrian Chadd * Let's enforce the maximum antenna limit of 8
824e60c4fc2SAdrian Chadd * (and it shouldn't be hard coded, but that's a
825e60c4fc2SAdrian Chadd * separate problem) and if there's an issue, print
826e60c4fc2SAdrian Chadd * out an error and adjust rs_antenna to something
827e60c4fc2SAdrian Chadd * sensible.
828e60c4fc2SAdrian Chadd *
829e60c4fc2SAdrian Chadd * This code should be removed once the actual
830e60c4fc2SAdrian Chadd * root cause of the issue has been identified.
831e60c4fc2SAdrian Chadd * For example, it may be that the rs_antenna
832f6b6084bSPedro F. Giffuni * field is only valid for the last frame of
833e60c4fc2SAdrian Chadd * an aggregate and it just happens that it is
834e60c4fc2SAdrian Chadd * "mostly" right. (This is a general statement -
835e60c4fc2SAdrian Chadd * the majority of the statistics are only valid
836e60c4fc2SAdrian Chadd * for the last frame in an aggregate.
837e60c4fc2SAdrian Chadd */
83868545bc4SAdrian Chadd if (rs->rs_antenna >= ATH_IOCTL_STATS_NUM_RX_ANTENNA) {
839e60c4fc2SAdrian Chadd device_printf(sc->sc_dev, "%s: rs_antenna > 7 (%d)\n",
840e60c4fc2SAdrian Chadd __func__, rs->rs_antenna);
841e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG
842e60c4fc2SAdrian Chadd ath_printrxbuf(sc, bf, 0, status == HAL_OK);
843e60c4fc2SAdrian Chadd #endif /* ATH_DEBUG */
844e60c4fc2SAdrian Chadd rs->rs_antenna = 0; /* XXX better than nothing */
845e60c4fc2SAdrian Chadd }
846e60c4fc2SAdrian Chadd
8473df7a8abSAdrian Chadd /*
8483df7a8abSAdrian Chadd * If this is an AR9285/AR9485, then the receive and LNA
8493df7a8abSAdrian Chadd * configuration is stored in RSSI[2] / EXTRSSI[2].
8503df7a8abSAdrian Chadd * We can extract this out to build a much better
8513df7a8abSAdrian Chadd * receive antenna profile.
8523df7a8abSAdrian Chadd *
8533df7a8abSAdrian Chadd * Yes, this just blurts over the above RX antenna field
8543df7a8abSAdrian Chadd * for now. It's fine, the AR9285 doesn't really use
8553df7a8abSAdrian Chadd * that.
8563df7a8abSAdrian Chadd *
8573df7a8abSAdrian Chadd * Later on we should store away the fine grained LNA
8583df7a8abSAdrian Chadd * information and keep separate counters just for
8593df7a8abSAdrian Chadd * that. It'll help when debugging the AR9285/AR9485
8603df7a8abSAdrian Chadd * combined diversity code.
8613df7a8abSAdrian Chadd */
8623df7a8abSAdrian Chadd if (sc->sc_rx_lnamixer) {
8633df7a8abSAdrian Chadd rs->rs_antenna = 0;
8643df7a8abSAdrian Chadd
8653df7a8abSAdrian Chadd /* Bits 0:1 - the LNA configuration used */
8663df7a8abSAdrian Chadd rs->rs_antenna |=
8673df7a8abSAdrian Chadd ((rs->rs_rssi_ctl[2] & HAL_RX_LNA_CFG_USED)
8683df7a8abSAdrian Chadd >> HAL_RX_LNA_CFG_USED_S);
8693df7a8abSAdrian Chadd
8703df7a8abSAdrian Chadd /* Bit 2 - the external RX antenna switch */
8713df7a8abSAdrian Chadd if (rs->rs_rssi_ctl[2] & HAL_RX_LNA_EXTCFG)
8723df7a8abSAdrian Chadd rs->rs_antenna |= 0x4;
8733df7a8abSAdrian Chadd }
8743df7a8abSAdrian Chadd
875e60c4fc2SAdrian Chadd sc->sc_stats.ast_ant_rx[rs->rs_antenna]++;
876e60c4fc2SAdrian Chadd
877e60c4fc2SAdrian Chadd /*
878e60c4fc2SAdrian Chadd * Populate the rx status block. When there are bpf
879e60c4fc2SAdrian Chadd * listeners we do the additional work to provide
880e60c4fc2SAdrian Chadd * complete status. Otherwise we fill in only the
881e60c4fc2SAdrian Chadd * material required by ieee80211_input. Note that
882e60c4fc2SAdrian Chadd * noise setting is filled in above.
883e60c4fc2SAdrian Chadd */
884e1b5ab97SAdrian Chadd if (ieee80211_radiotap_active(ic)) {
8857a79cebfSGleb Smirnoff ath_rx_tap(sc, m, rs, rstamp, nf);
886e1b5ab97SAdrian Chadd #ifdef ATH_ENABLE_RADIOTAP_VENDOR_EXT
8877a79cebfSGleb Smirnoff ath_rx_tap_vendor(sc, m, rs, rstamp, nf);
888e1b5ab97SAdrian Chadd #endif /* ATH_ENABLE_RADIOTAP_VENDOR_EXT */
889e1b5ab97SAdrian Chadd }
890e60c4fc2SAdrian Chadd
891e60c4fc2SAdrian Chadd /*
892e60c4fc2SAdrian Chadd * From this point on we assume the frame is at least
893e60c4fc2SAdrian Chadd * as large as ieee80211_frame_min; verify that.
894e60c4fc2SAdrian Chadd */
895e60c4fc2SAdrian Chadd if (len < IEEE80211_MIN_LEN) {
896e60c4fc2SAdrian Chadd if (!ieee80211_radiotap_active(ic)) {
897e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RECV,
898e60c4fc2SAdrian Chadd "%s: short packet %d\n", __func__, len);
899e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_tooshort++;
900e60c4fc2SAdrian Chadd } else {
901e60c4fc2SAdrian Chadd /* NB: in particular this captures ack's */
902e60c4fc2SAdrian Chadd ieee80211_radiotap_rx_all(ic, m);
903e60c4fc2SAdrian Chadd }
9048cc724d9SAdrian Chadd m_freem(m); m = NULL;
905e60c4fc2SAdrian Chadd goto rx_next;
906e60c4fc2SAdrian Chadd }
907e60c4fc2SAdrian Chadd
908e60c4fc2SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) {
909e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates;
910e60c4fc2SAdrian Chadd uint8_t rix = rt->rateCodeToIndex[rs->rs_rate];
911e60c4fc2SAdrian Chadd
912e60c4fc2SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m, caddr_t), len,
913e60c4fc2SAdrian Chadd sc->sc_hwmap[rix].ieeerate, rs->rs_rssi);
914e60c4fc2SAdrian Chadd }
915e60c4fc2SAdrian Chadd
916e60c4fc2SAdrian Chadd m_adj(m, -IEEE80211_CRC_LEN);
917e60c4fc2SAdrian Chadd
918e60c4fc2SAdrian Chadd /*
919e60c4fc2SAdrian Chadd * Locate the node for sender, track state, and then
920e60c4fc2SAdrian Chadd * pass the (referenced) node up to the 802.11 layer
921e60c4fc2SAdrian Chadd * for its use.
922e60c4fc2SAdrian Chadd */
923e60c4fc2SAdrian Chadd ni = ieee80211_find_rxnode_withkey(ic,
924e60c4fc2SAdrian Chadd mtod(m, const struct ieee80211_frame_min *),
925e60c4fc2SAdrian Chadd rs->rs_keyix == HAL_RXKEYIX_INVALID ?
926e60c4fc2SAdrian Chadd IEEE80211_KEYIX_NONE : rs->rs_keyix);
927e60c4fc2SAdrian Chadd sc->sc_lastrs = rs;
928e60c4fc2SAdrian Chadd
929e60c4fc2SAdrian Chadd if (rs->rs_isaggr)
930e60c4fc2SAdrian Chadd sc->sc_stats.ast_rx_agg++;
9310cbe6805SAdrian Chadd
9320cbe6805SAdrian Chadd /*
9330cbe6805SAdrian Chadd * Populate the per-chain RSSI values where appropriate.
9340cbe6805SAdrian Chadd */
9350cbe6805SAdrian Chadd bzero(&rxs, sizeof(rxs));
9360cbe6805SAdrian Chadd rxs.r_flags |= IEEE80211_R_NF | IEEE80211_R_RSSI |
9370cbe6805SAdrian Chadd IEEE80211_R_C_CHAIN |
9380cbe6805SAdrian Chadd IEEE80211_R_C_NF |
9390cbe6805SAdrian Chadd IEEE80211_R_C_RSSI |
9400cbe6805SAdrian Chadd IEEE80211_R_TSF64 |
9410cbe6805SAdrian Chadd IEEE80211_R_TSF_START; /* XXX TODO: validate */
9420cbe6805SAdrian Chadd rxs.c_rssi = rs->rs_rssi;
9430cbe6805SAdrian Chadd rxs.c_nf = nf;
9440cbe6805SAdrian Chadd rxs.c_chain = 3; /* XXX TODO: check */
9450cbe6805SAdrian Chadd rxs.c_rx_tsf = rstamp;
9460cbe6805SAdrian Chadd
9470cbe6805SAdrian Chadd for (i = 0; i < 3; i++) {
9480cbe6805SAdrian Chadd rxs.c_rssi_ctl[i] = rs->rs_rssi_ctl[i];
9490cbe6805SAdrian Chadd rxs.c_rssi_ext[i] = rs->rs_rssi_ext[i];
9500cbe6805SAdrian Chadd /*
9510cbe6805SAdrian Chadd * XXX note: we currently don't track
9520cbe6805SAdrian Chadd * per-chain noisefloor.
9530cbe6805SAdrian Chadd */
9540cbe6805SAdrian Chadd rxs.c_nf_ctl[i] = nf;
9550cbe6805SAdrian Chadd rxs.c_nf_ext[i] = nf;
9560cbe6805SAdrian Chadd }
9570cbe6805SAdrian Chadd
958e60c4fc2SAdrian Chadd if (ni != NULL) {
959e60c4fc2SAdrian Chadd /*
960e60c4fc2SAdrian Chadd * Only punt packets for ampdu reorder processing for
961e60c4fc2SAdrian Chadd * 11n nodes; net80211 enforces that M_AMPDU is only
962e60c4fc2SAdrian Chadd * set for 11n nodes.
963e60c4fc2SAdrian Chadd */
964e60c4fc2SAdrian Chadd if (ni->ni_flags & IEEE80211_NODE_HT)
965e60c4fc2SAdrian Chadd m->m_flags |= M_AMPDU;
966e60c4fc2SAdrian Chadd
967e60c4fc2SAdrian Chadd /*
9687d450faaSAdrian Chadd * Inform rate control about the received RSSI.
9697d450faaSAdrian Chadd * It can then use this information to potentially drastically
9707d450faaSAdrian Chadd * alter the available rate based on the RSSI estimate.
9717d450faaSAdrian Chadd *
9727d450faaSAdrian Chadd * This is super important when associating to a far away station;
9737d450faaSAdrian Chadd * you don't want to waste time trying higher rates at some low
9747d450faaSAdrian Chadd * packet exchange rate (like during DHCP) just to establish
9757d450faaSAdrian Chadd * that higher MCS rates aren't available.
9767d450faaSAdrian Chadd */
9777d450faaSAdrian Chadd ATH_RSSI_LPF(ATH_NODE(ni)->an_node_stats.ns_avgrssi,
9787d450faaSAdrian Chadd rs->rs_rssi);
9797d450faaSAdrian Chadd ath_rate_update_rx_rssi(sc, ATH_NODE(ni),
9807d450faaSAdrian Chadd ATH_RSSI(ATH_NODE(ni)->an_node_stats.ns_avgrssi));
9817d450faaSAdrian Chadd
9827d450faaSAdrian Chadd /*
983e60c4fc2SAdrian Chadd * Sending station is known, dispatch directly.
984e60c4fc2SAdrian Chadd */
9850cbe6805SAdrian Chadd (void) ieee80211_add_rx_params(m, &rxs);
9860cbe6805SAdrian Chadd type = ieee80211_input_mimo(ni, m);
987e60c4fc2SAdrian Chadd ieee80211_free_node(ni);
9888cc724d9SAdrian Chadd m = NULL;
989e60c4fc2SAdrian Chadd /*
990e60c4fc2SAdrian Chadd * Arrange to update the last rx timestamp only for
991e60c4fc2SAdrian Chadd * frames from our ap when operating in station mode.
992e60c4fc2SAdrian Chadd * This assumes the rx key is always setup when
993e60c4fc2SAdrian Chadd * associated.
994e60c4fc2SAdrian Chadd */
995e60c4fc2SAdrian Chadd if (ic->ic_opmode == IEEE80211_M_STA &&
996e60c4fc2SAdrian Chadd rs->rs_keyix != HAL_RXKEYIX_INVALID)
997d542f7f6SAdrian Chadd is_good = 1;
998e60c4fc2SAdrian Chadd } else {
9990cbe6805SAdrian Chadd (void) ieee80211_add_rx_params(m, &rxs);
10000cbe6805SAdrian Chadd type = ieee80211_input_mimo_all(ic, m);
10018cc724d9SAdrian Chadd m = NULL;
1002e60c4fc2SAdrian Chadd }
10038cc724d9SAdrian Chadd
10048cc724d9SAdrian Chadd /*
10058cc724d9SAdrian Chadd * At this point we have passed the frame up the stack; thus
10068cc724d9SAdrian Chadd * the mbuf is no longer ours.
10078cc724d9SAdrian Chadd */
10088cc724d9SAdrian Chadd
1009e60c4fc2SAdrian Chadd /*
10107d450faaSAdrian Chadd * Track legacy station RX rssi and do any rx antenna management.
1011e60c4fc2SAdrian Chadd */
1012e60c4fc2SAdrian Chadd ATH_RSSI_LPF(sc->sc_halstats.ns_avgrssi, rs->rs_rssi);
1013e60c4fc2SAdrian Chadd if (sc->sc_diversity) {
1014e60c4fc2SAdrian Chadd /*
1015e60c4fc2SAdrian Chadd * When using fast diversity, change the default rx
1016e60c4fc2SAdrian Chadd * antenna if diversity chooses the other antenna 3
1017e60c4fc2SAdrian Chadd * times in a row.
1018e60c4fc2SAdrian Chadd */
1019e60c4fc2SAdrian Chadd if (sc->sc_defant != rs->rs_antenna) {
1020e60c4fc2SAdrian Chadd if (++sc->sc_rxotherant >= 3)
1021e60c4fc2SAdrian Chadd ath_setdefantenna(sc, rs->rs_antenna);
1022e60c4fc2SAdrian Chadd } else
1023e60c4fc2SAdrian Chadd sc->sc_rxotherant = 0;
1024e60c4fc2SAdrian Chadd }
1025e60c4fc2SAdrian Chadd
1026216ca234SAdrian Chadd /* Handle slow diversity if enabled */
1027216ca234SAdrian Chadd if (sc->sc_dolnadiv) {
1028216ca234SAdrian Chadd ath_lna_rx_comb_scan(sc, rs, ticks, hz);
1029216ca234SAdrian Chadd }
1030e60c4fc2SAdrian Chadd
1031e60c4fc2SAdrian Chadd if (sc->sc_softled) {
1032e60c4fc2SAdrian Chadd /*
1033e60c4fc2SAdrian Chadd * Blink for any data frame. Otherwise do a
1034e60c4fc2SAdrian Chadd * heartbeat-style blink when idle. The latter
1035e60c4fc2SAdrian Chadd * is mainly for station mode where we depend on
1036e60c4fc2SAdrian Chadd * periodic beacon frames to trigger the poll event.
1037e60c4fc2SAdrian Chadd */
1038e60c4fc2SAdrian Chadd if (type == IEEE80211_FC0_TYPE_DATA) {
1039e60c4fc2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates;
1040e60c4fc2SAdrian Chadd ath_led_event(sc,
1041e60c4fc2SAdrian Chadd rt->rateCodeToIndex[rs->rs_rate]);
1042e60c4fc2SAdrian Chadd } else if (ticks - sc->sc_ledevent >= sc->sc_ledidle)
1043e60c4fc2SAdrian Chadd ath_led_event(sc, 0);
1044e60c4fc2SAdrian Chadd }
1045e60c4fc2SAdrian Chadd rx_next:
10468cc724d9SAdrian Chadd /*
10478cc724d9SAdrian Chadd * Debugging - complain if we didn't NULL the mbuf pointer
10488cc724d9SAdrian Chadd * here.
10498cc724d9SAdrian Chadd */
10508cc724d9SAdrian Chadd if (m != NULL) {
10518cc724d9SAdrian Chadd device_printf(sc->sc_dev,
10528cc724d9SAdrian Chadd "%s: mbuf %p should've been freed!\n",
10538cc724d9SAdrian Chadd __func__,
10548cc724d9SAdrian Chadd m);
10558cc724d9SAdrian Chadd }
1056d542f7f6SAdrian Chadd return (is_good);
1057d542f7f6SAdrian Chadd }
1058d542f7f6SAdrian Chadd
1059516f6796SAdrian Chadd #define ATH_RX_MAX 128
1060516f6796SAdrian Chadd
106167aaf739SAdrian Chadd /*
106267aaf739SAdrian Chadd * XXX TODO: break out the "get buffers" from "call ath_rx_pkt()" like
106367aaf739SAdrian Chadd * the EDMA code does.
106467aaf739SAdrian Chadd *
106567aaf739SAdrian Chadd * XXX TODO: then, do all of the RX list management stuff inside
106667aaf739SAdrian Chadd * ATH_RX_LOCK() so we don't end up potentially racing. The EDMA
106767aaf739SAdrian Chadd * code is doing it right.
106867aaf739SAdrian Chadd */
1069f8cc9b09SAdrian Chadd static void
ath_rx_proc(struct ath_softc * sc,int resched)1070d542f7f6SAdrian Chadd ath_rx_proc(struct ath_softc *sc, int resched)
1071d542f7f6SAdrian Chadd {
1072d542f7f6SAdrian Chadd #define PA2DESC(_sc, _pa) \
1073d542f7f6SAdrian Chadd ((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
1074d542f7f6SAdrian Chadd ((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
1075d542f7f6SAdrian Chadd struct ath_buf *bf;
1076d542f7f6SAdrian Chadd struct ath_hal *ah = sc->sc_ah;
1077803f0c59SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
10787a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
1079803f0c59SAdrian Chadd #endif
1080d542f7f6SAdrian Chadd struct ath_desc *ds;
1081d542f7f6SAdrian Chadd struct ath_rx_status *rs;
1082d542f7f6SAdrian Chadd struct mbuf *m;
1083d542f7f6SAdrian Chadd int ngood;
1084d542f7f6SAdrian Chadd HAL_STATUS status;
1085d542f7f6SAdrian Chadd int16_t nf;
1086d542f7f6SAdrian Chadd u_int64_t tsf;
1087d542f7f6SAdrian Chadd int npkts = 0;
1088233af52dSAdrian Chadd int kickpcu = 0;
108967aaf739SAdrian Chadd int ret;
1090d542f7f6SAdrian Chadd
1091d542f7f6SAdrian Chadd /* XXX we must not hold the ATH_LOCK here */
1092d542f7f6SAdrian Chadd ATH_UNLOCK_ASSERT(sc);
1093d542f7f6SAdrian Chadd ATH_PCU_UNLOCK_ASSERT(sc);
1094d542f7f6SAdrian Chadd
1095d542f7f6SAdrian Chadd ATH_PCU_LOCK(sc);
1096d542f7f6SAdrian Chadd sc->sc_rxproc_cnt++;
1097233af52dSAdrian Chadd kickpcu = sc->sc_kickpcu;
1098d542f7f6SAdrian Chadd ATH_PCU_UNLOCK(sc);
1099d542f7f6SAdrian Chadd
1100f5c30c4eSAdrian Chadd ATH_LOCK(sc);
1101f5c30c4eSAdrian Chadd ath_power_set_power_state(sc, HAL_PM_AWAKE);
1102f5c30c4eSAdrian Chadd ATH_UNLOCK(sc);
1103f5c30c4eSAdrian Chadd
1104d542f7f6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: called\n", __func__);
1105d542f7f6SAdrian Chadd ngood = 0;
1106d542f7f6SAdrian Chadd nf = ath_hal_getchannoise(ah, sc->sc_curchan);
1107d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_noise = nf;
1108d542f7f6SAdrian Chadd tsf = ath_hal_gettsf64(ah);
1109d542f7f6SAdrian Chadd do {
1110516f6796SAdrian Chadd /*
1111516f6796SAdrian Chadd * Don't process too many packets at a time; give the
1112516f6796SAdrian Chadd * TX thread time to also run - otherwise the TX
1113516f6796SAdrian Chadd * latency can jump by quite a bit, causing throughput
1114516f6796SAdrian Chadd * degredation.
1115516f6796SAdrian Chadd */
1116233af52dSAdrian Chadd if (!kickpcu && npkts >= ATH_RX_MAX)
1117516f6796SAdrian Chadd break;
1118516f6796SAdrian Chadd
1119d542f7f6SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf);
1120d542f7f6SAdrian Chadd if (sc->sc_rxslink && bf == NULL) { /* NB: shouldn't happen */
112176e6fd5dSGleb Smirnoff device_printf(sc->sc_dev, "%s: no buffer!\n", __func__);
1122d542f7f6SAdrian Chadd break;
1123d542f7f6SAdrian Chadd } else if (bf == NULL) {
1124d542f7f6SAdrian Chadd /*
1125d542f7f6SAdrian Chadd * End of List:
1126d542f7f6SAdrian Chadd * this can happen for non-self-linked RX chains
1127d542f7f6SAdrian Chadd */
1128d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_hitqueueend++;
1129d542f7f6SAdrian Chadd break;
1130d542f7f6SAdrian Chadd }
1131d542f7f6SAdrian Chadd m = bf->bf_m;
1132d542f7f6SAdrian Chadd if (m == NULL) { /* NB: shouldn't happen */
1133d542f7f6SAdrian Chadd /*
1134d542f7f6SAdrian Chadd * If mbuf allocation failed previously there
1135d542f7f6SAdrian Chadd * will be no mbuf; try again to re-populate it.
1136d542f7f6SAdrian Chadd */
1137d542f7f6SAdrian Chadd /* XXX make debug msg */
113876e6fd5dSGleb Smirnoff device_printf(sc->sc_dev, "%s: no mbuf!\n", __func__);
1139d542f7f6SAdrian Chadd TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
1140d542f7f6SAdrian Chadd goto rx_proc_next;
1141d542f7f6SAdrian Chadd }
1142d542f7f6SAdrian Chadd ds = bf->bf_desc;
1143d542f7f6SAdrian Chadd if (ds->ds_link == bf->bf_daddr) {
1144d542f7f6SAdrian Chadd /* NB: never process the self-linked entry at the end */
1145d542f7f6SAdrian Chadd sc->sc_stats.ast_rx_hitqueueend++;
1146d542f7f6SAdrian Chadd break;
1147d542f7f6SAdrian Chadd }
1148d542f7f6SAdrian Chadd /* XXX sync descriptor memory */
1149d542f7f6SAdrian Chadd /*
1150d542f7f6SAdrian Chadd * Must provide the virtual address of the current
1151d542f7f6SAdrian Chadd * descriptor, the physical address, and the virtual
1152d542f7f6SAdrian Chadd * address of the next descriptor in the h/w chain.
1153d542f7f6SAdrian Chadd * This allows the HAL to look ahead to see if the
1154d542f7f6SAdrian Chadd * hardware is done with a descriptor by checking the
1155d542f7f6SAdrian Chadd * done bit in the following descriptor and the address
1156d542f7f6SAdrian Chadd * of the current descriptor the DMA engine is working
1157d542f7f6SAdrian Chadd * on. All this is necessary because of our use of
1158d542f7f6SAdrian Chadd * a self-linked list to avoid rx overruns.
1159d542f7f6SAdrian Chadd */
1160d542f7f6SAdrian Chadd rs = &bf->bf_status.ds_rxstat;
1161d542f7f6SAdrian Chadd status = ath_hal_rxprocdesc(ah, ds,
1162d542f7f6SAdrian Chadd bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
1163d542f7f6SAdrian Chadd #ifdef ATH_DEBUG
1164d542f7f6SAdrian Chadd if (sc->sc_debug & ATH_DEBUG_RECV_DESC)
1165d542f7f6SAdrian Chadd ath_printrxbuf(sc, bf, 0, status == HAL_OK);
1166d542f7f6SAdrian Chadd #endif
1167bb327d28SAdrian Chadd
1168bb327d28SAdrian Chadd #ifdef ATH_DEBUG_ALQ
1169bb327d28SAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS))
1170bb327d28SAdrian Chadd if_ath_alq_post(&sc->sc_alq, ATH_ALQ_EDMA_RXSTATUS,
1171bb327d28SAdrian Chadd sc->sc_rx_statuslen, (char *) ds);
1172bb327d28SAdrian Chadd #endif /* ATH_DEBUG_ALQ */
1173bb327d28SAdrian Chadd
1174d542f7f6SAdrian Chadd if (status == HAL_EINPROGRESS)
1175d542f7f6SAdrian Chadd break;
1176d542f7f6SAdrian Chadd
1177d542f7f6SAdrian Chadd TAILQ_REMOVE(&sc->sc_rxbuf, bf, bf_list);
1178d542f7f6SAdrian Chadd npkts++;
1179d542f7f6SAdrian Chadd
1180d542f7f6SAdrian Chadd /*
1181d542f7f6SAdrian Chadd * Process a single frame.
1182d542f7f6SAdrian Chadd */
11838cc724d9SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_POSTREAD);
11848cc724d9SAdrian Chadd bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
11858cc724d9SAdrian Chadd bf->bf_m = NULL;
11868cc724d9SAdrian Chadd if (ath_rx_pkt(sc, rs, status, tsf, nf, HAL_RX_QUEUE_HP, bf, m))
1187d542f7f6SAdrian Chadd ngood++;
1188d542f7f6SAdrian Chadd rx_proc_next:
118967aaf739SAdrian Chadd /*
119067aaf739SAdrian Chadd * If there's a holding buffer, insert that onto
119167aaf739SAdrian Chadd * the RX list; the hardware is now definitely not pointing
119267aaf739SAdrian Chadd * to it now.
119367aaf739SAdrian Chadd */
119467aaf739SAdrian Chadd ret = 0;
119567aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf != NULL) {
119667aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf,
119767aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf,
119867aaf739SAdrian Chadd bf_list);
119967aaf739SAdrian Chadd ret = ath_rxbuf_init(sc,
120067aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf);
120167aaf739SAdrian Chadd }
120267aaf739SAdrian Chadd /*
120367aaf739SAdrian Chadd * Next, throw our buffer into the holding entry. The hardware
120467aaf739SAdrian Chadd * may use the descriptor to read the link pointer before
120567aaf739SAdrian Chadd * DMAing the next descriptor in to write out a packet.
120667aaf739SAdrian Chadd */
120767aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = bf;
120867aaf739SAdrian Chadd } while (ret == 0);
1209e60c4fc2SAdrian Chadd
1210e60c4fc2SAdrian Chadd /* rx signal state monitoring */
1211e60c4fc2SAdrian Chadd ath_hal_rxmonitor(ah, &sc->sc_halstats, sc->sc_curchan);
1212e60c4fc2SAdrian Chadd if (ngood)
1213e60c4fc2SAdrian Chadd sc->sc_lastrx = tsf;
1214e60c4fc2SAdrian Chadd
121503682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_RXPROC, 2, "ath_rx_proc: npkts=%d, ngood=%d", npkts, ngood);
1216e60c4fc2SAdrian Chadd /* Queue DFS tasklet if needed */
1217e60c4fc2SAdrian Chadd if (resched && ath_dfs_tasklet_needed(sc, sc->sc_curchan))
1218e60c4fc2SAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_dfstask);
1219e60c4fc2SAdrian Chadd
1220e60c4fc2SAdrian Chadd /*
1221e60c4fc2SAdrian Chadd * Now that all the RX frames were handled that
1222e60c4fc2SAdrian Chadd * need to be handled, kick the PCU if there's
1223e60c4fc2SAdrian Chadd * been an RXEOL condition.
1224e60c4fc2SAdrian Chadd */
12251844ff16SAdrian Chadd if (resched && kickpcu) {
1226e60c4fc2SAdrian Chadd ATH_PCU_LOCK(sc);
122703682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_ERROR, 0, "ath_rx_proc: kickpcu");
1228e60c4fc2SAdrian Chadd device_printf(sc->sc_dev, "%s: kickpcu; handled %d packets\n",
1229e60c4fc2SAdrian Chadd __func__, npkts);
1230e60c4fc2SAdrian Chadd
12311844ff16SAdrian Chadd /*
12321844ff16SAdrian Chadd * Go through the process of fully tearing down
12331844ff16SAdrian Chadd * the RX buffers and reinitialising them.
12341844ff16SAdrian Chadd *
12351844ff16SAdrian Chadd * There's a hardware bug that causes the RX FIFO
12361844ff16SAdrian Chadd * to get confused under certain conditions and
12371844ff16SAdrian Chadd * constantly write over the same frame, leading
12381844ff16SAdrian Chadd * the RX driver code here to get heavily confused.
12391844ff16SAdrian Chadd */
124067aaf739SAdrian Chadd /*
124167aaf739SAdrian Chadd * XXX Has RX DMA stopped enough here to just call
124267aaf739SAdrian Chadd * ath_startrecv()?
124367aaf739SAdrian Chadd * XXX Do we need to use the holding buffer to restart
124467aaf739SAdrian Chadd * RX DMA by appending entries to the final
124567aaf739SAdrian Chadd * descriptor? Quite likely.
124667aaf739SAdrian Chadd */
12471844ff16SAdrian Chadd #if 1
1248233af52dSAdrian Chadd ath_startrecv(sc);
1249233af52dSAdrian Chadd #else
1250e60c4fc2SAdrian Chadd /*
12511844ff16SAdrian Chadd * Disabled for now - it'd be nice to be able to do
12521844ff16SAdrian Chadd * this in order to limit the amount of CPU time spent
12531844ff16SAdrian Chadd * reinitialising the RX side (and thus minimise RX
12541844ff16SAdrian Chadd * drops) however there's a hardware issue that
12551844ff16SAdrian Chadd * causes things to get too far out of whack.
12561844ff16SAdrian Chadd */
12571844ff16SAdrian Chadd /*
1258e60c4fc2SAdrian Chadd * XXX can we hold the PCU lock here?
1259e60c4fc2SAdrian Chadd * Are there any net80211 buffer calls involved?
1260e60c4fc2SAdrian Chadd */
1261e60c4fc2SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf);
1262d60a0680SAdrian Chadd ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1263e60c4fc2SAdrian Chadd ath_hal_rxena(ah); /* enable recv descriptors */
1264e60c4fc2SAdrian Chadd ath_mode_init(sc); /* set filters, etc. */
1265a8083b9cSAdrian Chadd ath_hal_startpcurecv(ah, (!! sc->sc_scanning)); /* re-enable PCU/DMA engine */
1266233af52dSAdrian Chadd #endif
1267e60c4fc2SAdrian Chadd
1268e60c4fc2SAdrian Chadd ath_hal_intrset(ah, sc->sc_imask);
1269e60c4fc2SAdrian Chadd sc->sc_kickpcu = 0;
1270e60c4fc2SAdrian Chadd ATH_PCU_UNLOCK(sc);
12711844ff16SAdrian Chadd }
1272e60c4fc2SAdrian Chadd
1273e60c4fc2SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
12747a79cebfSGleb Smirnoff if (resched)
1275e60c4fc2SAdrian Chadd ieee80211_ff_age_all(ic, 100);
1276e60c4fc2SAdrian Chadd #endif
1277e60c4fc2SAdrian Chadd
1278516f6796SAdrian Chadd /*
1279f5c30c4eSAdrian Chadd * Put the hardware to sleep again if we're done with it.
1280f5c30c4eSAdrian Chadd */
1281f5c30c4eSAdrian Chadd ATH_LOCK(sc);
1282f5c30c4eSAdrian Chadd ath_power_restore_power_state(sc);
1283f5c30c4eSAdrian Chadd ATH_UNLOCK(sc);
1284f5c30c4eSAdrian Chadd
1285f5c30c4eSAdrian Chadd /*
1286516f6796SAdrian Chadd * If we hit the maximum number of frames in this round,
1287516f6796SAdrian Chadd * reschedule for another immediate pass. This gives
1288516f6796SAdrian Chadd * the TX and TX completion routines time to run, which
1289516f6796SAdrian Chadd * will reduce latency.
1290516f6796SAdrian Chadd */
1291516f6796SAdrian Chadd if (npkts >= ATH_RX_MAX)
1292f0db652cSAdrian Chadd sc->sc_rx.recv_sched(sc, resched);
1293516f6796SAdrian Chadd
1294e60c4fc2SAdrian Chadd ATH_PCU_LOCK(sc);
1295e60c4fc2SAdrian Chadd sc->sc_rxproc_cnt--;
1296e60c4fc2SAdrian Chadd ATH_PCU_UNLOCK(sc);
1297e60c4fc2SAdrian Chadd }
12987a79cebfSGleb Smirnoff #undef PA2DESC
1299516f6796SAdrian Chadd #undef ATH_RX_MAX
1300516f6796SAdrian Chadd
1301e60c4fc2SAdrian Chadd /*
1302f8cc9b09SAdrian Chadd * Only run the RX proc if it's not already running.
1303f8cc9b09SAdrian Chadd * Since this may get run as part of the reset/flush path,
1304f8cc9b09SAdrian Chadd * the task can't clash with an existing, running tasklet.
1305f8cc9b09SAdrian Chadd */
1306f8cc9b09SAdrian Chadd static void
ath_legacy_rx_tasklet(void * arg,int npending)1307f8cc9b09SAdrian Chadd ath_legacy_rx_tasklet(void *arg, int npending)
1308f8cc9b09SAdrian Chadd {
1309f8cc9b09SAdrian Chadd struct ath_softc *sc = arg;
1310f8cc9b09SAdrian Chadd
131103682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_RXPROC, 1, "ath_rx_proc: pending=%d", npending);
1312f8cc9b09SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending);
1313f8cc9b09SAdrian Chadd ATH_PCU_LOCK(sc);
1314f8cc9b09SAdrian Chadd if (sc->sc_inreset_cnt > 0) {
1315f8cc9b09SAdrian Chadd device_printf(sc->sc_dev,
1316f8cc9b09SAdrian Chadd "%s: sc_inreset_cnt > 0; skipping\n", __func__);
1317f8cc9b09SAdrian Chadd ATH_PCU_UNLOCK(sc);
1318f8cc9b09SAdrian Chadd return;
1319f8cc9b09SAdrian Chadd }
1320f8cc9b09SAdrian Chadd ATH_PCU_UNLOCK(sc);
1321f8cc9b09SAdrian Chadd
1322f8cc9b09SAdrian Chadd ath_rx_proc(sc, 1);
1323f8cc9b09SAdrian Chadd }
1324f8cc9b09SAdrian Chadd
1325f8cc9b09SAdrian Chadd static void
ath_legacy_flushrecv(struct ath_softc * sc)1326f8cc9b09SAdrian Chadd ath_legacy_flushrecv(struct ath_softc *sc)
1327f8cc9b09SAdrian Chadd {
1328*eb3821e6SBjoern A. Zeeb
1329f8cc9b09SAdrian Chadd ath_rx_proc(sc, 0);
1330f8cc9b09SAdrian Chadd }
1331f8cc9b09SAdrian Chadd
133267aaf739SAdrian Chadd static void
ath_legacy_flush_rxpending(struct ath_softc * sc)133367aaf739SAdrian Chadd ath_legacy_flush_rxpending(struct ath_softc *sc)
133467aaf739SAdrian Chadd {
133567aaf739SAdrian Chadd
133667aaf739SAdrian Chadd /* XXX ATH_RX_LOCK_ASSERT(sc); */
133767aaf739SAdrian Chadd
133867aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending != NULL) {
133967aaf739SAdrian Chadd m_freem(sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending);
134067aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_LP].m_rxpending = NULL;
134167aaf739SAdrian Chadd }
134267aaf739SAdrian Chadd if (sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending != NULL) {
134367aaf739SAdrian Chadd m_freem(sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending);
134467aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_rxpending = NULL;
134567aaf739SAdrian Chadd }
134667aaf739SAdrian Chadd }
134767aaf739SAdrian Chadd
134867aaf739SAdrian Chadd static int
ath_legacy_flush_rxholdbf(struct ath_softc * sc)134967aaf739SAdrian Chadd ath_legacy_flush_rxholdbf(struct ath_softc *sc)
135067aaf739SAdrian Chadd {
135167aaf739SAdrian Chadd struct ath_buf *bf;
135267aaf739SAdrian Chadd
135367aaf739SAdrian Chadd /* XXX ATH_RX_LOCK_ASSERT(sc); */
135467aaf739SAdrian Chadd /*
135567aaf739SAdrian Chadd * If there are RX holding buffers, free them here and return
135667aaf739SAdrian Chadd * them to the list.
135767aaf739SAdrian Chadd *
135867aaf739SAdrian Chadd * XXX should just verify that bf->bf_m is NULL, as it must
135967aaf739SAdrian Chadd * be at this point!
136067aaf739SAdrian Chadd */
136167aaf739SAdrian Chadd bf = sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf;
136267aaf739SAdrian Chadd if (bf != NULL) {
136367aaf739SAdrian Chadd if (bf->bf_m != NULL)
136467aaf739SAdrian Chadd m_freem(bf->bf_m);
136567aaf739SAdrian Chadd bf->bf_m = NULL;
136667aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
136767aaf739SAdrian Chadd (void) ath_rxbuf_init(sc, bf);
136867aaf739SAdrian Chadd }
136967aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_HP].m_holdbf = NULL;
137067aaf739SAdrian Chadd
137167aaf739SAdrian Chadd bf = sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf;
137267aaf739SAdrian Chadd if (bf != NULL) {
137367aaf739SAdrian Chadd if (bf->bf_m != NULL)
137467aaf739SAdrian Chadd m_freem(bf->bf_m);
137567aaf739SAdrian Chadd bf->bf_m = NULL;
137667aaf739SAdrian Chadd TAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
137767aaf739SAdrian Chadd (void) ath_rxbuf_init(sc, bf);
137867aaf739SAdrian Chadd }
137967aaf739SAdrian Chadd sc->sc_rxedma[HAL_RX_QUEUE_LP].m_holdbf = NULL;
138067aaf739SAdrian Chadd
138167aaf739SAdrian Chadd return (0);
138267aaf739SAdrian Chadd }
138367aaf739SAdrian Chadd
1384f8cc9b09SAdrian Chadd /*
1385e60c4fc2SAdrian Chadd * Disable the receive h/w in preparation for a reset.
1386e60c4fc2SAdrian Chadd */
1387f8cc9b09SAdrian Chadd static void
ath_legacy_stoprecv(struct ath_softc * sc,int dodelay)1388f8cc9b09SAdrian Chadd ath_legacy_stoprecv(struct ath_softc *sc, int dodelay)
1389e60c4fc2SAdrian Chadd {
1390e60c4fc2SAdrian Chadd #define PA2DESC(_sc, _pa) \
1391e60c4fc2SAdrian Chadd ((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
1392e60c4fc2SAdrian Chadd ((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
1393e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah;
1394e60c4fc2SAdrian Chadd
139567aaf739SAdrian Chadd ATH_RX_LOCK(sc);
139667aaf739SAdrian Chadd
1397e60c4fc2SAdrian Chadd ath_hal_stoppcurecv(ah); /* disable PCU */
1398e60c4fc2SAdrian Chadd ath_hal_setrxfilter(ah, 0); /* clear recv filter */
1399e60c4fc2SAdrian Chadd ath_hal_stopdmarecv(ah); /* disable DMA engine */
1400e60c4fc2SAdrian Chadd /*
1401e60c4fc2SAdrian Chadd * TODO: see if this particular DELAY() is required; it may be
1402e60c4fc2SAdrian Chadd * masking some missing FIFO flush or DMA sync.
1403e60c4fc2SAdrian Chadd */
1404e60c4fc2SAdrian Chadd #if 0
1405e60c4fc2SAdrian Chadd if (dodelay)
1406e60c4fc2SAdrian Chadd #endif
1407e60c4fc2SAdrian Chadd DELAY(3000); /* 3ms is long enough for 1 frame */
1408e60c4fc2SAdrian Chadd #ifdef ATH_DEBUG
1409e60c4fc2SAdrian Chadd if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) {
1410e60c4fc2SAdrian Chadd struct ath_buf *bf;
1411e60c4fc2SAdrian Chadd u_int ix;
1412e60c4fc2SAdrian Chadd
1413e60c4fc2SAdrian Chadd device_printf(sc->sc_dev,
1414e60c4fc2SAdrian Chadd "%s: rx queue %p, link %p\n",
1415e60c4fc2SAdrian Chadd __func__,
1416d60a0680SAdrian Chadd (caddr_t)(uintptr_t) ath_hal_getrxbuf(ah, HAL_RX_QUEUE_HP),
1417e60c4fc2SAdrian Chadd sc->sc_rxlink);
1418e60c4fc2SAdrian Chadd ix = 0;
1419e60c4fc2SAdrian Chadd TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1420e60c4fc2SAdrian Chadd struct ath_desc *ds = bf->bf_desc;
1421e60c4fc2SAdrian Chadd struct ath_rx_status *rs = &bf->bf_status.ds_rxstat;
1422e60c4fc2SAdrian Chadd HAL_STATUS status = ath_hal_rxprocdesc(ah, ds,
1423e60c4fc2SAdrian Chadd bf->bf_daddr, PA2DESC(sc, ds->ds_link), rs);
1424e60c4fc2SAdrian Chadd if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL))
1425e60c4fc2SAdrian Chadd ath_printrxbuf(sc, bf, ix, status == HAL_OK);
1426e60c4fc2SAdrian Chadd ix++;
1427e60c4fc2SAdrian Chadd }
1428e60c4fc2SAdrian Chadd }
1429e60c4fc2SAdrian Chadd #endif
143067aaf739SAdrian Chadd
143167aaf739SAdrian Chadd (void) ath_legacy_flush_rxpending(sc);
143267aaf739SAdrian Chadd (void) ath_legacy_flush_rxholdbf(sc);
143367aaf739SAdrian Chadd
1434e60c4fc2SAdrian Chadd sc->sc_rxlink = NULL; /* just in case */
143567aaf739SAdrian Chadd
143667aaf739SAdrian Chadd ATH_RX_UNLOCK(sc);
1437e60c4fc2SAdrian Chadd #undef PA2DESC
1438e60c4fc2SAdrian Chadd }
1439e60c4fc2SAdrian Chadd
1440e60c4fc2SAdrian Chadd /*
144167aaf739SAdrian Chadd * XXX TODO: something was calling startrecv without calling
144267aaf739SAdrian Chadd * stoprecv. Let's figure out what/why. It was showing up
144367aaf739SAdrian Chadd * as a mbuf leak (rxpending) and ath_buf leak (holdbf.)
144467aaf739SAdrian Chadd */
144567aaf739SAdrian Chadd
144667aaf739SAdrian Chadd /*
1447e60c4fc2SAdrian Chadd * Enable the receive h/w following a reset.
1448e60c4fc2SAdrian Chadd */
1449f8cc9b09SAdrian Chadd static int
ath_legacy_startrecv(struct ath_softc * sc)1450f8cc9b09SAdrian Chadd ath_legacy_startrecv(struct ath_softc *sc)
1451e60c4fc2SAdrian Chadd {
1452e60c4fc2SAdrian Chadd struct ath_hal *ah = sc->sc_ah;
1453e60c4fc2SAdrian Chadd struct ath_buf *bf;
1454e60c4fc2SAdrian Chadd
145567aaf739SAdrian Chadd ATH_RX_LOCK(sc);
145667aaf739SAdrian Chadd
145767aaf739SAdrian Chadd /*
145867aaf739SAdrian Chadd * XXX should verify these are already all NULL!
145967aaf739SAdrian Chadd */
1460e60c4fc2SAdrian Chadd sc->sc_rxlink = NULL;
146167aaf739SAdrian Chadd (void) ath_legacy_flush_rxpending(sc);
146267aaf739SAdrian Chadd (void) ath_legacy_flush_rxholdbf(sc);
146367aaf739SAdrian Chadd
146467aaf739SAdrian Chadd /*
146567aaf739SAdrian Chadd * Re-chain all of the buffers in the RX buffer list.
146667aaf739SAdrian Chadd */
1467e60c4fc2SAdrian Chadd TAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
1468e60c4fc2SAdrian Chadd int error = ath_rxbuf_init(sc, bf);
1469e60c4fc2SAdrian Chadd if (error != 0) {
1470e60c4fc2SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RECV,
1471e60c4fc2SAdrian Chadd "%s: ath_rxbuf_init failed %d\n",
1472e60c4fc2SAdrian Chadd __func__, error);
1473e60c4fc2SAdrian Chadd return error;
1474e60c4fc2SAdrian Chadd }
1475e60c4fc2SAdrian Chadd }
1476e60c4fc2SAdrian Chadd
1477e60c4fc2SAdrian Chadd bf = TAILQ_FIRST(&sc->sc_rxbuf);
1478d60a0680SAdrian Chadd ath_hal_putrxbuf(ah, bf->bf_daddr, HAL_RX_QUEUE_HP);
1479e60c4fc2SAdrian Chadd ath_hal_rxena(ah); /* enable recv descriptors */
1480e60c4fc2SAdrian Chadd ath_mode_init(sc); /* set filters, etc. */
1481a8083b9cSAdrian Chadd ath_hal_startpcurecv(ah, (!! sc->sc_scanning)); /* re-enable PCU/DMA engine */
148267aaf739SAdrian Chadd
148367aaf739SAdrian Chadd ATH_RX_UNLOCK(sc);
1484e60c4fc2SAdrian Chadd return 0;
1485e60c4fc2SAdrian Chadd }
1486f8cc9b09SAdrian Chadd
14873d184db2SAdrian Chadd static int
ath_legacy_dma_rxsetup(struct ath_softc * sc)14883d184db2SAdrian Chadd ath_legacy_dma_rxsetup(struct ath_softc *sc)
14893d184db2SAdrian Chadd {
14903d184db2SAdrian Chadd int error;
14913d184db2SAdrian Chadd
14923d184db2SAdrian Chadd error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf,
14931006fc0cSAdrian Chadd "rx", sizeof(struct ath_desc), ath_rxbuf, 1);
14943d184db2SAdrian Chadd if (error != 0)
14953d184db2SAdrian Chadd return (error);
14963d184db2SAdrian Chadd
14973d184db2SAdrian Chadd return (0);
14983d184db2SAdrian Chadd }
14993d184db2SAdrian Chadd
15003d184db2SAdrian Chadd static int
ath_legacy_dma_rxteardown(struct ath_softc * sc)15013d184db2SAdrian Chadd ath_legacy_dma_rxteardown(struct ath_softc *sc)
15023d184db2SAdrian Chadd {
15033d184db2SAdrian Chadd
15043d184db2SAdrian Chadd if (sc->sc_rxdma.dd_desc_len != 0)
15053d184db2SAdrian Chadd ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
15063d184db2SAdrian Chadd return (0);
15073d184db2SAdrian Chadd }
1508f8cc9b09SAdrian Chadd
1509f0db652cSAdrian Chadd static void
ath_legacy_recv_sched(struct ath_softc * sc,int dosched)1510f0db652cSAdrian Chadd ath_legacy_recv_sched(struct ath_softc *sc, int dosched)
1511f0db652cSAdrian Chadd {
1512f0db652cSAdrian Chadd
1513f0db652cSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1514f0db652cSAdrian Chadd }
1515f0db652cSAdrian Chadd
1516f0db652cSAdrian Chadd static void
ath_legacy_recv_sched_queue(struct ath_softc * sc,HAL_RX_QUEUE q,int dosched)1517f0db652cSAdrian Chadd ath_legacy_recv_sched_queue(struct ath_softc *sc, HAL_RX_QUEUE q,
1518f0db652cSAdrian Chadd int dosched)
1519f0db652cSAdrian Chadd {
1520f0db652cSAdrian Chadd
1521f0db652cSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
1522f0db652cSAdrian Chadd }
1523f0db652cSAdrian Chadd
1524f8cc9b09SAdrian Chadd void
ath_recv_setup_legacy(struct ath_softc * sc)1525f8cc9b09SAdrian Chadd ath_recv_setup_legacy(struct ath_softc *sc)
1526f8cc9b09SAdrian Chadd {
1527f8cc9b09SAdrian Chadd
15281006fc0cSAdrian Chadd /* Sensible legacy defaults */
1529bb327d28SAdrian Chadd /*
1530bb327d28SAdrian Chadd * XXX this should be changed to properly support the
1531bb327d28SAdrian Chadd * exact RX descriptor size for each HAL.
1532bb327d28SAdrian Chadd */
1533bb327d28SAdrian Chadd sc->sc_rx_statuslen = sizeof(struct ath_desc);
15341006fc0cSAdrian Chadd
1535f8cc9b09SAdrian Chadd sc->sc_rx.recv_start = ath_legacy_startrecv;
1536f8cc9b09SAdrian Chadd sc->sc_rx.recv_stop = ath_legacy_stoprecv;
1537f8cc9b09SAdrian Chadd sc->sc_rx.recv_flush = ath_legacy_flushrecv;
1538f8cc9b09SAdrian Chadd sc->sc_rx.recv_tasklet = ath_legacy_rx_tasklet;
1539f8cc9b09SAdrian Chadd sc->sc_rx.recv_rxbuf_init = ath_legacy_rxbuf_init;
15403d184db2SAdrian Chadd
15413d184db2SAdrian Chadd sc->sc_rx.recv_setup = ath_legacy_dma_rxsetup;
15423d184db2SAdrian Chadd sc->sc_rx.recv_teardown = ath_legacy_dma_rxteardown;
1543f0db652cSAdrian Chadd sc->sc_rx.recv_sched = ath_legacy_recv_sched;
1544f0db652cSAdrian Chadd sc->sc_rx.recv_sched_queue = ath_legacy_recv_sched_queue;
1545f8cc9b09SAdrian Chadd }
1546