xref: /freebsd/sys/dev/ath/if_ath_descdma.c (revision 685dc743dc3b5645e34836464128e1c0558b404b)
1*b45de1ebSAdrian Chadd /*-
2*b45de1ebSAdrian Chadd  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3*b45de1ebSAdrian Chadd  * All rights reserved.
4*b45de1ebSAdrian Chadd  *
5*b45de1ebSAdrian Chadd  * Redistribution and use in source and binary forms, with or without
6*b45de1ebSAdrian Chadd  * modification, are permitted provided that the following conditions
7*b45de1ebSAdrian Chadd  * are met:
8*b45de1ebSAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
9*b45de1ebSAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
10*b45de1ebSAdrian Chadd  *    without modification.
11*b45de1ebSAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
12*b45de1ebSAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
13*b45de1ebSAdrian Chadd  *    redistribution must be conditioned upon including a substantially
14*b45de1ebSAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
15*b45de1ebSAdrian Chadd  *
16*b45de1ebSAdrian Chadd  * NO WARRANTY
17*b45de1ebSAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18*b45de1ebSAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19*b45de1ebSAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
20*b45de1ebSAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
21*b45de1ebSAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
22*b45de1ebSAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23*b45de1ebSAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24*b45de1ebSAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
25*b45de1ebSAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26*b45de1ebSAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27*b45de1ebSAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
28*b45de1ebSAdrian Chadd  */
29*b45de1ebSAdrian Chadd 
30*b45de1ebSAdrian Chadd #include <sys/cdefs.h>
31*b45de1ebSAdrian Chadd /*
32*b45de1ebSAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
33*b45de1ebSAdrian Chadd  *
34*b45de1ebSAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
35*b45de1ebSAdrian Chadd  * is greatly appreciated.
36*b45de1ebSAdrian Chadd  */
37*b45de1ebSAdrian Chadd 
38*b45de1ebSAdrian Chadd #include "opt_inet.h"
39*b45de1ebSAdrian Chadd #include "opt_ath.h"
40*b45de1ebSAdrian Chadd /*
41*b45de1ebSAdrian Chadd  * This is needed for register operations which are performed
42*b45de1ebSAdrian Chadd  * by the driver - eg, calls to ath_hal_gettsf32().
43*b45de1ebSAdrian Chadd  *
44*b45de1ebSAdrian Chadd  * It's also required for any AH_DEBUG checks in here, eg the
45*b45de1ebSAdrian Chadd  * module dependencies.
46*b45de1ebSAdrian Chadd  */
47*b45de1ebSAdrian Chadd #include "opt_ah.h"
48*b45de1ebSAdrian Chadd #include "opt_wlan.h"
49*b45de1ebSAdrian Chadd 
50*b45de1ebSAdrian Chadd #include <sys/param.h>
51*b45de1ebSAdrian Chadd #include <sys/systm.h>
52*b45de1ebSAdrian Chadd #include <sys/sysctl.h>
53*b45de1ebSAdrian Chadd #include <sys/mbuf.h>
54*b45de1ebSAdrian Chadd #include <sys/malloc.h>
55*b45de1ebSAdrian Chadd #include <sys/lock.h>
56*b45de1ebSAdrian Chadd #include <sys/mutex.h>
57*b45de1ebSAdrian Chadd #include <sys/kernel.h>
58*b45de1ebSAdrian Chadd #include <sys/socket.h>
59*b45de1ebSAdrian Chadd #include <sys/sockio.h>
60*b45de1ebSAdrian Chadd #include <sys/errno.h>
61*b45de1ebSAdrian Chadd #include <sys/callout.h>
62*b45de1ebSAdrian Chadd #include <sys/bus.h>
63*b45de1ebSAdrian Chadd #include <sys/endian.h>
64*b45de1ebSAdrian Chadd #include <sys/kthread.h>
65*b45de1ebSAdrian Chadd #include <sys/taskqueue.h>
66*b45de1ebSAdrian Chadd #include <sys/priv.h>
67*b45de1ebSAdrian Chadd #include <sys/module.h>
68*b45de1ebSAdrian Chadd #include <sys/ktr.h>
69*b45de1ebSAdrian Chadd #include <sys/smp.h>	/* for mp_ncpus */
70*b45de1ebSAdrian Chadd 
71*b45de1ebSAdrian Chadd #include <machine/bus.h>
72*b45de1ebSAdrian Chadd 
73*b45de1ebSAdrian Chadd #include <net/if.h>
74*b45de1ebSAdrian Chadd #include <net/if_var.h>
75*b45de1ebSAdrian Chadd #include <net/if_dl.h>
76*b45de1ebSAdrian Chadd #include <net/if_media.h>
77*b45de1ebSAdrian Chadd #include <net/if_types.h>
78*b45de1ebSAdrian Chadd #include <net/if_arp.h>
79*b45de1ebSAdrian Chadd #include <net/ethernet.h>
80*b45de1ebSAdrian Chadd #include <net/if_llc.h>
81*b45de1ebSAdrian Chadd 
82*b45de1ebSAdrian Chadd #include <net80211/ieee80211_var.h>
83*b45de1ebSAdrian Chadd #include <net80211/ieee80211_regdomain.h>
84*b45de1ebSAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
85*b45de1ebSAdrian Chadd #include <net80211/ieee80211_superg.h>
86*b45de1ebSAdrian Chadd #endif
87*b45de1ebSAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
88*b45de1ebSAdrian Chadd #include <net80211/ieee80211_tdma.h>
89*b45de1ebSAdrian Chadd #endif
90*b45de1ebSAdrian Chadd 
91*b45de1ebSAdrian Chadd #include <net/bpf.h>
92*b45de1ebSAdrian Chadd 
93*b45de1ebSAdrian Chadd #ifdef INET
94*b45de1ebSAdrian Chadd #include <netinet/in.h>
95*b45de1ebSAdrian Chadd #include <netinet/if_ether.h>
96*b45de1ebSAdrian Chadd #endif
97*b45de1ebSAdrian Chadd 
98*b45de1ebSAdrian Chadd #include <dev/ath/if_athvar.h>
99*b45de1ebSAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
100*b45de1ebSAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
101*b45de1ebSAdrian Chadd 
102*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_debug.h>
103*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_misc.h>
104*b45de1ebSAdrian Chadd #if 0
105*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_tsf.h>
106*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_tx.h>
107*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_sysctl.h>
108*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_led.h>
109*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_keycache.h>
110*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_rx.h>
111*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_rx_edma.h>
112*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_tx_edma.h>
113*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_beacon.h>
114*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_btcoex.h>
115*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_spectral.h>
116*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_lna_div.h>
117*b45de1ebSAdrian Chadd #include <dev/ath/if_athdfs.h>
118*b45de1ebSAdrian Chadd #endif
119*b45de1ebSAdrian Chadd #include <dev/ath/if_ath_descdma.h>
120*b45de1ebSAdrian Chadd 
121*b45de1ebSAdrian Chadd MALLOC_DECLARE(M_ATHDEV);
122*b45de1ebSAdrian Chadd 
123*b45de1ebSAdrian Chadd /*
124*b45de1ebSAdrian Chadd  * This is the descriptor setup / busdma memory intialisation and
125*b45de1ebSAdrian Chadd  * teardown routines.
126*b45de1ebSAdrian Chadd  */
127*b45de1ebSAdrian Chadd 
128*b45de1ebSAdrian Chadd static void
ath_load_cb(void * arg,bus_dma_segment_t * segs,int nsegs,int error)129*b45de1ebSAdrian Chadd ath_load_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
130*b45de1ebSAdrian Chadd {
131*b45de1ebSAdrian Chadd 	bus_addr_t *paddr = (bus_addr_t*) arg;
132*b45de1ebSAdrian Chadd 	KASSERT(error == 0, ("error %u on bus_dma callback", error));
133*b45de1ebSAdrian Chadd 	*paddr = segs->ds_addr;
134*b45de1ebSAdrian Chadd }
135*b45de1ebSAdrian Chadd 
136*b45de1ebSAdrian Chadd /*
137*b45de1ebSAdrian Chadd  * Allocate the descriptors and appropriate DMA tag/setup.
138*b45de1ebSAdrian Chadd  *
139*b45de1ebSAdrian Chadd  * For some situations (eg EDMA TX completion), there isn't a requirement
140*b45de1ebSAdrian Chadd  * for the ath_buf entries to be allocated.
141*b45de1ebSAdrian Chadd  */
142*b45de1ebSAdrian Chadd int
ath_descdma_alloc_desc(struct ath_softc * sc,struct ath_descdma * dd,ath_bufhead * head,const char * name,int ds_size,int ndesc)143*b45de1ebSAdrian Chadd ath_descdma_alloc_desc(struct ath_softc *sc,
144*b45de1ebSAdrian Chadd 	struct ath_descdma *dd, ath_bufhead *head,
145*b45de1ebSAdrian Chadd 	const char *name, int ds_size, int ndesc)
146*b45de1ebSAdrian Chadd {
147*b45de1ebSAdrian Chadd #define	DS2PHYS(_dd, _ds) \
148*b45de1ebSAdrian Chadd 	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
149*b45de1ebSAdrian Chadd #define	ATH_DESC_4KB_BOUND_CHECK(_daddr, _len) \
150*b45de1ebSAdrian Chadd 	((((u_int32_t)(_daddr) & 0xFFF) > (0x1000 - (_len))) ? 1 : 0)
151*b45de1ebSAdrian Chadd 	int error;
152*b45de1ebSAdrian Chadd 
153*b45de1ebSAdrian Chadd 	dd->dd_descsize = ds_size;
154*b45de1ebSAdrian Chadd 
155*b45de1ebSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RESET,
156*b45de1ebSAdrian Chadd 	    "%s: %s DMA: %u desc, %d bytes per descriptor\n",
157*b45de1ebSAdrian Chadd 	    __func__, name, ndesc, dd->dd_descsize);
158*b45de1ebSAdrian Chadd 
159*b45de1ebSAdrian Chadd 	dd->dd_name = name;
160*b45de1ebSAdrian Chadd 	dd->dd_desc_len = dd->dd_descsize * ndesc;
161*b45de1ebSAdrian Chadd 
162*b45de1ebSAdrian Chadd 	/*
163*b45de1ebSAdrian Chadd 	 * Merlin work-around:
164*b45de1ebSAdrian Chadd 	 * Descriptors that cross the 4KB boundary can't be used.
165*b45de1ebSAdrian Chadd 	 * Assume one skipped descriptor per 4KB page.
166*b45de1ebSAdrian Chadd 	 */
167*b45de1ebSAdrian Chadd 	if (! ath_hal_split4ktrans(sc->sc_ah)) {
168*b45de1ebSAdrian Chadd 		int numpages = dd->dd_desc_len / 4096;
169*b45de1ebSAdrian Chadd 		dd->dd_desc_len += ds_size * numpages;
170*b45de1ebSAdrian Chadd 	}
171*b45de1ebSAdrian Chadd 
172*b45de1ebSAdrian Chadd 	/*
173*b45de1ebSAdrian Chadd 	 * Setup DMA descriptor area.
174*b45de1ebSAdrian Chadd 	 *
175*b45de1ebSAdrian Chadd 	 * BUS_DMA_ALLOCNOW is not used; we never use bounce
176*b45de1ebSAdrian Chadd 	 * buffers for the descriptors themselves.
177*b45de1ebSAdrian Chadd 	 */
178*b45de1ebSAdrian Chadd 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev),	/* parent */
179*b45de1ebSAdrian Chadd 		       PAGE_SIZE, 0,		/* alignment, bounds */
180*b45de1ebSAdrian Chadd 		       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
181*b45de1ebSAdrian Chadd 		       BUS_SPACE_MAXADDR,	/* highaddr */
182*b45de1ebSAdrian Chadd 		       NULL, NULL,		/* filter, filterarg */
183*b45de1ebSAdrian Chadd 		       dd->dd_desc_len,		/* maxsize */
184*b45de1ebSAdrian Chadd 		       1,			/* nsegments */
185*b45de1ebSAdrian Chadd 		       dd->dd_desc_len,		/* maxsegsize */
186*b45de1ebSAdrian Chadd 		       0,			/* flags */
187*b45de1ebSAdrian Chadd 		       NULL,			/* lockfunc */
188*b45de1ebSAdrian Chadd 		       NULL,			/* lockarg */
189*b45de1ebSAdrian Chadd 		       &dd->dd_dmat);
190*b45de1ebSAdrian Chadd 	if (error != 0) {
191*b45de1ebSAdrian Chadd 		device_printf(sc->sc_dev,
192*b45de1ebSAdrian Chadd 		    "cannot allocate %s DMA tag\n", dd->dd_name);
193*b45de1ebSAdrian Chadd 		return error;
194*b45de1ebSAdrian Chadd 	}
195*b45de1ebSAdrian Chadd 
196*b45de1ebSAdrian Chadd 	/* allocate descriptors */
197*b45de1ebSAdrian Chadd 	error = bus_dmamem_alloc(dd->dd_dmat, (void**) &dd->dd_desc,
198*b45de1ebSAdrian Chadd 				 BUS_DMA_NOWAIT | BUS_DMA_COHERENT,
199*b45de1ebSAdrian Chadd 				 &dd->dd_dmamap);
200*b45de1ebSAdrian Chadd 	if (error != 0) {
201*b45de1ebSAdrian Chadd 		device_printf(sc->sc_dev,
202*b45de1ebSAdrian Chadd 		    "unable to alloc memory for %u %s descriptors, error %u\n",
203*b45de1ebSAdrian Chadd 		    ndesc, dd->dd_name, error);
204*b45de1ebSAdrian Chadd 		goto fail1;
205*b45de1ebSAdrian Chadd 	}
206*b45de1ebSAdrian Chadd 
207*b45de1ebSAdrian Chadd 	error = bus_dmamap_load(dd->dd_dmat, dd->dd_dmamap,
208*b45de1ebSAdrian Chadd 				dd->dd_desc, dd->dd_desc_len,
209*b45de1ebSAdrian Chadd 				ath_load_cb, &dd->dd_desc_paddr,
210*b45de1ebSAdrian Chadd 				BUS_DMA_NOWAIT);
211*b45de1ebSAdrian Chadd 	if (error != 0) {
212*b45de1ebSAdrian Chadd 		device_printf(sc->sc_dev,
213*b45de1ebSAdrian Chadd 		    "unable to map %s descriptors, error %u\n",
214*b45de1ebSAdrian Chadd 		    dd->dd_name, error);
215*b45de1ebSAdrian Chadd 		goto fail2;
216*b45de1ebSAdrian Chadd 	}
217*b45de1ebSAdrian Chadd 
218*b45de1ebSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA map: %p (%lu) -> %p (%lu)\n",
219*b45de1ebSAdrian Chadd 	    __func__, dd->dd_name, (uint8_t *) dd->dd_desc,
220*b45de1ebSAdrian Chadd 	    (u_long) dd->dd_desc_len, (caddr_t) dd->dd_desc_paddr,
221*b45de1ebSAdrian Chadd 	    /*XXX*/ (u_long) dd->dd_desc_len);
222*b45de1ebSAdrian Chadd 
223*b45de1ebSAdrian Chadd 	return (0);
224*b45de1ebSAdrian Chadd 
225*b45de1ebSAdrian Chadd fail2:
226*b45de1ebSAdrian Chadd 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
227*b45de1ebSAdrian Chadd fail1:
228*b45de1ebSAdrian Chadd 	bus_dma_tag_destroy(dd->dd_dmat);
229*b45de1ebSAdrian Chadd 	memset(dd, 0, sizeof(*dd));
230*b45de1ebSAdrian Chadd 	return error;
231*b45de1ebSAdrian Chadd #undef DS2PHYS
232*b45de1ebSAdrian Chadd #undef ATH_DESC_4KB_BOUND_CHECK
233*b45de1ebSAdrian Chadd }
234*b45de1ebSAdrian Chadd 
235*b45de1ebSAdrian Chadd int
ath_descdma_setup(struct ath_softc * sc,struct ath_descdma * dd,ath_bufhead * head,const char * name,int ds_size,int nbuf,int ndesc)236*b45de1ebSAdrian Chadd ath_descdma_setup(struct ath_softc *sc,
237*b45de1ebSAdrian Chadd 	struct ath_descdma *dd, ath_bufhead *head,
238*b45de1ebSAdrian Chadd 	const char *name, int ds_size, int nbuf, int ndesc)
239*b45de1ebSAdrian Chadd {
240*b45de1ebSAdrian Chadd #define	DS2PHYS(_dd, _ds) \
241*b45de1ebSAdrian Chadd 	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
242*b45de1ebSAdrian Chadd #define	ATH_DESC_4KB_BOUND_CHECK(_daddr, _len) \
243*b45de1ebSAdrian Chadd 	((((u_int32_t)(_daddr) & 0xFFF) > (0x1000 - (_len))) ? 1 : 0)
244*b45de1ebSAdrian Chadd 	uint8_t *ds;
245*b45de1ebSAdrian Chadd 	struct ath_buf *bf;
246*b45de1ebSAdrian Chadd 	int i, bsize, error;
247*b45de1ebSAdrian Chadd 
248*b45de1ebSAdrian Chadd 	/* Allocate descriptors */
249*b45de1ebSAdrian Chadd 	error = ath_descdma_alloc_desc(sc, dd, head, name, ds_size,
250*b45de1ebSAdrian Chadd 	    nbuf * ndesc);
251*b45de1ebSAdrian Chadd 
252*b45de1ebSAdrian Chadd 	/* Assume any errors during allocation were dealt with */
253*b45de1ebSAdrian Chadd 	if (error != 0) {
254*b45de1ebSAdrian Chadd 		return (error);
255*b45de1ebSAdrian Chadd 	}
256*b45de1ebSAdrian Chadd 
257*b45de1ebSAdrian Chadd 	ds = (uint8_t *) dd->dd_desc;
258*b45de1ebSAdrian Chadd 
259*b45de1ebSAdrian Chadd 	/* allocate rx buffers */
260*b45de1ebSAdrian Chadd 	bsize = sizeof(struct ath_buf) * nbuf;
261*b45de1ebSAdrian Chadd 	bf = malloc(bsize, M_ATHDEV, M_NOWAIT | M_ZERO);
262*b45de1ebSAdrian Chadd 	if (bf == NULL) {
263*b45de1ebSAdrian Chadd 		device_printf(sc->sc_dev,
264*b45de1ebSAdrian Chadd 		    "malloc of %s buffers failed, size %u\n",
265*b45de1ebSAdrian Chadd 		    dd->dd_name, bsize);
266*b45de1ebSAdrian Chadd 		goto fail3;
267*b45de1ebSAdrian Chadd 	}
268*b45de1ebSAdrian Chadd 	dd->dd_bufptr = bf;
269*b45de1ebSAdrian Chadd 
270*b45de1ebSAdrian Chadd 	TAILQ_INIT(head);
271*b45de1ebSAdrian Chadd 	for (i = 0; i < nbuf; i++, bf++, ds += (ndesc * dd->dd_descsize)) {
272*b45de1ebSAdrian Chadd 		bf->bf_desc = (struct ath_desc *) ds;
273*b45de1ebSAdrian Chadd 		bf->bf_daddr = DS2PHYS(dd, ds);
274*b45de1ebSAdrian Chadd 		if (! ath_hal_split4ktrans(sc->sc_ah)) {
275*b45de1ebSAdrian Chadd 			/*
276*b45de1ebSAdrian Chadd 			 * Merlin WAR: Skip descriptor addresses which
277*b45de1ebSAdrian Chadd 			 * cause 4KB boundary crossing along any point
278*b45de1ebSAdrian Chadd 			 * in the descriptor.
279*b45de1ebSAdrian Chadd 			 */
280*b45de1ebSAdrian Chadd 			 if (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr,
281*b45de1ebSAdrian Chadd 			     dd->dd_descsize)) {
282*b45de1ebSAdrian Chadd 				/* Start at the next page */
283*b45de1ebSAdrian Chadd 				ds += 0x1000 - (bf->bf_daddr & 0xFFF);
284*b45de1ebSAdrian Chadd 				bf->bf_desc = (struct ath_desc *) ds;
285*b45de1ebSAdrian Chadd 				bf->bf_daddr = DS2PHYS(dd, ds);
286*b45de1ebSAdrian Chadd 			}
287*b45de1ebSAdrian Chadd 		}
288*b45de1ebSAdrian Chadd 		error = bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT,
289*b45de1ebSAdrian Chadd 				&bf->bf_dmamap);
290*b45de1ebSAdrian Chadd 		if (error != 0) {
291*b45de1ebSAdrian Chadd 			device_printf(sc->sc_dev, "unable to create dmamap "
292*b45de1ebSAdrian Chadd 			    "for %s buffer %u, error %u\n",
293*b45de1ebSAdrian Chadd 			    dd->dd_name, i, error);
294*b45de1ebSAdrian Chadd 			ath_descdma_cleanup(sc, dd, head);
295*b45de1ebSAdrian Chadd 			return error;
296*b45de1ebSAdrian Chadd 		}
297*b45de1ebSAdrian Chadd 		bf->bf_lastds = bf->bf_desc;	/* Just an initial value */
298*b45de1ebSAdrian Chadd 		TAILQ_INSERT_TAIL(head, bf, bf_list);
299*b45de1ebSAdrian Chadd 	}
300*b45de1ebSAdrian Chadd 
301*b45de1ebSAdrian Chadd 	/*
302*b45de1ebSAdrian Chadd 	 * XXX TODO: ensure that ds doesn't overflow the descriptor
303*b45de1ebSAdrian Chadd 	 * allocation otherwise weird stuff will occur and crash your
304*b45de1ebSAdrian Chadd 	 * machine.
305*b45de1ebSAdrian Chadd 	 */
306*b45de1ebSAdrian Chadd 	return 0;
307*b45de1ebSAdrian Chadd 	/* XXX this should likely just call ath_descdma_cleanup() */
308*b45de1ebSAdrian Chadd fail3:
309*b45de1ebSAdrian Chadd 	bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
310*b45de1ebSAdrian Chadd 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
311*b45de1ebSAdrian Chadd 	bus_dma_tag_destroy(dd->dd_dmat);
312*b45de1ebSAdrian Chadd 	memset(dd, 0, sizeof(*dd));
313*b45de1ebSAdrian Chadd 	return error;
314*b45de1ebSAdrian Chadd #undef DS2PHYS
315*b45de1ebSAdrian Chadd #undef ATH_DESC_4KB_BOUND_CHECK
316*b45de1ebSAdrian Chadd }
317*b45de1ebSAdrian Chadd 
318*b45de1ebSAdrian Chadd /*
319*b45de1ebSAdrian Chadd  * Allocate ath_buf entries but no descriptor contents.
320*b45de1ebSAdrian Chadd  *
321*b45de1ebSAdrian Chadd  * This is for RX EDMA where the descriptors are the header part of
322*b45de1ebSAdrian Chadd  * the RX buffer.
323*b45de1ebSAdrian Chadd  */
324*b45de1ebSAdrian Chadd int
ath_descdma_setup_rx_edma(struct ath_softc * sc,struct ath_descdma * dd,ath_bufhead * head,const char * name,int nbuf,int rx_status_len)325*b45de1ebSAdrian Chadd ath_descdma_setup_rx_edma(struct ath_softc *sc,
326*b45de1ebSAdrian Chadd 	struct ath_descdma *dd, ath_bufhead *head,
327*b45de1ebSAdrian Chadd 	const char *name, int nbuf, int rx_status_len)
328*b45de1ebSAdrian Chadd {
329*b45de1ebSAdrian Chadd 	struct ath_buf *bf;
330*b45de1ebSAdrian Chadd 	int i, bsize, error;
331*b45de1ebSAdrian Chadd 
332*b45de1ebSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA: %u buffers\n",
333*b45de1ebSAdrian Chadd 	    __func__, name, nbuf);
334*b45de1ebSAdrian Chadd 
335*b45de1ebSAdrian Chadd 	dd->dd_name = name;
336*b45de1ebSAdrian Chadd 	/*
337*b45de1ebSAdrian Chadd 	 * This is (mostly) purely for show.  We're not allocating any actual
338*b45de1ebSAdrian Chadd 	 * descriptors here as EDMA RX has the descriptor be part
339*b45de1ebSAdrian Chadd 	 * of the RX buffer.
340*b45de1ebSAdrian Chadd 	 *
341*b45de1ebSAdrian Chadd 	 * However, dd_desc_len is used by ath_descdma_free() to determine
342*b45de1ebSAdrian Chadd 	 * whether we have already freed this DMA mapping.
343*b45de1ebSAdrian Chadd 	 */
344*b45de1ebSAdrian Chadd 	dd->dd_desc_len = rx_status_len * nbuf;
345*b45de1ebSAdrian Chadd 	dd->dd_descsize = rx_status_len;
346*b45de1ebSAdrian Chadd 
347*b45de1ebSAdrian Chadd 	/* allocate rx buffers */
348*b45de1ebSAdrian Chadd 	bsize = sizeof(struct ath_buf) * nbuf;
349*b45de1ebSAdrian Chadd 	bf = malloc(bsize, M_ATHDEV, M_NOWAIT | M_ZERO);
350*b45de1ebSAdrian Chadd 	if (bf == NULL) {
351*b45de1ebSAdrian Chadd 		device_printf(sc->sc_dev,
352*b45de1ebSAdrian Chadd 		    "malloc of %s buffers failed, size %u\n",
353*b45de1ebSAdrian Chadd 		    dd->dd_name, bsize);
354*b45de1ebSAdrian Chadd 		error = ENOMEM;
355*b45de1ebSAdrian Chadd 		goto fail3;
356*b45de1ebSAdrian Chadd 	}
357*b45de1ebSAdrian Chadd 	dd->dd_bufptr = bf;
358*b45de1ebSAdrian Chadd 
359*b45de1ebSAdrian Chadd 	TAILQ_INIT(head);
360*b45de1ebSAdrian Chadd 	for (i = 0; i < nbuf; i++, bf++) {
361*b45de1ebSAdrian Chadd 		bf->bf_desc = NULL;
362*b45de1ebSAdrian Chadd 		bf->bf_daddr = 0;
363*b45de1ebSAdrian Chadd 		bf->bf_lastds = NULL;	/* Just an initial value */
364*b45de1ebSAdrian Chadd 
365*b45de1ebSAdrian Chadd 		error = bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT,
366*b45de1ebSAdrian Chadd 				&bf->bf_dmamap);
367*b45de1ebSAdrian Chadd 		if (error != 0) {
368*b45de1ebSAdrian Chadd 			device_printf(sc->sc_dev, "unable to create dmamap "
369*b45de1ebSAdrian Chadd 			    "for %s buffer %u, error %u\n",
370*b45de1ebSAdrian Chadd 			    dd->dd_name, i, error);
371*b45de1ebSAdrian Chadd 			ath_descdma_cleanup(sc, dd, head);
372*b45de1ebSAdrian Chadd 			return error;
373*b45de1ebSAdrian Chadd 		}
374*b45de1ebSAdrian Chadd 		TAILQ_INSERT_TAIL(head, bf, bf_list);
375*b45de1ebSAdrian Chadd 	}
376*b45de1ebSAdrian Chadd 	return 0;
377*b45de1ebSAdrian Chadd fail3:
378*b45de1ebSAdrian Chadd 	memset(dd, 0, sizeof(*dd));
379*b45de1ebSAdrian Chadd 	return error;
380*b45de1ebSAdrian Chadd }
381*b45de1ebSAdrian Chadd 
382*b45de1ebSAdrian Chadd void
ath_descdma_cleanup(struct ath_softc * sc,struct ath_descdma * dd,ath_bufhead * head)383*b45de1ebSAdrian Chadd ath_descdma_cleanup(struct ath_softc *sc,
384*b45de1ebSAdrian Chadd 	struct ath_descdma *dd, ath_bufhead *head)
385*b45de1ebSAdrian Chadd {
386*b45de1ebSAdrian Chadd 	struct ath_buf *bf;
387*b45de1ebSAdrian Chadd 	struct ieee80211_node *ni;
388*b45de1ebSAdrian Chadd 	int do_warning = 0;
389*b45de1ebSAdrian Chadd 
390*b45de1ebSAdrian Chadd 	if (dd->dd_dmamap != 0) {
391*b45de1ebSAdrian Chadd 		bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
392*b45de1ebSAdrian Chadd 		bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
393*b45de1ebSAdrian Chadd 		bus_dma_tag_destroy(dd->dd_dmat);
394*b45de1ebSAdrian Chadd 	}
395*b45de1ebSAdrian Chadd 
396*b45de1ebSAdrian Chadd 	if (head != NULL) {
397*b45de1ebSAdrian Chadd 		TAILQ_FOREACH(bf, head, bf_list) {
398*b45de1ebSAdrian Chadd 			if (bf->bf_m) {
399*b45de1ebSAdrian Chadd 				/*
400*b45de1ebSAdrian Chadd 				 * XXX warn if there's buffers here.
401*b45de1ebSAdrian Chadd 				 * XXX it should have been freed by the
402*b45de1ebSAdrian Chadd 				 * owner!
403*b45de1ebSAdrian Chadd 				 */
404*b45de1ebSAdrian Chadd 
405*b45de1ebSAdrian Chadd 				if (do_warning == 0) {
406*b45de1ebSAdrian Chadd 					do_warning = 1;
407*b45de1ebSAdrian Chadd 					device_printf(sc->sc_dev,
408*b45de1ebSAdrian Chadd 					    "%s: %s: mbuf should've been"
409*b45de1ebSAdrian Chadd 					    " unmapped/freed!\n",
410*b45de1ebSAdrian Chadd 					    __func__,
411*b45de1ebSAdrian Chadd 					    dd->dd_name);
412*b45de1ebSAdrian Chadd 				}
413*b45de1ebSAdrian Chadd 				bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
414*b45de1ebSAdrian Chadd 				    BUS_DMASYNC_POSTREAD);
415*b45de1ebSAdrian Chadd 				bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
416*b45de1ebSAdrian Chadd 				m_freem(bf->bf_m);
417*b45de1ebSAdrian Chadd 				bf->bf_m = NULL;
418*b45de1ebSAdrian Chadd 			}
419*b45de1ebSAdrian Chadd 			if (bf->bf_dmamap != NULL) {
420*b45de1ebSAdrian Chadd 				bus_dmamap_destroy(sc->sc_dmat, bf->bf_dmamap);
421*b45de1ebSAdrian Chadd 				bf->bf_dmamap = NULL;
422*b45de1ebSAdrian Chadd 			}
423*b45de1ebSAdrian Chadd 			ni = bf->bf_node;
424*b45de1ebSAdrian Chadd 			bf->bf_node = NULL;
425*b45de1ebSAdrian Chadd 			if (ni != NULL) {
426*b45de1ebSAdrian Chadd 				/*
427*b45de1ebSAdrian Chadd 				 * Reclaim node reference.
428*b45de1ebSAdrian Chadd 				 */
429*b45de1ebSAdrian Chadd 				ieee80211_free_node(ni);
430*b45de1ebSAdrian Chadd 			}
431*b45de1ebSAdrian Chadd 		}
432*b45de1ebSAdrian Chadd 	}
433*b45de1ebSAdrian Chadd 
434*b45de1ebSAdrian Chadd 	if (head != NULL)
435*b45de1ebSAdrian Chadd 		TAILQ_INIT(head);
436*b45de1ebSAdrian Chadd 
437*b45de1ebSAdrian Chadd 	if (dd->dd_bufptr != NULL)
438*b45de1ebSAdrian Chadd 		free(dd->dd_bufptr, M_ATHDEV);
439*b45de1ebSAdrian Chadd 	memset(dd, 0, sizeof(*dd));
440*b45de1ebSAdrian Chadd }
441