xref: /freebsd/sys/dev/ath/if_ath.c (revision 4c24deac20090de852988d3a54b1d9e354caeba1)
15591b213SSam Leffler /*-
21f1d7810SSam Leffler  * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
35591b213SSam Leffler  * All rights reserved.
45591b213SSam Leffler  *
55591b213SSam Leffler  * Redistribution and use in source and binary forms, with or without
65591b213SSam Leffler  * modification, are permitted provided that the following conditions
75591b213SSam Leffler  * are met:
85591b213SSam Leffler  * 1. Redistributions of source code must retain the above copyright
95591b213SSam Leffler  *    notice, this list of conditions and the following disclaimer,
105591b213SSam Leffler  *    without modification.
115591b213SSam Leffler  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
125591b213SSam Leffler  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
135591b213SSam Leffler  *    redistribution must be conditioned upon including a substantially
145591b213SSam Leffler  *    similar Disclaimer requirement for further binary redistribution.
155591b213SSam Leffler  * 3. Neither the names of the above-listed copyright holders nor the names
165591b213SSam Leffler  *    of any contributors may be used to endorse or promote products derived
175591b213SSam Leffler  *    from this software without specific prior written permission.
185591b213SSam Leffler  *
195591b213SSam Leffler  * Alternatively, this software may be distributed under the terms of the
205591b213SSam Leffler  * GNU General Public License ("GPL") version 2 as published by the Free
215591b213SSam Leffler  * Software Foundation.
225591b213SSam Leffler  *
235591b213SSam Leffler  * NO WARRANTY
245591b213SSam Leffler  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
255591b213SSam Leffler  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
265591b213SSam Leffler  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
275591b213SSam Leffler  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
285591b213SSam Leffler  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
295591b213SSam Leffler  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305591b213SSam Leffler  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315591b213SSam Leffler  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
325591b213SSam Leffler  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335591b213SSam Leffler  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
345591b213SSam Leffler  * THE POSSIBILITY OF SUCH DAMAGES.
355591b213SSam Leffler  */
365591b213SSam Leffler 
375591b213SSam Leffler #include <sys/cdefs.h>
385591b213SSam Leffler __FBSDID("$FreeBSD$");
395591b213SSam Leffler 
405591b213SSam Leffler /*
415591b213SSam Leffler  * Driver for the Atheros Wireless LAN controller.
425f3721d5SSam Leffler  *
435f3721d5SSam Leffler  * This software is derived from work of Atsushi Onoe; his contribution
445f3721d5SSam Leffler  * is greatly appreciated.
455591b213SSam Leffler  */
465591b213SSam Leffler 
475591b213SSam Leffler #include "opt_inet.h"
485591b213SSam Leffler 
495591b213SSam Leffler #include <sys/param.h>
505591b213SSam Leffler #include <sys/systm.h>
515591b213SSam Leffler #include <sys/sysctl.h>
525591b213SSam Leffler #include <sys/mbuf.h>
535591b213SSam Leffler #include <sys/malloc.h>
545591b213SSam Leffler #include <sys/lock.h>
555591b213SSam Leffler #include <sys/mutex.h>
565591b213SSam Leffler #include <sys/kernel.h>
575591b213SSam Leffler #include <sys/socket.h>
585591b213SSam Leffler #include <sys/sockio.h>
595591b213SSam Leffler #include <sys/errno.h>
605591b213SSam Leffler #include <sys/callout.h>
615591b213SSam Leffler #include <sys/bus.h>
625591b213SSam Leffler #include <sys/endian.h>
635591b213SSam Leffler 
645591b213SSam Leffler #include <machine/bus.h>
655591b213SSam Leffler 
665591b213SSam Leffler #include <net/if.h>
675591b213SSam Leffler #include <net/if_dl.h>
685591b213SSam Leffler #include <net/if_media.h>
695591b213SSam Leffler #include <net/if_arp.h>
705591b213SSam Leffler #include <net/ethernet.h>
715591b213SSam Leffler #include <net/if_llc.h>
725591b213SSam Leffler 
735591b213SSam Leffler #include <net80211/ieee80211_var.h>
745591b213SSam Leffler 
755591b213SSam Leffler #include <net/bpf.h>
765591b213SSam Leffler 
775591b213SSam Leffler #ifdef INET
785591b213SSam Leffler #include <netinet/in.h>
795591b213SSam Leffler #include <netinet/if_ether.h>
805591b213SSam Leffler #endif
815591b213SSam Leffler 
825591b213SSam Leffler #define	AR_DEBUG
835591b213SSam Leffler #include <dev/ath/if_athvar.h>
845591b213SSam Leffler #include <contrib/dev/ath/ah_desc.h>
85c42a7b7eSSam Leffler #include <contrib/dev/ath/ah_devid.h>		/* XXX for softled */
865591b213SSam Leffler 
875591b213SSam Leffler /* unalligned little endian access */
885591b213SSam Leffler #define LE_READ_2(p)							\
895591b213SSam Leffler 	((u_int16_t)							\
905591b213SSam Leffler 	 ((((u_int8_t *)(p))[0]      ) | (((u_int8_t *)(p))[1] <<  8)))
915591b213SSam Leffler #define LE_READ_4(p)							\
925591b213SSam Leffler 	((u_int32_t)							\
935591b213SSam Leffler 	 ((((u_int8_t *)(p))[0]      ) | (((u_int8_t *)(p))[1] <<  8) |	\
945591b213SSam Leffler 	  (((u_int8_t *)(p))[2] << 16) | (((u_int8_t *)(p))[3] << 24)))
955591b213SSam Leffler 
963e50ec2cSSam Leffler enum {
973e50ec2cSSam Leffler 	ATH_LED_TX,
983e50ec2cSSam Leffler 	ATH_LED_RX,
993e50ec2cSSam Leffler 	ATH_LED_POLL,
1003e50ec2cSSam Leffler };
1013e50ec2cSSam Leffler 
1025591b213SSam Leffler static void	ath_init(void *);
103c42a7b7eSSam Leffler static void	ath_stop_locked(struct ifnet *);
1045591b213SSam Leffler static void	ath_stop(struct ifnet *);
1055591b213SSam Leffler static void	ath_start(struct ifnet *);
106c42a7b7eSSam Leffler static int	ath_reset(struct ifnet *);
1075591b213SSam Leffler static int	ath_media_change(struct ifnet *);
1085591b213SSam Leffler static void	ath_watchdog(struct ifnet *);
1095591b213SSam Leffler static int	ath_ioctl(struct ifnet *, u_long, caddr_t);
1105591b213SSam Leffler static void	ath_fatal_proc(void *, int);
1115591b213SSam Leffler static void	ath_rxorn_proc(void *, int);
1125591b213SSam Leffler static void	ath_bmiss_proc(void *, int);
1135591b213SSam Leffler static void	ath_initkeytable(struct ath_softc *);
114c42a7b7eSSam Leffler static int	ath_key_alloc(struct ieee80211com *,
115c42a7b7eSSam Leffler 			const struct ieee80211_key *);
116c42a7b7eSSam Leffler static int	ath_key_delete(struct ieee80211com *,
117c42a7b7eSSam Leffler 			const struct ieee80211_key *);
118c42a7b7eSSam Leffler static int	ath_key_set(struct ieee80211com *, const struct ieee80211_key *,
119c42a7b7eSSam Leffler 			const u_int8_t mac[IEEE80211_ADDR_LEN]);
120c42a7b7eSSam Leffler static void	ath_key_update_begin(struct ieee80211com *);
121c42a7b7eSSam Leffler static void	ath_key_update_end(struct ieee80211com *);
1225591b213SSam Leffler static void	ath_mode_init(struct ath_softc *);
123c42a7b7eSSam Leffler static void	ath_setslottime(struct ath_softc *);
124c42a7b7eSSam Leffler static void	ath_updateslot(struct ifnet *);
12580d2765fSSam Leffler static int	ath_beaconq_setup(struct ath_hal *);
1265591b213SSam Leffler static int	ath_beacon_alloc(struct ath_softc *, struct ieee80211_node *);
127c42a7b7eSSam Leffler static void	ath_beacon_setup(struct ath_softc *, struct ath_buf *);
1285591b213SSam Leffler static void	ath_beacon_proc(void *, int);
129c42a7b7eSSam Leffler static void	ath_bstuck_proc(void *, int);
1305591b213SSam Leffler static void	ath_beacon_free(struct ath_softc *);
1315591b213SSam Leffler static void	ath_beacon_config(struct ath_softc *);
132c42a7b7eSSam Leffler static void	ath_descdma_cleanup(struct ath_softc *sc,
133c42a7b7eSSam Leffler 			struct ath_descdma *, ath_bufhead *);
1345591b213SSam Leffler static int	ath_desc_alloc(struct ath_softc *);
1355591b213SSam Leffler static void	ath_desc_free(struct ath_softc *);
136c42a7b7eSSam Leffler static struct ieee80211_node *ath_node_alloc(struct ieee80211_node_table *);
137c42a7b7eSSam Leffler static void	ath_node_free(struct ieee80211_node *);
138c42a7b7eSSam Leffler static u_int8_t	ath_node_getrssi(const struct ieee80211_node *);
1395591b213SSam Leffler static int	ath_rxbuf_init(struct ath_softc *, struct ath_buf *);
140c42a7b7eSSam Leffler static void	ath_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
141c42a7b7eSSam Leffler 			struct ieee80211_node *ni,
142c42a7b7eSSam Leffler 			int subtype, int rssi, u_int32_t rstamp);
143c42a7b7eSSam Leffler static void	ath_setdefantenna(struct ath_softc *, u_int);
1445591b213SSam Leffler static void	ath_rx_proc(void *, int);
145c42a7b7eSSam Leffler static struct ath_txq *ath_txq_setup(struct ath_softc*, int qtype, int subtype);
146c42a7b7eSSam Leffler static int	ath_tx_setup(struct ath_softc *, int, int);
147c42a7b7eSSam Leffler static int	ath_wme_update(struct ieee80211com *);
148c42a7b7eSSam Leffler static void	ath_tx_cleanupq(struct ath_softc *, struct ath_txq *);
149c42a7b7eSSam Leffler static void	ath_tx_cleanup(struct ath_softc *);
1505591b213SSam Leffler static int	ath_tx_start(struct ath_softc *, struct ieee80211_node *,
1515591b213SSam Leffler 			     struct ath_buf *, struct mbuf *);
152c42a7b7eSSam Leffler static void	ath_tx_proc_q0(void *, int);
153c42a7b7eSSam Leffler static void	ath_tx_proc_q0123(void *, int);
1545591b213SSam Leffler static void	ath_tx_proc(void *, int);
1555591b213SSam Leffler static int	ath_chan_set(struct ath_softc *, struct ieee80211_channel *);
1565591b213SSam Leffler static void	ath_draintxq(struct ath_softc *);
1575591b213SSam Leffler static void	ath_stoprecv(struct ath_softc *);
1585591b213SSam Leffler static int	ath_startrecv(struct ath_softc *);
159c42a7b7eSSam Leffler static void	ath_chan_change(struct ath_softc *, struct ieee80211_channel *);
1605591b213SSam Leffler static void	ath_next_scan(void *);
1615591b213SSam Leffler static void	ath_calibrate(void *);
16245bbf62fSSam Leffler static int	ath_newstate(struct ieee80211com *, enum ieee80211_state, int);
1635591b213SSam Leffler static void	ath_newassoc(struct ieee80211com *,
1645591b213SSam Leffler 			struct ieee80211_node *, int);
165c42a7b7eSSam Leffler static int	ath_getchannels(struct ath_softc *, u_int cc,
166c42a7b7eSSam Leffler 			HAL_BOOL outdoor, HAL_BOOL xchanmode);
1673e50ec2cSSam Leffler static void	ath_led_event(struct ath_softc *, int);
168c42a7b7eSSam Leffler static void	ath_update_txpow(struct ath_softc *);
1695591b213SSam Leffler 
170c42a7b7eSSam Leffler static int	ath_rate_setup(struct ath_softc *, u_int mode);
1715591b213SSam Leffler static void	ath_setcurmode(struct ath_softc *, enum ieee80211_phymode);
172c42a7b7eSSam Leffler 
173c42a7b7eSSam Leffler static void	ath_sysctlattach(struct ath_softc *);
174c42a7b7eSSam Leffler static void	ath_bpfattach(struct ath_softc *);
175c42a7b7eSSam Leffler static void	ath_announce(struct ath_softc *);
1765591b213SSam Leffler 
1775591b213SSam Leffler SYSCTL_DECL(_hw_ath);
1785591b213SSam Leffler 
1795591b213SSam Leffler /* XXX validate sysctl values */
1805591b213SSam Leffler static	int ath_dwelltime = 200;		/* 5 channels/second */
1815591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, dwell, CTLFLAG_RW, &ath_dwelltime,
1825591b213SSam Leffler 	    0, "channel dwell time (ms) for AP/station scanning");
1835591b213SSam Leffler static	int ath_calinterval = 30;		/* calibrate every 30 secs */
1845591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, calibrate, CTLFLAG_RW, &ath_calinterval,
1855591b213SSam Leffler 	    0, "chip calibration interval (secs)");
18645cabbdcSSam Leffler static	int ath_outdoor = AH_TRUE;		/* outdoor operation */
18745cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, outdoor, CTLFLAG_RD, &ath_outdoor,
188c42a7b7eSSam Leffler 	    0, "outdoor operation");
1898c0370b7SSam Leffler TUNABLE_INT("hw.ath.outdoor", &ath_outdoor);
190c42a7b7eSSam Leffler static	int ath_xchanmode = AH_TRUE;		/* extended channel use */
191c42a7b7eSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, xchanmode, CTLFLAG_RD, &ath_xchanmode,
192c42a7b7eSSam Leffler 	    0, "extended channel mode");
193c42a7b7eSSam Leffler TUNABLE_INT("hw.ath.xchanmode", &ath_xchanmode);
19445cabbdcSSam Leffler static	int ath_countrycode = CTRY_DEFAULT;	/* country code */
19545cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, countrycode, CTLFLAG_RD, &ath_countrycode,
19645cabbdcSSam Leffler 	    0, "country code");
1978c0370b7SSam Leffler TUNABLE_INT("hw.ath.countrycode", &ath_countrycode);
19845cabbdcSSam Leffler static	int ath_regdomain = 0;			/* regulatory domain */
19945cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, regdomain, CTLFLAG_RD, &ath_regdomain,
20045cabbdcSSam Leffler 	    0, "regulatory domain");
2015591b213SSam Leffler 
2025591b213SSam Leffler #ifdef AR_DEBUG
203c42a7b7eSSam Leffler static	int ath_debug = 0;
2045591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, debug, CTLFLAG_RW, &ath_debug,
2055591b213SSam Leffler 	    0, "control debugging printfs");
206f3be7956SSam Leffler TUNABLE_INT("hw.ath.debug", &ath_debug);
207e325e530SSam Leffler enum {
208e325e530SSam Leffler 	ATH_DEBUG_XMIT		= 0x00000001,	/* basic xmit operation */
209e325e530SSam Leffler 	ATH_DEBUG_XMIT_DESC	= 0x00000002,	/* xmit descriptors */
210e325e530SSam Leffler 	ATH_DEBUG_RECV		= 0x00000004,	/* basic recv operation */
211e325e530SSam Leffler 	ATH_DEBUG_RECV_DESC	= 0x00000008,	/* recv descriptors */
212e325e530SSam Leffler 	ATH_DEBUG_RATE		= 0x00000010,	/* rate control */
213e325e530SSam Leffler 	ATH_DEBUG_RESET		= 0x00000020,	/* reset processing */
214e325e530SSam Leffler 	ATH_DEBUG_MODE		= 0x00000040,	/* mode init/setup */
215e325e530SSam Leffler 	ATH_DEBUG_BEACON 	= 0x00000080,	/* beacon handling */
216e325e530SSam Leffler 	ATH_DEBUG_WATCHDOG 	= 0x00000100,	/* watchdog timeout */
217e325e530SSam Leffler 	ATH_DEBUG_INTR		= 0x00001000,	/* ISR */
218e325e530SSam Leffler 	ATH_DEBUG_TX_PROC	= 0x00002000,	/* tx ISR proc */
219e325e530SSam Leffler 	ATH_DEBUG_RX_PROC	= 0x00004000,	/* rx ISR proc */
220e325e530SSam Leffler 	ATH_DEBUG_BEACON_PROC	= 0x00008000,	/* beacon ISR proc */
221e325e530SSam Leffler 	ATH_DEBUG_CALIBRATE	= 0x00010000,	/* periodic calibration */
222c42a7b7eSSam Leffler 	ATH_DEBUG_KEYCACHE	= 0x00020000,	/* key cache management */
223c42a7b7eSSam Leffler 	ATH_DEBUG_STATE		= 0x00040000,	/* 802.11 state transitions */
224c42a7b7eSSam Leffler 	ATH_DEBUG_NODE		= 0x00080000,	/* node management */
2253e50ec2cSSam Leffler 	ATH_DEBUG_LED		= 0x00100000,	/* led management */
226c42a7b7eSSam Leffler 	ATH_DEBUG_FATAL		= 0x80000000,	/* fatal errors */
227e325e530SSam Leffler 	ATH_DEBUG_ANY		= 0xffffffff
228e325e530SSam Leffler };
229c42a7b7eSSam Leffler #define	IFF_DUMPPKTS(sc, m) \
2300a1b94c4SSam Leffler 	((sc->sc_debug & (m)) || \
231c42a7b7eSSam Leffler 	    (sc->sc_if.if_flags & (IFF_DEBUG|IFF_LINK2)) == (IFF_DEBUG|IFF_LINK2))
232c42a7b7eSSam Leffler #define	DPRINTF(sc, m, fmt, ...) do {				\
2330a1b94c4SSam Leffler 	if (sc->sc_debug & (m))					\
234c42a7b7eSSam Leffler 		printf(fmt, __VA_ARGS__);			\
235c42a7b7eSSam Leffler } while (0)
236c42a7b7eSSam Leffler #define	KEYPRINTF(sc, ix, hk, mac) do {				\
237c42a7b7eSSam Leffler 	if (sc->sc_debug & ATH_DEBUG_KEYCACHE)			\
238c42a7b7eSSam Leffler 		ath_keyprint(__func__, ix, hk, mac);		\
239c42a7b7eSSam Leffler } while (0)
240c42a7b7eSSam Leffler static	void ath_printrxbuf(struct ath_buf *bf, int);
241c42a7b7eSSam Leffler static	void ath_printtxbuf(struct ath_buf *bf, int);
2425591b213SSam Leffler #else
243c42a7b7eSSam Leffler #define	IFF_DUMPPKTS(sc, m) \
244c42a7b7eSSam Leffler 	((sc->sc_if.if_flags & (IFF_DEBUG|IFF_LINK2)) == (IFF_DEBUG|IFF_LINK2))
245c42a7b7eSSam Leffler #define	DPRINTF(m, fmt, ...)
246c42a7b7eSSam Leffler #define	KEYPRINTF(sc, k, ix, mac)
2475591b213SSam Leffler #endif
2485591b213SSam Leffler 
249c42a7b7eSSam Leffler MALLOC_DEFINE(M_ATHDEV, "athdev", "ath driver dma buffers");
250c42a7b7eSSam Leffler 
2515591b213SSam Leffler int
2525591b213SSam Leffler ath_attach(u_int16_t devid, struct ath_softc *sc)
2535591b213SSam Leffler {
254c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
2555591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
2565591b213SSam Leffler 	struct ath_hal *ah;
2575591b213SSam Leffler 	HAL_STATUS status;
258c42a7b7eSSam Leffler 	int error = 0, i;
2595591b213SSam Leffler 
260c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: devid 0x%x\n", __func__, devid);
2615591b213SSam Leffler 
2625591b213SSam Leffler 	/* set these up early for if_printf use */
2639bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(sc->sc_dev),
2649bf40edeSBrooks Davis 		device_get_unit(sc->sc_dev));
2655591b213SSam Leffler 
2665591b213SSam Leffler 	ah = ath_hal_attach(devid, sc, sc->sc_st, sc->sc_sh, &status);
2675591b213SSam Leffler 	if (ah == NULL) {
2685591b213SSam Leffler 		if_printf(ifp, "unable to attach hardware; HAL status %u\n",
2695591b213SSam Leffler 			status);
2705591b213SSam Leffler 		error = ENXIO;
2715591b213SSam Leffler 		goto bad;
2725591b213SSam Leffler 	}
27385bdc65aSSam Leffler 	if (ah->ah_abi != HAL_ABI_VERSION) {
274c42a7b7eSSam Leffler 		if_printf(ifp, "HAL ABI mismatch detected "
275c42a7b7eSSam Leffler 			"(HAL:0x%x != driver:0x%x)\n",
27685bdc65aSSam Leffler 			ah->ah_abi, HAL_ABI_VERSION);
27785bdc65aSSam Leffler 		error = ENXIO;
27885bdc65aSSam Leffler 		goto bad;
27985bdc65aSSam Leffler 	}
2805591b213SSam Leffler 	sc->sc_ah = ah;
281b58b3803SSam Leffler 	sc->sc_invalid = 0;	/* ready to go, enable interrupt handling */
2825591b213SSam Leffler 
2835591b213SSam Leffler 	/*
284c42a7b7eSSam Leffler 	 * Check if the MAC has multi-rate retry support.
285c42a7b7eSSam Leffler 	 * We do this by trying to setup a fake extended
286c42a7b7eSSam Leffler 	 * descriptor.  MAC's that don't have support will
287c42a7b7eSSam Leffler 	 * return false w/o doing anything.  MAC's that do
288c42a7b7eSSam Leffler 	 * support it will return true w/o doing anything.
289c42a7b7eSSam Leffler 	 */
290c42a7b7eSSam Leffler 	sc->sc_mrretry = ath_hal_setupxtxdesc(ah, NULL, 0,0, 0,0, 0,0);
291c42a7b7eSSam Leffler 
292c42a7b7eSSam Leffler 	/*
293c42a7b7eSSam Leffler 	 * Check if the device has hardware counters for PHY
294c42a7b7eSSam Leffler 	 * errors.  If so we need to enable the MIB interrupt
295c42a7b7eSSam Leffler 	 * so we can act on stat triggers.
296c42a7b7eSSam Leffler 	 */
297c42a7b7eSSam Leffler 	if (ath_hal_hwphycounters(ah))
298c42a7b7eSSam Leffler 		sc->sc_needmib = 1;
299c42a7b7eSSam Leffler 
300c42a7b7eSSam Leffler 	/*
301c42a7b7eSSam Leffler 	 * Get the hardware key cache size.
302c42a7b7eSSam Leffler 	 */
303c42a7b7eSSam Leffler 	sc->sc_keymax = ath_hal_keycachesize(ah);
304c42a7b7eSSam Leffler 	if (sc->sc_keymax > sizeof(sc->sc_keymap) * NBBY) {
3056891c875SPeter Wemm 		if_printf(ifp,
3066891c875SPeter Wemm 			"Warning, using only %zu of %u key cache slots\n",
307c42a7b7eSSam Leffler 			sizeof(sc->sc_keymap) * NBBY, sc->sc_keymax);
308c42a7b7eSSam Leffler 		sc->sc_keymax = sizeof(sc->sc_keymap) * NBBY;
309c42a7b7eSSam Leffler 	}
310c42a7b7eSSam Leffler 	/*
311c42a7b7eSSam Leffler 	 * Reset the key cache since some parts do not
312c42a7b7eSSam Leffler 	 * reset the contents on initial power up.
313c42a7b7eSSam Leffler 	 */
314c42a7b7eSSam Leffler 	for (i = 0; i < sc->sc_keymax; i++)
315c42a7b7eSSam Leffler 		ath_hal_keyreset(ah, i);
316c42a7b7eSSam Leffler 	/*
317c42a7b7eSSam Leffler 	 * Mark key cache slots associated with global keys
318c42a7b7eSSam Leffler 	 * as in use.  If we knew TKIP was not to be used we
319c42a7b7eSSam Leffler 	 * could leave the +32, +64, and +32+64 slots free.
320c42a7b7eSSam Leffler 	 * XXX only for splitmic.
321c42a7b7eSSam Leffler 	 */
322c42a7b7eSSam Leffler 	for (i = 0; i < IEEE80211_WEP_NKID; i++) {
323c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i);
324c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+32);
325c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+64);
326c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+32+64);
327c42a7b7eSSam Leffler 	}
328c42a7b7eSSam Leffler 
329c42a7b7eSSam Leffler 	/*
3305591b213SSam Leffler 	 * Collect the channel list using the default country
3315591b213SSam Leffler 	 * code and including outdoor channels.  The 802.11 layer
33245cabbdcSSam Leffler 	 * is resposible for filtering this list based on settings
33345cabbdcSSam Leffler 	 * like the phy mode.
3345591b213SSam Leffler 	 */
335c42a7b7eSSam Leffler 	error = ath_getchannels(sc, ath_countrycode,
336c42a7b7eSSam Leffler 			ath_outdoor, ath_xchanmode);
3375591b213SSam Leffler 	if (error != 0)
3385591b213SSam Leffler 		goto bad;
33945cabbdcSSam Leffler 	/*
340c42a7b7eSSam Leffler 	 * Setup dynamic sysctl's now that country code and
341c42a7b7eSSam Leffler 	 * regdomain are available from the hal.
34245cabbdcSSam Leffler 	 */
343c42a7b7eSSam Leffler 	ath_sysctlattach(sc);
3445591b213SSam Leffler 
3455591b213SSam Leffler 	/*
3465591b213SSam Leffler 	 * Setup rate tables for all potential media types.
3475591b213SSam Leffler 	 */
3485591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11A);
3495591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11B);
3505591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11G);
351c42a7b7eSSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_TURBO_A);
352c42a7b7eSSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_TURBO_G);
353c42a7b7eSSam Leffler 	/* NB: setup here so ath_rate_update is happy */
354c42a7b7eSSam Leffler 	ath_setcurmode(sc, IEEE80211_MODE_11A);
3555591b213SSam Leffler 
356c42a7b7eSSam Leffler 	/*
357c42a7b7eSSam Leffler 	 * Allocate tx+rx descriptors and populate the lists.
358c42a7b7eSSam Leffler 	 */
3595591b213SSam Leffler 	error = ath_desc_alloc(sc);
3605591b213SSam Leffler 	if (error != 0) {
3615591b213SSam Leffler 		if_printf(ifp, "failed to allocate descriptors: %d\n", error);
3625591b213SSam Leffler 		goto bad;
3635591b213SSam Leffler 	}
364e383b240SSam Leffler 	callout_init(&sc->sc_scan_ch, debug_mpsafenet ? CALLOUT_MPSAFE : 0);
3652274d8c8SSam Leffler 	callout_init(&sc->sc_cal_ch, CALLOUT_MPSAFE);
3665591b213SSam Leffler 
367f0b2a0beSSam Leffler 	ATH_TXBUF_LOCK_INIT(sc);
3685591b213SSam Leffler 
3695591b213SSam Leffler 	TASK_INIT(&sc->sc_rxtask, 0, ath_rx_proc, sc);
3705591b213SSam Leffler 	TASK_INIT(&sc->sc_rxorntask, 0, ath_rxorn_proc, sc);
3715591b213SSam Leffler 	TASK_INIT(&sc->sc_fataltask, 0, ath_fatal_proc, sc);
3725591b213SSam Leffler 	TASK_INIT(&sc->sc_bmisstask, 0, ath_bmiss_proc, sc);
373c42a7b7eSSam Leffler 	TASK_INIT(&sc->sc_bstucktask, 0, ath_bstuck_proc, sc);
3745591b213SSam Leffler 
3755591b213SSam Leffler 	/*
376c42a7b7eSSam Leffler 	 * Allocate hardware transmit queues: one queue for
377c42a7b7eSSam Leffler 	 * beacon frames and one data queue for each QoS
378c42a7b7eSSam Leffler 	 * priority.  Note that the hal handles reseting
379c42a7b7eSSam Leffler 	 * these queues at the needed time.
380c42a7b7eSSam Leffler 	 *
381c42a7b7eSSam Leffler 	 * XXX PS-Poll
3825591b213SSam Leffler 	 */
38380d2765fSSam Leffler 	sc->sc_bhalq = ath_beaconq_setup(ah);
3845591b213SSam Leffler 	if (sc->sc_bhalq == (u_int) -1) {
3855591b213SSam Leffler 		if_printf(ifp, "unable to setup a beacon xmit queue!\n");
386c42a7b7eSSam Leffler 		error = EIO;
387b28b4653SSam Leffler 		goto bad2;
3885591b213SSam Leffler 	}
389c42a7b7eSSam Leffler 	sc->sc_cabq = ath_txq_setup(sc, HAL_TX_QUEUE_CAB, 0);
390c42a7b7eSSam Leffler 	if (sc->sc_cabq == NULL) {
391c42a7b7eSSam Leffler 		if_printf(ifp, "unable to setup CAB xmit queue!\n");
392c42a7b7eSSam Leffler 		error = EIO;
393c42a7b7eSSam Leffler 		goto bad2;
394c42a7b7eSSam Leffler 	}
395c42a7b7eSSam Leffler 	/* NB: insure BK queue is the lowest priority h/w queue */
396c42a7b7eSSam Leffler 	if (!ath_tx_setup(sc, WME_AC_BK, HAL_WME_AC_BK)) {
397c42a7b7eSSam Leffler 		if_printf(ifp, "unable to setup xmit queue for %s traffic!\n",
398c42a7b7eSSam Leffler 			ieee80211_wme_acnames[WME_AC_BK]);
399c42a7b7eSSam Leffler 		error = EIO;
400c42a7b7eSSam Leffler 		goto bad2;
401c42a7b7eSSam Leffler 	}
402c42a7b7eSSam Leffler 	if (!ath_tx_setup(sc, WME_AC_BE, HAL_WME_AC_BE) ||
403c42a7b7eSSam Leffler 	    !ath_tx_setup(sc, WME_AC_VI, HAL_WME_AC_VI) ||
404c42a7b7eSSam Leffler 	    !ath_tx_setup(sc, WME_AC_VO, HAL_WME_AC_VO)) {
405c42a7b7eSSam Leffler 		/*
406c42a7b7eSSam Leffler 		 * Not enough hardware tx queues to properly do WME;
407c42a7b7eSSam Leffler 		 * just punt and assign them all to the same h/w queue.
408c42a7b7eSSam Leffler 		 * We could do a better job of this if, for example,
409c42a7b7eSSam Leffler 		 * we allocate queues when we switch from station to
410c42a7b7eSSam Leffler 		 * AP mode.
411c42a7b7eSSam Leffler 		 */
412c42a7b7eSSam Leffler 		if (sc->sc_ac2q[WME_AC_VI] != NULL)
413c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, sc->sc_ac2q[WME_AC_VI]);
414c42a7b7eSSam Leffler 		if (sc->sc_ac2q[WME_AC_BE] != NULL)
415c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, sc->sc_ac2q[WME_AC_BE]);
416c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_BE] = sc->sc_ac2q[WME_AC_BK];
417c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_VI] = sc->sc_ac2q[WME_AC_BK];
418c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_VO] = sc->sc_ac2q[WME_AC_BK];
419c42a7b7eSSam Leffler 	}
420c42a7b7eSSam Leffler 
421c42a7b7eSSam Leffler 	/*
422c42a7b7eSSam Leffler 	 * Special case certain configurations.  Note the
423c42a7b7eSSam Leffler 	 * CAB queue is handled by these specially so don't
424c42a7b7eSSam Leffler 	 * include them when checking the txq setup mask.
425c42a7b7eSSam Leffler 	 */
426c42a7b7eSSam Leffler 	switch (sc->sc_txqsetup &~ (1<<sc->sc_cabq->axq_qnum)) {
427c42a7b7eSSam Leffler 	case 0x01:
428c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc_q0, sc);
429c42a7b7eSSam Leffler 		break;
430c42a7b7eSSam Leffler 	case 0x0f:
431c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc_q0123, sc);
432c42a7b7eSSam Leffler 		break;
433c42a7b7eSSam Leffler 	default:
434c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc, sc);
435c42a7b7eSSam Leffler 		break;
436c42a7b7eSSam Leffler 	}
437c42a7b7eSSam Leffler 
438c42a7b7eSSam Leffler 	/*
439c42a7b7eSSam Leffler 	 * Setup rate control.  Some rate control modules
440c42a7b7eSSam Leffler 	 * call back to change the anntena state so expose
441c42a7b7eSSam Leffler 	 * the necessary entry points.
442c42a7b7eSSam Leffler 	 * XXX maybe belongs in struct ath_ratectrl?
443c42a7b7eSSam Leffler 	 */
444c42a7b7eSSam Leffler 	sc->sc_setdefantenna = ath_setdefantenna;
445c42a7b7eSSam Leffler 	sc->sc_rc = ath_rate_attach(sc);
446c42a7b7eSSam Leffler 	if (sc->sc_rc == NULL) {
447c42a7b7eSSam Leffler 		error = EIO;
448c42a7b7eSSam Leffler 		goto bad2;
449c42a7b7eSSam Leffler 	}
450c42a7b7eSSam Leffler 
4513e50ec2cSSam Leffler 	sc->sc_blinking = 0;
452c42a7b7eSSam Leffler 	sc->sc_ledstate = 1;
4533e50ec2cSSam Leffler 	sc->sc_ledon = 0;			/* low true */
4543e50ec2cSSam Leffler 	sc->sc_ledidle = (2700*hz)/1000;	/* 2.7sec */
4553e50ec2cSSam Leffler 	callout_init(&sc->sc_ledtimer, CALLOUT_MPSAFE);
456c42a7b7eSSam Leffler 	/*
457c42a7b7eSSam Leffler 	 * Auto-enable soft led processing for IBM cards and for
458c42a7b7eSSam Leffler 	 * 5211 minipci cards.  Users can also manually enable/disable
459c42a7b7eSSam Leffler 	 * support with a sysctl.
460c42a7b7eSSam Leffler 	 */
461c42a7b7eSSam Leffler 	sc->sc_softled = (devid == AR5212_DEVID_IBM || devid == AR5211_DEVID);
462c42a7b7eSSam Leffler 	if (sc->sc_softled) {
463c42a7b7eSSam Leffler 		ath_hal_gpioCfgOutput(ah, sc->sc_ledpin);
4643e50ec2cSSam Leffler 		ath_hal_gpioset(ah, sc->sc_ledpin, !sc->sc_ledon);
465c42a7b7eSSam Leffler 	}
4665591b213SSam Leffler 
4675591b213SSam Leffler 	ifp->if_softc = sc;
4685591b213SSam Leffler 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST;
4695591b213SSam Leffler 	ifp->if_start = ath_start;
4705591b213SSam Leffler 	ifp->if_watchdog = ath_watchdog;
4715591b213SSam Leffler 	ifp->if_ioctl = ath_ioctl;
4725591b213SSam Leffler 	ifp->if_init = ath_init;
473154b8df2SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
474154b8df2SMax Laier 	ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN;
475154b8df2SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
4765591b213SSam Leffler 
477c42a7b7eSSam Leffler 	ic->ic_ifp = ifp;
478c42a7b7eSSam Leffler 	ic->ic_reset = ath_reset;
4795591b213SSam Leffler 	ic->ic_newassoc = ath_newassoc;
480c42a7b7eSSam Leffler 	ic->ic_updateslot = ath_updateslot;
481c42a7b7eSSam Leffler 	ic->ic_wme.wme_update = ath_wme_update;
4825591b213SSam Leffler 	/* XXX not right but it's not used anywhere important */
4835591b213SSam Leffler 	ic->ic_phytype = IEEE80211_T_OFDM;
4845591b213SSam Leffler 	ic->ic_opmode = IEEE80211_M_STA;
485c42a7b7eSSam Leffler 	ic->ic_caps =
486c42a7b7eSSam Leffler 		  IEEE80211_C_IBSS		/* ibss, nee adhoc, mode */
487fe32c3efSSam Leffler 		| IEEE80211_C_HOSTAP		/* hostap mode */
488fe32c3efSSam Leffler 		| IEEE80211_C_MONITOR		/* monitor mode */
489fe32c3efSSam Leffler 		| IEEE80211_C_SHPREAMBLE	/* short preamble supported */
490c42a7b7eSSam Leffler 		| IEEE80211_C_SHSLOT		/* short slot time supported */
491c42a7b7eSSam Leffler 		| IEEE80211_C_WPA		/* capable of WPA1+WPA2 */
49201e7e035SSam Leffler 		;
493c42a7b7eSSam Leffler 	/*
494c42a7b7eSSam Leffler 	 * Query the hal to figure out h/w crypto support.
495c42a7b7eSSam Leffler 	 */
496c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_WEP))
497c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_WEP;
498c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_AES_OCB))
499c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_AES;
500c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_AES_CCM))
501c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_AES_CCM;
502c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_CKIP))
503c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_CKIP;
504c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_TKIP)) {
505c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_TKIP;
506c42a7b7eSSam Leffler 		/*
507c42a7b7eSSam Leffler 		 * Check if h/w does the MIC and/or whether the
508c42a7b7eSSam Leffler 		 * separate key cache entries are required to
509c42a7b7eSSam Leffler 		 * handle both tx+rx MIC keys.
510c42a7b7eSSam Leffler 		 */
511c42a7b7eSSam Leffler 		if (ath_hal_ciphersupported(ah, HAL_CIPHER_MIC))
512c42a7b7eSSam Leffler 			ic->ic_caps |= IEEE80211_C_TKIPMIC;
513c42a7b7eSSam Leffler 		if (ath_hal_tkipsplit(ah))
514c42a7b7eSSam Leffler 			sc->sc_splitmic = 1;
515c42a7b7eSSam Leffler 	}
516c42a7b7eSSam Leffler 	/*
517c42a7b7eSSam Leffler 	 * TPC support can be done either with a global cap or
518c42a7b7eSSam Leffler 	 * per-packet support.  The latter is not available on
519c42a7b7eSSam Leffler 	 * all parts.  We're a bit pedantic here as all parts
520c42a7b7eSSam Leffler 	 * support a global cap.
521c42a7b7eSSam Leffler 	 */
522c42a7b7eSSam Leffler 	sc->sc_hastpc = ath_hal_hastpc(ah);
523c42a7b7eSSam Leffler 	if (sc->sc_hastpc || ath_hal_hastxpowlimit(ah))
524c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_TXPMGT;
525c42a7b7eSSam Leffler 
526c42a7b7eSSam Leffler 	/*
527c42a7b7eSSam Leffler 	 * Mark WME capability only if we have sufficient
528c42a7b7eSSam Leffler 	 * hardware queues to do proper priority scheduling.
529c42a7b7eSSam Leffler 	 */
530c42a7b7eSSam Leffler 	if (sc->sc_ac2q[WME_AC_BE] != sc->sc_ac2q[WME_AC_BK])
531c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_WME;
532c42a7b7eSSam Leffler 	/*
533c42a7b7eSSam Leffler 	 * Check for frame bursting capability.
534c42a7b7eSSam Leffler 	 */
535c42a7b7eSSam Leffler 	if (ath_hal_hasbursting(ah))
536c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_BURST;
537c42a7b7eSSam Leffler 
538c42a7b7eSSam Leffler 	/*
539c42a7b7eSSam Leffler 	 * Indicate we need the 802.11 header padded to a
540c42a7b7eSSam Leffler 	 * 32-bit boundary for 4-address and QoS frames.
541c42a7b7eSSam Leffler 	 */
542c42a7b7eSSam Leffler 	ic->ic_flags |= IEEE80211_F_DATAPAD;
543c42a7b7eSSam Leffler 
544c42a7b7eSSam Leffler 	/*
545c42a7b7eSSam Leffler 	 * Query the hal about antenna support.
546c42a7b7eSSam Leffler 	 */
547c42a7b7eSSam Leffler 	if (ath_hal_hasdiversity(ah)) {
548c42a7b7eSSam Leffler 		sc->sc_hasdiversity = 1;
549c42a7b7eSSam Leffler 		sc->sc_diversity = ath_hal_getdiversity(ah);
550c42a7b7eSSam Leffler 	}
551c42a7b7eSSam Leffler 	sc->sc_defant = ath_hal_getdefantenna(ah);
552c42a7b7eSSam Leffler 
553c42a7b7eSSam Leffler 	/*
554c42a7b7eSSam Leffler 	 * Not all chips have the VEOL support we want to
555c42a7b7eSSam Leffler 	 * use with IBSS beacons; check here for it.
556c42a7b7eSSam Leffler 	 */
557c42a7b7eSSam Leffler 	sc->sc_hasveol = ath_hal_hasveol(ah);
5585591b213SSam Leffler 
5595591b213SSam Leffler 	/* get mac address from hardware */
5605591b213SSam Leffler 	ath_hal_getmac(ah, ic->ic_myaddr);
5615591b213SSam Leffler 
5625591b213SSam Leffler 	/* call MI attach routine. */
563c42a7b7eSSam Leffler 	ieee80211_ifattach(ic);
5645591b213SSam Leffler 	/* override default methods */
5655591b213SSam Leffler 	ic->ic_node_alloc = ath_node_alloc;
5661e774079SSam Leffler 	sc->sc_node_free = ic->ic_node_free;
5675591b213SSam Leffler 	ic->ic_node_free = ath_node_free;
568de5af704SSam Leffler 	ic->ic_node_getrssi = ath_node_getrssi;
569c42a7b7eSSam Leffler 	sc->sc_recv_mgmt = ic->ic_recv_mgmt;
570c42a7b7eSSam Leffler 	ic->ic_recv_mgmt = ath_recv_mgmt;
57145bbf62fSSam Leffler 	sc->sc_newstate = ic->ic_newstate;
57245bbf62fSSam Leffler 	ic->ic_newstate = ath_newstate;
573c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_alloc = ath_key_alloc;
574c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_delete = ath_key_delete;
575c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_set = ath_key_set;
576c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_update_begin = ath_key_update_begin;
577c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_update_end = ath_key_update_end;
57845bbf62fSSam Leffler 	/* complete initialization */
579c42a7b7eSSam Leffler 	ieee80211_media_init(ic, ath_media_change, ieee80211_media_status);
5805591b213SSam Leffler 
581c42a7b7eSSam Leffler 	ath_bpfattach(sc);
58273454c73SSam Leffler 
583c42a7b7eSSam Leffler 	if (bootverbose)
584c42a7b7eSSam Leffler 		ieee80211_announce(ic);
585c42a7b7eSSam Leffler 	ath_announce(sc);
5865591b213SSam Leffler 	return 0;
587b28b4653SSam Leffler bad2:
588c42a7b7eSSam Leffler 	ath_tx_cleanup(sc);
589b28b4653SSam Leffler 	ath_desc_free(sc);
5905591b213SSam Leffler bad:
5915591b213SSam Leffler 	if (ah)
5925591b213SSam Leffler 		ath_hal_detach(ah);
5935591b213SSam Leffler 	sc->sc_invalid = 1;
5945591b213SSam Leffler 	return error;
5955591b213SSam Leffler }
5965591b213SSam Leffler 
5975591b213SSam Leffler int
5985591b213SSam Leffler ath_detach(struct ath_softc *sc)
5995591b213SSam Leffler {
600c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
6015591b213SSam Leffler 
602c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
603c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6045591b213SSam Leffler 
6055591b213SSam Leffler 	ath_stop(ifp);
60673454c73SSam Leffler 	bpfdetach(ifp);
607c42a7b7eSSam Leffler 	/*
608c42a7b7eSSam Leffler 	 * NB: the order of these is important:
609c42a7b7eSSam Leffler 	 * o call the 802.11 layer before detaching the hal to
610c42a7b7eSSam Leffler 	 *   insure callbacks into the driver to delete global
611c42a7b7eSSam Leffler 	 *   key cache entries can be handled
612c42a7b7eSSam Leffler 	 * o reclaim the tx queue data structures after calling
613c42a7b7eSSam Leffler 	 *   the 802.11 layer as we'll get called back to reclaim
614c42a7b7eSSam Leffler 	 *   node state and potentially want to use them
615c42a7b7eSSam Leffler 	 * o to cleanup the tx queues the hal is called, so detach
616c42a7b7eSSam Leffler 	 *   it last
617c42a7b7eSSam Leffler 	 * Other than that, it's straightforward...
618c42a7b7eSSam Leffler 	 */
619c42a7b7eSSam Leffler 	ieee80211_ifdetach(&sc->sc_ic);
620c42a7b7eSSam Leffler 	ath_rate_detach(sc->sc_rc);
6215591b213SSam Leffler 	ath_desc_free(sc);
622c42a7b7eSSam Leffler 	ath_tx_cleanup(sc);
6235591b213SSam Leffler 	ath_hal_detach(sc->sc_ah);
624f0b2a0beSSam Leffler 
6255591b213SSam Leffler 	return 0;
6265591b213SSam Leffler }
6275591b213SSam Leffler 
6285591b213SSam Leffler void
6295591b213SSam Leffler ath_suspend(struct ath_softc *sc)
6305591b213SSam Leffler {
631c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
6325591b213SSam Leffler 
633c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
634c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6355591b213SSam Leffler 
6365591b213SSam Leffler 	ath_stop(ifp);
6375591b213SSam Leffler }
6385591b213SSam Leffler 
6395591b213SSam Leffler void
6405591b213SSam Leffler ath_resume(struct ath_softc *sc)
6415591b213SSam Leffler {
642c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
6435591b213SSam Leffler 
644c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
645c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6465591b213SSam Leffler 
6476b59f5e3SSam Leffler 	if (ifp->if_flags & IFF_UP) {
6485591b213SSam Leffler 		ath_init(ifp);
6496b59f5e3SSam Leffler 		if (ifp->if_flags & IFF_RUNNING)
6505591b213SSam Leffler 			ath_start(ifp);
6515591b213SSam Leffler 	}
6526b59f5e3SSam Leffler }
6535591b213SSam Leffler 
6545591b213SSam Leffler void
6555591b213SSam Leffler ath_shutdown(struct ath_softc *sc)
6565591b213SSam Leffler {
657c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
6585591b213SSam Leffler 
659c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
660c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6615591b213SSam Leffler 
6625591b213SSam Leffler 	ath_stop(ifp);
6635591b213SSam Leffler }
6645591b213SSam Leffler 
665c42a7b7eSSam Leffler /*
666c42a7b7eSSam Leffler  * Interrupt handler.  Most of the actual processing is deferred.
667c42a7b7eSSam Leffler  */
6685591b213SSam Leffler void
6695591b213SSam Leffler ath_intr(void *arg)
6705591b213SSam Leffler {
6715591b213SSam Leffler 	struct ath_softc *sc = arg;
672c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
6735591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
6745591b213SSam Leffler 	HAL_INT status;
6755591b213SSam Leffler 
6765591b213SSam Leffler 	if (sc->sc_invalid) {
6775591b213SSam Leffler 		/*
678b58b3803SSam Leffler 		 * The hardware is not ready/present, don't touch anything.
679b58b3803SSam Leffler 		 * Note this can happen early on if the IRQ is shared.
6805591b213SSam Leffler 		 */
681c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid; ignored\n", __func__);
6825591b213SSam Leffler 		return;
6835591b213SSam Leffler 	}
684fdd758d4SSam Leffler 	if (!ath_hal_intrpend(ah))		/* shared irq, not for us */
685fdd758d4SSam Leffler 		return;
6865591b213SSam Leffler 	if ((ifp->if_flags & (IFF_RUNNING|IFF_UP)) != (IFF_RUNNING|IFF_UP)) {
687c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags 0x%x\n",
688c42a7b7eSSam Leffler 			__func__, ifp->if_flags);
6895591b213SSam Leffler 		ath_hal_getisr(ah, &status);	/* clear ISR */
6905591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable further intr's */
6915591b213SSam Leffler 		return;
6925591b213SSam Leffler 	}
693c42a7b7eSSam Leffler 	/*
694c42a7b7eSSam Leffler 	 * Figure out the reason(s) for the interrupt.  Note
695c42a7b7eSSam Leffler 	 * that the hal returns a pseudo-ISR that may include
696c42a7b7eSSam Leffler 	 * bits we haven't explicitly enabled so we mask the
697c42a7b7eSSam Leffler 	 * value to insure we only process bits we requested.
698c42a7b7eSSam Leffler 	 */
6995591b213SSam Leffler 	ath_hal_getisr(ah, &status);		/* NB: clears ISR too */
700c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_INTR, "%s: status 0x%x\n", __func__, status);
701ecddff40SSam Leffler 	status &= sc->sc_imask;			/* discard unasked for bits */
7025591b213SSam Leffler 	if (status & HAL_INT_FATAL) {
703c42a7b7eSSam Leffler 		/*
704c42a7b7eSSam Leffler 		 * Fatal errors are unrecoverable.  Typically
705c42a7b7eSSam Leffler 		 * these are caused by DMA errors.  Unfortunately
706c42a7b7eSSam Leffler 		 * the exact reason is not (presently) returned
707c42a7b7eSSam Leffler 		 * by the hal.
708c42a7b7eSSam Leffler 		 */
7095591b213SSam Leffler 		sc->sc_stats.ast_hardware++;
7105591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable intr's until reset */
7115591b213SSam Leffler 		taskqueue_enqueue(taskqueue_swi, &sc->sc_fataltask);
7125591b213SSam Leffler 	} else if (status & HAL_INT_RXORN) {
7135591b213SSam Leffler 		sc->sc_stats.ast_rxorn++;
7145591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable intr's until reset */
7155591b213SSam Leffler 		taskqueue_enqueue(taskqueue_swi, &sc->sc_rxorntask);
7165591b213SSam Leffler 	} else {
717c42a7b7eSSam Leffler 		if (status & HAL_INT_SWBA) {
718c42a7b7eSSam Leffler 			/*
719c42a7b7eSSam Leffler 			 * Software beacon alert--time to send a beacon.
720c42a7b7eSSam Leffler 			 * Handle beacon transmission directly; deferring
721c42a7b7eSSam Leffler 			 * this is too slow to meet timing constraints
722c42a7b7eSSam Leffler 			 * under load.
723c42a7b7eSSam Leffler 			 */
724c42a7b7eSSam Leffler 			ath_beacon_proc(sc, 0);
725c42a7b7eSSam Leffler 		}
7265591b213SSam Leffler 		if (status & HAL_INT_RXEOL) {
7275591b213SSam Leffler 			/*
7285591b213SSam Leffler 			 * NB: the hardware should re-read the link when
7295591b213SSam Leffler 			 *     RXE bit is written, but it doesn't work at
7305591b213SSam Leffler 			 *     least on older hardware revs.
7315591b213SSam Leffler 			 */
7325591b213SSam Leffler 			sc->sc_stats.ast_rxeol++;
7335591b213SSam Leffler 			sc->sc_rxlink = NULL;
7345591b213SSam Leffler 		}
7355591b213SSam Leffler 		if (status & HAL_INT_TXURN) {
7365591b213SSam Leffler 			sc->sc_stats.ast_txurn++;
7375591b213SSam Leffler 			/* bump tx trigger level */
7385591b213SSam Leffler 			ath_hal_updatetxtriglevel(ah, AH_TRUE);
7395591b213SSam Leffler 		}
7405591b213SSam Leffler 		if (status & HAL_INT_RX)
7415591b213SSam Leffler 			taskqueue_enqueue(taskqueue_swi, &sc->sc_rxtask);
7425591b213SSam Leffler 		if (status & HAL_INT_TX)
7435591b213SSam Leffler 			taskqueue_enqueue(taskqueue_swi, &sc->sc_txtask);
7445591b213SSam Leffler 		if (status & HAL_INT_BMISS) {
7455591b213SSam Leffler 			sc->sc_stats.ast_bmiss++;
7465591b213SSam Leffler 			taskqueue_enqueue(taskqueue_swi, &sc->sc_bmisstask);
7475591b213SSam Leffler 		}
748c42a7b7eSSam Leffler 		if (status & HAL_INT_MIB) {
749c42a7b7eSSam Leffler 			sc->sc_stats.ast_mib++;
750c42a7b7eSSam Leffler 			/*
751c42a7b7eSSam Leffler 			 * Disable interrupts until we service the MIB
752c42a7b7eSSam Leffler 			 * interrupt; otherwise it will continue to fire.
753c42a7b7eSSam Leffler 			 */
754c42a7b7eSSam Leffler 			ath_hal_intrset(ah, 0);
755c42a7b7eSSam Leffler 			/*
756c42a7b7eSSam Leffler 			 * Let the hal handle the event.  We assume it will
757c42a7b7eSSam Leffler 			 * clear whatever condition caused the interrupt.
758c42a7b7eSSam Leffler 			 */
759c42a7b7eSSam Leffler 			ath_hal_mibevent(ah,
760c42a7b7eSSam Leffler 				&ATH_NODE(sc->sc_ic.ic_bss)->an_halstats);
761c42a7b7eSSam Leffler 			ath_hal_intrset(ah, sc->sc_imask);
762c42a7b7eSSam Leffler 		}
7635591b213SSam Leffler 	}
7645591b213SSam Leffler }
7655591b213SSam Leffler 
7665591b213SSam Leffler static void
7675591b213SSam Leffler ath_fatal_proc(void *arg, int pending)
7685591b213SSam Leffler {
7695591b213SSam Leffler 	struct ath_softc *sc = arg;
770c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
7715591b213SSam Leffler 
772c42a7b7eSSam Leffler 	if_printf(ifp, "hardware error; resetting\n");
773c42a7b7eSSam Leffler 	ath_reset(ifp);
7745591b213SSam Leffler }
7755591b213SSam Leffler 
7765591b213SSam Leffler static void
7775591b213SSam Leffler ath_rxorn_proc(void *arg, int pending)
7785591b213SSam Leffler {
7795591b213SSam Leffler 	struct ath_softc *sc = arg;
780c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
7815591b213SSam Leffler 
782c42a7b7eSSam Leffler 	if_printf(ifp, "rx FIFO overrun; resetting\n");
783c42a7b7eSSam Leffler 	ath_reset(ifp);
7845591b213SSam Leffler }
7855591b213SSam Leffler 
7865591b213SSam Leffler static void
7875591b213SSam Leffler ath_bmiss_proc(void *arg, int pending)
7885591b213SSam Leffler {
7895591b213SSam Leffler 	struct ath_softc *sc = arg;
7905591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
7915591b213SSam Leffler 
792c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: pending %u\n", __func__, pending);
7935591b213SSam Leffler 	KASSERT(ic->ic_opmode == IEEE80211_M_STA,
7945591b213SSam Leffler 		("unexpect operating mode %u", ic->ic_opmode));
795e585d188SSam Leffler 	if (ic->ic_state == IEEE80211_S_RUN) {
796e585d188SSam Leffler 		/*
797e585d188SSam Leffler 		 * Rather than go directly to scan state, try to
798e585d188SSam Leffler 		 * reassociate first.  If that fails then the state
799e585d188SSam Leffler 		 * machine will drop us into scanning after timing
800e585d188SSam Leffler 		 * out waiting for a probe response.
801e585d188SSam Leffler 		 */
802b5f4adb3SSam Leffler 		NET_LOCK_GIANT();
803e585d188SSam Leffler 		ieee80211_new_state(ic, IEEE80211_S_ASSOC, -1);
804b5f4adb3SSam Leffler 		NET_UNLOCK_GIANT();
805e585d188SSam Leffler 	}
8065591b213SSam Leffler }
8075591b213SSam Leffler 
8085591b213SSam Leffler static u_int
8095591b213SSam Leffler ath_chan2flags(struct ieee80211com *ic, struct ieee80211_channel *chan)
8105591b213SSam Leffler {
811c42a7b7eSSam Leffler #define	N(a)	(sizeof(a) / sizeof(a[0]))
8125591b213SSam Leffler 	static const u_int modeflags[] = {
8135591b213SSam Leffler 		0,			/* IEEE80211_MODE_AUTO */
8145591b213SSam Leffler 		CHANNEL_A,		/* IEEE80211_MODE_11A */
8155591b213SSam Leffler 		CHANNEL_B,		/* IEEE80211_MODE_11B */
8165591b213SSam Leffler 		CHANNEL_PUREG,		/* IEEE80211_MODE_11G */
817c42a7b7eSSam Leffler 		0,			/* IEEE80211_MODE_FH */
818c42a7b7eSSam Leffler 		CHANNEL_T,		/* IEEE80211_MODE_TURBO_A */
819c42a7b7eSSam Leffler 		CHANNEL_108G		/* IEEE80211_MODE_TURBO_G */
8205591b213SSam Leffler 	};
821c42a7b7eSSam Leffler 	enum ieee80211_phymode mode = ieee80211_chan2mode(ic, chan);
822c42a7b7eSSam Leffler 
823c42a7b7eSSam Leffler 	KASSERT(mode < N(modeflags), ("unexpected phy mode %u", mode));
824c42a7b7eSSam Leffler 	KASSERT(modeflags[mode] != 0, ("mode %u undefined", mode));
825c42a7b7eSSam Leffler 	return modeflags[mode];
826c42a7b7eSSam Leffler #undef N
8275591b213SSam Leffler }
8285591b213SSam Leffler 
8295591b213SSam Leffler static void
8305591b213SSam Leffler ath_init(void *arg)
8315591b213SSam Leffler {
8325591b213SSam Leffler 	struct ath_softc *sc = (struct ath_softc *) arg;
8335591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
834c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
8355591b213SSam Leffler 	struct ieee80211_node *ni;
8365591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
8375591b213SSam Leffler 	HAL_STATUS status;
8385591b213SSam Leffler 
839c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags 0x%x\n",
840c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
8415591b213SSam Leffler 
842f0b2a0beSSam Leffler 	ATH_LOCK(sc);
8435591b213SSam Leffler 	/*
8445591b213SSam Leffler 	 * Stop anything previously setup.  This is safe
8455591b213SSam Leffler 	 * whether this is the first time through or not.
8465591b213SSam Leffler 	 */
847c42a7b7eSSam Leffler 	ath_stop_locked(ifp);
8485591b213SSam Leffler 
8495591b213SSam Leffler 	/*
8505591b213SSam Leffler 	 * The basic interface to setting the hardware in a good
8515591b213SSam Leffler 	 * state is ``reset''.  On return the hardware is known to
8525591b213SSam Leffler 	 * be powered up and with interrupts disabled.  This must
8535591b213SSam Leffler 	 * be followed by initialization of the appropriate bits
8545591b213SSam Leffler 	 * and then setup of the interrupt mask.
8555591b213SSam Leffler 	 */
856c42a7b7eSSam Leffler 	sc->sc_curchan.channel = ic->ic_ibss_chan->ic_freq;
857c42a7b7eSSam Leffler 	sc->sc_curchan.channelFlags = ath_chan2flags(ic, ic->ic_ibss_chan);
858c42a7b7eSSam Leffler 	if (!ath_hal_reset(ah, ic->ic_opmode, &sc->sc_curchan, AH_FALSE, &status)) {
8595591b213SSam Leffler 		if_printf(ifp, "unable to reset hardware; hal status %u\n",
8605591b213SSam Leffler 			status);
8615591b213SSam Leffler 		goto done;
8625591b213SSam Leffler 	}
8635591b213SSam Leffler 
8645591b213SSam Leffler 	/*
865c42a7b7eSSam Leffler 	 * This is needed only to setup initial state
866c42a7b7eSSam Leffler 	 * but it's best done after a reset.
867c42a7b7eSSam Leffler 	 */
868c42a7b7eSSam Leffler 	ath_update_txpow(sc);
869c42a7b7eSSam Leffler 
870c42a7b7eSSam Leffler 	/*
8715591b213SSam Leffler 	 * Setup the hardware after reset: the key cache
8725591b213SSam Leffler 	 * is filled as needed and the receive engine is
8735591b213SSam Leffler 	 * set going.  Frame transmit is handled entirely
8745591b213SSam Leffler 	 * in the frame output path; there's nothing to do
8755591b213SSam Leffler 	 * here except setup the interrupt mask.
8765591b213SSam Leffler 	 */
877c42a7b7eSSam Leffler 	ath_initkeytable(sc);		/* XXX still needed? */
8785591b213SSam Leffler 	if (ath_startrecv(sc) != 0) {
8795591b213SSam Leffler 		if_printf(ifp, "unable to start recv logic\n");
8805591b213SSam Leffler 		goto done;
8815591b213SSam Leffler 	}
8825591b213SSam Leffler 
8835591b213SSam Leffler 	/*
8845591b213SSam Leffler 	 * Enable interrupts.
8855591b213SSam Leffler 	 */
8865591b213SSam Leffler 	sc->sc_imask = HAL_INT_RX | HAL_INT_TX
8875591b213SSam Leffler 		  | HAL_INT_RXEOL | HAL_INT_RXORN
8885591b213SSam Leffler 		  | HAL_INT_FATAL | HAL_INT_GLOBAL;
889c42a7b7eSSam Leffler 	/*
890c42a7b7eSSam Leffler 	 * Enable MIB interrupts when there are hardware phy counters.
891c42a7b7eSSam Leffler 	 * Note we only do this (at the moment) for station mode.
892c42a7b7eSSam Leffler 	 */
893c42a7b7eSSam Leffler 	if (sc->sc_needmib && ic->ic_opmode == IEEE80211_M_STA)
894c42a7b7eSSam Leffler 		sc->sc_imask |= HAL_INT_MIB;
8955591b213SSam Leffler 	ath_hal_intrset(ah, sc->sc_imask);
8965591b213SSam Leffler 
8975591b213SSam Leffler 	ifp->if_flags |= IFF_RUNNING;
8985591b213SSam Leffler 	ic->ic_state = IEEE80211_S_INIT;
8995591b213SSam Leffler 
9005591b213SSam Leffler 	/*
9015591b213SSam Leffler 	 * The hardware should be ready to go now so it's safe
9025591b213SSam Leffler 	 * to kick the 802.11 state machine as it's likely to
9035591b213SSam Leffler 	 * immediately call back to us to send mgmt frames.
9045591b213SSam Leffler 	 */
9055591b213SSam Leffler 	ni = ic->ic_bss;
9065591b213SSam Leffler 	ni->ni_chan = ic->ic_ibss_chan;
90716b4851aSSam Leffler 	ath_chan_change(sc, ni->ni_chan);
908c42a7b7eSSam Leffler 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
909c42a7b7eSSam Leffler 		if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
91045bbf62fSSam Leffler 			ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
911c42a7b7eSSam Leffler 	} else
9126b59f5e3SSam Leffler 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
9135591b213SSam Leffler done:
914f0b2a0beSSam Leffler 	ATH_UNLOCK(sc);
9155591b213SSam Leffler }
9165591b213SSam Leffler 
9175591b213SSam Leffler static void
918c42a7b7eSSam Leffler ath_stop_locked(struct ifnet *ifp)
9195591b213SSam Leffler {
9205591b213SSam Leffler 	struct ath_softc *sc = ifp->if_softc;
921c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
9225591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
9235591b213SSam Leffler 
924c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid %u if_flags 0x%x\n",
925c42a7b7eSSam Leffler 		__func__, sc->sc_invalid, ifp->if_flags);
9265591b213SSam Leffler 
927c42a7b7eSSam Leffler 	ATH_LOCK_ASSERT(sc);
9285591b213SSam Leffler 	if (ifp->if_flags & IFF_RUNNING) {
9295591b213SSam Leffler 		/*
9305591b213SSam Leffler 		 * Shutdown the hardware and driver:
931c42a7b7eSSam Leffler 		 *    reset 802.11 state machine
9325591b213SSam Leffler 		 *    turn off timers
933c42a7b7eSSam Leffler 		 *    disable interrupts
934c42a7b7eSSam Leffler 		 *    turn off the radio
9355591b213SSam Leffler 		 *    clear transmit machinery
9365591b213SSam Leffler 		 *    clear receive machinery
9375591b213SSam Leffler 		 *    drain and release tx queues
9385591b213SSam Leffler 		 *    reclaim beacon resources
9395591b213SSam Leffler 		 *    power down hardware
9405591b213SSam Leffler 		 *
9415591b213SSam Leffler 		 * Note that some of this work is not possible if the
9425591b213SSam Leffler 		 * hardware is gone (invalid).
9435591b213SSam Leffler 		 */
944c42a7b7eSSam Leffler 		ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
9455591b213SSam Leffler 		ifp->if_flags &= ~IFF_RUNNING;
9465591b213SSam Leffler 		ifp->if_timer = 0;
947c42a7b7eSSam Leffler 		if (!sc->sc_invalid) {
9483e50ec2cSSam Leffler 			if (sc->sc_softled) {
9493e50ec2cSSam Leffler 				callout_stop(&sc->sc_ledtimer);
9503e50ec2cSSam Leffler 				ath_hal_gpioset(ah, sc->sc_ledpin,
9513e50ec2cSSam Leffler 					!sc->sc_ledon);
9523e50ec2cSSam Leffler 				sc->sc_blinking = 0;
9533e50ec2cSSam Leffler 			}
9545591b213SSam Leffler 			ath_hal_intrset(ah, 0);
955c42a7b7eSSam Leffler 		}
9565591b213SSam Leffler 		ath_draintxq(sc);
957c42a7b7eSSam Leffler 		if (!sc->sc_invalid) {
9585591b213SSam Leffler 			ath_stoprecv(sc);
959c42a7b7eSSam Leffler 			ath_hal_phydisable(ah);
960c42a7b7eSSam Leffler 		} else
9615591b213SSam Leffler 			sc->sc_rxlink = NULL;
962154b8df2SMax Laier 		IFQ_DRV_PURGE(&ifp->if_snd);
9635591b213SSam Leffler 		ath_beacon_free(sc);
964c42a7b7eSSam Leffler 	}
965c42a7b7eSSam Leffler }
966c42a7b7eSSam Leffler 
967c42a7b7eSSam Leffler static void
968c42a7b7eSSam Leffler ath_stop(struct ifnet *ifp)
969c42a7b7eSSam Leffler {
970c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
971c42a7b7eSSam Leffler 
972c42a7b7eSSam Leffler 	ATH_LOCK(sc);
973c42a7b7eSSam Leffler 	ath_stop_locked(ifp);
974c42a7b7eSSam Leffler 	if (!sc->sc_invalid) {
975c42a7b7eSSam Leffler 		/*
976c42a7b7eSSam Leffler 		 * Set the chip in full sleep mode.  Note that we are
977c42a7b7eSSam Leffler 		 * careful to do this only when bringing the interface
978c42a7b7eSSam Leffler 		 * completely to a stop.  When the chip is in this state
979c42a7b7eSSam Leffler 		 * it must be carefully woken up or references to
980c42a7b7eSSam Leffler 		 * registers in the PCI clock domain may freeze the bus
981c42a7b7eSSam Leffler 		 * (and system).  This varies by chip and is mostly an
982c42a7b7eSSam Leffler 		 * issue with newer parts that go to sleep more quickly.
983c42a7b7eSSam Leffler 		 */
984c42a7b7eSSam Leffler 		ath_hal_setpower(sc->sc_ah, HAL_PM_FULL_SLEEP, 0);
9855591b213SSam Leffler 	}
986f0b2a0beSSam Leffler 	ATH_UNLOCK(sc);
9875591b213SSam Leffler }
9885591b213SSam Leffler 
9895591b213SSam Leffler /*
9905591b213SSam Leffler  * Reset the hardware w/o losing operational state.  This is
9915591b213SSam Leffler  * basically a more efficient way of doing ath_stop, ath_init,
9925591b213SSam Leffler  * followed by state transitions to the current 802.11
993c42a7b7eSSam Leffler  * operational state.  Used to recover from various errors and
994c42a7b7eSSam Leffler  * to reset or reload hardware state.
9955591b213SSam Leffler  */
996c42a7b7eSSam Leffler static int
997c42a7b7eSSam Leffler ath_reset(struct ifnet *ifp)
9985591b213SSam Leffler {
999c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
10005591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
10015591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
10025591b213SSam Leffler 	struct ieee80211_channel *c;
10035591b213SSam Leffler 	HAL_STATUS status;
10045591b213SSam Leffler 
10055591b213SSam Leffler 	/*
10065591b213SSam Leffler 	 * Convert to a HAL channel description with the flags
10075591b213SSam Leffler 	 * constrained to reflect the current operating mode.
10085591b213SSam Leffler 	 */
10095591b213SSam Leffler 	c = ic->ic_ibss_chan;
1010c42a7b7eSSam Leffler 	sc->sc_curchan.channel = c->ic_freq;
1011c42a7b7eSSam Leffler 	sc->sc_curchan.channelFlags = ath_chan2flags(ic, c);
10125591b213SSam Leffler 
10135591b213SSam Leffler 	ath_hal_intrset(ah, 0);		/* disable interrupts */
10145591b213SSam Leffler 	ath_draintxq(sc);		/* stop xmit side */
10155591b213SSam Leffler 	ath_stoprecv(sc);		/* stop recv side */
10165591b213SSam Leffler 	/* NB: indicate channel change so we do a full reset */
1017c42a7b7eSSam Leffler 	if (!ath_hal_reset(ah, ic->ic_opmode, &sc->sc_curchan, AH_TRUE, &status))
10185591b213SSam Leffler 		if_printf(ifp, "%s: unable to reset hardware; hal status %u\n",
10195591b213SSam Leffler 			__func__, status);
1020c42a7b7eSSam Leffler 	ath_update_txpow(sc);		/* update tx power state */
10215591b213SSam Leffler 	if (ath_startrecv(sc) != 0)	/* restart recv */
10225591b213SSam Leffler 		if_printf(ifp, "%s: unable to start recv logic\n", __func__);
1023c42a7b7eSSam Leffler 	/*
1024c42a7b7eSSam Leffler 	 * We may be doing a reset in response to an ioctl
1025c42a7b7eSSam Leffler 	 * that changes the channel so update any state that
1026c42a7b7eSSam Leffler 	 * might change as a result.
1027c42a7b7eSSam Leffler 	 */
1028c42a7b7eSSam Leffler 	ath_chan_change(sc, c);
10295591b213SSam Leffler 	if (ic->ic_state == IEEE80211_S_RUN)
10305591b213SSam Leffler 		ath_beacon_config(sc);	/* restart beacons */
1031c42a7b7eSSam Leffler 	ath_hal_intrset(ah, sc->sc_imask);
1032c42a7b7eSSam Leffler 
1033c42a7b7eSSam Leffler 	ath_start(ifp);			/* restart xmit */
1034c42a7b7eSSam Leffler 	return 0;
10355591b213SSam Leffler }
10365591b213SSam Leffler 
10375591b213SSam Leffler static void
10385591b213SSam Leffler ath_start(struct ifnet *ifp)
10395591b213SSam Leffler {
10405591b213SSam Leffler 	struct ath_softc *sc = ifp->if_softc;
10415591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
10425591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
10435591b213SSam Leffler 	struct ieee80211_node *ni;
10445591b213SSam Leffler 	struct ath_buf *bf;
10455591b213SSam Leffler 	struct mbuf *m;
10465591b213SSam Leffler 	struct ieee80211_frame *wh;
1047c42a7b7eSSam Leffler 	struct ether_header *eh;
10485591b213SSam Leffler 
10495591b213SSam Leffler 	if ((ifp->if_flags & IFF_RUNNING) == 0 || sc->sc_invalid)
10505591b213SSam Leffler 		return;
10515591b213SSam Leffler 	for (;;) {
10525591b213SSam Leffler 		/*
10535591b213SSam Leffler 		 * Grab a TX buffer and associated resources.
10545591b213SSam Leffler 		 */
1055f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
1056c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&sc->sc_txbuf);
10575591b213SSam Leffler 		if (bf != NULL)
1058c42a7b7eSSam Leffler 			STAILQ_REMOVE_HEAD(&sc->sc_txbuf, bf_list);
1059f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
10605591b213SSam Leffler 		if (bf == NULL) {
1061c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_ANY, "%s: out of xmit buffers\n",
1062c42a7b7eSSam Leffler 				__func__);
10635591b213SSam Leffler 			sc->sc_stats.ast_tx_qstop++;
10645591b213SSam Leffler 			ifp->if_flags |= IFF_OACTIVE;
10655591b213SSam Leffler 			break;
10665591b213SSam Leffler 		}
10675591b213SSam Leffler 		/*
10685591b213SSam Leffler 		 * Poll the management queue for frames; they
10695591b213SSam Leffler 		 * have priority over normal data frames.
10705591b213SSam Leffler 		 */
10715591b213SSam Leffler 		IF_DEQUEUE(&ic->ic_mgtq, m);
10725591b213SSam Leffler 		if (m == NULL) {
10735591b213SSam Leffler 			/*
10745591b213SSam Leffler 			 * No data frames go out unless we're associated.
10755591b213SSam Leffler 			 */
10765591b213SSam Leffler 			if (ic->ic_state != IEEE80211_S_RUN) {
1077c42a7b7eSSam Leffler 				DPRINTF(sc, ATH_DEBUG_ANY,
1078c42a7b7eSSam Leffler 					"%s: ignore data packet, state %u\n",
1079c42a7b7eSSam Leffler 					__func__, ic->ic_state);
10805591b213SSam Leffler 				sc->sc_stats.ast_tx_discard++;
1081f0b2a0beSSam Leffler 				ATH_TXBUF_LOCK(sc);
1082c42a7b7eSSam Leffler 				STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1083f0b2a0beSSam Leffler 				ATH_TXBUF_UNLOCK(sc);
10845591b213SSam Leffler 				break;
10855591b213SSam Leffler 			}
1086154b8df2SMax Laier 			IFQ_DRV_DEQUEUE(&ifp->if_snd, m);	/* XXX: LOCK */
10875591b213SSam Leffler 			if (m == NULL) {
1088f0b2a0beSSam Leffler 				ATH_TXBUF_LOCK(sc);
1089c42a7b7eSSam Leffler 				STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1090f0b2a0beSSam Leffler 				ATH_TXBUF_UNLOCK(sc);
10915591b213SSam Leffler 				break;
10925591b213SSam Leffler 			}
1093c42a7b7eSSam Leffler 			/*
1094c42a7b7eSSam Leffler 			 * Find the node for the destination so we can do
1095c42a7b7eSSam Leffler 			 * things like power save and fast frames aggregation.
1096c42a7b7eSSam Leffler 			 */
1097c42a7b7eSSam Leffler 			if (m->m_len < sizeof(struct ether_header) &&
1098c42a7b7eSSam Leffler 			   (m = m_pullup(m, sizeof(struct ether_header))) == NULL) {
1099c42a7b7eSSam Leffler 				ic->ic_stats.is_tx_nobuf++;	/* XXX */
1100c42a7b7eSSam Leffler 				ni = NULL;
1101c42a7b7eSSam Leffler 				goto bad;
1102c42a7b7eSSam Leffler 			}
1103c42a7b7eSSam Leffler 			eh = mtod(m, struct ether_header *);
1104c42a7b7eSSam Leffler 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
1105c42a7b7eSSam Leffler 			if (ni == NULL) {
1106c42a7b7eSSam Leffler 				/* NB: ieee80211_find_txnode does stat+msg */
1107c42a7b7eSSam Leffler 				goto bad;
1108c42a7b7eSSam Leffler 			}
1109c42a7b7eSSam Leffler 			if ((ni->ni_flags & IEEE80211_NODE_PWR_MGT) &&
1110c42a7b7eSSam Leffler 			    (m->m_flags & M_PWR_SAV) == 0) {
1111c42a7b7eSSam Leffler 				/*
1112c42a7b7eSSam Leffler 				 * Station in power save mode; pass the frame
1113c42a7b7eSSam Leffler 				 * to the 802.11 layer and continue.  We'll get
1114c42a7b7eSSam Leffler 				 * the frame back when the time is right.
1115c42a7b7eSSam Leffler 				 */
1116c42a7b7eSSam Leffler 				ieee80211_pwrsave(ic, ni, m);
1117c42a7b7eSSam Leffler 				goto reclaim;
1118c42a7b7eSSam Leffler 			}
1119c42a7b7eSSam Leffler 			/* calculate priority so we can find the tx queue */
1120c42a7b7eSSam Leffler 			if (ieee80211_classify(ic, m, ni)) {
1121c42a7b7eSSam Leffler 				DPRINTF(sc, ATH_DEBUG_XMIT,
1122c42a7b7eSSam Leffler 					"%s: discard, classification failure\n",
1123c42a7b7eSSam Leffler 					__func__);
1124c42a7b7eSSam Leffler 				goto bad;
1125c42a7b7eSSam Leffler 			}
11265591b213SSam Leffler 			ifp->if_opackets++;
11275591b213SSam Leffler 			BPF_MTAP(ifp, m);
11285591b213SSam Leffler 			/*
11295591b213SSam Leffler 			 * Encapsulate the packet in prep for transmission.
11305591b213SSam Leffler 			 */
1131c42a7b7eSSam Leffler 			m = ieee80211_encap(ic, m, ni);
11325591b213SSam Leffler 			if (m == NULL) {
1133c42a7b7eSSam Leffler 				DPRINTF(sc, ATH_DEBUG_ANY,
1134c42a7b7eSSam Leffler 					"%s: encapsulation failure\n",
1135c42a7b7eSSam Leffler 					__func__);
11365591b213SSam Leffler 				sc->sc_stats.ast_tx_encap++;
11375591b213SSam Leffler 				goto bad;
11385591b213SSam Leffler 			}
11395591b213SSam Leffler 		} else {
11400a915fadSSam Leffler 			/*
11410a915fadSSam Leffler 			 * Hack!  The referenced node pointer is in the
11420a915fadSSam Leffler 			 * rcvif field of the packet header.  This is
11430a915fadSSam Leffler 			 * placed there by ieee80211_mgmt_output because
11440a915fadSSam Leffler 			 * we need to hold the reference with the frame
11450a915fadSSam Leffler 			 * and there's no other way (other than packet
11460a915fadSSam Leffler 			 * tags which we consider too expensive to use)
11470a915fadSSam Leffler 			 * to pass it along.
11480a915fadSSam Leffler 			 */
11490a915fadSSam Leffler 			ni = (struct ieee80211_node *) m->m_pkthdr.rcvif;
11500a915fadSSam Leffler 			m->m_pkthdr.rcvif = NULL;
11510a915fadSSam Leffler 
11525591b213SSam Leffler 			wh = mtod(m, struct ieee80211_frame *);
11535591b213SSam Leffler 			if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) ==
11545591b213SSam Leffler 			    IEEE80211_FC0_SUBTYPE_PROBE_RESP) {
11555591b213SSam Leffler 				/* fill time stamp */
11565591b213SSam Leffler 				u_int64_t tsf;
11575591b213SSam Leffler 				u_int32_t *tstamp;
11585591b213SSam Leffler 
11595591b213SSam Leffler 				tsf = ath_hal_gettsf64(ah);
11605591b213SSam Leffler 				/* XXX: adjust 100us delay to xmit */
11615591b213SSam Leffler 				tsf += 100;
11625591b213SSam Leffler 				tstamp = (u_int32_t *)&wh[1];
11635591b213SSam Leffler 				tstamp[0] = htole32(tsf & 0xffffffff);
11645591b213SSam Leffler 				tstamp[1] = htole32(tsf >> 32);
11655591b213SSam Leffler 			}
11665591b213SSam Leffler 			sc->sc_stats.ast_tx_mgmt++;
11675591b213SSam Leffler 		}
116873454c73SSam Leffler 
11695591b213SSam Leffler 		if (ath_tx_start(sc, ni, bf, m)) {
11705591b213SSam Leffler 	bad:
11715591b213SSam Leffler 			ifp->if_oerrors++;
1172c42a7b7eSSam Leffler 	reclaim:
1173c42a7b7eSSam Leffler 			ATH_TXBUF_LOCK(sc);
1174c42a7b7eSSam Leffler 			STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1175c42a7b7eSSam Leffler 			ATH_TXBUF_UNLOCK(sc);
1176c42a7b7eSSam Leffler 			if (ni != NULL)
1177c42a7b7eSSam Leffler 				ieee80211_free_node(ni);
11785591b213SSam Leffler 			continue;
11795591b213SSam Leffler 		}
11805591b213SSam Leffler 
11815591b213SSam Leffler 		sc->sc_tx_timer = 5;
11825591b213SSam Leffler 		ifp->if_timer = 1;
11835591b213SSam Leffler 	}
11845591b213SSam Leffler }
11855591b213SSam Leffler 
11865591b213SSam Leffler static int
11875591b213SSam Leffler ath_media_change(struct ifnet *ifp)
11885591b213SSam Leffler {
1189c42a7b7eSSam Leffler #define	IS_UP(ifp) \
1190c42a7b7eSSam Leffler 	((ifp->if_flags & (IFF_RUNNING|IFF_UP)) == (IFF_RUNNING|IFF_UP))
11915591b213SSam Leffler 	int error;
11925591b213SSam Leffler 
11935591b213SSam Leffler 	error = ieee80211_media_change(ifp);
11945591b213SSam Leffler 	if (error == ENETRESET) {
1195c42a7b7eSSam Leffler 		if (IS_UP(ifp))
11965591b213SSam Leffler 			ath_init(ifp);		/* XXX lose error */
11975591b213SSam Leffler 		error = 0;
11985591b213SSam Leffler 	}
11995591b213SSam Leffler 	return error;
1200c42a7b7eSSam Leffler #undef IS_UP
12015591b213SSam Leffler }
12025591b213SSam Leffler 
12035591b213SSam Leffler #ifdef AR_DEBUG
1204c42a7b7eSSam Leffler static void
1205c42a7b7eSSam Leffler ath_keyprint(const char *tag, u_int ix,
1206c42a7b7eSSam Leffler 	const HAL_KEYVAL *hk, const u_int8_t mac[IEEE80211_ADDR_LEN])
12075591b213SSam Leffler {
1208c42a7b7eSSam Leffler 	static const char *ciphers[] = {
1209c42a7b7eSSam Leffler 		"WEP",
1210c42a7b7eSSam Leffler 		"AES-OCB",
1211c42a7b7eSSam Leffler 		"AES-CCM",
1212c42a7b7eSSam Leffler 		"CKIP",
1213c42a7b7eSSam Leffler 		"TKIP",
1214c42a7b7eSSam Leffler 		"CLR",
1215c42a7b7eSSam Leffler 	};
1216c42a7b7eSSam Leffler 	int i, n;
12175591b213SSam Leffler 
1218c42a7b7eSSam Leffler 	printf("%s: [%02u] %-7s ", tag, ix, ciphers[hk->kv_type]);
1219c42a7b7eSSam Leffler 	for (i = 0, n = hk->kv_len; i < n; i++)
1220c42a7b7eSSam Leffler 		printf("%02x", hk->kv_val[i]);
1221c42a7b7eSSam Leffler 	printf(" mac %s", ether_sprintf(mac));
1222c42a7b7eSSam Leffler 	if (hk->kv_type == HAL_CIPHER_TKIP) {
1223c42a7b7eSSam Leffler 		printf(" mic ");
1224c42a7b7eSSam Leffler 		for (i = 0; i < sizeof(hk->kv_mic); i++)
1225c42a7b7eSSam Leffler 			printf("%02x", hk->kv_mic[i]);
12262075afbaSSam Leffler 	}
1227c42a7b7eSSam Leffler 	printf("\n");
1228c42a7b7eSSam Leffler }
1229c42a7b7eSSam Leffler #endif
1230c42a7b7eSSam Leffler 
12315591b213SSam Leffler /*
1232c42a7b7eSSam Leffler  * Set a TKIP key into the hardware.  This handles the
1233c42a7b7eSSam Leffler  * potential distribution of key state to multiple key
1234c42a7b7eSSam Leffler  * cache slots for TKIP.
12355591b213SSam Leffler  */
1236c42a7b7eSSam Leffler static int
1237c42a7b7eSSam Leffler ath_keyset_tkip(struct ath_softc *sc, const struct ieee80211_key *k,
1238c42a7b7eSSam Leffler 	HAL_KEYVAL *hk, const u_int8_t mac[IEEE80211_ADDR_LEN])
1239c42a7b7eSSam Leffler {
1240c42a7b7eSSam Leffler #define	IEEE80211_KEY_XR	(IEEE80211_KEY_XMIT | IEEE80211_KEY_RECV)
1241c42a7b7eSSam Leffler 	static const u_int8_t zerobssid[IEEE80211_ADDR_LEN];
12428cec0ab9SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
12438cec0ab9SSam Leffler 
1244c42a7b7eSSam Leffler 	KASSERT(k->wk_cipher->ic_cipher == IEEE80211_CIPHER_TKIP,
1245c42a7b7eSSam Leffler 		("got a non-TKIP key, cipher %u", k->wk_cipher->ic_cipher));
1246c42a7b7eSSam Leffler 	KASSERT(sc->sc_splitmic, ("key cache !split"));
1247c42a7b7eSSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_XR) == IEEE80211_KEY_XR) {
1248c42a7b7eSSam Leffler 		/*
1249c42a7b7eSSam Leffler 		 * TX key goes at first index, RX key at +32.
1250c42a7b7eSSam Leffler 		 * The hal handles the MIC keys at index+64.
1251c42a7b7eSSam Leffler 		 */
1252c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_txmic, sizeof(hk->kv_mic));
1253c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix, hk, zerobssid);
1254c42a7b7eSSam Leffler 		if (!ath_hal_keyset(ah, k->wk_keyix, hk, zerobssid))
1255c42a7b7eSSam Leffler 			return 0;
1256c42a7b7eSSam Leffler 
1257c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_rxmic, sizeof(hk->kv_mic));
1258c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix+32, hk, mac);
1259c42a7b7eSSam Leffler 		/* XXX delete tx key on failure? */
1260c42a7b7eSSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix+32, hk, mac);
1261c42a7b7eSSam Leffler 	} else if (k->wk_flags & IEEE80211_KEY_XR) {
1262c42a7b7eSSam Leffler 		/*
1263c42a7b7eSSam Leffler 		 * TX/RX key goes at first index.
1264c42a7b7eSSam Leffler 		 * The hal handles the MIC keys are index+64.
1265c42a7b7eSSam Leffler 		 */
1266c42a7b7eSSam Leffler 		KASSERT(k->wk_keyix < IEEE80211_WEP_NKID,
1267c42a7b7eSSam Leffler 			("group key at index %u", k->wk_keyix));
1268c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_flags & IEEE80211_KEY_XMIT ?
1269c42a7b7eSSam Leffler 			k->wk_txmic : k->wk_rxmic, sizeof(hk->kv_mic));
1270c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix, hk, zerobssid);
1271c42a7b7eSSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix, hk, zerobssid);
1272c42a7b7eSSam Leffler 	}
1273c42a7b7eSSam Leffler 	/* XXX key w/o xmit/recv; need this for compression? */
1274c42a7b7eSSam Leffler 	return 0;
1275c42a7b7eSSam Leffler #undef IEEE80211_KEY_XR
1276c42a7b7eSSam Leffler }
1277c42a7b7eSSam Leffler 
1278c42a7b7eSSam Leffler /*
1279c42a7b7eSSam Leffler  * Set a net80211 key into the hardware.  This handles the
1280c42a7b7eSSam Leffler  * potential distribution of key state to multiple key
1281c42a7b7eSSam Leffler  * cache slots for TKIP with hardware MIC support.
1282c42a7b7eSSam Leffler  */
1283c42a7b7eSSam Leffler static int
1284c42a7b7eSSam Leffler ath_keyset(struct ath_softc *sc, const struct ieee80211_key *k,
1285c42a7b7eSSam Leffler 	const u_int8_t mac[IEEE80211_ADDR_LEN])
1286c42a7b7eSSam Leffler {
1287c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1288c42a7b7eSSam Leffler 	static const u_int8_t ciphermap[] = {
1289c42a7b7eSSam Leffler 		HAL_CIPHER_WEP,		/* IEEE80211_CIPHER_WEP */
1290c42a7b7eSSam Leffler 		HAL_CIPHER_TKIP,	/* IEEE80211_CIPHER_TKIP */
1291c42a7b7eSSam Leffler 		HAL_CIPHER_AES_OCB,	/* IEEE80211_CIPHER_AES_OCB */
1292c42a7b7eSSam Leffler 		HAL_CIPHER_AES_CCM,	/* IEEE80211_CIPHER_AES_CCM */
1293c42a7b7eSSam Leffler 		(u_int8_t) -1,		/* 4 is not allocated */
1294c42a7b7eSSam Leffler 		HAL_CIPHER_CKIP,	/* IEEE80211_CIPHER_CKIP */
1295c42a7b7eSSam Leffler 		HAL_CIPHER_CLR,		/* IEEE80211_CIPHER_NONE */
1296c42a7b7eSSam Leffler 	};
1297c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1298c42a7b7eSSam Leffler 	const struct ieee80211_cipher *cip = k->wk_cipher;
1299c42a7b7eSSam Leffler 	HAL_KEYVAL hk;
1300c42a7b7eSSam Leffler 
1301c42a7b7eSSam Leffler 	memset(&hk, 0, sizeof(hk));
1302c42a7b7eSSam Leffler 	/*
1303c42a7b7eSSam Leffler 	 * Software crypto uses a "clear key" so non-crypto
1304c42a7b7eSSam Leffler 	 * state kept in the key cache are maintained and
1305c42a7b7eSSam Leffler 	 * so that rx frames have an entry to match.
1306c42a7b7eSSam Leffler 	 */
1307c42a7b7eSSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_SWCRYPT) == 0) {
1308c42a7b7eSSam Leffler 		KASSERT(cip->ic_cipher < N(ciphermap),
1309c42a7b7eSSam Leffler 			("invalid cipher type %u", cip->ic_cipher));
1310c42a7b7eSSam Leffler 		hk.kv_type = ciphermap[cip->ic_cipher];
1311c42a7b7eSSam Leffler 		hk.kv_len = k->wk_keylen;
1312c42a7b7eSSam Leffler 		memcpy(hk.kv_val, k->wk_key, k->wk_keylen);
13138cec0ab9SSam Leffler 	} else
1314c42a7b7eSSam Leffler 		hk.kv_type = HAL_CIPHER_CLR;
1315c42a7b7eSSam Leffler 
1316c42a7b7eSSam Leffler 	if (hk.kv_type == HAL_CIPHER_TKIP &&
1317c42a7b7eSSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 &&
1318c42a7b7eSSam Leffler 	    sc->sc_splitmic) {
1319c42a7b7eSSam Leffler 		return ath_keyset_tkip(sc, k, &hk, mac);
1320c42a7b7eSSam Leffler 	} else {
1321c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix, &hk, mac);
1322c42a7b7eSSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix, &hk, mac);
13238cec0ab9SSam Leffler 	}
1324c42a7b7eSSam Leffler #undef N
13255591b213SSam Leffler }
13265591b213SSam Leffler 
13275591b213SSam Leffler /*
13285591b213SSam Leffler  * Fill the hardware key cache with key entries.
13295591b213SSam Leffler  */
13305591b213SSam Leffler static void
13315591b213SSam Leffler ath_initkeytable(struct ath_softc *sc)
13325591b213SSam Leffler {
13335591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
1334c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
13355591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1336c42a7b7eSSam Leffler 	const u_int8_t *bssid;
13375591b213SSam Leffler 	int i;
13385591b213SSam Leffler 
1339c42a7b7eSSam Leffler 	/* XXX maybe should reset all keys when !PRIVACY */
1340c42a7b7eSSam Leffler 	if (ic->ic_state == IEEE80211_S_SCAN)
1341c42a7b7eSSam Leffler 		bssid = ifp->if_broadcastaddr;
13425591b213SSam Leffler 	else
1343c42a7b7eSSam Leffler 		bssid = ic->ic_bss->ni_bssid;
1344c42a7b7eSSam Leffler 	for (i = 0; i < IEEE80211_WEP_NKID; i++) {
1345c42a7b7eSSam Leffler 		struct ieee80211_key *k = &ic->ic_nw_keys[i];
1346c42a7b7eSSam Leffler 
1347c42a7b7eSSam Leffler 		if (k->wk_keylen == 0) {
1348c42a7b7eSSam Leffler 			ath_hal_keyreset(ah, i);
1349c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: reset key %u\n",
1350c42a7b7eSSam Leffler 				__func__, i);
1351c42a7b7eSSam Leffler 		} else {
1352c42a7b7eSSam Leffler 			ath_keyset(sc, k, bssid);
13535591b213SSam Leffler 		}
13545591b213SSam Leffler 	}
1355c42a7b7eSSam Leffler }
1356c42a7b7eSSam Leffler 
1357c42a7b7eSSam Leffler /*
1358c42a7b7eSSam Leffler  * Allocate tx/rx key slots for TKIP.  We allocate two slots for
1359c42a7b7eSSam Leffler  * each key, one for decrypt/encrypt and the other for the MIC.
1360c42a7b7eSSam Leffler  */
1361c42a7b7eSSam Leffler static u_int16_t
1362c42a7b7eSSam Leffler key_alloc_2pair(struct ath_softc *sc)
1363c42a7b7eSSam Leffler {
1364c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1365c42a7b7eSSam Leffler 	u_int i, keyix;
1366c42a7b7eSSam Leffler 
1367c42a7b7eSSam Leffler 	KASSERT(sc->sc_splitmic, ("key cache !split"));
1368c42a7b7eSSam Leffler 	/* XXX could optimize */
1369c42a7b7eSSam Leffler 	for (i = 0; i < N(sc->sc_keymap)/4; i++) {
1370c42a7b7eSSam Leffler 		u_int8_t b = sc->sc_keymap[i];
1371c42a7b7eSSam Leffler 		if (b != 0xff) {
1372c42a7b7eSSam Leffler 			/*
1373c42a7b7eSSam Leffler 			 * One or more slots in this byte are free.
1374c42a7b7eSSam Leffler 			 */
1375c42a7b7eSSam Leffler 			keyix = i*NBBY;
1376c42a7b7eSSam Leffler 			while (b & 1) {
1377c42a7b7eSSam Leffler 		again:
1378c42a7b7eSSam Leffler 				keyix++;
1379c42a7b7eSSam Leffler 				b >>= 1;
1380c42a7b7eSSam Leffler 			}
1381c42a7b7eSSam Leffler 			/* XXX IEEE80211_KEY_XMIT | IEEE80211_KEY_RECV */
1382c42a7b7eSSam Leffler 			if (isset(sc->sc_keymap, keyix+32) ||
1383c42a7b7eSSam Leffler 			    isset(sc->sc_keymap, keyix+64) ||
1384c42a7b7eSSam Leffler 			    isset(sc->sc_keymap, keyix+32+64)) {
1385c42a7b7eSSam Leffler 				/* full pair unavailable */
1386c42a7b7eSSam Leffler 				/* XXX statistic */
1387c42a7b7eSSam Leffler 				if (keyix == (i+1)*NBBY) {
1388c42a7b7eSSam Leffler 					/* no slots were appropriate, advance */
1389c42a7b7eSSam Leffler 					continue;
1390c42a7b7eSSam Leffler 				}
1391c42a7b7eSSam Leffler 				goto again;
1392c42a7b7eSSam Leffler 			}
1393c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix);
1394c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+64);
1395c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+32);
1396c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+32+64);
1397c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE,
1398c42a7b7eSSam Leffler 				"%s: key pair %u,%u %u,%u\n",
1399c42a7b7eSSam Leffler 				__func__, keyix, keyix+64,
1400c42a7b7eSSam Leffler 				keyix+32, keyix+32+64);
1401c42a7b7eSSam Leffler 			return keyix;
1402c42a7b7eSSam Leffler 		}
1403c42a7b7eSSam Leffler 	}
1404c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: out of pair space\n", __func__);
1405c42a7b7eSSam Leffler 	return IEEE80211_KEYIX_NONE;
1406c42a7b7eSSam Leffler #undef N
1407c42a7b7eSSam Leffler }
1408c42a7b7eSSam Leffler 
1409c42a7b7eSSam Leffler /*
1410c42a7b7eSSam Leffler  * Allocate a single key cache slot.
1411c42a7b7eSSam Leffler  */
1412c42a7b7eSSam Leffler static u_int16_t
1413c42a7b7eSSam Leffler key_alloc_single(struct ath_softc *sc)
1414c42a7b7eSSam Leffler {
1415c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1416c42a7b7eSSam Leffler 	u_int i, keyix;
1417c42a7b7eSSam Leffler 
1418c42a7b7eSSam Leffler 	/* XXX try i,i+32,i+64,i+32+64 to minimize key pair conflicts */
1419c42a7b7eSSam Leffler 	for (i = 0; i < N(sc->sc_keymap); i++) {
1420c42a7b7eSSam Leffler 		u_int8_t b = sc->sc_keymap[i];
1421c42a7b7eSSam Leffler 		if (b != 0xff) {
1422c42a7b7eSSam Leffler 			/*
1423c42a7b7eSSam Leffler 			 * One or more slots are free.
1424c42a7b7eSSam Leffler 			 */
1425c42a7b7eSSam Leffler 			keyix = i*NBBY;
1426c42a7b7eSSam Leffler 			while (b & 1)
1427c42a7b7eSSam Leffler 				keyix++, b >>= 1;
1428c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix);
1429c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: key %u\n",
1430c42a7b7eSSam Leffler 				__func__, keyix);
1431c42a7b7eSSam Leffler 			return keyix;
1432c42a7b7eSSam Leffler 		}
1433c42a7b7eSSam Leffler 	}
1434c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: out of space\n", __func__);
1435c42a7b7eSSam Leffler 	return IEEE80211_KEYIX_NONE;
1436c42a7b7eSSam Leffler #undef N
1437c42a7b7eSSam Leffler }
1438c42a7b7eSSam Leffler 
1439c42a7b7eSSam Leffler /*
1440c42a7b7eSSam Leffler  * Allocate one or more key cache slots for a uniacst key.  The
1441c42a7b7eSSam Leffler  * key itself is needed only to identify the cipher.  For hardware
1442c42a7b7eSSam Leffler  * TKIP with split cipher+MIC keys we allocate two key cache slot
1443c42a7b7eSSam Leffler  * pairs so that we can setup separate TX and RX MIC keys.  Note
1444c42a7b7eSSam Leffler  * that the MIC key for a TKIP key at slot i is assumed by the
1445c42a7b7eSSam Leffler  * hardware to be at slot i+64.  This limits TKIP keys to the first
1446c42a7b7eSSam Leffler  * 64 entries.
1447c42a7b7eSSam Leffler  */
1448c42a7b7eSSam Leffler static int
1449c42a7b7eSSam Leffler ath_key_alloc(struct ieee80211com *ic, const struct ieee80211_key *k)
1450c42a7b7eSSam Leffler {
1451c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1452c42a7b7eSSam Leffler 
1453c42a7b7eSSam Leffler 	/*
1454c42a7b7eSSam Leffler 	 * We allocate two pair for TKIP when using the h/w to do
1455c42a7b7eSSam Leffler 	 * the MIC.  For everything else, including software crypto,
1456c42a7b7eSSam Leffler 	 * we allocate a single entry.  Note that s/w crypto requires
1457c42a7b7eSSam Leffler 	 * a pass-through slot on the 5211 and 5212.  The 5210 does
1458c42a7b7eSSam Leffler 	 * not support pass-through cache entries and we map all
1459c42a7b7eSSam Leffler 	 * those requests to slot 0.
1460c42a7b7eSSam Leffler 	 */
1461c42a7b7eSSam Leffler 	if (k->wk_flags & IEEE80211_KEY_SWCRYPT) {
1462c42a7b7eSSam Leffler 		return key_alloc_single(sc);
1463c42a7b7eSSam Leffler 	} else if (k->wk_cipher->ic_cipher == IEEE80211_CIPHER_TKIP &&
1464c42a7b7eSSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && sc->sc_splitmic) {
1465c42a7b7eSSam Leffler 		return key_alloc_2pair(sc);
1466c42a7b7eSSam Leffler 	} else {
1467c42a7b7eSSam Leffler 		return key_alloc_single(sc);
1468c42a7b7eSSam Leffler 	}
1469c42a7b7eSSam Leffler }
1470c42a7b7eSSam Leffler 
1471c42a7b7eSSam Leffler /*
1472c42a7b7eSSam Leffler  * Delete an entry in the key cache allocated by ath_key_alloc.
1473c42a7b7eSSam Leffler  */
1474c42a7b7eSSam Leffler static int
1475c42a7b7eSSam Leffler ath_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
1476c42a7b7eSSam Leffler {
1477c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1478c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1479c42a7b7eSSam Leffler 	const struct ieee80211_cipher *cip = k->wk_cipher;
1480c42a7b7eSSam Leffler 	u_int keyix = k->wk_keyix;
1481c42a7b7eSSam Leffler 
1482c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: delete key %u\n", __func__, keyix);
1483c42a7b7eSSam Leffler 
1484c42a7b7eSSam Leffler 	ath_hal_keyreset(ah, keyix);
1485c42a7b7eSSam Leffler 	/*
1486c42a7b7eSSam Leffler 	 * Handle split tx/rx keying required for TKIP with h/w MIC.
1487c42a7b7eSSam Leffler 	 */
1488c42a7b7eSSam Leffler 	if (cip->ic_cipher == IEEE80211_CIPHER_TKIP &&
1489c42a7b7eSSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && sc->sc_splitmic)
1490c42a7b7eSSam Leffler 		ath_hal_keyreset(ah, keyix+32);		/* RX key */
1491c42a7b7eSSam Leffler 	if (keyix >= IEEE80211_WEP_NKID) {
1492c42a7b7eSSam Leffler 		/*
1493c42a7b7eSSam Leffler 		 * Don't touch keymap entries for global keys so
1494c42a7b7eSSam Leffler 		 * they are never considered for dynamic allocation.
1495c42a7b7eSSam Leffler 		 */
1496c42a7b7eSSam Leffler 		clrbit(sc->sc_keymap, keyix);
1497c42a7b7eSSam Leffler 		if (cip->ic_cipher == IEEE80211_CIPHER_TKIP &&
1498c42a7b7eSSam Leffler 		    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 &&
1499c42a7b7eSSam Leffler 		    sc->sc_splitmic) {
1500c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+64);	/* TX key MIC */
1501c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+32);	/* RX key */
1502c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+32+64);	/* RX key MIC */
1503c42a7b7eSSam Leffler 		}
1504c42a7b7eSSam Leffler 	}
1505c42a7b7eSSam Leffler 	return 1;
1506c42a7b7eSSam Leffler }
1507c42a7b7eSSam Leffler 
1508c42a7b7eSSam Leffler /*
1509c42a7b7eSSam Leffler  * Set the key cache contents for the specified key.  Key cache
1510c42a7b7eSSam Leffler  * slot(s) must already have been allocated by ath_key_alloc.
1511c42a7b7eSSam Leffler  */
1512c42a7b7eSSam Leffler static int
1513c42a7b7eSSam Leffler ath_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
1514c42a7b7eSSam Leffler 	const u_int8_t mac[IEEE80211_ADDR_LEN])
1515c42a7b7eSSam Leffler {
1516c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1517c42a7b7eSSam Leffler 
1518c42a7b7eSSam Leffler 	return ath_keyset(sc, k, mac);
1519c42a7b7eSSam Leffler }
1520c42a7b7eSSam Leffler 
1521c42a7b7eSSam Leffler /*
1522c42a7b7eSSam Leffler  * Block/unblock tx+rx processing while a key change is done.
1523c42a7b7eSSam Leffler  * We assume the caller serializes key management operations
1524c42a7b7eSSam Leffler  * so we only need to worry about synchronization with other
1525c42a7b7eSSam Leffler  * uses that originate in the driver.
1526c42a7b7eSSam Leffler  */
1527c42a7b7eSSam Leffler static void
1528c42a7b7eSSam Leffler ath_key_update_begin(struct ieee80211com *ic)
1529c42a7b7eSSam Leffler {
1530c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
1531c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1532c42a7b7eSSam Leffler 
1533c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s:\n", __func__);
1534c42a7b7eSSam Leffler #if 0
1535c42a7b7eSSam Leffler 	tasklet_disable(&sc->sc_rxtq);
1536c42a7b7eSSam Leffler #endif
1537c42a7b7eSSam Leffler 	IF_LOCK(&ifp->if_snd);		/* NB: doesn't block mgmt frames */
1538c42a7b7eSSam Leffler }
1539c42a7b7eSSam Leffler 
1540c42a7b7eSSam Leffler static void
1541c42a7b7eSSam Leffler ath_key_update_end(struct ieee80211com *ic)
1542c42a7b7eSSam Leffler {
1543c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
1544c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1545c42a7b7eSSam Leffler 
1546c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s:\n", __func__);
1547c42a7b7eSSam Leffler 	IF_UNLOCK(&ifp->if_snd);
1548c42a7b7eSSam Leffler #if 0
1549c42a7b7eSSam Leffler 	tasklet_enable(&sc->sc_rxtq);
1550c42a7b7eSSam Leffler #endif
1551c42a7b7eSSam Leffler }
15525591b213SSam Leffler 
15534bc0e754SSam Leffler /*
15544bc0e754SSam Leffler  * Calculate the receive filter according to the
15554bc0e754SSam Leffler  * operating mode and state:
15564bc0e754SSam Leffler  *
15574bc0e754SSam Leffler  * o always accept unicast, broadcast, and multicast traffic
1558c42a7b7eSSam Leffler  * o maintain current state of phy error reception (the hal
1559c42a7b7eSSam Leffler  *   may enable phy error frames for noise immunity work)
15604bc0e754SSam Leffler  * o probe request frames are accepted only when operating in
15614bc0e754SSam Leffler  *   hostap, adhoc, or monitor modes
15624bc0e754SSam Leffler  * o enable promiscuous mode according to the interface state
15634bc0e754SSam Leffler  * o accept beacons:
15644bc0e754SSam Leffler  *   - when operating in adhoc mode so the 802.11 layer creates
15654bc0e754SSam Leffler  *     node table entries for peers,
15664bc0e754SSam Leffler  *   - when operating in station mode for collecting rssi data when
15674bc0e754SSam Leffler  *     the station is otherwise quiet, or
15684bc0e754SSam Leffler  *   - when scanning
15694bc0e754SSam Leffler  */
15704bc0e754SSam Leffler static u_int32_t
1571c42a7b7eSSam Leffler ath_calcrxfilter(struct ath_softc *sc, enum ieee80211_state state)
15724bc0e754SSam Leffler {
15734bc0e754SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
15744bc0e754SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1575c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
15764bc0e754SSam Leffler 	u_int32_t rfilt;
15774bc0e754SSam Leffler 
15784bc0e754SSam Leffler 	rfilt = (ath_hal_getrxfilter(ah) & HAL_RX_FILTER_PHYERR)
15794bc0e754SSam Leffler 	      | HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST;
15804bc0e754SSam Leffler 	if (ic->ic_opmode != IEEE80211_M_STA)
15814bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_PROBEREQ;
15824bc0e754SSam Leffler 	if (ic->ic_opmode != IEEE80211_M_HOSTAP &&
15834bc0e754SSam Leffler 	    (ifp->if_flags & IFF_PROMISC))
15844bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_PROM;
15854bc0e754SSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA ||
15864bc0e754SSam Leffler 	    ic->ic_opmode == IEEE80211_M_IBSS ||
1587c42a7b7eSSam Leffler 	    state == IEEE80211_S_SCAN)
15884bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_BEACON;
15894bc0e754SSam Leffler 	return rfilt;
15904bc0e754SSam Leffler }
15914bc0e754SSam Leffler 
15925591b213SSam Leffler static void
15935591b213SSam Leffler ath_mode_init(struct ath_softc *sc)
15945591b213SSam Leffler {
15955591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
15965591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1597c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
15985591b213SSam Leffler 	u_int32_t rfilt, mfilt[2], val;
15995591b213SSam Leffler 	u_int8_t pos;
16005591b213SSam Leffler 	struct ifmultiaddr *ifma;
16015591b213SSam Leffler 
16024bc0e754SSam Leffler 	/* configure rx filter */
1603c42a7b7eSSam Leffler 	rfilt = ath_calcrxfilter(sc, ic->ic_state);
16044bc0e754SSam Leffler 	ath_hal_setrxfilter(ah, rfilt);
16054bc0e754SSam Leffler 
16065591b213SSam Leffler 	/* configure operational mode */
1607c42a7b7eSSam Leffler 	ath_hal_setopmode(ah);
1608c42a7b7eSSam Leffler 
1609c42a7b7eSSam Leffler 	/*
1610c42a7b7eSSam Leffler 	 * Handle any link-level address change.  Note that we only
1611c42a7b7eSSam Leffler 	 * need to force ic_myaddr; any other addresses are handled
1612c42a7b7eSSam Leffler 	 * as a byproduct of the ifnet code marking the interface
1613c42a7b7eSSam Leffler 	 * down then up.
1614c42a7b7eSSam Leffler 	 *
1615c42a7b7eSSam Leffler 	 * XXX should get from lladdr instead of arpcom but that's more work
1616c42a7b7eSSam Leffler 	 */
1617c42a7b7eSSam Leffler 	IEEE80211_ADDR_COPY(ic->ic_myaddr, IFP2AC(ifp)->ac_enaddr);
1618c42a7b7eSSam Leffler 	ath_hal_setmac(ah, ic->ic_myaddr);
16195591b213SSam Leffler 
16205591b213SSam Leffler 	/* calculate and install multicast filter */
16215591b213SSam Leffler 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
16225591b213SSam Leffler 		mfilt[0] = mfilt[1] = 0;
16235591b213SSam Leffler 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
16245591b213SSam Leffler 			caddr_t dl;
16255591b213SSam Leffler 
16265591b213SSam Leffler 			/* calculate XOR of eight 6bit values */
16275591b213SSam Leffler 			dl = LLADDR((struct sockaddr_dl *) ifma->ifma_addr);
16285591b213SSam Leffler 			val = LE_READ_4(dl + 0);
16295591b213SSam Leffler 			pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
16305591b213SSam Leffler 			val = LE_READ_4(dl + 3);
16315591b213SSam Leffler 			pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
16325591b213SSam Leffler 			pos &= 0x3f;
16335591b213SSam Leffler 			mfilt[pos / 32] |= (1 << (pos % 32));
16345591b213SSam Leffler 		}
16355591b213SSam Leffler 	} else {
16365591b213SSam Leffler 		mfilt[0] = mfilt[1] = ~0;
16375591b213SSam Leffler 	}
16385591b213SSam Leffler 	ath_hal_setmcastfilter(ah, mfilt[0], mfilt[1]);
1639c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, MC filter %08x:%08x\n",
1640c42a7b7eSSam Leffler 		__func__, rfilt, mfilt[0], mfilt[1]);
16415591b213SSam Leffler }
16425591b213SSam Leffler 
16435591b213SSam Leffler static void
16445591b213SSam Leffler ath_mbuf_load_cb(void *arg, bus_dma_segment_t *seg, int nseg, bus_size_t mapsize, int error)
16455591b213SSam Leffler {
16465591b213SSam Leffler 	struct ath_buf *bf = arg;
16475591b213SSam Leffler 
1648d77367bfSSam Leffler 	KASSERT(nseg <= ATH_MAX_SCATTER, ("too many DMA segments %u", nseg));
1649d77367bfSSam Leffler 	KASSERT(error == 0, ("error %u on bus_dma callback", error));
16505591b213SSam Leffler 	bf->bf_mapsize = mapsize;
16515591b213SSam Leffler 	bf->bf_nseg = nseg;
16525591b213SSam Leffler 	bcopy(seg, bf->bf_segs, nseg * sizeof (seg[0]));
16535591b213SSam Leffler }
16545591b213SSam Leffler 
1655c42a7b7eSSam Leffler /*
1656c42a7b7eSSam Leffler  * Set the slot time based on the current setting.
1657c42a7b7eSSam Leffler  */
1658c42a7b7eSSam Leffler static void
1659c42a7b7eSSam Leffler ath_setslottime(struct ath_softc *sc)
1660c42a7b7eSSam Leffler {
1661c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
1662c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1663c42a7b7eSSam Leffler 
1664c42a7b7eSSam Leffler 	if (ic->ic_flags & IEEE80211_F_SHSLOT)
1665c42a7b7eSSam Leffler 		ath_hal_setslottime(ah, HAL_SLOT_TIME_9);
1666c42a7b7eSSam Leffler 	else
1667c42a7b7eSSam Leffler 		ath_hal_setslottime(ah, HAL_SLOT_TIME_20);
1668c42a7b7eSSam Leffler 	sc->sc_updateslot = OK;
1669c42a7b7eSSam Leffler }
1670c42a7b7eSSam Leffler 
1671c42a7b7eSSam Leffler /*
1672c42a7b7eSSam Leffler  * Callback from the 802.11 layer to update the
1673c42a7b7eSSam Leffler  * slot time based on the current setting.
1674c42a7b7eSSam Leffler  */
1675c42a7b7eSSam Leffler static void
1676c42a7b7eSSam Leffler ath_updateslot(struct ifnet *ifp)
1677c42a7b7eSSam Leffler {
1678c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1679c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
1680c42a7b7eSSam Leffler 
1681c42a7b7eSSam Leffler 	/*
1682c42a7b7eSSam Leffler 	 * When not coordinating the BSS, change the hardware
1683c42a7b7eSSam Leffler 	 * immediately.  For other operation we defer the change
1684c42a7b7eSSam Leffler 	 * until beacon updates have propagated to the stations.
1685c42a7b7eSSam Leffler 	 */
1686c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_HOSTAP)
1687c42a7b7eSSam Leffler 		sc->sc_updateslot = UPDATE;
1688c42a7b7eSSam Leffler 	else
1689c42a7b7eSSam Leffler 		ath_setslottime(sc);
1690c42a7b7eSSam Leffler }
1691c42a7b7eSSam Leffler 
1692c42a7b7eSSam Leffler /*
169380d2765fSSam Leffler  * Setup a h/w transmit queue for beacons.
169480d2765fSSam Leffler  */
169580d2765fSSam Leffler static int
169680d2765fSSam Leffler ath_beaconq_setup(struct ath_hal *ah)
169780d2765fSSam Leffler {
169880d2765fSSam Leffler 	HAL_TXQ_INFO qi;
169980d2765fSSam Leffler 
170080d2765fSSam Leffler 	memset(&qi, 0, sizeof(qi));
170180d2765fSSam Leffler 	qi.tqi_aifs = HAL_TXQ_USEDEFAULT;
170280d2765fSSam Leffler 	qi.tqi_cwmin = HAL_TXQ_USEDEFAULT;
170380d2765fSSam Leffler 	qi.tqi_cwmax = HAL_TXQ_USEDEFAULT;
170480d2765fSSam Leffler 	/* NB: don't enable any interrupts */
170580d2765fSSam Leffler 	return ath_hal_setuptxqueue(ah, HAL_TX_QUEUE_BEACON, &qi);
170680d2765fSSam Leffler }
170780d2765fSSam Leffler 
170880d2765fSSam Leffler /*
1709c42a7b7eSSam Leffler  * Allocate and setup an initial beacon frame.
1710c42a7b7eSSam Leffler  */
17115591b213SSam Leffler static int
17125591b213SSam Leffler ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_node *ni)
17135591b213SSam Leffler {
1714c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
17155591b213SSam Leffler 	struct ath_buf *bf;
17165591b213SSam Leffler 	struct mbuf *m;
1717c42a7b7eSSam Leffler 	int error;
17185591b213SSam Leffler 
1719c42a7b7eSSam Leffler 	bf = STAILQ_FIRST(&sc->sc_bbuf);
1720c42a7b7eSSam Leffler 	if (bf == NULL) {
1721c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON, "%s: no dma buffers\n", __func__);
1722c42a7b7eSSam Leffler 		sc->sc_stats.ast_be_nombuf++;	/* XXX */
1723c42a7b7eSSam Leffler 		return ENOMEM;			/* XXX */
1724c42a7b7eSSam Leffler 	}
17255591b213SSam Leffler 	if (bf->bf_m != NULL) {
17265591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
17275591b213SSam Leffler 		m_freem(bf->bf_m);
17285591b213SSam Leffler 		bf->bf_m = NULL;
17295591b213SSam Leffler 		bf->bf_node = NULL;
17305591b213SSam Leffler 	}
17315591b213SSam Leffler 	/*
17325591b213SSam Leffler 	 * NB: the beacon data buffer must be 32-bit aligned;
17335591b213SSam Leffler 	 * we assume the mbuf routines will return us something
17345591b213SSam Leffler 	 * with this alignment (perhaps should assert).
17355591b213SSam Leffler 	 */
1736c42a7b7eSSam Leffler 	m = ieee80211_beacon_alloc(ic, ni, &sc->sc_boff);
17375591b213SSam Leffler 	if (m == NULL) {
1738c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON, "%s: cannot get mbuf\n",
1739c42a7b7eSSam Leffler 			__func__);
17405591b213SSam Leffler 		sc->sc_stats.ast_be_nombuf++;
17415591b213SSam Leffler 		return ENOMEM;
17425591b213SSam Leffler 	}
17435591b213SSam Leffler 	error = bus_dmamap_load_mbuf(sc->sc_dmat, bf->bf_dmamap, m,
17445591b213SSam Leffler 				     ath_mbuf_load_cb, bf,
17455591b213SSam Leffler 				     BUS_DMA_NOWAIT);
1746c42a7b7eSSam Leffler 	if (error == 0) {
1747c42a7b7eSSam Leffler 		bf->bf_m = m;
1748c42a7b7eSSam Leffler 		bf->bf_node = ni;		/* NB: no held reference */
1749c42a7b7eSSam Leffler 	} else {
17505591b213SSam Leffler 		m_freem(m);
1751c42a7b7eSSam Leffler 	}
17525591b213SSam Leffler 	return error;
17535591b213SSam Leffler }
1754c42a7b7eSSam Leffler 
1755c42a7b7eSSam Leffler /*
1756c42a7b7eSSam Leffler  * Setup the beacon frame for transmit.
1757c42a7b7eSSam Leffler  */
1758c42a7b7eSSam Leffler static void
1759c42a7b7eSSam Leffler ath_beacon_setup(struct ath_softc *sc, struct ath_buf *bf)
1760c42a7b7eSSam Leffler {
1761c42a7b7eSSam Leffler #define	USE_SHPREAMBLE(_ic) \
1762c42a7b7eSSam Leffler 	(((_ic)->ic_flags & (IEEE80211_F_SHPREAMBLE | IEEE80211_F_USEBARKER))\
1763c42a7b7eSSam Leffler 		== IEEE80211_F_SHPREAMBLE)
1764c42a7b7eSSam Leffler 	struct ieee80211_node *ni = bf->bf_node;
1765c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
1766c42a7b7eSSam Leffler 	struct mbuf *m = bf->bf_m;
1767c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1768c42a7b7eSSam Leffler 	struct ath_node *an = ATH_NODE(ni);
1769c42a7b7eSSam Leffler 	struct ath_desc *ds;
1770c42a7b7eSSam Leffler 	int flags, antenna;
1771c42a7b7eSSam Leffler 	u_int8_t rate;
1772c42a7b7eSSam Leffler 
1773c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON, "%s: m %p len %u\n",
1774c42a7b7eSSam Leffler 		__func__, m, m->m_len);
17755591b213SSam Leffler 
17765591b213SSam Leffler 	/* setup descriptors */
17775591b213SSam Leffler 	ds = bf->bf_desc;
17785591b213SSam Leffler 
1779c42a7b7eSSam Leffler 	flags = HAL_TXDESC_NOACK;
1780c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_IBSS && sc->sc_hasveol) {
1781c42a7b7eSSam Leffler 		ds->ds_link = bf->bf_daddr;	/* self-linked */
1782c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_VEOL;
1783c42a7b7eSSam Leffler 		/*
1784c42a7b7eSSam Leffler 		 * Let hardware handle antenna switching.
1785c42a7b7eSSam Leffler 		 */
1786c42a7b7eSSam Leffler 		antenna = 0;
1787c42a7b7eSSam Leffler 	} else {
17885591b213SSam Leffler 		ds->ds_link = 0;
1789c42a7b7eSSam Leffler 		/*
1790c42a7b7eSSam Leffler 		 * Switch antenna every 4 beacons.
1791c42a7b7eSSam Leffler 		 * XXX assumes two antenna
1792c42a7b7eSSam Leffler 		 */
1793c42a7b7eSSam Leffler 		antenna = (sc->sc_stats.ast_be_xmit & 4 ? 2 : 1);
1794c42a7b7eSSam Leffler 	}
1795c42a7b7eSSam Leffler 
1796c42a7b7eSSam Leffler 	KASSERT(bf->bf_nseg == 1,
1797c42a7b7eSSam Leffler 		("multi-segment beacon frame; nseg %u", bf->bf_nseg));
17985591b213SSam Leffler 	ds->ds_data = bf->bf_segs[0].ds_addr;
17995591b213SSam Leffler 	/*
18005591b213SSam Leffler 	 * Calculate rate code.
18015591b213SSam Leffler 	 * XXX everything at min xmit rate
18025591b213SSam Leffler 	 */
1803c42a7b7eSSam Leffler 	if (USE_SHPREAMBLE(ic))
1804c42a7b7eSSam Leffler 		rate = an->an_tx_mgtratesp;
18055591b213SSam Leffler 	else
1806c42a7b7eSSam Leffler 		rate = an->an_tx_mgtrate;
18075591b213SSam Leffler 	ath_hal_setuptxdesc(ah, ds
1808c42a7b7eSSam Leffler 		, m->m_len + IEEE80211_CRC_LEN	/* frame length */
18095591b213SSam Leffler 		, sizeof(struct ieee80211_frame)/* header length */
18105591b213SSam Leffler 		, HAL_PKT_TYPE_BEACON		/* Atheros packet type */
1811c42a7b7eSSam Leffler 		, ni->ni_txpower		/* txpower XXX */
18125591b213SSam Leffler 		, rate, 1			/* series 0 rate/tries */
18135591b213SSam Leffler 		, HAL_TXKEYIX_INVALID		/* no encryption */
1814c42a7b7eSSam Leffler 		, antenna			/* antenna mode */
1815c42a7b7eSSam Leffler 		, flags				/* no ack, veol for beacons */
18165591b213SSam Leffler 		, 0				/* rts/cts rate */
18175591b213SSam Leffler 		, 0				/* rts/cts duration */
18185591b213SSam Leffler 	);
18195591b213SSam Leffler 	/* NB: beacon's BufLen must be a multiple of 4 bytes */
18205591b213SSam Leffler 	ath_hal_filltxdesc(ah, ds
1821c42a7b7eSSam Leffler 		, roundup(m->m_len, 4)		/* buffer length */
18225591b213SSam Leffler 		, AH_TRUE			/* first segment */
18235591b213SSam Leffler 		, AH_TRUE			/* last segment */
1824c42a7b7eSSam Leffler 		, ds				/* first descriptor */
18255591b213SSam Leffler 	);
1826c42a7b7eSSam Leffler #undef USE_SHPREAMBLE
18275591b213SSam Leffler }
18285591b213SSam Leffler 
1829c42a7b7eSSam Leffler /*
1830c42a7b7eSSam Leffler  * Transmit a beacon frame at SWBA.  Dynamic updates to the
1831c42a7b7eSSam Leffler  * frame contents are done as needed and the slot time is
1832c42a7b7eSSam Leffler  * also adjusted based on current state.
1833c42a7b7eSSam Leffler  */
18345591b213SSam Leffler static void
18355591b213SSam Leffler ath_beacon_proc(void *arg, int pending)
18365591b213SSam Leffler {
18375591b213SSam Leffler 	struct ath_softc *sc = arg;
1838c42a7b7eSSam Leffler 	struct ath_buf *bf = STAILQ_FIRST(&sc->sc_bbuf);
1839c42a7b7eSSam Leffler 	struct ieee80211_node *ni = bf->bf_node;
1840c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
18415591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1842c42a7b7eSSam Leffler 	struct mbuf *m;
1843c42a7b7eSSam Leffler 	int ncabq, error, otherant;
18445591b213SSam Leffler 
1845c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON_PROC, "%s: pending %u\n",
1846c42a7b7eSSam Leffler 		__func__, pending);
1847c42a7b7eSSam Leffler 
18480a915fadSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA ||
1849c42a7b7eSSam Leffler 	    ic->ic_opmode == IEEE80211_M_MONITOR ||
18500a915fadSSam Leffler 	    bf == NULL || bf->bf_m == NULL) {
1851c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: ic_flags=%x bf=%p bf_m=%p\n",
1852c42a7b7eSSam Leffler 			__func__, ic->ic_flags, bf, bf ? bf->bf_m : NULL);
18535591b213SSam Leffler 		return;
18545591b213SSam Leffler 	}
1855c42a7b7eSSam Leffler 	/*
1856c42a7b7eSSam Leffler 	 * Check if the previous beacon has gone out.  If
1857c42a7b7eSSam Leffler 	 * not don't don't try to post another, skip this
1858c42a7b7eSSam Leffler 	 * period and wait for the next.  Missed beacons
1859c42a7b7eSSam Leffler 	 * indicate a problem and should not occur.  If we
1860c42a7b7eSSam Leffler 	 * miss too many consecutive beacons reset the device.
1861c42a7b7eSSam Leffler 	 */
1862c42a7b7eSSam Leffler 	if (ath_hal_numtxpending(ah, sc->sc_bhalq) != 0) {
1863c42a7b7eSSam Leffler 		sc->sc_bmisscount++;
1864c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON_PROC,
1865c42a7b7eSSam Leffler 			"%s: missed %u consecutive beacons\n",
1866c42a7b7eSSam Leffler 			__func__, sc->sc_bmisscount);
1867c42a7b7eSSam Leffler 		if (sc->sc_bmisscount > 3)		/* NB: 3 is a guess */
1868c42a7b7eSSam Leffler 			taskqueue_enqueue(taskqueue_swi, &sc->sc_bstucktask);
1869c42a7b7eSSam Leffler 		return;
1870c42a7b7eSSam Leffler 	}
1871c42a7b7eSSam Leffler 	if (sc->sc_bmisscount != 0) {
1872c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON,
1873c42a7b7eSSam Leffler 			"%s: resume beacon xmit after %u misses\n",
1874c42a7b7eSSam Leffler 			__func__, sc->sc_bmisscount);
1875c42a7b7eSSam Leffler 		sc->sc_bmisscount = 0;
1876c42a7b7eSSam Leffler 	}
1877c42a7b7eSSam Leffler 
1878c42a7b7eSSam Leffler 	/*
1879c42a7b7eSSam Leffler 	 * Update dynamic beacon contents.  If this returns
1880c42a7b7eSSam Leffler 	 * non-zero then we need to remap the memory because
1881c42a7b7eSSam Leffler 	 * the beacon frame changed size (probably because
1882c42a7b7eSSam Leffler 	 * of the TIM bitmap).
1883c42a7b7eSSam Leffler 	 */
1884c42a7b7eSSam Leffler 	m = bf->bf_m;
1885c42a7b7eSSam Leffler 	ncabq = ath_hal_numtxpending(ah, sc->sc_cabq->axq_qnum);
1886c42a7b7eSSam Leffler 	if (ieee80211_beacon_update(ic, bf->bf_node, &sc->sc_boff, m, ncabq)) {
1887c42a7b7eSSam Leffler 		/* XXX too conservative? */
1888c42a7b7eSSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
1889c42a7b7eSSam Leffler 		error = bus_dmamap_load_mbuf(sc->sc_dmat, bf->bf_dmamap, m,
1890c42a7b7eSSam Leffler 					     ath_mbuf_load_cb, bf,
1891c42a7b7eSSam Leffler 					     BUS_DMA_NOWAIT);
1892c42a7b7eSSam Leffler 		if (error != 0) {
1893c42a7b7eSSam Leffler 			if_printf(ic->ic_ifp,
1894c42a7b7eSSam Leffler 			    "%s: bus_dmamap_load_mbuf failed, error %u\n",
1895c42a7b7eSSam Leffler 			    __func__, error);
1896c42a7b7eSSam Leffler 			return;
1897c42a7b7eSSam Leffler 		}
1898c42a7b7eSSam Leffler 	}
1899c42a7b7eSSam Leffler 
1900c42a7b7eSSam Leffler 	/*
1901c42a7b7eSSam Leffler 	 * Handle slot time change when a non-ERP station joins/leaves
1902c42a7b7eSSam Leffler 	 * an 11g network.  The 802.11 layer notifies us via callback,
1903c42a7b7eSSam Leffler 	 * we mark updateslot, then wait one beacon before effecting
1904c42a7b7eSSam Leffler 	 * the change.  This gives associated stations at least one
1905c42a7b7eSSam Leffler 	 * beacon interval to note the state change.
1906c42a7b7eSSam Leffler 	 */
1907c42a7b7eSSam Leffler 	/* XXX locking */
1908c42a7b7eSSam Leffler 	if (sc->sc_updateslot == UPDATE)
1909c42a7b7eSSam Leffler 		sc->sc_updateslot = COMMIT;	/* commit next beacon */
1910c42a7b7eSSam Leffler 	else if (sc->sc_updateslot == COMMIT)
1911c42a7b7eSSam Leffler 		ath_setslottime(sc);		/* commit change to h/w */
1912c42a7b7eSSam Leffler 
1913c42a7b7eSSam Leffler 	/*
1914c42a7b7eSSam Leffler 	 * Check recent per-antenna transmit statistics and flip
1915c42a7b7eSSam Leffler 	 * the default antenna if noticeably more frames went out
1916c42a7b7eSSam Leffler 	 * on the non-default antenna.
1917c42a7b7eSSam Leffler 	 * XXX assumes 2 anntenae
1918c42a7b7eSSam Leffler 	 */
1919c42a7b7eSSam Leffler 	otherant = sc->sc_defant & 1 ? 2 : 1;
1920c42a7b7eSSam Leffler 	if (sc->sc_ant_tx[otherant] > sc->sc_ant_tx[sc->sc_defant] + 2)
1921c42a7b7eSSam Leffler 		ath_setdefantenna(sc, otherant);
1922c42a7b7eSSam Leffler 	sc->sc_ant_tx[1] = sc->sc_ant_tx[2] = 0;
1923c42a7b7eSSam Leffler 
1924c42a7b7eSSam Leffler 	/*
1925c42a7b7eSSam Leffler 	 * Construct tx descriptor.
1926c42a7b7eSSam Leffler 	 */
1927c42a7b7eSSam Leffler 	ath_beacon_setup(sc, bf);
1928c42a7b7eSSam Leffler 
1929c42a7b7eSSam Leffler 	/*
1930c42a7b7eSSam Leffler 	 * Stop any current dma and put the new frame on the queue.
1931c42a7b7eSSam Leffler 	 * This should never fail since we check above that no frames
1932c42a7b7eSSam Leffler 	 * are still pending on the queue.
1933c42a7b7eSSam Leffler 	 */
19345591b213SSam Leffler 	if (!ath_hal_stoptxdma(ah, sc->sc_bhalq)) {
1935c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
1936c42a7b7eSSam Leffler 			"%s: beacon queue %u did not stop?\n",
1937c42a7b7eSSam Leffler 			__func__, sc->sc_bhalq);
19385591b213SSam Leffler 	}
19395591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
19405591b213SSam Leffler 
1941c42a7b7eSSam Leffler 	/*
1942c42a7b7eSSam Leffler 	 * Enable the CAB queue before the beacon queue to
1943c42a7b7eSSam Leffler 	 * insure cab frames are triggered by this beacon.
1944c42a7b7eSSam Leffler 	 */
1945c42a7b7eSSam Leffler 	if (sc->sc_boff.bo_tim[4] & 1)		/* NB: only at DTIM */
1946c42a7b7eSSam Leffler 		ath_hal_txstart(ah, sc->sc_cabq->axq_qnum);
19475591b213SSam Leffler 	ath_hal_puttxbuf(ah, sc->sc_bhalq, bf->bf_daddr);
19485591b213SSam Leffler 	ath_hal_txstart(ah, sc->sc_bhalq);
1949c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON_PROC,
1950c42a7b7eSSam Leffler 		"%s: TXDP[%u] = %p (%p)\n", __func__,
1951c42a7b7eSSam Leffler 		sc->sc_bhalq, (caddr_t)bf->bf_daddr, bf->bf_desc);
1952c42a7b7eSSam Leffler 
1953c42a7b7eSSam Leffler 	sc->sc_stats.ast_be_xmit++;
19545591b213SSam Leffler }
19555591b213SSam Leffler 
1956c42a7b7eSSam Leffler /*
1957c42a7b7eSSam Leffler  * Reset the hardware after detecting beacons have stopped.
1958c42a7b7eSSam Leffler  */
1959c42a7b7eSSam Leffler static void
1960c42a7b7eSSam Leffler ath_bstuck_proc(void *arg, int pending)
1961c42a7b7eSSam Leffler {
1962c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
1963c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
1964c42a7b7eSSam Leffler 
1965c42a7b7eSSam Leffler 	if_printf(ifp, "stuck beacon; resetting (bmiss count %u)\n",
1966c42a7b7eSSam Leffler 		sc->sc_bmisscount);
1967c42a7b7eSSam Leffler 	ath_reset(ifp);
1968c42a7b7eSSam Leffler }
1969c42a7b7eSSam Leffler 
1970c42a7b7eSSam Leffler /*
1971c42a7b7eSSam Leffler  * Reclaim beacon resources.
1972c42a7b7eSSam Leffler  */
19735591b213SSam Leffler static void
19745591b213SSam Leffler ath_beacon_free(struct ath_softc *sc)
19755591b213SSam Leffler {
1976c42a7b7eSSam Leffler 	struct ath_buf *bf;
19775591b213SSam Leffler 
1978c42a7b7eSSam Leffler 	STAILQ_FOREACH(bf, &sc->sc_bbuf, bf_list)
19795591b213SSam Leffler 		if (bf->bf_m != NULL) {
19805591b213SSam Leffler 			bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
19815591b213SSam Leffler 			m_freem(bf->bf_m);
19825591b213SSam Leffler 			bf->bf_m = NULL;
19835591b213SSam Leffler 			bf->bf_node = NULL;
19845591b213SSam Leffler 		}
19855591b213SSam Leffler }
19865591b213SSam Leffler 
19875591b213SSam Leffler /*
19885591b213SSam Leffler  * Configure the beacon and sleep timers.
19895591b213SSam Leffler  *
19905591b213SSam Leffler  * When operating as an AP this resets the TSF and sets
19915591b213SSam Leffler  * up the hardware to notify us when we need to issue beacons.
19925591b213SSam Leffler  *
19935591b213SSam Leffler  * When operating in station mode this sets up the beacon
19945591b213SSam Leffler  * timers according to the timestamp of the last received
19955591b213SSam Leffler  * beacon and the current TSF, configures PCF and DTIM
19965591b213SSam Leffler  * handling, programs the sleep registers so the hardware
19975591b213SSam Leffler  * will wakeup in time to receive beacons, and configures
19985591b213SSam Leffler  * the beacon miss handling so we'll receive a BMISS
19995591b213SSam Leffler  * interrupt when we stop seeing beacons from the AP
20005591b213SSam Leffler  * we've associated with.
20015591b213SSam Leffler  */
20025591b213SSam Leffler static void
20035591b213SSam Leffler ath_beacon_config(struct ath_softc *sc)
20045591b213SSam Leffler {
2005a6c992f4SSam Leffler #define	MS_TO_TU(x)	(((x) * 1000) / 1024)
20065591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
20075591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
20085591b213SSam Leffler 	struct ieee80211_node *ni = ic->ic_bss;
2009c42a7b7eSSam Leffler 	u_int32_t nexttbtt, intval;
20105591b213SSam Leffler 
2011c42a7b7eSSam Leffler 	nexttbtt = (LE_READ_4(ni->ni_tstamp.data + 4) << 22) |
2012c42a7b7eSSam Leffler 	    (LE_READ_4(ni->ni_tstamp.data) >> 10);
2013a6c992f4SSam Leffler 	intval = MS_TO_TU(ni->ni_intval) & HAL_BEACON_PERIOD;
2014a6c992f4SSam Leffler 	if (nexttbtt == 0)		/* e.g. for ap mode */
2015a6c992f4SSam Leffler 		nexttbtt = intval;
2016a6c992f4SSam Leffler 	else if (intval)		/* NB: can be 0 for monitor mode */
2017a6c992f4SSam Leffler 		nexttbtt = roundup(nexttbtt, intval);
2018a6c992f4SSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON, "%s: nexttbtt %u intval %u (%u)\n",
2019a6c992f4SSam Leffler 		__func__, nexttbtt, intval, ni->ni_intval);
20206b59f5e3SSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA) {
20215591b213SSam Leffler 		HAL_BEACON_STATE bs;
20225591b213SSam Leffler 		u_int32_t bmisstime;
20235591b213SSam Leffler 
20245591b213SSam Leffler 		/* NB: no PCF support right now */
20255591b213SSam Leffler 		memset(&bs, 0, sizeof(bs));
2026a6c992f4SSam Leffler 		bs.bs_intval = intval;
20275591b213SSam Leffler 		bs.bs_nexttbtt = nexttbtt;
20285591b213SSam Leffler 		bs.bs_dtimperiod = bs.bs_intval;
20295591b213SSam Leffler 		bs.bs_nextdtim = nexttbtt;
20305591b213SSam Leffler 		/*
2031c42a7b7eSSam Leffler 		 * The 802.11 layer records the offset to the DTIM
2032c42a7b7eSSam Leffler 		 * bitmap while receiving beacons; use it here to
2033c42a7b7eSSam Leffler 		 * enable h/w detection of our AID being marked in
2034c42a7b7eSSam Leffler 		 * the bitmap vector (to indicate frames for us are
2035c42a7b7eSSam Leffler 		 * pending at the AP).
2036c42a7b7eSSam Leffler 		 */
2037c42a7b7eSSam Leffler 		bs.bs_timoffset = ni->ni_timoff;
2038c42a7b7eSSam Leffler 		/*
20395591b213SSam Leffler 		 * Calculate the number of consecutive beacons to miss
20405591b213SSam Leffler 		 * before taking a BMISS interrupt.  The configuration
20415591b213SSam Leffler 		 * is specified in ms, so we need to convert that to
20425591b213SSam Leffler 		 * TU's and then calculate based on the beacon interval.
20435591b213SSam Leffler 		 * Note that we clamp the result to at most 10 beacons.
20445591b213SSam Leffler 		 */
2045a6c992f4SSam Leffler 		bmisstime = MS_TO_TU(ic->ic_bmisstimeout);
2046a6c992f4SSam Leffler 		bs.bs_bmissthreshold = howmany(bmisstime, intval);
20475591b213SSam Leffler 		if (bs.bs_bmissthreshold > 10)
20485591b213SSam Leffler 			bs.bs_bmissthreshold = 10;
20495591b213SSam Leffler 		else if (bs.bs_bmissthreshold <= 0)
20505591b213SSam Leffler 			bs.bs_bmissthreshold = 1;
20515591b213SSam Leffler 
20525591b213SSam Leffler 		/*
20535591b213SSam Leffler 		 * Calculate sleep duration.  The configuration is
20545591b213SSam Leffler 		 * given in ms.  We insure a multiple of the beacon
20555591b213SSam Leffler 		 * period is used.  Also, if the sleep duration is
20565591b213SSam Leffler 		 * greater than the DTIM period then it makes senses
20575591b213SSam Leffler 		 * to make it a multiple of that.
20585591b213SSam Leffler 		 *
20595591b213SSam Leffler 		 * XXX fixed at 100ms
20605591b213SSam Leffler 		 */
2061a6c992f4SSam Leffler 		bs.bs_sleepduration = roundup(MS_TO_TU(100), bs.bs_intval);
20625591b213SSam Leffler 		if (bs.bs_sleepduration > bs.bs_dtimperiod)
20635591b213SSam Leffler 			bs.bs_sleepduration = roundup(bs.bs_sleepduration, bs.bs_dtimperiod);
20645591b213SSam Leffler 
2065c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON,
2066c42a7b7eSSam Leffler 			"%s: intval %u nexttbtt %u dtim %u nextdtim %u bmiss %u sleep %u cfp:period %u maxdur %u next %u timoffset %u\n"
20675591b213SSam Leffler 			, __func__
20685591b213SSam Leffler 			, bs.bs_intval
20695591b213SSam Leffler 			, bs.bs_nexttbtt
20705591b213SSam Leffler 			, bs.bs_dtimperiod
20715591b213SSam Leffler 			, bs.bs_nextdtim
20725591b213SSam Leffler 			, bs.bs_bmissthreshold
20735591b213SSam Leffler 			, bs.bs_sleepduration
2074c42a7b7eSSam Leffler 			, bs.bs_cfpperiod
2075c42a7b7eSSam Leffler 			, bs.bs_cfpmaxduration
2076c42a7b7eSSam Leffler 			, bs.bs_cfpnext
2077c42a7b7eSSam Leffler 			, bs.bs_timoffset
2078c42a7b7eSSam Leffler 		);
20795591b213SSam Leffler 		ath_hal_intrset(ah, 0);
2080c42a7b7eSSam Leffler 		ath_hal_beacontimers(ah, &bs);
20815591b213SSam Leffler 		sc->sc_imask |= HAL_INT_BMISS;
20825591b213SSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
20835591b213SSam Leffler 	} else {
20845591b213SSam Leffler 		ath_hal_intrset(ah, 0);
2085a6c992f4SSam Leffler 		if (nexttbtt == intval)
2086c42a7b7eSSam Leffler 			intval |= HAL_BEACON_RESET_TSF;
2087c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS) {
2088c42a7b7eSSam Leffler 			/*
2089c42a7b7eSSam Leffler 			 * In IBSS mode enable the beacon timers but only
2090c42a7b7eSSam Leffler 			 * enable SWBA interrupts if we need to manually
2091c42a7b7eSSam Leffler 			 * prepare beacon frames.  Otherwise we use a
2092c42a7b7eSSam Leffler 			 * self-linked tx descriptor and let the hardware
2093c42a7b7eSSam Leffler 			 * deal with things.
2094c42a7b7eSSam Leffler 			 */
2095c42a7b7eSSam Leffler 			intval |= HAL_BEACON_ENA;
2096c42a7b7eSSam Leffler 			if (!sc->sc_hasveol)
2097c42a7b7eSSam Leffler 				sc->sc_imask |= HAL_INT_SWBA;
2098c42a7b7eSSam Leffler 		} else if (ic->ic_opmode == IEEE80211_M_HOSTAP) {
2099c42a7b7eSSam Leffler 			/*
2100c42a7b7eSSam Leffler 			 * In AP mode we enable the beacon timers and
2101c42a7b7eSSam Leffler 			 * SWBA interrupts to prepare beacon frames.
2102c42a7b7eSSam Leffler 			 */
2103c42a7b7eSSam Leffler 			intval |= HAL_BEACON_ENA;
21045591b213SSam Leffler 			sc->sc_imask |= HAL_INT_SWBA;	/* beacon prepare */
2105c42a7b7eSSam Leffler 		}
2106c42a7b7eSSam Leffler 		ath_hal_beaconinit(ah, nexttbtt, intval);
2107c42a7b7eSSam Leffler 		sc->sc_bmisscount = 0;
21085591b213SSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
2109c42a7b7eSSam Leffler 		/*
2110c42a7b7eSSam Leffler 		 * When using a self-linked beacon descriptor in
2111c42a7b7eSSam Leffler 		 * ibss mode load it once here.
2112c42a7b7eSSam Leffler 		 */
2113c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS && sc->sc_hasveol)
2114c42a7b7eSSam Leffler 			ath_beacon_proc(sc, 0);
21155591b213SSam Leffler 	}
2116a6c992f4SSam Leffler #undef MS_TO_TU
21175591b213SSam Leffler }
21185591b213SSam Leffler 
21195591b213SSam Leffler static void
21205591b213SSam Leffler ath_load_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
21215591b213SSam Leffler {
21225591b213SSam Leffler 	bus_addr_t *paddr = (bus_addr_t*) arg;
2123d77367bfSSam Leffler 	KASSERT(error == 0, ("error %u on bus_dma callback", error));
21245591b213SSam Leffler 	*paddr = segs->ds_addr;
21255591b213SSam Leffler }
21265591b213SSam Leffler 
21275591b213SSam Leffler static int
2128c42a7b7eSSam Leffler ath_descdma_setup(struct ath_softc *sc,
2129c42a7b7eSSam Leffler 	struct ath_descdma *dd, ath_bufhead *head,
2130c42a7b7eSSam Leffler 	const char *name, int nbuf, int ndesc)
2131c42a7b7eSSam Leffler {
2132c42a7b7eSSam Leffler #define	DS2PHYS(_dd, _ds) \
2133c42a7b7eSSam Leffler 	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
2134c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
2135c42a7b7eSSam Leffler 	struct ath_desc *ds;
2136c42a7b7eSSam Leffler 	struct ath_buf *bf;
2137c42a7b7eSSam Leffler 	int i, bsize, error;
2138c42a7b7eSSam Leffler 
2139c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA: %u buffers %u desc/buf\n",
2140c42a7b7eSSam Leffler 	    __func__, name, nbuf, ndesc);
2141c42a7b7eSSam Leffler 
2142c42a7b7eSSam Leffler 	dd->dd_name = name;
2143c42a7b7eSSam Leffler 	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
2144c42a7b7eSSam Leffler 
2145c42a7b7eSSam Leffler 	/*
2146c42a7b7eSSam Leffler 	 * Setup DMA descriptor area.
2147c42a7b7eSSam Leffler 	 */
2148c42a7b7eSSam Leffler 	error = bus_dma_tag_create(NULL,	/* parent */
2149c42a7b7eSSam Leffler 		       PAGE_SIZE, 0,		/* alignment, bounds */
2150c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
2151c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR,	/* highaddr */
2152c42a7b7eSSam Leffler 		       NULL, NULL,		/* filter, filterarg */
2153c42a7b7eSSam Leffler 		       dd->dd_desc_len,		/* maxsize */
2154c42a7b7eSSam Leffler 		       1,			/* nsegments */
2155c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR,	/* maxsegsize */
2156c42a7b7eSSam Leffler 		       BUS_DMA_ALLOCNOW,	/* flags */
2157c42a7b7eSSam Leffler 		       NULL,			/* lockfunc */
2158c42a7b7eSSam Leffler 		       NULL,			/* lockarg */
2159c42a7b7eSSam Leffler 		       &dd->dd_dmat);
2160c42a7b7eSSam Leffler 	if (error != 0) {
2161c42a7b7eSSam Leffler 		if_printf(ifp, "cannot allocate %s DMA tag\n", dd->dd_name);
2162c42a7b7eSSam Leffler 		return error;
2163c42a7b7eSSam Leffler 	}
2164c42a7b7eSSam Leffler 
2165c42a7b7eSSam Leffler 	/* allocate descriptors */
2166c42a7b7eSSam Leffler 	error = bus_dmamap_create(dd->dd_dmat, BUS_DMA_NOWAIT, &dd->dd_dmamap);
2167c42a7b7eSSam Leffler 	if (error != 0) {
2168c42a7b7eSSam Leffler 		if_printf(ifp, "unable to create dmamap for %s descriptors, "
2169c42a7b7eSSam Leffler 			"error %u\n", dd->dd_name, error);
2170c42a7b7eSSam Leffler 		goto fail0;
2171c42a7b7eSSam Leffler 	}
2172c42a7b7eSSam Leffler 
2173c42a7b7eSSam Leffler 	error = bus_dmamem_alloc(dd->dd_dmat, (void**) &dd->dd_desc,
2174c42a7b7eSSam Leffler 				 BUS_DMA_NOWAIT, &dd->dd_dmamap);
2175c42a7b7eSSam Leffler 	if (error != 0) {
2176c42a7b7eSSam Leffler 		if_printf(ifp, "unable to alloc memory for %u %s descriptors, "
2177c42a7b7eSSam Leffler 			"error %u\n", nbuf * ndesc, dd->dd_name, error);
2178c42a7b7eSSam Leffler 		goto fail1;
2179c42a7b7eSSam Leffler 	}
2180c42a7b7eSSam Leffler 
2181c42a7b7eSSam Leffler 	error = bus_dmamap_load(dd->dd_dmat, dd->dd_dmamap,
2182c42a7b7eSSam Leffler 				dd->dd_desc, dd->dd_desc_len,
2183c42a7b7eSSam Leffler 				ath_load_cb, &dd->dd_desc_paddr,
2184c42a7b7eSSam Leffler 				BUS_DMA_NOWAIT);
2185c42a7b7eSSam Leffler 	if (error != 0) {
2186c42a7b7eSSam Leffler 		if_printf(ifp, "unable to map %s descriptors, error %u\n",
2187c42a7b7eSSam Leffler 			dd->dd_name, error);
2188c42a7b7eSSam Leffler 		goto fail2;
2189c42a7b7eSSam Leffler 	}
2190c42a7b7eSSam Leffler 
2191c42a7b7eSSam Leffler 	ds = dd->dd_desc;
2192c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA map: %p (%lu) -> %p (%lu)\n",
2193c42a7b7eSSam Leffler 	    __func__, dd->dd_name, ds, (u_long) dd->dd_desc_len,
2194c42a7b7eSSam Leffler 	    (caddr_t) dd->dd_desc_paddr, /*XXX*/ (u_long) dd->dd_desc_len);
2195c42a7b7eSSam Leffler 
2196c42a7b7eSSam Leffler 	/* allocate rx buffers */
2197c42a7b7eSSam Leffler 	bsize = sizeof(struct ath_buf) * nbuf;
2198c42a7b7eSSam Leffler 	bf = malloc(bsize, M_ATHDEV, M_NOWAIT | M_ZERO);
2199c42a7b7eSSam Leffler 	if (bf == NULL) {
2200c42a7b7eSSam Leffler 		if_printf(ifp, "malloc of %s buffers failed, size %u\n",
2201c42a7b7eSSam Leffler 			dd->dd_name, bsize);
2202c42a7b7eSSam Leffler 		goto fail3;
2203c42a7b7eSSam Leffler 	}
2204c42a7b7eSSam Leffler 	dd->dd_bufptr = bf;
2205c42a7b7eSSam Leffler 
2206c42a7b7eSSam Leffler 	STAILQ_INIT(head);
2207c42a7b7eSSam Leffler 	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
2208c42a7b7eSSam Leffler 		bf->bf_desc = ds;
2209c42a7b7eSSam Leffler 		bf->bf_daddr = DS2PHYS(dd, ds);
2210c42a7b7eSSam Leffler 		error = bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT,
2211c42a7b7eSSam Leffler 				&bf->bf_dmamap);
2212c42a7b7eSSam Leffler 		if (error != 0) {
2213c42a7b7eSSam Leffler 			if_printf(ifp, "unable to create dmamap for %s "
2214c42a7b7eSSam Leffler 				"buffer %u, error %u\n", dd->dd_name, i, error);
2215c42a7b7eSSam Leffler 			ath_descdma_cleanup(sc, dd, head);
2216c42a7b7eSSam Leffler 			return error;
2217c42a7b7eSSam Leffler 		}
2218c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(head, bf, bf_list);
2219c42a7b7eSSam Leffler 	}
2220c42a7b7eSSam Leffler 	return 0;
2221c42a7b7eSSam Leffler fail3:
2222c42a7b7eSSam Leffler 	bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
2223c42a7b7eSSam Leffler fail2:
2224c42a7b7eSSam Leffler 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
2225c42a7b7eSSam Leffler fail1:
2226c42a7b7eSSam Leffler 	bus_dmamap_destroy(dd->dd_dmat, dd->dd_dmamap);
2227c42a7b7eSSam Leffler fail0:
2228c42a7b7eSSam Leffler 	bus_dma_tag_destroy(dd->dd_dmat);
2229c42a7b7eSSam Leffler 	memset(dd, 0, sizeof(*dd));
2230c42a7b7eSSam Leffler 	return error;
2231c42a7b7eSSam Leffler #undef DS2PHYS
2232c42a7b7eSSam Leffler }
2233c42a7b7eSSam Leffler 
2234c42a7b7eSSam Leffler static void
2235c42a7b7eSSam Leffler ath_descdma_cleanup(struct ath_softc *sc,
2236c42a7b7eSSam Leffler 	struct ath_descdma *dd, ath_bufhead *head)
2237c42a7b7eSSam Leffler {
2238c42a7b7eSSam Leffler 	struct ath_buf *bf;
2239c42a7b7eSSam Leffler 	struct ieee80211_node *ni;
2240c42a7b7eSSam Leffler 
2241c42a7b7eSSam Leffler 	bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
2242c42a7b7eSSam Leffler 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
2243c42a7b7eSSam Leffler 	bus_dmamap_destroy(dd->dd_dmat, dd->dd_dmamap);
2244c42a7b7eSSam Leffler 	bus_dma_tag_destroy(dd->dd_dmat);
2245c42a7b7eSSam Leffler 
2246c42a7b7eSSam Leffler 	STAILQ_FOREACH(bf, head, bf_list) {
2247c42a7b7eSSam Leffler 		if (bf->bf_m) {
2248c42a7b7eSSam Leffler 			m_freem(bf->bf_m);
2249c42a7b7eSSam Leffler 			bf->bf_m = NULL;
2250c42a7b7eSSam Leffler 		}
2251c42a7b7eSSam Leffler 		if (bf->bf_dmamap != NULL) {
2252c42a7b7eSSam Leffler 			bus_dmamap_destroy(sc->sc_dmat, bf->bf_dmamap);
2253c42a7b7eSSam Leffler 			bf->bf_dmamap = NULL;
2254c42a7b7eSSam Leffler 		}
2255c42a7b7eSSam Leffler 		ni = bf->bf_node;
2256c42a7b7eSSam Leffler 		bf->bf_node = NULL;
2257c42a7b7eSSam Leffler 		if (ni != NULL) {
2258c42a7b7eSSam Leffler 			/*
2259c42a7b7eSSam Leffler 			 * Reclaim node reference.
2260c42a7b7eSSam Leffler 			 */
2261c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
2262c42a7b7eSSam Leffler 		}
2263c42a7b7eSSam Leffler 	}
2264c42a7b7eSSam Leffler 
2265c42a7b7eSSam Leffler 	STAILQ_INIT(head);
2266c42a7b7eSSam Leffler 	free(dd->dd_bufptr, M_ATHDEV);
2267c42a7b7eSSam Leffler 	memset(dd, 0, sizeof(*dd));
2268c42a7b7eSSam Leffler }
2269c42a7b7eSSam Leffler 
2270c42a7b7eSSam Leffler static int
22715591b213SSam Leffler ath_desc_alloc(struct ath_softc *sc)
22725591b213SSam Leffler {
2273c42a7b7eSSam Leffler 	int error;
22745591b213SSam Leffler 
2275c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf,
2276c42a7b7eSSam Leffler 			"rx", ATH_RXBUF, 1);
22775591b213SSam Leffler 	if (error != 0)
22785591b213SSam Leffler 		return error;
22795591b213SSam Leffler 
2280c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_txdma, &sc->sc_txbuf,
2281c42a7b7eSSam Leffler 			"tx", ATH_TXBUF, ATH_TXDESC);
2282c42a7b7eSSam Leffler 	if (error != 0) {
2283c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
22845591b213SSam Leffler 		return error;
2285c42a7b7eSSam Leffler 	}
2286c42a7b7eSSam Leffler 
2287c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_bdma, &sc->sc_bbuf,
2288c42a7b7eSSam Leffler 			"beacon", 1, 1);
2289c42a7b7eSSam Leffler 	if (error != 0) {
2290c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_txdma, &sc->sc_txbuf);
2291c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
2292c42a7b7eSSam Leffler 		return error;
2293c42a7b7eSSam Leffler 	}
22945591b213SSam Leffler 	return 0;
22955591b213SSam Leffler }
22965591b213SSam Leffler 
22975591b213SSam Leffler static void
22985591b213SSam Leffler ath_desc_free(struct ath_softc *sc)
22995591b213SSam Leffler {
23005591b213SSam Leffler 
2301c42a7b7eSSam Leffler 	if (sc->sc_bdma.dd_desc_len != 0)
2302c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_bdma, &sc->sc_bbuf);
2303c42a7b7eSSam Leffler 	if (sc->sc_txdma.dd_desc_len != 0)
2304c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_txdma, &sc->sc_txbuf);
2305c42a7b7eSSam Leffler 	if (sc->sc_rxdma.dd_desc_len != 0)
2306c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
23075591b213SSam Leffler }
23085591b213SSam Leffler 
23095591b213SSam Leffler static struct ieee80211_node *
2310c42a7b7eSSam Leffler ath_node_alloc(struct ieee80211_node_table *nt)
23115591b213SSam Leffler {
2312c42a7b7eSSam Leffler 	struct ieee80211com *ic = nt->nt_ic;
2313c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
2314c42a7b7eSSam Leffler 	const size_t space = sizeof(struct ath_node) + sc->sc_rc->arc_space;
2315c42a7b7eSSam Leffler 	struct ath_node *an;
2316c42a7b7eSSam Leffler 
2317c42a7b7eSSam Leffler 	an = malloc(space, M_80211_NODE, M_NOWAIT|M_ZERO);
2318c42a7b7eSSam Leffler 	if (an == NULL) {
2319c42a7b7eSSam Leffler 		/* XXX stat+msg */
2320de5af704SSam Leffler 		return NULL;
23215591b213SSam Leffler 	}
2322c42a7b7eSSam Leffler 	an->an_avgrssi = ATH_RSSI_DUMMY_MARKER;
2323c42a7b7eSSam Leffler 	an->an_halstats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
2324c42a7b7eSSam Leffler 	an->an_halstats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
2325c42a7b7eSSam Leffler 	an->an_halstats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
2326c42a7b7eSSam Leffler 	ath_rate_node_init(sc, an);
23275591b213SSam Leffler 
2328c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_NODE, "%s: an %p\n", __func__, an);
2329c42a7b7eSSam Leffler 	return &an->an_node;
2330c42a7b7eSSam Leffler }
2331c42a7b7eSSam Leffler 
23325591b213SSam Leffler static void
2333c42a7b7eSSam Leffler ath_node_free(struct ieee80211_node *ni)
23345591b213SSam Leffler {
2335c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
2336c42a7b7eSSam Leffler         struct ath_softc *sc = ic->ic_ifp->if_softc;
23371e774079SSam Leffler 
2338c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_NODE, "%s: ni %p\n", __func__, ni);
2339c42a7b7eSSam Leffler 
2340c42a7b7eSSam Leffler 	ath_rate_node_cleanup(sc, ATH_NODE(ni));
2341c42a7b7eSSam Leffler 	sc->sc_node_free(ni);
23425591b213SSam Leffler }
23435591b213SSam Leffler 
2344de5af704SSam Leffler static u_int8_t
2345c42a7b7eSSam Leffler ath_node_getrssi(const struct ieee80211_node *ni)
2346de5af704SSam Leffler {
2347c42a7b7eSSam Leffler #define	HAL_EP_RND(x, mul) \
2348c42a7b7eSSam Leffler 	((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
2349c42a7b7eSSam Leffler 	u_int32_t avgrssi = ATH_NODE_CONST(ni)->an_avgrssi;
2350c42a7b7eSSam Leffler 	int32_t rssi;
2351de5af704SSam Leffler 
2352de5af704SSam Leffler 	/*
2353c42a7b7eSSam Leffler 	 * When only one frame is received there will be no state in
2354c42a7b7eSSam Leffler 	 * avgrssi so fallback on the value recorded by the 802.11 layer.
2355de5af704SSam Leffler 	 */
2356c42a7b7eSSam Leffler 	if (avgrssi != ATH_RSSI_DUMMY_MARKER)
2357c42a7b7eSSam Leffler 		rssi = HAL_EP_RND(avgrssi, HAL_RSSI_EP_MULTIPLIER);
2358de5af704SSam Leffler 	else
2359c42a7b7eSSam Leffler 		rssi = ni->ni_rssi;
2360c42a7b7eSSam Leffler 	/* NB: theoretically we shouldn't need this, but be paranoid */
2361c42a7b7eSSam Leffler 	return rssi < 0 ? 0 : rssi > 127 ? 127 : rssi;
2362c42a7b7eSSam Leffler #undef HAL_EP_RND
2363de5af704SSam Leffler }
2364de5af704SSam Leffler 
23655591b213SSam Leffler static int
23665591b213SSam Leffler ath_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf)
23675591b213SSam Leffler {
23685591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
23695591b213SSam Leffler 	int error;
23705591b213SSam Leffler 	struct mbuf *m;
23715591b213SSam Leffler 	struct ath_desc *ds;
23725591b213SSam Leffler 
23735591b213SSam Leffler 	m = bf->bf_m;
23745591b213SSam Leffler 	if (m == NULL) {
23755591b213SSam Leffler 		/*
23765591b213SSam Leffler 		 * NB: by assigning a page to the rx dma buffer we
23775591b213SSam Leffler 		 * implicitly satisfy the Atheros requirement that
23785591b213SSam Leffler 		 * this buffer be cache-line-aligned and sized to be
23795591b213SSam Leffler 		 * multiple of the cache line size.  Not doing this
23805591b213SSam Leffler 		 * causes weird stuff to happen (for the 5210 at least).
23815591b213SSam Leffler 		 */
23825591b213SSam Leffler 		m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
23835591b213SSam Leffler 		if (m == NULL) {
2384c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_ANY,
2385c42a7b7eSSam Leffler 				"%s: no mbuf/cluster\n", __func__);
23865591b213SSam Leffler 			sc->sc_stats.ast_rx_nombuf++;
23875591b213SSam Leffler 			return ENOMEM;
23885591b213SSam Leffler 		}
23895591b213SSam Leffler 		bf->bf_m = m;
23905591b213SSam Leffler 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
23915591b213SSam Leffler 
2392c42a7b7eSSam Leffler 		error = bus_dmamap_load_mbuf(sc->sc_dmat,
2393c42a7b7eSSam Leffler 					     bf->bf_dmamap, m,
23945591b213SSam Leffler 					     ath_mbuf_load_cb, bf,
23955591b213SSam Leffler 					     BUS_DMA_NOWAIT);
23965591b213SSam Leffler 		if (error != 0) {
2397c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_ANY,
2398c42a7b7eSSam Leffler 				"%s: bus_dmamap_load_mbuf failed; error %d\n",
2399c42a7b7eSSam Leffler 				__func__, error);
24005591b213SSam Leffler 			sc->sc_stats.ast_rx_busdma++;
24015591b213SSam Leffler 			return error;
24025591b213SSam Leffler 		}
2403d77367bfSSam Leffler 		KASSERT(bf->bf_nseg == 1,
2404d77367bfSSam Leffler 			("multi-segment packet; nseg %u", bf->bf_nseg));
24055591b213SSam Leffler 	}
24065591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD);
24075591b213SSam Leffler 
240804e22a02SSam Leffler 	/*
240904e22a02SSam Leffler 	 * Setup descriptors.  For receive we always terminate
241004e22a02SSam Leffler 	 * the descriptor list with a self-linked entry so we'll
241104e22a02SSam Leffler 	 * not get overrun under high load (as can happen with a
2412c42a7b7eSSam Leffler 	 * 5212 when ANI processing enables PHY error frames).
241304e22a02SSam Leffler 	 *
241404e22a02SSam Leffler 	 * To insure the last descriptor is self-linked we create
241504e22a02SSam Leffler 	 * each descriptor as self-linked and add it to the end.  As
241604e22a02SSam Leffler 	 * each additional descriptor is added the previous self-linked
241704e22a02SSam Leffler 	 * entry is ``fixed'' naturally.  This should be safe even
241804e22a02SSam Leffler 	 * if DMA is happening.  When processing RX interrupts we
241904e22a02SSam Leffler 	 * never remove/process the last, self-linked, entry on the
242004e22a02SSam Leffler 	 * descriptor list.  This insures the hardware always has
242104e22a02SSam Leffler 	 * someplace to write a new frame.
242204e22a02SSam Leffler 	 */
24235591b213SSam Leffler 	ds = bf->bf_desc;
242404e22a02SSam Leffler 	ds->ds_link = bf->bf_daddr;	/* link to self */
24255591b213SSam Leffler 	ds->ds_data = bf->bf_segs[0].ds_addr;
24265591b213SSam Leffler 	ath_hal_setuprxdesc(ah, ds
24275591b213SSam Leffler 		, m->m_len		/* buffer size */
24285591b213SSam Leffler 		, 0
24295591b213SSam Leffler 	);
24305591b213SSam Leffler 
24315591b213SSam Leffler 	if (sc->sc_rxlink != NULL)
24325591b213SSam Leffler 		*sc->sc_rxlink = bf->bf_daddr;
24335591b213SSam Leffler 	sc->sc_rxlink = &ds->ds_link;
24345591b213SSam Leffler 	return 0;
24355591b213SSam Leffler }
24365591b213SSam Leffler 
2437c42a7b7eSSam Leffler /*
2438c42a7b7eSSam Leffler  * Intercept management frames to collect beacon rssi data
2439c42a7b7eSSam Leffler  * and to do ibss merges.
2440c42a7b7eSSam Leffler  */
2441c42a7b7eSSam Leffler static void
2442c42a7b7eSSam Leffler ath_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
2443c42a7b7eSSam Leffler 	struct ieee80211_node *ni,
2444c42a7b7eSSam Leffler 	int subtype, int rssi, u_int32_t rstamp)
2445c42a7b7eSSam Leffler {
2446c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
2447c42a7b7eSSam Leffler 
2448c42a7b7eSSam Leffler 	/*
2449c42a7b7eSSam Leffler 	 * Call up first so subsequent work can use information
2450c42a7b7eSSam Leffler 	 * potentially stored in the node (e.g. for ibss merge).
2451c42a7b7eSSam Leffler 	 */
2452c42a7b7eSSam Leffler 	sc->sc_recv_mgmt(ic, m, ni, subtype, rssi, rstamp);
2453c42a7b7eSSam Leffler 	switch (subtype) {
2454c42a7b7eSSam Leffler 	case IEEE80211_FC0_SUBTYPE_BEACON:
2455c42a7b7eSSam Leffler 		/* update rssi statistics for use by the hal */
2456c42a7b7eSSam Leffler 		ATH_RSSI_LPF(ATH_NODE(ni)->an_halstats.ns_avgbrssi, rssi);
2457c42a7b7eSSam Leffler 		/* fall thru... */
2458c42a7b7eSSam Leffler 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
2459c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS &&
2460c42a7b7eSSam Leffler 		    ic->ic_state == IEEE80211_S_RUN) {
2461c42a7b7eSSam Leffler 			struct ath_hal *ah = sc->sc_ah;
2462c42a7b7eSSam Leffler 			/* XXX extend rstamp */
2463c42a7b7eSSam Leffler 			u_int64_t tsf = ath_hal_gettsf64(ah);
2464c42a7b7eSSam Leffler 
2465c42a7b7eSSam Leffler 			/*
2466c42a7b7eSSam Leffler 			 * Handle ibss merge as needed; check the tsf on the
2467c42a7b7eSSam Leffler 			 * frame before attempting the merge.  The 802.11 spec
2468c42a7b7eSSam Leffler 			 * says the station should change it's bssid to match
2469c42a7b7eSSam Leffler 			 * the oldest station with the same ssid, where oldest
2470c42a7b7eSSam Leffler 			 * is determined by the tsf.
2471c42a7b7eSSam Leffler 			 */
2472c42a7b7eSSam Leffler 			if (le64toh(ni->ni_tstamp.tsf) >= tsf &&
2473c42a7b7eSSam Leffler 			    ieee80211_ibss_merge(ic, ni))
2474c42a7b7eSSam Leffler 				ath_hal_setassocid(ah, ic->ic_bss->ni_bssid, 0);
2475c42a7b7eSSam Leffler 		}
2476c42a7b7eSSam Leffler 		break;
2477c42a7b7eSSam Leffler 	}
2478c42a7b7eSSam Leffler }
2479c42a7b7eSSam Leffler 
2480c42a7b7eSSam Leffler /*
2481c42a7b7eSSam Leffler  * Set the default antenna.
2482c42a7b7eSSam Leffler  */
2483c42a7b7eSSam Leffler static void
2484c42a7b7eSSam Leffler ath_setdefantenna(struct ath_softc *sc, u_int antenna)
2485c42a7b7eSSam Leffler {
2486c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2487c42a7b7eSSam Leffler 
2488c42a7b7eSSam Leffler 	/* XXX block beacon interrupts */
2489c42a7b7eSSam Leffler 	ath_hal_setdefantenna(ah, antenna);
2490c42a7b7eSSam Leffler 	if (sc->sc_defant != antenna)
2491c42a7b7eSSam Leffler 		sc->sc_stats.ast_ant_defswitch++;
2492c42a7b7eSSam Leffler 	sc->sc_defant = antenna;
2493c42a7b7eSSam Leffler 	sc->sc_rxotherant = 0;
2494c42a7b7eSSam Leffler }
2495c42a7b7eSSam Leffler 
24965591b213SSam Leffler static void
24975591b213SSam Leffler ath_rx_proc(void *arg, int npending)
24985591b213SSam Leffler {
24998cec0ab9SSam Leffler #define	PA2DESC(_sc, _pa) \
2500c42a7b7eSSam Leffler 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
2501c42a7b7eSSam Leffler 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
25025591b213SSam Leffler 	struct ath_softc *sc = arg;
25035591b213SSam Leffler 	struct ath_buf *bf;
2504d1d0cf62SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
2505c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
25065591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
25075591b213SSam Leffler 	struct ath_desc *ds;
25085591b213SSam Leffler 	struct mbuf *m;
25090a915fadSSam Leffler 	struct ieee80211_node *ni;
2510de5af704SSam Leffler 	struct ath_node *an;
25115591b213SSam Leffler 	int len;
25125591b213SSam Leffler 	u_int phyerr;
25135591b213SSam Leffler 	HAL_STATUS status;
25145591b213SSam Leffler 
2515b5f4adb3SSam Leffler 	NET_LOCK_GIANT();		/* XXX */
2516b5f4adb3SSam Leffler 
2517c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending);
25185591b213SSam Leffler 	do {
2519c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&sc->sc_rxbuf);
25205591b213SSam Leffler 		if (bf == NULL) {		/* NB: shouldn't happen */
2521c42a7b7eSSam Leffler 			if_printf(ifp, "%s: no buffer!\n", __func__);
25225591b213SSam Leffler 			break;
25235591b213SSam Leffler 		}
252404e22a02SSam Leffler 		ds = bf->bf_desc;
252504e22a02SSam Leffler 		if (ds->ds_link == bf->bf_daddr) {
252604e22a02SSam Leffler 			/* NB: never process the self-linked entry at the end */
252704e22a02SSam Leffler 			break;
252804e22a02SSam Leffler 		}
25295591b213SSam Leffler 		m = bf->bf_m;
25305591b213SSam Leffler 		if (m == NULL) {		/* NB: shouldn't happen */
2531c42a7b7eSSam Leffler 			if_printf(ifp, "%s: no mbuf!\n", __func__);
25325591b213SSam Leffler 			continue;
25335591b213SSam Leffler 		}
25348cec0ab9SSam Leffler 		/* XXX sync descriptor memory */
25358cec0ab9SSam Leffler 		/*
25368cec0ab9SSam Leffler 		 * Must provide the virtual address of the current
25378cec0ab9SSam Leffler 		 * descriptor, the physical address, and the virtual
25388cec0ab9SSam Leffler 		 * address of the next descriptor in the h/w chain.
25398cec0ab9SSam Leffler 		 * This allows the HAL to look ahead to see if the
25408cec0ab9SSam Leffler 		 * hardware is done with a descriptor by checking the
25418cec0ab9SSam Leffler 		 * done bit in the following descriptor and the address
25428cec0ab9SSam Leffler 		 * of the current descriptor the DMA engine is working
25438cec0ab9SSam Leffler 		 * on.  All this is necessary because of our use of
25448cec0ab9SSam Leffler 		 * a self-linked list to avoid rx overruns.
25458cec0ab9SSam Leffler 		 */
25468cec0ab9SSam Leffler 		status = ath_hal_rxprocdesc(ah, ds,
25478cec0ab9SSam Leffler 				bf->bf_daddr, PA2DESC(sc, ds->ds_link));
25485591b213SSam Leffler #ifdef AR_DEBUG
2549c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_RECV_DESC)
25505591b213SSam Leffler 			ath_printrxbuf(bf, status == HAL_OK);
25515591b213SSam Leffler #endif
25525591b213SSam Leffler 		if (status == HAL_EINPROGRESS)
25535591b213SSam Leffler 			break;
2554c42a7b7eSSam Leffler 		STAILQ_REMOVE_HEAD(&sc->sc_rxbuf, bf_list);
2555c42a7b7eSSam Leffler 		if (ds->ds_rxstat.rs_more) {
2556c42a7b7eSSam Leffler 			/*
2557c42a7b7eSSam Leffler 			 * Frame spans multiple descriptors; this
2558c42a7b7eSSam Leffler 			 * cannot happen yet as we don't support
2559c42a7b7eSSam Leffler 			 * jumbograms.  If not in monitor mode,
2560c42a7b7eSSam Leffler 			 * discard the frame.
2561c42a7b7eSSam Leffler 			 */
2562c42a7b7eSSam Leffler 			if (ic->ic_opmode != IEEE80211_M_MONITOR) {
2563c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_toobig++;
2564c42a7b7eSSam Leffler 				goto rx_next;
2565c42a7b7eSSam Leffler 			}
2566c42a7b7eSSam Leffler 			/* fall thru for monitor mode handling... */
2567c42a7b7eSSam Leffler 		} else if (ds->ds_rxstat.rs_status != 0) {
25685591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_CRC)
25695591b213SSam Leffler 				sc->sc_stats.ast_rx_crcerr++;
25705591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_FIFO)
25715591b213SSam Leffler 				sc->sc_stats.ast_rx_fifoerr++;
25725591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_PHY) {
25735591b213SSam Leffler 				sc->sc_stats.ast_rx_phyerr++;
25745591b213SSam Leffler 				phyerr = ds->ds_rxstat.rs_phyerr & 0x1f;
25755591b213SSam Leffler 				sc->sc_stats.ast_rx_phy[phyerr]++;
2576c42a7b7eSSam Leffler 				goto rx_next;
2577c42a7b7eSSam Leffler 			}
2578c42a7b7eSSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_DECRYPT) {
257985643802SSam Leffler 				/*
2580c42a7b7eSSam Leffler 				 * Decrypt error.  If the error occurred
2581c42a7b7eSSam Leffler 				 * because there was no hardware key, then
2582c42a7b7eSSam Leffler 				 * let the frame through so the upper layers
2583c42a7b7eSSam Leffler 				 * can process it.  This is necessary for 5210
2584c42a7b7eSSam Leffler 				 * parts which have no way to setup a ``clear''
2585c42a7b7eSSam Leffler 				 * key cache entry.
2586c42a7b7eSSam Leffler 				 *
2587c42a7b7eSSam Leffler 				 * XXX do key cache faulting
258885643802SSam Leffler 				 */
2589c42a7b7eSSam Leffler 				if (ds->ds_rxstat.rs_keyix == HAL_RXKEYIX_INVALID)
2590c42a7b7eSSam Leffler 					goto rx_accept;
2591c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_badcrypt++;
25925591b213SSam Leffler 			}
2593c42a7b7eSSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_MIC) {
2594c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_badmic++;
2595c42a7b7eSSam Leffler 				/*
2596c42a7b7eSSam Leffler 				 * Do minimal work required to hand off
2597c42a7b7eSSam Leffler 				 * the 802.11 header for notifcation.
2598c42a7b7eSSam Leffler 				 */
2599c42a7b7eSSam Leffler 				/* XXX frag's and qos frames */
26005591b213SSam Leffler 				len = ds->ds_rxstat.rs_datalen;
2601c42a7b7eSSam Leffler 				if (len >= sizeof (struct ieee80211_frame)) {
2602c42a7b7eSSam Leffler 					bus_dmamap_sync(sc->sc_dmat,
2603c42a7b7eSSam Leffler 					    bf->bf_dmamap,
2604c42a7b7eSSam Leffler 					    BUS_DMASYNC_POSTREAD);
2605c42a7b7eSSam Leffler 					ieee80211_notify_michael_failure(ic,
2606c42a7b7eSSam Leffler 					    mtod(m, struct ieee80211_frame *),
26070ab4040aSSam Leffler 					    sc->sc_splitmic ?
26080ab4040aSSam Leffler 					        ds->ds_rxstat.rs_keyix-32 :
26090ab4040aSSam Leffler 					        ds->ds_rxstat.rs_keyix
26100ab4040aSSam Leffler 					);
2611c42a7b7eSSam Leffler 				}
2612c42a7b7eSSam Leffler 			}
2613c42a7b7eSSam Leffler 			ifp->if_ierrors++;
2614c42a7b7eSSam Leffler 			/*
2615c42a7b7eSSam Leffler 			 * Reject error frames, we normally don't want
2616c42a7b7eSSam Leffler 			 * to see them in monitor mode (in monitor mode
2617c42a7b7eSSam Leffler 			 * allow through packets that have crypto problems).
2618c42a7b7eSSam Leffler 			 */
2619c42a7b7eSSam Leffler 			if ((ds->ds_rxstat.rs_status &~
2620c42a7b7eSSam Leffler 				(HAL_RXERR_DECRYPT|HAL_RXERR_MIC)) ||
2621c42a7b7eSSam Leffler 			    sc->sc_ic.ic_opmode != IEEE80211_M_MONITOR)
26225591b213SSam Leffler 				goto rx_next;
26235591b213SSam Leffler 		}
2624c42a7b7eSSam Leffler rx_accept:
2625c42a7b7eSSam Leffler 		/*
2626c42a7b7eSSam Leffler 		 * Sync and unmap the frame.  At this point we're
2627c42a7b7eSSam Leffler 		 * committed to passing the mbuf somewhere so clear
2628c42a7b7eSSam Leffler 		 * bf_m; this means a new sk_buff must be allocated
2629c42a7b7eSSam Leffler 		 * when the rx descriptor is setup again to receive
2630c42a7b7eSSam Leffler 		 * another frame.
2631c42a7b7eSSam Leffler 		 */
26325591b213SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
26335591b213SSam Leffler 		    BUS_DMASYNC_POSTREAD);
26345591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
26355591b213SSam Leffler 		bf->bf_m = NULL;
2636c42a7b7eSSam Leffler 
26375591b213SSam Leffler 		m->m_pkthdr.rcvif = ifp;
2638c42a7b7eSSam Leffler 		len = ds->ds_rxstat.rs_datalen;
26395591b213SSam Leffler 		m->m_pkthdr.len = m->m_len = len;
264073454c73SSam Leffler 
2641c42a7b7eSSam Leffler 		sc->sc_stats.ast_ant_rx[ds->ds_rxstat.rs_antenna]++;
2642c42a7b7eSSam Leffler 
264373454c73SSam Leffler 		if (sc->sc_drvbpf) {
264416b4851aSSam Leffler 			const void *data;
264516b4851aSSam Leffler 			int hdrsize, hdrspace;
264616b4851aSSam Leffler 			u_int8_t rix;
264716b4851aSSam Leffler 
2648c42a7b7eSSam Leffler 			/*
2649c42a7b7eSSam Leffler 			 * Discard anything shorter than an ack or cts.
2650c42a7b7eSSam Leffler 			 */
2651c42a7b7eSSam Leffler 			if (len < IEEE80211_ACK_LEN) {
2652c42a7b7eSSam Leffler 				DPRINTF(sc, ATH_DEBUG_RECV,
2653c42a7b7eSSam Leffler 					"%s: runt packet %d\n",
2654c42a7b7eSSam Leffler 					__func__, len);
2655c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_tooshort++;
2656c42a7b7eSSam Leffler 				m_freem(m);
2657c42a7b7eSSam Leffler 				goto rx_next;
2658c42a7b7eSSam Leffler 			}
265916b4851aSSam Leffler 			rix = ds->ds_rxstat.rs_rate;
26603e50ec2cSSam Leffler 			sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].flags;
26613e50ec2cSSam Leffler 			sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate;
2662437ffe18SSam Leffler 			sc->sc_rx_th.wr_antsignal = ds->ds_rxstat.rs_rssi;
2663437ffe18SSam Leffler 			sc->sc_rx_th.wr_antenna = ds->ds_rxstat.rs_antenna;
266473454c73SSam Leffler 			/* XXX TSF */
266573454c73SSam Leffler 
266616b4851aSSam Leffler 			/*
266716b4851aSSam Leffler 			 * Gag, deal with hardware padding of headers. This
266816b4851aSSam Leffler 			 * only happens for QoS frames.  We copy the 802.11
266916b4851aSSam Leffler 			 * header out-of-line and supply it separately, then
267016b4851aSSam Leffler 			 * adjust the mbuf chain.  It would be better if we
267116b4851aSSam Leffler 			 * could just flag the packet in the radiotap header
267216b4851aSSam Leffler 			 * and have applications DTRT.
267316b4851aSSam Leffler 			 */
267416b4851aSSam Leffler 			if (len > sizeof(struct ieee80211_qosframe)) {
267516b4851aSSam Leffler 				data = mtod(m, const void *);
267616b4851aSSam Leffler 				hdrsize = ieee80211_anyhdrsize(data);
267716b4851aSSam Leffler 				if (hdrsize & 3) {
267816b4851aSSam Leffler 					bcopy(data, &sc->sc_rx_wh, hdrsize);
267916b4851aSSam Leffler 					hdrspace = roundup(hdrsize,
268016b4851aSSam Leffler 						sizeof(u_int32_t));
268116b4851aSSam Leffler 					m->m_data += hdrspace;
268216b4851aSSam Leffler 					m->m_len -= hdrspace;
268316b4851aSSam Leffler 					bpf_mtap2(sc->sc_drvbpf, &sc->sc_rx,
268416b4851aSSam Leffler 						sc->sc_rx_rt_len + hdrsize, m);
268516b4851aSSam Leffler 					m->m_data -= hdrspace;
268616b4851aSSam Leffler 					m->m_len += hdrspace;
268716b4851aSSam Leffler 				} else
2688437ffe18SSam Leffler 					bpf_mtap2(sc->sc_drvbpf,
268916b4851aSSam Leffler 					     &sc->sc_rx, sc->sc_rx_rt_len, m);
269016b4851aSSam Leffler 			} else
269116b4851aSSam Leffler 				bpf_mtap2(sc->sc_drvbpf,
269216b4851aSSam Leffler 				    &sc->sc_rx, sc->sc_rx_rt_len, m);
26935591b213SSam Leffler 		}
26940a915fadSSam Leffler 
26955591b213SSam Leffler 		/*
2696c42a7b7eSSam Leffler 		 * From this point on we assume the frame is at least
2697c42a7b7eSSam Leffler 		 * as large as ieee80211_frame_min; verify that.
26985591b213SSam Leffler 		 */
2699c42a7b7eSSam Leffler 		if (len < IEEE80211_MIN_LEN) {
2700c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_RECV, "%s: short packet %d\n",
2701c42a7b7eSSam Leffler 				__func__, len);
2702c42a7b7eSSam Leffler 			sc->sc_stats.ast_rx_tooshort++;
2703c42a7b7eSSam Leffler 			m_freem(m);
2704c42a7b7eSSam Leffler 			goto rx_next;
27055591b213SSam Leffler 		}
27060a915fadSSam Leffler 
2707c42a7b7eSSam Leffler 		if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) {
2708c42a7b7eSSam Leffler 			ieee80211_dump_pkt(mtod(m, caddr_t), len,
27093e50ec2cSSam Leffler 				   sc->sc_hwmap[ds->ds_rxstat.rs_rate].ieeerate,
2710c42a7b7eSSam Leffler 				   ds->ds_rxstat.rs_rssi);
2711c42a7b7eSSam Leffler 		}
2712c42a7b7eSSam Leffler 
2713c42a7b7eSSam Leffler 		m_adj(m, -IEEE80211_CRC_LEN);
2714de5af704SSam Leffler 
2715de5af704SSam Leffler 		/*
2716c42a7b7eSSam Leffler 		 * Locate the node for sender, track state, and then
2717c42a7b7eSSam Leffler 		 * pass the (referenced) node up to the 802.11 layer
2718c42a7b7eSSam Leffler 		 * for its use.
2719c42a7b7eSSam Leffler 		 */
2720c42a7b7eSSam Leffler 		ni = ieee80211_find_rxnode(ic,
2721c42a7b7eSSam Leffler 			mtod(m, const struct ieee80211_frame_min *));
2722c42a7b7eSSam Leffler 
2723c42a7b7eSSam Leffler 		/*
2724c42a7b7eSSam Leffler 		 * Track rx rssi and do any rx antenna management.
2725de5af704SSam Leffler 		 */
2726de5af704SSam Leffler 		an = ATH_NODE(ni);
2727c42a7b7eSSam Leffler 		ATH_RSSI_LPF(an->an_avgrssi, ds->ds_rxstat.rs_rssi);
2728c42a7b7eSSam Leffler 		if (sc->sc_diversity) {
2729c42a7b7eSSam Leffler 			/*
2730c42a7b7eSSam Leffler 			 * When using fast diversity, change the default rx
2731c42a7b7eSSam Leffler 			 * antenna if diversity chooses the other antenna 3
2732c42a7b7eSSam Leffler 			 * times in a row.
2733c42a7b7eSSam Leffler 			 */
2734c42a7b7eSSam Leffler 			if (sc->sc_defant != ds->ds_rxstat.rs_antenna) {
2735c42a7b7eSSam Leffler 				if (++sc->sc_rxotherant >= 3)
2736c42a7b7eSSam Leffler 					ath_setdefantenna(sc,
2737c42a7b7eSSam Leffler 						ds->ds_rxstat.rs_antenna);
2738c42a7b7eSSam Leffler 			} else
2739c42a7b7eSSam Leffler 				sc->sc_rxotherant = 0;
2740c42a7b7eSSam Leffler 		}
2741de5af704SSam Leffler 
27420a915fadSSam Leffler 		/*
27430a915fadSSam Leffler 		 * Send frame up for processing.
27440a915fadSSam Leffler 		 */
2745c42a7b7eSSam Leffler 		ieee80211_input(ic, m, ni,
27460a915fadSSam Leffler 			ds->ds_rxstat.rs_rssi, ds->ds_rxstat.rs_tstamp);
2747de5af704SSam Leffler 
27483e50ec2cSSam Leffler 		if (sc->sc_softled) {
27493e50ec2cSSam Leffler 			/*
27503e50ec2cSSam Leffler 			 * Blink for any data frame.  Otherwise do a
27513e50ec2cSSam Leffler 			 * heartbeat-style blink when idle.  The latter
27523e50ec2cSSam Leffler 			 * is mainly for station mode where we depend on
27533e50ec2cSSam Leffler 			 * periodic beacon frames to trigger the poll event.
27543e50ec2cSSam Leffler 			 */
27553e50ec2cSSam Leffler 			if (sc->sc_ipackets != ifp->if_ipackets) {
27563e50ec2cSSam Leffler 				sc->sc_ipackets = ifp->if_ipackets;
27573e50ec2cSSam Leffler 				sc->sc_rxrate = ds->ds_rxstat.rs_rate;
27583e50ec2cSSam Leffler 				ath_led_event(sc, ATH_LED_RX);
27593e50ec2cSSam Leffler 			} else if (ticks - sc->sc_ledevent >= sc->sc_ledidle)
27603e50ec2cSSam Leffler 				ath_led_event(sc, ATH_LED_POLL);
27613e50ec2cSSam Leffler 		}
27623e50ec2cSSam Leffler 
27630a915fadSSam Leffler 		/*
2764c42a7b7eSSam Leffler 		 * Reclaim node reference.
27650a915fadSSam Leffler 		 */
2766c42a7b7eSSam Leffler 		ieee80211_free_node(ni);
27675591b213SSam Leffler rx_next:
2768c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
27695591b213SSam Leffler 	} while (ath_rxbuf_init(sc, bf) == 0);
27705591b213SSam Leffler 
2771c42a7b7eSSam Leffler 	/* rx signal state monitoring */
2772c42a7b7eSSam Leffler 	ath_hal_rxmonitor(ah, &ATH_NODE(ic->ic_bss)->an_halstats);
2773b5f4adb3SSam Leffler 
2774b5f4adb3SSam Leffler 	NET_UNLOCK_GIANT();		/* XXX */
27758cec0ab9SSam Leffler #undef PA2DESC
27765591b213SSam Leffler }
27775591b213SSam Leffler 
27785591b213SSam Leffler /*
2779c42a7b7eSSam Leffler  * Setup a h/w transmit queue.
27805591b213SSam Leffler  */
2781c42a7b7eSSam Leffler static struct ath_txq *
2782c42a7b7eSSam Leffler ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
2783c42a7b7eSSam Leffler {
2784c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
2785c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2786c42a7b7eSSam Leffler 	HAL_TXQ_INFO qi;
2787c42a7b7eSSam Leffler 	int qnum;
2788c42a7b7eSSam Leffler 
2789c42a7b7eSSam Leffler 	memset(&qi, 0, sizeof(qi));
2790c42a7b7eSSam Leffler 	qi.tqi_subtype = subtype;
2791c42a7b7eSSam Leffler 	qi.tqi_aifs = HAL_TXQ_USEDEFAULT;
2792c42a7b7eSSam Leffler 	qi.tqi_cwmin = HAL_TXQ_USEDEFAULT;
2793c42a7b7eSSam Leffler 	qi.tqi_cwmax = HAL_TXQ_USEDEFAULT;
2794c42a7b7eSSam Leffler 	/*
2795c42a7b7eSSam Leffler 	 * Enable interrupts only for EOL and DESC conditions.
2796c42a7b7eSSam Leffler 	 * We mark tx descriptors to receive a DESC interrupt
2797c42a7b7eSSam Leffler 	 * when a tx queue gets deep; otherwise waiting for the
2798c42a7b7eSSam Leffler 	 * EOL to reap descriptors.  Note that this is done to
2799c42a7b7eSSam Leffler 	 * reduce interrupt load and this only defers reaping
2800c42a7b7eSSam Leffler 	 * descriptors, never transmitting frames.  Aside from
2801c42a7b7eSSam Leffler 	 * reducing interrupts this also permits more concurrency.
2802c42a7b7eSSam Leffler 	 * The only potential downside is if the tx queue backs
2803c42a7b7eSSam Leffler 	 * up in which case the top half of the kernel may backup
2804c42a7b7eSSam Leffler 	 * due to a lack of tx descriptors.
2805c42a7b7eSSam Leffler 	 */
2806c42a7b7eSSam Leffler 	qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE | TXQ_FLAG_TXDESCINT_ENABLE;
2807c42a7b7eSSam Leffler 	qnum = ath_hal_setuptxqueue(ah, qtype, &qi);
2808c42a7b7eSSam Leffler 	if (qnum == -1) {
2809c42a7b7eSSam Leffler 		/*
2810c42a7b7eSSam Leffler 		 * NB: don't print a message, this happens
2811a614e076SSam Leffler 		 * normally on parts with too few tx queues
2812c42a7b7eSSam Leffler 		 */
2813c42a7b7eSSam Leffler 		return NULL;
2814c42a7b7eSSam Leffler 	}
2815c42a7b7eSSam Leffler 	if (qnum >= N(sc->sc_txq)) {
28166891c875SPeter Wemm 		device_printf(sc->sc_dev,
28176891c875SPeter Wemm 			"hal qnum %u out of range, max %zu!\n",
2818c42a7b7eSSam Leffler 			qnum, N(sc->sc_txq));
2819c42a7b7eSSam Leffler 		ath_hal_releasetxqueue(ah, qnum);
2820c42a7b7eSSam Leffler 		return NULL;
2821c42a7b7eSSam Leffler 	}
2822c42a7b7eSSam Leffler 	if (!ATH_TXQ_SETUP(sc, qnum)) {
2823c42a7b7eSSam Leffler 		struct ath_txq *txq = &sc->sc_txq[qnum];
2824c42a7b7eSSam Leffler 
2825c42a7b7eSSam Leffler 		txq->axq_qnum = qnum;
2826c42a7b7eSSam Leffler 		txq->axq_depth = 0;
2827c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
2828c42a7b7eSSam Leffler 		txq->axq_link = NULL;
2829c42a7b7eSSam Leffler 		STAILQ_INIT(&txq->axq_q);
2830c42a7b7eSSam Leffler 		ATH_TXQ_LOCK_INIT(sc, txq);
2831c42a7b7eSSam Leffler 		sc->sc_txqsetup |= 1<<qnum;
2832c42a7b7eSSam Leffler 	}
2833c42a7b7eSSam Leffler 	return &sc->sc_txq[qnum];
2834c42a7b7eSSam Leffler #undef N
2835c42a7b7eSSam Leffler }
2836c42a7b7eSSam Leffler 
2837c42a7b7eSSam Leffler /*
2838c42a7b7eSSam Leffler  * Setup a hardware data transmit queue for the specified
2839c42a7b7eSSam Leffler  * access control.  The hal may not support all requested
2840c42a7b7eSSam Leffler  * queues in which case it will return a reference to a
2841c42a7b7eSSam Leffler  * previously setup queue.  We record the mapping from ac's
2842c42a7b7eSSam Leffler  * to h/w queues for use by ath_tx_start and also track
2843c42a7b7eSSam Leffler  * the set of h/w queues being used to optimize work in the
2844c42a7b7eSSam Leffler  * transmit interrupt handler and related routines.
2845c42a7b7eSSam Leffler  */
2846c42a7b7eSSam Leffler static int
2847c42a7b7eSSam Leffler ath_tx_setup(struct ath_softc *sc, int ac, int haltype)
2848c42a7b7eSSam Leffler {
2849c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
2850c42a7b7eSSam Leffler 	struct ath_txq *txq;
2851c42a7b7eSSam Leffler 
2852c42a7b7eSSam Leffler 	if (ac >= N(sc->sc_ac2q)) {
28536891c875SPeter Wemm 		device_printf(sc->sc_dev, "AC %u out of range, max %zu!\n",
2854c42a7b7eSSam Leffler 			ac, N(sc->sc_ac2q));
2855c42a7b7eSSam Leffler 		return 0;
2856c42a7b7eSSam Leffler 	}
2857c42a7b7eSSam Leffler 	txq = ath_txq_setup(sc, HAL_TX_QUEUE_DATA, haltype);
2858c42a7b7eSSam Leffler 	if (txq != NULL) {
2859c42a7b7eSSam Leffler 		sc->sc_ac2q[ac] = txq;
2860c42a7b7eSSam Leffler 		return 1;
2861c42a7b7eSSam Leffler 	} else
2862c42a7b7eSSam Leffler 		return 0;
2863c42a7b7eSSam Leffler #undef N
2864c42a7b7eSSam Leffler }
2865c42a7b7eSSam Leffler 
2866c42a7b7eSSam Leffler /*
2867c42a7b7eSSam Leffler  * Update WME parameters for a transmit queue.
2868c42a7b7eSSam Leffler  */
2869c42a7b7eSSam Leffler static int
2870c42a7b7eSSam Leffler ath_txq_update(struct ath_softc *sc, int ac)
2871c42a7b7eSSam Leffler {
2872c42a7b7eSSam Leffler #define	ATH_EXPONENT_TO_VALUE(v)	((1<<v)-1)
2873c42a7b7eSSam Leffler #define	ATH_TXOP_TO_US(v)		(v<<5)
2874c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
2875c42a7b7eSSam Leffler 	struct ath_txq *txq = sc->sc_ac2q[ac];
2876c42a7b7eSSam Leffler 	struct wmeParams *wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
2877c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2878c42a7b7eSSam Leffler 	HAL_TXQ_INFO qi;
2879c42a7b7eSSam Leffler 
2880c42a7b7eSSam Leffler 	ath_hal_gettxqueueprops(ah, txq->axq_qnum, &qi);
2881c42a7b7eSSam Leffler 	qi.tqi_aifs = wmep->wmep_aifsn;
2882c42a7b7eSSam Leffler 	qi.tqi_cwmin = ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmin);
2883c42a7b7eSSam Leffler 	qi.tqi_cwmax = ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmax);
2884c42a7b7eSSam Leffler 	qi.tqi_burstTime = ATH_TXOP_TO_US(wmep->wmep_txopLimit);
2885c42a7b7eSSam Leffler 
2886c42a7b7eSSam Leffler 	if (!ath_hal_settxqueueprops(ah, txq->axq_qnum, &qi)) {
2887c42a7b7eSSam Leffler 		device_printf(sc->sc_dev, "unable to update hardware queue "
2888c42a7b7eSSam Leffler 			"parameters for %s traffic!\n",
2889c42a7b7eSSam Leffler 			ieee80211_wme_acnames[ac]);
2890c42a7b7eSSam Leffler 		return 0;
2891c42a7b7eSSam Leffler 	} else {
2892c42a7b7eSSam Leffler 		ath_hal_resettxqueue(ah, txq->axq_qnum); /* push to h/w */
2893c42a7b7eSSam Leffler 		return 1;
2894c42a7b7eSSam Leffler 	}
2895c42a7b7eSSam Leffler #undef ATH_TXOP_TO_US
2896c42a7b7eSSam Leffler #undef ATH_EXPONENT_TO_VALUE
2897c42a7b7eSSam Leffler }
2898c42a7b7eSSam Leffler 
2899c42a7b7eSSam Leffler /*
2900c42a7b7eSSam Leffler  * Callback from the 802.11 layer to update WME parameters.
2901c42a7b7eSSam Leffler  */
2902c42a7b7eSSam Leffler static int
2903c42a7b7eSSam Leffler ath_wme_update(struct ieee80211com *ic)
2904c42a7b7eSSam Leffler {
2905c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
2906c42a7b7eSSam Leffler 
2907c42a7b7eSSam Leffler 	return !ath_txq_update(sc, WME_AC_BE) ||
2908c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_BK) ||
2909c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_VI) ||
2910c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_VO) ? EIO : 0;
2911c42a7b7eSSam Leffler }
2912c42a7b7eSSam Leffler 
2913c42a7b7eSSam Leffler /*
2914c42a7b7eSSam Leffler  * Reclaim resources for a setup queue.
2915c42a7b7eSSam Leffler  */
2916c42a7b7eSSam Leffler static void
2917c42a7b7eSSam Leffler ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
2918c42a7b7eSSam Leffler {
2919c42a7b7eSSam Leffler 
2920c42a7b7eSSam Leffler 	ath_hal_releasetxqueue(sc->sc_ah, txq->axq_qnum);
2921c42a7b7eSSam Leffler 	ATH_TXQ_LOCK_DESTROY(txq);
2922c42a7b7eSSam Leffler 	sc->sc_txqsetup &= ~(1<<txq->axq_qnum);
2923c42a7b7eSSam Leffler }
2924c42a7b7eSSam Leffler 
2925c42a7b7eSSam Leffler /*
2926c42a7b7eSSam Leffler  * Reclaim all tx queue resources.
2927c42a7b7eSSam Leffler  */
2928c42a7b7eSSam Leffler static void
2929c42a7b7eSSam Leffler ath_tx_cleanup(struct ath_softc *sc)
2930c42a7b7eSSam Leffler {
2931c42a7b7eSSam Leffler 	int i;
2932c42a7b7eSSam Leffler 
2933c42a7b7eSSam Leffler 	ATH_TXBUF_LOCK_DESTROY(sc);
2934c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
2935c42a7b7eSSam Leffler 		if (ATH_TXQ_SETUP(sc, i))
2936c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, &sc->sc_txq[i]);
2937c42a7b7eSSam Leffler }
29385591b213SSam Leffler 
29395591b213SSam Leffler static int
29405591b213SSam Leffler ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_buf *bf,
29415591b213SSam Leffler     struct mbuf *m0)
29425591b213SSam Leffler {
29435591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
29445591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2945c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
2946c42a7b7eSSam Leffler 	int i, error, iswep, ismcast, keyix, hdrlen, pktlen, try0;
2947c42a7b7eSSam Leffler 	u_int8_t rix, txrate, ctsrate;
2948c42a7b7eSSam Leffler 	u_int8_t cix = 0xff;		/* NB: silence compiler */
2949c42a7b7eSSam Leffler 	struct ath_desc *ds, *ds0;
2950c42a7b7eSSam Leffler 	struct ath_txq *txq;
29515591b213SSam Leffler 	struct ieee80211_frame *wh;
2952c42a7b7eSSam Leffler 	u_int subtype, flags, ctsduration;
29535591b213SSam Leffler 	HAL_PKT_TYPE atype;
29545591b213SSam Leffler 	const HAL_RATE_TABLE *rt;
29555591b213SSam Leffler 	HAL_BOOL shortPreamble;
29565591b213SSam Leffler 	struct ath_node *an;
29575591b213SSam Leffler 
29585591b213SSam Leffler 	wh = mtod(m0, struct ieee80211_frame *);
29595591b213SSam Leffler 	iswep = wh->i_fc[1] & IEEE80211_FC1_WEP;
2960c42a7b7eSSam Leffler 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
2961c42a7b7eSSam Leffler 	hdrlen = ieee80211_anyhdrsize(wh);
2962c42a7b7eSSam Leffler 	/*
2963a614e076SSam Leffler 	 * Packet length must not include any
2964a614e076SSam Leffler 	 * pad bytes; deduct them here.
2965c42a7b7eSSam Leffler 	 */
2966c42a7b7eSSam Leffler 	pktlen = m0->m_pkthdr.len - (hdrlen & 3);
29675591b213SSam Leffler 
29685591b213SSam Leffler 	if (iswep) {
2969c42a7b7eSSam Leffler 		const struct ieee80211_cipher *cip;
2970c42a7b7eSSam Leffler 		struct ieee80211_key *k;
2971c42a7b7eSSam Leffler 
2972c42a7b7eSSam Leffler 		/*
2973c42a7b7eSSam Leffler 		 * Construct the 802.11 header+trailer for an encrypted
2974c42a7b7eSSam Leffler 		 * frame. The only reason this can fail is because of an
2975c42a7b7eSSam Leffler 		 * unknown or unsupported cipher/key type.
2976c42a7b7eSSam Leffler 		 */
2977c42a7b7eSSam Leffler 		k = ieee80211_crypto_encap(ic, ni, m0);
2978c42a7b7eSSam Leffler 		if (k == NULL) {
2979c42a7b7eSSam Leffler 			/*
2980c42a7b7eSSam Leffler 			 * This can happen when the key is yanked after the
2981c42a7b7eSSam Leffler 			 * frame was queued.  Just discard the frame; the
2982c42a7b7eSSam Leffler 			 * 802.11 layer counts failures and provides
2983c42a7b7eSSam Leffler 			 * debugging/diagnostics.
2984c42a7b7eSSam Leffler 			 */
2985c42a7b7eSSam Leffler 			return EIO;
29865591b213SSam Leffler 		}
2987c42a7b7eSSam Leffler 		/*
2988c42a7b7eSSam Leffler 		 * Adjust the packet + header lengths for the crypto
2989c42a7b7eSSam Leffler 		 * additions and calculate the h/w key index.  When
2990c42a7b7eSSam Leffler 		 * a s/w mic is done the frame will have had any mic
2991c42a7b7eSSam Leffler 		 * added to it prior to entry so skb->len above will
2992c42a7b7eSSam Leffler 		 * account for it. Otherwise we need to add it to the
2993c42a7b7eSSam Leffler 		 * packet length.
2994c42a7b7eSSam Leffler 		 */
2995c42a7b7eSSam Leffler 		cip = k->wk_cipher;
2996c42a7b7eSSam Leffler 		hdrlen += cip->ic_header;
2997c42a7b7eSSam Leffler 		pktlen += cip->ic_header + cip->ic_trailer;
2998c42a7b7eSSam Leffler 		if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0)
2999c42a7b7eSSam Leffler 			pktlen += cip->ic_miclen;
3000c42a7b7eSSam Leffler 		keyix = k->wk_keyix;
3001c42a7b7eSSam Leffler 
3002c42a7b7eSSam Leffler 		/* packet header may have moved, reset our local pointer */
3003167ecdcaSSam Leffler 		wh = mtod(m0, struct ieee80211_frame *);
3004c42a7b7eSSam Leffler 	} else
3005c42a7b7eSSam Leffler 		keyix = HAL_TXKEYIX_INVALID;
3006c42a7b7eSSam Leffler 
30075591b213SSam Leffler 	pktlen += IEEE80211_CRC_LEN;
30085591b213SSam Leffler 
30095591b213SSam Leffler 	/*
30105591b213SSam Leffler 	 * Load the DMA map so any coalescing is done.  This
30115591b213SSam Leffler 	 * also calculates the number of descriptors we need.
30125591b213SSam Leffler 	 */
30135591b213SSam Leffler 	error = bus_dmamap_load_mbuf(sc->sc_dmat, bf->bf_dmamap, m0,
30145591b213SSam Leffler 				     ath_mbuf_load_cb, bf,
30155591b213SSam Leffler 				     BUS_DMA_NOWAIT);
301600a12f3aSSam Leffler 	if (error == EFBIG) {
301700a12f3aSSam Leffler 		/* XXX packet requires too many descriptors */
301800a12f3aSSam Leffler 		bf->bf_nseg = ATH_TXDESC+1;
301900a12f3aSSam Leffler 	} else if (error != 0) {
30205591b213SSam Leffler 		sc->sc_stats.ast_tx_busdma++;
30215591b213SSam Leffler 		m_freem(m0);
30225591b213SSam Leffler 		return error;
30235591b213SSam Leffler 	}
30245591b213SSam Leffler 	/*
30255591b213SSam Leffler 	 * Discard null packets and check for packets that
30265591b213SSam Leffler 	 * require too many TX descriptors.  We try to convert
30275591b213SSam Leffler 	 * the latter to a cluster.
30285591b213SSam Leffler 	 */
30295591b213SSam Leffler 	if (bf->bf_nseg > ATH_TXDESC) {		/* too many desc's, linearize */
30305591b213SSam Leffler 		sc->sc_stats.ast_tx_linear++;
3031f6b8ec16SSam Leffler 		m0 = m_defrag(m0, M_DONTWAIT);
3032f6b8ec16SSam Leffler 		if (m0 == NULL) {
30335591b213SSam Leffler 			sc->sc_stats.ast_tx_nombuf++;
30345591b213SSam Leffler 			m_freem(m0);
30355591b213SSam Leffler 			return ENOMEM;
30365591b213SSam Leffler 		}
30375591b213SSam Leffler 		error = bus_dmamap_load_mbuf(sc->sc_dmat, bf->bf_dmamap, m0,
30385591b213SSam Leffler 					     ath_mbuf_load_cb, bf,
30395591b213SSam Leffler 					     BUS_DMA_NOWAIT);
30405591b213SSam Leffler 		if (error != 0) {
30415591b213SSam Leffler 			sc->sc_stats.ast_tx_busdma++;
30425591b213SSam Leffler 			m_freem(m0);
30435591b213SSam Leffler 			return error;
30445591b213SSam Leffler 		}
3045f6b8ec16SSam Leffler 		KASSERT(bf->bf_nseg <= ATH_TXDESC,
3046f6b8ec16SSam Leffler 		    ("too many segments after defrag; nseg %u", bf->bf_nseg));
30475591b213SSam Leffler 	} else if (bf->bf_nseg == 0) {		/* null packet, discard */
30485591b213SSam Leffler 		sc->sc_stats.ast_tx_nodata++;
30495591b213SSam Leffler 		m_freem(m0);
30505591b213SSam Leffler 		return EIO;
30515591b213SSam Leffler 	}
3052c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", __func__, m0, pktlen);
30535591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
30545591b213SSam Leffler 	bf->bf_m = m0;
30550a915fadSSam Leffler 	bf->bf_node = ni;			/* NB: held reference */
30565591b213SSam Leffler 
30575591b213SSam Leffler 	/* setup descriptors */
30585591b213SSam Leffler 	ds = bf->bf_desc;
30595591b213SSam Leffler 	rt = sc->sc_currates;
30605591b213SSam Leffler 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
30615591b213SSam Leffler 
30625591b213SSam Leffler 	/*
3063c42a7b7eSSam Leffler 	 * NB: the 802.11 layer marks whether or not we should
3064c42a7b7eSSam Leffler 	 * use short preamble based on the current mode and
3065c42a7b7eSSam Leffler 	 * negotiated parameters.
30665591b213SSam Leffler 	 */
3067c42a7b7eSSam Leffler 	if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
3068c42a7b7eSSam Leffler 	    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) {
3069c42a7b7eSSam Leffler 		shortPreamble = AH_TRUE;
3070c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_shortpre++;
3071c42a7b7eSSam Leffler 	} else {
3072c42a7b7eSSam Leffler 		shortPreamble = AH_FALSE;
3073c42a7b7eSSam Leffler 	}
3074c42a7b7eSSam Leffler 
3075c42a7b7eSSam Leffler 	an = ATH_NODE(ni);
3076c42a7b7eSSam Leffler 	flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
3077c42a7b7eSSam Leffler 	/*
3078c42a7b7eSSam Leffler 	 * Calculate Atheros packet type from IEEE80211 packet header,
3079c42a7b7eSSam Leffler 	 * setup for rate calculations, and select h/w transmit queue.
3080c42a7b7eSSam Leffler 	 */
30815591b213SSam Leffler 	switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) {
30825591b213SSam Leffler 	case IEEE80211_FC0_TYPE_MGT:
30835591b213SSam Leffler 		subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
30845591b213SSam Leffler 		if (subtype == IEEE80211_FC0_SUBTYPE_BEACON)
30855591b213SSam Leffler 			atype = HAL_PKT_TYPE_BEACON;
30865591b213SSam Leffler 		else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP)
30875591b213SSam Leffler 			atype = HAL_PKT_TYPE_PROBE_RESP;
30885591b213SSam Leffler 		else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM)
30895591b213SSam Leffler 			atype = HAL_PKT_TYPE_ATIM;
3090c42a7b7eSSam Leffler 		else
3091c42a7b7eSSam Leffler 			atype = HAL_PKT_TYPE_NORMAL;	/* XXX */
30925591b213SSam Leffler 		rix = 0;			/* XXX lowest rate */
3093c42a7b7eSSam Leffler 		try0 = ATH_TXMAXTRY;
3094c42a7b7eSSam Leffler 		if (shortPreamble)
3095c42a7b7eSSam Leffler 			txrate = an->an_tx_mgtratesp;
3096c42a7b7eSSam Leffler 		else
3097c42a7b7eSSam Leffler 			txrate = an->an_tx_mgtrate;
3098c42a7b7eSSam Leffler 		/* NB: force all management frames to highest queue */
3099c42a7b7eSSam Leffler 		if (ni->ni_flags & IEEE80211_NODE_QOS) {
3100c42a7b7eSSam Leffler 			/* NB: force all management frames to highest queue */
3101c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[WME_AC_VO];
3102c42a7b7eSSam Leffler 		} else
3103c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[WME_AC_BE];
3104c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
31055591b213SSam Leffler 		break;
31065591b213SSam Leffler 	case IEEE80211_FC0_TYPE_CTL:
3107c42a7b7eSSam Leffler 		atype = HAL_PKT_TYPE_PSPOLL;	/* stop setting of duration */
31085591b213SSam Leffler 		rix = 0;			/* XXX lowest rate */
3109c42a7b7eSSam Leffler 		try0 = ATH_TXMAXTRY;
3110c42a7b7eSSam Leffler 		if (shortPreamble)
3111c42a7b7eSSam Leffler 			txrate = an->an_tx_mgtratesp;
3112c42a7b7eSSam Leffler 		else
3113c42a7b7eSSam Leffler 			txrate = an->an_tx_mgtrate;
3114c42a7b7eSSam Leffler 		/* NB: force all ctl frames to highest queue */
3115c42a7b7eSSam Leffler 		if (ni->ni_flags & IEEE80211_NODE_QOS) {
3116c42a7b7eSSam Leffler 			/* NB: force all ctl frames to highest queue */
3117c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[WME_AC_VO];
3118c42a7b7eSSam Leffler 		} else
3119c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[WME_AC_BE];
3120c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
3121c42a7b7eSSam Leffler 		break;
3122c42a7b7eSSam Leffler 	case IEEE80211_FC0_TYPE_DATA:
3123c42a7b7eSSam Leffler 		atype = HAL_PKT_TYPE_NORMAL;		/* default */
3124c42a7b7eSSam Leffler 		/*
3125c42a7b7eSSam Leffler 		 * Data frames; consult the rate control module.
3126c42a7b7eSSam Leffler 		 */
3127c42a7b7eSSam Leffler 		ath_rate_findrate(sc, an, shortPreamble, pktlen,
3128c42a7b7eSSam Leffler 			&rix, &try0, &txrate);
31293e50ec2cSSam Leffler 		sc->sc_txrate = txrate;			/* for LED blinking */
3130c42a7b7eSSam Leffler 		/*
3131c42a7b7eSSam Leffler 		 * Default all non-QoS traffic to the background queue.
3132c42a7b7eSSam Leffler 		 */
3133c42a7b7eSSam Leffler 		if (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS) {
3134c42a7b7eSSam Leffler 			u_int pri = M_WME_GETAC(m0);
3135c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[pri];
3136c42a7b7eSSam Leffler 			if (ic->ic_wme.wme_wmeChanParams.cap_wmeParams[pri].wmep_noackPolicy)
3137c42a7b7eSSam Leffler 				 flags |= HAL_TXDESC_NOACK;
3138c42a7b7eSSam Leffler 		} else
3139c42a7b7eSSam Leffler 			txq = sc->sc_ac2q[WME_AC_BE];
31405591b213SSam Leffler 		break;
31415591b213SSam Leffler 	default:
3142c42a7b7eSSam Leffler 		if_printf(ifp, "bogus frame type 0x%x (%s)\n",
3143c42a7b7eSSam Leffler 			wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__);
3144c42a7b7eSSam Leffler 		/* XXX statistic */
31455591b213SSam Leffler 		m_freem(m0);
31465591b213SSam Leffler 		return EIO;
31475591b213SSam Leffler 	}
3148c42a7b7eSSam Leffler 
31495591b213SSam Leffler 	/*
3150c42a7b7eSSam Leffler 	 * When servicing one or more stations in power-save mode
3151c42a7b7eSSam Leffler 	 * multicast frames must be buffered until after the beacon.
3152c42a7b7eSSam Leffler 	 * We use the CAB queue for that.
31535591b213SSam Leffler 	 */
3154c42a7b7eSSam Leffler 	if (ismcast && ic->ic_ps_sta) {
3155c42a7b7eSSam Leffler 		txq = sc->sc_cabq;
3156c42a7b7eSSam Leffler 		/* XXX? more bit in 802.11 frame header */
31575591b213SSam Leffler 	}
31585591b213SSam Leffler 
31595591b213SSam Leffler 	/*
31605591b213SSam Leffler 	 * Calculate miscellaneous flags.
31615591b213SSam Leffler 	 */
3162c42a7b7eSSam Leffler 	if (ismcast) {
31635591b213SSam Leffler 		flags |= HAL_TXDESC_NOACK;	/* no ack on broad/multicast */
31645591b213SSam Leffler 		sc->sc_stats.ast_tx_noack++;
31655591b213SSam Leffler 	} else if (pktlen > ic->ic_rtsthreshold) {
31665591b213SSam Leffler 		flags |= HAL_TXDESC_RTSENA;	/* RTS based on frame length */
3167c42a7b7eSSam Leffler 		cix = rt->info[rix].controlRate;
31685591b213SSam Leffler 		sc->sc_stats.ast_tx_rts++;
31695591b213SSam Leffler 	}
31705591b213SSam Leffler 
31715591b213SSam Leffler 	/*
3172c42a7b7eSSam Leffler 	 * If 802.11g protection is enabled, determine whether
3173c42a7b7eSSam Leffler 	 * to use RTS/CTS or just CTS.  Note that this is only
3174c42a7b7eSSam Leffler 	 * done for OFDM unicast frames.
3175c42a7b7eSSam Leffler 	 */
3176c42a7b7eSSam Leffler 	if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
3177c42a7b7eSSam Leffler 	    rt->info[rix].phy == IEEE80211_T_OFDM &&
3178c42a7b7eSSam Leffler 	    (flags & HAL_TXDESC_NOACK) == 0) {
3179c42a7b7eSSam Leffler 		/* XXX fragments must use CCK rates w/ protection */
3180c42a7b7eSSam Leffler 		if (ic->ic_protmode == IEEE80211_PROT_RTSCTS)
3181c42a7b7eSSam Leffler 			flags |= HAL_TXDESC_RTSENA;
3182c42a7b7eSSam Leffler 		else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY)
3183c42a7b7eSSam Leffler 			flags |= HAL_TXDESC_CTSENA;
3184c42a7b7eSSam Leffler 		cix = rt->info[sc->sc_protrix].controlRate;
3185c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_protect++;
3186c42a7b7eSSam Leffler 	}
3187c42a7b7eSSam Leffler 
3188c42a7b7eSSam Leffler 	/*
3189f6aa038bSSam Leffler 	 * Calculate duration.  This logically belongs in the 802.11
3190f6aa038bSSam Leffler 	 * layer but it lacks sufficient information to calculate it.
3191f6aa038bSSam Leffler 	 */
3192f6aa038bSSam Leffler 	if ((flags & HAL_TXDESC_NOACK) == 0 &&
3193f6aa038bSSam Leffler 	    (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) {
3194f6aa038bSSam Leffler 		u_int16_t dur;
3195f6aa038bSSam Leffler 		/*
3196f6aa038bSSam Leffler 		 * XXX not right with fragmentation.
3197f6aa038bSSam Leffler 		 */
3198c42a7b7eSSam Leffler 		if (shortPreamble)
3199c42a7b7eSSam Leffler 			dur = rt->info[rix].spAckDuration;
3200c42a7b7eSSam Leffler 		else
3201c42a7b7eSSam Leffler 			dur = rt->info[rix].lpAckDuration;
3202c42a7b7eSSam Leffler 		*(u_int16_t *)wh->i_dur = htole16(dur);
3203f6aa038bSSam Leffler 	}
3204f6aa038bSSam Leffler 
3205f6aa038bSSam Leffler 	/*
32065591b213SSam Leffler 	 * Calculate RTS/CTS rate and duration if needed.
32075591b213SSam Leffler 	 */
32085591b213SSam Leffler 	ctsduration = 0;
32095591b213SSam Leffler 	if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) {
32105591b213SSam Leffler 		/*
32115591b213SSam Leffler 		 * CTS transmit rate is derived from the transmit rate
32125591b213SSam Leffler 		 * by looking in the h/w rate table.  We must also factor
32135591b213SSam Leffler 		 * in whether or not a short preamble is to be used.
32145591b213SSam Leffler 		 */
3215c42a7b7eSSam Leffler 		/* NB: cix is set above where RTS/CTS is enabled */
3216c42a7b7eSSam Leffler 		KASSERT(cix != 0xff, ("cix not setup"));
32175591b213SSam Leffler 		ctsrate = rt->info[cix].rateCode;
32185591b213SSam Leffler 		/*
3219c42a7b7eSSam Leffler 		 * Compute the transmit duration based on the frame
3220c42a7b7eSSam Leffler 		 * size and the size of an ACK frame.  We call into the
3221c42a7b7eSSam Leffler 		 * HAL to do the computation since it depends on the
3222c42a7b7eSSam Leffler 		 * characteristics of the actual PHY being used.
3223c42a7b7eSSam Leffler 		 *
3224c42a7b7eSSam Leffler 		 * NB: CTS is assumed the same size as an ACK so we can
3225c42a7b7eSSam Leffler 		 *     use the precalculated ACK durations.
32265591b213SSam Leffler 		 */
3227c42a7b7eSSam Leffler 		if (shortPreamble) {
3228c42a7b7eSSam Leffler 			ctsrate |= rt->info[cix].shortPreamble;
3229c42a7b7eSSam Leffler 			if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
3230c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].spAckDuration;
32315591b213SSam Leffler 			ctsduration += ath_hal_computetxtime(ah,
3232c42a7b7eSSam Leffler 				rt, pktlen, rix, AH_TRUE);
3233c42a7b7eSSam Leffler 			if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
3234c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].spAckDuration;
3235c42a7b7eSSam Leffler 		} else {
3236c42a7b7eSSam Leffler 			if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
3237c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].lpAckDuration;
3238c42a7b7eSSam Leffler 			ctsduration += ath_hal_computetxtime(ah,
3239c42a7b7eSSam Leffler 				rt, pktlen, rix, AH_FALSE);
3240c42a7b7eSSam Leffler 			if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
3241c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].lpAckDuration;
32425591b213SSam Leffler 		}
3243c42a7b7eSSam Leffler 		/*
3244c42a7b7eSSam Leffler 		 * Must disable multi-rate retry when using RTS/CTS.
3245c42a7b7eSSam Leffler 		 */
3246c42a7b7eSSam Leffler 		try0 = ATH_TXMAXTRY;
32475591b213SSam Leffler 	} else
32485591b213SSam Leffler 		ctsrate = 0;
32495591b213SSam Leffler 
3250c42a7b7eSSam Leffler 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
3251c42a7b7eSSam Leffler 		ieee80211_dump_pkt(mtod(m0, caddr_t), m0->m_len,
32523e50ec2cSSam Leffler 			sc->sc_hwmap[txrate].ieeerate, -1);
32535591b213SSam Leffler 
3254eb2cdcb1SSam Leffler 	if (ic->ic_rawbpf)
3255eb2cdcb1SSam Leffler 		bpf_mtap(ic->ic_rawbpf, m0);
3256eb2cdcb1SSam Leffler 	if (sc->sc_drvbpf) {
32573e50ec2cSSam Leffler 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[txrate].flags;
3258eb2cdcb1SSam Leffler 		if (iswep)
3259eb2cdcb1SSam Leffler 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
32603e50ec2cSSam Leffler 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[txrate].ieeerate;
3261c42a7b7eSSam Leffler 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
3262c42a7b7eSSam Leffler 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
3263eb2cdcb1SSam Leffler 
3264eb2cdcb1SSam Leffler 		bpf_mtap2(sc->sc_drvbpf,
32652f1ad18bSSam Leffler 			&sc->sc_tx_th, sc->sc_tx_th_len, m0);
3266eb2cdcb1SSam Leffler 	}
3267eb2cdcb1SSam Leffler 
32685591b213SSam Leffler 	/*
3269c42a7b7eSSam Leffler 	 * Determine if a tx interrupt should be generated for
3270c42a7b7eSSam Leffler 	 * this descriptor.  We take a tx interrupt to reap
3271c42a7b7eSSam Leffler 	 * descriptors when the h/w hits an EOL condition or
3272c42a7b7eSSam Leffler 	 * when the descriptor is specifically marked to generate
3273c42a7b7eSSam Leffler 	 * an interrupt.  We periodically mark descriptors in this
3274c42a7b7eSSam Leffler 	 * way to insure timely replenishing of the supply needed
3275c42a7b7eSSam Leffler 	 * for sending frames.  Defering interrupts reduces system
3276c42a7b7eSSam Leffler 	 * load and potentially allows more concurrent work to be
3277c42a7b7eSSam Leffler 	 * done but if done to aggressively can cause senders to
3278c42a7b7eSSam Leffler 	 * backup.
3279c42a7b7eSSam Leffler 	 *
3280c42a7b7eSSam Leffler 	 * NB: use >= to deal with sc_txintrperiod changing
3281c42a7b7eSSam Leffler 	 *     dynamically through sysctl.
3282c42a7b7eSSam Leffler 	 */
3283c42a7b7eSSam Leffler 	if (flags & HAL_TXDESC_INTREQ) {
3284c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
3285c42a7b7eSSam Leffler 	} else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) {
3286c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;
3287c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
3288c42a7b7eSSam Leffler 	}
3289c42a7b7eSSam Leffler 
3290c42a7b7eSSam Leffler 	/*
32915591b213SSam Leffler 	 * Formulate first tx descriptor with tx controls.
32925591b213SSam Leffler 	 */
32935591b213SSam Leffler 	/* XXX check return value? */
32945591b213SSam Leffler 	ath_hal_setuptxdesc(ah, ds
32955591b213SSam Leffler 		, pktlen		/* packet length */
32965591b213SSam Leffler 		, hdrlen		/* header length */
32975591b213SSam Leffler 		, atype			/* Atheros packet type */
3298c42a7b7eSSam Leffler 		, ni->ni_txpower	/* txpower */
3299c42a7b7eSSam Leffler 		, txrate, try0		/* series 0 rate/tries */
3300c42a7b7eSSam Leffler 		, keyix			/* key cache index */
3301c42a7b7eSSam Leffler 		, sc->sc_txantenna	/* antenna mode */
33025591b213SSam Leffler 		, flags			/* flags */
33035591b213SSam Leffler 		, ctsrate		/* rts/cts rate */
33045591b213SSam Leffler 		, ctsduration		/* rts/cts duration */
33055591b213SSam Leffler 	);
3306c42a7b7eSSam Leffler 	/*
3307c42a7b7eSSam Leffler 	 * Setup the multi-rate retry state only when we're
3308c42a7b7eSSam Leffler 	 * going to use it.  This assumes ath_hal_setuptxdesc
3309c42a7b7eSSam Leffler 	 * initializes the descriptors (so we don't have to)
3310c42a7b7eSSam Leffler 	 * when the hardware supports multi-rate retry and
3311c42a7b7eSSam Leffler 	 * we don't use it.
3312c42a7b7eSSam Leffler 	 */
3313c42a7b7eSSam Leffler 	if (try0 != ATH_TXMAXTRY)
3314c42a7b7eSSam Leffler 		ath_rate_setupxtxdesc(sc, an, ds, shortPreamble, rix);
3315c42a7b7eSSam Leffler 
33165591b213SSam Leffler 	/*
33175591b213SSam Leffler 	 * Fillin the remainder of the descriptor info.
33185591b213SSam Leffler 	 */
3319c42a7b7eSSam Leffler 	ds0 = ds;
33205591b213SSam Leffler 	for (i = 0; i < bf->bf_nseg; i++, ds++) {
33215591b213SSam Leffler 		ds->ds_data = bf->bf_segs[i].ds_addr;
33225591b213SSam Leffler 		if (i == bf->bf_nseg - 1)
33235591b213SSam Leffler 			ds->ds_link = 0;
33245591b213SSam Leffler 		else
33255591b213SSam Leffler 			ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1);
33265591b213SSam Leffler 		ath_hal_filltxdesc(ah, ds
33275591b213SSam Leffler 			, bf->bf_segs[i].ds_len	/* segment length */
33285591b213SSam Leffler 			, i == 0		/* first segment */
33295591b213SSam Leffler 			, i == bf->bf_nseg - 1	/* last segment */
3330c42a7b7eSSam Leffler 			, ds0			/* first descriptor */
33315591b213SSam Leffler 		);
3332c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3333c42a7b7eSSam Leffler 			"%s: %d: %08x %08x %08x %08x %08x %08x\n",
3334e325e530SSam Leffler 			__func__, i, ds->ds_link, ds->ds_data,
3335c42a7b7eSSam Leffler 			ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]);
33365591b213SSam Leffler 	}
3337c42a7b7eSSam Leffler #if 0
3338c42a7b7eSSam Leffler 	if ((flags & (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) &&
3339c42a7b7eSSam Leffler   	    !ath_hal_updateCTSForBursting(ah, ds
3340c42a7b7eSSam Leffler 		     , txq->axq_linkbuf != NULL ?
3341c42a7b7eSSam Leffler 			txq->axq_linkbuf->bf_desc : NULL
3342c42a7b7eSSam Leffler 		     , txq->axq_lastdsWithCTS
3343c42a7b7eSSam Leffler 		     , txq->axq_gatingds
3344c42a7b7eSSam Leffler 		     , IEEE80211_TXOP_TO_US(ic->ic_chanParams.cap_wmeParams[skb->priority].wmep_txopLimit)
3345c42a7b7eSSam Leffler 		     , ath_hal_computetxtime(ah, rt, IEEE80211_ACK_LEN, cix, AH_TRUE))) {
3346c42a7b7eSSam Leffler 		ATH_TXQ_LOCK(txq);
3347c42a7b7eSSam Leffler 		txq->axq_lastdsWithCTS = ds;
3348c42a7b7eSSam Leffler 		/* set gating Desc to final desc */
3349c42a7b7eSSam Leffler 		txq->axq_gatingds = (struct ath_desc *)txq->axq_link;
3350c42a7b7eSSam Leffler 		ATH_TXQ_UNLOCK(txq);
3351c42a7b7eSSam Leffler 	}
3352c42a7b7eSSam Leffler #endif
33535591b213SSam Leffler 	/*
33545591b213SSam Leffler 	 * Insert the frame on the outbound list and
33555591b213SSam Leffler 	 * pass it on to the hardware.
33565591b213SSam Leffler 	 */
3357c42a7b7eSSam Leffler 	ATH_TXQ_LOCK(txq);
3358c42a7b7eSSam Leffler 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
3359c42a7b7eSSam Leffler 	if (txq->axq_link == NULL) {
3360c42a7b7eSSam Leffler 		ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
3361c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3362c42a7b7eSSam Leffler 			"%s: TXDP[%u] = %p (%p) depth %d\n", __func__,
3363c42a7b7eSSam Leffler 			txq->axq_qnum, (caddr_t)bf->bf_daddr, bf->bf_desc,
3364c42a7b7eSSam Leffler 			txq->axq_depth);
33655591b213SSam Leffler 	} else {
3366c42a7b7eSSam Leffler 		*txq->axq_link = bf->bf_daddr;
3367c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3368c42a7b7eSSam Leffler 			"%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
3369c42a7b7eSSam Leffler 			txq->axq_qnum, txq->axq_link,
3370c42a7b7eSSam Leffler 			(caddr_t)bf->bf_daddr, bf->bf_desc, txq->axq_depth);
33715591b213SSam Leffler 	}
3372c42a7b7eSSam Leffler 	txq->axq_link = &bf->bf_desc[bf->bf_nseg - 1].ds_link;
3373c42a7b7eSSam Leffler 	ATH_TXQ_UNLOCK(txq);
33745591b213SSam Leffler 
3375c42a7b7eSSam Leffler 	/*
3376c42a7b7eSSam Leffler 	 * The CAB queue is started from the SWBA handler since
3377c42a7b7eSSam Leffler 	 * frames only go out on DTIM and to avoid possible races.
3378c42a7b7eSSam Leffler 	 */
3379c42a7b7eSSam Leffler 	if (txq != sc->sc_cabq)
3380c42a7b7eSSam Leffler 		ath_hal_txstart(ah, txq->axq_qnum);
33815591b213SSam Leffler 	return 0;
33825591b213SSam Leffler }
33835591b213SSam Leffler 
3384c42a7b7eSSam Leffler /*
3385c42a7b7eSSam Leffler  * Process completed xmit descriptors from the specified queue.
3386c42a7b7eSSam Leffler  */
33875591b213SSam Leffler static void
3388c42a7b7eSSam Leffler ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
33895591b213SSam Leffler {
33905591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
33910a915fadSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
3392c42a7b7eSSam Leffler 	struct ath_buf *bf;
33935591b213SSam Leffler 	struct ath_desc *ds;
33945591b213SSam Leffler 	struct ieee80211_node *ni;
33955591b213SSam Leffler 	struct ath_node *an;
3396c42a7b7eSSam Leffler 	int sr, lr, pri;
33975591b213SSam Leffler 	HAL_STATUS status;
33985591b213SSam Leffler 
3399c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: tx queue %u head %p link %p\n",
3400c42a7b7eSSam Leffler 		__func__, txq->axq_qnum,
3401c42a7b7eSSam Leffler 		(caddr_t)(uintptr_t) ath_hal_gettxbuf(sc->sc_ah, txq->axq_qnum),
3402c42a7b7eSSam Leffler 		txq->axq_link);
34035591b213SSam Leffler 	for (;;) {
3404c42a7b7eSSam Leffler 		ATH_TXQ_LOCK(txq);
3405c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;	/* reset periodic desc intr count */
3406c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&txq->axq_q);
34075591b213SSam Leffler 		if (bf == NULL) {
3408c42a7b7eSSam Leffler 			txq->axq_link = NULL;
3409c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
34105591b213SSam Leffler 			break;
34115591b213SSam Leffler 		}
34125591b213SSam Leffler 		/* only the last descriptor is needed */
34135591b213SSam Leffler 		ds = &bf->bf_desc[bf->bf_nseg - 1];
34145591b213SSam Leffler 		status = ath_hal_txprocdesc(ah, ds);
34155591b213SSam Leffler #ifdef AR_DEBUG
3416c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_XMIT_DESC)
34175591b213SSam Leffler 			ath_printtxbuf(bf, status == HAL_OK);
34185591b213SSam Leffler #endif
34195591b213SSam Leffler 		if (status == HAL_EINPROGRESS) {
3420c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
34215591b213SSam Leffler 			break;
34225591b213SSam Leffler 		}
3423c42a7b7eSSam Leffler #if 0
3424c42a7b7eSSam Leffler 		if (bf->bf_desc == txq->axq_lastdsWithCTS)
3425c42a7b7eSSam Leffler 			txq->axq_lastdsWithCTS = NULL;
3426c42a7b7eSSam Leffler 		if (ds == txq->axq_gatingds)
3427c42a7b7eSSam Leffler 			txq->axq_gatingds = NULL;
3428c42a7b7eSSam Leffler #endif
3429c42a7b7eSSam Leffler 		ATH_TXQ_REMOVE_HEAD(txq, bf_list);
3430c42a7b7eSSam Leffler 		ATH_TXQ_UNLOCK(txq);
34315591b213SSam Leffler 
34325591b213SSam Leffler 		ni = bf->bf_node;
34335591b213SSam Leffler 		if (ni != NULL) {
3434c42a7b7eSSam Leffler 			an = ATH_NODE(ni);
34355591b213SSam Leffler 			if (ds->ds_txstat.ts_status == 0) {
3436c42a7b7eSSam Leffler 				u_int8_t txant = ds->ds_txstat.ts_antenna;
3437c42a7b7eSSam Leffler 				sc->sc_stats.ast_ant_tx[txant]++;
3438c42a7b7eSSam Leffler 				sc->sc_ant_tx[txant]++;
3439c42a7b7eSSam Leffler 				if (ds->ds_txstat.ts_rate & HAL_TXSTAT_ALTRATE)
3440c42a7b7eSSam Leffler 					sc->sc_stats.ast_tx_altrate++;
3441c42a7b7eSSam Leffler 				sc->sc_stats.ast_tx_rssi =
3442c42a7b7eSSam Leffler 					ds->ds_txstat.ts_rssi;
3443c42a7b7eSSam Leffler 				ATH_RSSI_LPF(an->an_halstats.ns_avgtxrssi,
3444c42a7b7eSSam Leffler 					ds->ds_txstat.ts_rssi);
3445c42a7b7eSSam Leffler 				pri = M_WME_GETAC(bf->bf_m);
3446c42a7b7eSSam Leffler 				if (pri >= WME_AC_VO)
3447c42a7b7eSSam Leffler 					ic->ic_wme.wme_hipri_traffic++;
3448c42a7b7eSSam Leffler 				ni->ni_inact = ni->ni_inact_reload;
34495591b213SSam Leffler 			} else {
34505591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_XRETRY)
34515591b213SSam Leffler 					sc->sc_stats.ast_tx_xretries++;
34525591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_FIFO)
34535591b213SSam Leffler 					sc->sc_stats.ast_tx_fifoerr++;
34545591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_FILT)
34555591b213SSam Leffler 					sc->sc_stats.ast_tx_filtered++;
34565591b213SSam Leffler 			}
34575591b213SSam Leffler 			sr = ds->ds_txstat.ts_shortretry;
34585591b213SSam Leffler 			lr = ds->ds_txstat.ts_longretry;
34595591b213SSam Leffler 			sc->sc_stats.ast_tx_shortretry += sr;
34605591b213SSam Leffler 			sc->sc_stats.ast_tx_longretry += lr;
3461c42a7b7eSSam Leffler 			/*
3462c42a7b7eSSam Leffler 			 * Hand the descriptor to the rate control algorithm.
3463c42a7b7eSSam Leffler 			 */
3464c42a7b7eSSam Leffler 			ath_rate_tx_complete(sc, an, ds);
34650a915fadSSam Leffler 			/*
34660a915fadSSam Leffler 			 * Reclaim reference to node.
34670a915fadSSam Leffler 			 *
34680a915fadSSam Leffler 			 * NB: the node may be reclaimed here if, for example
34690a915fadSSam Leffler 			 *     this is a DEAUTH message that was sent and the
34700a915fadSSam Leffler 			 *     node was timed out due to inactivity.
34710a915fadSSam Leffler 			 */
3472c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
34735591b213SSam Leffler 		}
34745591b213SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
34755591b213SSam Leffler 		    BUS_DMASYNC_POSTWRITE);
34765591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
34775591b213SSam Leffler 		m_freem(bf->bf_m);
34785591b213SSam Leffler 		bf->bf_m = NULL;
34795591b213SSam Leffler 		bf->bf_node = NULL;
34805591b213SSam Leffler 
3481f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
3482c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
3483f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
34845591b213SSam Leffler 	}
3485c42a7b7eSSam Leffler }
3486c42a7b7eSSam Leffler 
3487c42a7b7eSSam Leffler /*
3488c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt; special-cased
3489c42a7b7eSSam Leffler  * for a single hardware transmit queue (e.g. 5210 and 5211).
3490c42a7b7eSSam Leffler  */
3491c42a7b7eSSam Leffler static void
3492c42a7b7eSSam Leffler ath_tx_proc_q0(void *arg, int npending)
3493c42a7b7eSSam Leffler {
3494c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3495c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
3496c42a7b7eSSam Leffler 
3497c42a7b7eSSam Leffler 	ath_tx_processq(sc, &sc->sc_txq[0]);
3498c42a7b7eSSam Leffler 	ath_tx_processq(sc, sc->sc_cabq);
34995591b213SSam Leffler 	ifp->if_flags &= ~IFF_OACTIVE;
35005591b213SSam Leffler 	sc->sc_tx_timer = 0;
35015591b213SSam Leffler 
35023e50ec2cSSam Leffler 	if (sc->sc_softled)
35033e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
35043e50ec2cSSam Leffler 
35055591b213SSam Leffler 	ath_start(ifp);
35065591b213SSam Leffler }
35075591b213SSam Leffler 
35085591b213SSam Leffler /*
3509c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt; special-cased
3510c42a7b7eSSam Leffler  * for four hardware queues, 0-3 (e.g. 5212 w/ WME support).
35115591b213SSam Leffler  */
35125591b213SSam Leffler static void
3513c42a7b7eSSam Leffler ath_tx_proc_q0123(void *arg, int npending)
3514c42a7b7eSSam Leffler {
3515c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3516c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
3517c42a7b7eSSam Leffler 
3518c42a7b7eSSam Leffler 	/*
3519c42a7b7eSSam Leffler 	 * Process each active queue.
3520c42a7b7eSSam Leffler 	 */
3521c42a7b7eSSam Leffler 	ath_tx_processq(sc, &sc->sc_txq[0]);
3522c42a7b7eSSam Leffler 	ath_tx_processq(sc, &sc->sc_txq[1]);
3523c42a7b7eSSam Leffler 	ath_tx_processq(sc, &sc->sc_txq[2]);
3524c42a7b7eSSam Leffler 	ath_tx_processq(sc, &sc->sc_txq[3]);
3525c42a7b7eSSam Leffler 	ath_tx_processq(sc, sc->sc_cabq);
3526c42a7b7eSSam Leffler 
3527c42a7b7eSSam Leffler 	ifp->if_flags &= ~IFF_OACTIVE;
3528c42a7b7eSSam Leffler 	sc->sc_tx_timer = 0;
3529c42a7b7eSSam Leffler 
35303e50ec2cSSam Leffler 	if (sc->sc_softled)
35313e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
35323e50ec2cSSam Leffler 
3533c42a7b7eSSam Leffler 	ath_start(ifp);
3534c42a7b7eSSam Leffler }
3535c42a7b7eSSam Leffler 
3536c42a7b7eSSam Leffler /*
3537c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt.
3538c42a7b7eSSam Leffler  */
3539c42a7b7eSSam Leffler static void
3540c42a7b7eSSam Leffler ath_tx_proc(void *arg, int npending)
3541c42a7b7eSSam Leffler {
3542c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3543c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
3544c42a7b7eSSam Leffler 	int i;
3545c42a7b7eSSam Leffler 
3546c42a7b7eSSam Leffler 	/*
3547c42a7b7eSSam Leffler 	 * Process each active queue.
3548c42a7b7eSSam Leffler 	 */
3549c42a7b7eSSam Leffler 	/* XXX faster to read ISR_S0_S and ISR_S1_S to determine q's? */
3550c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
3551c42a7b7eSSam Leffler 		if (ATH_TXQ_SETUP(sc, i))
3552c42a7b7eSSam Leffler 			ath_tx_processq(sc, &sc->sc_txq[i]);
3553c42a7b7eSSam Leffler 
3554c42a7b7eSSam Leffler 	ifp->if_flags &= ~IFF_OACTIVE;
3555c42a7b7eSSam Leffler 	sc->sc_tx_timer = 0;
3556c42a7b7eSSam Leffler 
35573e50ec2cSSam Leffler 	if (sc->sc_softled)
35583e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
35593e50ec2cSSam Leffler 
3560c42a7b7eSSam Leffler 	ath_start(ifp);
3561c42a7b7eSSam Leffler }
3562c42a7b7eSSam Leffler 
3563c42a7b7eSSam Leffler static void
3564c42a7b7eSSam Leffler ath_tx_draintxq(struct ath_softc *sc, struct ath_txq *txq)
35655591b213SSam Leffler {
35665591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
356723428eafSSam Leffler 	struct ieee80211_node *ni;
35685591b213SSam Leffler 	struct ath_buf *bf;
35695591b213SSam Leffler 
3570c42a7b7eSSam Leffler 	/*
3571c42a7b7eSSam Leffler 	 * NB: this assumes output has been stopped and
3572c42a7b7eSSam Leffler 	 *     we do not need to block ath_tx_tasklet
3573c42a7b7eSSam Leffler 	 */
35745591b213SSam Leffler 	for (;;) {
3575c42a7b7eSSam Leffler 		ATH_TXQ_LOCK(txq);
3576c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&txq->axq_q);
35775591b213SSam Leffler 		if (bf == NULL) {
3578c42a7b7eSSam Leffler 			txq->axq_link = NULL;
3579c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
35805591b213SSam Leffler 			break;
35815591b213SSam Leffler 		}
3582c42a7b7eSSam Leffler 		ATH_TXQ_REMOVE_HEAD(txq, bf_list);
3583c42a7b7eSSam Leffler 		ATH_TXQ_UNLOCK(txq);
35845591b213SSam Leffler #ifdef AR_DEBUG
3585c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_RESET)
35865591b213SSam Leffler 			ath_printtxbuf(bf,
35875591b213SSam Leffler 				ath_hal_txprocdesc(ah, bf->bf_desc) == HAL_OK);
35885591b213SSam Leffler #endif /* AR_DEBUG */
35895591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
35905591b213SSam Leffler 		m_freem(bf->bf_m);
35915591b213SSam Leffler 		bf->bf_m = NULL;
359223428eafSSam Leffler 		ni = bf->bf_node;
35935591b213SSam Leffler 		bf->bf_node = NULL;
3594c42a7b7eSSam Leffler 		if (ni != NULL) {
359523428eafSSam Leffler 			/*
359623428eafSSam Leffler 			 * Reclaim node reference.
359723428eafSSam Leffler 			 */
3598c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
359923428eafSSam Leffler 		}
3600f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
3601c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
3602f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
36035591b213SSam Leffler 	}
3604c42a7b7eSSam Leffler }
3605c42a7b7eSSam Leffler 
3606c42a7b7eSSam Leffler static void
3607c42a7b7eSSam Leffler ath_tx_stopdma(struct ath_softc *sc, struct ath_txq *txq)
3608c42a7b7eSSam Leffler {
3609c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3610c42a7b7eSSam Leffler 
3611c42a7b7eSSam Leffler 	(void) ath_hal_stoptxdma(ah, txq->axq_qnum);
3612c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: tx queue [%u] %p, link %p\n",
3613c42a7b7eSSam Leffler 	    __func__, txq->axq_qnum,
36146891c875SPeter Wemm 	    (caddr_t)(uintptr_t) ath_hal_gettxbuf(ah, txq->axq_qnum),
36156891c875SPeter Wemm 	    txq->axq_link);
3616c42a7b7eSSam Leffler }
3617c42a7b7eSSam Leffler 
3618c42a7b7eSSam Leffler /*
3619c42a7b7eSSam Leffler  * Drain the transmit queues and reclaim resources.
3620c42a7b7eSSam Leffler  */
3621c42a7b7eSSam Leffler static void
3622c42a7b7eSSam Leffler ath_draintxq(struct ath_softc *sc)
3623c42a7b7eSSam Leffler {
3624c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3625c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
3626c42a7b7eSSam Leffler 	int i;
3627c42a7b7eSSam Leffler 
3628c42a7b7eSSam Leffler 	/* XXX return value */
3629c42a7b7eSSam Leffler 	if (!sc->sc_invalid) {
3630c42a7b7eSSam Leffler 		/* don't touch the hardware if marked invalid */
3631c42a7b7eSSam Leffler 		(void) ath_hal_stoptxdma(ah, sc->sc_bhalq);
3632c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_RESET,
3633c42a7b7eSSam Leffler 		    "%s: beacon queue %p\n", __func__,
3634c42a7b7eSSam Leffler 		    (caddr_t)(uintptr_t) ath_hal_gettxbuf(ah, sc->sc_bhalq));
3635c42a7b7eSSam Leffler 		for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
3636c42a7b7eSSam Leffler 			if (ATH_TXQ_SETUP(sc, i))
3637c42a7b7eSSam Leffler 				ath_tx_stopdma(sc, &sc->sc_txq[i]);
3638c42a7b7eSSam Leffler 	}
3639c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
3640c42a7b7eSSam Leffler 		if (ATH_TXQ_SETUP(sc, i))
3641c42a7b7eSSam Leffler 			ath_tx_draintxq(sc, &sc->sc_txq[i]);
36425591b213SSam Leffler 	ifp->if_flags &= ~IFF_OACTIVE;
36435591b213SSam Leffler 	sc->sc_tx_timer = 0;
36445591b213SSam Leffler }
36455591b213SSam Leffler 
36465591b213SSam Leffler /*
36475591b213SSam Leffler  * Disable the receive h/w in preparation for a reset.
36485591b213SSam Leffler  */
36495591b213SSam Leffler static void
36505591b213SSam Leffler ath_stoprecv(struct ath_softc *sc)
36515591b213SSam Leffler {
36528cec0ab9SSam Leffler #define	PA2DESC(_sc, _pa) \
3653c42a7b7eSSam Leffler 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
3654c42a7b7eSSam Leffler 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
36555591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
36565591b213SSam Leffler 
36575591b213SSam Leffler 	ath_hal_stoppcurecv(ah);	/* disable PCU */
36585591b213SSam Leffler 	ath_hal_setrxfilter(ah, 0);	/* clear recv filter */
36595591b213SSam Leffler 	ath_hal_stopdmarecv(ah);	/* disable DMA engine */
3660c42a7b7eSSam Leffler 	DELAY(3000);			/* 3ms is long enough for 1 frame */
36615591b213SSam Leffler #ifdef AR_DEBUG
3662c42a7b7eSSam Leffler 	if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) {
36635591b213SSam Leffler 		struct ath_buf *bf;
36645591b213SSam Leffler 
3665e325e530SSam Leffler 		printf("%s: rx queue %p, link %p\n", __func__,
366630310634SPeter Wemm 			(caddr_t)(uintptr_t) ath_hal_getrxbuf(ah), sc->sc_rxlink);
3667c42a7b7eSSam Leffler 		STAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
36688cec0ab9SSam Leffler 			struct ath_desc *ds = bf->bf_desc;
3669c42a7b7eSSam Leffler 			HAL_STATUS status = ath_hal_rxprocdesc(ah, ds,
3670c42a7b7eSSam Leffler 				bf->bf_daddr, PA2DESC(sc, ds->ds_link));
3671c42a7b7eSSam Leffler 			if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL))
3672c42a7b7eSSam Leffler 				ath_printrxbuf(bf, status == HAL_OK);
36735591b213SSam Leffler 		}
36745591b213SSam Leffler 	}
36755591b213SSam Leffler #endif
36765591b213SSam Leffler 	sc->sc_rxlink = NULL;		/* just in case */
36778cec0ab9SSam Leffler #undef PA2DESC
36785591b213SSam Leffler }
36795591b213SSam Leffler 
36805591b213SSam Leffler /*
36815591b213SSam Leffler  * Enable the receive h/w following a reset.
36825591b213SSam Leffler  */
36835591b213SSam Leffler static int
36845591b213SSam Leffler ath_startrecv(struct ath_softc *sc)
36855591b213SSam Leffler {
36865591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
36875591b213SSam Leffler 	struct ath_buf *bf;
36885591b213SSam Leffler 
36895591b213SSam Leffler 	sc->sc_rxlink = NULL;
3690c42a7b7eSSam Leffler 	STAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
36915591b213SSam Leffler 		int error = ath_rxbuf_init(sc, bf);
36925591b213SSam Leffler 		if (error != 0) {
3693c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_RECV,
3694c42a7b7eSSam Leffler 				"%s: ath_rxbuf_init failed %d\n",
3695c42a7b7eSSam Leffler 				__func__, error);
36965591b213SSam Leffler 			return error;
36975591b213SSam Leffler 		}
36985591b213SSam Leffler 	}
36995591b213SSam Leffler 
3700c42a7b7eSSam Leffler 	bf = STAILQ_FIRST(&sc->sc_rxbuf);
37015591b213SSam Leffler 	ath_hal_putrxbuf(ah, bf->bf_daddr);
37025591b213SSam Leffler 	ath_hal_rxena(ah);		/* enable recv descriptors */
37035591b213SSam Leffler 	ath_mode_init(sc);		/* set filters, etc. */
37045591b213SSam Leffler 	ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
37055591b213SSam Leffler 	return 0;
37065591b213SSam Leffler }
37075591b213SSam Leffler 
37085591b213SSam Leffler /*
3709c42a7b7eSSam Leffler  * Update internal state after a channel change.
3710c42a7b7eSSam Leffler  */
3711c42a7b7eSSam Leffler static void
3712c42a7b7eSSam Leffler ath_chan_change(struct ath_softc *sc, struct ieee80211_channel *chan)
3713c42a7b7eSSam Leffler {
3714c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
3715c42a7b7eSSam Leffler 	enum ieee80211_phymode mode;
371616b4851aSSam Leffler 	u_int16_t flags;
3717c42a7b7eSSam Leffler 
3718c42a7b7eSSam Leffler 	/*
3719c42a7b7eSSam Leffler 	 * Change channels and update the h/w rate map
3720c42a7b7eSSam Leffler 	 * if we're switching; e.g. 11a to 11b/g.
3721c42a7b7eSSam Leffler 	 */
3722c42a7b7eSSam Leffler 	mode = ieee80211_chan2mode(ic, chan);
3723c42a7b7eSSam Leffler 	if (mode != sc->sc_curmode)
3724c42a7b7eSSam Leffler 		ath_setcurmode(sc, mode);
3725c42a7b7eSSam Leffler 	/*
372616b4851aSSam Leffler 	 * Update BPF state.  NB: ethereal et. al. don't handle
372716b4851aSSam Leffler 	 * merged flags well so pick a unique mode for their use.
3728c42a7b7eSSam Leffler 	 */
372916b4851aSSam Leffler 	if (IEEE80211_IS_CHAN_A(chan))
373016b4851aSSam Leffler 		flags = IEEE80211_CHAN_A;
373116b4851aSSam Leffler 	/* XXX 11g schizophrenia */
373216b4851aSSam Leffler 	else if (IEEE80211_IS_CHAN_G(chan) ||
373316b4851aSSam Leffler 	    IEEE80211_IS_CHAN_PUREG(chan))
373416b4851aSSam Leffler 		flags = IEEE80211_CHAN_G;
373516b4851aSSam Leffler 	else
373616b4851aSSam Leffler 		flags = IEEE80211_CHAN_B;
373716b4851aSSam Leffler 	if (IEEE80211_IS_CHAN_T(chan))
373816b4851aSSam Leffler 		flags |= IEEE80211_CHAN_TURBO;
3739c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_chan_freq = sc->sc_rx_th.wr_chan_freq =
3740c42a7b7eSSam Leffler 		htole16(chan->ic_freq);
3741c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_chan_flags = sc->sc_rx_th.wr_chan_flags =
374216b4851aSSam Leffler 		htole16(flags);
3743c42a7b7eSSam Leffler }
3744c42a7b7eSSam Leffler 
3745c42a7b7eSSam Leffler /*
37465591b213SSam Leffler  * Set/change channels.  If the channel is really being changed,
3747c42a7b7eSSam Leffler  * it's done by reseting the chip.  To accomplish this we must
37485591b213SSam Leffler  * first cleanup any pending DMA, then restart stuff after a la
37495591b213SSam Leffler  * ath_init.
37505591b213SSam Leffler  */
37515591b213SSam Leffler static int
37525591b213SSam Leffler ath_chan_set(struct ath_softc *sc, struct ieee80211_channel *chan)
37535591b213SSam Leffler {
37545591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
37555591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
37565591b213SSam Leffler 	HAL_CHANNEL hchan;
3757c42a7b7eSSam Leffler 
3758c42a7b7eSSam Leffler 	/*
3759c42a7b7eSSam Leffler 	 * Convert to a HAL channel description with
3760c42a7b7eSSam Leffler 	 * the flags constrained to reflect the current
3761c42a7b7eSSam Leffler 	 * operating mode.
3762c42a7b7eSSam Leffler 	 */
3763c42a7b7eSSam Leffler 	hchan.channel = chan->ic_freq;
3764c42a7b7eSSam Leffler 	hchan.channelFlags = ath_chan2flags(ic, chan);
3765c42a7b7eSSam Leffler 
3766c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %u (%u MHz) -> %u (%u MHz)\n",
3767c42a7b7eSSam Leffler 	    __func__,
3768c42a7b7eSSam Leffler 	    ath_hal_mhz2ieee(sc->sc_curchan.channel,
3769c42a7b7eSSam Leffler 		sc->sc_curchan.channelFlags),
3770c42a7b7eSSam Leffler 	    	sc->sc_curchan.channel,
3771c42a7b7eSSam Leffler 	    ath_hal_mhz2ieee(hchan.channel, hchan.channelFlags), hchan.channel);
3772c42a7b7eSSam Leffler 	if (hchan.channel != sc->sc_curchan.channel ||
3773c42a7b7eSSam Leffler 	    hchan.channelFlags != sc->sc_curchan.channelFlags) {
3774c42a7b7eSSam Leffler 		HAL_STATUS status;
37755591b213SSam Leffler 
37765591b213SSam Leffler 		/*
37775591b213SSam Leffler 		 * To switch channels clear any pending DMA operations;
37785591b213SSam Leffler 		 * wait long enough for the RX fifo to drain, reset the
37795591b213SSam Leffler 		 * hardware at the new frequency, and then re-enable
37805591b213SSam Leffler 		 * the relevant bits of the h/w.
37815591b213SSam Leffler 		 */
37825591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable interrupts */
37835591b213SSam Leffler 		ath_draintxq(sc);		/* clear pending tx frames */
37845591b213SSam Leffler 		ath_stoprecv(sc);		/* turn off frame recv */
37855591b213SSam Leffler 		if (!ath_hal_reset(ah, ic->ic_opmode, &hchan, AH_TRUE, &status)) {
3786c42a7b7eSSam Leffler 			if_printf(ic->ic_ifp, "ath_chan_set: unable to reset "
37875591b213SSam Leffler 				"channel %u (%u Mhz)\n",
37885591b213SSam Leffler 				ieee80211_chan2ieee(ic, chan), chan->ic_freq);
37895591b213SSam Leffler 			return EIO;
37905591b213SSam Leffler 		}
3791c42a7b7eSSam Leffler 		sc->sc_curchan = hchan;
3792c42a7b7eSSam Leffler 		ath_update_txpow(sc);		/* update tx power state */
3793c42a7b7eSSam Leffler 
37945591b213SSam Leffler 		/*
37955591b213SSam Leffler 		 * Re-enable rx framework.
37965591b213SSam Leffler 		 */
37975591b213SSam Leffler 		if (ath_startrecv(sc) != 0) {
3798c42a7b7eSSam Leffler 			if_printf(ic->ic_ifp,
37995591b213SSam Leffler 				"ath_chan_set: unable to restart recv logic\n");
38005591b213SSam Leffler 			return EIO;
38015591b213SSam Leffler 		}
38025591b213SSam Leffler 
38035591b213SSam Leffler 		/*
38045591b213SSam Leffler 		 * Change channels and update the h/w rate map
38055591b213SSam Leffler 		 * if we're switching; e.g. 11a to 11b/g.
38065591b213SSam Leffler 		 */
38075591b213SSam Leffler 		ic->ic_ibss_chan = chan;
3808c42a7b7eSSam Leffler 		ath_chan_change(sc, chan);
38090a915fadSSam Leffler 
38100a915fadSSam Leffler 		/*
38110a915fadSSam Leffler 		 * Re-enable interrupts.
38120a915fadSSam Leffler 		 */
38130a915fadSSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
38145591b213SSam Leffler 	}
38155591b213SSam Leffler 	return 0;
38165591b213SSam Leffler }
38175591b213SSam Leffler 
38185591b213SSam Leffler static void
38195591b213SSam Leffler ath_next_scan(void *arg)
38205591b213SSam Leffler {
38215591b213SSam Leffler 	struct ath_softc *sc = arg;
38225591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
38235591b213SSam Leffler 
38245591b213SSam Leffler 	if (ic->ic_state == IEEE80211_S_SCAN)
3825c42a7b7eSSam Leffler 		ieee80211_next_scan(ic);
38265591b213SSam Leffler }
38275591b213SSam Leffler 
38285591b213SSam Leffler /*
38295591b213SSam Leffler  * Periodically recalibrate the PHY to account
38305591b213SSam Leffler  * for temperature/environment changes.
38315591b213SSam Leffler  */
38325591b213SSam Leffler static void
38335591b213SSam Leffler ath_calibrate(void *arg)
38345591b213SSam Leffler {
38355591b213SSam Leffler 	struct ath_softc *sc = arg;
38365591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
38375591b213SSam Leffler 
38385591b213SSam Leffler 	sc->sc_stats.ast_per_cal++;
38395591b213SSam Leffler 
3840c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_CALIBRATE, "%s: channel %u/%x\n",
3841c42a7b7eSSam Leffler 		__func__, sc->sc_curchan.channel, sc->sc_curchan.channelFlags);
38425591b213SSam Leffler 
38435591b213SSam Leffler 	if (ath_hal_getrfgain(ah) == HAL_RFGAIN_NEED_CHANGE) {
38445591b213SSam Leffler 		/*
38455591b213SSam Leffler 		 * Rfgain is out of bounds, reset the chip
38465591b213SSam Leffler 		 * to load new gain values.
38475591b213SSam Leffler 		 */
38485591b213SSam Leffler 		sc->sc_stats.ast_per_rfgain++;
3849c42a7b7eSSam Leffler 		ath_reset(&sc->sc_if);
38505591b213SSam Leffler 	}
3851c42a7b7eSSam Leffler 	if (!ath_hal_calibrate(ah, &sc->sc_curchan)) {
3852c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
3853c42a7b7eSSam Leffler 			"%s: calibration of channel %u failed\n",
3854c42a7b7eSSam Leffler 			__func__, sc->sc_curchan.channel);
38555591b213SSam Leffler 		sc->sc_stats.ast_per_calfail++;
38565591b213SSam Leffler 	}
3857c42a7b7eSSam Leffler 	callout_reset(&sc->sc_cal_ch, ath_calinterval * hz, ath_calibrate, sc);
38585591b213SSam Leffler }
38595591b213SSam Leffler 
38605591b213SSam Leffler static int
386145bbf62fSSam Leffler ath_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
38625591b213SSam Leffler {
3863c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
386445bbf62fSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
386545bbf62fSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
38665591b213SSam Leffler 	struct ieee80211_node *ni;
38675591b213SSam Leffler 	int i, error;
38688cec0ab9SSam Leffler 	const u_int8_t *bssid;
38695591b213SSam Leffler 	u_int32_t rfilt;
38705591b213SSam Leffler 	static const HAL_LED_STATE leds[] = {
38715591b213SSam Leffler 	    HAL_LED_INIT,	/* IEEE80211_S_INIT */
38725591b213SSam Leffler 	    HAL_LED_SCAN,	/* IEEE80211_S_SCAN */
38735591b213SSam Leffler 	    HAL_LED_AUTH,	/* IEEE80211_S_AUTH */
38745591b213SSam Leffler 	    HAL_LED_ASSOC, 	/* IEEE80211_S_ASSOC */
38755591b213SSam Leffler 	    HAL_LED_RUN, 	/* IEEE80211_S_RUN */
38765591b213SSam Leffler 	};
38775591b213SSam Leffler 
3878c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_STATE, "%s: %s -> %s\n", __func__,
387945bbf62fSSam Leffler 		ieee80211_state_name[ic->ic_state],
3880c42a7b7eSSam Leffler 		ieee80211_state_name[nstate]);
38815591b213SSam Leffler 
3882c42a7b7eSSam Leffler 	callout_stop(&sc->sc_scan_ch);
3883c42a7b7eSSam Leffler 	callout_stop(&sc->sc_cal_ch);
38845591b213SSam Leffler 	ath_hal_setledstate(ah, leds[nstate]);	/* set LED */
38855591b213SSam Leffler 
38865591b213SSam Leffler 	if (nstate == IEEE80211_S_INIT) {
38875591b213SSam Leffler 		sc->sc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS);
38884c24deacSSam Leffler 		/*
38894c24deacSSam Leffler 		 * NB: disable interrupts so we don't rx frames.
38904c24deacSSam Leffler 		 */
38914c24deacSSam Leffler 		ath_hal_intrset(ah, sc->sc_imask &~ ~HAL_INT_GLOBAL);
3892c42a7b7eSSam Leffler 		/*
3893c42a7b7eSSam Leffler 		 * Notify the rate control algorithm.
3894c42a7b7eSSam Leffler 		 */
3895c42a7b7eSSam Leffler 		ath_rate_newstate(sc, nstate);
3896c42a7b7eSSam Leffler 		goto done;
38975591b213SSam Leffler 	}
38985591b213SSam Leffler 	ni = ic->ic_bss;
38995591b213SSam Leffler 	error = ath_chan_set(sc, ni->ni_chan);
39005591b213SSam Leffler 	if (error != 0)
39015591b213SSam Leffler 		goto bad;
3902c42a7b7eSSam Leffler 	rfilt = ath_calcrxfilter(sc, nstate);
3903c42a7b7eSSam Leffler 	if (nstate == IEEE80211_S_SCAN)
39045591b213SSam Leffler 		bssid = ifp->if_broadcastaddr;
3905c42a7b7eSSam Leffler 	else
39065591b213SSam Leffler 		bssid = ni->ni_bssid;
39075591b213SSam Leffler 	ath_hal_setrxfilter(ah, rfilt);
3908c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_STATE, "%s: RX filter 0x%x bssid %s\n",
3909c42a7b7eSSam Leffler 		 __func__, rfilt, ether_sprintf(bssid));
39105591b213SSam Leffler 
39115591b213SSam Leffler 	if (nstate == IEEE80211_S_RUN && ic->ic_opmode == IEEE80211_M_STA)
39125591b213SSam Leffler 		ath_hal_setassocid(ah, bssid, ni->ni_associd);
39135591b213SSam Leffler 	else
39145591b213SSam Leffler 		ath_hal_setassocid(ah, bssid, 0);
3915c42a7b7eSSam Leffler 	if (ic->ic_flags & IEEE80211_F_PRIVACY) {
39165591b213SSam Leffler 		for (i = 0; i < IEEE80211_WEP_NKID; i++)
39175591b213SSam Leffler 			if (ath_hal_keyisvalid(ah, i))
39185591b213SSam Leffler 				ath_hal_keysetmac(ah, i, bssid);
39195591b213SSam Leffler 	}
39205591b213SSam Leffler 
3921c42a7b7eSSam Leffler 	/*
3922c42a7b7eSSam Leffler 	 * Notify the rate control algorithm so rates
3923c42a7b7eSSam Leffler 	 * are setup should ath_beacon_alloc be called.
3924c42a7b7eSSam Leffler 	 */
3925c42a7b7eSSam Leffler 	ath_rate_newstate(sc, nstate);
3926c42a7b7eSSam Leffler 
3927c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_MONITOR) {
3928c42a7b7eSSam Leffler 		/* nothing to do */;
3929c42a7b7eSSam Leffler 	} else if (nstate == IEEE80211_S_RUN) {
3930c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_STATE,
3931c42a7b7eSSam Leffler 			"%s(RUN): ic_flags=0x%08x iv=%d bssid=%s "
39325591b213SSam Leffler 			"capinfo=0x%04x chan=%d\n"
39335591b213SSam Leffler 			 , __func__
39345591b213SSam Leffler 			 , ic->ic_flags
39355591b213SSam Leffler 			 , ni->ni_intval
39365591b213SSam Leffler 			 , ether_sprintf(ni->ni_bssid)
39375591b213SSam Leffler 			 , ni->ni_capinfo
3938c42a7b7eSSam Leffler 			 , ieee80211_chan2ieee(ic, ni->ni_chan));
39395591b213SSam Leffler 
39405591b213SSam Leffler 		/*
39415591b213SSam Leffler 		 * Allocate and setup the beacon frame for AP or adhoc mode.
39425591b213SSam Leffler 		 */
39436b59f5e3SSam Leffler 		if (ic->ic_opmode == IEEE80211_M_HOSTAP ||
39446b59f5e3SSam Leffler 		    ic->ic_opmode == IEEE80211_M_IBSS) {
39455591b213SSam Leffler 			error = ath_beacon_alloc(sc, ni);
39465591b213SSam Leffler 			if (error != 0)
39475591b213SSam Leffler 				goto bad;
39485591b213SSam Leffler 		}
39495591b213SSam Leffler 
39505591b213SSam Leffler 		/*
39515591b213SSam Leffler 		 * Configure the beacon and sleep timers.
39525591b213SSam Leffler 		 */
39535591b213SSam Leffler 		ath_beacon_config(sc);
39545591b213SSam Leffler 	} else {
3955c42a7b7eSSam Leffler 		ath_hal_intrset(ah,
3956c42a7b7eSSam Leffler 			sc->sc_imask &~ (HAL_INT_SWBA | HAL_INT_BMISS));
39575591b213SSam Leffler 		sc->sc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS);
39585591b213SSam Leffler 	}
3959c42a7b7eSSam Leffler done:
396045bbf62fSSam Leffler 	/*
396145bbf62fSSam Leffler 	 * Invoke the parent method to complete the work.
396245bbf62fSSam Leffler 	 */
3963c42a7b7eSSam Leffler 	error = sc->sc_newstate(ic, nstate, arg);
3964c42a7b7eSSam Leffler 	/*
3965c42a7b7eSSam Leffler 	 * Finally, start any timers.
3966c42a7b7eSSam Leffler 	 */
3967c42a7b7eSSam Leffler 	if (nstate == IEEE80211_S_RUN) {
3968c42a7b7eSSam Leffler 		/* start periodic recalibration timer */
3969c42a7b7eSSam Leffler 		callout_reset(&sc->sc_cal_ch, ath_calinterval * hz,
3970c42a7b7eSSam Leffler 			ath_calibrate, sc);
3971c42a7b7eSSam Leffler 	} else if (nstate == IEEE80211_S_SCAN) {
3972c42a7b7eSSam Leffler 		/* start ap/neighbor scan timer */
3973c42a7b7eSSam Leffler 		callout_reset(&sc->sc_scan_ch, (ath_dwelltime * hz) / 1000,
3974c42a7b7eSSam Leffler 			ath_next_scan, sc);
3975c42a7b7eSSam Leffler 	}
39765591b213SSam Leffler bad:
39775591b213SSam Leffler 	return error;
39785591b213SSam Leffler }
39795591b213SSam Leffler 
39805591b213SSam Leffler /*
39815591b213SSam Leffler  * Setup driver-specific state for a newly associated node.
39825591b213SSam Leffler  * Note that we're called also on a re-associate, the isnew
39835591b213SSam Leffler  * param tells us if this is the first time or not.
39845591b213SSam Leffler  */
39855591b213SSam Leffler static void
39865591b213SSam Leffler ath_newassoc(struct ieee80211com *ic, struct ieee80211_node *ni, int isnew)
39875591b213SSam Leffler {
3988c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
39895591b213SSam Leffler 
3990c42a7b7eSSam Leffler 	ath_rate_newassoc(sc, ATH_NODE(ni), isnew);
39915591b213SSam Leffler }
39925591b213SSam Leffler 
39935591b213SSam Leffler static int
3994c42a7b7eSSam Leffler ath_getchannels(struct ath_softc *sc, u_int cc,
3995c42a7b7eSSam Leffler 	HAL_BOOL outdoor, HAL_BOOL xchanmode)
39965591b213SSam Leffler {
39975591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
3998c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
39995591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
40005591b213SSam Leffler 	HAL_CHANNEL *chans;
40015591b213SSam Leffler 	int i, ix, nchan;
40025591b213SSam Leffler 
40035591b213SSam Leffler 	chans = malloc(IEEE80211_CHAN_MAX * sizeof(HAL_CHANNEL),
40045591b213SSam Leffler 			M_TEMP, M_NOWAIT);
40055591b213SSam Leffler 	if (chans == NULL) {
40065591b213SSam Leffler 		if_printf(ifp, "unable to allocate channel table\n");
40075591b213SSam Leffler 		return ENOMEM;
40085591b213SSam Leffler 	}
40095591b213SSam Leffler 	if (!ath_hal_init_channels(ah, chans, IEEE80211_CHAN_MAX, &nchan,
4010c42a7b7eSSam Leffler 	    cc, HAL_MODE_ALL, outdoor, xchanmode)) {
4011c42a7b7eSSam Leffler 		u_int32_t rd;
4012c42a7b7eSSam Leffler 
4013c42a7b7eSSam Leffler 		ath_hal_getregdomain(ah, &rd);
4014c42a7b7eSSam Leffler 		if_printf(ifp, "unable to collect channel list from hal; "
4015c42a7b7eSSam Leffler 			"regdomain likely %u country code %u\n", rd, cc);
40165591b213SSam Leffler 		free(chans, M_TEMP);
40175591b213SSam Leffler 		return EINVAL;
40185591b213SSam Leffler 	}
40195591b213SSam Leffler 
40205591b213SSam Leffler 	/*
40215591b213SSam Leffler 	 * Convert HAL channels to ieee80211 ones and insert
40225591b213SSam Leffler 	 * them in the table according to their channel number.
40235591b213SSam Leffler 	 */
40245591b213SSam Leffler 	for (i = 0; i < nchan; i++) {
40255591b213SSam Leffler 		HAL_CHANNEL *c = &chans[i];
40265591b213SSam Leffler 		ix = ath_hal_mhz2ieee(c->channel, c->channelFlags);
40275591b213SSam Leffler 		if (ix > IEEE80211_CHAN_MAX) {
40285591b213SSam Leffler 			if_printf(ifp, "bad hal channel %u (%u/%x) ignored\n",
40295591b213SSam Leffler 				ix, c->channel, c->channelFlags);
40305591b213SSam Leffler 			continue;
40315591b213SSam Leffler 		}
40325591b213SSam Leffler 		/* NB: flags are known to be compatible */
40335591b213SSam Leffler 		if (ic->ic_channels[ix].ic_freq == 0) {
40345591b213SSam Leffler 			ic->ic_channels[ix].ic_freq = c->channel;
40355591b213SSam Leffler 			ic->ic_channels[ix].ic_flags = c->channelFlags;
40365591b213SSam Leffler 		} else {
40375591b213SSam Leffler 			/* channels overlap; e.g. 11g and 11b */
40385591b213SSam Leffler 			ic->ic_channels[ix].ic_flags |= c->channelFlags;
40395591b213SSam Leffler 		}
40405591b213SSam Leffler 	}
40415591b213SSam Leffler 	free(chans, M_TEMP);
40425591b213SSam Leffler 	return 0;
40435591b213SSam Leffler }
40445591b213SSam Leffler 
4045c42a7b7eSSam Leffler static void
40463e50ec2cSSam Leffler ath_led_done(void *arg)
4047c42a7b7eSSam Leffler {
40483e50ec2cSSam Leffler 	struct ath_softc *sc = arg;
40493e50ec2cSSam Leffler 
40503e50ec2cSSam Leffler 	sc->sc_blinking = 0;
40513e50ec2cSSam Leffler }
4052c42a7b7eSSam Leffler 
4053c42a7b7eSSam Leffler /*
40543e50ec2cSSam Leffler  * Turn the LED off: flip the pin and then set a timer so no
40553e50ec2cSSam Leffler  * update will happen for the specified duration.
4056c42a7b7eSSam Leffler  */
40573e50ec2cSSam Leffler static void
40583e50ec2cSSam Leffler ath_led_off(void *arg)
40593e50ec2cSSam Leffler {
40603e50ec2cSSam Leffler 	struct ath_softc *sc = arg;
40613e50ec2cSSam Leffler 
40623e50ec2cSSam Leffler 	ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin, !sc->sc_ledon);
40633e50ec2cSSam Leffler 	callout_reset(&sc->sc_ledtimer, sc->sc_ledoff, ath_led_done, sc);
4064c42a7b7eSSam Leffler }
40653e50ec2cSSam Leffler 
40663e50ec2cSSam Leffler /*
40673e50ec2cSSam Leffler  * Blink the LED according to the specified on/off times.
40683e50ec2cSSam Leffler  */
40693e50ec2cSSam Leffler static void
40703e50ec2cSSam Leffler ath_led_blink(struct ath_softc *sc, int on, int off)
40713e50ec2cSSam Leffler {
40723e50ec2cSSam Leffler 	DPRINTF(sc, ATH_DEBUG_LED, "%s: on %u off %u\n", __func__, on, off);
40733e50ec2cSSam Leffler 	ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin, sc->sc_ledon);
40743e50ec2cSSam Leffler 	sc->sc_blinking = 1;
40753e50ec2cSSam Leffler 	sc->sc_ledoff = off;
40763e50ec2cSSam Leffler 	callout_reset(&sc->sc_ledtimer, on, ath_led_off, sc);
40773e50ec2cSSam Leffler }
40783e50ec2cSSam Leffler 
40793e50ec2cSSam Leffler static void
40803e50ec2cSSam Leffler ath_led_event(struct ath_softc *sc, int event)
40813e50ec2cSSam Leffler {
40823e50ec2cSSam Leffler 
40833e50ec2cSSam Leffler 	sc->sc_ledevent = ticks;	/* time of last event */
40843e50ec2cSSam Leffler 	if (sc->sc_blinking)		/* don't interrupt active blink */
40853e50ec2cSSam Leffler 		return;
40863e50ec2cSSam Leffler 	switch (event) {
40873e50ec2cSSam Leffler 	case ATH_LED_POLL:
40883e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[0].ledon,
40893e50ec2cSSam Leffler 			sc->sc_hwmap[0].ledoff);
40903e50ec2cSSam Leffler 		break;
40913e50ec2cSSam Leffler 	case ATH_LED_TX:
40923e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[sc->sc_txrate].ledon,
40933e50ec2cSSam Leffler 			sc->sc_hwmap[sc->sc_txrate].ledoff);
40943e50ec2cSSam Leffler 		break;
40953e50ec2cSSam Leffler 	case ATH_LED_RX:
40963e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[sc->sc_rxrate].ledon,
40973e50ec2cSSam Leffler 			sc->sc_hwmap[sc->sc_rxrate].ledoff);
40983e50ec2cSSam Leffler 		break;
4099c42a7b7eSSam Leffler 	}
4100c42a7b7eSSam Leffler }
4101c42a7b7eSSam Leffler 
4102c42a7b7eSSam Leffler static void
4103c42a7b7eSSam Leffler ath_update_txpow(struct ath_softc *sc)
4104c42a7b7eSSam Leffler {
4105c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4106c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4107c42a7b7eSSam Leffler 	u_int32_t txpow;
4108c42a7b7eSSam Leffler 
4109c42a7b7eSSam Leffler 	if (sc->sc_curtxpow != ic->ic_txpowlimit) {
4110c42a7b7eSSam Leffler 		ath_hal_settxpowlimit(ah, ic->ic_txpowlimit);
4111c42a7b7eSSam Leffler 		/* read back in case value is clamped */
4112c42a7b7eSSam Leffler 		ath_hal_gettxpowlimit(ah, &txpow);
4113c42a7b7eSSam Leffler 		ic->ic_txpowlimit = sc->sc_curtxpow = txpow;
4114c42a7b7eSSam Leffler 	}
4115c42a7b7eSSam Leffler 	/*
4116c42a7b7eSSam Leffler 	 * Fetch max tx power level for status requests.
4117c42a7b7eSSam Leffler 	 */
4118c42a7b7eSSam Leffler 	ath_hal_getmaxtxpow(sc->sc_ah, &txpow);
4119c42a7b7eSSam Leffler 	ic->ic_bss->ni_txpower = txpow;
4120c42a7b7eSSam Leffler }
4121c42a7b7eSSam Leffler 
41225591b213SSam Leffler static int
41235591b213SSam Leffler ath_rate_setup(struct ath_softc *sc, u_int mode)
41245591b213SSam Leffler {
41255591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
41265591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
41275591b213SSam Leffler 	const HAL_RATE_TABLE *rt;
41285591b213SSam Leffler 	struct ieee80211_rateset *rs;
41295591b213SSam Leffler 	int i, maxrates;
41305591b213SSam Leffler 
41315591b213SSam Leffler 	switch (mode) {
41325591b213SSam Leffler 	case IEEE80211_MODE_11A:
41335591b213SSam Leffler 		sc->sc_rates[mode] = ath_hal_getratetable(ah, HAL_MODE_11A);
41345591b213SSam Leffler 		break;
41355591b213SSam Leffler 	case IEEE80211_MODE_11B:
41365591b213SSam Leffler 		sc->sc_rates[mode] = ath_hal_getratetable(ah, HAL_MODE_11B);
41375591b213SSam Leffler 		break;
41385591b213SSam Leffler 	case IEEE80211_MODE_11G:
41395591b213SSam Leffler 		sc->sc_rates[mode] = ath_hal_getratetable(ah, HAL_MODE_11G);
41405591b213SSam Leffler 		break;
4141c42a7b7eSSam Leffler 	case IEEE80211_MODE_TURBO_A:
41425591b213SSam Leffler 		sc->sc_rates[mode] = ath_hal_getratetable(ah, HAL_MODE_TURBO);
41435591b213SSam Leffler 		break;
4144c42a7b7eSSam Leffler 	case IEEE80211_MODE_TURBO_G:
4145c42a7b7eSSam Leffler 		sc->sc_rates[mode] = ath_hal_getratetable(ah, HAL_MODE_108G);
4146c42a7b7eSSam Leffler 		break;
41475591b213SSam Leffler 	default:
4148c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid mode %u\n",
4149c42a7b7eSSam Leffler 			__func__, mode);
41505591b213SSam Leffler 		return 0;
41515591b213SSam Leffler 	}
41525591b213SSam Leffler 	rt = sc->sc_rates[mode];
41535591b213SSam Leffler 	if (rt == NULL)
41545591b213SSam Leffler 		return 0;
41555591b213SSam Leffler 	if (rt->rateCount > IEEE80211_RATE_MAXSIZE) {
4156c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
4157c42a7b7eSSam Leffler 			"%s: rate table too small (%u > %u)\n",
4158c42a7b7eSSam Leffler 			__func__, rt->rateCount, IEEE80211_RATE_MAXSIZE);
41595591b213SSam Leffler 		maxrates = IEEE80211_RATE_MAXSIZE;
41605591b213SSam Leffler 	} else
41615591b213SSam Leffler 		maxrates = rt->rateCount;
41625591b213SSam Leffler 	rs = &ic->ic_sup_rates[mode];
41635591b213SSam Leffler 	for (i = 0; i < maxrates; i++)
41645591b213SSam Leffler 		rs->rs_rates[i] = rt->info[i].dot11Rate;
41655591b213SSam Leffler 	rs->rs_nrates = maxrates;
41665591b213SSam Leffler 	return 1;
41675591b213SSam Leffler }
41685591b213SSam Leffler 
41695591b213SSam Leffler static void
41705591b213SSam Leffler ath_setcurmode(struct ath_softc *sc, enum ieee80211_phymode mode)
41715591b213SSam Leffler {
41723e50ec2cSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
41733e50ec2cSSam Leffler 	/* NB: on/off times from the Atheros NDIS driver, w/ permission */
41743e50ec2cSSam Leffler 	static const struct {
41753e50ec2cSSam Leffler 		u_int		rate;		/* tx/rx 802.11 rate */
41763e50ec2cSSam Leffler 		u_int16_t	timeOn;		/* LED on time (ms) */
41773e50ec2cSSam Leffler 		u_int16_t	timeOff;	/* LED off time (ms) */
41783e50ec2cSSam Leffler 	} blinkrates[] = {
41793e50ec2cSSam Leffler 		{ 108,  40,  10 },
41803e50ec2cSSam Leffler 		{  96,  44,  11 },
41813e50ec2cSSam Leffler 		{  72,  50,  13 },
41823e50ec2cSSam Leffler 		{  48,  57,  14 },
41833e50ec2cSSam Leffler 		{  36,  67,  16 },
41843e50ec2cSSam Leffler 		{  24,  80,  20 },
41853e50ec2cSSam Leffler 		{  22, 100,  25 },
41863e50ec2cSSam Leffler 		{  18, 133,  34 },
41873e50ec2cSSam Leffler 		{  12, 160,  40 },
41883e50ec2cSSam Leffler 		{  10, 200,  50 },
41893e50ec2cSSam Leffler 		{   6, 240,  58 },
41903e50ec2cSSam Leffler 		{   4, 267,  66 },
41913e50ec2cSSam Leffler 		{   2, 400, 100 },
41923e50ec2cSSam Leffler 		{   0, 500, 130 },
41933e50ec2cSSam Leffler 	};
41945591b213SSam Leffler 	const HAL_RATE_TABLE *rt;
41953e50ec2cSSam Leffler 	int i, j;
41965591b213SSam Leffler 
41975591b213SSam Leffler 	memset(sc->sc_rixmap, 0xff, sizeof(sc->sc_rixmap));
41985591b213SSam Leffler 	rt = sc->sc_rates[mode];
41995591b213SSam Leffler 	KASSERT(rt != NULL, ("no h/w rate set for phy mode %u", mode));
42005591b213SSam Leffler 	for (i = 0; i < rt->rateCount; i++)
42015591b213SSam Leffler 		sc->sc_rixmap[rt->info[i].dot11Rate & IEEE80211_RATE_VAL] = i;
42021b1a8e41SSam Leffler 	memset(sc->sc_hwmap, 0, sizeof(sc->sc_hwmap));
4203c42a7b7eSSam Leffler 	for (i = 0; i < 32; i++) {
4204c42a7b7eSSam Leffler 		u_int8_t ix = rt->rateCodeToIndex[i];
42053e50ec2cSSam Leffler 		if (ix == 0xff) {
42063e50ec2cSSam Leffler 			sc->sc_hwmap[i].ledon = (500 * hz) / 1000;
42073e50ec2cSSam Leffler 			sc->sc_hwmap[i].ledoff = (130 * hz) / 1000;
420816b4851aSSam Leffler 			continue;
42093e50ec2cSSam Leffler 		}
42103e50ec2cSSam Leffler 		sc->sc_hwmap[i].ieeerate =
42113e50ec2cSSam Leffler 			rt->info[ix].dot11Rate & IEEE80211_RATE_VAL;
421216b4851aSSam Leffler 		if (rt->info[ix].shortPreamble ||
421316b4851aSSam Leffler 		    rt->info[ix].phy == IEEE80211_T_OFDM)
42143e50ec2cSSam Leffler 			sc->sc_hwmap[i].flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
42153e50ec2cSSam Leffler 		/* setup blink rate table to avoid per-packet lookup */
42163e50ec2cSSam Leffler 		for (j = 0; j < N(blinkrates)-1; j++)
42173e50ec2cSSam Leffler 			if (blinkrates[j].rate == sc->sc_hwmap[i].ieeerate)
42183e50ec2cSSam Leffler 				break;
42193e50ec2cSSam Leffler 		/* NB: this uses the last entry if the rate isn't found */
42203e50ec2cSSam Leffler 		/* XXX beware of overlow */
42213e50ec2cSSam Leffler 		sc->sc_hwmap[i].ledon = (blinkrates[j].timeOn * hz) / 1000;
42223e50ec2cSSam Leffler 		sc->sc_hwmap[i].ledoff = (blinkrates[j].timeOff * hz) / 1000;
4223c42a7b7eSSam Leffler 	}
42245591b213SSam Leffler 	sc->sc_currates = rt;
42255591b213SSam Leffler 	sc->sc_curmode = mode;
42265591b213SSam Leffler 	/*
4227c42a7b7eSSam Leffler 	 * All protection frames are transmited at 2Mb/s for
4228c42a7b7eSSam Leffler 	 * 11g, otherwise at 1Mb/s.
4229c42a7b7eSSam Leffler 	 * XXX select protection rate index from rate table.
42305591b213SSam Leffler 	 */
4231c42a7b7eSSam Leffler 	sc->sc_protrix = (mode == IEEE80211_MODE_11G ? 1 : 0);
4232c42a7b7eSSam Leffler 	/* NB: caller is responsible for reseting rate control state */
42333e50ec2cSSam Leffler #undef N
42345591b213SSam Leffler }
42355591b213SSam Leffler 
42365591b213SSam Leffler #ifdef AR_DEBUG
42375591b213SSam Leffler static void
42385591b213SSam Leffler ath_printrxbuf(struct ath_buf *bf, int done)
42395591b213SSam Leffler {
42405591b213SSam Leffler 	struct ath_desc *ds;
42415591b213SSam Leffler 	int i;
42425591b213SSam Leffler 
42435591b213SSam Leffler 	for (i = 0, ds = bf->bf_desc; i < bf->bf_nseg; i++, ds++) {
42445591b213SSam Leffler 		printf("R%d (%p %p) %08x %08x %08x %08x %08x %08x %c\n",
42455591b213SSam Leffler 		    i, ds, (struct ath_desc *)bf->bf_daddr + i,
42465591b213SSam Leffler 		    ds->ds_link, ds->ds_data,
42475591b213SSam Leffler 		    ds->ds_ctl0, ds->ds_ctl1,
42485591b213SSam Leffler 		    ds->ds_hw[0], ds->ds_hw[1],
42495591b213SSam Leffler 		    !done ? ' ' : (ds->ds_rxstat.rs_status == 0) ? '*' : '!');
42505591b213SSam Leffler 	}
42515591b213SSam Leffler }
42525591b213SSam Leffler 
42535591b213SSam Leffler static void
42545591b213SSam Leffler ath_printtxbuf(struct ath_buf *bf, int done)
42555591b213SSam Leffler {
42565591b213SSam Leffler 	struct ath_desc *ds;
42575591b213SSam Leffler 	int i;
42585591b213SSam Leffler 
42595591b213SSam Leffler 	for (i = 0, ds = bf->bf_desc; i < bf->bf_nseg; i++, ds++) {
42605591b213SSam Leffler 		printf("T%d (%p %p) %08x %08x %08x %08x %08x %08x %08x %08x %c\n",
42615591b213SSam Leffler 		    i, ds, (struct ath_desc *)bf->bf_daddr + i,
42625591b213SSam Leffler 		    ds->ds_link, ds->ds_data,
42635591b213SSam Leffler 		    ds->ds_ctl0, ds->ds_ctl1,
42645591b213SSam Leffler 		    ds->ds_hw[0], ds->ds_hw[1], ds->ds_hw[2], ds->ds_hw[3],
42655591b213SSam Leffler 		    !done ? ' ' : (ds->ds_txstat.ts_status == 0) ? '*' : '!');
42665591b213SSam Leffler 	}
42675591b213SSam Leffler }
42685591b213SSam Leffler #endif /* AR_DEBUG */
4269c42a7b7eSSam Leffler 
4270c42a7b7eSSam Leffler static void
4271c42a7b7eSSam Leffler ath_watchdog(struct ifnet *ifp)
4272c42a7b7eSSam Leffler {
4273c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
4274c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4275c42a7b7eSSam Leffler 
4276c42a7b7eSSam Leffler 	ifp->if_timer = 0;
4277c42a7b7eSSam Leffler 	if ((ifp->if_flags & IFF_RUNNING) == 0 || sc->sc_invalid)
4278c42a7b7eSSam Leffler 		return;
4279c42a7b7eSSam Leffler 	if (sc->sc_tx_timer) {
4280c42a7b7eSSam Leffler 		if (--sc->sc_tx_timer == 0) {
4281c42a7b7eSSam Leffler 			if_printf(ifp, "device timeout\n");
4282c42a7b7eSSam Leffler 			ath_reset(ifp);
4283c42a7b7eSSam Leffler 			ifp->if_oerrors++;
4284c42a7b7eSSam Leffler 			sc->sc_stats.ast_watchdog++;
4285c42a7b7eSSam Leffler 		} else
4286c42a7b7eSSam Leffler 			ifp->if_timer = 1;
4287c42a7b7eSSam Leffler 	}
4288c42a7b7eSSam Leffler 	ieee80211_watchdog(ic);
4289c42a7b7eSSam Leffler }
4290c42a7b7eSSam Leffler 
4291c42a7b7eSSam Leffler /*
4292c42a7b7eSSam Leffler  * Diagnostic interface to the HAL.  This is used by various
4293c42a7b7eSSam Leffler  * tools to do things like retrieve register contents for
4294c42a7b7eSSam Leffler  * debugging.  The mechanism is intentionally opaque so that
4295c42a7b7eSSam Leffler  * it can change frequently w/o concern for compatiblity.
4296c42a7b7eSSam Leffler  */
4297c42a7b7eSSam Leffler static int
4298c42a7b7eSSam Leffler ath_ioctl_diag(struct ath_softc *sc, struct ath_diag *ad)
4299c42a7b7eSSam Leffler {
4300c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4301c42a7b7eSSam Leffler 	u_int id = ad->ad_id & ATH_DIAG_ID;
4302c42a7b7eSSam Leffler 	void *indata = NULL;
4303c42a7b7eSSam Leffler 	void *outdata = NULL;
4304c42a7b7eSSam Leffler 	u_int32_t insize = ad->ad_in_size;
4305c42a7b7eSSam Leffler 	u_int32_t outsize = ad->ad_out_size;
4306c42a7b7eSSam Leffler 	int error = 0;
4307c42a7b7eSSam Leffler 
4308c42a7b7eSSam Leffler 	if (ad->ad_id & ATH_DIAG_IN) {
4309c42a7b7eSSam Leffler 		/*
4310c42a7b7eSSam Leffler 		 * Copy in data.
4311c42a7b7eSSam Leffler 		 */
4312c42a7b7eSSam Leffler 		indata = malloc(insize, M_TEMP, M_NOWAIT);
4313c42a7b7eSSam Leffler 		if (indata == NULL) {
4314c42a7b7eSSam Leffler 			error = ENOMEM;
4315c42a7b7eSSam Leffler 			goto bad;
4316c42a7b7eSSam Leffler 		}
4317c42a7b7eSSam Leffler 		error = copyin(ad->ad_in_data, indata, insize);
4318c42a7b7eSSam Leffler 		if (error)
4319c42a7b7eSSam Leffler 			goto bad;
4320c42a7b7eSSam Leffler 	}
4321c42a7b7eSSam Leffler 	if (ad->ad_id & ATH_DIAG_DYN) {
4322c42a7b7eSSam Leffler 		/*
4323c42a7b7eSSam Leffler 		 * Allocate a buffer for the results (otherwise the HAL
4324c42a7b7eSSam Leffler 		 * returns a pointer to a buffer where we can read the
4325c42a7b7eSSam Leffler 		 * results).  Note that we depend on the HAL leaving this
4326c42a7b7eSSam Leffler 		 * pointer for us to use below in reclaiming the buffer;
4327c42a7b7eSSam Leffler 		 * may want to be more defensive.
4328c42a7b7eSSam Leffler 		 */
4329c42a7b7eSSam Leffler 		outdata = malloc(outsize, M_TEMP, M_NOWAIT);
4330c42a7b7eSSam Leffler 		if (outdata == NULL) {
4331c42a7b7eSSam Leffler 			error = ENOMEM;
4332c42a7b7eSSam Leffler 			goto bad;
4333c42a7b7eSSam Leffler 		}
4334c42a7b7eSSam Leffler 	}
4335c42a7b7eSSam Leffler 	if (ath_hal_getdiagstate(ah, id, indata, insize, &outdata, &outsize)) {
4336c42a7b7eSSam Leffler 		if (outsize < ad->ad_out_size)
4337c42a7b7eSSam Leffler 			ad->ad_out_size = outsize;
4338c42a7b7eSSam Leffler 		if (outdata != NULL)
4339c42a7b7eSSam Leffler 			error = copyout(outdata, ad->ad_out_data,
4340c42a7b7eSSam Leffler 					ad->ad_out_size);
4341c42a7b7eSSam Leffler 	} else {
4342c42a7b7eSSam Leffler 		error = EINVAL;
4343c42a7b7eSSam Leffler 	}
4344c42a7b7eSSam Leffler bad:
4345c42a7b7eSSam Leffler 	if ((ad->ad_id & ATH_DIAG_IN) && indata != NULL)
4346c42a7b7eSSam Leffler 		free(indata, M_TEMP);
4347c42a7b7eSSam Leffler 	if ((ad->ad_id & ATH_DIAG_DYN) && outdata != NULL)
4348c42a7b7eSSam Leffler 		free(outdata, M_TEMP);
4349c42a7b7eSSam Leffler 	return error;
4350c42a7b7eSSam Leffler }
4351c42a7b7eSSam Leffler 
4352c42a7b7eSSam Leffler static int
4353c42a7b7eSSam Leffler ath_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
4354c42a7b7eSSam Leffler {
4355c42a7b7eSSam Leffler #define	IS_RUNNING(ifp) \
4356c42a7b7eSSam Leffler 	((ifp->if_flags & (IFF_RUNNING|IFF_UP)) == (IFF_RUNNING|IFF_UP))
4357c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
4358c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4359c42a7b7eSSam Leffler 	struct ifreq *ifr = (struct ifreq *)data;
4360c42a7b7eSSam Leffler 	int error = 0;
4361c42a7b7eSSam Leffler 
4362c42a7b7eSSam Leffler 	ATH_LOCK(sc);
4363c42a7b7eSSam Leffler 	switch (cmd) {
4364c42a7b7eSSam Leffler 	case SIOCSIFFLAGS:
4365c42a7b7eSSam Leffler 		if (IS_RUNNING(ifp)) {
4366c42a7b7eSSam Leffler 			/*
4367c42a7b7eSSam Leffler 			 * To avoid rescanning another access point,
4368c42a7b7eSSam Leffler 			 * do not call ath_init() here.  Instead,
4369c42a7b7eSSam Leffler 			 * only reflect promisc mode settings.
4370c42a7b7eSSam Leffler 			 */
4371c42a7b7eSSam Leffler 			ath_mode_init(sc);
4372c42a7b7eSSam Leffler 		} else if (ifp->if_flags & IFF_UP) {
4373c42a7b7eSSam Leffler 			/*
4374c42a7b7eSSam Leffler 			 * Beware of being called during attach/detach
4375c42a7b7eSSam Leffler 			 * to reset promiscuous mode.  In that case we
4376c42a7b7eSSam Leffler 			 * will still be marked UP but not RUNNING.
4377c42a7b7eSSam Leffler 			 * However trying to re-init the interface
4378c42a7b7eSSam Leffler 			 * is the wrong thing to do as we've already
4379c42a7b7eSSam Leffler 			 * torn down much of our state.  There's
4380c42a7b7eSSam Leffler 			 * probably a better way to deal with this.
4381c42a7b7eSSam Leffler 			 */
4382c42a7b7eSSam Leffler 			if (!sc->sc_invalid && ic->ic_bss != NULL)
4383c42a7b7eSSam Leffler 				ath_init(ifp);	/* XXX lose error */
4384c42a7b7eSSam Leffler 		} else
4385c42a7b7eSSam Leffler 			ath_stop_locked(ifp);
4386c42a7b7eSSam Leffler 		break;
4387c42a7b7eSSam Leffler 	case SIOCADDMULTI:
4388c42a7b7eSSam Leffler 	case SIOCDELMULTI:
4389c42a7b7eSSam Leffler 		/*
4390c42a7b7eSSam Leffler 		 * The upper layer has already installed/removed
4391c42a7b7eSSam Leffler 		 * the multicast address(es), just recalculate the
4392c42a7b7eSSam Leffler 		 * multicast filter for the card.
4393c42a7b7eSSam Leffler 		 */
4394c42a7b7eSSam Leffler 		if (ifp->if_flags & IFF_RUNNING)
4395c42a7b7eSSam Leffler 			ath_mode_init(sc);
4396c42a7b7eSSam Leffler 		break;
4397c42a7b7eSSam Leffler 	case SIOCGATHSTATS:
4398c42a7b7eSSam Leffler 		/* NB: embed these numbers to get a consistent view */
4399c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_packets = ifp->if_opackets;
4400c42a7b7eSSam Leffler 		sc->sc_stats.ast_rx_packets = ifp->if_ipackets;
4401c42a7b7eSSam Leffler 		sc->sc_stats.ast_rx_rssi = ieee80211_getrssi(ic);
4402c42a7b7eSSam Leffler 		ATH_UNLOCK(sc);
4403c42a7b7eSSam Leffler 		/*
4404c42a7b7eSSam Leffler 		 * NB: Drop the softc lock in case of a page fault;
4405c42a7b7eSSam Leffler 		 * we'll accept any potential inconsisentcy in the
4406c42a7b7eSSam Leffler 		 * statistics.  The alternative is to copy the data
4407c42a7b7eSSam Leffler 		 * to a local structure.
4408c42a7b7eSSam Leffler 		 */
4409c42a7b7eSSam Leffler 		return copyout(&sc->sc_stats,
4410c42a7b7eSSam Leffler 				ifr->ifr_data, sizeof (sc->sc_stats));
4411c42a7b7eSSam Leffler 	case SIOCGATHDIAG:
4412c42a7b7eSSam Leffler 		error = ath_ioctl_diag(sc, (struct ath_diag *) ifr);
4413c42a7b7eSSam Leffler 		break;
4414c42a7b7eSSam Leffler 	default:
4415c42a7b7eSSam Leffler 		error = ieee80211_ioctl(ic, cmd, data);
4416c42a7b7eSSam Leffler 		if (error == ENETRESET) {
4417c42a7b7eSSam Leffler 			if (IS_RUNNING(ifp) &&
4418c42a7b7eSSam Leffler 			    ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
4419c42a7b7eSSam Leffler 				ath_init(ifp);	/* XXX lose error */
4420c42a7b7eSSam Leffler 			error = 0;
4421c42a7b7eSSam Leffler 		}
4422c42a7b7eSSam Leffler 		if (error == ERESTART)
4423c42a7b7eSSam Leffler 			error = IS_RUNNING(ifp) ? ath_reset(ifp) : 0;
4424c42a7b7eSSam Leffler 		break;
4425c42a7b7eSSam Leffler 	}
4426c42a7b7eSSam Leffler 	ATH_UNLOCK(sc);
4427c42a7b7eSSam Leffler 	return error;
4428a614e076SSam Leffler #undef IS_RUNNING
4429c42a7b7eSSam Leffler }
4430c42a7b7eSSam Leffler 
4431c42a7b7eSSam Leffler static int
4432c42a7b7eSSam Leffler ath_sysctl_slottime(SYSCTL_HANDLER_ARGS)
4433c42a7b7eSSam Leffler {
4434c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4435c42a7b7eSSam Leffler 	u_int slottime = ath_hal_getslottime(sc->sc_ah);
4436c42a7b7eSSam Leffler 	int error;
4437c42a7b7eSSam Leffler 
4438c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &slottime, 0, req);
4439c42a7b7eSSam Leffler 	if (error || !req->newptr)
4440c42a7b7eSSam Leffler 		return error;
4441c42a7b7eSSam Leffler 	return !ath_hal_setslottime(sc->sc_ah, slottime) ? EINVAL : 0;
4442c42a7b7eSSam Leffler }
4443c42a7b7eSSam Leffler 
4444c42a7b7eSSam Leffler static int
4445c42a7b7eSSam Leffler ath_sysctl_acktimeout(SYSCTL_HANDLER_ARGS)
4446c42a7b7eSSam Leffler {
4447c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4448c42a7b7eSSam Leffler 	u_int acktimeout = ath_hal_getacktimeout(sc->sc_ah);
4449c42a7b7eSSam Leffler 	int error;
4450c42a7b7eSSam Leffler 
4451c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &acktimeout, 0, req);
4452c42a7b7eSSam Leffler 	if (error || !req->newptr)
4453c42a7b7eSSam Leffler 		return error;
4454c42a7b7eSSam Leffler 	return !ath_hal_setacktimeout(sc->sc_ah, acktimeout) ? EINVAL : 0;
4455c42a7b7eSSam Leffler }
4456c42a7b7eSSam Leffler 
4457c42a7b7eSSam Leffler static int
4458c42a7b7eSSam Leffler ath_sysctl_ctstimeout(SYSCTL_HANDLER_ARGS)
4459c42a7b7eSSam Leffler {
4460c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4461c42a7b7eSSam Leffler 	u_int ctstimeout = ath_hal_getctstimeout(sc->sc_ah);
4462c42a7b7eSSam Leffler 	int error;
4463c42a7b7eSSam Leffler 
4464c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &ctstimeout, 0, req);
4465c42a7b7eSSam Leffler 	if (error || !req->newptr)
4466c42a7b7eSSam Leffler 		return error;
4467c42a7b7eSSam Leffler 	return !ath_hal_setctstimeout(sc->sc_ah, ctstimeout) ? EINVAL : 0;
4468c42a7b7eSSam Leffler }
4469c42a7b7eSSam Leffler 
4470c42a7b7eSSam Leffler static int
4471c42a7b7eSSam Leffler ath_sysctl_softled(SYSCTL_HANDLER_ARGS)
4472c42a7b7eSSam Leffler {
4473c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4474c42a7b7eSSam Leffler 	int softled = sc->sc_softled;
4475c42a7b7eSSam Leffler 	int error;
4476c42a7b7eSSam Leffler 
4477c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &softled, 0, req);
4478c42a7b7eSSam Leffler 	if (error || !req->newptr)
4479c42a7b7eSSam Leffler 		return error;
44803e50ec2cSSam Leffler 	softled = (softled != 0);
4481c42a7b7eSSam Leffler 	if (softled != sc->sc_softled) {
44823e50ec2cSSam Leffler 		if (softled) {
44833e50ec2cSSam Leffler 			/* NB: handle any sc_ledpin change */
4484c42a7b7eSSam Leffler 			ath_hal_gpioCfgOutput(sc->sc_ah, sc->sc_ledpin);
44853e50ec2cSSam Leffler 			ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin,
44863e50ec2cSSam Leffler 				!sc->sc_ledon);
44873e50ec2cSSam Leffler 		}
4488c42a7b7eSSam Leffler 		sc->sc_softled = softled;
4489c42a7b7eSSam Leffler 	}
4490c42a7b7eSSam Leffler 	return 0;
4491c42a7b7eSSam Leffler }
4492c42a7b7eSSam Leffler 
4493c42a7b7eSSam Leffler static int
4494c42a7b7eSSam Leffler ath_sysctl_rxantenna(SYSCTL_HANDLER_ARGS)
4495c42a7b7eSSam Leffler {
4496c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4497c42a7b7eSSam Leffler 	u_int defantenna = ath_hal_getdefantenna(sc->sc_ah);
4498c42a7b7eSSam Leffler 	int error;
4499c42a7b7eSSam Leffler 
4500c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &defantenna, 0, req);
4501c42a7b7eSSam Leffler 	if (!error && req->newptr)
4502c42a7b7eSSam Leffler 		ath_hal_setdefantenna(sc->sc_ah, defantenna);
4503c42a7b7eSSam Leffler 	return error;
4504c42a7b7eSSam Leffler }
4505c42a7b7eSSam Leffler 
4506c42a7b7eSSam Leffler static int
4507c42a7b7eSSam Leffler ath_sysctl_diversity(SYSCTL_HANDLER_ARGS)
4508c42a7b7eSSam Leffler {
4509c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4510c42a7b7eSSam Leffler 	u_int diversity = sc->sc_diversity;
4511c42a7b7eSSam Leffler 	int error;
4512c42a7b7eSSam Leffler 
4513c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &diversity, 0, req);
4514c42a7b7eSSam Leffler 	if (error || !req->newptr)
4515c42a7b7eSSam Leffler 		return error;
4516c42a7b7eSSam Leffler 	sc->sc_diversity = diversity;
4517c42a7b7eSSam Leffler 	return !ath_hal_setdiversity(sc->sc_ah, diversity) ? EINVAL : 0;
4518c42a7b7eSSam Leffler }
4519c42a7b7eSSam Leffler 
4520c42a7b7eSSam Leffler static int
4521c42a7b7eSSam Leffler ath_sysctl_diag(SYSCTL_HANDLER_ARGS)
4522c42a7b7eSSam Leffler {
4523c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4524c42a7b7eSSam Leffler 	u_int32_t diag;
4525c42a7b7eSSam Leffler 	int error;
4526c42a7b7eSSam Leffler 
4527c42a7b7eSSam Leffler 	if (!ath_hal_getdiag(sc->sc_ah, &diag))
4528c42a7b7eSSam Leffler 		return EINVAL;
4529c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &diag, 0, req);
4530c42a7b7eSSam Leffler 	if (error || !req->newptr)
4531c42a7b7eSSam Leffler 		return error;
4532c42a7b7eSSam Leffler 	return !ath_hal_setdiag(sc->sc_ah, diag) ? EINVAL : 0;
4533c42a7b7eSSam Leffler }
4534c42a7b7eSSam Leffler 
4535c42a7b7eSSam Leffler static int
4536c42a7b7eSSam Leffler ath_sysctl_tpscale(SYSCTL_HANDLER_ARGS)
4537c42a7b7eSSam Leffler {
4538c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4539c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
4540c42a7b7eSSam Leffler 	u_int32_t scale;
4541c42a7b7eSSam Leffler 	int error;
4542c42a7b7eSSam Leffler 
4543c42a7b7eSSam Leffler 	ath_hal_gettpscale(sc->sc_ah, &scale);
4544c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &scale, 0, req);
4545c42a7b7eSSam Leffler 	if (error || !req->newptr)
4546c42a7b7eSSam Leffler 		return error;
4547c42a7b7eSSam Leffler 	return !ath_hal_settpscale(sc->sc_ah, scale) ? EINVAL : ath_reset(ifp);
4548c42a7b7eSSam Leffler }
4549c42a7b7eSSam Leffler 
4550c42a7b7eSSam Leffler static int
4551c42a7b7eSSam Leffler ath_sysctl_tpc(SYSCTL_HANDLER_ARGS)
4552c42a7b7eSSam Leffler {
4553c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
4554c42a7b7eSSam Leffler 	u_int tpc = ath_hal_gettpc(sc->sc_ah);
4555c42a7b7eSSam Leffler 	int error;
4556c42a7b7eSSam Leffler 
4557c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &tpc, 0, req);
4558c42a7b7eSSam Leffler 	if (error || !req->newptr)
4559c42a7b7eSSam Leffler 		return error;
4560c42a7b7eSSam Leffler 	return !ath_hal_settpc(sc->sc_ah, tpc) ? EINVAL : 0;
4561c42a7b7eSSam Leffler }
4562c42a7b7eSSam Leffler 
4563c42a7b7eSSam Leffler static void
4564c42a7b7eSSam Leffler ath_sysctlattach(struct ath_softc *sc)
4565c42a7b7eSSam Leffler {
4566c42a7b7eSSam Leffler 	struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(sc->sc_dev);
4567c42a7b7eSSam Leffler 	struct sysctl_oid *tree = device_get_sysctl_tree(sc->sc_dev);
4568c42a7b7eSSam Leffler 
4569c42a7b7eSSam Leffler 	ath_hal_getcountrycode(sc->sc_ah, &sc->sc_countrycode);
4570c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4571c42a7b7eSSam Leffler 		"countrycode", CTLFLAG_RD, &sc->sc_countrycode, 0,
4572c42a7b7eSSam Leffler 		"EEPROM country code");
4573c42a7b7eSSam Leffler 	ath_hal_getregdomain(sc->sc_ah, &sc->sc_regdomain);
4574c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4575c42a7b7eSSam Leffler 		"regdomain", CTLFLAG_RD, &sc->sc_regdomain, 0,
4576c42a7b7eSSam Leffler 		"EEPROM regdomain code");
4577c42a7b7eSSam Leffler 	sc->sc_debug = ath_debug;
4578c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4579c42a7b7eSSam Leffler 		"debug", CTLFLAG_RW, &sc->sc_debug, 0,
4580c42a7b7eSSam Leffler 		"control debugging printfs");
4581c42a7b7eSSam Leffler 
4582c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4583c42a7b7eSSam Leffler 		"slottime", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4584c42a7b7eSSam Leffler 		ath_sysctl_slottime, "I", "802.11 slot time (us)");
4585c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4586c42a7b7eSSam Leffler 		"acktimeout", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4587c42a7b7eSSam Leffler 		ath_sysctl_acktimeout, "I", "802.11 ACK timeout (us)");
4588c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4589c42a7b7eSSam Leffler 		"ctstimeout", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4590c42a7b7eSSam Leffler 		ath_sysctl_ctstimeout, "I", "802.11 CTS timeout (us)");
4591c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4592c42a7b7eSSam Leffler 		"softled", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4593c42a7b7eSSam Leffler 		ath_sysctl_softled, "I", "enable/disable software LED support");
4594c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4595c42a7b7eSSam Leffler 		"ledpin", CTLFLAG_RW, &sc->sc_ledpin, 0,
4596c42a7b7eSSam Leffler 		"GPIO pin connected to LED");
4597c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
45983e50ec2cSSam Leffler 		"ledon", CTLFLAG_RW, &sc->sc_ledon, 0,
45993e50ec2cSSam Leffler 		"setting to turn LED on");
46003e50ec2cSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
46013e50ec2cSSam Leffler 		"ledidle", CTLFLAG_RW, &sc->sc_ledidle, 0,
46023e50ec2cSSam Leffler 		"idle time for inactivity LED (ticks)");
46033e50ec2cSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4604c42a7b7eSSam Leffler 		"txantenna", CTLFLAG_RW, &sc->sc_txantenna, 0,
4605c42a7b7eSSam Leffler 		"tx antenna (0=auto)");
4606c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4607c42a7b7eSSam Leffler 		"rxantenna", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4608c42a7b7eSSam Leffler 		ath_sysctl_rxantenna, "I", "default/rx antenna");
4609c42a7b7eSSam Leffler 	if (sc->sc_hasdiversity)
4610c42a7b7eSSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4611c42a7b7eSSam Leffler 			"diversity", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4612c42a7b7eSSam Leffler 			ath_sysctl_diversity, "I", "antenna diversity");
4613c42a7b7eSSam Leffler 	sc->sc_txintrperiod = ATH_TXINTR_PERIOD;
4614c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4615c42a7b7eSSam Leffler 		"txintrperiod", CTLFLAG_RW, &sc->sc_txintrperiod, 0,
4616c42a7b7eSSam Leffler 		"tx descriptor batching");
4617c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4618c42a7b7eSSam Leffler 		"diag", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4619c42a7b7eSSam Leffler 		ath_sysctl_diag, "I", "h/w diagnostic control");
4620c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4621c42a7b7eSSam Leffler 		"tpscale", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4622c42a7b7eSSam Leffler 		ath_sysctl_tpscale, "I", "tx power scaling");
4623c42a7b7eSSam Leffler 	if (sc->sc_hastpc)
4624c42a7b7eSSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
4625c42a7b7eSSam Leffler 			"tpc", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
4626c42a7b7eSSam Leffler 			ath_sysctl_tpc, "I", "enable/disable per-packet TPC");
4627c42a7b7eSSam Leffler }
4628c42a7b7eSSam Leffler 
4629c42a7b7eSSam Leffler static void
4630c42a7b7eSSam Leffler ath_bpfattach(struct ath_softc *sc)
4631c42a7b7eSSam Leffler {
4632c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
4633c42a7b7eSSam Leffler 
4634c42a7b7eSSam Leffler 	bpfattach2(ifp, DLT_IEEE802_11_RADIO,
4635c42a7b7eSSam Leffler 		sizeof(struct ieee80211_frame) + sizeof(sc->sc_tx_th),
4636c42a7b7eSSam Leffler 		&sc->sc_drvbpf);
4637c42a7b7eSSam Leffler 	/*
4638c42a7b7eSSam Leffler 	 * Initialize constant fields.
4639c42a7b7eSSam Leffler 	 * XXX make header lengths a multiple of 32-bits so subsequent
4640c42a7b7eSSam Leffler 	 *     headers are properly aligned; this is a kludge to keep
4641c42a7b7eSSam Leffler 	 *     certain applications happy.
4642c42a7b7eSSam Leffler 	 *
4643c42a7b7eSSam Leffler 	 * NB: the channel is setup each time we transition to the
4644c42a7b7eSSam Leffler 	 *     RUN state to avoid filling it in for each frame.
4645c42a7b7eSSam Leffler 	 */
4646c42a7b7eSSam Leffler 	sc->sc_tx_th_len = roundup(sizeof(sc->sc_tx_th), sizeof(u_int32_t));
4647c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_ihdr.it_len = htole16(sc->sc_tx_th_len);
4648c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_ihdr.it_present = htole32(ATH_TX_RADIOTAP_PRESENT);
4649c42a7b7eSSam Leffler 
465016b4851aSSam Leffler 	sc->sc_rx_rt_len = roundup(sizeof(sc->sc_rx_th), sizeof(u_int32_t));
465116b4851aSSam Leffler 	sc->sc_rx_th.wr_ihdr.it_len = htole16(sc->sc_rx_rt_len);
4652c42a7b7eSSam Leffler 	sc->sc_rx_th.wr_ihdr.it_present = htole32(ATH_RX_RADIOTAP_PRESENT);
4653c42a7b7eSSam Leffler }
4654c42a7b7eSSam Leffler 
4655c42a7b7eSSam Leffler /*
4656c42a7b7eSSam Leffler  * Announce various information on device/driver attach.
4657c42a7b7eSSam Leffler  */
4658c42a7b7eSSam Leffler static void
4659c42a7b7eSSam Leffler ath_announce(struct ath_softc *sc)
4660c42a7b7eSSam Leffler {
4661c42a7b7eSSam Leffler #define	HAL_MODE_DUALBAND	(HAL_MODE_11A|HAL_MODE_11B)
4662c42a7b7eSSam Leffler 	struct ifnet *ifp = &sc->sc_if;
4663c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4664c42a7b7eSSam Leffler 	u_int modes, cc;
4665c42a7b7eSSam Leffler 
4666c42a7b7eSSam Leffler 	if_printf(ifp, "mac %d.%d phy %d.%d",
4667c42a7b7eSSam Leffler 		ah->ah_macVersion, ah->ah_macRev,
4668c42a7b7eSSam Leffler 		ah->ah_phyRev >> 4, ah->ah_phyRev & 0xf);
4669c42a7b7eSSam Leffler 	/*
4670c42a7b7eSSam Leffler 	 * Print radio revision(s).  We check the wireless modes
4671c42a7b7eSSam Leffler 	 * to avoid falsely printing revs for inoperable parts.
4672c42a7b7eSSam Leffler 	 * Dual-band radio revs are returned in the 5Ghz rev number.
4673c42a7b7eSSam Leffler 	 */
4674c42a7b7eSSam Leffler 	ath_hal_getcountrycode(ah, &cc);
4675c42a7b7eSSam Leffler 	modes = ath_hal_getwirelessmodes(ah, cc);
4676c42a7b7eSSam Leffler 	if ((modes & HAL_MODE_DUALBAND) == HAL_MODE_DUALBAND) {
4677c42a7b7eSSam Leffler 		if (ah->ah_analog5GhzRev && ah->ah_analog2GhzRev)
4678c42a7b7eSSam Leffler 			printf(" 5ghz radio %d.%d 2ghz radio %d.%d",
4679c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev >> 4,
4680c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev & 0xf,
4681c42a7b7eSSam Leffler 				ah->ah_analog2GhzRev >> 4,
4682c42a7b7eSSam Leffler 				ah->ah_analog2GhzRev & 0xf);
4683c42a7b7eSSam Leffler 		else
4684c42a7b7eSSam Leffler 			printf(" radio %d.%d", ah->ah_analog5GhzRev >> 4,
4685c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev & 0xf);
4686c42a7b7eSSam Leffler 	} else
4687c42a7b7eSSam Leffler 		printf(" radio %d.%d", ah->ah_analog5GhzRev >> 4,
4688c42a7b7eSSam Leffler 			ah->ah_analog5GhzRev & 0xf);
4689c42a7b7eSSam Leffler 	printf("\n");
4690c42a7b7eSSam Leffler 	if (bootverbose) {
4691c42a7b7eSSam Leffler 		int i;
4692c42a7b7eSSam Leffler 		for (i = 0; i <= WME_AC_VO; i++) {
4693c42a7b7eSSam Leffler 			struct ath_txq *txq = sc->sc_ac2q[i];
4694c42a7b7eSSam Leffler 			if_printf(ifp, "Use hw queue %u for %s traffic\n",
4695c42a7b7eSSam Leffler 				txq->axq_qnum, ieee80211_wme_acnames[i]);
4696c42a7b7eSSam Leffler 		}
4697c42a7b7eSSam Leffler 		if_printf(ifp, "Use hw queue %u for CAB traffic\n",
4698c42a7b7eSSam Leffler 			sc->sc_cabq->axq_qnum);
4699c42a7b7eSSam Leffler 		if_printf(ifp, "Use hw queue %u for beacons\n", sc->sc_bhalq);
4700c42a7b7eSSam Leffler 	}
4701c42a7b7eSSam Leffler #undef HAL_MODE_DUALBAND
4702c42a7b7eSSam Leffler }
4703