xref: /freebsd/sys/dev/ath/if_ath.c (revision 1d89d44f7410cc1433ee2955177bcb2827ea5ba6)
15591b213SSam Leffler /*-
21f1d7810SSam Leffler  * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
35591b213SSam Leffler  * All rights reserved.
45591b213SSam Leffler  *
55591b213SSam Leffler  * Redistribution and use in source and binary forms, with or without
65591b213SSam Leffler  * modification, are permitted provided that the following conditions
75591b213SSam Leffler  * are met:
85591b213SSam Leffler  * 1. Redistributions of source code must retain the above copyright
95591b213SSam Leffler  *    notice, this list of conditions and the following disclaimer,
105591b213SSam Leffler  *    without modification.
115591b213SSam Leffler  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
125591b213SSam Leffler  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
135591b213SSam Leffler  *    redistribution must be conditioned upon including a substantially
145591b213SSam Leffler  *    similar Disclaimer requirement for further binary redistribution.
155591b213SSam Leffler  * 3. Neither the names of the above-listed copyright holders nor the names
165591b213SSam Leffler  *    of any contributors may be used to endorse or promote products derived
175591b213SSam Leffler  *    from this software without specific prior written permission.
185591b213SSam Leffler  *
195591b213SSam Leffler  * Alternatively, this software may be distributed under the terms of the
205591b213SSam Leffler  * GNU General Public License ("GPL") version 2 as published by the Free
215591b213SSam Leffler  * Software Foundation.
225591b213SSam Leffler  *
235591b213SSam Leffler  * NO WARRANTY
245591b213SSam Leffler  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
255591b213SSam Leffler  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
265591b213SSam Leffler  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
275591b213SSam Leffler  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
285591b213SSam Leffler  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
295591b213SSam Leffler  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
305591b213SSam Leffler  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
315591b213SSam Leffler  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
325591b213SSam Leffler  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
335591b213SSam Leffler  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
345591b213SSam Leffler  * THE POSSIBILITY OF SUCH DAMAGES.
355591b213SSam Leffler  */
365591b213SSam Leffler 
375591b213SSam Leffler #include <sys/cdefs.h>
385591b213SSam Leffler __FBSDID("$FreeBSD$");
395591b213SSam Leffler 
405591b213SSam Leffler /*
415591b213SSam Leffler  * Driver for the Atheros Wireless LAN controller.
425f3721d5SSam Leffler  *
435f3721d5SSam Leffler  * This software is derived from work of Atsushi Onoe; his contribution
445f3721d5SSam Leffler  * is greatly appreciated.
455591b213SSam Leffler  */
465591b213SSam Leffler 
475591b213SSam Leffler #include "opt_inet.h"
485591b213SSam Leffler 
495591b213SSam Leffler #include <sys/param.h>
505591b213SSam Leffler #include <sys/systm.h>
515591b213SSam Leffler #include <sys/sysctl.h>
525591b213SSam Leffler #include <sys/mbuf.h>
535591b213SSam Leffler #include <sys/malloc.h>
545591b213SSam Leffler #include <sys/lock.h>
555591b213SSam Leffler #include <sys/mutex.h>
565591b213SSam Leffler #include <sys/kernel.h>
575591b213SSam Leffler #include <sys/socket.h>
585591b213SSam Leffler #include <sys/sockio.h>
595591b213SSam Leffler #include <sys/errno.h>
605591b213SSam Leffler #include <sys/callout.h>
615591b213SSam Leffler #include <sys/bus.h>
625591b213SSam Leffler #include <sys/endian.h>
630bbf5441SSam Leffler #include <sys/kthread.h>
640bbf5441SSam Leffler #include <sys/taskqueue.h>
655591b213SSam Leffler 
665591b213SSam Leffler #include <machine/bus.h>
675591b213SSam Leffler 
685591b213SSam Leffler #include <net/if.h>
695591b213SSam Leffler #include <net/if_dl.h>
705591b213SSam Leffler #include <net/if_media.h>
71fc74a9f9SBrooks Davis #include <net/if_types.h>
725591b213SSam Leffler #include <net/if_arp.h>
735591b213SSam Leffler #include <net/ethernet.h>
745591b213SSam Leffler #include <net/if_llc.h>
755591b213SSam Leffler 
765591b213SSam Leffler #include <net80211/ieee80211_var.h>
775591b213SSam Leffler 
785591b213SSam Leffler #include <net/bpf.h>
795591b213SSam Leffler 
805591b213SSam Leffler #ifdef INET
815591b213SSam Leffler #include <netinet/in.h>
825591b213SSam Leffler #include <netinet/if_ether.h>
835591b213SSam Leffler #endif
845591b213SSam Leffler 
855591b213SSam Leffler #define	AR_DEBUG
865591b213SSam Leffler #include <dev/ath/if_athvar.h>
875591b213SSam Leffler #include <contrib/dev/ath/ah_desc.h>
88c42a7b7eSSam Leffler #include <contrib/dev/ath/ah_devid.h>		/* XXX for softled */
895591b213SSam Leffler 
9086e07743SSam Leffler #ifdef ATH_TX99_DIAG
9186e07743SSam Leffler #include <dev/ath/ath_tx99/ath_tx99.h>
9286e07743SSam Leffler #endif
9386e07743SSam Leffler 
94e8fd88a3SSam Leffler /* unaligned little endian access */
955591b213SSam Leffler #define LE_READ_2(p)							\
965591b213SSam Leffler 	((u_int16_t)							\
975591b213SSam Leffler 	 ((((u_int8_t *)(p))[0]      ) | (((u_int8_t *)(p))[1] <<  8)))
985591b213SSam Leffler #define LE_READ_4(p)							\
995591b213SSam Leffler 	((u_int32_t)							\
1005591b213SSam Leffler 	 ((((u_int8_t *)(p))[0]      ) | (((u_int8_t *)(p))[1] <<  8) |	\
1015591b213SSam Leffler 	  (((u_int8_t *)(p))[2] << 16) | (((u_int8_t *)(p))[3] << 24)))
1025591b213SSam Leffler 
1033e50ec2cSSam Leffler enum {
1043e50ec2cSSam Leffler 	ATH_LED_TX,
1053e50ec2cSSam Leffler 	ATH_LED_RX,
1063e50ec2cSSam Leffler 	ATH_LED_POLL,
1073e50ec2cSSam Leffler };
1083e50ec2cSSam Leffler 
1095591b213SSam Leffler static void	ath_init(void *);
110c42a7b7eSSam Leffler static void	ath_stop_locked(struct ifnet *);
1115591b213SSam Leffler static void	ath_stop(struct ifnet *);
1125591b213SSam Leffler static void	ath_start(struct ifnet *);
113c42a7b7eSSam Leffler static int	ath_reset(struct ifnet *);
1145591b213SSam Leffler static int	ath_media_change(struct ifnet *);
1155591b213SSam Leffler static void	ath_watchdog(struct ifnet *);
1165591b213SSam Leffler static int	ath_ioctl(struct ifnet *, u_long, caddr_t);
1175591b213SSam Leffler static void	ath_fatal_proc(void *, int);
1185591b213SSam Leffler static void	ath_rxorn_proc(void *, int);
1195591b213SSam Leffler static void	ath_bmiss_proc(void *, int);
120bd5a9920SSam Leffler static void	ath_radar_proc(void *, int);
121c42a7b7eSSam Leffler static int	ath_key_alloc(struct ieee80211com *,
122c1225b52SSam Leffler 			const struct ieee80211_key *,
123c1225b52SSam Leffler 			ieee80211_keyix *, ieee80211_keyix *);
124c42a7b7eSSam Leffler static int	ath_key_delete(struct ieee80211com *,
125c42a7b7eSSam Leffler 			const struct ieee80211_key *);
126c42a7b7eSSam Leffler static int	ath_key_set(struct ieee80211com *, const struct ieee80211_key *,
127c42a7b7eSSam Leffler 			const u_int8_t mac[IEEE80211_ADDR_LEN]);
128c42a7b7eSSam Leffler static void	ath_key_update_begin(struct ieee80211com *);
129c42a7b7eSSam Leffler static void	ath_key_update_end(struct ieee80211com *);
1305591b213SSam Leffler static void	ath_mode_init(struct ath_softc *);
131c42a7b7eSSam Leffler static void	ath_setslottime(struct ath_softc *);
132c42a7b7eSSam Leffler static void	ath_updateslot(struct ifnet *);
13380d2765fSSam Leffler static int	ath_beaconq_setup(struct ath_hal *);
1345591b213SSam Leffler static int	ath_beacon_alloc(struct ath_softc *, struct ieee80211_node *);
135c42a7b7eSSam Leffler static void	ath_beacon_setup(struct ath_softc *, struct ath_buf *);
1365591b213SSam Leffler static void	ath_beacon_proc(void *, int);
137c42a7b7eSSam Leffler static void	ath_bstuck_proc(void *, int);
1385591b213SSam Leffler static void	ath_beacon_free(struct ath_softc *);
1395591b213SSam Leffler static void	ath_beacon_config(struct ath_softc *);
140c42a7b7eSSam Leffler static void	ath_descdma_cleanup(struct ath_softc *sc,
141c42a7b7eSSam Leffler 			struct ath_descdma *, ath_bufhead *);
1425591b213SSam Leffler static int	ath_desc_alloc(struct ath_softc *);
1435591b213SSam Leffler static void	ath_desc_free(struct ath_softc *);
144c42a7b7eSSam Leffler static struct ieee80211_node *ath_node_alloc(struct ieee80211_node_table *);
145c42a7b7eSSam Leffler static void	ath_node_free(struct ieee80211_node *);
146c42a7b7eSSam Leffler static u_int8_t	ath_node_getrssi(const struct ieee80211_node *);
1475591b213SSam Leffler static int	ath_rxbuf_init(struct ath_softc *, struct ath_buf *);
148c42a7b7eSSam Leffler static void	ath_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
149c42a7b7eSSam Leffler 			struct ieee80211_node *ni,
150c42a7b7eSSam Leffler 			int subtype, int rssi, u_int32_t rstamp);
151c42a7b7eSSam Leffler static void	ath_setdefantenna(struct ath_softc *, u_int);
1525591b213SSam Leffler static void	ath_rx_proc(void *, int);
153c42a7b7eSSam Leffler static struct ath_txq *ath_txq_setup(struct ath_softc*, int qtype, int subtype);
154c42a7b7eSSam Leffler static int	ath_tx_setup(struct ath_softc *, int, int);
155c42a7b7eSSam Leffler static int	ath_wme_update(struct ieee80211com *);
156c42a7b7eSSam Leffler static void	ath_tx_cleanupq(struct ath_softc *, struct ath_txq *);
157c42a7b7eSSam Leffler static void	ath_tx_cleanup(struct ath_softc *);
1585591b213SSam Leffler static int	ath_tx_start(struct ath_softc *, struct ieee80211_node *,
1595591b213SSam Leffler 			     struct ath_buf *, struct mbuf *);
160c42a7b7eSSam Leffler static void	ath_tx_proc_q0(void *, int);
161c42a7b7eSSam Leffler static void	ath_tx_proc_q0123(void *, int);
1625591b213SSam Leffler static void	ath_tx_proc(void *, int);
1635591b213SSam Leffler static int	ath_chan_set(struct ath_softc *, struct ieee80211_channel *);
1645591b213SSam Leffler static void	ath_draintxq(struct ath_softc *);
1655591b213SSam Leffler static void	ath_stoprecv(struct ath_softc *);
1665591b213SSam Leffler static int	ath_startrecv(struct ath_softc *);
167c42a7b7eSSam Leffler static void	ath_chan_change(struct ath_softc *, struct ieee80211_channel *);
1685591b213SSam Leffler static void	ath_next_scan(void *);
1695591b213SSam Leffler static void	ath_calibrate(void *);
17045bbf62fSSam Leffler static int	ath_newstate(struct ieee80211com *, enum ieee80211_state, int);
171e8fd88a3SSam Leffler static void	ath_setup_stationkey(struct ieee80211_node *);
172e9962332SSam Leffler static void	ath_newassoc(struct ieee80211_node *, int);
173c42a7b7eSSam Leffler static int	ath_getchannels(struct ath_softc *, u_int cc,
174c42a7b7eSSam Leffler 			HAL_BOOL outdoor, HAL_BOOL xchanmode);
1753e50ec2cSSam Leffler static void	ath_led_event(struct ath_softc *, int);
176c42a7b7eSSam Leffler static void	ath_update_txpow(struct ath_softc *);
1775591b213SSam Leffler 
178c42a7b7eSSam Leffler static int	ath_rate_setup(struct ath_softc *, u_int mode);
1795591b213SSam Leffler static void	ath_setcurmode(struct ath_softc *, enum ieee80211_phymode);
180c42a7b7eSSam Leffler 
181c42a7b7eSSam Leffler static void	ath_sysctlattach(struct ath_softc *);
182c42a7b7eSSam Leffler static void	ath_bpfattach(struct ath_softc *);
183c42a7b7eSSam Leffler static void	ath_announce(struct ath_softc *);
1845591b213SSam Leffler 
1855591b213SSam Leffler SYSCTL_DECL(_hw_ath);
1865591b213SSam Leffler 
1875591b213SSam Leffler /* XXX validate sysctl values */
1885591b213SSam Leffler static	int ath_dwelltime = 200;		/* 5 channels/second */
1895591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, dwell, CTLFLAG_RW, &ath_dwelltime,
1905591b213SSam Leffler 	    0, "channel dwell time (ms) for AP/station scanning");
1915591b213SSam Leffler static	int ath_calinterval = 30;		/* calibrate every 30 secs */
1925591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, calibrate, CTLFLAG_RW, &ath_calinterval,
1935591b213SSam Leffler 	    0, "chip calibration interval (secs)");
19445cabbdcSSam Leffler static	int ath_outdoor = AH_TRUE;		/* outdoor operation */
19545cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, outdoor, CTLFLAG_RD, &ath_outdoor,
196c42a7b7eSSam Leffler 	    0, "outdoor operation");
1978c0370b7SSam Leffler TUNABLE_INT("hw.ath.outdoor", &ath_outdoor);
198c42a7b7eSSam Leffler static	int ath_xchanmode = AH_TRUE;		/* extended channel use */
199c42a7b7eSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, xchanmode, CTLFLAG_RD, &ath_xchanmode,
200c42a7b7eSSam Leffler 	    0, "extended channel mode");
201c42a7b7eSSam Leffler TUNABLE_INT("hw.ath.xchanmode", &ath_xchanmode);
20245cabbdcSSam Leffler static	int ath_countrycode = CTRY_DEFAULT;	/* country code */
20345cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, countrycode, CTLFLAG_RD, &ath_countrycode,
20445cabbdcSSam Leffler 	    0, "country code");
2058c0370b7SSam Leffler TUNABLE_INT("hw.ath.countrycode", &ath_countrycode);
20645cabbdcSSam Leffler static	int ath_regdomain = 0;			/* regulatory domain */
20745cabbdcSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, regdomain, CTLFLAG_RD, &ath_regdomain,
20845cabbdcSSam Leffler 	    0, "regulatory domain");
2095591b213SSam Leffler 
210e2d787faSSam Leffler static	int ath_rxbuf = ATH_RXBUF;		/* # rx buffers to allocate */
211e2d787faSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, rxbuf, CTLFLAG_RD, &ath_rxbuf,
212e2d787faSSam Leffler 	    0, "rx buffers allocated");
213e2d787faSSam Leffler TUNABLE_INT("hw.ath.rxbuf", &ath_rxbuf);
214e2d787faSSam Leffler static	int ath_txbuf = ATH_TXBUF;		/* # tx buffers to allocate */
215e2d787faSSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, txbuf, CTLFLAG_RD, &ath_txbuf,
216e2d787faSSam Leffler 	    0, "tx buffers allocated");
217e2d787faSSam Leffler TUNABLE_INT("hw.ath.txbuf", &ath_txbuf);
218e2d787faSSam Leffler 
2195591b213SSam Leffler #ifdef AR_DEBUG
220c42a7b7eSSam Leffler static	int ath_debug = 0;
2215591b213SSam Leffler SYSCTL_INT(_hw_ath, OID_AUTO, debug, CTLFLAG_RW, &ath_debug,
2225591b213SSam Leffler 	    0, "control debugging printfs");
223f3be7956SSam Leffler TUNABLE_INT("hw.ath.debug", &ath_debug);
224e325e530SSam Leffler enum {
225e325e530SSam Leffler 	ATH_DEBUG_XMIT		= 0x00000001,	/* basic xmit operation */
226e325e530SSam Leffler 	ATH_DEBUG_XMIT_DESC	= 0x00000002,	/* xmit descriptors */
227e325e530SSam Leffler 	ATH_DEBUG_RECV		= 0x00000004,	/* basic recv operation */
228e325e530SSam Leffler 	ATH_DEBUG_RECV_DESC	= 0x00000008,	/* recv descriptors */
229e325e530SSam Leffler 	ATH_DEBUG_RATE		= 0x00000010,	/* rate control */
230e325e530SSam Leffler 	ATH_DEBUG_RESET		= 0x00000020,	/* reset processing */
231e325e530SSam Leffler 	ATH_DEBUG_MODE		= 0x00000040,	/* mode init/setup */
232e325e530SSam Leffler 	ATH_DEBUG_BEACON 	= 0x00000080,	/* beacon handling */
233e325e530SSam Leffler 	ATH_DEBUG_WATCHDOG 	= 0x00000100,	/* watchdog timeout */
234e325e530SSam Leffler 	ATH_DEBUG_INTR		= 0x00001000,	/* ISR */
235e325e530SSam Leffler 	ATH_DEBUG_TX_PROC	= 0x00002000,	/* tx ISR proc */
236e325e530SSam Leffler 	ATH_DEBUG_RX_PROC	= 0x00004000,	/* rx ISR proc */
237e325e530SSam Leffler 	ATH_DEBUG_BEACON_PROC	= 0x00008000,	/* beacon ISR proc */
238e325e530SSam Leffler 	ATH_DEBUG_CALIBRATE	= 0x00010000,	/* periodic calibration */
239c42a7b7eSSam Leffler 	ATH_DEBUG_KEYCACHE	= 0x00020000,	/* key cache management */
240c42a7b7eSSam Leffler 	ATH_DEBUG_STATE		= 0x00040000,	/* 802.11 state transitions */
241c42a7b7eSSam Leffler 	ATH_DEBUG_NODE		= 0x00080000,	/* node management */
2423e50ec2cSSam Leffler 	ATH_DEBUG_LED		= 0x00100000,	/* led management */
243bd5a9920SSam Leffler 	ATH_DEBUG_FF		= 0x00200000,	/* fast frames */
244bd5a9920SSam Leffler 	ATH_DEBUG_DFS		= 0x00400000,	/* DFS processing */
245c42a7b7eSSam Leffler 	ATH_DEBUG_FATAL		= 0x80000000,	/* fatal errors */
246e325e530SSam Leffler 	ATH_DEBUG_ANY		= 0xffffffff
247e325e530SSam Leffler };
248c42a7b7eSSam Leffler #define	IFF_DUMPPKTS(sc, m) \
2490a1b94c4SSam Leffler 	((sc->sc_debug & (m)) || \
250fc74a9f9SBrooks Davis 	    (sc->sc_ifp->if_flags & (IFF_DEBUG|IFF_LINK2)) == (IFF_DEBUG|IFF_LINK2))
251c42a7b7eSSam Leffler #define	DPRINTF(sc, m, fmt, ...) do {				\
2520a1b94c4SSam Leffler 	if (sc->sc_debug & (m))					\
253c42a7b7eSSam Leffler 		printf(fmt, __VA_ARGS__);			\
254c42a7b7eSSam Leffler } while (0)
255c42a7b7eSSam Leffler #define	KEYPRINTF(sc, ix, hk, mac) do {				\
256c42a7b7eSSam Leffler 	if (sc->sc_debug & ATH_DEBUG_KEYCACHE)			\
257c42a7b7eSSam Leffler 		ath_keyprint(__func__, ix, hk, mac);		\
258c42a7b7eSSam Leffler } while (0)
2597a4c5ed9SSam Leffler static	void ath_printrxbuf(struct ath_buf *bf, u_int ix, int);
2607a4c5ed9SSam Leffler static	void ath_printtxbuf(struct ath_buf *bf, u_int qnum, u_int ix, int done);
2615591b213SSam Leffler #else
262c42a7b7eSSam Leffler #define	IFF_DUMPPKTS(sc, m) \
263fc74a9f9SBrooks Davis 	((sc->sc_ifp->if_flags & (IFF_DEBUG|IFF_LINK2)) == (IFF_DEBUG|IFF_LINK2))
264d2f6ed15SSam Leffler #define	DPRINTF(sc, m, fmt, ...) do {				\
265d2f6ed15SSam Leffler 	(void) sc;						\
266d2f6ed15SSam Leffler } while (0)
267d2f6ed15SSam Leffler #define	KEYPRINTF(sc, k, ix, mac) do {				\
268d2f6ed15SSam Leffler 	(void) sc;						\
269d2f6ed15SSam Leffler } while (0)
2705591b213SSam Leffler #endif
2715591b213SSam Leffler 
272c42a7b7eSSam Leffler MALLOC_DEFINE(M_ATHDEV, "athdev", "ath driver dma buffers");
273c42a7b7eSSam Leffler 
2745591b213SSam Leffler int
2755591b213SSam Leffler ath_attach(u_int16_t devid, struct ath_softc *sc)
2765591b213SSam Leffler {
277fc74a9f9SBrooks Davis 	struct ifnet *ifp;
2785591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
279fc74a9f9SBrooks Davis 	struct ath_hal *ah = NULL;
2805591b213SSam Leffler 	HAL_STATUS status;
281c42a7b7eSSam Leffler 	int error = 0, i;
2825591b213SSam Leffler 
283c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: devid 0x%x\n", __func__, devid);
2845591b213SSam Leffler 
285fc74a9f9SBrooks Davis 	ifp = sc->sc_ifp = if_alloc(IFT_ETHER);
286fc74a9f9SBrooks Davis 	if (ifp == NULL) {
287fc74a9f9SBrooks Davis 		device_printf(sc->sc_dev, "can not if_alloc()\n");
288fc74a9f9SBrooks Davis 		error = ENOSPC;
289fc74a9f9SBrooks Davis 		goto bad;
290fc74a9f9SBrooks Davis 	}
291fc74a9f9SBrooks Davis 
2925591b213SSam Leffler 	/* set these up early for if_printf use */
2939bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(sc->sc_dev),
2949bf40edeSBrooks Davis 		device_get_unit(sc->sc_dev));
2955591b213SSam Leffler 
2965591b213SSam Leffler 	ah = ath_hal_attach(devid, sc, sc->sc_st, sc->sc_sh, &status);
2975591b213SSam Leffler 	if (ah == NULL) {
2985591b213SSam Leffler 		if_printf(ifp, "unable to attach hardware; HAL status %u\n",
2995591b213SSam Leffler 			status);
3005591b213SSam Leffler 		error = ENXIO;
3015591b213SSam Leffler 		goto bad;
3025591b213SSam Leffler 	}
30385bdc65aSSam Leffler 	if (ah->ah_abi != HAL_ABI_VERSION) {
304c42a7b7eSSam Leffler 		if_printf(ifp, "HAL ABI mismatch detected "
305c42a7b7eSSam Leffler 			"(HAL:0x%x != driver:0x%x)\n",
30685bdc65aSSam Leffler 			ah->ah_abi, HAL_ABI_VERSION);
30785bdc65aSSam Leffler 		error = ENXIO;
30885bdc65aSSam Leffler 		goto bad;
30985bdc65aSSam Leffler 	}
3105591b213SSam Leffler 	sc->sc_ah = ah;
311b58b3803SSam Leffler 	sc->sc_invalid = 0;	/* ready to go, enable interrupt handling */
3125591b213SSam Leffler 
3135591b213SSam Leffler 	/*
314c42a7b7eSSam Leffler 	 * Check if the MAC has multi-rate retry support.
315c42a7b7eSSam Leffler 	 * We do this by trying to setup a fake extended
316c42a7b7eSSam Leffler 	 * descriptor.  MAC's that don't have support will
317c42a7b7eSSam Leffler 	 * return false w/o doing anything.  MAC's that do
318c42a7b7eSSam Leffler 	 * support it will return true w/o doing anything.
319c42a7b7eSSam Leffler 	 */
320c42a7b7eSSam Leffler 	sc->sc_mrretry = ath_hal_setupxtxdesc(ah, NULL, 0,0, 0,0, 0,0);
321c42a7b7eSSam Leffler 
322c42a7b7eSSam Leffler 	/*
323c42a7b7eSSam Leffler 	 * Check if the device has hardware counters for PHY
324c42a7b7eSSam Leffler 	 * errors.  If so we need to enable the MIB interrupt
325c42a7b7eSSam Leffler 	 * so we can act on stat triggers.
326c42a7b7eSSam Leffler 	 */
327c42a7b7eSSam Leffler 	if (ath_hal_hwphycounters(ah))
328c42a7b7eSSam Leffler 		sc->sc_needmib = 1;
329c42a7b7eSSam Leffler 
330c42a7b7eSSam Leffler 	/*
331c42a7b7eSSam Leffler 	 * Get the hardware key cache size.
332c42a7b7eSSam Leffler 	 */
333c42a7b7eSSam Leffler 	sc->sc_keymax = ath_hal_keycachesize(ah);
334e8fd88a3SSam Leffler 	if (sc->sc_keymax > ATH_KEYMAX) {
335e8fd88a3SSam Leffler 		if_printf(ifp, "Warning, using only %u of %u key cache slots\n",
336e8fd88a3SSam Leffler 			ATH_KEYMAX, sc->sc_keymax);
337e8fd88a3SSam Leffler 		sc->sc_keymax = ATH_KEYMAX;
338c42a7b7eSSam Leffler 	}
339c42a7b7eSSam Leffler 	/*
340c42a7b7eSSam Leffler 	 * Reset the key cache since some parts do not
341c42a7b7eSSam Leffler 	 * reset the contents on initial power up.
342c42a7b7eSSam Leffler 	 */
343c42a7b7eSSam Leffler 	for (i = 0; i < sc->sc_keymax; i++)
344c42a7b7eSSam Leffler 		ath_hal_keyreset(ah, i);
345c42a7b7eSSam Leffler 	/*
346c42a7b7eSSam Leffler 	 * Mark key cache slots associated with global keys
347c42a7b7eSSam Leffler 	 * as in use.  If we knew TKIP was not to be used we
348c42a7b7eSSam Leffler 	 * could leave the +32, +64, and +32+64 slots free.
349c42a7b7eSSam Leffler 	 * XXX only for splitmic.
350c42a7b7eSSam Leffler 	 */
351c42a7b7eSSam Leffler 	for (i = 0; i < IEEE80211_WEP_NKID; i++) {
352c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i);
353c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+32);
354c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+64);
355c42a7b7eSSam Leffler 		setbit(sc->sc_keymap, i+32+64);
356c42a7b7eSSam Leffler 	}
357c42a7b7eSSam Leffler 
358c42a7b7eSSam Leffler 	/*
3595591b213SSam Leffler 	 * Collect the channel list using the default country
3605591b213SSam Leffler 	 * code and including outdoor channels.  The 802.11 layer
36145cabbdcSSam Leffler 	 * is resposible for filtering this list based on settings
36245cabbdcSSam Leffler 	 * like the phy mode.
3635591b213SSam Leffler 	 */
364c42a7b7eSSam Leffler 	error = ath_getchannels(sc, ath_countrycode,
365c42a7b7eSSam Leffler 			ath_outdoor, ath_xchanmode);
3665591b213SSam Leffler 	if (error != 0)
3675591b213SSam Leffler 		goto bad;
3685591b213SSam Leffler 
3695591b213SSam Leffler 	/*
3705591b213SSam Leffler 	 * Setup rate tables for all potential media types.
3715591b213SSam Leffler 	 */
3725591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11A);
3735591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11B);
3745591b213SSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_11G);
375c42a7b7eSSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_TURBO_A);
376c42a7b7eSSam Leffler 	ath_rate_setup(sc, IEEE80211_MODE_TURBO_G);
377c42a7b7eSSam Leffler 	/* NB: setup here so ath_rate_update is happy */
378c42a7b7eSSam Leffler 	ath_setcurmode(sc, IEEE80211_MODE_11A);
3795591b213SSam Leffler 
380c42a7b7eSSam Leffler 	/*
381c42a7b7eSSam Leffler 	 * Allocate tx+rx descriptors and populate the lists.
382c42a7b7eSSam Leffler 	 */
3835591b213SSam Leffler 	error = ath_desc_alloc(sc);
3845591b213SSam Leffler 	if (error != 0) {
3855591b213SSam Leffler 		if_printf(ifp, "failed to allocate descriptors: %d\n", error);
3865591b213SSam Leffler 		goto bad;
3875591b213SSam Leffler 	}
388e383b240SSam Leffler 	callout_init(&sc->sc_scan_ch, debug_mpsafenet ? CALLOUT_MPSAFE : 0);
3892274d8c8SSam Leffler 	callout_init(&sc->sc_cal_ch, CALLOUT_MPSAFE);
390bd5a9920SSam Leffler 	callout_init(&sc->sc_dfs_ch, CALLOUT_MPSAFE);
3915591b213SSam Leffler 
392f0b2a0beSSam Leffler 	ATH_TXBUF_LOCK_INIT(sc);
3935591b213SSam Leffler 
3940bbf5441SSam Leffler 	sc->sc_tq = taskqueue_create("ath_taskq", M_NOWAIT,
3950bbf5441SSam Leffler 		taskqueue_thread_enqueue, &sc->sc_tq);
3960bbf5441SSam Leffler 	taskqueue_start_threads(&sc->sc_tq, 1, PI_NET,
3970bbf5441SSam Leffler 		"%s taskq", ifp->if_xname);
3980bbf5441SSam Leffler 
3995591b213SSam Leffler 	TASK_INIT(&sc->sc_rxtask, 0, ath_rx_proc, sc);
4005591b213SSam Leffler 	TASK_INIT(&sc->sc_rxorntask, 0, ath_rxorn_proc, sc);
4015591b213SSam Leffler 	TASK_INIT(&sc->sc_bmisstask, 0, ath_bmiss_proc, sc);
402c42a7b7eSSam Leffler 	TASK_INIT(&sc->sc_bstucktask,0, ath_bstuck_proc, sc);
403bd5a9920SSam Leffler 	TASK_INIT(&sc->sc_radartask, 0, ath_radar_proc, sc);
4045591b213SSam Leffler 
4055591b213SSam Leffler 	/*
406c42a7b7eSSam Leffler 	 * Allocate hardware transmit queues: one queue for
407c42a7b7eSSam Leffler 	 * beacon frames and one data queue for each QoS
408c42a7b7eSSam Leffler 	 * priority.  Note that the hal handles reseting
409c42a7b7eSSam Leffler 	 * these queues at the needed time.
410c42a7b7eSSam Leffler 	 *
411c42a7b7eSSam Leffler 	 * XXX PS-Poll
4125591b213SSam Leffler 	 */
41380d2765fSSam Leffler 	sc->sc_bhalq = ath_beaconq_setup(ah);
4145591b213SSam Leffler 	if (sc->sc_bhalq == (u_int) -1) {
4155591b213SSam Leffler 		if_printf(ifp, "unable to setup a beacon xmit queue!\n");
416c42a7b7eSSam Leffler 		error = EIO;
417b28b4653SSam Leffler 		goto bad2;
4185591b213SSam Leffler 	}
419c42a7b7eSSam Leffler 	sc->sc_cabq = ath_txq_setup(sc, HAL_TX_QUEUE_CAB, 0);
420c42a7b7eSSam Leffler 	if (sc->sc_cabq == NULL) {
421c42a7b7eSSam Leffler 		if_printf(ifp, "unable to setup CAB xmit queue!\n");
422c42a7b7eSSam Leffler 		error = EIO;
423c42a7b7eSSam Leffler 		goto bad2;
424c42a7b7eSSam Leffler 	}
425c42a7b7eSSam Leffler 	/* NB: insure BK queue is the lowest priority h/w queue */
426c42a7b7eSSam Leffler 	if (!ath_tx_setup(sc, WME_AC_BK, HAL_WME_AC_BK)) {
427c42a7b7eSSam Leffler 		if_printf(ifp, "unable to setup xmit queue for %s traffic!\n",
428c42a7b7eSSam Leffler 			ieee80211_wme_acnames[WME_AC_BK]);
429c42a7b7eSSam Leffler 		error = EIO;
430c42a7b7eSSam Leffler 		goto bad2;
431c42a7b7eSSam Leffler 	}
432c42a7b7eSSam Leffler 	if (!ath_tx_setup(sc, WME_AC_BE, HAL_WME_AC_BE) ||
433c42a7b7eSSam Leffler 	    !ath_tx_setup(sc, WME_AC_VI, HAL_WME_AC_VI) ||
434c42a7b7eSSam Leffler 	    !ath_tx_setup(sc, WME_AC_VO, HAL_WME_AC_VO)) {
435c42a7b7eSSam Leffler 		/*
436c42a7b7eSSam Leffler 		 * Not enough hardware tx queues to properly do WME;
437c42a7b7eSSam Leffler 		 * just punt and assign them all to the same h/w queue.
438c42a7b7eSSam Leffler 		 * We could do a better job of this if, for example,
439c42a7b7eSSam Leffler 		 * we allocate queues when we switch from station to
440c42a7b7eSSam Leffler 		 * AP mode.
441c42a7b7eSSam Leffler 		 */
442c42a7b7eSSam Leffler 		if (sc->sc_ac2q[WME_AC_VI] != NULL)
443c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, sc->sc_ac2q[WME_AC_VI]);
444c42a7b7eSSam Leffler 		if (sc->sc_ac2q[WME_AC_BE] != NULL)
445c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, sc->sc_ac2q[WME_AC_BE]);
446c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_BE] = sc->sc_ac2q[WME_AC_BK];
447c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_VI] = sc->sc_ac2q[WME_AC_BK];
448c42a7b7eSSam Leffler 		sc->sc_ac2q[WME_AC_VO] = sc->sc_ac2q[WME_AC_BK];
449c42a7b7eSSam Leffler 	}
450c42a7b7eSSam Leffler 
451c42a7b7eSSam Leffler 	/*
452c42a7b7eSSam Leffler 	 * Special case certain configurations.  Note the
453c42a7b7eSSam Leffler 	 * CAB queue is handled by these specially so don't
454c42a7b7eSSam Leffler 	 * include them when checking the txq setup mask.
455c42a7b7eSSam Leffler 	 */
456c42a7b7eSSam Leffler 	switch (sc->sc_txqsetup &~ (1<<sc->sc_cabq->axq_qnum)) {
457c42a7b7eSSam Leffler 	case 0x01:
458c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc_q0, sc);
459c42a7b7eSSam Leffler 		break;
460c42a7b7eSSam Leffler 	case 0x0f:
461c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc_q0123, sc);
462c42a7b7eSSam Leffler 		break;
463c42a7b7eSSam Leffler 	default:
464c42a7b7eSSam Leffler 		TASK_INIT(&sc->sc_txtask, 0, ath_tx_proc, sc);
465c42a7b7eSSam Leffler 		break;
466c42a7b7eSSam Leffler 	}
467c42a7b7eSSam Leffler 
468c42a7b7eSSam Leffler 	/*
469c42a7b7eSSam Leffler 	 * Setup rate control.  Some rate control modules
470c42a7b7eSSam Leffler 	 * call back to change the anntena state so expose
471c42a7b7eSSam Leffler 	 * the necessary entry points.
472c42a7b7eSSam Leffler 	 * XXX maybe belongs in struct ath_ratectrl?
473c42a7b7eSSam Leffler 	 */
474c42a7b7eSSam Leffler 	sc->sc_setdefantenna = ath_setdefantenna;
475c42a7b7eSSam Leffler 	sc->sc_rc = ath_rate_attach(sc);
476c42a7b7eSSam Leffler 	if (sc->sc_rc == NULL) {
477c42a7b7eSSam Leffler 		error = EIO;
478c42a7b7eSSam Leffler 		goto bad2;
479c42a7b7eSSam Leffler 	}
480c42a7b7eSSam Leffler 
4813e50ec2cSSam Leffler 	sc->sc_blinking = 0;
482c42a7b7eSSam Leffler 	sc->sc_ledstate = 1;
4833e50ec2cSSam Leffler 	sc->sc_ledon = 0;			/* low true */
4843e50ec2cSSam Leffler 	sc->sc_ledidle = (2700*hz)/1000;	/* 2.7sec */
4853e50ec2cSSam Leffler 	callout_init(&sc->sc_ledtimer, CALLOUT_MPSAFE);
486c42a7b7eSSam Leffler 	/*
487c42a7b7eSSam Leffler 	 * Auto-enable soft led processing for IBM cards and for
488c42a7b7eSSam Leffler 	 * 5211 minipci cards.  Users can also manually enable/disable
489c42a7b7eSSam Leffler 	 * support with a sysctl.
490c42a7b7eSSam Leffler 	 */
491c42a7b7eSSam Leffler 	sc->sc_softled = (devid == AR5212_DEVID_IBM || devid == AR5211_DEVID);
492c42a7b7eSSam Leffler 	if (sc->sc_softled) {
493c42a7b7eSSam Leffler 		ath_hal_gpioCfgOutput(ah, sc->sc_ledpin);
4943e50ec2cSSam Leffler 		ath_hal_gpioset(ah, sc->sc_ledpin, !sc->sc_ledon);
495c42a7b7eSSam Leffler 	}
4965591b213SSam Leffler 
4975591b213SSam Leffler 	ifp->if_softc = sc;
4985591b213SSam Leffler 	ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST;
4995591b213SSam Leffler 	ifp->if_start = ath_start;
5005591b213SSam Leffler 	ifp->if_watchdog = ath_watchdog;
5015591b213SSam Leffler 	ifp->if_ioctl = ath_ioctl;
5025591b213SSam Leffler 	ifp->if_init = ath_init;
503154b8df2SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN);
504154b8df2SMax Laier 	ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN;
505154b8df2SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
5065591b213SSam Leffler 
507c42a7b7eSSam Leffler 	ic->ic_ifp = ifp;
508c42a7b7eSSam Leffler 	ic->ic_reset = ath_reset;
5095591b213SSam Leffler 	ic->ic_newassoc = ath_newassoc;
510c42a7b7eSSam Leffler 	ic->ic_updateslot = ath_updateslot;
511c42a7b7eSSam Leffler 	ic->ic_wme.wme_update = ath_wme_update;
5125591b213SSam Leffler 	/* XXX not right but it's not used anywhere important */
5135591b213SSam Leffler 	ic->ic_phytype = IEEE80211_T_OFDM;
5145591b213SSam Leffler 	ic->ic_opmode = IEEE80211_M_STA;
515c42a7b7eSSam Leffler 	ic->ic_caps =
516c42a7b7eSSam Leffler 		  IEEE80211_C_IBSS		/* ibss, nee adhoc, mode */
517fe32c3efSSam Leffler 		| IEEE80211_C_HOSTAP		/* hostap mode */
518fe32c3efSSam Leffler 		| IEEE80211_C_MONITOR		/* monitor mode */
5197a04dc27SSam Leffler 		| IEEE80211_C_AHDEMO		/* adhoc demo mode */
520fe32c3efSSam Leffler 		| IEEE80211_C_SHPREAMBLE	/* short preamble supported */
521c42a7b7eSSam Leffler 		| IEEE80211_C_SHSLOT		/* short slot time supported */
522c42a7b7eSSam Leffler 		| IEEE80211_C_WPA		/* capable of WPA1+WPA2 */
52301e7e035SSam Leffler 		;
524c42a7b7eSSam Leffler 	/*
525c42a7b7eSSam Leffler 	 * Query the hal to figure out h/w crypto support.
526c42a7b7eSSam Leffler 	 */
527c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_WEP))
528c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_WEP;
529c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_AES_OCB))
530c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_AES;
531c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_AES_CCM))
532c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_AES_CCM;
533c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_CKIP))
534c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_CKIP;
535c42a7b7eSSam Leffler 	if (ath_hal_ciphersupported(ah, HAL_CIPHER_TKIP)) {
536c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_TKIP;
537c42a7b7eSSam Leffler 		/*
538c42a7b7eSSam Leffler 		 * Check if h/w does the MIC and/or whether the
539c42a7b7eSSam Leffler 		 * separate key cache entries are required to
540c42a7b7eSSam Leffler 		 * handle both tx+rx MIC keys.
541c42a7b7eSSam Leffler 		 */
542c42a7b7eSSam Leffler 		if (ath_hal_ciphersupported(ah, HAL_CIPHER_MIC))
543c42a7b7eSSam Leffler 			ic->ic_caps |= IEEE80211_C_TKIPMIC;
544c42a7b7eSSam Leffler 		if (ath_hal_tkipsplit(ah))
545c42a7b7eSSam Leffler 			sc->sc_splitmic = 1;
546c42a7b7eSSam Leffler 	}
547e8fd88a3SSam Leffler 	sc->sc_hasclrkey = ath_hal_ciphersupported(ah, HAL_CIPHER_CLR);
548e8fd88a3SSam Leffler 	sc->sc_mcastkey = ath_hal_getmcastkeysearch(ah);
549c42a7b7eSSam Leffler 	/*
550c42a7b7eSSam Leffler 	 * TPC support can be done either with a global cap or
551c42a7b7eSSam Leffler 	 * per-packet support.  The latter is not available on
552c42a7b7eSSam Leffler 	 * all parts.  We're a bit pedantic here as all parts
553c42a7b7eSSam Leffler 	 * support a global cap.
554c42a7b7eSSam Leffler 	 */
555c59005e9SSam Leffler 	if (ath_hal_hastpc(ah) || ath_hal_hastxpowlimit(ah))
556c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_TXPMGT;
557c42a7b7eSSam Leffler 
558c42a7b7eSSam Leffler 	/*
559c42a7b7eSSam Leffler 	 * Mark WME capability only if we have sufficient
560c42a7b7eSSam Leffler 	 * hardware queues to do proper priority scheduling.
561c42a7b7eSSam Leffler 	 */
562c42a7b7eSSam Leffler 	if (sc->sc_ac2q[WME_AC_BE] != sc->sc_ac2q[WME_AC_BK])
563c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_WME;
564c42a7b7eSSam Leffler 	/*
565e8fd88a3SSam Leffler 	 * Check for misc other capabilities.
566c42a7b7eSSam Leffler 	 */
567c42a7b7eSSam Leffler 	if (ath_hal_hasbursting(ah))
568c42a7b7eSSam Leffler 		ic->ic_caps |= IEEE80211_C_BURST;
569c42a7b7eSSam Leffler 
570c42a7b7eSSam Leffler 	/*
571c42a7b7eSSam Leffler 	 * Indicate we need the 802.11 header padded to a
572c42a7b7eSSam Leffler 	 * 32-bit boundary for 4-address and QoS frames.
573c42a7b7eSSam Leffler 	 */
574c42a7b7eSSam Leffler 	ic->ic_flags |= IEEE80211_F_DATAPAD;
575c42a7b7eSSam Leffler 
576c42a7b7eSSam Leffler 	/*
577c42a7b7eSSam Leffler 	 * Query the hal about antenna support.
578c42a7b7eSSam Leffler 	 */
579c42a7b7eSSam Leffler 	sc->sc_defant = ath_hal_getdefantenna(ah);
580c42a7b7eSSam Leffler 
581c42a7b7eSSam Leffler 	/*
582c42a7b7eSSam Leffler 	 * Not all chips have the VEOL support we want to
583c42a7b7eSSam Leffler 	 * use with IBSS beacons; check here for it.
584c42a7b7eSSam Leffler 	 */
585c42a7b7eSSam Leffler 	sc->sc_hasveol = ath_hal_hasveol(ah);
5865591b213SSam Leffler 
5875591b213SSam Leffler 	/* get mac address from hardware */
5885591b213SSam Leffler 	ath_hal_getmac(ah, ic->ic_myaddr);
5895591b213SSam Leffler 
5905591b213SSam Leffler 	/* call MI attach routine. */
591c42a7b7eSSam Leffler 	ieee80211_ifattach(ic);
5927a04dc27SSam Leffler 	sc->sc_opmode = ic->ic_opmode;
5935591b213SSam Leffler 	/* override default methods */
5945591b213SSam Leffler 	ic->ic_node_alloc = ath_node_alloc;
5951e774079SSam Leffler 	sc->sc_node_free = ic->ic_node_free;
5965591b213SSam Leffler 	ic->ic_node_free = ath_node_free;
597de5af704SSam Leffler 	ic->ic_node_getrssi = ath_node_getrssi;
598c42a7b7eSSam Leffler 	sc->sc_recv_mgmt = ic->ic_recv_mgmt;
599c42a7b7eSSam Leffler 	ic->ic_recv_mgmt = ath_recv_mgmt;
60045bbf62fSSam Leffler 	sc->sc_newstate = ic->ic_newstate;
60145bbf62fSSam Leffler 	ic->ic_newstate = ath_newstate;
602c1225b52SSam Leffler 	ic->ic_crypto.cs_max_keyix = sc->sc_keymax;
603c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_alloc = ath_key_alloc;
604c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_delete = ath_key_delete;
605c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_set = ath_key_set;
606c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_update_begin = ath_key_update_begin;
607c42a7b7eSSam Leffler 	ic->ic_crypto.cs_key_update_end = ath_key_update_end;
60845bbf62fSSam Leffler 	/* complete initialization */
609c42a7b7eSSam Leffler 	ieee80211_media_init(ic, ath_media_change, ieee80211_media_status);
6105591b213SSam Leffler 
611c42a7b7eSSam Leffler 	ath_bpfattach(sc);
6124866e6c2SSam Leffler 	/*
6134866e6c2SSam Leffler 	 * Setup dynamic sysctl's now that country code and
6144866e6c2SSam Leffler 	 * regdomain are available from the hal.
6154866e6c2SSam Leffler 	 */
6164866e6c2SSam Leffler 	ath_sysctlattach(sc);
61773454c73SSam Leffler 
618c42a7b7eSSam Leffler 	if (bootverbose)
619c42a7b7eSSam Leffler 		ieee80211_announce(ic);
620c42a7b7eSSam Leffler 	ath_announce(sc);
6215591b213SSam Leffler 	return 0;
622b28b4653SSam Leffler bad2:
623c42a7b7eSSam Leffler 	ath_tx_cleanup(sc);
624b28b4653SSam Leffler 	ath_desc_free(sc);
6255591b213SSam Leffler bad:
6265591b213SSam Leffler 	if (ah)
6275591b213SSam Leffler 		ath_hal_detach(ah);
628fc74a9f9SBrooks Davis 	if (ifp != NULL)
629fc74a9f9SBrooks Davis 		if_free(ifp);
6305591b213SSam Leffler 	sc->sc_invalid = 1;
6315591b213SSam Leffler 	return error;
6325591b213SSam Leffler }
6335591b213SSam Leffler 
6345591b213SSam Leffler int
6355591b213SSam Leffler ath_detach(struct ath_softc *sc)
6365591b213SSam Leffler {
637fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
6385591b213SSam Leffler 
639c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
640c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6415591b213SSam Leffler 
6425591b213SSam Leffler 	ath_stop(ifp);
64373454c73SSam Leffler 	bpfdetach(ifp);
644c42a7b7eSSam Leffler 	/*
645c42a7b7eSSam Leffler 	 * NB: the order of these is important:
646c42a7b7eSSam Leffler 	 * o call the 802.11 layer before detaching the hal to
647c42a7b7eSSam Leffler 	 *   insure callbacks into the driver to delete global
648c42a7b7eSSam Leffler 	 *   key cache entries can be handled
649c42a7b7eSSam Leffler 	 * o reclaim the tx queue data structures after calling
650c42a7b7eSSam Leffler 	 *   the 802.11 layer as we'll get called back to reclaim
651c42a7b7eSSam Leffler 	 *   node state and potentially want to use them
652c42a7b7eSSam Leffler 	 * o to cleanup the tx queues the hal is called, so detach
653c42a7b7eSSam Leffler 	 *   it last
654c42a7b7eSSam Leffler 	 * Other than that, it's straightforward...
655c42a7b7eSSam Leffler 	 */
656c42a7b7eSSam Leffler 	ieee80211_ifdetach(&sc->sc_ic);
65786e07743SSam Leffler #ifdef ATH_TX99_DIAG
65886e07743SSam Leffler 	if (sc->sc_tx99 != NULL)
65986e07743SSam Leffler 		sc->sc_tx99->detach(sc->sc_tx99);
66086e07743SSam Leffler #endif
6610bbf5441SSam Leffler 	taskqueue_free(sc->sc_tq);
662c42a7b7eSSam Leffler 	ath_rate_detach(sc->sc_rc);
6635591b213SSam Leffler 	ath_desc_free(sc);
664c42a7b7eSSam Leffler 	ath_tx_cleanup(sc);
6655591b213SSam Leffler 	ath_hal_detach(sc->sc_ah);
666c4c6f08fSRuslan Ermilov 	if_free(ifp);
667f0b2a0beSSam Leffler 
6685591b213SSam Leffler 	return 0;
6695591b213SSam Leffler }
6705591b213SSam Leffler 
6715591b213SSam Leffler void
6725591b213SSam Leffler ath_suspend(struct ath_softc *sc)
6735591b213SSam Leffler {
674fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
6755591b213SSam Leffler 
676c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
677c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6785591b213SSam Leffler 
6795591b213SSam Leffler 	ath_stop(ifp);
6805591b213SSam Leffler }
6815591b213SSam Leffler 
6825591b213SSam Leffler void
6835591b213SSam Leffler ath_resume(struct ath_softc *sc)
6845591b213SSam Leffler {
685fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
6865591b213SSam Leffler 
687c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
688c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
6895591b213SSam Leffler 
6906b59f5e3SSam Leffler 	if (ifp->if_flags & IFF_UP) {
691fc74a9f9SBrooks Davis 		ath_init(sc);
69213f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
6935591b213SSam Leffler 			ath_start(ifp);
6945591b213SSam Leffler 	}
695b50c8bdeSSam Leffler 	if (sc->sc_softled) {
696b50c8bdeSSam Leffler 		ath_hal_gpioCfgOutput(sc->sc_ah, sc->sc_ledpin);
697b50c8bdeSSam Leffler 		ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin, !sc->sc_ledon);
698b50c8bdeSSam Leffler 	}
6996b59f5e3SSam Leffler }
7005591b213SSam Leffler 
7015591b213SSam Leffler void
7025591b213SSam Leffler ath_shutdown(struct ath_softc *sc)
7035591b213SSam Leffler {
704fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
7055591b213SSam Leffler 
706c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags %x\n",
707c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
7085591b213SSam Leffler 
7095591b213SSam Leffler 	ath_stop(ifp);
7105591b213SSam Leffler }
7115591b213SSam Leffler 
712c42a7b7eSSam Leffler /*
713c42a7b7eSSam Leffler  * Interrupt handler.  Most of the actual processing is deferred.
714c42a7b7eSSam Leffler  */
7155591b213SSam Leffler void
7165591b213SSam Leffler ath_intr(void *arg)
7175591b213SSam Leffler {
7185591b213SSam Leffler 	struct ath_softc *sc = arg;
719fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
7205591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
7215591b213SSam Leffler 	HAL_INT status;
7225591b213SSam Leffler 
7235591b213SSam Leffler 	if (sc->sc_invalid) {
7245591b213SSam Leffler 		/*
725b58b3803SSam Leffler 		 * The hardware is not ready/present, don't touch anything.
726b58b3803SSam Leffler 		 * Note this can happen early on if the IRQ is shared.
7275591b213SSam Leffler 		 */
728c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid; ignored\n", __func__);
7295591b213SSam Leffler 		return;
7305591b213SSam Leffler 	}
731fdd758d4SSam Leffler 	if (!ath_hal_intrpend(ah))		/* shared irq, not for us */
732fdd758d4SSam Leffler 		return;
73313f4c340SRobert Watson 	if (!((ifp->if_flags & IFF_UP) && (ifp->if_drv_flags &
73413f4c340SRobert Watson 	    IFF_DRV_RUNNING))) {
735c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags 0x%x\n",
736c42a7b7eSSam Leffler 			__func__, ifp->if_flags);
7375591b213SSam Leffler 		ath_hal_getisr(ah, &status);	/* clear ISR */
7385591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable further intr's */
7395591b213SSam Leffler 		return;
7405591b213SSam Leffler 	}
741c42a7b7eSSam Leffler 	/*
742c42a7b7eSSam Leffler 	 * Figure out the reason(s) for the interrupt.  Note
743c42a7b7eSSam Leffler 	 * that the hal returns a pseudo-ISR that may include
744c42a7b7eSSam Leffler 	 * bits we haven't explicitly enabled so we mask the
745c42a7b7eSSam Leffler 	 * value to insure we only process bits we requested.
746c42a7b7eSSam Leffler 	 */
7475591b213SSam Leffler 	ath_hal_getisr(ah, &status);		/* NB: clears ISR too */
748c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_INTR, "%s: status 0x%x\n", __func__, status);
749ecddff40SSam Leffler 	status &= sc->sc_imask;			/* discard unasked for bits */
7505591b213SSam Leffler 	if (status & HAL_INT_FATAL) {
7515591b213SSam Leffler 		sc->sc_stats.ast_hardware++;
7525591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable intr's until reset */
75316c8acaaSSam Leffler 		ath_fatal_proc(sc, 0);
7545591b213SSam Leffler 	} else if (status & HAL_INT_RXORN) {
7555591b213SSam Leffler 		sc->sc_stats.ast_rxorn++;
7565591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable intr's until reset */
7570bbf5441SSam Leffler 		taskqueue_enqueue(sc->sc_tq, &sc->sc_rxorntask);
7585591b213SSam Leffler 	} else {
759c42a7b7eSSam Leffler 		if (status & HAL_INT_SWBA) {
760c42a7b7eSSam Leffler 			/*
761c42a7b7eSSam Leffler 			 * Software beacon alert--time to send a beacon.
762c42a7b7eSSam Leffler 			 * Handle beacon transmission directly; deferring
763c42a7b7eSSam Leffler 			 * this is too slow to meet timing constraints
764c42a7b7eSSam Leffler 			 * under load.
765c42a7b7eSSam Leffler 			 */
766c42a7b7eSSam Leffler 			ath_beacon_proc(sc, 0);
767c42a7b7eSSam Leffler 		}
7685591b213SSam Leffler 		if (status & HAL_INT_RXEOL) {
7695591b213SSam Leffler 			/*
7705591b213SSam Leffler 			 * NB: the hardware should re-read the link when
7715591b213SSam Leffler 			 *     RXE bit is written, but it doesn't work at
7725591b213SSam Leffler 			 *     least on older hardware revs.
7735591b213SSam Leffler 			 */
7745591b213SSam Leffler 			sc->sc_stats.ast_rxeol++;
7755591b213SSam Leffler 			sc->sc_rxlink = NULL;
7765591b213SSam Leffler 		}
7775591b213SSam Leffler 		if (status & HAL_INT_TXURN) {
7785591b213SSam Leffler 			sc->sc_stats.ast_txurn++;
7795591b213SSam Leffler 			/* bump tx trigger level */
7805591b213SSam Leffler 			ath_hal_updatetxtriglevel(ah, AH_TRUE);
7815591b213SSam Leffler 		}
7825591b213SSam Leffler 		if (status & HAL_INT_RX)
7830bbf5441SSam Leffler 			taskqueue_enqueue(sc->sc_tq, &sc->sc_rxtask);
7845591b213SSam Leffler 		if (status & HAL_INT_TX)
7850bbf5441SSam Leffler 			taskqueue_enqueue(sc->sc_tq, &sc->sc_txtask);
7865591b213SSam Leffler 		if (status & HAL_INT_BMISS) {
7875591b213SSam Leffler 			sc->sc_stats.ast_bmiss++;
7880bbf5441SSam Leffler 			taskqueue_enqueue(sc->sc_tq, &sc->sc_bmisstask);
7895591b213SSam Leffler 		}
790c42a7b7eSSam Leffler 		if (status & HAL_INT_MIB) {
791c42a7b7eSSam Leffler 			sc->sc_stats.ast_mib++;
792c42a7b7eSSam Leffler 			/*
793c42a7b7eSSam Leffler 			 * Disable interrupts until we service the MIB
794c42a7b7eSSam Leffler 			 * interrupt; otherwise it will continue to fire.
795c42a7b7eSSam Leffler 			 */
796c42a7b7eSSam Leffler 			ath_hal_intrset(ah, 0);
797c42a7b7eSSam Leffler 			/*
798c42a7b7eSSam Leffler 			 * Let the hal handle the event.  We assume it will
799c42a7b7eSSam Leffler 			 * clear whatever condition caused the interrupt.
800c42a7b7eSSam Leffler 			 */
801ffa2cab6SSam Leffler 			ath_hal_mibevent(ah, &sc->sc_halstats);
802c42a7b7eSSam Leffler 			ath_hal_intrset(ah, sc->sc_imask);
803c42a7b7eSSam Leffler 		}
8045591b213SSam Leffler 	}
8055591b213SSam Leffler }
8065591b213SSam Leffler 
8075591b213SSam Leffler static void
8085591b213SSam Leffler ath_fatal_proc(void *arg, int pending)
8095591b213SSam Leffler {
8105591b213SSam Leffler 	struct ath_softc *sc = arg;
811fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
81216c8acaaSSam Leffler 	u_int32_t *state;
81316c8acaaSSam Leffler 	u_int32_t len;
8145591b213SSam Leffler 
815c42a7b7eSSam Leffler 	if_printf(ifp, "hardware error; resetting\n");
81616c8acaaSSam Leffler 	/*
81716c8acaaSSam Leffler 	 * Fatal errors are unrecoverable.  Typically these
81816c8acaaSSam Leffler 	 * are caused by DMA errors.  Collect h/w state from
81916c8acaaSSam Leffler 	 * the hal so we can diagnose what's going on.
82016c8acaaSSam Leffler 	 */
82116c8acaaSSam Leffler 	if (ath_hal_getfatalstate(sc->sc_ah, &state, &len)) {
82216c8acaaSSam Leffler 		KASSERT(len >= 6*sizeof(u_int32_t), ("len %u bytes", len));
82316c8acaaSSam Leffler 		if_printf(ifp, "0x%08x 0x%08x 0x%08x, 0x%08x 0x%08x 0x%08x\n",
82416c8acaaSSam Leffler 		    state[0], state[1] , state[2], state[3],
82516c8acaaSSam Leffler 		    state[4], state[5]);
82616c8acaaSSam Leffler 	}
827c42a7b7eSSam Leffler 	ath_reset(ifp);
8285591b213SSam Leffler }
8295591b213SSam Leffler 
8305591b213SSam Leffler static void
8315591b213SSam Leffler ath_rxorn_proc(void *arg, int pending)
8325591b213SSam Leffler {
8335591b213SSam Leffler 	struct ath_softc *sc = arg;
834fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
8355591b213SSam Leffler 
836c42a7b7eSSam Leffler 	if_printf(ifp, "rx FIFO overrun; resetting\n");
837c42a7b7eSSam Leffler 	ath_reset(ifp);
8385591b213SSam Leffler }
8395591b213SSam Leffler 
8405591b213SSam Leffler static void
8415591b213SSam Leffler ath_bmiss_proc(void *arg, int pending)
8425591b213SSam Leffler {
8435591b213SSam Leffler 	struct ath_softc *sc = arg;
8445591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
8455591b213SSam Leffler 
846c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: pending %u\n", __func__, pending);
8475591b213SSam Leffler 	KASSERT(ic->ic_opmode == IEEE80211_M_STA,
8485591b213SSam Leffler 		("unexpect operating mode %u", ic->ic_opmode));
849e585d188SSam Leffler 	if (ic->ic_state == IEEE80211_S_RUN) {
850d7736e13SSam Leffler 		u_int64_t lastrx = sc->sc_lastrx;
851d7736e13SSam Leffler 		u_int64_t tsf = ath_hal_gettsf64(sc->sc_ah);
852d7736e13SSam Leffler 		u_int bmisstimeout =
853d7736e13SSam Leffler 			ic->ic_bmissthreshold * ic->ic_bss->ni_intval * 1024;
854d7736e13SSam Leffler 
855d7736e13SSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON,
856d7736e13SSam Leffler 		    "%s: tsf %llu lastrx %lld (%llu) bmiss %u\n",
857d7736e13SSam Leffler 		    __func__, (unsigned long long) tsf,
858d7736e13SSam Leffler 		    (unsigned long long)(tsf - lastrx),
859d7736e13SSam Leffler 		    (unsigned long long) lastrx, bmisstimeout);
860e585d188SSam Leffler 		/*
861d7736e13SSam Leffler 		 * Workaround phantom bmiss interrupts by sanity-checking
862d7736e13SSam Leffler 		 * the time of our last rx'd frame.  If it is within the
863d7736e13SSam Leffler 		 * beacon miss interval then ignore the interrupt.  If it's
864d7736e13SSam Leffler 		 * truly a bmiss we'll get another interrupt soon and that'll
865d7736e13SSam Leffler 		 * be dispatched up for processing.
866e585d188SSam Leffler 		 */
867d7736e13SSam Leffler 		if (tsf - lastrx > bmisstimeout) {
868b5f4adb3SSam Leffler 			NET_LOCK_GIANT();
869d7736e13SSam Leffler 			ieee80211_beacon_miss(ic);
870b5f4adb3SSam Leffler 			NET_UNLOCK_GIANT();
871d7736e13SSam Leffler 		} else
872d7736e13SSam Leffler 			sc->sc_stats.ast_bmiss_phantom++;
873e585d188SSam Leffler 	}
8745591b213SSam Leffler }
8755591b213SSam Leffler 
876bd5a9920SSam Leffler static void
877bd5a9920SSam Leffler ath_radar_proc(void *arg, int pending)
878bd5a9920SSam Leffler {
879bd5a9920SSam Leffler 	struct ath_softc *sc = arg;
880bd5a9920SSam Leffler 	struct ifnet *ifp = sc->sc_ifp;
881bd5a9920SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
882bd5a9920SSam Leffler 	HAL_CHANNEL hchan;
883bd5a9920SSam Leffler 
884bd5a9920SSam Leffler 	if (ath_hal_procdfs(ah, &hchan)) {
885bd5a9920SSam Leffler 		if_printf(ifp, "radar detected on channel %u/0x%x/0x%x\n",
886bd5a9920SSam Leffler 			hchan.channel, hchan.channelFlags, hchan.privFlags);
887bd5a9920SSam Leffler 		/*
888bd5a9920SSam Leffler 		 * Initiate channel change.
889bd5a9920SSam Leffler 		 */
890bd5a9920SSam Leffler 		/* XXX not yet */
891bd5a9920SSam Leffler 	}
892bd5a9920SSam Leffler }
893bd5a9920SSam Leffler 
8945591b213SSam Leffler static u_int
8955591b213SSam Leffler ath_chan2flags(struct ieee80211com *ic, struct ieee80211_channel *chan)
8965591b213SSam Leffler {
897c42a7b7eSSam Leffler #define	N(a)	(sizeof(a) / sizeof(a[0]))
8985591b213SSam Leffler 	static const u_int modeflags[] = {
8995591b213SSam Leffler 		0,			/* IEEE80211_MODE_AUTO */
9005591b213SSam Leffler 		CHANNEL_A,		/* IEEE80211_MODE_11A */
9015591b213SSam Leffler 		CHANNEL_B,		/* IEEE80211_MODE_11B */
9025591b213SSam Leffler 		CHANNEL_PUREG,		/* IEEE80211_MODE_11G */
903c42a7b7eSSam Leffler 		0,			/* IEEE80211_MODE_FH */
904bd5a9920SSam Leffler 		CHANNEL_ST,		/* IEEE80211_MODE_TURBO_A */
905c42a7b7eSSam Leffler 		CHANNEL_108G		/* IEEE80211_MODE_TURBO_G */
9065591b213SSam Leffler 	};
907c42a7b7eSSam Leffler 	enum ieee80211_phymode mode = ieee80211_chan2mode(ic, chan);
908c42a7b7eSSam Leffler 
909c42a7b7eSSam Leffler 	KASSERT(mode < N(modeflags), ("unexpected phy mode %u", mode));
910c42a7b7eSSam Leffler 	KASSERT(modeflags[mode] != 0, ("mode %u undefined", mode));
911c42a7b7eSSam Leffler 	return modeflags[mode];
912c42a7b7eSSam Leffler #undef N
9135591b213SSam Leffler }
9145591b213SSam Leffler 
9155591b213SSam Leffler static void
9165591b213SSam Leffler ath_init(void *arg)
9175591b213SSam Leffler {
9185591b213SSam Leffler 	struct ath_softc *sc = (struct ath_softc *) arg;
9195591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
920fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
9215591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
9225591b213SSam Leffler 	HAL_STATUS status;
9235591b213SSam Leffler 
924c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: if_flags 0x%x\n",
925c42a7b7eSSam Leffler 		__func__, ifp->if_flags);
9265591b213SSam Leffler 
927f0b2a0beSSam Leffler 	ATH_LOCK(sc);
9285591b213SSam Leffler 	/*
9295591b213SSam Leffler 	 * Stop anything previously setup.  This is safe
9305591b213SSam Leffler 	 * whether this is the first time through or not.
9315591b213SSam Leffler 	 */
932c42a7b7eSSam Leffler 	ath_stop_locked(ifp);
9335591b213SSam Leffler 
9345591b213SSam Leffler 	/*
9355591b213SSam Leffler 	 * The basic interface to setting the hardware in a good
9365591b213SSam Leffler 	 * state is ``reset''.  On return the hardware is known to
9375591b213SSam Leffler 	 * be powered up and with interrupts disabled.  This must
9385591b213SSam Leffler 	 * be followed by initialization of the appropriate bits
9395591b213SSam Leffler 	 * and then setup of the interrupt mask.
9405591b213SSam Leffler 	 */
941b5c99415SSam Leffler 	sc->sc_curchan.channel = ic->ic_curchan->ic_freq;
942b5c99415SSam Leffler 	sc->sc_curchan.channelFlags = ath_chan2flags(ic, ic->ic_curchan);
9437a04dc27SSam Leffler 	if (!ath_hal_reset(ah, sc->sc_opmode, &sc->sc_curchan, AH_FALSE, &status)) {
9445591b213SSam Leffler 		if_printf(ifp, "unable to reset hardware; hal status %u\n",
9455591b213SSam Leffler 			status);
9465591b213SSam Leffler 		goto done;
9475591b213SSam Leffler 	}
9485591b213SSam Leffler 
9495591b213SSam Leffler 	/*
950c42a7b7eSSam Leffler 	 * This is needed only to setup initial state
951c42a7b7eSSam Leffler 	 * but it's best done after a reset.
952c42a7b7eSSam Leffler 	 */
953c42a7b7eSSam Leffler 	ath_update_txpow(sc);
954c59005e9SSam Leffler 	/*
955c59005e9SSam Leffler 	 * Likewise this is set during reset so update
956c59005e9SSam Leffler 	 * state cached in the driver.
957c59005e9SSam Leffler 	 */
958c59005e9SSam Leffler 	sc->sc_diversity = ath_hal_getdiversity(ah);
959bd5a9920SSam Leffler 	sc->sc_calinterval = 1;
960bd5a9920SSam Leffler 	sc->sc_caltries = 0;
961c42a7b7eSSam Leffler 
962c42a7b7eSSam Leffler 	/*
9635591b213SSam Leffler 	 * Setup the hardware after reset: the key cache
9645591b213SSam Leffler 	 * is filled as needed and the receive engine is
9655591b213SSam Leffler 	 * set going.  Frame transmit is handled entirely
9665591b213SSam Leffler 	 * in the frame output path; there's nothing to do
9675591b213SSam Leffler 	 * here except setup the interrupt mask.
9685591b213SSam Leffler 	 */
9695591b213SSam Leffler 	if (ath_startrecv(sc) != 0) {
9705591b213SSam Leffler 		if_printf(ifp, "unable to start recv logic\n");
9715591b213SSam Leffler 		goto done;
9725591b213SSam Leffler 	}
9735591b213SSam Leffler 
9745591b213SSam Leffler 	/*
9755591b213SSam Leffler 	 * Enable interrupts.
9765591b213SSam Leffler 	 */
9775591b213SSam Leffler 	sc->sc_imask = HAL_INT_RX | HAL_INT_TX
9785591b213SSam Leffler 		  | HAL_INT_RXEOL | HAL_INT_RXORN
9795591b213SSam Leffler 		  | HAL_INT_FATAL | HAL_INT_GLOBAL;
980c42a7b7eSSam Leffler 	/*
981c42a7b7eSSam Leffler 	 * Enable MIB interrupts when there are hardware phy counters.
982c42a7b7eSSam Leffler 	 * Note we only do this (at the moment) for station mode.
983c42a7b7eSSam Leffler 	 */
984c42a7b7eSSam Leffler 	if (sc->sc_needmib && ic->ic_opmode == IEEE80211_M_STA)
985c42a7b7eSSam Leffler 		sc->sc_imask |= HAL_INT_MIB;
9865591b213SSam Leffler 	ath_hal_intrset(ah, sc->sc_imask);
9875591b213SSam Leffler 
98813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
9895591b213SSam Leffler 	ic->ic_state = IEEE80211_S_INIT;
9905591b213SSam Leffler 
9915591b213SSam Leffler 	/*
9925591b213SSam Leffler 	 * The hardware should be ready to go now so it's safe
9935591b213SSam Leffler 	 * to kick the 802.11 state machine as it's likely to
9945591b213SSam Leffler 	 * immediately call back to us to send mgmt frames.
9955591b213SSam Leffler 	 */
996b5c99415SSam Leffler 	ath_chan_change(sc, ic->ic_curchan);
99786e07743SSam Leffler #ifdef ATH_TX99_DIAG
99886e07743SSam Leffler 	if (sc->sc_tx99 != NULL)
99986e07743SSam Leffler 		sc->sc_tx99->start(sc->sc_tx99);
100086e07743SSam Leffler 	else
100186e07743SSam Leffler #endif
1002c42a7b7eSSam Leffler 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
1003c42a7b7eSSam Leffler 		if (ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
100445bbf62fSSam Leffler 			ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
1005c42a7b7eSSam Leffler 	} else
10066b59f5e3SSam Leffler 		ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
10075591b213SSam Leffler done:
1008f0b2a0beSSam Leffler 	ATH_UNLOCK(sc);
10095591b213SSam Leffler }
10105591b213SSam Leffler 
10115591b213SSam Leffler static void
1012c42a7b7eSSam Leffler ath_stop_locked(struct ifnet *ifp)
10135591b213SSam Leffler {
10145591b213SSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1015c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
10165591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
10175591b213SSam Leffler 
1018c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid %u if_flags 0x%x\n",
1019c42a7b7eSSam Leffler 		__func__, sc->sc_invalid, ifp->if_flags);
10205591b213SSam Leffler 
1021c42a7b7eSSam Leffler 	ATH_LOCK_ASSERT(sc);
102213f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
10235591b213SSam Leffler 		/*
10245591b213SSam Leffler 		 * Shutdown the hardware and driver:
1025c42a7b7eSSam Leffler 		 *    reset 802.11 state machine
10265591b213SSam Leffler 		 *    turn off timers
1027c42a7b7eSSam Leffler 		 *    disable interrupts
1028c42a7b7eSSam Leffler 		 *    turn off the radio
10295591b213SSam Leffler 		 *    clear transmit machinery
10305591b213SSam Leffler 		 *    clear receive machinery
10315591b213SSam Leffler 		 *    drain and release tx queues
10325591b213SSam Leffler 		 *    reclaim beacon resources
10335591b213SSam Leffler 		 *    power down hardware
10345591b213SSam Leffler 		 *
10355591b213SSam Leffler 		 * Note that some of this work is not possible if the
10365591b213SSam Leffler 		 * hardware is gone (invalid).
10375591b213SSam Leffler 		 */
103886e07743SSam Leffler #ifdef ATH_TX99_DIAG
103986e07743SSam Leffler 		if (sc->sc_tx99 != NULL)
104086e07743SSam Leffler 			sc->sc_tx99->stop(sc->sc_tx99);
104186e07743SSam Leffler #endif
1042c42a7b7eSSam Leffler 		ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
104313f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
10445591b213SSam Leffler 		ifp->if_timer = 0;
1045c42a7b7eSSam Leffler 		if (!sc->sc_invalid) {
10463e50ec2cSSam Leffler 			if (sc->sc_softled) {
10473e50ec2cSSam Leffler 				callout_stop(&sc->sc_ledtimer);
10483e50ec2cSSam Leffler 				ath_hal_gpioset(ah, sc->sc_ledpin,
10493e50ec2cSSam Leffler 					!sc->sc_ledon);
10503e50ec2cSSam Leffler 				sc->sc_blinking = 0;
10513e50ec2cSSam Leffler 			}
10525591b213SSam Leffler 			ath_hal_intrset(ah, 0);
1053c42a7b7eSSam Leffler 		}
10545591b213SSam Leffler 		ath_draintxq(sc);
1055c42a7b7eSSam Leffler 		if (!sc->sc_invalid) {
10565591b213SSam Leffler 			ath_stoprecv(sc);
1057c42a7b7eSSam Leffler 			ath_hal_phydisable(ah);
1058c42a7b7eSSam Leffler 		} else
10595591b213SSam Leffler 			sc->sc_rxlink = NULL;
1060154b8df2SMax Laier 		IFQ_DRV_PURGE(&ifp->if_snd);
10615591b213SSam Leffler 		ath_beacon_free(sc);
1062c42a7b7eSSam Leffler 	}
1063c42a7b7eSSam Leffler }
1064c42a7b7eSSam Leffler 
1065c42a7b7eSSam Leffler static void
1066c42a7b7eSSam Leffler ath_stop(struct ifnet *ifp)
1067c42a7b7eSSam Leffler {
1068c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1069c42a7b7eSSam Leffler 
1070c42a7b7eSSam Leffler 	ATH_LOCK(sc);
1071c42a7b7eSSam Leffler 	ath_stop_locked(ifp);
1072c42a7b7eSSam Leffler 	if (!sc->sc_invalid) {
1073c42a7b7eSSam Leffler 		/*
1074c42a7b7eSSam Leffler 		 * Set the chip in full sleep mode.  Note that we are
1075c42a7b7eSSam Leffler 		 * careful to do this only when bringing the interface
1076c42a7b7eSSam Leffler 		 * completely to a stop.  When the chip is in this state
1077c42a7b7eSSam Leffler 		 * it must be carefully woken up or references to
1078c42a7b7eSSam Leffler 		 * registers in the PCI clock domain may freeze the bus
1079c42a7b7eSSam Leffler 		 * (and system).  This varies by chip and is mostly an
1080c42a7b7eSSam Leffler 		 * issue with newer parts that go to sleep more quickly.
1081c42a7b7eSSam Leffler 		 */
1082bd5a9920SSam Leffler 		ath_hal_setpower(sc->sc_ah, HAL_PM_FULL_SLEEP);
10835591b213SSam Leffler 	}
1084f0b2a0beSSam Leffler 	ATH_UNLOCK(sc);
10855591b213SSam Leffler }
10865591b213SSam Leffler 
10875591b213SSam Leffler /*
10885591b213SSam Leffler  * Reset the hardware w/o losing operational state.  This is
10895591b213SSam Leffler  * basically a more efficient way of doing ath_stop, ath_init,
10905591b213SSam Leffler  * followed by state transitions to the current 802.11
1091c42a7b7eSSam Leffler  * operational state.  Used to recover from various errors and
1092c42a7b7eSSam Leffler  * to reset or reload hardware state.
10935591b213SSam Leffler  */
1094c42a7b7eSSam Leffler static int
1095c42a7b7eSSam Leffler ath_reset(struct ifnet *ifp)
10965591b213SSam Leffler {
1097c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
10985591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
10995591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
11005591b213SSam Leffler 	struct ieee80211_channel *c;
11015591b213SSam Leffler 	HAL_STATUS status;
11025591b213SSam Leffler 
11035591b213SSam Leffler 	/*
11045591b213SSam Leffler 	 * Convert to a HAL channel description with the flags
11055591b213SSam Leffler 	 * constrained to reflect the current operating mode.
11065591b213SSam Leffler 	 */
1107b5c99415SSam Leffler 	c = ic->ic_curchan;
1108c42a7b7eSSam Leffler 	sc->sc_curchan.channel = c->ic_freq;
1109c42a7b7eSSam Leffler 	sc->sc_curchan.channelFlags = ath_chan2flags(ic, c);
11105591b213SSam Leffler 
11115591b213SSam Leffler 	ath_hal_intrset(ah, 0);		/* disable interrupts */
11125591b213SSam Leffler 	ath_draintxq(sc);		/* stop xmit side */
11135591b213SSam Leffler 	ath_stoprecv(sc);		/* stop recv side */
11145591b213SSam Leffler 	/* NB: indicate channel change so we do a full reset */
11157a04dc27SSam Leffler 	if (!ath_hal_reset(ah, sc->sc_opmode, &sc->sc_curchan, AH_TRUE, &status))
11165591b213SSam Leffler 		if_printf(ifp, "%s: unable to reset hardware; hal status %u\n",
11175591b213SSam Leffler 			__func__, status);
1118c42a7b7eSSam Leffler 	ath_update_txpow(sc);		/* update tx power state */
1119c59005e9SSam Leffler 	sc->sc_diversity = ath_hal_getdiversity(ah);
1120bd5a9920SSam Leffler 	sc->sc_calinterval = 1;
1121bd5a9920SSam Leffler 	sc->sc_caltries = 0;
1122c42a7b7eSSam Leffler 	/*
1123c42a7b7eSSam Leffler 	 * We may be doing a reset in response to an ioctl
1124c42a7b7eSSam Leffler 	 * that changes the channel so update any state that
1125c42a7b7eSSam Leffler 	 * might change as a result.
1126c42a7b7eSSam Leffler 	 */
1127c42a7b7eSSam Leffler 	ath_chan_change(sc, c);
1128bd5a9920SSam Leffler 	if (ath_startrecv(sc) != 0)	/* restart recv */
1129bd5a9920SSam Leffler 		if_printf(ifp, "%s: unable to start recv logic\n", __func__);
11305591b213SSam Leffler 	if (ic->ic_state == IEEE80211_S_RUN)
11315591b213SSam Leffler 		ath_beacon_config(sc);	/* restart beacons */
1132c42a7b7eSSam Leffler 	ath_hal_intrset(ah, sc->sc_imask);
1133c42a7b7eSSam Leffler 
1134c42a7b7eSSam Leffler 	ath_start(ifp);			/* restart xmit */
1135c42a7b7eSSam Leffler 	return 0;
11365591b213SSam Leffler }
11375591b213SSam Leffler 
11385591b213SSam Leffler static void
11395591b213SSam Leffler ath_start(struct ifnet *ifp)
11405591b213SSam Leffler {
11415591b213SSam Leffler 	struct ath_softc *sc = ifp->if_softc;
11425591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
11435591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
11445591b213SSam Leffler 	struct ieee80211_node *ni;
11455591b213SSam Leffler 	struct ath_buf *bf;
11465591b213SSam Leffler 	struct mbuf *m;
11475591b213SSam Leffler 	struct ieee80211_frame *wh;
1148c42a7b7eSSam Leffler 	struct ether_header *eh;
11495591b213SSam Leffler 
115013f4c340SRobert Watson 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid)
11515591b213SSam Leffler 		return;
11525591b213SSam Leffler 	for (;;) {
11535591b213SSam Leffler 		/*
11545591b213SSam Leffler 		 * Grab a TX buffer and associated resources.
11555591b213SSam Leffler 		 */
1156f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
1157c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&sc->sc_txbuf);
11585591b213SSam Leffler 		if (bf != NULL)
1159c42a7b7eSSam Leffler 			STAILQ_REMOVE_HEAD(&sc->sc_txbuf, bf_list);
1160f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
11615591b213SSam Leffler 		if (bf == NULL) {
1162370572d9SSam Leffler 			DPRINTF(sc, ATH_DEBUG_XMIT, "%s: out of xmit buffers\n",
1163c42a7b7eSSam Leffler 				__func__);
11645591b213SSam Leffler 			sc->sc_stats.ast_tx_qstop++;
116513f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
11665591b213SSam Leffler 			break;
11675591b213SSam Leffler 		}
11685591b213SSam Leffler 		/*
11695591b213SSam Leffler 		 * Poll the management queue for frames; they
11705591b213SSam Leffler 		 * have priority over normal data frames.
11715591b213SSam Leffler 		 */
11725591b213SSam Leffler 		IF_DEQUEUE(&ic->ic_mgtq, m);
11735591b213SSam Leffler 		if (m == NULL) {
11745591b213SSam Leffler 			/*
11755591b213SSam Leffler 			 * No data frames go out unless we're associated.
11765591b213SSam Leffler 			 */
11775591b213SSam Leffler 			if (ic->ic_state != IEEE80211_S_RUN) {
1178370572d9SSam Leffler 				DPRINTF(sc, ATH_DEBUG_XMIT,
1179370572d9SSam Leffler 				    "%s: discard data packet, state %s\n",
1180370572d9SSam Leffler 				    __func__,
1181370572d9SSam Leffler 				    ieee80211_state_name[ic->ic_state]);
11825591b213SSam Leffler 				sc->sc_stats.ast_tx_discard++;
1183f0b2a0beSSam Leffler 				ATH_TXBUF_LOCK(sc);
1184c42a7b7eSSam Leffler 				STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1185f0b2a0beSSam Leffler 				ATH_TXBUF_UNLOCK(sc);
11865591b213SSam Leffler 				break;
11875591b213SSam Leffler 			}
1188154b8df2SMax Laier 			IFQ_DRV_DEQUEUE(&ifp->if_snd, m);	/* XXX: LOCK */
11895591b213SSam Leffler 			if (m == NULL) {
1190f0b2a0beSSam Leffler 				ATH_TXBUF_LOCK(sc);
1191c42a7b7eSSam Leffler 				STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1192f0b2a0beSSam Leffler 				ATH_TXBUF_UNLOCK(sc);
11935591b213SSam Leffler 				break;
11945591b213SSam Leffler 			}
1195c42a7b7eSSam Leffler 			/*
1196c42a7b7eSSam Leffler 			 * Find the node for the destination so we can do
1197c42a7b7eSSam Leffler 			 * things like power save and fast frames aggregation.
1198c42a7b7eSSam Leffler 			 */
1199c42a7b7eSSam Leffler 			if (m->m_len < sizeof(struct ether_header) &&
1200c42a7b7eSSam Leffler 			   (m = m_pullup(m, sizeof(struct ether_header))) == NULL) {
1201c42a7b7eSSam Leffler 				ic->ic_stats.is_tx_nobuf++;	/* XXX */
1202c42a7b7eSSam Leffler 				ni = NULL;
1203c42a7b7eSSam Leffler 				goto bad;
1204c42a7b7eSSam Leffler 			}
1205c42a7b7eSSam Leffler 			eh = mtod(m, struct ether_header *);
1206c42a7b7eSSam Leffler 			ni = ieee80211_find_txnode(ic, eh->ether_dhost);
1207c42a7b7eSSam Leffler 			if (ni == NULL) {
1208c42a7b7eSSam Leffler 				/* NB: ieee80211_find_txnode does stat+msg */
1209fe234894SSam Leffler 				m_freem(m);
1210c42a7b7eSSam Leffler 				goto bad;
1211c42a7b7eSSam Leffler 			}
1212c42a7b7eSSam Leffler 			if ((ni->ni_flags & IEEE80211_NODE_PWR_MGT) &&
1213c42a7b7eSSam Leffler 			    (m->m_flags & M_PWR_SAV) == 0) {
1214c42a7b7eSSam Leffler 				/*
1215c42a7b7eSSam Leffler 				 * Station in power save mode; pass the frame
1216c42a7b7eSSam Leffler 				 * to the 802.11 layer and continue.  We'll get
1217c42a7b7eSSam Leffler 				 * the frame back when the time is right.
1218c42a7b7eSSam Leffler 				 */
1219c42a7b7eSSam Leffler 				ieee80211_pwrsave(ic, ni, m);
1220c42a7b7eSSam Leffler 				goto reclaim;
1221c42a7b7eSSam Leffler 			}
1222c42a7b7eSSam Leffler 			/* calculate priority so we can find the tx queue */
1223c42a7b7eSSam Leffler 			if (ieee80211_classify(ic, m, ni)) {
1224c42a7b7eSSam Leffler 				DPRINTF(sc, ATH_DEBUG_XMIT,
1225c42a7b7eSSam Leffler 					"%s: discard, classification failure\n",
1226c42a7b7eSSam Leffler 					__func__);
1227fe234894SSam Leffler 				m_freem(m);
1228c42a7b7eSSam Leffler 				goto bad;
1229c42a7b7eSSam Leffler 			}
12305591b213SSam Leffler 			ifp->if_opackets++;
12315591b213SSam Leffler 			BPF_MTAP(ifp, m);
12325591b213SSam Leffler 			/*
12335591b213SSam Leffler 			 * Encapsulate the packet in prep for transmission.
12345591b213SSam Leffler 			 */
1235c42a7b7eSSam Leffler 			m = ieee80211_encap(ic, m, ni);
12365591b213SSam Leffler 			if (m == NULL) {
1237370572d9SSam Leffler 				DPRINTF(sc, ATH_DEBUG_XMIT,
1238c42a7b7eSSam Leffler 					"%s: encapsulation failure\n",
1239c42a7b7eSSam Leffler 					__func__);
12405591b213SSam Leffler 				sc->sc_stats.ast_tx_encap++;
12415591b213SSam Leffler 				goto bad;
12425591b213SSam Leffler 			}
12435591b213SSam Leffler 		} else {
12440a915fadSSam Leffler 			/*
12450a915fadSSam Leffler 			 * Hack!  The referenced node pointer is in the
12460a915fadSSam Leffler 			 * rcvif field of the packet header.  This is
12470a915fadSSam Leffler 			 * placed there by ieee80211_mgmt_output because
12480a915fadSSam Leffler 			 * we need to hold the reference with the frame
12490a915fadSSam Leffler 			 * and there's no other way (other than packet
12500a915fadSSam Leffler 			 * tags which we consider too expensive to use)
12510a915fadSSam Leffler 			 * to pass it along.
12520a915fadSSam Leffler 			 */
12530a915fadSSam Leffler 			ni = (struct ieee80211_node *) m->m_pkthdr.rcvif;
12540a915fadSSam Leffler 			m->m_pkthdr.rcvif = NULL;
12550a915fadSSam Leffler 
12565591b213SSam Leffler 			wh = mtod(m, struct ieee80211_frame *);
12575591b213SSam Leffler 			if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) ==
12585591b213SSam Leffler 			    IEEE80211_FC0_SUBTYPE_PROBE_RESP) {
12595591b213SSam Leffler 				/* fill time stamp */
12605591b213SSam Leffler 				u_int64_t tsf;
12615591b213SSam Leffler 				u_int32_t *tstamp;
12625591b213SSam Leffler 
12635591b213SSam Leffler 				tsf = ath_hal_gettsf64(ah);
12645591b213SSam Leffler 				/* XXX: adjust 100us delay to xmit */
12655591b213SSam Leffler 				tsf += 100;
12665591b213SSam Leffler 				tstamp = (u_int32_t *)&wh[1];
12675591b213SSam Leffler 				tstamp[0] = htole32(tsf & 0xffffffff);
12685591b213SSam Leffler 				tstamp[1] = htole32(tsf >> 32);
12695591b213SSam Leffler 			}
12705591b213SSam Leffler 			sc->sc_stats.ast_tx_mgmt++;
12715591b213SSam Leffler 		}
127273454c73SSam Leffler 
12735591b213SSam Leffler 		if (ath_tx_start(sc, ni, bf, m)) {
12745591b213SSam Leffler 	bad:
12755591b213SSam Leffler 			ifp->if_oerrors++;
1276c42a7b7eSSam Leffler 	reclaim:
1277c42a7b7eSSam Leffler 			ATH_TXBUF_LOCK(sc);
1278c42a7b7eSSam Leffler 			STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
1279c42a7b7eSSam Leffler 			ATH_TXBUF_UNLOCK(sc);
1280c42a7b7eSSam Leffler 			if (ni != NULL)
1281c42a7b7eSSam Leffler 				ieee80211_free_node(ni);
12825591b213SSam Leffler 			continue;
12835591b213SSam Leffler 		}
12845591b213SSam Leffler 
12855591b213SSam Leffler 		sc->sc_tx_timer = 5;
12865591b213SSam Leffler 		ifp->if_timer = 1;
12875591b213SSam Leffler 	}
12885591b213SSam Leffler }
12895591b213SSam Leffler 
12905591b213SSam Leffler static int
12915591b213SSam Leffler ath_media_change(struct ifnet *ifp)
12925591b213SSam Leffler {
1293c42a7b7eSSam Leffler #define	IS_UP(ifp) \
129413f4c340SRobert Watson 	((ifp->if_flags & IFF_UP) && (ifp->if_drv_flags & IFF_DRV_RUNNING))
12955591b213SSam Leffler 	int error;
12965591b213SSam Leffler 
12975591b213SSam Leffler 	error = ieee80211_media_change(ifp);
12985591b213SSam Leffler 	if (error == ENETRESET) {
12997a04dc27SSam Leffler 		struct ath_softc *sc = ifp->if_softc;
13007a04dc27SSam Leffler 		struct ieee80211com *ic = &sc->sc_ic;
13017a04dc27SSam Leffler 
13027a04dc27SSam Leffler 		if (ic->ic_opmode == IEEE80211_M_AHDEMO) {
13037a04dc27SSam Leffler 			/*
13047a04dc27SSam Leffler 			 * Adhoc demo mode is just ibss mode w/o beacons
13057a04dc27SSam Leffler 			 * (mostly).  The hal knows nothing about it;
13067a04dc27SSam Leffler 			 * tell it we're operating in ibss mode.
13077a04dc27SSam Leffler 			 */
13087a04dc27SSam Leffler 			sc->sc_opmode = HAL_M_IBSS;
13097a04dc27SSam Leffler 		} else
13107a04dc27SSam Leffler 			sc->sc_opmode = ic->ic_opmode;
1311c42a7b7eSSam Leffler 		if (IS_UP(ifp))
1312fc74a9f9SBrooks Davis 			ath_init(ifp->if_softc);	/* XXX lose error */
13135591b213SSam Leffler 		error = 0;
13145591b213SSam Leffler 	}
13155591b213SSam Leffler 	return error;
1316c42a7b7eSSam Leffler #undef IS_UP
13175591b213SSam Leffler }
13185591b213SSam Leffler 
13195591b213SSam Leffler #ifdef AR_DEBUG
1320c42a7b7eSSam Leffler static void
1321c42a7b7eSSam Leffler ath_keyprint(const char *tag, u_int ix,
1322c42a7b7eSSam Leffler 	const HAL_KEYVAL *hk, const u_int8_t mac[IEEE80211_ADDR_LEN])
13235591b213SSam Leffler {
1324c42a7b7eSSam Leffler 	static const char *ciphers[] = {
1325c42a7b7eSSam Leffler 		"WEP",
1326c42a7b7eSSam Leffler 		"AES-OCB",
1327c42a7b7eSSam Leffler 		"AES-CCM",
1328c42a7b7eSSam Leffler 		"CKIP",
1329c42a7b7eSSam Leffler 		"TKIP",
1330c42a7b7eSSam Leffler 		"CLR",
1331c42a7b7eSSam Leffler 	};
1332c42a7b7eSSam Leffler 	int i, n;
13335591b213SSam Leffler 
1334c42a7b7eSSam Leffler 	printf("%s: [%02u] %-7s ", tag, ix, ciphers[hk->kv_type]);
1335c42a7b7eSSam Leffler 	for (i = 0, n = hk->kv_len; i < n; i++)
1336c42a7b7eSSam Leffler 		printf("%02x", hk->kv_val[i]);
1337c42a7b7eSSam Leffler 	printf(" mac %s", ether_sprintf(mac));
1338c42a7b7eSSam Leffler 	if (hk->kv_type == HAL_CIPHER_TKIP) {
1339c42a7b7eSSam Leffler 		printf(" mic ");
1340c42a7b7eSSam Leffler 		for (i = 0; i < sizeof(hk->kv_mic); i++)
1341c42a7b7eSSam Leffler 			printf("%02x", hk->kv_mic[i]);
13422075afbaSSam Leffler 	}
1343c42a7b7eSSam Leffler 	printf("\n");
1344c42a7b7eSSam Leffler }
1345c42a7b7eSSam Leffler #endif
1346c42a7b7eSSam Leffler 
13475591b213SSam Leffler /*
1348c42a7b7eSSam Leffler  * Set a TKIP key into the hardware.  This handles the
1349c42a7b7eSSam Leffler  * potential distribution of key state to multiple key
1350c42a7b7eSSam Leffler  * cache slots for TKIP.
13515591b213SSam Leffler  */
1352c42a7b7eSSam Leffler static int
1353c42a7b7eSSam Leffler ath_keyset_tkip(struct ath_softc *sc, const struct ieee80211_key *k,
1354c42a7b7eSSam Leffler 	HAL_KEYVAL *hk, const u_int8_t mac[IEEE80211_ADDR_LEN])
1355c42a7b7eSSam Leffler {
1356c42a7b7eSSam Leffler #define	IEEE80211_KEY_XR	(IEEE80211_KEY_XMIT | IEEE80211_KEY_RECV)
1357c42a7b7eSSam Leffler 	static const u_int8_t zerobssid[IEEE80211_ADDR_LEN];
13588cec0ab9SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
13598cec0ab9SSam Leffler 
1360c42a7b7eSSam Leffler 	KASSERT(k->wk_cipher->ic_cipher == IEEE80211_CIPHER_TKIP,
1361c42a7b7eSSam Leffler 		("got a non-TKIP key, cipher %u", k->wk_cipher->ic_cipher));
1362c42a7b7eSSam Leffler 	KASSERT(sc->sc_splitmic, ("key cache !split"));
1363c42a7b7eSSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_XR) == IEEE80211_KEY_XR) {
1364c42a7b7eSSam Leffler 		/*
1365c1225b52SSam Leffler 		 * TX key goes at first index, RX key at the rx index.
1366c42a7b7eSSam Leffler 		 * The hal handles the MIC keys at index+64.
1367c42a7b7eSSam Leffler 		 */
1368c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_txmic, sizeof(hk->kv_mic));
1369c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix, hk, zerobssid);
1370c42a7b7eSSam Leffler 		if (!ath_hal_keyset(ah, k->wk_keyix, hk, zerobssid))
1371c42a7b7eSSam Leffler 			return 0;
1372c42a7b7eSSam Leffler 
1373c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_rxmic, sizeof(hk->kv_mic));
1374c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix+32, hk, mac);
1375c42a7b7eSSam Leffler 		/* XXX delete tx key on failure? */
1376c42a7b7eSSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix+32, hk, mac);
1377c42a7b7eSSam Leffler 	} else if (k->wk_flags & IEEE80211_KEY_XR) {
1378c42a7b7eSSam Leffler 		/*
1379c42a7b7eSSam Leffler 		 * TX/RX key goes at first index.
1380c42a7b7eSSam Leffler 		 * The hal handles the MIC keys are index+64.
1381c42a7b7eSSam Leffler 		 */
1382c42a7b7eSSam Leffler 		memcpy(hk->kv_mic, k->wk_flags & IEEE80211_KEY_XMIT ?
1383c42a7b7eSSam Leffler 			k->wk_txmic : k->wk_rxmic, sizeof(hk->kv_mic));
1384e8fd88a3SSam Leffler 		KEYPRINTF(sc, k->wk_keyix, hk, mac);
1385e8fd88a3SSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix, hk, mac);
1386c42a7b7eSSam Leffler 	}
1387c42a7b7eSSam Leffler 	return 0;
1388c42a7b7eSSam Leffler #undef IEEE80211_KEY_XR
1389c42a7b7eSSam Leffler }
1390c42a7b7eSSam Leffler 
1391c42a7b7eSSam Leffler /*
1392c42a7b7eSSam Leffler  * Set a net80211 key into the hardware.  This handles the
1393c42a7b7eSSam Leffler  * potential distribution of key state to multiple key
1394c42a7b7eSSam Leffler  * cache slots for TKIP with hardware MIC support.
1395c42a7b7eSSam Leffler  */
1396c42a7b7eSSam Leffler static int
1397c42a7b7eSSam Leffler ath_keyset(struct ath_softc *sc, const struct ieee80211_key *k,
1398e8fd88a3SSam Leffler 	const u_int8_t mac0[IEEE80211_ADDR_LEN],
1399e8fd88a3SSam Leffler 	struct ieee80211_node *bss)
1400c42a7b7eSSam Leffler {
1401c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1402c42a7b7eSSam Leffler 	static const u_int8_t ciphermap[] = {
1403c42a7b7eSSam Leffler 		HAL_CIPHER_WEP,		/* IEEE80211_CIPHER_WEP */
1404c42a7b7eSSam Leffler 		HAL_CIPHER_TKIP,	/* IEEE80211_CIPHER_TKIP */
1405c42a7b7eSSam Leffler 		HAL_CIPHER_AES_OCB,	/* IEEE80211_CIPHER_AES_OCB */
1406c42a7b7eSSam Leffler 		HAL_CIPHER_AES_CCM,	/* IEEE80211_CIPHER_AES_CCM */
1407c42a7b7eSSam Leffler 		(u_int8_t) -1,		/* 4 is not allocated */
1408c42a7b7eSSam Leffler 		HAL_CIPHER_CKIP,	/* IEEE80211_CIPHER_CKIP */
1409c42a7b7eSSam Leffler 		HAL_CIPHER_CLR,		/* IEEE80211_CIPHER_NONE */
1410c42a7b7eSSam Leffler 	};
1411c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1412c42a7b7eSSam Leffler 	const struct ieee80211_cipher *cip = k->wk_cipher;
1413e8fd88a3SSam Leffler 	u_int8_t gmac[IEEE80211_ADDR_LEN];
1414e8fd88a3SSam Leffler 	const u_int8_t *mac;
1415c42a7b7eSSam Leffler 	HAL_KEYVAL hk;
1416c42a7b7eSSam Leffler 
1417c42a7b7eSSam Leffler 	memset(&hk, 0, sizeof(hk));
1418c42a7b7eSSam Leffler 	/*
1419c42a7b7eSSam Leffler 	 * Software crypto uses a "clear key" so non-crypto
1420c42a7b7eSSam Leffler 	 * state kept in the key cache are maintained and
1421c42a7b7eSSam Leffler 	 * so that rx frames have an entry to match.
1422c42a7b7eSSam Leffler 	 */
1423c42a7b7eSSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_SWCRYPT) == 0) {
1424c42a7b7eSSam Leffler 		KASSERT(cip->ic_cipher < N(ciphermap),
1425c42a7b7eSSam Leffler 			("invalid cipher type %u", cip->ic_cipher));
1426c42a7b7eSSam Leffler 		hk.kv_type = ciphermap[cip->ic_cipher];
1427c42a7b7eSSam Leffler 		hk.kv_len = k->wk_keylen;
1428c42a7b7eSSam Leffler 		memcpy(hk.kv_val, k->wk_key, k->wk_keylen);
14298cec0ab9SSam Leffler 	} else
1430c42a7b7eSSam Leffler 		hk.kv_type = HAL_CIPHER_CLR;
1431c42a7b7eSSam Leffler 
1432e8fd88a3SSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_GROUP) && sc->sc_mcastkey) {
1433e8fd88a3SSam Leffler 		/*
1434e8fd88a3SSam Leffler 		 * Group keys on hardware that supports multicast frame
1435e8fd88a3SSam Leffler 		 * key search use a mac that is the sender's address with
1436e8fd88a3SSam Leffler 		 * the high bit set instead of the app-specified address.
1437e8fd88a3SSam Leffler 		 */
1438e8fd88a3SSam Leffler 		IEEE80211_ADDR_COPY(gmac, bss->ni_macaddr);
1439e8fd88a3SSam Leffler 		gmac[0] |= 0x80;
1440e8fd88a3SSam Leffler 		mac = gmac;
1441e8fd88a3SSam Leffler 	} else
1442e8fd88a3SSam Leffler 		mac = mac0;
1443e8fd88a3SSam Leffler 
1444c42a7b7eSSam Leffler 	if (hk.kv_type == HAL_CIPHER_TKIP &&
1445c42a7b7eSSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 &&
1446c42a7b7eSSam Leffler 	    sc->sc_splitmic) {
1447c42a7b7eSSam Leffler 		return ath_keyset_tkip(sc, k, &hk, mac);
1448c42a7b7eSSam Leffler 	} else {
1449c42a7b7eSSam Leffler 		KEYPRINTF(sc, k->wk_keyix, &hk, mac);
1450c42a7b7eSSam Leffler 		return ath_hal_keyset(ah, k->wk_keyix, &hk, mac);
14518cec0ab9SSam Leffler 	}
1452c42a7b7eSSam Leffler #undef N
14535591b213SSam Leffler }
14545591b213SSam Leffler 
14555591b213SSam Leffler /*
1456c42a7b7eSSam Leffler  * Allocate tx/rx key slots for TKIP.  We allocate two slots for
1457c42a7b7eSSam Leffler  * each key, one for decrypt/encrypt and the other for the MIC.
1458c42a7b7eSSam Leffler  */
1459c42a7b7eSSam Leffler static u_int16_t
1460c1225b52SSam Leffler key_alloc_2pair(struct ath_softc *sc,
1461c1225b52SSam Leffler 	ieee80211_keyix *txkeyix, ieee80211_keyix *rxkeyix)
1462c42a7b7eSSam Leffler {
1463c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1464c42a7b7eSSam Leffler 	u_int i, keyix;
1465c42a7b7eSSam Leffler 
1466c42a7b7eSSam Leffler 	KASSERT(sc->sc_splitmic, ("key cache !split"));
1467c42a7b7eSSam Leffler 	/* XXX could optimize */
1468c42a7b7eSSam Leffler 	for (i = 0; i < N(sc->sc_keymap)/4; i++) {
1469c42a7b7eSSam Leffler 		u_int8_t b = sc->sc_keymap[i];
1470c42a7b7eSSam Leffler 		if (b != 0xff) {
1471c42a7b7eSSam Leffler 			/*
1472c42a7b7eSSam Leffler 			 * One or more slots in this byte are free.
1473c42a7b7eSSam Leffler 			 */
1474c42a7b7eSSam Leffler 			keyix = i*NBBY;
1475c42a7b7eSSam Leffler 			while (b & 1) {
1476c42a7b7eSSam Leffler 		again:
1477c42a7b7eSSam Leffler 				keyix++;
1478c42a7b7eSSam Leffler 				b >>= 1;
1479c42a7b7eSSam Leffler 			}
1480c42a7b7eSSam Leffler 			/* XXX IEEE80211_KEY_XMIT | IEEE80211_KEY_RECV */
1481c42a7b7eSSam Leffler 			if (isset(sc->sc_keymap, keyix+32) ||
1482c42a7b7eSSam Leffler 			    isset(sc->sc_keymap, keyix+64) ||
1483c42a7b7eSSam Leffler 			    isset(sc->sc_keymap, keyix+32+64)) {
1484c42a7b7eSSam Leffler 				/* full pair unavailable */
1485c42a7b7eSSam Leffler 				/* XXX statistic */
1486c42a7b7eSSam Leffler 				if (keyix == (i+1)*NBBY) {
1487c42a7b7eSSam Leffler 					/* no slots were appropriate, advance */
1488c42a7b7eSSam Leffler 					continue;
1489c42a7b7eSSam Leffler 				}
1490c42a7b7eSSam Leffler 				goto again;
1491c42a7b7eSSam Leffler 			}
1492c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix);
1493c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+64);
1494c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+32);
1495c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix+32+64);
1496c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE,
1497c42a7b7eSSam Leffler 				"%s: key pair %u,%u %u,%u\n",
1498c42a7b7eSSam Leffler 				__func__, keyix, keyix+64,
1499c42a7b7eSSam Leffler 				keyix+32, keyix+32+64);
1500c1225b52SSam Leffler 			*txkeyix = keyix;
1501c1225b52SSam Leffler 			*rxkeyix = keyix+32;
1502c1225b52SSam Leffler 			return 1;
1503c42a7b7eSSam Leffler 		}
1504c42a7b7eSSam Leffler 	}
1505c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: out of pair space\n", __func__);
1506c1225b52SSam Leffler 	return 0;
1507c42a7b7eSSam Leffler #undef N
1508c42a7b7eSSam Leffler }
1509c42a7b7eSSam Leffler 
1510c42a7b7eSSam Leffler /*
1511c42a7b7eSSam Leffler  * Allocate a single key cache slot.
1512c42a7b7eSSam Leffler  */
1513c1225b52SSam Leffler static int
1514c1225b52SSam Leffler key_alloc_single(struct ath_softc *sc,
1515c1225b52SSam Leffler 	ieee80211_keyix *txkeyix, ieee80211_keyix *rxkeyix)
1516c42a7b7eSSam Leffler {
1517c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
1518c42a7b7eSSam Leffler 	u_int i, keyix;
1519c42a7b7eSSam Leffler 
1520c42a7b7eSSam Leffler 	/* XXX try i,i+32,i+64,i+32+64 to minimize key pair conflicts */
1521c42a7b7eSSam Leffler 	for (i = 0; i < N(sc->sc_keymap); i++) {
1522c42a7b7eSSam Leffler 		u_int8_t b = sc->sc_keymap[i];
1523c42a7b7eSSam Leffler 		if (b != 0xff) {
1524c42a7b7eSSam Leffler 			/*
1525c42a7b7eSSam Leffler 			 * One or more slots are free.
1526c42a7b7eSSam Leffler 			 */
1527c42a7b7eSSam Leffler 			keyix = i*NBBY;
1528c42a7b7eSSam Leffler 			while (b & 1)
1529c42a7b7eSSam Leffler 				keyix++, b >>= 1;
1530c42a7b7eSSam Leffler 			setbit(sc->sc_keymap, keyix);
1531c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: key %u\n",
1532c42a7b7eSSam Leffler 				__func__, keyix);
1533c1225b52SSam Leffler 			*txkeyix = *rxkeyix = keyix;
1534c1225b52SSam Leffler 			return 1;
1535c42a7b7eSSam Leffler 		}
1536c42a7b7eSSam Leffler 	}
1537c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: out of space\n", __func__);
1538c1225b52SSam Leffler 	return 0;
1539c42a7b7eSSam Leffler #undef N
1540c42a7b7eSSam Leffler }
1541c42a7b7eSSam Leffler 
1542c42a7b7eSSam Leffler /*
1543c42a7b7eSSam Leffler  * Allocate one or more key cache slots for a uniacst key.  The
1544c42a7b7eSSam Leffler  * key itself is needed only to identify the cipher.  For hardware
1545c42a7b7eSSam Leffler  * TKIP with split cipher+MIC keys we allocate two key cache slot
1546c42a7b7eSSam Leffler  * pairs so that we can setup separate TX and RX MIC keys.  Note
1547c42a7b7eSSam Leffler  * that the MIC key for a TKIP key at slot i is assumed by the
1548c42a7b7eSSam Leffler  * hardware to be at slot i+64.  This limits TKIP keys to the first
1549c42a7b7eSSam Leffler  * 64 entries.
1550c42a7b7eSSam Leffler  */
1551c42a7b7eSSam Leffler static int
1552c1225b52SSam Leffler ath_key_alloc(struct ieee80211com *ic, const struct ieee80211_key *k,
1553c1225b52SSam Leffler 	ieee80211_keyix *keyix, ieee80211_keyix *rxkeyix)
1554c42a7b7eSSam Leffler {
1555c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1556c42a7b7eSSam Leffler 
1557c42a7b7eSSam Leffler 	/*
15588ca623d7SSam Leffler 	 * Group key allocation must be handled specially for
15598ca623d7SSam Leffler 	 * parts that do not support multicast key cache search
15608ca623d7SSam Leffler 	 * functionality.  For those parts the key id must match
15618ca623d7SSam Leffler 	 * the h/w key index so lookups find the right key.  On
15628ca623d7SSam Leffler 	 * parts w/ the key search facility we install the sender's
15638ca623d7SSam Leffler 	 * mac address (with the high bit set) and let the hardware
15648ca623d7SSam Leffler 	 * find the key w/o using the key id.  This is preferred as
15658ca623d7SSam Leffler 	 * it permits us to support multiple users for adhoc and/or
15668ca623d7SSam Leffler 	 * multi-station operation.
15678ca623d7SSam Leffler 	 */
15688ca623d7SSam Leffler 	if ((k->wk_flags & IEEE80211_KEY_GROUP) && !sc->sc_mcastkey) {
15698ca623d7SSam Leffler 		if (!(&ic->ic_nw_keys[0] <= k &&
15708ca623d7SSam Leffler 		      k < &ic->ic_nw_keys[IEEE80211_WEP_NKID])) {
15718ca623d7SSam Leffler 			/* should not happen */
15728ca623d7SSam Leffler 			DPRINTF(sc, ATH_DEBUG_KEYCACHE,
15738ca623d7SSam Leffler 				"%s: bogus group key\n", __func__);
1574c1225b52SSam Leffler 			return 0;
15758ca623d7SSam Leffler 		}
15768ca623d7SSam Leffler 		/*
15778ca623d7SSam Leffler 		 * XXX we pre-allocate the global keys so
15788ca623d7SSam Leffler 		 * have no way to check if they've already been allocated.
15798ca623d7SSam Leffler 		 */
1580c1225b52SSam Leffler 		*keyix = *rxkeyix = k - ic->ic_nw_keys;
1581c1225b52SSam Leffler 		return 1;
15828ca623d7SSam Leffler 	}
15838ca623d7SSam Leffler 
15848ca623d7SSam Leffler 	/*
1585c42a7b7eSSam Leffler 	 * We allocate two pair for TKIP when using the h/w to do
1586c42a7b7eSSam Leffler 	 * the MIC.  For everything else, including software crypto,
1587c42a7b7eSSam Leffler 	 * we allocate a single entry.  Note that s/w crypto requires
1588c42a7b7eSSam Leffler 	 * a pass-through slot on the 5211 and 5212.  The 5210 does
1589c42a7b7eSSam Leffler 	 * not support pass-through cache entries and we map all
1590c42a7b7eSSam Leffler 	 * those requests to slot 0.
1591c42a7b7eSSam Leffler 	 */
1592c42a7b7eSSam Leffler 	if (k->wk_flags & IEEE80211_KEY_SWCRYPT) {
1593c1225b52SSam Leffler 		return key_alloc_single(sc, keyix, rxkeyix);
1594c42a7b7eSSam Leffler 	} else if (k->wk_cipher->ic_cipher == IEEE80211_CIPHER_TKIP &&
1595c42a7b7eSSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && sc->sc_splitmic) {
1596c1225b52SSam Leffler 		return key_alloc_2pair(sc, keyix, rxkeyix);
1597c42a7b7eSSam Leffler 	} else {
1598c1225b52SSam Leffler 		return key_alloc_single(sc, keyix, rxkeyix);
1599c42a7b7eSSam Leffler 	}
1600c42a7b7eSSam Leffler }
1601c42a7b7eSSam Leffler 
1602c42a7b7eSSam Leffler /*
1603c42a7b7eSSam Leffler  * Delete an entry in the key cache allocated by ath_key_alloc.
1604c42a7b7eSSam Leffler  */
1605c42a7b7eSSam Leffler static int
1606c42a7b7eSSam Leffler ath_key_delete(struct ieee80211com *ic, const struct ieee80211_key *k)
1607c42a7b7eSSam Leffler {
1608c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1609c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1610c42a7b7eSSam Leffler 	const struct ieee80211_cipher *cip = k->wk_cipher;
1611c42a7b7eSSam Leffler 	u_int keyix = k->wk_keyix;
1612c42a7b7eSSam Leffler 
1613c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s: delete key %u\n", __func__, keyix);
1614c42a7b7eSSam Leffler 
1615c42a7b7eSSam Leffler 	ath_hal_keyreset(ah, keyix);
1616c42a7b7eSSam Leffler 	/*
1617c42a7b7eSSam Leffler 	 * Handle split tx/rx keying required for TKIP with h/w MIC.
1618c42a7b7eSSam Leffler 	 */
1619c42a7b7eSSam Leffler 	if (cip->ic_cipher == IEEE80211_CIPHER_TKIP &&
1620c1225b52SSam Leffler 	    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && sc->sc_splitmic)
1621c42a7b7eSSam Leffler 		ath_hal_keyreset(ah, keyix+32);		/* RX key */
1622c42a7b7eSSam Leffler 	if (keyix >= IEEE80211_WEP_NKID) {
1623c42a7b7eSSam Leffler 		/*
1624c42a7b7eSSam Leffler 		 * Don't touch keymap entries for global keys so
1625c42a7b7eSSam Leffler 		 * they are never considered for dynamic allocation.
1626c42a7b7eSSam Leffler 		 */
1627c42a7b7eSSam Leffler 		clrbit(sc->sc_keymap, keyix);
1628c42a7b7eSSam Leffler 		if (cip->ic_cipher == IEEE80211_CIPHER_TKIP &&
1629c42a7b7eSSam Leffler 		    (k->wk_flags & IEEE80211_KEY_SWMIC) == 0 &&
1630c42a7b7eSSam Leffler 		    sc->sc_splitmic) {
1631c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+64);	/* TX key MIC */
1632c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+32);	/* RX key */
1633c42a7b7eSSam Leffler 			clrbit(sc->sc_keymap, keyix+32+64);	/* RX key MIC */
1634c42a7b7eSSam Leffler 		}
1635c42a7b7eSSam Leffler 	}
1636c42a7b7eSSam Leffler 	return 1;
1637c42a7b7eSSam Leffler }
1638c42a7b7eSSam Leffler 
1639c42a7b7eSSam Leffler /*
1640c42a7b7eSSam Leffler  * Set the key cache contents for the specified key.  Key cache
1641c42a7b7eSSam Leffler  * slot(s) must already have been allocated by ath_key_alloc.
1642c42a7b7eSSam Leffler  */
1643c42a7b7eSSam Leffler static int
1644c42a7b7eSSam Leffler ath_key_set(struct ieee80211com *ic, const struct ieee80211_key *k,
1645c42a7b7eSSam Leffler 	const u_int8_t mac[IEEE80211_ADDR_LEN])
1646c42a7b7eSSam Leffler {
1647c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
1648c42a7b7eSSam Leffler 
1649e8fd88a3SSam Leffler 	return ath_keyset(sc, k, mac, ic->ic_bss);
1650c42a7b7eSSam Leffler }
1651c42a7b7eSSam Leffler 
1652c42a7b7eSSam Leffler /*
1653c42a7b7eSSam Leffler  * Block/unblock tx+rx processing while a key change is done.
1654c42a7b7eSSam Leffler  * We assume the caller serializes key management operations
1655c42a7b7eSSam Leffler  * so we only need to worry about synchronization with other
1656c42a7b7eSSam Leffler  * uses that originate in the driver.
1657c42a7b7eSSam Leffler  */
1658c42a7b7eSSam Leffler static void
1659c42a7b7eSSam Leffler ath_key_update_begin(struct ieee80211com *ic)
1660c42a7b7eSSam Leffler {
1661c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
1662c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1663c42a7b7eSSam Leffler 
1664c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s:\n", __func__);
1665c42a7b7eSSam Leffler #if 0
1666c42a7b7eSSam Leffler 	tasklet_disable(&sc->sc_rxtq);
1667c42a7b7eSSam Leffler #endif
1668c42a7b7eSSam Leffler 	IF_LOCK(&ifp->if_snd);		/* NB: doesn't block mgmt frames */
1669c42a7b7eSSam Leffler }
1670c42a7b7eSSam Leffler 
1671c42a7b7eSSam Leffler static void
1672c42a7b7eSSam Leffler ath_key_update_end(struct ieee80211com *ic)
1673c42a7b7eSSam Leffler {
1674c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
1675c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1676c42a7b7eSSam Leffler 
1677c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_KEYCACHE, "%s:\n", __func__);
1678c42a7b7eSSam Leffler 	IF_UNLOCK(&ifp->if_snd);
1679c42a7b7eSSam Leffler #if 0
1680c42a7b7eSSam Leffler 	tasklet_enable(&sc->sc_rxtq);
1681c42a7b7eSSam Leffler #endif
1682c42a7b7eSSam Leffler }
16835591b213SSam Leffler 
16844bc0e754SSam Leffler /*
16854bc0e754SSam Leffler  * Calculate the receive filter according to the
16864bc0e754SSam Leffler  * operating mode and state:
16874bc0e754SSam Leffler  *
16884bc0e754SSam Leffler  * o always accept unicast, broadcast, and multicast traffic
1689c42a7b7eSSam Leffler  * o maintain current state of phy error reception (the hal
1690c42a7b7eSSam Leffler  *   may enable phy error frames for noise immunity work)
16914bc0e754SSam Leffler  * o probe request frames are accepted only when operating in
16924bc0e754SSam Leffler  *   hostap, adhoc, or monitor modes
16934bc0e754SSam Leffler  * o enable promiscuous mode according to the interface state
16944bc0e754SSam Leffler  * o accept beacons:
16954bc0e754SSam Leffler  *   - when operating in adhoc mode so the 802.11 layer creates
16964bc0e754SSam Leffler  *     node table entries for peers,
16974bc0e754SSam Leffler  *   - when operating in station mode for collecting rssi data when
16984bc0e754SSam Leffler  *     the station is otherwise quiet, or
16994bc0e754SSam Leffler  *   - when scanning
17004bc0e754SSam Leffler  */
17014bc0e754SSam Leffler static u_int32_t
1702c42a7b7eSSam Leffler ath_calcrxfilter(struct ath_softc *sc, enum ieee80211_state state)
17034bc0e754SSam Leffler {
1704bd5a9920SSam Leffler #define	RX_FILTER_PRESERVE	(HAL_RX_FILTER_PHYERR | HAL_RX_FILTER_PHYRADAR)
17054bc0e754SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
17064bc0e754SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1707fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
17084bc0e754SSam Leffler 	u_int32_t rfilt;
17094bc0e754SSam Leffler 
1710bd5a9920SSam Leffler 	rfilt = (ath_hal_getrxfilter(ah) & RX_FILTER_PRESERVE)
17114bc0e754SSam Leffler 	      | HAL_RX_FILTER_UCAST | HAL_RX_FILTER_BCAST | HAL_RX_FILTER_MCAST;
17124bc0e754SSam Leffler 	if (ic->ic_opmode != IEEE80211_M_STA)
17134bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_PROBEREQ;
17144bc0e754SSam Leffler 	if (ic->ic_opmode != IEEE80211_M_HOSTAP &&
17154bc0e754SSam Leffler 	    (ifp->if_flags & IFF_PROMISC))
17164bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_PROM;
17174bc0e754SSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA ||
17184bc0e754SSam Leffler 	    ic->ic_opmode == IEEE80211_M_IBSS ||
1719c42a7b7eSSam Leffler 	    state == IEEE80211_S_SCAN)
17204bc0e754SSam Leffler 		rfilt |= HAL_RX_FILTER_BEACON;
17214bc0e754SSam Leffler 	return rfilt;
1722bd5a9920SSam Leffler #undef RX_FILTER_PRESERVE
17234bc0e754SSam Leffler }
17244bc0e754SSam Leffler 
17255591b213SSam Leffler static void
17265591b213SSam Leffler ath_mode_init(struct ath_softc *sc)
17275591b213SSam Leffler {
17285591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
17295591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1730fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
17315591b213SSam Leffler 	u_int32_t rfilt, mfilt[2], val;
17325591b213SSam Leffler 	u_int8_t pos;
17335591b213SSam Leffler 	struct ifmultiaddr *ifma;
17345591b213SSam Leffler 
17354bc0e754SSam Leffler 	/* configure rx filter */
1736c42a7b7eSSam Leffler 	rfilt = ath_calcrxfilter(sc, ic->ic_state);
17374bc0e754SSam Leffler 	ath_hal_setrxfilter(ah, rfilt);
17384bc0e754SSam Leffler 
17395591b213SSam Leffler 	/* configure operational mode */
1740c42a7b7eSSam Leffler 	ath_hal_setopmode(ah);
1741c42a7b7eSSam Leffler 
1742c42a7b7eSSam Leffler 	/*
1743c42a7b7eSSam Leffler 	 * Handle any link-level address change.  Note that we only
1744c42a7b7eSSam Leffler 	 * need to force ic_myaddr; any other addresses are handled
1745c42a7b7eSSam Leffler 	 * as a byproduct of the ifnet code marking the interface
1746c42a7b7eSSam Leffler 	 * down then up.
1747c42a7b7eSSam Leffler 	 *
1748c42a7b7eSSam Leffler 	 * XXX should get from lladdr instead of arpcom but that's more work
1749c42a7b7eSSam Leffler 	 */
17504a0d6638SRuslan Ermilov 	IEEE80211_ADDR_COPY(ic->ic_myaddr, IF_LLADDR(ifp));
1751c42a7b7eSSam Leffler 	ath_hal_setmac(ah, ic->ic_myaddr);
17525591b213SSam Leffler 
17535591b213SSam Leffler 	/* calculate and install multicast filter */
17545591b213SSam Leffler 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
17555591b213SSam Leffler 		mfilt[0] = mfilt[1] = 0;
175613b203d0SRobert Watson 		IF_ADDR_LOCK(ifp);
17575591b213SSam Leffler 		TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
17585591b213SSam Leffler 			caddr_t dl;
17595591b213SSam Leffler 
17605591b213SSam Leffler 			/* calculate XOR of eight 6bit values */
17615591b213SSam Leffler 			dl = LLADDR((struct sockaddr_dl *) ifma->ifma_addr);
17625591b213SSam Leffler 			val = LE_READ_4(dl + 0);
17635591b213SSam Leffler 			pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
17645591b213SSam Leffler 			val = LE_READ_4(dl + 3);
17655591b213SSam Leffler 			pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
17665591b213SSam Leffler 			pos &= 0x3f;
17675591b213SSam Leffler 			mfilt[pos / 32] |= (1 << (pos % 32));
17685591b213SSam Leffler 		}
176913b203d0SRobert Watson 		IF_ADDR_UNLOCK(ifp);
17705591b213SSam Leffler 	} else {
17715591b213SSam Leffler 		mfilt[0] = mfilt[1] = ~0;
17725591b213SSam Leffler 	}
17735591b213SSam Leffler 	ath_hal_setmcastfilter(ah, mfilt[0], mfilt[1]);
1774c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_MODE, "%s: RX filter 0x%x, MC filter %08x:%08x\n",
1775c42a7b7eSSam Leffler 		__func__, rfilt, mfilt[0], mfilt[1]);
17765591b213SSam Leffler }
17775591b213SSam Leffler 
1778c42a7b7eSSam Leffler /*
1779c42a7b7eSSam Leffler  * Set the slot time based on the current setting.
1780c42a7b7eSSam Leffler  */
1781c42a7b7eSSam Leffler static void
1782c42a7b7eSSam Leffler ath_setslottime(struct ath_softc *sc)
1783c42a7b7eSSam Leffler {
1784c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
1785c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1786c42a7b7eSSam Leffler 
1787c42a7b7eSSam Leffler 	if (ic->ic_flags & IEEE80211_F_SHSLOT)
1788c42a7b7eSSam Leffler 		ath_hal_setslottime(ah, HAL_SLOT_TIME_9);
1789c42a7b7eSSam Leffler 	else
1790c42a7b7eSSam Leffler 		ath_hal_setslottime(ah, HAL_SLOT_TIME_20);
1791c42a7b7eSSam Leffler 	sc->sc_updateslot = OK;
1792c42a7b7eSSam Leffler }
1793c42a7b7eSSam Leffler 
1794c42a7b7eSSam Leffler /*
1795c42a7b7eSSam Leffler  * Callback from the 802.11 layer to update the
1796c42a7b7eSSam Leffler  * slot time based on the current setting.
1797c42a7b7eSSam Leffler  */
1798c42a7b7eSSam Leffler static void
1799c42a7b7eSSam Leffler ath_updateslot(struct ifnet *ifp)
1800c42a7b7eSSam Leffler {
1801c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
1802c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
1803c42a7b7eSSam Leffler 
1804c42a7b7eSSam Leffler 	/*
1805c42a7b7eSSam Leffler 	 * When not coordinating the BSS, change the hardware
1806c42a7b7eSSam Leffler 	 * immediately.  For other operation we defer the change
1807c42a7b7eSSam Leffler 	 * until beacon updates have propagated to the stations.
1808c42a7b7eSSam Leffler 	 */
1809c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_HOSTAP)
1810c42a7b7eSSam Leffler 		sc->sc_updateslot = UPDATE;
1811c42a7b7eSSam Leffler 	else
1812c42a7b7eSSam Leffler 		ath_setslottime(sc);
1813c42a7b7eSSam Leffler }
1814c42a7b7eSSam Leffler 
1815c42a7b7eSSam Leffler /*
181680d2765fSSam Leffler  * Setup a h/w transmit queue for beacons.
181780d2765fSSam Leffler  */
181880d2765fSSam Leffler static int
181980d2765fSSam Leffler ath_beaconq_setup(struct ath_hal *ah)
182080d2765fSSam Leffler {
182180d2765fSSam Leffler 	HAL_TXQ_INFO qi;
182280d2765fSSam Leffler 
182380d2765fSSam Leffler 	memset(&qi, 0, sizeof(qi));
182480d2765fSSam Leffler 	qi.tqi_aifs = HAL_TXQ_USEDEFAULT;
182580d2765fSSam Leffler 	qi.tqi_cwmin = HAL_TXQ_USEDEFAULT;
182680d2765fSSam Leffler 	qi.tqi_cwmax = HAL_TXQ_USEDEFAULT;
18270f2e86fbSSam Leffler 	/* NB: for dynamic turbo, don't enable any other interrupts */
1828bd5a9920SSam Leffler 	qi.tqi_qflags = HAL_TXQ_TXDESCINT_ENABLE;
182980d2765fSSam Leffler 	return ath_hal_setuptxqueue(ah, HAL_TX_QUEUE_BEACON, &qi);
183080d2765fSSam Leffler }
183180d2765fSSam Leffler 
183280d2765fSSam Leffler /*
18330f2e86fbSSam Leffler  * Setup the transmit queue parameters for the beacon queue.
18340f2e86fbSSam Leffler  */
18350f2e86fbSSam Leffler static int
18360f2e86fbSSam Leffler ath_beaconq_config(struct ath_softc *sc)
18370f2e86fbSSam Leffler {
18380f2e86fbSSam Leffler #define	ATH_EXPONENT_TO_VALUE(v)	((1<<(v))-1)
18390f2e86fbSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
18400f2e86fbSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
18410f2e86fbSSam Leffler 	HAL_TXQ_INFO qi;
18420f2e86fbSSam Leffler 
18430f2e86fbSSam Leffler 	ath_hal_gettxqueueprops(ah, sc->sc_bhalq, &qi);
18440f2e86fbSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_HOSTAP) {
18450f2e86fbSSam Leffler 		/*
18460f2e86fbSSam Leffler 		 * Always burst out beacon and CAB traffic.
18470f2e86fbSSam Leffler 		 */
18480f2e86fbSSam Leffler 		qi.tqi_aifs = ATH_BEACON_AIFS_DEFAULT;
18490f2e86fbSSam Leffler 		qi.tqi_cwmin = ATH_BEACON_CWMIN_DEFAULT;
18500f2e86fbSSam Leffler 		qi.tqi_cwmax = ATH_BEACON_CWMAX_DEFAULT;
18510f2e86fbSSam Leffler 	} else {
18520f2e86fbSSam Leffler 		struct wmeParams *wmep =
18530f2e86fbSSam Leffler 			&ic->ic_wme.wme_chanParams.cap_wmeParams[WME_AC_BE];
18540f2e86fbSSam Leffler 		/*
18550f2e86fbSSam Leffler 		 * Adhoc mode; important thing is to use 2x cwmin.
18560f2e86fbSSam Leffler 		 */
18570f2e86fbSSam Leffler 		qi.tqi_aifs = wmep->wmep_aifsn;
18580f2e86fbSSam Leffler 		qi.tqi_cwmin = 2*ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmin);
18590f2e86fbSSam Leffler 		qi.tqi_cwmax = ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmax);
18600f2e86fbSSam Leffler 	}
18610f2e86fbSSam Leffler 
18620f2e86fbSSam Leffler 	if (!ath_hal_settxqueueprops(ah, sc->sc_bhalq, &qi)) {
18630f2e86fbSSam Leffler 		device_printf(sc->sc_dev, "unable to update parameters for "
18640f2e86fbSSam Leffler 			"beacon hardware queue!\n");
18650f2e86fbSSam Leffler 		return 0;
18660f2e86fbSSam Leffler 	} else {
18670f2e86fbSSam Leffler 		ath_hal_resettxqueue(ah, sc->sc_bhalq); /* push to h/w */
18680f2e86fbSSam Leffler 		return 1;
18690f2e86fbSSam Leffler 	}
18700f2e86fbSSam Leffler #undef ATH_EXPONENT_TO_VALUE
18710f2e86fbSSam Leffler }
18720f2e86fbSSam Leffler 
18730f2e86fbSSam Leffler /*
1874c42a7b7eSSam Leffler  * Allocate and setup an initial beacon frame.
1875c42a7b7eSSam Leffler  */
18765591b213SSam Leffler static int
18775591b213SSam Leffler ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_node *ni)
18785591b213SSam Leffler {
1879c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
18805591b213SSam Leffler 	struct ath_buf *bf;
18815591b213SSam Leffler 	struct mbuf *m;
1882c42a7b7eSSam Leffler 	int error;
18835591b213SSam Leffler 
1884c42a7b7eSSam Leffler 	bf = STAILQ_FIRST(&sc->sc_bbuf);
1885c42a7b7eSSam Leffler 	if (bf == NULL) {
1886c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON, "%s: no dma buffers\n", __func__);
1887c42a7b7eSSam Leffler 		sc->sc_stats.ast_be_nombuf++;	/* XXX */
1888c42a7b7eSSam Leffler 		return ENOMEM;			/* XXX */
1889c42a7b7eSSam Leffler 	}
18905591b213SSam Leffler 	/*
18915591b213SSam Leffler 	 * NB: the beacon data buffer must be 32-bit aligned;
18925591b213SSam Leffler 	 * we assume the mbuf routines will return us something
18935591b213SSam Leffler 	 * with this alignment (perhaps should assert).
18945591b213SSam Leffler 	 */
1895c42a7b7eSSam Leffler 	m = ieee80211_beacon_alloc(ic, ni, &sc->sc_boff);
18965591b213SSam Leffler 	if (m == NULL) {
1897c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON, "%s: cannot get mbuf\n",
1898c42a7b7eSSam Leffler 			__func__);
18995591b213SSam Leffler 		sc->sc_stats.ast_be_nombuf++;
19005591b213SSam Leffler 		return ENOMEM;
19015591b213SSam Leffler 	}
1902f9e6219bSSam Leffler 	error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m,
1903f9e6219bSSam Leffler 				     bf->bf_segs, &bf->bf_nseg,
19045591b213SSam Leffler 				     BUS_DMA_NOWAIT);
1905c42a7b7eSSam Leffler 	if (error == 0) {
1906c42a7b7eSSam Leffler 		bf->bf_m = m;
1907f818612bSSam Leffler 		bf->bf_node = ieee80211_ref_node(ni);
1908c42a7b7eSSam Leffler 	} else {
19095591b213SSam Leffler 		m_freem(m);
1910c42a7b7eSSam Leffler 	}
19115591b213SSam Leffler 	return error;
19125591b213SSam Leffler }
1913c42a7b7eSSam Leffler 
1914c42a7b7eSSam Leffler /*
1915c42a7b7eSSam Leffler  * Setup the beacon frame for transmit.
1916c42a7b7eSSam Leffler  */
1917c42a7b7eSSam Leffler static void
1918c42a7b7eSSam Leffler ath_beacon_setup(struct ath_softc *sc, struct ath_buf *bf)
1919c42a7b7eSSam Leffler {
1920c42a7b7eSSam Leffler #define	USE_SHPREAMBLE(_ic) \
1921c42a7b7eSSam Leffler 	(((_ic)->ic_flags & (IEEE80211_F_SHPREAMBLE | IEEE80211_F_USEBARKER))\
1922c42a7b7eSSam Leffler 		== IEEE80211_F_SHPREAMBLE)
1923c42a7b7eSSam Leffler 	struct ieee80211_node *ni = bf->bf_node;
1924c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
1925c42a7b7eSSam Leffler 	struct mbuf *m = bf->bf_m;
1926c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
1927c42a7b7eSSam Leffler 	struct ath_desc *ds;
1928c42a7b7eSSam Leffler 	int flags, antenna;
192955f63772SSam Leffler 	const HAL_RATE_TABLE *rt;
193055f63772SSam Leffler 	u_int8_t rix, rate;
1931c42a7b7eSSam Leffler 
1932c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON, "%s: m %p len %u\n",
1933c42a7b7eSSam Leffler 		__func__, m, m->m_len);
19345591b213SSam Leffler 
19355591b213SSam Leffler 	/* setup descriptors */
19365591b213SSam Leffler 	ds = bf->bf_desc;
19375591b213SSam Leffler 
1938c42a7b7eSSam Leffler 	flags = HAL_TXDESC_NOACK;
1939c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_IBSS && sc->sc_hasveol) {
1940c42a7b7eSSam Leffler 		ds->ds_link = bf->bf_daddr;	/* self-linked */
1941c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_VEOL;
1942c42a7b7eSSam Leffler 		/*
1943c42a7b7eSSam Leffler 		 * Let hardware handle antenna switching.
1944c42a7b7eSSam Leffler 		 */
19454866e6c2SSam Leffler 		antenna = sc->sc_txantenna;
1946c42a7b7eSSam Leffler 	} else {
19475591b213SSam Leffler 		ds->ds_link = 0;
1948c42a7b7eSSam Leffler 		/*
1949c42a7b7eSSam Leffler 		 * Switch antenna every 4 beacons.
1950c42a7b7eSSam Leffler 		 * XXX assumes two antenna
1951c42a7b7eSSam Leffler 		 */
1952c42a7b7eSSam Leffler 		antenna = (sc->sc_stats.ast_be_xmit & 4 ? 2 : 1);
1953c42a7b7eSSam Leffler 	}
1954c42a7b7eSSam Leffler 
1955c42a7b7eSSam Leffler 	KASSERT(bf->bf_nseg == 1,
1956c42a7b7eSSam Leffler 		("multi-segment beacon frame; nseg %u", bf->bf_nseg));
19575591b213SSam Leffler 	ds->ds_data = bf->bf_segs[0].ds_addr;
19585591b213SSam Leffler 	/*
19595591b213SSam Leffler 	 * Calculate rate code.
19605591b213SSam Leffler 	 * XXX everything at min xmit rate
19615591b213SSam Leffler 	 */
196255f63772SSam Leffler 	rix = sc->sc_minrateix;
196355f63772SSam Leffler 	rt = sc->sc_currates;
196455f63772SSam Leffler 	rate = rt->info[rix].rateCode;
1965c42a7b7eSSam Leffler 	if (USE_SHPREAMBLE(ic))
196655f63772SSam Leffler 		rate |= rt->info[rix].shortPreamble;
19675591b213SSam Leffler 	ath_hal_setuptxdesc(ah, ds
1968c42a7b7eSSam Leffler 		, m->m_len + IEEE80211_CRC_LEN	/* frame length */
19695591b213SSam Leffler 		, sizeof(struct ieee80211_frame)/* header length */
19705591b213SSam Leffler 		, HAL_PKT_TYPE_BEACON		/* Atheros packet type */
1971c42a7b7eSSam Leffler 		, ni->ni_txpower		/* txpower XXX */
19725591b213SSam Leffler 		, rate, 1			/* series 0 rate/tries */
19735591b213SSam Leffler 		, HAL_TXKEYIX_INVALID		/* no encryption */
1974c42a7b7eSSam Leffler 		, antenna			/* antenna mode */
1975c42a7b7eSSam Leffler 		, flags				/* no ack, veol for beacons */
19765591b213SSam Leffler 		, 0				/* rts/cts rate */
19775591b213SSam Leffler 		, 0				/* rts/cts duration */
19785591b213SSam Leffler 	);
19795591b213SSam Leffler 	/* NB: beacon's BufLen must be a multiple of 4 bytes */
19805591b213SSam Leffler 	ath_hal_filltxdesc(ah, ds
1981c42a7b7eSSam Leffler 		, roundup(m->m_len, 4)		/* buffer length */
19825591b213SSam Leffler 		, AH_TRUE			/* first segment */
19835591b213SSam Leffler 		, AH_TRUE			/* last segment */
1984c42a7b7eSSam Leffler 		, ds				/* first descriptor */
19855591b213SSam Leffler 	);
1986c42a7b7eSSam Leffler #undef USE_SHPREAMBLE
19875591b213SSam Leffler }
19885591b213SSam Leffler 
1989c42a7b7eSSam Leffler /*
1990c42a7b7eSSam Leffler  * Transmit a beacon frame at SWBA.  Dynamic updates to the
1991c42a7b7eSSam Leffler  * frame contents are done as needed and the slot time is
1992c42a7b7eSSam Leffler  * also adjusted based on current state.
1993c42a7b7eSSam Leffler  */
19945591b213SSam Leffler static void
19955591b213SSam Leffler ath_beacon_proc(void *arg, int pending)
19965591b213SSam Leffler {
19975591b213SSam Leffler 	struct ath_softc *sc = arg;
1998c42a7b7eSSam Leffler 	struct ath_buf *bf = STAILQ_FIRST(&sc->sc_bbuf);
1999c42a7b7eSSam Leffler 	struct ieee80211_node *ni = bf->bf_node;
2000c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
20015591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2002c42a7b7eSSam Leffler 	struct mbuf *m;
2003c42a7b7eSSam Leffler 	int ncabq, error, otherant;
20045591b213SSam Leffler 
2005c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON_PROC, "%s: pending %u\n",
2006c42a7b7eSSam Leffler 		__func__, pending);
2007c42a7b7eSSam Leffler 
20080a915fadSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA ||
2009c42a7b7eSSam Leffler 	    ic->ic_opmode == IEEE80211_M_MONITOR ||
20100a915fadSSam Leffler 	    bf == NULL || bf->bf_m == NULL) {
2011c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: ic_flags=%x bf=%p bf_m=%p\n",
2012c42a7b7eSSam Leffler 			__func__, ic->ic_flags, bf, bf ? bf->bf_m : NULL);
20135591b213SSam Leffler 		return;
20145591b213SSam Leffler 	}
2015c42a7b7eSSam Leffler 	/*
2016c42a7b7eSSam Leffler 	 * Check if the previous beacon has gone out.  If
2017c66c48cbSSam Leffler 	 * not don't try to post another, skip this period
2018c66c48cbSSam Leffler 	 * and wait for the next.  Missed beacons indicate
2019c66c48cbSSam Leffler 	 * a problem and should not occur.  If we miss too
2020c66c48cbSSam Leffler 	 * many consecutive beacons reset the device.
2021c42a7b7eSSam Leffler 	 */
2022c42a7b7eSSam Leffler 	if (ath_hal_numtxpending(ah, sc->sc_bhalq) != 0) {
2023c42a7b7eSSam Leffler 		sc->sc_bmisscount++;
2024c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON_PROC,
2025c42a7b7eSSam Leffler 			"%s: missed %u consecutive beacons\n",
2026c42a7b7eSSam Leffler 			__func__, sc->sc_bmisscount);
2027c42a7b7eSSam Leffler 		if (sc->sc_bmisscount > 3)		/* NB: 3 is a guess */
20280bbf5441SSam Leffler 			taskqueue_enqueue(sc->sc_tq, &sc->sc_bstucktask);
2029c42a7b7eSSam Leffler 		return;
2030c42a7b7eSSam Leffler 	}
2031c42a7b7eSSam Leffler 	if (sc->sc_bmisscount != 0) {
2032c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON,
2033c42a7b7eSSam Leffler 			"%s: resume beacon xmit after %u misses\n",
2034c42a7b7eSSam Leffler 			__func__, sc->sc_bmisscount);
2035c42a7b7eSSam Leffler 		sc->sc_bmisscount = 0;
2036c42a7b7eSSam Leffler 	}
2037c42a7b7eSSam Leffler 
2038c42a7b7eSSam Leffler 	/*
2039c42a7b7eSSam Leffler 	 * Update dynamic beacon contents.  If this returns
2040c42a7b7eSSam Leffler 	 * non-zero then we need to remap the memory because
2041c42a7b7eSSam Leffler 	 * the beacon frame changed size (probably because
2042c42a7b7eSSam Leffler 	 * of the TIM bitmap).
2043c42a7b7eSSam Leffler 	 */
2044c42a7b7eSSam Leffler 	m = bf->bf_m;
2045c42a7b7eSSam Leffler 	ncabq = ath_hal_numtxpending(ah, sc->sc_cabq->axq_qnum);
2046c42a7b7eSSam Leffler 	if (ieee80211_beacon_update(ic, bf->bf_node, &sc->sc_boff, m, ncabq)) {
2047c42a7b7eSSam Leffler 		/* XXX too conservative? */
2048c42a7b7eSSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
2049f9e6219bSSam Leffler 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m,
2050f9e6219bSSam Leffler 					     bf->bf_segs, &bf->bf_nseg,
2051c42a7b7eSSam Leffler 					     BUS_DMA_NOWAIT);
2052c42a7b7eSSam Leffler 		if (error != 0) {
2053c42a7b7eSSam Leffler 			if_printf(ic->ic_ifp,
2054f9e6219bSSam Leffler 			    "%s: bus_dmamap_load_mbuf_sg failed, error %u\n",
2055c42a7b7eSSam Leffler 			    __func__, error);
2056c42a7b7eSSam Leffler 			return;
2057c42a7b7eSSam Leffler 		}
2058c42a7b7eSSam Leffler 	}
2059c42a7b7eSSam Leffler 
2060c42a7b7eSSam Leffler 	/*
2061c42a7b7eSSam Leffler 	 * Handle slot time change when a non-ERP station joins/leaves
2062c42a7b7eSSam Leffler 	 * an 11g network.  The 802.11 layer notifies us via callback,
2063c42a7b7eSSam Leffler 	 * we mark updateslot, then wait one beacon before effecting
2064c42a7b7eSSam Leffler 	 * the change.  This gives associated stations at least one
2065c42a7b7eSSam Leffler 	 * beacon interval to note the state change.
2066c42a7b7eSSam Leffler 	 */
2067c42a7b7eSSam Leffler 	/* XXX locking */
2068c42a7b7eSSam Leffler 	if (sc->sc_updateslot == UPDATE)
2069c42a7b7eSSam Leffler 		sc->sc_updateslot = COMMIT;	/* commit next beacon */
2070c42a7b7eSSam Leffler 	else if (sc->sc_updateslot == COMMIT)
2071c42a7b7eSSam Leffler 		ath_setslottime(sc);		/* commit change to h/w */
2072c42a7b7eSSam Leffler 
2073c42a7b7eSSam Leffler 	/*
2074c42a7b7eSSam Leffler 	 * Check recent per-antenna transmit statistics and flip
2075c42a7b7eSSam Leffler 	 * the default antenna if noticeably more frames went out
2076c42a7b7eSSam Leffler 	 * on the non-default antenna.
2077c42a7b7eSSam Leffler 	 * XXX assumes 2 anntenae
2078c42a7b7eSSam Leffler 	 */
2079c42a7b7eSSam Leffler 	otherant = sc->sc_defant & 1 ? 2 : 1;
2080c42a7b7eSSam Leffler 	if (sc->sc_ant_tx[otherant] > sc->sc_ant_tx[sc->sc_defant] + 2)
2081c42a7b7eSSam Leffler 		ath_setdefantenna(sc, otherant);
2082c42a7b7eSSam Leffler 	sc->sc_ant_tx[1] = sc->sc_ant_tx[2] = 0;
2083c42a7b7eSSam Leffler 
2084c42a7b7eSSam Leffler 	/*
2085c42a7b7eSSam Leffler 	 * Construct tx descriptor.
2086c42a7b7eSSam Leffler 	 */
2087c42a7b7eSSam Leffler 	ath_beacon_setup(sc, bf);
2088c42a7b7eSSam Leffler 
2089c42a7b7eSSam Leffler 	/*
2090c42a7b7eSSam Leffler 	 * Stop any current dma and put the new frame on the queue.
2091c42a7b7eSSam Leffler 	 * This should never fail since we check above that no frames
2092c42a7b7eSSam Leffler 	 * are still pending on the queue.
2093c42a7b7eSSam Leffler 	 */
20945591b213SSam Leffler 	if (!ath_hal_stoptxdma(ah, sc->sc_bhalq)) {
2095c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
2096c42a7b7eSSam Leffler 			"%s: beacon queue %u did not stop?\n",
2097c42a7b7eSSam Leffler 			__func__, sc->sc_bhalq);
20985591b213SSam Leffler 	}
20995591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
21005591b213SSam Leffler 
2101c42a7b7eSSam Leffler 	/*
2102c42a7b7eSSam Leffler 	 * Enable the CAB queue before the beacon queue to
2103c42a7b7eSSam Leffler 	 * insure cab frames are triggered by this beacon.
2104c42a7b7eSSam Leffler 	 */
21052c27b2f6SSam Leffler 	if (ncabq != 0 && (sc->sc_boff.bo_tim[4] & 1))	/* NB: only at DTIM */
2106c42a7b7eSSam Leffler 		ath_hal_txstart(ah, sc->sc_cabq->axq_qnum);
21075591b213SSam Leffler 	ath_hal_puttxbuf(ah, sc->sc_bhalq, bf->bf_daddr);
21085591b213SSam Leffler 	ath_hal_txstart(ah, sc->sc_bhalq);
2109c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON_PROC,
2110c42a7b7eSSam Leffler 		"%s: TXDP[%u] = %p (%p)\n", __func__,
2111c42a7b7eSSam Leffler 		sc->sc_bhalq, (caddr_t)bf->bf_daddr, bf->bf_desc);
2112c42a7b7eSSam Leffler 
2113c42a7b7eSSam Leffler 	sc->sc_stats.ast_be_xmit++;
21145591b213SSam Leffler }
21155591b213SSam Leffler 
2116c42a7b7eSSam Leffler /*
2117c42a7b7eSSam Leffler  * Reset the hardware after detecting beacons have stopped.
2118c42a7b7eSSam Leffler  */
2119c42a7b7eSSam Leffler static void
2120c42a7b7eSSam Leffler ath_bstuck_proc(void *arg, int pending)
2121c42a7b7eSSam Leffler {
2122c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
2123fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
2124c42a7b7eSSam Leffler 
2125c42a7b7eSSam Leffler 	if_printf(ifp, "stuck beacon; resetting (bmiss count %u)\n",
2126c42a7b7eSSam Leffler 		sc->sc_bmisscount);
2127c42a7b7eSSam Leffler 	ath_reset(ifp);
2128c42a7b7eSSam Leffler }
2129c42a7b7eSSam Leffler 
2130c42a7b7eSSam Leffler /*
2131c42a7b7eSSam Leffler  * Reclaim beacon resources.
2132c42a7b7eSSam Leffler  */
21335591b213SSam Leffler static void
21345591b213SSam Leffler ath_beacon_free(struct ath_softc *sc)
21355591b213SSam Leffler {
2136c42a7b7eSSam Leffler 	struct ath_buf *bf;
21375591b213SSam Leffler 
2138f818612bSSam Leffler 	STAILQ_FOREACH(bf, &sc->sc_bbuf, bf_list) {
21395591b213SSam Leffler 		if (bf->bf_m != NULL) {
21405591b213SSam Leffler 			bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
21415591b213SSam Leffler 			m_freem(bf->bf_m);
21425591b213SSam Leffler 			bf->bf_m = NULL;
2143f818612bSSam Leffler 		}
2144f818612bSSam Leffler 		if (bf->bf_node != NULL) {
2145f818612bSSam Leffler 			ieee80211_free_node(bf->bf_node);
21465591b213SSam Leffler 			bf->bf_node = NULL;
21475591b213SSam Leffler 		}
21485591b213SSam Leffler 	}
2149f818612bSSam Leffler }
21505591b213SSam Leffler 
21515591b213SSam Leffler /*
21525591b213SSam Leffler  * Configure the beacon and sleep timers.
21535591b213SSam Leffler  *
21545591b213SSam Leffler  * When operating as an AP this resets the TSF and sets
21555591b213SSam Leffler  * up the hardware to notify us when we need to issue beacons.
21565591b213SSam Leffler  *
21575591b213SSam Leffler  * When operating in station mode this sets up the beacon
21585591b213SSam Leffler  * timers according to the timestamp of the last received
21595591b213SSam Leffler  * beacon and the current TSF, configures PCF and DTIM
21605591b213SSam Leffler  * handling, programs the sleep registers so the hardware
21615591b213SSam Leffler  * will wakeup in time to receive beacons, and configures
21625591b213SSam Leffler  * the beacon miss handling so we'll receive a BMISS
21635591b213SSam Leffler  * interrupt when we stop seeing beacons from the AP
21645591b213SSam Leffler  * we've associated with.
21655591b213SSam Leffler  */
21665591b213SSam Leffler static void
21675591b213SSam Leffler ath_beacon_config(struct ath_softc *sc)
21685591b213SSam Leffler {
216980d939bfSSam Leffler #define	TSF_TO_TU(_h,_l) \
217080d939bfSSam Leffler 	((((u_int32_t)(_h)) << 22) | (((u_int32_t)(_l)) >> 10))
217180d939bfSSam Leffler #define	FUDGE	2
21725591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
21735591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
21745591b213SSam Leffler 	struct ieee80211_node *ni = ic->ic_bss;
217580d939bfSSam Leffler 	u_int32_t nexttbtt, intval, tsftu;
217680d939bfSSam Leffler 	u_int64_t tsf;
21775591b213SSam Leffler 
21788371372bSSam Leffler 	/* extract tstamp from last beacon and convert to TU */
21798371372bSSam Leffler 	nexttbtt = TSF_TO_TU(LE_READ_4(ni->ni_tstamp.data + 4),
21808371372bSSam Leffler 			     LE_READ_4(ni->ni_tstamp.data));
21818371372bSSam Leffler 	/* NB: the beacon interval is kept internally in TU's */
21824bacf7c1SSam Leffler 	intval = ni->ni_intval & HAL_BEACON_PERIOD;
2183a6c992f4SSam Leffler 	if (nexttbtt == 0)		/* e.g. for ap mode */
2184a6c992f4SSam Leffler 		nexttbtt = intval;
2185a6c992f4SSam Leffler 	else if (intval)		/* NB: can be 0 for monitor mode */
2186a6c992f4SSam Leffler 		nexttbtt = roundup(nexttbtt, intval);
2187a6c992f4SSam Leffler 	DPRINTF(sc, ATH_DEBUG_BEACON, "%s: nexttbtt %u intval %u (%u)\n",
2188a6c992f4SSam Leffler 		__func__, nexttbtt, intval, ni->ni_intval);
21896b59f5e3SSam Leffler 	if (ic->ic_opmode == IEEE80211_M_STA) {
21905591b213SSam Leffler 		HAL_BEACON_STATE bs;
21918371372bSSam Leffler 		int dtimperiod, dtimcount;
21928371372bSSam Leffler 		int cfpperiod, cfpcount;
21935591b213SSam Leffler 
21948371372bSSam Leffler 		/*
21958371372bSSam Leffler 		 * Setup dtim and cfp parameters according to
21968371372bSSam Leffler 		 * last beacon we received (which may be none).
21978371372bSSam Leffler 		 */
21988371372bSSam Leffler 		dtimperiod = ni->ni_dtim_period;
21998371372bSSam Leffler 		if (dtimperiod <= 0)		/* NB: 0 if not known */
22008371372bSSam Leffler 			dtimperiod = 1;
22018371372bSSam Leffler 		dtimcount = ni->ni_dtim_count;
22028371372bSSam Leffler 		if (dtimcount >= dtimperiod)	/* NB: sanity check */
22038371372bSSam Leffler 			dtimcount = 0;		/* XXX? */
22048371372bSSam Leffler 		cfpperiod = 1;			/* NB: no PCF support yet */
22058371372bSSam Leffler 		cfpcount = 0;
22068371372bSSam Leffler 		/*
22078371372bSSam Leffler 		 * Pull nexttbtt forward to reflect the current
22088371372bSSam Leffler 		 * TSF and calculate dtim+cfp state for the result.
22098371372bSSam Leffler 		 */
22108371372bSSam Leffler 		tsf = ath_hal_gettsf64(ah);
221180d939bfSSam Leffler 		tsftu = TSF_TO_TU(tsf>>32, tsf) + FUDGE;
22128371372bSSam Leffler 		do {
22138371372bSSam Leffler 			nexttbtt += intval;
22148371372bSSam Leffler 			if (--dtimcount < 0) {
22158371372bSSam Leffler 				dtimcount = dtimperiod - 1;
22168371372bSSam Leffler 				if (--cfpcount < 0)
22178371372bSSam Leffler 					cfpcount = cfpperiod - 1;
22188371372bSSam Leffler 			}
22198371372bSSam Leffler 		} while (nexttbtt < tsftu);
22205591b213SSam Leffler 		memset(&bs, 0, sizeof(bs));
2221a6c992f4SSam Leffler 		bs.bs_intval = intval;
22225591b213SSam Leffler 		bs.bs_nexttbtt = nexttbtt;
22238371372bSSam Leffler 		bs.bs_dtimperiod = dtimperiod*intval;
22248371372bSSam Leffler 		bs.bs_nextdtim = bs.bs_nexttbtt + dtimcount*intval;
22258371372bSSam Leffler 		bs.bs_cfpperiod = cfpperiod*bs.bs_dtimperiod;
22268371372bSSam Leffler 		bs.bs_cfpnext = bs.bs_nextdtim + cfpcount*bs.bs_dtimperiod;
22278371372bSSam Leffler 		bs.bs_cfpmaxduration = 0;
22288371372bSSam Leffler #if 0
22295591b213SSam Leffler 		/*
2230c42a7b7eSSam Leffler 		 * The 802.11 layer records the offset to the DTIM
2231c42a7b7eSSam Leffler 		 * bitmap while receiving beacons; use it here to
2232c42a7b7eSSam Leffler 		 * enable h/w detection of our AID being marked in
2233c42a7b7eSSam Leffler 		 * the bitmap vector (to indicate frames for us are
2234c42a7b7eSSam Leffler 		 * pending at the AP).
22358371372bSSam Leffler 		 * XXX do DTIM handling in s/w to WAR old h/w bugs
22368371372bSSam Leffler 		 * XXX enable based on h/w rev for newer chips
2237c42a7b7eSSam Leffler 		 */
2238c42a7b7eSSam Leffler 		bs.bs_timoffset = ni->ni_timoff;
22398371372bSSam Leffler #endif
2240c42a7b7eSSam Leffler 		/*
22415591b213SSam Leffler 		 * Calculate the number of consecutive beacons to miss
22425591b213SSam Leffler 		 * before taking a BMISS interrupt.  The configuration
22435591b213SSam Leffler 		 * is specified in ms, so we need to convert that to
22445591b213SSam Leffler 		 * TU's and then calculate based on the beacon interval.
22455591b213SSam Leffler 		 * Note that we clamp the result to at most 10 beacons.
22465591b213SSam Leffler 		 */
2247b9919097SSam Leffler 		bs.bs_bmissthreshold = ic->ic_bmissthreshold;
22485591b213SSam Leffler 		if (bs.bs_bmissthreshold > 10)
22495591b213SSam Leffler 			bs.bs_bmissthreshold = 10;
22505591b213SSam Leffler 		else if (bs.bs_bmissthreshold <= 0)
22515591b213SSam Leffler 			bs.bs_bmissthreshold = 1;
22525591b213SSam Leffler 
22535591b213SSam Leffler 		/*
22545591b213SSam Leffler 		 * Calculate sleep duration.  The configuration is
22555591b213SSam Leffler 		 * given in ms.  We insure a multiple of the beacon
22565591b213SSam Leffler 		 * period is used.  Also, if the sleep duration is
22575591b213SSam Leffler 		 * greater than the DTIM period then it makes senses
22585591b213SSam Leffler 		 * to make it a multiple of that.
22595591b213SSam Leffler 		 *
22605591b213SSam Leffler 		 * XXX fixed at 100ms
22615591b213SSam Leffler 		 */
22624bacf7c1SSam Leffler 		bs.bs_sleepduration =
22634bacf7c1SSam Leffler 			roundup(IEEE80211_MS_TO_TU(100), bs.bs_intval);
22645591b213SSam Leffler 		if (bs.bs_sleepduration > bs.bs_dtimperiod)
22655591b213SSam Leffler 			bs.bs_sleepduration = roundup(bs.bs_sleepduration, bs.bs_dtimperiod);
22665591b213SSam Leffler 
2267c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_BEACON,
22688371372bSSam Leffler 			"%s: tsf %ju tsf:tu %u intval %u nexttbtt %u dtim %u nextdtim %u bmiss %u sleep %u cfp:period %u maxdur %u next %u timoffset %u\n"
22695591b213SSam Leffler 			, __func__
22708371372bSSam Leffler 			, tsf, tsftu
22715591b213SSam Leffler 			, bs.bs_intval
22725591b213SSam Leffler 			, bs.bs_nexttbtt
22735591b213SSam Leffler 			, bs.bs_dtimperiod
22745591b213SSam Leffler 			, bs.bs_nextdtim
22755591b213SSam Leffler 			, bs.bs_bmissthreshold
22765591b213SSam Leffler 			, bs.bs_sleepduration
2277c42a7b7eSSam Leffler 			, bs.bs_cfpperiod
2278c42a7b7eSSam Leffler 			, bs.bs_cfpmaxduration
2279c42a7b7eSSam Leffler 			, bs.bs_cfpnext
2280c42a7b7eSSam Leffler 			, bs.bs_timoffset
2281c42a7b7eSSam Leffler 		);
22825591b213SSam Leffler 		ath_hal_intrset(ah, 0);
2283c42a7b7eSSam Leffler 		ath_hal_beacontimers(ah, &bs);
22845591b213SSam Leffler 		sc->sc_imask |= HAL_INT_BMISS;
22855591b213SSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
22865591b213SSam Leffler 	} else {
22875591b213SSam Leffler 		ath_hal_intrset(ah, 0);
2288a6c992f4SSam Leffler 		if (nexttbtt == intval)
2289c42a7b7eSSam Leffler 			intval |= HAL_BEACON_RESET_TSF;
2290c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS) {
2291c42a7b7eSSam Leffler 			/*
2292c42a7b7eSSam Leffler 			 * In IBSS mode enable the beacon timers but only
2293c42a7b7eSSam Leffler 			 * enable SWBA interrupts if we need to manually
2294c42a7b7eSSam Leffler 			 * prepare beacon frames.  Otherwise we use a
2295c42a7b7eSSam Leffler 			 * self-linked tx descriptor and let the hardware
2296c42a7b7eSSam Leffler 			 * deal with things.
2297c42a7b7eSSam Leffler 			 */
2298c42a7b7eSSam Leffler 			intval |= HAL_BEACON_ENA;
2299c42a7b7eSSam Leffler 			if (!sc->sc_hasveol)
2300c42a7b7eSSam Leffler 				sc->sc_imask |= HAL_INT_SWBA;
230180d939bfSSam Leffler 			if ((intval & HAL_BEACON_RESET_TSF) == 0) {
230280d939bfSSam Leffler 				/*
230380d939bfSSam Leffler 				 * Pull nexttbtt forward to reflect
230480d939bfSSam Leffler 				 * the current TSF.
230580d939bfSSam Leffler 				 */
230680d939bfSSam Leffler 				tsf = ath_hal_gettsf64(ah);
230780d939bfSSam Leffler 				tsftu = TSF_TO_TU(tsf>>32, tsf) + FUDGE;
230880d939bfSSam Leffler 				do {
230980d939bfSSam Leffler 					nexttbtt += intval;
231080d939bfSSam Leffler 				} while (nexttbtt < tsftu);
231180d939bfSSam Leffler 			}
23120f2e86fbSSam Leffler 			ath_beaconq_config(sc);
2313c42a7b7eSSam Leffler 		} else if (ic->ic_opmode == IEEE80211_M_HOSTAP) {
2314c42a7b7eSSam Leffler 			/*
2315c42a7b7eSSam Leffler 			 * In AP mode we enable the beacon timers and
2316c42a7b7eSSam Leffler 			 * SWBA interrupts to prepare beacon frames.
2317c42a7b7eSSam Leffler 			 */
2318c42a7b7eSSam Leffler 			intval |= HAL_BEACON_ENA;
23195591b213SSam Leffler 			sc->sc_imask |= HAL_INT_SWBA;	/* beacon prepare */
23200f2e86fbSSam Leffler 			ath_beaconq_config(sc);
2321c42a7b7eSSam Leffler 		}
2322c42a7b7eSSam Leffler 		ath_hal_beaconinit(ah, nexttbtt, intval);
2323c42a7b7eSSam Leffler 		sc->sc_bmisscount = 0;
23245591b213SSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
2325c42a7b7eSSam Leffler 		/*
2326c42a7b7eSSam Leffler 		 * When using a self-linked beacon descriptor in
2327c42a7b7eSSam Leffler 		 * ibss mode load it once here.
2328c42a7b7eSSam Leffler 		 */
2329c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS && sc->sc_hasveol)
2330c42a7b7eSSam Leffler 			ath_beacon_proc(sc, 0);
23315591b213SSam Leffler 	}
233280d939bfSSam Leffler 	sc->sc_syncbeacon = 0;
233380d939bfSSam Leffler #undef FUDGE
23348371372bSSam Leffler #undef TSF_TO_TU
23355591b213SSam Leffler }
23365591b213SSam Leffler 
23375591b213SSam Leffler static void
23385591b213SSam Leffler ath_load_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
23395591b213SSam Leffler {
23405591b213SSam Leffler 	bus_addr_t *paddr = (bus_addr_t*) arg;
2341d77367bfSSam Leffler 	KASSERT(error == 0, ("error %u on bus_dma callback", error));
23425591b213SSam Leffler 	*paddr = segs->ds_addr;
23435591b213SSam Leffler }
23445591b213SSam Leffler 
23455591b213SSam Leffler static int
2346c42a7b7eSSam Leffler ath_descdma_setup(struct ath_softc *sc,
2347c42a7b7eSSam Leffler 	struct ath_descdma *dd, ath_bufhead *head,
2348c42a7b7eSSam Leffler 	const char *name, int nbuf, int ndesc)
2349c42a7b7eSSam Leffler {
2350c42a7b7eSSam Leffler #define	DS2PHYS(_dd, _ds) \
2351c42a7b7eSSam Leffler 	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
2352fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
2353c42a7b7eSSam Leffler 	struct ath_desc *ds;
2354c42a7b7eSSam Leffler 	struct ath_buf *bf;
2355c42a7b7eSSam Leffler 	int i, bsize, error;
2356c42a7b7eSSam Leffler 
2357c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA: %u buffers %u desc/buf\n",
2358c42a7b7eSSam Leffler 	    __func__, name, nbuf, ndesc);
2359c42a7b7eSSam Leffler 
2360c42a7b7eSSam Leffler 	dd->dd_name = name;
2361c42a7b7eSSam Leffler 	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
2362c42a7b7eSSam Leffler 
2363c42a7b7eSSam Leffler 	/*
2364c42a7b7eSSam Leffler 	 * Setup DMA descriptor area.
2365c42a7b7eSSam Leffler 	 */
2366c42a7b7eSSam Leffler 	error = bus_dma_tag_create(NULL,	/* parent */
2367c42a7b7eSSam Leffler 		       PAGE_SIZE, 0,		/* alignment, bounds */
2368c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
2369c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR,	/* highaddr */
2370c42a7b7eSSam Leffler 		       NULL, NULL,		/* filter, filterarg */
2371c42a7b7eSSam Leffler 		       dd->dd_desc_len,		/* maxsize */
2372c42a7b7eSSam Leffler 		       1,			/* nsegments */
2373c42a7b7eSSam Leffler 		       BUS_SPACE_MAXADDR,	/* maxsegsize */
2374c42a7b7eSSam Leffler 		       BUS_DMA_ALLOCNOW,	/* flags */
2375c42a7b7eSSam Leffler 		       NULL,			/* lockfunc */
2376c42a7b7eSSam Leffler 		       NULL,			/* lockarg */
2377c42a7b7eSSam Leffler 		       &dd->dd_dmat);
2378c42a7b7eSSam Leffler 	if (error != 0) {
2379c42a7b7eSSam Leffler 		if_printf(ifp, "cannot allocate %s DMA tag\n", dd->dd_name);
2380c42a7b7eSSam Leffler 		return error;
2381c42a7b7eSSam Leffler 	}
2382c42a7b7eSSam Leffler 
2383c42a7b7eSSam Leffler 	/* allocate descriptors */
2384c42a7b7eSSam Leffler 	error = bus_dmamap_create(dd->dd_dmat, BUS_DMA_NOWAIT, &dd->dd_dmamap);
2385c42a7b7eSSam Leffler 	if (error != 0) {
2386c42a7b7eSSam Leffler 		if_printf(ifp, "unable to create dmamap for %s descriptors, "
2387c42a7b7eSSam Leffler 			"error %u\n", dd->dd_name, error);
2388c42a7b7eSSam Leffler 		goto fail0;
2389c42a7b7eSSam Leffler 	}
2390c42a7b7eSSam Leffler 
2391c42a7b7eSSam Leffler 	error = bus_dmamem_alloc(dd->dd_dmat, (void**) &dd->dd_desc,
2392c42a7b7eSSam Leffler 				 BUS_DMA_NOWAIT, &dd->dd_dmamap);
2393c42a7b7eSSam Leffler 	if (error != 0) {
2394c42a7b7eSSam Leffler 		if_printf(ifp, "unable to alloc memory for %u %s descriptors, "
2395c42a7b7eSSam Leffler 			"error %u\n", nbuf * ndesc, dd->dd_name, error);
2396c42a7b7eSSam Leffler 		goto fail1;
2397c42a7b7eSSam Leffler 	}
2398c42a7b7eSSam Leffler 
2399c42a7b7eSSam Leffler 	error = bus_dmamap_load(dd->dd_dmat, dd->dd_dmamap,
2400c42a7b7eSSam Leffler 				dd->dd_desc, dd->dd_desc_len,
2401c42a7b7eSSam Leffler 				ath_load_cb, &dd->dd_desc_paddr,
2402c42a7b7eSSam Leffler 				BUS_DMA_NOWAIT);
2403c42a7b7eSSam Leffler 	if (error != 0) {
2404c42a7b7eSSam Leffler 		if_printf(ifp, "unable to map %s descriptors, error %u\n",
2405c42a7b7eSSam Leffler 			dd->dd_name, error);
2406c42a7b7eSSam Leffler 		goto fail2;
2407c42a7b7eSSam Leffler 	}
2408c42a7b7eSSam Leffler 
2409c42a7b7eSSam Leffler 	ds = dd->dd_desc;
2410c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: %s DMA map: %p (%lu) -> %p (%lu)\n",
2411c42a7b7eSSam Leffler 	    __func__, dd->dd_name, ds, (u_long) dd->dd_desc_len,
2412c42a7b7eSSam Leffler 	    (caddr_t) dd->dd_desc_paddr, /*XXX*/ (u_long) dd->dd_desc_len);
2413c42a7b7eSSam Leffler 
2414c42a7b7eSSam Leffler 	/* allocate rx buffers */
2415c42a7b7eSSam Leffler 	bsize = sizeof(struct ath_buf) * nbuf;
2416c42a7b7eSSam Leffler 	bf = malloc(bsize, M_ATHDEV, M_NOWAIT | M_ZERO);
2417c42a7b7eSSam Leffler 	if (bf == NULL) {
2418c42a7b7eSSam Leffler 		if_printf(ifp, "malloc of %s buffers failed, size %u\n",
2419c42a7b7eSSam Leffler 			dd->dd_name, bsize);
2420c42a7b7eSSam Leffler 		goto fail3;
2421c42a7b7eSSam Leffler 	}
2422c42a7b7eSSam Leffler 	dd->dd_bufptr = bf;
2423c42a7b7eSSam Leffler 
2424c42a7b7eSSam Leffler 	STAILQ_INIT(head);
2425c42a7b7eSSam Leffler 	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
2426c42a7b7eSSam Leffler 		bf->bf_desc = ds;
2427c42a7b7eSSam Leffler 		bf->bf_daddr = DS2PHYS(dd, ds);
2428c42a7b7eSSam Leffler 		error = bus_dmamap_create(sc->sc_dmat, BUS_DMA_NOWAIT,
2429c42a7b7eSSam Leffler 				&bf->bf_dmamap);
2430c42a7b7eSSam Leffler 		if (error != 0) {
2431c42a7b7eSSam Leffler 			if_printf(ifp, "unable to create dmamap for %s "
2432c42a7b7eSSam Leffler 				"buffer %u, error %u\n", dd->dd_name, i, error);
2433c42a7b7eSSam Leffler 			ath_descdma_cleanup(sc, dd, head);
2434c42a7b7eSSam Leffler 			return error;
2435c42a7b7eSSam Leffler 		}
2436c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(head, bf, bf_list);
2437c42a7b7eSSam Leffler 	}
2438c42a7b7eSSam Leffler 	return 0;
2439c42a7b7eSSam Leffler fail3:
2440c42a7b7eSSam Leffler 	bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
2441c42a7b7eSSam Leffler fail2:
2442c42a7b7eSSam Leffler 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
2443c42a7b7eSSam Leffler fail1:
2444c42a7b7eSSam Leffler 	bus_dmamap_destroy(dd->dd_dmat, dd->dd_dmamap);
2445c42a7b7eSSam Leffler fail0:
2446c42a7b7eSSam Leffler 	bus_dma_tag_destroy(dd->dd_dmat);
2447c42a7b7eSSam Leffler 	memset(dd, 0, sizeof(*dd));
2448c42a7b7eSSam Leffler 	return error;
2449c42a7b7eSSam Leffler #undef DS2PHYS
2450c42a7b7eSSam Leffler }
2451c42a7b7eSSam Leffler 
2452c42a7b7eSSam Leffler static void
2453c42a7b7eSSam Leffler ath_descdma_cleanup(struct ath_softc *sc,
2454c42a7b7eSSam Leffler 	struct ath_descdma *dd, ath_bufhead *head)
2455c42a7b7eSSam Leffler {
2456c42a7b7eSSam Leffler 	struct ath_buf *bf;
2457c42a7b7eSSam Leffler 	struct ieee80211_node *ni;
2458c42a7b7eSSam Leffler 
2459c42a7b7eSSam Leffler 	bus_dmamap_unload(dd->dd_dmat, dd->dd_dmamap);
2460c42a7b7eSSam Leffler 	bus_dmamem_free(dd->dd_dmat, dd->dd_desc, dd->dd_dmamap);
2461c42a7b7eSSam Leffler 	bus_dmamap_destroy(dd->dd_dmat, dd->dd_dmamap);
2462c42a7b7eSSam Leffler 	bus_dma_tag_destroy(dd->dd_dmat);
2463c42a7b7eSSam Leffler 
2464c42a7b7eSSam Leffler 	STAILQ_FOREACH(bf, head, bf_list) {
2465c42a7b7eSSam Leffler 		if (bf->bf_m) {
2466c42a7b7eSSam Leffler 			m_freem(bf->bf_m);
2467c42a7b7eSSam Leffler 			bf->bf_m = NULL;
2468c42a7b7eSSam Leffler 		}
2469c42a7b7eSSam Leffler 		if (bf->bf_dmamap != NULL) {
2470c42a7b7eSSam Leffler 			bus_dmamap_destroy(sc->sc_dmat, bf->bf_dmamap);
2471c42a7b7eSSam Leffler 			bf->bf_dmamap = NULL;
2472c42a7b7eSSam Leffler 		}
2473c42a7b7eSSam Leffler 		ni = bf->bf_node;
2474c42a7b7eSSam Leffler 		bf->bf_node = NULL;
2475c42a7b7eSSam Leffler 		if (ni != NULL) {
2476c42a7b7eSSam Leffler 			/*
2477c42a7b7eSSam Leffler 			 * Reclaim node reference.
2478c42a7b7eSSam Leffler 			 */
2479c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
2480c42a7b7eSSam Leffler 		}
2481c42a7b7eSSam Leffler 	}
2482c42a7b7eSSam Leffler 
2483c42a7b7eSSam Leffler 	STAILQ_INIT(head);
2484c42a7b7eSSam Leffler 	free(dd->dd_bufptr, M_ATHDEV);
2485c42a7b7eSSam Leffler 	memset(dd, 0, sizeof(*dd));
2486c42a7b7eSSam Leffler }
2487c42a7b7eSSam Leffler 
2488c42a7b7eSSam Leffler static int
24895591b213SSam Leffler ath_desc_alloc(struct ath_softc *sc)
24905591b213SSam Leffler {
2491c42a7b7eSSam Leffler 	int error;
24925591b213SSam Leffler 
2493c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_rxdma, &sc->sc_rxbuf,
2494e2d787faSSam Leffler 			"rx", ath_rxbuf, 1);
24955591b213SSam Leffler 	if (error != 0)
24965591b213SSam Leffler 		return error;
24975591b213SSam Leffler 
2498c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_txdma, &sc->sc_txbuf,
2499e2d787faSSam Leffler 			"tx", ath_txbuf, ATH_TXDESC);
2500c42a7b7eSSam Leffler 	if (error != 0) {
2501c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
25025591b213SSam Leffler 		return error;
2503c42a7b7eSSam Leffler 	}
2504c42a7b7eSSam Leffler 
2505c42a7b7eSSam Leffler 	error = ath_descdma_setup(sc, &sc->sc_bdma, &sc->sc_bbuf,
2506c42a7b7eSSam Leffler 			"beacon", 1, 1);
2507c42a7b7eSSam Leffler 	if (error != 0) {
2508c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_txdma, &sc->sc_txbuf);
2509c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
2510c42a7b7eSSam Leffler 		return error;
2511c42a7b7eSSam Leffler 	}
25125591b213SSam Leffler 	return 0;
25135591b213SSam Leffler }
25145591b213SSam Leffler 
25155591b213SSam Leffler static void
25165591b213SSam Leffler ath_desc_free(struct ath_softc *sc)
25175591b213SSam Leffler {
25185591b213SSam Leffler 
2519c42a7b7eSSam Leffler 	if (sc->sc_bdma.dd_desc_len != 0)
2520c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_bdma, &sc->sc_bbuf);
2521c42a7b7eSSam Leffler 	if (sc->sc_txdma.dd_desc_len != 0)
2522c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_txdma, &sc->sc_txbuf);
2523c42a7b7eSSam Leffler 	if (sc->sc_rxdma.dd_desc_len != 0)
2524c42a7b7eSSam Leffler 		ath_descdma_cleanup(sc, &sc->sc_rxdma, &sc->sc_rxbuf);
25255591b213SSam Leffler }
25265591b213SSam Leffler 
25275591b213SSam Leffler static struct ieee80211_node *
2528c42a7b7eSSam Leffler ath_node_alloc(struct ieee80211_node_table *nt)
25295591b213SSam Leffler {
2530c42a7b7eSSam Leffler 	struct ieee80211com *ic = nt->nt_ic;
2531c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
2532c42a7b7eSSam Leffler 	const size_t space = sizeof(struct ath_node) + sc->sc_rc->arc_space;
2533c42a7b7eSSam Leffler 	struct ath_node *an;
2534c42a7b7eSSam Leffler 
2535c42a7b7eSSam Leffler 	an = malloc(space, M_80211_NODE, M_NOWAIT|M_ZERO);
2536c42a7b7eSSam Leffler 	if (an == NULL) {
2537c42a7b7eSSam Leffler 		/* XXX stat+msg */
2538de5af704SSam Leffler 		return NULL;
25395591b213SSam Leffler 	}
2540c42a7b7eSSam Leffler 	an->an_avgrssi = ATH_RSSI_DUMMY_MARKER;
2541c42a7b7eSSam Leffler 	ath_rate_node_init(sc, an);
25425591b213SSam Leffler 
2543c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_NODE, "%s: an %p\n", __func__, an);
2544c42a7b7eSSam Leffler 	return &an->an_node;
2545c42a7b7eSSam Leffler }
2546c42a7b7eSSam Leffler 
25475591b213SSam Leffler static void
2548c42a7b7eSSam Leffler ath_node_free(struct ieee80211_node *ni)
25495591b213SSam Leffler {
2550c42a7b7eSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
2551c42a7b7eSSam Leffler         struct ath_softc *sc = ic->ic_ifp->if_softc;
25521e774079SSam Leffler 
2553c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_NODE, "%s: ni %p\n", __func__, ni);
2554c42a7b7eSSam Leffler 
2555c42a7b7eSSam Leffler 	ath_rate_node_cleanup(sc, ATH_NODE(ni));
2556c42a7b7eSSam Leffler 	sc->sc_node_free(ni);
25575591b213SSam Leffler }
25585591b213SSam Leffler 
2559de5af704SSam Leffler static u_int8_t
2560c42a7b7eSSam Leffler ath_node_getrssi(const struct ieee80211_node *ni)
2561de5af704SSam Leffler {
2562c42a7b7eSSam Leffler #define	HAL_EP_RND(x, mul) \
2563c42a7b7eSSam Leffler 	((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
2564c42a7b7eSSam Leffler 	u_int32_t avgrssi = ATH_NODE_CONST(ni)->an_avgrssi;
2565c42a7b7eSSam Leffler 	int32_t rssi;
2566de5af704SSam Leffler 
2567de5af704SSam Leffler 	/*
2568c42a7b7eSSam Leffler 	 * When only one frame is received there will be no state in
2569c42a7b7eSSam Leffler 	 * avgrssi so fallback on the value recorded by the 802.11 layer.
2570de5af704SSam Leffler 	 */
2571c42a7b7eSSam Leffler 	if (avgrssi != ATH_RSSI_DUMMY_MARKER)
2572c42a7b7eSSam Leffler 		rssi = HAL_EP_RND(avgrssi, HAL_RSSI_EP_MULTIPLIER);
2573de5af704SSam Leffler 	else
2574c42a7b7eSSam Leffler 		rssi = ni->ni_rssi;
2575c42a7b7eSSam Leffler 	return rssi < 0 ? 0 : rssi > 127 ? 127 : rssi;
2576c42a7b7eSSam Leffler #undef HAL_EP_RND
2577de5af704SSam Leffler }
2578de5af704SSam Leffler 
25795591b213SSam Leffler static int
25805591b213SSam Leffler ath_rxbuf_init(struct ath_softc *sc, struct ath_buf *bf)
25815591b213SSam Leffler {
25825591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
25835591b213SSam Leffler 	int error;
25845591b213SSam Leffler 	struct mbuf *m;
25855591b213SSam Leffler 	struct ath_desc *ds;
25865591b213SSam Leffler 
25875591b213SSam Leffler 	m = bf->bf_m;
25885591b213SSam Leffler 	if (m == NULL) {
25895591b213SSam Leffler 		/*
25905591b213SSam Leffler 		 * NB: by assigning a page to the rx dma buffer we
25915591b213SSam Leffler 		 * implicitly satisfy the Atheros requirement that
25925591b213SSam Leffler 		 * this buffer be cache-line-aligned and sized to be
25935591b213SSam Leffler 		 * multiple of the cache line size.  Not doing this
25945591b213SSam Leffler 		 * causes weird stuff to happen (for the 5210 at least).
25955591b213SSam Leffler 		 */
25965591b213SSam Leffler 		m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
25975591b213SSam Leffler 		if (m == NULL) {
2598c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_ANY,
2599c42a7b7eSSam Leffler 				"%s: no mbuf/cluster\n", __func__);
26005591b213SSam Leffler 			sc->sc_stats.ast_rx_nombuf++;
26015591b213SSam Leffler 			return ENOMEM;
26025591b213SSam Leffler 		}
26035591b213SSam Leffler 		m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
26045591b213SSam Leffler 
2605f9e6219bSSam Leffler 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat,
2606c42a7b7eSSam Leffler 					     bf->bf_dmamap, m,
2607f9e6219bSSam Leffler 					     bf->bf_segs, &bf->bf_nseg,
26085591b213SSam Leffler 					     BUS_DMA_NOWAIT);
26095591b213SSam Leffler 		if (error != 0) {
2610c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_ANY,
2611f9e6219bSSam Leffler 			    "%s: bus_dmamap_load_mbuf_sg failed; error %d\n",
2612c42a7b7eSSam Leffler 			    __func__, error);
26135591b213SSam Leffler 			sc->sc_stats.ast_rx_busdma++;
2614b2792ff6SSam Leffler 			m_freem(m);
26155591b213SSam Leffler 			return error;
26165591b213SSam Leffler 		}
2617d77367bfSSam Leffler 		KASSERT(bf->bf_nseg == 1,
2618d77367bfSSam Leffler 			("multi-segment packet; nseg %u", bf->bf_nseg));
2619b2792ff6SSam Leffler 		bf->bf_m = m;
26205591b213SSam Leffler 	}
26215591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREREAD);
26225591b213SSam Leffler 
262304e22a02SSam Leffler 	/*
262404e22a02SSam Leffler 	 * Setup descriptors.  For receive we always terminate
262504e22a02SSam Leffler 	 * the descriptor list with a self-linked entry so we'll
262604e22a02SSam Leffler 	 * not get overrun under high load (as can happen with a
2627c42a7b7eSSam Leffler 	 * 5212 when ANI processing enables PHY error frames).
262804e22a02SSam Leffler 	 *
262904e22a02SSam Leffler 	 * To insure the last descriptor is self-linked we create
263004e22a02SSam Leffler 	 * each descriptor as self-linked and add it to the end.  As
263104e22a02SSam Leffler 	 * each additional descriptor is added the previous self-linked
263204e22a02SSam Leffler 	 * entry is ``fixed'' naturally.  This should be safe even
263304e22a02SSam Leffler 	 * if DMA is happening.  When processing RX interrupts we
263404e22a02SSam Leffler 	 * never remove/process the last, self-linked, entry on the
263504e22a02SSam Leffler 	 * descriptor list.  This insures the hardware always has
263604e22a02SSam Leffler 	 * someplace to write a new frame.
263704e22a02SSam Leffler 	 */
26385591b213SSam Leffler 	ds = bf->bf_desc;
263904e22a02SSam Leffler 	ds->ds_link = bf->bf_daddr;	/* link to self */
26405591b213SSam Leffler 	ds->ds_data = bf->bf_segs[0].ds_addr;
2641bd5a9920SSam Leffler 	ds->ds_vdata = mtod(m, void *);	/* for radar */
26425591b213SSam Leffler 	ath_hal_setuprxdesc(ah, ds
26435591b213SSam Leffler 		, m->m_len		/* buffer size */
26445591b213SSam Leffler 		, 0
26455591b213SSam Leffler 	);
26465591b213SSam Leffler 
26475591b213SSam Leffler 	if (sc->sc_rxlink != NULL)
26485591b213SSam Leffler 		*sc->sc_rxlink = bf->bf_daddr;
26495591b213SSam Leffler 	sc->sc_rxlink = &ds->ds_link;
26505591b213SSam Leffler 	return 0;
26515591b213SSam Leffler }
26525591b213SSam Leffler 
2653c42a7b7eSSam Leffler /*
265403ed599aSSam Leffler  * Extend 15-bit time stamp from rx descriptor to
26557b0c77ecSSam Leffler  * a full 64-bit TSF using the specified TSF.
265603ed599aSSam Leffler  */
265703ed599aSSam Leffler static __inline u_int64_t
26587b0c77ecSSam Leffler ath_extend_tsf(u_int32_t rstamp, u_int64_t tsf)
265903ed599aSSam Leffler {
266003ed599aSSam Leffler 	if ((tsf & 0x7fff) < rstamp)
266103ed599aSSam Leffler 		tsf -= 0x8000;
266203ed599aSSam Leffler 	return ((tsf &~ 0x7fff) | rstamp);
266303ed599aSSam Leffler }
266403ed599aSSam Leffler 
266503ed599aSSam Leffler /*
2666c42a7b7eSSam Leffler  * Intercept management frames to collect beacon rssi data
2667c42a7b7eSSam Leffler  * and to do ibss merges.
2668c42a7b7eSSam Leffler  */
2669c42a7b7eSSam Leffler static void
2670c42a7b7eSSam Leffler ath_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
2671c42a7b7eSSam Leffler 	struct ieee80211_node *ni,
2672c42a7b7eSSam Leffler 	int subtype, int rssi, u_int32_t rstamp)
2673c42a7b7eSSam Leffler {
2674c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
2675c42a7b7eSSam Leffler 
2676c42a7b7eSSam Leffler 	/*
2677c42a7b7eSSam Leffler 	 * Call up first so subsequent work can use information
2678c42a7b7eSSam Leffler 	 * potentially stored in the node (e.g. for ibss merge).
2679c42a7b7eSSam Leffler 	 */
2680c42a7b7eSSam Leffler 	sc->sc_recv_mgmt(ic, m, ni, subtype, rssi, rstamp);
2681c42a7b7eSSam Leffler 	switch (subtype) {
2682c42a7b7eSSam Leffler 	case IEEE80211_FC0_SUBTYPE_BEACON:
2683c42a7b7eSSam Leffler 		/* update rssi statistics for use by the hal */
2684ffa2cab6SSam Leffler 		ATH_RSSI_LPF(sc->sc_halstats.ns_avgbrssi, rssi);
268580d939bfSSam Leffler 		if (sc->sc_syncbeacon &&
268680d939bfSSam Leffler 		    ni == ic->ic_bss && ic->ic_state == IEEE80211_S_RUN) {
268780d939bfSSam Leffler 			/*
268880d939bfSSam Leffler 			 * Resync beacon timers using the tsf of the beacon
268980d939bfSSam Leffler 			 * frame we just received.
269080d939bfSSam Leffler 			 */
269180d939bfSSam Leffler 			ath_beacon_config(sc);
269280d939bfSSam Leffler 		}
2693c42a7b7eSSam Leffler 		/* fall thru... */
2694c42a7b7eSSam Leffler 	case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
2695c42a7b7eSSam Leffler 		if (ic->ic_opmode == IEEE80211_M_IBSS &&
2696c42a7b7eSSam Leffler 		    ic->ic_state == IEEE80211_S_RUN) {
26977b0c77ecSSam Leffler 			u_int64_t tsf = ath_extend_tsf(rstamp,
26987b0c77ecSSam Leffler 				ath_hal_gettsf64(sc->sc_ah));
2699c42a7b7eSSam Leffler 			/*
2700c42a7b7eSSam Leffler 			 * Handle ibss merge as needed; check the tsf on the
2701c42a7b7eSSam Leffler 			 * frame before attempting the merge.  The 802.11 spec
2702c42a7b7eSSam Leffler 			 * says the station should change it's bssid to match
2703c42a7b7eSSam Leffler 			 * the oldest station with the same ssid, where oldest
2704f818612bSSam Leffler 			 * is determined by the tsf.  Note that hardware
2705f818612bSSam Leffler 			 * reconfiguration happens through callback to
270603ed599aSSam Leffler 			 * ath_newstate as the state machine will go from
270703ed599aSSam Leffler 			 * RUN -> RUN when this happens.
2708c42a7b7eSSam Leffler 			 */
270903ed599aSSam Leffler 			if (le64toh(ni->ni_tstamp.tsf) >= tsf) {
271003ed599aSSam Leffler 				DPRINTF(sc, ATH_DEBUG_STATE,
271133d7d80cSTai-hwa Liang 				    "ibss merge, rstamp %u tsf %ju "
271233d7d80cSTai-hwa Liang 				    "tstamp %ju\n", rstamp, (uintmax_t)tsf,
271333d7d80cSTai-hwa Liang 				    (uintmax_t)ni->ni_tstamp.tsf);
2714641b4d0bSSam Leffler 				(void) ieee80211_ibss_merge(ni);
2715c42a7b7eSSam Leffler 			}
271603ed599aSSam Leffler 		}
2717c42a7b7eSSam Leffler 		break;
2718c42a7b7eSSam Leffler 	}
2719c42a7b7eSSam Leffler }
2720c42a7b7eSSam Leffler 
2721c42a7b7eSSam Leffler /*
2722c42a7b7eSSam Leffler  * Set the default antenna.
2723c42a7b7eSSam Leffler  */
2724c42a7b7eSSam Leffler static void
2725c42a7b7eSSam Leffler ath_setdefantenna(struct ath_softc *sc, u_int antenna)
2726c42a7b7eSSam Leffler {
2727c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
2728c42a7b7eSSam Leffler 
2729c42a7b7eSSam Leffler 	/* XXX block beacon interrupts */
2730c42a7b7eSSam Leffler 	ath_hal_setdefantenna(ah, antenna);
2731c42a7b7eSSam Leffler 	if (sc->sc_defant != antenna)
2732c42a7b7eSSam Leffler 		sc->sc_stats.ast_ant_defswitch++;
2733c42a7b7eSSam Leffler 	sc->sc_defant = antenna;
2734c42a7b7eSSam Leffler 	sc->sc_rxotherant = 0;
2735c42a7b7eSSam Leffler }
2736c42a7b7eSSam Leffler 
27377b0c77ecSSam Leffler static int
27387b0c77ecSSam Leffler ath_rx_tap(struct ath_softc *sc, struct mbuf *m,
27397b0c77ecSSam Leffler 	const struct ath_desc *ds, u_int64_t tsf, int16_t nf)
27407b0c77ecSSam Leffler {
27417b0c77ecSSam Leffler 	u_int8_t rix;
27427b0c77ecSSam Leffler 
27437b0c77ecSSam Leffler 	KASSERT(sc->sc_drvbpf != NULL, ("no tap"));
27447b0c77ecSSam Leffler 
27457b0c77ecSSam Leffler 	/*
27467b0c77ecSSam Leffler 	 * Discard anything shorter than an ack or cts.
27477b0c77ecSSam Leffler 	 */
27487b0c77ecSSam Leffler 	if (m->m_pkthdr.len < IEEE80211_ACK_LEN) {
27497b0c77ecSSam Leffler 		DPRINTF(sc, ATH_DEBUG_RECV, "%s: runt packet %d\n",
27507b0c77ecSSam Leffler 			__func__, m->m_pkthdr.len);
27517b0c77ecSSam Leffler 		sc->sc_stats.ast_rx_tooshort++;
27527b0c77ecSSam Leffler 		return 0;
27537b0c77ecSSam Leffler 	}
27547b0c77ecSSam Leffler 	sc->sc_rx_th.wr_tsf = htole64(
27557b0c77ecSSam Leffler 		ath_extend_tsf(ds->ds_rxstat.rs_tstamp, tsf));
27567b0c77ecSSam Leffler 	rix = ds->ds_rxstat.rs_rate;
27577b0c77ecSSam Leffler 	sc->sc_rx_th.wr_flags = sc->sc_hwmap[rix].rxflags;
27587b0c77ecSSam Leffler 	if (ds->ds_rxstat.rs_status & HAL_RXERR_CRC)
27597b0c77ecSSam Leffler 		sc->sc_rx_th.wr_flags |= IEEE80211_RADIOTAP_F_BADFCS;
27607b0c77ecSSam Leffler 	/* XXX propagate other error flags from descriptor */
27617b0c77ecSSam Leffler 	sc->sc_rx_th.wr_rate = sc->sc_hwmap[rix].ieeerate;
27627b0c77ecSSam Leffler 	sc->sc_rx_th.wr_antsignal = ds->ds_rxstat.rs_rssi + nf;
27637b0c77ecSSam Leffler 	sc->sc_rx_th.wr_antnoise = nf;
27647b0c77ecSSam Leffler 	sc->sc_rx_th.wr_antenna = ds->ds_rxstat.rs_antenna;
27657b0c77ecSSam Leffler 
27667b0c77ecSSam Leffler 	bpf_mtap2(sc->sc_drvbpf, &sc->sc_rx_th, sc->sc_rx_th_len, m);
27677b0c77ecSSam Leffler 
27687b0c77ecSSam Leffler 	return 1;
27697b0c77ecSSam Leffler }
27707b0c77ecSSam Leffler 
27715591b213SSam Leffler static void
27725591b213SSam Leffler ath_rx_proc(void *arg, int npending)
27735591b213SSam Leffler {
27748cec0ab9SSam Leffler #define	PA2DESC(_sc, _pa) \
2775c42a7b7eSSam Leffler 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
2776c42a7b7eSSam Leffler 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
27775591b213SSam Leffler 	struct ath_softc *sc = arg;
27785591b213SSam Leffler 	struct ath_buf *bf;
2779d1d0cf62SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
2780fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
27815591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
27825591b213SSam Leffler 	struct ath_desc *ds;
27835591b213SSam Leffler 	struct mbuf *m;
27840a915fadSSam Leffler 	struct ieee80211_node *ni;
2785de5af704SSam Leffler 	struct ath_node *an;
2786d7736e13SSam Leffler 	int len, type, ngood;
27875591b213SSam Leffler 	u_int phyerr;
27885591b213SSam Leffler 	HAL_STATUS status;
27897b0c77ecSSam Leffler 	int16_t nf;
27907b0c77ecSSam Leffler 	u_int64_t tsf;
27915591b213SSam Leffler 
2792b5f4adb3SSam Leffler 	NET_LOCK_GIANT();		/* XXX */
2793b5f4adb3SSam Leffler 
2794c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RX_PROC, "%s: pending %u\n", __func__, npending);
2795d7736e13SSam Leffler 	ngood = 0;
27967b0c77ecSSam Leffler 	nf = ath_hal_getchannoise(ah, &sc->sc_curchan);
27977b0c77ecSSam Leffler 	tsf = ath_hal_gettsf64(ah);
27985591b213SSam Leffler 	do {
2799c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&sc->sc_rxbuf);
28005591b213SSam Leffler 		if (bf == NULL) {		/* NB: shouldn't happen */
2801c42a7b7eSSam Leffler 			if_printf(ifp, "%s: no buffer!\n", __func__);
28025591b213SSam Leffler 			break;
28035591b213SSam Leffler 		}
2804b2792ff6SSam Leffler 		m = bf->bf_m;
2805b2792ff6SSam Leffler 		if (m == NULL) {		/* NB: shouldn't happen */
2806b2792ff6SSam Leffler 			/*
2807b2792ff6SSam Leffler 			 * If mbuf allocation failed previously there
2808b2792ff6SSam Leffler 			 * will be no mbuf; try again to re-populate it.
2809b2792ff6SSam Leffler 			 */
2810b2792ff6SSam Leffler 			/* XXX make debug msg */
2811b2792ff6SSam Leffler 			if_printf(ifp, "%s: no mbuf!\n", __func__);
2812b2792ff6SSam Leffler 			STAILQ_REMOVE_HEAD(&sc->sc_rxbuf, bf_list);
2813b2792ff6SSam Leffler 			goto rx_next;
2814b2792ff6SSam Leffler 		}
281504e22a02SSam Leffler 		ds = bf->bf_desc;
281604e22a02SSam Leffler 		if (ds->ds_link == bf->bf_daddr) {
281704e22a02SSam Leffler 			/* NB: never process the self-linked entry at the end */
281804e22a02SSam Leffler 			break;
281904e22a02SSam Leffler 		}
28208cec0ab9SSam Leffler 		/* XXX sync descriptor memory */
28218cec0ab9SSam Leffler 		/*
28228cec0ab9SSam Leffler 		 * Must provide the virtual address of the current
28238cec0ab9SSam Leffler 		 * descriptor, the physical address, and the virtual
28248cec0ab9SSam Leffler 		 * address of the next descriptor in the h/w chain.
28258cec0ab9SSam Leffler 		 * This allows the HAL to look ahead to see if the
28268cec0ab9SSam Leffler 		 * hardware is done with a descriptor by checking the
28278cec0ab9SSam Leffler 		 * done bit in the following descriptor and the address
28288cec0ab9SSam Leffler 		 * of the current descriptor the DMA engine is working
28298cec0ab9SSam Leffler 		 * on.  All this is necessary because of our use of
28308cec0ab9SSam Leffler 		 * a self-linked list to avoid rx overruns.
28318cec0ab9SSam Leffler 		 */
28328cec0ab9SSam Leffler 		status = ath_hal_rxprocdesc(ah, ds,
28338cec0ab9SSam Leffler 				bf->bf_daddr, PA2DESC(sc, ds->ds_link));
28345591b213SSam Leffler #ifdef AR_DEBUG
2835c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_RECV_DESC)
28367a4c5ed9SSam Leffler 			ath_printrxbuf(bf, 0, status == HAL_OK);
28375591b213SSam Leffler #endif
28385591b213SSam Leffler 		if (status == HAL_EINPROGRESS)
28395591b213SSam Leffler 			break;
2840c42a7b7eSSam Leffler 		STAILQ_REMOVE_HEAD(&sc->sc_rxbuf, bf_list);
2841c42a7b7eSSam Leffler 		if (ds->ds_rxstat.rs_more) {
2842c42a7b7eSSam Leffler 			/*
2843c42a7b7eSSam Leffler 			 * Frame spans multiple descriptors; this
2844c42a7b7eSSam Leffler 			 * cannot happen yet as we don't support
2845c42a7b7eSSam Leffler 			 * jumbograms.  If not in monitor mode,
2846c42a7b7eSSam Leffler 			 * discard the frame.
2847c42a7b7eSSam Leffler 			 */
2848c42a7b7eSSam Leffler 			if (ic->ic_opmode != IEEE80211_M_MONITOR) {
2849c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_toobig++;
2850c42a7b7eSSam Leffler 				goto rx_next;
2851c42a7b7eSSam Leffler 			}
2852c42a7b7eSSam Leffler 			/* fall thru for monitor mode handling... */
2853c42a7b7eSSam Leffler 		} else if (ds->ds_rxstat.rs_status != 0) {
28545591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_CRC)
28555591b213SSam Leffler 				sc->sc_stats.ast_rx_crcerr++;
28565591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_FIFO)
28575591b213SSam Leffler 				sc->sc_stats.ast_rx_fifoerr++;
28585591b213SSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_PHY) {
28595591b213SSam Leffler 				sc->sc_stats.ast_rx_phyerr++;
28605591b213SSam Leffler 				phyerr = ds->ds_rxstat.rs_phyerr & 0x1f;
28615591b213SSam Leffler 				sc->sc_stats.ast_rx_phy[phyerr]++;
2862c42a7b7eSSam Leffler 				goto rx_next;
2863c42a7b7eSSam Leffler 			}
2864c42a7b7eSSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_DECRYPT) {
286585643802SSam Leffler 				/*
2866c42a7b7eSSam Leffler 				 * Decrypt error.  If the error occurred
2867c42a7b7eSSam Leffler 				 * because there was no hardware key, then
2868c42a7b7eSSam Leffler 				 * let the frame through so the upper layers
2869c42a7b7eSSam Leffler 				 * can process it.  This is necessary for 5210
2870c42a7b7eSSam Leffler 				 * parts which have no way to setup a ``clear''
2871c42a7b7eSSam Leffler 				 * key cache entry.
2872c42a7b7eSSam Leffler 				 *
2873c42a7b7eSSam Leffler 				 * XXX do key cache faulting
287485643802SSam Leffler 				 */
2875c42a7b7eSSam Leffler 				if (ds->ds_rxstat.rs_keyix == HAL_RXKEYIX_INVALID)
2876c42a7b7eSSam Leffler 					goto rx_accept;
2877c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_badcrypt++;
28785591b213SSam Leffler 			}
2879c42a7b7eSSam Leffler 			if (ds->ds_rxstat.rs_status & HAL_RXERR_MIC) {
2880c42a7b7eSSam Leffler 				sc->sc_stats.ast_rx_badmic++;
2881c42a7b7eSSam Leffler 				/*
2882c42a7b7eSSam Leffler 				 * Do minimal work required to hand off
2883c42a7b7eSSam Leffler 				 * the 802.11 header for notifcation.
2884c42a7b7eSSam Leffler 				 */
2885c42a7b7eSSam Leffler 				/* XXX frag's and qos frames */
28865591b213SSam Leffler 				len = ds->ds_rxstat.rs_datalen;
2887c42a7b7eSSam Leffler 				if (len >= sizeof (struct ieee80211_frame)) {
2888c42a7b7eSSam Leffler 					bus_dmamap_sync(sc->sc_dmat,
2889c42a7b7eSSam Leffler 					    bf->bf_dmamap,
2890c42a7b7eSSam Leffler 					    BUS_DMASYNC_POSTREAD);
2891c42a7b7eSSam Leffler 					ieee80211_notify_michael_failure(ic,
2892c42a7b7eSSam Leffler 					    mtod(m, struct ieee80211_frame *),
28930ab4040aSSam Leffler 					    sc->sc_splitmic ?
28940ab4040aSSam Leffler 					        ds->ds_rxstat.rs_keyix-32 :
28950ab4040aSSam Leffler 					        ds->ds_rxstat.rs_keyix
28960ab4040aSSam Leffler 					);
2897c42a7b7eSSam Leffler 				}
2898c42a7b7eSSam Leffler 			}
2899c42a7b7eSSam Leffler 			ifp->if_ierrors++;
2900c42a7b7eSSam Leffler 			/*
29017b0c77ecSSam Leffler 			 * When a tap is present pass error frames
29027b0c77ecSSam Leffler 			 * that have been requested.  By default we
29037b0c77ecSSam Leffler 			 * pass decrypt+mic errors but others may be
29047b0c77ecSSam Leffler 			 * interesting (e.g. crc).
2905c42a7b7eSSam Leffler 			 */
29067b0c77ecSSam Leffler 			if (sc->sc_drvbpf != NULL &&
29077b0c77ecSSam Leffler 			    (ds->ds_rxstat.rs_status & sc->sc_monpass)) {
29087b0c77ecSSam Leffler 				bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
29097b0c77ecSSam Leffler 				    BUS_DMASYNC_POSTREAD);
29107b0c77ecSSam Leffler 				/* NB: bpf needs the mbuf length setup */
29117b0c77ecSSam Leffler 				len = ds->ds_rxstat.rs_datalen;
29127b0c77ecSSam Leffler 				m->m_pkthdr.len = m->m_len = len;
29137b0c77ecSSam Leffler 				(void) ath_rx_tap(sc, m, ds, tsf, nf);
29147b0c77ecSSam Leffler 			}
29157b0c77ecSSam Leffler 			/* XXX pass MIC errors up for s/w reclaculation */
29165591b213SSam Leffler 			goto rx_next;
29175591b213SSam Leffler 		}
2918c42a7b7eSSam Leffler rx_accept:
2919c42a7b7eSSam Leffler 		/*
2920c42a7b7eSSam Leffler 		 * Sync and unmap the frame.  At this point we're
2921c42a7b7eSSam Leffler 		 * committed to passing the mbuf somewhere so clear
2922c66c48cbSSam Leffler 		 * bf_m; this means a new mbuf must be allocated
2923c42a7b7eSSam Leffler 		 * when the rx descriptor is setup again to receive
2924c42a7b7eSSam Leffler 		 * another frame.
2925c42a7b7eSSam Leffler 		 */
29265591b213SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
29275591b213SSam Leffler 		    BUS_DMASYNC_POSTREAD);
29285591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
29295591b213SSam Leffler 		bf->bf_m = NULL;
2930c42a7b7eSSam Leffler 
29315591b213SSam Leffler 		m->m_pkthdr.rcvif = ifp;
2932c42a7b7eSSam Leffler 		len = ds->ds_rxstat.rs_datalen;
29335591b213SSam Leffler 		m->m_pkthdr.len = m->m_len = len;
293473454c73SSam Leffler 
2935c42a7b7eSSam Leffler 		sc->sc_stats.ast_ant_rx[ds->ds_rxstat.rs_antenna]++;
2936c42a7b7eSSam Leffler 
29377b0c77ecSSam Leffler 		if (sc->sc_drvbpf != NULL && !ath_rx_tap(sc, m, ds, tsf, nf)) {
29387b0c77ecSSam Leffler 			m_freem(m);		/* XXX reclaim */
2939c42a7b7eSSam Leffler 			goto rx_next;
2940c42a7b7eSSam Leffler 		}
29410a915fadSSam Leffler 
29425591b213SSam Leffler 		/*
2943c42a7b7eSSam Leffler 		 * From this point on we assume the frame is at least
2944c42a7b7eSSam Leffler 		 * as large as ieee80211_frame_min; verify that.
29455591b213SSam Leffler 		 */
2946c42a7b7eSSam Leffler 		if (len < IEEE80211_MIN_LEN) {
2947c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_RECV, "%s: short packet %d\n",
2948c42a7b7eSSam Leffler 				__func__, len);
2949c42a7b7eSSam Leffler 			sc->sc_stats.ast_rx_tooshort++;
2950c42a7b7eSSam Leffler 			m_freem(m);
2951c42a7b7eSSam Leffler 			goto rx_next;
29525591b213SSam Leffler 		}
29530a915fadSSam Leffler 
2954c42a7b7eSSam Leffler 		if (IFF_DUMPPKTS(sc, ATH_DEBUG_RECV)) {
2955c42a7b7eSSam Leffler 			ieee80211_dump_pkt(mtod(m, caddr_t), len,
29563e50ec2cSSam Leffler 				   sc->sc_hwmap[ds->ds_rxstat.rs_rate].ieeerate,
2957c42a7b7eSSam Leffler 				   ds->ds_rxstat.rs_rssi);
2958c42a7b7eSSam Leffler 		}
2959c42a7b7eSSam Leffler 
2960c42a7b7eSSam Leffler 		m_adj(m, -IEEE80211_CRC_LEN);
2961de5af704SSam Leffler 
2962de5af704SSam Leffler 		/*
2963c42a7b7eSSam Leffler 		 * Locate the node for sender, track state, and then
2964c42a7b7eSSam Leffler 		 * pass the (referenced) node up to the 802.11 layer
2965c42a7b7eSSam Leffler 		 * for its use.
2966c42a7b7eSSam Leffler 		 */
2967c1225b52SSam Leffler 		ni = ieee80211_find_rxnode_withkey(ic,
2968c1225b52SSam Leffler 			mtod(m, const struct ieee80211_frame_min *),
2969c1225b52SSam Leffler 			ds->ds_rxstat.rs_keyix == HAL_RXKEYIX_INVALID ?
2970c1225b52SSam Leffler 				IEEE80211_KEYIX_NONE : ds->ds_rxstat.rs_keyix);
2971c42a7b7eSSam Leffler 		/*
2972c42a7b7eSSam Leffler 		 * Track rx rssi and do any rx antenna management.
2973de5af704SSam Leffler 		 */
2974de5af704SSam Leffler 		an = ATH_NODE(ni);
2975c42a7b7eSSam Leffler 		ATH_RSSI_LPF(an->an_avgrssi, ds->ds_rxstat.rs_rssi);
2976ffa2cab6SSam Leffler 		ATH_RSSI_LPF(sc->sc_halstats.ns_avgrssi, ds->ds_rxstat.rs_rssi);
2977e8fd88a3SSam Leffler 		/*
2978e8fd88a3SSam Leffler 		 * Send frame up for processing.
2979e8fd88a3SSam Leffler 		 */
2980e8fd88a3SSam Leffler 		type = ieee80211_input(ic, m, ni,
2981e8fd88a3SSam Leffler 			ds->ds_rxstat.rs_rssi, ds->ds_rxstat.rs_tstamp);
2982e8fd88a3SSam Leffler 		ieee80211_free_node(ni);
2983c42a7b7eSSam Leffler 		if (sc->sc_diversity) {
2984c42a7b7eSSam Leffler 			/*
2985c42a7b7eSSam Leffler 			 * When using fast diversity, change the default rx
2986c42a7b7eSSam Leffler 			 * antenna if diversity chooses the other antenna 3
2987c42a7b7eSSam Leffler 			 * times in a row.
2988c42a7b7eSSam Leffler 			 */
2989c42a7b7eSSam Leffler 			if (sc->sc_defant != ds->ds_rxstat.rs_antenna) {
2990c42a7b7eSSam Leffler 				if (++sc->sc_rxotherant >= 3)
2991c42a7b7eSSam Leffler 					ath_setdefantenna(sc,
2992c42a7b7eSSam Leffler 						ds->ds_rxstat.rs_antenna);
2993c42a7b7eSSam Leffler 			} else
2994c42a7b7eSSam Leffler 				sc->sc_rxotherant = 0;
2995c42a7b7eSSam Leffler 		}
29963e50ec2cSSam Leffler 		if (sc->sc_softled) {
29973e50ec2cSSam Leffler 			/*
29983e50ec2cSSam Leffler 			 * Blink for any data frame.  Otherwise do a
29993e50ec2cSSam Leffler 			 * heartbeat-style blink when idle.  The latter
30003e50ec2cSSam Leffler 			 * is mainly for station mode where we depend on
30013e50ec2cSSam Leffler 			 * periodic beacon frames to trigger the poll event.
30023e50ec2cSSam Leffler 			 */
300331640eb7SSam Leffler 			if (type == IEEE80211_FC0_TYPE_DATA) {
30043e50ec2cSSam Leffler 				sc->sc_rxrate = ds->ds_rxstat.rs_rate;
30053e50ec2cSSam Leffler 				ath_led_event(sc, ATH_LED_RX);
30063e50ec2cSSam Leffler 			} else if (ticks - sc->sc_ledevent >= sc->sc_ledidle)
30073e50ec2cSSam Leffler 				ath_led_event(sc, ATH_LED_POLL);
30083e50ec2cSSam Leffler 		}
3009d7736e13SSam Leffler 		/*
3010d7736e13SSam Leffler 		 * Arrange to update the last rx timestamp only for
3011d7736e13SSam Leffler 		 * frames from our ap when operating in station mode.
3012d7736e13SSam Leffler 		 * This assumes the rx key is always setup when associated.
3013d7736e13SSam Leffler 		 */
3014d7736e13SSam Leffler 		if (ic->ic_opmode == IEEE80211_M_STA &&
3015d7736e13SSam Leffler 		    ds->ds_rxstat.rs_keyix != HAL_RXKEYIX_INVALID)
3016d7736e13SSam Leffler 			ngood++;
30175591b213SSam Leffler rx_next:
3018c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_rxbuf, bf, bf_list);
30195591b213SSam Leffler 	} while (ath_rxbuf_init(sc, bf) == 0);
30205591b213SSam Leffler 
3021c42a7b7eSSam Leffler 	/* rx signal state monitoring */
3022bd5a9920SSam Leffler 	ath_hal_rxmonitor(ah, &sc->sc_halstats, &sc->sc_curchan);
3023bd5a9920SSam Leffler 	if (ath_hal_radar_event(ah))
3024bd5a9920SSam Leffler 		taskqueue_enqueue(sc->sc_tq, &sc->sc_radartask);
3025d7736e13SSam Leffler 	if (ngood)
3026d7736e13SSam Leffler 		sc->sc_lastrx = tsf;
3027b5f4adb3SSam Leffler 
3028b5f4adb3SSam Leffler 	NET_UNLOCK_GIANT();		/* XXX */
30298cec0ab9SSam Leffler #undef PA2DESC
30305591b213SSam Leffler }
30315591b213SSam Leffler 
30325591b213SSam Leffler /*
3033c42a7b7eSSam Leffler  * Setup a h/w transmit queue.
30345591b213SSam Leffler  */
3035c42a7b7eSSam Leffler static struct ath_txq *
3036c42a7b7eSSam Leffler ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
3037c42a7b7eSSam Leffler {
3038c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
3039c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3040c42a7b7eSSam Leffler 	HAL_TXQ_INFO qi;
3041c42a7b7eSSam Leffler 	int qnum;
3042c42a7b7eSSam Leffler 
3043c42a7b7eSSam Leffler 	memset(&qi, 0, sizeof(qi));
3044c42a7b7eSSam Leffler 	qi.tqi_subtype = subtype;
3045c42a7b7eSSam Leffler 	qi.tqi_aifs = HAL_TXQ_USEDEFAULT;
3046c42a7b7eSSam Leffler 	qi.tqi_cwmin = HAL_TXQ_USEDEFAULT;
3047c42a7b7eSSam Leffler 	qi.tqi_cwmax = HAL_TXQ_USEDEFAULT;
3048c42a7b7eSSam Leffler 	/*
3049c42a7b7eSSam Leffler 	 * Enable interrupts only for EOL and DESC conditions.
3050c42a7b7eSSam Leffler 	 * We mark tx descriptors to receive a DESC interrupt
3051c42a7b7eSSam Leffler 	 * when a tx queue gets deep; otherwise waiting for the
3052c42a7b7eSSam Leffler 	 * EOL to reap descriptors.  Note that this is done to
3053c42a7b7eSSam Leffler 	 * reduce interrupt load and this only defers reaping
3054c42a7b7eSSam Leffler 	 * descriptors, never transmitting frames.  Aside from
3055c42a7b7eSSam Leffler 	 * reducing interrupts this also permits more concurrency.
3056c42a7b7eSSam Leffler 	 * The only potential downside is if the tx queue backs
3057c42a7b7eSSam Leffler 	 * up in which case the top half of the kernel may backup
3058c42a7b7eSSam Leffler 	 * due to a lack of tx descriptors.
3059c42a7b7eSSam Leffler 	 */
3060bd5a9920SSam Leffler 	qi.tqi_qflags = HAL_TXQ_TXEOLINT_ENABLE | HAL_TXQ_TXDESCINT_ENABLE;
3061c42a7b7eSSam Leffler 	qnum = ath_hal_setuptxqueue(ah, qtype, &qi);
3062c42a7b7eSSam Leffler 	if (qnum == -1) {
3063c42a7b7eSSam Leffler 		/*
3064c42a7b7eSSam Leffler 		 * NB: don't print a message, this happens
3065a614e076SSam Leffler 		 * normally on parts with too few tx queues
3066c42a7b7eSSam Leffler 		 */
3067c42a7b7eSSam Leffler 		return NULL;
3068c42a7b7eSSam Leffler 	}
3069c42a7b7eSSam Leffler 	if (qnum >= N(sc->sc_txq)) {
30706891c875SPeter Wemm 		device_printf(sc->sc_dev,
30716891c875SPeter Wemm 			"hal qnum %u out of range, max %zu!\n",
3072c42a7b7eSSam Leffler 			qnum, N(sc->sc_txq));
3073c42a7b7eSSam Leffler 		ath_hal_releasetxqueue(ah, qnum);
3074c42a7b7eSSam Leffler 		return NULL;
3075c42a7b7eSSam Leffler 	}
3076c42a7b7eSSam Leffler 	if (!ATH_TXQ_SETUP(sc, qnum)) {
3077c42a7b7eSSam Leffler 		struct ath_txq *txq = &sc->sc_txq[qnum];
3078c42a7b7eSSam Leffler 
3079c42a7b7eSSam Leffler 		txq->axq_qnum = qnum;
3080c42a7b7eSSam Leffler 		txq->axq_depth = 0;
3081c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
3082c42a7b7eSSam Leffler 		txq->axq_link = NULL;
3083c42a7b7eSSam Leffler 		STAILQ_INIT(&txq->axq_q);
3084c42a7b7eSSam Leffler 		ATH_TXQ_LOCK_INIT(sc, txq);
3085c42a7b7eSSam Leffler 		sc->sc_txqsetup |= 1<<qnum;
3086c42a7b7eSSam Leffler 	}
3087c42a7b7eSSam Leffler 	return &sc->sc_txq[qnum];
3088c42a7b7eSSam Leffler #undef N
3089c42a7b7eSSam Leffler }
3090c42a7b7eSSam Leffler 
3091c42a7b7eSSam Leffler /*
3092c42a7b7eSSam Leffler  * Setup a hardware data transmit queue for the specified
3093c42a7b7eSSam Leffler  * access control.  The hal may not support all requested
3094c42a7b7eSSam Leffler  * queues in which case it will return a reference to a
3095c42a7b7eSSam Leffler  * previously setup queue.  We record the mapping from ac's
3096c42a7b7eSSam Leffler  * to h/w queues for use by ath_tx_start and also track
3097c42a7b7eSSam Leffler  * the set of h/w queues being used to optimize work in the
3098c42a7b7eSSam Leffler  * transmit interrupt handler and related routines.
3099c42a7b7eSSam Leffler  */
3100c42a7b7eSSam Leffler static int
3101c42a7b7eSSam Leffler ath_tx_setup(struct ath_softc *sc, int ac, int haltype)
3102c42a7b7eSSam Leffler {
3103c42a7b7eSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
3104c42a7b7eSSam Leffler 	struct ath_txq *txq;
3105c42a7b7eSSam Leffler 
3106c42a7b7eSSam Leffler 	if (ac >= N(sc->sc_ac2q)) {
31076891c875SPeter Wemm 		device_printf(sc->sc_dev, "AC %u out of range, max %zu!\n",
3108c42a7b7eSSam Leffler 			ac, N(sc->sc_ac2q));
3109c42a7b7eSSam Leffler 		return 0;
3110c42a7b7eSSam Leffler 	}
3111c42a7b7eSSam Leffler 	txq = ath_txq_setup(sc, HAL_TX_QUEUE_DATA, haltype);
3112c42a7b7eSSam Leffler 	if (txq != NULL) {
3113c42a7b7eSSam Leffler 		sc->sc_ac2q[ac] = txq;
3114c42a7b7eSSam Leffler 		return 1;
3115c42a7b7eSSam Leffler 	} else
3116c42a7b7eSSam Leffler 		return 0;
3117c42a7b7eSSam Leffler #undef N
3118c42a7b7eSSam Leffler }
3119c42a7b7eSSam Leffler 
3120c42a7b7eSSam Leffler /*
3121c42a7b7eSSam Leffler  * Update WME parameters for a transmit queue.
3122c42a7b7eSSam Leffler  */
3123c42a7b7eSSam Leffler static int
3124c42a7b7eSSam Leffler ath_txq_update(struct ath_softc *sc, int ac)
3125c42a7b7eSSam Leffler {
3126c42a7b7eSSam Leffler #define	ATH_EXPONENT_TO_VALUE(v)	((1<<v)-1)
3127c42a7b7eSSam Leffler #define	ATH_TXOP_TO_US(v)		(v<<5)
3128c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
3129c42a7b7eSSam Leffler 	struct ath_txq *txq = sc->sc_ac2q[ac];
3130c42a7b7eSSam Leffler 	struct wmeParams *wmep = &ic->ic_wme.wme_chanParams.cap_wmeParams[ac];
3131c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3132c42a7b7eSSam Leffler 	HAL_TXQ_INFO qi;
3133c42a7b7eSSam Leffler 
3134c42a7b7eSSam Leffler 	ath_hal_gettxqueueprops(ah, txq->axq_qnum, &qi);
3135c42a7b7eSSam Leffler 	qi.tqi_aifs = wmep->wmep_aifsn;
3136c42a7b7eSSam Leffler 	qi.tqi_cwmin = ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmin);
3137c42a7b7eSSam Leffler 	qi.tqi_cwmax = ATH_EXPONENT_TO_VALUE(wmep->wmep_logcwmax);
3138c42a7b7eSSam Leffler 	qi.tqi_burstTime = ATH_TXOP_TO_US(wmep->wmep_txopLimit);
3139c42a7b7eSSam Leffler 
3140c42a7b7eSSam Leffler 	if (!ath_hal_settxqueueprops(ah, txq->axq_qnum, &qi)) {
3141c42a7b7eSSam Leffler 		device_printf(sc->sc_dev, "unable to update hardware queue "
3142c42a7b7eSSam Leffler 			"parameters for %s traffic!\n",
3143c42a7b7eSSam Leffler 			ieee80211_wme_acnames[ac]);
3144c42a7b7eSSam Leffler 		return 0;
3145c42a7b7eSSam Leffler 	} else {
3146c42a7b7eSSam Leffler 		ath_hal_resettxqueue(ah, txq->axq_qnum); /* push to h/w */
3147c42a7b7eSSam Leffler 		return 1;
3148c42a7b7eSSam Leffler 	}
3149c42a7b7eSSam Leffler #undef ATH_TXOP_TO_US
3150c42a7b7eSSam Leffler #undef ATH_EXPONENT_TO_VALUE
3151c42a7b7eSSam Leffler }
3152c42a7b7eSSam Leffler 
3153c42a7b7eSSam Leffler /*
3154c42a7b7eSSam Leffler  * Callback from the 802.11 layer to update WME parameters.
3155c42a7b7eSSam Leffler  */
3156c42a7b7eSSam Leffler static int
3157c42a7b7eSSam Leffler ath_wme_update(struct ieee80211com *ic)
3158c42a7b7eSSam Leffler {
3159c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
3160c42a7b7eSSam Leffler 
3161c42a7b7eSSam Leffler 	return !ath_txq_update(sc, WME_AC_BE) ||
3162c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_BK) ||
3163c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_VI) ||
3164c42a7b7eSSam Leffler 	    !ath_txq_update(sc, WME_AC_VO) ? EIO : 0;
3165c42a7b7eSSam Leffler }
3166c42a7b7eSSam Leffler 
3167c42a7b7eSSam Leffler /*
3168c42a7b7eSSam Leffler  * Reclaim resources for a setup queue.
3169c42a7b7eSSam Leffler  */
3170c42a7b7eSSam Leffler static void
3171c42a7b7eSSam Leffler ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
3172c42a7b7eSSam Leffler {
3173c42a7b7eSSam Leffler 
3174c42a7b7eSSam Leffler 	ath_hal_releasetxqueue(sc->sc_ah, txq->axq_qnum);
3175c42a7b7eSSam Leffler 	ATH_TXQ_LOCK_DESTROY(txq);
3176c42a7b7eSSam Leffler 	sc->sc_txqsetup &= ~(1<<txq->axq_qnum);
3177c42a7b7eSSam Leffler }
3178c42a7b7eSSam Leffler 
3179c42a7b7eSSam Leffler /*
3180c42a7b7eSSam Leffler  * Reclaim all tx queue resources.
3181c42a7b7eSSam Leffler  */
3182c42a7b7eSSam Leffler static void
3183c42a7b7eSSam Leffler ath_tx_cleanup(struct ath_softc *sc)
3184c42a7b7eSSam Leffler {
3185c42a7b7eSSam Leffler 	int i;
3186c42a7b7eSSam Leffler 
3187c42a7b7eSSam Leffler 	ATH_TXBUF_LOCK_DESTROY(sc);
3188c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
3189c42a7b7eSSam Leffler 		if (ATH_TXQ_SETUP(sc, i))
3190c42a7b7eSSam Leffler 			ath_tx_cleanupq(sc, &sc->sc_txq[i]);
3191c42a7b7eSSam Leffler }
31925591b213SSam Leffler 
319399d258fdSSam Leffler /*
319499d258fdSSam Leffler  * Defragment an mbuf chain, returning at most maxfrags separate
319599d258fdSSam Leffler  * mbufs+clusters.  If this is not possible NULL is returned and
3196a7073e8bSSam Leffler  * the original mbuf chain is left in it's present (potentially
3197a7073e8bSSam Leffler  * modified) state.  We use two techniques: collapsing consecutive
3198a7073e8bSSam Leffler  * mbufs and replacing consecutive mbufs by a cluster.
319999d258fdSSam Leffler  */
320099d258fdSSam Leffler static struct mbuf *
320199d258fdSSam Leffler ath_defrag(struct mbuf *m0, int how, int maxfrags)
320299d258fdSSam Leffler {
320399d258fdSSam Leffler 	struct mbuf *m, *n, *n2, **prev;
320499d258fdSSam Leffler 	u_int curfrags;
320599d258fdSSam Leffler 
320699d258fdSSam Leffler 	/*
320799d258fdSSam Leffler 	 * Calculate the current number of frags.
320899d258fdSSam Leffler 	 */
320999d258fdSSam Leffler 	curfrags = 0;
321099d258fdSSam Leffler 	for (m = m0; m != NULL; m = m->m_next)
321199d258fdSSam Leffler 		curfrags++;
321299d258fdSSam Leffler 	/*
321399d258fdSSam Leffler 	 * First, try to collapse mbufs.  Note that we always collapse
321499d258fdSSam Leffler 	 * towards the front so we don't need to deal with moving the
321599d258fdSSam Leffler 	 * pkthdr.  This may be suboptimal if the first mbuf has much
321699d258fdSSam Leffler 	 * less data than the following.
321799d258fdSSam Leffler 	 */
321899d258fdSSam Leffler 	m = m0;
321999d258fdSSam Leffler again:
322099d258fdSSam Leffler 	for (;;) {
322199d258fdSSam Leffler 		n = m->m_next;
322299d258fdSSam Leffler 		if (n == NULL)
322399d258fdSSam Leffler 			break;
3224019b9669SSam Leffler 		if ((m->m_flags & M_RDONLY) == 0 &&
3225019b9669SSam Leffler 		    n->m_len < M_TRAILINGSPACE(m)) {
322699d258fdSSam Leffler 			bcopy(mtod(n, void *), mtod(m, char *) + m->m_len,
322799d258fdSSam Leffler 				n->m_len);
322899d258fdSSam Leffler 			m->m_len += n->m_len;
322999d258fdSSam Leffler 			m->m_next = n->m_next;
323099d258fdSSam Leffler 			m_free(n);
323199d258fdSSam Leffler 			if (--curfrags <= maxfrags)
323299d258fdSSam Leffler 				return m0;
323399d258fdSSam Leffler 		} else
323499d258fdSSam Leffler 			m = n;
323599d258fdSSam Leffler 	}
323699d258fdSSam Leffler 	KASSERT(maxfrags > 1,
323799d258fdSSam Leffler 		("maxfrags %u, but normal collapse failed", maxfrags));
323899d258fdSSam Leffler 	/*
323999d258fdSSam Leffler 	 * Collapse consecutive mbufs to a cluster.
324099d258fdSSam Leffler 	 */
324199d258fdSSam Leffler 	prev = &m0->m_next;		/* NB: not the first mbuf */
324299d258fdSSam Leffler 	while ((n = *prev) != NULL) {
324399d258fdSSam Leffler 		if ((n2 = n->m_next) != NULL &&
324499d258fdSSam Leffler 		    n->m_len + n2->m_len < MCLBYTES) {
324599d258fdSSam Leffler 			m = m_getcl(how, MT_DATA, 0);
324699d258fdSSam Leffler 			if (m == NULL)
324799d258fdSSam Leffler 				goto bad;
324899d258fdSSam Leffler 			bcopy(mtod(n, void *), mtod(m, void *), n->m_len);
324999d258fdSSam Leffler 			bcopy(mtod(n2, void *), mtod(m, char *) + n->m_len,
325099d258fdSSam Leffler 				n2->m_len);
325199d258fdSSam Leffler 			m->m_len = n->m_len + n2->m_len;
325299d258fdSSam Leffler 			m->m_next = n2->m_next;
325399d258fdSSam Leffler 			*prev = m;
325499d258fdSSam Leffler 			m_free(n);
325599d258fdSSam Leffler 			m_free(n2);
325699d258fdSSam Leffler 			if (--curfrags <= maxfrags)	/* +1 cl -2 mbufs */
325799d258fdSSam Leffler 				return m0;
325899d258fdSSam Leffler 			/*
325999d258fdSSam Leffler 			 * Still not there, try the normal collapse
326099d258fdSSam Leffler 			 * again before we allocate another cluster.
326199d258fdSSam Leffler 			 */
326299d258fdSSam Leffler 			goto again;
326399d258fdSSam Leffler 		}
326499d258fdSSam Leffler 		prev = &n->m_next;
326599d258fdSSam Leffler 	}
326699d258fdSSam Leffler 	/*
326799d258fdSSam Leffler 	 * No place where we can collapse to a cluster; punt.
326899d258fdSSam Leffler 	 * This can occur if, for example, you request 2 frags
326999d258fdSSam Leffler 	 * but the packet requires that both be clusters (we
327099d258fdSSam Leffler 	 * never reallocate the first mbuf to avoid moving the
327199d258fdSSam Leffler 	 * packet header).
327299d258fdSSam Leffler 	 */
327399d258fdSSam Leffler bad:
327499d258fdSSam Leffler 	return NULL;
327599d258fdSSam Leffler }
327699d258fdSSam Leffler 
32778b5341deSSam Leffler /*
32788b5341deSSam Leffler  * Return h/w rate index for an IEEE rate (w/o basic rate bit).
32798b5341deSSam Leffler  */
32808b5341deSSam Leffler static int
32818b5341deSSam Leffler ath_tx_findrix(const HAL_RATE_TABLE *rt, int rate)
32828b5341deSSam Leffler {
32838b5341deSSam Leffler 	int i;
32848b5341deSSam Leffler 
32858b5341deSSam Leffler 	for (i = 0; i < rt->rateCount; i++)
32868b5341deSSam Leffler 		if ((rt->info[i].dot11Rate & IEEE80211_RATE_VAL) == rate)
32878b5341deSSam Leffler 			return i;
32888b5341deSSam Leffler 	return 0;		/* NB: lowest rate */
32898b5341deSSam Leffler }
32908b5341deSSam Leffler 
32915591b213SSam Leffler static int
32925591b213SSam Leffler ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_buf *bf,
32935591b213SSam Leffler     struct mbuf *m0)
32945591b213SSam Leffler {
32955591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
32965591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3297fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
3298c4c3cb46SSam Leffler 	const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams;
3299be613480SSam Leffler 	int i, error, iswep, ismcast, ismrr;
3300be613480SSam Leffler 	int keyix, hdrlen, pktlen, try0;
3301c42a7b7eSSam Leffler 	u_int8_t rix, txrate, ctsrate;
3302c42a7b7eSSam Leffler 	u_int8_t cix = 0xff;		/* NB: silence compiler */
3303c42a7b7eSSam Leffler 	struct ath_desc *ds, *ds0;
3304c42a7b7eSSam Leffler 	struct ath_txq *txq;
33055591b213SSam Leffler 	struct ieee80211_frame *wh;
3306c42a7b7eSSam Leffler 	u_int subtype, flags, ctsduration;
33075591b213SSam Leffler 	HAL_PKT_TYPE atype;
33085591b213SSam Leffler 	const HAL_RATE_TABLE *rt;
33095591b213SSam Leffler 	HAL_BOOL shortPreamble;
33105591b213SSam Leffler 	struct ath_node *an;
331199d258fdSSam Leffler 	struct mbuf *m;
3312c4c3cb46SSam Leffler 	u_int pri;
33135591b213SSam Leffler 
33145591b213SSam Leffler 	wh = mtod(m0, struct ieee80211_frame *);
33155591b213SSam Leffler 	iswep = wh->i_fc[1] & IEEE80211_FC1_WEP;
3316c42a7b7eSSam Leffler 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
3317c42a7b7eSSam Leffler 	hdrlen = ieee80211_anyhdrsize(wh);
3318c42a7b7eSSam Leffler 	/*
3319a614e076SSam Leffler 	 * Packet length must not include any
3320a614e076SSam Leffler 	 * pad bytes; deduct them here.
3321c42a7b7eSSam Leffler 	 */
3322c42a7b7eSSam Leffler 	pktlen = m0->m_pkthdr.len - (hdrlen & 3);
33235591b213SSam Leffler 
33245591b213SSam Leffler 	if (iswep) {
3325c42a7b7eSSam Leffler 		const struct ieee80211_cipher *cip;
3326c42a7b7eSSam Leffler 		struct ieee80211_key *k;
3327c42a7b7eSSam Leffler 
3328c42a7b7eSSam Leffler 		/*
3329c42a7b7eSSam Leffler 		 * Construct the 802.11 header+trailer for an encrypted
3330c42a7b7eSSam Leffler 		 * frame. The only reason this can fail is because of an
3331c42a7b7eSSam Leffler 		 * unknown or unsupported cipher/key type.
3332c42a7b7eSSam Leffler 		 */
3333c42a7b7eSSam Leffler 		k = ieee80211_crypto_encap(ic, ni, m0);
3334c42a7b7eSSam Leffler 		if (k == NULL) {
3335c42a7b7eSSam Leffler 			/*
3336c42a7b7eSSam Leffler 			 * This can happen when the key is yanked after the
3337c42a7b7eSSam Leffler 			 * frame was queued.  Just discard the frame; the
3338c42a7b7eSSam Leffler 			 * 802.11 layer counts failures and provides
3339c42a7b7eSSam Leffler 			 * debugging/diagnostics.
3340c42a7b7eSSam Leffler 			 */
33410c97ab96SSam Leffler 			m_freem(m0);
3342c42a7b7eSSam Leffler 			return EIO;
33435591b213SSam Leffler 		}
3344c42a7b7eSSam Leffler 		/*
3345c42a7b7eSSam Leffler 		 * Adjust the packet + header lengths for the crypto
3346c42a7b7eSSam Leffler 		 * additions and calculate the h/w key index.  When
3347c42a7b7eSSam Leffler 		 * a s/w mic is done the frame will have had any mic
3348f9748b9dSSam Leffler 		 * added to it prior to entry so m0->m_pkthdr.len above will
3349c42a7b7eSSam Leffler 		 * account for it. Otherwise we need to add it to the
3350c42a7b7eSSam Leffler 		 * packet length.
3351c42a7b7eSSam Leffler 		 */
3352c42a7b7eSSam Leffler 		cip = k->wk_cipher;
3353c42a7b7eSSam Leffler 		hdrlen += cip->ic_header;
3354c42a7b7eSSam Leffler 		pktlen += cip->ic_header + cip->ic_trailer;
3355c42a7b7eSSam Leffler 		if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0)
3356c42a7b7eSSam Leffler 			pktlen += cip->ic_miclen;
3357c42a7b7eSSam Leffler 		keyix = k->wk_keyix;
3358c42a7b7eSSam Leffler 
3359c42a7b7eSSam Leffler 		/* packet header may have moved, reset our local pointer */
3360167ecdcaSSam Leffler 		wh = mtod(m0, struct ieee80211_frame *);
3361e8fd88a3SSam Leffler 	} else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) {
3362e8fd88a3SSam Leffler 		/*
3363e8fd88a3SSam Leffler 		 * Use station key cache slot, if assigned.
3364e8fd88a3SSam Leffler 		 */
3365e8fd88a3SSam Leffler 		keyix = ni->ni_ucastkey.wk_keyix;
3366e8fd88a3SSam Leffler 		if (keyix == IEEE80211_KEYIX_NONE)
3367e8fd88a3SSam Leffler 			keyix = HAL_TXKEYIX_INVALID;
3368c42a7b7eSSam Leffler 	} else
3369c42a7b7eSSam Leffler 		keyix = HAL_TXKEYIX_INVALID;
3370c42a7b7eSSam Leffler 
33715591b213SSam Leffler 	pktlen += IEEE80211_CRC_LEN;
33725591b213SSam Leffler 
33735591b213SSam Leffler 	/*
33745591b213SSam Leffler 	 * Load the DMA map so any coalescing is done.  This
33755591b213SSam Leffler 	 * also calculates the number of descriptors we need.
33765591b213SSam Leffler 	 */
3377f9e6219bSSam Leffler 	error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
3378f9e6219bSSam Leffler 				     bf->bf_segs, &bf->bf_nseg,
33795591b213SSam Leffler 				     BUS_DMA_NOWAIT);
338000a12f3aSSam Leffler 	if (error == EFBIG) {
338100a12f3aSSam Leffler 		/* XXX packet requires too many descriptors */
338200a12f3aSSam Leffler 		bf->bf_nseg = ATH_TXDESC+1;
338300a12f3aSSam Leffler 	} else if (error != 0) {
33845591b213SSam Leffler 		sc->sc_stats.ast_tx_busdma++;
33855591b213SSam Leffler 		m_freem(m0);
33865591b213SSam Leffler 		return error;
33875591b213SSam Leffler 	}
33885591b213SSam Leffler 	/*
33895591b213SSam Leffler 	 * Discard null packets and check for packets that
33905591b213SSam Leffler 	 * require too many TX descriptors.  We try to convert
33915591b213SSam Leffler 	 * the latter to a cluster.
33925591b213SSam Leffler 	 */
33935591b213SSam Leffler 	if (bf->bf_nseg > ATH_TXDESC) {		/* too many desc's, linearize */
33945591b213SSam Leffler 		sc->sc_stats.ast_tx_linear++;
339599d258fdSSam Leffler 		m = ath_defrag(m0, M_DONTWAIT, ATH_TXDESC);
339699d258fdSSam Leffler 		if (m == NULL) {
33975591b213SSam Leffler 			m_freem(m0);
339899d258fdSSam Leffler 			sc->sc_stats.ast_tx_nombuf++;
33995591b213SSam Leffler 			return ENOMEM;
34005591b213SSam Leffler 		}
340199d258fdSSam Leffler 		m0 = m;
3402f9e6219bSSam Leffler 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
3403f9e6219bSSam Leffler 					     bf->bf_segs, &bf->bf_nseg,
34045591b213SSam Leffler 					     BUS_DMA_NOWAIT);
34055591b213SSam Leffler 		if (error != 0) {
34065591b213SSam Leffler 			sc->sc_stats.ast_tx_busdma++;
34075591b213SSam Leffler 			m_freem(m0);
34085591b213SSam Leffler 			return error;
34095591b213SSam Leffler 		}
3410f6b8ec16SSam Leffler 		KASSERT(bf->bf_nseg <= ATH_TXDESC,
3411f6b8ec16SSam Leffler 		    ("too many segments after defrag; nseg %u", bf->bf_nseg));
34125591b213SSam Leffler 	} else if (bf->bf_nseg == 0) {		/* null packet, discard */
34135591b213SSam Leffler 		sc->sc_stats.ast_tx_nodata++;
34145591b213SSam Leffler 		m_freem(m0);
34155591b213SSam Leffler 		return EIO;
34165591b213SSam Leffler 	}
3417c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", __func__, m0, pktlen);
34185591b213SSam Leffler 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
34195591b213SSam Leffler 	bf->bf_m = m0;
34200a915fadSSam Leffler 	bf->bf_node = ni;			/* NB: held reference */
34215591b213SSam Leffler 
34225591b213SSam Leffler 	/* setup descriptors */
34235591b213SSam Leffler 	ds = bf->bf_desc;
34245591b213SSam Leffler 	rt = sc->sc_currates;
34255591b213SSam Leffler 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
34265591b213SSam Leffler 
34275591b213SSam Leffler 	/*
3428c42a7b7eSSam Leffler 	 * NB: the 802.11 layer marks whether or not we should
3429c42a7b7eSSam Leffler 	 * use short preamble based on the current mode and
3430c42a7b7eSSam Leffler 	 * negotiated parameters.
34315591b213SSam Leffler 	 */
3432c42a7b7eSSam Leffler 	if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
3433c42a7b7eSSam Leffler 	    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) {
3434c42a7b7eSSam Leffler 		shortPreamble = AH_TRUE;
3435c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_shortpre++;
3436c42a7b7eSSam Leffler 	} else {
3437c42a7b7eSSam Leffler 		shortPreamble = AH_FALSE;
3438c42a7b7eSSam Leffler 	}
3439c42a7b7eSSam Leffler 
3440c42a7b7eSSam Leffler 	an = ATH_NODE(ni);
3441c42a7b7eSSam Leffler 	flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
3442be613480SSam Leffler 	ismrr = 0;				/* default no multi-rate retry*/
3443c42a7b7eSSam Leffler 	/*
3444c42a7b7eSSam Leffler 	 * Calculate Atheros packet type from IEEE80211 packet header,
3445c42a7b7eSSam Leffler 	 * setup for rate calculations, and select h/w transmit queue.
3446c42a7b7eSSam Leffler 	 */
34475591b213SSam Leffler 	switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) {
34485591b213SSam Leffler 	case IEEE80211_FC0_TYPE_MGT:
34495591b213SSam Leffler 		subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
34505591b213SSam Leffler 		if (subtype == IEEE80211_FC0_SUBTYPE_BEACON)
34515591b213SSam Leffler 			atype = HAL_PKT_TYPE_BEACON;
34525591b213SSam Leffler 		else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP)
34535591b213SSam Leffler 			atype = HAL_PKT_TYPE_PROBE_RESP;
34545591b213SSam Leffler 		else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM)
34555591b213SSam Leffler 			atype = HAL_PKT_TYPE_ATIM;
3456c42a7b7eSSam Leffler 		else
3457c42a7b7eSSam Leffler 			atype = HAL_PKT_TYPE_NORMAL;	/* XXX */
345855f63772SSam Leffler 		rix = sc->sc_minrateix;
345955f63772SSam Leffler 		txrate = rt->info[rix].rateCode;
3460c42a7b7eSSam Leffler 		if (shortPreamble)
346155f63772SSam Leffler 			txrate |= rt->info[rix].shortPreamble;
3462be613480SSam Leffler 		try0 = ATH_TXMGTTRY;
3463c42a7b7eSSam Leffler 		/* NB: force all management frames to highest queue */
3464c42a7b7eSSam Leffler 		if (ni->ni_flags & IEEE80211_NODE_QOS) {
3465c42a7b7eSSam Leffler 			/* NB: force all management frames to highest queue */
3466c4c3cb46SSam Leffler 			pri = WME_AC_VO;
3467c42a7b7eSSam Leffler 		} else
3468c4c3cb46SSam Leffler 			pri = WME_AC_BE;
3469c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
34705591b213SSam Leffler 		break;
34715591b213SSam Leffler 	case IEEE80211_FC0_TYPE_CTL:
3472c42a7b7eSSam Leffler 		atype = HAL_PKT_TYPE_PSPOLL;	/* stop setting of duration */
347355f63772SSam Leffler 		rix = sc->sc_minrateix;
347455f63772SSam Leffler 		txrate = rt->info[rix].rateCode;
3475c42a7b7eSSam Leffler 		if (shortPreamble)
347655f63772SSam Leffler 			txrate |= rt->info[rix].shortPreamble;
3477be613480SSam Leffler 		try0 = ATH_TXMGTTRY;
3478c42a7b7eSSam Leffler 		/* NB: force all ctl frames to highest queue */
3479c42a7b7eSSam Leffler 		if (ni->ni_flags & IEEE80211_NODE_QOS) {
3480c42a7b7eSSam Leffler 			/* NB: force all ctl frames to highest queue */
3481c4c3cb46SSam Leffler 			pri = WME_AC_VO;
3482c42a7b7eSSam Leffler 		} else
3483c4c3cb46SSam Leffler 			pri = WME_AC_BE;
3484c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
3485c42a7b7eSSam Leffler 		break;
3486c42a7b7eSSam Leffler 	case IEEE80211_FC0_TYPE_DATA:
3487c42a7b7eSSam Leffler 		atype = HAL_PKT_TYPE_NORMAL;		/* default */
3488c42a7b7eSSam Leffler 		/*
34898b5341deSSam Leffler 		 * Data frames: multicast frames go out at a fixed rate,
34908b5341deSSam Leffler 		 * otherwise consult the rate control module for the
34918b5341deSSam Leffler 		 * rate to use.
3492c42a7b7eSSam Leffler 		 */
34938b5341deSSam Leffler 		if (ismcast) {
34948b5341deSSam Leffler 			/*
34958b5341deSSam Leffler 			 * Check mcast rate setting in case it's changed.
34968b5341deSSam Leffler 			 * XXX move out of fastpath
34978b5341deSSam Leffler 			 */
34988b5341deSSam Leffler 			if (ic->ic_mcast_rate != sc->sc_mcastrate) {
34998b5341deSSam Leffler 				sc->sc_mcastrix =
35008b5341deSSam Leffler 					ath_tx_findrix(rt, ic->ic_mcast_rate);
35018b5341deSSam Leffler 				sc->sc_mcastrate = ic->ic_mcast_rate;
35028b5341deSSam Leffler 			}
35038b5341deSSam Leffler 			rix = sc->sc_mcastrix;
35048b5341deSSam Leffler 			txrate = rt->info[rix].rateCode;
35058b5341deSSam Leffler 			if (shortPreamble)
35068b5341deSSam Leffler 				txrate |= rt->info[rix].shortPreamble;
35078b5341deSSam Leffler 			try0 = 1;
35088b5341deSSam Leffler 		} else {
3509c42a7b7eSSam Leffler 			ath_rate_findrate(sc, an, shortPreamble, pktlen,
3510c42a7b7eSSam Leffler 				&rix, &try0, &txrate);
35113e50ec2cSSam Leffler 			sc->sc_txrate = txrate;		/* for LED blinking */
3512be613480SSam Leffler 			if (try0 != ATH_TXMAXTRY)
3513be613480SSam Leffler 				ismrr = 1;
35148b5341deSSam Leffler 		}
3515c4c3cb46SSam Leffler 		pri = M_WME_GETAC(m0);
3516f9748b9dSSam Leffler 		if (cap->cap_wmeParams[pri].wmep_noackPolicy)
3517c42a7b7eSSam Leffler 			flags |= HAL_TXDESC_NOACK;
35185591b213SSam Leffler 		break;
35195591b213SSam Leffler 	default:
3520c42a7b7eSSam Leffler 		if_printf(ifp, "bogus frame type 0x%x (%s)\n",
3521c42a7b7eSSam Leffler 			wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__);
3522c42a7b7eSSam Leffler 		/* XXX statistic */
35235591b213SSam Leffler 		m_freem(m0);
35245591b213SSam Leffler 		return EIO;
35255591b213SSam Leffler 	}
3526c4c3cb46SSam Leffler 	txq = sc->sc_ac2q[pri];
3527c42a7b7eSSam Leffler 
35285591b213SSam Leffler 	/*
3529c42a7b7eSSam Leffler 	 * When servicing one or more stations in power-save mode
3530c42a7b7eSSam Leffler 	 * multicast frames must be buffered until after the beacon.
3531c42a7b7eSSam Leffler 	 * We use the CAB queue for that.
35325591b213SSam Leffler 	 */
3533c42a7b7eSSam Leffler 	if (ismcast && ic->ic_ps_sta) {
3534c42a7b7eSSam Leffler 		txq = sc->sc_cabq;
3535c42a7b7eSSam Leffler 		/* XXX? more bit in 802.11 frame header */
35365591b213SSam Leffler 	}
35375591b213SSam Leffler 
35385591b213SSam Leffler 	/*
35395591b213SSam Leffler 	 * Calculate miscellaneous flags.
35405591b213SSam Leffler 	 */
3541c42a7b7eSSam Leffler 	if (ismcast) {
35425591b213SSam Leffler 		flags |= HAL_TXDESC_NOACK;	/* no ack on broad/multicast */
35435591b213SSam Leffler 	} else if (pktlen > ic->ic_rtsthreshold) {
35445591b213SSam Leffler 		flags |= HAL_TXDESC_RTSENA;	/* RTS based on frame length */
3545c42a7b7eSSam Leffler 		cix = rt->info[rix].controlRate;
35465591b213SSam Leffler 		sc->sc_stats.ast_tx_rts++;
35475591b213SSam Leffler 	}
3548f9748b9dSSam Leffler 	if (flags & HAL_TXDESC_NOACK)		/* NB: avoid double counting */
3549f9748b9dSSam Leffler 		sc->sc_stats.ast_tx_noack++;
35505591b213SSam Leffler 
35515591b213SSam Leffler 	/*
3552c42a7b7eSSam Leffler 	 * If 802.11g protection is enabled, determine whether
3553c42a7b7eSSam Leffler 	 * to use RTS/CTS or just CTS.  Note that this is only
3554c42a7b7eSSam Leffler 	 * done for OFDM unicast frames.
3555c42a7b7eSSam Leffler 	 */
3556c42a7b7eSSam Leffler 	if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
3557c42a7b7eSSam Leffler 	    rt->info[rix].phy == IEEE80211_T_OFDM &&
3558c42a7b7eSSam Leffler 	    (flags & HAL_TXDESC_NOACK) == 0) {
3559c42a7b7eSSam Leffler 		/* XXX fragments must use CCK rates w/ protection */
3560c42a7b7eSSam Leffler 		if (ic->ic_protmode == IEEE80211_PROT_RTSCTS)
3561c42a7b7eSSam Leffler 			flags |= HAL_TXDESC_RTSENA;
3562c42a7b7eSSam Leffler 		else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY)
3563c42a7b7eSSam Leffler 			flags |= HAL_TXDESC_CTSENA;
3564c42a7b7eSSam Leffler 		cix = rt->info[sc->sc_protrix].controlRate;
3565c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_protect++;
3566c42a7b7eSSam Leffler 	}
3567c42a7b7eSSam Leffler 
3568c42a7b7eSSam Leffler 	/*
3569f6aa038bSSam Leffler 	 * Calculate duration.  This logically belongs in the 802.11
3570f6aa038bSSam Leffler 	 * layer but it lacks sufficient information to calculate it.
3571f6aa038bSSam Leffler 	 */
3572f6aa038bSSam Leffler 	if ((flags & HAL_TXDESC_NOACK) == 0 &&
3573f6aa038bSSam Leffler 	    (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) {
3574f6aa038bSSam Leffler 		u_int16_t dur;
3575f6aa038bSSam Leffler 		/*
3576f6aa038bSSam Leffler 		 * XXX not right with fragmentation.
3577f6aa038bSSam Leffler 		 */
3578c42a7b7eSSam Leffler 		if (shortPreamble)
3579c42a7b7eSSam Leffler 			dur = rt->info[rix].spAckDuration;
3580c42a7b7eSSam Leffler 		else
3581c42a7b7eSSam Leffler 			dur = rt->info[rix].lpAckDuration;
3582c42a7b7eSSam Leffler 		*(u_int16_t *)wh->i_dur = htole16(dur);
3583f6aa038bSSam Leffler 	}
3584f6aa038bSSam Leffler 
3585f6aa038bSSam Leffler 	/*
35865591b213SSam Leffler 	 * Calculate RTS/CTS rate and duration if needed.
35875591b213SSam Leffler 	 */
35885591b213SSam Leffler 	ctsduration = 0;
35895591b213SSam Leffler 	if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) {
35905591b213SSam Leffler 		/*
35915591b213SSam Leffler 		 * CTS transmit rate is derived from the transmit rate
35925591b213SSam Leffler 		 * by looking in the h/w rate table.  We must also factor
35935591b213SSam Leffler 		 * in whether or not a short preamble is to be used.
35945591b213SSam Leffler 		 */
3595c42a7b7eSSam Leffler 		/* NB: cix is set above where RTS/CTS is enabled */
3596c42a7b7eSSam Leffler 		KASSERT(cix != 0xff, ("cix not setup"));
35975591b213SSam Leffler 		ctsrate = rt->info[cix].rateCode;
35985591b213SSam Leffler 		/*
3599c42a7b7eSSam Leffler 		 * Compute the transmit duration based on the frame
3600c42a7b7eSSam Leffler 		 * size and the size of an ACK frame.  We call into the
3601c42a7b7eSSam Leffler 		 * HAL to do the computation since it depends on the
3602c42a7b7eSSam Leffler 		 * characteristics of the actual PHY being used.
3603c42a7b7eSSam Leffler 		 *
3604c42a7b7eSSam Leffler 		 * NB: CTS is assumed the same size as an ACK so we can
3605c42a7b7eSSam Leffler 		 *     use the precalculated ACK durations.
36065591b213SSam Leffler 		 */
3607c42a7b7eSSam Leffler 		if (shortPreamble) {
3608c42a7b7eSSam Leffler 			ctsrate |= rt->info[cix].shortPreamble;
3609c42a7b7eSSam Leffler 			if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
3610c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].spAckDuration;
36115591b213SSam Leffler 			ctsduration += ath_hal_computetxtime(ah,
3612c42a7b7eSSam Leffler 				rt, pktlen, rix, AH_TRUE);
3613c42a7b7eSSam Leffler 			if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
36146ee571b2SSam Leffler 				ctsduration += rt->info[rix].spAckDuration;
3615c42a7b7eSSam Leffler 		} else {
3616c42a7b7eSSam Leffler 			if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
3617c42a7b7eSSam Leffler 				ctsduration += rt->info[cix].lpAckDuration;
3618c42a7b7eSSam Leffler 			ctsduration += ath_hal_computetxtime(ah,
3619c42a7b7eSSam Leffler 				rt, pktlen, rix, AH_FALSE);
3620c42a7b7eSSam Leffler 			if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
36216ee571b2SSam Leffler 				ctsduration += rt->info[rix].lpAckDuration;
36225591b213SSam Leffler 		}
3623c42a7b7eSSam Leffler 		/*
3624c42a7b7eSSam Leffler 		 * Must disable multi-rate retry when using RTS/CTS.
3625c42a7b7eSSam Leffler 		 */
3626be613480SSam Leffler 		ismrr = 0;
3627be613480SSam Leffler 		try0 = ATH_TXMGTTRY;		/* XXX */
36285591b213SSam Leffler 	} else
36295591b213SSam Leffler 		ctsrate = 0;
36305591b213SSam Leffler 
3631c42a7b7eSSam Leffler 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
3632c42a7b7eSSam Leffler 		ieee80211_dump_pkt(mtod(m0, caddr_t), m0->m_len,
36333e50ec2cSSam Leffler 			sc->sc_hwmap[txrate].ieeerate, -1);
36345591b213SSam Leffler 
3635eb2cdcb1SSam Leffler 	if (ic->ic_rawbpf)
3636eb2cdcb1SSam Leffler 		bpf_mtap(ic->ic_rawbpf, m0);
3637eb2cdcb1SSam Leffler 	if (sc->sc_drvbpf) {
36387b0c77ecSSam Leffler 		u_int64_t tsf = ath_hal_gettsf64(ah);
36397b0c77ecSSam Leffler 
36407b0c77ecSSam Leffler 		sc->sc_tx_th.wt_tsf = htole64(tsf);
3641d3be6f5bSSam Leffler 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[txrate].txflags;
3642eb2cdcb1SSam Leffler 		if (iswep)
3643eb2cdcb1SSam Leffler 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
36443e50ec2cSSam Leffler 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[txrate].ieeerate;
3645c42a7b7eSSam Leffler 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
3646c42a7b7eSSam Leffler 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
3647eb2cdcb1SSam Leffler 
3648eb2cdcb1SSam Leffler 		bpf_mtap2(sc->sc_drvbpf,
36492f1ad18bSSam Leffler 			&sc->sc_tx_th, sc->sc_tx_th_len, m0);
3650eb2cdcb1SSam Leffler 	}
3651eb2cdcb1SSam Leffler 
36525591b213SSam Leffler 	/*
3653c42a7b7eSSam Leffler 	 * Determine if a tx interrupt should be generated for
3654c42a7b7eSSam Leffler 	 * this descriptor.  We take a tx interrupt to reap
3655c42a7b7eSSam Leffler 	 * descriptors when the h/w hits an EOL condition or
3656c42a7b7eSSam Leffler 	 * when the descriptor is specifically marked to generate
3657c42a7b7eSSam Leffler 	 * an interrupt.  We periodically mark descriptors in this
3658c42a7b7eSSam Leffler 	 * way to insure timely replenishing of the supply needed
3659c42a7b7eSSam Leffler 	 * for sending frames.  Defering interrupts reduces system
3660c42a7b7eSSam Leffler 	 * load and potentially allows more concurrent work to be
3661c42a7b7eSSam Leffler 	 * done but if done to aggressively can cause senders to
3662c42a7b7eSSam Leffler 	 * backup.
3663c42a7b7eSSam Leffler 	 *
3664c42a7b7eSSam Leffler 	 * NB: use >= to deal with sc_txintrperiod changing
3665c42a7b7eSSam Leffler 	 *     dynamically through sysctl.
3666c42a7b7eSSam Leffler 	 */
3667c42a7b7eSSam Leffler 	if (flags & HAL_TXDESC_INTREQ) {
3668c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
3669c42a7b7eSSam Leffler 	} else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) {
3670c42a7b7eSSam Leffler 		flags |= HAL_TXDESC_INTREQ;
3671c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;
3672c42a7b7eSSam Leffler 	}
3673c42a7b7eSSam Leffler 
3674c42a7b7eSSam Leffler 	/*
36755591b213SSam Leffler 	 * Formulate first tx descriptor with tx controls.
36765591b213SSam Leffler 	 */
36775591b213SSam Leffler 	/* XXX check return value? */
36785591b213SSam Leffler 	ath_hal_setuptxdesc(ah, ds
36795591b213SSam Leffler 		, pktlen		/* packet length */
36805591b213SSam Leffler 		, hdrlen		/* header length */
36815591b213SSam Leffler 		, atype			/* Atheros packet type */
3682c42a7b7eSSam Leffler 		, ni->ni_txpower	/* txpower */
3683c42a7b7eSSam Leffler 		, txrate, try0		/* series 0 rate/tries */
3684c42a7b7eSSam Leffler 		, keyix			/* key cache index */
3685c42a7b7eSSam Leffler 		, sc->sc_txantenna	/* antenna mode */
36865591b213SSam Leffler 		, flags			/* flags */
36875591b213SSam Leffler 		, ctsrate		/* rts/cts rate */
36885591b213SSam Leffler 		, ctsduration		/* rts/cts duration */
36895591b213SSam Leffler 	);
36908f409431SSam Leffler 	bf->bf_flags = flags;
3691c42a7b7eSSam Leffler 	/*
3692c42a7b7eSSam Leffler 	 * Setup the multi-rate retry state only when we're
3693c42a7b7eSSam Leffler 	 * going to use it.  This assumes ath_hal_setuptxdesc
3694c42a7b7eSSam Leffler 	 * initializes the descriptors (so we don't have to)
3695c42a7b7eSSam Leffler 	 * when the hardware supports multi-rate retry and
3696c42a7b7eSSam Leffler 	 * we don't use it.
3697c42a7b7eSSam Leffler 	 */
3698be613480SSam Leffler 	if (ismrr)
3699c42a7b7eSSam Leffler 		ath_rate_setupxtxdesc(sc, an, ds, shortPreamble, rix);
3700c42a7b7eSSam Leffler 
37015591b213SSam Leffler 	/*
37025591b213SSam Leffler 	 * Fillin the remainder of the descriptor info.
37035591b213SSam Leffler 	 */
3704c42a7b7eSSam Leffler 	ds0 = ds;
37055591b213SSam Leffler 	for (i = 0; i < bf->bf_nseg; i++, ds++) {
37065591b213SSam Leffler 		ds->ds_data = bf->bf_segs[i].ds_addr;
37075591b213SSam Leffler 		if (i == bf->bf_nseg - 1)
37085591b213SSam Leffler 			ds->ds_link = 0;
37095591b213SSam Leffler 		else
37105591b213SSam Leffler 			ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1);
37115591b213SSam Leffler 		ath_hal_filltxdesc(ah, ds
37125591b213SSam Leffler 			, bf->bf_segs[i].ds_len	/* segment length */
37135591b213SSam Leffler 			, i == 0		/* first segment */
37145591b213SSam Leffler 			, i == bf->bf_nseg - 1	/* last segment */
3715c42a7b7eSSam Leffler 			, ds0			/* first descriptor */
37165591b213SSam Leffler 		);
3717c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3718c42a7b7eSSam Leffler 			"%s: %d: %08x %08x %08x %08x %08x %08x\n",
3719e325e530SSam Leffler 			__func__, i, ds->ds_link, ds->ds_data,
3720c42a7b7eSSam Leffler 			ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]);
37215591b213SSam Leffler 	}
37225591b213SSam Leffler 	/*
37235591b213SSam Leffler 	 * Insert the frame on the outbound list and
37245591b213SSam Leffler 	 * pass it on to the hardware.
37255591b213SSam Leffler 	 */
3726c42a7b7eSSam Leffler 	ATH_TXQ_LOCK(txq);
3727c42a7b7eSSam Leffler 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
3728c42a7b7eSSam Leffler 	if (txq->axq_link == NULL) {
3729c42a7b7eSSam Leffler 		ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
3730c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3731c42a7b7eSSam Leffler 			"%s: TXDP[%u] = %p (%p) depth %d\n", __func__,
3732c42a7b7eSSam Leffler 			txq->axq_qnum, (caddr_t)bf->bf_daddr, bf->bf_desc,
3733c42a7b7eSSam Leffler 			txq->axq_depth);
37345591b213SSam Leffler 	} else {
3735c42a7b7eSSam Leffler 		*txq->axq_link = bf->bf_daddr;
3736c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_XMIT,
3737c42a7b7eSSam Leffler 			"%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
3738c42a7b7eSSam Leffler 			txq->axq_qnum, txq->axq_link,
3739c42a7b7eSSam Leffler 			(caddr_t)bf->bf_daddr, bf->bf_desc, txq->axq_depth);
37405591b213SSam Leffler 	}
3741c42a7b7eSSam Leffler 	txq->axq_link = &bf->bf_desc[bf->bf_nseg - 1].ds_link;
3742c42a7b7eSSam Leffler 	/*
3743c42a7b7eSSam Leffler 	 * The CAB queue is started from the SWBA handler since
3744c42a7b7eSSam Leffler 	 * frames only go out on DTIM and to avoid possible races.
3745c42a7b7eSSam Leffler 	 */
3746c42a7b7eSSam Leffler 	if (txq != sc->sc_cabq)
3747c42a7b7eSSam Leffler 		ath_hal_txstart(ah, txq->axq_qnum);
3748a8d7e0f6SSam Leffler 	ATH_TXQ_UNLOCK(txq);
3749a8d7e0f6SSam Leffler 
37505591b213SSam Leffler 	return 0;
37515591b213SSam Leffler }
37525591b213SSam Leffler 
3753c42a7b7eSSam Leffler /*
3754c42a7b7eSSam Leffler  * Process completed xmit descriptors from the specified queue.
3755c42a7b7eSSam Leffler  */
3756d7736e13SSam Leffler static int
3757c42a7b7eSSam Leffler ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
37585591b213SSam Leffler {
37595591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
37600a915fadSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
3761c42a7b7eSSam Leffler 	struct ath_buf *bf;
3762c4c3cb46SSam Leffler 	struct ath_desc *ds, *ds0;
37635591b213SSam Leffler 	struct ieee80211_node *ni;
37645591b213SSam Leffler 	struct ath_node *an;
3765d7736e13SSam Leffler 	int sr, lr, pri, nacked;
37665591b213SSam Leffler 	HAL_STATUS status;
37675591b213SSam Leffler 
3768c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: tx queue %u head %p link %p\n",
3769c42a7b7eSSam Leffler 		__func__, txq->axq_qnum,
3770c42a7b7eSSam Leffler 		(caddr_t)(uintptr_t) ath_hal_gettxbuf(sc->sc_ah, txq->axq_qnum),
3771c42a7b7eSSam Leffler 		txq->axq_link);
3772d7736e13SSam Leffler 	nacked = 0;
37735591b213SSam Leffler 	for (;;) {
3774c42a7b7eSSam Leffler 		ATH_TXQ_LOCK(txq);
3775c42a7b7eSSam Leffler 		txq->axq_intrcnt = 0;	/* reset periodic desc intr count */
3776c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&txq->axq_q);
37775591b213SSam Leffler 		if (bf == NULL) {
3778c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
37795591b213SSam Leffler 			break;
37805591b213SSam Leffler 		}
3781c4c3cb46SSam Leffler 		ds0 = &bf->bf_desc[0];
37825591b213SSam Leffler 		ds = &bf->bf_desc[bf->bf_nseg - 1];
37835591b213SSam Leffler 		status = ath_hal_txprocdesc(ah, ds);
37845591b213SSam Leffler #ifdef AR_DEBUG
3785c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_XMIT_DESC)
37867a4c5ed9SSam Leffler 			ath_printtxbuf(bf, txq->axq_qnum, 0, status == HAL_OK);
37875591b213SSam Leffler #endif
37885591b213SSam Leffler 		if (status == HAL_EINPROGRESS) {
3789c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
37905591b213SSam Leffler 			break;
37915591b213SSam Leffler 		}
3792c42a7b7eSSam Leffler 		ATH_TXQ_REMOVE_HEAD(txq, bf_list);
37931539af1eSSam Leffler 		if (txq->axq_depth == 0)
37941539af1eSSam Leffler 			txq->axq_link = NULL;
3795c42a7b7eSSam Leffler 		ATH_TXQ_UNLOCK(txq);
37965591b213SSam Leffler 
37975591b213SSam Leffler 		ni = bf->bf_node;
37985591b213SSam Leffler 		if (ni != NULL) {
3799c42a7b7eSSam Leffler 			an = ATH_NODE(ni);
38005591b213SSam Leffler 			if (ds->ds_txstat.ts_status == 0) {
3801c42a7b7eSSam Leffler 				u_int8_t txant = ds->ds_txstat.ts_antenna;
3802c42a7b7eSSam Leffler 				sc->sc_stats.ast_ant_tx[txant]++;
3803c42a7b7eSSam Leffler 				sc->sc_ant_tx[txant]++;
3804c42a7b7eSSam Leffler 				if (ds->ds_txstat.ts_rate & HAL_TXSTAT_ALTRATE)
3805c42a7b7eSSam Leffler 					sc->sc_stats.ast_tx_altrate++;
3806c42a7b7eSSam Leffler 				sc->sc_stats.ast_tx_rssi =
3807c42a7b7eSSam Leffler 					ds->ds_txstat.ts_rssi;
3808ffa2cab6SSam Leffler 				ATH_RSSI_LPF(sc->sc_halstats.ns_avgtxrssi,
3809c42a7b7eSSam Leffler 					ds->ds_txstat.ts_rssi);
3810c42a7b7eSSam Leffler 				pri = M_WME_GETAC(bf->bf_m);
3811c42a7b7eSSam Leffler 				if (pri >= WME_AC_VO)
3812c42a7b7eSSam Leffler 					ic->ic_wme.wme_hipri_traffic++;
3813c42a7b7eSSam Leffler 				ni->ni_inact = ni->ni_inact_reload;
38145591b213SSam Leffler 			} else {
38155591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_XRETRY)
38165591b213SSam Leffler 					sc->sc_stats.ast_tx_xretries++;
38175591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_FIFO)
38185591b213SSam Leffler 					sc->sc_stats.ast_tx_fifoerr++;
38195591b213SSam Leffler 				if (ds->ds_txstat.ts_status & HAL_TXERR_FILT)
38205591b213SSam Leffler 					sc->sc_stats.ast_tx_filtered++;
38215591b213SSam Leffler 			}
38225591b213SSam Leffler 			sr = ds->ds_txstat.ts_shortretry;
38235591b213SSam Leffler 			lr = ds->ds_txstat.ts_longretry;
38245591b213SSam Leffler 			sc->sc_stats.ast_tx_shortretry += sr;
38255591b213SSam Leffler 			sc->sc_stats.ast_tx_longretry += lr;
3826c42a7b7eSSam Leffler 			/*
3827c42a7b7eSSam Leffler 			 * Hand the descriptor to the rate control algorithm.
3828c42a7b7eSSam Leffler 			 */
38298f409431SSam Leffler 			if ((ds->ds_txstat.ts_status & HAL_TXERR_FILT) == 0 &&
3830d7736e13SSam Leffler 			    (bf->bf_flags & HAL_TXDESC_NOACK) == 0) {
3831d7736e13SSam Leffler 				/*
3832d7736e13SSam Leffler 				 * If frame was ack'd update the last rx time
3833d7736e13SSam Leffler 				 * used to workaround phantom bmiss interrupts.
3834d7736e13SSam Leffler 				 */
3835d7736e13SSam Leffler 				if (ds->ds_txstat.ts_status == 0)
3836d7736e13SSam Leffler 					nacked++;
383722233301SSam Leffler 				ath_rate_tx_complete(sc, an, ds, ds0);
3838d7736e13SSam Leffler 			}
38390a915fadSSam Leffler 			/*
38400a915fadSSam Leffler 			 * Reclaim reference to node.
38410a915fadSSam Leffler 			 *
38420a915fadSSam Leffler 			 * NB: the node may be reclaimed here if, for example
38430a915fadSSam Leffler 			 *     this is a DEAUTH message that was sent and the
38440a915fadSSam Leffler 			 *     node was timed out due to inactivity.
38450a915fadSSam Leffler 			 */
3846c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
38475591b213SSam Leffler 		}
38485591b213SSam Leffler 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
38495591b213SSam Leffler 		    BUS_DMASYNC_POSTWRITE);
38505591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
38515591b213SSam Leffler 		m_freem(bf->bf_m);
38525591b213SSam Leffler 		bf->bf_m = NULL;
38535591b213SSam Leffler 		bf->bf_node = NULL;
38545591b213SSam Leffler 
3855f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
3856c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
3857f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
38585591b213SSam Leffler 	}
3859d7736e13SSam Leffler 	return nacked;
3860d7736e13SSam Leffler }
3861d7736e13SSam Leffler 
3862d7736e13SSam Leffler static __inline int
3863d7736e13SSam Leffler txqactive(struct ath_hal *ah, int qnum)
3864d7736e13SSam Leffler {
3865e2815d69SSam Leffler 	u_int32_t txqs = 1<<qnum;
3866e2815d69SSam Leffler 	ath_hal_gettxintrtxqs(ah, &txqs);
38679760f8aeSSam Leffler 	return (txqs & (1<<qnum));
3868c42a7b7eSSam Leffler }
3869c42a7b7eSSam Leffler 
3870c42a7b7eSSam Leffler /*
3871c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt; special-cased
3872c42a7b7eSSam Leffler  * for a single hardware transmit queue (e.g. 5210 and 5211).
3873c42a7b7eSSam Leffler  */
3874c42a7b7eSSam Leffler static void
3875c42a7b7eSSam Leffler ath_tx_proc_q0(void *arg, int npending)
3876c42a7b7eSSam Leffler {
3877c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3878fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
3879c42a7b7eSSam Leffler 
3880d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, 0) && ath_tx_processq(sc, &sc->sc_txq[0]))
3881d7736e13SSam Leffler 		sc->sc_lastrx = ath_hal_gettsf64(sc->sc_ah);
3882d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, sc->sc_cabq->axq_qnum))
3883d7736e13SSam Leffler 		ath_tx_processq(sc, sc->sc_cabq);
388413f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
38855591b213SSam Leffler 	sc->sc_tx_timer = 0;
38865591b213SSam Leffler 
38873e50ec2cSSam Leffler 	if (sc->sc_softled)
38883e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
38893e50ec2cSSam Leffler 
38905591b213SSam Leffler 	ath_start(ifp);
38915591b213SSam Leffler }
38925591b213SSam Leffler 
38935591b213SSam Leffler /*
3894c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt; special-cased
3895c42a7b7eSSam Leffler  * for four hardware queues, 0-3 (e.g. 5212 w/ WME support).
38965591b213SSam Leffler  */
38975591b213SSam Leffler static void
3898c42a7b7eSSam Leffler ath_tx_proc_q0123(void *arg, int npending)
3899c42a7b7eSSam Leffler {
3900c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3901fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
3902d7736e13SSam Leffler 	int nacked;
3903c42a7b7eSSam Leffler 
3904c42a7b7eSSam Leffler 	/*
3905c42a7b7eSSam Leffler 	 * Process each active queue.
3906c42a7b7eSSam Leffler 	 */
3907d7736e13SSam Leffler 	nacked = 0;
3908d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, 0))
3909d7736e13SSam Leffler 		nacked += ath_tx_processq(sc, &sc->sc_txq[0]);
3910d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, 1))
3911d7736e13SSam Leffler 		nacked += ath_tx_processq(sc, &sc->sc_txq[1]);
3912d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, 2))
3913d7736e13SSam Leffler 		nacked += ath_tx_processq(sc, &sc->sc_txq[2]);
3914d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, 3))
3915d7736e13SSam Leffler 		nacked += ath_tx_processq(sc, &sc->sc_txq[3]);
3916d7736e13SSam Leffler 	if (txqactive(sc->sc_ah, sc->sc_cabq->axq_qnum))
3917c42a7b7eSSam Leffler 		ath_tx_processq(sc, sc->sc_cabq);
3918d7736e13SSam Leffler 	if (nacked)
3919d7736e13SSam Leffler 		sc->sc_lastrx = ath_hal_gettsf64(sc->sc_ah);
3920c42a7b7eSSam Leffler 
392113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3922c42a7b7eSSam Leffler 	sc->sc_tx_timer = 0;
3923c42a7b7eSSam Leffler 
39243e50ec2cSSam Leffler 	if (sc->sc_softled)
39253e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
39263e50ec2cSSam Leffler 
3927c42a7b7eSSam Leffler 	ath_start(ifp);
3928c42a7b7eSSam Leffler }
3929c42a7b7eSSam Leffler 
3930c42a7b7eSSam Leffler /*
3931c42a7b7eSSam Leffler  * Deferred processing of transmit interrupt.
3932c42a7b7eSSam Leffler  */
3933c42a7b7eSSam Leffler static void
3934c42a7b7eSSam Leffler ath_tx_proc(void *arg, int npending)
3935c42a7b7eSSam Leffler {
3936c42a7b7eSSam Leffler 	struct ath_softc *sc = arg;
3937fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
3938d7736e13SSam Leffler 	int i, nacked;
3939c42a7b7eSSam Leffler 
3940c42a7b7eSSam Leffler 	/*
3941c42a7b7eSSam Leffler 	 * Process each active queue.
3942c42a7b7eSSam Leffler 	 */
3943d7736e13SSam Leffler 	nacked = 0;
3944c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
3945d7736e13SSam Leffler 		if (ATH_TXQ_SETUP(sc, i) && txqactive(sc->sc_ah, i))
3946d7736e13SSam Leffler 			nacked += ath_tx_processq(sc, &sc->sc_txq[i]);
3947d7736e13SSam Leffler 	if (nacked)
3948d7736e13SSam Leffler 		sc->sc_lastrx = ath_hal_gettsf64(sc->sc_ah);
3949c42a7b7eSSam Leffler 
395013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3951c42a7b7eSSam Leffler 	sc->sc_tx_timer = 0;
3952c42a7b7eSSam Leffler 
39533e50ec2cSSam Leffler 	if (sc->sc_softled)
39543e50ec2cSSam Leffler 		ath_led_event(sc, ATH_LED_TX);
39553e50ec2cSSam Leffler 
3956c42a7b7eSSam Leffler 	ath_start(ifp);
3957c42a7b7eSSam Leffler }
3958c42a7b7eSSam Leffler 
3959c42a7b7eSSam Leffler static void
3960c42a7b7eSSam Leffler ath_tx_draintxq(struct ath_softc *sc, struct ath_txq *txq)
39615591b213SSam Leffler {
3962d2f6ed15SSam Leffler #ifdef AR_DEBUG
39635591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
3964d2f6ed15SSam Leffler #endif
396523428eafSSam Leffler 	struct ieee80211_node *ni;
39665591b213SSam Leffler 	struct ath_buf *bf;
39677a4c5ed9SSam Leffler 	u_int ix;
39685591b213SSam Leffler 
3969c42a7b7eSSam Leffler 	/*
3970c42a7b7eSSam Leffler 	 * NB: this assumes output has been stopped and
3971c42a7b7eSSam Leffler 	 *     we do not need to block ath_tx_tasklet
3972c42a7b7eSSam Leffler 	 */
39737a4c5ed9SSam Leffler 	for (ix = 0;; ix++) {
3974c42a7b7eSSam Leffler 		ATH_TXQ_LOCK(txq);
3975c42a7b7eSSam Leffler 		bf = STAILQ_FIRST(&txq->axq_q);
39765591b213SSam Leffler 		if (bf == NULL) {
3977c42a7b7eSSam Leffler 			txq->axq_link = NULL;
3978c42a7b7eSSam Leffler 			ATH_TXQ_UNLOCK(txq);
39795591b213SSam Leffler 			break;
39805591b213SSam Leffler 		}
3981c42a7b7eSSam Leffler 		ATH_TXQ_REMOVE_HEAD(txq, bf_list);
3982c42a7b7eSSam Leffler 		ATH_TXQ_UNLOCK(txq);
39835591b213SSam Leffler #ifdef AR_DEBUG
3984c42a7b7eSSam Leffler 		if (sc->sc_debug & ATH_DEBUG_RESET)
39857a4c5ed9SSam Leffler 			ath_printtxbuf(bf, txq->axq_qnum, ix,
39865591b213SSam Leffler 				ath_hal_txprocdesc(ah, bf->bf_desc) == HAL_OK);
39875591b213SSam Leffler #endif /* AR_DEBUG */
39885591b213SSam Leffler 		bus_dmamap_unload(sc->sc_dmat, bf->bf_dmamap);
39895591b213SSam Leffler 		m_freem(bf->bf_m);
39905591b213SSam Leffler 		bf->bf_m = NULL;
399123428eafSSam Leffler 		ni = bf->bf_node;
39925591b213SSam Leffler 		bf->bf_node = NULL;
3993c42a7b7eSSam Leffler 		if (ni != NULL) {
399423428eafSSam Leffler 			/*
399523428eafSSam Leffler 			 * Reclaim node reference.
399623428eafSSam Leffler 			 */
3997c42a7b7eSSam Leffler 			ieee80211_free_node(ni);
399823428eafSSam Leffler 		}
3999f0b2a0beSSam Leffler 		ATH_TXBUF_LOCK(sc);
4000c42a7b7eSSam Leffler 		STAILQ_INSERT_TAIL(&sc->sc_txbuf, bf, bf_list);
4001f0b2a0beSSam Leffler 		ATH_TXBUF_UNLOCK(sc);
40025591b213SSam Leffler 	}
4003c42a7b7eSSam Leffler }
4004c42a7b7eSSam Leffler 
4005c42a7b7eSSam Leffler static void
4006c42a7b7eSSam Leffler ath_tx_stopdma(struct ath_softc *sc, struct ath_txq *txq)
4007c42a7b7eSSam Leffler {
4008c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4009c42a7b7eSSam Leffler 
4010c42a7b7eSSam Leffler 	(void) ath_hal_stoptxdma(ah, txq->axq_qnum);
4011c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET, "%s: tx queue [%u] %p, link %p\n",
4012c42a7b7eSSam Leffler 	    __func__, txq->axq_qnum,
40136891c875SPeter Wemm 	    (caddr_t)(uintptr_t) ath_hal_gettxbuf(ah, txq->axq_qnum),
40146891c875SPeter Wemm 	    txq->axq_link);
4015c42a7b7eSSam Leffler }
4016c42a7b7eSSam Leffler 
4017c42a7b7eSSam Leffler /*
4018c42a7b7eSSam Leffler  * Drain the transmit queues and reclaim resources.
4019c42a7b7eSSam Leffler  */
4020c42a7b7eSSam Leffler static void
4021c42a7b7eSSam Leffler ath_draintxq(struct ath_softc *sc)
4022c42a7b7eSSam Leffler {
4023c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4024fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
4025c42a7b7eSSam Leffler 	int i;
4026c42a7b7eSSam Leffler 
4027c42a7b7eSSam Leffler 	/* XXX return value */
4028c42a7b7eSSam Leffler 	if (!sc->sc_invalid) {
4029c42a7b7eSSam Leffler 		/* don't touch the hardware if marked invalid */
4030c42a7b7eSSam Leffler 		(void) ath_hal_stoptxdma(ah, sc->sc_bhalq);
4031c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_RESET,
4032c42a7b7eSSam Leffler 		    "%s: beacon queue %p\n", __func__,
4033c42a7b7eSSam Leffler 		    (caddr_t)(uintptr_t) ath_hal_gettxbuf(ah, sc->sc_bhalq));
4034c42a7b7eSSam Leffler 		for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
4035c42a7b7eSSam Leffler 			if (ATH_TXQ_SETUP(sc, i))
4036c42a7b7eSSam Leffler 				ath_tx_stopdma(sc, &sc->sc_txq[i]);
4037c42a7b7eSSam Leffler 	}
4038c42a7b7eSSam Leffler 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++)
4039c42a7b7eSSam Leffler 		if (ATH_TXQ_SETUP(sc, i))
4040c42a7b7eSSam Leffler 			ath_tx_draintxq(sc, &sc->sc_txq[i]);
404113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
40425591b213SSam Leffler 	sc->sc_tx_timer = 0;
40435591b213SSam Leffler }
40445591b213SSam Leffler 
40455591b213SSam Leffler /*
40465591b213SSam Leffler  * Disable the receive h/w in preparation for a reset.
40475591b213SSam Leffler  */
40485591b213SSam Leffler static void
40495591b213SSam Leffler ath_stoprecv(struct ath_softc *sc)
40505591b213SSam Leffler {
40518cec0ab9SSam Leffler #define	PA2DESC(_sc, _pa) \
4052c42a7b7eSSam Leffler 	((struct ath_desc *)((caddr_t)(_sc)->sc_rxdma.dd_desc + \
4053c42a7b7eSSam Leffler 		((_pa) - (_sc)->sc_rxdma.dd_desc_paddr)))
40545591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
40555591b213SSam Leffler 
40565591b213SSam Leffler 	ath_hal_stoppcurecv(ah);	/* disable PCU */
40575591b213SSam Leffler 	ath_hal_setrxfilter(ah, 0);	/* clear recv filter */
40585591b213SSam Leffler 	ath_hal_stopdmarecv(ah);	/* disable DMA engine */
4059c42a7b7eSSam Leffler 	DELAY(3000);			/* 3ms is long enough for 1 frame */
40605591b213SSam Leffler #ifdef AR_DEBUG
4061c42a7b7eSSam Leffler 	if (sc->sc_debug & (ATH_DEBUG_RESET | ATH_DEBUG_FATAL)) {
40625591b213SSam Leffler 		struct ath_buf *bf;
40637a4c5ed9SSam Leffler 		u_int ix;
40645591b213SSam Leffler 
4065e325e530SSam Leffler 		printf("%s: rx queue %p, link %p\n", __func__,
406630310634SPeter Wemm 			(caddr_t)(uintptr_t) ath_hal_getrxbuf(ah), sc->sc_rxlink);
40677a4c5ed9SSam Leffler 		ix = 0;
4068c42a7b7eSSam Leffler 		STAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
40698cec0ab9SSam Leffler 			struct ath_desc *ds = bf->bf_desc;
4070c42a7b7eSSam Leffler 			HAL_STATUS status = ath_hal_rxprocdesc(ah, ds,
4071c42a7b7eSSam Leffler 				bf->bf_daddr, PA2DESC(sc, ds->ds_link));
4072c42a7b7eSSam Leffler 			if (status == HAL_OK || (sc->sc_debug & ATH_DEBUG_FATAL))
40737a4c5ed9SSam Leffler 				ath_printrxbuf(bf, ix, status == HAL_OK);
40747a4c5ed9SSam Leffler 			ix++;
40755591b213SSam Leffler 		}
40765591b213SSam Leffler 	}
40775591b213SSam Leffler #endif
40785591b213SSam Leffler 	sc->sc_rxlink = NULL;		/* just in case */
40798cec0ab9SSam Leffler #undef PA2DESC
40805591b213SSam Leffler }
40815591b213SSam Leffler 
40825591b213SSam Leffler /*
40835591b213SSam Leffler  * Enable the receive h/w following a reset.
40845591b213SSam Leffler  */
40855591b213SSam Leffler static int
40865591b213SSam Leffler ath_startrecv(struct ath_softc *sc)
40875591b213SSam Leffler {
40885591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
40895591b213SSam Leffler 	struct ath_buf *bf;
40905591b213SSam Leffler 
40915591b213SSam Leffler 	sc->sc_rxlink = NULL;
4092c42a7b7eSSam Leffler 	STAILQ_FOREACH(bf, &sc->sc_rxbuf, bf_list) {
40935591b213SSam Leffler 		int error = ath_rxbuf_init(sc, bf);
40945591b213SSam Leffler 		if (error != 0) {
4095c42a7b7eSSam Leffler 			DPRINTF(sc, ATH_DEBUG_RECV,
4096c42a7b7eSSam Leffler 				"%s: ath_rxbuf_init failed %d\n",
4097c42a7b7eSSam Leffler 				__func__, error);
40985591b213SSam Leffler 			return error;
40995591b213SSam Leffler 		}
41005591b213SSam Leffler 	}
41015591b213SSam Leffler 
4102c42a7b7eSSam Leffler 	bf = STAILQ_FIRST(&sc->sc_rxbuf);
41035591b213SSam Leffler 	ath_hal_putrxbuf(ah, bf->bf_daddr);
41045591b213SSam Leffler 	ath_hal_rxena(ah);		/* enable recv descriptors */
41055591b213SSam Leffler 	ath_mode_init(sc);		/* set filters, etc. */
41065591b213SSam Leffler 	ath_hal_startpcurecv(ah);	/* re-enable PCU/DMA engine */
41075591b213SSam Leffler 	return 0;
41085591b213SSam Leffler }
41095591b213SSam Leffler 
41105591b213SSam Leffler /*
4111c42a7b7eSSam Leffler  * Update internal state after a channel change.
4112c42a7b7eSSam Leffler  */
4113c42a7b7eSSam Leffler static void
4114c42a7b7eSSam Leffler ath_chan_change(struct ath_softc *sc, struct ieee80211_channel *chan)
4115c42a7b7eSSam Leffler {
4116c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4117c42a7b7eSSam Leffler 	enum ieee80211_phymode mode;
411816b4851aSSam Leffler 	u_int16_t flags;
4119c42a7b7eSSam Leffler 
4120c42a7b7eSSam Leffler 	/*
4121c42a7b7eSSam Leffler 	 * Change channels and update the h/w rate map
4122c42a7b7eSSam Leffler 	 * if we're switching; e.g. 11a to 11b/g.
4123c42a7b7eSSam Leffler 	 */
4124c42a7b7eSSam Leffler 	mode = ieee80211_chan2mode(ic, chan);
4125c42a7b7eSSam Leffler 	if (mode != sc->sc_curmode)
4126c42a7b7eSSam Leffler 		ath_setcurmode(sc, mode);
4127c42a7b7eSSam Leffler 	/*
412816b4851aSSam Leffler 	 * Update BPF state.  NB: ethereal et. al. don't handle
412916b4851aSSam Leffler 	 * merged flags well so pick a unique mode for their use.
4130c42a7b7eSSam Leffler 	 */
413116b4851aSSam Leffler 	if (IEEE80211_IS_CHAN_A(chan))
413216b4851aSSam Leffler 		flags = IEEE80211_CHAN_A;
413316b4851aSSam Leffler 	/* XXX 11g schizophrenia */
413416b4851aSSam Leffler 	else if (IEEE80211_IS_CHAN_G(chan) ||
413516b4851aSSam Leffler 	    IEEE80211_IS_CHAN_PUREG(chan))
413616b4851aSSam Leffler 		flags = IEEE80211_CHAN_G;
413716b4851aSSam Leffler 	else
413816b4851aSSam Leffler 		flags = IEEE80211_CHAN_B;
413916b4851aSSam Leffler 	if (IEEE80211_IS_CHAN_T(chan))
414016b4851aSSam Leffler 		flags |= IEEE80211_CHAN_TURBO;
4141c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_chan_freq = sc->sc_rx_th.wr_chan_freq =
4142c42a7b7eSSam Leffler 		htole16(chan->ic_freq);
4143c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_chan_flags = sc->sc_rx_th.wr_chan_flags =
414416b4851aSSam Leffler 		htole16(flags);
4145c42a7b7eSSam Leffler }
4146c42a7b7eSSam Leffler 
4147c42a7b7eSSam Leffler /*
4148bd5a9920SSam Leffler  * Poll for a channel clear indication; this is required
4149bd5a9920SSam Leffler  * for channels requiring DFS and not previously visited
4150bd5a9920SSam Leffler  * and/or with a recent radar detection.
4151bd5a9920SSam Leffler  */
4152bd5a9920SSam Leffler static void
4153bd5a9920SSam Leffler ath_dfswait(void *arg)
4154bd5a9920SSam Leffler {
4155bd5a9920SSam Leffler 	struct ath_softc *sc = arg;
4156bd5a9920SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4157bd5a9920SSam Leffler 	HAL_CHANNEL hchan;
4158bd5a9920SSam Leffler 
4159bd5a9920SSam Leffler 	ath_hal_radar_wait(ah, &hchan);
4160bd5a9920SSam Leffler 	DPRINTF(sc, ATH_DEBUG_DFS, "%s: radar_wait %u/%x/%x\n",
4161bd5a9920SSam Leffler 	    __func__, hchan.channel, hchan.channelFlags, hchan.privFlags);
4162bd5a9920SSam Leffler 
4163bd5a9920SSam Leffler 	if (hchan.privFlags & CHANNEL_INTERFERENCE) {
4164bd5a9920SSam Leffler 		if_printf(sc->sc_ifp,
4165bd5a9920SSam Leffler 		    "channel %u/0x%x/0x%x has interference\n",
4166bd5a9920SSam Leffler 		    hchan.channel, hchan.channelFlags, hchan.privFlags);
4167bd5a9920SSam Leffler 		return;
4168bd5a9920SSam Leffler 	}
4169bd5a9920SSam Leffler 	if ((hchan.privFlags & CHANNEL_DFS) == 0) {
4170bd5a9920SSam Leffler 		/* XXX should not happen */
4171bd5a9920SSam Leffler 		return;
4172bd5a9920SSam Leffler 	}
4173bd5a9920SSam Leffler 	if (hchan.privFlags & CHANNEL_DFS_CLEAR) {
4174bd5a9920SSam Leffler 		sc->sc_curchan.privFlags |= CHANNEL_DFS_CLEAR;
4175bd5a9920SSam Leffler 		sc->sc_ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
4176bd5a9920SSam Leffler 		if_printf(sc->sc_ifp,
4177bd5a9920SSam Leffler 		    "channel %u/0x%x/0x%x marked clear\n",
4178bd5a9920SSam Leffler 		    hchan.channel, hchan.channelFlags, hchan.privFlags);
4179bd5a9920SSam Leffler 	} else
4180bd5a9920SSam Leffler 		callout_reset(&sc->sc_dfs_ch, 2 * hz, ath_dfswait, sc);
4181bd5a9920SSam Leffler }
4182bd5a9920SSam Leffler 
4183bd5a9920SSam Leffler /*
41845591b213SSam Leffler  * Set/change channels.  If the channel is really being changed,
4185c42a7b7eSSam Leffler  * it's done by reseting the chip.  To accomplish this we must
41865591b213SSam Leffler  * first cleanup any pending DMA, then restart stuff after a la
41875591b213SSam Leffler  * ath_init.
41885591b213SSam Leffler  */
41895591b213SSam Leffler static int
41905591b213SSam Leffler ath_chan_set(struct ath_softc *sc, struct ieee80211_channel *chan)
41915591b213SSam Leffler {
41925591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
41935591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
41945591b213SSam Leffler 	HAL_CHANNEL hchan;
4195c42a7b7eSSam Leffler 
4196c42a7b7eSSam Leffler 	/*
4197c42a7b7eSSam Leffler 	 * Convert to a HAL channel description with
4198c42a7b7eSSam Leffler 	 * the flags constrained to reflect the current
4199c42a7b7eSSam Leffler 	 * operating mode.
4200c42a7b7eSSam Leffler 	 */
4201c42a7b7eSSam Leffler 	hchan.channel = chan->ic_freq;
4202c42a7b7eSSam Leffler 	hchan.channelFlags = ath_chan2flags(ic, chan);
4203c42a7b7eSSam Leffler 
4204370572d9SSam Leffler 	DPRINTF(sc, ATH_DEBUG_RESET,
4205370572d9SSam Leffler 	    "%s: %u (%u MHz, hal flags 0x%x) -> %u (%u MHz, hal flags 0x%x)\n",
4206c42a7b7eSSam Leffler 	    __func__,
4207bd5a9920SSam Leffler 	    ath_hal_mhz2ieee(ah, sc->sc_curchan.channel,
4208c42a7b7eSSam Leffler 		sc->sc_curchan.channelFlags),
4209370572d9SSam Leffler 	    	sc->sc_curchan.channel, sc->sc_curchan.channelFlags,
4210bd5a9920SSam Leffler 	    ath_hal_mhz2ieee(ah, hchan.channel, hchan.channelFlags),
4211370572d9SSam Leffler 	        hchan.channel, hchan.channelFlags);
4212c42a7b7eSSam Leffler 	if (hchan.channel != sc->sc_curchan.channel ||
4213c42a7b7eSSam Leffler 	    hchan.channelFlags != sc->sc_curchan.channelFlags) {
4214c42a7b7eSSam Leffler 		HAL_STATUS status;
42155591b213SSam Leffler 
42165591b213SSam Leffler 		/*
42175591b213SSam Leffler 		 * To switch channels clear any pending DMA operations;
42185591b213SSam Leffler 		 * wait long enough for the RX fifo to drain, reset the
42195591b213SSam Leffler 		 * hardware at the new frequency, and then re-enable
42205591b213SSam Leffler 		 * the relevant bits of the h/w.
42215591b213SSam Leffler 		 */
42225591b213SSam Leffler 		ath_hal_intrset(ah, 0);		/* disable interrupts */
42235591b213SSam Leffler 		ath_draintxq(sc);		/* clear pending tx frames */
42245591b213SSam Leffler 		ath_stoprecv(sc);		/* turn off frame recv */
42257a04dc27SSam Leffler 		if (!ath_hal_reset(ah, sc->sc_opmode, &hchan, AH_TRUE, &status)) {
4226370572d9SSam Leffler 			if_printf(ic->ic_ifp, "%s: unable to reset "
4227370572d9SSam Leffler 			    "channel %u (%u Mhz, flags 0x%x hal flags 0x%x)\n",
4228370572d9SSam Leffler 			    __func__, ieee80211_chan2ieee(ic, chan),
4229370572d9SSam Leffler 			    chan->ic_freq, chan->ic_flags, hchan.channelFlags);
42305591b213SSam Leffler 			return EIO;
42315591b213SSam Leffler 		}
4232c42a7b7eSSam Leffler 		sc->sc_curchan = hchan;
4233c42a7b7eSSam Leffler 		ath_update_txpow(sc);		/* update tx power state */
4234c59005e9SSam Leffler 		sc->sc_diversity = ath_hal_getdiversity(ah);
4235bd5a9920SSam Leffler 		sc->sc_calinterval = 1;
4236bd5a9920SSam Leffler 		sc->sc_caltries = 0;
4237c42a7b7eSSam Leffler 
42385591b213SSam Leffler 		/*
42395591b213SSam Leffler 		 * Re-enable rx framework.
42405591b213SSam Leffler 		 */
42415591b213SSam Leffler 		if (ath_startrecv(sc) != 0) {
4242c42a7b7eSSam Leffler 			if_printf(ic->ic_ifp,
4243370572d9SSam Leffler 				"%s: unable to restart recv logic\n", __func__);
42445591b213SSam Leffler 			return EIO;
42455591b213SSam Leffler 		}
42465591b213SSam Leffler 
42475591b213SSam Leffler 		/*
42485591b213SSam Leffler 		 * Change channels and update the h/w rate map
42495591b213SSam Leffler 		 * if we're switching; e.g. 11a to 11b/g.
42505591b213SSam Leffler 		 */
42515591b213SSam Leffler 		ic->ic_ibss_chan = chan;
4252c42a7b7eSSam Leffler 		ath_chan_change(sc, chan);
42530a915fadSSam Leffler 
42540a915fadSSam Leffler 		/*
4255bd5a9920SSam Leffler 		 * Handle DFS required waiting period to determine
4256bd5a9920SSam Leffler 		 * if channel is clear of radar traffic.
4257bd5a9920SSam Leffler 		 */
4258bd5a9920SSam Leffler 		if (ic->ic_opmode == IEEE80211_M_HOSTAP) {
4259bd5a9920SSam Leffler #define	DFS_AND_NOT_CLEAR(_c) \
4260bd5a9920SSam Leffler 	(((_c)->privFlags & (CHANNEL_DFS | CHANNEL_DFS_CLEAR)) == CHANNEL_DFS)
4261bd5a9920SSam Leffler 			if (DFS_AND_NOT_CLEAR(&sc->sc_curchan)) {
4262bd5a9920SSam Leffler 				if_printf(sc->sc_ifp,
4263bd5a9920SSam Leffler 					"wait for DFS clear channel signal\n");
4264bd5a9920SSam Leffler 				/* XXX stop sndq */
4265bd5a9920SSam Leffler 				sc->sc_ifp->if_drv_flags |= IFF_DRV_OACTIVE;
4266bd5a9920SSam Leffler 				callout_reset(&sc->sc_dfs_ch,
4267bd5a9920SSam Leffler 					2 * hz, ath_dfswait, sc);
4268bd5a9920SSam Leffler 			} else
4269bd5a9920SSam Leffler 				callout_stop(&sc->sc_dfs_ch);
4270bd5a9920SSam Leffler #undef DFS_NOT_CLEAR
4271bd5a9920SSam Leffler 		}
4272bd5a9920SSam Leffler 
4273bd5a9920SSam Leffler 		/*
42740a915fadSSam Leffler 		 * Re-enable interrupts.
42750a915fadSSam Leffler 		 */
42760a915fadSSam Leffler 		ath_hal_intrset(ah, sc->sc_imask);
42775591b213SSam Leffler 	}
42785591b213SSam Leffler 	return 0;
42795591b213SSam Leffler }
42805591b213SSam Leffler 
42815591b213SSam Leffler static void
42825591b213SSam Leffler ath_next_scan(void *arg)
42835591b213SSam Leffler {
42845591b213SSam Leffler 	struct ath_softc *sc = arg;
42855591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
42865591b213SSam Leffler 
42875591b213SSam Leffler 	if (ic->ic_state == IEEE80211_S_SCAN)
4288c42a7b7eSSam Leffler 		ieee80211_next_scan(ic);
42895591b213SSam Leffler }
42905591b213SSam Leffler 
42915591b213SSam Leffler /*
42925591b213SSam Leffler  * Periodically recalibrate the PHY to account
42935591b213SSam Leffler  * for temperature/environment changes.
42945591b213SSam Leffler  */
42955591b213SSam Leffler static void
42965591b213SSam Leffler ath_calibrate(void *arg)
42975591b213SSam Leffler {
42985591b213SSam Leffler 	struct ath_softc *sc = arg;
42995591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4300bd5a9920SSam Leffler 	HAL_BOOL iqCalDone;
43015591b213SSam Leffler 
43025591b213SSam Leffler 	sc->sc_stats.ast_per_cal++;
43035591b213SSam Leffler 
43045591b213SSam Leffler 	if (ath_hal_getrfgain(ah) == HAL_RFGAIN_NEED_CHANGE) {
43055591b213SSam Leffler 		/*
43065591b213SSam Leffler 		 * Rfgain is out of bounds, reset the chip
43075591b213SSam Leffler 		 * to load new gain values.
43085591b213SSam Leffler 		 */
4309370572d9SSam Leffler 		DPRINTF(sc, ATH_DEBUG_CALIBRATE,
4310370572d9SSam Leffler 			"%s: rfgain change\n", __func__);
43115591b213SSam Leffler 		sc->sc_stats.ast_per_rfgain++;
4312fc74a9f9SBrooks Davis 		ath_reset(sc->sc_ifp);
43135591b213SSam Leffler 	}
4314bd5a9920SSam Leffler 	if (!ath_hal_calibrate(ah, &sc->sc_curchan, &iqCalDone)) {
4315c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
4316c42a7b7eSSam Leffler 			"%s: calibration of channel %u failed\n",
4317c42a7b7eSSam Leffler 			__func__, sc->sc_curchan.channel);
43185591b213SSam Leffler 		sc->sc_stats.ast_per_calfail++;
43195591b213SSam Leffler 	}
43207b0c77ecSSam Leffler 	/*
43217b0c77ecSSam Leffler 	 * Calibrate noise floor data again in case of change.
43227b0c77ecSSam Leffler 	 */
43237b0c77ecSSam Leffler 	ath_hal_process_noisefloor(ah);
4324bd5a9920SSam Leffler 	/*
4325bd5a9920SSam Leffler 	 * Poll more frequently when the IQ calibration is in
4326bd5a9920SSam Leffler 	 * progress to speedup loading the final settings.
4327bd5a9920SSam Leffler 	 * We temper this aggressive polling with an exponential
4328bd5a9920SSam Leffler 	 * back off after 4 tries up to ath_calinterval.
4329bd5a9920SSam Leffler 	 */
4330bd5a9920SSam Leffler 	if (iqCalDone || sc->sc_calinterval >= ath_calinterval) {
4331bd5a9920SSam Leffler 		sc->sc_caltries = 0;
4332bd5a9920SSam Leffler 		sc->sc_calinterval = ath_calinterval;
4333bd5a9920SSam Leffler 	} else if (sc->sc_caltries > 4) {
4334bd5a9920SSam Leffler 		sc->sc_caltries = 0;
4335bd5a9920SSam Leffler 		sc->sc_calinterval <<= 1;
4336bd5a9920SSam Leffler 		if (sc->sc_calinterval > ath_calinterval)
4337bd5a9920SSam Leffler 			sc->sc_calinterval = ath_calinterval;
4338bd5a9920SSam Leffler 	}
4339bd5a9920SSam Leffler 	KASSERT(0 < sc->sc_calinterval && sc->sc_calinterval <= ath_calinterval,
4340bd5a9920SSam Leffler 		("bad calibration interval %u", sc->sc_calinterval));
4341bd5a9920SSam Leffler 
4342bd5a9920SSam Leffler 	DPRINTF(sc, ATH_DEBUG_CALIBRATE,
4343bd5a9920SSam Leffler 		"%s: next +%u (%siqCalDone tries %u)\n", __func__,
4344bd5a9920SSam Leffler 		sc->sc_calinterval, iqCalDone ? "" : "!", sc->sc_caltries);
4345bd5a9920SSam Leffler 	sc->sc_caltries++;
4346bd5a9920SSam Leffler 	callout_reset(&sc->sc_cal_ch, sc->sc_calinterval * hz,
4347bd5a9920SSam Leffler 		ath_calibrate, sc);
43485591b213SSam Leffler }
43495591b213SSam Leffler 
43505591b213SSam Leffler static int
435145bbf62fSSam Leffler ath_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
43525591b213SSam Leffler {
4353c42a7b7eSSam Leffler 	struct ifnet *ifp = ic->ic_ifp;
435445bbf62fSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
435545bbf62fSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
43565591b213SSam Leffler 	struct ieee80211_node *ni;
43575591b213SSam Leffler 	int i, error;
43588cec0ab9SSam Leffler 	const u_int8_t *bssid;
43595591b213SSam Leffler 	u_int32_t rfilt;
43605591b213SSam Leffler 	static const HAL_LED_STATE leds[] = {
43615591b213SSam Leffler 	    HAL_LED_INIT,	/* IEEE80211_S_INIT */
43625591b213SSam Leffler 	    HAL_LED_SCAN,	/* IEEE80211_S_SCAN */
43635591b213SSam Leffler 	    HAL_LED_AUTH,	/* IEEE80211_S_AUTH */
43645591b213SSam Leffler 	    HAL_LED_ASSOC, 	/* IEEE80211_S_ASSOC */
43655591b213SSam Leffler 	    HAL_LED_RUN, 	/* IEEE80211_S_RUN */
43665591b213SSam Leffler 	};
43675591b213SSam Leffler 
4368c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_STATE, "%s: %s -> %s\n", __func__,
436945bbf62fSSam Leffler 		ieee80211_state_name[ic->ic_state],
4370c42a7b7eSSam Leffler 		ieee80211_state_name[nstate]);
43715591b213SSam Leffler 
4372c42a7b7eSSam Leffler 	callout_stop(&sc->sc_scan_ch);
4373c42a7b7eSSam Leffler 	callout_stop(&sc->sc_cal_ch);
4374bd5a9920SSam Leffler 	callout_stop(&sc->sc_dfs_ch);
43755591b213SSam Leffler 	ath_hal_setledstate(ah, leds[nstate]);	/* set LED */
43765591b213SSam Leffler 
43775591b213SSam Leffler 	if (nstate == IEEE80211_S_INIT) {
43785591b213SSam Leffler 		sc->sc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS);
43794c24deacSSam Leffler 		/*
43804c24deacSSam Leffler 		 * NB: disable interrupts so we don't rx frames.
43814c24deacSSam Leffler 		 */
4382e8fd88a3SSam Leffler 		ath_hal_intrset(ah, sc->sc_imask &~ HAL_INT_GLOBAL);
4383c42a7b7eSSam Leffler 		/*
4384c42a7b7eSSam Leffler 		 * Notify the rate control algorithm.
4385c42a7b7eSSam Leffler 		 */
4386c42a7b7eSSam Leffler 		ath_rate_newstate(sc, nstate);
4387c42a7b7eSSam Leffler 		goto done;
43885591b213SSam Leffler 	}
43895591b213SSam Leffler 	ni = ic->ic_bss;
4390b5c99415SSam Leffler 	error = ath_chan_set(sc, ic->ic_curchan);
43915591b213SSam Leffler 	if (error != 0)
43925591b213SSam Leffler 		goto bad;
4393c42a7b7eSSam Leffler 	rfilt = ath_calcrxfilter(sc, nstate);
4394c42a7b7eSSam Leffler 	if (nstate == IEEE80211_S_SCAN)
43955591b213SSam Leffler 		bssid = ifp->if_broadcastaddr;
4396c42a7b7eSSam Leffler 	else
43975591b213SSam Leffler 		bssid = ni->ni_bssid;
43985591b213SSam Leffler 	ath_hal_setrxfilter(ah, rfilt);
4399c42a7b7eSSam Leffler 	DPRINTF(sc, ATH_DEBUG_STATE, "%s: RX filter 0x%x bssid %s\n",
4400c42a7b7eSSam Leffler 		 __func__, rfilt, ether_sprintf(bssid));
44015591b213SSam Leffler 
44025591b213SSam Leffler 	if (nstate == IEEE80211_S_RUN && ic->ic_opmode == IEEE80211_M_STA)
44035591b213SSam Leffler 		ath_hal_setassocid(ah, bssid, ni->ni_associd);
44045591b213SSam Leffler 	else
44055591b213SSam Leffler 		ath_hal_setassocid(ah, bssid, 0);
4406c42a7b7eSSam Leffler 	if (ic->ic_flags & IEEE80211_F_PRIVACY) {
44075591b213SSam Leffler 		for (i = 0; i < IEEE80211_WEP_NKID; i++)
44085591b213SSam Leffler 			if (ath_hal_keyisvalid(ah, i))
44095591b213SSam Leffler 				ath_hal_keysetmac(ah, i, bssid);
44105591b213SSam Leffler 	}
44115591b213SSam Leffler 
4412c42a7b7eSSam Leffler 	/*
4413c42a7b7eSSam Leffler 	 * Notify the rate control algorithm so rates
4414c42a7b7eSSam Leffler 	 * are setup should ath_beacon_alloc be called.
4415c42a7b7eSSam Leffler 	 */
4416c42a7b7eSSam Leffler 	ath_rate_newstate(sc, nstate);
4417c42a7b7eSSam Leffler 
4418c42a7b7eSSam Leffler 	if (ic->ic_opmode == IEEE80211_M_MONITOR) {
4419c42a7b7eSSam Leffler 		/* nothing to do */;
4420c42a7b7eSSam Leffler 	} else if (nstate == IEEE80211_S_RUN) {
4421c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_STATE,
4422c42a7b7eSSam Leffler 			"%s(RUN): ic_flags=0x%08x iv=%d bssid=%s "
44235591b213SSam Leffler 			"capinfo=0x%04x chan=%d\n"
44245591b213SSam Leffler 			 , __func__
44255591b213SSam Leffler 			 , ic->ic_flags
44265591b213SSam Leffler 			 , ni->ni_intval
44275591b213SSam Leffler 			 , ether_sprintf(ni->ni_bssid)
44285591b213SSam Leffler 			 , ni->ni_capinfo
4429b5c99415SSam Leffler 			 , ieee80211_chan2ieee(ic, ic->ic_curchan));
44305591b213SSam Leffler 
4431e8fd88a3SSam Leffler 		switch (ic->ic_opmode) {
4432e8fd88a3SSam Leffler 		case IEEE80211_M_HOSTAP:
4433e8fd88a3SSam Leffler 		case IEEE80211_M_IBSS:
44345591b213SSam Leffler 			/*
4435e8fd88a3SSam Leffler 			 * Allocate and setup the beacon frame.
4436e8fd88a3SSam Leffler 			 *
4437f818612bSSam Leffler 			 * Stop any previous beacon DMA.  This may be
4438f818612bSSam Leffler 			 * necessary, for example, when an ibss merge
4439f818612bSSam Leffler 			 * causes reconfiguration; there will be a state
4440f818612bSSam Leffler 			 * transition from RUN->RUN that means we may
4441f818612bSSam Leffler 			 * be called with beacon transmission active.
4442f818612bSSam Leffler 			 */
4443f818612bSSam Leffler 			ath_hal_stoptxdma(ah, sc->sc_bhalq);
4444f818612bSSam Leffler 			ath_beacon_free(sc);
44455591b213SSam Leffler 			error = ath_beacon_alloc(sc, ni);
44465591b213SSam Leffler 			if (error != 0)
44475591b213SSam Leffler 				goto bad;
44487a04dc27SSam Leffler 			/*
444980d939bfSSam Leffler 			 * If joining an adhoc network defer beacon timer
445080d939bfSSam Leffler 			 * configuration to the next beacon frame so we
445180d939bfSSam Leffler 			 * have a current TSF to use.  Otherwise we're
445280d939bfSSam Leffler 			 * starting an ibss/bss so there's no need to delay.
44537a04dc27SSam Leffler 			 */
445480d939bfSSam Leffler 			if (ic->ic_opmode == IEEE80211_M_IBSS &&
445580d939bfSSam Leffler 			    ic->ic_bss->ni_tstamp.tsf != 0)
445680d939bfSSam Leffler 				sc->sc_syncbeacon = 1;
445780d939bfSSam Leffler 			else
44587a04dc27SSam Leffler 				ath_beacon_config(sc);
4459e8fd88a3SSam Leffler 			break;
4460e8fd88a3SSam Leffler 		case IEEE80211_M_STA:
4461e8fd88a3SSam Leffler 			/*
4462e8fd88a3SSam Leffler 			 * Allocate a key cache slot to the station.
4463e8fd88a3SSam Leffler 			 */
4464e8fd88a3SSam Leffler 			if ((ic->ic_flags & IEEE80211_F_PRIVACY) == 0 &&
4465e8fd88a3SSam Leffler 			    sc->sc_hasclrkey &&
4466e8fd88a3SSam Leffler 			    ni->ni_ucastkey.wk_keyix == IEEE80211_KEYIX_NONE)
4467e8fd88a3SSam Leffler 				ath_setup_stationkey(ni);
44687a04dc27SSam Leffler 			/*
446980d939bfSSam Leffler 			 * Defer beacon timer configuration to the next
447080d939bfSSam Leffler 			 * beacon frame so we have a current TSF to use
447180d939bfSSam Leffler 			 * (any TSF collected when scanning is likely old).
44727a04dc27SSam Leffler 			 */
447380d939bfSSam Leffler 			sc->sc_syncbeacon = 1;
4474e8fd88a3SSam Leffler 			break;
4475e8fd88a3SSam Leffler 		default:
4476e8fd88a3SSam Leffler 			break;
44775591b213SSam Leffler 		}
44785591b213SSam Leffler 
44795591b213SSam Leffler 		/*
44807b0c77ecSSam Leffler 		 * Let the hal process statistics collected during a
44817b0c77ecSSam Leffler 		 * scan so it can provide calibrated noise floor data.
44827b0c77ecSSam Leffler 		 */
44837b0c77ecSSam Leffler 		ath_hal_process_noisefloor(ah);
44847b0c77ecSSam Leffler 		/*
4485ffa2cab6SSam Leffler 		 * Reset rssi stats; maybe not the best place...
4486ffa2cab6SSam Leffler 		 */
4487ffa2cab6SSam Leffler 		sc->sc_halstats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
4488ffa2cab6SSam Leffler 		sc->sc_halstats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
4489ffa2cab6SSam Leffler 		sc->sc_halstats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
44905591b213SSam Leffler 	} else {
4491c42a7b7eSSam Leffler 		ath_hal_intrset(ah,
4492c42a7b7eSSam Leffler 			sc->sc_imask &~ (HAL_INT_SWBA | HAL_INT_BMISS));
44935591b213SSam Leffler 		sc->sc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS);
44945591b213SSam Leffler 	}
4495c42a7b7eSSam Leffler done:
449645bbf62fSSam Leffler 	/*
449745bbf62fSSam Leffler 	 * Invoke the parent method to complete the work.
449845bbf62fSSam Leffler 	 */
4499c42a7b7eSSam Leffler 	error = sc->sc_newstate(ic, nstate, arg);
4500c42a7b7eSSam Leffler 	/*
4501c42a7b7eSSam Leffler 	 * Finally, start any timers.
4502c42a7b7eSSam Leffler 	 */
4503c42a7b7eSSam Leffler 	if (nstate == IEEE80211_S_RUN) {
4504c42a7b7eSSam Leffler 		/* start periodic recalibration timer */
4505bd5a9920SSam Leffler 		callout_reset(&sc->sc_cal_ch, sc->sc_calinterval * hz,
4506c42a7b7eSSam Leffler 			ath_calibrate, sc);
4507c42a7b7eSSam Leffler 	} else if (nstate == IEEE80211_S_SCAN) {
4508c42a7b7eSSam Leffler 		/* start ap/neighbor scan timer */
4509c42a7b7eSSam Leffler 		callout_reset(&sc->sc_scan_ch, (ath_dwelltime * hz) / 1000,
4510c42a7b7eSSam Leffler 			ath_next_scan, sc);
4511c42a7b7eSSam Leffler 	}
45125591b213SSam Leffler bad:
45135591b213SSam Leffler 	return error;
45145591b213SSam Leffler }
45155591b213SSam Leffler 
45165591b213SSam Leffler /*
4517e8fd88a3SSam Leffler  * Allocate a key cache slot to the station so we can
4518e8fd88a3SSam Leffler  * setup a mapping from key index to node. The key cache
4519e8fd88a3SSam Leffler  * slot is needed for managing antenna state and for
4520e8fd88a3SSam Leffler  * compression when stations do not use crypto.  We do
4521e8fd88a3SSam Leffler  * it uniliaterally here; if crypto is employed this slot
4522e8fd88a3SSam Leffler  * will be reassigned.
4523e8fd88a3SSam Leffler  */
4524e8fd88a3SSam Leffler static void
4525e8fd88a3SSam Leffler ath_setup_stationkey(struct ieee80211_node *ni)
4526e8fd88a3SSam Leffler {
4527e8fd88a3SSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
4528e8fd88a3SSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
4529c1225b52SSam Leffler 	ieee80211_keyix keyix, rxkeyix;
4530e8fd88a3SSam Leffler 
4531c1225b52SSam Leffler 	if (!ath_key_alloc(ic, &ni->ni_ucastkey, &keyix, &rxkeyix)) {
4532e8fd88a3SSam Leffler 		/*
4533e8fd88a3SSam Leffler 		 * Key cache is full; we'll fall back to doing
4534e8fd88a3SSam Leffler 		 * the more expensive lookup in software.  Note
4535e8fd88a3SSam Leffler 		 * this also means no h/w compression.
4536e8fd88a3SSam Leffler 		 */
4537e8fd88a3SSam Leffler 		/* XXX msg+statistic */
4538e8fd88a3SSam Leffler 	} else {
4539c1225b52SSam Leffler 		/* XXX locking? */
4540e8fd88a3SSam Leffler 		ni->ni_ucastkey.wk_keyix = keyix;
4541c1225b52SSam Leffler 		ni->ni_ucastkey.wk_rxkeyix = rxkeyix;
4542e8fd88a3SSam Leffler 		/* NB: this will create a pass-thru key entry */
4543e8fd88a3SSam Leffler 		ath_keyset(sc, &ni->ni_ucastkey, ni->ni_macaddr, ic->ic_bss);
4544e8fd88a3SSam Leffler 	}
4545e8fd88a3SSam Leffler }
4546e8fd88a3SSam Leffler 
4547e8fd88a3SSam Leffler /*
45485591b213SSam Leffler  * Setup driver-specific state for a newly associated node.
45495591b213SSam Leffler  * Note that we're called also on a re-associate, the isnew
45505591b213SSam Leffler  * param tells us if this is the first time or not.
45515591b213SSam Leffler  */
45525591b213SSam Leffler static void
4553e9962332SSam Leffler ath_newassoc(struct ieee80211_node *ni, int isnew)
45545591b213SSam Leffler {
4555e9962332SSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
4556c42a7b7eSSam Leffler 	struct ath_softc *sc = ic->ic_ifp->if_softc;
45575591b213SSam Leffler 
4558c42a7b7eSSam Leffler 	ath_rate_newassoc(sc, ATH_NODE(ni), isnew);
4559e8fd88a3SSam Leffler 	if (isnew &&
4560e8fd88a3SSam Leffler 	    (ic->ic_flags & IEEE80211_F_PRIVACY) == 0 && sc->sc_hasclrkey) {
4561e8fd88a3SSam Leffler 		KASSERT(ni->ni_ucastkey.wk_keyix == IEEE80211_KEYIX_NONE,
4562e8fd88a3SSam Leffler 		    ("new assoc with a unicast key already setup (keyix %u)",
4563e8fd88a3SSam Leffler 		    ni->ni_ucastkey.wk_keyix));
4564e8fd88a3SSam Leffler 		ath_setup_stationkey(ni);
4565e8fd88a3SSam Leffler 	}
45665591b213SSam Leffler }
45675591b213SSam Leffler 
45685591b213SSam Leffler static int
4569c42a7b7eSSam Leffler ath_getchannels(struct ath_softc *sc, u_int cc,
4570c42a7b7eSSam Leffler 	HAL_BOOL outdoor, HAL_BOOL xchanmode)
45715591b213SSam Leffler {
4572bd5a9920SSam Leffler #define	COMPAT	(CHANNEL_ALL_NOTURBO|CHANNEL_PASSIVE)
45735591b213SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4574fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
45755591b213SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
45765591b213SSam Leffler 	HAL_CHANNEL *chans;
45775591b213SSam Leffler 	int i, ix, nchan;
45785591b213SSam Leffler 
45795591b213SSam Leffler 	chans = malloc(IEEE80211_CHAN_MAX * sizeof(HAL_CHANNEL),
45805591b213SSam Leffler 			M_TEMP, M_NOWAIT);
45815591b213SSam Leffler 	if (chans == NULL) {
45825591b213SSam Leffler 		if_printf(ifp, "unable to allocate channel table\n");
45835591b213SSam Leffler 		return ENOMEM;
45845591b213SSam Leffler 	}
45855591b213SSam Leffler 	if (!ath_hal_init_channels(ah, chans, IEEE80211_CHAN_MAX, &nchan,
4586bd5a9920SSam Leffler 	    NULL, 0, NULL,
4587c42a7b7eSSam Leffler 	    cc, HAL_MODE_ALL, outdoor, xchanmode)) {
4588c42a7b7eSSam Leffler 		u_int32_t rd;
4589c42a7b7eSSam Leffler 
4590c42a7b7eSSam Leffler 		ath_hal_getregdomain(ah, &rd);
4591c42a7b7eSSam Leffler 		if_printf(ifp, "unable to collect channel list from hal; "
4592c42a7b7eSSam Leffler 			"regdomain likely %u country code %u\n", rd, cc);
45935591b213SSam Leffler 		free(chans, M_TEMP);
45945591b213SSam Leffler 		return EINVAL;
45955591b213SSam Leffler 	}
45965591b213SSam Leffler 
45975591b213SSam Leffler 	/*
45985591b213SSam Leffler 	 * Convert HAL channels to ieee80211 ones and insert
45995591b213SSam Leffler 	 * them in the table according to their channel number.
46005591b213SSam Leffler 	 */
46015591b213SSam Leffler 	for (i = 0; i < nchan; i++) {
46025591b213SSam Leffler 		HAL_CHANNEL *c = &chans[i];
4603bd5a9920SSam Leffler 		u_int16_t flags;
4604bd5a9920SSam Leffler 
4605bd5a9920SSam Leffler 		ix = ath_hal_mhz2ieee(ah, c->channel, c->channelFlags);
46065591b213SSam Leffler 		if (ix > IEEE80211_CHAN_MAX) {
4607bd5a9920SSam Leffler 			if_printf(ifp, "bad hal channel %d (%u/%x) ignored\n",
46085591b213SSam Leffler 				ix, c->channel, c->channelFlags);
46095591b213SSam Leffler 			continue;
46105591b213SSam Leffler 		}
4611bd5a9920SSam Leffler 		if (ix < 0) {
4612bd5a9920SSam Leffler 			/* XXX can't handle stuff <2400 right now */
4613bd5a9920SSam Leffler 			if (bootverbose)
4614bd5a9920SSam Leffler 				if_printf(ifp, "hal channel %d (%u/%x) "
4615bd5a9920SSam Leffler 				    "cannot be handled; ignored\n",
4616bd5a9920SSam Leffler 				    ix, c->channel, c->channelFlags);
4617bd5a9920SSam Leffler 			continue;
4618bd5a9920SSam Leffler 		}
4619bd5a9920SSam Leffler 		/*
4620bd5a9920SSam Leffler 		 * Calculate net80211 flags; most are compatible
4621bd5a9920SSam Leffler 		 * but some need massaging.  Note the static turbo
4622bd5a9920SSam Leffler 		 * conversion can be removed once net80211 is updated
4623bd5a9920SSam Leffler 		 * to understand static vs. dynamic turbo.
4624bd5a9920SSam Leffler 		 */
4625bd5a9920SSam Leffler 		flags = c->channelFlags & COMPAT;
4626bd5a9920SSam Leffler 		if (c->channelFlags & CHANNEL_STURBO)
4627bd5a9920SSam Leffler 			flags |= IEEE80211_CHAN_TURBO;
46285591b213SSam Leffler 		if (ic->ic_channels[ix].ic_freq == 0) {
46295591b213SSam Leffler 			ic->ic_channels[ix].ic_freq = c->channel;
4630bd5a9920SSam Leffler 			ic->ic_channels[ix].ic_flags = flags;
46315591b213SSam Leffler 		} else {
46325591b213SSam Leffler 			/* channels overlap; e.g. 11g and 11b */
4633bd5a9920SSam Leffler 			ic->ic_channels[ix].ic_flags |= flags;
46345591b213SSam Leffler 		}
46355591b213SSam Leffler 	}
46365591b213SSam Leffler 	free(chans, M_TEMP);
46375591b213SSam Leffler 	return 0;
4638bd5a9920SSam Leffler #undef COMPAT
46395591b213SSam Leffler }
46405591b213SSam Leffler 
4641c42a7b7eSSam Leffler static void
46423e50ec2cSSam Leffler ath_led_done(void *arg)
4643c42a7b7eSSam Leffler {
46443e50ec2cSSam Leffler 	struct ath_softc *sc = arg;
46453e50ec2cSSam Leffler 
46463e50ec2cSSam Leffler 	sc->sc_blinking = 0;
46473e50ec2cSSam Leffler }
4648c42a7b7eSSam Leffler 
4649c42a7b7eSSam Leffler /*
46503e50ec2cSSam Leffler  * Turn the LED off: flip the pin and then set a timer so no
46513e50ec2cSSam Leffler  * update will happen for the specified duration.
4652c42a7b7eSSam Leffler  */
46533e50ec2cSSam Leffler static void
46543e50ec2cSSam Leffler ath_led_off(void *arg)
46553e50ec2cSSam Leffler {
46563e50ec2cSSam Leffler 	struct ath_softc *sc = arg;
46573e50ec2cSSam Leffler 
46583e50ec2cSSam Leffler 	ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin, !sc->sc_ledon);
46593e50ec2cSSam Leffler 	callout_reset(&sc->sc_ledtimer, sc->sc_ledoff, ath_led_done, sc);
4660c42a7b7eSSam Leffler }
46613e50ec2cSSam Leffler 
46623e50ec2cSSam Leffler /*
46633e50ec2cSSam Leffler  * Blink the LED according to the specified on/off times.
46643e50ec2cSSam Leffler  */
46653e50ec2cSSam Leffler static void
46663e50ec2cSSam Leffler ath_led_blink(struct ath_softc *sc, int on, int off)
46673e50ec2cSSam Leffler {
46683e50ec2cSSam Leffler 	DPRINTF(sc, ATH_DEBUG_LED, "%s: on %u off %u\n", __func__, on, off);
46693e50ec2cSSam Leffler 	ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin, sc->sc_ledon);
46703e50ec2cSSam Leffler 	sc->sc_blinking = 1;
46713e50ec2cSSam Leffler 	sc->sc_ledoff = off;
46723e50ec2cSSam Leffler 	callout_reset(&sc->sc_ledtimer, on, ath_led_off, sc);
46733e50ec2cSSam Leffler }
46743e50ec2cSSam Leffler 
46753e50ec2cSSam Leffler static void
46763e50ec2cSSam Leffler ath_led_event(struct ath_softc *sc, int event)
46773e50ec2cSSam Leffler {
46783e50ec2cSSam Leffler 
46793e50ec2cSSam Leffler 	sc->sc_ledevent = ticks;	/* time of last event */
46803e50ec2cSSam Leffler 	if (sc->sc_blinking)		/* don't interrupt active blink */
46813e50ec2cSSam Leffler 		return;
46823e50ec2cSSam Leffler 	switch (event) {
46833e50ec2cSSam Leffler 	case ATH_LED_POLL:
46843e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[0].ledon,
46853e50ec2cSSam Leffler 			sc->sc_hwmap[0].ledoff);
46863e50ec2cSSam Leffler 		break;
46873e50ec2cSSam Leffler 	case ATH_LED_TX:
46883e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[sc->sc_txrate].ledon,
46893e50ec2cSSam Leffler 			sc->sc_hwmap[sc->sc_txrate].ledoff);
46903e50ec2cSSam Leffler 		break;
46913e50ec2cSSam Leffler 	case ATH_LED_RX:
46923e50ec2cSSam Leffler 		ath_led_blink(sc, sc->sc_hwmap[sc->sc_rxrate].ledon,
46933e50ec2cSSam Leffler 			sc->sc_hwmap[sc->sc_rxrate].ledoff);
46943e50ec2cSSam Leffler 		break;
4695c42a7b7eSSam Leffler 	}
4696c42a7b7eSSam Leffler }
4697c42a7b7eSSam Leffler 
4698c42a7b7eSSam Leffler static void
4699c42a7b7eSSam Leffler ath_update_txpow(struct ath_softc *sc)
4700c42a7b7eSSam Leffler {
4701c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4702c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4703c42a7b7eSSam Leffler 	u_int32_t txpow;
4704c42a7b7eSSam Leffler 
4705c42a7b7eSSam Leffler 	if (sc->sc_curtxpow != ic->ic_txpowlimit) {
4706c42a7b7eSSam Leffler 		ath_hal_settxpowlimit(ah, ic->ic_txpowlimit);
4707c42a7b7eSSam Leffler 		/* read back in case value is clamped */
4708c42a7b7eSSam Leffler 		ath_hal_gettxpowlimit(ah, &txpow);
4709c42a7b7eSSam Leffler 		ic->ic_txpowlimit = sc->sc_curtxpow = txpow;
4710c42a7b7eSSam Leffler 	}
4711c42a7b7eSSam Leffler 	/*
4712c42a7b7eSSam Leffler 	 * Fetch max tx power level for status requests.
4713c42a7b7eSSam Leffler 	 */
4714c42a7b7eSSam Leffler 	ath_hal_getmaxtxpow(sc->sc_ah, &txpow);
4715c42a7b7eSSam Leffler 	ic->ic_bss->ni_txpower = txpow;
4716c42a7b7eSSam Leffler }
4717c42a7b7eSSam Leffler 
47186c4612b9SSam Leffler static void
47196c4612b9SSam Leffler rate_setup(struct ath_softc *sc,
47206c4612b9SSam Leffler 	const HAL_RATE_TABLE *rt, struct ieee80211_rateset *rs)
47215591b213SSam Leffler {
47225591b213SSam Leffler 	int i, maxrates;
47235591b213SSam Leffler 
47245591b213SSam Leffler 	if (rt->rateCount > IEEE80211_RATE_MAXSIZE) {
4725c42a7b7eSSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY,
4726c42a7b7eSSam Leffler 			"%s: rate table too small (%u > %u)\n",
4727c42a7b7eSSam Leffler 		       __func__, rt->rateCount, IEEE80211_RATE_MAXSIZE);
47285591b213SSam Leffler 		maxrates = IEEE80211_RATE_MAXSIZE;
47295591b213SSam Leffler 	} else
47305591b213SSam Leffler 		maxrates = rt->rateCount;
47315591b213SSam Leffler 	for (i = 0; i < maxrates; i++)
47325591b213SSam Leffler 		rs->rs_rates[i] = rt->info[i].dot11Rate;
47335591b213SSam Leffler 	rs->rs_nrates = maxrates;
47346c4612b9SSam Leffler }
47356c4612b9SSam Leffler 
47366c4612b9SSam Leffler static int
47376c4612b9SSam Leffler ath_rate_setup(struct ath_softc *sc, u_int mode)
47386c4612b9SSam Leffler {
47396c4612b9SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
47406c4612b9SSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
47416c4612b9SSam Leffler 	const HAL_RATE_TABLE *rt;
47426c4612b9SSam Leffler 
47436c4612b9SSam Leffler 	switch (mode) {
47446c4612b9SSam Leffler 	case IEEE80211_MODE_11A:
47456c4612b9SSam Leffler 		rt = ath_hal_getratetable(ah, HAL_MODE_11A);
47466c4612b9SSam Leffler 		break;
47476c4612b9SSam Leffler 	case IEEE80211_MODE_11B:
47486c4612b9SSam Leffler 		rt = ath_hal_getratetable(ah, HAL_MODE_11B);
47496c4612b9SSam Leffler 		break;
47506c4612b9SSam Leffler 	case IEEE80211_MODE_11G:
47516c4612b9SSam Leffler 		rt = ath_hal_getratetable(ah, HAL_MODE_11G);
47526c4612b9SSam Leffler 		break;
47536c4612b9SSam Leffler 	case IEEE80211_MODE_TURBO_A:
47546c4612b9SSam Leffler 		/* XXX until static/dynamic turbo is fixed */
47556c4612b9SSam Leffler 		rt = ath_hal_getratetable(ah, HAL_MODE_TURBO);
47566c4612b9SSam Leffler 		break;
47576c4612b9SSam Leffler 	case IEEE80211_MODE_TURBO_G:
47586c4612b9SSam Leffler 		rt = ath_hal_getratetable(ah, HAL_MODE_108G);
47596c4612b9SSam Leffler 		break;
47606c4612b9SSam Leffler 	default:
47616c4612b9SSam Leffler 		DPRINTF(sc, ATH_DEBUG_ANY, "%s: invalid mode %u\n",
47626c4612b9SSam Leffler 			__func__, mode);
47636c4612b9SSam Leffler 		return 0;
47646c4612b9SSam Leffler 	}
47656c4612b9SSam Leffler 	sc->sc_rates[mode] = rt;
47666c4612b9SSam Leffler 	if (rt != NULL) {
47676c4612b9SSam Leffler 		rate_setup(sc, rt, &ic->ic_sup_rates[mode]);
47685591b213SSam Leffler 		return 1;
47696c4612b9SSam Leffler 	} else
47706c4612b9SSam Leffler 		return 0;
47715591b213SSam Leffler }
47725591b213SSam Leffler 
47735591b213SSam Leffler static void
47745591b213SSam Leffler ath_setcurmode(struct ath_softc *sc, enum ieee80211_phymode mode)
47755591b213SSam Leffler {
47763e50ec2cSSam Leffler #define	N(a)	(sizeof(a)/sizeof(a[0]))
47773e50ec2cSSam Leffler 	/* NB: on/off times from the Atheros NDIS driver, w/ permission */
47783e50ec2cSSam Leffler 	static const struct {
47793e50ec2cSSam Leffler 		u_int		rate;		/* tx/rx 802.11 rate */
47803e50ec2cSSam Leffler 		u_int16_t	timeOn;		/* LED on time (ms) */
47813e50ec2cSSam Leffler 		u_int16_t	timeOff;	/* LED off time (ms) */
47823e50ec2cSSam Leffler 	} blinkrates[] = {
47833e50ec2cSSam Leffler 		{ 108,  40,  10 },
47843e50ec2cSSam Leffler 		{  96,  44,  11 },
47853e50ec2cSSam Leffler 		{  72,  50,  13 },
47863e50ec2cSSam Leffler 		{  48,  57,  14 },
47873e50ec2cSSam Leffler 		{  36,  67,  16 },
47883e50ec2cSSam Leffler 		{  24,  80,  20 },
47893e50ec2cSSam Leffler 		{  22, 100,  25 },
47903e50ec2cSSam Leffler 		{  18, 133,  34 },
47913e50ec2cSSam Leffler 		{  12, 160,  40 },
47923e50ec2cSSam Leffler 		{  10, 200,  50 },
47933e50ec2cSSam Leffler 		{   6, 240,  58 },
47943e50ec2cSSam Leffler 		{   4, 267,  66 },
47953e50ec2cSSam Leffler 		{   2, 400, 100 },
47963e50ec2cSSam Leffler 		{   0, 500, 130 },
47973e50ec2cSSam Leffler 	};
47985591b213SSam Leffler 	const HAL_RATE_TABLE *rt;
47993e50ec2cSSam Leffler 	int i, j;
48005591b213SSam Leffler 
48015591b213SSam Leffler 	memset(sc->sc_rixmap, 0xff, sizeof(sc->sc_rixmap));
48025591b213SSam Leffler 	rt = sc->sc_rates[mode];
48035591b213SSam Leffler 	KASSERT(rt != NULL, ("no h/w rate set for phy mode %u", mode));
48045591b213SSam Leffler 	for (i = 0; i < rt->rateCount; i++)
48055591b213SSam Leffler 		sc->sc_rixmap[rt->info[i].dot11Rate & IEEE80211_RATE_VAL] = i;
48061b1a8e41SSam Leffler 	memset(sc->sc_hwmap, 0, sizeof(sc->sc_hwmap));
4807c42a7b7eSSam Leffler 	for (i = 0; i < 32; i++) {
4808c42a7b7eSSam Leffler 		u_int8_t ix = rt->rateCodeToIndex[i];
48093e50ec2cSSam Leffler 		if (ix == 0xff) {
48103e50ec2cSSam Leffler 			sc->sc_hwmap[i].ledon = (500 * hz) / 1000;
48113e50ec2cSSam Leffler 			sc->sc_hwmap[i].ledoff = (130 * hz) / 1000;
481216b4851aSSam Leffler 			continue;
48133e50ec2cSSam Leffler 		}
48143e50ec2cSSam Leffler 		sc->sc_hwmap[i].ieeerate =
48153e50ec2cSSam Leffler 			rt->info[ix].dot11Rate & IEEE80211_RATE_VAL;
4816d3be6f5bSSam Leffler 		sc->sc_hwmap[i].txflags = IEEE80211_RADIOTAP_F_DATAPAD;
481716b4851aSSam Leffler 		if (rt->info[ix].shortPreamble ||
481816b4851aSSam Leffler 		    rt->info[ix].phy == IEEE80211_T_OFDM)
4819d3be6f5bSSam Leffler 			sc->sc_hwmap[i].txflags |= IEEE80211_RADIOTAP_F_SHORTPRE;
4820d3be6f5bSSam Leffler 		/* NB: receive frames include FCS */
4821d3be6f5bSSam Leffler 		sc->sc_hwmap[i].rxflags = sc->sc_hwmap[i].txflags |
4822d3be6f5bSSam Leffler 			IEEE80211_RADIOTAP_F_FCS;
48233e50ec2cSSam Leffler 		/* setup blink rate table to avoid per-packet lookup */
48243e50ec2cSSam Leffler 		for (j = 0; j < N(blinkrates)-1; j++)
48253e50ec2cSSam Leffler 			if (blinkrates[j].rate == sc->sc_hwmap[i].ieeerate)
48263e50ec2cSSam Leffler 				break;
48273e50ec2cSSam Leffler 		/* NB: this uses the last entry if the rate isn't found */
48283e50ec2cSSam Leffler 		/* XXX beware of overlow */
48293e50ec2cSSam Leffler 		sc->sc_hwmap[i].ledon = (blinkrates[j].timeOn * hz) / 1000;
48303e50ec2cSSam Leffler 		sc->sc_hwmap[i].ledoff = (blinkrates[j].timeOff * hz) / 1000;
4831c42a7b7eSSam Leffler 	}
48325591b213SSam Leffler 	sc->sc_currates = rt;
48335591b213SSam Leffler 	sc->sc_curmode = mode;
48345591b213SSam Leffler 	/*
4835c42a7b7eSSam Leffler 	 * All protection frames are transmited at 2Mb/s for
4836c42a7b7eSSam Leffler 	 * 11g, otherwise at 1Mb/s.
48375591b213SSam Leffler 	 */
4838913a1ba1SSam Leffler 	if (mode == IEEE80211_MODE_11G)
4839913a1ba1SSam Leffler 		sc->sc_protrix = ath_tx_findrix(rt, 2*2);
4840913a1ba1SSam Leffler 	else
4841913a1ba1SSam Leffler 		sc->sc_protrix = ath_tx_findrix(rt, 2*1);
484255f63772SSam Leffler 	/* rate index used to send management frames */
484355f63772SSam Leffler 	sc->sc_minrateix = 0;
48448b5341deSSam Leffler 	/*
48458b5341deSSam Leffler 	 * Setup multicast rate state.
48468b5341deSSam Leffler 	 */
48478b5341deSSam Leffler 	/* XXX layering violation */
48488b5341deSSam Leffler 	sc->sc_mcastrix = ath_tx_findrix(rt, sc->sc_ic.ic_mcast_rate);
48498b5341deSSam Leffler 	sc->sc_mcastrate = sc->sc_ic.ic_mcast_rate;
4850c42a7b7eSSam Leffler 	/* NB: caller is responsible for reseting rate control state */
48513e50ec2cSSam Leffler #undef N
48525591b213SSam Leffler }
48535591b213SSam Leffler 
48545591b213SSam Leffler #ifdef AR_DEBUG
48555591b213SSam Leffler static void
48567a4c5ed9SSam Leffler ath_printrxbuf(struct ath_buf *bf, u_int ix, int done)
48575591b213SSam Leffler {
48585591b213SSam Leffler 	struct ath_desc *ds;
48595591b213SSam Leffler 	int i;
48605591b213SSam Leffler 
48615591b213SSam Leffler 	for (i = 0, ds = bf->bf_desc; i < bf->bf_nseg; i++, ds++) {
48627a4c5ed9SSam Leffler 		printf("R[%2u] (DS.V:%p DS.P:%p) L:%08x D:%08x%s\n"
48637a4c5ed9SSam Leffler 		       "      %08x %08x %08x %08x\n",
48647a4c5ed9SSam Leffler 		    ix, ds, (struct ath_desc *)bf->bf_daddr + i,
48655591b213SSam Leffler 		    ds->ds_link, ds->ds_data,
48667a4c5ed9SSam Leffler 		    !done ? "" : (ds->ds_rxstat.rs_status == 0) ? " *" : " !",
48675591b213SSam Leffler 		    ds->ds_ctl0, ds->ds_ctl1,
48687a4c5ed9SSam Leffler 		    ds->ds_hw[0], ds->ds_hw[1]);
48695591b213SSam Leffler 	}
48705591b213SSam Leffler }
48715591b213SSam Leffler 
48725591b213SSam Leffler static void
48737a4c5ed9SSam Leffler ath_printtxbuf(struct ath_buf *bf, u_int qnum, u_int ix, int done)
48745591b213SSam Leffler {
48755591b213SSam Leffler 	struct ath_desc *ds;
48765591b213SSam Leffler 	int i;
48775591b213SSam Leffler 
48787a4c5ed9SSam Leffler 	printf("Q%u[%3u]", qnum, ix);
48795591b213SSam Leffler 	for (i = 0, ds = bf->bf_desc; i < bf->bf_nseg; i++, ds++) {
48807a4c5ed9SSam Leffler 		printf(" (DS.V:%p DS.P:%p) L:%08x D:%08x F:04%x%s\n"
48817a4c5ed9SSam Leffler 		       "        %08x %08x %08x %08x %08x %08x\n",
48827a4c5ed9SSam Leffler 		    ds, (struct ath_desc *)bf->bf_daddr + i,
48837a4c5ed9SSam Leffler 		    ds->ds_link, ds->ds_data, bf->bf_flags,
48847a4c5ed9SSam Leffler 		    !done ? "" : (ds->ds_txstat.ts_status == 0) ? " *" : " !",
48855591b213SSam Leffler 		    ds->ds_ctl0, ds->ds_ctl1,
48867a4c5ed9SSam Leffler 		    ds->ds_hw[0], ds->ds_hw[1], ds->ds_hw[2], ds->ds_hw[3]);
48875591b213SSam Leffler 	}
48885591b213SSam Leffler }
48895591b213SSam Leffler #endif /* AR_DEBUG */
4890c42a7b7eSSam Leffler 
4891c42a7b7eSSam Leffler static void
4892c42a7b7eSSam Leffler ath_watchdog(struct ifnet *ifp)
4893c42a7b7eSSam Leffler {
4894c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
4895c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4896c42a7b7eSSam Leffler 
4897c42a7b7eSSam Leffler 	ifp->if_timer = 0;
489813f4c340SRobert Watson 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid)
4899c42a7b7eSSam Leffler 		return;
4900c42a7b7eSSam Leffler 	if (sc->sc_tx_timer) {
4901c42a7b7eSSam Leffler 		if (--sc->sc_tx_timer == 0) {
4902c42a7b7eSSam Leffler 			if_printf(ifp, "device timeout\n");
4903c42a7b7eSSam Leffler 			ath_reset(ifp);
4904c42a7b7eSSam Leffler 			ifp->if_oerrors++;
4905c42a7b7eSSam Leffler 			sc->sc_stats.ast_watchdog++;
4906c42a7b7eSSam Leffler 		} else
4907c42a7b7eSSam Leffler 			ifp->if_timer = 1;
4908c42a7b7eSSam Leffler 	}
4909c42a7b7eSSam Leffler 	ieee80211_watchdog(ic);
4910c42a7b7eSSam Leffler }
4911c42a7b7eSSam Leffler 
4912c42a7b7eSSam Leffler /*
4913c42a7b7eSSam Leffler  * Diagnostic interface to the HAL.  This is used by various
4914c42a7b7eSSam Leffler  * tools to do things like retrieve register contents for
4915c42a7b7eSSam Leffler  * debugging.  The mechanism is intentionally opaque so that
4916c42a7b7eSSam Leffler  * it can change frequently w/o concern for compatiblity.
4917c42a7b7eSSam Leffler  */
4918c42a7b7eSSam Leffler static int
4919c42a7b7eSSam Leffler ath_ioctl_diag(struct ath_softc *sc, struct ath_diag *ad)
4920c42a7b7eSSam Leffler {
4921c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
4922c42a7b7eSSam Leffler 	u_int id = ad->ad_id & ATH_DIAG_ID;
4923c42a7b7eSSam Leffler 	void *indata = NULL;
4924c42a7b7eSSam Leffler 	void *outdata = NULL;
4925c42a7b7eSSam Leffler 	u_int32_t insize = ad->ad_in_size;
4926c42a7b7eSSam Leffler 	u_int32_t outsize = ad->ad_out_size;
4927c42a7b7eSSam Leffler 	int error = 0;
4928c42a7b7eSSam Leffler 
4929c42a7b7eSSam Leffler 	if (ad->ad_id & ATH_DIAG_IN) {
4930c42a7b7eSSam Leffler 		/*
4931c42a7b7eSSam Leffler 		 * Copy in data.
4932c42a7b7eSSam Leffler 		 */
4933c42a7b7eSSam Leffler 		indata = malloc(insize, M_TEMP, M_NOWAIT);
4934c42a7b7eSSam Leffler 		if (indata == NULL) {
4935c42a7b7eSSam Leffler 			error = ENOMEM;
4936c42a7b7eSSam Leffler 			goto bad;
4937c42a7b7eSSam Leffler 		}
4938c42a7b7eSSam Leffler 		error = copyin(ad->ad_in_data, indata, insize);
4939c42a7b7eSSam Leffler 		if (error)
4940c42a7b7eSSam Leffler 			goto bad;
4941c42a7b7eSSam Leffler 	}
4942c42a7b7eSSam Leffler 	if (ad->ad_id & ATH_DIAG_DYN) {
4943c42a7b7eSSam Leffler 		/*
4944c42a7b7eSSam Leffler 		 * Allocate a buffer for the results (otherwise the HAL
4945c42a7b7eSSam Leffler 		 * returns a pointer to a buffer where we can read the
4946c42a7b7eSSam Leffler 		 * results).  Note that we depend on the HAL leaving this
4947c42a7b7eSSam Leffler 		 * pointer for us to use below in reclaiming the buffer;
4948c42a7b7eSSam Leffler 		 * may want to be more defensive.
4949c42a7b7eSSam Leffler 		 */
4950c42a7b7eSSam Leffler 		outdata = malloc(outsize, M_TEMP, M_NOWAIT);
4951c42a7b7eSSam Leffler 		if (outdata == NULL) {
4952c42a7b7eSSam Leffler 			error = ENOMEM;
4953c42a7b7eSSam Leffler 			goto bad;
4954c42a7b7eSSam Leffler 		}
4955c42a7b7eSSam Leffler 	}
4956c42a7b7eSSam Leffler 	if (ath_hal_getdiagstate(ah, id, indata, insize, &outdata, &outsize)) {
4957c42a7b7eSSam Leffler 		if (outsize < ad->ad_out_size)
4958c42a7b7eSSam Leffler 			ad->ad_out_size = outsize;
4959c42a7b7eSSam Leffler 		if (outdata != NULL)
4960c42a7b7eSSam Leffler 			error = copyout(outdata, ad->ad_out_data,
4961c42a7b7eSSam Leffler 					ad->ad_out_size);
4962c42a7b7eSSam Leffler 	} else {
4963c42a7b7eSSam Leffler 		error = EINVAL;
4964c42a7b7eSSam Leffler 	}
4965c42a7b7eSSam Leffler bad:
4966c42a7b7eSSam Leffler 	if ((ad->ad_id & ATH_DIAG_IN) && indata != NULL)
4967c42a7b7eSSam Leffler 		free(indata, M_TEMP);
4968c42a7b7eSSam Leffler 	if ((ad->ad_id & ATH_DIAG_DYN) && outdata != NULL)
4969c42a7b7eSSam Leffler 		free(outdata, M_TEMP);
4970c42a7b7eSSam Leffler 	return error;
4971c42a7b7eSSam Leffler }
4972c42a7b7eSSam Leffler 
4973c42a7b7eSSam Leffler static int
4974c42a7b7eSSam Leffler ath_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
4975c42a7b7eSSam Leffler {
4976c42a7b7eSSam Leffler #define	IS_RUNNING(ifp) \
497713f4c340SRobert Watson 	((ifp->if_flags & IFF_UP) && (ifp->if_drv_flags & IFF_DRV_RUNNING))
4978c42a7b7eSSam Leffler 	struct ath_softc *sc = ifp->if_softc;
4979c42a7b7eSSam Leffler 	struct ieee80211com *ic = &sc->sc_ic;
4980c42a7b7eSSam Leffler 	struct ifreq *ifr = (struct ifreq *)data;
4981c42a7b7eSSam Leffler 	int error = 0;
4982c42a7b7eSSam Leffler 
4983c42a7b7eSSam Leffler 	ATH_LOCK(sc);
4984c42a7b7eSSam Leffler 	switch (cmd) {
4985c42a7b7eSSam Leffler 	case SIOCSIFFLAGS:
4986c42a7b7eSSam Leffler 		if (IS_RUNNING(ifp)) {
4987c42a7b7eSSam Leffler 			/*
4988c42a7b7eSSam Leffler 			 * To avoid rescanning another access point,
4989c42a7b7eSSam Leffler 			 * do not call ath_init() here.  Instead,
4990c42a7b7eSSam Leffler 			 * only reflect promisc mode settings.
4991c42a7b7eSSam Leffler 			 */
4992c42a7b7eSSam Leffler 			ath_mode_init(sc);
4993c42a7b7eSSam Leffler 		} else if (ifp->if_flags & IFF_UP) {
4994c42a7b7eSSam Leffler 			/*
4995c42a7b7eSSam Leffler 			 * Beware of being called during attach/detach
4996c42a7b7eSSam Leffler 			 * to reset promiscuous mode.  In that case we
4997c42a7b7eSSam Leffler 			 * will still be marked UP but not RUNNING.
4998c42a7b7eSSam Leffler 			 * However trying to re-init the interface
4999c42a7b7eSSam Leffler 			 * is the wrong thing to do as we've already
5000c42a7b7eSSam Leffler 			 * torn down much of our state.  There's
5001c42a7b7eSSam Leffler 			 * probably a better way to deal with this.
5002c42a7b7eSSam Leffler 			 */
5003c42a7b7eSSam Leffler 			if (!sc->sc_invalid && ic->ic_bss != NULL)
5004fc74a9f9SBrooks Davis 				ath_init(sc);	/* XXX lose error */
5005c42a7b7eSSam Leffler 		} else
5006c42a7b7eSSam Leffler 			ath_stop_locked(ifp);
5007c42a7b7eSSam Leffler 		break;
5008c42a7b7eSSam Leffler 	case SIOCADDMULTI:
5009c42a7b7eSSam Leffler 	case SIOCDELMULTI:
5010c42a7b7eSSam Leffler 		/*
5011c42a7b7eSSam Leffler 		 * The upper layer has already installed/removed
5012c42a7b7eSSam Leffler 		 * the multicast address(es), just recalculate the
5013c42a7b7eSSam Leffler 		 * multicast filter for the card.
5014c42a7b7eSSam Leffler 		 */
501513f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
5016c42a7b7eSSam Leffler 			ath_mode_init(sc);
5017c42a7b7eSSam Leffler 		break;
5018c42a7b7eSSam Leffler 	case SIOCGATHSTATS:
5019c42a7b7eSSam Leffler 		/* NB: embed these numbers to get a consistent view */
5020c42a7b7eSSam Leffler 		sc->sc_stats.ast_tx_packets = ifp->if_opackets;
5021c42a7b7eSSam Leffler 		sc->sc_stats.ast_rx_packets = ifp->if_ipackets;
5022c42a7b7eSSam Leffler 		sc->sc_stats.ast_rx_rssi = ieee80211_getrssi(ic);
5023c42a7b7eSSam Leffler 		ATH_UNLOCK(sc);
5024c42a7b7eSSam Leffler 		/*
5025c42a7b7eSSam Leffler 		 * NB: Drop the softc lock in case of a page fault;
5026c42a7b7eSSam Leffler 		 * we'll accept any potential inconsisentcy in the
5027c42a7b7eSSam Leffler 		 * statistics.  The alternative is to copy the data
5028c42a7b7eSSam Leffler 		 * to a local structure.
5029c42a7b7eSSam Leffler 		 */
5030c42a7b7eSSam Leffler 		return copyout(&sc->sc_stats,
5031c42a7b7eSSam Leffler 				ifr->ifr_data, sizeof (sc->sc_stats));
5032c42a7b7eSSam Leffler 	case SIOCGATHDIAG:
50331d89d44fSSam Leffler 		ATH_UNLOCK(sc);
5034c42a7b7eSSam Leffler 		error = ath_ioctl_diag(sc, (struct ath_diag *) ifr);
50351d89d44fSSam Leffler 		ATH_LOCK(sc);
5036c42a7b7eSSam Leffler 		break;
5037c42a7b7eSSam Leffler 	default:
5038c42a7b7eSSam Leffler 		error = ieee80211_ioctl(ic, cmd, data);
5039c42a7b7eSSam Leffler 		if (error == ENETRESET) {
5040c42a7b7eSSam Leffler 			if (IS_RUNNING(ifp) &&
5041c42a7b7eSSam Leffler 			    ic->ic_roaming != IEEE80211_ROAMING_MANUAL)
5042fc74a9f9SBrooks Davis 				ath_init(sc);	/* XXX lose error */
5043c42a7b7eSSam Leffler 			error = 0;
5044c42a7b7eSSam Leffler 		}
5045c42a7b7eSSam Leffler 		if (error == ERESTART)
5046c42a7b7eSSam Leffler 			error = IS_RUNNING(ifp) ? ath_reset(ifp) : 0;
5047c42a7b7eSSam Leffler 		break;
5048c42a7b7eSSam Leffler 	}
5049c42a7b7eSSam Leffler 	ATH_UNLOCK(sc);
5050c42a7b7eSSam Leffler 	return error;
5051a614e076SSam Leffler #undef IS_RUNNING
5052c42a7b7eSSam Leffler }
5053c42a7b7eSSam Leffler 
5054c42a7b7eSSam Leffler static int
5055c42a7b7eSSam Leffler ath_sysctl_slottime(SYSCTL_HANDLER_ARGS)
5056c42a7b7eSSam Leffler {
5057c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5058c42a7b7eSSam Leffler 	u_int slottime = ath_hal_getslottime(sc->sc_ah);
5059c42a7b7eSSam Leffler 	int error;
5060c42a7b7eSSam Leffler 
5061c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &slottime, 0, req);
5062c42a7b7eSSam Leffler 	if (error || !req->newptr)
5063c42a7b7eSSam Leffler 		return error;
5064c42a7b7eSSam Leffler 	return !ath_hal_setslottime(sc->sc_ah, slottime) ? EINVAL : 0;
5065c42a7b7eSSam Leffler }
5066c42a7b7eSSam Leffler 
5067c42a7b7eSSam Leffler static int
5068c42a7b7eSSam Leffler ath_sysctl_acktimeout(SYSCTL_HANDLER_ARGS)
5069c42a7b7eSSam Leffler {
5070c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5071c42a7b7eSSam Leffler 	u_int acktimeout = ath_hal_getacktimeout(sc->sc_ah);
5072c42a7b7eSSam Leffler 	int error;
5073c42a7b7eSSam Leffler 
5074c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &acktimeout, 0, req);
5075c42a7b7eSSam Leffler 	if (error || !req->newptr)
5076c42a7b7eSSam Leffler 		return error;
5077c42a7b7eSSam Leffler 	return !ath_hal_setacktimeout(sc->sc_ah, acktimeout) ? EINVAL : 0;
5078c42a7b7eSSam Leffler }
5079c42a7b7eSSam Leffler 
5080c42a7b7eSSam Leffler static int
5081c42a7b7eSSam Leffler ath_sysctl_ctstimeout(SYSCTL_HANDLER_ARGS)
5082c42a7b7eSSam Leffler {
5083c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5084c42a7b7eSSam Leffler 	u_int ctstimeout = ath_hal_getctstimeout(sc->sc_ah);
5085c42a7b7eSSam Leffler 	int error;
5086c42a7b7eSSam Leffler 
5087c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &ctstimeout, 0, req);
5088c42a7b7eSSam Leffler 	if (error || !req->newptr)
5089c42a7b7eSSam Leffler 		return error;
5090c42a7b7eSSam Leffler 	return !ath_hal_setctstimeout(sc->sc_ah, ctstimeout) ? EINVAL : 0;
5091c42a7b7eSSam Leffler }
5092c42a7b7eSSam Leffler 
5093c42a7b7eSSam Leffler static int
5094c42a7b7eSSam Leffler ath_sysctl_softled(SYSCTL_HANDLER_ARGS)
5095c42a7b7eSSam Leffler {
5096c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5097c42a7b7eSSam Leffler 	int softled = sc->sc_softled;
5098c42a7b7eSSam Leffler 	int error;
5099c42a7b7eSSam Leffler 
5100c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &softled, 0, req);
5101c42a7b7eSSam Leffler 	if (error || !req->newptr)
5102c42a7b7eSSam Leffler 		return error;
51033e50ec2cSSam Leffler 	softled = (softled != 0);
5104c42a7b7eSSam Leffler 	if (softled != sc->sc_softled) {
51053e50ec2cSSam Leffler 		if (softled) {
51063e50ec2cSSam Leffler 			/* NB: handle any sc_ledpin change */
5107c42a7b7eSSam Leffler 			ath_hal_gpioCfgOutput(sc->sc_ah, sc->sc_ledpin);
51083e50ec2cSSam Leffler 			ath_hal_gpioset(sc->sc_ah, sc->sc_ledpin,
51093e50ec2cSSam Leffler 				!sc->sc_ledon);
51103e50ec2cSSam Leffler 		}
5111c42a7b7eSSam Leffler 		sc->sc_softled = softled;
5112c42a7b7eSSam Leffler 	}
5113c42a7b7eSSam Leffler 	return 0;
5114c42a7b7eSSam Leffler }
5115c42a7b7eSSam Leffler 
5116c42a7b7eSSam Leffler static int
5117c42a7b7eSSam Leffler ath_sysctl_rxantenna(SYSCTL_HANDLER_ARGS)
5118c42a7b7eSSam Leffler {
5119c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5120c42a7b7eSSam Leffler 	u_int defantenna = ath_hal_getdefantenna(sc->sc_ah);
5121c42a7b7eSSam Leffler 	int error;
5122c42a7b7eSSam Leffler 
5123c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &defantenna, 0, req);
5124c42a7b7eSSam Leffler 	if (!error && req->newptr)
5125c42a7b7eSSam Leffler 		ath_hal_setdefantenna(sc->sc_ah, defantenna);
5126c42a7b7eSSam Leffler 	return error;
5127c42a7b7eSSam Leffler }
5128c42a7b7eSSam Leffler 
5129c42a7b7eSSam Leffler static int
5130c42a7b7eSSam Leffler ath_sysctl_diversity(SYSCTL_HANDLER_ARGS)
5131c42a7b7eSSam Leffler {
5132c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5133c59005e9SSam Leffler 	u_int diversity = ath_hal_getdiversity(sc->sc_ah);
5134c42a7b7eSSam Leffler 	int error;
5135c42a7b7eSSam Leffler 
5136c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &diversity, 0, req);
5137c42a7b7eSSam Leffler 	if (error || !req->newptr)
5138c42a7b7eSSam Leffler 		return error;
5139c59005e9SSam Leffler 	if (!ath_hal_setdiversity(sc->sc_ah, diversity))
5140c59005e9SSam Leffler 		return EINVAL;
5141c42a7b7eSSam Leffler 	sc->sc_diversity = diversity;
5142c59005e9SSam Leffler 	return 0;
5143c42a7b7eSSam Leffler }
5144c42a7b7eSSam Leffler 
5145c42a7b7eSSam Leffler static int
5146c42a7b7eSSam Leffler ath_sysctl_diag(SYSCTL_HANDLER_ARGS)
5147c42a7b7eSSam Leffler {
5148c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5149c42a7b7eSSam Leffler 	u_int32_t diag;
5150c42a7b7eSSam Leffler 	int error;
5151c42a7b7eSSam Leffler 
5152c42a7b7eSSam Leffler 	if (!ath_hal_getdiag(sc->sc_ah, &diag))
5153c42a7b7eSSam Leffler 		return EINVAL;
5154c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &diag, 0, req);
5155c42a7b7eSSam Leffler 	if (error || !req->newptr)
5156c42a7b7eSSam Leffler 		return error;
5157c42a7b7eSSam Leffler 	return !ath_hal_setdiag(sc->sc_ah, diag) ? EINVAL : 0;
5158c42a7b7eSSam Leffler }
5159c42a7b7eSSam Leffler 
5160c42a7b7eSSam Leffler static int
5161c42a7b7eSSam Leffler ath_sysctl_tpscale(SYSCTL_HANDLER_ARGS)
5162c42a7b7eSSam Leffler {
5163c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5164fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
5165c42a7b7eSSam Leffler 	u_int32_t scale;
5166c42a7b7eSSam Leffler 	int error;
5167c42a7b7eSSam Leffler 
5168c42a7b7eSSam Leffler 	ath_hal_gettpscale(sc->sc_ah, &scale);
5169c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &scale, 0, req);
5170c42a7b7eSSam Leffler 	if (error || !req->newptr)
5171c42a7b7eSSam Leffler 		return error;
5172c42a7b7eSSam Leffler 	return !ath_hal_settpscale(sc->sc_ah, scale) ? EINVAL : ath_reset(ifp);
5173c42a7b7eSSam Leffler }
5174c42a7b7eSSam Leffler 
5175c42a7b7eSSam Leffler static int
5176c42a7b7eSSam Leffler ath_sysctl_tpc(SYSCTL_HANDLER_ARGS)
5177c42a7b7eSSam Leffler {
5178c42a7b7eSSam Leffler 	struct ath_softc *sc = arg1;
5179c42a7b7eSSam Leffler 	u_int tpc = ath_hal_gettpc(sc->sc_ah);
5180c42a7b7eSSam Leffler 	int error;
5181c42a7b7eSSam Leffler 
5182c42a7b7eSSam Leffler 	error = sysctl_handle_int(oidp, &tpc, 0, req);
5183c42a7b7eSSam Leffler 	if (error || !req->newptr)
5184c42a7b7eSSam Leffler 		return error;
5185c42a7b7eSSam Leffler 	return !ath_hal_settpc(sc->sc_ah, tpc) ? EINVAL : 0;
5186c42a7b7eSSam Leffler }
5187c42a7b7eSSam Leffler 
518817f3f177SSam Leffler static int
5189bd5a9920SSam Leffler ath_sysctl_rfkill(SYSCTL_HANDLER_ARGS)
5190bd5a9920SSam Leffler {
5191bd5a9920SSam Leffler 	struct ath_softc *sc = arg1;
5192bd5a9920SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
5193bd5a9920SSam Leffler 	u_int rfkill = ath_hal_getrfkill(ah);
5194bd5a9920SSam Leffler 	int error;
5195bd5a9920SSam Leffler 
5196bd5a9920SSam Leffler 	error = sysctl_handle_int(oidp, &rfkill, 0, req);
5197bd5a9920SSam Leffler 	if (error || !req->newptr)
5198bd5a9920SSam Leffler 		return error;
5199bd5a9920SSam Leffler 	if (rfkill == ath_hal_getrfkill(ah))	/* unchanged */
5200bd5a9920SSam Leffler 		return 0;
5201bd5a9920SSam Leffler 	if (!ath_hal_setrfkill(ah, rfkill) || ath_reset(sc->sc_ifp) != 0)
5202bd5a9920SSam Leffler 		return EINVAL;
5203bd5a9920SSam Leffler 	else
5204bd5a9920SSam Leffler 		return 0;
5205bd5a9920SSam Leffler }
5206bd5a9920SSam Leffler 
5207bd5a9920SSam Leffler static int
5208bd5a9920SSam Leffler ath_sysctl_rfsilent(SYSCTL_HANDLER_ARGS)
5209bd5a9920SSam Leffler {
5210bd5a9920SSam Leffler 	struct ath_softc *sc = arg1;
5211bd5a9920SSam Leffler 	u_int rfsilent;
5212bd5a9920SSam Leffler 	int error;
5213bd5a9920SSam Leffler 
5214bd5a9920SSam Leffler 	ath_hal_getrfsilent(sc->sc_ah, &rfsilent);
5215bd5a9920SSam Leffler 	error = sysctl_handle_int(oidp, &rfsilent, 0, req);
5216bd5a9920SSam Leffler 	if (error || !req->newptr)
5217bd5a9920SSam Leffler 		return error;
5218bd5a9920SSam Leffler 	if (!ath_hal_setrfsilent(sc->sc_ah, rfsilent))
5219bd5a9920SSam Leffler 		return EINVAL;
5220bd5a9920SSam Leffler 	sc->sc_rfsilentpin = rfsilent & 0x1c;
5221bd5a9920SSam Leffler 	sc->sc_rfsilentpol = (rfsilent & 0x2) != 0;
5222bd5a9920SSam Leffler 	return 0;
5223bd5a9920SSam Leffler }
5224bd5a9920SSam Leffler 
5225bd5a9920SSam Leffler static int
522617f3f177SSam Leffler ath_sysctl_regdomain(SYSCTL_HANDLER_ARGS)
522717f3f177SSam Leffler {
522817f3f177SSam Leffler 	struct ath_softc *sc = arg1;
522917f3f177SSam Leffler 	u_int32_t rd;
523017f3f177SSam Leffler 	int error;
523117f3f177SSam Leffler 
523217f3f177SSam Leffler 	if (!ath_hal_getregdomain(sc->sc_ah, &rd))
523317f3f177SSam Leffler 		return EINVAL;
523417f3f177SSam Leffler 	error = sysctl_handle_int(oidp, &rd, 0, req);
523517f3f177SSam Leffler 	if (error || !req->newptr)
523617f3f177SSam Leffler 		return error;
523717f3f177SSam Leffler 	return !ath_hal_setregdomain(sc->sc_ah, rd) ? EINVAL : 0;
523817f3f177SSam Leffler }
523917f3f177SSam Leffler 
5240bd5a9920SSam Leffler static int
5241bd5a9920SSam Leffler ath_sysctl_tpack(SYSCTL_HANDLER_ARGS)
5242bd5a9920SSam Leffler {
5243bd5a9920SSam Leffler 	struct ath_softc *sc = arg1;
5244bd5a9920SSam Leffler 	u_int32_t tpack;
5245bd5a9920SSam Leffler 	int error;
5246bd5a9920SSam Leffler 
5247bd5a9920SSam Leffler 	ath_hal_gettpack(sc->sc_ah, &tpack);
5248bd5a9920SSam Leffler 	error = sysctl_handle_int(oidp, &tpack, 0, req);
5249bd5a9920SSam Leffler 	if (error || !req->newptr)
5250bd5a9920SSam Leffler 		return error;
5251bd5a9920SSam Leffler 	return !ath_hal_settpack(sc->sc_ah, tpack) ? EINVAL : 0;
5252bd5a9920SSam Leffler }
5253bd5a9920SSam Leffler 
5254bd5a9920SSam Leffler static int
5255bd5a9920SSam Leffler ath_sysctl_tpcts(SYSCTL_HANDLER_ARGS)
5256bd5a9920SSam Leffler {
5257bd5a9920SSam Leffler 	struct ath_softc *sc = arg1;
5258bd5a9920SSam Leffler 	u_int32_t tpcts;
5259bd5a9920SSam Leffler 	int error;
5260bd5a9920SSam Leffler 
5261bd5a9920SSam Leffler 	ath_hal_gettpcts(sc->sc_ah, &tpcts);
5262bd5a9920SSam Leffler 	error = sysctl_handle_int(oidp, &tpcts, 0, req);
5263bd5a9920SSam Leffler 	if (error || !req->newptr)
5264bd5a9920SSam Leffler 		return error;
5265bd5a9920SSam Leffler 	return !ath_hal_settpcts(sc->sc_ah, tpcts) ? EINVAL : 0;
5266bd5a9920SSam Leffler }
5267bd5a9920SSam Leffler 
5268c42a7b7eSSam Leffler static void
5269c42a7b7eSSam Leffler ath_sysctlattach(struct ath_softc *sc)
5270c42a7b7eSSam Leffler {
5271c42a7b7eSSam Leffler 	struct sysctl_ctx_list *ctx = device_get_sysctl_ctx(sc->sc_dev);
5272c42a7b7eSSam Leffler 	struct sysctl_oid *tree = device_get_sysctl_tree(sc->sc_dev);
5273c59005e9SSam Leffler 	struct ath_hal *ah = sc->sc_ah;
5274c42a7b7eSSam Leffler 
5275c42a7b7eSSam Leffler 	ath_hal_getcountrycode(sc->sc_ah, &sc->sc_countrycode);
5276c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5277c42a7b7eSSam Leffler 		"countrycode", CTLFLAG_RD, &sc->sc_countrycode, 0,
5278c42a7b7eSSam Leffler 		"EEPROM country code");
527917f3f177SSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
528017f3f177SSam Leffler 		"regdomain", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
528117f3f177SSam Leffler 		ath_sysctl_regdomain, "I", "EEPROM regdomain code");
5282d2f6ed15SSam Leffler #ifdef	AR_DEBUG
5283c42a7b7eSSam Leffler 	sc->sc_debug = ath_debug;
5284c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5285c42a7b7eSSam Leffler 		"debug", CTLFLAG_RW, &sc->sc_debug, 0,
5286c42a7b7eSSam Leffler 		"control debugging printfs");
5287d2f6ed15SSam Leffler #endif
5288c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5289c42a7b7eSSam Leffler 		"slottime", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5290c42a7b7eSSam Leffler 		ath_sysctl_slottime, "I", "802.11 slot time (us)");
5291c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5292c42a7b7eSSam Leffler 		"acktimeout", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5293c42a7b7eSSam Leffler 		ath_sysctl_acktimeout, "I", "802.11 ACK timeout (us)");
5294c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5295c42a7b7eSSam Leffler 		"ctstimeout", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5296c42a7b7eSSam Leffler 		ath_sysctl_ctstimeout, "I", "802.11 CTS timeout (us)");
5297c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5298c42a7b7eSSam Leffler 		"softled", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5299c42a7b7eSSam Leffler 		ath_sysctl_softled, "I", "enable/disable software LED support");
5300c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5301c42a7b7eSSam Leffler 		"ledpin", CTLFLAG_RW, &sc->sc_ledpin, 0,
5302c42a7b7eSSam Leffler 		"GPIO pin connected to LED");
5303c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
53043e50ec2cSSam Leffler 		"ledon", CTLFLAG_RW, &sc->sc_ledon, 0,
53053e50ec2cSSam Leffler 		"setting to turn LED on");
53063e50ec2cSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
53073e50ec2cSSam Leffler 		"ledidle", CTLFLAG_RW, &sc->sc_ledidle, 0,
53083e50ec2cSSam Leffler 		"idle time for inactivity LED (ticks)");
53093e50ec2cSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5310c42a7b7eSSam Leffler 		"txantenna", CTLFLAG_RW, &sc->sc_txantenna, 0,
5311c42a7b7eSSam Leffler 		"tx antenna (0=auto)");
5312c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5313c42a7b7eSSam Leffler 		"rxantenna", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5314c42a7b7eSSam Leffler 		ath_sysctl_rxantenna, "I", "default/rx antenna");
5315c59005e9SSam Leffler 	if (ath_hal_hasdiversity(ah))
5316c42a7b7eSSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5317c42a7b7eSSam Leffler 			"diversity", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5318c42a7b7eSSam Leffler 			ath_sysctl_diversity, "I", "antenna diversity");
5319c42a7b7eSSam Leffler 	sc->sc_txintrperiod = ATH_TXINTR_PERIOD;
5320c42a7b7eSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5321c42a7b7eSSam Leffler 		"txintrperiod", CTLFLAG_RW, &sc->sc_txintrperiod, 0,
5322c42a7b7eSSam Leffler 		"tx descriptor batching");
5323c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5324c42a7b7eSSam Leffler 		"diag", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5325c42a7b7eSSam Leffler 		ath_sysctl_diag, "I", "h/w diagnostic control");
5326c42a7b7eSSam Leffler 	SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5327c42a7b7eSSam Leffler 		"tpscale", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5328c42a7b7eSSam Leffler 		ath_sysctl_tpscale, "I", "tx power scaling");
5329bd5a9920SSam Leffler 	if (ath_hal_hastpc(ah)) {
5330c42a7b7eSSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5331c42a7b7eSSam Leffler 			"tpc", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5332c42a7b7eSSam Leffler 			ath_sysctl_tpc, "I", "enable/disable per-packet TPC");
5333bd5a9920SSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5334bd5a9920SSam Leffler 			"tpack", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5335bd5a9920SSam Leffler 			ath_sysctl_tpack, "I", "tx power for ack frames");
5336bd5a9920SSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5337bd5a9920SSam Leffler 			"tpcts", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5338bd5a9920SSam Leffler 			ath_sysctl_tpcts, "I", "tx power for cts frames");
5339bd5a9920SSam Leffler 	}
5340bd5a9920SSam Leffler 	if (ath_hal_hasrfsilent(ah)) {
5341bd5a9920SSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5342bd5a9920SSam Leffler 			"rfsilent", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5343bd5a9920SSam Leffler 			ath_sysctl_rfsilent, "I", "h/w RF silent config");
5344bd5a9920SSam Leffler 		SYSCTL_ADD_PROC(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
5345bd5a9920SSam Leffler 			"rfkill", CTLTYPE_INT | CTLFLAG_RW, sc, 0,
5346bd5a9920SSam Leffler 			ath_sysctl_rfkill, "I", "enable/disable RF kill switch");
5347bd5a9920SSam Leffler 	}
53487b0c77ecSSam Leffler 	sc->sc_monpass = HAL_RXERR_DECRYPT | HAL_RXERR_MIC;
53497b0c77ecSSam Leffler 	SYSCTL_ADD_INT(ctx, SYSCTL_CHILDREN(tree), OID_AUTO,
53507b0c77ecSSam Leffler 		"monpass", CTLFLAG_RW, &sc->sc_monpass, 0,
53517b0c77ecSSam Leffler 		"mask of error frames to pass when monitoring");
5352c42a7b7eSSam Leffler }
5353c42a7b7eSSam Leffler 
5354c42a7b7eSSam Leffler static void
5355c42a7b7eSSam Leffler ath_bpfattach(struct ath_softc *sc)
5356c42a7b7eSSam Leffler {
5357fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
5358c42a7b7eSSam Leffler 
5359c42a7b7eSSam Leffler 	bpfattach2(ifp, DLT_IEEE802_11_RADIO,
5360c42a7b7eSSam Leffler 		sizeof(struct ieee80211_frame) + sizeof(sc->sc_tx_th),
5361c42a7b7eSSam Leffler 		&sc->sc_drvbpf);
5362c42a7b7eSSam Leffler 	/*
5363c42a7b7eSSam Leffler 	 * Initialize constant fields.
5364c42a7b7eSSam Leffler 	 * XXX make header lengths a multiple of 32-bits so subsequent
5365c42a7b7eSSam Leffler 	 *     headers are properly aligned; this is a kludge to keep
5366c42a7b7eSSam Leffler 	 *     certain applications happy.
5367c42a7b7eSSam Leffler 	 *
5368c42a7b7eSSam Leffler 	 * NB: the channel is setup each time we transition to the
5369c42a7b7eSSam Leffler 	 *     RUN state to avoid filling it in for each frame.
5370c42a7b7eSSam Leffler 	 */
5371c42a7b7eSSam Leffler 	sc->sc_tx_th_len = roundup(sizeof(sc->sc_tx_th), sizeof(u_int32_t));
5372c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_ihdr.it_len = htole16(sc->sc_tx_th_len);
5373c42a7b7eSSam Leffler 	sc->sc_tx_th.wt_ihdr.it_present = htole32(ATH_TX_RADIOTAP_PRESENT);
5374c42a7b7eSSam Leffler 
5375d3be6f5bSSam Leffler 	sc->sc_rx_th_len = roundup(sizeof(sc->sc_rx_th), sizeof(u_int32_t));
5376d3be6f5bSSam Leffler 	sc->sc_rx_th.wr_ihdr.it_len = htole16(sc->sc_rx_th_len);
5377c42a7b7eSSam Leffler 	sc->sc_rx_th.wr_ihdr.it_present = htole32(ATH_RX_RADIOTAP_PRESENT);
5378c42a7b7eSSam Leffler }
5379c42a7b7eSSam Leffler 
5380c42a7b7eSSam Leffler /*
5381c42a7b7eSSam Leffler  * Announce various information on device/driver attach.
5382c42a7b7eSSam Leffler  */
5383c42a7b7eSSam Leffler static void
5384c42a7b7eSSam Leffler ath_announce(struct ath_softc *sc)
5385c42a7b7eSSam Leffler {
5386c42a7b7eSSam Leffler #define	HAL_MODE_DUALBAND	(HAL_MODE_11A|HAL_MODE_11B)
5387fc74a9f9SBrooks Davis 	struct ifnet *ifp = sc->sc_ifp;
5388c42a7b7eSSam Leffler 	struct ath_hal *ah = sc->sc_ah;
5389c42a7b7eSSam Leffler 	u_int modes, cc;
5390c42a7b7eSSam Leffler 
5391c42a7b7eSSam Leffler 	if_printf(ifp, "mac %d.%d phy %d.%d",
5392c42a7b7eSSam Leffler 		ah->ah_macVersion, ah->ah_macRev,
5393c42a7b7eSSam Leffler 		ah->ah_phyRev >> 4, ah->ah_phyRev & 0xf);
5394c42a7b7eSSam Leffler 	/*
5395c42a7b7eSSam Leffler 	 * Print radio revision(s).  We check the wireless modes
5396c42a7b7eSSam Leffler 	 * to avoid falsely printing revs for inoperable parts.
5397c42a7b7eSSam Leffler 	 * Dual-band radio revs are returned in the 5Ghz rev number.
5398c42a7b7eSSam Leffler 	 */
5399c42a7b7eSSam Leffler 	ath_hal_getcountrycode(ah, &cc);
5400c42a7b7eSSam Leffler 	modes = ath_hal_getwirelessmodes(ah, cc);
5401c42a7b7eSSam Leffler 	if ((modes & HAL_MODE_DUALBAND) == HAL_MODE_DUALBAND) {
5402c42a7b7eSSam Leffler 		if (ah->ah_analog5GhzRev && ah->ah_analog2GhzRev)
5403c42a7b7eSSam Leffler 			printf(" 5ghz radio %d.%d 2ghz radio %d.%d",
5404c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev >> 4,
5405c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev & 0xf,
5406c42a7b7eSSam Leffler 				ah->ah_analog2GhzRev >> 4,
5407c42a7b7eSSam Leffler 				ah->ah_analog2GhzRev & 0xf);
5408c42a7b7eSSam Leffler 		else
5409c42a7b7eSSam Leffler 			printf(" radio %d.%d", ah->ah_analog5GhzRev >> 4,
5410c42a7b7eSSam Leffler 				ah->ah_analog5GhzRev & 0xf);
5411c42a7b7eSSam Leffler 	} else
5412c42a7b7eSSam Leffler 		printf(" radio %d.%d", ah->ah_analog5GhzRev >> 4,
5413c42a7b7eSSam Leffler 			ah->ah_analog5GhzRev & 0xf);
5414c42a7b7eSSam Leffler 	printf("\n");
5415c42a7b7eSSam Leffler 	if (bootverbose) {
5416c42a7b7eSSam Leffler 		int i;
5417c42a7b7eSSam Leffler 		for (i = 0; i <= WME_AC_VO; i++) {
5418c42a7b7eSSam Leffler 			struct ath_txq *txq = sc->sc_ac2q[i];
5419c42a7b7eSSam Leffler 			if_printf(ifp, "Use hw queue %u for %s traffic\n",
5420c42a7b7eSSam Leffler 				txq->axq_qnum, ieee80211_wme_acnames[i]);
5421c42a7b7eSSam Leffler 		}
5422c42a7b7eSSam Leffler 		if_printf(ifp, "Use hw queue %u for CAB traffic\n",
5423c42a7b7eSSam Leffler 			sc->sc_cabq->axq_qnum);
5424c42a7b7eSSam Leffler 		if_printf(ifp, "Use hw queue %u for beacons\n", sc->sc_bhalq);
5425c42a7b7eSSam Leffler 	}
5426e2d787faSSam Leffler 	if (ath_rxbuf != ATH_RXBUF)
5427e2d787faSSam Leffler 		if_printf(ifp, "using %u rx buffers\n", ath_rxbuf);
5428e2d787faSSam Leffler 	if (ath_txbuf != ATH_TXBUF)
5429e2d787faSSam Leffler 		if_printf(ifp, "using %u tx buffers\n", ath_txbuf);
5430c42a7b7eSSam Leffler #undef HAL_MODE_DUALBAND
5431c42a7b7eSSam Leffler }
5432