xref: /freebsd/sys/dev/ath/ath_hal/ar5416/ar5416reg.h (revision 607756e9de40e82f6cc9c48beecb4af6fce2f7dc)
114779705SSam Leffler /*
214779705SSam Leffler  * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
314779705SSam Leffler  * Copyright (c) 2002-2008 Atheros Communications, Inc.
414779705SSam Leffler  *
514779705SSam Leffler  * Permission to use, copy, modify, and/or distribute this software for any
614779705SSam Leffler  * purpose with or without fee is hereby granted, provided that the above
714779705SSam Leffler  * copyright notice and this permission notice appear in all copies.
814779705SSam Leffler  *
914779705SSam Leffler  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
1014779705SSam Leffler  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1114779705SSam Leffler  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1214779705SSam Leffler  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1314779705SSam Leffler  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1414779705SSam Leffler  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1514779705SSam Leffler  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1614779705SSam Leffler  *
17498657cfSSam Leffler  * $FreeBSD$
1814779705SSam Leffler  */
1914779705SSam Leffler #ifndef _DEV_ATH_AR5416REG_H
2014779705SSam Leffler #define	_DEV_ATH_AR5416REG_H
2114779705SSam Leffler 
22498657cfSSam Leffler #include <dev/ath/ath_hal/ar5212/ar5212reg.h>
2314779705SSam Leffler 
2414779705SSam Leffler /*
2514779705SSam Leffler  * Register added starting with the AR5416
2614779705SSam Leffler  */
2714779705SSam Leffler #define	AR_MIRT			0x0020	/* interrupt rate threshold */
2814779705SSam Leffler #define	AR_TIMT			0x0028	/* Tx Interrupt mitigation threshold */
2914779705SSam Leffler #define	AR_RIMT			0x002C	/* Rx Interrupt mitigation threshold */
3014779705SSam Leffler #define	AR_GTXTO		0x0064	/* global transmit timeout */
3114779705SSam Leffler #define	AR_GTTM			0x0068	/* global transmit timeout mode */
3214779705SSam Leffler #define	AR_CST			0x006C	/* carrier sense timeout */
3314779705SSam Leffler #define	AR_MAC_LED		0x1f04	/* LED control */
3444834ea4SSam Leffler #define	AR_WA			0x4004	/* PCIE work-arounds */
3544834ea4SSam Leffler #define	AR_PCIE_PM_CTRL		0x4014
3614779705SSam Leffler #define	AR_AHB_MODE		0x4024	/* AHB mode for dma */
3714779705SSam Leffler #define	AR_INTR_SYNC_CAUSE_CLR	0x4028	/* clear interrupt */
3814779705SSam Leffler #define	AR_INTR_SYNC_CAUSE	0x4028	/* check pending interrupts */
3914779705SSam Leffler #define	AR_INTR_SYNC_ENABLE	0x402c	/* enable interrupts */
4014779705SSam Leffler #define	AR_INTR_ASYNC_MASK	0x4030	/* asynchronous interrupt mask */
4114779705SSam Leffler #define	AR_INTR_SYNC_MASK	0x4034	/* synchronous interrupt mask */
4214779705SSam Leffler #define	AR_INTR_ASYNC_CAUSE	0x4038	/* check pending interrupts */
4314779705SSam Leffler #define	AR_INTR_ASYNC_ENABLE	0x403c	/* enable interrupts */
4414779705SSam Leffler #define	AR5416_PCIE_SERDES	0x4040
4514779705SSam Leffler #define	AR5416_PCIE_SERDES2	0x4044
4640ce4246SSam Leffler #define	AR_GPIO_IN_OUT		0x4048	/* GPIO input/output register */
4740ce4246SSam Leffler #define	AR_GPIO_OE_OUT		0x404c	/* GPIO output enable register */
4840ce4246SSam Leffler #define	AR_GPIO_INTR_POL	0x4050	/* GPIO interrupt polarity */
4940ce4246SSam Leffler #define	AR_GPIO_INPUT_EN_VAL	0x4054	/* GPIO input enable and value */
5040ce4246SSam Leffler #define	AR_GPIO_INPUT_MUX1	0x4058
5140ce4246SSam Leffler #define	AR_GPIO_INPUT_MUX2	0x405c
5240ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX1	0x4060
5340ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX2	0x4064
5440ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX3	0x4068
5514779705SSam Leffler #define	AR_EEPROM_STATUS_DATA	0x407c
5614779705SSam Leffler #define	AR_OBS			0x4080
579f25ad52SAdrian Chadd 
589f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
599f25ad52SAdrian Chadd #define	AR_RTC_BASE		0x20000
609f25ad52SAdrian Chadd #else
619f25ad52SAdrian Chadd #define	AR_RTC_BASE		0x7000
629f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
639f25ad52SAdrian Chadd 
649f25ad52SAdrian Chadd #define	AR_RTC_RC		AR_RTC_BASE + 0x00	/* reset control */
659f25ad52SAdrian Chadd #define	AR_RTC_PLL_CONTROL	AR_RTC_BASE + 0x14
669f25ad52SAdrian Chadd #define	AR_RTC_RESET		AR_RTC_BASE + 0x40	/* RTC reset register */
679f25ad52SAdrian Chadd #define	AR_RTC_STATUS		AR_RTC_BASE + 0x44	/* system sleep status */
689f25ad52SAdrian Chadd #define	AR_RTC_SLEEP_CLK	AR_RTC_BASE + 0x48
699f25ad52SAdrian Chadd #define	AR_RTC_FORCE_WAKE	AR_RTC_BASE + 0x4c	/* control MAC force wake */
709f25ad52SAdrian Chadd #define	AR_RTC_INTR_CAUSE	AR_RTC_BASE + 0x50	/* RTC interrupt cause/clear */
719f25ad52SAdrian Chadd #define	AR_RTC_INTR_ENABLE	AR_RTC_BASE + 0x54	/* RTC interrupt enable */
729f25ad52SAdrian Chadd #define	AR_RTC_INTR_MASK	AR_RTC_BASE + 0x58	/* RTC interrupt mask */
739f25ad52SAdrian Chadd 
749f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
759f25ad52SAdrian Chadd /* RTC_DERIVED_* - only for AR9130 */
769f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK		(AR_RTC_BASE + 0x0038)
779f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK_PERIOD	0x0000fffe
789f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK_PERIOD_S	1
799f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
809f25ad52SAdrian Chadd 
8114779705SSam Leffler #define	AR_RESET_TSF		0x8020
82*607756e9SAdrian Chadd 
83*607756e9SAdrian Chadd /*
84*607756e9SAdrian Chadd  * AR_SLEEP1 / AR_SLEEP2 are in the same place as in
85*607756e9SAdrian Chadd  * AR5212, however the fields have changed.
86*607756e9SAdrian Chadd  */
87*607756e9SAdrian Chadd #define	AR5416_SLEEP1		0x80d4
88*607756e9SAdrian Chadd #define	AR5416_SLEEP2		0x80d8
8914779705SSam Leffler #define	AR_RXFIFO_CFG		0x8114
9014779705SSam Leffler #define	AR_PHY_ERR_1		0x812c
9114779705SSam Leffler #define	AR_PHY_ERR_MASK_1	0x8130	/* mask for AR_PHY_ERR_1 */
9214779705SSam Leffler #define	AR_PHY_ERR_2		0x8134
9314779705SSam Leffler #define	AR_PHY_ERR_MASK_2	0x8138	/* mask for AR_PHY_ERR_2 */
9414779705SSam Leffler #define	AR_TSFOOR_THRESHOLD	0x813c
9514779705SSam Leffler #define	AR_PHY_ERR_3		0x8168
9614779705SSam Leffler #define	AR_PHY_ERR_MASK_3	0x816c	/* mask for AR_PHY_ERR_3 */
9714779705SSam Leffler #define	AR_TXOP_X		0x81ec	/* txop for legacy non-qos */
9814779705SSam Leffler #define	AR_TXOP_0_3		0x81f0	/* txop for various tid's */
9914779705SSam Leffler #define	AR_TXOP_4_7		0x81f4
10014779705SSam Leffler #define	AR_TXOP_8_11		0x81f8
10114779705SSam Leffler #define	AR_TXOP_12_15		0x81fc
10214779705SSam Leffler /* generic timers based on tsf - all uS */
10314779705SSam Leffler #define	AR_NEXT_TBTT		0x8200
10414779705SSam Leffler #define	AR_NEXT_DBA		0x8204
10514779705SSam Leffler #define	AR_NEXT_SWBA		0x8208
10614779705SSam Leffler #define	AR_NEXT_CFP		0x8208
10714779705SSam Leffler #define	AR_NEXT_HCF		0x820C
10814779705SSam Leffler #define	AR_NEXT_TIM		0x8210
10914779705SSam Leffler #define	AR_NEXT_DTIM		0x8214
11014779705SSam Leffler #define	AR_NEXT_QUIET		0x8218
11114779705SSam Leffler #define	AR_NEXT_NDP		0x821C
11214779705SSam Leffler #define	AR5416_BEACON_PERIOD	0x8220
11314779705SSam Leffler #define	AR_DBA_PERIOD		0x8224
11414779705SSam Leffler #define	AR_SWBA_PERIOD		0x8228
11514779705SSam Leffler #define	AR_HCF_PERIOD		0x822C
11614779705SSam Leffler #define	AR_TIM_PERIOD		0x8230
11714779705SSam Leffler #define	AR_DTIM_PERIOD		0x8234
11814779705SSam Leffler #define	AR_QUIET_PERIOD		0x8238
11914779705SSam Leffler #define	AR_NDP_PERIOD		0x823C
12014779705SSam Leffler #define	AR_TIMER_MODE		0x8240
12114779705SSam Leffler #define	AR_SLP32_MODE		0x8244
12214779705SSam Leffler #define	AR_SLP32_WAKE		0x8248
12314779705SSam Leffler #define	AR_SLP32_INC		0x824c
12414779705SSam Leffler #define	AR_SLP_CNT		0x8250	/* 32kHz cycles with mac asleep */
12514779705SSam Leffler #define	AR_SLP_CYCLE_CNT	0x8254	/* absolute number of 32kHz cycles */
12614779705SSam Leffler #define	AR_SLP_MIB_CTRL		0x8258
12714779705SSam Leffler #define	AR_2040_MODE		0x8318
12814779705SSam Leffler #define	AR_EXTRCCNT		0x8328	/* extension channel rx clear count */
12914779705SSam Leffler #define	AR_SELFGEN_MASK		0x832c	/* rx and cal chain masks */
13014779705SSam Leffler #define	AR_PCU_TXBUF_CTRL	0x8340
1314f49ef43SRui Paulo #define	AR_PCU_MISC_MODE2	0x8344
13214779705SSam Leffler 
13314779705SSam Leffler /* DMA & PCI Registers in PCI space (usable during sleep)*/
13414779705SSam Leffler #define	AR_RC_AHB		0x00000001	/* AHB reset */
13514779705SSam Leffler #define	AR_RC_APB		0x00000002	/* APB reset */
13614779705SSam Leffler #define	AR_RC_HOSTIF		0x00000100	/* host interface reset */
13714779705SSam Leffler 
13814779705SSam Leffler #define	AR_MIRT_VAL		0x0000ffff	/* in uS */
13914779705SSam Leffler #define	AR_MIRT_VAL_S		16
14014779705SSam Leffler 
14114779705SSam Leffler #define	AR_TIMT_LAST		0x0000ffff	/* Last packet threshold */
14214779705SSam Leffler #define	AR_TIMT_LAST_S		0
14314779705SSam Leffler #define	AR_TIMT_FIRST		0xffff0000	/* First packet threshold */
14414779705SSam Leffler #define	AR_TIMT_FIRST_S		16
14514779705SSam Leffler 
14614779705SSam Leffler #define	AR_RIMT_LAST		0x0000ffff	/* Last packet threshold */
14714779705SSam Leffler #define	AR_RIMT_LAST_S		0
14814779705SSam Leffler #define	AR_RIMT_FIRST		0xffff0000	/* First packet threshold */
14914779705SSam Leffler #define	AR_RIMT_FIRST_S		16
15014779705SSam Leffler 
15114779705SSam Leffler #define	AR_GTXTO_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
15214779705SSam Leffler #define	AR_GTXTO_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
15314779705SSam Leffler #define	AR_GTXTO_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
15414779705SSam Leffler 
15514779705SSam Leffler #define	AR_GTTM_USEC          0x00000001 // usec strobe
15614779705SSam Leffler #define	AR_GTTM_IGNORE_IDLE   0x00000002 // ignore channel idle
15714779705SSam Leffler #define	AR_GTTM_RESET_IDLE    0x00000004 // reset counter on channel idle low
15814779705SSam Leffler #define	AR_GTTM_CST_USEC      0x00000008 // CST usec strobe
15914779705SSam Leffler 
16014779705SSam Leffler #define	AR_CST_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
16114779705SSam Leffler #define	AR_CST_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
16214779705SSam Leffler #define	AR_CST_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
16314779705SSam Leffler 
16414779705SSam Leffler /* MAC tx DMA size config  */
16514779705SSam Leffler #define	AR_TXCFG_DMASZ_MASK	0x00000003
16614779705SSam Leffler #define	AR_TXCFG_DMASZ_4B	0
16714779705SSam Leffler #define	AR_TXCFG_DMASZ_8B	1
16814779705SSam Leffler #define	AR_TXCFG_DMASZ_16B	2
16914779705SSam Leffler #define	AR_TXCFG_DMASZ_32B	3
17014779705SSam Leffler #define	AR_TXCFG_DMASZ_64B	4
17114779705SSam Leffler #define	AR_TXCFG_DMASZ_128B	5
17214779705SSam Leffler #define	AR_TXCFG_DMASZ_256B	6
17314779705SSam Leffler #define	AR_TXCFG_DMASZ_512B	7
17414779705SSam Leffler #define	AR_TXCFG_ATIM_TXPOLICY	0x00000800
17514779705SSam Leffler 
17614779705SSam Leffler /* MAC rx DMA size config  */
17714779705SSam Leffler #define	AR_RXCFG_DMASZ_MASK	0x00000007
17814779705SSam Leffler #define	AR_RXCFG_DMASZ_4B	0
17914779705SSam Leffler #define	AR_RXCFG_DMASZ_8B	1
18014779705SSam Leffler #define	AR_RXCFG_DMASZ_16B	2
18114779705SSam Leffler #define	AR_RXCFG_DMASZ_32B	3
18214779705SSam Leffler #define	AR_RXCFG_DMASZ_64B	4
18314779705SSam Leffler #define	AR_RXCFG_DMASZ_128B	5
18414779705SSam Leffler #define	AR_RXCFG_DMASZ_256B	6
18514779705SSam Leffler #define	AR_RXCFG_DMASZ_512B	7
18614779705SSam Leffler 
18714779705SSam Leffler /* MAC Led registers */
18859298273SAdrian Chadd #define	AR_CFG_SCLK_RATE_IND	0x00000003 /* sleep clock indication */
18959298273SAdrian Chadd #define	AR_CFG_SCLK_RATE_IND_S	0
19059298273SAdrian Chadd #define	AR_CFG_SCLK_32MHZ	0x00000000 /* Sleep clock rate */
19159298273SAdrian Chadd #define	AR_CFG_SCLK_4MHZ	0x00000001 /* Sleep clock rate */
19259298273SAdrian Chadd #define	AR_CFG_SCLK_1MHZ	0x00000002 /* Sleep clock rate */
19359298273SAdrian Chadd #define	AR_CFG_SCLK_32KHZ	0x00000003 /* Sleep clock rate */
19414779705SSam Leffler #define	AR_MAC_LED_BLINK_SLOW	0x00000008	/* LED slowest blink rate mode */
19514779705SSam Leffler #define	AR_MAC_LED_BLINK_THRESH_SEL 0x00000070	/* LED blink threshold select */
19614779705SSam Leffler #define	AR_MAC_LED_MODE		0x00000380	/* LED mode select */
19714779705SSam Leffler #define	AR_MAC_LED_MODE_S	7
19814779705SSam Leffler #define	AR_MAC_LED_MODE_PROP	0	/* Blink prop to filtered tx/rx */
19914779705SSam Leffler #define	AR_MAC_LED_MODE_RPROP	1	/* Blink prop to unfiltered tx/rx */
20014779705SSam Leffler #define	AR_MAC_LED_MODE_SPLIT	2	/* Blink power for tx/net for rx */
20114779705SSam Leffler #define	AR_MAC_LED_MODE_RAND	3	/* Blink randomly */
20214779705SSam Leffler #define	AR_MAC_LED_MODE_POWON	5	/* Power LED on (s/w control) */
20314779705SSam Leffler #define	AR_MAC_LED_MODE_NETON	6	/* Network LED on (s/w control) */
20414779705SSam Leffler #define	AR_MAC_LED_ASSOC	0x00000c00
20514779705SSam Leffler #define	AR_MAC_LED_ASSOC_NONE	0x00000000 /* STA is not associated or trying */
20614779705SSam Leffler #define	AR_MAC_LED_ASSOC_ACTIVE	0x00000400 /* STA is associated */
20714779705SSam Leffler #define	AR_MAC_LED_ASSOC_PEND	0x00000800 /* STA is trying to associate */
20814779705SSam Leffler #define	AR_MAC_LED_ASSOC_S	10
20914779705SSam Leffler 
21044834ea4SSam Leffler #define	AR_WA_UNTIE_RESET_EN	0x00008000	/* ena PCI reset to POR */
21144834ea4SSam Leffler #define	AR_WA_RESET_EN		0x00040000	/* ena AR_WA_UNTIE_RESET_EN */
21244834ea4SSam Leffler #define	AR_WA_ANALOG_SHIFT	0x00100000
21344834ea4SSam Leffler #define	AR_WA_POR_SHORT		0x00200000	/* PCIE phy reset control */
21444834ea4SSam Leffler 
21544834ea4SSam Leffler #define	AR_WA_DEFAULT		0x0000073f
21644834ea4SSam Leffler #define	AR9280_WA_DEFAULT	0x0040073f
21744834ea4SSam Leffler #define	AR9285_WA_DEFAULT	0x004a05cb
21844834ea4SSam Leffler 
21944834ea4SSam Leffler #define	AR_PCIE_PM_CTRL_ENA	0x00080000
22044834ea4SSam Leffler 
22114779705SSam Leffler #define	AR_AHB_EXACT_WR_EN	0x00000000	/* write exact bytes */
22214779705SSam Leffler #define	AR_AHB_BUF_WR_EN	0x00000001	/* buffer write upto cacheline*/
22314779705SSam Leffler #define	AR_AHB_EXACT_RD_EN	0x00000000	/* read exact bytes */
22414779705SSam Leffler #define	AR_AHB_CACHELINE_RD_EN	0x00000002	/* read upto end of cacheline */
22514779705SSam Leffler #define	AR_AHB_PREFETCH_RD_EN	0x00000004	/* prefetch upto page boundary*/
22614779705SSam Leffler #define	AR_AHB_PAGE_SIZE_1K	0x00000000	/* set page-size as 1k */
22714779705SSam Leffler #define	AR_AHB_PAGE_SIZE_2K	0x00000008	/* set page-size as 2k */
22814779705SSam Leffler #define	AR_AHB_PAGE_SIZE_4K	0x00000010	/* set page-size as 4k */
229d8daa2e3SAdrian Chadd /* Kiwi */
230d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_EN	0x000000C0      /* set Custom Burst Mode */
231d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_EN_S		6	/* set Custom Burst Mode */
232d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL	3	/* set both bits in Async FIFO mode */
23314779705SSam Leffler 
23414779705SSam Leffler /* MAC PCU Registers */
23514779705SSam Leffler #define	AR_STA_ID1_PRESERVE_SEQNUM	0x20000000 /* Don't replace seq num */
23614779705SSam Leffler 
23714779705SSam Leffler /* Extended PCU DIAG_SW control fields */
23814779705SSam Leffler #define	AR_DIAG_DUAL_CHAIN_INFO	0x01000000	/* dual chain channel info */
23914779705SSam Leffler #define	AR_DIAG_RX_ABORT	0x02000000	/* abort rx */
24014779705SSam Leffler #define	AR_DIAG_SATURATE_CCNT	0x04000000	/* sat. cycle cnts (no shift) */
24114779705SSam Leffler #define	AR_DIAG_OBS_PT_SEL2	0x08000000	/* observation point sel */
24214779705SSam Leffler #define	AR_DIAG_RXCLEAR_CTL_LOW	0x10000000	/* force rx_clear(ctl) low/busy */
24314779705SSam Leffler #define	AR_DIAG_RXCLEAR_EXT_LOW	0x20000000	/* force rx_clear(ext) low/busy */
24414779705SSam Leffler 
24514779705SSam Leffler #define	AR_TXOP_X_VAL	0x000000FF
24614779705SSam Leffler 
24714779705SSam Leffler #define	AR_RESET_TSF_ONCE	0x01000000	/* reset tsf once; self-clears*/
24814779705SSam Leffler 
24914779705SSam Leffler /* Interrupts */
25014779705SSam Leffler #define	AR_ISR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
25114779705SSam Leffler #define	AR_ISR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
25214779705SSam Leffler #define	AR_ISR_TXINTM		0x40000000	/* Tx int after mitigation */
25314779705SSam Leffler #define	AR_ISR_RXINTM		0x80000000	/* Rx int after mitigation */
25414779705SSam Leffler 
25514779705SSam Leffler #define	AR_ISR_S2_CST		0x00400000	/* Carrier sense timeout */
25614779705SSam Leffler #define	AR_ISR_S2_GTT		0x00800000	/* Global transmit timeout */
25714779705SSam Leffler #define	AR_ISR_S2_TSFOOR	0x40000000	/* RX TSF out of range */
25814779705SSam Leffler 
2594f49ef43SRui Paulo #define	AR_ISR_S5		0x0098
2604f49ef43SRui Paulo #define	AR_ISR_S5_S		0x00d8
2614f49ef43SRui Paulo #define	AR_ISR_S5_TIM_TIMER	0x00000010
2624f49ef43SRui Paulo 
26314779705SSam Leffler #define	AR_INTR_SPURIOUS	0xffffffff
26414779705SSam Leffler #define	AR_INTR_RTC_IRQ		0x00000001	/* rtc in shutdown state */
26514779705SSam Leffler #define	AR_INTR_MAC_IRQ		0x00000002	/* pending mac interrupt */
26614779705SSam Leffler #define	AR_INTR_EEP_PROT_ACCESS	0x00000004	/* eeprom protected access */
26714779705SSam Leffler #define	AR_INTR_MAC_AWAKE	0x00020000	/* mac is awake */
26814779705SSam Leffler #define	AR_INTR_MAC_ASLEEP	0x00040000	/* mac is asleep */
26914779705SSam Leffler 
27014779705SSam Leffler /* Interrupt Mask Registers */
27114779705SSam Leffler #define	AR_IMR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
27214779705SSam Leffler #define	AR_IMR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
27314779705SSam Leffler #define	AR_IMR_TXINTM		0x40000000	/* Tx int after mitigation */
27414779705SSam Leffler #define	AR_IMR_RXINTM		0x80000000	/* Rx int after mitigation */
27514779705SSam Leffler 
27614779705SSam Leffler #define	AR_IMR_S2_CST		0x00400000	/* Carrier sense timeout */
27714779705SSam Leffler #define	AR_IMR_S2_GTT		0x00800000	/* Global transmit timeout */
27814779705SSam Leffler 
27914779705SSam Leffler /* synchronous interrupt signals */
28014779705SSam Leffler #define	AR_INTR_SYNC_RTC_IRQ		0x00000001
28114779705SSam Leffler #define	AR_INTR_SYNC_MAC_IRQ		0x00000002
28214779705SSam Leffler #define	AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS	0x00000004
28314779705SSam Leffler #define	AR_INTR_SYNC_APB_TIMEOUT	0x00000008
28414779705SSam Leffler #define	AR_INTR_SYNC_PCI_MODE_CONFLICT	0x00000010
28514779705SSam Leffler #define	AR_INTR_SYNC_HOST1_FATAL	0x00000020
28614779705SSam Leffler #define	AR_INTR_SYNC_HOST1_PERR		0x00000040
28714779705SSam Leffler #define	AR_INTR_SYNC_TRCV_FIFO_PERR	0x00000080
28814779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_EP	0x00000100
28914779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_DLLP_ABORT	0x00000200
29014779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_TLP_ABORT	0x00000400
29114779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_ECRC_ERR	0x00000800
29214779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_TIMEOUT	0x00001000
29314779705SSam Leffler #define	AR_INTR_SYNC_LOCAL_TIMEOUT	0x00002000
29414779705SSam Leffler #define	AR_INTR_SYNC_PM_ACCESS		0x00004000
29514779705SSam Leffler #define	AR_INTR_SYNC_MAC_AWAKE		0x00008000
29614779705SSam Leffler #define	AR_INTR_SYNC_MAC_ASLEEP		0x00010000
29714779705SSam Leffler #define	AR_INTR_SYNC_MAC_SLEEP_ACCESS	0x00020000
29814779705SSam Leffler #define	AR_INTR_SYNC_ALL		0x0003FFFF
29914779705SSam Leffler 
30014779705SSam Leffler /* default synchronous interrupt signals enabled */
30114779705SSam Leffler #define	AR_INTR_SYNC_DEFAULT \
30214779705SSam Leffler 	(AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \
30314779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \
30414779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \
30514779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \
30614779705SSam Leffler 	 AR_INTR_SYNC_MAC_SLEEP_ACCESS)
30714779705SSam Leffler 
30840ce4246SSam Leffler #define	AR_INTR_SYNC_MASK_GPIO		0xFFFC0000
30940ce4246SSam Leffler #define	AR_INTR_SYNC_MASK_GPIO_S	18
31040ce4246SSam Leffler 
31140ce4246SSam Leffler #define	AR_INTR_SYNC_ENABLE_GPIO	0xFFFC0000
31240ce4246SSam Leffler #define	AR_INTR_SYNC_ENABLE_GPIO_S	18
31340ce4246SSam Leffler 
31440ce4246SSam Leffler #define	AR_INTR_ASYNC_MASK_GPIO		0xFFFC0000	/* async int mask */
31540ce4246SSam Leffler #define	AR_INTR_ASYNC_MASK_GPIO_S	18
31640ce4246SSam Leffler 
31740ce4246SSam Leffler #define	AR_INTR_ASYNC_CAUSE_GPIO	0xFFFC0000	/* GPIO interrupts */
31840ce4246SSam Leffler #define	AR_INTR_ASYNC_USED	(AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO)
31940ce4246SSam Leffler 
32040ce4246SSam Leffler #define	AR_INTR_ASYNC_ENABLE_GPIO	0xFFFC0000	/* enable interrupts */
32140ce4246SSam Leffler #define	AR_INTR_ASYNC_ENABLE_GPIO_S	18
32240ce4246SSam Leffler 
32314779705SSam Leffler /* RTC registers */
32414779705SSam Leffler #define	AR_RTC_RC_M		0x00000003
32514779705SSam Leffler #define	AR_RTC_RC_MAC_WARM	0x00000001
32614779705SSam Leffler #define	AR_RTC_RC_MAC_COLD	0x00000002
3279f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
3289f25ad52SAdrian Chadd #define AR_RTC_RC_COLD_RESET    0x00000004
3299f25ad52SAdrian Chadd #define AR_RTC_RC_WARM_RESET    0x00000008
3309f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
33114779705SSam Leffler #define	AR_RTC_PLL_DIV		0x0000001f
33214779705SSam Leffler #define	AR_RTC_PLL_DIV_S	0
33314779705SSam Leffler #define	AR_RTC_PLL_DIV2		0x00000020
33414779705SSam Leffler #define	AR_RTC_PLL_REFDIV_5	0x000000c0
33514779705SSam Leffler 
33614779705SSam Leffler #define	AR_RTC_SOWL_PLL_DIV		0x000003ff
33714779705SSam Leffler #define	AR_RTC_SOWL_PLL_DIV_S		0
33814779705SSam Leffler #define	AR_RTC_SOWL_PLL_REFDIV		0x00003C00
33914779705SSam Leffler #define	AR_RTC_SOWL_PLL_REFDIV_S	10
34014779705SSam Leffler #define	AR_RTC_SOWL_PLL_CLKSEL		0x0000C000
34114779705SSam Leffler #define	AR_RTC_SOWL_PLL_CLKSEL_S	14
34214779705SSam Leffler 
34314779705SSam Leffler #define	AR_RTC_RESET_EN		0x00000001	/* Reset RTC bit */
34414779705SSam Leffler 
34514779705SSam Leffler #define	AR_RTC_PM_STATUS_M	0x0000000f	/* Pwr Mgmt Status */
3469f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
3479f25ad52SAdrian Chadd #define	AR_RTC_STATUS_M		0x0000000f	/* RTC Status */
3489f25ad52SAdrian Chadd #else
34914779705SSam Leffler #define	AR_RTC_STATUS_M		0x0000003f	/* RTC Status */
3509f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
35114779705SSam Leffler #define	AR_RTC_STATUS_SHUTDOWN	0x00000001
35214779705SSam Leffler #define	AR_RTC_STATUS_ON	0x00000002
35314779705SSam Leffler #define	AR_RTC_STATUS_SLEEP	0x00000004
35414779705SSam Leffler #define	AR_RTC_STATUS_WAKEUP	0x00000008
35514779705SSam Leffler #define	AR_RTC_STATUS_COLDRESET	0x00000010	/* Not currently used */
35614779705SSam Leffler #define	AR_RTC_STATUS_PLLCHANGE	0x00000020	/* Not currently used */
35714779705SSam Leffler 
35814779705SSam Leffler #define	AR_RTC_SLEEP_DERIVED_CLK	0x2
35914779705SSam Leffler 
36014779705SSam Leffler #define	AR_RTC_FORCE_WAKE_EN	0x00000001	/* enable force wake */
36114779705SSam Leffler #define	AR_RTC_FORCE_WAKE_ON_INT 0x00000002	/* auto-wake on MAC interrupt */
36214779705SSam Leffler 
36314779705SSam Leffler #define	AR_RTC_PLL_CLKSEL	0x00000300
36414779705SSam Leffler #define	AR_RTC_PLL_CLKSEL_S	8
36514779705SSam Leffler 
36614779705SSam Leffler /* AR9280: rf long shift registers */
3674b5404a9SAdrian Chadd #define	AR_AN_RF2G1_CH0         0x7810
3684b5404a9SAdrian Chadd #define	AR_AN_RF5G1_CH0         0x7818
3694b5404a9SAdrian Chadd #define	AR_AN_RF2G1_CH1         0x7834
3704b5404a9SAdrian Chadd #define	AR_AN_RF5G1_CH1         0x783C
3714b5404a9SAdrian Chadd #define	AR_AN_TOP2		0x7894
3724b5404a9SAdrian Chadd #define	AR_AN_SYNTH9            0x7868
3734b5404a9SAdrian Chadd 
37414779705SSam Leffler #define	AR_AN_RF2G1_CH0_OB      0x03800000
37514779705SSam Leffler #define	AR_AN_RF2G1_CH0_OB_S    23
37614779705SSam Leffler #define	AR_AN_RF2G1_CH0_DB      0x1C000000
37714779705SSam Leffler #define	AR_AN_RF2G1_CH0_DB_S    26
37814779705SSam Leffler 
37914779705SSam Leffler #define	AR_AN_RF5G1_CH0_OB5     0x00070000
38014779705SSam Leffler #define	AR_AN_RF5G1_CH0_OB5_S   16
38114779705SSam Leffler #define	AR_AN_RF5G1_CH0_DB5     0x00380000
38214779705SSam Leffler #define	AR_AN_RF5G1_CH0_DB5_S   19
38314779705SSam Leffler 
38414779705SSam Leffler #define	AR_AN_RF2G1_CH1_OB      0x03800000
38514779705SSam Leffler #define	AR_AN_RF2G1_CH1_OB_S    23
38614779705SSam Leffler #define	AR_AN_RF2G1_CH1_DB      0x1C000000
38714779705SSam Leffler #define	AR_AN_RF2G1_CH1_DB_S    26
38814779705SSam Leffler 
38914779705SSam Leffler #define	AR_AN_RF5G1_CH1_OB5     0x00070000
39014779705SSam Leffler #define	AR_AN_RF5G1_CH1_OB5_S   16
39114779705SSam Leffler #define	AR_AN_RF5G1_CH1_DB5     0x00380000
39214779705SSam Leffler #define	AR_AN_RF5G1_CH1_DB5_S   19
39314779705SSam Leffler 
3948f699719SAdrian Chadd #define AR_AN_TOP1                  0x7890
3958f699719SAdrian Chadd #define AR_AN_TOP1_DACIPMODE        0x00040000
3968f699719SAdrian Chadd #define AR_AN_TOP1_DACIPMODE_S      18
3978f699719SAdrian Chadd 
39814779705SSam Leffler #define	AR_AN_TOP2_XPABIAS_LVL      0xC0000000
39914779705SSam Leffler #define	AR_AN_TOP2_XPABIAS_LVL_S    30
40014779705SSam Leffler #define	AR_AN_TOP2_LOCALBIAS        0x00200000
40114779705SSam Leffler #define	AR_AN_TOP2_LOCALBIAS_S      21
40214779705SSam Leffler #define	AR_AN_TOP2_PWDCLKIND        0x00400000
40314779705SSam Leffler #define	AR_AN_TOP2_PWDCLKIND_S      22
40414779705SSam Leffler 
40514779705SSam Leffler #define	AR_AN_SYNTH9_REFDIVA    0xf8000000
40614779705SSam Leffler #define	AR_AN_SYNTH9_REFDIVA_S  27
40714779705SSam Leffler 
408f3d3bf87SRui Paulo #define	AR9271_AN_RF2G6_OFFS	0x07f00000
409f3d3bf87SRui Paulo #define	AR9271_AN_RF2G6_OFFS_S	20
410f3d3bf87SRui Paulo 
41114779705SSam Leffler /* Sleep control */
412*607756e9SAdrian Chadd #define	AR5416_SLEEP1_ASSUME_DTIM	0x00080000
41314779705SSam Leffler #define	AR5416_SLEEP1_CAB_TIMEOUT	0xFFE00000	/* Cab timeout (TU) */
41414779705SSam Leffler #define	AR5416_SLEEP1_CAB_TIMEOUT_S	22
41514779705SSam Leffler 
41614779705SSam Leffler #define	AR5416_SLEEP2_BEACON_TIMEOUT	0xFFE00000	/* Beacon timeout (TU)*/
41714779705SSam Leffler #define	AR5416_SLEEP2_BEACON_TIMEOUT_S	22
41814779705SSam Leffler 
41914779705SSam Leffler /* Sleep Registers */
42014779705SSam Leffler #define	AR_SLP32_HALFCLK_LATENCY      0x000FFFFF	/* rising <-> falling edge */
42114779705SSam Leffler #define	AR_SLP32_ENA		0x00100000
42214779705SSam Leffler #define	AR_SLP32_TSF_WRITE_STATUS      0x00200000	/* tsf update in progress */
42314779705SSam Leffler 
42414779705SSam Leffler #define	AR_SLP32_WAKE_XTL_TIME	0x0000FFFF	/* time to wake crystal */
42514779705SSam Leffler 
42614779705SSam Leffler #define	AR_SLP32_TST_INC	0x000FFFFF
42714779705SSam Leffler 
42814779705SSam Leffler #define	AR_SLP_MIB_CLEAR	0x00000001	/* clear pending */
42914779705SSam Leffler #define	AR_SLP_MIB_PENDING	0x00000002	/* clear counters */
43014779705SSam Leffler 
43114779705SSam Leffler #define	AR_TIMER_MODE_TBTT		0x00000001
43214779705SSam Leffler #define	AR_TIMER_MODE_DBA		0x00000002
43314779705SSam Leffler #define	AR_TIMER_MODE_SWBA		0x00000004
43414779705SSam Leffler #define	AR_TIMER_MODE_HCF		0x00000008
43514779705SSam Leffler #define	AR_TIMER_MODE_TIM		0x00000010
43614779705SSam Leffler #define	AR_TIMER_MODE_DTIM		0x00000020
43714779705SSam Leffler #define	AR_TIMER_MODE_QUIET		0x00000040
43814779705SSam Leffler #define	AR_TIMER_MODE_NDP		0x00000080
43914779705SSam Leffler #define	AR_TIMER_MODE_OVERFLOW_INDEX	0x00000700
44014779705SSam Leffler #define	AR_TIMER_MODE_OVERFLOW_INDEX_S	8
44114779705SSam Leffler #define	AR_TIMER_MODE_THRESH		0xFFFFF000
44214779705SSam Leffler #define	AR_TIMER_MODE_THRESH_S		12
44314779705SSam Leffler 
44414779705SSam Leffler /* PCU Misc modes */
44514779705SSam Leffler #define	AR_PCU_FORCE_BSSID_MATCH	0x00000001 /* force bssid to match */
44614779705SSam Leffler #define	AR_PCU_MIC_NEW_LOC_ENA		0x00000004 /* tx/rx mic keys together */
44714779705SSam Leffler #define	AR_PCU_TX_ADD_TSF		0x00000008 /* add tx_tsf + int_tsf */
44814779705SSam Leffler #define	AR_PCU_CCK_SIFS_MODE		0x00000010 /* assume 11b sifs */
44914779705SSam Leffler #define	AR_PCU_RX_ANT_UPDT		0x00000800 /* KC_RX_ANT_UPDATE */
45014779705SSam Leffler #define	AR_PCU_TXOP_TBTT_LIMIT_ENA	0x00001000 /* enforce txop / tbtt */
45114779705SSam Leffler #define	AR_PCU_MISS_BCN_IN_SLEEP	0x00004000 /* count bmiss's when sleeping */
45214779705SSam Leffler #define	AR_PCU_BUG_12306_FIX_ENA	0x00020000 /* use rx_clear to count sifs */
45314779705SSam Leffler #define	AR_PCU_FORCE_QUIET_COLL		0x00040000 /* kill xmit for channel change */
45414779705SSam Leffler #define	AR_PCU_TBTT_PROTECT		0x00200000 /* no xmit upto tbtt+20 uS */
45514779705SSam Leffler #define	AR_PCU_CLEAR_VMF		0x01000000 /* clear vmf mode (fast cc)*/
45614779705SSam Leffler #define	AR_PCU_CLEAR_BA_VALID		0x04000000 /* clear ba state */
45714779705SSam Leffler 
45824cfde2fSAdrian Chadd #define	AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE		0x00000002
45924cfde2fSAdrian Chadd #define	AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT	0x00000004
46060d38784SAdrian Chadd /*
46160d38784SAdrian Chadd  * This bit enables the Multicast search based on both MAC Address and Key ID.
46260d38784SAdrian Chadd  * If bit is 0, then Multicast search is based on MAC address only.
46360d38784SAdrian Chadd  * For Merlin and above only.
46460d38784SAdrian Chadd  */
46560d38784SAdrian Chadd #define	AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE	0x00000040
466d8daa2e3SAdrian Chadd #define	AR_PCU_MISC_MODE2_ENABLE_AGGWEP	0x00020000	/* Kiwi or later? */
4674f49ef43SRui Paulo #define	AR_PCU_MISC_MODE2_HWWAR1	0x00100000
468ddbac71bSAdrian Chadd #define	AR_PCU_MISC_MODE2_HWWAR2	0x02000000
4694f49ef43SRui Paulo 
470d8daa2e3SAdrian Chadd /* For Kiwi */
471d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3		0x8358
472d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL	0x00000400
473d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET	0x80000000
474d8daa2e3SAdrian Chadd 
475d8daa2e3SAdrian Chadd /* TSF2. For Kiwi only */
476d8daa2e3SAdrian Chadd #define	AR_TSF2_L32			0x8390
477d8daa2e3SAdrian Chadd #define	AR_TSF2_U32			0x8394
478d8daa2e3SAdrian Chadd 
479d8daa2e3SAdrian Chadd /* MAC Direct Connect Control. For Kiwi only */
480d8daa2e3SAdrian Chadd #define	AR_DIRECT_CONNECT		0x83A0
481d8daa2e3SAdrian Chadd #define	AR_DC_AP_STA_EN			0x00000001
482d8daa2e3SAdrian Chadd 
48314779705SSam Leffler /* GPIO Interrupt */
48414779705SSam Leffler #define	AR_INTR_GPIO		0x3FF00000	/* gpio interrupted */
48514779705SSam Leffler #define	AR_INTR_GPIO_S		20
48614779705SSam Leffler 
48714779705SSam Leffler #define	AR_GPIO_OUT_CTRL	0x000003FF	/* 0 = out, 1 = in */
48814779705SSam Leffler #define	AR_GPIO_OUT_VAL		0x000FFC00
48914779705SSam Leffler #define	AR_GPIO_OUT_VAL_S	10
49014779705SSam Leffler #define	AR_GPIO_INTR_CTRL	0x3FF00000
49114779705SSam Leffler #define	AR_GPIO_INTR_CTRL_S	20
49214779705SSam Leffler 
49340ce4246SSam Leffler #define	AR_GPIO_IN_VAL		0x0FFFC000	/* pre-9280 */
49440ce4246SSam Leffler #define	AR_GPIO_IN_VAL_S	14
49540ce4246SSam Leffler #define	AR928X_GPIO_IN_VAL	0x000FFC00
49640ce4246SSam Leffler #define	AR928X_GPIO_IN_VAL_S	10
49740ce4246SSam Leffler #define	AR9285_GPIO_IN_VAL	0x00FFF000
49840ce4246SSam Leffler #define	AR9285_GPIO_IN_VAL_S	12
49940ce4246SSam Leffler 
50040ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV	0x3	/* 2 bit mask shifted by 2*bitpos */
50140ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_NO	0x0	/* tristate */
50240ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_LOW	0x1	/* drive if low */
50340ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_HI	0x2	/* drive if high */
50440ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_ALL	0x3	/* drive always */
50540ce4246SSam Leffler 
50640ce4246SSam Leffler #define	AR_GPIO_INTR_POL_VAL	0x1FFF
50740ce4246SSam Leffler #define	AR_GPIO_INTR_POL_VAL_S	0
50840ce4246SSam Leffler 
5094f49ef43SRui Paulo #define	AR_GPIO_JTAG_DISABLE	0x00020000
5104f49ef43SRui Paulo 
51114779705SSam Leffler #define	AR_2040_JOINED_RX_CLEAR	0x00000001	/* use ctl + ext rx_clear for cca */
51214779705SSam Leffler 
51314779705SSam Leffler #define	AR_PCU_TXBUF_CTRL_SIZE_MASK	0x7FF
51414779705SSam Leffler #define	AR_PCU_TXBUF_CTRL_USABLE_SIZE	0x700
515f3d3bf87SRui Paulo #define	AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
51614779705SSam Leffler 
517d8daa2e3SAdrian Chadd /* IFS, SIFS, slot, etc for Async FIFO mode (Kiwi) */
518d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR	0x000003AB
519d8daa2e3SAdrian Chadd #define	AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR	0x16001D56
520d8daa2e3SAdrian Chadd #define	AR_USEC_ASYNC_FIFO_DUR			0x12e00074
521d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR	0x00000420
522d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR	0x0000A5EB
523d8daa2e3SAdrian Chadd 
524d8daa2e3SAdrian Chadd /* Used by Kiwi Async FIFO */
525d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_LOGIC_ANALYZER		0x8264
526d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768	0x20000000
527d8daa2e3SAdrian Chadd 
52814779705SSam Leffler /* Eeprom defines */
52914779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_VAL           0x0000ffff
53014779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_VAL_S         0
53114779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_BUSY          0x00010000
53214779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_BUSY_ACCESS   0x00020000
53314779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_PROT_ACCESS   0x00040000
53414779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
53514779705SSam Leffler 
536d1915e73SAdrian Chadd /*
537d1915e73SAdrian Chadd  * AR5212 defines the MAC revision mask as 0xF, but both ath9k and
538d1915e73SAdrian Chadd  * the Atheros HAL define it as 0x7.
539d1915e73SAdrian Chadd  *
540d1915e73SAdrian Chadd  * What this means however is AR5416 silicon revisions have
541d1915e73SAdrian Chadd  * changed. The below macros are for what is contained in the
542d1915e73SAdrian Chadd  * lower four bits; if the lower three bits are taken into account
543d1915e73SAdrian Chadd  * the revisions become 1.0 => 0x0, 2.0 => 0x1, 2.2 => 0x2.
544d1915e73SAdrian Chadd  */
545d1915e73SAdrian Chadd 
546d1915e73SAdrian Chadd /* These are the legacy revisions, with a four bit AR_SREV_REVISION mask */
54714779705SSam Leffler #define	AR_SREV_REVISION_OWL_10		0x08
54814779705SSam Leffler #define	AR_SREV_REVISION_OWL_20		0x09
54914779705SSam Leffler #define	AR_SREV_REVISION_OWL_22		0x0a
55014779705SSam Leffler 
55114779705SSam Leffler #define	AR_RAD5133_SREV_MAJOR		0xc0	/* Fowl: 2+5G/3x3 */
55214779705SSam Leffler #define	AR_RAD2133_SREV_MAJOR		0xd0	/* Fowl: 2G/3x3   */
55314779705SSam Leffler #define	AR_RAD5122_SREV_MAJOR		0xe0	/* Fowl: 5G/2x2   */
55414779705SSam Leffler #define	AR_RAD2122_SREV_MAJOR		0xf0	/* Fowl: 2+5G/2x2 */
55514779705SSam Leffler 
55614779705SSam Leffler /* Test macro for owl 1.0 */
557af8223baSAdrian Chadd #define	IS_5416V1(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_10)
558af8223baSAdrian Chadd #define	IS_5416V2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20)
559af8223baSAdrian Chadd #define	IS_5416V2_2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_22)
560d1915e73SAdrian Chadd 
561d1915e73SAdrian Chadd /* Misc; compatibility with Atheros HAL */
562d1915e73SAdrian Chadd #define	AR_SREV_5416_V20_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_20_OR_LATER(_ah))
563d1915e73SAdrian Chadd #define	AR_SREV_5416_V22_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_22_OR_LATER(_ah))
56414779705SSam Leffler 
56514779705SSam Leffler /* Expanded Mac Silicon Rev (16 bits starting with Sowl) */
56614779705SSam Leffler #define	AR_XSREV_ID		0xFFFFFFFF	/* Chip ID */
56714779705SSam Leffler #define	AR_XSREV_ID_S		0
56814779705SSam Leffler #define	AR_XSREV_VERSION	0xFFFC0000	/* Chip version */
56914779705SSam Leffler #define	AR_XSREV_VERSION_S	18
57014779705SSam Leffler #define	AR_XSREV_TYPE		0x0003F000	/* Chip type */
57114779705SSam Leffler #define	AR_XSREV_TYPE_S		12
57214779705SSam Leffler #define	AR_XSREV_TYPE_CHAIN	0x00001000	/* Chain Mode (1:3 chains,
57314779705SSam Leffler 						 * 0:2 chains) */
57414779705SSam Leffler #define	AR_XSREV_TYPE_HOST_MODE 0x00002000	/* Host Mode (1:PCI, 0:PCIe) */
57514779705SSam Leffler #define	AR_XSREV_REVISION	0x00000F00
57614779705SSam Leffler #define	AR_XSREV_REVISION_S	8
57714779705SSam Leffler 
57814779705SSam Leffler #define	AR_XSREV_VERSION_OWL_PCI	0x0D
57914779705SSam Leffler #define	AR_XSREV_VERSION_OWL_PCIE	0x0C
580d1915e73SAdrian Chadd 
581d1915e73SAdrian Chadd 
582d1915e73SAdrian Chadd /*
583d1915e73SAdrian Chadd  * These are from ath9k/Atheros and assume an AR_SREV version mask
584d1915e73SAdrian Chadd  * of 0x07, rather than 0x0F which is being used in the FreeBSD HAL.
585d1915e73SAdrian Chadd  * Thus, don't use these values as they're incorrect here; use
586d1915e73SAdrian Chadd  * AR_SREV_REVISION_OWL_{10,20,22}.
587d1915e73SAdrian Chadd  */
588d1915e73SAdrian Chadd #if 0
58914779705SSam Leffler #define	AR_XSREV_REVISION_OWL_10	0	/* Owl 1.0 */
59014779705SSam Leffler #define	AR_XSREV_REVISION_OWL_20	1	/* Owl 2.0/2.1 */
59114779705SSam Leffler #define	AR_XSREV_REVISION_OWL_22	2	/* Owl 2.2 */
592d1915e73SAdrian Chadd #endif
593d1915e73SAdrian Chadd 
594ddbac71bSAdrian Chadd #define	AR_XSREV_VERSION_HOWL		0x14	/* Howl (AR9130) */
5959f25ad52SAdrian Chadd #define	AR_XSREV_VERSION_SOWL		0x40	/* Sowl (AR9160) */
59614779705SSam Leffler #define	AR_XSREV_REVISION_SOWL_10	0	/* Sowl 1.0 */
59714779705SSam Leffler #define	AR_XSREV_REVISION_SOWL_11	1	/* Sowl 1.1 */
59814779705SSam Leffler #define	AR_XSREV_VERSION_MERLIN		0x80	/* Merlin Version */
59914779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_10	0	/* Merlin 1.0 */
60014779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_20	1	/* Merlin 2.0 */
60114779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_21	2	/* Merlin 2.1 */
60214779705SSam Leffler #define	AR_XSREV_VERSION_KITE		0xC0	/* Kite Version */
60314779705SSam Leffler #define	AR_XSREV_REVISION_KITE_10	0	/* Kite 1.0 */
604f3d3bf87SRui Paulo #define	AR_XSREV_REVISION_KITE_11	1	/* Kite 1.1 */
605f3d3bf87SRui Paulo #define	AR_XSREV_REVISION_KITE_12	2	/* Kite 1.2 */
606d8daa2e3SAdrian Chadd #define	AR_XSREV_VERSION_KIWI		0x180	/* Kiwi (AR9287) */
607b3096aeeSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_10	0
608b3096aeeSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_11	1
609b3096aeeSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_12	2
610b3096aeeSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_13	3
61114779705SSam Leffler 
612d2615832SAdrian Chadd /* Owl (AR5416) */
613b868c6d0SAdrian Chadd #define	AR_SREV_OWL(_ah) \
614b868c6d0SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCI) || \
615b868c6d0SAdrian Chadd 	 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCIE))
616b868c6d0SAdrian Chadd 
61714779705SSam Leffler #define	AR_SREV_OWL_20_OR_LATER(_ah) \
618d2615832SAdrian Chadd 	((AR_SREV_OWL(_ah) &&						\
619d1915e73SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20) ||	\
620ddbac71bSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
621d2615832SAdrian Chadd 
62214779705SSam Leffler #define	AR_SREV_OWL_22_OR_LATER(_ah) \
623d2615832SAdrian Chadd 	((AR_SREV_OWL(_ah) &&						\
624d1915e73SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_22) ||	\
625ddbac71bSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
62614779705SSam Leffler 
627d2615832SAdrian Chadd /* Howl (AR9130) */
628d2615832SAdrian Chadd 
6299f25ad52SAdrian Chadd #define AR_SREV_HOWL(_ah) \
6309f25ad52SAdrian Chadd 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_HOWL)
631d2615832SAdrian Chadd 
6329f25ad52SAdrian Chadd #define	AR_SREV_9100(_ah)	AR_SREV_HOWL(_ah)
6339f25ad52SAdrian Chadd 
634d2615832SAdrian Chadd /* Sowl (AR9160) */
635d2615832SAdrian Chadd 
63614779705SSam Leffler #define	AR_SREV_SOWL(_ah) \
63714779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL)
638d2615832SAdrian Chadd 
63914779705SSam Leffler #define	AR_SREV_SOWL_10_OR_LATER(_ah) \
64014779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL)
641d2615832SAdrian Chadd 
64214779705SSam Leffler #define	AR_SREV_SOWL_11(_ah) \
64314779705SSam Leffler 	(AR_SREV_SOWL(_ah) && \
64414779705SSam Leffler 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11)
64514779705SSam Leffler 
646d2615832SAdrian Chadd /* Merlin (AR9280) */
647d2615832SAdrian Chadd 
64814779705SSam Leffler #define	AR_SREV_MERLIN(_ah) \
64914779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN)
650d2615832SAdrian Chadd 
65114779705SSam Leffler #define	AR_SREV_MERLIN_10_OR_LATER(_ah)	\
65214779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN)
653d2615832SAdrian Chadd 
65414779705SSam Leffler #define	AR_SREV_MERLIN_20(_ah) \
65514779705SSam Leffler 	(AR_SREV_MERLIN(_ah) && \
656aa669823SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20)
657d2615832SAdrian Chadd 
65814779705SSam Leffler #define	AR_SREV_MERLIN_20_OR_LATER(_ah) \
659d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) ||	\
660d2615832SAdrian Chadd 	 (AR_SREV_MERLIN((_ah)) &&						\
661d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20))
662d2615832SAdrian Chadd 
663d2615832SAdrian Chadd /* Kite (AR9285) */
66414779705SSam Leffler 
66514779705SSam Leffler #define	AR_SREV_KITE(_ah) \
66614779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE)
667d2615832SAdrian Chadd 
66814779705SSam Leffler #define	AR_SREV_KITE_10_OR_LATER(_ah) \
66914779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE)
670d2615832SAdrian Chadd 
671f3d3bf87SRui Paulo #define	AR_SREV_KITE_11(_ah) \
672f3d3bf87SRui Paulo 	(AR_SREV_KITE(ah) && \
673f3d3bf87SRui Paulo 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11)
674d2615832SAdrian Chadd 
675f3d3bf87SRui Paulo #define	AR_SREV_KITE_11_OR_LATER(_ah) \
676d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
677d2615832SAdrian Chadd 	 (AR_SREV_KITE((_ah)) &&					\
678d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11))
679d2615832SAdrian Chadd 
680f3d3bf87SRui Paulo #define	AR_SREV_KITE_12(_ah) \
681f3d3bf87SRui Paulo 	(AR_SREV_KITE(ah) && \
6828c53f2f8SRui Paulo 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_12)
683d2615832SAdrian Chadd 
684f3d3bf87SRui Paulo #define	AR_SREV_KITE_12_OR_LATER(_ah) \
685d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
686d2615832SAdrian Chadd 	 (AR_SREV_KITE((_ah)) &&					\
687d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12))
688d2615832SAdrian Chadd 
6897efd4110SAdrian Chadd #define	AR_SREV_9285E_20(_ah) \
6907efd4110SAdrian Chadd 	(AR_SREV_KITE_12_OR_LATER(_ah) && \
6917efd4110SAdrian Chadd 	((OS_REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))
6927efd4110SAdrian Chadd 
693b3096aeeSAdrian Chadd #define AR_SREV_KIWI(_ah) \
694b3096aeeSAdrian Chadd 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KIWI)
695b3096aeeSAdrian Chadd 
696b3096aeeSAdrian Chadd #define AR_SREV_KIWI_11_OR_LATER(_ah) \
697b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
698b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_11)
699b3096aeeSAdrian Chadd 
700b3096aeeSAdrian Chadd #define AR_SREV_KIWI_11(_ah) \
701b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
702b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_11)
703b3096aeeSAdrian Chadd 
704b3096aeeSAdrian Chadd #define AR_SREV_KIWI_12(_ah) \
705b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
706b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_12)
707b3096aeeSAdrian Chadd 
708b3096aeeSAdrian Chadd #define	AR_SREV_KIWI_12_OR_LATER(_ah) \
709b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
710b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_12)
711b3096aeeSAdrian Chadd 
712b3096aeeSAdrian Chadd #define	AR_SREV_KIWI_13_OR_LATER(_ah) \
713b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
714b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_13)
715b3096aeeSAdrian Chadd 
716b3096aeeSAdrian Chadd 
717ddbac71bSAdrian Chadd /* Not yet implemented chips */
718ddbac71bSAdrian Chadd #define	AR_SREV_9271(_ah)	0
719ddbac71bSAdrian Chadd 
72014779705SSam Leffler #endif /* _DEV_ATH_AR5416REG_H */
721