xref: /freebsd/sys/dev/ath/ath_hal/ar5416/ar5416reg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*6e778a7eSPedro F. Giffuni /*-
2*6e778a7eSPedro F. Giffuni  * SPDX-License-Identifier: ISC
3*6e778a7eSPedro F. Giffuni  *
414779705SSam Leffler  * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
514779705SSam Leffler  * Copyright (c) 2002-2008 Atheros Communications, Inc.
614779705SSam Leffler  *
714779705SSam Leffler  * Permission to use, copy, modify, and/or distribute this software for any
814779705SSam Leffler  * purpose with or without fee is hereby granted, provided that the above
914779705SSam Leffler  * copyright notice and this permission notice appear in all copies.
1014779705SSam Leffler  *
1114779705SSam Leffler  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
1214779705SSam Leffler  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1314779705SSam Leffler  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1414779705SSam Leffler  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1514779705SSam Leffler  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1614779705SSam Leffler  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1714779705SSam Leffler  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1814779705SSam Leffler  */
1914779705SSam Leffler #ifndef _DEV_ATH_AR5416REG_H
2014779705SSam Leffler #define	_DEV_ATH_AR5416REG_H
2114779705SSam Leffler 
22498657cfSSam Leffler #include <dev/ath/ath_hal/ar5212/ar5212reg.h>
2314779705SSam Leffler 
2414779705SSam Leffler /*
2514779705SSam Leffler  * Register added starting with the AR5416
2614779705SSam Leffler  */
2714779705SSam Leffler #define	AR_MIRT			0x0020	/* interrupt rate threshold */
2814779705SSam Leffler #define	AR_TIMT			0x0028	/* Tx Interrupt mitigation threshold */
2914779705SSam Leffler #define	AR_RIMT			0x002C	/* Rx Interrupt mitigation threshold */
3014779705SSam Leffler #define	AR_GTXTO		0x0064	/* global transmit timeout */
3114779705SSam Leffler #define	AR_GTTM			0x0068	/* global transmit timeout mode */
3214779705SSam Leffler #define	AR_CST			0x006C	/* carrier sense timeout */
3314779705SSam Leffler #define	AR_MAC_LED		0x1f04	/* LED control */
3444834ea4SSam Leffler #define	AR_WA			0x4004	/* PCIE work-arounds */
3544834ea4SSam Leffler #define	AR_PCIE_PM_CTRL		0x4014
3614779705SSam Leffler #define	AR_AHB_MODE		0x4024	/* AHB mode for dma */
3714779705SSam Leffler #define	AR_INTR_SYNC_CAUSE_CLR	0x4028	/* clear interrupt */
3814779705SSam Leffler #define	AR_INTR_SYNC_CAUSE	0x4028	/* check pending interrupts */
3914779705SSam Leffler #define	AR_INTR_SYNC_ENABLE	0x402c	/* enable interrupts */
4014779705SSam Leffler #define	AR_INTR_ASYNC_MASK	0x4030	/* asynchronous interrupt mask */
4114779705SSam Leffler #define	AR_INTR_SYNC_MASK	0x4034	/* synchronous interrupt mask */
4214779705SSam Leffler #define	AR_INTR_ASYNC_CAUSE	0x4038	/* check pending interrupts */
43c62055f6SAdrian Chadd #define	AR_INTR_ASYNC_CAUSE_CLR	0x4038	/* clear pending interrupts */
4414779705SSam Leffler #define	AR_INTR_ASYNC_ENABLE	0x403c	/* enable interrupts */
4514779705SSam Leffler #define	AR5416_PCIE_SERDES	0x4040
4614779705SSam Leffler #define	AR5416_PCIE_SERDES2	0x4044
4740ce4246SSam Leffler #define	AR_GPIO_IN_OUT		0x4048	/* GPIO input/output register */
4840ce4246SSam Leffler #define	AR_GPIO_OE_OUT		0x404c	/* GPIO output enable register */
4940ce4246SSam Leffler #define	AR_GPIO_INTR_POL	0x4050	/* GPIO interrupt polarity */
508df7248cSAdrian Chadd 
5140ce4246SSam Leffler #define	AR_GPIO_INPUT_EN_VAL	0x4054	/* GPIO input enable and value */
528df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF     0x00000004
538df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_S       2
548df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF    0x00000008
558df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_S      3
568df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_DEF       0x00000010
578df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_S         4
588df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF        0x00000080
598df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF_S      7
608df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB      0x00000400
618df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB_S    10
628df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_BB     0x00000800
638df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_BB_S   11
648df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB        0x00001000
658df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB_S      12
668df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_RFSILENT_BB         0x00008000
678df7248cSAdrian Chadd #define	AR_GPIO_INPUT_EN_VAL_RFSILENT_BB_S       15
688df7248cSAdrian Chadd #define	AR_GPIO_RTC_RESET_OVERRIDE_ENABLE        0x00010000
698df7248cSAdrian Chadd #define	AR_GPIO_JTAG_DISABLE                     0x00020000
708df7248cSAdrian Chadd 
7140ce4246SSam Leffler #define	AR_GPIO_INPUT_MUX1	0x4058
728df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_PRIORITY           0x00000f00
738df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_PRIORITY_S         8
748df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_FREQUENCY          0x0000f000
758df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_FREQUENCY_S        12
768df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_ACTIVE             0x000f0000
778df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX1_BT_ACTIVE_S           16
788df7248cSAdrian Chadd 
7940ce4246SSam Leffler #define	AR_GPIO_INPUT_MUX2	0x405c
808df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_CLK25                 0x0000000f
818df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_CLK25_S               0
828df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_RFSILENT              0x000000f0
838df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_RFSILENT_S            4
848df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_RTC_RESET             0x00000f00
858df7248cSAdrian Chadd #define	AR_GPIO_INPUT_MUX2_RTC_RESET_S           8
868df7248cSAdrian Chadd 
8740ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX1	0x4060
8840ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX2	0x4064
8940ce4246SSam Leffler #define	AR_GPIO_OUTPUT_MUX3	0x4068
908df7248cSAdrian Chadd 
918df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
928df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
938df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
948df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
958df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
968df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
978df7248cSAdrian Chadd #define	AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
988df7248cSAdrian Chadd 
9914779705SSam Leffler #define	AR_EEPROM_STATUS_DATA	0x407c
10014779705SSam Leffler #define	AR_OBS			0x4080
1018df7248cSAdrian Chadd #define	AR_GPIO_PDPU		0x4088
1029f25ad52SAdrian Chadd 
1039f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
1049f25ad52SAdrian Chadd #define	AR_RTC_BASE		0x20000
1059f25ad52SAdrian Chadd #else
1069f25ad52SAdrian Chadd #define	AR_RTC_BASE		0x7000
1079f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
1089f25ad52SAdrian Chadd 
1099f25ad52SAdrian Chadd #define	AR_RTC_RC		AR_RTC_BASE + 0x00	/* reset control */
1109f25ad52SAdrian Chadd #define	AR_RTC_PLL_CONTROL	AR_RTC_BASE + 0x14
1119f25ad52SAdrian Chadd #define	AR_RTC_RESET		AR_RTC_BASE + 0x40	/* RTC reset register */
1129f25ad52SAdrian Chadd #define	AR_RTC_STATUS		AR_RTC_BASE + 0x44	/* system sleep status */
1139f25ad52SAdrian Chadd #define	AR_RTC_SLEEP_CLK	AR_RTC_BASE + 0x48
1149f25ad52SAdrian Chadd #define	AR_RTC_FORCE_WAKE	AR_RTC_BASE + 0x4c	/* control MAC force wake */
1159f25ad52SAdrian Chadd #define	AR_RTC_INTR_CAUSE	AR_RTC_BASE + 0x50	/* RTC interrupt cause/clear */
1169f25ad52SAdrian Chadd #define	AR_RTC_INTR_ENABLE	AR_RTC_BASE + 0x54	/* RTC interrupt enable */
1179f25ad52SAdrian Chadd #define	AR_RTC_INTR_MASK	AR_RTC_BASE + 0x58	/* RTC interrupt mask */
1189f25ad52SAdrian Chadd 
1199f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
1209f25ad52SAdrian Chadd /* RTC_DERIVED_* - only for AR9130 */
1219f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK		(AR_RTC_BASE + 0x0038)
1229f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK_PERIOD	0x0000fffe
1239f25ad52SAdrian Chadd #define	AR_RTC_DERIVED_CLK_PERIOD_S	1
1249f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
1259f25ad52SAdrian Chadd 
126c19a7918SAdrian Chadd /* AR_USEC: 0x801c */
127c19a7918SAdrian Chadd #define	AR5416_USEC_TX_LAT	0x007FC000	/* tx latency to start of SIGNAL (usec) */
128c19a7918SAdrian Chadd #define	AR5416_USEC_TX_LAT_S	14		/* tx latency to start of SIGNAL (usec) */
129c19a7918SAdrian Chadd #define	AR5416_USEC_RX_LAT	0x1F800000	/* rx latency to start of SIGNAL (usec) */
130c19a7918SAdrian Chadd #define	AR5416_USEC_RX_LAT_S	23		/* rx latency to start of SIGNAL (usec) */
131c19a7918SAdrian Chadd 
13214779705SSam Leffler #define	AR_RESET_TSF		0x8020
133607756e9SAdrian Chadd 
134607756e9SAdrian Chadd /*
135607756e9SAdrian Chadd  * AR_SLEEP1 / AR_SLEEP2 are in the same place as in
136607756e9SAdrian Chadd  * AR5212, however the fields have changed.
137607756e9SAdrian Chadd  */
138607756e9SAdrian Chadd #define	AR5416_SLEEP1		0x80d4
139607756e9SAdrian Chadd #define	AR5416_SLEEP2		0x80d8
14014779705SSam Leffler #define	AR_RXFIFO_CFG		0x8114
14114779705SSam Leffler #define	AR_PHY_ERR_1		0x812c
14214779705SSam Leffler #define	AR_PHY_ERR_MASK_1	0x8130	/* mask for AR_PHY_ERR_1 */
14314779705SSam Leffler #define	AR_PHY_ERR_2		0x8134
14414779705SSam Leffler #define	AR_PHY_ERR_MASK_2	0x8138	/* mask for AR_PHY_ERR_2 */
14514779705SSam Leffler #define	AR_TSFOOR_THRESHOLD	0x813c
14614779705SSam Leffler #define	AR_PHY_ERR_3		0x8168
14714779705SSam Leffler #define	AR_PHY_ERR_MASK_3	0x816c	/* mask for AR_PHY_ERR_3 */
1488df7248cSAdrian Chadd #define	AR_BT_COEX_WEIGHT2	0x81c4
14914779705SSam Leffler #define	AR_TXOP_X		0x81ec	/* txop for legacy non-qos */
15014779705SSam Leffler #define	AR_TXOP_0_3		0x81f0	/* txop for various tid's */
15114779705SSam Leffler #define	AR_TXOP_4_7		0x81f4
15214779705SSam Leffler #define	AR_TXOP_8_11		0x81f8
15314779705SSam Leffler #define	AR_TXOP_12_15		0x81fc
15414779705SSam Leffler /* generic timers based on tsf - all uS */
15514779705SSam Leffler #define	AR_NEXT_TBTT		0x8200
15614779705SSam Leffler #define	AR_NEXT_DBA		0x8204
15714779705SSam Leffler #define	AR_NEXT_SWBA		0x8208
15814779705SSam Leffler #define	AR_NEXT_CFP		0x8208
15914779705SSam Leffler #define	AR_NEXT_HCF		0x820C
16014779705SSam Leffler #define	AR_NEXT_TIM		0x8210
16114779705SSam Leffler #define	AR_NEXT_DTIM		0x8214
16214779705SSam Leffler #define	AR_NEXT_QUIET		0x8218
16314779705SSam Leffler #define	AR_NEXT_NDP		0x821C
16414779705SSam Leffler #define	AR5416_BEACON_PERIOD	0x8220
16514779705SSam Leffler #define	AR_DBA_PERIOD		0x8224
16614779705SSam Leffler #define	AR_SWBA_PERIOD		0x8228
16714779705SSam Leffler #define	AR_HCF_PERIOD		0x822C
16814779705SSam Leffler #define	AR_TIM_PERIOD		0x8230
16914779705SSam Leffler #define	AR_DTIM_PERIOD		0x8234
17014779705SSam Leffler #define	AR_QUIET_PERIOD		0x8238
17114779705SSam Leffler #define	AR_NDP_PERIOD		0x823C
17214779705SSam Leffler #define	AR_TIMER_MODE		0x8240
17314779705SSam Leffler #define	AR_SLP32_MODE		0x8244
17414779705SSam Leffler #define	AR_SLP32_WAKE		0x8248
17514779705SSam Leffler #define	AR_SLP32_INC		0x824c
17614779705SSam Leffler #define	AR_SLP_CNT		0x8250	/* 32kHz cycles with mac asleep */
17714779705SSam Leffler #define	AR_SLP_CYCLE_CNT	0x8254	/* absolute number of 32kHz cycles */
17814779705SSam Leffler #define	AR_SLP_MIB_CTRL		0x8258
17914779705SSam Leffler #define	AR_2040_MODE		0x8318
18014779705SSam Leffler #define	AR_EXTRCCNT		0x8328	/* extension channel rx clear count */
18114779705SSam Leffler #define	AR_SELFGEN_MASK		0x832c	/* rx and cal chain masks */
182973d4077SAdrian Chadd #define	AR_PHY_ERR_MASK_REG	0x8338
18314779705SSam Leffler #define	AR_PCU_TXBUF_CTRL	0x8340
1844f49ef43SRui Paulo #define	AR_PCU_MISC_MODE2	0x8344
18514779705SSam Leffler 
18614779705SSam Leffler /* DMA & PCI Registers in PCI space (usable during sleep)*/
18714779705SSam Leffler #define	AR_RC_AHB		0x00000001	/* AHB reset */
18814779705SSam Leffler #define	AR_RC_APB		0x00000002	/* APB reset */
18914779705SSam Leffler #define	AR_RC_HOSTIF		0x00000100	/* host interface reset */
19014779705SSam Leffler 
19114779705SSam Leffler #define	AR_MIRT_VAL		0x0000ffff	/* in uS */
19214779705SSam Leffler #define	AR_MIRT_VAL_S		16
19314779705SSam Leffler 
19414779705SSam Leffler #define	AR_TIMT_LAST		0x0000ffff	/* Last packet threshold */
19514779705SSam Leffler #define	AR_TIMT_LAST_S		0
19614779705SSam Leffler #define	AR_TIMT_FIRST		0xffff0000	/* First packet threshold */
19714779705SSam Leffler #define	AR_TIMT_FIRST_S		16
19814779705SSam Leffler 
19914779705SSam Leffler #define	AR_RIMT_LAST		0x0000ffff	/* Last packet threshold */
20014779705SSam Leffler #define	AR_RIMT_LAST_S		0
20114779705SSam Leffler #define	AR_RIMT_FIRST		0xffff0000	/* First packet threshold */
20214779705SSam Leffler #define	AR_RIMT_FIRST_S		16
20314779705SSam Leffler 
20414779705SSam Leffler #define	AR_GTXTO_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
20514779705SSam Leffler #define	AR_GTXTO_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
20614779705SSam Leffler #define	AR_GTXTO_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
20714779705SSam Leffler 
20814779705SSam Leffler #define	AR_GTTM_USEC          0x00000001 // usec strobe
20914779705SSam Leffler #define	AR_GTTM_IGNORE_IDLE   0x00000002 // ignore channel idle
21014779705SSam Leffler #define	AR_GTTM_RESET_IDLE    0x00000004 // reset counter on channel idle low
21114779705SSam Leffler #define	AR_GTTM_CST_USEC      0x00000008 // CST usec strobe
21214779705SSam Leffler 
21314779705SSam Leffler #define	AR_CST_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
21414779705SSam Leffler #define	AR_CST_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
21514779705SSam Leffler #define	AR_CST_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
21614779705SSam Leffler 
21714779705SSam Leffler /* MAC tx DMA size config  */
21814779705SSam Leffler #define	AR_TXCFG_DMASZ_MASK	0x00000003
21914779705SSam Leffler #define	AR_TXCFG_DMASZ_4B	0
22014779705SSam Leffler #define	AR_TXCFG_DMASZ_8B	1
22114779705SSam Leffler #define	AR_TXCFG_DMASZ_16B	2
22214779705SSam Leffler #define	AR_TXCFG_DMASZ_32B	3
22314779705SSam Leffler #define	AR_TXCFG_DMASZ_64B	4
22414779705SSam Leffler #define	AR_TXCFG_DMASZ_128B	5
22514779705SSam Leffler #define	AR_TXCFG_DMASZ_256B	6
22614779705SSam Leffler #define	AR_TXCFG_DMASZ_512B	7
22714779705SSam Leffler #define	AR_TXCFG_ATIM_TXPOLICY	0x00000800
22814779705SSam Leffler 
22914779705SSam Leffler /* MAC rx DMA size config  */
23014779705SSam Leffler #define	AR_RXCFG_DMASZ_MASK	0x00000007
23114779705SSam Leffler #define	AR_RXCFG_DMASZ_4B	0
23214779705SSam Leffler #define	AR_RXCFG_DMASZ_8B	1
23314779705SSam Leffler #define	AR_RXCFG_DMASZ_16B	2
23414779705SSam Leffler #define	AR_RXCFG_DMASZ_32B	3
23514779705SSam Leffler #define	AR_RXCFG_DMASZ_64B	4
23614779705SSam Leffler #define	AR_RXCFG_DMASZ_128B	5
23714779705SSam Leffler #define	AR_RXCFG_DMASZ_256B	6
23814779705SSam Leffler #define	AR_RXCFG_DMASZ_512B	7
23914779705SSam Leffler 
24014779705SSam Leffler /* MAC Led registers */
24159298273SAdrian Chadd #define	AR_CFG_SCLK_RATE_IND	0x00000003 /* sleep clock indication */
24259298273SAdrian Chadd #define	AR_CFG_SCLK_RATE_IND_S	0
24359298273SAdrian Chadd #define	AR_CFG_SCLK_32MHZ	0x00000000 /* Sleep clock rate */
24459298273SAdrian Chadd #define	AR_CFG_SCLK_4MHZ	0x00000001 /* Sleep clock rate */
24559298273SAdrian Chadd #define	AR_CFG_SCLK_1MHZ	0x00000002 /* Sleep clock rate */
24659298273SAdrian Chadd #define	AR_CFG_SCLK_32KHZ	0x00000003 /* Sleep clock rate */
24714779705SSam Leffler #define	AR_MAC_LED_BLINK_SLOW	0x00000008	/* LED slowest blink rate mode */
24814779705SSam Leffler #define	AR_MAC_LED_BLINK_THRESH_SEL 0x00000070	/* LED blink threshold select */
24914779705SSam Leffler #define	AR_MAC_LED_MODE		0x00000380	/* LED mode select */
25014779705SSam Leffler #define	AR_MAC_LED_MODE_S	7
25114779705SSam Leffler #define	AR_MAC_LED_MODE_PROP	0	/* Blink prop to filtered tx/rx */
25214779705SSam Leffler #define	AR_MAC_LED_MODE_RPROP	1	/* Blink prop to unfiltered tx/rx */
25314779705SSam Leffler #define	AR_MAC_LED_MODE_SPLIT	2	/* Blink power for tx/net for rx */
25414779705SSam Leffler #define	AR_MAC_LED_MODE_RAND	3	/* Blink randomly */
25514779705SSam Leffler #define	AR_MAC_LED_MODE_POWON	5	/* Power LED on (s/w control) */
25614779705SSam Leffler #define	AR_MAC_LED_MODE_NETON	6	/* Network LED on (s/w control) */
25714779705SSam Leffler #define	AR_MAC_LED_ASSOC	0x00000c00
258e81f85f1SAdrian Chadd #define	AR_MAC_LED_ASSOC_NONE	0x0	/* STA is not associated or trying */
259e81f85f1SAdrian Chadd #define	AR_MAC_LED_ASSOC_ACTIVE	0x1	/* STA is associated */
260e81f85f1SAdrian Chadd #define	AR_MAC_LED_ASSOC_PEND	0x2	/* STA is trying to associate */
26114779705SSam Leffler #define	AR_MAC_LED_ASSOC_S	10
26214779705SSam Leffler 
2635a8ffc7dSAdrian Chadd #define	AR_WA_BIT6		0x00000040
2645a8ffc7dSAdrian Chadd #define	AR_WA_BIT7		0x00000080
2655a8ffc7dSAdrian Chadd #define	AR_WA_D3_L1_DISABLE	0x00004000	/* */
26644834ea4SSam Leffler #define	AR_WA_UNTIE_RESET_EN	0x00008000	/* ena PCI reset to POR */
26744834ea4SSam Leffler #define	AR_WA_RESET_EN		0x00040000	/* ena AR_WA_UNTIE_RESET_EN */
26844834ea4SSam Leffler #define	AR_WA_ANALOG_SHIFT	0x00100000
26944834ea4SSam Leffler #define	AR_WA_POR_SHORT		0x00200000	/* PCIE phy reset control */
2705a8ffc7dSAdrian Chadd #define	AR_WA_BIT22		0x00400000
2715a8ffc7dSAdrian Chadd #define	AR_WA_BIT23		0x00800000
27244834ea4SSam Leffler 
27344834ea4SSam Leffler #define	AR_WA_DEFAULT		0x0000073f
2747961e325SAdrian Chadd #define	AR9280_WA_DEFAULT	0x0040073b	/* disable bit 2, see commit */
27544834ea4SSam Leffler #define	AR9285_WA_DEFAULT	0x004a05cb
27644834ea4SSam Leffler 
27744834ea4SSam Leffler #define	AR_PCIE_PM_CTRL_ENA	0x00080000
27844834ea4SSam Leffler 
27914779705SSam Leffler #define	AR_AHB_EXACT_WR_EN	0x00000000	/* write exact bytes */
28014779705SSam Leffler #define	AR_AHB_BUF_WR_EN	0x00000001	/* buffer write up to cacheline*/
28114779705SSam Leffler #define	AR_AHB_EXACT_RD_EN	0x00000000	/* read exact bytes */
28214779705SSam Leffler #define	AR_AHB_CACHELINE_RD_EN	0x00000002	/* read up to end of cacheline */
28314779705SSam Leffler #define	AR_AHB_PREFETCH_RD_EN	0x00000004	/* prefetch up to page boundary*/
28414779705SSam Leffler #define	AR_AHB_PAGE_SIZE_1K	0x00000000	/* set page-size as 1k */
28514779705SSam Leffler #define	AR_AHB_PAGE_SIZE_2K	0x00000008	/* set page-size as 2k */
28614779705SSam Leffler #define	AR_AHB_PAGE_SIZE_4K	0x00000010	/* set page-size as 4k */
287d8daa2e3SAdrian Chadd /* Kiwi */
288d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_EN	0x000000C0      /* set Custom Burst Mode */
289d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_EN_S		6	/* set Custom Burst Mode */
290d8daa2e3SAdrian Chadd #define	AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL	3	/* set both bits in Async FIFO mode */
29114779705SSam Leffler 
29214779705SSam Leffler /* MAC PCU Registers */
29314779705SSam Leffler #define	AR_STA_ID1_PRESERVE_SEQNUM	0x20000000 /* Don't replace seq num */
29414779705SSam Leffler 
29514779705SSam Leffler /* Extended PCU DIAG_SW control fields */
29614779705SSam Leffler #define	AR_DIAG_DUAL_CHAIN_INFO	0x01000000	/* dual chain channel info */
29714779705SSam Leffler #define	AR_DIAG_RX_ABORT	0x02000000	/* abort rx */
29814779705SSam Leffler #define	AR_DIAG_SATURATE_CCNT	0x04000000	/* sat. cycle cnts (no shift) */
29914779705SSam Leffler #define	AR_DIAG_OBS_PT_SEL2	0x08000000	/* observation point sel */
30014779705SSam Leffler #define	AR_DIAG_RXCLEAR_CTL_LOW	0x10000000	/* force rx_clear(ctl) low/busy */
30114779705SSam Leffler #define	AR_DIAG_RXCLEAR_EXT_LOW	0x20000000	/* force rx_clear(ext) low/busy */
30214779705SSam Leffler 
30314779705SSam Leffler #define	AR_TXOP_X_VAL	0x000000FF
30414779705SSam Leffler 
30514779705SSam Leffler #define	AR_RESET_TSF_ONCE	0x01000000	/* reset tsf once; self-clears*/
30614779705SSam Leffler 
30714779705SSam Leffler /* Interrupts */
30814779705SSam Leffler #define	AR_ISR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
30914779705SSam Leffler #define	AR_ISR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
31062f62f4fSAdrian Chadd #define	AR_ISR_GENTMR		0x10000000	/* OR of generic timer bits in S5 */
31114779705SSam Leffler #define	AR_ISR_TXINTM		0x40000000	/* Tx int after mitigation */
31214779705SSam Leffler #define	AR_ISR_RXINTM		0x80000000	/* Rx int after mitigation */
31314779705SSam Leffler 
31414779705SSam Leffler #define	AR_ISR_S2_CST		0x00400000	/* Carrier sense timeout */
31514779705SSam Leffler #define	AR_ISR_S2_GTT		0x00800000	/* Global transmit timeout */
31614779705SSam Leffler #define	AR_ISR_S2_TSFOOR	0x40000000	/* RX TSF out of range */
31714779705SSam Leffler 
3184f49ef43SRui Paulo #define	AR_ISR_S5		0x0098
3194f49ef43SRui Paulo #define	AR_ISR_S5_S		0x00d8
3205916ef68SAdrian Chadd #define	AR_ISR_S5_GENTIMER7	0x00000080 // Mask for timer 7 trigger
3215916ef68SAdrian Chadd #define	AR_ISR_S5_TIM_TIMER	0x00000010 // TIM Timer ISR
3225916ef68SAdrian Chadd #define	AR_ISR_S5_DTIM_TIMER	0x00000020 // DTIM Timer ISR
3235916ef68SAdrian Chadd #define	AR_ISR_S5_GENTIMER_TRIG	0x0000FF80 // ISR for generic timer trigger 7-15
3245916ef68SAdrian Chadd #define	AR_ISR_S5_GENTIMER_TRIG_S	0
3255916ef68SAdrian Chadd #define	AR_ISR_S5_GENTIMER_THRESH	0xFF800000 // ISR for generic timer threshold 7-15
3265916ef68SAdrian Chadd #define	AR_ISR_S5_GENTIMER_THRESH_S	16
3274f49ef43SRui Paulo 
32814779705SSam Leffler #define	AR_INTR_SPURIOUS	0xffffffff
32914779705SSam Leffler #define	AR_INTR_RTC_IRQ		0x00000001	/* rtc in shutdown state */
33014779705SSam Leffler #define	AR_INTR_MAC_IRQ		0x00000002	/* pending mac interrupt */
33114779705SSam Leffler #define	AR_INTR_EEP_PROT_ACCESS	0x00000004	/* eeprom protected access */
33214779705SSam Leffler #define	AR_INTR_MAC_AWAKE	0x00020000	/* mac is awake */
33314779705SSam Leffler #define	AR_INTR_MAC_ASLEEP	0x00040000	/* mac is asleep */
33414779705SSam Leffler 
33514779705SSam Leffler /* Interrupt Mask Registers */
33614779705SSam Leffler #define	AR_IMR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
33714779705SSam Leffler #define	AR_IMR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
33814779705SSam Leffler #define	AR_IMR_TXINTM		0x40000000	/* Tx int after mitigation */
33914779705SSam Leffler #define	AR_IMR_RXINTM		0x80000000	/* Rx int after mitigation */
34014779705SSam Leffler 
34114779705SSam Leffler #define	AR_IMR_S2_CST		0x00400000	/* Carrier sense timeout */
34214779705SSam Leffler #define	AR_IMR_S2_GTT		0x00800000	/* Global transmit timeout */
34314779705SSam Leffler 
34414779705SSam Leffler /* synchronous interrupt signals */
34514779705SSam Leffler #define	AR_INTR_SYNC_RTC_IRQ		0x00000001
34614779705SSam Leffler #define	AR_INTR_SYNC_MAC_IRQ		0x00000002
34714779705SSam Leffler #define	AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS	0x00000004
34814779705SSam Leffler #define	AR_INTR_SYNC_APB_TIMEOUT	0x00000008
34914779705SSam Leffler #define	AR_INTR_SYNC_PCI_MODE_CONFLICT	0x00000010
35014779705SSam Leffler #define	AR_INTR_SYNC_HOST1_FATAL	0x00000020
35114779705SSam Leffler #define	AR_INTR_SYNC_HOST1_PERR		0x00000040
35214779705SSam Leffler #define	AR_INTR_SYNC_TRCV_FIFO_PERR	0x00000080
35314779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_EP	0x00000100
35414779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_DLLP_ABORT	0x00000200
35514779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_TLP_ABORT	0x00000400
35614779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_ECRC_ERR	0x00000800
35714779705SSam Leffler #define	AR_INTR_SYNC_RADM_CPL_TIMEOUT	0x00001000
35814779705SSam Leffler #define	AR_INTR_SYNC_LOCAL_TIMEOUT	0x00002000
35914779705SSam Leffler #define	AR_INTR_SYNC_PM_ACCESS		0x00004000
36014779705SSam Leffler #define	AR_INTR_SYNC_MAC_AWAKE		0x00008000
36114779705SSam Leffler #define	AR_INTR_SYNC_MAC_ASLEEP		0x00010000
36214779705SSam Leffler #define	AR_INTR_SYNC_MAC_SLEEP_ACCESS	0x00020000
36314779705SSam Leffler #define	AR_INTR_SYNC_ALL		0x0003FFFF
36414779705SSam Leffler 
36514779705SSam Leffler /* default synchronous interrupt signals enabled */
36614779705SSam Leffler #define	AR_INTR_SYNC_DEFAULT \
36714779705SSam Leffler 	(AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \
36814779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \
36914779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \
37014779705SSam Leffler 	 AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \
37114779705SSam Leffler 	 AR_INTR_SYNC_MAC_SLEEP_ACCESS)
37214779705SSam Leffler 
37340ce4246SSam Leffler #define	AR_INTR_SYNC_MASK_GPIO		0xFFFC0000
37440ce4246SSam Leffler #define	AR_INTR_SYNC_MASK_GPIO_S	18
37540ce4246SSam Leffler 
37640ce4246SSam Leffler #define	AR_INTR_SYNC_ENABLE_GPIO	0xFFFC0000
37740ce4246SSam Leffler #define	AR_INTR_SYNC_ENABLE_GPIO_S	18
37840ce4246SSam Leffler 
37940ce4246SSam Leffler #define	AR_INTR_ASYNC_MASK_GPIO		0xFFFC0000	/* async int mask */
38040ce4246SSam Leffler #define	AR_INTR_ASYNC_MASK_GPIO_S	18
38140ce4246SSam Leffler 
38240ce4246SSam Leffler #define	AR_INTR_ASYNC_CAUSE_GPIO	0xFFFC0000	/* GPIO interrupts */
38340ce4246SSam Leffler #define	AR_INTR_ASYNC_USED	(AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO)
38440ce4246SSam Leffler 
38540ce4246SSam Leffler #define	AR_INTR_ASYNC_ENABLE_GPIO	0xFFFC0000	/* enable interrupts */
38640ce4246SSam Leffler #define	AR_INTR_ASYNC_ENABLE_GPIO_S	18
38740ce4246SSam Leffler 
38814779705SSam Leffler /* RTC registers */
38914779705SSam Leffler #define	AR_RTC_RC_M		0x00000003
39014779705SSam Leffler #define	AR_RTC_RC_MAC_WARM	0x00000001
39114779705SSam Leffler #define	AR_RTC_RC_MAC_COLD	0x00000002
3929f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
3939f25ad52SAdrian Chadd #define AR_RTC_RC_COLD_RESET    0x00000004
3949f25ad52SAdrian Chadd #define AR_RTC_RC_WARM_RESET    0x00000008
3959f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
39614779705SSam Leffler #define	AR_RTC_PLL_DIV		0x0000001f
39714779705SSam Leffler #define	AR_RTC_PLL_DIV_S	0
39814779705SSam Leffler #define	AR_RTC_PLL_DIV2		0x00000020
39914779705SSam Leffler #define	AR_RTC_PLL_REFDIV_5	0x000000c0
40014779705SSam Leffler 
40114779705SSam Leffler #define	AR_RTC_SOWL_PLL_DIV		0x000003ff
40214779705SSam Leffler #define	AR_RTC_SOWL_PLL_DIV_S		0
40314779705SSam Leffler #define	AR_RTC_SOWL_PLL_REFDIV		0x00003C00
40414779705SSam Leffler #define	AR_RTC_SOWL_PLL_REFDIV_S	10
40514779705SSam Leffler #define	AR_RTC_SOWL_PLL_CLKSEL		0x0000C000
40614779705SSam Leffler #define	AR_RTC_SOWL_PLL_CLKSEL_S	14
40714779705SSam Leffler 
40814779705SSam Leffler #define	AR_RTC_RESET_EN		0x00000001	/* Reset RTC bit */
40914779705SSam Leffler 
41014779705SSam Leffler #define	AR_RTC_PM_STATUS_M	0x0000000f	/* Pwr Mgmt Status */
4119f25ad52SAdrian Chadd #ifdef	AH_SUPPORT_AR9130
4129f25ad52SAdrian Chadd #define	AR_RTC_STATUS_M		0x0000000f	/* RTC Status */
4139f25ad52SAdrian Chadd #else
41414779705SSam Leffler #define	AR_RTC_STATUS_M		0x0000003f	/* RTC Status */
4159f25ad52SAdrian Chadd #endif	/* AH_SUPPORT_AR9130 */
41614779705SSam Leffler #define	AR_RTC_STATUS_SHUTDOWN	0x00000001
41714779705SSam Leffler #define	AR_RTC_STATUS_ON	0x00000002
41814779705SSam Leffler #define	AR_RTC_STATUS_SLEEP	0x00000004
41914779705SSam Leffler #define	AR_RTC_STATUS_WAKEUP	0x00000008
42014779705SSam Leffler #define	AR_RTC_STATUS_COLDRESET	0x00000010	/* Not currently used */
42114779705SSam Leffler #define	AR_RTC_STATUS_PLLCHANGE	0x00000020	/* Not currently used */
42214779705SSam Leffler 
42314779705SSam Leffler #define	AR_RTC_SLEEP_DERIVED_CLK	0x2
42414779705SSam Leffler 
42514779705SSam Leffler #define	AR_RTC_FORCE_WAKE_EN	0x00000001	/* enable force wake */
42614779705SSam Leffler #define	AR_RTC_FORCE_WAKE_ON_INT 0x00000002	/* auto-wake on MAC interrupt */
42714779705SSam Leffler 
42814779705SSam Leffler #define	AR_RTC_PLL_CLKSEL	0x00000300
42914779705SSam Leffler #define	AR_RTC_PLL_CLKSEL_S	8
43014779705SSam Leffler 
43114779705SSam Leffler /* AR9280: rf long shift registers */
4324b5404a9SAdrian Chadd #define	AR_AN_RF2G1_CH0         0x7810
4334b5404a9SAdrian Chadd #define	AR_AN_RF5G1_CH0         0x7818
4344b5404a9SAdrian Chadd #define	AR_AN_RF2G1_CH1         0x7834
4354b5404a9SAdrian Chadd #define	AR_AN_RF5G1_CH1         0x783C
4364b5404a9SAdrian Chadd #define	AR_AN_TOP2		0x7894
4374b5404a9SAdrian Chadd #define	AR_AN_SYNTH9            0x7868
4384b5404a9SAdrian Chadd 
43914779705SSam Leffler #define	AR_AN_RF2G1_CH0_OB      0x03800000
44014779705SSam Leffler #define	AR_AN_RF2G1_CH0_OB_S    23
44114779705SSam Leffler #define	AR_AN_RF2G1_CH0_DB      0x1C000000
44214779705SSam Leffler #define	AR_AN_RF2G1_CH0_DB_S    26
44314779705SSam Leffler 
44414779705SSam Leffler #define	AR_AN_RF5G1_CH0_OB5     0x00070000
44514779705SSam Leffler #define	AR_AN_RF5G1_CH0_OB5_S   16
44614779705SSam Leffler #define	AR_AN_RF5G1_CH0_DB5     0x00380000
44714779705SSam Leffler #define	AR_AN_RF5G1_CH0_DB5_S   19
44814779705SSam Leffler 
44914779705SSam Leffler #define	AR_AN_RF2G1_CH1_OB      0x03800000
45014779705SSam Leffler #define	AR_AN_RF2G1_CH1_OB_S    23
45114779705SSam Leffler #define	AR_AN_RF2G1_CH1_DB      0x1C000000
45214779705SSam Leffler #define	AR_AN_RF2G1_CH1_DB_S    26
45314779705SSam Leffler 
45414779705SSam Leffler #define	AR_AN_RF5G1_CH1_OB5     0x00070000
45514779705SSam Leffler #define	AR_AN_RF5G1_CH1_OB5_S   16
45614779705SSam Leffler #define	AR_AN_RF5G1_CH1_DB5     0x00380000
45714779705SSam Leffler #define	AR_AN_RF5G1_CH1_DB5_S   19
45814779705SSam Leffler 
4598f699719SAdrian Chadd #define AR_AN_TOP1                  0x7890
4608f699719SAdrian Chadd #define AR_AN_TOP1_DACIPMODE        0x00040000
4618f699719SAdrian Chadd #define AR_AN_TOP1_DACIPMODE_S      18
4628f699719SAdrian Chadd 
46314779705SSam Leffler #define	AR_AN_TOP2_XPABIAS_LVL      0xC0000000
46414779705SSam Leffler #define	AR_AN_TOP2_XPABIAS_LVL_S    30
46514779705SSam Leffler #define	AR_AN_TOP2_LOCALBIAS        0x00200000
46614779705SSam Leffler #define	AR_AN_TOP2_LOCALBIAS_S      21
46714779705SSam Leffler #define	AR_AN_TOP2_PWDCLKIND        0x00400000
46814779705SSam Leffler #define	AR_AN_TOP2_PWDCLKIND_S      22
46914779705SSam Leffler 
47014779705SSam Leffler #define	AR_AN_SYNTH9_REFDIVA    0xf8000000
47114779705SSam Leffler #define	AR_AN_SYNTH9_REFDIVA_S  27
47214779705SSam Leffler 
473f3d3bf87SRui Paulo #define	AR9271_AN_RF2G6_OFFS	0x07f00000
474f3d3bf87SRui Paulo #define	AR9271_AN_RF2G6_OFFS_S	20
475f3d3bf87SRui Paulo 
47614779705SSam Leffler /* Sleep control */
477607756e9SAdrian Chadd #define	AR5416_SLEEP1_ASSUME_DTIM	0x00080000
47814779705SSam Leffler #define	AR5416_SLEEP1_CAB_TIMEOUT	0xFFE00000	/* Cab timeout (TU) */
4793e9b8fe0SAdrian Chadd #define	AR5416_SLEEP1_CAB_TIMEOUT_S	21
48014779705SSam Leffler 
48114779705SSam Leffler #define	AR5416_SLEEP2_BEACON_TIMEOUT	0xFFE00000	/* Beacon timeout (TU)*/
4823e9b8fe0SAdrian Chadd #define	AR5416_SLEEP2_BEACON_TIMEOUT_S	21
48314779705SSam Leffler 
48414779705SSam Leffler /* Sleep Registers */
48514779705SSam Leffler #define	AR_SLP32_HALFCLK_LATENCY      0x000FFFFF	/* rising <-> falling edge */
48614779705SSam Leffler #define	AR_SLP32_ENA		0x00100000
48714779705SSam Leffler #define	AR_SLP32_TSF_WRITE_STATUS      0x00200000	/* tsf update in progress */
48814779705SSam Leffler 
48914779705SSam Leffler #define	AR_SLP32_WAKE_XTL_TIME	0x0000FFFF	/* time to wake crystal */
49014779705SSam Leffler 
49114779705SSam Leffler #define	AR_SLP32_TST_INC	0x000FFFFF
49214779705SSam Leffler 
49314779705SSam Leffler #define	AR_SLP_MIB_CLEAR	0x00000001	/* clear pending */
49414779705SSam Leffler #define	AR_SLP_MIB_PENDING	0x00000002	/* clear counters */
49514779705SSam Leffler 
49614779705SSam Leffler #define	AR_TIMER_MODE_TBTT		0x00000001
49714779705SSam Leffler #define	AR_TIMER_MODE_DBA		0x00000002
49814779705SSam Leffler #define	AR_TIMER_MODE_SWBA		0x00000004
49914779705SSam Leffler #define	AR_TIMER_MODE_HCF		0x00000008
50014779705SSam Leffler #define	AR_TIMER_MODE_TIM		0x00000010
50114779705SSam Leffler #define	AR_TIMER_MODE_DTIM		0x00000020
50214779705SSam Leffler #define	AR_TIMER_MODE_QUIET		0x00000040
50314779705SSam Leffler #define	AR_TIMER_MODE_NDP		0x00000080
50414779705SSam Leffler #define	AR_TIMER_MODE_OVERFLOW_INDEX	0x00000700
50514779705SSam Leffler #define	AR_TIMER_MODE_OVERFLOW_INDEX_S	8
50614779705SSam Leffler #define	AR_TIMER_MODE_THRESH		0xFFFFF000
50714779705SSam Leffler #define	AR_TIMER_MODE_THRESH_S		12
50814779705SSam Leffler 
50914779705SSam Leffler /* PCU Misc modes */
51014779705SSam Leffler #define	AR_PCU_FORCE_BSSID_MATCH	0x00000001 /* force bssid to match */
51114779705SSam Leffler #define	AR_PCU_MIC_NEW_LOC_ENA		0x00000004 /* tx/rx mic keys together */
51214779705SSam Leffler #define	AR_PCU_TX_ADD_TSF		0x00000008 /* add tx_tsf + int_tsf */
51314779705SSam Leffler #define	AR_PCU_CCK_SIFS_MODE		0x00000010 /* assume 11b sifs */
51414779705SSam Leffler #define	AR_PCU_RX_ANT_UPDT		0x00000800 /* KC_RX_ANT_UPDATE */
51514779705SSam Leffler #define	AR_PCU_TXOP_TBTT_LIMIT_ENA	0x00001000 /* enforce txop / tbtt */
51614779705SSam Leffler #define	AR_PCU_MISS_BCN_IN_SLEEP	0x00004000 /* count bmiss's when sleeping */
51714779705SSam Leffler #define	AR_PCU_BUG_12306_FIX_ENA	0x00020000 /* use rx_clear to count sifs */
51814779705SSam Leffler #define	AR_PCU_FORCE_QUIET_COLL		0x00040000 /* kill xmit for channel change */
5198df7248cSAdrian Chadd #define	AR_PCU_BT_ANT_PREVENT_RX	0x00100000
5208df7248cSAdrian Chadd #define	AR_PCU_BT_ANT_PREVENT_RX_S	20
52114779705SSam Leffler #define	AR_PCU_TBTT_PROTECT		0x00200000 /* no xmit up to tbtt+20 uS */
52214779705SSam Leffler #define	AR_PCU_CLEAR_VMF		0x01000000 /* clear vmf mode (fast cc)*/
52314779705SSam Leffler #define	AR_PCU_CLEAR_BA_VALID		0x04000000 /* clear ba state */
524ba8d0662SAdrian Chadd #define	AR_PCU_SEL_EVM			0x08000000 /* select EVM data or PLCP header */
52514779705SSam Leffler 
52624cfde2fSAdrian Chadd #define	AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE		0x00000002
52724cfde2fSAdrian Chadd #define	AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT	0x00000004
52860d38784SAdrian Chadd /*
52960d38784SAdrian Chadd  * This bit enables the Multicast search based on both MAC Address and Key ID.
53060d38784SAdrian Chadd  * If bit is 0, then Multicast search is based on MAC address only.
53160d38784SAdrian Chadd  * For Merlin and above only.
53260d38784SAdrian Chadd  */
53360d38784SAdrian Chadd #define	AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE	0x00000040
534d8daa2e3SAdrian Chadd #define	AR_PCU_MISC_MODE2_ENABLE_AGGWEP	0x00020000	/* Kiwi or later? */
5354f49ef43SRui Paulo #define	AR_PCU_MISC_MODE2_HWWAR1	0x00100000
536ddbac71bSAdrian Chadd #define	AR_PCU_MISC_MODE2_HWWAR2	0x02000000
5374f49ef43SRui Paulo 
538d8daa2e3SAdrian Chadd /* For Kiwi */
539d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3		0x8358
540d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL	0x00000400
541d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET	0x80000000
542d8daa2e3SAdrian Chadd 
543d8daa2e3SAdrian Chadd /* TSF2. For Kiwi only */
544d8daa2e3SAdrian Chadd #define	AR_TSF2_L32			0x8390
545d8daa2e3SAdrian Chadd #define	AR_TSF2_U32			0x8394
546d8daa2e3SAdrian Chadd 
547d8daa2e3SAdrian Chadd /* MAC Direct Connect Control. For Kiwi only */
548d8daa2e3SAdrian Chadd #define	AR_DIRECT_CONNECT		0x83A0
549d8daa2e3SAdrian Chadd #define	AR_DC_AP_STA_EN			0x00000001
550d8daa2e3SAdrian Chadd 
55114779705SSam Leffler /* GPIO Interrupt */
55214779705SSam Leffler #define	AR_INTR_GPIO		0x3FF00000	/* gpio interrupted */
55314779705SSam Leffler #define	AR_INTR_GPIO_S		20
55414779705SSam Leffler 
55514779705SSam Leffler #define	AR_GPIO_OUT_CTRL	0x000003FF	/* 0 = out, 1 = in */
55614779705SSam Leffler #define	AR_GPIO_OUT_VAL		0x000FFC00
55714779705SSam Leffler #define	AR_GPIO_OUT_VAL_S	10
55814779705SSam Leffler #define	AR_GPIO_INTR_CTRL	0x3FF00000
55914779705SSam Leffler #define	AR_GPIO_INTR_CTRL_S	20
56014779705SSam Leffler 
56140ce4246SSam Leffler #define	AR_GPIO_IN_VAL		0x0FFFC000	/* pre-9280 */
56240ce4246SSam Leffler #define	AR_GPIO_IN_VAL_S	14
56340ce4246SSam Leffler #define	AR928X_GPIO_IN_VAL	0x000FFC00
56440ce4246SSam Leffler #define	AR928X_GPIO_IN_VAL_S	10
56540ce4246SSam Leffler #define	AR9285_GPIO_IN_VAL	0x00FFF000
56640ce4246SSam Leffler #define	AR9285_GPIO_IN_VAL_S	12
567e81f85f1SAdrian Chadd #define	AR9287_GPIO_IN_VAL	0x003FF800
568e81f85f1SAdrian Chadd #define	AR9287_GPIO_IN_VAL_S	11
56940ce4246SSam Leffler 
57040ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV	0x3	/* 2 bit mask shifted by 2*bitpos */
57140ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_NO	0x0	/* tristate */
57240ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_LOW	0x1	/* drive if low */
57340ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_HI	0x2	/* drive if high */
57440ce4246SSam Leffler #define	AR_GPIO_OE_OUT_DRV_ALL	0x3	/* drive always */
57540ce4246SSam Leffler 
57640ce4246SSam Leffler #define	AR_GPIO_INTR_POL_VAL	0x1FFF
57740ce4246SSam Leffler #define	AR_GPIO_INTR_POL_VAL_S	0
57840ce4246SSam Leffler 
5794f49ef43SRui Paulo #define	AR_GPIO_JTAG_DISABLE	0x00020000
5804f49ef43SRui Paulo 
58114779705SSam Leffler #define	AR_2040_JOINED_RX_CLEAR	0x00000001	/* use ctl + ext rx_clear for cca */
58214779705SSam Leffler 
58314779705SSam Leffler #define	AR_PCU_TXBUF_CTRL_SIZE_MASK	0x7FF
58414779705SSam Leffler #define	AR_PCU_TXBUF_CTRL_USABLE_SIZE	0x700
585f3d3bf87SRui Paulo #define	AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
58614779705SSam Leffler 
587d8daa2e3SAdrian Chadd /* IFS, SIFS, slot, etc for Async FIFO mode (Kiwi) */
588d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR	0x000003AB
589d8daa2e3SAdrian Chadd #define	AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR	0x16001D56
590d8daa2e3SAdrian Chadd #define	AR_USEC_ASYNC_FIFO_DUR			0x12e00074
591d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR	0x00000420
592d8daa2e3SAdrian Chadd #define	AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR	0x0000A5EB
593d8daa2e3SAdrian Chadd 
594d8daa2e3SAdrian Chadd /* Used by Kiwi Async FIFO */
595d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_LOGIC_ANALYZER		0x8264
596d8daa2e3SAdrian Chadd #define	AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768	0x20000000
597d8daa2e3SAdrian Chadd 
59814779705SSam Leffler /* Eeprom defines */
59914779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_VAL           0x0000ffff
60014779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_VAL_S         0
60114779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_BUSY          0x00010000
60214779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_BUSY_ACCESS   0x00020000
60314779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_PROT_ACCESS   0x00040000
60414779705SSam Leffler #define	AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
60514779705SSam Leffler 
606a04110a3SAdrian Chadd /* K2 (9271) */
607a04110a3SAdrian Chadd #define	AR9271_CLOCK_CONTROL		0x50040
608a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_22	0x0
609a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_88	0x1
610a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_44	0x2
611a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_117	0x4
612a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_OSC_40	0x6
613a04110a3SAdrian Chadd #define	AR9271_CLOCK_SELECTION_RTC	0x7
614a04110a3SAdrian Chadd #define	AR9271_SPI_SEL			0x100
615a04110a3SAdrian Chadd #define	AR9271_UART_SEL			0x200
616a04110a3SAdrian Chadd 
617a04110a3SAdrian Chadd #define	AR9271_RESET_POWER_DOWN_CONTROL	0x50044
618a04110a3SAdrian Chadd #define	AR9271_RADIO_RF_RST		0x20
619a04110a3SAdrian Chadd #define	AR9271_GATE_MAC_CTL		0x4000
620a04110a3SAdrian Chadd #define	AR9271_MAIN_PLL_PWD_CTL		0x40000
621a04110a3SAdrian Chadd 
622a04110a3SAdrian Chadd #define	AR9271_CLKMISC			0x4090
623a04110a3SAdrian Chadd #define	AR9271_OSC_to_10M_EN		0x00000001
624a04110a3SAdrian Chadd 
625d1915e73SAdrian Chadd /*
626d1915e73SAdrian Chadd  * AR5212 defines the MAC revision mask as 0xF, but both ath9k and
627d1915e73SAdrian Chadd  * the Atheros HAL define it as 0x7.
628d1915e73SAdrian Chadd  *
629d1915e73SAdrian Chadd  * What this means however is AR5416 silicon revisions have
630d1915e73SAdrian Chadd  * changed. The below macros are for what is contained in the
631d1915e73SAdrian Chadd  * lower four bits; if the lower three bits are taken into account
632d1915e73SAdrian Chadd  * the revisions become 1.0 => 0x0, 2.0 => 0x1, 2.2 => 0x2.
633d1915e73SAdrian Chadd  */
634d1915e73SAdrian Chadd 
635d1915e73SAdrian Chadd /* These are the legacy revisions, with a four bit AR_SREV_REVISION mask */
63614779705SSam Leffler #define	AR_SREV_REVISION_OWL_10		0x08
63714779705SSam Leffler #define	AR_SREV_REVISION_OWL_20		0x09
63814779705SSam Leffler #define	AR_SREV_REVISION_OWL_22		0x0a
63914779705SSam Leffler 
64014779705SSam Leffler #define	AR_RAD5133_SREV_MAJOR		0xc0	/* Fowl: 2+5G/3x3 */
64114779705SSam Leffler #define	AR_RAD2133_SREV_MAJOR		0xd0	/* Fowl: 2G/3x3   */
64214779705SSam Leffler #define	AR_RAD5122_SREV_MAJOR		0xe0	/* Fowl: 5G/2x2   */
64314779705SSam Leffler #define	AR_RAD2122_SREV_MAJOR		0xf0	/* Fowl: 2+5G/2x2 */
64414779705SSam Leffler 
64514779705SSam Leffler /* Test macro for owl 1.0 */
646af8223baSAdrian Chadd #define	IS_5416V1(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_10)
647af8223baSAdrian Chadd #define	IS_5416V2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20)
648af8223baSAdrian Chadd #define	IS_5416V2_2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_22)
649d1915e73SAdrian Chadd 
650d1915e73SAdrian Chadd /* Misc; compatibility with Atheros HAL */
651d1915e73SAdrian Chadd #define	AR_SREV_5416_V20_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_20_OR_LATER(_ah))
652d1915e73SAdrian Chadd #define	AR_SREV_5416_V22_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_22_OR_LATER(_ah))
65314779705SSam Leffler 
65414779705SSam Leffler /* Expanded Mac Silicon Rev (16 bits starting with Sowl) */
65514779705SSam Leffler #define	AR_XSREV_ID		0xFFFFFFFF	/* Chip ID */
65614779705SSam Leffler #define	AR_XSREV_ID_S		0
65714779705SSam Leffler #define	AR_XSREV_VERSION	0xFFFC0000	/* Chip version */
65814779705SSam Leffler #define	AR_XSREV_VERSION_S	18
65914779705SSam Leffler #define	AR_XSREV_TYPE		0x0003F000	/* Chip type */
66014779705SSam Leffler #define	AR_XSREV_TYPE_S		12
66114779705SSam Leffler #define	AR_XSREV_TYPE_CHAIN	0x00001000	/* Chain Mode (1:3 chains,
66214779705SSam Leffler 						 * 0:2 chains) */
66314779705SSam Leffler #define	AR_XSREV_TYPE_HOST_MODE 0x00002000	/* Host Mode (1:PCI, 0:PCIe) */
66414779705SSam Leffler #define	AR_XSREV_REVISION	0x00000F00
66514779705SSam Leffler #define	AR_XSREV_REVISION_S	8
66614779705SSam Leffler 
66714779705SSam Leffler #define	AR_XSREV_VERSION_OWL_PCI	0x0D
66814779705SSam Leffler #define	AR_XSREV_VERSION_OWL_PCIE	0x0C
669d1915e73SAdrian Chadd 
670d1915e73SAdrian Chadd /*
671d1915e73SAdrian Chadd  * These are from ath9k/Atheros and assume an AR_SREV version mask
672d1915e73SAdrian Chadd  * of 0x07, rather than 0x0F which is being used in the FreeBSD HAL.
673d1915e73SAdrian Chadd  * Thus, don't use these values as they're incorrect here; use
674d1915e73SAdrian Chadd  * AR_SREV_REVISION_OWL_{10,20,22}.
675d1915e73SAdrian Chadd  */
676d1915e73SAdrian Chadd #if 0
67714779705SSam Leffler #define	AR_XSREV_REVISION_OWL_10	0	/* Owl 1.0 */
67814779705SSam Leffler #define	AR_XSREV_REVISION_OWL_20	1	/* Owl 2.0/2.1 */
67914779705SSam Leffler #define	AR_XSREV_REVISION_OWL_22	2	/* Owl 2.2 */
680d1915e73SAdrian Chadd #endif
681d1915e73SAdrian Chadd 
682ddbac71bSAdrian Chadd #define	AR_XSREV_VERSION_HOWL		0x14	/* Howl (AR9130) */
6839f25ad52SAdrian Chadd #define	AR_XSREV_VERSION_SOWL		0x40	/* Sowl (AR9160) */
68414779705SSam Leffler #define	AR_XSREV_REVISION_SOWL_10	0	/* Sowl 1.0 */
68514779705SSam Leffler #define	AR_XSREV_REVISION_SOWL_11	1	/* Sowl 1.1 */
68614779705SSam Leffler #define	AR_XSREV_VERSION_MERLIN		0x80	/* Merlin Version */
68714779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_10	0	/* Merlin 1.0 */
68814779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_20	1	/* Merlin 2.0 */
68914779705SSam Leffler #define	AR_XSREV_REVISION_MERLIN_21	2	/* Merlin 2.1 */
69014779705SSam Leffler #define	AR_XSREV_VERSION_KITE		0xC0	/* Kite Version */
69114779705SSam Leffler #define	AR_XSREV_REVISION_KITE_10	0	/* Kite 1.0 */
692f3d3bf87SRui Paulo #define	AR_XSREV_REVISION_KITE_11	1	/* Kite 1.1 */
693f3d3bf87SRui Paulo #define	AR_XSREV_REVISION_KITE_12	2	/* Kite 1.2 */
694d8daa2e3SAdrian Chadd #define	AR_XSREV_VERSION_KIWI		0x180	/* Kiwi (AR9287) */
695b07bd63bSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_10	0	/* Kiwi 1.0 */
696b07bd63bSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_11	1	/* Kiwi 1.1 */
697b07bd63bSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_12	2	/* Kiwi 1.2 */
698b07bd63bSAdrian Chadd #define	AR_XSREV_REVISION_KIWI_13	3	/* Kiwi 1.3 */
69914779705SSam Leffler 
700d2615832SAdrian Chadd /* Owl (AR5416) */
701b868c6d0SAdrian Chadd #define	AR_SREV_OWL(_ah) \
702b868c6d0SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCI) || \
703b868c6d0SAdrian Chadd 	 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCIE))
704b868c6d0SAdrian Chadd 
70514779705SSam Leffler #define	AR_SREV_OWL_20_OR_LATER(_ah) \
706d2615832SAdrian Chadd 	((AR_SREV_OWL(_ah) &&						\
707d1915e73SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20) ||	\
708ddbac71bSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
709d2615832SAdrian Chadd 
71014779705SSam Leffler #define	AR_SREV_OWL_22_OR_LATER(_ah) \
711d2615832SAdrian Chadd 	((AR_SREV_OWL(_ah) &&						\
712d1915e73SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_22) ||	\
713ddbac71bSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
71414779705SSam Leffler 
715d2615832SAdrian Chadd /* Howl (AR9130) */
716d2615832SAdrian Chadd 
7179f25ad52SAdrian Chadd #define AR_SREV_HOWL(_ah) \
7189f25ad52SAdrian Chadd 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_HOWL)
719d2615832SAdrian Chadd 
7209f25ad52SAdrian Chadd #define	AR_SREV_9100(_ah)	AR_SREV_HOWL(_ah)
7219f25ad52SAdrian Chadd 
722d2615832SAdrian Chadd /* Sowl (AR9160) */
723d2615832SAdrian Chadd 
72414779705SSam Leffler #define	AR_SREV_SOWL(_ah) \
72514779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL)
726d2615832SAdrian Chadd 
72714779705SSam Leffler #define	AR_SREV_SOWL_10_OR_LATER(_ah) \
72814779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL)
729d2615832SAdrian Chadd 
73014779705SSam Leffler #define	AR_SREV_SOWL_11(_ah) \
73114779705SSam Leffler 	(AR_SREV_SOWL(_ah) && \
73214779705SSam Leffler 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11)
73314779705SSam Leffler 
734d2615832SAdrian Chadd /* Merlin (AR9280) */
735d2615832SAdrian Chadd 
73614779705SSam Leffler #define	AR_SREV_MERLIN(_ah) \
73714779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN)
738d2615832SAdrian Chadd 
73914779705SSam Leffler #define	AR_SREV_MERLIN_10_OR_LATER(_ah)	\
74014779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN)
741d2615832SAdrian Chadd 
74214779705SSam Leffler #define	AR_SREV_MERLIN_20(_ah) \
74314779705SSam Leffler 	(AR_SREV_MERLIN(_ah) && \
744aa669823SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20)
745d2615832SAdrian Chadd 
74614779705SSam Leffler #define	AR_SREV_MERLIN_20_OR_LATER(_ah) \
747d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) ||	\
748d2615832SAdrian Chadd 	 (AR_SREV_MERLIN((_ah)) &&						\
749d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20))
750d2615832SAdrian Chadd 
751d2615832SAdrian Chadd /* Kite (AR9285) */
75214779705SSam Leffler 
75314779705SSam Leffler #define	AR_SREV_KITE(_ah) \
75414779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE)
755d2615832SAdrian Chadd 
75614779705SSam Leffler #define	AR_SREV_KITE_10_OR_LATER(_ah) \
75714779705SSam Leffler 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE)
758d2615832SAdrian Chadd 
759f3d3bf87SRui Paulo #define	AR_SREV_KITE_11(_ah) \
760f3d3bf87SRui Paulo 	(AR_SREV_KITE(ah) && \
761f3d3bf87SRui Paulo 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11)
762d2615832SAdrian Chadd 
763f3d3bf87SRui Paulo #define	AR_SREV_KITE_11_OR_LATER(_ah) \
764d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
765d2615832SAdrian Chadd 	 (AR_SREV_KITE((_ah)) &&					\
766d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11))
767d2615832SAdrian Chadd 
768f3d3bf87SRui Paulo #define	AR_SREV_KITE_12(_ah) \
769f3d3bf87SRui Paulo 	(AR_SREV_KITE(ah) && \
7708c53f2f8SRui Paulo 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_12)
771d2615832SAdrian Chadd 
772f3d3bf87SRui Paulo #define	AR_SREV_KITE_12_OR_LATER(_ah) \
773d2615832SAdrian Chadd 	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
774d2615832SAdrian Chadd 	 (AR_SREV_KITE((_ah)) &&					\
775d2615832SAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12))
776d2615832SAdrian Chadd 
7777efd4110SAdrian Chadd #define	AR_SREV_9285E_20(_ah) \
7787efd4110SAdrian Chadd 	(AR_SREV_KITE_12_OR_LATER(_ah) && \
7797efd4110SAdrian Chadd 	((OS_REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))
7807efd4110SAdrian Chadd 
781b3096aeeSAdrian Chadd #define AR_SREV_KIWI(_ah) \
782b3096aeeSAdrian Chadd 	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KIWI)
783b3096aeeSAdrian Chadd 
784b07bd63bSAdrian Chadd #define AR_SREV_KIWI_10_OR_LATER(_ah) \
785b07bd63bSAdrian Chadd 	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KIWI)
786b07bd63bSAdrian Chadd 
787b07bd63bSAdrian Chadd /* XXX TODO: make these handle macVersion > Kiwi */
788b3096aeeSAdrian Chadd #define AR_SREV_KIWI_11_OR_LATER(_ah) \
789b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
790b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_11)
791b3096aeeSAdrian Chadd 
792b3096aeeSAdrian Chadd #define AR_SREV_KIWI_11(_ah) \
793b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
794b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_11)
795b3096aeeSAdrian Chadd 
796b3096aeeSAdrian Chadd #define AR_SREV_KIWI_12(_ah) \
797b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
798b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_12)
799b3096aeeSAdrian Chadd 
800b3096aeeSAdrian Chadd #define	AR_SREV_KIWI_12_OR_LATER(_ah) \
801b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
802b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_12)
803b3096aeeSAdrian Chadd 
804b3096aeeSAdrian Chadd #define	AR_SREV_KIWI_13_OR_LATER(_ah) \
805b3096aeeSAdrian Chadd 	(AR_SREV_KIWI(_ah) && \
806b3096aeeSAdrian Chadd 	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_13)
807b3096aeeSAdrian Chadd 
808ddbac71bSAdrian Chadd /* Not yet implemented chips */
809ddbac71bSAdrian Chadd #define	AR_SREV_9271(_ah)	0
810ddbac71bSAdrian Chadd 
81114779705SSam Leffler #endif /* _DEV_ATH_AR5416REG_H */
812