1*6e778a7eSPedro F. Giffuni /*- 2*6e778a7eSPedro F. Giffuni * SPDX-License-Identifier: ISC 3*6e778a7eSPedro F. Giffuni * 414779705SSam Leffler * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 514779705SSam Leffler * Copyright (c) 2002-2008 Atheros Communications, Inc. 614779705SSam Leffler * 714779705SSam Leffler * Permission to use, copy, modify, and/or distribute this software for any 814779705SSam Leffler * purpose with or without fee is hereby granted, provided that the above 914779705SSam Leffler * copyright notice and this permission notice appear in all copies. 1014779705SSam Leffler * 1114779705SSam Leffler * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 1214779705SSam Leffler * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1314779705SSam Leffler * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1414779705SSam Leffler * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1514779705SSam Leffler * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1614779705SSam Leffler * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1714779705SSam Leffler * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1814779705SSam Leffler */ 1914779705SSam Leffler #ifndef _ATH_AR5416_DESC_H_ 2069f33b13SAdrian Chadd #define _ATH_AR5416_DESC_H_ 2114779705SSam Leffler 2214779705SSam Leffler /* 2314779705SSam Leffler * Hardware-specific descriptor structures. 2414779705SSam Leffler */ 2514779705SSam Leffler 2614779705SSam Leffler /* XXX Need to replace this with a dynamic 2714779705SSam Leffler * method of determining Owl2 if possible 2814779705SSam Leffler */ 2914779705SSam Leffler #define _get_index(_ah) ( IS_5416V1(_ah) ? -4 : 0 ) 3014779705SSam Leffler #define AR5416_DS_TXSTATUS(_ah, _ads) \ 3114779705SSam Leffler ((uint32_t*)(&(_ads)->u.tx.status[_get_index(_ah)])) 3214779705SSam Leffler #define AR5416_DS_TXSTATUS_CONST(_ah, _ads) \ 3314779705SSam Leffler ((const uint32_t*)(&(_ads)->u.tx.status[_get_index(_ah)])) 3414779705SSam Leffler 3514779705SSam Leffler #define AR5416_NUM_TX_STATUS 10 /* Number of TX status words */ 3614779705SSam Leffler /* Clear the whole descriptor */ 3714779705SSam Leffler #define AR5416_DESC_TX_CTL_SZ sizeof(struct ar5416_tx_desc) 3814779705SSam Leffler 3914779705SSam Leffler struct ar5416_tx_desc { /* tx desc has 12 control words + 10 status words */ 4014779705SSam Leffler uint32_t ctl2; 4114779705SSam Leffler uint32_t ctl3; 4214779705SSam Leffler uint32_t ctl4; 4314779705SSam Leffler uint32_t ctl5; 4414779705SSam Leffler uint32_t ctl6; 4514779705SSam Leffler uint32_t ctl7; 4614779705SSam Leffler uint32_t ctl8; 4714779705SSam Leffler uint32_t ctl9; 4814779705SSam Leffler uint32_t ctl10; 4914779705SSam Leffler uint32_t ctl11; 5014779705SSam Leffler uint32_t status[AR5416_NUM_TX_STATUS]; 5114779705SSam Leffler }; 5214779705SSam Leffler 5314779705SSam Leffler struct ar5416_rx_desc { /* rx desc has 2 control words + 9 status words */ 5414779705SSam Leffler uint32_t status0; 5514779705SSam Leffler uint32_t status1; 5614779705SSam Leffler uint32_t status2; 5714779705SSam Leffler uint32_t status3; 5814779705SSam Leffler uint32_t status4; 5914779705SSam Leffler uint32_t status5; 6014779705SSam Leffler uint32_t status6; 6114779705SSam Leffler uint32_t status7; 6214779705SSam Leffler uint32_t status8; 6314779705SSam Leffler }; 6414779705SSam Leffler 6514779705SSam Leffler struct ar5416_desc { 6614779705SSam Leffler uint32_t ds_link; /* link pointer */ 6714779705SSam Leffler uint32_t ds_data; /* data buffer pointer */ 6814779705SSam Leffler uint32_t ds_ctl0; /* DMA control 0 */ 6914779705SSam Leffler uint32_t ds_ctl1; /* DMA control 1 */ 7014779705SSam Leffler union { 7114779705SSam Leffler struct ar5416_tx_desc tx; 7214779705SSam Leffler struct ar5416_rx_desc rx; 7314779705SSam Leffler } u; 7414779705SSam Leffler } __packed; 7514779705SSam Leffler #define AR5416DESC(_ds) ((struct ar5416_desc *)(_ds)) 7614779705SSam Leffler #define AR5416DESC_CONST(_ds) ((const struct ar5416_desc *)(_ds)) 7714779705SSam Leffler 7814779705SSam Leffler #define ds_ctl2 u.tx.ctl2 7914779705SSam Leffler #define ds_ctl3 u.tx.ctl3 8014779705SSam Leffler #define ds_ctl4 u.tx.ctl4 8114779705SSam Leffler #define ds_ctl5 u.tx.ctl5 8214779705SSam Leffler #define ds_ctl6 u.tx.ctl6 8314779705SSam Leffler #define ds_ctl7 u.tx.ctl7 8414779705SSam Leffler #define ds_ctl8 u.tx.ctl8 8514779705SSam Leffler #define ds_ctl9 u.tx.ctl9 8614779705SSam Leffler #define ds_ctl10 u.tx.ctl10 8714779705SSam Leffler #define ds_ctl11 u.tx.ctl11 8814779705SSam Leffler 8914779705SSam Leffler #define ds_rxstatus0 u.rx.status0 9014779705SSam Leffler #define ds_rxstatus1 u.rx.status1 9114779705SSam Leffler #define ds_rxstatus2 u.rx.status2 9214779705SSam Leffler #define ds_rxstatus3 u.rx.status3 9314779705SSam Leffler #define ds_rxstatus4 u.rx.status4 9414779705SSam Leffler #define ds_rxstatus5 u.rx.status5 9514779705SSam Leffler #define ds_rxstatus6 u.rx.status6 9614779705SSam Leffler #define ds_rxstatus7 u.rx.status7 9714779705SSam Leffler #define ds_rxstatus8 u.rx.status8 9814779705SSam Leffler 9914779705SSam Leffler /*********** 10014779705SSam Leffler * TX Desc * 10114779705SSam Leffler ***********/ 10214779705SSam Leffler 10314779705SSam Leffler /* ds_ctl0 */ 10414779705SSam Leffler #define AR_FrameLen 0x00000fff 10514779705SSam Leffler #define AR_VirtMoreFrag 0x00001000 10614779705SSam Leffler #define AR_TxCtlRsvd00 0x0000e000 10714779705SSam Leffler #define AR_XmitPower 0x003f0000 10814779705SSam Leffler #define AR_XmitPower_S 16 10914779705SSam Leffler #define AR_RTSEnable 0x00400000 11014779705SSam Leffler #define AR_VEOL 0x00800000 11114779705SSam Leffler #define AR_ClrDestMask 0x01000000 11214779705SSam Leffler #define AR_TxCtlRsvd01 0x1e000000 11314779705SSam Leffler #define AR_TxIntrReq 0x20000000 11414779705SSam Leffler #define AR_DestIdxValid 0x40000000 11514779705SSam Leffler #define AR_CTSEnable 0x80000000 11614779705SSam Leffler 11714779705SSam Leffler /* ds_ctl1 */ 11814779705SSam Leffler #define AR_BufLen 0x00000fff 11914779705SSam Leffler #define AR_TxMore 0x00001000 12014779705SSam Leffler #define AR_DestIdx 0x000fe000 12114779705SSam Leffler #define AR_DestIdx_S 13 12214779705SSam Leffler #define AR_FrameType 0x00f00000 12314779705SSam Leffler #define AR_FrameType_S 20 12414779705SSam Leffler #define AR_NoAck 0x01000000 12514779705SSam Leffler #define AR_InsertTS 0x02000000 12614779705SSam Leffler #define AR_CorruptFCS 0x04000000 12714779705SSam Leffler #define AR_ExtOnly 0x08000000 12814779705SSam Leffler #define AR_ExtAndCtl 0x10000000 12914779705SSam Leffler #define AR_MoreAggr 0x20000000 13014779705SSam Leffler #define AR_IsAggr 0x40000000 13114779705SSam Leffler #define AR_MoreRifs 0x80000000 13214779705SSam Leffler 13314779705SSam Leffler /* ds_ctl2 */ 13414779705SSam Leffler #define AR_BurstDur 0x00007fff 13514779705SSam Leffler #define AR_BurstDur_S 0 13614779705SSam Leffler #define AR_DurUpdateEn 0x00008000 13714779705SSam Leffler #define AR_XmitDataTries0 0x000f0000 13814779705SSam Leffler #define AR_XmitDataTries0_S 16 13914779705SSam Leffler #define AR_XmitDataTries1 0x00f00000 14014779705SSam Leffler #define AR_XmitDataTries1_S 20 14114779705SSam Leffler #define AR_XmitDataTries2 0x0f000000 14214779705SSam Leffler #define AR_XmitDataTries2_S 24 14314779705SSam Leffler #define AR_XmitDataTries3 0xf0000000 14414779705SSam Leffler #define AR_XmitDataTries3_S 28 14514779705SSam Leffler 14614779705SSam Leffler /* ds_ctl3 */ 14714779705SSam Leffler #define AR_XmitRate0 0x000000ff 14814779705SSam Leffler #define AR_XmitRate0_S 0 14914779705SSam Leffler #define AR_XmitRate1 0x0000ff00 15014779705SSam Leffler #define AR_XmitRate1_S 8 15114779705SSam Leffler #define AR_XmitRate2 0x00ff0000 15214779705SSam Leffler #define AR_XmitRate2_S 16 15314779705SSam Leffler #define AR_XmitRate3 0xff000000 15414779705SSam Leffler #define AR_XmitRate3_S 24 15514779705SSam Leffler 15614779705SSam Leffler /* ds_ctl4 */ 15714779705SSam Leffler #define AR_PacketDur0 0x00007fff 15814779705SSam Leffler #define AR_PacketDur0_S 0 15914779705SSam Leffler #define AR_RTSCTSQual0 0x00008000 16014779705SSam Leffler #define AR_PacketDur1 0x7fff0000 16114779705SSam Leffler #define AR_PacketDur1_S 16 16214779705SSam Leffler #define AR_RTSCTSQual1 0x80000000 16314779705SSam Leffler 16414779705SSam Leffler /* ds_ctl5 */ 16514779705SSam Leffler #define AR_PacketDur2 0x00007fff 16614779705SSam Leffler #define AR_PacketDur2_S 0 16714779705SSam Leffler #define AR_RTSCTSQual2 0x00008000 16814779705SSam Leffler #define AR_PacketDur3 0x7fff0000 16914779705SSam Leffler #define AR_PacketDur3_S 16 17014779705SSam Leffler #define AR_RTSCTSQual3 0x80000000 17114779705SSam Leffler 17214779705SSam Leffler /* ds_ctl6 */ 17314779705SSam Leffler #define AR_AggrLen 0x0000ffff 17414779705SSam Leffler #define AR_AggrLen_S 0 17514779705SSam Leffler #define AR_TxCtlRsvd60 0x00030000 17614779705SSam Leffler #define AR_PadDelim 0x03fc0000 17714779705SSam Leffler #define AR_PadDelim_S 18 17814779705SSam Leffler #define AR_EncrType 0x0c000000 17914779705SSam Leffler #define AR_EncrType_S 26 18014779705SSam Leffler #define AR_TxCtlRsvd61 0xf0000000 18114779705SSam Leffler 18214779705SSam Leffler /* ds_ctl7 */ 18314779705SSam Leffler #define AR_2040_0 0x00000001 18414779705SSam Leffler #define AR_GI0 0x00000002 18514779705SSam Leffler #define AR_ChainSel0 0x0000001c 18614779705SSam Leffler #define AR_ChainSel0_S 2 18714779705SSam Leffler #define AR_2040_1 0x00000020 18814779705SSam Leffler #define AR_GI1 0x00000040 18914779705SSam Leffler #define AR_ChainSel1 0x00000380 19014779705SSam Leffler #define AR_ChainSel1_S 7 19114779705SSam Leffler #define AR_2040_2 0x00000400 19214779705SSam Leffler #define AR_GI2 0x00000800 19314779705SSam Leffler #define AR_ChainSel2 0x00007000 19414779705SSam Leffler #define AR_ChainSel2_S 12 19514779705SSam Leffler #define AR_2040_3 0x00008000 19614779705SSam Leffler #define AR_GI3 0x00010000 19714779705SSam Leffler #define AR_ChainSel3 0x000e0000 19814779705SSam Leffler #define AR_ChainSel3_S 17 19914779705SSam Leffler #define AR_RTSCTSRate 0x0ff00000 20014779705SSam Leffler #define AR_RTSCTSRate_S 20 20114779705SSam Leffler #define AR_STBC0 0x10000000 20214779705SSam Leffler #define AR_STBC1 0x20000000 20314779705SSam Leffler #define AR_STBC2 0x40000000 20414779705SSam Leffler #define AR_STBC3 0x80000000 20514779705SSam Leffler 206e808ca44SAdrian Chadd /* ds_ctl8 */ 207e808ca44SAdrian Chadd #define AR_AntCtl0 0x00ffffff 208e808ca44SAdrian Chadd #define AR_AntCtl0_S 0 209e808ca44SAdrian Chadd /* Xmit 0 TPC is AR_XmitPower in ctl0 */ 210e808ca44SAdrian Chadd 211e808ca44SAdrian Chadd /* ds_ctl9 */ 212e808ca44SAdrian Chadd #define AR_AntCtl1 0x00ffffff 213e808ca44SAdrian Chadd #define AR_AntCtl1_S 0 214e808ca44SAdrian Chadd #define AR_XmitPower1 0xff000000 215e808ca44SAdrian Chadd #define AR_XmitPower1_S 24 216e808ca44SAdrian Chadd 217e808ca44SAdrian Chadd /* ds_ctl10 */ 218e808ca44SAdrian Chadd #define AR_AntCtl2 0x00ffffff 219e808ca44SAdrian Chadd #define AR_AntCtl2_S 0 220e808ca44SAdrian Chadd #define AR_XmitPower2 0xff000000 221e808ca44SAdrian Chadd #define AR_XmitPower2_S 24 222e808ca44SAdrian Chadd 223e808ca44SAdrian Chadd /* ds_ctl11 */ 224e808ca44SAdrian Chadd #define AR_AntCtl3 0x00ffffff 225e808ca44SAdrian Chadd #define AR_AntCtl3_S 0 226e808ca44SAdrian Chadd #define AR_XmitPower3 0xff000000 227e808ca44SAdrian Chadd #define AR_XmitPower3_S 24 228e808ca44SAdrian Chadd 22914779705SSam Leffler /************* 23014779705SSam Leffler * TX Status * 23114779705SSam Leffler *************/ 23214779705SSam Leffler 23314779705SSam Leffler /* ds_status0 */ 23414779705SSam Leffler #define AR_TxRSSIAnt00 0x000000ff 23514779705SSam Leffler #define AR_TxRSSIAnt00_S 0 23614779705SSam Leffler #define AR_TxRSSIAnt01 0x0000ff00 23714779705SSam Leffler #define AR_TxRSSIAnt01_S 8 23814779705SSam Leffler #define AR_TxRSSIAnt02 0x00ff0000 23914779705SSam Leffler #define AR_TxRSSIAnt02_S 16 24014779705SSam Leffler #define AR_TxStatusRsvd00 0x3f000000 24114779705SSam Leffler #define AR_TxBaStatus 0x40000000 24214779705SSam Leffler #define AR_TxStatusRsvd01 0x80000000 24314779705SSam Leffler 24414779705SSam Leffler /* ds_status1 */ 24514779705SSam Leffler #define AR_FrmXmitOK 0x00000001 24614779705SSam Leffler #define AR_ExcessiveRetries 0x00000002 24714779705SSam Leffler #define AR_FIFOUnderrun 0x00000004 24814779705SSam Leffler #define AR_Filtered 0x00000008 24914779705SSam Leffler #define AR_RTSFailCnt 0x000000f0 25014779705SSam Leffler #define AR_RTSFailCnt_S 4 25114779705SSam Leffler #define AR_DataFailCnt 0x00000f00 25214779705SSam Leffler #define AR_DataFailCnt_S 8 25314779705SSam Leffler #define AR_VirtRetryCnt 0x0000f000 25414779705SSam Leffler #define AR_VirtRetryCnt_S 12 25514779705SSam Leffler #define AR_TxDelimUnderrun 0x00010000 25614779705SSam Leffler #define AR_TxDelimUnderrun_S 13 25714779705SSam Leffler #define AR_TxDataUnderrun 0x00020000 25814779705SSam Leffler #define AR_TxDataUnderrun_S 14 25914779705SSam Leffler #define AR_DescCfgErr 0x00040000 26014779705SSam Leffler #define AR_DescCfgErr_S 15 26114779705SSam Leffler #define AR_TxTimerExpired 0x00080000 26214779705SSam Leffler #define AR_TxStatusRsvd10 0xfff00000 26314779705SSam Leffler 26414779705SSam Leffler /* ds_status2 */ 26514779705SSam Leffler #define AR_SendTimestamp(_ptr) (_ptr)[2] 26614779705SSam Leffler 26714779705SSam Leffler /* ds_status3 */ 26814779705SSam Leffler #define AR_BaBitmapLow(_ptr) (_ptr)[3] 26914779705SSam Leffler 27014779705SSam Leffler /* ds_status4 */ 27114779705SSam Leffler #define AR_BaBitmapHigh(_ptr) (_ptr)[4] 27214779705SSam Leffler 27314779705SSam Leffler /* ds_status5 */ 27414779705SSam Leffler #define AR_TxRSSIAnt10 0x000000ff 27514779705SSam Leffler #define AR_TxRSSIAnt10_S 0 27614779705SSam Leffler #define AR_TxRSSIAnt11 0x0000ff00 27714779705SSam Leffler #define AR_TxRSSIAnt11_S 8 27814779705SSam Leffler #define AR_TxRSSIAnt12 0x00ff0000 27914779705SSam Leffler #define AR_TxRSSIAnt12_S 16 28014779705SSam Leffler #define AR_TxRSSICombined 0xff000000 28114779705SSam Leffler #define AR_TxRSSICombined_S 24 28214779705SSam Leffler 28314779705SSam Leffler /* ds_status6 */ 28414779705SSam Leffler #define AR_TxEVM0(_ptr) (_ptr)[6] 28514779705SSam Leffler 28614779705SSam Leffler /* ds_status7 */ 28714779705SSam Leffler #define AR_TxEVM1(_ptr) (_ptr)[7] 28814779705SSam Leffler 28914779705SSam Leffler /* ds_status8 */ 29014779705SSam Leffler #define AR_TxEVM2(_ptr) (_ptr)[8] 29114779705SSam Leffler 29214779705SSam Leffler /* ds_status9 */ 29314779705SSam Leffler #define AR_TxDone 0x00000001 29414779705SSam Leffler #define AR_SeqNum 0x00001ffe 29514779705SSam Leffler #define AR_SeqNum_S 1 29614779705SSam Leffler #define AR_TxStatusRsvd80 0x0001e000 29714779705SSam Leffler #define AR_TxOpExceeded 0x00020000 29814779705SSam Leffler #define AR_TxStatusRsvd81 0x001c0000 29914779705SSam Leffler #define AR_FinalTxIdx 0x00600000 30014779705SSam Leffler #define AR_FinalTxIdx_S 21 30114779705SSam Leffler #define AR_TxStatusRsvd82 0x01800000 30214779705SSam Leffler #define AR_PowerMgmt 0x02000000 3035916ef68SAdrian Chadd #define AR_TxTid 0xf0000000 3045916ef68SAdrian Chadd #define AR_TxTid_S 28 30514779705SSam Leffler #define AR_TxStatusRsvd83 0xfc000000 30614779705SSam Leffler 30714779705SSam Leffler /*********** 30814779705SSam Leffler * RX Desc * 30914779705SSam Leffler ***********/ 31014779705SSam Leffler 31114779705SSam Leffler /* ds_ctl0 */ 31214779705SSam Leffler #define AR_RxCTLRsvd00 0xffffffff 31314779705SSam Leffler 31414779705SSam Leffler /* ds_ctl1 */ 31514779705SSam Leffler #define AR_BufLen 0x00000fff 31614779705SSam Leffler #define AR_RxCtlRsvd00 0x00001000 31714779705SSam Leffler #define AR_RxIntrReq 0x00002000 31814779705SSam Leffler #define AR_RxCtlRsvd01 0xffffc000 31914779705SSam Leffler 32014779705SSam Leffler /************* 32114779705SSam Leffler * Rx Status * 32214779705SSam Leffler *************/ 32314779705SSam Leffler 32414779705SSam Leffler /* ds_status0 */ 32514779705SSam Leffler #define AR_RxRSSIAnt00 0x000000ff 32614779705SSam Leffler #define AR_RxRSSIAnt00_S 0 32714779705SSam Leffler #define AR_RxRSSIAnt01 0x0000ff00 32814779705SSam Leffler #define AR_RxRSSIAnt01_S 8 32914779705SSam Leffler #define AR_RxRSSIAnt02 0x00ff0000 33014779705SSam Leffler #define AR_RxRSSIAnt02_S 16 33114779705SSam Leffler /* Rev specific */ 33214779705SSam Leffler /* Owl 1.x only */ 33314779705SSam Leffler #define AR_RxStatusRsvd00 0xff000000 33414779705SSam Leffler /* Owl 2.x only */ 33514779705SSam Leffler #define AR_RxRate 0xff000000 33614779705SSam Leffler #define AR_RxRate_S 24 33714779705SSam Leffler 33814779705SSam Leffler /* ds_status1 */ 33914779705SSam Leffler #define AR_DataLen 0x00000fff 34014779705SSam Leffler #define AR_RxMore 0x00001000 34114779705SSam Leffler #define AR_NumDelim 0x003fc000 34214779705SSam Leffler #define AR_NumDelim_S 14 34314779705SSam Leffler #define AR_RxStatusRsvd10 0xff800000 34414779705SSam Leffler 34514779705SSam Leffler /* ds_status2 */ 34614779705SSam Leffler #define AR_RcvTimestamp ds_rxstatus2 34714779705SSam Leffler 34814779705SSam Leffler /* ds_status3 */ 34914779705SSam Leffler #define AR_GI 0x00000001 35014779705SSam Leffler #define AR_2040 0x00000002 35114779705SSam Leffler /* Rev specific */ 35214779705SSam Leffler /* Owl 1.x only */ 35314779705SSam Leffler #define AR_RxRateV1 0x000003fc 35414779705SSam Leffler #define AR_RxRateV1_S 2 35514779705SSam Leffler #define AR_Parallel40 0x00000400 35614779705SSam Leffler #define AR_RxStatusRsvd30 0xfffff800 35714779705SSam Leffler /* Owl 2.x only */ 35814779705SSam Leffler #define AR_DupFrame 0x00000004 3592c47932cSAdrian Chadd #define AR_STBCFrame 0x00000008 36014779705SSam Leffler #define AR_RxAntenna 0xffffff00 36114779705SSam Leffler #define AR_RxAntenna_S 8 36214779705SSam Leffler 36314779705SSam Leffler /* ds_status4 */ 36414779705SSam Leffler #define AR_RxRSSIAnt10 0x000000ff 36514779705SSam Leffler #define AR_RxRSSIAnt10_S 0 36614779705SSam Leffler #define AR_RxRSSIAnt11 0x0000ff00 36714779705SSam Leffler #define AR_RxRSSIAnt11_S 8 36814779705SSam Leffler #define AR_RxRSSIAnt12 0x00ff0000 36914779705SSam Leffler #define AR_RxRSSIAnt12_S 16 37014779705SSam Leffler #define AR_RxRSSICombined 0xff000000 37114779705SSam Leffler #define AR_RxRSSICombined_S 24 37214779705SSam Leffler 37314779705SSam Leffler /* ds_status5 */ 37414779705SSam Leffler #define AR_RxEVM0 ds_rxstatus5 37514779705SSam Leffler 37614779705SSam Leffler /* ds_status6 */ 37714779705SSam Leffler #define AR_RxEVM1 ds_rxstatus6 37814779705SSam Leffler 37914779705SSam Leffler /* ds_status7 */ 38014779705SSam Leffler #define AR_RxEVM2 ds_rxstatus7 38114779705SSam Leffler 38214779705SSam Leffler /* ds_status8 */ 38314779705SSam Leffler #define AR_RxDone 0x00000001 38414779705SSam Leffler #define AR_RxFrameOK 0x00000002 38514779705SSam Leffler #define AR_CRCErr 0x00000004 38614779705SSam Leffler #define AR_DecryptCRCErr 0x00000008 38714779705SSam Leffler #define AR_PHYErr 0x00000010 38814779705SSam Leffler #define AR_MichaelErr 0x00000020 38914779705SSam Leffler #define AR_PreDelimCRCErr 0x00000040 39014779705SSam Leffler #define AR_RxStatusRsvd70 0x00000080 39114779705SSam Leffler #define AR_RxKeyIdxValid 0x00000100 39214779705SSam Leffler #define AR_KeyIdx 0x0000fe00 39314779705SSam Leffler #define AR_KeyIdx_S 9 39414779705SSam Leffler #define AR_PHYErrCode 0x0000ff00 39514779705SSam Leffler #define AR_PHYErrCode_S 8 39614779705SSam Leffler #define AR_RxMoreAggr 0x00010000 39714779705SSam Leffler #define AR_RxAggr 0x00020000 39814779705SSam Leffler #define AR_PostDelimCRCErr 0x00040000 39914779705SSam Leffler #define AR_RxStatusRsvd71 0x2ff80000 40014779705SSam Leffler #define AR_HiRxChain 0x10000000 40114779705SSam Leffler #define AR_DecryptBusyErr 0x40000000 40214779705SSam Leffler #define AR_KeyMiss 0x80000000 40314779705SSam Leffler 40414779705SSam Leffler #define TXCTL_OFFSET(ah) 2 40514779705SSam Leffler #define TXCTL_NUMWORDS(ah) (AR_SREV_5416_V20_OR_LATER(ah) ? 12 : 8) 40614779705SSam Leffler #define TXSTATUS_OFFSET(ah) (AR_SREV_5416_V20_OR_LATER(ah) ? 14 : 10) 40714779705SSam Leffler #define TXSTATUS_NUMWORDS(ah) 10 40814779705SSam Leffler 40914779705SSam Leffler #define RXCTL_OFFSET(ah) 3 41014779705SSam Leffler #define RXCTL_NUMWORDS(ah) 1 41114779705SSam Leffler #define RXSTATUS_OFFSET(ah) 4 41214779705SSam Leffler #define RXSTATUS_NUMWORDS(ah) 9 41314779705SSam Leffler #define RXSTATUS_RATE(ah, ads) \ 414ef1901a3SAdrian Chadd (AR_SREV_5416_V20_OR_LATER(ah) ? \ 41514779705SSam Leffler MS((ads)->ds_rxstatus0, AR_RxRate) : \ 41614779705SSam Leffler ((ads)->ds_rxstatus3 >> 2) & 0xFF) 41714779705SSam Leffler #define RXSTATUS_DUPLICATE(ah, ads) \ 418ef1901a3SAdrian Chadd (AR_SREV_5416_V20_OR_LATER(ah) ? \ 41914779705SSam Leffler MS((ads)->ds_rxstatus3, AR_Parallel40) : \ 42014779705SSam Leffler ((ads)->ds_rxstatus3 >> 10) & 0x1) 42114779705SSam Leffler #endif /* _ATH_AR5416_DESC_H_ */ 422