1*6e778a7eSPedro F. Giffuni /*-
2*6e778a7eSPedro F. Giffuni * SPDX-License-Identifier: ISC
3*6e778a7eSPedro F. Giffuni *
440ce4246SSam Leffler * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
514779705SSam Leffler * Copyright (c) 2002-2008 Atheros Communications, Inc.
614779705SSam Leffler *
714779705SSam Leffler * Permission to use, copy, modify, and/or distribute this software for any
814779705SSam Leffler * purpose with or without fee is hereby granted, provided that the above
914779705SSam Leffler * copyright notice and this permission notice appear in all copies.
1014779705SSam Leffler *
1114779705SSam Leffler * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
1214779705SSam Leffler * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1314779705SSam Leffler * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1414779705SSam Leffler * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1514779705SSam Leffler * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1614779705SSam Leffler * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1714779705SSam Leffler * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1814779705SSam Leffler */
1914779705SSam Leffler #include "opt_ah.h"
2014779705SSam Leffler
2114779705SSam Leffler #include "ah.h"
2214779705SSam Leffler #include "ah_internal.h"
2314779705SSam Leffler #include "ah_devid.h"
2414779705SSam Leffler
2514779705SSam Leffler #include "ar5416/ar5416.h"
2614779705SSam Leffler #include "ar5416/ar5416reg.h"
2714779705SSam Leffler #include "ar5416/ar5416phy.h"
2814779705SSam Leffler
2914779705SSam Leffler #define AR_GPIO_BIT(_gpio) (1 << _gpio)
3014779705SSam Leffler
3114779705SSam Leffler /*
3240ce4246SSam Leffler * Configure GPIO Output Mux control
3340ce4246SSam Leffler */
3440ce4246SSam Leffler static void
cfgOutputMux(struct ath_hal * ah,uint32_t gpio,uint32_t type)3540ce4246SSam Leffler cfgOutputMux(struct ath_hal *ah, uint32_t gpio, uint32_t type)
3640ce4246SSam Leffler {
3740ce4246SSam Leffler int addr;
38b5e55cb3SAdrian Chadd uint32_t gpio_shift, tmp;
39b5e55cb3SAdrian Chadd
40b5e55cb3SAdrian Chadd HALDEBUG(ah, HAL_DEBUG_GPIO, "%s: gpio=%d, type=%d\n",
41b5e55cb3SAdrian Chadd __func__, gpio, type);
4240ce4246SSam Leffler
4340ce4246SSam Leffler /* each MUX controls 6 GPIO pins */
4440ce4246SSam Leffler if (gpio > 11)
4540ce4246SSam Leffler addr = AR_GPIO_OUTPUT_MUX3;
4640ce4246SSam Leffler else if (gpio > 5)
4740ce4246SSam Leffler addr = AR_GPIO_OUTPUT_MUX2;
4840ce4246SSam Leffler else
4940ce4246SSam Leffler addr = AR_GPIO_OUTPUT_MUX1;
5040ce4246SSam Leffler
5140ce4246SSam Leffler /*
5240ce4246SSam Leffler * 5 bits per GPIO pin. Bits 0..4 for 1st pin in that mux,
5340ce4246SSam Leffler * bits 5..9 for 2nd pin, etc.
5440ce4246SSam Leffler */
5540ce4246SSam Leffler gpio_shift = (gpio % 6) * 5;
5640ce4246SSam Leffler
5740ce4246SSam Leffler /*
5840ce4246SSam Leffler * From Owl to Merlin 1.0, the value read from MUX1 bit 4 to bit
5940ce4246SSam Leffler * 9 are wrong. Here is hardware's coding:
6040ce4246SSam Leffler * PRDATA[4:0] <= gpio_output_mux[0];
6140ce4246SSam Leffler * PRDATA[9:4] <= gpio_output_mux[1];
6240ce4246SSam Leffler * <==== Bit 4 is used by both gpio_output_mux[0] [1].
6340ce4246SSam Leffler * Currently the max value for gpio_output_mux[] is 6. So bit 4
6440ce4246SSam Leffler * will never be used. So it should be fine that bit 4 won't be
6540ce4246SSam Leffler * able to recover.
6640ce4246SSam Leffler */
67b5e55cb3SAdrian Chadd if (AR_SREV_MERLIN_20_OR_LATER(ah) ||
68b5e55cb3SAdrian Chadd (addr != AR_GPIO_OUTPUT_MUX1)) {
69b5e55cb3SAdrian Chadd OS_REG_RMW(ah, addr, (type << gpio_shift),
70b5e55cb3SAdrian Chadd (0x1f << gpio_shift));
71b5e55cb3SAdrian Chadd } else {
72b5e55cb3SAdrian Chadd tmp = OS_REG_READ(ah, addr);
73b5e55cb3SAdrian Chadd tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
74b5e55cb3SAdrian Chadd tmp &= ~(0x1f << gpio_shift);
75b5e55cb3SAdrian Chadd tmp |= type << gpio_shift;
76b5e55cb3SAdrian Chadd OS_REG_WRITE(ah, addr, tmp);
77b5e55cb3SAdrian Chadd }
7840ce4246SSam Leffler }
7940ce4246SSam Leffler
8040ce4246SSam Leffler /*
8114779705SSam Leffler * Configure GPIO Output lines
8214779705SSam Leffler */
8314779705SSam Leffler HAL_BOOL
ar5416GpioCfgOutput(struct ath_hal * ah,uint32_t gpio,HAL_GPIO_MUX_TYPE type)84869ff02eSSam Leffler ar5416GpioCfgOutput(struct ath_hal *ah, uint32_t gpio, HAL_GPIO_MUX_TYPE type)
8514779705SSam Leffler {
8640ce4246SSam Leffler uint32_t gpio_shift, reg;
8740ce4246SSam Leffler
886479ef78SAdrian Chadd #define N(a) (sizeof(a) / sizeof(a[0]))
896479ef78SAdrian Chadd
9040ce4246SSam Leffler HALASSERT(gpio < AH_PRIVATE(ah)->ah_caps.halNumGpioPins);
9140ce4246SSam Leffler
926479ef78SAdrian Chadd /*
936479ef78SAdrian Chadd * This table maps the HAL GPIO pins to the actual hardware
946479ef78SAdrian Chadd * values.
956479ef78SAdrian Chadd */
966479ef78SAdrian Chadd static const u_int32_t MuxSignalConversionTable[] = {
976479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_OUTPUT,
986479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED,
996479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED,
1006479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED,
1016479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED,
1026479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL,
1036479ef78SAdrian Chadd AR_GPIO_OUTPUT_MUX_AS_TX_FRAME,
1046479ef78SAdrian Chadd };
1056479ef78SAdrian Chadd
106b5e55cb3SAdrian Chadd HALDEBUG(ah, HAL_DEBUG_GPIO,
107b5e55cb3SAdrian Chadd "%s: gpio=%d, type=%d\n", __func__, gpio, type);
108b5e55cb3SAdrian Chadd
1096479ef78SAdrian Chadd /*
1106479ef78SAdrian Chadd * Convert HAL signal type definitions to hardware-specific values.
1116479ef78SAdrian Chadd */
1126479ef78SAdrian Chadd if (type >= N(MuxSignalConversionTable)) {
1136479ef78SAdrian Chadd ath_hal_printf(ah, "%s: mux %d is invalid!\n",
1146479ef78SAdrian Chadd __func__,
1156479ef78SAdrian Chadd type);
1166479ef78SAdrian Chadd return AH_FALSE;
1176479ef78SAdrian Chadd }
1186479ef78SAdrian Chadd cfgOutputMux(ah, gpio, MuxSignalConversionTable[type]);
11940ce4246SSam Leffler
1206479ef78SAdrian Chadd /* 2 bits per output mode */
1216479ef78SAdrian Chadd gpio_shift = gpio << 1;
1226479ef78SAdrian Chadd
1236479ef78SAdrian Chadd /* Always drive, rather than tristate/drive low/drive high */
12440ce4246SSam Leffler reg = OS_REG_READ(ah, AR_GPIO_OE_OUT);
12540ce4246SSam Leffler reg &= ~(AR_GPIO_OE_OUT_DRV << gpio_shift);
12692a03578SSam Leffler reg |= AR_GPIO_OE_OUT_DRV_ALL << gpio_shift;
12740ce4246SSam Leffler OS_REG_WRITE(ah, AR_GPIO_OE_OUT, reg);
12840ce4246SSam Leffler
12914779705SSam Leffler return AH_TRUE;
1306479ef78SAdrian Chadd #undef N
13114779705SSam Leffler }
13214779705SSam Leffler
13314779705SSam Leffler /*
13414779705SSam Leffler * Configure GPIO Input lines
13514779705SSam Leffler */
13614779705SSam Leffler HAL_BOOL
ar5416GpioCfgInput(struct ath_hal * ah,uint32_t gpio)13714779705SSam Leffler ar5416GpioCfgInput(struct ath_hal *ah, uint32_t gpio)
13814779705SSam Leffler {
13940ce4246SSam Leffler uint32_t gpio_shift, reg;
14040ce4246SSam Leffler
14140ce4246SSam Leffler HALASSERT(gpio < AH_PRIVATE(ah)->ah_caps.halNumGpioPins);
14240ce4246SSam Leffler
143b5e55cb3SAdrian Chadd HALDEBUG(ah, HAL_DEBUG_GPIO, "%s: gpio=%d\n", __func__, gpio);
144b5e55cb3SAdrian Chadd
14540ce4246SSam Leffler /* TODO: configure input mux for AR5416 */
14640ce4246SSam Leffler /* If configured as input, set output to tristate */
14740ce4246SSam Leffler gpio_shift = gpio << 1;
14840ce4246SSam Leffler
14940ce4246SSam Leffler reg = OS_REG_READ(ah, AR_GPIO_OE_OUT);
15040ce4246SSam Leffler reg &= ~(AR_GPIO_OE_OUT_DRV << gpio_shift);
15192a03578SSam Leffler reg |= AR_GPIO_OE_OUT_DRV_ALL << gpio_shift;
15240ce4246SSam Leffler OS_REG_WRITE(ah, AR_GPIO_OE_OUT, reg);
15340ce4246SSam Leffler
15414779705SSam Leffler return AH_TRUE;
15514779705SSam Leffler }
15614779705SSam Leffler
15714779705SSam Leffler /*
15814779705SSam Leffler * Once configured for I/O - set output lines
15914779705SSam Leffler */
16014779705SSam Leffler HAL_BOOL
ar5416GpioSet(struct ath_hal * ah,uint32_t gpio,uint32_t val)16114779705SSam Leffler ar5416GpioSet(struct ath_hal *ah, uint32_t gpio, uint32_t val)
16214779705SSam Leffler {
16314779705SSam Leffler uint32_t reg;
16414779705SSam Leffler
16540ce4246SSam Leffler HALASSERT(gpio < AH_PRIVATE(ah)->ah_caps.halNumGpioPins);
166b5e55cb3SAdrian Chadd HALDEBUG(ah, HAL_DEBUG_GPIO,
167b5e55cb3SAdrian Chadd "%s: gpio=%d, val=%d\n", __func__, gpio, val);
16840ce4246SSam Leffler
16940ce4246SSam Leffler reg = OS_REG_READ(ah, AR_GPIO_IN_OUT);
17014779705SSam Leffler if (val & 1)
17114779705SSam Leffler reg |= AR_GPIO_BIT(gpio);
17214779705SSam Leffler else
17314779705SSam Leffler reg &= ~AR_GPIO_BIT(gpio);
17440ce4246SSam Leffler OS_REG_WRITE(ah, AR_GPIO_IN_OUT, reg);
17514779705SSam Leffler return AH_TRUE;
17614779705SSam Leffler }
17714779705SSam Leffler
17814779705SSam Leffler /*
17914779705SSam Leffler * Once configured for I/O - get input lines
18014779705SSam Leffler */
18114779705SSam Leffler uint32_t
ar5416GpioGet(struct ath_hal * ah,uint32_t gpio)18214779705SSam Leffler ar5416GpioGet(struct ath_hal *ah, uint32_t gpio)
18314779705SSam Leffler {
18440ce4246SSam Leffler uint32_t bits;
18540ce4246SSam Leffler
18640ce4246SSam Leffler if (gpio >= AH_PRIVATE(ah)->ah_caps.halNumGpioPins)
18714779705SSam Leffler return 0xffffffff;
18840ce4246SSam Leffler /*
18940ce4246SSam Leffler * Read output value for all gpio's, shift it,
19040ce4246SSam Leffler * and verify whether the specific bit is set.
19140ce4246SSam Leffler */
192b5e55cb3SAdrian Chadd if (AR_SREV_KIWI_10_OR_LATER(ah))
193b5e55cb3SAdrian Chadd bits = MS(OS_REG_READ(ah, AR_GPIO_IN_OUT), AR9287_GPIO_IN_VAL);
194f3d3bf87SRui Paulo if (AR_SREV_KITE_10_OR_LATER(ah))
195f3d3bf87SRui Paulo bits = MS(OS_REG_READ(ah, AR_GPIO_IN_OUT), AR9285_GPIO_IN_VAL);
196f3d3bf87SRui Paulo else if (AR_SREV_MERLIN_10_OR_LATER(ah))
19740ce4246SSam Leffler bits = MS(OS_REG_READ(ah, AR_GPIO_IN_OUT), AR928X_GPIO_IN_VAL);
19840ce4246SSam Leffler else
19940ce4246SSam Leffler bits = MS(OS_REG_READ(ah, AR_GPIO_IN_OUT), AR_GPIO_IN_VAL);
20040ce4246SSam Leffler return ((bits & AR_GPIO_BIT(gpio)) != 0);
20114779705SSam Leffler }
20214779705SSam Leffler
20314779705SSam Leffler /*
20440ce4246SSam Leffler * Set the GPIO Interrupt Sync and Async interrupts are both set/cleared.
20540ce4246SSam Leffler * Async GPIO interrupts may not be raised when the chip is put to sleep.
20614779705SSam Leffler */
20714779705SSam Leffler void
ar5416GpioSetIntr(struct ath_hal * ah,u_int gpio,uint32_t ilevel)20814779705SSam Leffler ar5416GpioSetIntr(struct ath_hal *ah, u_int gpio, uint32_t ilevel)
20914779705SSam Leffler {
21040ce4246SSam Leffler uint32_t val, mask;
21114779705SSam Leffler
21240ce4246SSam Leffler HALASSERT(gpio < AH_PRIVATE(ah)->ah_caps.halNumGpioPins);
213b5e55cb3SAdrian Chadd HALDEBUG(ah, HAL_DEBUG_GPIO,
214b5e55cb3SAdrian Chadd "%s: gpio=%d, ilevel=%d\n", __func__, gpio, ilevel);
21540ce4246SSam Leffler
21640ce4246SSam Leffler if (ilevel == HAL_GPIO_INTR_DISABLE) {
21740ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_INTR_ASYNC_ENABLE),
21840ce4246SSam Leffler AR_INTR_ASYNC_ENABLE_GPIO) &~ AR_GPIO_BIT(gpio);
21940ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_ASYNC_ENABLE,
22040ce4246SSam Leffler AR_INTR_ASYNC_ENABLE_GPIO, val);
22140ce4246SSam Leffler
22240ce4246SSam Leffler mask = MS(OS_REG_READ(ah, AR_INTR_ASYNC_MASK),
22340ce4246SSam Leffler AR_INTR_ASYNC_MASK_GPIO) &~ AR_GPIO_BIT(gpio);
22440ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_ASYNC_MASK,
22540ce4246SSam Leffler AR_INTR_ASYNC_MASK_GPIO, mask);
22640ce4246SSam Leffler
22740ce4246SSam Leffler /* Clear synchronous GPIO interrupt registers and pending interrupt flag */
22840ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_INTR_SYNC_ENABLE),
22940ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO) &~ AR_GPIO_BIT(gpio);
23040ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_SYNC_ENABLE,
23140ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO, val);
23240ce4246SSam Leffler
23340ce4246SSam Leffler mask = MS(OS_REG_READ(ah, AR_INTR_SYNC_MASK),
23440ce4246SSam Leffler AR_INTR_SYNC_MASK_GPIO) &~ AR_GPIO_BIT(gpio);
23540ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_SYNC_MASK,
23640ce4246SSam Leffler AR_INTR_SYNC_MASK_GPIO, mask);
23740ce4246SSam Leffler
23840ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_INTR_SYNC_CAUSE),
23940ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO) | AR_GPIO_BIT(gpio);
24040ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_SYNC_CAUSE,
24140ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO, val);
24240ce4246SSam Leffler } else {
24340ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_GPIO_INTR_POL),
24440ce4246SSam Leffler AR_GPIO_INTR_POL_VAL);
24540ce4246SSam Leffler if (ilevel == HAL_GPIO_INTR_HIGH) {
24640ce4246SSam Leffler /* 0 == interrupt on pin high */
24714779705SSam Leffler val &= ~AR_GPIO_BIT(gpio);
24840ce4246SSam Leffler } else if (ilevel == HAL_GPIO_INTR_LOW) {
24940ce4246SSam Leffler /* 1 == interrupt on pin low */
25014779705SSam Leffler val |= AR_GPIO_BIT(gpio);
25140ce4246SSam Leffler }
25240ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_GPIO_INTR_POL,
25340ce4246SSam Leffler AR_GPIO_INTR_POL_VAL, val);
25414779705SSam Leffler
25514779705SSam Leffler /* Change the interrupt mask. */
25640ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_INTR_ASYNC_ENABLE),
25740ce4246SSam Leffler AR_INTR_ASYNC_ENABLE_GPIO) | AR_GPIO_BIT(gpio);
25840ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_ASYNC_ENABLE,
25940ce4246SSam Leffler AR_INTR_ASYNC_ENABLE_GPIO, val);
26014779705SSam Leffler
26140ce4246SSam Leffler mask = MS(OS_REG_READ(ah, AR_INTR_ASYNC_MASK),
26240ce4246SSam Leffler AR_INTR_ASYNC_MASK_GPIO) | AR_GPIO_BIT(gpio);
26340ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_ASYNC_MASK,
26440ce4246SSam Leffler AR_INTR_ASYNC_MASK_GPIO, mask);
26540ce4246SSam Leffler
26640ce4246SSam Leffler /* Set synchronous GPIO interrupt registers as well */
26740ce4246SSam Leffler val = MS(OS_REG_READ(ah, AR_INTR_SYNC_ENABLE),
26840ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO) | AR_GPIO_BIT(gpio);
26940ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_SYNC_ENABLE,
27040ce4246SSam Leffler AR_INTR_SYNC_ENABLE_GPIO, val);
27140ce4246SSam Leffler
27240ce4246SSam Leffler mask = MS(OS_REG_READ(ah, AR_INTR_SYNC_MASK),
27340ce4246SSam Leffler AR_INTR_SYNC_MASK_GPIO) | AR_GPIO_BIT(gpio);
27440ce4246SSam Leffler OS_REG_RMW_FIELD(ah, AR_INTR_SYNC_MASK,
27540ce4246SSam Leffler AR_INTR_SYNC_MASK_GPIO, mask);
27640ce4246SSam Leffler }
27740ce4246SSam Leffler AH5416(ah)->ah_gpioMask = mask; /* for ar5416SetInterrupts */
27814779705SSam Leffler }
279