xref: /freebsd/sys/dev/ath/ath_hal/ar5416/ar5416_cal_adcdc.c (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1*6e778a7eSPedro F. Giffuni /*-
2*6e778a7eSPedro F. Giffuni  * SPDX-License-Identifier: ISC
3*6e778a7eSPedro F. Giffuni  *
414779705SSam Leffler  * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
514779705SSam Leffler  * Copyright (c) 2002-2008 Atheros Communications, Inc.
614779705SSam Leffler  *
714779705SSam Leffler  * Permission to use, copy, modify, and/or distribute this software for any
814779705SSam Leffler  * purpose with or without fee is hereby granted, provided that the above
914779705SSam Leffler  * copyright notice and this permission notice appear in all copies.
1014779705SSam Leffler  *
1114779705SSam Leffler  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
1214779705SSam Leffler  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1314779705SSam Leffler  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1414779705SSam Leffler  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1514779705SSam Leffler  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1614779705SSam Leffler  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1714779705SSam Leffler  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1814779705SSam Leffler  */
1914779705SSam Leffler #include "opt_ah.h"
2014779705SSam Leffler 
2114779705SSam Leffler #include "ah.h"
2214779705SSam Leffler #include "ah_internal.h"
2314779705SSam Leffler #include "ah_devid.h"
2414779705SSam Leffler 
2514779705SSam Leffler #include "ar5416/ar5416.h"
2614779705SSam Leffler #include "ar5416/ar5416reg.h"
2714779705SSam Leffler #include "ar5416/ar5416phy.h"
2814779705SSam Leffler 
2914779705SSam Leffler /* Adc DC Offset Cal aliases */
3014779705SSam Leffler #define	totalAdcDcOffsetIOddPhase(i)	caldata[0][i].s
3114779705SSam Leffler #define	totalAdcDcOffsetIEvenPhase(i)	caldata[1][i].s
3214779705SSam Leffler #define	totalAdcDcOffsetQOddPhase(i)	caldata[2][i].s
3314779705SSam Leffler #define	totalAdcDcOffsetQEvenPhase(i)	caldata[3][i].s
3414779705SSam Leffler 
3514779705SSam Leffler void
ar5416AdcDcCalCollect(struct ath_hal * ah)3614779705SSam Leffler ar5416AdcDcCalCollect(struct ath_hal *ah)
3714779705SSam Leffler {
3814779705SSam Leffler 	struct ar5416PerCal *cal = &AH5416(ah)->ah_cal;
3914779705SSam Leffler 	int i;
4014779705SSam Leffler 
4114779705SSam Leffler 	for (i = 0; i < AR5416_MAX_CHAINS; i++) {
4214779705SSam Leffler 		cal->totalAdcDcOffsetIOddPhase(i) += (int32_t)
4314779705SSam Leffler 		    OS_REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
4414779705SSam Leffler 		cal->totalAdcDcOffsetIEvenPhase(i) += (int32_t)
4514779705SSam Leffler 		    OS_REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
4614779705SSam Leffler 		cal->totalAdcDcOffsetQOddPhase(i) += (int32_t)
4714779705SSam Leffler 		    OS_REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
4814779705SSam Leffler 		cal->totalAdcDcOffsetQEvenPhase(i) += (int32_t)
4914779705SSam Leffler 		    OS_REG_READ(ah, AR_PHY_CAL_MEAS_3(i));
5014779705SSam Leffler 
5114779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL,
5214779705SSam Leffler 		    "%d: Chn %d oddi=0x%08x; eveni=0x%08x; oddq=0x%08x; evenq=0x%08x;\n",
5314779705SSam Leffler 		   cal->calSamples, i,
5414779705SSam Leffler 		   cal->totalAdcDcOffsetIOddPhase(i),
5514779705SSam Leffler 		   cal->totalAdcDcOffsetIEvenPhase(i),
5614779705SSam Leffler 		   cal->totalAdcDcOffsetQOddPhase(i),
5714779705SSam Leffler 		   cal->totalAdcDcOffsetQEvenPhase(i));
5814779705SSam Leffler 	}
5914779705SSam Leffler }
6014779705SSam Leffler 
6114779705SSam Leffler void
ar5416AdcDcCalibration(struct ath_hal * ah,uint8_t numChains)6214779705SSam Leffler ar5416AdcDcCalibration(struct ath_hal *ah, uint8_t numChains)
6314779705SSam Leffler {
6414779705SSam Leffler 	struct ar5416PerCal *cal = &AH5416(ah)->ah_cal;
6514779705SSam Leffler 	const HAL_PERCAL_DATA *calData = cal->cal_curr->calData;
6614779705SSam Leffler 	uint32_t numSamples;
6714779705SSam Leffler 	int i;
6814779705SSam Leffler 
6914779705SSam Leffler 	numSamples = (1 << (calData->calCountMax + 5)) * calData->calNumSamples;
7014779705SSam Leffler 	for (i = 0; i < numChains; i++) {
7114779705SSam Leffler 		uint32_t iOddMeasOffset = cal->totalAdcDcOffsetIOddPhase(i);
7214779705SSam Leffler 		uint32_t iEvenMeasOffset = cal->totalAdcDcOffsetIEvenPhase(i);
7314779705SSam Leffler 		int32_t qOddMeasOffset = cal->totalAdcDcOffsetQOddPhase(i);
7414779705SSam Leffler 		int32_t qEvenMeasOffset = cal->totalAdcDcOffsetQEvenPhase(i);
7514779705SSam Leffler 		int32_t qDcMismatch, iDcMismatch;
7614779705SSam Leffler 		uint32_t val;
7714779705SSam Leffler 
7814779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL,
7914779705SSam Leffler 		    "Starting ADC DC Offset Cal for Chain %d\n", i);
8014779705SSam Leffler 
8114779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_i = %d\n",
8214779705SSam Leffler 		    iOddMeasOffset);
8314779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_i = %d\n",
8414779705SSam Leffler 		    iEvenMeasOffset);
8514779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_q = %d\n",
8614779705SSam Leffler 		    qOddMeasOffset);
8714779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_q = %d\n",
8814779705SSam Leffler 		    qEvenMeasOffset);
8914779705SSam Leffler 
9014779705SSam Leffler 		HALASSERT(numSamples);
9114779705SSam Leffler 
9214779705SSam Leffler 		iDcMismatch = (((iEvenMeasOffset - iOddMeasOffset) * 2) /
9314779705SSam Leffler 		    numSamples) & 0x1ff;
9414779705SSam Leffler 		qDcMismatch = (((qOddMeasOffset - qEvenMeasOffset) * 2) /
9514779705SSam Leffler 		    numSamples) & 0x1ff;
9614779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL,
9714779705SSam Leffler 		    " dc_offset_mismatch_i = 0x%08x\n", iDcMismatch);
9814779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL,
9914779705SSam Leffler 		    " dc_offset_mismatch_q = 0x%08x\n", qDcMismatch);
10014779705SSam Leffler 
10114779705SSam Leffler 		val = OS_REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));
10214779705SSam Leffler 		val &= 0xc0000fff;
10314779705SSam Leffler 		val |= (qDcMismatch << 12) | (iDcMismatch << 21);
10414779705SSam Leffler 		OS_REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);
10514779705SSam Leffler 
10614779705SSam Leffler 		HALDEBUG(ah, HAL_DEBUG_PERCAL,
10714779705SSam Leffler 		    "ADC DC Offset Cal done for Chain %d\n", i);
10814779705SSam Leffler 	}
10914779705SSam Leffler 	OS_REG_SET_BIT(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),
11014779705SSam Leffler 	    AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE);
11114779705SSam Leffler }
112