1*6e778a7eSPedro F. Giffuni /*- 2*6e778a7eSPedro F. Giffuni * SPDX-License-Identifier: ISC 3*6e778a7eSPedro F. Giffuni * 414779705SSam Leffler * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 514779705SSam Leffler * Copyright (c) 2002-2008 Atheros Communications, Inc. 614779705SSam Leffler * 714779705SSam Leffler * Permission to use, copy, modify, and/or distribute this software for any 814779705SSam Leffler * purpose with or without fee is hereby granted, provided that the above 914779705SSam Leffler * copyright notice and this permission notice appear in all copies. 1014779705SSam Leffler * 1114779705SSam Leffler * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 1214779705SSam Leffler * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1314779705SSam Leffler * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1414779705SSam Leffler * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1514779705SSam Leffler * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1614779705SSam Leffler * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1714779705SSam Leffler * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1814779705SSam Leffler */ 1914779705SSam Leffler #ifndef _DEV_ATH_AR5212REG_H_ 2014779705SSam Leffler #define _DEV_ATH_AR5212REG_H_ 2114779705SSam Leffler 2214779705SSam Leffler /* 2314779705SSam Leffler * Definitions for the Atheros 5212 chipset. 2414779705SSam Leffler */ 2514779705SSam Leffler 2614779705SSam Leffler /* DMA Control and Interrupt Registers */ 2714779705SSam Leffler #define AR_CR 0x0008 /* MAC control register */ 2814779705SSam Leffler #define AR_RXDP 0x000C /* MAC receive queue descriptor pointer */ 2914779705SSam Leffler #define AR_CFG 0x0014 /* MAC configuration and status register */ 3014779705SSam Leffler #define AR_IER 0x0024 /* MAC Interrupt enable register */ 3114779705SSam Leffler /* 0x28 is RTSD0 on the 5211 */ 3214779705SSam Leffler /* 0x2c is RTSD1 on the 5211 */ 3314779705SSam Leffler #define AR_TXCFG 0x0030 /* MAC tx DMA size config register */ 3414779705SSam Leffler #define AR_RXCFG 0x0034 /* MAC rx DMA size config register */ 3514779705SSam Leffler /* 0x38 is the jumbo descriptor address on the 5211 */ 3614779705SSam Leffler #define AR_MIBC 0x0040 /* MAC MIB control register */ 3714779705SSam Leffler #define AR_TOPS 0x0044 /* MAC timeout prescale count */ 3814779705SSam Leffler #define AR_RXNPTO 0x0048 /* MAC no frame received timeout */ 3914779705SSam Leffler #define AR_TXNPTO 0x004C /* MAC no frame trasmitted timeout */ 4014779705SSam Leffler #define AR_RPGTO 0x0050 /* MAC receive frame gap timeout */ 4114779705SSam Leffler #define AR_RPCNT 0x0054 /* MAC receive frame count limit */ 4214779705SSam Leffler #define AR_MACMISC 0x0058 /* MAC miscellaneous control/status register */ 4314779705SSam Leffler #define AR_SPC_0 0x005c /* MAC sleep performance (awake cycles) */ 4414779705SSam Leffler #define AR_SPC_1 0x0060 /* MAC sleep performance (asleep cycles) */ 4514779705SSam Leffler /* 0x5c is for QCU/DCU clock gating control on 5311 */ 4614779705SSam Leffler #define AR_ISR 0x0080 /* MAC Primary interrupt status register */ 4714779705SSam Leffler #define AR_ISR_S0 0x0084 /* MAC Secondary interrupt status register 0 */ 4814779705SSam Leffler #define AR_ISR_S1 0x0088 /* MAC Secondary interrupt status register 1 */ 4914779705SSam Leffler #define AR_ISR_S2 0x008c /* MAC Secondary interrupt status register 2 */ 5014779705SSam Leffler #define AR_ISR_S3 0x0090 /* MAC Secondary interrupt status register 3 */ 5114779705SSam Leffler #define AR_ISR_S4 0x0094 /* MAC Secondary interrupt status register 4 */ 5214779705SSam Leffler #define AR_IMR 0x00a0 /* MAC Primary interrupt mask register */ 5314779705SSam Leffler #define AR_IMR_S0 0x00a4 /* MAC Secondary interrupt mask register 0 */ 5414779705SSam Leffler #define AR_IMR_S1 0x00a8 /* MAC Secondary interrupt mask register 1 */ 5514779705SSam Leffler #define AR_IMR_S2 0x00ac /* MAC Secondary interrupt mask register 2 */ 5614779705SSam Leffler #define AR_IMR_S3 0x00b0 /* MAC Secondary interrupt mask register 3 */ 5714779705SSam Leffler #define AR_IMR_S4 0x00b4 /* MAC Secondary interrupt mask register 4 */ 5814779705SSam Leffler #define AR_ISR_RAC 0x00c0 /* ISR read-and-clear access */ 5914779705SSam Leffler /* Shadow copies with read-and-clear access */ 6014779705SSam Leffler #define AR_ISR_S0_S 0x00c4 /* ISR_S0 shadow copy */ 6114779705SSam Leffler #define AR_ISR_S1_S 0x00c8 /* ISR_S1 shadow copy */ 6214779705SSam Leffler #define AR_ISR_S2_S 0x00cc /* ISR_S2 shadow copy */ 6314779705SSam Leffler #define AR_ISR_S3_S 0x00d0 /* ISR_S3 shadow copy */ 6414779705SSam Leffler #define AR_ISR_S4_S 0x00d4 /* ISR_S4 shadow copy */ 6514779705SSam Leffler #define AR_DMADBG_0 0x00e0 /* DMA debug 0 */ 6614779705SSam Leffler #define AR_DMADBG_1 0x00e4 /* DMA debug 1 */ 6714779705SSam Leffler #define AR_DMADBG_2 0x00e8 /* DMA debug 2 */ 6814779705SSam Leffler #define AR_DMADBG_3 0x00ec /* DMA debug 3 */ 6914779705SSam Leffler #define AR_DMADBG_4 0x00f0 /* DMA debug 4 */ 7014779705SSam Leffler #define AR_DMADBG_5 0x00f4 /* DMA debug 5 */ 7114779705SSam Leffler #define AR_DMADBG_6 0x00f8 /* DMA debug 6 */ 7214779705SSam Leffler #define AR_DMADBG_7 0x00fc /* DMA debug 7 */ 7314779705SSam Leffler #define AR_DCM_A 0x0400 /* Decompression mask address */ 7414779705SSam Leffler #define AR_DCM_D 0x0404 /* Decompression mask data */ 7514779705SSam Leffler #define AR_DCCFG 0x0420 /* Decompression configuration */ 7614779705SSam Leffler #define AR_CCFG 0x0600 /* Compression configuration */ 7714779705SSam Leffler #define AR_CCUCFG 0x0604 /* Compression catchup configuration */ 7814779705SSam Leffler #define AR_CPC_0 0x0610 /* Compression performance counter 0 */ 7914779705SSam Leffler #define AR_CPC_1 0x0614 /* Compression performance counter 1 */ 8014779705SSam Leffler #define AR_CPC_2 0x0618 /* Compression performance counter 2 */ 8114779705SSam Leffler #define AR_CPC_3 0x061c /* Compression performance counter 3 */ 8214779705SSam Leffler #define AR_CPCOVF 0x0620 /* Compression performance overflow status */ 8314779705SSam Leffler 8414779705SSam Leffler #define AR_Q0_TXDP 0x0800 /* MAC Transmit Queue descriptor pointer */ 8514779705SSam Leffler #define AR_Q1_TXDP 0x0804 /* MAC Transmit Queue descriptor pointer */ 8614779705SSam Leffler #define AR_Q2_TXDP 0x0808 /* MAC Transmit Queue descriptor pointer */ 8714779705SSam Leffler #define AR_Q3_TXDP 0x080c /* MAC Transmit Queue descriptor pointer */ 8814779705SSam Leffler #define AR_Q4_TXDP 0x0810 /* MAC Transmit Queue descriptor pointer */ 8914779705SSam Leffler #define AR_Q5_TXDP 0x0814 /* MAC Transmit Queue descriptor pointer */ 9014779705SSam Leffler #define AR_Q6_TXDP 0x0818 /* MAC Transmit Queue descriptor pointer */ 9114779705SSam Leffler #define AR_Q7_TXDP 0x081c /* MAC Transmit Queue descriptor pointer */ 9214779705SSam Leffler #define AR_Q8_TXDP 0x0820 /* MAC Transmit Queue descriptor pointer */ 9314779705SSam Leffler #define AR_Q9_TXDP 0x0824 /* MAC Transmit Queue descriptor pointer */ 9414779705SSam Leffler #define AR_QTXDP(_i) (AR_Q0_TXDP + ((_i)<<2)) 9514779705SSam Leffler 9614779705SSam Leffler #define AR_Q_TXE 0x0840 /* MAC Transmit Queue enable */ 970cbbe870SAdrian Chadd #define AR_Q_TXE_M 0x000003FF /* Mask for TXE (QCU 0-9) */ 9814779705SSam Leffler #define AR_Q_TXD 0x0880 /* MAC Transmit Queue disable */ 990cbbe870SAdrian Chadd #define AR_Q_TXD_M 0x000003FF /* Mask for TXD (QCU 0-9) */ 10014779705SSam Leffler 10114779705SSam Leffler #define AR_Q0_CBRCFG 0x08c0 /* MAC CBR configuration */ 10214779705SSam Leffler #define AR_Q1_CBRCFG 0x08c4 /* MAC CBR configuration */ 10314779705SSam Leffler #define AR_Q2_CBRCFG 0x08c8 /* MAC CBR configuration */ 10414779705SSam Leffler #define AR_Q3_CBRCFG 0x08cc /* MAC CBR configuration */ 10514779705SSam Leffler #define AR_Q4_CBRCFG 0x08d0 /* MAC CBR configuration */ 10614779705SSam Leffler #define AR_Q5_CBRCFG 0x08d4 /* MAC CBR configuration */ 10714779705SSam Leffler #define AR_Q6_CBRCFG 0x08d8 /* MAC CBR configuration */ 10814779705SSam Leffler #define AR_Q7_CBRCFG 0x08dc /* MAC CBR configuration */ 10914779705SSam Leffler #define AR_Q8_CBRCFG 0x08e0 /* MAC CBR configuration */ 11014779705SSam Leffler #define AR_Q9_CBRCFG 0x08e4 /* MAC CBR configuration */ 11114779705SSam Leffler #define AR_QCBRCFG(_i) (AR_Q0_CBRCFG + ((_i)<<2)) 11214779705SSam Leffler 11314779705SSam Leffler #define AR_Q0_RDYTIMECFG 0x0900 /* MAC ReadyTime configuration */ 11414779705SSam Leffler #define AR_Q1_RDYTIMECFG 0x0904 /* MAC ReadyTime configuration */ 11514779705SSam Leffler #define AR_Q2_RDYTIMECFG 0x0908 /* MAC ReadyTime configuration */ 11614779705SSam Leffler #define AR_Q3_RDYTIMECFG 0x090c /* MAC ReadyTime configuration */ 11714779705SSam Leffler #define AR_Q4_RDYTIMECFG 0x0910 /* MAC ReadyTime configuration */ 11814779705SSam Leffler #define AR_Q5_RDYTIMECFG 0x0914 /* MAC ReadyTime configuration */ 11914779705SSam Leffler #define AR_Q6_RDYTIMECFG 0x0918 /* MAC ReadyTime configuration */ 12014779705SSam Leffler #define AR_Q7_RDYTIMECFG 0x091c /* MAC ReadyTime configuration */ 12114779705SSam Leffler #define AR_Q8_RDYTIMECFG 0x0920 /* MAC ReadyTime configuration */ 12214779705SSam Leffler #define AR_Q9_RDYTIMECFG 0x0924 /* MAC ReadyTime configuration */ 12314779705SSam Leffler #define AR_QRDYTIMECFG(_i) (AR_Q0_RDYTIMECFG + ((_i)<<2)) 12414779705SSam Leffler 12514779705SSam Leffler #define AR_Q_ONESHOTARM_SC 0x0940 /* MAC OneShotArm set control */ 12614779705SSam Leffler #define AR_Q_ONESHOTARM_CC 0x0980 /* MAC OneShotArm clear control */ 12714779705SSam Leffler 12814779705SSam Leffler #define AR_Q0_MISC 0x09c0 /* MAC Miscellaneous QCU settings */ 12914779705SSam Leffler #define AR_Q1_MISC 0x09c4 /* MAC Miscellaneous QCU settings */ 13014779705SSam Leffler #define AR_Q2_MISC 0x09c8 /* MAC Miscellaneous QCU settings */ 13114779705SSam Leffler #define AR_Q3_MISC 0x09cc /* MAC Miscellaneous QCU settings */ 13214779705SSam Leffler #define AR_Q4_MISC 0x09d0 /* MAC Miscellaneous QCU settings */ 13314779705SSam Leffler #define AR_Q5_MISC 0x09d4 /* MAC Miscellaneous QCU settings */ 13414779705SSam Leffler #define AR_Q6_MISC 0x09d8 /* MAC Miscellaneous QCU settings */ 13514779705SSam Leffler #define AR_Q7_MISC 0x09dc /* MAC Miscellaneous QCU settings */ 13614779705SSam Leffler #define AR_Q8_MISC 0x09e0 /* MAC Miscellaneous QCU settings */ 13714779705SSam Leffler #define AR_Q9_MISC 0x09e4 /* MAC Miscellaneous QCU settings */ 13814779705SSam Leffler #define AR_QMISC(_i) (AR_Q0_MISC + ((_i)<<2)) 13914779705SSam Leffler 14014779705SSam Leffler #define AR_Q0_STS 0x0a00 /* MAC Miscellaneous QCU status */ 14114779705SSam Leffler #define AR_Q1_STS 0x0a04 /* MAC Miscellaneous QCU status */ 14214779705SSam Leffler #define AR_Q2_STS 0x0a08 /* MAC Miscellaneous QCU status */ 14314779705SSam Leffler #define AR_Q3_STS 0x0a0c /* MAC Miscellaneous QCU status */ 14414779705SSam Leffler #define AR_Q4_STS 0x0a10 /* MAC Miscellaneous QCU status */ 14514779705SSam Leffler #define AR_Q5_STS 0x0a14 /* MAC Miscellaneous QCU status */ 14614779705SSam Leffler #define AR_Q6_STS 0x0a18 /* MAC Miscellaneous QCU status */ 14714779705SSam Leffler #define AR_Q7_STS 0x0a1c /* MAC Miscellaneous QCU status */ 14814779705SSam Leffler #define AR_Q8_STS 0x0a20 /* MAC Miscellaneous QCU status */ 14914779705SSam Leffler #define AR_Q9_STS 0x0a24 /* MAC Miscellaneous QCU status */ 15014779705SSam Leffler #define AR_QSTS(_i) (AR_Q0_STS + ((_i)<<2)) 15114779705SSam Leffler 15214779705SSam Leffler #define AR_Q_RDYTIMESHDN 0x0a40 /* MAC ReadyTimeShutdown status */ 15314779705SSam Leffler #define AR_Q_CBBS 0xb00 /* Compression buffer base select */ 15414779705SSam Leffler #define AR_Q_CBBA 0xb04 /* Compression buffer base access */ 15514779705SSam Leffler #define AR_Q_CBC 0xb08 /* Compression buffer configuration */ 15614779705SSam Leffler 15714779705SSam Leffler #define AR_D0_QCUMASK 0x1000 /* MAC QCU Mask */ 15814779705SSam Leffler #define AR_D1_QCUMASK 0x1004 /* MAC QCU Mask */ 15914779705SSam Leffler #define AR_D2_QCUMASK 0x1008 /* MAC QCU Mask */ 16014779705SSam Leffler #define AR_D3_QCUMASK 0x100c /* MAC QCU Mask */ 16114779705SSam Leffler #define AR_D4_QCUMASK 0x1010 /* MAC QCU Mask */ 16214779705SSam Leffler #define AR_D5_QCUMASK 0x1014 /* MAC QCU Mask */ 16314779705SSam Leffler #define AR_D6_QCUMASK 0x1018 /* MAC QCU Mask */ 16414779705SSam Leffler #define AR_D7_QCUMASK 0x101c /* MAC QCU Mask */ 16514779705SSam Leffler #define AR_D8_QCUMASK 0x1020 /* MAC QCU Mask */ 16614779705SSam Leffler #define AR_D9_QCUMASK 0x1024 /* MAC QCU Mask */ 16714779705SSam Leffler #define AR_DQCUMASK(_i) (AR_D0_QCUMASK + ((_i)<<2)) 16814779705SSam Leffler 16914779705SSam Leffler #define AR_D0_LCL_IFS 0x1040 /* MAC DCU-specific IFS settings */ 17014779705SSam Leffler #define AR_D1_LCL_IFS 0x1044 /* MAC DCU-specific IFS settings */ 17114779705SSam Leffler #define AR_D2_LCL_IFS 0x1048 /* MAC DCU-specific IFS settings */ 17214779705SSam Leffler #define AR_D3_LCL_IFS 0x104c /* MAC DCU-specific IFS settings */ 17314779705SSam Leffler #define AR_D4_LCL_IFS 0x1050 /* MAC DCU-specific IFS settings */ 17414779705SSam Leffler #define AR_D5_LCL_IFS 0x1054 /* MAC DCU-specific IFS settings */ 17514779705SSam Leffler #define AR_D6_LCL_IFS 0x1058 /* MAC DCU-specific IFS settings */ 17614779705SSam Leffler #define AR_D7_LCL_IFS 0x105c /* MAC DCU-specific IFS settings */ 17714779705SSam Leffler #define AR_D8_LCL_IFS 0x1060 /* MAC DCU-specific IFS settings */ 17814779705SSam Leffler #define AR_D9_LCL_IFS 0x1064 /* MAC DCU-specific IFS settings */ 17914779705SSam Leffler #define AR_DLCL_IFS(_i) (AR_D0_LCL_IFS + ((_i)<<2)) 18014779705SSam Leffler 18114779705SSam Leffler #define AR_D0_RETRY_LIMIT 0x1080 /* MAC Retry limits */ 18214779705SSam Leffler #define AR_D1_RETRY_LIMIT 0x1084 /* MAC Retry limits */ 18314779705SSam Leffler #define AR_D2_RETRY_LIMIT 0x1088 /* MAC Retry limits */ 18414779705SSam Leffler #define AR_D3_RETRY_LIMIT 0x108c /* MAC Retry limits */ 18514779705SSam Leffler #define AR_D4_RETRY_LIMIT 0x1090 /* MAC Retry limits */ 18614779705SSam Leffler #define AR_D5_RETRY_LIMIT 0x1094 /* MAC Retry limits */ 18714779705SSam Leffler #define AR_D6_RETRY_LIMIT 0x1098 /* MAC Retry limits */ 18814779705SSam Leffler #define AR_D7_RETRY_LIMIT 0x109c /* MAC Retry limits */ 18914779705SSam Leffler #define AR_D8_RETRY_LIMIT 0x10a0 /* MAC Retry limits */ 19014779705SSam Leffler #define AR_D9_RETRY_LIMIT 0x10a4 /* MAC Retry limits */ 19114779705SSam Leffler #define AR_DRETRY_LIMIT(_i) (AR_D0_RETRY_LIMIT + ((_i)<<2)) 19214779705SSam Leffler 19314779705SSam Leffler #define AR_D0_CHNTIME 0x10c0 /* MAC ChannelTime settings */ 19414779705SSam Leffler #define AR_D1_CHNTIME 0x10c4 /* MAC ChannelTime settings */ 19514779705SSam Leffler #define AR_D2_CHNTIME 0x10c8 /* MAC ChannelTime settings */ 19614779705SSam Leffler #define AR_D3_CHNTIME 0x10cc /* MAC ChannelTime settings */ 19714779705SSam Leffler #define AR_D4_CHNTIME 0x10d0 /* MAC ChannelTime settings */ 19814779705SSam Leffler #define AR_D5_CHNTIME 0x10d4 /* MAC ChannelTime settings */ 19914779705SSam Leffler #define AR_D6_CHNTIME 0x10d8 /* MAC ChannelTime settings */ 20014779705SSam Leffler #define AR_D7_CHNTIME 0x10dc /* MAC ChannelTime settings */ 20114779705SSam Leffler #define AR_D8_CHNTIME 0x10e0 /* MAC ChannelTime settings */ 20214779705SSam Leffler #define AR_D9_CHNTIME 0x10e4 /* MAC ChannelTime settings */ 20314779705SSam Leffler #define AR_DCHNTIME(_i) (AR_D0_CHNTIME + ((_i)<<2)) 20414779705SSam Leffler 20514779705SSam Leffler #define AR_D0_MISC 0x1100 /* MAC Miscellaneous DCU-specific settings */ 20614779705SSam Leffler #define AR_D1_MISC 0x1104 /* MAC Miscellaneous DCU-specific settings */ 20714779705SSam Leffler #define AR_D2_MISC 0x1108 /* MAC Miscellaneous DCU-specific settings */ 20814779705SSam Leffler #define AR_D3_MISC 0x110c /* MAC Miscellaneous DCU-specific settings */ 20914779705SSam Leffler #define AR_D4_MISC 0x1110 /* MAC Miscellaneous DCU-specific settings */ 21014779705SSam Leffler #define AR_D5_MISC 0x1114 /* MAC Miscellaneous DCU-specific settings */ 21114779705SSam Leffler #define AR_D6_MISC 0x1118 /* MAC Miscellaneous DCU-specific settings */ 21214779705SSam Leffler #define AR_D7_MISC 0x111c /* MAC Miscellaneous DCU-specific settings */ 21314779705SSam Leffler #define AR_D8_MISC 0x1120 /* MAC Miscellaneous DCU-specific settings */ 21414779705SSam Leffler #define AR_D9_MISC 0x1124 /* MAC Miscellaneous DCU-specific settings */ 21514779705SSam Leffler #define AR_DMISC(_i) (AR_D0_MISC + ((_i)<<2)) 21614779705SSam Leffler 21714779705SSam Leffler #define AR_D_SEQNUM 0x1140 /* MAC Frame sequence number */ 21814779705SSam Leffler 21914779705SSam Leffler /* MAC DCU-global IFS settings */ 22014779705SSam Leffler #define AR_D_GBL_IFS_SIFS 0x1030 /* DCU global SIFS settings */ 22114779705SSam Leffler #define AR_D_GBL_IFS_SLOT 0x1070 /* DC global slot interval */ 22214779705SSam Leffler #define AR_D_GBL_IFS_EIFS 0x10b0 /* DCU global EIFS setting */ 22314779705SSam Leffler #define AR_D_GBL_IFS_MISC 0x10f0 /* DCU global misc. IFS settings */ 22414779705SSam Leffler #define AR_D_FPCTL 0x1230 /* DCU frame prefetch settings */ 22514779705SSam Leffler #define AR_D_TXPSE 0x1270 /* DCU transmit pause control/status */ 22614779705SSam Leffler #define AR_D_TXBLK_CMD 0x1038 /* DCU transmit filter cmd (w/only) */ 22714779705SSam Leffler #define AR_D_TXBLK_DATA(i) (AR_D_TXBLK_CMD+(i)) /* DCU transmit filter data */ 22814779705SSam Leffler #define AR_D_TXBLK_CLR 0x143c /* DCU clear tx filter (w/only) */ 22914779705SSam Leffler #define AR_D_TXBLK_SET 0x147c /* DCU set tx filter (w/only) */ 23014779705SSam Leffler 23114779705SSam Leffler #define AR_RC 0x4000 /* Warm reset control register */ 23214779705SSam Leffler #define AR_SCR 0x4004 /* Sleep control register */ 23314779705SSam Leffler #define AR_INTPEND 0x4008 /* Interrupt Pending register */ 23414779705SSam Leffler #define AR_SFR 0x400C /* Sleep force register */ 23514779705SSam Leffler #define AR_PCICFG 0x4010 /* PCI configuration register */ 23614779705SSam Leffler #define AR_GPIOCR 0x4014 /* GPIO control register */ 23714779705SSam Leffler #define AR_GPIODO 0x4018 /* GPIO data output access register */ 23814779705SSam Leffler #define AR_GPIODI 0x401C /* GPIO data input access register */ 23914779705SSam Leffler #define AR_SREV 0x4020 /* Silicon Revision register */ 24014779705SSam Leffler #define AR_TXEPOST 0x4028 /* TXE write posting resgister */ 24114779705SSam Leffler #define AR_QSM 0x402C /* QCU sleep mask */ 24214779705SSam Leffler 24314779705SSam Leffler #define AR_PCIE_PMC 0x4068 /* PCIe power mgt config and status register */ 24414779705SSam Leffler #define AR_PCIE_SERDES 0x4080 /* PCIe Serdes register */ 24514779705SSam Leffler #define AR_PCIE_SERDES2 0x4084 /* PCIe Serdes register */ 24614779705SSam Leffler 24714779705SSam Leffler #define AR_EEPROM_ADDR 0x6000 /* EEPROM address register (10 bit) */ 24814779705SSam Leffler #define AR_EEPROM_DATA 0x6004 /* EEPROM data register (16 bit) */ 24914779705SSam Leffler #define AR_EEPROM_CMD 0x6008 /* EEPROM command register */ 25014779705SSam Leffler #define AR_EEPROM_STS 0x600c /* EEPROM status register */ 25114779705SSam Leffler #define AR_EEPROM_CFG 0x6010 /* EEPROM configuration register */ 25214779705SSam Leffler 25314779705SSam Leffler #define AR_STA_ID0 0x8000 /* MAC station ID0 register - low 32 bits */ 25414779705SSam Leffler #define AR_STA_ID1 0x8004 /* MAC station ID1 register - upper 16 bits */ 25514779705SSam Leffler #define AR_BSS_ID0 0x8008 /* MAC BSSID low 32 bits */ 25614779705SSam Leffler #define AR_BSS_ID1 0x800C /* MAC BSSID upper 16 bits / AID */ 25714779705SSam Leffler #define AR_SLOT_TIME 0x8010 /* MAC Time-out after a collision */ 25814779705SSam Leffler #define AR_TIME_OUT 0x8014 /* MAC ACK & CTS time-out */ 25914779705SSam Leffler #define AR_RSSI_THR 0x8018 /* MAC RSSI warning & missed beacon threshold */ 26014779705SSam Leffler #define AR_USEC 0x801c /* MAC transmit latency register */ 26114779705SSam Leffler #define AR_BEACON 0x8020 /* MAC beacon control value/mode bits */ 26214779705SSam Leffler #define AR_CFP_PERIOD 0x8024 /* MAC CFP Interval (TU/msec) */ 26314779705SSam Leffler #define AR_TIMER0 0x8028 /* MAC Next beacon time (TU/msec) */ 26414779705SSam Leffler #define AR_TIMER1 0x802c /* MAC DMA beacon alert time (1/8 TU) */ 26514779705SSam Leffler #define AR_TIMER2 0x8030 /* MAC Software beacon alert (1/8 TU) */ 26614779705SSam Leffler #define AR_TIMER3 0x8034 /* MAC ATIM window time */ 26714779705SSam Leffler #define AR_CFP_DUR 0x8038 /* MAC maximum CFP duration in TU */ 26814779705SSam Leffler #define AR_RX_FILTER 0x803C /* MAC receive filter register */ 26914779705SSam Leffler #define AR_MCAST_FIL0 0x8040 /* MAC multicast filter lower 32 bits */ 27014779705SSam Leffler #define AR_MCAST_FIL1 0x8044 /* MAC multicast filter upper 32 bits */ 27114779705SSam Leffler #define AR_DIAG_SW 0x8048 /* MAC PCU control register */ 27214779705SSam Leffler #define AR_TSF_L32 0x804c /* MAC local clock lower 32 bits */ 27314779705SSam Leffler #define AR_TSF_U32 0x8050 /* MAC local clock upper 32 bits */ 27414779705SSam Leffler #define AR_TST_ADDAC 0x8054 /* ADDAC test register */ 27514779705SSam Leffler #define AR_DEF_ANTENNA 0x8058 /* default antenna register */ 27614779705SSam Leffler #define AR_QOS_MASK 0x805c /* MAC AES mute mask: QoS field */ 27714779705SSam Leffler #define AR_SEQ_MASK 0x8060 /* MAC AES mute mask: seqnum field */ 27814779705SSam Leffler #define AR_OBSERV_2 0x8068 /* Observation bus 2 */ 27914779705SSam Leffler #define AR_OBSERV_1 0x806c /* Observation bus 1 */ 28014779705SSam Leffler 28114779705SSam Leffler #define AR_LAST_TSTP 0x8080 /* MAC Time stamp of the last beacon received */ 28214779705SSam Leffler #define AR_NAV 0x8084 /* MAC current NAV value */ 28314779705SSam Leffler #define AR_RTS_OK 0x8088 /* MAC RTS exchange success counter */ 28414779705SSam Leffler #define AR_RTS_FAIL 0x808c /* MAC RTS exchange failure counter */ 28514779705SSam Leffler #define AR_ACK_FAIL 0x8090 /* MAC ACK failure counter */ 28614779705SSam Leffler #define AR_FCS_FAIL 0x8094 /* FCS check failure counter */ 28714779705SSam Leffler #define AR_BEACON_CNT 0x8098 /* Valid beacon counter */ 28814779705SSam Leffler 28914779705SSam Leffler #define AR_SLEEP1 0x80d4 /* Enhanced sleep control 1 */ 29014779705SSam Leffler #define AR_SLEEP2 0x80d8 /* Enhanced sleep control 2 */ 29114779705SSam Leffler #define AR_SLEEP3 0x80dc /* Enhanced sleep control 3 */ 29214779705SSam Leffler #define AR_BSSMSKL 0x80e0 /* BSSID mask lower 32 bits */ 29314779705SSam Leffler #define AR_BSSMSKU 0x80e4 /* BSSID mask upper 16 bits */ 29414779705SSam Leffler #define AR_TPC 0x80e8 /* Transmit power control for self gen frames */ 29514779705SSam Leffler #define AR_TFCNT 0x80ec /* Profile count, transmit frames */ 29614779705SSam Leffler #define AR_RFCNT 0x80f0 /* Profile count, receive frames */ 29714779705SSam Leffler #define AR_RCCNT 0x80f4 /* Profile count, receive clear */ 29814779705SSam Leffler #define AR_CCCNT 0x80f8 /* Profile count, cycle counter */ 29914779705SSam Leffler 30014779705SSam Leffler #define AR_QUIET1 0x80fc /* Quiet time programming for TGh */ 30114779705SSam Leffler #define AR_QUIET1_NEXT_QUIET_S 0 /* TSF of next quiet period (TU) */ 30214779705SSam Leffler #define AR_QUIET1_NEXT_QUIET 0xffff 30314779705SSam Leffler #define AR_QUIET1_QUIET_ENABLE 0x10000 /* Enable Quiet time operation */ 30414779705SSam Leffler #define AR_QUIET1_QUIET_ACK_CTS_ENABLE 0x20000 /* Do we ack/cts during quiet period */ 30504d172dbSAdrian Chadd #define AR_QUIET1_QUIET_ACK_CTS_ENABLE_S 17 30614779705SSam Leffler 30714779705SSam Leffler #define AR_QUIET2 0x8100 /* More Quiet time programming */ 30814779705SSam Leffler #define AR_QUIET2_QUIET_PER_S 0 /* Periodicity of quiet period (TU) */ 30914779705SSam Leffler #define AR_QUIET2_QUIET_PER 0xffff 31014779705SSam Leffler #define AR_QUIET2_QUIET_DUR_S 16 /* Duration of quiet period (TU) */ 31114779705SSam Leffler #define AR_QUIET2_QUIET_DUR 0xffff0000 31214779705SSam Leffler 31314779705SSam Leffler #define AR_TSF_PARM 0x8104 /* TSF parameters */ 31414779705SSam Leffler #define AR_NOACK 0x8108 /* No ack policy in QoS Control Field */ 31514779705SSam Leffler #define AR_PHY_ERR 0x810c /* Phy error filter */ 31614779705SSam Leffler 31714779705SSam Leffler #define AR_QOS_CONTROL 0x8118 /* Control TKIP MIC for QoS */ 31814779705SSam Leffler #define AR_QOS_SELECT 0x811c /* MIC QoS select */ 31914779705SSam Leffler #define AR_MISC_MODE 0x8120 /* PCU Misc. mode control */ 32014779705SSam Leffler 32114779705SSam Leffler /* Hainan MIB counter registers */ 32214779705SSam Leffler #define AR_FILTOFDM 0x8124 /* Count of filtered OFDM frames */ 32314779705SSam Leffler #define AR_FILTCCK 0x8128 /* Count of filtered CCK frames */ 32414779705SSam Leffler #define AR_PHYCNT1 0x812c /* Phy Error 1 counter */ 32514779705SSam Leffler #define AR_PHYCNTMASK1 0x8130 /* Phy Error 1 counter mask */ 32614779705SSam Leffler #define AR_PHYCNT2 0x8134 /* Phy Error 2 counter */ 32714779705SSam Leffler #define AR_PHYCNTMASK2 0x8138 /* Phy Error 2 counter mask */ 32814779705SSam Leffler #define AR_PHY_COUNTMAX (3 << 22) /* Max value in counter before intr */ 32914779705SSam Leffler #define AR_MIBCNT_INTRMASK (3<<22) /* Mask for top two bits of counters */ 33014779705SSam Leffler 33114779705SSam Leffler #define AR_RATE_DURATION_0 0x8700 /* base of multi-rate retry */ 33214779705SSam Leffler #define AR_RATE_DURATION(_n) (AR_RATE_DURATION_0 + ((_n)<<2)) 33314779705SSam Leffler 33414779705SSam Leffler #define AR_KEYTABLE_0 0x8800 /* MAC Key Cache */ 33514779705SSam Leffler #define AR_KEYTABLE(_n) (AR_KEYTABLE_0 + ((_n)*32)) 33614779705SSam Leffler 33714779705SSam Leffler #define AR_CFP_MASK 0x0000ffff /* Mask for next beacon time */ 33814779705SSam Leffler 33914779705SSam Leffler #define AR_CR_RXE 0x00000004 /* Receive enable */ 34014779705SSam Leffler #define AR_CR_RXD 0x00000020 /* Receive disable */ 34114779705SSam Leffler #define AR_CR_SWI 0x00000040 /* One-shot software interrupt */ 34214779705SSam Leffler 34314779705SSam Leffler #define AR_CFG_SWTD 0x00000001 /* byteswap tx descriptor words */ 34414779705SSam Leffler #define AR_CFG_SWTB 0x00000002 /* byteswap tx data buffer words */ 34514779705SSam Leffler #define AR_CFG_SWRD 0x00000004 /* byteswap rx descriptor words */ 34614779705SSam Leffler #define AR_CFG_SWRB 0x00000008 /* byteswap rx data buffer words */ 34714779705SSam Leffler #define AR_CFG_SWRG 0x00000010 /* byteswap register access data words */ 34814779705SSam Leffler #define AR_CFG_AP_ADHOC_INDICATION 0x00000020 /* AP/adhoc indication (0-AP, 1-Adhoc) */ 34914779705SSam Leffler #define AR_CFG_PHOK 0x00000100 /* PHY OK status */ 35014779705SSam Leffler #define AR_CFG_EEBS 0x00000200 /* EEPROM busy */ 35114779705SSam Leffler #define AR_5211_CFG_CLK_GATE_DIS 0x00000400 /* Clock gating disable (Oahu only) */ 35214779705SSam Leffler #define AR_CFG_PCI_MASTER_REQ_Q_THRESH 0x00060000 /* Mask of PCI core master request queue full threshold */ 35314779705SSam Leffler #define AR_CFG_PCI_MASTER_REQ_Q_THRESH_S 17 /* Shift for PCI core master request queue full threshold */ 35414779705SSam Leffler 35514779705SSam Leffler #define AR_IER_ENABLE 0x00000001 /* Global interrupt enable */ 35614779705SSam Leffler #define AR_IER_DISABLE 0x00000000 /* Global interrupt disable */ 35714779705SSam Leffler 35814779705SSam Leffler #define AR_DMASIZE_4B 0x00000000 /* DMA size 4 bytes (TXCFG + RXCFG) */ 35914779705SSam Leffler #define AR_DMASIZE_8B 0x00000001 /* DMA size 8 bytes */ 36014779705SSam Leffler #define AR_DMASIZE_16B 0x00000002 /* DMA size 16 bytes */ 36114779705SSam Leffler #define AR_DMASIZE_32B 0x00000003 /* DMA size 32 bytes */ 36214779705SSam Leffler #define AR_DMASIZE_64B 0x00000004 /* DMA size 64 bytes */ 36314779705SSam Leffler #define AR_DMASIZE_128B 0x00000005 /* DMA size 128 bytes */ 36414779705SSam Leffler #define AR_DMASIZE_256B 0x00000006 /* DMA size 256 bytes */ 36514779705SSam Leffler #define AR_DMASIZE_512B 0x00000007 /* DMA size 512 bytes */ 36614779705SSam Leffler 36714779705SSam Leffler #define AR_FTRIG 0x000003F0 /* Mask for Frame trigger level */ 36814779705SSam Leffler #define AR_FTRIG_S 4 /* Shift for Frame trigger level */ 36914779705SSam Leffler #define AR_FTRIG_IMMED 0x00000000 /* bytes in PCU TX FIFO before air */ 37014779705SSam Leffler #define AR_FTRIG_64B 0x00000010 /* default */ 37114779705SSam Leffler #define AR_FTRIG_128B 0x00000020 37214779705SSam Leffler #define AR_FTRIG_192B 0x00000030 37314779705SSam Leffler #define AR_FTRIG_256B 0x00000040 /* 5 bits total */ 37414779705SSam Leffler 37514779705SSam Leffler #define AR_RXCFG_ZLFDMA 0x00000010 /* Enable DMA of zero-length frame */ 37614779705SSam Leffler 37714779705SSam Leffler #define AR_MIBC_COW 0x00000001 /* counter overflow warning */ 37814779705SSam Leffler #define AR_MIBC_FMC 0x00000002 /* freeze MIB counters */ 37914779705SSam Leffler #define AR_MIBC_CMC 0x00000004 /* clear MIB counters */ 38014779705SSam Leffler #define AR_MIBC_MCS 0x00000008 /* MIB counter strobe, increment all */ 38114779705SSam Leffler 38214779705SSam Leffler #define AR_TOPS_MASK 0x0000FFFF /* Mask for timeout prescale */ 38314779705SSam Leffler 38414779705SSam Leffler #define AR_RXNPTO_MASK 0x000003FF /* Mask for no frame received timeout */ 38514779705SSam Leffler 38614779705SSam Leffler #define AR_TXNPTO_MASK 0x000003FF /* Mask for no frame transmitted timeout */ 38714779705SSam Leffler #define AR_TXNPTO_QCU_MASK 0x000FFC00 /* Mask indicating the set of QCUs */ 38814779705SSam Leffler /* for which frame completions will cause */ 38914779705SSam Leffler /* a reset of the no frame xmit'd timeout */ 39014779705SSam Leffler 39114779705SSam Leffler #define AR_RPGTO_MASK 0x000003FF /* Mask for receive frame gap timeout */ 39214779705SSam Leffler 39314779705SSam Leffler #define AR_RPCNT_MASK 0x0000001F /* Mask for receive frame count limit */ 39414779705SSam Leffler 39514779705SSam Leffler #define AR_MACMISC_DMA_OBS 0x000001E0 /* Mask for DMA observation bus mux select */ 39614779705SSam Leffler #define AR_MACMISC_DMA_OBS_S 5 /* Shift for DMA observation bus mux select */ 39714779705SSam Leffler #define AR_MACMISC_MISC_OBS 0x00000E00 /* Mask for MISC observation bus mux select */ 39814779705SSam Leffler #define AR_MACMISC_MISC_OBS_S 9 /* Shift for MISC observation bus mux select */ 39914779705SSam Leffler #define AR_MACMISC_MAC_OBS_BUS_LSB 0x00007000 /* Mask for MAC observation bus mux select (lsb) */ 40014779705SSam Leffler #define AR_MACMISC_MAC_OBS_BUS_LSB_S 12 /* Shift for MAC observation bus mux select (lsb) */ 40114779705SSam Leffler #define AR_MACMISC_MAC_OBS_BUS_MSB 0x00038000 /* Mask for MAC observation bus mux select (msb) */ 40214779705SSam Leffler #define AR_MACMISC_MAC_OBS_BUS_MSB_S 15 /* Shift for MAC observation bus mux select (msb) */ 40314779705SSam Leffler 40414779705SSam Leffler /* 40514779705SSam Leffler * Interrupt Status Registers 40614779705SSam Leffler * 40714779705SSam Leffler * Only the bits in the ISR_P register and the IMR_P registers 40814779705SSam Leffler * control whether the MAC's INTA# output is asserted. The bits in 40914779705SSam Leffler * the secondary interrupt status/mask registers control what bits 41014779705SSam Leffler * are set in the primary interrupt status register; however the 41114779705SSam Leffler * IMR_S* registers DO NOT determine whether INTA# is asserted. 41214779705SSam Leffler * That is INTA# is asserted only when the logical AND of ISR_P 41314779705SSam Leffler * and IMR_P is non-zero. The secondary interrupt mask/status 41414779705SSam Leffler * registers affect what bits are set in ISR_P but they do not 41514779705SSam Leffler * directly affect whether INTA# is asserted. 41614779705SSam Leffler */ 41714779705SSam Leffler #define AR_ISR_RXOK 0x00000001 /* At least one frame received sans errors */ 41814779705SSam Leffler #define AR_ISR_RXDESC 0x00000002 /* Receive interrupt request */ 41914779705SSam Leffler #define AR_ISR_RXERR 0x00000004 /* Receive error interrupt */ 42014779705SSam Leffler #define AR_ISR_RXNOPKT 0x00000008 /* No frame received within timeout clock */ 42114779705SSam Leffler #define AR_ISR_RXEOL 0x00000010 /* Received descriptor empty interrupt */ 42214779705SSam Leffler #define AR_ISR_RXORN 0x00000020 /* Receive FIFO overrun interrupt */ 42314779705SSam Leffler #define AR_ISR_TXOK 0x00000040 /* Transmit okay interrupt */ 42414779705SSam Leffler #define AR_ISR_TXDESC 0x00000080 /* Transmit interrupt request */ 42514779705SSam Leffler #define AR_ISR_TXERR 0x00000100 /* Transmit error interrupt */ 42614779705SSam Leffler #define AR_ISR_TXNOPKT 0x00000200 /* No frame transmitted interrupt */ 42714779705SSam Leffler #define AR_ISR_TXEOL 0x00000400 /* Transmit descriptor empty interrupt */ 42814779705SSam Leffler #define AR_ISR_TXURN 0x00000800 /* Transmit FIFO underrun interrupt */ 42914779705SSam Leffler #define AR_ISR_MIB 0x00001000 /* MIB interrupt - see MIBC */ 43014779705SSam Leffler #define AR_ISR_SWI 0x00002000 /* Software interrupt */ 43114779705SSam Leffler #define AR_ISR_RXPHY 0x00004000 /* PHY receive error interrupt */ 43214779705SSam Leffler #define AR_ISR_RXKCM 0x00008000 /* Key-cache miss interrupt */ 43314779705SSam Leffler #define AR_ISR_SWBA 0x00010000 /* Software beacon alert interrupt */ 43414779705SSam Leffler #define AR_ISR_BRSSI 0x00020000 /* Beacon threshold interrupt */ 43514779705SSam Leffler #define AR_ISR_BMISS 0x00040000 /* Beacon missed interrupt */ 43614779705SSam Leffler #define AR_ISR_HIUERR 0x00080000 /* An unexpected bus error has occurred */ 43714779705SSam Leffler #define AR_ISR_BNR 0x00100000 /* Beacon not ready interrupt */ 43814779705SSam Leffler #define AR_ISR_RXCHIRP 0x00200000 /* Phy received a 'chirp' */ 43914779705SSam Leffler #define AR_ISR_RXDOPPL 0x00400000 /* Phy received a 'doppler chirp' */ 44014779705SSam Leffler #define AR_ISR_BCNMISC 0x00800000 /* 'or' of TIM, CABEND, DTIMSYNC, BCNTO, 44114779705SSam Leffler CABTO, DTIM bits from ISR_S2 */ 44214779705SSam Leffler #define AR_ISR_TIM 0x00800000 /* TIM interrupt */ 44314779705SSam Leffler #define AR_ISR_GPIO 0x01000000 /* GPIO Interrupt */ 44414779705SSam Leffler #define AR_ISR_QCBROVF 0x02000000 /* QCU CBR overflow interrupt */ 44514779705SSam Leffler #define AR_ISR_QCBRURN 0x04000000 /* QCU CBR underrun interrupt */ 44614779705SSam Leffler #define AR_ISR_QTRIG 0x08000000 /* QCU scheduling trigger interrupt */ 44714779705SSam Leffler #define AR_ISR_RESV0 0xF0000000 /* Reserved */ 44814779705SSam Leffler 44914779705SSam Leffler #define AR_ISR_S0_QCU_TXOK 0x000003FF /* Mask for TXOK (QCU 0-9) */ 45014779705SSam Leffler #define AR_ISR_S0_QCU_TXOK_S 0 45114779705SSam Leffler #define AR_ISR_S0_QCU_TXDESC 0x03FF0000 /* Mask for TXDESC (QCU 0-9) */ 45214779705SSam Leffler #define AR_ISR_S0_QCU_TXDESC_S 16 45314779705SSam Leffler 45414779705SSam Leffler #define AR_ISR_S1_QCU_TXERR 0x000003FF /* Mask for TXERR (QCU 0-9) */ 45514779705SSam Leffler #define AR_ISR_S1_QCU_TXERR_S 0 45614779705SSam Leffler #define AR_ISR_S1_QCU_TXEOL 0x03FF0000 /* Mask for TXEOL (QCU 0-9) */ 45714779705SSam Leffler #define AR_ISR_S1_QCU_TXEOL_S 16 45814779705SSam Leffler 45914779705SSam Leffler #define AR_ISR_S2_QCU_TXURN 0x000003FF /* Mask for TXURN (QCU 0-9) */ 46014779705SSam Leffler #define AR_ISR_S2_MCABT 0x00010000 /* Master cycle abort interrupt */ 46114779705SSam Leffler #define AR_ISR_S2_SSERR 0x00020000 /* SERR interrupt */ 46214779705SSam Leffler #define AR_ISR_S2_DPERR 0x00040000 /* PCI bus parity error */ 46314779705SSam Leffler #define AR_ISR_S2_TIM 0x01000000 /* TIM */ 46414779705SSam Leffler #define AR_ISR_S2_CABEND 0x02000000 /* CABEND */ 46514779705SSam Leffler #define AR_ISR_S2_DTIMSYNC 0x04000000 /* DTIMSYNC */ 46614779705SSam Leffler #define AR_ISR_S2_BCNTO 0x08000000 /* BCNTO */ 46714779705SSam Leffler #define AR_ISR_S2_CABTO 0x10000000 /* CABTO */ 46814779705SSam Leffler #define AR_ISR_S2_DTIM 0x20000000 /* DTIM */ 469210411e0SSam Leffler #define AR_ISR_S2_TSFOOR 0x40000000 /* TSF OOR */ 470210411e0SSam Leffler #define AR_ISR_S2_TBTT 0x80000000 /* TBTT timer */ 47114779705SSam Leffler 47214779705SSam Leffler #define AR_ISR_S3_QCU_QCBROVF 0x000003FF /* Mask for QCBROVF (QCU 0-9) */ 47314779705SSam Leffler #define AR_ISR_S3_QCU_QCBRURN 0x03FF0000 /* Mask for QCBRURN (QCU 0-9) */ 47414779705SSam Leffler 47514779705SSam Leffler #define AR_ISR_S4_QCU_QTRIG 0x000003FF /* Mask for QTRIG (QCU 0-9) */ 47614779705SSam Leffler #define AR_ISR_S4_RESV0 0xFFFFFC00 /* Reserved */ 47714779705SSam Leffler 47814779705SSam Leffler /* 47914779705SSam Leffler * Interrupt Mask Registers 48014779705SSam Leffler * 48114779705SSam Leffler * Only the bits in the IMR control whether the MAC's INTA# 48214779705SSam Leffler * output will be asserted. The bits in the secondary interrupt 48314779705SSam Leffler * mask registers control what bits get set in the primary 48414779705SSam Leffler * interrupt status register; however the IMR_S* registers 48514779705SSam Leffler * DO NOT determine whether INTA# is asserted. 48614779705SSam Leffler */ 48714779705SSam Leffler #define AR_IMR_RXOK 0x00000001 /* At least one frame received sans errors */ 48814779705SSam Leffler #define AR_IMR_RXDESC 0x00000002 /* Receive interrupt request */ 48914779705SSam Leffler #define AR_IMR_RXERR 0x00000004 /* Receive error interrupt */ 49014779705SSam Leffler #define AR_IMR_RXNOPKT 0x00000008 /* No frame received within timeout clock */ 49114779705SSam Leffler #define AR_IMR_RXEOL 0x00000010 /* Received descriptor empty interrupt */ 49214779705SSam Leffler #define AR_IMR_RXORN 0x00000020 /* Receive FIFO overrun interrupt */ 49314779705SSam Leffler #define AR_IMR_TXOK 0x00000040 /* Transmit okay interrupt */ 49414779705SSam Leffler #define AR_IMR_TXDESC 0x00000080 /* Transmit interrupt request */ 49514779705SSam Leffler #define AR_IMR_TXERR 0x00000100 /* Transmit error interrupt */ 49614779705SSam Leffler #define AR_IMR_TXNOPKT 0x00000200 /* No frame transmitted interrupt */ 49714779705SSam Leffler #define AR_IMR_TXEOL 0x00000400 /* Transmit descriptor empty interrupt */ 49814779705SSam Leffler #define AR_IMR_TXURN 0x00000800 /* Transmit FIFO underrun interrupt */ 49914779705SSam Leffler #define AR_IMR_MIB 0x00001000 /* MIB interrupt - see MIBC */ 50014779705SSam Leffler #define AR_IMR_SWI 0x00002000 /* Software interrupt */ 50114779705SSam Leffler #define AR_IMR_RXPHY 0x00004000 /* PHY receive error interrupt */ 50214779705SSam Leffler #define AR_IMR_RXKCM 0x00008000 /* Key-cache miss interrupt */ 50314779705SSam Leffler #define AR_IMR_SWBA 0x00010000 /* Software beacon alert interrupt */ 50414779705SSam Leffler #define AR_IMR_BRSSI 0x00020000 /* Beacon threshold interrupt */ 50514779705SSam Leffler #define AR_IMR_BMISS 0x00040000 /* Beacon missed interrupt */ 50614779705SSam Leffler #define AR_IMR_HIUERR 0x00080000 /* An unexpected bus error has occurred */ 50714779705SSam Leffler #define AR_IMR_BNR 0x00100000 /* BNR interrupt */ 50814779705SSam Leffler #define AR_IMR_RXCHIRP 0x00200000 /* RXCHIRP interrupt */ 50914779705SSam Leffler #define AR_IMR_BCNMISC 0x00800000 /* Venice: BCNMISC */ 51014779705SSam Leffler #define AR_IMR_TIM 0x00800000 /* TIM interrupt */ 51114779705SSam Leffler #define AR_IMR_GPIO 0x01000000 /* GPIO Interrupt */ 51214779705SSam Leffler #define AR_IMR_QCBROVF 0x02000000 /* QCU CBR overflow interrupt */ 51314779705SSam Leffler #define AR_IMR_QCBRURN 0x04000000 /* QCU CBR underrun interrupt */ 51414779705SSam Leffler #define AR_IMR_QTRIG 0x08000000 /* QCU scheduling trigger interrupt */ 51514779705SSam Leffler #define AR_IMR_RESV0 0xF0000000 /* Reserved */ 51614779705SSam Leffler 51714779705SSam Leffler #define AR_IMR_S0_QCU_TXOK 0x000003FF /* TXOK (QCU 0-9) */ 51814779705SSam Leffler #define AR_IMR_S0_QCU_TXOK_S 0 51914779705SSam Leffler #define AR_IMR_S0_QCU_TXDESC 0x03FF0000 /* TXDESC (QCU 0-9) */ 52014779705SSam Leffler #define AR_IMR_S0_QCU_TXDESC_S 16 52114779705SSam Leffler 52214779705SSam Leffler #define AR_IMR_S1_QCU_TXERR 0x000003FF /* TXERR (QCU 0-9) */ 52314779705SSam Leffler #define AR_IMR_S1_QCU_TXERR_S 0 52414779705SSam Leffler #define AR_IMR_S1_QCU_TXEOL 0x03FF0000 /* TXEOL (QCU 0-9) */ 52514779705SSam Leffler #define AR_IMR_S1_QCU_TXEOL_S 16 52614779705SSam Leffler 52714779705SSam Leffler #define AR_IMR_S2_QCU_TXURN 0x000003FF /* Mask for TXURN (QCU 0-9) */ 52814779705SSam Leffler #define AR_IMR_S2_QCU_TXURN_S 0 52914779705SSam Leffler #define AR_IMR_S2_MCABT 0x00010000 /* Master cycle abort interrupt */ 53014779705SSam Leffler #define AR_IMR_S2_SSERR 0x00020000 /* SERR interrupt */ 53114779705SSam Leffler #define AR_IMR_S2_DPERR 0x00040000 /* PCI bus parity error */ 53214779705SSam Leffler #define AR_IMR_S2_TIM 0x01000000 /* TIM */ 53314779705SSam Leffler #define AR_IMR_S2_CABEND 0x02000000 /* CABEND */ 53414779705SSam Leffler #define AR_IMR_S2_DTIMSYNC 0x04000000 /* DTIMSYNC */ 53514779705SSam Leffler #define AR_IMR_S2_BCNTO 0x08000000 /* BCNTO */ 53614779705SSam Leffler #define AR_IMR_S2_CABTO 0x10000000 /* CABTO */ 53714779705SSam Leffler #define AR_IMR_S2_DTIM 0x20000000 /* DTIM */ 538210411e0SSam Leffler #define AR_IMR_S2_TSFOOR 0x40000000 /* TSF OOR */ 539210411e0SSam Leffler #define AR_IMR_S2_TBTT 0x80000000 /* TBTT timer */ 54014779705SSam Leffler 54100e602a9SSam Leffler /* AR_IMR_SR2 bits that correspond to AR_IMR_BCNMISC */ 54200e602a9SSam Leffler #define AR_IMR_SR2_BCNMISC \ 54300e602a9SSam Leffler (AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC | \ 544210411e0SSam Leffler AR_IMR_S2_CABEND | AR_IMR_S2_CABTO | AR_IMR_S2_TSFOOR | \ 545210411e0SSam Leffler AR_IMR_S2_TBTT) 54600e602a9SSam Leffler 54714779705SSam Leffler #define AR_IMR_S3_QCU_QCBROVF 0x000003FF /* Mask for QCBROVF (QCU 0-9) */ 54814779705SSam Leffler #define AR_IMR_S3_QCU_QCBRURN 0x03FF0000 /* Mask for QCBRURN (QCU 0-9) */ 54914779705SSam Leffler #define AR_IMR_S3_QCU_QCBRURN_S 16 /* Shift for QCBRURN (QCU 0-9) */ 55014779705SSam Leffler 55114779705SSam Leffler #define AR_IMR_S4_QCU_QTRIG 0x000003FF /* Mask for QTRIG (QCU 0-9) */ 55214779705SSam Leffler #define AR_IMR_S4_RESV0 0xFFFFFC00 /* Reserved */ 55314779705SSam Leffler 55414779705SSam Leffler /* QCU registers */ 55514779705SSam Leffler #define AR_NUM_QCU 10 /* Only use QCU 0-9 for forward QCU compatibility */ 55614779705SSam Leffler #define AR_QCU_0 0x0001 55714779705SSam Leffler #define AR_QCU_1 0x0002 55814779705SSam Leffler #define AR_QCU_2 0x0004 55914779705SSam Leffler #define AR_QCU_3 0x0008 56014779705SSam Leffler #define AR_QCU_4 0x0010 56114779705SSam Leffler #define AR_QCU_5 0x0020 56214779705SSam Leffler #define AR_QCU_6 0x0040 56314779705SSam Leffler #define AR_QCU_7 0x0080 56414779705SSam Leffler #define AR_QCU_8 0x0100 56514779705SSam Leffler #define AR_QCU_9 0x0200 56614779705SSam Leffler 56714779705SSam Leffler #define AR_Q_CBRCFG_CBR_INTERVAL 0x00FFFFFF /* Mask for CBR interval (us) */ 56814779705SSam Leffler #define AR_Q_CBRCFG_CBR_INTERVAL_S 0 /* Shift for CBR interval */ 56914779705SSam Leffler #define AR_Q_CBRCFG_CBR_OVF_THRESH 0xFF000000 /* Mask for CBR overflow threshold */ 57014779705SSam Leffler #define AR_Q_CBRCFG_CBR_OVF_THRESH_S 24 /* Shift for CBR overflow thresh */ 57114779705SSam Leffler 57214779705SSam Leffler #define AR_Q_RDYTIMECFG_INT 0x00FFFFFF /* CBR interval (us) */ 57314779705SSam Leffler #define AR_Q_RDYTIMECFG_INT_S 0 // Shift for ReadyTime Interval (us) */ 57414779705SSam Leffler #define AR_Q_RDYTIMECFG_ENA 0x01000000 /* CBR enable */ 57514779705SSam Leffler /* bits 25-31 are reserved */ 57614779705SSam Leffler 57714779705SSam Leffler #define AR_Q_MISC_FSP 0x0000000F /* Frame Scheduling Policy mask */ 57814779705SSam Leffler #define AR_Q_MISC_FSP_ASAP 0 /* ASAP */ 57914779705SSam Leffler #define AR_Q_MISC_FSP_CBR 1 /* CBR */ 58014779705SSam Leffler #define AR_Q_MISC_FSP_DBA_GATED 2 /* DMA Beacon Alert gated */ 58114779705SSam Leffler #define AR_Q_MISC_FSP_TIM_GATED 3 /* TIM gated */ 58214779705SSam Leffler #define AR_Q_MISC_FSP_BEACON_SENT_GATED 4 /* Beacon-sent-gated */ 58314779705SSam Leffler #define AR_Q_MISC_FSP_S 0 58414779705SSam Leffler #define AR_Q_MISC_ONE_SHOT_EN 0x00000010 /* OneShot enable */ 58514779705SSam Leffler #define AR_Q_MISC_CBR_INCR_DIS1 0x00000020 /* Disable CBR expired counter incr 58614779705SSam Leffler (empty q) */ 58714779705SSam Leffler #define AR_Q_MISC_CBR_INCR_DIS0 0x00000040 /* Disable CBR expired counter incr 58814779705SSam Leffler (empty beacon q) */ 58914779705SSam Leffler #define AR_Q_MISC_BEACON_USE 0x00000080 /* Beacon use indication */ 59014779705SSam Leffler #define AR_Q_MISC_CBR_EXP_CNTR_LIMIT 0x00000100 /* CBR expired counter limit enable */ 59114779705SSam Leffler #define AR_Q_MISC_RDYTIME_EXP_POLICY 0x00000200 /* Enable TXE cleared on ReadyTime expired or VEOL */ 59214779705SSam Leffler #define AR_Q_MISC_RESET_CBR_EXP_CTR 0x00000400 /* Reset CBR expired counter */ 59314779705SSam Leffler #define AR_Q_MISC_DCU_EARLY_TERM_REQ 0x00000800 /* DCU frame early termination request control */ 59414779705SSam Leffler #define AR_Q_MISC_QCU_COMP_EN 0x00001000 /* QCU frame compression enable */ 59514779705SSam Leffler #define AR_Q_MISC_RESV0 0xFFFFF000 /* Reserved */ 59614779705SSam Leffler 59714779705SSam Leffler #define AR_Q_STS_PEND_FR_CNT 0x00000003 /* Mask for Pending Frame Count */ 59814779705SSam Leffler #define AR_Q_STS_RESV0 0x000000FC /* Reserved */ 59914779705SSam Leffler #define AR_Q_STS_CBR_EXP_CNT 0x0000FF00 /* Mask for CBR expired counter */ 60014779705SSam Leffler #define AR_Q_STS_RESV1 0xFFFF0000 /* Reserved */ 60114779705SSam Leffler 60214779705SSam Leffler /* DCU registers */ 60314779705SSam Leffler #define AR_NUM_DCU 10 /* Only use 10 DCU's for forward QCU/DCU compatibility */ 60414779705SSam Leffler #define AR_DCU_0 0x0001 60514779705SSam Leffler #define AR_DCU_1 0x0002 60614779705SSam Leffler #define AR_DCU_2 0x0004 60714779705SSam Leffler #define AR_DCU_3 0x0008 60814779705SSam Leffler #define AR_DCU_4 0x0010 60914779705SSam Leffler #define AR_DCU_5 0x0020 61014779705SSam Leffler #define AR_DCU_6 0x0040 61114779705SSam Leffler #define AR_DCU_7 0x0080 61214779705SSam Leffler #define AR_DCU_8 0x0100 61314779705SSam Leffler #define AR_DCU_9 0x0200 61414779705SSam Leffler 61514779705SSam Leffler #define AR_D_QCUMASK 0x000003FF /* Mask for QCU Mask (QCU 0-9) */ 61614779705SSam Leffler #define AR_D_QCUMASK_RESV0 0xFFFFFC00 /* Reserved */ 61714779705SSam Leffler 61814779705SSam Leffler #define AR_D_LCL_IFS_CWMIN 0x000003FF /* Mask for CW_MIN */ 61914779705SSam Leffler #define AR_D_LCL_IFS_CWMIN_S 0 62014779705SSam Leffler #define AR_D_LCL_IFS_CWMAX 0x000FFC00 /* Mask for CW_MAX */ 62114779705SSam Leffler #define AR_D_LCL_IFS_CWMAX_S 10 62214779705SSam Leffler #define AR_D_LCL_IFS_AIFS 0x0FF00000 /* Mask for AIFS */ 62314779705SSam Leffler #define AR_D_LCL_IFS_AIFS_S 20 62414779705SSam Leffler /* 62514779705SSam Leffler * Note: even though this field is 8 bits wide the 62614779705SSam Leffler * maximum supported AIFS value is 0xfc. Setting the AIFS value 62714779705SSam Leffler * to 0xfd 0xfe, or 0xff will not work correctly and will cause 62814779705SSam Leffler * the DCU to hang. 62914779705SSam Leffler */ 63014779705SSam Leffler #define AR_D_LCL_IFS_RESV0 0xF0000000 /* Reserved */ 63114779705SSam Leffler 63214779705SSam Leffler #define AR_D_RETRY_LIMIT_FR_SH 0x0000000F /* frame short retry limit */ 63314779705SSam Leffler #define AR_D_RETRY_LIMIT_FR_SH_S 0 63414779705SSam Leffler #define AR_D_RETRY_LIMIT_FR_LG 0x000000F0 /* frame long retry limit */ 63514779705SSam Leffler #define AR_D_RETRY_LIMIT_FR_LG_S 4 63614779705SSam Leffler #define AR_D_RETRY_LIMIT_STA_SH 0x00003F00 /* station short retry limit */ 63714779705SSam Leffler #define AR_D_RETRY_LIMIT_STA_SH_S 8 63814779705SSam Leffler #define AR_D_RETRY_LIMIT_STA_LG 0x000FC000 /* station short retry limit */ 63914779705SSam Leffler #define AR_D_RETRY_LIMIT_STA_LG_S 14 64014779705SSam Leffler #define AR_D_RETRY_LIMIT_RESV0 0xFFF00000 /* Reserved */ 64114779705SSam Leffler 64214779705SSam Leffler #define AR_D_CHNTIME_DUR 0x000FFFFF /* ChannelTime duration (us) */ 64314779705SSam Leffler #define AR_D_CHNTIME_DUR_S 0 /* Shift for ChannelTime duration */ 64414779705SSam Leffler #define AR_D_CHNTIME_EN 0x00100000 /* ChannelTime enable */ 64514779705SSam Leffler #define AR_D_CHNTIME_RESV0 0xFFE00000 /* Reserved */ 64614779705SSam Leffler 64714779705SSam Leffler #define AR_D_MISC_BKOFF_THRESH 0x0000003F /* Backoff threshold */ 64814779705SSam Leffler #define AR_D_MISC_ETS_RTS 0x00000040 /* End of transmission series 64914779705SSam Leffler station RTS/data failure 65014779705SSam Leffler count reset policy */ 65114779705SSam Leffler #define AR_D_MISC_ETS_CW 0x00000080 /* End of transmission series 65214779705SSam Leffler CW reset policy */ 65314779705SSam Leffler #define AR_D_MISC_FRAG_WAIT_EN 0x00000100 /* Wait for next fragment */ 65414779705SSam Leffler #define AR_D_MISC_FRAG_BKOFF_EN 0x00000200 /* Backoff during a frag burst */ 65514779705SSam Leffler #define AR_D_MISC_HCF_POLL_EN 0x00000800 /* HFC poll enable */ 65614779705SSam Leffler #define AR_D_MISC_BKOFF_PERSISTENCE 0x00001000 /* Backoff persistence factor 65714779705SSam Leffler setting */ 65814779705SSam Leffler #define AR_D_MISC_FR_PREFETCH_EN 0x00002000 /* Frame prefetch enable */ 65914779705SSam Leffler #define AR_D_MISC_VIR_COL_HANDLING 0x0000C000 /* Mask for Virtual collision 66014779705SSam Leffler handling policy */ 66114779705SSam Leffler #define AR_D_MISC_VIR_COL_HANDLING_S 14 66214779705SSam Leffler /* FOO redefined for venice CW increment policy */ 66314779705SSam Leffler #define AR_D_MISC_VIR_COL_HANDLING_DEFAULT 0 /* Normal */ 66414779705SSam Leffler #define AR_D_MISC_VIR_COL_HANDLING_IGNORE 1 /* Ignore */ 66514779705SSam Leffler #define AR_D_MISC_BEACON_USE 0x00010000 /* Beacon use indication */ 66614779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_CNTRL 0x00060000 /* DCU arbiter lockout ctl */ 66714779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_CNTRL_S 17 /* DCU arbiter lockout ctl */ 66814779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_CNTRL_NONE 0 /* No lockout */ 66914779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_CNTRL_INTRA_FR 1 /* Intra-frame */ 67014779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL 2 /* Global */ 67114779705SSam Leffler #define AR_D_MISC_ARB_LOCKOUT_IGNORE 0x00080000 /* DCU arbiter lockout ignore control */ 67214779705SSam Leffler #define AR_D_MISC_SEQ_NUM_INCR_DIS 0x00100000 /* Sequence number increment disable */ 67314779705SSam Leffler #define AR_D_MISC_POST_FR_BKOFF_DIS 0x00200000 /* Post-frame backoff disable */ 67414779705SSam Leffler #define AR_D_MISC_VIRT_COLL_POLICY 0x00400000 /* Virtual coll. handling policy */ 67514779705SSam Leffler #define AR_D_MISC_BLOWN_IFS_POLICY 0x00800000 /* Blown IFS handling policy */ 67614779705SSam Leffler #define AR_D_MISC_RESV0 0xFE000000 /* Reserved */ 67714779705SSam Leffler 67814779705SSam Leffler #define AR_D_SEQNUM_RESV0 0xFFFFF000 /* Reserved */ 67914779705SSam Leffler 68014779705SSam Leffler #define AR_D_GBL_IFS_MISC_LFSR_SLICE_SEL 0x00000007 /* LFSR slice select */ 68114779705SSam Leffler #define AR_D_GBL_IFS_MISC_TURBO_MODE 0x00000008 /* Turbo mode indication */ 68214779705SSam Leffler #define AR_D_GBL_IFS_MISC_SIFS_DURATION_USEC 0x000003F0 /* SIFS duration (us) */ 68314779705SSam Leffler #define AR_D_GBL_IFS_MISC_USEC_DURATION 0x000FFC00 /* microsecond duration */ 68414779705SSam Leffler #define AR_D_GBL_IFS_MISC_USEC_DURATION_S 10 68514779705SSam Leffler #define AR_D_GBL_IFS_MISC_DCU_ARBITER_DLY 0x00300000 /* DCU arbiter delay */ 68614779705SSam Leffler #define AR_D_GBL_IFS_MISC_RESV0 0xFFC00000 /* Reserved */ 68714779705SSam Leffler 68814779705SSam Leffler /* DMA & PCI Registers in PCI space (usable during sleep) */ 68914779705SSam Leffler #define AR_RC_MAC 0x00000001 /* MAC reset */ 69014779705SSam Leffler #define AR_RC_BB 0x00000002 /* Baseband reset */ 69114779705SSam Leffler #define AR_RC_RESV0 0x00000004 /* Reserved */ 69214779705SSam Leffler #define AR_RC_RESV1 0x00000008 /* Reserved */ 69314779705SSam Leffler #define AR_RC_PCI 0x00000010 /* PCI-core reset */ 69414779705SSam Leffler 69514779705SSam Leffler #define AR_SCR_SLDUR 0x0000ffff /* sleep duration, units of 128us */ 69614779705SSam Leffler #define AR_SCR_SLDUR_S 0 69714779705SSam Leffler #define AR_SCR_SLE 0x00030000 /* sleep enable */ 69814779705SSam Leffler #define AR_SCR_SLE_S 16 69914779705SSam Leffler #define AR_SCR_SLE_WAKE 0 /* force wake */ 70014779705SSam Leffler #define AR_SCR_SLE_SLP 1 /* force sleep */ 70114779705SSam Leffler #define AR_SCR_SLE_NORM 2 /* sleep logic normal operation */ 70214779705SSam Leffler #define AR_SCR_SLDTP 0x00040000 /* sleep duration timing policy */ 70314779705SSam Leffler #define AR_SCR_SLDWP 0x00080000 /* sleep duration write policy */ 70414779705SSam Leffler #define AR_SCR_SLEPOL 0x00100000 /* sleep policy mode */ 70514779705SSam Leffler #define AR_SCR_MIBIE 0x00200000 /* sleep perf cntrs MIB intr ena */ 706f3d3bf87SRui Paulo #define AR_SCR_UNKNOWN 0x00400000 70714779705SSam Leffler 70814779705SSam Leffler #define AR_INTPEND_TRUE 0x00000001 /* interrupt pending */ 70914779705SSam Leffler 71014779705SSam Leffler #define AR_SFR_SLEEP 0x00000001 /* force sleep */ 71114779705SSam Leffler 71214779705SSam Leffler #define AR_PCICFG_SCLK_SEL 0x00000002 /* sleep clock select */ 71314779705SSam Leffler #define AR_PCICFG_SCLK_SEL_S 1 71414779705SSam Leffler #define AR_PCICFG_CLKRUNEN 0x00000004 /* enable PCI CLKRUN function */ 71514779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE 0x00000018 /* Mask for EEPROM size */ 71614779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE_4 0 /* EEPROM size 4 Kbit */ 71714779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE_8K 1 /* EEPROM size 8 Kbit */ 71814779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE_16K 2 /* EEPROM size 16 Kbit */ 71914779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE_FAILED 3 /* Failure */ 72014779705SSam Leffler #define AR_PCICFG_EEPROM_SIZE_S 3 72114779705SSam Leffler #define AR_PCICFG_LEDCTL 0x00000060 /* LED control Status */ 72214779705SSam Leffler #define AR_PCICFG_LEDCTL_NONE 0 /* STA is not associated or trying */ 72314779705SSam Leffler #define AR_PCICFG_LEDCTL_PEND 1 /* STA is trying to associate */ 72414779705SSam Leffler #define AR_PCICFG_LEDCTL_ASSOC 2 /* STA is associated */ 72514779705SSam Leffler #define AR_PCICFG_LEDCTL_S 5 72614779705SSam Leffler #define AR_PCICFG_PCI_BUS_SEL 0x00000380 /* PCI observation bus mux select */ 72714779705SSam Leffler #define AR_PCICFG_DIS_CBE_FIX 0x00000400 /* Disable fix for bad PCI CBE# generation */ 72814779705SSam Leffler #define AR_PCICFG_SL_INTEN 0x00000800 /* enable interrupt line assertion when asleep */ 72914779705SSam Leffler #define AR_PCICFG_RETRYFIXEN 0x00001000 /* Enable PCI core retry fix */ 73014779705SSam Leffler #define AR_PCICFG_SL_INPEN 0x00002000 /* Force asleep when an interrupt is pending */ 73114779705SSam Leffler #define AR_PCICFG_RESV1 0x0000C000 /* Reserved */ 73214779705SSam Leffler #define AR_PCICFG_SPWR_DN 0x00010000 /* mask for sleep/awake indication */ 73314779705SSam Leffler #define AR_PCICFG_LEDMODE 0x000E0000 /* LED mode */ 73414779705SSam Leffler #define AR_PCICFG_LEDMODE_PROP 0 /* Blink prop to filtered tx/rx */ 73514779705SSam Leffler #define AR_PCICFG_LEDMODE_RPROP 1 /* Blink prop to unfiltered tx/rx */ 73614779705SSam Leffler #define AR_PCICFG_LEDMODE_SPLIT 2 /* Blink power for tx/net for rx */ 73714779705SSam Leffler #define AR_PCICFG_LEDMODE_RAND 3 /* Blink randomly */ 73814779705SSam Leffler /* NB: s/w led control present in Hainan 1.1 and above */ 73914779705SSam Leffler #define AR_PCICFG_LEDMODE_OFF 4 /* s/w control + both led's off */ 74014779705SSam Leffler #define AR_PCICFG_LEDMODE_POWON 5 /* s/w control + power led on */ 74114779705SSam Leffler #define AR_PCICFG_LEDMODE_NETON 6 /* s/w control + network led on */ 74214779705SSam Leffler #define AR_PCICFG_LEDMODE_S 17 74314779705SSam Leffler #define AR_PCICFG_LEDBLINK 0x00700000 /* LED blink threshold select */ 74414779705SSam Leffler #define AR_PCICFG_LEDBLINK_S 20 74514779705SSam Leffler #define AR_PCICFG_LEDSLOW 0x00800000 /* LED slowest blink rate mode */ 74614779705SSam Leffler #define AR_PCICFG_LEDSLOW_S 23 74714779705SSam Leffler #define AR_PCICFG_SCLK_RATE_IND 0x03000000 /* Sleep clock rate */ 74814779705SSam Leffler #define AR_PCICFG_SCLK_RATE_IND_S 24 74914779705SSam Leffler #define AR_PCICFG_RESV2 0xFC000000 /* Reserved */ 75014779705SSam Leffler 75114779705SSam Leffler #define AR_GPIOCR_CR_SHIFT 2 /* Each CR is 2 bits */ 75214779705SSam Leffler #define AR_GPIOCR_CR_N(_g) (0 << (AR_GPIOCR_CR_SHIFT * (_g))) 75314779705SSam Leffler #define AR_GPIOCR_CR_0(_g) (1 << (AR_GPIOCR_CR_SHIFT * (_g))) 75414779705SSam Leffler #define AR_GPIOCR_CR_1(_g) (2 << (AR_GPIOCR_CR_SHIFT * (_g))) 75514779705SSam Leffler #define AR_GPIOCR_CR_A(_g) (3 << (AR_GPIOCR_CR_SHIFT * (_g))) 75614779705SSam Leffler #define AR_GPIOCR_INT_SHIFT 12 /* Interrupt select field shifter */ 75714779705SSam Leffler #define AR_GPIOCR_INT(_g) ((_g) << AR_GPIOCR_INT_SHIFT) 75814779705SSam Leffler #define AR_GPIOCR_INT_MASK 0x00007000 /* Interrupt select field mask */ 75914779705SSam Leffler #define AR_GPIOCR_INT_ENA 0x00008000 /* Enable GPIO Interrupt */ 76014779705SSam Leffler #define AR_GPIOCR_INT_SELL 0x00000000 /* Generate int if pin is low */ 76114779705SSam Leffler #define AR_GPIOCR_INT_SELH 0x00010000 /* Generate int if pin is high */ 76214779705SSam Leffler #define AR_GPIOCR_INT_SEL AR_GPIOCR_INT_SELH 76314779705SSam Leffler 76414779705SSam Leffler #define AR_SREV_ID 0x000000FF /* Mask to read SREV info */ 76514779705SSam Leffler #define AR_SREV_ID_S 4 /* Mask to shift Major Rev Info */ 76614779705SSam Leffler #define AR_SREV_REVISION 0x0000000F /* Mask for Chip revision level */ 76714779705SSam Leffler #define AR_SREV_REVISION_MIN 0 /* lowest revision level */ 76814779705SSam Leffler #define AR_SREV_REVISION_MAX 0xF /* highest revision level */ 76914779705SSam Leffler #define AR_SREV_FPGA 1 77014779705SSam Leffler #define AR_SREV_D2PLUS 2 77114779705SSam Leffler #define AR_SREV_D2PLUS_MS 3 /* metal spin */ 77214779705SSam Leffler #define AR_SREV_CRETE 4 77314779705SSam Leffler #define AR_SREV_CRETE_MS 5 /* FCS metal spin */ 77414779705SSam Leffler #define AR_SREV_CRETE_MS23 7 /* 2.3 metal spin (6 skipped) */ 77514779705SSam Leffler #define AR_SREV_CRETE_23 8 /* 2.3 full tape out */ 77614779705SSam Leffler #define AR_SREV_GRIFFIN_LITE 8 77714779705SSam Leffler #define AR_SREV_HAINAN 9 77814779705SSam Leffler #define AR_SREV_CONDOR 11 77914779705SSam Leffler #define AR_SREV_VERSION 0x000000F0 /* Mask for Chip version */ 78014779705SSam Leffler #define AR_SREV_VERSION_CRETE 0 78114779705SSam Leffler #define AR_SREV_VERSION_MAUI_1 1 78214779705SSam Leffler #define AR_SREV_VERSION_MAUI_2 2 78314779705SSam Leffler #define AR_SREV_VERSION_SPIRIT 3 78414779705SSam Leffler #define AR_SREV_VERSION_OAHU 4 78514779705SSam Leffler #define AR_SREV_VERSION_VENICE 5 78614779705SSam Leffler #define AR_SREV_VERSION_GRIFFIN 7 78714779705SSam Leffler #define AR_SREV_VERSION_CONDOR 9 78814779705SSam Leffler #define AR_SREV_VERSION_EAGLE 10 78914779705SSam Leffler #define AR_SREV_VERSION_COBRA 11 79014779705SSam Leffler #define AR_SREV_2413 AR_SREV_VERSION_GRIFFIN 79114779705SSam Leffler #define AR_SREV_5413 AR_SREV_VERSION_EAGLE 79214779705SSam Leffler #define AR_SREV_2415 AR_SREV_VERSION_COBRA 79314779705SSam Leffler #define AR_SREV_5424 AR_SREV_VERSION_CONDOR 79414779705SSam Leffler #define AR_SREV_2425 14 /* SWAN */ 79514779705SSam Leffler #define AR_SREV_2417 15 /* Nala */ 79614779705SSam Leffler #define AR_SREV_OAHU_ES 0 /* Engineering Sample */ 79714779705SSam Leffler #define AR_SREV_OAHU_PROD 2 /* Production */ 79814779705SSam Leffler 79914779705SSam Leffler #define AR_PHYREV_HAINAN 0x43 80014779705SSam Leffler #define AR_ANALOG5REV_HAINAN 0x46 80114779705SSam Leffler 80214779705SSam Leffler #define AR_RADIO_SREV_MAJOR 0xF0 80314779705SSam Leffler #define AR_RADIO_SREV_MINOR 0x0F 80414779705SSam Leffler #define AR_RAD5111_SREV_MAJOR 0x10 /* All current supported ar5211 5 GHz 80514779705SSam Leffler radios are rev 0x10 */ 80614779705SSam Leffler #define AR_RAD5111_SREV_PROD 0x15 /* Current production level radios */ 80714779705SSam Leffler #define AR_RAD2111_SREV_MAJOR 0x20 /* All current supported ar5211 2 GHz 80814779705SSam Leffler radios are rev 0x10 */ 80914779705SSam Leffler #define AR_RAD5112_SREV_MAJOR 0x30 /* 5112 Major Rev */ 81014779705SSam Leffler #define AR_RAD5112_SREV_2_0 0x35 /* AR5112 Revision 2.0 */ 81114779705SSam Leffler #define AR_RAD5112_SREV_2_1 0x36 /* AR5112 Revision 2.1 */ 81214779705SSam Leffler #define AR_RAD2112_SREV_MAJOR 0x40 /* 2112 Major Rev */ 81314779705SSam Leffler #define AR_RAD2112_SREV_2_0 0x45 /* AR2112 Revision 2.0 */ 81414779705SSam Leffler #define AR_RAD2112_SREV_2_1 0x46 /* AR2112 Revision 2.1 */ 81514779705SSam Leffler #define AR_RAD2413_SREV_MAJOR 0x50 /* 2413 Major Rev */ 81614779705SSam Leffler #define AR_RAD5413_SREV_MAJOR 0x60 /* 5413 Major Rev */ 81714779705SSam Leffler #define AR_RAD2316_SREV_MAJOR 0x70 /* 2316 Major Rev */ 81814779705SSam Leffler #define AR_RAD2317_SREV_MAJOR 0x80 /* 2317 Major Rev */ 81914779705SSam Leffler #define AR_RAD5424_SREV_MAJOR 0xa0 /* Mostly same as 5413 Major Rev */ 82014779705SSam Leffler 82114779705SSam Leffler #define AR_PCIE_PMC_ENA_L1 0x01 /* enable PCIe core enter L1 when 82214779705SSam Leffler d2_sleep_en is asserted */ 82314779705SSam Leffler #define AR_PCIE_PMC_ENA_RESET 0x08 /* enable reset on link going down */ 82414779705SSam Leffler 82514779705SSam Leffler /* EEPROM Registers in the MAC */ 82614779705SSam Leffler #define AR_EEPROM_CMD_READ 0x00000001 82714779705SSam Leffler #define AR_EEPROM_CMD_WRITE 0x00000002 82814779705SSam Leffler #define AR_EEPROM_CMD_RESET 0x00000004 82914779705SSam Leffler 83014779705SSam Leffler #define AR_EEPROM_STS_READ_ERROR 0x00000001 83114779705SSam Leffler #define AR_EEPROM_STS_READ_COMPLETE 0x00000002 83214779705SSam Leffler #define AR_EEPROM_STS_WRITE_ERROR 0x00000004 83314779705SSam Leffler #define AR_EEPROM_STS_WRITE_COMPLETE 0x00000008 83414779705SSam Leffler 83514779705SSam Leffler #define AR_EEPROM_CFG_SIZE 0x00000003 /* size determination override */ 83614779705SSam Leffler #define AR_EEPROM_CFG_SIZE_AUTO 0 83714779705SSam Leffler #define AR_EEPROM_CFG_SIZE_4KBIT 1 83814779705SSam Leffler #define AR_EEPROM_CFG_SIZE_8KBIT 2 83914779705SSam Leffler #define AR_EEPROM_CFG_SIZE_16KBIT 3 84014779705SSam Leffler #define AR_EEPROM_CFG_DIS_WWRCL 0x00000004 /* Disable wait for write completion */ 84114779705SSam Leffler #define AR_EEPROM_CFG_CLOCK 0x00000018 /* clock rate control */ 84214779705SSam Leffler #define AR_EEPROM_CFG_CLOCK_S 3 /* clock rate control */ 84314779705SSam Leffler #define AR_EEPROM_CFG_CLOCK_156KHZ 0 84414779705SSam Leffler #define AR_EEPROM_CFG_CLOCK_312KHZ 1 84514779705SSam Leffler #define AR_EEPROM_CFG_CLOCK_625KHZ 2 84614779705SSam Leffler #define AR_EEPROM_CFG_RESV0 0x000000E0 /* Reserved */ 84714779705SSam Leffler #define AR_EEPROM_CFG_PKEY 0x00FFFF00 /* protection key */ 84814779705SSam Leffler #define AR_EEPROM_CFG_PKEY_S 8 84914779705SSam Leffler #define AR_EEPROM_CFG_EN_L 0x01000000 /* EPRM_EN_L setting */ 85014779705SSam Leffler 85114779705SSam Leffler /* MAC PCU Registers */ 85214779705SSam Leffler 85314779705SSam Leffler #define AR_STA_ID1_SADH_MASK 0x0000FFFF /* upper 16 bits of MAC addr */ 85414779705SSam Leffler #define AR_STA_ID1_STA_AP 0x00010000 /* Device is AP */ 85514779705SSam Leffler #define AR_STA_ID1_ADHOC 0x00020000 /* Device is ad-hoc */ 85614779705SSam Leffler #define AR_STA_ID1_PWR_SAV 0x00040000 /* Power save reporting in 85714779705SSam Leffler self-generated frames */ 85814779705SSam Leffler #define AR_STA_ID1_KSRCHDIS 0x00080000 /* Key search disable */ 85914779705SSam Leffler #define AR_STA_ID1_PCF 0x00100000 /* Observe PCF */ 86014779705SSam Leffler #define AR_STA_ID1_USE_DEFANT 0x00200000 /* Use default antenna */ 86114779705SSam Leffler #define AR_STA_ID1_UPD_DEFANT 0x00400000 /* Update default antenna w/ 86214779705SSam Leffler TX antenna */ 86314779705SSam Leffler #define AR_STA_ID1_RTS_USE_DEF 0x00800000 /* Use default antenna to send RTS */ 86414779705SSam Leffler #define AR_STA_ID1_ACKCTS_6MB 0x01000000 /* Use 6Mb/s rate for ACK & CTS */ 86514779705SSam Leffler #define AR_STA_ID1_BASE_RATE_11B 0x02000000/* Use 11b base rate for ACK & CTS */ 86614779705SSam Leffler #define AR_STA_ID1_USE_DA_SG 0x04000000 /* Use default antenna for 86714779705SSam Leffler self-generated frames */ 86814779705SSam Leffler #define AR_STA_ID1_CRPT_MIC_ENABLE 0x08000000 /* Enable Michael */ 86914779705SSam Leffler #define AR_STA_ID1_KSRCH_MODE 0x10000000 /* Look-up key when keyID != 0 */ 87014779705SSam Leffler #define AR_STA_ID1_PRE_SEQNUM 0x20000000 /* Preserve s/w sequence number */ 87114779705SSam Leffler #define AR_STA_ID1_CBCIV_ENDIAN 0x40000000 87214779705SSam Leffler #define AR_STA_ID1_MCAST_KSRCH 0x80000000 /* Do keycache search for mcast */ 87314779705SSam Leffler 87414779705SSam Leffler #define AR_BSS_ID1_U16 0x0000FFFF /* Upper 16 bits of BSSID */ 87514779705SSam Leffler #define AR_BSS_ID1_AID 0xFFFF0000 /* Association ID */ 87614779705SSam Leffler #define AR_BSS_ID1_AID_S 16 87714779705SSam Leffler 87814779705SSam Leffler #define AR_SLOT_TIME_MASK 0x000007FF /* Slot time mask */ 87914779705SSam Leffler 88014779705SSam Leffler #define AR_TIME_OUT_ACK 0x00003FFF /* ACK time-out */ 88114779705SSam Leffler #define AR_TIME_OUT_ACK_S 0 88214779705SSam Leffler #define AR_TIME_OUT_CTS 0x3FFF0000 /* CTS time-out */ 88314779705SSam Leffler #define AR_TIME_OUT_CTS_S 16 88414779705SSam Leffler 88514779705SSam Leffler #define AR_RSSI_THR_MASK 0x000000FF /* Beacon RSSI warning threshold */ 88614779705SSam Leffler #define AR_RSSI_THR_BM_THR 0x0000FF00 /* Missed beacon threshold */ 88714779705SSam Leffler #define AR_RSSI_THR_BM_THR_S 8 88814779705SSam Leffler 88914779705SSam Leffler #define AR_USEC_USEC 0x0000007F /* clock cycles in 1 usec */ 89014779705SSam Leffler #define AR_USEC_USEC_S 0 89114779705SSam Leffler #define AR_USEC_USEC32 0x00003F80 /* 32MHz clock cycles in 1 usec */ 89214779705SSam Leffler #define AR_USEC_USEC32_S 7 89314779705SSam Leffler 89414779705SSam Leffler #define AR5212_USEC_TX_LAT_M 0x007FC000 /* Tx latency */ 89514779705SSam Leffler #define AR5212_USEC_TX_LAT_S 14 89614779705SSam Leffler #define AR5212_USEC_RX_LAT_M 0x1F800000 /* Rx latency */ 89714779705SSam Leffler #define AR5212_USEC_RX_LAT_S 23 89814779705SSam Leffler 89914779705SSam Leffler #define AR_BEACON_PERIOD 0x0000FFFF /* Beacon period mask in TU/msec */ 90014779705SSam Leffler #define AR_BEACON_PERIOD_S 0 90114779705SSam Leffler #define AR_BEACON_TIM 0x007F0000 /* byte offset of TIM start */ 90214779705SSam Leffler #define AR_BEACON_TIM_S 16 90314779705SSam Leffler #define AR_BEACON_EN 0x00800000 /* Beacon enable */ 90414779705SSam Leffler #define AR_BEACON_RESET_TSF 0x01000000 /* Clear TSF to 0 */ 90514779705SSam Leffler 90614779705SSam Leffler #define AR_RX_NONE 0x00000000 /* Disallow all frames */ 90714779705SSam Leffler #define AR_RX_UCAST 0x00000001 /* Allow unicast frames */ 90814779705SSam Leffler #define AR_RX_MCAST 0x00000002 /* Allow multicast frames */ 90914779705SSam Leffler #define AR_RX_BCAST 0x00000004 /* Allow broadcast frames */ 91014779705SSam Leffler #define AR_RX_CONTROL 0x00000008 /* Allow control frames */ 91114779705SSam Leffler #define AR_RX_BEACON 0x00000010 /* Allow beacon frames */ 91214779705SSam Leffler #define AR_RX_PROM 0x00000020 /* Promiscuous mode, all packets */ 91314779705SSam Leffler #define AR_RX_PROBE_REQ 0x00000080 /* Allow probe request frames */ 91414779705SSam Leffler 91514779705SSam Leffler #define AR_DIAG_CACHE_ACK 0x00000001 /* No ACK if no valid key found */ 91614779705SSam Leffler #define AR_DIAG_ACK_DIS 0x00000002 /* Disable ACK generation */ 91714779705SSam Leffler #define AR_DIAG_CTS_DIS 0x00000004 /* Disable CTS generation */ 91814779705SSam Leffler #define AR_DIAG_ENCRYPT_DIS 0x00000008 /* Disable encryption */ 91914779705SSam Leffler #define AR_DIAG_DECRYPT_DIS 0x00000010 /* Disable decryption */ 92014779705SSam Leffler #define AR_DIAG_RX_DIS 0x00000020 /* Disable receive */ 92114779705SSam Leffler #define AR_DIAG_CORR_FCS 0x00000080 /* Corrupt FCS */ 92214779705SSam Leffler #define AR_DIAG_CHAN_INFO 0x00000100 /* Dump channel info */ 92314779705SSam Leffler #define AR_DIAG_EN_SCRAMSD 0x00000200 /* Enable fixed scrambler seed */ 92414779705SSam Leffler #define AR_DIAG_SCRAM_SEED 0x0001FC00 /* Fixed scrambler seed */ 92514779705SSam Leffler #define AR_DIAG_SCRAM_SEED_S 10 92614779705SSam Leffler #define AR_DIAG_FRAME_NV0 0x00020000 /* Accept frames of non-zero 92714779705SSam Leffler protocol version */ 92814779705SSam Leffler #define AR_DIAG_OBS_PT_SEL 0x000C0000 /* Observation point select */ 92914779705SSam Leffler #define AR_DIAG_OBS_PT_SEL_S 18 93014779705SSam Leffler #define AR_DIAG_RX_CLR_HI 0x00100000 /* Force rx_clear high */ 93114779705SSam Leffler #define AR_DIAG_IGNORE_CS 0x00200000 /* Force virtual carrier sense */ 93214779705SSam Leffler #define AR_DIAG_CHAN_IDLE 0x00400000 /* Force channel idle high */ 93314779705SSam Leffler #define AR_DIAG_PHEAR_ME 0x00800000 /* Uses framed and wait_wep in the pherr_enable_eifs if set to 0 */ 93414779705SSam Leffler 93514779705SSam Leffler #define AR_SLEEP1_NEXT_DTIM 0x0007ffff /* Abs. time(1/8TU) for next DTIM */ 93614779705SSam Leffler #define AR_SLEEP1_NEXT_DTIM_S 0 93714779705SSam Leffler #define AR_SLEEP1_ASSUME_DTIM 0x00080000 /* Assume DTIM present on missent beacon */ 93814779705SSam Leffler #define AR_SLEEP1_ENH_SLEEP_ENA 0x00100000 /* Enable enhanced sleep logic */ 93914779705SSam Leffler #define AR_SLEEP1_CAB_TIMEOUT 0xff000000 /* CAB timeout(TU) */ 94014779705SSam Leffler #define AR_SLEEP1_CAB_TIMEOUT_S 24 94114779705SSam Leffler 94214779705SSam Leffler #define AR_SLEEP2_NEXT_TIM 0x0007ffff /* Abs. time(1/8TU) for next DTIM */ 94314779705SSam Leffler #define AR_SLEEP2_NEXT_TIM_S 0 94414779705SSam Leffler #define AR_SLEEP2_BEACON_TIMEOUT 0xff000000 /* Beacon timeout(TU) */ 94514779705SSam Leffler #define AR_SLEEP2_BEACON_TIMEOUT_S 24 94614779705SSam Leffler 94714779705SSam Leffler #define AR_SLEEP3_TIM_PERIOD 0x0000ffff /* Tim/Beacon period (TU) */ 94814779705SSam Leffler #define AR_SLEEP3_TIM_PERIOD_S 0 94914779705SSam Leffler #define AR_SLEEP3_DTIM_PERIOD 0xffff0000 /* DTIM period (TU) */ 95014779705SSam Leffler #define AR_SLEEP3_DTIM_PERIOD_S 16 95114779705SSam Leffler 95214779705SSam Leffler #define AR_TPC_ACK 0x0000003f /* ack frames */ 95314779705SSam Leffler #define AR_TPC_ACK_S 0 95414779705SSam Leffler #define AR_TPC_CTS 0x00003f00 /* cts frames */ 95514779705SSam Leffler #define AR_TPC_CTS_S 8 95614779705SSam Leffler #define AR_TPC_CHIRP 0x003f0000 /* chirp frames */ 95714779705SSam Leffler #define AR_TPC_CHIRP_S 16 95814779705SSam Leffler #define AR_TPC_DOPPLER 0x0f000000 /* doppler chirp span */ 95914779705SSam Leffler #define AR_TPC_DOPPLER_S 24 96014779705SSam Leffler 96114779705SSam Leffler #define AR_PHY_ERR_RADAR 0x00000020 /* Radar signal */ 96214779705SSam Leffler #define AR_PHY_ERR_OFDM_TIMING 0x00020000 /* False detect for OFDM */ 96314779705SSam Leffler #define AR_PHY_ERR_CCK_TIMING 0x02000000 /* False detect for CCK */ 96414779705SSam Leffler 96514779705SSam Leffler #define AR_TSF_PARM_INCREMENT 0x000000ff 96614779705SSam Leffler #define AR_TSF_PARM_INCREMENT_S 0 96714779705SSam Leffler 96814779705SSam Leffler #define AR_NOACK_2BIT_VALUE 0x0000000f 96914779705SSam Leffler #define AR_NOACK_2BIT_VALUE_S 0 97014779705SSam Leffler #define AR_NOACK_BIT_OFFSET 0x00000070 97114779705SSam Leffler #define AR_NOACK_BIT_OFFSET_S 4 97214779705SSam Leffler #define AR_NOACK_BYTE_OFFSET 0x00000180 97314779705SSam Leffler #define AR_NOACK_BYTE_OFFSET_S 7 97414779705SSam Leffler 97514779705SSam Leffler #define AR_MISC_MODE_BSSID_MATCH_FORCE 0x1 /* Force BSSID match */ 97614779705SSam Leffler #define AR_MISC_MODE_ACKSIFS_MEMORY 0x2 /* ACKSIFS use contents of Rate */ 97714779705SSam Leffler #define AR_MISC_MODE_MIC_NEW_LOC_ENABLE 0x4 /* Xmit Michael Key same as Rcv */ 97814779705SSam Leffler #define AR_MISC_MODE_TX_ADD_TSF 0x8 /* Beacon/Probe-Rsp timestamp add (not replace) */ 97914779705SSam Leffler 98014779705SSam Leffler #define AR_KEYTABLE_KEY0(_n) (AR_KEYTABLE(_n) + 0) /* key bit 0-31 */ 98114779705SSam Leffler #define AR_KEYTABLE_KEY1(_n) (AR_KEYTABLE(_n) + 4) /* key bit 32-47 */ 98214779705SSam Leffler #define AR_KEYTABLE_KEY2(_n) (AR_KEYTABLE(_n) + 8) /* key bit 48-79 */ 98314779705SSam Leffler #define AR_KEYTABLE_KEY3(_n) (AR_KEYTABLE(_n) + 12) /* key bit 80-95 */ 98414779705SSam Leffler #define AR_KEYTABLE_KEY4(_n) (AR_KEYTABLE(_n) + 16) /* key bit 96-127 */ 98514779705SSam Leffler #define AR_KEYTABLE_TYPE(_n) (AR_KEYTABLE(_n) + 20) /* key type */ 98614779705SSam Leffler #define AR_KEYTABLE_TYPE_40 0x00000000 /* WEP 40 bit key */ 98714779705SSam Leffler #define AR_KEYTABLE_TYPE_104 0x00000001 /* WEP 104 bit key */ 98814779705SSam Leffler #define AR_KEYTABLE_TYPE_128 0x00000003 /* WEP 128 bit key */ 98914779705SSam Leffler #define AR_KEYTABLE_TYPE_TKIP 0x00000004 /* TKIP and Michael */ 99014779705SSam Leffler #define AR_KEYTABLE_TYPE_AES 0x00000005 /* AES/OCB 128 bit key */ 99114779705SSam Leffler #define AR_KEYTABLE_TYPE_CCM 0x00000006 /* AES/CCM 128 bit key */ 99214779705SSam Leffler #define AR_KEYTABLE_TYPE_CLR 0x00000007 /* no encryption */ 99314779705SSam Leffler #define AR_KEYTABLE_ANT 0x00000008 /* previous transmit antenna */ 99414779705SSam Leffler #define AR_KEYTABLE_MAC0(_n) (AR_KEYTABLE(_n) + 24) /* MAC address 1-32 */ 99514779705SSam Leffler #define AR_KEYTABLE_MAC1(_n) (AR_KEYTABLE(_n) + 28) /* MAC address 33-47 */ 99614779705SSam Leffler #define AR_KEYTABLE_VALID 0x00008000 /* key and MAC address valid */ 99714779705SSam Leffler 99814779705SSam Leffler /* Compress settings */ 99914779705SSam Leffler #define AR_CCFG_WIN_M 0x00000007 /* mask for AR_CCFG_WIN size */ 100014779705SSam Leffler #define AR_CCFG_MIB_INT_EN 0x00000008 /* compression performance MIB counter int enable */ 100114779705SSam Leffler #define AR_CCUCFG_RESET_VAL 0x00100200 /* the should be reset value */ 100214779705SSam Leffler #define AR_CCUCFG_CATCHUP_EN 0x00000001 /* Compression catchup enable */ 100314779705SSam Leffler #define AR_DCM_D_EN 0x00000001 /* all direct frames to be decompressed */ 100414779705SSam Leffler #define AR_COMPRESSION_WINDOW_SIZE 4096 /* default comp. window size */ 100514779705SSam Leffler 100614779705SSam Leffler #endif /* _DEV_AR5212REG_H_ */ 1007