xref: /freebsd/sys/dev/ath/ath_hal/ah_internal.h (revision 830940567b49bb0c08dfaed40418999e76616909)
1 /*
2  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3  * Copyright (c) 2002-2008 Atheros Communications, Inc.
4  *
5  * Permission to use, copy, modify, and/or distribute this software for any
6  * purpose with or without fee is hereby granted, provided that the above
7  * copyright notice and this permission notice appear in all copies.
8  *
9  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16  *
17  * $FreeBSD$
18  */
19 #ifndef _ATH_AH_INTERAL_H_
20 #define _ATH_AH_INTERAL_H_
21 /*
22  * Atheros Device Hardware Access Layer (HAL).
23  *
24  * Internal definitions.
25  */
26 #define	AH_NULL	0
27 #define	AH_MIN(a,b)	((a)<(b)?(a):(b))
28 #define	AH_MAX(a,b)	((a)>(b)?(a):(b))
29 
30 #include <net80211/_ieee80211.h>
31 
32 #ifndef NBBY
33 #define	NBBY	8			/* number of bits/byte */
34 #endif
35 
36 #ifndef roundup
37 #define	roundup(x, y)	((((x)+((y)-1))/(y))*(y))  /* to any y */
38 #endif
39 #ifndef howmany
40 #define	howmany(x, y)	(((x)+((y)-1))/(y))
41 #endif
42 
43 #ifndef offsetof
44 #define	offsetof(type, field)	((size_t)(&((type *)0)->field))
45 #endif
46 
47 typedef struct {
48 	uint16_t	start;		/* first register */
49 	uint16_t	end;		/* ending register or zero */
50 } HAL_REGRANGE;
51 
52 typedef struct {
53 	uint32_t	addr;		/* regiser address/offset */
54 	uint32_t	value;		/* value to write */
55 } HAL_REGWRITE;
56 
57 /*
58  * Transmit power scale factor.
59  *
60  * NB: This is not public because we want to discourage the use of
61  *     scaling; folks should use the tx power limit interface.
62  */
63 typedef enum {
64 	HAL_TP_SCALE_MAX	= 0,		/* no scaling (default) */
65 	HAL_TP_SCALE_50		= 1,		/* 50% of max (-3 dBm) */
66 	HAL_TP_SCALE_25		= 2,		/* 25% of max (-6 dBm) */
67 	HAL_TP_SCALE_12		= 3,		/* 12% of max (-9 dBm) */
68 	HAL_TP_SCALE_MIN	= 4,		/* min, but still on */
69 } HAL_TP_SCALE;
70 
71 typedef enum {
72  	HAL_CAP_RADAR		= 0,		/* Radar capability */
73  	HAL_CAP_AR		= 1,		/* AR capability */
74 } HAL_PHYDIAG_CAPS;
75 
76 /*
77  * Each chip or class of chips registers to offer support.
78  */
79 struct ath_hal_chip {
80 	const char	*name;
81 	const char	*(*probe)(uint16_t vendorid, uint16_t devid);
82 	struct ath_hal	*(*attach)(uint16_t devid, HAL_SOFTC,
83 			    HAL_BUS_TAG, HAL_BUS_HANDLE, HAL_STATUS *error);
84 };
85 #ifndef AH_CHIP
86 #define	AH_CHIP(_name, _probe, _attach)				\
87 static struct ath_hal_chip _name##_chip = {			\
88 	.name		= #_name,				\
89 	.probe		= _probe,				\
90 	.attach		= _attach				\
91 };								\
92 OS_DATA_SET(ah_chips, _name##_chip)
93 #endif
94 
95 /*
96  * Each RF backend registers to offer support; this is mostly
97  * used by multi-chip 5212 solutions.  Single-chip solutions
98  * have a fixed idea about which RF to use.
99  */
100 struct ath_hal_rf {
101 	const char	*name;
102 	HAL_BOOL	(*probe)(struct ath_hal *ah);
103 	HAL_BOOL	(*attach)(struct ath_hal *ah, HAL_STATUS *ecode);
104 };
105 #ifndef AH_RF
106 #define	AH_RF(_name, _probe, _attach)				\
107 static struct ath_hal_rf _name##_rf = {				\
108 	.name		= __STRING(_name),			\
109 	.probe		= _probe,				\
110 	.attach		= _attach				\
111 };								\
112 OS_DATA_SET(ah_rfs, _name##_rf)
113 #endif
114 
115 struct ath_hal_rf *ath_hal_rfprobe(struct ath_hal *ah, HAL_STATUS *ecode);
116 
117 /*
118  * Maximum number of internal channels.  Entries are per unique
119  * frequency so this might be need to be increased to handle all
120  * usage cases; typically no more than 32 are really needed but
121  * dynamically allocating the data structures is a bit painful
122  * right now.
123  */
124 #ifndef AH_MAXCHAN
125 #define	AH_MAXCHAN	96
126 #endif
127 
128 /*
129  * Internal per-channel state.  These are found
130  * using ic_devdata in the ieee80211_channel.
131  */
132 typedef struct {
133 	uint16_t	channel;	/* h/w frequency, NB: may be mapped */
134 	uint8_t		privFlags;
135 #define	CHANNEL_IQVALID		0x01	/* IQ calibration valid */
136 #define	CHANNEL_ANI_INIT	0x02	/* ANI state initialized */
137 #define	CHANNEL_ANI_SETUP	0x04	/* ANI state setup */
138 	uint8_t		calValid;	/* bitmask of cal types */
139 	int8_t		iCoff;
140 	int8_t		qCoff;
141 	int16_t		rawNoiseFloor;
142 	int16_t		noiseFloorAdjust;
143 	uint16_t	mainSpur;	/* cached spur value for this channel */
144 } HAL_CHANNEL_INTERNAL;
145 
146 /* channel requires noise floor check */
147 #define	CHANNEL_NFCREQUIRED	IEEE80211_CHAN_PRIV0
148 
149 /* all full-width channels */
150 #define	IEEE80211_CHAN_ALLFULL \
151 	(IEEE80211_CHAN_ALL - (IEEE80211_CHAN_HALF | IEEE80211_CHAN_QUARTER))
152 #define	IEEE80211_CHAN_ALLTURBOFULL \
153 	(IEEE80211_CHAN_ALLTURBO - \
154 	 (IEEE80211_CHAN_HALF | IEEE80211_CHAN_QUARTER))
155 
156 typedef struct {
157 	uint32_t	halChanSpreadSupport 		: 1,
158 			halSleepAfterBeaconBroken	: 1,
159 			halCompressSupport		: 1,
160 			halBurstSupport			: 1,
161 			halFastFramesSupport		: 1,
162 			halChapTuningSupport		: 1,
163 			halTurboGSupport		: 1,
164 			halTurboPrimeSupport		: 1,
165 			halMicAesCcmSupport		: 1,
166 			halMicCkipSupport		: 1,
167 			halMicTkipSupport		: 1,
168 			halTkipMicTxRxKeySupport	: 1,
169 			halCipherAesCcmSupport		: 1,
170 			halCipherCkipSupport		: 1,
171 			halCipherTkipSupport		: 1,
172 			halPSPollBroken			: 1,
173 			halVEOLSupport			: 1,
174 			halBssIdMaskSupport		: 1,
175 			halMcastKeySrchSupport		: 1,
176 			halTsfAddSupport		: 1,
177 			halChanHalfRate			: 1,
178 			halChanQuarterRate		: 1,
179 			halHTSupport			: 1,
180 			halRfSilentSupport		: 1,
181 			halHwPhyCounterSupport		: 1,
182 			halWowSupport			: 1,
183 			halWowMatchPatternExact		: 1,
184 			halAutoSleepSupport		: 1,
185 			halFastCCSupport		: 1,
186 			halBtCoexSupport		: 1;
187 	uint32_t	halRxStbcSupport		: 1,
188 			halTxStbcSupport		: 1,
189 			halGTTSupport			: 1,
190 			halCSTSupport			: 1,
191 			halRifsRxSupport		: 1,
192 			halRifsTxSupport		: 1,
193 			halExtChanDfsSupport		: 1,
194 			halForcePpmSupport		: 1,
195 			halEnhancedPmSupport		: 1,
196 			halMbssidAggrSupport		: 1,
197 			halBssidMatchSupport		: 1;
198 	uint32_t	halWirelessModes;
199 	uint16_t	halTotalQueues;
200 	uint16_t	halKeyCacheSize;
201 	uint16_t	halLow5GhzChan, halHigh5GhzChan;
202 	uint16_t	halLow2GhzChan, halHigh2GhzChan;
203 	int		halTstampPrecision;
204 	int		halRtsAggrLimit;
205 	uint8_t		halTxChainMask;
206 	uint8_t		halRxChainMask;
207 	uint8_t		halNumGpioPins;
208 	uint8_t		halNumAntCfg2GHz;
209 	uint8_t		halNumAntCfg5GHz;
210 	uint32_t	halIntrMask;
211 } HAL_CAPABILITIES;
212 
213 struct regDomain;
214 
215 /*
216  * The ``private area'' follows immediately after the ``public area''
217  * in the data structure returned by ath_hal_attach.  Private data are
218  * used by device-independent code such as the regulatory domain support.
219  * In general, code within the HAL should never depend on data in the
220  * public area.  Instead any public data needed internally should be
221  * shadowed here.
222  *
223  * When declaring a device-specific ath_hal data structure this structure
224  * is assumed to at the front; e.g.
225  *
226  *	struct ath_hal_5212 {
227  *		struct ath_hal_private	ah_priv;
228  *		...
229  *	};
230  *
231  * It might be better to manage the method pointers in this structure
232  * using an indirect pointer to a read-only data structure but this would
233  * disallow class-style method overriding.
234  */
235 struct ath_hal_private {
236 	struct ath_hal	h;			/* public area */
237 
238 	/* NB: all methods go first to simplify initialization */
239 	HAL_BOOL	(*ah_getChannelEdges)(struct ath_hal*,
240 				uint16_t channelFlags,
241 				uint16_t *lowChannel, uint16_t *highChannel);
242 	u_int		(*ah_getWirelessModes)(struct ath_hal*);
243 	HAL_BOOL	(*ah_eepromRead)(struct ath_hal *, u_int off,
244 				uint16_t *data);
245 	HAL_BOOL	(*ah_eepromWrite)(struct ath_hal *, u_int off,
246 				uint16_t data);
247 	HAL_BOOL	(*ah_getChipPowerLimits)(struct ath_hal *,
248 				struct ieee80211_channel *);
249 	int16_t		(*ah_getNfAdjust)(struct ath_hal *,
250 				const HAL_CHANNEL_INTERNAL*);
251 	void		(*ah_getNoiseFloor)(struct ath_hal *,
252 				int16_t nfarray[]);
253 
254 	void		*ah_eeprom;		/* opaque EEPROM state */
255 	uint16_t	ah_eeversion;		/* EEPROM version */
256 	void		(*ah_eepromDetach)(struct ath_hal *);
257 	HAL_STATUS	(*ah_eepromGet)(struct ath_hal *, int, void *);
258 	HAL_BOOL	(*ah_eepromSet)(struct ath_hal *, int, int);
259 	uint16_t	(*ah_getSpurChan)(struct ath_hal *, int, HAL_BOOL);
260 	HAL_BOOL	(*ah_eepromDiag)(struct ath_hal *, int request,
261 			    const void *args, uint32_t argsize,
262 			    void **result, uint32_t *resultsize);
263 
264 	/*
265 	 * Device revision information.
266 	 */
267 	uint16_t	ah_devid;		/* PCI device ID */
268 	uint16_t	ah_subvendorid;		/* PCI subvendor ID */
269 	uint32_t	ah_macVersion;		/* MAC version id */
270 	uint16_t	ah_macRev;		/* MAC revision */
271 	uint16_t	ah_phyRev;		/* PHY revision */
272 	uint16_t	ah_analog5GhzRev;	/* 2GHz radio revision */
273 	uint16_t	ah_analog2GhzRev;	/* 5GHz radio revision */
274 	uint8_t		ah_ispcie;		/* PCIE, special treatment */
275 
276 	HAL_OPMODE	ah_opmode;		/* operating mode from reset */
277 	const struct ieee80211_channel *ah_curchan;/* operating channel */
278 	HAL_CAPABILITIES ah_caps;		/* device capabilities */
279 	uint32_t	ah_diagreg;		/* user-specified AR_DIAG_SW */
280 	int16_t		ah_powerLimit;		/* tx power cap */
281 	uint16_t	ah_maxPowerLevel;	/* calculated max tx power */
282 	u_int		ah_tpScale;		/* tx power scale factor */
283 	uint32_t	ah_11nCompat;		/* 11n compat controls */
284 
285 	/*
286 	 * State for regulatory domain handling.
287 	 */
288 	HAL_REG_DOMAIN	ah_currentRD;		/* EEPROM regulatory domain */
289 	HAL_CHANNEL_INTERNAL ah_channels[AH_MAXCHAN]; /* private chan state */
290 	u_int		ah_nchan;		/* valid items in ah_channels */
291 	const struct regDomain *ah_rd2GHz;	/* reg state for 2G band */
292 	const struct regDomain *ah_rd5GHz;	/* reg state for 5G band */
293 
294 	uint8_t    	ah_coverageClass;   	/* coverage class */
295 	/*
296 	 * RF Silent handling; setup according to the EEPROM.
297 	 */
298 	uint16_t	ah_rfsilent;		/* GPIO pin + polarity */
299 	HAL_BOOL	ah_rfkillEnabled;	/* enable/disable RfKill */
300 	/*
301 	 * Diagnostic support for discriminating HIUERR reports.
302 	 */
303 	uint32_t	ah_fatalState[6];	/* AR_ISR+shadow regs */
304 	int		ah_rxornIsFatal;	/* how to treat HAL_INT_RXORN */
305 };
306 
307 #define	AH_PRIVATE(_ah)	((struct ath_hal_private *)(_ah))
308 
309 #define	ath_hal_getChannelEdges(_ah, _cf, _lc, _hc) \
310 	AH_PRIVATE(_ah)->ah_getChannelEdges(_ah, _cf, _lc, _hc)
311 #define	ath_hal_getWirelessModes(_ah) \
312 	AH_PRIVATE(_ah)->ah_getWirelessModes(_ah)
313 #define	ath_hal_eepromRead(_ah, _off, _data) \
314 	AH_PRIVATE(_ah)->ah_eepromRead(_ah, _off, _data)
315 #define	ath_hal_eepromWrite(_ah, _off, _data) \
316 	AH_PRIVATE(_ah)->ah_eepromWrite(_ah, _off, _data)
317 #define	ath_hal_gpioCfgOutput(_ah, _gpio, _type) \
318 	(_ah)->ah_gpioCfgOutput(_ah, _gpio, _type)
319 #define	ath_hal_gpioCfgInput(_ah, _gpio) \
320 	(_ah)->ah_gpioCfgInput(_ah, _gpio)
321 #define	ath_hal_gpioGet(_ah, _gpio) \
322 	(_ah)->ah_gpioGet(_ah, _gpio)
323 #define	ath_hal_gpioSet(_ah, _gpio, _val) \
324 	(_ah)->ah_gpioSet(_ah, _gpio, _val)
325 #define	ath_hal_gpioSetIntr(_ah, _gpio, _ilevel) \
326 	(_ah)->ah_gpioSetIntr(_ah, _gpio, _ilevel)
327 #define	ath_hal_getpowerlimits(_ah, _chan) \
328 	AH_PRIVATE(_ah)->ah_getChipPowerLimits(_ah, _chan)
329 #define ath_hal_getNfAdjust(_ah, _c) \
330 	AH_PRIVATE(_ah)->ah_getNfAdjust(_ah, _c)
331 #define	ath_hal_getNoiseFloor(_ah, _nfArray) \
332 	AH_PRIVATE(_ah)->ah_getNoiseFloor(_ah, _nfArray)
333 #define	ath_hal_configPCIE(_ah, _reset) \
334 	(_ah)->ah_configPCIE(_ah, _reset)
335 #define	ath_hal_disablePCIE(_ah) \
336 	(_ah)->ah_disablePCIE(_ah)
337 
338 #define	ath_hal_eepromDetach(_ah) do {				\
339 	if (AH_PRIVATE(_ah)->ah_eepromDetach != AH_NULL)	\
340 		AH_PRIVATE(_ah)->ah_eepromDetach(_ah);		\
341 } while (0)
342 #define	ath_hal_eepromGet(_ah, _param, _val) \
343 	AH_PRIVATE(_ah)->ah_eepromGet(_ah, _param, _val)
344 #define	ath_hal_eepromSet(_ah, _param, _val) \
345 	AH_PRIVATE(_ah)->ah_eepromSet(_ah, _param, _val)
346 #define	ath_hal_eepromGetFlag(_ah, _param) \
347 	(AH_PRIVATE(_ah)->ah_eepromGet(_ah, _param, AH_NULL) == HAL_OK)
348 #define ath_hal_getSpurChan(_ah, _ix, _is2G) \
349 	AH_PRIVATE(_ah)->ah_getSpurChan(_ah, _ix, _is2G)
350 #define	ath_hal_eepromDiag(_ah, _request, _a, _asize, _r, _rsize) \
351 	AH_PRIVATE(_ah)->ah_eepromDiag(_ah, _request, _a, _asize,  _r, _rsize)
352 
353 #ifndef _NET_IF_IEEE80211_H_
354 /*
355  * Stuff that would naturally come from _ieee80211.h
356  */
357 #define	IEEE80211_ADDR_LEN		6
358 
359 #define	IEEE80211_WEP_IVLEN			3	/* 24bit */
360 #define	IEEE80211_WEP_KIDLEN			1	/* 1 octet */
361 #define	IEEE80211_WEP_CRCLEN			4	/* CRC-32 */
362 
363 #define	IEEE80211_CRC_LEN			4
364 
365 #define	IEEE80211_MAX_LEN			(2300 + IEEE80211_CRC_LEN + \
366     (IEEE80211_WEP_IVLEN + IEEE80211_WEP_KIDLEN + IEEE80211_WEP_CRCLEN))
367 #endif /* _NET_IF_IEEE80211_H_ */
368 
369 #define HAL_TXQ_USE_LOCKOUT_BKOFF_DIS	0x00000001
370 
371 #define INIT_AIFS		2
372 #define INIT_CWMIN		15
373 #define INIT_CWMIN_11B		31
374 #define INIT_CWMAX		1023
375 #define INIT_SH_RETRY		10
376 #define INIT_LG_RETRY		10
377 #define INIT_SSH_RETRY		32
378 #define INIT_SLG_RETRY		32
379 
380 typedef struct {
381 	uint32_t	tqi_ver;		/* HAL TXQ verson */
382 	HAL_TX_QUEUE	tqi_type;		/* hw queue type*/
383 	HAL_TX_QUEUE_SUBTYPE tqi_subtype;	/* queue subtype, if applicable */
384 	HAL_TX_QUEUE_FLAGS tqi_qflags;		/* queue flags */
385 	uint32_t	tqi_priority;
386 	uint32_t	tqi_aifs;		/* aifs */
387 	uint32_t	tqi_cwmin;		/* cwMin */
388 	uint32_t	tqi_cwmax;		/* cwMax */
389 	uint16_t	tqi_shretry;		/* frame short retry limit */
390 	uint16_t	tqi_lgretry;		/* frame long retry limit */
391 	uint32_t	tqi_cbrPeriod;
392 	uint32_t	tqi_cbrOverflowLimit;
393 	uint32_t	tqi_burstTime;
394 	uint32_t	tqi_readyTime;
395 	uint32_t	tqi_physCompBuf;
396 	uint32_t	tqi_intFlags;		/* flags for internal use */
397 } HAL_TX_QUEUE_INFO;
398 
399 extern	HAL_BOOL ath_hal_setTxQProps(struct ath_hal *ah,
400 		HAL_TX_QUEUE_INFO *qi, const HAL_TXQ_INFO *qInfo);
401 extern	HAL_BOOL ath_hal_getTxQProps(struct ath_hal *ah,
402 		HAL_TXQ_INFO *qInfo, const HAL_TX_QUEUE_INFO *qi);
403 
404 typedef enum {
405 	HAL_ANI_PRESENT,			/* is ANI support present */
406 	HAL_ANI_NOISE_IMMUNITY_LEVEL,		/* set level */
407 	HAL_ANI_OFDM_WEAK_SIGNAL_DETECTION,	/* enable/disable */
408 	HAL_ANI_CCK_WEAK_SIGNAL_THR,		/* enable/disable */
409 	HAL_ANI_FIRSTEP_LEVEL,			/* set level */
410 	HAL_ANI_SPUR_IMMUNITY_LEVEL,		/* set level */
411 	HAL_ANI_MODE = 6,	/* 0 => manual, 1 => auto (XXX do not change) */
412 	HAL_ANI_PHYERR_RESET,			/* reset phy error stats */
413 } HAL_ANI_CMD;
414 
415 #define	HAL_SPUR_VAL_MASK		0x3FFF
416 #define	HAL_SPUR_CHAN_WIDTH		87
417 #define	HAL_BIN_WIDTH_BASE_100HZ	3125
418 #define	HAL_BIN_WIDTH_TURBO_100HZ	6250
419 #define	HAL_MAX_BINS_ALLOWED		28
420 
421 #define	IS_CHAN_5GHZ(_c)	((_c)->channel > 4900)
422 #define	IS_CHAN_2GHZ(_c)	(!IS_CHAN_5GHZ(_c))
423 
424 #define	IS_CHAN_IN_PUBLIC_SAFETY_BAND(_c) ((_c) > 4940 && (_c) < 4990)
425 
426 /*
427  * Deduce if the host cpu has big- or litt-endian byte order.
428  */
429 static __inline__ int
430 isBigEndian(void)
431 {
432 	union {
433 		int32_t i;
434 		char c[4];
435 	} u;
436 	u.i = 1;
437 	return (u.c[0] == 0);
438 }
439 
440 /* unalligned little endian access */
441 #define LE_READ_2(p)							\
442 	((uint16_t)							\
443 	 ((((const uint8_t *)(p))[0]    ) | (((const uint8_t *)(p))[1]<< 8)))
444 #define LE_READ_4(p)							\
445 	((uint32_t)							\
446 	 ((((const uint8_t *)(p))[0]    ) | (((const uint8_t *)(p))[1]<< 8) |\
447 	  (((const uint8_t *)(p))[2]<<16) | (((const uint8_t *)(p))[3]<<24)))
448 
449 /*
450  * Register manipulation macros that expect bit field defines
451  * to follow the convention that an _S suffix is appended for
452  * a shift count, while the field mask has no suffix.
453  */
454 #define	SM(_v, _f)	(((_v) << _f##_S) & (_f))
455 #define	MS(_v, _f)	(((_v) & (_f)) >> _f##_S)
456 #define	OS_REG_RMW_FIELD(_a, _r, _f, _v) \
457 	OS_REG_WRITE(_a, _r, \
458 		(OS_REG_READ(_a, _r) &~ (_f)) | (((_v) << _f##_S) & (_f)))
459 #define	OS_REG_SET_BIT(_a, _r, _f) \
460 	OS_REG_WRITE(_a, _r, OS_REG_READ(_a, _r) | (_f))
461 #define	OS_REG_CLR_BIT(_a, _r, _f) \
462 	OS_REG_WRITE(_a, _r, OS_REG_READ(_a, _r) &~ (_f))
463 
464 /* system-configurable parameters */
465 extern	int ath_hal_dma_beacon_response_time;	/* in TU's */
466 extern	int ath_hal_sw_beacon_response_time;	/* in TU's */
467 extern	int ath_hal_additional_swba_backoff;	/* in TU's */
468 
469 /* wait for the register contents to have the specified value */
470 extern	HAL_BOOL ath_hal_wait(struct ath_hal *, u_int reg,
471 		uint32_t mask, uint32_t val);
472 
473 /* return the first n bits in val reversed */
474 extern	uint32_t ath_hal_reverseBits(uint32_t val, uint32_t n);
475 
476 /* printf interfaces */
477 extern	void ath_hal_printf(struct ath_hal *, const char*, ...)
478 		__printflike(2,3);
479 extern	void ath_hal_vprintf(struct ath_hal *, const char*, __va_list)
480 		__printflike(2, 0);
481 extern	const char* ath_hal_ether_sprintf(const uint8_t *mac);
482 
483 /* allocate and free memory */
484 extern	void *ath_hal_malloc(size_t);
485 extern	void ath_hal_free(void *);
486 
487 /* common debugging interfaces */
488 #ifdef AH_DEBUG
489 #include "ah_debug.h"
490 extern	int ath_hal_debug;
491 extern	void HALDEBUG(struct ath_hal *ah, u_int mask, const char* fmt, ...)
492 	__printflike(3,4);
493 #else
494 #define HALDEBUG(_ah, __m, _fmt, ...)
495 #endif /* AH_DEBUG */
496 
497 /*
498  * Register logging definitions shared with ardecode.
499  */
500 #include "ah_decode.h"
501 
502 /*
503  * Common assertion interface.  Note: it is a bad idea to generate
504  * an assertion failure for any recoverable event.  Instead catch
505  * the violation and, if possible, fix it up or recover from it; either
506  * with an error return value or a diagnostic messages.  System software
507  * does not panic unless the situation is hopeless.
508  */
509 #ifdef AH_ASSERT
510 extern	void ath_hal_assert_failed(const char* filename,
511 		int lineno, const char* msg);
512 
513 #define	HALASSERT(_x) do {					\
514 	if (!(_x)) {						\
515 		ath_hal_assert_failed(__FILE__, __LINE__, #_x);	\
516 	}							\
517 } while (0)
518 #else
519 #define	HALASSERT(_x)
520 #endif /* AH_ASSERT */
521 
522 /*
523  * Regulatory domain support.
524  */
525 
526 /*
527  * Return the max allowed antenna gain and apply any regulatory
528  * domain specific changes.
529  */
530 u_int	ath_hal_getantennareduction(struct ath_hal *ah,
531 	    const struct ieee80211_channel *chan, u_int twiceGain);
532 
533 /*
534  * Return the test group for the specific channel based on
535  * the current regulatory setup.
536  */
537 u_int	ath_hal_getctl(struct ath_hal *, const struct ieee80211_channel *);
538 
539 /*
540  * Map a public channel definition to the corresponding
541  * internal data structure.  This implicitly specifies
542  * whether or not the specified channel is ok to use
543  * based on the current regulatory domain constraints.
544  */
545 #ifndef AH_DEBUG
546 static OS_INLINE HAL_CHANNEL_INTERNAL *
547 ath_hal_checkchannel(struct ath_hal *ah, const struct ieee80211_channel *c)
548 {
549 	HAL_CHANNEL_INTERNAL *cc;
550 
551 	HALASSERT(c->ic_devdata < AH_PRIVATE(ah)->ah_nchan);
552 	cc = &AH_PRIVATE(ah)->ah_channels[c->ic_devdata];
553 	HALASSERT(c->ic_freq == cc->channel || IEEE80211_IS_CHAN_GSM(c));
554 	return cc;
555 }
556 #else
557 /* NB: non-inline version that checks state */
558 HAL_CHANNEL_INTERNAL *ath_hal_checkchannel(struct ath_hal *,
559 		const struct ieee80211_channel *);
560 #endif /* AH_DEBUG */
561 
562 /*
563  * Return the h/w frequency for a channel.  This may be
564  * different from ic_freq if this is a GSM device that
565  * takes 2.4GHz frequencies and down-converts them.
566  */
567 static OS_INLINE uint16_t
568 ath_hal_gethwchannel(struct ath_hal *ah, const struct ieee80211_channel *c)
569 {
570 	return ath_hal_checkchannel(ah, c)->channel;
571 }
572 
573 /*
574  * Convert between microseconds and core system clocks.
575  */
576 extern	u_int ath_hal_mac_clks(struct ath_hal *ah, u_int usecs);
577 extern	u_int ath_hal_mac_usec(struct ath_hal *ah, u_int clks);
578 
579 /*
580  * Generic get/set capability support.  Each chip overrides
581  * this routine to support chip-specific capabilities.
582  */
583 extern	HAL_STATUS ath_hal_getcapability(struct ath_hal *ah,
584 		HAL_CAPABILITY_TYPE type, uint32_t capability,
585 		uint32_t *result);
586 extern	HAL_BOOL ath_hal_setcapability(struct ath_hal *ah,
587 		HAL_CAPABILITY_TYPE type, uint32_t capability,
588 		uint32_t setting, HAL_STATUS *status);
589 
590 /*
591  * Diagnostic interface.  This is an open-ended interface that
592  * is opaque to applications.  Diagnostic programs use this to
593  * retrieve internal data structures, etc.  There is no guarantee
594  * that calling conventions for calls other than HAL_DIAG_REVS
595  * are stable between HAL releases; a diagnostic application must
596  * use the HAL revision information to deal with ABI/API differences.
597  *
598  * NB: do not renumber these, certain codes are publicly used.
599  */
600 enum {
601 	HAL_DIAG_REVS		= 0,	/* MAC/PHY/Radio revs */
602 	HAL_DIAG_EEPROM		= 1,	/* EEPROM contents */
603 	HAL_DIAG_EEPROM_EXP_11A	= 2,	/* EEPROM 5112 power exp for 11a */
604 	HAL_DIAG_EEPROM_EXP_11B	= 3,	/* EEPROM 5112 power exp for 11b */
605 	HAL_DIAG_EEPROM_EXP_11G	= 4,	/* EEPROM 5112 power exp for 11g */
606 	HAL_DIAG_ANI_CURRENT	= 5,	/* ANI current channel state */
607 	HAL_DIAG_ANI_OFDM	= 6,	/* ANI OFDM timing error stats */
608 	HAL_DIAG_ANI_CCK	= 7,	/* ANI CCK timing error stats */
609 	HAL_DIAG_ANI_STATS	= 8,	/* ANI statistics */
610 	HAL_DIAG_RFGAIN		= 9,	/* RfGain GAIN_VALUES */
611 	HAL_DIAG_RFGAIN_CURSTEP	= 10,	/* RfGain GAIN_OPTIMIZATION_STEP */
612 	HAL_DIAG_PCDAC		= 11,	/* PCDAC table */
613 	HAL_DIAG_TXRATES	= 12,	/* Transmit rate table */
614 	HAL_DIAG_REGS		= 13,	/* Registers */
615 	HAL_DIAG_ANI_CMD	= 14,	/* ANI issue command (XXX do not change!) */
616 	HAL_DIAG_SETKEY		= 15,	/* Set keycache backdoor */
617 	HAL_DIAG_RESETKEY	= 16,	/* Reset keycache backdoor */
618 	HAL_DIAG_EEREAD		= 17,	/* Read EEPROM word */
619 	HAL_DIAG_EEWRITE	= 18,	/* Write EEPROM word */
620 	/* 19-26 removed, do not reuse */
621 	HAL_DIAG_RDWRITE	= 27,	/* Write regulatory domain */
622 	HAL_DIAG_RDREAD		= 28,	/* Get regulatory domain */
623 	HAL_DIAG_FATALERR	= 29,	/* Read cached interrupt state */
624 	HAL_DIAG_11NCOMPAT	= 30,	/* 11n compatibility tweaks */
625 	HAL_DIAG_ANI_PARAMS	= 31,	/* ANI noise immunity parameters */
626 	HAL_DIAG_CHECK_HANGS	= 32,	/* check h/w hangs */
627 	HAL_DIAG_SETREGS	= 33,	/* write registers */
628 };
629 
630 enum {
631     HAL_BB_HANG_DFS		= 0x0001,
632     HAL_BB_HANG_RIFS		= 0x0002,
633     HAL_BB_HANG_RX_CLEAR	= 0x0004,
634     HAL_BB_HANG_UNKNOWN		= 0x0080,
635 
636     HAL_MAC_HANG_SIG1		= 0x0100,
637     HAL_MAC_HANG_SIG2		= 0x0200,
638     HAL_MAC_HANG_UNKNOWN	= 0x8000,
639 
640     HAL_BB_HANGS = HAL_BB_HANG_DFS
641 		 | HAL_BB_HANG_RIFS
642 		 | HAL_BB_HANG_RX_CLEAR
643 		 | HAL_BB_HANG_UNKNOWN,
644     HAL_MAC_HANGS = HAL_MAC_HANG_SIG1
645 		 | HAL_MAC_HANG_SIG2
646 		 | HAL_MAC_HANG_UNKNOWN,
647 };
648 
649 /*
650  * Device revision information.
651  */
652 typedef struct {
653 	uint16_t	ah_devid;		/* PCI device ID */
654 	uint16_t	ah_subvendorid;		/* PCI subvendor ID */
655 	uint32_t	ah_macVersion;		/* MAC version id */
656 	uint16_t	ah_macRev;		/* MAC revision */
657 	uint16_t	ah_phyRev;		/* PHY revision */
658 	uint16_t	ah_analog5GhzRev;	/* 2GHz radio revision */
659 	uint16_t	ah_analog2GhzRev;	/* 5GHz radio revision */
660 } HAL_REVS;
661 
662 /*
663  * Argument payload for HAL_DIAG_SETKEY.
664  */
665 typedef struct {
666 	HAL_KEYVAL	dk_keyval;
667 	uint16_t	dk_keyix;	/* key index */
668 	uint8_t		dk_mac[IEEE80211_ADDR_LEN];
669 	int		dk_xor;		/* XOR key data */
670 } HAL_DIAG_KEYVAL;
671 
672 /*
673  * Argument payload for HAL_DIAG_EEWRITE.
674  */
675 typedef struct {
676 	uint16_t	ee_off;		/* eeprom offset */
677 	uint16_t	ee_data;	/* write data */
678 } HAL_DIAG_EEVAL;
679 
680 
681 typedef struct {
682 	u_int offset;		/* reg offset */
683 	uint32_t val;		/* reg value  */
684 } HAL_DIAG_REGVAL;
685 
686 /*
687  * 11n compatibility tweaks.
688  */
689 #define	HAL_DIAG_11N_SERVICES	0x00000003
690 #define	HAL_DIAG_11N_SERVICES_S	0
691 #define	HAL_DIAG_11N_TXSTOMP	0x0000000c
692 #define	HAL_DIAG_11N_TXSTOMP_S	2
693 
694 typedef struct {
695 	int		maxNoiseImmunityLevel;	/* [0..4] */
696 	int		totalSizeDesired[5];
697 	int		coarseHigh[5];
698 	int		coarseLow[5];
699 	int		firpwr[5];
700 
701 	int		maxSpurImmunityLevel;	/* [0..7] */
702 	int		cycPwrThr1[8];
703 
704 	int		maxFirstepLevel;	/* [0..2] */
705 	int		firstep[3];
706 
707 	uint32_t	ofdmTrigHigh;
708 	uint32_t	ofdmTrigLow;
709 	int32_t		cckTrigHigh;
710 	int32_t		cckTrigLow;
711 	int32_t		rssiThrLow;
712 	int32_t		rssiThrHigh;
713 
714 	int		period;			/* update listen period */
715 } HAL_ANI_PARAMS;
716 
717 extern	HAL_BOOL ath_hal_getdiagstate(struct ath_hal *ah, int request,
718 			const void *args, uint32_t argsize,
719 			void **result, uint32_t *resultsize);
720 
721 /*
722  * Setup a h/w rate table for use.
723  */
724 extern	void ath_hal_setupratetable(struct ath_hal *ah, HAL_RATE_TABLE *rt);
725 
726 /*
727  * Common routine for implementing getChanNoise api.
728  */
729 int16_t	ath_hal_getChanNoise(struct ath_hal *, const struct ieee80211_channel *);
730 
731 /*
732  * Initialization support.
733  */
734 typedef struct {
735 	const uint32_t	*data;
736 	int		rows, cols;
737 } HAL_INI_ARRAY;
738 
739 #define	HAL_INI_INIT(_ia, _data, _cols) do {			\
740 	(_ia)->data = (const uint32_t *)(_data);		\
741 	(_ia)->rows = sizeof(_data) / sizeof((_data)[0]);	\
742 	(_ia)->cols = (_cols);					\
743 } while (0)
744 #define	HAL_INI_VAL(_ia, _r, _c) \
745 	((_ia)->data[((_r)*(_ia)->cols) + (_c)])
746 
747 /*
748  * OS_DELAY() does a PIO READ on the PCI bus which allows
749  * other cards' DMA reads to complete in the middle of our reset.
750  */
751 #define DMA_YIELD(x) do {		\
752 	if ((++(x) % 64) == 0)		\
753 		OS_DELAY(1);		\
754 } while (0)
755 
756 #define HAL_INI_WRITE_ARRAY(ah, regArray, col, regWr) do {             	\
757 	int r;								\
758 	for (r = 0; r < N(regArray); r++) {				\
759 		OS_REG_WRITE(ah, (regArray)[r][0], (regArray)[r][col]);	\
760 		DMA_YIELD(regWr);					\
761 	}								\
762 } while (0)
763 
764 #define HAL_INI_WRITE_BANK(ah, regArray, bankData, regWr) do {		\
765 	int r;								\
766 	for (r = 0; r < N(regArray); r++) {				\
767 		OS_REG_WRITE(ah, (regArray)[r][0], (bankData)[r]);	\
768 		DMA_YIELD(regWr);					\
769 	}								\
770 } while (0)
771 
772 extern	int ath_hal_ini_write(struct ath_hal *ah, const HAL_INI_ARRAY *ia,
773 		int col, int regWr);
774 extern	void ath_hal_ini_bank_setup(uint32_t data[], const HAL_INI_ARRAY *ia,
775 		int col);
776 extern	int ath_hal_ini_bank_write(struct ath_hal *ah, const HAL_INI_ARRAY *ia,
777 		const uint32_t data[], int regWr);
778 
779 #define	CCK_SIFS_TIME		10
780 #define	CCK_PREAMBLE_BITS	144
781 #define	CCK_PLCP_BITS		48
782 
783 #define	OFDM_SIFS_TIME		16
784 #define	OFDM_PREAMBLE_TIME	20
785 #define	OFDM_PLCP_BITS		22
786 #define	OFDM_SYMBOL_TIME	4
787 
788 #define	OFDM_HALF_SIFS_TIME	32
789 #define	OFDM_HALF_PREAMBLE_TIME	40
790 #define	OFDM_HALF_PLCP_BITS	22
791 #define	OFDM_HALF_SYMBOL_TIME	8
792 
793 #define	OFDM_QUARTER_SIFS_TIME 		64
794 #define	OFDM_QUARTER_PREAMBLE_TIME	80
795 #define	OFDM_QUARTER_PLCP_BITS		22
796 #define	OFDM_QUARTER_SYMBOL_TIME	16
797 
798 #define	TURBO_SIFS_TIME		8
799 #define	TURBO_PREAMBLE_TIME	14
800 #define	TURBO_PLCP_BITS		22
801 #define	TURBO_SYMBOL_TIME	4
802 
803 #define	WLAN_CTRL_FRAME_SIZE	(2+2+6+4)	/* ACK+FCS */
804 #endif /* _ATH_AH_INTERAL_H_ */
805