1 /* 2 * Copyright (c) 2008 Sam Leffler, Errno Consulting 3 * Copyright (c) 2008 Atheros Communications, Inc. 4 * 5 * Permission to use, copy, modify, and/or distribute this software for any 6 * purpose with or without fee is hereby granted, provided that the above 7 * copyright notice and this permission notice appear in all copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 * 17 * $FreeBSD$ 18 */ 19 #ifndef _AH_EEPROM_V14_H_ 20 #define _AH_EEPROM_V14_H_ 21 22 #include "ah_eeprom.h" 23 24 /* reg_off = 4 * (eep_off) */ 25 #define AR5416_EEPROM_S 2 26 #define AR5416_EEPROM_OFFSET 0x2000 27 #define AR5416_EEPROM_START_ADDR 0x503f1200 28 #define AR5416_EEPROM_MAX 0xae0 /* Ignore for the moment used only on the flash implementations */ 29 #define AR5416_EEPROM_MAGIC 0xa55a 30 #define AR5416_EEPROM_MAGIC_OFFSET 0x0 31 32 #define owl_get_ntxchains(_txchainmask) \ 33 (((_txchainmask >> 2) & 1) + ((_txchainmask >> 1) & 1) + (_txchainmask & 1)) 34 35 #ifdef __LINUX_ARM_ARCH__ /* AP71 */ 36 #define owl_eep_start_loc 0 37 #else 38 #define owl_eep_start_loc 256 39 #endif 40 41 /* End temp defines */ 42 43 #define AR5416_EEP_NO_BACK_VER 0x1 44 #define AR5416_EEP_VER 0xE 45 #define AR5416_EEP_VER_MINOR_MASK 0xFFF 46 // Adds modal params txFrameToPaOn, txFrametoDataStart, ht40PowerInc 47 #define AR5416_EEP_MINOR_VER_2 0x2 48 // Adds modal params bswAtten, bswMargin, swSettle and base OpFlags for HT20/40 Disable 49 #define AR5416_EEP_MINOR_VER_3 0x3 50 #define AR5416_EEP_MINOR_VER_7 0x7 51 #define AR5416_EEP_MINOR_VER_9 0x9 52 #define AR5416_EEP_MINOR_VER_16 0x10 53 #define AR5416_EEP_MINOR_VER_17 0x11 54 #define AR5416_EEP_MINOR_VER_19 0x13 55 #define AR5416_EEP_MINOR_VER_20 0x14 56 #define AR5416_EEP_MINOR_VER_21 0x15 57 #define AR5416_EEP_MINOR_VER_22 0x16 58 59 // 16-bit offset location start of calibration struct 60 #define AR5416_EEP_START_LOC 256 61 #define AR5416_NUM_5G_CAL_PIERS 8 62 #define AR5416_NUM_2G_CAL_PIERS 4 63 #define AR5416_NUM_5G_20_TARGET_POWERS 8 64 #define AR5416_NUM_5G_40_TARGET_POWERS 8 65 #define AR5416_NUM_2G_CCK_TARGET_POWERS 3 66 #define AR5416_NUM_2G_20_TARGET_POWERS 4 67 #define AR5416_NUM_2G_40_TARGET_POWERS 4 68 #define AR5416_NUM_CTLS 24 69 #define AR5416_NUM_BAND_EDGES 8 70 #define AR5416_NUM_PD_GAINS 4 71 #define AR5416_PD_GAINS_IN_MASK 4 72 #define AR5416_PD_GAIN_ICEPTS 5 73 #define AR5416_EEPROM_MODAL_SPURS 5 74 #define AR5416_MAX_RATE_POWER 63 75 #define AR5416_NUM_PDADC_VALUES 128 76 #define AR5416_NUM_RATES 16 77 #define AR5416_BCHAN_UNUSED 0xFF 78 #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64 79 #define AR5416_EEPMISC_BIG_ENDIAN 0x01 80 #define FREQ2FBIN(x,y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5)) 81 #define AR5416_MAX_CHAINS 3 82 #define AR5416_PWR_TABLE_OFFSET_DB -5 83 #define AR5416_ANT_16S 25 84 85 #define AR5416_NUM_ANT_CHAIN_FIELDS 7 86 #define AR5416_NUM_ANT_COMMON_FIELDS 4 87 #define AR5416_SIZE_ANT_CHAIN_FIELD 3 88 #define AR5416_SIZE_ANT_COMMON_FIELD 4 89 #define AR5416_ANT_CHAIN_MASK 0x7 90 #define AR5416_ANT_COMMON_MASK 0xf 91 #define AR5416_CHAIN_0_IDX 0 92 #define AR5416_CHAIN_1_IDX 1 93 #define AR5416_CHAIN_2_IDX 2 94 95 #define AR5416_OPFLAGS_11A 0x01 96 #define AR5416_OPFLAGS_11G 0x02 97 #define AR5416_OPFLAGS_5G_HT40 0x04 98 #define AR5416_OPFLAGS_2G_HT40 0x08 99 #define AR5416_OPFLAGS_5G_HT20 0x10 100 #define AR5416_OPFLAGS_2G_HT20 0x20 101 102 /* RF silent fields in EEPROM */ 103 #define EEP_RFSILENT_ENABLED 0x0001 /* enabled/disabled */ 104 #define EEP_RFSILENT_ENABLED_S 0 105 #define EEP_RFSILENT_POLARITY 0x0002 /* polarity */ 106 #define EEP_RFSILENT_POLARITY_S 1 107 #define EEP_RFSILENT_GPIO_SEL 0x001c /* gpio PIN */ 108 #define EEP_RFSILENT_GPIO_SEL_S 2 109 110 /* Rx gain type values */ 111 #define AR5416_EEP_RXGAIN_23dB_BACKOFF 0 112 #define AR5416_EEP_RXGAIN_13dB_BACKOFF 1 113 #define AR5416_EEP_RXGAIN_ORIG 2 114 115 /* Tx gain type values */ 116 #define AR5416_EEP_TXGAIN_ORIG 0 117 #define AR5416_EEP_TXGAIN_HIGH_POWER 1 118 119 typedef struct spurChanStruct { 120 uint16_t spurChan; 121 uint8_t spurRangeLow; 122 uint8_t spurRangeHigh; 123 } __packed SPUR_CHAN; 124 125 typedef struct CalTargetPowerLegacy { 126 uint8_t bChannel; 127 uint8_t tPow2x[4]; 128 } __packed CAL_TARGET_POWER_LEG; 129 130 typedef struct CalTargetPowerHt { 131 uint8_t bChannel; 132 uint8_t tPow2x[8]; 133 } __packed CAL_TARGET_POWER_HT; 134 135 typedef struct CalCtlEdges { 136 uint8_t bChannel; 137 uint8_t tPowerFlag; /* [0..5] tPower [6..7] flag */ 138 #define CAL_CTL_EDGES_POWER 0x3f 139 #define CAL_CTL_EDGES_POWER_S 0 140 #define CAL_CTL_EDGES_FLAG 0xc0 141 #define CAL_CTL_EDGES_FLAG_S 6 142 } __packed CAL_CTL_EDGES; 143 144 /* 145 * NB: The format in EEPROM has words 0 and 2 swapped (i.e. version 146 * and length are swapped). We reverse their position after reading 147 * the data into host memory so the version field is at the same 148 * offset as in previous EEPROM layouts. This makes utilities that 149 * inspect the EEPROM contents work without looking at the PCI device 150 * id which may or may not be reliable. 151 */ 152 typedef struct BaseEepHeader { 153 uint16_t version; /* NB: length in EEPROM */ 154 uint16_t checksum; 155 uint16_t length; /* NB: version in EEPROM */ 156 uint8_t opCapFlags; 157 uint8_t eepMisc; 158 uint16_t regDmn[2]; 159 uint8_t macAddr[6]; 160 uint8_t rxMask; 161 uint8_t txMask; 162 uint16_t rfSilent; 163 uint16_t blueToothOptions; 164 uint16_t deviceCap; 165 uint32_t binBuildNumber; 166 uint8_t deviceType; 167 uint8_t pwdclkind; 168 uint8_t fastClk5g; 169 uint8_t divChain; 170 uint8_t rxGainType; 171 uint8_t dacHiPwrMode_5G;/* use the DAC high power mode (MB91) */ 172 uint8_t openLoopPwrCntl;/* 1: use open loop power control, 173 0: use closed loop power control */ 174 uint8_t dacLpMode; 175 uint8_t txGainType; /* high power tx gain table support */ 176 uint8_t rcChainMask; /* "1" if the card is an HB93 1x2 */ 177 uint8_t desiredScaleCCK; 178 uint8_t pwr_table_offset; 179 uint8_t frac_n_5g; 180 uint8_t futureBase[21]; 181 } __packed BASE_EEP_HEADER; // 64 B 182 183 typedef struct ModalEepHeader { 184 uint32_t antCtrlChain[AR5416_MAX_CHAINS]; // 12 185 uint32_t antCtrlCommon; // 4 186 int8_t antennaGainCh[AR5416_MAX_CHAINS]; // 3 187 uint8_t switchSettling; // 1 188 uint8_t txRxAttenCh[AR5416_MAX_CHAINS]; // 3 189 uint8_t rxTxMarginCh[AR5416_MAX_CHAINS]; // 3 190 uint8_t adcDesiredSize; // 1 191 int8_t pgaDesiredSize; // 1 192 uint8_t xlnaGainCh[AR5416_MAX_CHAINS]; // 3 193 uint8_t txEndToXpaOff; // 1 194 uint8_t txEndToRxOn; // 1 195 uint8_t txFrameToXpaOn; // 1 196 uint8_t thresh62; // 1 197 uint8_t noiseFloorThreshCh[AR5416_MAX_CHAINS]; // 3 198 uint8_t xpdGain; // 1 199 uint8_t xpd; // 1 200 int8_t iqCalICh[AR5416_MAX_CHAINS]; // 1 201 int8_t iqCalQCh[AR5416_MAX_CHAINS]; // 1 202 uint8_t pdGainOverlap; // 1 203 uint8_t ob; // 1 204 uint8_t db; // 1 205 uint8_t xpaBiasLvl; // 1 206 uint8_t pwrDecreaseFor2Chain; // 1 207 uint8_t pwrDecreaseFor3Chain; // 1 -> 48 B 208 uint8_t txFrameToDataStart; // 1 209 uint8_t txFrameToPaOn; // 1 210 uint8_t ht40PowerIncForPdadc; // 1 211 uint8_t bswAtten[AR5416_MAX_CHAINS]; // 3 212 uint8_t bswMargin[AR5416_MAX_CHAINS]; // 3 213 uint8_t swSettleHt40; // 1 214 uint8_t xatten2Db[AR5416_MAX_CHAINS]; // 3 -> New for AR9280 (0xa20c/b20c 11:6) 215 uint8_t xatten2Margin[AR5416_MAX_CHAINS]; // 3 -> New for AR9280 (0xa20c/b20c 21:17) 216 uint8_t ob_ch1; // 1 -> ob and db become chain specific from AR9280 217 uint8_t db_ch1; // 1 218 uint8_t flagBits; // 1 219 #define AR5416_EEP_FLAG_USEANT1 0x01 /* +1 configured antenna */ 220 #define AR5416_EEP_FLAG_FORCEXPAON 0x02 /* force XPA bit for 5G */ 221 #define AR5416_EEP_FLAG_LOCALBIAS 0x04 /* enable local bias */ 222 #define AR5416_EEP_FLAG_FEMBANDSELECT 0x08 /* FEM band select used */ 223 #define AR5416_EEP_FLAG_XLNABUFIN 0x10 224 #define AR5416_EEP_FLAG_XLNAISEL 0x60 225 #define AR5416_EEP_FLAG_XLNAISEL_S 5 226 #define AR5416_EEP_FLAG_XLNABUFMODE 0x80 227 uint8_t miscBits; // [0..1]: bb_tx_dac_scale_cck 228 uint16_t xpaBiasLvlFreq[3]; // 3 229 uint8_t futureModal[6]; // 6 230 231 SPUR_CHAN spurChans[AR5416_EEPROM_MODAL_SPURS]; // 20 B 232 } __packed MODAL_EEP_HEADER; // == 100 B 233 234 typedef struct calDataPerFreqOpLoop { 235 uint8_t pwrPdg[2][5]; /* power measurement */ 236 uint8_t vpdPdg[2][5]; /* pdadc voltage at power measurement */ 237 uint8_t pcdac[2][5]; /* pcdac used for power measurement */ 238 uint8_t empty[2][5]; /* future use */ 239 } __packed CAL_DATA_PER_FREQ_OP_LOOP; 240 241 typedef struct CalCtlData { 242 CAL_CTL_EDGES ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES]; 243 } __packed CAL_CTL_DATA; 244 245 typedef struct calDataPerFreq { 246 uint8_t pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 247 uint8_t vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 248 } __packed CAL_DATA_PER_FREQ; 249 250 struct ar5416eeprom { 251 BASE_EEP_HEADER baseEepHeader; // 64 B 252 uint8_t custData[64]; // 64 B 253 MODAL_EEP_HEADER modalHeader[2]; // 200 B 254 uint8_t calFreqPier5G[AR5416_NUM_5G_CAL_PIERS]; 255 uint8_t calFreqPier2G[AR5416_NUM_2G_CAL_PIERS]; 256 CAL_DATA_PER_FREQ calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS]; 257 CAL_DATA_PER_FREQ calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS]; 258 CAL_TARGET_POWER_LEG calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS]; 259 CAL_TARGET_POWER_HT calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS]; 260 CAL_TARGET_POWER_HT calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS]; 261 CAL_TARGET_POWER_LEG calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS]; 262 CAL_TARGET_POWER_LEG calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS]; 263 CAL_TARGET_POWER_HT calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS]; 264 CAL_TARGET_POWER_HT calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS]; 265 uint8_t ctlIndex[AR5416_NUM_CTLS]; 266 CAL_CTL_DATA ctlData[AR5416_NUM_CTLS]; 267 uint8_t padding; 268 } __packed; 269 270 typedef struct { 271 struct ar5416eeprom ee_base; 272 #define NUM_EDGES 8 273 uint16_t ee_numCtls; 274 RD_EDGES_POWER ee_rdEdgesPower[NUM_EDGES*AR5416_NUM_CTLS]; 275 /* XXX these are dynamically calculated for use by shared code */ 276 int8_t ee_antennaGainMax[2]; 277 } HAL_EEPROM_v14; 278 #endif /* _AH_EEPROM_V14_H_ */ 279