1 /* 2 * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3 * Copyright (c) 2002-2008 Atheros Communications, Inc. 4 * 5 * Permission to use, copy, modify, and/or distribute this software for any 6 * purpose with or without fee is hereby granted, provided that the above 7 * copyright notice and this permission notice appear in all copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 * 17 * $FreeBSD$ 18 */ 19 20 #ifndef _ATH_AH_H_ 21 #define _ATH_AH_H_ 22 /* 23 * Atheros Hardware Access Layer 24 * 25 * Clients of the HAL call ath_hal_attach to obtain a reference to an ath_hal 26 * structure for use with the device. Hardware-related operations that 27 * follow must call back into the HAL through interface, supplying the 28 * reference as the first parameter. 29 */ 30 31 #include "ah_osdep.h" 32 33 /* 34 * The maximum number of TX/RX chains supported. 35 * This is intended to be used by various statistics gathering operations 36 * (NF, RSSI, EVM). 37 */ 38 #define AH_MIMO_MAX_CHAINS 3 39 #define AH_MIMO_MAX_EVM_PILOTS 6 40 41 /* 42 * __ahdecl is analogous to _cdecl; it defines the calling 43 * convention used within the HAL. For most systems this 44 * can just default to be empty and the compiler will (should) 45 * use _cdecl. For systems where _cdecl is not compatible this 46 * must be defined. See linux/ah_osdep.h for an example. 47 */ 48 #ifndef __ahdecl 49 #define __ahdecl 50 #endif 51 52 /* 53 * Status codes that may be returned by the HAL. Note that 54 * interfaces that return a status code set it only when an 55 * error occurs--i.e. you cannot check it for success. 56 */ 57 typedef enum { 58 HAL_OK = 0, /* No error */ 59 HAL_ENXIO = 1, /* No hardware present */ 60 HAL_ENOMEM = 2, /* Memory allocation failed */ 61 HAL_EIO = 3, /* Hardware didn't respond as expected */ 62 HAL_EEMAGIC = 4, /* EEPROM magic number invalid */ 63 HAL_EEVERSION = 5, /* EEPROM version invalid */ 64 HAL_EELOCKED = 6, /* EEPROM unreadable */ 65 HAL_EEBADSUM = 7, /* EEPROM checksum invalid */ 66 HAL_EEREAD = 8, /* EEPROM read problem */ 67 HAL_EEBADMAC = 9, /* EEPROM mac address invalid */ 68 HAL_EESIZE = 10, /* EEPROM size not supported */ 69 HAL_EEWRITE = 11, /* Attempt to change write-locked EEPROM */ 70 HAL_EINVAL = 12, /* Invalid parameter to function */ 71 HAL_ENOTSUPP = 13, /* Hardware revision not supported */ 72 HAL_ESELFTEST = 14, /* Hardware self-test failed */ 73 HAL_EINPROGRESS = 15, /* Operation incomplete */ 74 HAL_EEBADREG = 16, /* EEPROM invalid regulatory contents */ 75 HAL_EEBADCC = 17, /* EEPROM invalid country code */ 76 } HAL_STATUS; 77 78 typedef enum { 79 AH_FALSE = 0, /* NB: lots of code assumes false is zero */ 80 AH_TRUE = 1, 81 } HAL_BOOL; 82 83 typedef enum { 84 HAL_CAP_REG_DMN = 0, /* current regulatory domain */ 85 HAL_CAP_CIPHER = 1, /* hardware supports cipher */ 86 HAL_CAP_TKIP_MIC = 2, /* handle TKIP MIC in hardware */ 87 HAL_CAP_TKIP_SPLIT = 3, /* hardware TKIP uses split keys */ 88 HAL_CAP_PHYCOUNTERS = 4, /* hardware PHY error counters */ 89 HAL_CAP_DIVERSITY = 5, /* hardware supports fast diversity */ 90 HAL_CAP_KEYCACHE_SIZE = 6, /* number of entries in key cache */ 91 HAL_CAP_NUM_TXQUEUES = 7, /* number of hardware xmit queues */ 92 HAL_CAP_VEOL = 9, /* hardware supports virtual EOL */ 93 HAL_CAP_PSPOLL = 10, /* hardware has working PS-Poll support */ 94 HAL_CAP_DIAG = 11, /* hardware diagnostic support */ 95 HAL_CAP_COMPRESSION = 12, /* hardware supports compression */ 96 HAL_CAP_BURST = 13, /* hardware supports packet bursting */ 97 HAL_CAP_FASTFRAME = 14, /* hardware supoprts fast frames */ 98 HAL_CAP_TXPOW = 15, /* global tx power limit */ 99 HAL_CAP_TPC = 16, /* per-packet tx power control */ 100 HAL_CAP_PHYDIAG = 17, /* hardware phy error diagnostic */ 101 HAL_CAP_BSSIDMASK = 18, /* hardware supports bssid mask */ 102 HAL_CAP_MCAST_KEYSRCH = 19, /* hardware has multicast key search */ 103 HAL_CAP_TSF_ADJUST = 20, /* hardware has beacon tsf adjust */ 104 /* 21 was HAL_CAP_XR */ 105 HAL_CAP_WME_TKIPMIC = 22, /* hardware can support TKIP MIC when WMM is turned on */ 106 /* 23 was HAL_CAP_CHAN_HALFRATE */ 107 /* 24 was HAL_CAP_CHAN_QUARTERRATE */ 108 HAL_CAP_RFSILENT = 25, /* hardware has rfsilent support */ 109 HAL_CAP_TPC_ACK = 26, /* ack txpower with per-packet tpc */ 110 HAL_CAP_TPC_CTS = 27, /* cts txpower with per-packet tpc */ 111 HAL_CAP_11D = 28, /* 11d beacon support for changing cc */ 112 113 HAL_CAP_HT = 30, /* hardware can support HT */ 114 HAL_CAP_GTXTO = 31, /* hardware supports global tx timeout */ 115 HAL_CAP_FAST_CC = 32, /* hardware supports fast channel change */ 116 HAL_CAP_TX_CHAINMASK = 33, /* mask of TX chains supported */ 117 HAL_CAP_RX_CHAINMASK = 34, /* mask of RX chains supported */ 118 HAL_CAP_NUM_GPIO_PINS = 36, /* number of GPIO pins */ 119 120 HAL_CAP_CST = 38, /* hardware supports carrier sense timeout */ 121 122 HAL_CAP_RTS_AGGR_LIMIT = 42, /* aggregation limit with RTS */ 123 HAL_CAP_4ADDR_AGGR = 43, /* hardware is capable of 4addr aggregation */ 124 HAL_CAP_DFS_DMN = 44, /* current DFS domain */ 125 HAL_CAP_EXT_CHAN_DFS = 45, /* DFS support for extension channel */ 126 HAL_CAP_COMBINED_RADAR_RSSI = 46, /* Is combined RSSI for radar accurate */ 127 128 HAL_CAP_AUTO_SLEEP = 48, /* hardware can go to network sleep 129 automatically after waking up to receive TIM */ 130 HAL_CAP_MBSSID_AGGR_SUPPORT = 49, /* Support for mBSSID Aggregation */ 131 HAL_CAP_SPLIT_4KB_TRANS = 50, /* hardware supports descriptors straddling a 4k page boundary */ 132 HAL_CAP_REG_FLAG = 51, /* Regulatory domain flags */ 133 134 HAL_CAP_BT_COEX = 60, /* hardware is capable of bluetooth coexistence */ 135 136 HAL_CAP_HT20_SGI = 96, /* hardware supports HT20 short GI */ 137 138 HAL_CAP_RXTSTAMP_PREC = 100, /* rx desc tstamp precision (bits) */ 139 HAL_CAP_ENHANCED_DFS_SUPPORT = 117, /* hardware supports enhanced DFS */ 140 141 /* The following are private to the FreeBSD HAL (224 onward) */ 142 143 HAL_CAP_INTMIT = 229, /* interference mitigation */ 144 HAL_CAP_RXORN_FATAL = 230, /* HAL_INT_RXORN treated as fatal */ 145 HAL_CAP_BB_HANG = 235, /* can baseband hang */ 146 HAL_CAP_MAC_HANG = 236, /* can MAC hang */ 147 HAL_CAP_INTRMASK = 237, /* bitmask of supported interrupts */ 148 HAL_CAP_BSSIDMATCH = 238, /* hardware has disable bssid match */ 149 HAL_CAP_STREAMS = 239, /* how many 802.11n spatial streams are available */ 150 HAL_CAP_RXDESC_SELFLINK = 242, /* support a self-linked tail RX descriptor */ 151 } HAL_CAPABILITY_TYPE; 152 153 /* 154 * "States" for setting the LED. These correspond to 155 * the possible 802.11 operational states and there may 156 * be a many-to-one mapping between these states and the 157 * actual hardware state for the LED's (i.e. the hardware 158 * may have fewer states). 159 */ 160 typedef enum { 161 HAL_LED_INIT = 0, 162 HAL_LED_SCAN = 1, 163 HAL_LED_AUTH = 2, 164 HAL_LED_ASSOC = 3, 165 HAL_LED_RUN = 4 166 } HAL_LED_STATE; 167 168 /* 169 * Transmit queue types/numbers. These are used to tag 170 * each transmit queue in the hardware and to identify a set 171 * of transmit queues for operations such as start/stop dma. 172 */ 173 typedef enum { 174 HAL_TX_QUEUE_INACTIVE = 0, /* queue is inactive/unused */ 175 HAL_TX_QUEUE_DATA = 1, /* data xmit q's */ 176 HAL_TX_QUEUE_BEACON = 2, /* beacon xmit q */ 177 HAL_TX_QUEUE_CAB = 3, /* "crap after beacon" xmit q */ 178 HAL_TX_QUEUE_UAPSD = 4, /* u-apsd power save xmit q */ 179 HAL_TX_QUEUE_PSPOLL = 5, /* power save poll xmit q */ 180 } HAL_TX_QUEUE; 181 182 #define HAL_NUM_TX_QUEUES 10 /* max possible # of queues */ 183 184 /* 185 * Transmit queue subtype. These map directly to 186 * WME Access Categories (except for UPSD). Refer 187 * to Table 5 of the WME spec. 188 */ 189 typedef enum { 190 HAL_WME_AC_BK = 0, /* background access category */ 191 HAL_WME_AC_BE = 1, /* best effort access category*/ 192 HAL_WME_AC_VI = 2, /* video access category */ 193 HAL_WME_AC_VO = 3, /* voice access category */ 194 HAL_WME_UPSD = 4, /* uplink power save */ 195 } HAL_TX_QUEUE_SUBTYPE; 196 197 /* 198 * Transmit queue flags that control various 199 * operational parameters. 200 */ 201 typedef enum { 202 /* 203 * Per queue interrupt enables. When set the associated 204 * interrupt may be delivered for packets sent through 205 * the queue. Without these enabled no interrupts will 206 * be delivered for transmits through the queue. 207 */ 208 HAL_TXQ_TXOKINT_ENABLE = 0x0001, /* enable TXOK interrupt */ 209 HAL_TXQ_TXERRINT_ENABLE = 0x0001, /* enable TXERR interrupt */ 210 HAL_TXQ_TXDESCINT_ENABLE = 0x0002, /* enable TXDESC interrupt */ 211 HAL_TXQ_TXEOLINT_ENABLE = 0x0004, /* enable TXEOL interrupt */ 212 HAL_TXQ_TXURNINT_ENABLE = 0x0008, /* enable TXURN interrupt */ 213 /* 214 * Enable hardware compression for packets sent through 215 * the queue. The compression buffer must be setup and 216 * packets must have a key entry marked in the tx descriptor. 217 */ 218 HAL_TXQ_COMPRESSION_ENABLE = 0x0010, /* enable h/w compression */ 219 /* 220 * Disable queue when veol is hit or ready time expires. 221 * By default the queue is disabled only on reaching the 222 * physical end of queue (i.e. a null link ptr in the 223 * descriptor chain). 224 */ 225 HAL_TXQ_RDYTIME_EXP_POLICY_ENABLE = 0x0020, 226 /* 227 * Schedule frames on delivery of a DBA (DMA Beacon Alert) 228 * event. Frames will be transmitted only when this timer 229 * fires, e.g to transmit a beacon in ap or adhoc modes. 230 */ 231 HAL_TXQ_DBA_GATED = 0x0040, /* schedule based on DBA */ 232 /* 233 * Each transmit queue has a counter that is incremented 234 * each time the queue is enabled and decremented when 235 * the list of frames to transmit is traversed (or when 236 * the ready time for the queue expires). This counter 237 * must be non-zero for frames to be scheduled for 238 * transmission. The following controls disable bumping 239 * this counter under certain conditions. Typically this 240 * is used to gate frames based on the contents of another 241 * queue (e.g. CAB traffic may only follow a beacon frame). 242 * These are meaningful only when frames are scheduled 243 * with a non-ASAP policy (e.g. DBA-gated). 244 */ 245 HAL_TXQ_CBR_DIS_QEMPTY = 0x0080, /* disable on this q empty */ 246 HAL_TXQ_CBR_DIS_BEMPTY = 0x0100, /* disable on beacon q empty */ 247 248 /* 249 * Fragment burst backoff policy. Normally the no backoff 250 * is done after a successful transmission, the next fragment 251 * is sent at SIFS. If this flag is set backoff is done 252 * after each fragment, regardless whether it was ack'd or 253 * not, after the backoff count reaches zero a normal channel 254 * access procedure is done before the next transmit (i.e. 255 * wait AIFS instead of SIFS). 256 */ 257 HAL_TXQ_FRAG_BURST_BACKOFF_ENABLE = 0x00800000, 258 /* 259 * Disable post-tx backoff following each frame. 260 */ 261 HAL_TXQ_BACKOFF_DISABLE = 0x00010000, /* disable post backoff */ 262 /* 263 * DCU arbiter lockout control. This controls how 264 * lower priority tx queues are handled with respect to 265 * to a specific queue when multiple queues have frames 266 * to send. No lockout means lower priority queues arbitrate 267 * concurrently with this queue. Intra-frame lockout 268 * means lower priority queues are locked out until the 269 * current frame transmits (e.g. including backoffs and bursting). 270 * Global lockout means nothing lower can arbitrary so 271 * long as there is traffic activity on this queue (frames, 272 * backoff, etc). 273 */ 274 HAL_TXQ_ARB_LOCKOUT_INTRA = 0x00020000, /* intra-frame lockout */ 275 HAL_TXQ_ARB_LOCKOUT_GLOBAL = 0x00040000, /* full lockout s */ 276 277 HAL_TXQ_IGNORE_VIRTCOL = 0x00080000, /* ignore virt collisions */ 278 HAL_TXQ_SEQNUM_INC_DIS = 0x00100000, /* disable seqnum increment */ 279 } HAL_TX_QUEUE_FLAGS; 280 281 typedef struct { 282 uint32_t tqi_ver; /* hal TXQ version */ 283 HAL_TX_QUEUE_SUBTYPE tqi_subtype; /* subtype if applicable */ 284 HAL_TX_QUEUE_FLAGS tqi_qflags; /* flags (see above) */ 285 uint32_t tqi_priority; /* (not used) */ 286 uint32_t tqi_aifs; /* aifs */ 287 uint32_t tqi_cwmin; /* cwMin */ 288 uint32_t tqi_cwmax; /* cwMax */ 289 uint16_t tqi_shretry; /* rts retry limit */ 290 uint16_t tqi_lgretry; /* long retry limit (not used)*/ 291 uint32_t tqi_cbrPeriod; /* CBR period (us) */ 292 uint32_t tqi_cbrOverflowLimit; /* threshold for CBROVF int */ 293 uint32_t tqi_burstTime; /* max burst duration (us) */ 294 uint32_t tqi_readyTime; /* frame schedule time (us) */ 295 uint32_t tqi_compBuf; /* comp buffer phys addr */ 296 } HAL_TXQ_INFO; 297 298 #define HAL_TQI_NONVAL 0xffff 299 300 /* token to use for aifs, cwmin, cwmax */ 301 #define HAL_TXQ_USEDEFAULT ((uint32_t) -1) 302 303 /* compression definitions */ 304 #define HAL_COMP_BUF_MAX_SIZE 9216 /* 9K */ 305 #define HAL_COMP_BUF_ALIGN_SIZE 512 306 307 /* 308 * Transmit packet types. This belongs in ah_desc.h, but 309 * is here so we can give a proper type to various parameters 310 * (and not require everyone include the file). 311 * 312 * NB: These values are intentionally assigned for 313 * direct use when setting up h/w descriptors. 314 */ 315 typedef enum { 316 HAL_PKT_TYPE_NORMAL = 0, 317 HAL_PKT_TYPE_ATIM = 1, 318 HAL_PKT_TYPE_PSPOLL = 2, 319 HAL_PKT_TYPE_BEACON = 3, 320 HAL_PKT_TYPE_PROBE_RESP = 4, 321 HAL_PKT_TYPE_CHIRP = 5, 322 HAL_PKT_TYPE_GRP_POLL = 6, 323 HAL_PKT_TYPE_AMPDU = 7, 324 } HAL_PKT_TYPE; 325 326 /* Rx Filter Frame Types */ 327 typedef enum { 328 /* 329 * These bits correspond to AR_RX_FILTER for all chips. 330 * Not all bits are supported by all chips. 331 */ 332 HAL_RX_FILTER_UCAST = 0x00000001, /* Allow unicast frames */ 333 HAL_RX_FILTER_MCAST = 0x00000002, /* Allow multicast frames */ 334 HAL_RX_FILTER_BCAST = 0x00000004, /* Allow broadcast frames */ 335 HAL_RX_FILTER_CONTROL = 0x00000008, /* Allow control frames */ 336 HAL_RX_FILTER_BEACON = 0x00000010, /* Allow beacon frames */ 337 HAL_RX_FILTER_PROM = 0x00000020, /* Promiscuous mode */ 338 HAL_RX_FILTER_PROBEREQ = 0x00000080, /* Allow probe request frames */ 339 HAL_RX_FILTER_PHYERR = 0x00000100, /* Allow phy errors */ 340 HAL_RX_FILTER_COMPBAR = 0x00000400, /* Allow compressed BAR */ 341 HAL_RX_FILTER_COMP_BA = 0x00000800, /* Allow compressed blockack */ 342 HAL_RX_FILTER_PHYRADAR = 0x00002000, /* Allow phy radar errors */ 343 HAL_RX_FILTER_PSPOLL = 0x00004000, /* Allow PS-POLL frames */ 344 HAL_RX_FILTER_MCAST_BCAST_ALL = 0x00008000, 345 /* Allow all mcast/bcast frames */ 346 347 /* 348 * Magic RX filter flags that aren't targetting hardware bits 349 * but instead the HAL sets individual bits - eg PHYERR will result 350 * in OFDM/CCK timing error frames being received. 351 */ 352 HAL_RX_FILTER_BSSID = 0x40000000, /* Disable BSSID match */ 353 } HAL_RX_FILTER; 354 355 typedef enum { 356 HAL_PM_AWAKE = 0, 357 HAL_PM_FULL_SLEEP = 1, 358 HAL_PM_NETWORK_SLEEP = 2, 359 HAL_PM_UNDEFINED = 3 360 } HAL_POWER_MODE; 361 362 /* 363 * NOTE WELL: 364 * These are mapped to take advantage of the common locations for many of 365 * the bits on all of the currently supported MAC chips. This is to make 366 * the ISR as efficient as possible, while still abstracting HW differences. 367 * When new hardware breaks this commonality this enumerated type, as well 368 * as the HAL functions using it, must be modified. All values are directly 369 * mapped unless commented otherwise. 370 */ 371 typedef enum { 372 HAL_INT_RX = 0x00000001, /* Non-common mapping */ 373 HAL_INT_RXDESC = 0x00000002, 374 HAL_INT_RXNOFRM = 0x00000008, 375 HAL_INT_RXEOL = 0x00000010, 376 HAL_INT_RXORN = 0x00000020, 377 HAL_INT_TX = 0x00000040, /* Non-common mapping */ 378 HAL_INT_TXDESC = 0x00000080, 379 HAL_INT_TIM_TIMER= 0x00000100, 380 HAL_INT_TXURN = 0x00000800, 381 HAL_INT_MIB = 0x00001000, 382 HAL_INT_RXPHY = 0x00004000, 383 HAL_INT_RXKCM = 0x00008000, 384 HAL_INT_SWBA = 0x00010000, 385 HAL_INT_BMISS = 0x00040000, 386 HAL_INT_BNR = 0x00100000, 387 HAL_INT_TIM = 0x00200000, /* Non-common mapping */ 388 HAL_INT_DTIM = 0x00400000, /* Non-common mapping */ 389 HAL_INT_DTIMSYNC= 0x00800000, /* Non-common mapping */ 390 HAL_INT_GPIO = 0x01000000, 391 HAL_INT_CABEND = 0x02000000, /* Non-common mapping */ 392 HAL_INT_TSFOOR = 0x04000000, /* Non-common mapping */ 393 HAL_INT_TBTT = 0x08000000, /* Non-common mapping */ 394 HAL_INT_CST = 0x10000000, /* Non-common mapping */ 395 HAL_INT_GTT = 0x20000000, /* Non-common mapping */ 396 HAL_INT_FATAL = 0x40000000, /* Non-common mapping */ 397 #define HAL_INT_GLOBAL 0x80000000 /* Set/clear IER */ 398 HAL_INT_BMISC = HAL_INT_TIM 399 | HAL_INT_DTIM 400 | HAL_INT_DTIMSYNC 401 | HAL_INT_CABEND 402 | HAL_INT_TBTT, 403 404 /* Interrupt bits that map directly to ISR/IMR bits */ 405 HAL_INT_COMMON = HAL_INT_RXNOFRM 406 | HAL_INT_RXDESC 407 | HAL_INT_RXEOL 408 | HAL_INT_RXORN 409 | HAL_INT_TXDESC 410 | HAL_INT_TXURN 411 | HAL_INT_MIB 412 | HAL_INT_RXPHY 413 | HAL_INT_RXKCM 414 | HAL_INT_SWBA 415 | HAL_INT_BMISS 416 | HAL_INT_BNR 417 | HAL_INT_GPIO, 418 } HAL_INT; 419 420 typedef enum { 421 HAL_GPIO_MUX_OUTPUT = 0, 422 HAL_GPIO_MUX_PCIE_ATTENTION_LED = 1, 423 HAL_GPIO_MUX_PCIE_POWER_LED = 2, 424 HAL_GPIO_MUX_TX_FRAME = 3, 425 HAL_GPIO_MUX_RX_CLEAR_EXTERNAL = 4, 426 HAL_GPIO_MUX_MAC_NETWORK_LED = 5, 427 HAL_GPIO_MUX_MAC_POWER_LED = 6 428 } HAL_GPIO_MUX_TYPE; 429 430 typedef enum { 431 HAL_GPIO_INTR_LOW = 0, 432 HAL_GPIO_INTR_HIGH = 1, 433 HAL_GPIO_INTR_DISABLE = 2 434 } HAL_GPIO_INTR_TYPE; 435 436 typedef enum { 437 HAL_RFGAIN_INACTIVE = 0, 438 HAL_RFGAIN_READ_REQUESTED = 1, 439 HAL_RFGAIN_NEED_CHANGE = 2 440 } HAL_RFGAIN; 441 442 typedef uint16_t HAL_CTRY_CODE; /* country code */ 443 typedef uint16_t HAL_REG_DOMAIN; /* regulatory domain code */ 444 445 #define HAL_ANTENNA_MIN_MODE 0 446 #define HAL_ANTENNA_FIXED_A 1 447 #define HAL_ANTENNA_FIXED_B 2 448 #define HAL_ANTENNA_MAX_MODE 3 449 450 typedef struct { 451 uint32_t ackrcv_bad; 452 uint32_t rts_bad; 453 uint32_t rts_good; 454 uint32_t fcs_bad; 455 uint32_t beacons; 456 } HAL_MIB_STATS; 457 458 enum { 459 HAL_MODE_11A = 0x001, /* 11a channels */ 460 HAL_MODE_TURBO = 0x002, /* 11a turbo-only channels */ 461 HAL_MODE_11B = 0x004, /* 11b channels */ 462 HAL_MODE_PUREG = 0x008, /* 11g channels (OFDM only) */ 463 #ifdef notdef 464 HAL_MODE_11G = 0x010, /* 11g channels (OFDM/CCK) */ 465 #else 466 HAL_MODE_11G = 0x008, /* XXX historical */ 467 #endif 468 HAL_MODE_108G = 0x020, /* 11g+Turbo channels */ 469 HAL_MODE_108A = 0x040, /* 11a+Turbo channels */ 470 HAL_MODE_11A_HALF_RATE = 0x200, /* 11a half width channels */ 471 HAL_MODE_11A_QUARTER_RATE = 0x400, /* 11a quarter width channels */ 472 HAL_MODE_11G_HALF_RATE = 0x800, /* 11g half width channels */ 473 HAL_MODE_11G_QUARTER_RATE = 0x1000, /* 11g quarter width channels */ 474 HAL_MODE_11NG_HT20 = 0x008000, 475 HAL_MODE_11NA_HT20 = 0x010000, 476 HAL_MODE_11NG_HT40PLUS = 0x020000, 477 HAL_MODE_11NG_HT40MINUS = 0x040000, 478 HAL_MODE_11NA_HT40PLUS = 0x080000, 479 HAL_MODE_11NA_HT40MINUS = 0x100000, 480 HAL_MODE_ALL = 0xffffff 481 }; 482 483 typedef struct { 484 int rateCount; /* NB: for proper padding */ 485 uint8_t rateCodeToIndex[144]; /* back mapping */ 486 struct { 487 uint8_t valid; /* valid for rate control use */ 488 uint8_t phy; /* CCK/OFDM/XR */ 489 uint32_t rateKbps; /* transfer rate in kbs */ 490 uint8_t rateCode; /* rate for h/w descriptors */ 491 uint8_t shortPreamble; /* mask for enabling short 492 * preamble in CCK rate code */ 493 uint8_t dot11Rate; /* value for supported rates 494 * info element of MLME */ 495 uint8_t controlRate; /* index of next lower basic 496 * rate; used for dur. calcs */ 497 uint16_t lpAckDuration; /* long preamble ACK duration */ 498 uint16_t spAckDuration; /* short preamble ACK duration*/ 499 } info[32]; 500 } HAL_RATE_TABLE; 501 502 typedef struct { 503 u_int rs_count; /* number of valid entries */ 504 uint8_t rs_rates[32]; /* rates */ 505 } HAL_RATE_SET; 506 507 /* 508 * 802.11n specific structures and enums 509 */ 510 typedef enum { 511 HAL_CHAINTYPE_TX = 1, /* Tx chain type */ 512 HAL_CHAINTYPE_RX = 2, /* RX chain type */ 513 } HAL_CHAIN_TYPE; 514 515 typedef struct { 516 u_int Tries; 517 u_int Rate; 518 u_int PktDuration; 519 u_int ChSel; 520 u_int RateFlags; 521 #define HAL_RATESERIES_RTS_CTS 0x0001 /* use rts/cts w/this series */ 522 #define HAL_RATESERIES_2040 0x0002 /* use ext channel for series */ 523 #define HAL_RATESERIES_HALFGI 0x0004 /* use half-gi for series */ 524 } HAL_11N_RATE_SERIES; 525 526 typedef enum { 527 HAL_HT_MACMODE_20 = 0, /* 20 MHz operation */ 528 HAL_HT_MACMODE_2040 = 1, /* 20/40 MHz operation */ 529 } HAL_HT_MACMODE; 530 531 typedef enum { 532 HAL_HT_PHYMODE_20 = 0, /* 20 MHz operation */ 533 HAL_HT_PHYMODE_2040 = 1, /* 20/40 MHz operation */ 534 } HAL_HT_PHYMODE; 535 536 typedef enum { 537 HAL_HT_EXTPROTSPACING_20 = 0, /* 20 MHz spacing */ 538 HAL_HT_EXTPROTSPACING_25 = 1, /* 25 MHz spacing */ 539 } HAL_HT_EXTPROTSPACING; 540 541 542 typedef enum { 543 HAL_RX_CLEAR_CTL_LOW = 0x1, /* force control channel to appear busy */ 544 HAL_RX_CLEAR_EXT_LOW = 0x2, /* force extension channel to appear busy */ 545 } HAL_HT_RXCLEAR; 546 547 /* 548 * Antenna switch control. By default antenna selection 549 * enables multiple (2) antenna use. To force use of the 550 * A or B antenna only specify a fixed setting. Fixing 551 * the antenna will also disable any diversity support. 552 */ 553 typedef enum { 554 HAL_ANT_VARIABLE = 0, /* variable by programming */ 555 HAL_ANT_FIXED_A = 1, /* fixed antenna A */ 556 HAL_ANT_FIXED_B = 2, /* fixed antenna B */ 557 } HAL_ANT_SETTING; 558 559 typedef enum { 560 HAL_M_STA = 1, /* infrastructure station */ 561 HAL_M_IBSS = 0, /* IBSS (adhoc) station */ 562 HAL_M_HOSTAP = 6, /* Software Access Point */ 563 HAL_M_MONITOR = 8 /* Monitor mode */ 564 } HAL_OPMODE; 565 566 typedef struct { 567 uint8_t kv_type; /* one of HAL_CIPHER */ 568 uint8_t kv_pad; 569 uint16_t kv_len; /* length in bits */ 570 uint8_t kv_val[16]; /* enough for 128-bit keys */ 571 uint8_t kv_mic[8]; /* TKIP MIC key */ 572 uint8_t kv_txmic[8]; /* TKIP TX MIC key (optional) */ 573 } HAL_KEYVAL; 574 575 typedef enum { 576 HAL_CIPHER_WEP = 0, 577 HAL_CIPHER_AES_OCB = 1, 578 HAL_CIPHER_AES_CCM = 2, 579 HAL_CIPHER_CKIP = 3, 580 HAL_CIPHER_TKIP = 4, 581 HAL_CIPHER_CLR = 5, /* no encryption */ 582 583 HAL_CIPHER_MIC = 127 /* TKIP-MIC, not a cipher */ 584 } HAL_CIPHER; 585 586 enum { 587 HAL_SLOT_TIME_6 = 6, /* NB: for turbo mode */ 588 HAL_SLOT_TIME_9 = 9, 589 HAL_SLOT_TIME_20 = 20, 590 }; 591 592 /* 593 * Per-station beacon timer state. Note that the specified 594 * beacon interval (given in TU's) can also include flags 595 * to force a TSF reset and to enable the beacon xmit logic. 596 * If bs_cfpmaxduration is non-zero the hardware is setup to 597 * coexist with a PCF-capable AP. 598 */ 599 typedef struct { 600 uint32_t bs_nexttbtt; /* next beacon in TU */ 601 uint32_t bs_nextdtim; /* next DTIM in TU */ 602 uint32_t bs_intval; /* beacon interval+flags */ 603 #define HAL_BEACON_PERIOD 0x0000ffff /* beacon interval period */ 604 #define HAL_BEACON_ENA 0x00800000 /* beacon xmit enable */ 605 #define HAL_BEACON_RESET_TSF 0x01000000 /* clear TSF */ 606 uint32_t bs_dtimperiod; 607 uint16_t bs_cfpperiod; /* CFP period in TU */ 608 uint16_t bs_cfpmaxduration; /* max CFP duration in TU */ 609 uint32_t bs_cfpnext; /* next CFP in TU */ 610 uint16_t bs_timoffset; /* byte offset to TIM bitmap */ 611 uint16_t bs_bmissthreshold; /* beacon miss threshold */ 612 uint32_t bs_sleepduration; /* max sleep duration */ 613 } HAL_BEACON_STATE; 614 615 /* 616 * Like HAL_BEACON_STATE but for non-station mode setup. 617 * NB: see above flag definitions for bt_intval. 618 */ 619 typedef struct { 620 uint32_t bt_intval; /* beacon interval+flags */ 621 uint32_t bt_nexttbtt; /* next beacon in TU */ 622 uint32_t bt_nextatim; /* next ATIM in TU */ 623 uint32_t bt_nextdba; /* next DBA in 1/8th TU */ 624 uint32_t bt_nextswba; /* next SWBA in 1/8th TU */ 625 uint32_t bt_flags; /* timer enables */ 626 #define HAL_BEACON_TBTT_EN 0x00000001 627 #define HAL_BEACON_DBA_EN 0x00000002 628 #define HAL_BEACON_SWBA_EN 0x00000004 629 } HAL_BEACON_TIMERS; 630 631 /* 632 * Per-node statistics maintained by the driver for use in 633 * optimizing signal quality and other operational aspects. 634 */ 635 typedef struct { 636 uint32_t ns_avgbrssi; /* average beacon rssi */ 637 uint32_t ns_avgrssi; /* average data rssi */ 638 uint32_t ns_avgtxrssi; /* average tx rssi */ 639 } HAL_NODE_STATS; 640 641 #define HAL_RSSI_EP_MULTIPLIER (1<<7) /* pow2 to optimize out * and / */ 642 643 struct ath_desc; 644 struct ath_tx_status; 645 struct ath_rx_status; 646 struct ieee80211_channel; 647 648 /* 649 * This is a channel survey sample entry. 650 * 651 * The AR5212 ANI routines fill these samples. The ANI code then uses it 652 * when calculating listen time; it is also exported via a diagnostic 653 * API. 654 */ 655 typedef struct { 656 uint32_t seq_num; 657 uint32_t tx_busy; 658 uint32_t rx_busy; 659 uint32_t chan_busy; 660 uint32_t cycle_count; 661 } HAL_SURVEY_SAMPLE; 662 663 /* 664 * This provides 3.2 seconds of sample space given an 665 * ANI time of 1/10th of a second. This may not be enough! 666 */ 667 #define CHANNEL_SURVEY_SAMPLE_COUNT 32 668 669 typedef struct { 670 HAL_SURVEY_SAMPLE samples[CHANNEL_SURVEY_SAMPLE_COUNT]; 671 uint32_t cur_sample; /* current sample in sequence */ 672 uint32_t cur_seq; /* current sequence number */ 673 } HAL_CHANNEL_SURVEY; 674 675 /* 676 * ANI commands. 677 * 678 * These are used both internally and externally via the diagnostic 679 * API. 680 * 681 * Note that this is NOT the ANI commands being used via the INTMIT 682 * capability - that has a different mapping for some reason. 683 */ 684 typedef enum { 685 HAL_ANI_PRESENT = 0, /* is ANI support present */ 686 HAL_ANI_NOISE_IMMUNITY_LEVEL = 1, /* set level */ 687 HAL_ANI_OFDM_WEAK_SIGNAL_DETECTION = 2, /* enable/disable */ 688 HAL_ANI_CCK_WEAK_SIGNAL_THR = 3, /* enable/disable */ 689 HAL_ANI_FIRSTEP_LEVEL = 4, /* set level */ 690 HAL_ANI_SPUR_IMMUNITY_LEVEL = 5, /* set level */ 691 HAL_ANI_MODE = 6, /* 0 => manual, 1 => auto (XXX do not change) */ 692 HAL_ANI_PHYERR_RESET = 7, /* reset phy error stats */ 693 } HAL_ANI_CMD; 694 695 /* 696 * This is the layout of the ANI INTMIT capability. 697 * 698 * Notice that the command values differ to HAL_ANI_CMD. 699 */ 700 typedef enum { 701 HAL_CAP_INTMIT_PRESENT = 0, 702 HAL_CAP_INTMIT_ENABLE = 1, 703 HAL_CAP_INTMIT_NOISE_IMMUNITY_LEVEL = 2, 704 HAL_CAP_INTMIT_OFDM_WEAK_SIGNAL_LEVEL = 3, 705 HAL_CAP_INTMIT_CCK_WEAK_SIGNAL_THR = 4, 706 HAL_CAP_INTMIT_FIRSTEP_LEVEL = 5, 707 HAL_CAP_INTMIT_SPUR_IMMUNITY_LEVEL = 6 708 } HAL_CAP_INTMIT_CMD; 709 710 typedef struct { 711 int32_t pe_firpwr; /* FIR pwr out threshold */ 712 int32_t pe_rrssi; /* Radar rssi thresh */ 713 int32_t pe_height; /* Pulse height thresh */ 714 int32_t pe_prssi; /* Pulse rssi thresh */ 715 int32_t pe_inband; /* Inband thresh */ 716 717 /* The following params are only for AR5413 and later */ 718 u_int32_t pe_relpwr; /* Relative power threshold in 0.5dB steps */ 719 u_int32_t pe_relstep; /* Pulse Relative step threshold in 0.5dB steps */ 720 u_int32_t pe_maxlen; /* Max length of radar sign in 0.8us units */ 721 HAL_BOOL pe_usefir128; /* Use the average in-band power measured over 128 cycles */ 722 HAL_BOOL pe_blockradar; /* 723 * Enable to block radar check if pkt detect is done via OFDM 724 * weak signal detect or pkt is detected immediately after tx 725 * to rx transition 726 */ 727 HAL_BOOL pe_enmaxrssi; /* 728 * Enable to use the max rssi instead of the last rssi during 729 * fine gain changes for radar detection 730 */ 731 HAL_BOOL pe_extchannel; /* Enable DFS on ext channel */ 732 } HAL_PHYERR_PARAM; 733 734 #define HAL_PHYERR_PARAM_NOVAL 65535 735 #define HAL_PHYERR_PARAM_ENABLE 0x8000 /* Enable/Disable if applicable */ 736 737 738 /* 739 * Flag for setting QUIET period 740 */ 741 typedef enum { 742 HAL_QUIET_DISABLE = 0x0, 743 HAL_QUIET_ENABLE = 0x1, 744 HAL_QUIET_ADD_CURRENT_TSF = 0x2, /* add current TSF to next_start offset */ 745 HAL_QUIET_ADD_SWBA_RESP_TIME = 0x4, /* add beacon response time to next_start offset */ 746 } HAL_QUIET_FLAG; 747 748 /* 749 * Hardware Access Layer (HAL) API. 750 * 751 * Clients of the HAL call ath_hal_attach to obtain a reference to an 752 * ath_hal structure for use with the device. Hardware-related operations 753 * that follow must call back into the HAL through interface, supplying 754 * the reference as the first parameter. Note that before using the 755 * reference returned by ath_hal_attach the caller should verify the 756 * ABI version number. 757 */ 758 struct ath_hal { 759 uint32_t ah_magic; /* consistency check magic number */ 760 uint16_t ah_devid; /* PCI device ID */ 761 uint16_t ah_subvendorid; /* PCI subvendor ID */ 762 HAL_SOFTC ah_sc; /* back pointer to driver/os state */ 763 HAL_BUS_TAG ah_st; /* params for register r+w */ 764 HAL_BUS_HANDLE ah_sh; 765 HAL_CTRY_CODE ah_countryCode; 766 767 uint32_t ah_macVersion; /* MAC version id */ 768 uint16_t ah_macRev; /* MAC revision */ 769 uint16_t ah_phyRev; /* PHY revision */ 770 /* NB: when only one radio is present the rev is in 5Ghz */ 771 uint16_t ah_analog5GhzRev;/* 5GHz radio revision */ 772 uint16_t ah_analog2GhzRev;/* 2GHz radio revision */ 773 774 uint16_t *ah_eepromdata; /* eeprom buffer, if needed */ 775 776 const HAL_RATE_TABLE *__ahdecl(*ah_getRateTable)(struct ath_hal *, 777 u_int mode); 778 void __ahdecl(*ah_detach)(struct ath_hal*); 779 780 /* Reset functions */ 781 HAL_BOOL __ahdecl(*ah_reset)(struct ath_hal *, HAL_OPMODE, 782 struct ieee80211_channel *, 783 HAL_BOOL bChannelChange, HAL_STATUS *status); 784 HAL_BOOL __ahdecl(*ah_phyDisable)(struct ath_hal *); 785 HAL_BOOL __ahdecl(*ah_disable)(struct ath_hal *); 786 void __ahdecl(*ah_configPCIE)(struct ath_hal *, HAL_BOOL restore); 787 void __ahdecl(*ah_disablePCIE)(struct ath_hal *); 788 void __ahdecl(*ah_setPCUConfig)(struct ath_hal *); 789 HAL_BOOL __ahdecl(*ah_perCalibration)(struct ath_hal*, 790 struct ieee80211_channel *, HAL_BOOL *); 791 HAL_BOOL __ahdecl(*ah_perCalibrationN)(struct ath_hal *, 792 struct ieee80211_channel *, u_int chainMask, 793 HAL_BOOL longCal, HAL_BOOL *isCalDone); 794 HAL_BOOL __ahdecl(*ah_resetCalValid)(struct ath_hal *, 795 const struct ieee80211_channel *); 796 HAL_BOOL __ahdecl(*ah_setTxPower)(struct ath_hal *, 797 const struct ieee80211_channel *, uint16_t *); 798 HAL_BOOL __ahdecl(*ah_setTxPowerLimit)(struct ath_hal *, uint32_t); 799 HAL_BOOL __ahdecl(*ah_setBoardValues)(struct ath_hal *, 800 const struct ieee80211_channel *); 801 802 /* Transmit functions */ 803 HAL_BOOL __ahdecl(*ah_updateTxTrigLevel)(struct ath_hal*, 804 HAL_BOOL incTrigLevel); 805 int __ahdecl(*ah_setupTxQueue)(struct ath_hal *, HAL_TX_QUEUE, 806 const HAL_TXQ_INFO *qInfo); 807 HAL_BOOL __ahdecl(*ah_setTxQueueProps)(struct ath_hal *, int q, 808 const HAL_TXQ_INFO *qInfo); 809 HAL_BOOL __ahdecl(*ah_getTxQueueProps)(struct ath_hal *, int q, 810 HAL_TXQ_INFO *qInfo); 811 HAL_BOOL __ahdecl(*ah_releaseTxQueue)(struct ath_hal *ah, u_int q); 812 HAL_BOOL __ahdecl(*ah_resetTxQueue)(struct ath_hal *ah, u_int q); 813 uint32_t __ahdecl(*ah_getTxDP)(struct ath_hal*, u_int); 814 HAL_BOOL __ahdecl(*ah_setTxDP)(struct ath_hal*, u_int, uint32_t txdp); 815 uint32_t __ahdecl(*ah_numTxPending)(struct ath_hal *, u_int q); 816 HAL_BOOL __ahdecl(*ah_startTxDma)(struct ath_hal*, u_int); 817 HAL_BOOL __ahdecl(*ah_stopTxDma)(struct ath_hal*, u_int); 818 HAL_BOOL __ahdecl(*ah_setupTxDesc)(struct ath_hal *, struct ath_desc *, 819 u_int pktLen, u_int hdrLen, 820 HAL_PKT_TYPE type, u_int txPower, 821 u_int txRate0, u_int txTries0, 822 u_int keyIx, u_int antMode, u_int flags, 823 u_int rtsctsRate, u_int rtsctsDuration, 824 u_int compicvLen, u_int compivLen, 825 u_int comp); 826 HAL_BOOL __ahdecl(*ah_setupXTxDesc)(struct ath_hal *, struct ath_desc*, 827 u_int txRate1, u_int txTries1, 828 u_int txRate2, u_int txTries2, 829 u_int txRate3, u_int txTries3); 830 HAL_BOOL __ahdecl(*ah_fillTxDesc)(struct ath_hal *, struct ath_desc *, 831 u_int segLen, HAL_BOOL firstSeg, 832 HAL_BOOL lastSeg, const struct ath_desc *); 833 HAL_STATUS __ahdecl(*ah_procTxDesc)(struct ath_hal *, 834 struct ath_desc *, struct ath_tx_status *); 835 void __ahdecl(*ah_getTxIntrQueue)(struct ath_hal *, uint32_t *); 836 void __ahdecl(*ah_reqTxIntrDesc)(struct ath_hal *, struct ath_desc*); 837 HAL_BOOL __ahdecl(*ah_getTxCompletionRates)(struct ath_hal *, 838 const struct ath_desc *ds, int *rates, int *tries); 839 840 /* Receive Functions */ 841 uint32_t __ahdecl(*ah_getRxDP)(struct ath_hal*); 842 void __ahdecl(*ah_setRxDP)(struct ath_hal*, uint32_t rxdp); 843 void __ahdecl(*ah_enableReceive)(struct ath_hal*); 844 HAL_BOOL __ahdecl(*ah_stopDmaReceive)(struct ath_hal*); 845 void __ahdecl(*ah_startPcuReceive)(struct ath_hal*); 846 void __ahdecl(*ah_stopPcuReceive)(struct ath_hal*); 847 void __ahdecl(*ah_setMulticastFilter)(struct ath_hal*, 848 uint32_t filter0, uint32_t filter1); 849 HAL_BOOL __ahdecl(*ah_setMulticastFilterIndex)(struct ath_hal*, 850 uint32_t index); 851 HAL_BOOL __ahdecl(*ah_clrMulticastFilterIndex)(struct ath_hal*, 852 uint32_t index); 853 uint32_t __ahdecl(*ah_getRxFilter)(struct ath_hal*); 854 void __ahdecl(*ah_setRxFilter)(struct ath_hal*, uint32_t); 855 HAL_BOOL __ahdecl(*ah_setupRxDesc)(struct ath_hal *, struct ath_desc *, 856 uint32_t size, u_int flags); 857 HAL_STATUS __ahdecl(*ah_procRxDesc)(struct ath_hal *, 858 struct ath_desc *, uint32_t phyAddr, 859 struct ath_desc *next, uint64_t tsf, 860 struct ath_rx_status *); 861 void __ahdecl(*ah_rxMonitor)(struct ath_hal *, 862 const HAL_NODE_STATS *, 863 const struct ieee80211_channel *); 864 void __ahdecl(*ah_aniPoll)(struct ath_hal *, 865 const struct ieee80211_channel *); 866 void __ahdecl(*ah_procMibEvent)(struct ath_hal *, 867 const HAL_NODE_STATS *); 868 void __ahdecl(*ah_rxAntCombDiversity)(struct ath_hal *, 869 struct ath_rx_status *, 870 unsigned long, int); 871 872 /* Misc Functions */ 873 HAL_STATUS __ahdecl(*ah_getCapability)(struct ath_hal *, 874 HAL_CAPABILITY_TYPE, uint32_t capability, 875 uint32_t *result); 876 HAL_BOOL __ahdecl(*ah_setCapability)(struct ath_hal *, 877 HAL_CAPABILITY_TYPE, uint32_t capability, 878 uint32_t setting, HAL_STATUS *); 879 HAL_BOOL __ahdecl(*ah_getDiagState)(struct ath_hal *, int request, 880 const void *args, uint32_t argsize, 881 void **result, uint32_t *resultsize); 882 void __ahdecl(*ah_getMacAddress)(struct ath_hal *, uint8_t *); 883 HAL_BOOL __ahdecl(*ah_setMacAddress)(struct ath_hal *, const uint8_t*); 884 void __ahdecl(*ah_getBssIdMask)(struct ath_hal *, uint8_t *); 885 HAL_BOOL __ahdecl(*ah_setBssIdMask)(struct ath_hal *, const uint8_t*); 886 HAL_BOOL __ahdecl(*ah_setRegulatoryDomain)(struct ath_hal*, 887 uint16_t, HAL_STATUS *); 888 void __ahdecl(*ah_setLedState)(struct ath_hal*, HAL_LED_STATE); 889 void __ahdecl(*ah_writeAssocid)(struct ath_hal*, 890 const uint8_t *bssid, uint16_t assocId); 891 HAL_BOOL __ahdecl(*ah_gpioCfgOutput)(struct ath_hal *, 892 uint32_t gpio, HAL_GPIO_MUX_TYPE); 893 HAL_BOOL __ahdecl(*ah_gpioCfgInput)(struct ath_hal *, uint32_t gpio); 894 uint32_t __ahdecl(*ah_gpioGet)(struct ath_hal *, uint32_t gpio); 895 HAL_BOOL __ahdecl(*ah_gpioSet)(struct ath_hal *, 896 uint32_t gpio, uint32_t val); 897 void __ahdecl(*ah_gpioSetIntr)(struct ath_hal*, u_int, uint32_t); 898 uint32_t __ahdecl(*ah_getTsf32)(struct ath_hal*); 899 uint64_t __ahdecl(*ah_getTsf64)(struct ath_hal*); 900 void __ahdecl(*ah_resetTsf)(struct ath_hal*); 901 HAL_BOOL __ahdecl(*ah_detectCardPresent)(struct ath_hal*); 902 void __ahdecl(*ah_updateMibCounters)(struct ath_hal*, 903 HAL_MIB_STATS*); 904 HAL_RFGAIN __ahdecl(*ah_getRfGain)(struct ath_hal*); 905 u_int __ahdecl(*ah_getDefAntenna)(struct ath_hal*); 906 void __ahdecl(*ah_setDefAntenna)(struct ath_hal*, u_int); 907 HAL_ANT_SETTING __ahdecl(*ah_getAntennaSwitch)(struct ath_hal*); 908 HAL_BOOL __ahdecl(*ah_setAntennaSwitch)(struct ath_hal*, 909 HAL_ANT_SETTING); 910 HAL_BOOL __ahdecl(*ah_setSifsTime)(struct ath_hal*, u_int); 911 u_int __ahdecl(*ah_getSifsTime)(struct ath_hal*); 912 HAL_BOOL __ahdecl(*ah_setSlotTime)(struct ath_hal*, u_int); 913 u_int __ahdecl(*ah_getSlotTime)(struct ath_hal*); 914 HAL_BOOL __ahdecl(*ah_setAckTimeout)(struct ath_hal*, u_int); 915 u_int __ahdecl(*ah_getAckTimeout)(struct ath_hal*); 916 HAL_BOOL __ahdecl(*ah_setAckCTSRate)(struct ath_hal*, u_int); 917 u_int __ahdecl(*ah_getAckCTSRate)(struct ath_hal*); 918 HAL_BOOL __ahdecl(*ah_setCTSTimeout)(struct ath_hal*, u_int); 919 u_int __ahdecl(*ah_getCTSTimeout)(struct ath_hal*); 920 HAL_BOOL __ahdecl(*ah_setDecompMask)(struct ath_hal*, uint16_t, int); 921 void __ahdecl(*ah_setCoverageClass)(struct ath_hal*, uint8_t, int); 922 HAL_STATUS __ahdecl(*ah_setQuiet)(struct ath_hal *ah, uint32_t period, 923 uint32_t duration, uint32_t nextStart, 924 HAL_QUIET_FLAG flag); 925 926 /* DFS functions */ 927 void __ahdecl(*ah_enableDfs)(struct ath_hal *ah, 928 HAL_PHYERR_PARAM *pe); 929 void __ahdecl(*ah_getDfsThresh)(struct ath_hal *ah, 930 HAL_PHYERR_PARAM *pe); 931 932 /* Key Cache Functions */ 933 uint32_t __ahdecl(*ah_getKeyCacheSize)(struct ath_hal*); 934 HAL_BOOL __ahdecl(*ah_resetKeyCacheEntry)(struct ath_hal*, uint16_t); 935 HAL_BOOL __ahdecl(*ah_isKeyCacheEntryValid)(struct ath_hal *, 936 uint16_t); 937 HAL_BOOL __ahdecl(*ah_setKeyCacheEntry)(struct ath_hal*, 938 uint16_t, const HAL_KEYVAL *, 939 const uint8_t *, int); 940 HAL_BOOL __ahdecl(*ah_setKeyCacheEntryMac)(struct ath_hal*, 941 uint16_t, const uint8_t *); 942 943 /* Power Management Functions */ 944 HAL_BOOL __ahdecl(*ah_setPowerMode)(struct ath_hal*, 945 HAL_POWER_MODE mode, int setChip); 946 HAL_POWER_MODE __ahdecl(*ah_getPowerMode)(struct ath_hal*); 947 int16_t __ahdecl(*ah_getChanNoise)(struct ath_hal *, 948 const struct ieee80211_channel *); 949 950 /* Beacon Management Functions */ 951 void __ahdecl(*ah_setBeaconTimers)(struct ath_hal*, 952 const HAL_BEACON_TIMERS *); 953 /* NB: deprecated, use ah_setBeaconTimers instead */ 954 void __ahdecl(*ah_beaconInit)(struct ath_hal *, 955 uint32_t nexttbtt, uint32_t intval); 956 void __ahdecl(*ah_setStationBeaconTimers)(struct ath_hal*, 957 const HAL_BEACON_STATE *); 958 void __ahdecl(*ah_resetStationBeaconTimers)(struct ath_hal*); 959 960 /* 802.11n Functions */ 961 HAL_BOOL __ahdecl(*ah_chainTxDesc)(struct ath_hal *, 962 struct ath_desc *, u_int, u_int, HAL_PKT_TYPE, 963 u_int, HAL_CIPHER, uint8_t, u_int, HAL_BOOL, 964 HAL_BOOL); 965 HAL_BOOL __ahdecl(*ah_setupFirstTxDesc)(struct ath_hal *, 966 struct ath_desc *, u_int, u_int, u_int, 967 u_int, u_int, u_int, u_int, u_int); 968 HAL_BOOL __ahdecl(*ah_setupLastTxDesc)(struct ath_hal *, 969 struct ath_desc *, const struct ath_desc *); 970 void __ahdecl(*ah_set11nRateScenario)(struct ath_hal *, 971 struct ath_desc *, u_int, u_int, 972 HAL_11N_RATE_SERIES [], u_int, u_int); 973 void __ahdecl(*ah_set11nAggrMiddle)(struct ath_hal *, 974 struct ath_desc *, u_int); 975 void __ahdecl(*ah_clr11nAggr)(struct ath_hal *, 976 struct ath_desc *); 977 void __ahdecl(*ah_set11nBurstDuration)(struct ath_hal *, 978 struct ath_desc *, u_int); 979 uint32_t __ahdecl(*ah_get11nExtBusy)(struct ath_hal *); 980 void __ahdecl(*ah_set11nMac2040)(struct ath_hal *, 981 HAL_HT_MACMODE); 982 HAL_HT_RXCLEAR __ahdecl(*ah_get11nRxClear)(struct ath_hal *ah); 983 void __ahdecl(*ah_set11nRxClear)(struct ath_hal *, 984 HAL_HT_RXCLEAR); 985 986 /* Interrupt functions */ 987 HAL_BOOL __ahdecl(*ah_isInterruptPending)(struct ath_hal*); 988 HAL_BOOL __ahdecl(*ah_getPendingInterrupts)(struct ath_hal*, HAL_INT*); 989 HAL_INT __ahdecl(*ah_getInterrupts)(struct ath_hal*); 990 HAL_INT __ahdecl(*ah_setInterrupts)(struct ath_hal*, HAL_INT); 991 }; 992 993 /* 994 * Check the PCI vendor ID and device ID against Atheros' values 995 * and return a printable description for any Atheros hardware. 996 * AH_NULL is returned if the ID's do not describe Atheros hardware. 997 */ 998 extern const char *__ahdecl ath_hal_probe(uint16_t vendorid, uint16_t devid); 999 1000 /* 1001 * Attach the HAL for use with the specified device. The device is 1002 * defined by the PCI device ID. The caller provides an opaque pointer 1003 * to an upper-layer data structure (HAL_SOFTC) that is stored in the 1004 * HAL state block for later use. Hardware register accesses are done 1005 * using the specified bus tag and handle. On successful return a 1006 * reference to a state block is returned that must be supplied in all 1007 * subsequent HAL calls. Storage associated with this reference is 1008 * dynamically allocated and must be freed by calling the ah_detach 1009 * method when the client is done. If the attach operation fails a 1010 * null (AH_NULL) reference will be returned and a status code will 1011 * be returned if the status parameter is non-zero. 1012 */ 1013 extern struct ath_hal * __ahdecl ath_hal_attach(uint16_t devid, HAL_SOFTC, 1014 HAL_BUS_TAG, HAL_BUS_HANDLE, uint16_t *eepromdata, HAL_STATUS* status); 1015 1016 extern const char *ath_hal_mac_name(struct ath_hal *); 1017 extern const char *ath_hal_rf_name(struct ath_hal *); 1018 1019 /* 1020 * Regulatory interfaces. Drivers should use ath_hal_init_channels to 1021 * request a set of channels for a particular country code and/or 1022 * regulatory domain. If CTRY_DEFAULT and SKU_NONE are specified then 1023 * this list is constructed according to the contents of the EEPROM. 1024 * ath_hal_getchannels acts similarly but does not alter the operating 1025 * state; this can be used to collect information for a particular 1026 * regulatory configuration. Finally ath_hal_set_channels installs a 1027 * channel list constructed outside the driver. The HAL will adopt the 1028 * channel list and setup internal state according to the specified 1029 * regulatory configuration (e.g. conformance test limits). 1030 * 1031 * For all interfaces the channel list is returned in the supplied array. 1032 * maxchans defines the maximum size of this array. nchans contains the 1033 * actual number of channels returned. If a problem occurred then a 1034 * status code != HAL_OK is returned. 1035 */ 1036 struct ieee80211_channel; 1037 1038 /* 1039 * Return a list of channels according to the specified regulatory. 1040 */ 1041 extern HAL_STATUS __ahdecl ath_hal_getchannels(struct ath_hal *, 1042 struct ieee80211_channel *chans, u_int maxchans, int *nchans, 1043 u_int modeSelect, HAL_CTRY_CODE cc, HAL_REG_DOMAIN regDmn, 1044 HAL_BOOL enableExtendedChannels); 1045 1046 /* 1047 * Return a list of channels and install it as the current operating 1048 * regulatory list. 1049 */ 1050 extern HAL_STATUS __ahdecl ath_hal_init_channels(struct ath_hal *, 1051 struct ieee80211_channel *chans, u_int maxchans, int *nchans, 1052 u_int modeSelect, HAL_CTRY_CODE cc, HAL_REG_DOMAIN rd, 1053 HAL_BOOL enableExtendedChannels); 1054 1055 /* 1056 * Install the list of channels as the current operating regulatory 1057 * and setup related state according to the country code and sku. 1058 */ 1059 extern HAL_STATUS __ahdecl ath_hal_set_channels(struct ath_hal *, 1060 struct ieee80211_channel *chans, int nchans, 1061 HAL_CTRY_CODE cc, HAL_REG_DOMAIN regDmn); 1062 1063 /* 1064 * Fetch the ctl/ext noise floor values reported by a MIMO 1065 * radio. Returns 1 for valid results, 0 for invalid channel. 1066 */ 1067 extern int __ahdecl ath_hal_get_mimo_chan_noise(struct ath_hal *ah, 1068 const struct ieee80211_channel *chan, int16_t *nf_ctl, 1069 int16_t *nf_ext); 1070 1071 /* 1072 * Calibrate noise floor data following a channel scan or similar. 1073 * This must be called prior retrieving noise floor data. 1074 */ 1075 extern void __ahdecl ath_hal_process_noisefloor(struct ath_hal *ah); 1076 1077 /* 1078 * Return bit mask of wireless modes supported by the hardware. 1079 */ 1080 extern u_int __ahdecl ath_hal_getwirelessmodes(struct ath_hal*); 1081 1082 /* 1083 * Calculate the packet TX time for a legacy or 11n frame 1084 */ 1085 extern uint32_t __ahdecl ath_hal_pkt_txtime(struct ath_hal *ah, 1086 const HAL_RATE_TABLE *rates, uint32_t frameLen, 1087 uint16_t rateix, HAL_BOOL isht40, HAL_BOOL shortPreamble); 1088 1089 /* 1090 * Calculate the duration of an 11n frame. 1091 */ 1092 extern uint32_t __ahdecl ath_computedur_ht(uint32_t frameLen, uint16_t rate, 1093 int streams, HAL_BOOL isht40, HAL_BOOL isShortGI); 1094 1095 /* 1096 * Calculate the transmit duration of a legacy frame. 1097 */ 1098 extern uint16_t __ahdecl ath_hal_computetxtime(struct ath_hal *, 1099 const HAL_RATE_TABLE *rates, uint32_t frameLen, 1100 uint16_t rateix, HAL_BOOL shortPreamble); 1101 #endif /* _ATH_AH_H_ */ 1102