113014ca0SSøren Schmidt /*-
24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni *
49a14aa01SUlrich Spörlein * Copyright (c) 1998 - 2008 Søren Schmidt <sos@FreeBSD.org>
513014ca0SSøren Schmidt * All rights reserved.
613014ca0SSøren Schmidt *
713014ca0SSøren Schmidt * Redistribution and use in source and binary forms, with or without
813014ca0SSøren Schmidt * modification, are permitted provided that the following conditions
913014ca0SSøren Schmidt * are met:
1013014ca0SSøren Schmidt * 1. Redistributions of source code must retain the above copyright
1113014ca0SSøren Schmidt * notice, this list of conditions and the following disclaimer,
1213014ca0SSøren Schmidt * without modification, immediately at the beginning of the file.
1313014ca0SSøren Schmidt * 2. Redistributions in binary form must reproduce the above copyright
1413014ca0SSøren Schmidt * notice, this list of conditions and the following disclaimer in the
1513014ca0SSøren Schmidt * documentation and/or other materials provided with the distribution.
1613014ca0SSøren Schmidt *
1713014ca0SSøren Schmidt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1813014ca0SSøren Schmidt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1913014ca0SSøren Schmidt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
2013014ca0SSøren Schmidt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
2113014ca0SSøren Schmidt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2213014ca0SSøren Schmidt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2313014ca0SSøren Schmidt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2413014ca0SSøren Schmidt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2513014ca0SSøren Schmidt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
2613014ca0SSøren Schmidt * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
2713014ca0SSøren Schmidt */
2813014ca0SSøren Schmidt
2913014ca0SSøren Schmidt #include <sys/param.h>
3013014ca0SSøren Schmidt #include <sys/module.h>
3113014ca0SSøren Schmidt #include <sys/systm.h>
3213014ca0SSøren Schmidt #include <sys/kernel.h>
3313014ca0SSøren Schmidt #include <sys/ata.h>
3413014ca0SSøren Schmidt #include <sys/bus.h>
3513014ca0SSøren Schmidt #include <sys/endian.h>
3613014ca0SSøren Schmidt #include <sys/malloc.h>
3713014ca0SSøren Schmidt #include <sys/lock.h>
3813014ca0SSøren Schmidt #include <sys/mutex.h>
3913014ca0SSøren Schmidt #include <sys/sema.h>
40*e453e498SBrooks Davis #include <sys/stdarg.h>
4113014ca0SSøren Schmidt #include <sys/taskqueue.h>
4213014ca0SSøren Schmidt #include <vm/uma.h>
4313014ca0SSøren Schmidt #include <machine/resource.h>
4413014ca0SSøren Schmidt #include <machine/bus.h>
4513014ca0SSøren Schmidt #include <sys/rman.h>
4613014ca0SSøren Schmidt #include <dev/pci/pcivar.h>
4713014ca0SSøren Schmidt #include <dev/pci/pcireg.h>
4813014ca0SSøren Schmidt #include <dev/ata/ata-all.h>
4913014ca0SSøren Schmidt #include <dev/ata/ata-pci.h>
5013014ca0SSøren Schmidt #include <ata_if.h>
5113014ca0SSøren Schmidt
5213014ca0SSøren Schmidt /* local prototypes */
5304ff88ceSAlexander Motin static int ata_cmd_ch_attach(device_t dev);
5413014ca0SSøren Schmidt static int ata_cmd_status(device_t dev);
55066f913aSAlexander Motin static int ata_cmd_setmode(device_t dev, int target, int mode);
5604ff88ceSAlexander Motin static int ata_sii_ch_attach(device_t dev);
5778d15416SAlexander Motin static int ata_sii_ch_detach(device_t dev);
5813014ca0SSøren Schmidt static int ata_sii_status(device_t dev);
5913014ca0SSøren Schmidt static void ata_sii_reset(device_t dev);
60066f913aSAlexander Motin static int ata_sii_setmode(device_t dev, int target, int mode);
6113014ca0SSøren Schmidt
6213014ca0SSøren Schmidt /* misc defines */
6313014ca0SSøren Schmidt #define SII_MEMIO 1
6413014ca0SSøren Schmidt #define SII_INTR 0x01
6513014ca0SSøren Schmidt #define SII_SETCLK 0x02
6613014ca0SSøren Schmidt #define SII_BUG 0x04
6713014ca0SSøren Schmidt #define SII_4CH 0x08
6813014ca0SSøren Schmidt
6913014ca0SSøren Schmidt /*
7013014ca0SSøren Schmidt * Silicon Image Inc. (SiI) (former CMD) chipset support functions
7113014ca0SSøren Schmidt */
7213014ca0SSøren Schmidt static int
ata_sii_probe(device_t dev)7313014ca0SSøren Schmidt ata_sii_probe(device_t dev)
7413014ca0SSøren Schmidt {
7513014ca0SSøren Schmidt struct ata_pci_controller *ctlr = device_get_softc(dev);
7629658c96SDimitry Andric static const struct ata_chip_id ids[] =
7713014ca0SSøren Schmidt {{ ATA_SII3114, 0x00, SII_MEMIO, SII_4CH, ATA_SA150, "3114" },
7813014ca0SSøren Schmidt { ATA_SII3512, 0x02, SII_MEMIO, 0, ATA_SA150, "3512" },
7913014ca0SSøren Schmidt { ATA_SII3112, 0x02, SII_MEMIO, 0, ATA_SA150, "3112" },
8013014ca0SSøren Schmidt { ATA_SII3112_1, 0x02, SII_MEMIO, 0, ATA_SA150, "3112" },
8113014ca0SSøren Schmidt { ATA_SII3512, 0x00, SII_MEMIO, SII_BUG, ATA_SA150, "3512" },
8213014ca0SSøren Schmidt { ATA_SII3112, 0x00, SII_MEMIO, SII_BUG, ATA_SA150, "3112" },
8313014ca0SSøren Schmidt { ATA_SII3112_1, 0x00, SII_MEMIO, SII_BUG, ATA_SA150, "3112" },
8413014ca0SSøren Schmidt { ATA_SII0680, 0x00, SII_MEMIO, SII_SETCLK, ATA_UDMA6, "680" },
8513014ca0SSøren Schmidt { ATA_CMD649, 0x00, 0, SII_INTR, ATA_UDMA5, "(CMD) 649" },
8613014ca0SSøren Schmidt { ATA_CMD648, 0x00, 0, SII_INTR, ATA_UDMA4, "(CMD) 648" },
8713014ca0SSøren Schmidt { ATA_CMD646, 0x07, 0, 0, ATA_UDMA2, "(CMD) 646U2" },
8813014ca0SSøren Schmidt { ATA_CMD646, 0x00, 0, 0, ATA_WDMA2, "(CMD) 646" },
8913014ca0SSøren Schmidt { 0, 0, 0, 0, 0, 0}};
9013014ca0SSøren Schmidt
9113014ca0SSøren Schmidt if (pci_get_vendor(dev) != ATA_SILICON_IMAGE_ID)
9213014ca0SSøren Schmidt return ENXIO;
9313014ca0SSøren Schmidt
9413014ca0SSøren Schmidt if (!(ctlr->chip = ata_match_chip(dev, ids)))
9513014ca0SSøren Schmidt return ENXIO;
9613014ca0SSøren Schmidt
9713014ca0SSøren Schmidt ata_set_desc(dev);
9813014ca0SSøren Schmidt ctlr->chipinit = ata_sii_chipinit;
993036de3cSAlexander Motin return (BUS_PROBE_LOW_PRIORITY);
10013014ca0SSøren Schmidt }
10113014ca0SSøren Schmidt
10213014ca0SSøren Schmidt int
ata_sii_chipinit(device_t dev)10313014ca0SSøren Schmidt ata_sii_chipinit(device_t dev)
10413014ca0SSøren Schmidt {
10513014ca0SSøren Schmidt struct ata_pci_controller *ctlr = device_get_softc(dev);
10613014ca0SSøren Schmidt
10713014ca0SSøren Schmidt if (ata_setup_interrupt(dev, ata_generic_intr))
10813014ca0SSøren Schmidt return ENXIO;
10913014ca0SSøren Schmidt
11013014ca0SSøren Schmidt switch (ctlr->chip->cfg1) {
11113014ca0SSøren Schmidt case SII_MEMIO:
11213014ca0SSøren Schmidt ctlr->r_type2 = SYS_RES_MEMORY;
11313014ca0SSøren Schmidt ctlr->r_rid2 = PCIR_BAR(5);
11413014ca0SSøren Schmidt if (!(ctlr->r_res2 = bus_alloc_resource_any(dev, ctlr->r_type2,
11513014ca0SSøren Schmidt &ctlr->r_rid2, RF_ACTIVE))){
11613014ca0SSøren Schmidt if (ctlr->chip->chipid != ATA_SII0680 ||
11713014ca0SSøren Schmidt (pci_read_config(dev, 0x8a, 1) & 1))
11813014ca0SSøren Schmidt return ENXIO;
11913014ca0SSøren Schmidt }
12013014ca0SSøren Schmidt
12113014ca0SSøren Schmidt if (ctlr->chip->cfg2 & SII_SETCLK) {
12213014ca0SSøren Schmidt if ((pci_read_config(dev, 0x8a, 1) & 0x30) != 0x10)
12313014ca0SSøren Schmidt pci_write_config(dev, 0x8a,
12413014ca0SSøren Schmidt (pci_read_config(dev, 0x8a, 1) & 0xcf)|0x10,1);
12513014ca0SSøren Schmidt if ((pci_read_config(dev, 0x8a, 1) & 0x30) != 0x10)
12613014ca0SSøren Schmidt device_printf(dev, "%s could not set ATA133 clock\n",
12713014ca0SSøren Schmidt ctlr->chip->text);
12813014ca0SSøren Schmidt }
12913014ca0SSøren Schmidt
13013014ca0SSøren Schmidt /* if we have 4 channels enable the second set */
13113014ca0SSøren Schmidt if (ctlr->chip->cfg2 & SII_4CH) {
13213014ca0SSøren Schmidt ATA_OUTL(ctlr->r_res2, 0x0200, 0x00000002);
13313014ca0SSøren Schmidt ctlr->channels = 4;
13413014ca0SSøren Schmidt }
13513014ca0SSøren Schmidt
13613014ca0SSøren Schmidt /* dont block interrupts from any channel */
13713014ca0SSøren Schmidt pci_write_config(dev, 0x48,
13813014ca0SSøren Schmidt (pci_read_config(dev, 0x48, 4) & ~0x03c00000), 4);
13913014ca0SSøren Schmidt
14013014ca0SSøren Schmidt /* enable PCI interrupt as BIOS might not */
14113014ca0SSøren Schmidt pci_write_config(dev, 0x8a, (pci_read_config(dev, 0x8a, 1) & 0x3f), 1);
14213014ca0SSøren Schmidt
14378d15416SAlexander Motin if (ctlr->r_res2) {
14404ff88ceSAlexander Motin ctlr->ch_attach = ata_sii_ch_attach;
14578d15416SAlexander Motin ctlr->ch_detach = ata_sii_ch_detach;
14678d15416SAlexander Motin }
14713014ca0SSøren Schmidt
14813014ca0SSøren Schmidt if (ctlr->chip->max_dma >= ATA_SA150) {
14913014ca0SSøren Schmidt ctlr->reset = ata_sii_reset;
15013014ca0SSøren Schmidt ctlr->setmode = ata_sata_setmode;
151066f913aSAlexander Motin ctlr->getrev = ata_sata_getrev;
15213014ca0SSøren Schmidt }
15313014ca0SSøren Schmidt else
15413014ca0SSøren Schmidt ctlr->setmode = ata_sii_setmode;
15513014ca0SSøren Schmidt break;
15613014ca0SSøren Schmidt
15713014ca0SSøren Schmidt default:
15813014ca0SSøren Schmidt if ((pci_read_config(dev, 0x51, 1) & 0x08) != 0x08) {
15913014ca0SSøren Schmidt device_printf(dev, "HW has secondary channel disabled\n");
16013014ca0SSøren Schmidt ctlr->channels = 1;
16113014ca0SSøren Schmidt }
16213014ca0SSøren Schmidt
16313014ca0SSøren Schmidt /* enable interrupt as BIOS might not */
16413014ca0SSøren Schmidt pci_write_config(dev, 0x71, 0x01, 1);
16513014ca0SSøren Schmidt
16604ff88ceSAlexander Motin ctlr->ch_attach = ata_cmd_ch_attach;
16778d15416SAlexander Motin ctlr->ch_detach = ata_pci_ch_detach;
16813014ca0SSøren Schmidt ctlr->setmode = ata_cmd_setmode;
16913014ca0SSøren Schmidt break;
17013014ca0SSøren Schmidt }
17113014ca0SSøren Schmidt return 0;
17213014ca0SSøren Schmidt }
17313014ca0SSøren Schmidt
17413014ca0SSøren Schmidt static int
ata_cmd_ch_attach(device_t dev)17504ff88ceSAlexander Motin ata_cmd_ch_attach(device_t dev)
17613014ca0SSøren Schmidt {
17713014ca0SSøren Schmidt struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
17813014ca0SSøren Schmidt struct ata_channel *ch = device_get_softc(dev);
17913014ca0SSøren Schmidt
18013014ca0SSøren Schmidt /* setup the usual register normal pci style */
18104ff88ceSAlexander Motin if (ata_pci_ch_attach(dev))
18213014ca0SSøren Schmidt return ENXIO;
18313014ca0SSøren Schmidt
18413014ca0SSøren Schmidt if (ctlr->chip->cfg2 & SII_INTR)
18513014ca0SSøren Schmidt ch->hw.status = ata_cmd_status;
18613014ca0SSøren Schmidt
187c7edae4bSMarius Strobl ch->flags |= ATA_NO_ATAPI_DMA;
188c7edae4bSMarius Strobl
18913014ca0SSøren Schmidt return 0;
19013014ca0SSøren Schmidt }
19113014ca0SSøren Schmidt
19213014ca0SSøren Schmidt static int
ata_cmd_status(device_t dev)19313014ca0SSøren Schmidt ata_cmd_status(device_t dev)
19413014ca0SSøren Schmidt {
19513014ca0SSøren Schmidt struct ata_channel *ch = device_get_softc(dev);
19613014ca0SSøren Schmidt u_int8_t reg71;
19713014ca0SSøren Schmidt
19813014ca0SSøren Schmidt if (((reg71 = pci_read_config(device_get_parent(dev), 0x71, 1)) &
19913014ca0SSøren Schmidt (ch->unit ? 0x08 : 0x04))) {
20013014ca0SSøren Schmidt pci_write_config(device_get_parent(dev), 0x71,
20113014ca0SSøren Schmidt reg71 & ~(ch->unit ? 0x04 : 0x08), 1);
20213014ca0SSøren Schmidt return ata_pci_status(dev);
20313014ca0SSøren Schmidt }
20413014ca0SSøren Schmidt return 0;
20513014ca0SSøren Schmidt }
20613014ca0SSøren Schmidt
207066f913aSAlexander Motin static int
ata_cmd_setmode(device_t dev,int target,int mode)208066f913aSAlexander Motin ata_cmd_setmode(device_t dev, int target, int mode)
20913014ca0SSøren Schmidt {
210066f913aSAlexander Motin device_t parent = device_get_parent(dev);
211066f913aSAlexander Motin struct ata_pci_controller *ctlr = device_get_softc(parent);
212066f913aSAlexander Motin struct ata_channel *ch = device_get_softc(dev);
213066f913aSAlexander Motin int devno = (ch->unit << 1) + target;
21413014ca0SSøren Schmidt int treg = 0x54 + ((devno < 3) ? (devno << 1) : 7);
21513014ca0SSøren Schmidt int ureg = ch->unit ? 0x7b : 0x73;
216066f913aSAlexander Motin int piomode;
2175187458fSMarius Strobl static const uint8_t piotimings[] =
2185187458fSMarius Strobl { 0xa9, 0x57, 0x44, 0x32, 0x3f, 0x87, 0x32, 0x3f };
2195187458fSMarius Strobl static const uint8_t udmatimings[][2] =
2205187458fSMarius Strobl { { 0x31, 0xc2 }, { 0x21, 0x82 }, { 0x11, 0x42 },
2215187458fSMarius Strobl { 0x25, 0x8a }, { 0x15, 0x4a }, { 0x05, 0x0a } };
22213014ca0SSøren Schmidt
223066f913aSAlexander Motin mode = min(mode, ctlr->chip->max_dma);
224066f913aSAlexander Motin if (mode >= ATA_UDMA0) {
225066f913aSAlexander Motin u_int8_t umode = pci_read_config(parent, ureg, 1);
22613014ca0SSøren Schmidt
227066f913aSAlexander Motin umode &= ~(target == 0 ? 0x35 : 0xca);
228066f913aSAlexander Motin umode |= udmatimings[mode & ATA_MODE_MASK][target];
229066f913aSAlexander Motin pci_write_config(parent, ureg, umode, 1);
230066f913aSAlexander Motin piomode = ATA_PIO4;
231066f913aSAlexander Motin } else {
232066f913aSAlexander Motin pci_write_config(parent, ureg,
233066f913aSAlexander Motin pci_read_config(parent, ureg, 1) &
234066f913aSAlexander Motin ~(target == 0 ? 0x35 : 0xca), 1);
235066f913aSAlexander Motin piomode = mode;
23613014ca0SSøren Schmidt }
237066f913aSAlexander Motin pci_write_config(parent, treg, piotimings[ata_mode2idx(piomode)], 1);
238066f913aSAlexander Motin return (mode);
23913014ca0SSøren Schmidt }
24013014ca0SSøren Schmidt
24113014ca0SSøren Schmidt static int
ata_sii_ch_attach(device_t dev)24204ff88ceSAlexander Motin ata_sii_ch_attach(device_t dev)
24313014ca0SSøren Schmidt {
24413014ca0SSøren Schmidt struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
24513014ca0SSøren Schmidt struct ata_channel *ch = device_get_softc(dev);
24613014ca0SSøren Schmidt int unit01 = (ch->unit & 1), unit10 = (ch->unit & 2);
24713014ca0SSøren Schmidt int i;
24813014ca0SSøren Schmidt
24913014ca0SSøren Schmidt for (i = ATA_DATA; i <= ATA_COMMAND; i++) {
25013014ca0SSøren Schmidt ch->r_io[i].res = ctlr->r_res2;
25113014ca0SSøren Schmidt ch->r_io[i].offset = 0x80 + i + (unit01 << 6) + (unit10 << 8);
25213014ca0SSøren Schmidt }
25313014ca0SSøren Schmidt ch->r_io[ATA_CONTROL].res = ctlr->r_res2;
25413014ca0SSøren Schmidt ch->r_io[ATA_CONTROL].offset = 0x8a + (unit01 << 6) + (unit10 << 8);
25513014ca0SSøren Schmidt ch->r_io[ATA_IDX_ADDR].res = ctlr->r_res2;
25613014ca0SSøren Schmidt ata_default_registers(dev);
25713014ca0SSøren Schmidt
25813014ca0SSøren Schmidt ch->r_io[ATA_BMCMD_PORT].res = ctlr->r_res2;
25913014ca0SSøren Schmidt ch->r_io[ATA_BMCMD_PORT].offset = 0x00 + (unit01 << 3) + (unit10 << 8);
26013014ca0SSøren Schmidt ch->r_io[ATA_BMSTAT_PORT].res = ctlr->r_res2;
26113014ca0SSøren Schmidt ch->r_io[ATA_BMSTAT_PORT].offset = 0x02 + (unit01 << 3) + (unit10 << 8);
26213014ca0SSøren Schmidt ch->r_io[ATA_BMDTP_PORT].res = ctlr->r_res2;
26313014ca0SSøren Schmidt ch->r_io[ATA_BMDTP_PORT].offset = 0x04 + (unit01 << 3) + (unit10 << 8);
26413014ca0SSøren Schmidt
26513014ca0SSøren Schmidt if (ctlr->chip->max_dma >= ATA_SA150) {
26613014ca0SSøren Schmidt ch->r_io[ATA_SSTATUS].res = ctlr->r_res2;
26713014ca0SSøren Schmidt ch->r_io[ATA_SSTATUS].offset = 0x104 + (unit01 << 7) + (unit10 << 8);
26813014ca0SSøren Schmidt ch->r_io[ATA_SERROR].res = ctlr->r_res2;
26913014ca0SSøren Schmidt ch->r_io[ATA_SERROR].offset = 0x108 + (unit01 << 7) + (unit10 << 8);
27013014ca0SSøren Schmidt ch->r_io[ATA_SCONTROL].res = ctlr->r_res2;
27113014ca0SSøren Schmidt ch->r_io[ATA_SCONTROL].offset = 0x100 + (unit01 << 7) + (unit10 << 8);
27213014ca0SSøren Schmidt ch->flags |= ATA_NO_SLAVE;
273066f913aSAlexander Motin ch->flags |= ATA_SATA;
274a250a687SAlexander Motin ch->flags |= ATA_KNOWN_PRESENCE;
27513014ca0SSøren Schmidt
27613014ca0SSøren Schmidt /* enable PHY state change interrupt */
27713014ca0SSøren Schmidt ATA_OUTL(ctlr->r_res2, 0x148 + (unit01 << 7) + (unit10 << 8),(1 << 16));
27813014ca0SSøren Schmidt }
27913014ca0SSøren Schmidt
28013014ca0SSøren Schmidt if (ctlr->chip->cfg2 & SII_BUG) {
28113014ca0SSøren Schmidt /* work around errata in early chips */
28213014ca0SSøren Schmidt ch->dma.boundary = 8192;
28313014ca0SSøren Schmidt ch->dma.segsize = 15 * DEV_BSIZE;
28413014ca0SSøren Schmidt }
28513014ca0SSøren Schmidt
28613014ca0SSøren Schmidt ata_pci_hw(dev);
28713014ca0SSøren Schmidt ch->hw.status = ata_sii_status;
288066f913aSAlexander Motin if (ctlr->chip->cfg2 & SII_SETCLK)
289066f913aSAlexander Motin ch->flags |= ATA_CHECKS_CABLE;
2901510a2b0SMarius Strobl
2911510a2b0SMarius Strobl ata_pci_dmainit(dev);
2921510a2b0SMarius Strobl
29313014ca0SSøren Schmidt return 0;
29413014ca0SSøren Schmidt }
29513014ca0SSøren Schmidt
29613014ca0SSøren Schmidt static int
ata_sii_ch_detach(device_t dev)29778d15416SAlexander Motin ata_sii_ch_detach(device_t dev)
29878d15416SAlexander Motin {
29978d15416SAlexander Motin
30078d15416SAlexander Motin ata_pci_dmafini(dev);
30178d15416SAlexander Motin return (0);
30278d15416SAlexander Motin }
30378d15416SAlexander Motin
30478d15416SAlexander Motin static int
ata_sii_status(device_t dev)30513014ca0SSøren Schmidt ata_sii_status(device_t dev)
30613014ca0SSøren Schmidt {
30713014ca0SSøren Schmidt struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
30813014ca0SSøren Schmidt struct ata_channel *ch = device_get_softc(dev);
30913014ca0SSøren Schmidt int offset0 = ((ch->unit & 1) << 3) + ((ch->unit & 2) << 8);
31013014ca0SSøren Schmidt int offset1 = ((ch->unit & 1) << 6) + ((ch->unit & 2) << 8);
31113014ca0SSøren Schmidt
31213014ca0SSøren Schmidt /* do we have any PHY events ? */
31313014ca0SSøren Schmidt if (ctlr->chip->max_dma >= ATA_SA150 &&
31413014ca0SSøren Schmidt (ATA_INL(ctlr->r_res2, 0x10 + offset0) & 0x00000010))
315bda55b6aSAlexander Motin ata_sata_phy_check_events(dev, -1);
31613014ca0SSøren Schmidt
31713014ca0SSøren Schmidt if (ATA_INL(ctlr->r_res2, 0xa0 + offset1) & 0x00000800)
31813014ca0SSøren Schmidt return ata_pci_status(dev);
31913014ca0SSøren Schmidt else
32013014ca0SSøren Schmidt return 0;
32113014ca0SSøren Schmidt }
32213014ca0SSøren Schmidt
32313014ca0SSøren Schmidt static void
ata_sii_reset(device_t dev)32413014ca0SSøren Schmidt ata_sii_reset(device_t dev)
32513014ca0SSøren Schmidt {
326a6c48c7cSAlexander Motin struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
327aecfe194SAlexander Motin struct ata_channel *ch = device_get_softc(dev);
328a6c48c7cSAlexander Motin int offset = ((ch->unit & 1) << 7) + ((ch->unit & 2) << 8);
329a6c48c7cSAlexander Motin uint32_t val;
330a6c48c7cSAlexander Motin
331a6c48c7cSAlexander Motin /* Apply R_ERR on DMA activate FIS errata workaround. */
332a6c48c7cSAlexander Motin val = ATA_INL(ctlr->r_res2, 0x14c + offset);
333a6c48c7cSAlexander Motin if ((val & 0x3) == 0x1)
334a6c48c7cSAlexander Motin ATA_OUTL(ctlr->r_res2, 0x14c + offset, val & ~0x3);
335aecfe194SAlexander Motin
3369cf4fe2eSAlexander Motin if (ata_sata_phy_reset(dev, -1, 1))
33713014ca0SSøren Schmidt ata_generic_reset(dev);
338aecfe194SAlexander Motin else
339aecfe194SAlexander Motin ch->devices = 0;
34013014ca0SSøren Schmidt }
34113014ca0SSøren Schmidt
342066f913aSAlexander Motin static int
ata_sii_setmode(device_t dev,int target,int mode)343066f913aSAlexander Motin ata_sii_setmode(device_t dev, int target, int mode)
34413014ca0SSøren Schmidt {
345066f913aSAlexander Motin device_t parent = device_get_parent(dev);
346066f913aSAlexander Motin struct ata_pci_controller *ctlr = device_get_softc(parent);
347066f913aSAlexander Motin struct ata_channel *ch = device_get_softc(dev);
348066f913aSAlexander Motin int rego = (ch->unit << 4) + (target << 1);
34913014ca0SSøren Schmidt int mreg = ch->unit ? 0x84 : 0x80;
350066f913aSAlexander Motin int mask = 0x03 << (target << 2);
351066f913aSAlexander Motin int mval = pci_read_config(parent, mreg, 1) & ~mask;
352066f913aSAlexander Motin int piomode;
353066f913aSAlexander Motin u_int8_t preg = 0xa4 + rego;
354066f913aSAlexander Motin u_int8_t dreg = 0xa8 + rego;
355066f913aSAlexander Motin u_int8_t ureg = 0xac + rego;
3565187458fSMarius Strobl static const uint16_t piotimings[] =
3575187458fSMarius Strobl { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
3585187458fSMarius Strobl static const uint16_t dmatimings[] = { 0x2208, 0x10c2, 0x10c1 };
3595187458fSMarius Strobl static const uint8_t udmatimings[] =
3605187458fSMarius Strobl { 0xf, 0xb, 0x7, 0x5, 0x3, 0x2, 0x1 };
36113014ca0SSøren Schmidt
362066f913aSAlexander Motin mode = min(mode, ctlr->chip->max_dma);
36313014ca0SSøren Schmidt
36413014ca0SSøren Schmidt if (ctlr->chip->cfg2 & SII_SETCLK) {
3659a9bce34SAlexander Motin if (ata_dma_check_80pin && mode > ATA_UDMA2 &&
3669a9bce34SAlexander Motin (pci_read_config(parent, 0x79, 1) &
36713014ca0SSøren Schmidt (ch->unit ? 0x02 : 0x01))) {
36813014ca0SSøren Schmidt ata_print_cable(dev, "controller");
36913014ca0SSøren Schmidt mode = ATA_UDMA2;
37013014ca0SSøren Schmidt }
37113014ca0SSøren Schmidt }
37213014ca0SSøren Schmidt if (mode >= ATA_UDMA0) {
373066f913aSAlexander Motin pci_write_config(parent, mreg,
374066f913aSAlexander Motin mval | (0x03 << (target << 2)), 1);
375066f913aSAlexander Motin pci_write_config(parent, ureg,
376066f913aSAlexander Motin (pci_read_config(parent, ureg, 1) & ~0x3f) |
37713014ca0SSøren Schmidt udmatimings[mode & ATA_MODE_MASK], 1);
378066f913aSAlexander Motin piomode = ATA_PIO4;
379066f913aSAlexander Motin } else if (mode >= ATA_WDMA0) {
380066f913aSAlexander Motin pci_write_config(parent, mreg,
381066f913aSAlexander Motin mval | (0x02 << (target << 2)), 1);
382066f913aSAlexander Motin pci_write_config(parent, dreg, dmatimings[mode & ATA_MODE_MASK], 2);
383066f913aSAlexander Motin piomode = (mode == ATA_WDMA0) ? ATA_PIO0 :
384066f913aSAlexander Motin (mode == ATA_WDMA1) ? ATA_PIO3 : ATA_PIO4;
385066f913aSAlexander Motin } else {
386066f913aSAlexander Motin pci_write_config(parent, mreg,
387066f913aSAlexander Motin mval | (0x01 << (target << 2)), 1);
388066f913aSAlexander Motin piomode = mode;
38913014ca0SSøren Schmidt }
390066f913aSAlexander Motin pci_write_config(parent, preg, piotimings[ata_mode2idx(piomode)], 2);
391066f913aSAlexander Motin return (mode);
39213014ca0SSøren Schmidt }
39313014ca0SSøren Schmidt
39413014ca0SSøren Schmidt ATA_DECLARE_DRIVER(ata_sii);
395