1 /*- 2 * Copyright (c) 1998 - 2008 S�ren Schmidt <sos@FreeBSD.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer, 10 * without modification, immediately at the beginning of the file. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 */ 26 27 #include <sys/cdefs.h> 28 __FBSDID("$FreeBSD$"); 29 30 #include "opt_ata.h" 31 #include <sys/param.h> 32 #include <sys/module.h> 33 #include <sys/systm.h> 34 #include <sys/kernel.h> 35 #include <sys/ata.h> 36 #include <sys/bus.h> 37 #include <sys/endian.h> 38 #include <sys/malloc.h> 39 #include <sys/lock.h> 40 #include <sys/mutex.h> 41 #include <sys/sema.h> 42 #include <sys/taskqueue.h> 43 #include <vm/uma.h> 44 #include <machine/stdarg.h> 45 #include <machine/resource.h> 46 #include <machine/bus.h> 47 #include <sys/rman.h> 48 #include <dev/pci/pcivar.h> 49 #include <dev/pci/pcireg.h> 50 #include <dev/ata/ata-all.h> 51 #include <dev/ata/ata-pci.h> 52 #include <ata_if.h> 53 54 /* local prototypes */ 55 static int ata_nvidia_chipinit(device_t dev); 56 static int ata_nvidia_ch_attach(device_t dev); 57 static int ata_nvidia_ch_attach_dumb(device_t dev); 58 static int ata_nvidia_status(device_t dev); 59 static void ata_nvidia_reset(device_t dev); 60 static int ata_nvidia_setmode(device_t dev, int target, int mode); 61 62 /* misc defines */ 63 #define NV4 0x01 64 #define NVQ 0x02 65 #define NVAHCI 0x04 66 #define NVNOFORCE 0x08 67 68 69 /* 70 * nVidia chipset support functions 71 */ 72 static int 73 ata_nvidia_probe(device_t dev) 74 { 75 struct ata_pci_controller *ctlr = device_get_softc(dev); 76 static struct ata_chip_id ids[] = 77 {{ ATA_NFORCE1, 0, 0, 0, ATA_UDMA5, "nForce" }, 78 { ATA_NFORCE2, 0, 0, 0, ATA_UDMA6, "nForce2" }, 79 { ATA_NFORCE2_PRO, 0, 0, 0, ATA_UDMA6, "nForce2 Pro" }, 80 { ATA_NFORCE2_PRO_S1, 0, 0, 0, ATA_SA150, "nForce2 Pro" }, 81 { ATA_NFORCE3, 0, 0, 0, ATA_UDMA6, "nForce3" }, 82 { ATA_NFORCE3_PRO, 0, 0, 0, ATA_UDMA6, "nForce3 Pro" }, 83 { ATA_NFORCE3_PRO_S1, 0, 0, 0, ATA_SA150, "nForce3 Pro" }, 84 { ATA_NFORCE3_PRO_S2, 0, 0, 0, ATA_SA150, "nForce3 Pro" }, 85 { ATA_NFORCE_MCP04, 0, 0, 0, ATA_UDMA6, "nForce MCP" }, 86 { ATA_NFORCE_MCP04_S1, 0, NV4, 0, ATA_SA150, "nForce MCP" }, 87 { ATA_NFORCE_MCP04_S2, 0, NV4, 0, ATA_SA150, "nForce MCP" }, 88 { ATA_NFORCE_CK804, 0, 0, 0, ATA_UDMA6, "nForce CK804" }, 89 { ATA_NFORCE_CK804_S1, 0, NV4, 0, ATA_SA300, "nForce CK804" }, 90 { ATA_NFORCE_CK804_S2, 0, NV4, 0, ATA_SA300, "nForce CK804" }, 91 { ATA_NFORCE_MCP51, 0, 0, 0, ATA_UDMA6, "nForce MCP51" }, 92 { ATA_NFORCE_MCP51_S1, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP51" }, 93 { ATA_NFORCE_MCP51_S2, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP51" }, 94 { ATA_NFORCE_MCP55, 0, 0, 0, ATA_UDMA6, "nForce MCP55" }, 95 { ATA_NFORCE_MCP55_S1, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP55" }, 96 { ATA_NFORCE_MCP55_S2, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP55" }, 97 { ATA_NFORCE_MCP61, 0, 0, 0, ATA_UDMA6, "nForce MCP61" }, 98 { ATA_NFORCE_MCP61_S1, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP61" }, 99 { ATA_NFORCE_MCP61_S2, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP61" }, 100 { ATA_NFORCE_MCP61_S3, 0, NV4|NVQ, 0, ATA_SA300, "nForce MCP61" }, 101 { ATA_NFORCE_MCP65, 0, 0, 0, ATA_UDMA6, "nForce MCP65" }, 102 { ATA_NFORCE_MCP65_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 103 { ATA_NFORCE_MCP65_A1, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 104 { ATA_NFORCE_MCP65_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 105 { ATA_NFORCE_MCP65_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 106 { ATA_NFORCE_MCP65_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 107 { ATA_NFORCE_MCP65_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 108 { ATA_NFORCE_MCP65_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 109 { ATA_NFORCE_MCP65_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP65" }, 110 { ATA_NFORCE_MCP67, 0, 0, 0, ATA_UDMA6, "nForce MCP67" }, 111 { ATA_NFORCE_MCP67_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 112 { ATA_NFORCE_MCP67_A1, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 113 { ATA_NFORCE_MCP67_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 114 { ATA_NFORCE_MCP67_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 115 { ATA_NFORCE_MCP67_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 116 { ATA_NFORCE_MCP67_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 117 { ATA_NFORCE_MCP67_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 118 { ATA_NFORCE_MCP67_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 119 { ATA_NFORCE_MCP67_A8, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 120 { ATA_NFORCE_MCP67_A9, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 121 { ATA_NFORCE_MCP67_AA, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 122 { ATA_NFORCE_MCP67_AB, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 123 { ATA_NFORCE_MCP67_AC, 0, NVAHCI, 0, ATA_SA300, "nForce MCP67" }, 124 { ATA_NFORCE_MCP73, 0, 0, 0, ATA_UDMA6, "nForce MCP73" }, 125 { ATA_NFORCE_MCP73_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 126 { ATA_NFORCE_MCP73_A1, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 127 { ATA_NFORCE_MCP73_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 128 { ATA_NFORCE_MCP73_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 129 { ATA_NFORCE_MCP73_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 130 { ATA_NFORCE_MCP73_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 131 { ATA_NFORCE_MCP73_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 132 { ATA_NFORCE_MCP73_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 133 { ATA_NFORCE_MCP73_A8, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 134 { ATA_NFORCE_MCP73_A9, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 135 { ATA_NFORCE_MCP73_AA, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 136 { ATA_NFORCE_MCP73_AB, 0, NVAHCI, 0, ATA_SA300, "nForce MCP73" }, 137 { ATA_NFORCE_MCP77, 0, 0, 0, ATA_UDMA6, "nForce MCP77" }, 138 { ATA_NFORCE_MCP77_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 139 { ATA_NFORCE_MCP77_A1, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 140 { ATA_NFORCE_MCP77_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 141 { ATA_NFORCE_MCP77_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 142 { ATA_NFORCE_MCP77_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 143 { ATA_NFORCE_MCP77_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 144 { ATA_NFORCE_MCP77_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 145 { ATA_NFORCE_MCP77_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 146 { ATA_NFORCE_MCP77_A8, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 147 { ATA_NFORCE_MCP77_A9, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 148 { ATA_NFORCE_MCP77_AA, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 149 { ATA_NFORCE_MCP77_AB, 0, NVAHCI, 0, ATA_SA300, "nForce MCP77" }, 150 { ATA_NFORCE_MCP79_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 151 { ATA_NFORCE_MCP79_A1, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 152 { ATA_NFORCE_MCP79_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 153 { ATA_NFORCE_MCP79_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 154 { ATA_NFORCE_MCP79_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 155 { ATA_NFORCE_MCP79_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 156 { ATA_NFORCE_MCP79_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 157 { ATA_NFORCE_MCP79_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 158 { ATA_NFORCE_MCP79_A8, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 159 { ATA_NFORCE_MCP79_A9, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 160 { ATA_NFORCE_MCP79_AA, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 161 { ATA_NFORCE_MCP79_AB, 0, NVAHCI, 0, ATA_SA300, "nForce MCP79" }, 162 { ATA_NFORCE_MCP89_A0, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 163 { ATA_NFORCE_MCP89_A1, 0, NVAHCI|NVNOFORCE, 0, ATA_SA300, "nForce MCP89" }, 164 { ATA_NFORCE_MCP89_A2, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 165 { ATA_NFORCE_MCP89_A3, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 166 { ATA_NFORCE_MCP89_A4, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 167 { ATA_NFORCE_MCP89_A5, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 168 { ATA_NFORCE_MCP89_A6, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 169 { ATA_NFORCE_MCP89_A7, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 170 { ATA_NFORCE_MCP89_A8, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 171 { ATA_NFORCE_MCP89_A9, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 172 { ATA_NFORCE_MCP89_AA, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 173 { ATA_NFORCE_MCP89_AB, 0, NVAHCI, 0, ATA_SA300, "nForce MCP89" }, 174 { 0, 0, 0, 0, 0, 0}} ; 175 176 if (pci_get_vendor(dev) != ATA_NVIDIA_ID) 177 return ENXIO; 178 179 if (!(ctlr->chip = ata_match_chip(dev, ids))) 180 return ENXIO; 181 182 ata_set_desc(dev); 183 if ((ctlr->chip->cfg1 & NVAHCI) && 184 ((ctlr->chip->cfg1 & NVNOFORCE) == 0 || 185 pci_get_subclass(dev) != PCIS_STORAGE_IDE)) 186 ctlr->chipinit = ata_ahci_chipinit; 187 else 188 ctlr->chipinit = ata_nvidia_chipinit; 189 return (BUS_PROBE_DEFAULT); 190 } 191 192 static int 193 ata_nvidia_chipinit(device_t dev) 194 { 195 struct ata_pci_controller *ctlr = device_get_softc(dev); 196 197 if (ata_setup_interrupt(dev, ata_generic_intr)) 198 return ENXIO; 199 200 if (ctlr->chip->cfg1 & NVAHCI) { 201 ctlr->ch_attach = ata_nvidia_ch_attach_dumb; 202 ctlr->setmode = ata_sata_setmode; 203 } else if (ctlr->chip->max_dma >= ATA_SA150) { 204 if (pci_read_config(dev, PCIR_BAR(5), 1) & 1) 205 ctlr->r_type2 = SYS_RES_IOPORT; 206 else 207 ctlr->r_type2 = SYS_RES_MEMORY; 208 ctlr->r_rid2 = PCIR_BAR(5); 209 if ((ctlr->r_res2 = bus_alloc_resource_any(dev, ctlr->r_type2, 210 &ctlr->r_rid2, RF_ACTIVE))) { 211 int offset = ctlr->chip->cfg1 & NV4 ? 0x0440 : 0x0010; 212 213 ctlr->ch_attach = ata_nvidia_ch_attach; 214 ctlr->ch_detach = ata_pci_ch_detach; 215 ctlr->reset = ata_nvidia_reset; 216 217 /* enable control access */ 218 pci_write_config(dev, 0x50, pci_read_config(dev, 0x50, 1) | 0x04,1); 219 /* MCP55 seems to need some time to allow r_res2 read. */ 220 DELAY(10); 221 if (ctlr->chip->cfg1 & NVQ) { 222 /* clear interrupt status */ 223 ATA_OUTL(ctlr->r_res2, offset, 0x00ff00ff); 224 225 /* enable device and PHY state change interrupts */ 226 ATA_OUTL(ctlr->r_res2, offset + 4, 0x000d000d); 227 228 /* disable NCQ support */ 229 ATA_OUTL(ctlr->r_res2, 0x0400, 230 ATA_INL(ctlr->r_res2, 0x0400) & 0xfffffff9); 231 } 232 else { 233 /* clear interrupt status */ 234 ATA_OUTB(ctlr->r_res2, offset, 0xff); 235 236 /* enable device and PHY state change interrupts */ 237 ATA_OUTB(ctlr->r_res2, offset + 1, 0xdd); 238 } 239 } 240 ctlr->setmode = ata_sata_setmode; 241 ctlr->getrev = ata_sata_getrev; 242 } 243 else { 244 /* disable prefetch, postwrite */ 245 pci_write_config(dev, 0x51, pci_read_config(dev, 0x51, 1) & 0x0f, 1); 246 ctlr->setmode = ata_nvidia_setmode; 247 } 248 return 0; 249 } 250 251 static int 252 ata_nvidia_ch_attach(device_t dev) 253 { 254 struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev)); 255 struct ata_channel *ch = device_get_softc(dev); 256 257 /* setup the usual register normal pci style */ 258 if (ata_pci_ch_attach(dev)) 259 return ENXIO; 260 261 ch->r_io[ATA_SSTATUS].res = ctlr->r_res2; 262 ch->r_io[ATA_SSTATUS].offset = (ch->unit << 6); 263 ch->r_io[ATA_SERROR].res = ctlr->r_res2; 264 ch->r_io[ATA_SERROR].offset = 0x04 + (ch->unit << 6); 265 ch->r_io[ATA_SCONTROL].res = ctlr->r_res2; 266 ch->r_io[ATA_SCONTROL].offset = 0x08 + (ch->unit << 6); 267 268 ch->hw.status = ata_nvidia_status; 269 ch->flags |= ATA_NO_SLAVE; 270 ch->flags |= ATA_SATA; 271 return 0; 272 } 273 274 static int 275 ata_nvidia_ch_attach_dumb(device_t dev) 276 { 277 struct ata_channel *ch = device_get_softc(dev); 278 279 if (ata_pci_ch_attach(dev)) 280 return ENXIO; 281 ch->flags |= ATA_SATA; 282 return 0; 283 } 284 285 static int 286 ata_nvidia_status(device_t dev) 287 { 288 struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev)); 289 struct ata_channel *ch = device_get_softc(dev); 290 int offset = ctlr->chip->cfg1 & NV4 ? 0x0440 : 0x0010; 291 int shift = ch->unit << (ctlr->chip->cfg1 & NVQ ? 4 : 2); 292 u_int32_t istatus; 293 294 /* get interrupt status */ 295 if (ctlr->chip->cfg1 & NVQ) 296 istatus = ATA_INL(ctlr->r_res2, offset); 297 else 298 istatus = ATA_INB(ctlr->r_res2, offset); 299 300 /* do we have any PHY events ? */ 301 if (istatus & (0x0c << shift)) 302 ata_sata_phy_check_events(dev, -1); 303 304 /* clear interrupt(s) */ 305 if (ctlr->chip->cfg1 & NVQ) 306 ATA_OUTL(ctlr->r_res2, offset, (0x0f << shift) | 0x00f000f0); 307 else 308 ATA_OUTB(ctlr->r_res2, offset, (0x0f << shift)); 309 310 /* do we have any device action ? */ 311 return (istatus & (0x01 << shift)); 312 } 313 314 static void 315 ata_nvidia_reset(device_t dev) 316 { 317 struct ata_channel *ch = device_get_softc(dev); 318 319 if (ata_sata_phy_reset(dev, -1, 1)) 320 ata_generic_reset(dev); 321 else 322 ch->devices = 0; 323 } 324 325 static int 326 ata_nvidia_setmode(device_t dev, int target, int mode) 327 { 328 device_t parent = device_get_parent(dev); 329 struct ata_pci_controller *ctlr = device_get_softc(parent); 330 struct ata_channel *ch = device_get_softc(dev); 331 int devno = (ch->unit << 1) + target; 332 int piomode; 333 u_int8_t timings[] = { 0xa8, 0x65, 0x42, 0x22, 0x20, 0xa8, 0x22, 0x20 }; 334 int modes[7] = { 0xc2, 0xc1, 0xc0, 0xc4, 0xc5, 0xc6, 0xc7 }; 335 int reg = 0x63 - devno; 336 337 mode = min(mode, ctlr->chip->max_dma); 338 339 if (mode >= ATA_UDMA0) { 340 pci_write_config(parent, reg, modes[mode & ATA_MODE_MASK], 1); 341 piomode = ATA_PIO4; 342 } else { 343 pci_write_config(parent, reg, 0x8b, 1); 344 piomode = mode; 345 } 346 pci_write_config(parent, reg - 0x08, timings[ata_mode2idx(piomode)], 1); 347 return (mode); 348 } 349 350 ATA_DECLARE_DRIVER(ata_nvidia); 351 MODULE_DEPEND(ata_nvidia, ata_ahci, 1, 1, 1); 352