xref: /freebsd/sys/dev/ata/chipsets/ata-highpoint.c (revision cfd6422a5217410fbd66f7a7a8a64d9d85e61229)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3  *
4  * Copyright (c) 1998 - 2008 Søren Schmidt <sos@FreeBSD.org>
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer,
12  *    without modification, immediately at the beginning of the file.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  */
28 
29 #include <sys/cdefs.h>
30 __FBSDID("$FreeBSD$");
31 
32 #include <sys/param.h>
33 #include <sys/module.h>
34 #include <sys/systm.h>
35 #include <sys/kernel.h>
36 #include <sys/ata.h>
37 #include <sys/bus.h>
38 #include <sys/endian.h>
39 #include <sys/malloc.h>
40 #include <sys/lock.h>
41 #include <sys/mutex.h>
42 #include <sys/sema.h>
43 #include <sys/taskqueue.h>
44 #include <vm/uma.h>
45 #include <machine/stdarg.h>
46 #include <machine/resource.h>
47 #include <machine/bus.h>
48 #include <sys/rman.h>
49 #include <dev/pci/pcivar.h>
50 #include <dev/pci/pcireg.h>
51 #include <dev/ata/ata-all.h>
52 #include <dev/ata/ata-pci.h>
53 #include <ata_if.h>
54 
55 /* local prototypes */
56 static int ata_highpoint_chipinit(device_t dev);
57 static int ata_highpoint_ch_attach(device_t dev);
58 static int ata_highpoint_setmode(device_t dev, int target, int mode);
59 static int ata_highpoint_check_80pin(device_t dev, int mode);
60 
61 /* misc defines */
62 #define HPT_366		0
63 #define HPT_370		1
64 #define HPT_372		2
65 #define HPT_374		3
66 #define HPT_OLD		1
67 
68 /*
69  * HighPoint chipset support functions
70  */
71 static int
72 ata_highpoint_probe(device_t dev)
73 {
74     struct ata_pci_controller *ctlr = device_get_softc(dev);
75     const struct ata_chip_id *idx;
76     static const struct ata_chip_id ids[] =
77     {{ ATA_HPT374, 0x07, HPT_374, 0,       ATA_UDMA6, "HPT374" },
78      { ATA_HPT372, 0x02, HPT_372, 0,       ATA_UDMA6, "HPT372N" },
79      { ATA_HPT372, 0x01, HPT_372, 0,       ATA_UDMA6, "HPT372" },
80      { ATA_HPT371, 0x01, HPT_372, 0,       ATA_UDMA6, "HPT371" },
81      { ATA_HPT366, 0x05, HPT_372, 0,       ATA_UDMA6, "HPT372" },
82      { ATA_HPT366, 0x03, HPT_370, 0,       ATA_UDMA5, "HPT370" },
83      { ATA_HPT366, 0x02, HPT_366, 0,       ATA_UDMA4, "HPT368" },
84      { ATA_HPT366, 0x00, HPT_366, HPT_OLD, ATA_UDMA4, "HPT366" },
85      { ATA_HPT302, 0x01, HPT_372, 0,       ATA_UDMA6, "HPT302" },
86      { 0, 0, 0, 0, 0, 0}};
87     char buffer[64];
88 
89     if (pci_get_vendor(dev) != ATA_HIGHPOINT_ID)
90         return ENXIO;
91 
92     if (!(idx = ata_match_chip(dev, ids)))
93 	return ENXIO;
94 
95     strcpy(buffer, "HighPoint ");
96     strcat(buffer, idx->text);
97     if (idx->cfg1 == HPT_374) {
98 	if (pci_get_function(dev) == 0)
99 	    strcat(buffer, " (channel 0+1)");
100 	if (pci_get_function(dev) == 1)
101 	    strcat(buffer, " (channel 2+3)");
102     }
103     sprintf(buffer, "%s %s controller", buffer, ata_mode2str(idx->max_dma));
104     device_set_desc_copy(dev, buffer);
105     ctlr->chip = idx;
106     ctlr->chipinit = ata_highpoint_chipinit;
107     return (BUS_PROBE_LOW_PRIORITY);
108 }
109 
110 static int
111 ata_highpoint_chipinit(device_t dev)
112 {
113     struct ata_pci_controller *ctlr = device_get_softc(dev);
114 
115     if (ata_setup_interrupt(dev, ata_generic_intr))
116 	return ENXIO;
117 
118     if (ctlr->chip->cfg2 == HPT_OLD) {
119 	/* disable interrupt prediction */
120 	pci_write_config(dev, 0x51, (pci_read_config(dev, 0x51, 1) & ~0x80), 1);
121     }
122     else {
123 	/* disable interrupt prediction */
124 	pci_write_config(dev, 0x51, (pci_read_config(dev, 0x51, 1) & ~0x03), 1);
125 	pci_write_config(dev, 0x55, (pci_read_config(dev, 0x55, 1) & ~0x03), 1);
126 
127 	/* enable interrupts */
128 	pci_write_config(dev, 0x5a, (pci_read_config(dev, 0x5a, 1) & ~0x10), 1);
129 
130 	/* set clocks etc */
131 	if (ctlr->chip->cfg1 < HPT_372)
132 	    pci_write_config(dev, 0x5b, 0x22, 1);
133 	else
134 	    pci_write_config(dev, 0x5b,
135 			     (pci_read_config(dev, 0x5b, 1) & 0x01) | 0x20, 1);
136     }
137     ctlr->ch_attach = ata_highpoint_ch_attach;
138     ctlr->ch_detach = ata_pci_ch_detach;
139     ctlr->setmode = ata_highpoint_setmode;
140     return 0;
141 }
142 
143 static int
144 ata_highpoint_ch_attach(device_t dev)
145 {
146 	struct ata_pci_controller *ctlr = device_get_softc(device_get_parent(dev));
147 	struct ata_channel *ch = device_get_softc(dev);
148 
149 	/* setup the usual register normal pci style */
150 	if (ata_pci_ch_attach(dev))
151 		return (ENXIO);
152 	ch->flags |= ATA_ALWAYS_DMASTAT;
153 	ch->flags |= ATA_CHECKS_CABLE;
154 	if (ctlr->chip->cfg1 == HPT_366)
155 		ch->flags |= ATA_NO_ATAPI_DMA;
156 	return (0);
157 }
158 
159 static int
160 ata_highpoint_setmode(device_t dev, int target, int mode)
161 {
162 	device_t parent = device_get_parent(dev);
163 	struct ata_pci_controller *ctlr = device_get_softc(parent);
164 	struct ata_channel *ch = device_get_softc(dev);
165 	int devno = (ch->unit << 1) + target;
166 	static const uint32_t timings33[][4] = {
167 	/*    HPT366      HPT370      HPT372      HPT374           mode */
168 	{ 0x40d0a7aa, 0x06914e57, 0x0d029d5e, 0x0ac1f48a },     /* PIO 0 */
169 	{ 0x40d0a7a3, 0x06914e43, 0x0d029d26, 0x0ac1f465 },     /* PIO 1 */
170 	{ 0x40d0a753, 0x06514e33, 0x0c829ca6, 0x0a81f454 },     /* PIO 2 */
171 	{ 0x40c8a742, 0x06514e22, 0x0c829c84, 0x0a81f443 },     /* PIO 3 */
172 	{ 0x40c8a731, 0x06514e21, 0x0c829c62, 0x0a81f442 },     /* PIO 4 */
173 	{ 0x20c8a797, 0x26514e97, 0x2c82922e, 0x228082ea },     /* MWDMA 0 */
174 	{ 0x20c8a732, 0x26514e33, 0x2c829266, 0x22808254 },     /* MWDMA 1 */
175 	{ 0x20c8a731, 0x26514e21, 0x2c829262, 0x22808242 },     /* MWDMA 2 */
176 	{ 0x10c8a731, 0x16514e31, 0x1c829c62, 0x121882ea },     /* UDMA 0 */
177 	{ 0x10cba731, 0x164d4e31, 0x1c9a9c62, 0x12148254 },     /* UDMA 1 */
178 	{ 0x10caa731, 0x16494e31, 0x1c929c62, 0x120c8242 },     /* UDMA 2 */
179 	{ 0x10cfa731, 0x166d4e31, 0x1c8e9c62, 0x128c8242 },     /* UDMA 3 */
180 	{ 0x10c9a731, 0x16454e31, 0x1c8a9c62, 0x12ac8242 },     /* UDMA 4 */
181 	{ 0,          0x16454e31, 0x1c8a9c62, 0x12848242 },     /* UDMA 5 */
182 	{ 0,          0,          0x1c869c62, 0x12808242 }      /* UDMA 6 */
183 	};
184 
185 	mode = min(mode, ctlr->chip->max_dma);
186 	mode = ata_highpoint_check_80pin(dev, mode);
187 	/*
188 	 * most if not all HPT chips cant really handle that the device is
189 	 * running at ATA_UDMA6/ATA133 speed, so we cheat at set the device to
190          * a max of ATA_UDMA5/ATA100 to guard against suboptimal performance
191 	 */
192 	mode = min(mode, ATA_UDMA5);
193 	pci_write_config(parent, 0x40 + (devno << 2),
194 			 timings33[ata_mode2idx(mode)][ctlr->chip->cfg1], 4);
195 	return (mode);
196 }
197 
198 static int
199 ata_highpoint_check_80pin(device_t dev, int mode)
200 {
201     device_t parent = device_get_parent(dev);
202     struct ata_pci_controller *ctlr = device_get_softc(parent);
203     struct ata_channel *ch = device_get_softc(dev);
204     u_int8_t reg, val, res;
205 
206     if (ctlr->chip->cfg1 == HPT_374 && pci_get_function(parent) == 1) {
207 	reg = ch->unit ? 0x57 : 0x53;
208 	val = pci_read_config(parent, reg, 1);
209 	pci_write_config(parent, reg, val | 0x80, 1);
210     }
211     else {
212 	reg = 0x5b;
213 	val = pci_read_config(parent, reg, 1);
214 	pci_write_config(parent, reg, val & 0xfe, 1);
215     }
216     res = pci_read_config(parent, 0x5a, 1) & (ch->unit ? 0x1:0x2);
217     pci_write_config(parent, reg, val, 1);
218 
219     if (ata_dma_check_80pin && mode > ATA_UDMA2 && res) {
220 	ata_print_cable(dev, "controller");
221 	mode = ATA_UDMA2;
222     }
223     return mode;
224 }
225 
226 ATA_DECLARE_DRIVER(ata_highpoint);
227