xref: /freebsd/sys/dev/arcmsr/arcmsr.c (revision a9e5e04e6468e7ad9d17a8fe73b2bc7091894934)
1f1c579b1SScott Long /*
235689395SXin LI ********************************************************************************
335689395SXin LI **        OS    : FreeBSD
4f1c579b1SScott Long **   FILE NAME  : arcmsr.c
5d74001adSXin LI **        BY    : Erich Chen, Ching Huang
6f1c579b1SScott Long **   Description: SCSI RAID Device Driver for
735689395SXin LI **                ARECA (ARC11XX/ARC12XX/ARC13XX/ARC16XX/ARC188x)
835689395SXin LI **                SATA/SAS RAID HOST Adapter
935689395SXin LI ********************************************************************************
1035689395SXin LI ********************************************************************************
11f1c579b1SScott Long **
12718cf2ccSPedro F. Giffuni ** SPDX-License-Identifier: BSD-3-Clause
13718cf2ccSPedro F. Giffuni **
1435689395SXin LI ** Copyright (C) 2002 - 2012, Areca Technology Corporation All rights reserved.
15f1c579b1SScott Long **
16f1c579b1SScott Long ** Redistribution and use in source and binary forms, with or without
17f1c579b1SScott Long ** modification, are permitted provided that the following conditions
18f1c579b1SScott Long ** are met:
19f1c579b1SScott Long ** 1. Redistributions of source code must retain the above copyright
20f1c579b1SScott Long **    notice, this list of conditions and the following disclaimer.
21f1c579b1SScott Long ** 2. Redistributions in binary form must reproduce the above copyright
22f1c579b1SScott Long **    notice, this list of conditions and the following disclaimer in the
23f1c579b1SScott Long **    documentation and/or other materials provided with the distribution.
24f1c579b1SScott Long ** 3. The name of the author may not be used to endorse or promote products
25f1c579b1SScott Long **    derived from this software without specific prior written permission.
26f1c579b1SScott Long **
27f1c579b1SScott Long ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
28f1c579b1SScott Long ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
29f1c579b1SScott Long ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
30f1c579b1SScott Long ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
31f1c579b1SScott Long ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
32f1c579b1SScott Long ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
33f1c579b1SScott Long ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
34f1c579b1SScott Long ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
35f1c579b1SScott Long **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
36f1c579b1SScott Long ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3735689395SXin LI ********************************************************************************
38f1c579b1SScott Long ** History
39f1c579b1SScott Long **
40f1c579b1SScott Long **    REV#         DATE         NAME        DESCRIPTION
4122f2616bSXin LI ** 1.00.00.00   03/31/2004  Erich Chen      First release
42f1c579b1SScott Long ** 1.20.00.02   11/29/2004  Erich Chen      bug fix with arcmsr_bus_reset when PHY error
4322f2616bSXin LI ** 1.20.00.03   04/19/2005  Erich Chen      add SATA 24 Ports adapter type support
44ad6d6297SScott Long **                                          clean unused function
4522f2616bSXin LI ** 1.20.00.12   09/12/2005  Erich Chen      bug fix with abort command handling,
46ad6d6297SScott Long **                                          firmware version check
47ad6d6297SScott Long **                                          and firmware update notify for hardware bug fix
48ad6d6297SScott Long **                                          handling if none zero high part physical address
49ad6d6297SScott Long **                                          of srb resource
5022f2616bSXin LI ** 1.20.00.13   08/18/2006  Erich Chen      remove pending srb and report busy
51ad6d6297SScott Long **                                          add iop message xfer
52ad6d6297SScott Long **                                          with scsi pass-through command
53ad6d6297SScott Long **                                          add new device id of sas raid adapters
54ad6d6297SScott Long **                                          code fit for SPARC64 & PPC
55f48f00a1SScott Long ** 1.20.00.14   02/05/2007  Erich Chen      bug fix for incorrect ccb_h.status report
56f48f00a1SScott Long **                                          and cause g_vfs_done() read write error
5744f05562SScott Long ** 1.20.00.15   10/10/2007  Erich Chen      support new RAID adapter type ARC120x
58641182baSXin LI ** 1.20.00.16   10/10/2009  Erich Chen      Bug fix for RAID adapter type ARC120x
59641182baSXin LI **                                          bus_dmamem_alloc() with BUS_DMA_ZERO
60d74001adSXin LI ** 1.20.00.17   07/15/2010  Ching Huang     Added support ARC1880
61d74001adSXin LI **                                          report CAM_DEV_NOT_THERE instead of CAM_SEL_TIMEOUT when device failed,
62d74001adSXin LI **                                          prevent cam_periph_error removing all LUN devices of one Target id
63d74001adSXin LI **                                          for any one LUN device failed
64231c8b71SXin LI ** 1.20.00.18   10/14/2010  Ching Huang     Fixed "inquiry data fails comparion at DV1 step"
65231c8b71SXin LI **              10/25/2010  Ching Huang     Fixed bad range input in bus_alloc_resource for ADAPTER_TYPE_B
66231c8b71SXin LI ** 1.20.00.19   11/11/2010  Ching Huang     Fixed arcmsr driver prevent arcsas support for Areca SAS HBA ARC13x0
6722f2616bSXin LI ** 1.20.00.20   12/08/2010  Ching Huang     Avoid calling atomic_set_int function
6822f2616bSXin LI ** 1.20.00.21   02/08/2011  Ching Huang     Implement I/O request timeout
6922f2616bSXin LI **              02/14/2011  Ching Huang     Modified pktRequestCount
7022f2616bSXin LI ** 1.20.00.21   03/03/2011  Ching Huang     if a command timeout, then wait its ccb back before free it
714e32649fSXin LI ** 1.20.00.22   07/04/2011  Ching Huang     Fixed multiple MTX panic
72dac36688SXin LI ** 1.20.00.23   10/28/2011  Ching Huang     Added TIMEOUT_DELAY in case of too many HDDs need to start
73dac36688SXin LI ** 1.20.00.23   11/08/2011  Ching Huang     Added report device transfer speed
74dac36688SXin LI ** 1.20.00.23   01/30/2012  Ching Huang     Fixed Request requeued and Retrying command
75dac36688SXin LI ** 1.20.00.24   06/11/2012  Ching Huang     Fixed return sense data condition
76dac36688SXin LI ** 1.20.00.25   08/17/2012  Ching Huang     Fixed hotplug device no function on type A adapter
77abfdbca9SXin LI ** 1.20.00.26   12/14/2012  Ching Huang     Added support ARC1214,1224,1264,1284
78abfdbca9SXin LI ** 1.20.00.27   05/06/2013  Ching Huang     Fixed out standing cmd full on ARC-12x4
791e7d660aSXin LI ** 1.20.00.28   09/13/2013  Ching Huang     Removed recursive mutex in arcmsr_abort_dr_ccbs
80224a78aeSXin LI ** 1.20.00.29   12/18/2013  Ching Huang     Change simq allocation number, support ARC1883
81b23a1998SXin LI ** 1.30.00.00   11/30/2015  Ching Huang     Added support ARC1203
82a1103e04SXin LI ** 1.40.00.00   07/11/2017  Ching Huang     Added support ARC1884
83fc5ef1caSXin LI ** 1.40.00.01   10/30/2017  Ching Huang     Fixed release memory resource
84fa42a0bfSXin LI ** 1.50.00.00   09/30/2020  Ching Huang     Added support ARC-1886, NVMe/SAS/SATA controller
855842073aSXin LI ** 1.50.00.01   02/26/2021  Ching Huang     Fixed no action of hot plugging device on type_F adapter
86438b5532SXin LI ** 1.50.00.02   04/16/2021  Ching Huang     Fixed scsi command timeout on ARC-1886 when
87438b5532SXin LI **                                          scatter-gather count large than some number
886964b77eS黃清隆 ** 1.50.00.03   05/04/2021  Ching Huang     Fixed doorbell status arrived late on ARC-1886
896964b77eS黃清隆 ** 1.50.00.04   12/08/2021  Ching Huang     Fixed boot up hung under ARC-1886 with no volume created
90f1c579b1SScott Long ******************************************************************************************
91f1c579b1SScott Long */
924b7ec270SMarius Strobl 
934b7ec270SMarius Strobl #include <sys/cdefs.h>
944b7ec270SMarius Strobl __FBSDID("$FreeBSD$");
954b7ec270SMarius Strobl 
9622f2616bSXin LI #if 0
9722f2616bSXin LI #define ARCMSR_DEBUG1			1
9822f2616bSXin LI #endif
99f1c579b1SScott Long #include <sys/param.h>
100f1c579b1SScott Long #include <sys/systm.h>
101f1c579b1SScott Long #include <sys/malloc.h>
102f1c579b1SScott Long #include <sys/kernel.h>
103f1c579b1SScott Long #include <sys/bus.h>
104f1c579b1SScott Long #include <sys/queue.h>
105f1c579b1SScott Long #include <sys/stat.h>
106f1c579b1SScott Long #include <sys/devicestat.h>
107f1c579b1SScott Long #include <sys/kthread.h>
108f1c579b1SScott Long #include <sys/module.h>
109f1c579b1SScott Long #include <sys/proc.h>
110f1c579b1SScott Long #include <sys/lock.h>
111f1c579b1SScott Long #include <sys/sysctl.h>
112f1c579b1SScott Long #include <sys/poll.h>
113f1c579b1SScott Long #include <sys/ioccom.h>
114f1c579b1SScott Long #include <vm/vm.h>
115f1c579b1SScott Long #include <vm/vm_param.h>
116f1c579b1SScott Long #include <vm/pmap.h>
117f1c579b1SScott Long 
118f1c579b1SScott Long #include <isa/rtc.h>
119f1c579b1SScott Long 
120f1c579b1SScott Long #include <machine/bus.h>
121f1c579b1SScott Long #include <machine/resource.h>
122f1c579b1SScott Long #include <machine/atomic.h>
123f1c579b1SScott Long #include <sys/conf.h>
124f1c579b1SScott Long #include <sys/rman.h>
125f1c579b1SScott Long 
126f1c579b1SScott Long #include <cam/cam.h>
127f1c579b1SScott Long #include <cam/cam_ccb.h>
128f1c579b1SScott Long #include <cam/cam_sim.h>
129d74001adSXin LI #include <cam/cam_periph.h>
130d74001adSXin LI #include <cam/cam_xpt_periph.h>
131f1c579b1SScott Long #include <cam/cam_xpt_sim.h>
132f1c579b1SScott Long #include <cam/cam_debug.h>
133f1c579b1SScott Long #include <cam/scsi/scsi_all.h>
134f1c579b1SScott Long #include <cam/scsi/scsi_message.h>
135f1c579b1SScott Long /*
136f1c579b1SScott Long **************************************************************************
137f1c579b1SScott Long **************************************************************************
138f1c579b1SScott Long */
139f1c579b1SScott Long #include <sys/selinfo.h>
140f1c579b1SScott Long #include <sys/mutex.h>
141ad6d6297SScott Long #include <sys/endian.h>
142f1c579b1SScott Long #include <dev/pci/pcivar.h>
143f1c579b1SScott Long #include <dev/pci/pcireg.h>
14444f05562SScott Long 
14522f2616bSXin LI #define arcmsr_callout_init(a)	callout_init(a, /*mpsafe*/1);
14622f2616bSXin LI 
1476964b77eS黃清隆 #define ARCMSR_DRIVER_VERSION	"arcmsr version 1.50.00.04 2021-12-08"
148f1c579b1SScott Long #include <dev/arcmsr/arcmsr.h>
149f1c579b1SScott Long /*
150f1c579b1SScott Long **************************************************************************
151f1c579b1SScott Long **************************************************************************
152f1c579b1SScott Long */
15322f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb);
154ad6d6297SScott Long static struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb);
155ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb);
156f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev);
157f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev);
158f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev);
159ad6d6297SScott Long static u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg);
160ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb);
161f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev);
16244f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb);
163ad6d6297SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb);
164ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb);
165ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb);
166ad6d6297SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb);
167ad6d6297SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb);
168ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb);
169ad6d6297SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb);
17035689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb, struct QBUFFER *prbuffer);
1717a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb);
172ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb);
173ad6d6297SScott Long static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag);
174ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb);
175ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb);
176ad6d6297SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb, bus_dma_segment_t *dm_segs, u_int32_t nseg);
177ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb);
178ad6d6297SScott Long static int arcmsr_resume(device_t dev);
179ad6d6297SScott Long static int arcmsr_suspend(device_t dev);
180d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb);
181d74001adSXin LI static void arcmsr_polling_devmap(void *arg);
18222f2616bSXin LI static void arcmsr_srb_timeout(void *arg);
1837a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb);
184a1103e04SXin LI static void arcmsr_hbe_postqueue_isr(struct AdapterControlBlock *acb);
185fa42a0bfSXin LI static void arcmsr_hbf_postqueue_isr(struct AdapterControlBlock *acb);
186fc5ef1caSXin LI static void arcmsr_teardown_intr(device_t dev, struct AdapterControlBlock *acb);
18722f2616bSXin LI #ifdef ARCMSR_DEBUG1
18822f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb);
18922f2616bSXin LI #endif
190f1c579b1SScott Long /*
191f1c579b1SScott Long **************************************************************************
192ad6d6297SScott Long **************************************************************************
193ad6d6297SScott Long */
194ad6d6297SScott Long static void UDELAY(u_int32_t us) { DELAY(us); }
195ad6d6297SScott Long /*
196ad6d6297SScott Long **************************************************************************
197f1c579b1SScott Long **************************************************************************
198f1c579b1SScott Long */
199231c8b71SXin LI static bus_dmamap_callback_t arcmsr_map_free_srb;
200231c8b71SXin LI static bus_dmamap_callback_t arcmsr_execute_srb;
201f1c579b1SScott Long /*
202f1c579b1SScott Long **************************************************************************
203f1c579b1SScott Long **************************************************************************
204f1c579b1SScott Long */
205f1c579b1SScott Long static d_open_t	arcmsr_open;
206f1c579b1SScott Long static d_close_t arcmsr_close;
207f1c579b1SScott Long static d_ioctl_t arcmsr_ioctl;
208f1c579b1SScott Long 
209f1c579b1SScott Long static device_method_t arcmsr_methods[]={
210f1c579b1SScott Long 	DEVMETHOD(device_probe,		arcmsr_probe),
211f1c579b1SScott Long 	DEVMETHOD(device_attach,	arcmsr_attach),
212f1c579b1SScott Long 	DEVMETHOD(device_detach,	arcmsr_detach),
213f1c579b1SScott Long 	DEVMETHOD(device_shutdown,	arcmsr_shutdown),
214ad6d6297SScott Long 	DEVMETHOD(device_suspend,	arcmsr_suspend),
215ad6d6297SScott Long 	DEVMETHOD(device_resume,	arcmsr_resume),
2164b7ec270SMarius Strobl 	DEVMETHOD_END
217f1c579b1SScott Long };
218f1c579b1SScott Long 
219f1c579b1SScott Long static driver_t arcmsr_driver={
220ad6d6297SScott Long 	"arcmsr", arcmsr_methods, sizeof(struct AdapterControlBlock)
221f1c579b1SScott Long };
222f1c579b1SScott Long 
223f1c579b1SScott Long static devclass_t arcmsr_devclass;
224f1c579b1SScott Long DRIVER_MODULE(arcmsr, pci, arcmsr_driver, arcmsr_devclass, 0, 0);
225d3cf342dSScott Long MODULE_DEPEND(arcmsr, pci, 1, 1, 1);
226d3cf342dSScott Long MODULE_DEPEND(arcmsr, cam, 1, 1, 1);
227ad6d6297SScott Long #ifndef BUS_DMA_COHERENT
228ad6d6297SScott Long 	#define	BUS_DMA_COHERENT	0x04	/* hint: map memory in a coherent way */
229ad6d6297SScott Long #endif
230f1c579b1SScott Long static struct cdevsw arcmsr_cdevsw={
231f1c579b1SScott Long 		.d_version = D_VERSION,
232f1c579b1SScott Long 		.d_open    = arcmsr_open, 	/* open     */
233f1c579b1SScott Long 		.d_close   = arcmsr_close, 	/* close    */
234f1c579b1SScott Long 		.d_ioctl   = arcmsr_ioctl, 	/* ioctl    */
235f1c579b1SScott Long 		.d_name    = "arcmsr", 		/* name     */
236f1c579b1SScott Long 	};
237d74001adSXin LI /*
238d74001adSXin LI **************************************************************************
239d74001adSXin LI **************************************************************************
240d74001adSXin LI */
24100b4e54aSWarner Losh static int arcmsr_open(struct cdev *dev, int flags, int fmt, struct thread *proc)
242f1c579b1SScott Long {
243*a9e5e04eSJohn Baldwin 	struct AdapterControlBlock *acb = dev->si_drv1;
2449ea5bef2SWarner Losh 
245ad6d6297SScott Long 	if (acb == NULL) {
246f1c579b1SScott Long 		return ENXIO;
247f1c579b1SScott Long 	}
248dac36688SXin LI 	return (0);
249f1c579b1SScott Long }
250f1c579b1SScott Long /*
251f1c579b1SScott Long **************************************************************************
252f1c579b1SScott Long **************************************************************************
253f1c579b1SScott Long */
25400b4e54aSWarner Losh static int arcmsr_close(struct cdev *dev, int flags, int fmt, struct thread *proc)
255f1c579b1SScott Long {
256*a9e5e04eSJohn Baldwin 	struct AdapterControlBlock *acb = dev->si_drv1;
2579ea5bef2SWarner Losh 
258ad6d6297SScott Long 	if (acb == NULL) {
259f1c579b1SScott Long 		return ENXIO;
260f1c579b1SScott Long 	}
261f1c579b1SScott Long 	return 0;
262f1c579b1SScott Long }
263f1c579b1SScott Long /*
264f1c579b1SScott Long **************************************************************************
265f1c579b1SScott Long **************************************************************************
266f1c579b1SScott Long */
26700b4e54aSWarner Losh static int arcmsr_ioctl(struct cdev *dev, u_long ioctl_cmd, caddr_t arg, int flags, struct thread *proc)
268f1c579b1SScott Long {
269*a9e5e04eSJohn Baldwin 	struct AdapterControlBlock *acb = dev->si_drv1;
270f1c579b1SScott Long 
271ad6d6297SScott Long 	if (acb == NULL) {
272f1c579b1SScott Long 		return ENXIO;
273f1c579b1SScott Long 	}
274ad6d6297SScott Long 	return (arcmsr_iop_ioctlcmd(acb, ioctl_cmd, arg));
275f1c579b1SScott Long }
276f1c579b1SScott Long /*
27744f05562SScott Long **********************************************************************
27844f05562SScott Long **********************************************************************
27944f05562SScott Long */
28044f05562SScott Long static u_int32_t arcmsr_disable_allintr( struct AdapterControlBlock *acb)
28144f05562SScott Long {
28244f05562SScott Long 	u_int32_t intmask_org = 0;
28344f05562SScott Long 
28444f05562SScott Long 	switch (acb->adapter_type) {
28544f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
28644f05562SScott Long 			/* disable all outbound interrupt */
287d74001adSXin LI 			intmask_org = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intmask); /* disable outbound message0 int */
288d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
28944f05562SScott Long 		}
29044f05562SScott Long 		break;
29144f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
292b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
29344f05562SScott Long 			/* disable all outbound interrupt */
294b23a1998SXin LI 			intmask_org = READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask)
295b23a1998SXin LI 						& (~ARCMSR_IOP2DRV_MESSAGE_CMD_DONE); /* disable outbound message0 int */
296b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask, 0); /* disable all interrupt */
297d74001adSXin LI 		}
298d74001adSXin LI 		break;
299d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
300d74001adSXin LI 			/* disable all outbound interrupt */
301d74001adSXin LI 			intmask_org = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_mask); /* disable outbound message0 int */
302d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org|ARCMSR_HBCMU_ALL_INTMASKENABLE);
30344f05562SScott Long 		}
30444f05562SScott Long 		break;
3057a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
3067a7bc959SXin LI 			/* disable all outbound interrupt */
3077a7bc959SXin LI 			intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable); /* disable outbound message0 int */
3087a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
3097a7bc959SXin LI 		}
3107a7bc959SXin LI 		break;
311fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
312fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
313a1103e04SXin LI 			/* disable all outbound interrupt */
314fa42a0bfSXin LI 			intmask_org = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_mask); /* disable outbound message0 int */
315a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_mask, intmask_org | ARCMSR_HBEMU_ALL_INTMASKENABLE);
316a1103e04SXin LI 		}
317a1103e04SXin LI 		break;
31844f05562SScott Long 	}
31944f05562SScott Long 	return (intmask_org);
32044f05562SScott Long }
32144f05562SScott Long /*
32244f05562SScott Long **********************************************************************
32344f05562SScott Long **********************************************************************
32444f05562SScott Long */
32544f05562SScott Long static void arcmsr_enable_allintr( struct AdapterControlBlock *acb, u_int32_t intmask_org)
32644f05562SScott Long {
32744f05562SScott Long 	u_int32_t mask;
32844f05562SScott Long 
32944f05562SScott Long 	switch (acb->adapter_type) {
33044f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
33144f05562SScott Long 			/* enable outbound Post Queue, outbound doorbell Interrupt */
332d74001adSXin LI 			mask = ~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
33344f05562SScott Long 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org & mask);
33444f05562SScott Long 			acb->outbound_int_enable = ~(intmask_org & mask) & 0x000000ff;
33544f05562SScott Long 		}
33644f05562SScott Long 		break;
33744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
338b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
339d74001adSXin LI 			/* enable ARCMSR_IOP2DRV_MESSAGE_CMD_DONE */
340d74001adSXin LI 			mask = (ARCMSR_IOP2DRV_DATA_WRITE_OK|ARCMSR_IOP2DRV_DATA_READ_OK|ARCMSR_IOP2DRV_CDB_DONE|ARCMSR_IOP2DRV_MESSAGE_CMD_DONE);
341b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask, intmask_org | mask); /*1=interrupt enable, 0=interrupt disable*/
34244f05562SScott Long 			acb->outbound_int_enable = (intmask_org | mask) & 0x0000000f;
34344f05562SScott Long 		}
34444f05562SScott Long 		break;
345d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
346d74001adSXin LI 			/* enable outbound Post Queue, outbound doorbell Interrupt */
347d74001adSXin LI 			mask = ~(ARCMSR_HBCMU_UTILITY_A_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK);
348d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org & mask);
349d74001adSXin LI 			acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
350d74001adSXin LI 		}
351d74001adSXin LI 		break;
3527a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
3537a7bc959SXin LI 			/* enable outbound Post Queue, outbound doorbell Interrupt */
3547a7bc959SXin LI 			mask = ARCMSR_HBDMU_ALL_INT_ENABLE;
3557a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | mask);
3567a7bc959SXin LI 			CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
3577a7bc959SXin LI 			acb->outbound_int_enable = mask;
3587a7bc959SXin LI 		}
3597a7bc959SXin LI 		break;
360fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
361fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
362a1103e04SXin LI 			/* enable outbound Post Queue, outbound doorbell Interrupt */
363a1103e04SXin LI 			mask = ~(ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR | ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR);
364a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_mask, intmask_org & mask);
365a1103e04SXin LI 			acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
366a1103e04SXin LI 		}
367a1103e04SXin LI 		break;
36844f05562SScott Long 	}
36944f05562SScott Long }
37044f05562SScott Long /*
37144f05562SScott Long **********************************************************************
37244f05562SScott Long **********************************************************************
37344f05562SScott Long */
37444f05562SScott Long static u_int8_t arcmsr_hba_wait_msgint_ready(struct AdapterControlBlock *acb)
37544f05562SScott Long {
37644f05562SScott Long 	u_int32_t Index;
37744f05562SScott Long 	u_int8_t Retries = 0x00;
37844f05562SScott Long 
37944f05562SScott Long 	do {
38044f05562SScott Long 		for(Index=0; Index < 100; Index++) {
381d74001adSXin LI 			if(CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
382d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);/*clear interrupt*/
38344f05562SScott Long 				return TRUE;
38444f05562SScott Long 			}
38544f05562SScott Long 			UDELAY(10000);
38644f05562SScott Long 		}/*max 1 seconds*/
38744f05562SScott Long 	}while(Retries++ < 20);/*max 20 sec*/
388dac36688SXin LI 	return (FALSE);
38944f05562SScott Long }
39044f05562SScott Long /*
39144f05562SScott Long **********************************************************************
39244f05562SScott Long **********************************************************************
39344f05562SScott Long */
39444f05562SScott Long static u_int8_t arcmsr_hbb_wait_msgint_ready(struct AdapterControlBlock *acb)
39544f05562SScott Long {
39644f05562SScott Long 	u_int32_t Index;
39744f05562SScott Long 	u_int8_t Retries = 0x00;
398b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
39944f05562SScott Long 
40044f05562SScott Long 	do {
40144f05562SScott Long 		for(Index=0; Index < 100; Index++) {
402b23a1998SXin LI 			if(READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
403b23a1998SXin LI 				WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);/*clear interrupt*/
404b23a1998SXin LI 				WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
405d74001adSXin LI 				return TRUE;
406d74001adSXin LI 			}
407d74001adSXin LI 			UDELAY(10000);
408d74001adSXin LI 		}/*max 1 seconds*/
409d74001adSXin LI 	}while(Retries++ < 20);/*max 20 sec*/
410dac36688SXin LI 	return (FALSE);
411d74001adSXin LI }
412d74001adSXin LI /*
413d74001adSXin LI **********************************************************************
414d74001adSXin LI **********************************************************************
415d74001adSXin LI */
416d74001adSXin LI static u_int8_t arcmsr_hbc_wait_msgint_ready(struct AdapterControlBlock *acb)
417d74001adSXin LI {
418d74001adSXin LI 	u_int32_t Index;
419d74001adSXin LI 	u_int8_t Retries = 0x00;
420d74001adSXin LI 
421d74001adSXin LI 	do {
422d74001adSXin LI 		for(Index=0; Index < 100; Index++) {
423d74001adSXin LI 			if(CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
424d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);/*clear interrupt*/
42544f05562SScott Long 				return TRUE;
42644f05562SScott Long 			}
42744f05562SScott Long 			UDELAY(10000);
42844f05562SScott Long 		}/*max 1 seconds*/
42944f05562SScott Long 	}while(Retries++ < 20);/*max 20 sec*/
430dac36688SXin LI 	return (FALSE);
43144f05562SScott Long }
43244f05562SScott Long /*
4337a7bc959SXin LI **********************************************************************
4347a7bc959SXin LI **********************************************************************
4357a7bc959SXin LI */
4367a7bc959SXin LI static u_int8_t arcmsr_hbd_wait_msgint_ready(struct AdapterControlBlock *acb)
4377a7bc959SXin LI {
4387a7bc959SXin LI 	u_int32_t Index;
4397a7bc959SXin LI 	u_int8_t Retries = 0x00;
4407a7bc959SXin LI 
4417a7bc959SXin LI 	do {
4427a7bc959SXin LI 		for(Index=0; Index < 100; Index++) {
4437a7bc959SXin LI 			if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
4447a7bc959SXin LI 				CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);/*clear interrupt*/
4457a7bc959SXin LI 				return TRUE;
4467a7bc959SXin LI 			}
4477a7bc959SXin LI 			UDELAY(10000);
4487a7bc959SXin LI 		}/*max 1 seconds*/
4497a7bc959SXin LI 	}while(Retries++ < 20);/*max 20 sec*/
4507a7bc959SXin LI 	return (FALSE);
4517a7bc959SXin LI }
4527a7bc959SXin LI /*
453a1103e04SXin LI **********************************************************************
454a1103e04SXin LI **********************************************************************
455a1103e04SXin LI */
456a1103e04SXin LI static u_int8_t arcmsr_hbe_wait_msgint_ready(struct AdapterControlBlock *acb)
457a1103e04SXin LI {
458a1103e04SXin LI 	u_int32_t Index, read_doorbell;
459a1103e04SXin LI 	u_int8_t Retries = 0x00;
460a1103e04SXin LI 
461a1103e04SXin LI 	do {
462a1103e04SXin LI 		for(Index=0; Index < 100; Index++) {
463a1103e04SXin LI 			read_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
464a1103e04SXin LI 			if((read_doorbell ^ acb->in_doorbell) & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
465a1103e04SXin LI 				CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0);/*clear interrupt*/
466a1103e04SXin LI 				acb->in_doorbell = read_doorbell;
467a1103e04SXin LI 				return TRUE;
468a1103e04SXin LI 			}
469a1103e04SXin LI 			UDELAY(10000);
470a1103e04SXin LI 		}/*max 1 seconds*/
471a1103e04SXin LI 	}while(Retries++ < 20);/*max 20 sec*/
472a1103e04SXin LI 	return (FALSE);
473a1103e04SXin LI }
474a1103e04SXin LI /*
47544f05562SScott Long ************************************************************************
47644f05562SScott Long ************************************************************************
47744f05562SScott Long */
47844f05562SScott Long static void arcmsr_flush_hba_cache(struct AdapterControlBlock *acb)
47944f05562SScott Long {
48044f05562SScott Long 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
48144f05562SScott Long 
482d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
48344f05562SScott Long 	do {
48444f05562SScott Long 		if(arcmsr_hba_wait_msgint_ready(acb)) {
48544f05562SScott Long 			break;
48644f05562SScott Long 		} else {
48744f05562SScott Long 			retry_count--;
48844f05562SScott Long 		}
48944f05562SScott Long 	}while(retry_count != 0);
49044f05562SScott Long }
49144f05562SScott Long /*
49244f05562SScott Long ************************************************************************
49344f05562SScott Long ************************************************************************
49444f05562SScott Long */
49544f05562SScott Long static void arcmsr_flush_hbb_cache(struct AdapterControlBlock *acb)
49644f05562SScott Long {
49744f05562SScott Long 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
498b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
49944f05562SScott Long 
500b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_FLUSH_CACHE);
50144f05562SScott Long 	do {
50244f05562SScott Long 		if(arcmsr_hbb_wait_msgint_ready(acb)) {
50344f05562SScott Long 			break;
50444f05562SScott Long 		} else {
50544f05562SScott Long 			retry_count--;
50644f05562SScott Long 		}
50744f05562SScott Long 	}while(retry_count != 0);
50844f05562SScott Long }
50944f05562SScott Long /*
51044f05562SScott Long ************************************************************************
51144f05562SScott Long ************************************************************************
51244f05562SScott Long */
513d74001adSXin LI static void arcmsr_flush_hbc_cache(struct AdapterControlBlock *acb)
514d74001adSXin LI {
515d74001adSXin LI 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
516d74001adSXin LI 
517d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
518d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
519d74001adSXin LI 	do {
520d74001adSXin LI 		if(arcmsr_hbc_wait_msgint_ready(acb)) {
521d74001adSXin LI 			break;
522d74001adSXin LI 		} else {
523d74001adSXin LI 			retry_count--;
524d74001adSXin LI 		}
525d74001adSXin LI 	}while(retry_count != 0);
526d74001adSXin LI }
527d74001adSXin LI /*
528d74001adSXin LI ************************************************************************
529d74001adSXin LI ************************************************************************
530d74001adSXin LI */
5317a7bc959SXin LI static void arcmsr_flush_hbd_cache(struct AdapterControlBlock *acb)
5327a7bc959SXin LI {
5337a7bc959SXin LI 	int retry_count = 30; /* enlarge wait flush adapter cache time: 10 minute */
5347a7bc959SXin LI 
5357a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
5367a7bc959SXin LI 	do {
5377a7bc959SXin LI 		if(arcmsr_hbd_wait_msgint_ready(acb)) {
5387a7bc959SXin LI 			break;
5397a7bc959SXin LI 		} else {
5407a7bc959SXin LI 			retry_count--;
5417a7bc959SXin LI 		}
5427a7bc959SXin LI 	}while(retry_count != 0);
5437a7bc959SXin LI }
5447a7bc959SXin LI /*
5457a7bc959SXin LI ************************************************************************
5467a7bc959SXin LI ************************************************************************
5477a7bc959SXin LI */
548a1103e04SXin LI static void arcmsr_flush_hbe_cache(struct AdapterControlBlock *acb)
549a1103e04SXin LI {
550a1103e04SXin LI 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
551a1103e04SXin LI 
552a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
553a1103e04SXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
554a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
555a1103e04SXin LI 	do {
556a1103e04SXin LI 		if(arcmsr_hbe_wait_msgint_ready(acb)) {
557a1103e04SXin LI 			break;
558a1103e04SXin LI 		} else {
559a1103e04SXin LI 			retry_count--;
560a1103e04SXin LI 		}
561a1103e04SXin LI 	}while(retry_count != 0);
562a1103e04SXin LI }
563a1103e04SXin LI /*
564a1103e04SXin LI ************************************************************************
565a1103e04SXin LI ************************************************************************
566a1103e04SXin LI */
56744f05562SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb)
56844f05562SScott Long {
56944f05562SScott Long 	switch (acb->adapter_type) {
57044f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
57144f05562SScott Long 			arcmsr_flush_hba_cache(acb);
57244f05562SScott Long 		}
57344f05562SScott Long 		break;
57444f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
57544f05562SScott Long 			arcmsr_flush_hbb_cache(acb);
57644f05562SScott Long 		}
57744f05562SScott Long 		break;
578d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
579d74001adSXin LI 			arcmsr_flush_hbc_cache(acb);
580d74001adSXin LI 		}
581d74001adSXin LI 		break;
5827a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
5837a7bc959SXin LI 			arcmsr_flush_hbd_cache(acb);
5847a7bc959SXin LI 		}
5857a7bc959SXin LI 		break;
586fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
587fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
588a1103e04SXin LI 			arcmsr_flush_hbe_cache(acb);
589a1103e04SXin LI 		}
590a1103e04SXin LI 		break;
59144f05562SScott Long 	}
59244f05562SScott Long }
59344f05562SScott Long /*
594ad6d6297SScott Long *******************************************************************************
595ad6d6297SScott Long *******************************************************************************
596f1c579b1SScott Long */
597ad6d6297SScott Long static int arcmsr_suspend(device_t dev)
598f1c579b1SScott Long {
599ad6d6297SScott Long 	struct AdapterControlBlock	*acb = device_get_softc(dev);
600f1c579b1SScott Long 
601ad6d6297SScott Long 	/* flush controller */
602ad6d6297SScott Long 	arcmsr_iop_parking(acb);
603d74001adSXin LI 	/* disable all outbound interrupt */
604d74001adSXin LI 	arcmsr_disable_allintr(acb);
605ad6d6297SScott Long 	return(0);
606ad6d6297SScott Long }
607ad6d6297SScott Long /*
608ad6d6297SScott Long *******************************************************************************
609ad6d6297SScott Long *******************************************************************************
610ad6d6297SScott Long */
611ad6d6297SScott Long static int arcmsr_resume(device_t dev)
612ad6d6297SScott Long {
613ad6d6297SScott Long 	struct AdapterControlBlock	*acb = device_get_softc(dev);
614f1c579b1SScott Long 
615ad6d6297SScott Long 	arcmsr_iop_init(acb);
616ad6d6297SScott Long 	return(0);
617f1c579b1SScott Long }
618f1c579b1SScott Long /*
619f1c579b1SScott Long *********************************************************************************
620f1c579b1SScott Long *********************************************************************************
621f1c579b1SScott Long */
622ad6d6297SScott Long static void arcmsr_async(void *cb_arg, u_int32_t code, struct cam_path *path, void *arg)
623f1c579b1SScott Long {
624ad6d6297SScott Long 	u_int8_t target_id, target_lun;
625f1c579b1SScott Long 
626ad6d6297SScott Long 	switch (code) {
627f1c579b1SScott Long 	case AC_LOST_DEVICE:
628f1c579b1SScott Long 		target_id = xpt_path_target_id(path);
629f1c579b1SScott Long 		target_lun = xpt_path_lun_id(path);
630d74001adSXin LI 		if((target_id > ARCMSR_MAX_TARGETID) || (target_lun > ARCMSR_MAX_TARGETLUN)) {
631f1c579b1SScott Long 			break;
632f1c579b1SScott Long 		}
633f1c579b1SScott Long 		break;
634f1c579b1SScott Long 	default:
635f1c579b1SScott Long 		break;
636f1c579b1SScott Long 	}
637f1c579b1SScott Long }
638f1c579b1SScott Long /*
639f1c579b1SScott Long **********************************************************************
640f1c579b1SScott Long **********************************************************************
641f1c579b1SScott Long */
642ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb)
643f1c579b1SScott Long {
644ad6d6297SScott Long 	union ccb *pccb = srb->pccb;
645f1c579b1SScott Long 
646ad6d6297SScott Long 	pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
647ad6d6297SScott Long 	pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
648dac36688SXin LI 	if(pccb->csio.sense_len) {
649ad6d6297SScott Long 		memset(&pccb->csio.sense_data, 0, sizeof(pccb->csio.sense_data));
650ad6d6297SScott Long 		memcpy(&pccb->csio.sense_data, srb->arcmsr_cdb.SenseData,
651ad6d6297SScott Long 		get_min(sizeof(struct SENSE_DATA), sizeof(pccb->csio.sense_data)));
652ad6d6297SScott Long 		((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70); /* Valid,ErrorCode */
653f1c579b1SScott Long 		pccb->ccb_h.status |= CAM_AUTOSNS_VALID;
654f1c579b1SScott Long 	}
655f1c579b1SScott Long }
656f1c579b1SScott Long /*
657f1c579b1SScott Long *********************************************************************
65844f05562SScott Long *********************************************************************
65944f05562SScott Long */
66044f05562SScott Long static void arcmsr_abort_hba_allcmd(struct AdapterControlBlock *acb)
66144f05562SScott Long {
66244f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
66344f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
664d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
66544f05562SScott Long 	}
66644f05562SScott Long }
66744f05562SScott Long /*
66844f05562SScott Long *********************************************************************
66944f05562SScott Long *********************************************************************
67044f05562SScott Long */
67144f05562SScott Long static void arcmsr_abort_hbb_allcmd(struct AdapterControlBlock *acb)
67244f05562SScott Long {
673b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
674b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_ABORT_CMD);
67544f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
676d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
677d74001adSXin LI 	}
678d74001adSXin LI }
679d74001adSXin LI /*
680d74001adSXin LI *********************************************************************
681d74001adSXin LI *********************************************************************
682d74001adSXin LI */
683d74001adSXin LI static void arcmsr_abort_hbc_allcmd(struct AdapterControlBlock *acb)
684d74001adSXin LI {
685d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
686d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
687d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
688d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
68944f05562SScott Long 	}
69044f05562SScott Long }
69144f05562SScott Long /*
69244f05562SScott Long *********************************************************************
693f1c579b1SScott Long *********************************************************************
694f1c579b1SScott Long */
6957a7bc959SXin LI static void arcmsr_abort_hbd_allcmd(struct AdapterControlBlock *acb)
6967a7bc959SXin LI {
6977a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
6987a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
6997a7bc959SXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
7007a7bc959SXin LI 	}
7017a7bc959SXin LI }
7027a7bc959SXin LI /*
7037a7bc959SXin LI *********************************************************************
7047a7bc959SXin LI *********************************************************************
7057a7bc959SXin LI */
706a1103e04SXin LI static void arcmsr_abort_hbe_allcmd(struct AdapterControlBlock *acb)
707a1103e04SXin LI {
708a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
709a1103e04SXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
710a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
711a1103e04SXin LI 	if(!arcmsr_hbe_wait_msgint_ready(acb)) {
712a1103e04SXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
713a1103e04SXin LI 	}
714a1103e04SXin LI }
715a1103e04SXin LI /*
716a1103e04SXin LI *********************************************************************
717a1103e04SXin LI *********************************************************************
718a1103e04SXin LI */
719ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb)
720f1c579b1SScott Long {
72144f05562SScott Long 	switch (acb->adapter_type) {
72244f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
72344f05562SScott Long 			arcmsr_abort_hba_allcmd(acb);
72444f05562SScott Long 		}
72544f05562SScott Long 		break;
72644f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
72744f05562SScott Long 			arcmsr_abort_hbb_allcmd(acb);
72844f05562SScott Long 		}
72944f05562SScott Long 		break;
730d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
731d74001adSXin LI 			arcmsr_abort_hbc_allcmd(acb);
732d74001adSXin LI 		}
733d74001adSXin LI 		break;
7347a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
7357a7bc959SXin LI 			arcmsr_abort_hbd_allcmd(acb);
7367a7bc959SXin LI 		}
7377a7bc959SXin LI 		break;
738fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
739fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
740a1103e04SXin LI 			arcmsr_abort_hbe_allcmd(acb);
741a1103e04SXin LI 		}
742a1103e04SXin LI 		break;
74344f05562SScott Long 	}
74444f05562SScott Long }
74544f05562SScott Long /*
746231c8b71SXin LI **********************************************************************
747231c8b71SXin LI **********************************************************************
748231c8b71SXin LI */
749231c8b71SXin LI static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag)
750231c8b71SXin LI {
751231c8b71SXin LI 	struct AdapterControlBlock *acb = srb->acb;
752231c8b71SXin LI 	union ccb *pccb = srb->pccb;
753231c8b71SXin LI 
75422f2616bSXin LI 	if(srb->srb_flags & SRB_FLAG_TIMER_START)
75522f2616bSXin LI 		callout_stop(&srb->ccb_callout);
756231c8b71SXin LI 	if((pccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
757231c8b71SXin LI 		bus_dmasync_op_t op;
758231c8b71SXin LI 
759231c8b71SXin LI 		if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
760231c8b71SXin LI 			op = BUS_DMASYNC_POSTREAD;
761231c8b71SXin LI 		} else {
762231c8b71SXin LI 			op = BUS_DMASYNC_POSTWRITE;
763231c8b71SXin LI 		}
764231c8b71SXin LI 		bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
765231c8b71SXin LI 		bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
766231c8b71SXin LI 	}
767231c8b71SXin LI 	if(stand_flag == 1) {
768231c8b71SXin LI 		atomic_subtract_int(&acb->srboutstandingcount, 1);
769231c8b71SXin LI 		if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) && (
770abfdbca9SXin LI 		acb->srboutstandingcount < (acb->maxOutstanding -10))) {
771231c8b71SXin LI 			acb->acb_flags &= ~ACB_F_CAM_DEV_QFRZN;
772231c8b71SXin LI 			pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
773231c8b71SXin LI 		}
774231c8b71SXin LI 	}
77522f2616bSXin LI 	if(srb->srb_state != ARCMSR_SRB_TIMEOUT)
77622f2616bSXin LI 		arcmsr_free_srb(srb);
77722f2616bSXin LI 	acb->pktReturnCount++;
778231c8b71SXin LI 	xpt_done(pccb);
779231c8b71SXin LI }
780231c8b71SXin LI /*
78144f05562SScott Long **************************************************************************
78244f05562SScott Long **************************************************************************
78344f05562SScott Long */
784d74001adSXin LI static void arcmsr_report_srb_state(struct AdapterControlBlock *acb, struct CommandControlBlock *srb, u_int16_t error)
78544f05562SScott Long {
78644f05562SScott Long 	int target, lun;
78744f05562SScott Long 
78844f05562SScott Long 	target = srb->pccb->ccb_h.target_id;
78944f05562SScott Long 	lun = srb->pccb->ccb_h.target_lun;
790d74001adSXin LI 	if(error == FALSE) {
79144f05562SScott Long 		if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
79244f05562SScott Long 			acb->devstate[target][lun] = ARECA_RAID_GOOD;
79344f05562SScott Long 		}
79444f05562SScott Long 		srb->pccb->ccb_h.status |= CAM_REQ_CMP;
79544f05562SScott Long 		arcmsr_srb_complete(srb, 1);
79644f05562SScott Long 	} else {
79744f05562SScott Long 		switch(srb->arcmsr_cdb.DeviceStatus) {
79844f05562SScott Long 		case ARCMSR_DEV_SELECT_TIMEOUT: {
79944f05562SScott Long 				if(acb->devstate[target][lun] == ARECA_RAID_GOOD) {
800d74001adSXin LI 					printf( "arcmsr%d: Target=%x, Lun=%x, selection timeout, raid volume was lost\n", acb->pci_unit, target, lun);
801ad6d6297SScott Long 				}
80244f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GONE;
803d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
80444f05562SScott Long 				arcmsr_srb_complete(srb, 1);
80544f05562SScott Long 			}
80644f05562SScott Long 			break;
80744f05562SScott Long 		case ARCMSR_DEV_ABORTED:
80844f05562SScott Long 		case ARCMSR_DEV_INIT_FAIL: {
80944f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GONE;
81044f05562SScott Long 				srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
81144f05562SScott Long 				arcmsr_srb_complete(srb, 1);
81244f05562SScott Long 			}
81344f05562SScott Long 			break;
81444f05562SScott Long 		case SCSISTAT_CHECK_CONDITION: {
81544f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GOOD;
81644f05562SScott Long 				arcmsr_report_sense_info(srb);
81744f05562SScott Long 				arcmsr_srb_complete(srb, 1);
81844f05562SScott Long 			}
81944f05562SScott Long 			break;
82044f05562SScott Long 		default:
82110d66948SKevin Lo 			printf("arcmsr%d: scsi id=%d lun=%d isr got command error done,but got unknown DeviceStatus=0x%x \n"
822d74001adSXin LI 					, acb->pci_unit, target, lun ,srb->arcmsr_cdb.DeviceStatus);
82344f05562SScott Long 			acb->devstate[target][lun] = ARECA_RAID_GONE;
82444f05562SScott Long 			srb->pccb->ccb_h.status |= CAM_UNCOR_PARITY;
82510d66948SKevin Lo 			/*unknown error or crc error just for retry*/
82644f05562SScott Long 			arcmsr_srb_complete(srb, 1);
82744f05562SScott Long 			break;
82844f05562SScott Long 		}
82944f05562SScott Long 	}
83044f05562SScott Long }
83144f05562SScott Long /*
83244f05562SScott Long **************************************************************************
83344f05562SScott Long **************************************************************************
83444f05562SScott Long */
835d74001adSXin LI static void arcmsr_drain_donequeue(struct AdapterControlBlock *acb, u_int32_t flag_srb, u_int16_t error)
83644f05562SScott Long {
83744f05562SScott Long 	struct CommandControlBlock *srb;
83844f05562SScott Long 
83944f05562SScott Long 	/* check if command done with no error*/
840d74001adSXin LI 	switch (acb->adapter_type) {
841fc5ef1caSXin LI 	case ACB_ADAPTER_TYPE_A:
842fc5ef1caSXin LI 	case ACB_ADAPTER_TYPE_B:
843fc5ef1caSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
844fc5ef1caSXin LI 		break;
845d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
8467a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
84722f2616bSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0)); /*frame must be 32 bytes aligned*/
848d74001adSXin LI 		break;
849a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E:
850fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
851a1103e04SXin LI 		srb = acb->psrb_pool[flag_srb];
852a1103e04SXin LI 		break;
853d74001adSXin LI 	default:
854d74001adSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
855d74001adSXin LI 		break;
856d74001adSXin LI 	}
85722f2616bSXin LI 	if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
85822f2616bSXin LI 		if(srb->srb_state == ARCMSR_SRB_TIMEOUT) {
85922f2616bSXin LI 			arcmsr_free_srb(srb);
86022f2616bSXin LI 			printf("arcmsr%d: srb='%p' return srb has been timeouted\n", acb->pci_unit, srb);
86144f05562SScott Long 			return;
86244f05562SScott Long 		}
86322f2616bSXin LI 		printf("arcmsr%d: return srb has been completed\n"
86422f2616bSXin LI 			"srb='%p' srb_state=0x%x outstanding srb count=%d \n",
86522f2616bSXin LI 			acb->pci_unit, srb, srb->srb_state, acb->srboutstandingcount);
86644f05562SScott Long 		return;
86744f05562SScott Long 	}
868d74001adSXin LI 	arcmsr_report_srb_state(acb, srb, error);
86944f05562SScott Long }
87044f05562SScott Long /*
87122f2616bSXin LI **************************************************************************
87222f2616bSXin LI **************************************************************************
87322f2616bSXin LI */
87422f2616bSXin LI static void	arcmsr_srb_timeout(void *arg)
87522f2616bSXin LI {
87622f2616bSXin LI 	struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
87722f2616bSXin LI 	struct AdapterControlBlock *acb;
87822f2616bSXin LI 	int target, lun;
87922f2616bSXin LI 	u_int8_t cmd;
88022f2616bSXin LI 
88122f2616bSXin LI 	target = srb->pccb->ccb_h.target_id;
88222f2616bSXin LI 	lun = srb->pccb->ccb_h.target_lun;
88322f2616bSXin LI 	acb = srb->acb;
8847a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
88522f2616bSXin LI 	if(srb->srb_state == ARCMSR_SRB_START)
88622f2616bSXin LI 	{
8874aa947cbSWarner Losh 		cmd = scsiio_cdb_ptr(&srb->pccb->csio)[0];
88822f2616bSXin LI 		srb->srb_state = ARCMSR_SRB_TIMEOUT;
88922f2616bSXin LI 		srb->pccb->ccb_h.status |= CAM_CMD_TIMEOUT;
89022f2616bSXin LI 		arcmsr_srb_complete(srb, 1);
89122f2616bSXin LI 		printf("arcmsr%d: scsi id %d lun %d cmd=0x%x srb='%p' ccb command time out!\n",
89222f2616bSXin LI 				 acb->pci_unit, target, lun, cmd, srb);
89322f2616bSXin LI 	}
8947a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
89522f2616bSXin LI #ifdef ARCMSR_DEBUG1
89622f2616bSXin LI 	arcmsr_dump_data(acb);
89722f2616bSXin LI #endif
89822f2616bSXin LI }
89922f2616bSXin LI 
90022f2616bSXin LI /*
90144f05562SScott Long **********************************************************************
90244f05562SScott Long **********************************************************************
90344f05562SScott Long */
90444f05562SScott Long static void arcmsr_done4abort_postqueue(struct AdapterControlBlock *acb)
90544f05562SScott Long {
90644f05562SScott Long 	int i=0;
90744f05562SScott Long 	u_int32_t flag_srb;
908d74001adSXin LI 	u_int16_t error;
90944f05562SScott Long 
91044f05562SScott Long 	switch (acb->adapter_type) {
91144f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
91244f05562SScott Long 			u_int32_t outbound_intstatus;
91344f05562SScott Long 
91444f05562SScott Long 			/*clear and abort all outbound posted Q*/
915d74001adSXin LI 			outbound_intstatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
916d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus);/*clear interrupt*/
917d74001adSXin LI 			while(((flag_srb=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_queueport)) != 0xFFFFFFFF) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
918d74001adSXin LI 				error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
919d74001adSXin LI 				arcmsr_drain_donequeue(acb, flag_srb, error);
92044f05562SScott Long 			}
92144f05562SScott Long 		}
92244f05562SScott Long 		break;
92344f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
92444f05562SScott Long 			struct HBB_MessageUnit *phbbmu=(struct HBB_MessageUnit *)acb->pmu;
92544f05562SScott Long 
92644f05562SScott Long 			/*clear all outbound posted Q*/
927b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
92844f05562SScott Long 			for(i=0; i < ARCMSR_MAX_HBB_POSTQUEUE; i++) {
92944f05562SScott Long 				if((flag_srb = phbbmu->done_qbuffer[i]) != 0) {
93044f05562SScott Long 					phbbmu->done_qbuffer[i] = 0;
931d74001adSXin LI 					error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
932d74001adSXin LI 					arcmsr_drain_donequeue(acb, flag_srb, error);
93344f05562SScott Long 				}
93444f05562SScott Long 				phbbmu->post_qbuffer[i] = 0;
93544f05562SScott Long 			}/*drain reply FIFO*/
93644f05562SScott Long 			phbbmu->doneq_index = 0;
93744f05562SScott Long 			phbbmu->postq_index = 0;
93844f05562SScott Long 		}
93944f05562SScott Long 		break;
940d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
941d74001adSXin LI 			while((CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
942d74001adSXin LI 				flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
943d74001adSXin LI 				error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
944d74001adSXin LI 				arcmsr_drain_donequeue(acb, flag_srb, error);
945d74001adSXin LI 			}
946d74001adSXin LI 		}
947d74001adSXin LI 		break;
948fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_D:
9497a7bc959SXin LI 		arcmsr_hbd_postqueue_isr(acb);
9507a7bc959SXin LI 		break;
951fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
952a1103e04SXin LI 		arcmsr_hbe_postqueue_isr(acb);
953fa42a0bfSXin LI 		break;
954fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
955fa42a0bfSXin LI 		arcmsr_hbf_postqueue_isr(acb);
956a1103e04SXin LI 		break;
95744f05562SScott Long 	}
958f1c579b1SScott Long }
959f1c579b1SScott Long /*
960f1c579b1SScott Long ****************************************************************************
961f1c579b1SScott Long ****************************************************************************
962f1c579b1SScott Long */
963ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb)
964f1c579b1SScott Long {
965ad6d6297SScott Long 	struct CommandControlBlock *srb;
96644f05562SScott Long 	u_int32_t intmask_org;
967ad6d6297SScott Long 	u_int32_t i=0;
968f1c579b1SScott Long 
96944f05562SScott Long 	if(acb->srboutstandingcount>0) {
97044f05562SScott Long 		/* disable all outbound interrupt */
97144f05562SScott Long 		intmask_org = arcmsr_disable_allintr(acb);
97244f05562SScott Long 		/*clear and abort all outbound posted Q*/
97344f05562SScott Long 		arcmsr_done4abort_postqueue(acb);
974f1c579b1SScott Long 		/* talk to iop 331 outstanding command aborted*/
975ad6d6297SScott Long 		arcmsr_abort_allcmd(acb);
976ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
977ad6d6297SScott Long 			srb = acb->psrb_pool[i];
97822f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
97922f2616bSXin LI 				srb->srb_state = ARCMSR_SRB_ABORTED;
980ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
981ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
982123055f0SNathan Whitehorn 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p' aborted\n"
98322f2616bSXin LI 						, acb->pci_unit, srb->pccb->ccb_h.target_id
984123055f0SNathan Whitehorn 						, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
985f1c579b1SScott Long 			}
986f1c579b1SScott Long 		}
987f1c579b1SScott Long 		/* enable all outbound interrupt */
98844f05562SScott Long 		arcmsr_enable_allintr(acb, intmask_org);
989f1c579b1SScott Long 	}
99022f2616bSXin LI 	acb->srboutstandingcount = 0;
991ad6d6297SScott Long 	acb->workingsrb_doneindex = 0;
992ad6d6297SScott Long 	acb->workingsrb_startindex = 0;
99322f2616bSXin LI 	acb->pktRequestCount = 0;
99422f2616bSXin LI 	acb->pktReturnCount = 0;
995f1c579b1SScott Long }
996f1c579b1SScott Long /*
997f1c579b1SScott Long **********************************************************************
998f1c579b1SScott Long **********************************************************************
999f1c579b1SScott Long */
100044f05562SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb,
100144f05562SScott Long 		bus_dma_segment_t *dm_segs, u_int32_t nseg)
1002f1c579b1SScott Long {
1003ad6d6297SScott Long 	struct ARCMSR_CDB *arcmsr_cdb = &srb->arcmsr_cdb;
1004ad6d6297SScott Long 	u_int8_t *psge = (u_int8_t *)&arcmsr_cdb->u;
1005ad6d6297SScott Long 	u_int32_t address_lo, address_hi;
1006ad6d6297SScott Long 	union ccb *pccb = srb->pccb;
1007f1c579b1SScott Long 	struct ccb_scsiio *pcsio = &pccb->csio;
1008ad6d6297SScott Long 	u_int32_t arccdbsize = 0x30;
1009f1c579b1SScott Long 
1010ad6d6297SScott Long 	memset(arcmsr_cdb, 0, sizeof(struct ARCMSR_CDB));
1011ad6d6297SScott Long 	arcmsr_cdb->Bus = 0;
1012ad6d6297SScott Long 	arcmsr_cdb->TargetID = pccb->ccb_h.target_id;
1013ad6d6297SScott Long 	arcmsr_cdb->LUN = pccb->ccb_h.target_lun;
1014ad6d6297SScott Long 	arcmsr_cdb->Function = 1;
1015ad6d6297SScott Long 	arcmsr_cdb->CdbLength = (u_int8_t)pcsio->cdb_len;
10164aa947cbSWarner Losh 	bcopy(scsiio_cdb_ptr(pcsio), arcmsr_cdb->Cdb, pcsio->cdb_len);
1017ad6d6297SScott Long 	if(nseg != 0) {
1018ad6d6297SScott Long 		struct AdapterControlBlock *acb = srb->acb;
1019f1c579b1SScott Long 		bus_dmasync_op_t op;
1020ad6d6297SScott Long 		u_int32_t length, i, cdb_sgcount = 0;
1021f1c579b1SScott Long 
1022ad6d6297SScott Long 		if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
1023ad6d6297SScott Long 			op = BUS_DMASYNC_PREREAD;
1024ad6d6297SScott Long 		} else {
1025ad6d6297SScott Long 			op = BUS_DMASYNC_PREWRITE;
1026ad6d6297SScott Long 			arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_WRITE;
1027ad6d6297SScott Long 			srb->srb_flags |= SRB_FLAG_WRITE;
1028ad6d6297SScott Long 		}
1029ad6d6297SScott Long 		bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
1030ad6d6297SScott Long 		for(i=0; i < nseg; i++) {
1031f1c579b1SScott Long 			/* Get the physical address of the current data pointer */
1032ad6d6297SScott Long 			length = arcmsr_htole32(dm_segs[i].ds_len);
1033ad6d6297SScott Long 			address_lo = arcmsr_htole32(dma_addr_lo32(dm_segs[i].ds_addr));
1034ad6d6297SScott Long 			address_hi = arcmsr_htole32(dma_addr_hi32(dm_segs[i].ds_addr));
1035ad6d6297SScott Long 			if(address_hi == 0) {
1036ad6d6297SScott Long 				struct SG32ENTRY *pdma_sg = (struct SG32ENTRY *)psge;
1037f1c579b1SScott Long 				pdma_sg->address = address_lo;
1038f1c579b1SScott Long 				pdma_sg->length = length;
1039ad6d6297SScott Long 				psge += sizeof(struct SG32ENTRY);
1040ad6d6297SScott Long 				arccdbsize += sizeof(struct SG32ENTRY);
1041ad6d6297SScott Long 			} else {
1042ad6d6297SScott Long 				u_int32_t sg64s_size = 0, tmplength = length;
1043f1c579b1SScott Long 
1044ad6d6297SScott Long 				while(1) {
1045ad6d6297SScott Long 					u_int64_t span4G, length0;
1046ad6d6297SScott Long 					struct SG64ENTRY *pdma_sg = (struct SG64ENTRY *)psge;
1047f1c579b1SScott Long 
1048ad6d6297SScott Long 					span4G = (u_int64_t)address_lo + tmplength;
1049f1c579b1SScott Long 					pdma_sg->addresshigh = address_hi;
1050f1c579b1SScott Long 					pdma_sg->address = address_lo;
1051ad6d6297SScott Long 					if(span4G > 0x100000000) {
1052f1c579b1SScott Long 						/*see if cross 4G boundary*/
1053f1c579b1SScott Long 						length0 = 0x100000000-address_lo;
1054ad6d6297SScott Long 						pdma_sg->length = (u_int32_t)length0 | IS_SG64_ADDR;
1055f1c579b1SScott Long 						address_hi = address_hi+1;
1056f1c579b1SScott Long 						address_lo = 0;
1057ad6d6297SScott Long 						tmplength = tmplength - (u_int32_t)length0;
1058ad6d6297SScott Long 						sg64s_size += sizeof(struct SG64ENTRY);
1059ad6d6297SScott Long 						psge += sizeof(struct SG64ENTRY);
1060f1c579b1SScott Long 						cdb_sgcount++;
1061ad6d6297SScott Long 					} else {
1062f1c579b1SScott Long 						pdma_sg->length = tmplength | IS_SG64_ADDR;
1063ad6d6297SScott Long 						sg64s_size += sizeof(struct SG64ENTRY);
1064ad6d6297SScott Long 						psge += sizeof(struct SG64ENTRY);
1065f1c579b1SScott Long 						break;
1066f1c579b1SScott Long 					}
1067f1c579b1SScott Long 				}
1068f1c579b1SScott Long 				arccdbsize += sg64s_size;
1069f1c579b1SScott Long 			}
1070f1c579b1SScott Long 			cdb_sgcount++;
1071f1c579b1SScott Long 		}
1072ad6d6297SScott Long 		arcmsr_cdb->sgcount = (u_int8_t)cdb_sgcount;
1073ad6d6297SScott Long 		arcmsr_cdb->DataLength = pcsio->dxfer_len;
1074ad6d6297SScott Long 		if( arccdbsize > 256) {
1075ad6d6297SScott Long 			arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_SGL_BSIZE;
1076f1c579b1SScott Long 		}
1077d74001adSXin LI 	} else {
1078d74001adSXin LI 		arcmsr_cdb->DataLength = 0;
1079f1c579b1SScott Long 	}
1080d74001adSXin LI 	srb->arc_cdb_size = arccdbsize;
10817a7bc959SXin LI 	arcmsr_cdb->msgPages = (arccdbsize/256) + ((arccdbsize % 256) ? 1 : 0);
1082f1c579b1SScott Long }
1083f1c579b1SScott Long /*
1084f1c579b1SScott Long **************************************************************************
1085f1c579b1SScott Long **************************************************************************
1086f1c579b1SScott Long */
1087ad6d6297SScott Long static void arcmsr_post_srb(struct AdapterControlBlock *acb, struct CommandControlBlock *srb)
1088f1c579b1SScott Long {
10897a7bc959SXin LI 	u_int32_t cdb_phyaddr_low = (u_int32_t) srb->cdb_phyaddr_low;
1090ad6d6297SScott Long 	struct ARCMSR_CDB *arcmsr_cdb = (struct ARCMSR_CDB *)&srb->arcmsr_cdb;
1091f1c579b1SScott Long 
1092d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, (srb->srb_flags & SRB_FLAG_WRITE) ? BUS_DMASYNC_POSTWRITE:BUS_DMASYNC_POSTREAD);
1093ad6d6297SScott Long 	atomic_add_int(&acb->srboutstandingcount, 1);
109422f2616bSXin LI 	srb->srb_state = ARCMSR_SRB_START;
1095d74001adSXin LI 
109644f05562SScott Long 	switch (acb->adapter_type) {
109744f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
1098ad6d6297SScott Long 			if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
10997a7bc959SXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low|ARCMSR_SRBPOST_FLAG_SGL_BSIZE);
1100ad6d6297SScott Long 			} else {
11017a7bc959SXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low);
110244f05562SScott Long 			}
110344f05562SScott Long 		}
110444f05562SScott Long 		break;
110544f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
110644f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
110744f05562SScott Long 			int ending_index, index;
110844f05562SScott Long 
110944f05562SScott Long 			index = phbbmu->postq_index;
111044f05562SScott Long 			ending_index = ((index+1) % ARCMSR_MAX_HBB_POSTQUEUE);
111144f05562SScott Long 			phbbmu->post_qbuffer[ending_index] = 0;
111244f05562SScott Long 			if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
11137a7bc959SXin LI 				phbbmu->post_qbuffer[index] = cdb_phyaddr_low | ARCMSR_SRBPOST_FLAG_SGL_BSIZE;
111444f05562SScott Long 			} else {
11157a7bc959SXin LI 				phbbmu->post_qbuffer[index] = cdb_phyaddr_low;
111644f05562SScott Long 			}
111744f05562SScott Long 			index++;
111844f05562SScott Long 			index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
111944f05562SScott Long 			phbbmu->postq_index = index;
1120b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_CDB_POSTED);
1121d74001adSXin LI 		}
1122d74001adSXin LI 		break;
11237a7bc959SXin LI 	case ACB_ADAPTER_TYPE_C: {
1124d74001adSXin LI 			u_int32_t ccb_post_stamp, arc_cdb_size, cdb_phyaddr_hi32;
1125d74001adSXin LI 
1126d74001adSXin LI 			arc_cdb_size = (srb->arc_cdb_size > 0x300) ? 0x300 : srb->arc_cdb_size;
11277a7bc959SXin LI 			ccb_post_stamp = (cdb_phyaddr_low | ((arc_cdb_size-1) >> 6) | 1);
1128d74001adSXin LI 			cdb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
1129d74001adSXin LI 			if(cdb_phyaddr_hi32)
1130d74001adSXin LI 			{
1131d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_high, cdb_phyaddr_hi32);
1132d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1133d74001adSXin LI 			}
1134d74001adSXin LI 			else
1135d74001adSXin LI 			{
1136d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1137d74001adSXin LI 			}
113844f05562SScott Long 		}
113944f05562SScott Long 		break;
11407a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
11417a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
11427a7bc959SXin LI 			u_int16_t index_stripped;
11437a7bc959SXin LI 			u_int16_t postq_index;
11447a7bc959SXin LI 			struct InBound_SRB *pinbound_srb;
11457a7bc959SXin LI 
11467a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->postDone_lock);
11477a7bc959SXin LI 			postq_index = phbdmu->postq_index;
11487a7bc959SXin LI 			pinbound_srb = (struct InBound_SRB *)&phbdmu->post_qbuffer[postq_index & 0xFF];
11497a7bc959SXin LI 			pinbound_srb->addressHigh = srb->cdb_phyaddr_high;
11507a7bc959SXin LI 			pinbound_srb->addressLow = srb->cdb_phyaddr_low;
11517a7bc959SXin LI 			pinbound_srb->length = srb->arc_cdb_size >> 2;
11527a7bc959SXin LI 			arcmsr_cdb->Context = srb->cdb_phyaddr_low;
11537a7bc959SXin LI 			if (postq_index & 0x4000) {
11547a7bc959SXin LI 				index_stripped = postq_index & 0xFF;
11557a7bc959SXin LI 				index_stripped += 1;
11567a7bc959SXin LI 				index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11577a7bc959SXin LI 				phbdmu->postq_index = index_stripped ? (index_stripped | 0x4000) : index_stripped;
11587a7bc959SXin LI 			} else {
11597a7bc959SXin LI 				index_stripped = postq_index;
11607a7bc959SXin LI 				index_stripped += 1;
11617a7bc959SXin LI 				index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11627a7bc959SXin LI 				phbdmu->postq_index = index_stripped ? index_stripped : (index_stripped | 0x4000);
11637a7bc959SXin LI 			}
11647a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inboundlist_write_pointer, postq_index);
11657a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->postDone_lock);
11667a7bc959SXin LI 		}
11677a7bc959SXin LI 		break;
1168a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E: {
1169a1103e04SXin LI 			u_int32_t ccb_post_stamp, arc_cdb_size;
1170a1103e04SXin LI 
1171a1103e04SXin LI 			arc_cdb_size = (srb->arc_cdb_size > 0x300) ? 0x300 : srb->arc_cdb_size;
1172a1103e04SXin LI 			ccb_post_stamp = (srb->smid | ((arc_cdb_size-1) >> 6));
1173a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_queueport_high, 0);
1174a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_queueport_low, ccb_post_stamp);
1175a1103e04SXin LI 		}
1176a1103e04SXin LI 		break;
1177fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
1178fa42a0bfSXin LI 			u_int32_t ccb_post_stamp, arc_cdb_size;
1179fa42a0bfSXin LI 
1180fa42a0bfSXin LI 			if (srb->arc_cdb_size <= 0x300)
1181fa42a0bfSXin LI 				arc_cdb_size = (srb->arc_cdb_size - 1) >> 6 | 1;
1182438b5532SXin LI 			else {
1183438b5532SXin LI 				arc_cdb_size = ((srb->arc_cdb_size + 0xff) >> 8) + 2;
1184438b5532SXin LI 				if (arc_cdb_size > 0xF)
1185438b5532SXin LI 					arc_cdb_size = 0xF;
1186438b5532SXin LI 				arc_cdb_size = (arc_cdb_size << 1) | 1;
1187438b5532SXin LI 			}
1188fa42a0bfSXin LI 			ccb_post_stamp = (srb->smid | arc_cdb_size);
1189fa42a0bfSXin LI 			CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_queueport_high, 0);
1190fa42a0bfSXin LI 			CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_queueport_low, ccb_post_stamp);
1191fa42a0bfSXin LI 		}
1192fa42a0bfSXin LI 		break;
1193f1c579b1SScott Long 	}
1194f1c579b1SScott Long }
1195f1c579b1SScott Long /*
119644f05562SScott Long ************************************************************************
119744f05562SScott Long ************************************************************************
119844f05562SScott Long */
119944f05562SScott Long static struct QBUFFER *arcmsr_get_iop_rqbuffer( struct AdapterControlBlock *acb)
120044f05562SScott Long {
120144f05562SScott Long 	struct QBUFFER *qbuffer=NULL;
120244f05562SScott Long 
120344f05562SScott Long 	switch (acb->adapter_type) {
120444f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
120544f05562SScott Long 			struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
120644f05562SScott Long 
120744f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbamu->message_rbuffer;
120844f05562SScott Long 		}
120944f05562SScott Long 		break;
121044f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
121144f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
121244f05562SScott Long 
121344f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_rbuffer;
121444f05562SScott Long 		}
121544f05562SScott Long 		break;
1216d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1217d74001adSXin LI 			struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1218d74001adSXin LI 
1219d74001adSXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_rbuffer;
1220d74001adSXin LI 		}
1221d74001adSXin LI 		break;
12227a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
12237a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
12247a7bc959SXin LI 
12257a7bc959SXin LI 			qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_rbuffer;
12267a7bc959SXin LI 		}
12277a7bc959SXin LI 		break;
1228a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E: {
1229a1103e04SXin LI 			struct HBE_MessageUnit *phbcmu = (struct HBE_MessageUnit *)acb->pmu;
1230a1103e04SXin LI 
1231a1103e04SXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_rbuffer;
1232a1103e04SXin LI 		}
1233a1103e04SXin LI 		break;
1234fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
1235fa42a0bfSXin LI 		qbuffer = (struct QBUFFER *)acb->message_rbuffer;
1236fa42a0bfSXin LI 		break;
123744f05562SScott Long 	}
123844f05562SScott Long 	return(qbuffer);
123944f05562SScott Long }
124044f05562SScott Long /*
124144f05562SScott Long ************************************************************************
124244f05562SScott Long ************************************************************************
124344f05562SScott Long */
124444f05562SScott Long static struct QBUFFER *arcmsr_get_iop_wqbuffer( struct AdapterControlBlock *acb)
124544f05562SScott Long {
124644f05562SScott Long 	struct QBUFFER *qbuffer = NULL;
124744f05562SScott Long 
124844f05562SScott Long 	switch (acb->adapter_type) {
124944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
125044f05562SScott Long 			struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
125144f05562SScott Long 
125244f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbamu->message_wbuffer;
125344f05562SScott Long 		}
125444f05562SScott Long 		break;
125544f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
125644f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
125744f05562SScott Long 
125844f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_wbuffer;
125944f05562SScott Long 		}
126044f05562SScott Long 		break;
1261d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1262d74001adSXin LI 			struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1263d74001adSXin LI 
1264d74001adSXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_wbuffer;
1265d74001adSXin LI 		}
1266d74001adSXin LI 		break;
12677a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
12687a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
12697a7bc959SXin LI 
12707a7bc959SXin LI 			qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_wbuffer;
12717a7bc959SXin LI 		}
12727a7bc959SXin LI 		break;
1273a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E: {
1274a1103e04SXin LI 			struct HBE_MessageUnit *phbcmu = (struct HBE_MessageUnit *)acb->pmu;
1275a1103e04SXin LI 
1276a1103e04SXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_wbuffer;
1277a1103e04SXin LI 		}
1278a1103e04SXin LI 		break;
1279fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
1280fa42a0bfSXin LI 		qbuffer = (struct QBUFFER *)acb->message_wbuffer;
1281fa42a0bfSXin LI 		break;
128244f05562SScott Long 	}
128344f05562SScott Long 	return(qbuffer);
128444f05562SScott Long }
128544f05562SScott Long /*
128644f05562SScott Long **************************************************************************
128744f05562SScott Long **************************************************************************
128844f05562SScott Long */
128944f05562SScott Long static void arcmsr_iop_message_read(struct AdapterControlBlock *acb)
129044f05562SScott Long {
129144f05562SScott Long 	switch (acb->adapter_type) {
129244f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
129344f05562SScott Long 			/* let IOP know data has been read */
1294d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
129544f05562SScott Long 		}
129644f05562SScott Long 		break;
129744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
1298b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
129944f05562SScott Long 			/* let IOP know data has been read */
1300b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
130144f05562SScott Long 		}
130244f05562SScott Long 		break;
1303d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1304d74001adSXin LI 			/* let IOP know data has been read */
1305d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
1306d74001adSXin LI 		}
13077a7bc959SXin LI 		break;
13087a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
13097a7bc959SXin LI 			/* let IOP know data has been read */
13107a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
13117a7bc959SXin LI 		}
13127a7bc959SXin LI 		break;
1313fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
1314fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
1315a1103e04SXin LI 			/* let IOP know data has been read */
1316a1103e04SXin LI 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
1317a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1318a1103e04SXin LI 		}
1319a1103e04SXin LI 		break;
132044f05562SScott Long 	}
132144f05562SScott Long }
132244f05562SScott Long /*
132344f05562SScott Long **************************************************************************
132444f05562SScott Long **************************************************************************
132544f05562SScott Long */
132644f05562SScott Long static void arcmsr_iop_message_wrote(struct AdapterControlBlock *acb)
132744f05562SScott Long {
132844f05562SScott Long 	switch (acb->adapter_type) {
132944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
133044f05562SScott Long 			/*
133144f05562SScott Long 			** push inbound doorbell tell iop, driver data write ok
133244f05562SScott Long 			** and wait reply on next hwinterrupt for next Qbuffer post
133344f05562SScott Long 			*/
1334d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK);
133544f05562SScott Long 		}
133644f05562SScott Long 		break;
133744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
1338b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
133944f05562SScott Long 			/*
134044f05562SScott Long 			** push inbound doorbell tell iop, driver data write ok
134144f05562SScott Long 			** and wait reply on next hwinterrupt for next Qbuffer post
134244f05562SScott Long 			*/
1343b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_WRITE_OK);
1344d74001adSXin LI 		}
1345d74001adSXin LI 		break;
1346d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1347d74001adSXin LI 			/*
1348d74001adSXin LI 			** push inbound doorbell tell iop, driver data write ok
1349d74001adSXin LI 			** and wait reply on next hwinterrupt for next Qbuffer post
1350d74001adSXin LI 			*/
1351d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK);
135244f05562SScott Long 		}
135344f05562SScott Long 		break;
13547a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
135544f05562SScott Long 			/*
13567a7bc959SXin LI 			** push inbound doorbell tell iop, driver data write ok
13577a7bc959SXin LI 			** and wait reply on next hwinterrupt for next Qbuffer post
1358f1c579b1SScott Long 			*/
13597a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_IN_READY);
1360f1c579b1SScott Long 		}
13617a7bc959SXin LI 		break;
1362fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
1363fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
1364a1103e04SXin LI 			/*
1365a1103e04SXin LI 			** push inbound doorbell tell iop, driver data write ok
1366a1103e04SXin LI 			** and wait reply on next hwinterrupt for next Qbuffer post
1367a1103e04SXin LI 			*/
1368a1103e04SXin LI 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_WRITE_OK;
1369a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1370a1103e04SXin LI 		}
1371a1103e04SXin LI 		break;
1372ad6d6297SScott Long 	}
1373f1c579b1SScott Long }
1374f1c579b1SScott Long /*
1375f1c579b1SScott Long ************************************************************************
1376f1c579b1SScott Long ************************************************************************
1377f1c579b1SScott Long */
137844f05562SScott Long static void arcmsr_stop_hba_bgrb(struct AdapterControlBlock *acb)
1379f1c579b1SScott Long {
1380ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
138144f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit,
138244f05562SScott Long 		0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
138344f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
1384d74001adSXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n"
1385ad6d6297SScott Long 			, acb->pci_unit);
1386ad6d6297SScott Long 	}
1387f1c579b1SScott Long }
1388f1c579b1SScott Long /*
1389f1c579b1SScott Long ************************************************************************
1390f1c579b1SScott Long ************************************************************************
1391f1c579b1SScott Long */
139244f05562SScott Long static void arcmsr_stop_hbb_bgrb(struct AdapterControlBlock *acb)
139344f05562SScott Long {
1394b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
139544f05562SScott Long 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1396b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_STOP_BGRB);
139744f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
1398d74001adSXin LI 		printf( "arcmsr%d: wait 'stop adapter background rebulid' timeout \n"
139944f05562SScott Long 			, acb->pci_unit);
140044f05562SScott Long 	}
140144f05562SScott Long }
140244f05562SScott Long /*
140344f05562SScott Long ************************************************************************
140444f05562SScott Long ************************************************************************
140544f05562SScott Long */
1406d74001adSXin LI static void arcmsr_stop_hbc_bgrb(struct AdapterControlBlock *acb)
1407d74001adSXin LI {
1408d74001adSXin LI 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1409d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
1410d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
1411d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
1412d74001adSXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n", acb->pci_unit);
1413d74001adSXin LI 	}
1414d74001adSXin LI }
1415d74001adSXin LI /*
1416d74001adSXin LI ************************************************************************
1417d74001adSXin LI ************************************************************************
1418d74001adSXin LI */
14197a7bc959SXin LI static void arcmsr_stop_hbd_bgrb(struct AdapterControlBlock *acb)
14207a7bc959SXin LI {
14217a7bc959SXin LI 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
14227a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
14237a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
14247a7bc959SXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n", acb->pci_unit);
14257a7bc959SXin LI 	}
14267a7bc959SXin LI }
14277a7bc959SXin LI /*
14287a7bc959SXin LI ************************************************************************
14297a7bc959SXin LI ************************************************************************
14307a7bc959SXin LI */
1431a1103e04SXin LI static void arcmsr_stop_hbe_bgrb(struct AdapterControlBlock *acb)
1432a1103e04SXin LI {
1433a1103e04SXin LI 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1434a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
1435a1103e04SXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
1436a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1437a1103e04SXin LI 	if(!arcmsr_hbe_wait_msgint_ready(acb)) {
1438a1103e04SXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n", acb->pci_unit);
1439a1103e04SXin LI 	}
1440a1103e04SXin LI }
1441a1103e04SXin LI /*
1442a1103e04SXin LI ************************************************************************
1443a1103e04SXin LI ************************************************************************
1444a1103e04SXin LI */
144544f05562SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb)
144644f05562SScott Long {
144744f05562SScott Long 	switch (acb->adapter_type) {
144844f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
144944f05562SScott Long 			arcmsr_stop_hba_bgrb(acb);
145044f05562SScott Long 		}
145144f05562SScott Long 		break;
145244f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
145344f05562SScott Long 			arcmsr_stop_hbb_bgrb(acb);
145444f05562SScott Long 		}
145544f05562SScott Long 		break;
1456d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1457d74001adSXin LI 			arcmsr_stop_hbc_bgrb(acb);
1458d74001adSXin LI 		}
1459d74001adSXin LI 		break;
14607a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
14617a7bc959SXin LI 			arcmsr_stop_hbd_bgrb(acb);
14627a7bc959SXin LI 		}
14637a7bc959SXin LI 		break;
1464fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
1465fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
1466a1103e04SXin LI 			arcmsr_stop_hbe_bgrb(acb);
1467a1103e04SXin LI 		}
1468a1103e04SXin LI 		break;
146944f05562SScott Long 	}
147044f05562SScott Long }
147144f05562SScott Long /*
147244f05562SScott Long ************************************************************************
147344f05562SScott Long ************************************************************************
147444f05562SScott Long */
1475ad6d6297SScott Long static void arcmsr_poll(struct cam_sim *psim)
1476f1c579b1SScott Long {
1477579ec1a5SScott Long 	struct AdapterControlBlock *acb;
14784e32649fSXin LI 	int	mutex;
1479579ec1a5SScott Long 
1480579ec1a5SScott Long 	acb = (struct AdapterControlBlock *)cam_sim_softc(psim);
14817a7bc959SXin LI 	mutex = mtx_owned(&acb->isr_lock);
14824e32649fSXin LI 	if( mutex == 0 )
14837a7bc959SXin LI 		ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
1484579ec1a5SScott Long 	arcmsr_interrupt(acb);
14854e32649fSXin LI 	if( mutex == 0 )
14867a7bc959SXin LI 		ARCMSR_LOCK_RELEASE(&acb->isr_lock);
14877a7bc959SXin LI }
14887a7bc959SXin LI /*
14897a7bc959SXin LI **************************************************************************
14907a7bc959SXin LI **************************************************************************
14917a7bc959SXin LI */
149235689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data_D(struct AdapterControlBlock *acb,
149335689395SXin LI 	struct QBUFFER *prbuffer) {
149435689395SXin LI 	u_int8_t *pQbuffer;
14954d24901aSPedro F. Giffuni 	u_int8_t *buf1 = NULL;
14964d24901aSPedro F. Giffuni 	u_int32_t *iop_data, *buf2 = NULL;
149735689395SXin LI 	u_int32_t iop_len, data_len;
149835689395SXin LI 
149935689395SXin LI 	iop_data = (u_int32_t *)prbuffer->data;
150035689395SXin LI 	iop_len = (u_int32_t)prbuffer->data_len;
150135689395SXin LI 	if ( iop_len > 0 )
150235689395SXin LI 	{
150335689395SXin LI 		buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
150435689395SXin LI 		buf2 = (u_int32_t *)buf1;
150535689395SXin LI 		if( buf1 == NULL)
150635689395SXin LI 			return (0);
150735689395SXin LI 		data_len = iop_len;
150835689395SXin LI 		while(data_len >= 4)
150935689395SXin LI 		{
151035689395SXin LI 			*buf2++ = *iop_data++;
151135689395SXin LI 			data_len -= 4;
151235689395SXin LI 		}
151335689395SXin LI 		if(data_len)
151435689395SXin LI 			*buf2 = *iop_data;
151535689395SXin LI 		buf2 = (u_int32_t *)buf1;
151635689395SXin LI 	}
151735689395SXin LI 	while (iop_len > 0) {
151835689395SXin LI 		pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
151935689395SXin LI 		*pQbuffer = *buf1;
152035689395SXin LI 		acb->rqbuf_lastindex++;
152135689395SXin LI 		/* if last, index number set it to 0 */
152235689395SXin LI 		acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
152335689395SXin LI 		buf1++;
152435689395SXin LI 		iop_len--;
152535689395SXin LI 	}
152635689395SXin LI 	if(buf2)
152735689395SXin LI 		free( (u_int8_t *)buf2, M_DEVBUF);
152835689395SXin LI 	/* let IOP know data has been read */
152935689395SXin LI 	arcmsr_iop_message_read(acb);
153035689395SXin LI 	return (1);
153135689395SXin LI }
153235689395SXin LI /*
153335689395SXin LI **************************************************************************
153435689395SXin LI **************************************************************************
153535689395SXin LI */
153635689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb,
15377a7bc959SXin LI 	struct QBUFFER *prbuffer) {
15387a7bc959SXin LI 	u_int8_t *pQbuffer;
15397a7bc959SXin LI 	u_int8_t *iop_data;
15407a7bc959SXin LI 	u_int32_t iop_len;
15417a7bc959SXin LI 
1542fc5ef1caSXin LI 	if(acb->adapter_type >= ACB_ADAPTER_TYPE_B) {
154335689395SXin LI 		return(arcmsr_Read_iop_rqbuffer_data_D(acb, prbuffer));
154435689395SXin LI 	}
15457a7bc959SXin LI 	iop_data = (u_int8_t *)prbuffer->data;
15467a7bc959SXin LI 	iop_len = (u_int32_t)prbuffer->data_len;
15477a7bc959SXin LI 	while (iop_len > 0) {
15487a7bc959SXin LI 		pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
15497a7bc959SXin LI 		*pQbuffer = *iop_data;
15507a7bc959SXin LI 		acb->rqbuf_lastindex++;
15517a7bc959SXin LI 		/* if last, index number set it to 0 */
15527a7bc959SXin LI 		acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
15537a7bc959SXin LI 		iop_data++;
15547a7bc959SXin LI 		iop_len--;
15557a7bc959SXin LI 	}
15567a7bc959SXin LI 	/* let IOP know data has been read */
15577a7bc959SXin LI 	arcmsr_iop_message_read(acb);
155835689395SXin LI 	return (1);
1559f1c579b1SScott Long }
1560f1c579b1SScott Long /*
156144f05562SScott Long **************************************************************************
156244f05562SScott Long **************************************************************************
15635878cbecSScott Long */
156444f05562SScott Long static void arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock *acb)
1565f1c579b1SScott Long {
156644f05562SScott Long 	struct QBUFFER *prbuffer;
15677a7bc959SXin LI 	int my_empty_len;
1568ad6d6297SScott Long 
1569f1c579b1SScott Long 	/*check this iop data if overflow my rqbuffer*/
15707a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
157144f05562SScott Long 	prbuffer = arcmsr_get_iop_rqbuffer(acb);
15727a7bc959SXin LI 	my_empty_len = (acb->rqbuf_lastindex - acb->rqbuf_firstindex - 1) &
15737a7bc959SXin LI 		(ARCMSR_MAX_QBUFFER-1);
15747a7bc959SXin LI 	if(my_empty_len >= prbuffer->data_len) {
157535689395SXin LI 		if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
157635689395SXin LI 			acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1577ad6d6297SScott Long 	} else {
1578ad6d6297SScott Long 		acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1579f1c579b1SScott Long 	}
15807a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
15817a7bc959SXin LI }
15827a7bc959SXin LI /*
15837a7bc959SXin LI **********************************************************************
15847a7bc959SXin LI **********************************************************************
15857a7bc959SXin LI */
158635689395SXin LI static void arcmsr_Write_data_2iop_wqbuffer_D(struct AdapterControlBlock *acb)
158735689395SXin LI {
158835689395SXin LI 	u_int8_t *pQbuffer;
158935689395SXin LI 	struct QBUFFER *pwbuffer;
15904d24901aSPedro F. Giffuni 	u_int8_t *buf1 = NULL;
15914d24901aSPedro F. Giffuni 	u_int32_t *iop_data, *buf2 = NULL;
159235689395SXin LI 	u_int32_t allxfer_len = 0, data_len;
159335689395SXin LI 
159435689395SXin LI 	if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
159535689395SXin LI 		buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
159635689395SXin LI 		buf2 = (u_int32_t *)buf1;
159735689395SXin LI 		if( buf1 == NULL)
159835689395SXin LI 			return;
159935689395SXin LI 
160035689395SXin LI 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
160135689395SXin LI 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
160235689395SXin LI 		iop_data = (u_int32_t *)pwbuffer->data;
160335689395SXin LI 		while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
160435689395SXin LI 			&& (allxfer_len < 124)) {
160535689395SXin LI 			pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
160635689395SXin LI 			*buf1 = *pQbuffer;
160735689395SXin LI 			acb->wqbuf_firstindex++;
160835689395SXin LI 			acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
160935689395SXin LI 			buf1++;
161035689395SXin LI 			allxfer_len++;
161135689395SXin LI 		}
161235689395SXin LI 		pwbuffer->data_len = allxfer_len;
161335689395SXin LI 		data_len = allxfer_len;
161435689395SXin LI 		buf1 = (u_int8_t *)buf2;
161535689395SXin LI 		while(data_len >= 4)
161635689395SXin LI 		{
161735689395SXin LI 			*iop_data++ = *buf2++;
161835689395SXin LI 			data_len -= 4;
161935689395SXin LI 		}
162035689395SXin LI 		if(data_len)
162135689395SXin LI 			*iop_data = *buf2;
162235689395SXin LI 		free( buf1, M_DEVBUF);
162335689395SXin LI 		arcmsr_iop_message_wrote(acb);
162435689395SXin LI 	}
162535689395SXin LI }
162635689395SXin LI /*
162735689395SXin LI **********************************************************************
162835689395SXin LI **********************************************************************
162935689395SXin LI */
16307a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb)
16317a7bc959SXin LI {
16327a7bc959SXin LI 	u_int8_t *pQbuffer;
16337a7bc959SXin LI 	struct QBUFFER *pwbuffer;
16347a7bc959SXin LI 	u_int8_t *iop_data;
16357a7bc959SXin LI 	int32_t allxfer_len=0;
16367a7bc959SXin LI 
1637fc5ef1caSXin LI 	if(acb->adapter_type >= ACB_ADAPTER_TYPE_B) {
163835689395SXin LI 		arcmsr_Write_data_2iop_wqbuffer_D(acb);
163935689395SXin LI 		return;
164035689395SXin LI 	}
16417a7bc959SXin LI 	if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
16427a7bc959SXin LI 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
16437a7bc959SXin LI 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
16447a7bc959SXin LI 		iop_data = (u_int8_t *)pwbuffer->data;
16457a7bc959SXin LI 		while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
16467a7bc959SXin LI 			&& (allxfer_len < 124)) {
16477a7bc959SXin LI 			pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
16487a7bc959SXin LI 			*iop_data = *pQbuffer;
16497a7bc959SXin LI 			acb->wqbuf_firstindex++;
16507a7bc959SXin LI 			acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
16517a7bc959SXin LI 			iop_data++;
16527a7bc959SXin LI 			allxfer_len++;
16537a7bc959SXin LI 		}
16547a7bc959SXin LI 		pwbuffer->data_len = allxfer_len;
16557a7bc959SXin LI 		arcmsr_iop_message_wrote(acb);
16567a7bc959SXin LI 	}
1657f1c579b1SScott Long }
1658f1c579b1SScott Long /*
165944f05562SScott Long **************************************************************************
166044f05562SScott Long **************************************************************************
166144f05562SScott Long */
166244f05562SScott Long static void arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock *acb)
166344f05562SScott Long {
16647a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
166544f05562SScott Long 	acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_READ;
166644f05562SScott Long 	/*
166744f05562SScott Long 	*****************************************************************
166844f05562SScott Long 	**   check if there are any mail packages from user space program
166944f05562SScott Long 	**   in my post bag, now is the time to send them into Areca's firmware
167044f05562SScott Long 	*****************************************************************
1671f1c579b1SScott Long 	*/
1672ad6d6297SScott Long 	if(acb->wqbuf_firstindex != acb->wqbuf_lastindex) {
16737a7bc959SXin LI 		arcmsr_Write_data_2iop_wqbuffer(acb);
1674f1c579b1SScott Long 	}
1675ad6d6297SScott Long 	if(acb->wqbuf_firstindex == acb->wqbuf_lastindex) {
1676ad6d6297SScott Long 		acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_CLEARED;
1677f1c579b1SScott Long 	}
16787a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
1679f1c579b1SScott Long }
16807a7bc959SXin LI /*
16817a7bc959SXin LI **************************************************************************
16827a7bc959SXin LI **************************************************************************
16837a7bc959SXin LI */
1684d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb)
1685d74001adSXin LI {
1686d74001adSXin LI /*
1687d74001adSXin LI 	if (ccb->ccb_h.status != CAM_REQ_CMP)
16887a7bc959SXin LI 		printf("arcmsr_rescanLun_cb: Rescan Target=%x, lun=%x,"
16897a7bc959SXin LI 			"failure status=%x\n", ccb->ccb_h.target_id,
16907a7bc959SXin LI 			ccb->ccb_h.target_lun, ccb->ccb_h.status);
1691d74001adSXin LI 	else
1692d74001adSXin LI 		printf("arcmsr_rescanLun_cb: Rescan lun successfully!\n");
1693d74001adSXin LI */
1694d74001adSXin LI 	xpt_free_path(ccb->ccb_h.path);
1695d74001adSXin LI 	xpt_free_ccb(ccb);
1696d74001adSXin LI }
1697d74001adSXin LI 
1698d74001adSXin LI static void	arcmsr_rescan_lun(struct AdapterControlBlock *acb, int target, int lun)
1699d74001adSXin LI {
1700d74001adSXin LI 	struct cam_path     *path;
1701d74001adSXin LI 	union ccb           *ccb;
1702d74001adSXin LI 
1703d74001adSXin LI 	if ((ccb = (union ccb *)xpt_alloc_ccb_nowait()) == NULL)
1704d74001adSXin LI 		return;
1705abfdbca9SXin LI 	if (xpt_create_path(&path, NULL, cam_sim_path(acb->psim), target, lun) != CAM_REQ_CMP)
1706d74001adSXin LI 	{
1707d74001adSXin LI 		xpt_free_ccb(ccb);
1708d74001adSXin LI 		return;
1709d74001adSXin LI 	}
1710d74001adSXin LI /*	printf("arcmsr_rescan_lun: Rescan Target=%x, Lun=%x\n", target, lun); */
1711d74001adSXin LI 	xpt_setup_ccb(&ccb->ccb_h, path, 5);
1712d74001adSXin LI 	ccb->ccb_h.func_code = XPT_SCAN_LUN;
1713d74001adSXin LI 	ccb->ccb_h.cbfcnp = arcmsr_rescanLun_cb;
1714d74001adSXin LI 	ccb->crcn.flags = CAM_FLAG_NONE;
1715d74001adSXin LI 	xpt_action(ccb);
1716d74001adSXin LI }
1717d74001adSXin LI 
1718d74001adSXin LI static void arcmsr_abort_dr_ccbs(struct AdapterControlBlock *acb, int target, int lun)
1719d74001adSXin LI {
1720d74001adSXin LI 	struct CommandControlBlock *srb;
1721d74001adSXin LI 	u_int32_t intmask_org;
1722d74001adSXin LI 	int i;
1723d74001adSXin LI 
1724d74001adSXin LI 	/* disable all outbound interrupts */
1725d74001adSXin LI 	intmask_org = arcmsr_disable_allintr(acb);
1726d74001adSXin LI 	for (i = 0; i < ARCMSR_MAX_FREESRB_NUM; i++)
1727d74001adSXin LI 	{
1728d74001adSXin LI 		srb = acb->psrb_pool[i];
172922f2616bSXin LI 		if (srb->srb_state == ARCMSR_SRB_START)
1730d74001adSXin LI 		{
1731d74001adSXin LI 			if((target == srb->pccb->ccb_h.target_id) && (lun == srb->pccb->ccb_h.target_lun))
1732d74001adSXin LI 			{
173322f2616bSXin LI 				srb->srb_state = ARCMSR_SRB_ABORTED;
1734d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
1735d74001adSXin LI 				arcmsr_srb_complete(srb, 1);
173622f2616bSXin LI 				printf("arcmsr%d: abort scsi id %d lun %d srb=%p \n", acb->pci_unit, target, lun, srb);
1737d74001adSXin LI 			}
1738d74001adSXin LI 		}
1739d74001adSXin LI 	}
1740d74001adSXin LI 	/* enable outbound Post Queue, outbound doorbell Interrupt */
1741d74001adSXin LI 	arcmsr_enable_allintr(acb, intmask_org);
1742d74001adSXin LI }
1743d74001adSXin LI /*
1744d74001adSXin LI **************************************************************************
1745d74001adSXin LI **************************************************************************
1746d74001adSXin LI */
1747d74001adSXin LI static void arcmsr_dr_handle(struct AdapterControlBlock *acb) {
1748d74001adSXin LI 	u_int32_t	devicemap;
1749d74001adSXin LI 	u_int32_t	target, lun;
1750d74001adSXin LI 	u_int32_t	deviceMapCurrent[4]={0};
1751d74001adSXin LI 	u_int8_t	*pDevMap;
1752d74001adSXin LI 
1753d74001adSXin LI 	switch (acb->adapter_type) {
1754d74001adSXin LI 	case ACB_ADAPTER_TYPE_A:
1755d74001adSXin LI 		devicemap = offsetof(struct HBA_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1756d74001adSXin LI 		for (target = 0; target < 4; target++)
1757d74001adSXin LI 		{
1758d74001adSXin LI 			deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
1759d74001adSXin LI 			devicemap += 4;
1760d74001adSXin LI 		}
1761d74001adSXin LI 		break;
1762d74001adSXin LI 
1763d74001adSXin LI 	case ACB_ADAPTER_TYPE_B:
1764d74001adSXin LI 		devicemap = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1765d74001adSXin LI 		for (target = 0; target < 4; target++)
1766d74001adSXin LI 		{
1767d74001adSXin LI 			deviceMapCurrent[target]=bus_space_read_4(acb->btag[1], acb->bhandle[1],  devicemap);
1768d74001adSXin LI 			devicemap += 4;
1769d74001adSXin LI 		}
1770d74001adSXin LI 		break;
1771d74001adSXin LI 
1772d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
1773d74001adSXin LI 		devicemap = offsetof(struct HBC_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1774d74001adSXin LI 		for (target = 0; target < 4; target++)
1775d74001adSXin LI 		{
1776d74001adSXin LI 			deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
1777d74001adSXin LI 			devicemap += 4;
1778d74001adSXin LI 		}
1779d74001adSXin LI 		break;
17807a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
17817a7bc959SXin LI 		devicemap = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
17827a7bc959SXin LI 		for (target = 0; target < 4; target++)
17837a7bc959SXin LI 		{
17847a7bc959SXin LI 			deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
17857a7bc959SXin LI 			devicemap += 4;
17867a7bc959SXin LI 		}
17877a7bc959SXin LI 		break;
1788a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E:
1789a1103e04SXin LI 		devicemap = offsetof(struct HBE_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1790a1103e04SXin LI 		for (target = 0; target < 4; target++)
1791a1103e04SXin LI 		{
1792a1103e04SXin LI 			deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
1793a1103e04SXin LI 			devicemap += 4;
1794a1103e04SXin LI 		}
1795a1103e04SXin LI 		break;
1796fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
1797fa42a0bfSXin LI 		devicemap = ARCMSR_FW_DEVMAP_OFFSET;
1798fa42a0bfSXin LI 		for (target = 0; target < 4; target++)
1799fa42a0bfSXin LI 		{
1800fa42a0bfSXin LI 			deviceMapCurrent[target] = acb->msgcode_rwbuffer[devicemap];
1801fa42a0bfSXin LI 			devicemap += 1;
1802fa42a0bfSXin LI 		}
1803fa42a0bfSXin LI 		break;
1804d74001adSXin LI 	}
1805dac36688SXin LI 
1806d74001adSXin LI 	if(acb->acb_flags & ACB_F_BUS_HANG_ON)
1807d74001adSXin LI 	{
1808d74001adSXin LI 		acb->acb_flags &= ~ACB_F_BUS_HANG_ON;
1809d74001adSXin LI 	}
1810d74001adSXin LI 	/*
1811d74001adSXin LI 	** adapter posted CONFIG message
1812d74001adSXin LI 	** copy the new map, note if there are differences with the current map
1813d74001adSXin LI 	*/
1814d74001adSXin LI 	pDevMap = (u_int8_t *)&deviceMapCurrent[0];
1815d74001adSXin LI 	for (target = 0; target < ARCMSR_MAX_TARGETID - 1; target++)
1816d74001adSXin LI 	{
1817d74001adSXin LI 		if (*pDevMap != acb->device_map[target])
1818d74001adSXin LI 		{
1819d74001adSXin LI 			u_int8_t difference, bit_check;
1820d74001adSXin LI 
1821d74001adSXin LI 			difference = *pDevMap ^ acb->device_map[target];
1822d74001adSXin LI 			for(lun=0; lun < ARCMSR_MAX_TARGETLUN; lun++)
1823d74001adSXin LI 			{
1824d74001adSXin LI 				bit_check = (1 << lun);		/*check bit from 0....31*/
1825d74001adSXin LI 				if(difference & bit_check)
1826d74001adSXin LI 				{
1827d74001adSXin LI 					if(acb->device_map[target] & bit_check)
1828d74001adSXin LI 					{/* unit departed */
1829d74001adSXin LI 						printf("arcmsr_dr_handle: Target=%x, lun=%x, GONE!!!\n",target,lun);
1830d74001adSXin LI 						arcmsr_abort_dr_ccbs(acb, target, lun);
1831d74001adSXin LI 						arcmsr_rescan_lun(acb, target, lun);
1832d74001adSXin LI 						acb->devstate[target][lun] = ARECA_RAID_GONE;
1833d74001adSXin LI 					}
1834d74001adSXin LI 					else
1835d74001adSXin LI 					{/* unit arrived */
183622f2616bSXin LI 						printf("arcmsr_dr_handle: Target=%x, lun=%x, Plug-IN!!!\n",target,lun);
1837d74001adSXin LI 						arcmsr_rescan_lun(acb, target, lun);
1838d74001adSXin LI 						acb->devstate[target][lun] = ARECA_RAID_GOOD;
1839d74001adSXin LI 					}
1840d74001adSXin LI 				}
1841d74001adSXin LI 			}
1842d74001adSXin LI /*			printf("arcmsr_dr_handle: acb->device_map[%x]=0x%x, deviceMapCurrent[%x]=%x\n",target,acb->device_map[target],target,*pDevMap); */
1843d74001adSXin LI 			acb->device_map[target] = *pDevMap;
1844d74001adSXin LI 		}
1845d74001adSXin LI 		pDevMap++;
1846d74001adSXin LI 	}
1847d74001adSXin LI }
1848d74001adSXin LI /*
1849d74001adSXin LI **************************************************************************
1850d74001adSXin LI **************************************************************************
1851d74001adSXin LI */
1852d74001adSXin LI static void arcmsr_hba_message_isr(struct AdapterControlBlock *acb) {
1853d74001adSXin LI 	u_int32_t outbound_message;
1854d74001adSXin LI 
1855d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);
1856d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[0]);
1857d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1858d74001adSXin LI 		arcmsr_dr_handle( acb );
1859d74001adSXin LI }
1860d74001adSXin LI /*
1861d74001adSXin LI **************************************************************************
1862d74001adSXin LI **************************************************************************
1863d74001adSXin LI */
1864d74001adSXin LI static void arcmsr_hbb_message_isr(struct AdapterControlBlock *acb) {
1865d74001adSXin LI 	u_int32_t outbound_message;
1866b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
1867d74001adSXin LI 
1868d74001adSXin LI 	/* clear interrupts */
1869b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);
1870d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0]);
1871d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1872d74001adSXin LI 		arcmsr_dr_handle( acb );
1873d74001adSXin LI }
1874d74001adSXin LI /*
1875d74001adSXin LI **************************************************************************
1876d74001adSXin LI **************************************************************************
1877d74001adSXin LI */
1878d74001adSXin LI static void arcmsr_hbc_message_isr(struct AdapterControlBlock *acb) {
1879d74001adSXin LI 	u_int32_t outbound_message;
1880d74001adSXin LI 
1881d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);
1882d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[0]);
1883d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1884d74001adSXin LI 		arcmsr_dr_handle( acb );
1885d74001adSXin LI }
188644f05562SScott Long /*
188744f05562SScott Long **************************************************************************
188844f05562SScott Long **************************************************************************
188944f05562SScott Long */
18907a7bc959SXin LI static void arcmsr_hbd_message_isr(struct AdapterControlBlock *acb) {
18917a7bc959SXin LI 	u_int32_t outbound_message;
18927a7bc959SXin LI 
18937a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
18947a7bc959SXin LI 	outbound_message = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[0]);
18957a7bc959SXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
18967a7bc959SXin LI 		arcmsr_dr_handle( acb );
18977a7bc959SXin LI }
18987a7bc959SXin LI /*
18997a7bc959SXin LI **************************************************************************
19007a7bc959SXin LI **************************************************************************
19017a7bc959SXin LI */
1902a1103e04SXin LI static void arcmsr_hbe_message_isr(struct AdapterControlBlock *acb) {
1903a1103e04SXin LI 	u_int32_t outbound_message;
1904a1103e04SXin LI 
1905a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0);
19065842073aSXin LI 	if (acb->adapter_type == ACB_ADAPTER_TYPE_E)
1907a1103e04SXin LI 		outbound_message = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[0]);
19085842073aSXin LI 	else
19095842073aSXin LI 		outbound_message = acb->msgcode_rwbuffer[0];
1910a1103e04SXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1911a1103e04SXin LI 		arcmsr_dr_handle( acb );
1912a1103e04SXin LI }
1913a1103e04SXin LI /*
1914a1103e04SXin LI **************************************************************************
1915a1103e04SXin LI **************************************************************************
1916a1103e04SXin LI */
191744f05562SScott Long static void arcmsr_hba_doorbell_isr(struct AdapterControlBlock *acb)
191844f05562SScott Long {
1919224a78aeSXin LI 	u_int32_t doorbell_status;
192044f05562SScott Long 
192144f05562SScott Long 	/*
192244f05562SScott Long 	*******************************************************************
192344f05562SScott Long 	**  Maybe here we need to check wrqbuffer_lock is lock or not
192444f05562SScott Long 	**  DOORBELL: din! don!
192544f05562SScott Long 	**  check if there are any mail need to pack from firmware
192644f05562SScott Long 	*******************************************************************
192744f05562SScott Long 	*/
1928224a78aeSXin LI 	doorbell_status = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_doorbell);
1929224a78aeSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
1930224a78aeSXin LI 	if(doorbell_status & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK) {
193144f05562SScott Long 		arcmsr_iop2drv_data_wrote_handle(acb);
1932ad6d6297SScott Long 	}
1933224a78aeSXin LI 	if(doorbell_status & ARCMSR_OUTBOUND_IOP331_DATA_READ_OK) {
193444f05562SScott Long 		arcmsr_iop2drv_data_read_handle(acb);
193544f05562SScott Long 	}
193644f05562SScott Long }
193744f05562SScott Long /*
193844f05562SScott Long **************************************************************************
193944f05562SScott Long **************************************************************************
194044f05562SScott Long */
1941d74001adSXin LI static void arcmsr_hbc_doorbell_isr(struct AdapterControlBlock *acb)
1942d74001adSXin LI {
1943224a78aeSXin LI 	u_int32_t doorbell_status;
1944d74001adSXin LI 
1945d74001adSXin LI 	/*
1946d74001adSXin LI 	*******************************************************************
1947d74001adSXin LI 	**  Maybe here we need to check wrqbuffer_lock is lock or not
1948d74001adSXin LI 	**  DOORBELL: din! don!
1949d74001adSXin LI 	**  check if there are any mail need to pack from firmware
1950d74001adSXin LI 	*******************************************************************
1951d74001adSXin LI 	*/
1952224a78aeSXin LI 	doorbell_status = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
1953224a78aeSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, doorbell_status); /* clear doorbell interrupt */
1954224a78aeSXin LI 	if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK) {
1955d74001adSXin LI 		arcmsr_iop2drv_data_wrote_handle(acb);
1956d74001adSXin LI 	}
1957224a78aeSXin LI 	if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK) {
1958d74001adSXin LI 		arcmsr_iop2drv_data_read_handle(acb);
1959d74001adSXin LI 	}
1960224a78aeSXin LI 	if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
1961d74001adSXin LI 		arcmsr_hbc_message_isr(acb);    /* messenger of "driver to iop commands" */
1962d74001adSXin LI 	}
1963d74001adSXin LI }
1964d74001adSXin LI /*
1965d74001adSXin LI **************************************************************************
1966d74001adSXin LI **************************************************************************
1967d74001adSXin LI */
19687a7bc959SXin LI static void arcmsr_hbd_doorbell_isr(struct AdapterControlBlock *acb)
19697a7bc959SXin LI {
1970224a78aeSXin LI 	u_int32_t doorbell_status;
19717a7bc959SXin LI 
19727a7bc959SXin LI 	/*
19737a7bc959SXin LI 	*******************************************************************
19747a7bc959SXin LI 	**  Maybe here we need to check wrqbuffer_lock is lock or not
19757a7bc959SXin LI 	**  DOORBELL: din! don!
19767a7bc959SXin LI 	**  check if there are any mail need to pack from firmware
19777a7bc959SXin LI 	*******************************************************************
19787a7bc959SXin LI 	*/
1979224a78aeSXin LI 	doorbell_status = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
1980224a78aeSXin LI 	if(doorbell_status)
1981224a78aeSXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
1982224a78aeSXin LI 	while( doorbell_status & ARCMSR_HBDMU_F0_DOORBELL_CAUSE ) {
1983224a78aeSXin LI 		if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_DATA_WRITE_OK) {
19847a7bc959SXin LI 			arcmsr_iop2drv_data_wrote_handle(acb);
19857a7bc959SXin LI 		}
1986224a78aeSXin LI 		if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_DATA_READ_OK) {
19877a7bc959SXin LI 			arcmsr_iop2drv_data_read_handle(acb);
19887a7bc959SXin LI 		}
1989224a78aeSXin LI 		if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
19907a7bc959SXin LI 			arcmsr_hbd_message_isr(acb);    /* messenger of "driver to iop commands" */
19917a7bc959SXin LI 		}
1992224a78aeSXin LI 		doorbell_status = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
1993224a78aeSXin LI 		if(doorbell_status)
1994224a78aeSXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
19957a7bc959SXin LI 	}
19967a7bc959SXin LI }
19977a7bc959SXin LI /*
19987a7bc959SXin LI **************************************************************************
19997a7bc959SXin LI **************************************************************************
20007a7bc959SXin LI */
2001a1103e04SXin LI static void arcmsr_hbe_doorbell_isr(struct AdapterControlBlock *acb)
2002a1103e04SXin LI {
2003a1103e04SXin LI 	u_int32_t doorbell_status, in_doorbell;
2004a1103e04SXin LI 
2005a1103e04SXin LI 	/*
2006a1103e04SXin LI 	*******************************************************************
2007a1103e04SXin LI 	**  Maybe here we need to check wrqbuffer_lock is lock or not
2008a1103e04SXin LI 	**  DOORBELL: din! don!
2009a1103e04SXin LI 	**  check if there are any mail need to pack from firmware
2010a1103e04SXin LI 	*******************************************************************
2011a1103e04SXin LI 	*/
2012a1103e04SXin LI 	in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
2013a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /* clear doorbell interrupt */
2014a1103e04SXin LI 	doorbell_status = in_doorbell ^ acb->in_doorbell;
2015a1103e04SXin LI 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
2016a1103e04SXin LI 		arcmsr_iop2drv_data_wrote_handle(acb);
2017a1103e04SXin LI 	}
2018a1103e04SXin LI 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK) {
2019a1103e04SXin LI 		arcmsr_iop2drv_data_read_handle(acb);
2020a1103e04SXin LI 	}
2021a1103e04SXin LI 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
2022a1103e04SXin LI 		arcmsr_hbe_message_isr(acb);    /* messenger of "driver to iop commands" */
2023a1103e04SXin LI 	}
2024a1103e04SXin LI 	acb->in_doorbell = in_doorbell;
2025a1103e04SXin LI }
2026a1103e04SXin LI /*
2027a1103e04SXin LI **************************************************************************
2028a1103e04SXin LI **************************************************************************
2029a1103e04SXin LI */
20306964b77eS黃清隆 static void arcmsr_hbf_doorbell_isr(struct AdapterControlBlock *acb)
20316964b77eS黃清隆 {
20326964b77eS黃清隆 	u_int32_t doorbell_status, in_doorbell;
20336964b77eS黃清隆 
20346964b77eS黃清隆 	/*
20356964b77eS黃清隆 	*******************************************************************
20366964b77eS黃清隆 	**  Maybe here we need to check wrqbuffer_lock is lock or not
20376964b77eS黃清隆 	**  DOORBELL: din! don!
20386964b77eS黃清隆 	**  check if there are any mail need to pack from firmware
20396964b77eS黃清隆 	*******************************************************************
20406964b77eS黃清隆 	*/
20416964b77eS黃清隆 	while(1) {
20426964b77eS黃清隆 		in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
20436964b77eS黃清隆 		if ((in_doorbell != 0) && (in_doorbell != 0xFFFFFFFF))
20446964b77eS黃清隆 			break;
20456964b77eS黃清隆 	}
20466964b77eS黃清隆 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /* clear doorbell interrupt */
20476964b77eS黃清隆 	doorbell_status = in_doorbell ^ acb->in_doorbell;
20486964b77eS黃清隆 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
20496964b77eS黃清隆 		arcmsr_iop2drv_data_wrote_handle(acb);
20506964b77eS黃清隆 	}
20516964b77eS黃清隆 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK) {
20526964b77eS黃清隆 		arcmsr_iop2drv_data_read_handle(acb);
20536964b77eS黃清隆 	}
20546964b77eS黃清隆 	if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
20556964b77eS黃清隆 		arcmsr_hbe_message_isr(acb);    /* messenger of "driver to iop commands" */
20566964b77eS黃清隆 	}
20576964b77eS黃清隆 	acb->in_doorbell = in_doorbell;
20586964b77eS黃清隆 }
20596964b77eS黃清隆 /*
20606964b77eS黃清隆 **************************************************************************
20616964b77eS黃清隆 **************************************************************************
20626964b77eS黃清隆 */
206344f05562SScott Long static void arcmsr_hba_postqueue_isr(struct AdapterControlBlock *acb)
206444f05562SScott Long {
206544f05562SScott Long 	u_int32_t flag_srb;
2066d74001adSXin LI 	u_int16_t error;
206744f05562SScott Long 
2068f1c579b1SScott Long 	/*
2069f1c579b1SScott Long 	*****************************************************************************
2070f1c579b1SScott Long 	**               areca cdb command done
2071f1c579b1SScott Long 	*****************************************************************************
2072f1c579b1SScott Long 	*/
207344f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
207444f05562SScott Long 		BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
207544f05562SScott Long 	while((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
207644f05562SScott Long 		0, outbound_queueport)) != 0xFFFFFFFF) {
2077f1c579b1SScott Long 		/* check if command done with no error*/
2078d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0) ? TRUE : FALSE;
2079d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
208044f05562SScott Long 	}	/*drain reply FIFO*/
2081f1c579b1SScott Long }
208244f05562SScott Long /*
208344f05562SScott Long **************************************************************************
208444f05562SScott Long **************************************************************************
208544f05562SScott Long */
208644f05562SScott Long static void arcmsr_hbb_postqueue_isr(struct AdapterControlBlock *acb)
208744f05562SScott Long {
208844f05562SScott Long 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
208944f05562SScott Long 	u_int32_t flag_srb;
209044f05562SScott Long 	int index;
2091d74001adSXin LI 	u_int16_t error;
209244f05562SScott Long 
209344f05562SScott Long 	/*
209444f05562SScott Long 	*****************************************************************************
209544f05562SScott Long 	**               areca cdb command done
209644f05562SScott Long 	*****************************************************************************
209744f05562SScott Long 	*/
209844f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
209944f05562SScott Long 		BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
210044f05562SScott Long 	index = phbbmu->doneq_index;
210144f05562SScott Long 	while((flag_srb = phbbmu->done_qbuffer[index]) != 0) {
210244f05562SScott Long 		phbbmu->done_qbuffer[index] = 0;
210344f05562SScott Long 		index++;
210444f05562SScott Long 		index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
210544f05562SScott Long 		phbbmu->doneq_index = index;
210644f05562SScott Long 		/* check if command done with no error*/
2107d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
2108d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
2109d74001adSXin LI 	}	/*drain reply FIFO*/
2110d74001adSXin LI }
2111d74001adSXin LI /*
2112d74001adSXin LI **************************************************************************
2113d74001adSXin LI **************************************************************************
2114d74001adSXin LI */
2115d74001adSXin LI static void arcmsr_hbc_postqueue_isr(struct AdapterControlBlock *acb)
2116d74001adSXin LI {
2117d74001adSXin LI 	u_int32_t flag_srb,throttling = 0;
2118d74001adSXin LI 	u_int16_t error;
2119d74001adSXin LI 
2120d74001adSXin LI 	/*
2121d74001adSXin LI 	*****************************************************************************
2122d74001adSXin LI 	**               areca cdb command done
2123d74001adSXin LI 	*****************************************************************************
2124d74001adSXin LI 	*/
2125d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2126224a78aeSXin LI 	do {
2127d74001adSXin LI 		flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
2128b23a1998SXin LI 		if (flag_srb == 0xFFFFFFFF)
2129b23a1998SXin LI 			break;
2130d74001adSXin LI 		/* check if command done with no error*/
2131d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
2132d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
2133abfdbca9SXin LI 		throttling++;
2134d74001adSXin LI 		if(throttling == ARCMSR_HBC_ISR_THROTTLING_LEVEL) {
2135d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING);
2136abfdbca9SXin LI 			throttling = 0;
2137d74001adSXin LI 		}
2138224a78aeSXin LI 	} while(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR);
2139f1c579b1SScott Long }
214044f05562SScott Long /*
214144f05562SScott Long **********************************************************************
21427a7bc959SXin LI **
21437a7bc959SXin LI **********************************************************************
21447a7bc959SXin LI */
21457a7bc959SXin LI static uint16_t arcmsr_get_doneq_index(struct HBD_MessageUnit0 *phbdmu)
21467a7bc959SXin LI {
21477a7bc959SXin LI 	uint16_t doneq_index, index_stripped;
21487a7bc959SXin LI 
21497a7bc959SXin LI 	doneq_index = phbdmu->doneq_index;
21507a7bc959SXin LI 	if (doneq_index & 0x4000) {
21517a7bc959SXin LI 		index_stripped = doneq_index & 0xFF;
21527a7bc959SXin LI 		index_stripped += 1;
21537a7bc959SXin LI 		index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
21547a7bc959SXin LI 		phbdmu->doneq_index = index_stripped ?
21557a7bc959SXin LI 		    (index_stripped | 0x4000) : index_stripped;
21567a7bc959SXin LI 	} else {
21577a7bc959SXin LI 		index_stripped = doneq_index;
21587a7bc959SXin LI 		index_stripped += 1;
21597a7bc959SXin LI 		index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
21607a7bc959SXin LI 		phbdmu->doneq_index = index_stripped ?
21617a7bc959SXin LI 		    index_stripped : (index_stripped | 0x4000);
21627a7bc959SXin LI 	}
21637a7bc959SXin LI 	return (phbdmu->doneq_index);
21647a7bc959SXin LI }
21657a7bc959SXin LI /*
21667a7bc959SXin LI **************************************************************************
21677a7bc959SXin LI **************************************************************************
21687a7bc959SXin LI */
21697a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb)
21707a7bc959SXin LI {
21717a7bc959SXin LI 	struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
21727a7bc959SXin LI 	u_int32_t outbound_write_pointer;
21737a7bc959SXin LI 	u_int32_t addressLow;
21747a7bc959SXin LI 	uint16_t doneq_index;
21757a7bc959SXin LI 	u_int16_t error;
21767a7bc959SXin LI 	/*
21777a7bc959SXin LI 	*****************************************************************************
21787a7bc959SXin LI 	**               areca cdb command done
21797a7bc959SXin LI 	*****************************************************************************
21807a7bc959SXin LI 	*/
21817a7bc959SXin LI 	if((CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause) &
21827a7bc959SXin LI 		ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT) == 0)
21837a7bc959SXin LI 		return;
21847a7bc959SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
21857a7bc959SXin LI 		BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
21867a7bc959SXin LI 	outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
21877a7bc959SXin LI 	doneq_index = phbdmu->doneq_index;
21887a7bc959SXin LI 	while ((doneq_index & 0xFF) != (outbound_write_pointer & 0xFF)) {
21897a7bc959SXin LI 		doneq_index = arcmsr_get_doneq_index(phbdmu);
21907a7bc959SXin LI 		addressLow = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
21917a7bc959SXin LI 		error = (addressLow & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
21927a7bc959SXin LI 		arcmsr_drain_donequeue(acb, addressLow, error); /*Check if command done with no error */
21937a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
21947a7bc959SXin LI 		outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
21957a7bc959SXin LI 	}
21967a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_interrupt_cause, ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT_CLEAR);
21977a7bc959SXin LI 	CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause); /*Dummy ioread32 to force pci flush */
21987a7bc959SXin LI }
21997a7bc959SXin LI /*
2200a1103e04SXin LI **************************************************************************
2201a1103e04SXin LI **************************************************************************
2202a1103e04SXin LI */
2203a1103e04SXin LI static void arcmsr_hbe_postqueue_isr(struct AdapterControlBlock *acb)
2204a1103e04SXin LI {
2205a1103e04SXin LI 	u_int16_t error;
2206a1103e04SXin LI 	uint32_t doneq_index;
2207a1103e04SXin LI 	uint16_t cmdSMID;
2208a1103e04SXin LI 
2209a1103e04SXin LI 	/*
2210a1103e04SXin LI 	*****************************************************************************
2211a1103e04SXin LI 	**               areca cdb command done
2212a1103e04SXin LI 	*****************************************************************************
2213a1103e04SXin LI 	*/
2214a1103e04SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2215a1103e04SXin LI 	doneq_index = acb->doneq_index;
2216a1103e04SXin LI 	while ((CHIP_REG_READ32(HBE_MessageUnit, 0, reply_post_producer_index) & 0xFFFF) != doneq_index) {
2217a1103e04SXin LI 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2218a1103e04SXin LI 		error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
2219a1103e04SXin LI 		arcmsr_drain_donequeue(acb, (u_int32_t)cmdSMID, error);
2220a1103e04SXin LI 		doneq_index++;
2221a1103e04SXin LI 		if (doneq_index >= acb->completionQ_entry)
2222a1103e04SXin LI 			doneq_index = 0;
2223a1103e04SXin LI 	}
2224a1103e04SXin LI 	acb->doneq_index = doneq_index;
2225a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, reply_post_consumer_index, doneq_index);
2226a1103e04SXin LI }
2227fa42a0bfSXin LI 
2228fa42a0bfSXin LI static void arcmsr_hbf_postqueue_isr(struct AdapterControlBlock *acb)
2229fa42a0bfSXin LI {
2230fa42a0bfSXin LI 	uint16_t error;
2231fa42a0bfSXin LI 	uint32_t doneq_index;
2232fa42a0bfSXin LI 	uint16_t cmdSMID;
2233fa42a0bfSXin LI 
2234fa42a0bfSXin LI 	/*
2235fa42a0bfSXin LI 	*****************************************************************************
2236fa42a0bfSXin LI 	**               areca cdb command done
2237fa42a0bfSXin LI 	*****************************************************************************
2238fa42a0bfSXin LI 	*/
2239fa42a0bfSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2240fa42a0bfSXin LI 	doneq_index = acb->doneq_index;
2241fa42a0bfSXin LI 	while (1) {
2242fa42a0bfSXin LI 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2243fa42a0bfSXin LI 		if (cmdSMID == 0xffff)
2244fa42a0bfSXin LI 			break;
2245fa42a0bfSXin LI 		error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
2246fa42a0bfSXin LI 		arcmsr_drain_donequeue(acb, (u_int32_t)cmdSMID, error);
2247fa42a0bfSXin LI 		acb->pCompletionQ[doneq_index].cmdSMID = 0xffff;
2248fa42a0bfSXin LI 		doneq_index++;
2249fa42a0bfSXin LI 		if (doneq_index >= acb->completionQ_entry)
2250fa42a0bfSXin LI 			doneq_index = 0;
2251fa42a0bfSXin LI 	}
2252fa42a0bfSXin LI 	acb->doneq_index = doneq_index;
2253fa42a0bfSXin LI 	CHIP_REG_WRITE32(HBF_MessageUnit, 0, reply_post_consumer_index, doneq_index);
2254fa42a0bfSXin LI }
2255fa42a0bfSXin LI 
2256a1103e04SXin LI /*
22577a7bc959SXin LI **********************************************************************
225844f05562SScott Long **********************************************************************
225944f05562SScott Long */
226044f05562SScott Long static void arcmsr_handle_hba_isr( struct AdapterControlBlock *acb)
226144f05562SScott Long {
2262dac36688SXin LI 	u_int32_t outbound_intStatus;
226344f05562SScott Long 	/*
226444f05562SScott Long 	*********************************************
226544f05562SScott Long 	**   check outbound intstatus
226644f05562SScott Long 	*********************************************
226744f05562SScott Long 	*/
2268dac36688SXin LI 	outbound_intStatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
2269dac36688SXin LI 	if(!outbound_intStatus) {
227044f05562SScott Long 		/*it must be share irq*/
227144f05562SScott Long 		return;
2272f1c579b1SScott Long 	}
2273dac36688SXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intStatus); /*clear interrupt*/
227444f05562SScott Long 	/* MU doorbell interrupts*/
2275dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_DOORBELL_INT) {
227644f05562SScott Long 		arcmsr_hba_doorbell_isr(acb);
2277f1c579b1SScott Long 	}
227844f05562SScott Long 	/* MU post queue interrupts*/
2279dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_POSTQUEUE_INT) {
228044f05562SScott Long 		arcmsr_hba_postqueue_isr(acb);
228144f05562SScott Long 	}
2282dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
2283d74001adSXin LI 		arcmsr_hba_message_isr(acb);
2284d74001adSXin LI 	}
228544f05562SScott Long }
228644f05562SScott Long /*
228744f05562SScott Long **********************************************************************
228844f05562SScott Long **********************************************************************
228944f05562SScott Long */
229044f05562SScott Long static void arcmsr_handle_hbb_isr( struct AdapterControlBlock *acb)
229144f05562SScott Long {
229244f05562SScott Long 	u_int32_t outbound_doorbell;
2293b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
229444f05562SScott Long 	/*
229544f05562SScott Long 	*********************************************
229644f05562SScott Long 	**   check outbound intstatus
229744f05562SScott Long 	*********************************************
229844f05562SScott Long 	*/
2299b23a1998SXin LI 	outbound_doorbell = READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & acb->outbound_int_enable;
230044f05562SScott Long 	if(!outbound_doorbell) {
230144f05562SScott Long 		/*it must be share irq*/
230244f05562SScott Long 		return;
230344f05562SScott Long 	}
2304b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ~outbound_doorbell); /* clear doorbell interrupt */
2305b23a1998SXin LI 	READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell);
2306b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
230744f05562SScott Long 	/* MU ioctl transfer doorbell interrupts*/
230844f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_WRITE_OK) {
230944f05562SScott Long 		arcmsr_iop2drv_data_wrote_handle(acb);
231044f05562SScott Long 	}
231144f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_READ_OK) {
231244f05562SScott Long 		arcmsr_iop2drv_data_read_handle(acb);
231344f05562SScott Long 	}
231444f05562SScott Long 	/* MU post queue interrupts*/
231544f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_CDB_DONE) {
231644f05562SScott Long 		arcmsr_hbb_postqueue_isr(acb);
231744f05562SScott Long 	}
2318d74001adSXin LI 	if(outbound_doorbell & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
2319d74001adSXin LI 		arcmsr_hbb_message_isr(acb);
2320d74001adSXin LI 	}
2321d74001adSXin LI }
2322d74001adSXin LI /*
2323d74001adSXin LI **********************************************************************
2324d74001adSXin LI **********************************************************************
2325d74001adSXin LI */
2326d74001adSXin LI static void arcmsr_handle_hbc_isr( struct AdapterControlBlock *acb)
2327d74001adSXin LI {
2328d74001adSXin LI 	u_int32_t host_interrupt_status;
2329d74001adSXin LI 	/*
2330d74001adSXin LI 	*********************************************
2331d74001adSXin LI 	**   check outbound intstatus
2332d74001adSXin LI 	*********************************************
2333d74001adSXin LI 	*/
2334224a78aeSXin LI 	host_interrupt_status = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) &
2335224a78aeSXin LI 		(ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR |
2336224a78aeSXin LI 		ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR);
2337d74001adSXin LI 	if(!host_interrupt_status) {
2338d74001adSXin LI 		/*it must be share irq*/
2339d74001adSXin LI 		return;
2340d74001adSXin LI 	}
2341224a78aeSXin LI 	do {
2342d74001adSXin LI 		/* MU doorbell interrupts*/
2343d74001adSXin LI 		if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR) {
2344d74001adSXin LI 			arcmsr_hbc_doorbell_isr(acb);
2345d74001adSXin LI 		}
2346d74001adSXin LI 		/* MU post queue interrupts*/
2347d74001adSXin LI 		if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) {
2348d74001adSXin LI 			arcmsr_hbc_postqueue_isr(acb);
2349d74001adSXin LI 		}
2350224a78aeSXin LI 		host_interrupt_status = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status);
2351224a78aeSXin LI 	} while (host_interrupt_status & (ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR));
235244f05562SScott Long }
235344f05562SScott Long /*
23547a7bc959SXin LI **********************************************************************
23557a7bc959SXin LI **********************************************************************
23567a7bc959SXin LI */
23577a7bc959SXin LI static void arcmsr_handle_hbd_isr( struct AdapterControlBlock *acb)
23587a7bc959SXin LI {
23597a7bc959SXin LI 	u_int32_t host_interrupt_status;
23607a7bc959SXin LI 	u_int32_t intmask_org;
23617a7bc959SXin LI 	/*
23627a7bc959SXin LI 	*********************************************
23637a7bc959SXin LI 	**   check outbound intstatus
23647a7bc959SXin LI 	*********************************************
23657a7bc959SXin LI 	*/
23667a7bc959SXin LI 	host_interrupt_status = CHIP_REG_READ32(HBD_MessageUnit, 0, host_int_status) & acb->outbound_int_enable;
23677a7bc959SXin LI 	if(!(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_INT)) {
23687a7bc959SXin LI 		/*it must be share irq*/
23697a7bc959SXin LI 		return;
23707a7bc959SXin LI 	}
23717a7bc959SXin LI 	/* disable outbound interrupt */
23727a7bc959SXin LI 	intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable)	; /* disable outbound message0 int */
23737a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
23747a7bc959SXin LI 	/* MU doorbell interrupts*/
23757a7bc959SXin LI 	if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_DOORBELL_INT) {
23767a7bc959SXin LI 		arcmsr_hbd_doorbell_isr(acb);
23777a7bc959SXin LI 	}
23787a7bc959SXin LI 	/* MU post queue interrupts*/
23797a7bc959SXin LI 	if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_POSTQUEUE_INT) {
23807a7bc959SXin LI 		arcmsr_hbd_postqueue_isr(acb);
23817a7bc959SXin LI 	}
23827a7bc959SXin LI 	/* enable all outbound interrupt */
23837a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | ARCMSR_HBDMU_ALL_INT_ENABLE);
23847a7bc959SXin LI //	CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
23857a7bc959SXin LI }
23867a7bc959SXin LI /*
2387a1103e04SXin LI **********************************************************************
2388a1103e04SXin LI **********************************************************************
2389a1103e04SXin LI */
2390a1103e04SXin LI static void arcmsr_handle_hbe_isr( struct AdapterControlBlock *acb)
2391a1103e04SXin LI {
2392a1103e04SXin LI 	u_int32_t host_interrupt_status;
2393a1103e04SXin LI 	/*
2394a1103e04SXin LI 	*********************************************
2395a1103e04SXin LI 	**   check outbound intstatus
2396a1103e04SXin LI 	*********************************************
2397a1103e04SXin LI 	*/
2398a1103e04SXin LI 	host_interrupt_status = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_status) &
2399a1103e04SXin LI 		(ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2400a1103e04SXin LI 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2401a1103e04SXin LI 	if(!host_interrupt_status) {
2402a1103e04SXin LI 		/*it must be share irq*/
2403a1103e04SXin LI 		return;
2404a1103e04SXin LI 	}
2405a1103e04SXin LI 	do {
2406a1103e04SXin LI 		/* MU doorbell interrupts*/
2407a1103e04SXin LI 		if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR) {
2408a1103e04SXin LI 			arcmsr_hbe_doorbell_isr(acb);
2409a1103e04SXin LI 		}
2410a1103e04SXin LI 		/* MU post queue interrupts*/
2411a1103e04SXin LI 		if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR) {
2412a1103e04SXin LI 			arcmsr_hbe_postqueue_isr(acb);
2413a1103e04SXin LI 		}
2414a1103e04SXin LI 		host_interrupt_status = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_status);
2415a1103e04SXin LI 	} while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2416a1103e04SXin LI }
2417fa42a0bfSXin LI 
2418fa42a0bfSXin LI static void arcmsr_handle_hbf_isr( struct AdapterControlBlock *acb)
2419fa42a0bfSXin LI {
2420fa42a0bfSXin LI 	u_int32_t host_interrupt_status;
2421fa42a0bfSXin LI 	/*
2422fa42a0bfSXin LI 	*********************************************
2423fa42a0bfSXin LI 	**   check outbound intstatus
2424fa42a0bfSXin LI 	*********************************************
2425fa42a0bfSXin LI 	*/
2426fa42a0bfSXin LI 	host_interrupt_status = CHIP_REG_READ32(HBF_MessageUnit, 0, host_int_status) &
2427fa42a0bfSXin LI 		(ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2428fa42a0bfSXin LI 		ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2429fa42a0bfSXin LI 	if(!host_interrupt_status) {
2430fa42a0bfSXin LI 		/*it must be share irq*/
2431fa42a0bfSXin LI 		return;
2432fa42a0bfSXin LI 	}
2433fa42a0bfSXin LI 	do {
2434fa42a0bfSXin LI 		/* MU doorbell interrupts*/
2435fa42a0bfSXin LI 		if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR) {
24366964b77eS黃清隆 			arcmsr_hbf_doorbell_isr(acb);
2437fa42a0bfSXin LI 		}
2438fa42a0bfSXin LI 		/* MU post queue interrupts*/
2439fa42a0bfSXin LI 		if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR) {
2440fa42a0bfSXin LI 			arcmsr_hbf_postqueue_isr(acb);
2441fa42a0bfSXin LI 		}
2442fa42a0bfSXin LI 		host_interrupt_status = CHIP_REG_READ32(HBF_MessageUnit, 0, host_int_status);
2443fa42a0bfSXin LI 	} while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2444fa42a0bfSXin LI }
2445a1103e04SXin LI /*
244644f05562SScott Long ******************************************************************************
244744f05562SScott Long ******************************************************************************
244844f05562SScott Long */
244944f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb)
245044f05562SScott Long {
245144f05562SScott Long 	switch (acb->adapter_type) {
245244f05562SScott Long 	case ACB_ADAPTER_TYPE_A:
245344f05562SScott Long 		arcmsr_handle_hba_isr(acb);
2454f1c579b1SScott Long 		break;
245544f05562SScott Long 	case ACB_ADAPTER_TYPE_B:
245644f05562SScott Long 		arcmsr_handle_hbb_isr(acb);
2457f1c579b1SScott Long 		break;
2458d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
2459d74001adSXin LI 		arcmsr_handle_hbc_isr(acb);
2460d74001adSXin LI 		break;
24617a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
24627a7bc959SXin LI 		arcmsr_handle_hbd_isr(acb);
24637a7bc959SXin LI 		break;
2464a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E:
2465a1103e04SXin LI 		arcmsr_handle_hbe_isr(acb);
2466a1103e04SXin LI 		break;
2467fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
2468fa42a0bfSXin LI 		arcmsr_handle_hbf_isr(acb);
2469fa42a0bfSXin LI 		break;
2470f1c579b1SScott Long 	default:
247144f05562SScott Long 		printf("arcmsr%d: interrupt service,"
247210d66948SKevin Lo 		" unknown adapter type =%d\n", acb->pci_unit, acb->adapter_type);
2473f1c579b1SScott Long 		break;
2474f1c579b1SScott Long 	}
2475f1c579b1SScott Long }
2476f1c579b1SScott Long /*
2477d74001adSXin LI **********************************************************************
2478d74001adSXin LI **********************************************************************
2479d74001adSXin LI */
2480d74001adSXin LI static void arcmsr_intr_handler(void *arg)
2481d74001adSXin LI {
2482d74001adSXin LI 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2483d74001adSXin LI 
24847a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
2485d74001adSXin LI 	arcmsr_interrupt(acb);
24867a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
2487d74001adSXin LI }
2488d74001adSXin LI /*
2489d74001adSXin LI ******************************************************************************
2490d74001adSXin LI ******************************************************************************
2491d74001adSXin LI */
2492d74001adSXin LI static void	arcmsr_polling_devmap(void *arg)
2493d74001adSXin LI {
2494d74001adSXin LI 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2495d74001adSXin LI 	switch (acb->adapter_type) {
2496d74001adSXin LI 	case ACB_ADAPTER_TYPE_A:
2497dac36688SXin LI 		CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2498d74001adSXin LI 		break;
2499d74001adSXin LI 
2500b23a1998SXin LI 	case ACB_ADAPTER_TYPE_B: {
2501b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
2502b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
2503b23a1998SXin LI 		}
2504d74001adSXin LI 		break;
2505d74001adSXin LI 
2506d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
2507d74001adSXin LI 		CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2508d74001adSXin LI 		CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
2509d74001adSXin LI 		break;
25107a7bc959SXin LI 
25117a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
25127a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
25137a7bc959SXin LI 		break;
2514a1103e04SXin LI 
2515a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E:
2516a1103e04SXin LI 		CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2517a1103e04SXin LI 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
2518a1103e04SXin LI 		CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
2519a1103e04SXin LI 		break;
2520d74001adSXin LI 
2521fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
2522fa42a0bfSXin LI 		u_int32_t outMsg1 = CHIP_REG_READ32(HBF_MessageUnit, 0, outbound_msgaddr1);
2523fa42a0bfSXin LI 		if (!(outMsg1 & ARCMSR_HBFMU_MESSAGE_FIRMWARE_OK) ||
2524fa42a0bfSXin LI 			(outMsg1 & ARCMSR_HBFMU_MESSAGE_NO_VOLUME_CHANGE))
2525fa42a0bfSXin LI 			goto nxt6s;
2526fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2527fa42a0bfSXin LI 		acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
2528fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
2529fa42a0bfSXin LI 		break;
2530fa42a0bfSXin LI 		}
2531fa42a0bfSXin LI 	}
2532fa42a0bfSXin LI nxt6s:
2533d74001adSXin LI 	if((acb->acb_flags & ACB_F_SCSISTOPADAPTER) == 0)
2534d74001adSXin LI 	{
2535d74001adSXin LI 		callout_reset(&acb->devmap_callout, 5 * hz, arcmsr_polling_devmap, acb);	/* polling per 5 seconds */
2536d74001adSXin LI 	}
2537d74001adSXin LI }
2538d74001adSXin LI 
2539d74001adSXin LI /*
2540ad6d6297SScott Long *******************************************************************************
2541ad6d6297SScott Long **
2542ad6d6297SScott Long *******************************************************************************
2543ad6d6297SScott Long */
2544ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb)
2545ad6d6297SScott Long {
2546d74001adSXin LI 	u_int32_t intmask_org;
2547d74001adSXin LI 
2548ad6d6297SScott Long 	if(acb != NULL) {
2549ad6d6297SScott Long 		/* stop adapter background rebuild */
2550ad6d6297SScott Long 		if(acb->acb_flags & ACB_F_MSG_START_BGRB) {
2551d74001adSXin LI 			intmask_org = arcmsr_disable_allintr(acb);
2552ad6d6297SScott Long 			arcmsr_stop_adapter_bgrb(acb);
2553ad6d6297SScott Long 			arcmsr_flush_adapter_cache(acb);
2554d74001adSXin LI 			arcmsr_enable_allintr(acb, intmask_org);
2555ad6d6297SScott Long 		}
2556ad6d6297SScott Long 	}
2557ad6d6297SScott Long }
2558ad6d6297SScott Long /*
2559f1c579b1SScott Long ***********************************************************************
2560f1c579b1SScott Long **
2561f1c579b1SScott Long ************************************************************************
2562f1c579b1SScott Long */
2563fc5ef1caSXin LI static u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg)
2564f1c579b1SScott Long {
2565ad6d6297SScott Long 	struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2566ad6d6297SScott Long 	u_int32_t retvalue = EINVAL;
2567f1c579b1SScott Long 
2568ad6d6297SScott Long 	pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) arg;
2569ad6d6297SScott Long 	if(memcmp(pcmdmessagefld->cmdmessage.Signature, "ARCMSR", 6)!=0) {
2570ad6d6297SScott Long 		return retvalue;
2571f1c579b1SScott Long 	}
2572ad6d6297SScott Long 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2573ad6d6297SScott Long 	switch(ioctl_cmd) {
2574ad6d6297SScott Long 	case ARCMSR_MESSAGE_READ_RQBUFFER: {
2575ad6d6297SScott Long 			u_int8_t *pQbuffer;
2576ad6d6297SScott Long 			u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2577ad6d6297SScott Long 			u_int32_t allxfer_len=0;
2578f1c579b1SScott Long 
257944f05562SScott Long 			while((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
258044f05562SScott Long 				&& (allxfer_len < 1031)) {
2581f1c579b1SScott Long 				/*copy READ QBUFFER to srb*/
2582ad6d6297SScott Long 				pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
25837a7bc959SXin LI 				*ptmpQbuffer = *pQbuffer;
2584ad6d6297SScott Long 				acb->rqbuf_firstindex++;
2585ad6d6297SScott Long 				acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2586ad6d6297SScott Long 				/*if last index number set it to 0 */
2587f1c579b1SScott Long 				ptmpQbuffer++;
2588f1c579b1SScott Long 				allxfer_len++;
2589f1c579b1SScott Long 			}
2590ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
259144f05562SScott Long 				struct QBUFFER *prbuffer;
2592f1c579b1SScott Long 
2593ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
259444f05562SScott Long 				prbuffer = arcmsr_get_iop_rqbuffer(acb);
259535689395SXin LI 				if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
259635689395SXin LI 					acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2597f1c579b1SScott Long 			}
2598ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.Length = allxfer_len;
2599ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2600ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2601f1c579b1SScott Long 		}
2602f1c579b1SScott Long 		break;
2603ad6d6297SScott Long 	case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2604ad6d6297SScott Long 			u_int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2605ad6d6297SScott Long 			u_int8_t *pQbuffer;
2606ad6d6297SScott Long 			u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2607f1c579b1SScott Long 
2608ad6d6297SScott Long 			user_len = pcmdmessagefld->cmdmessage.Length;
2609f1c579b1SScott Long 			/*check if data xfer length of this request will overflow my array qbuffer */
2610ad6d6297SScott Long 			wqbuf_lastindex = acb->wqbuf_lastindex;
2611ad6d6297SScott Long 			wqbuf_firstindex = acb->wqbuf_firstindex;
2612ad6d6297SScott Long 			if(wqbuf_lastindex != wqbuf_firstindex) {
26137a7bc959SXin LI 				arcmsr_Write_data_2iop_wqbuffer(acb);
2614ad6d6297SScott Long 				pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2615ad6d6297SScott Long 			} else {
26167a7bc959SXin LI 				my_empty_len = (wqbuf_firstindex - wqbuf_lastindex - 1) &
26177a7bc959SXin LI 					(ARCMSR_MAX_QBUFFER - 1);
2618ad6d6297SScott Long 				if(my_empty_len >= user_len) {
2619ad6d6297SScott Long 					while(user_len > 0) {
2620f1c579b1SScott Long 						/*copy srb data to wqbuffer*/
2621ad6d6297SScott Long 						pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
26227a7bc959SXin LI 						*pQbuffer = *ptmpuserbuffer;
2623ad6d6297SScott Long 						acb->wqbuf_lastindex++;
2624ad6d6297SScott Long 						acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2625ad6d6297SScott Long 						/*if last index number set it to 0 */
2626f1c579b1SScott Long 						ptmpuserbuffer++;
2627f1c579b1SScott Long 						user_len--;
2628f1c579b1SScott Long 					}
2629f1c579b1SScott Long 					/*post fist Qbuffer*/
2630ad6d6297SScott Long 					if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2631ad6d6297SScott Long 						acb->acb_flags &= ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
26327a7bc959SXin LI 						arcmsr_Write_data_2iop_wqbuffer(acb);
2633f1c579b1SScott Long 					}
2634ad6d6297SScott Long 					pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2635ad6d6297SScott Long 				} else {
2636ad6d6297SScott Long 					pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2637f1c579b1SScott Long 				}
2638f1c579b1SScott Long 			}
2639ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2640f1c579b1SScott Long 		}
2641f1c579b1SScott Long 		break;
2642ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2643ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->rqbuffer;
2644ad6d6297SScott Long 
2645ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2646ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
264744f05562SScott Long 				arcmsr_iop_message_read(acb);
264844f05562SScott Long 				/*signature, let IOP know data has been readed */
2649f1c579b1SScott Long 			}
2650ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2651ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2652ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2653f1c579b1SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2654ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2655ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2656f1c579b1SScott Long 		}
2657f1c579b1SScott Long 		break;
2658ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_WQBUFFER:
2659f1c579b1SScott Long 		{
2660ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->wqbuffer;
2661f1c579b1SScott Long 
2662ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2663ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
266444f05562SScott Long 				arcmsr_iop_message_read(acb);
266544f05562SScott Long 				/*signature, let IOP know data has been readed */
2666f1c579b1SScott Long 			}
266744f05562SScott Long 			acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
2668ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2669ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2670f1c579b1SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2671ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2672ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2673f1c579b1SScott Long 		}
2674f1c579b1SScott Long 		break;
2675ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2676ad6d6297SScott Long 			u_int8_t *pQbuffer;
2677f1c579b1SScott Long 
2678ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2679ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
268044f05562SScott Long 				arcmsr_iop_message_read(acb);
268144f05562SScott Long 				/*signature, let IOP know data has been readed */
2682f1c579b1SScott Long 			}
2683ad6d6297SScott Long 			acb->acb_flags  |= (ACB_F_MESSAGE_WQBUFFER_CLEARED
2684ad6d6297SScott Long 					|ACB_F_MESSAGE_RQBUFFER_CLEARED
268544f05562SScott Long 					|ACB_F_MESSAGE_WQBUFFER_READ);
2686ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2687ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2688ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2689ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2690ad6d6297SScott Long 			pQbuffer = acb->rqbuffer;
2691ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof(struct QBUFFER));
2692ad6d6297SScott Long 			pQbuffer = acb->wqbuffer;
2693ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof(struct QBUFFER));
2694ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2695ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2696f1c579b1SScott Long 		}
2697f1c579b1SScott Long 		break;
2698ad6d6297SScott Long 	case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2699ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2700ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2701f1c579b1SScott Long 		}
2702f1c579b1SScott Long 		break;
2703ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_HELLO: {
2704ad6d6297SScott Long 			u_int8_t *hello_string = "Hello! I am ARCMSR";
2705ad6d6297SScott Long 			u_int8_t *puserbuffer = (u_int8_t *)pcmdmessagefld->messagedatabuffer;
2706f1c579b1SScott Long 
2707ad6d6297SScott Long 			if(memcpy(puserbuffer, hello_string, (int16_t)strlen(hello_string))) {
2708ad6d6297SScott Long 				pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2709ad6d6297SScott Long 				ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2710f1c579b1SScott Long 				return ENOIOCTL;
2711f1c579b1SScott Long 			}
2712ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2713ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2714ad6d6297SScott Long 		}
2715ad6d6297SScott Long 		break;
2716ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_GOODBYE: {
2717ad6d6297SScott Long 			arcmsr_iop_parking(acb);
2718ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2719ad6d6297SScott Long 		}
2720ad6d6297SScott Long 		break;
2721ad6d6297SScott Long 	case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE: {
2722ad6d6297SScott Long 			arcmsr_flush_adapter_cache(acb);
2723ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2724f1c579b1SScott Long 		}
2725f1c579b1SScott Long 		break;
2726f1c579b1SScott Long 	}
2727ad6d6297SScott Long 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2728dac36688SXin LI 	return (retvalue);
2729f1c579b1SScott Long }
2730f1c579b1SScott Long /*
2731f1c579b1SScott Long **************************************************************************
2732f1c579b1SScott Long **************************************************************************
2733f1c579b1SScott Long */
273422f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb)
273522f2616bSXin LI {
273622f2616bSXin LI 	struct AdapterControlBlock	*acb;
273722f2616bSXin LI 
273822f2616bSXin LI 	acb = srb->acb;
27397a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
274022f2616bSXin LI 	srb->srb_state = ARCMSR_SRB_DONE;
274122f2616bSXin LI 	srb->srb_flags = 0;
274222f2616bSXin LI 	acb->srbworkingQ[acb->workingsrb_doneindex] = srb;
274322f2616bSXin LI 	acb->workingsrb_doneindex++;
274422f2616bSXin LI 	acb->workingsrb_doneindex %= ARCMSR_MAX_FREESRB_NUM;
27457a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->srb_lock);
274622f2616bSXin LI }
274722f2616bSXin LI /*
274822f2616bSXin LI **************************************************************************
274922f2616bSXin LI **************************************************************************
275022f2616bSXin LI */
2751fc5ef1caSXin LI static struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb)
2752f1c579b1SScott Long {
2753ad6d6297SScott Long 	struct CommandControlBlock *srb = NULL;
2754ad6d6297SScott Long 	u_int32_t workingsrb_startindex, workingsrb_doneindex;
2755f1c579b1SScott Long 
27567a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
2757ad6d6297SScott Long 	workingsrb_doneindex = acb->workingsrb_doneindex;
2758ad6d6297SScott Long 	workingsrb_startindex = acb->workingsrb_startindex;
2759ad6d6297SScott Long 	srb = acb->srbworkingQ[workingsrb_startindex];
2760ad6d6297SScott Long 	workingsrb_startindex++;
2761ad6d6297SScott Long 	workingsrb_startindex %= ARCMSR_MAX_FREESRB_NUM;
2762ad6d6297SScott Long 	if(workingsrb_doneindex != workingsrb_startindex) {
2763ad6d6297SScott Long 		acb->workingsrb_startindex = workingsrb_startindex;
2764ad6d6297SScott Long 	} else {
2765ad6d6297SScott Long 		srb = NULL;
2766ad6d6297SScott Long 	}
27677a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->srb_lock);
2768ad6d6297SScott Long 	return(srb);
2769ad6d6297SScott Long }
2770ad6d6297SScott Long /*
2771ad6d6297SScott Long **************************************************************************
2772ad6d6297SScott Long **************************************************************************
2773ad6d6297SScott Long */
2774ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb)
2775ad6d6297SScott Long {
2776ad6d6297SScott Long 	struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2777ad6d6297SScott Long 	int retvalue = 0, transfer_len = 0;
2778ad6d6297SScott Long 	char *buffer;
27794aa947cbSWarner Losh 	uint8_t *ptr = scsiio_cdb_ptr(&pccb->csio);
27804aa947cbSWarner Losh 	u_int32_t controlcode = (u_int32_t ) ptr[5] << 24 |
27814aa947cbSWarner Losh 				(u_int32_t ) ptr[6] << 16 |
27824aa947cbSWarner Losh 				(u_int32_t ) ptr[7] << 8  |
27834aa947cbSWarner Losh 				(u_int32_t ) ptr[8];
2784ad6d6297SScott Long 					/* 4 bytes: Areca io control code */
2785dd0b4fb6SKonstantin Belousov 	if ((pccb->ccb_h.flags & CAM_DATA_MASK) == CAM_DATA_VADDR) {
2786ad6d6297SScott Long 		buffer = pccb->csio.data_ptr;
2787ad6d6297SScott Long 		transfer_len = pccb->csio.dxfer_len;
2788ad6d6297SScott Long 	} else {
2789ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2790ad6d6297SScott Long 		goto message_out;
2791ad6d6297SScott Long 	}
2792ad6d6297SScott Long 	if (transfer_len > sizeof(struct CMD_MESSAGE_FIELD)) {
2793ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2794ad6d6297SScott Long 		goto message_out;
2795ad6d6297SScott Long 	}
2796ad6d6297SScott Long 	pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) buffer;
2797ad6d6297SScott Long 	switch(controlcode) {
2798ad6d6297SScott Long 	case ARCMSR_MESSAGE_READ_RQBUFFER: {
2799ad6d6297SScott Long 			u_int8_t *pQbuffer;
2800ad6d6297SScott Long 			u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2801ad6d6297SScott Long 			int32_t allxfer_len = 0;
2802f1c579b1SScott Long 
28037a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2804ad6d6297SScott Long 			while ((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
2805ad6d6297SScott Long 				&& (allxfer_len < 1031)) {
2806ad6d6297SScott Long 				pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
28077a7bc959SXin LI 				*ptmpQbuffer = *pQbuffer;
2808ad6d6297SScott Long 				acb->rqbuf_firstindex++;
2809ad6d6297SScott Long 				acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2810ad6d6297SScott Long 				ptmpQbuffer++;
2811ad6d6297SScott Long 				allxfer_len++;
2812f1c579b1SScott Long 			}
2813ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
281444f05562SScott Long 				struct QBUFFER  *prbuffer;
2815ad6d6297SScott Long 
2816ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
281744f05562SScott Long 				prbuffer = arcmsr_get_iop_rqbuffer(acb);
281835689395SXin LI 				if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
281935689395SXin LI 					acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2820ad6d6297SScott Long 			}
2821ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.Length = allxfer_len;
2822ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2823ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
28247a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2825ad6d6297SScott Long 		}
2826ad6d6297SScott Long 		break;
2827ad6d6297SScott Long 	case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2828ad6d6297SScott Long 			int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2829ad6d6297SScott Long 			u_int8_t *pQbuffer;
2830ad6d6297SScott Long 			u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2831ad6d6297SScott Long 
2832ad6d6297SScott Long 			user_len = pcmdmessagefld->cmdmessage.Length;
28337a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2834ad6d6297SScott Long 			wqbuf_lastindex = acb->wqbuf_lastindex;
2835ad6d6297SScott Long 			wqbuf_firstindex = acb->wqbuf_firstindex;
2836ad6d6297SScott Long 			if (wqbuf_lastindex != wqbuf_firstindex) {
28377a7bc959SXin LI 				arcmsr_Write_data_2iop_wqbuffer(acb);
2838ad6d6297SScott Long 				/* has error report sensedata */
2839dac36688SXin LI 				if(pccb->csio.sense_len) {
2840ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2841ad6d6297SScott Long 				/* Valid,ErrorCode */
2842ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2843ad6d6297SScott Long 				/* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2844ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2845ad6d6297SScott Long 				/* AdditionalSenseLength */
2846ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2847ad6d6297SScott Long 				/* AdditionalSenseCode */
2848ad6d6297SScott Long 				}
2849ad6d6297SScott Long 				retvalue = ARCMSR_MESSAGE_FAIL;
2850ad6d6297SScott Long 			} else {
2851ad6d6297SScott Long 				my_empty_len = (wqbuf_firstindex-wqbuf_lastindex - 1)
2852ad6d6297SScott Long 						&(ARCMSR_MAX_QBUFFER - 1);
2853ad6d6297SScott Long 				if (my_empty_len >= user_len) {
2854ad6d6297SScott Long 					while (user_len > 0) {
2855ad6d6297SScott Long 						pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
28567a7bc959SXin LI 						*pQbuffer = *ptmpuserbuffer;
2857ad6d6297SScott Long 						acb->wqbuf_lastindex++;
2858ad6d6297SScott Long 						acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2859ad6d6297SScott Long 						ptmpuserbuffer++;
2860ad6d6297SScott Long 						user_len--;
2861ad6d6297SScott Long 					}
2862ad6d6297SScott Long 					if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2863ad6d6297SScott Long 						acb->acb_flags &=
2864ad6d6297SScott Long 						    ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
28657a7bc959SXin LI 						arcmsr_Write_data_2iop_wqbuffer(acb);
2866ad6d6297SScott Long 					}
2867ad6d6297SScott Long 				} else {
2868ad6d6297SScott Long 					/* has error report sensedata */
2869dac36688SXin LI 					if(pccb->csio.sense_len) {
2870ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2871ad6d6297SScott Long 					/* Valid,ErrorCode */
2872ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2873ad6d6297SScott Long 					/* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2874ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2875ad6d6297SScott Long 					/* AdditionalSenseLength */
2876ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2877ad6d6297SScott Long 					/* AdditionalSenseCode */
2878ad6d6297SScott Long 					}
2879ad6d6297SScott Long 					retvalue = ARCMSR_MESSAGE_FAIL;
2880ad6d6297SScott Long 				}
2881ad6d6297SScott Long 			}
28827a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2883ad6d6297SScott Long 		}
2884ad6d6297SScott Long 		break;
2885ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2886ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->rqbuffer;
2887ad6d6297SScott Long 
28887a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2889ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2890ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
289144f05562SScott Long 				arcmsr_iop_message_read(acb);
2892ad6d6297SScott Long 			}
2893ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2894ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2895ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2896ad6d6297SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2897ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode =
2898ad6d6297SScott Long 			    ARCMSR_MESSAGE_RETURNCODE_OK;
28997a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2900ad6d6297SScott Long 		}
2901ad6d6297SScott Long 		break;
2902ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_WQBUFFER: {
2903ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->wqbuffer;
2904ad6d6297SScott Long 
29057a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2906ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2907ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
290844f05562SScott Long 				arcmsr_iop_message_read(acb);
2909ad6d6297SScott Long 			}
2910ad6d6297SScott Long 			acb->acb_flags |=
2911ad6d6297SScott Long 				(ACB_F_MESSAGE_WQBUFFER_CLEARED |
291244f05562SScott Long 					ACB_F_MESSAGE_WQBUFFER_READ);
2913ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2914ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2915ad6d6297SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2916ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode =
2917ad6d6297SScott Long 				ARCMSR_MESSAGE_RETURNCODE_OK;
29187a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2919ad6d6297SScott Long 		}
2920ad6d6297SScott Long 		break;
2921ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2922ad6d6297SScott Long 			u_int8_t *pQbuffer;
2923ad6d6297SScott Long 
29247a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2925ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2926ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
292744f05562SScott Long 				arcmsr_iop_message_read(acb);
2928ad6d6297SScott Long 			}
2929ad6d6297SScott Long 			acb->acb_flags |=
2930ad6d6297SScott Long 				(ACB_F_MESSAGE_WQBUFFER_CLEARED
2931ad6d6297SScott Long 				| ACB_F_MESSAGE_RQBUFFER_CLEARED
293244f05562SScott Long 				| ACB_F_MESSAGE_WQBUFFER_READ);
2933ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2934ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2935ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2936ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2937ad6d6297SScott Long 			pQbuffer = acb->rqbuffer;
2938ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof (struct QBUFFER));
2939ad6d6297SScott Long 			pQbuffer = acb->wqbuffer;
2940ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof (struct QBUFFER));
2941ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
29427a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2943ad6d6297SScott Long 		}
2944ad6d6297SScott Long 		break;
2945ad6d6297SScott Long 	case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2946ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2947ad6d6297SScott Long 		}
2948ad6d6297SScott Long 		break;
2949ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_HELLO: {
2950ad6d6297SScott Long 			int8_t *hello_string = "Hello! I am ARCMSR";
2951ad6d6297SScott Long 
2952ad6d6297SScott Long 			memcpy(pcmdmessagefld->messagedatabuffer, hello_string
2953ad6d6297SScott Long 				, (int16_t)strlen(hello_string));
2954ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2955ad6d6297SScott Long 		}
2956ad6d6297SScott Long 		break;
2957ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_GOODBYE:
2958ad6d6297SScott Long 		arcmsr_iop_parking(acb);
2959ad6d6297SScott Long 		break;
2960ad6d6297SScott Long 	case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE:
2961ad6d6297SScott Long 		arcmsr_flush_adapter_cache(acb);
2962ad6d6297SScott Long 		break;
2963ad6d6297SScott Long 	default:
2964ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2965ad6d6297SScott Long 	}
2966ad6d6297SScott Long message_out:
2967dac36688SXin LI 	return (retvalue);
2968f1c579b1SScott Long }
2969f1c579b1SScott Long /*
2970f1c579b1SScott Long *********************************************************************
2971f1c579b1SScott Long *********************************************************************
2972f1c579b1SScott Long */
2973231c8b71SXin LI static void arcmsr_execute_srb(void *arg, bus_dma_segment_t *dm_segs, int nseg, int error)
2974f1c579b1SScott Long {
2975ad6d6297SScott Long 	struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
2976ad6d6297SScott Long 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)srb->acb;
2977f1c579b1SScott Long 	union ccb *pccb;
2978ad6d6297SScott Long 	int target, lun;
2979f1c579b1SScott Long 
2980ad6d6297SScott Long 	pccb = srb->pccb;
2981ad6d6297SScott Long 	target = pccb->ccb_h.target_id;
2982ad6d6297SScott Long 	lun = pccb->ccb_h.target_lun;
298322f2616bSXin LI 	acb->pktRequestCount++;
2984ad6d6297SScott Long 	if(error != 0) {
2985ad6d6297SScott Long 		if(error != EFBIG) {
298644f05562SScott Long 			printf("arcmsr%d: unexpected error %x"
298744f05562SScott Long 				" returned from 'bus_dmamap_load' \n"
2988ad6d6297SScott Long 				, acb->pci_unit, error);
2989f1c579b1SScott Long 		}
2990ad6d6297SScott Long 		if((pccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_INPROG) {
299115735becSScott Long 			pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2992f1c579b1SScott Long 		}
2993ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2994f1c579b1SScott Long 		return;
2995f1c579b1SScott Long 	}
2996ad6d6297SScott Long 	if(nseg > ARCMSR_MAX_SG_ENTRIES) {
2997ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2998ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2999ad6d6297SScott Long 		return;
3000f1c579b1SScott Long 	}
3001ad6d6297SScott Long 	if(acb->acb_flags & ACB_F_BUS_RESET) {
3002ad6d6297SScott Long 		printf("arcmsr%d: bus reset and return busy \n", acb->pci_unit);
3003ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_SCSI_BUS_RESET;
3004ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
3005ad6d6297SScott Long 		return;
3006ad6d6297SScott Long 	}
3007ad6d6297SScott Long 	if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
300822f2616bSXin LI 		u_int8_t block_cmd, cmd;
3009ad6d6297SScott Long 
30104aa947cbSWarner Losh 		cmd = scsiio_cdb_ptr(&pccb->csio)[0];
301122f2616bSXin LI 		block_cmd = cmd & 0x0f;
3012ad6d6297SScott Long 		if(block_cmd == 0x08 || block_cmd == 0x0a) {
3013ad6d6297SScott Long 			printf("arcmsr%d:block 'read/write' command "
301422f2616bSXin LI 				"with gone raid volume Cmd=0x%2x, TargetId=%d, Lun=%d \n"
301522f2616bSXin LI 				, acb->pci_unit, cmd, target, lun);
3016ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
3017ad6d6297SScott Long 			arcmsr_srb_complete(srb, 0);
3018ad6d6297SScott Long 			return;
3019ad6d6297SScott Long 		}
3020ad6d6297SScott Long 	}
3021ad6d6297SScott Long 	if((pccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_INPROG) {
3022ad6d6297SScott Long 		if(nseg != 0) {
3023ad6d6297SScott Long 			bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
3024ad6d6297SScott Long 		}
3025ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
3026f1c579b1SScott Long 		return;
3027f1c579b1SScott Long 	}
3028abfdbca9SXin LI 	if(acb->srboutstandingcount >= acb->maxOutstanding) {
30297a7bc959SXin LI 		if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) == 0)
30307a7bc959SXin LI 		{
303115735becSScott Long 			xpt_freeze_simq(acb->psim, 1);
3032dc3a205bSScott Long 			acb->acb_flags |= ACB_F_CAM_DEV_QFRZN;
30337a7bc959SXin LI 		}
30347a7bc959SXin LI 		pccb->ccb_h.status &= ~CAM_SIM_QUEUED;
30357a7bc959SXin LI 		pccb->ccb_h.status |= CAM_REQUEUE_REQ;
3036ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
3037ad6d6297SScott Long 		return;
3038f1c579b1SScott Long 	}
303915735becSScott Long 	pccb->ccb_h.status |= CAM_SIM_QUEUED;
3040ad6d6297SScott Long 	arcmsr_build_srb(srb, dm_segs, nseg);
3041ad6d6297SScott Long 	arcmsr_post_srb(acb, srb);
304222f2616bSXin LI 	if (pccb->ccb_h.timeout != CAM_TIME_INFINITY)
304322f2616bSXin LI 	{
304422f2616bSXin LI 		arcmsr_callout_init(&srb->ccb_callout);
304585c9dd9dSSteven Hartland 		callout_reset_sbt(&srb->ccb_callout, SBT_1MS *
304685c9dd9dSSteven Hartland 		    (pccb->ccb_h.timeout + (ARCMSR_TIMEOUT_DELAY * 1000)), 0,
304785c9dd9dSSteven Hartland 		    arcmsr_srb_timeout, srb, 0);
304822f2616bSXin LI 		srb->srb_flags |= SRB_FLAG_TIMER_START;
304922f2616bSXin LI 	}
3050f1c579b1SScott Long }
3051f1c579b1SScott Long /*
3052f1c579b1SScott Long *****************************************************************************************
3053f1c579b1SScott Long *****************************************************************************************
3054f1c579b1SScott Long */
3055ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb)
3056f1c579b1SScott Long {
3057ad6d6297SScott Long 	struct CommandControlBlock *srb;
3058ad6d6297SScott Long 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *) abortccb->ccb_h.arcmsr_ccbacb_ptr;
305944f05562SScott Long 	u_int32_t intmask_org;
3060ad6d6297SScott Long 	int i = 0;
3061f1c579b1SScott Long 
3062ad6d6297SScott Long 	acb->num_aborts++;
3063f1c579b1SScott Long 	/*
3064ad6d6297SScott Long 	***************************************************************************
3065f1c579b1SScott Long 	** It is the upper layer do abort command this lock just prior to calling us.
3066f1c579b1SScott Long 	** First determine if we currently own this command.
3067f1c579b1SScott Long 	** Start by searching the device queue. If not found
3068f1c579b1SScott Long 	** at all, and the system wanted us to just abort the
3069f1c579b1SScott Long 	** command return success.
3070ad6d6297SScott Long 	***************************************************************************
3071f1c579b1SScott Long 	*/
3072ad6d6297SScott Long 	if(acb->srboutstandingcount != 0) {
307322f2616bSXin LI 		/* disable all outbound interrupt */
307422f2616bSXin LI 		intmask_org = arcmsr_disable_allintr(acb);
3075ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
3076ad6d6297SScott Long 			srb = acb->psrb_pool[i];
307722f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
3078ad6d6297SScott Long 				if(srb->pccb == abortccb) {
307922f2616bSXin LI 					srb->srb_state = ARCMSR_SRB_ABORTED;
3080123055f0SNathan Whitehorn 					printf("arcmsr%d:scsi id=%d lun=%jx abort srb '%p'"
3081ad6d6297SScott Long 						"outstanding command \n"
3082ad6d6297SScott Long 						, acb->pci_unit, abortccb->ccb_h.target_id
3083123055f0SNathan Whitehorn 						, (uintmax_t)abortccb->ccb_h.target_lun, srb);
3084ad6d6297SScott Long 					arcmsr_polling_srbdone(acb, srb);
308544f05562SScott Long 					/* enable outbound Post Queue, outbound doorbell Interrupt */
308644f05562SScott Long 					arcmsr_enable_allintr(acb, intmask_org);
3087ad6d6297SScott Long 					return (TRUE);
3088f1c579b1SScott Long 				}
308922f2616bSXin LI 			}
309022f2616bSXin LI 		}
309122f2616bSXin LI 		/* enable outbound Post Queue, outbound doorbell Interrupt */
309222f2616bSXin LI 		arcmsr_enable_allintr(acb, intmask_org);
309322f2616bSXin LI 	}
309422f2616bSXin LI 	return(FALSE);
309522f2616bSXin LI }
3096f1c579b1SScott Long /*
3097f1c579b1SScott Long ****************************************************************************
3098f1c579b1SScott Long ****************************************************************************
3099f1c579b1SScott Long */
3100ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb)
3101f1c579b1SScott Long {
3102ad6d6297SScott Long 	int retry = 0;
3103f1c579b1SScott Long 
3104ad6d6297SScott Long 	acb->num_resets++;
3105ad6d6297SScott Long 	acb->acb_flags |= ACB_F_BUS_RESET;
3106ad6d6297SScott Long 	while(acb->srboutstandingcount != 0 && retry < 400) {
310744f05562SScott Long 		arcmsr_interrupt(acb);
3108ad6d6297SScott Long 		UDELAY(25000);
3109ad6d6297SScott Long 		retry++;
3110ad6d6297SScott Long 	}
3111ad6d6297SScott Long 	arcmsr_iop_reset(acb);
3112ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_BUS_RESET;
3113f1c579b1SScott Long }
3114f1c579b1SScott Long /*
3115ad6d6297SScott Long **************************************************************************
3116ad6d6297SScott Long **************************************************************************
3117ad6d6297SScott Long */
3118ad6d6297SScott Long static void arcmsr_handle_virtual_command(struct AdapterControlBlock *acb,
3119ad6d6297SScott Long 		union ccb *pccb)
3120ad6d6297SScott Long {
3121ad6d6297SScott Long 	if (pccb->ccb_h.target_lun) {
312261ba2ac6SJim Harris 		pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
3123ad6d6297SScott Long 		xpt_done(pccb);
3124ad6d6297SScott Long 		return;
3125ad6d6297SScott Long 	}
31267a7bc959SXin LI 	pccb->ccb_h.status |= CAM_REQ_CMP;
31274aa947cbSWarner Losh 	switch (scsiio_cdb_ptr(&pccb->csio)[0]) {
31287a7bc959SXin LI 	case INQUIRY: {
31297a7bc959SXin LI 		unsigned char inqdata[36];
31307a7bc959SXin LI 		char *buffer = pccb->csio.data_ptr;
31317a7bc959SXin LI 
3132231c8b71SXin LI 		inqdata[0] = T_PROCESSOR;	/* Periph Qualifier & Periph Dev Type */
3133231c8b71SXin LI 		inqdata[1] = 0;			/* rem media bit & Dev Type Modifier */
3134231c8b71SXin LI 		inqdata[2] = 0;			/* ISO, ECMA, & ANSI versions */
3135231c8b71SXin LI 		inqdata[3] = 0;
3136231c8b71SXin LI 		inqdata[4] = 31;		/* length of additional data */
3137231c8b71SXin LI 		inqdata[5] = 0;
3138231c8b71SXin LI 		inqdata[6] = 0;
3139231c8b71SXin LI 		inqdata[7] = 0;
3140231c8b71SXin LI 		strncpy(&inqdata[8], "Areca   ", 8);	/* Vendor Identification */
3141231c8b71SXin LI 		strncpy(&inqdata[16], "RAID controller ", 16);	/* Product Identification */
3142ad6d6297SScott Long 		strncpy(&inqdata[32], "R001", 4); /* Product Revision */
3143ad6d6297SScott Long 		memcpy(buffer, inqdata, sizeof(inqdata));
3144ad6d6297SScott Long 		xpt_done(pccb);
3145ad6d6297SScott Long 	}
3146ad6d6297SScott Long 	break;
3147ad6d6297SScott Long 	case WRITE_BUFFER:
3148ad6d6297SScott Long 	case READ_BUFFER: {
3149ad6d6297SScott Long 		if (arcmsr_iop_message_xfer(acb, pccb)) {
3150ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
3151ad6d6297SScott Long 			pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
3152ad6d6297SScott Long 		}
3153ad6d6297SScott Long 		xpt_done(pccb);
3154ad6d6297SScott Long 	}
3155ad6d6297SScott Long 	break;
3156ad6d6297SScott Long 	default:
3157ad6d6297SScott Long 		xpt_done(pccb);
3158ad6d6297SScott Long 	}
3159ad6d6297SScott Long }
3160ad6d6297SScott Long /*
3161f1c579b1SScott Long *********************************************************************
3162f1c579b1SScott Long *********************************************************************
3163f1c579b1SScott Long */
3164ad6d6297SScott Long static void arcmsr_action(struct cam_sim *psim, union ccb *pccb)
3165f1c579b1SScott Long {
3166ad6d6297SScott Long 	struct AdapterControlBlock *acb;
3167f1c579b1SScott Long 
3168ad6d6297SScott Long 	acb = (struct AdapterControlBlock *) cam_sim_softc(psim);
3169ad6d6297SScott Long 	if(acb == NULL) {
3170ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_INVALID;
3171f1c579b1SScott Long 		xpt_done(pccb);
3172f1c579b1SScott Long 		return;
3173f1c579b1SScott Long 	}
3174ad6d6297SScott Long 	switch (pccb->ccb_h.func_code) {
3175ad6d6297SScott Long 	case XPT_SCSI_IO: {
3176ad6d6297SScott Long 			struct CommandControlBlock *srb;
3177ad6d6297SScott Long 			int target = pccb->ccb_h.target_id;
3178dd0b4fb6SKonstantin Belousov 			int error;
3179f1c579b1SScott Long 
31804aa947cbSWarner Losh 			if (pccb->ccb_h.flags & CAM_CDB_PHYS) {
31814aa947cbSWarner Losh 				pccb->ccb_h.status = CAM_REQ_INVALID;
31824aa947cbSWarner Losh 				xpt_done(pccb);
31834aa947cbSWarner Losh 				return;
31844aa947cbSWarner Losh 			}
31854aa947cbSWarner Losh 
3186ad6d6297SScott Long 			if(target == 16) {
3187ad6d6297SScott Long 				/* virtual device for iop message transfer */
3188ad6d6297SScott Long 				arcmsr_handle_virtual_command(acb, pccb);
3189ad6d6297SScott Long 				return;
3190ad6d6297SScott Long 			}
3191ad6d6297SScott Long 			if((srb = arcmsr_get_freesrb(acb)) == NULL) {
3192ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_RESRC_UNAVAIL;
3193f1c579b1SScott Long 				xpt_done(pccb);
3194f1c579b1SScott Long 				return;
3195f1c579b1SScott Long 			}
3196ad6d6297SScott Long 			pccb->ccb_h.arcmsr_ccbsrb_ptr = srb;
3197ad6d6297SScott Long 			pccb->ccb_h.arcmsr_ccbacb_ptr = acb;
3198ad6d6297SScott Long 			srb->pccb = pccb;
3199dd0b4fb6SKonstantin Belousov 			error =	bus_dmamap_load_ccb(acb->dm_segs_dmat
3200ad6d6297SScott Long 				, srb->dm_segs_dmamap
3201dd0b4fb6SKonstantin Belousov 				, pccb
3202231c8b71SXin LI 				, arcmsr_execute_srb, srb, /*flags*/0);
3203ad6d6297SScott Long 			if(error == EINPROGRESS) {
3204ad6d6297SScott Long 				xpt_freeze_simq(acb->psim, 1);
3205f1c579b1SScott Long 				pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
3206f1c579b1SScott Long 			}
3207f1c579b1SScott Long 			break;
3208f1c579b1SScott Long 		}
3209ad6d6297SScott Long 	case XPT_PATH_INQ: {
3210f1c579b1SScott Long 			struct ccb_pathinq *cpi = &pccb->cpi;
3211f1c579b1SScott Long 
3212f1c579b1SScott Long 			cpi->version_num = 1;
3213f1c579b1SScott Long 			cpi->hba_inquiry = PI_SDTR_ABLE | PI_TAG_ABLE;
3214f1c579b1SScott Long 			cpi->target_sprt = 0;
3215f1c579b1SScott Long 			cpi->hba_misc = 0;
3216f1c579b1SScott Long 			cpi->hba_eng_cnt = 0;
3217ad6d6297SScott Long 			cpi->max_target = ARCMSR_MAX_TARGETID;        /* 0-16 */
3218ad6d6297SScott Long 			cpi->max_lun = ARCMSR_MAX_TARGETLUN;	    /* 0-7 */
3219ad6d6297SScott Long 			cpi->initiator_id = ARCMSR_SCSI_INITIATOR_ID; /* 255 */
3220f1c579b1SScott Long 			cpi->bus_id = cam_sim_bus(psim);
32214195c7deSAlan Somers 			strlcpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
32224195c7deSAlan Somers 			strlcpy(cpi->hba_vid, "ARCMSR", HBA_IDLEN);
32234195c7deSAlan Somers 			strlcpy(cpi->dev_name, cam_sim_name(psim), DEV_IDLEN);
3224f1c579b1SScott Long 			cpi->unit_number = cam_sim_unit(psim);
3225224a78aeSXin LI 			if(acb->adapter_bus_speed == ACB_BUS_SPEED_12G)
3226224a78aeSXin LI 				cpi->base_transfer_speed = 1200000;
3227224a78aeSXin LI 			else if(acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3228dac36688SXin LI 				cpi->base_transfer_speed = 600000;
3229dac36688SXin LI 			else
3230dac36688SXin LI 				cpi->base_transfer_speed = 300000;
3231dac36688SXin LI 			if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
3232a1103e04SXin LI 			   (acb->vendor_device_id == PCIDevVenIDARC1884) ||
32337a7bc959SXin LI 			   (acb->vendor_device_id == PCIDevVenIDARC1680) ||
32347a7bc959SXin LI 			   (acb->vendor_device_id == PCIDevVenIDARC1214))
3235dac36688SXin LI 			{
3236dac36688SXin LI 				cpi->transport = XPORT_SAS;
3237dac36688SXin LI 				cpi->transport_version = 0;
3238dac36688SXin LI 				cpi->protocol_version = SCSI_REV_SPC2;
3239dac36688SXin LI 			}
3240dac36688SXin LI 			else
3241dac36688SXin LI 			{
3242fa9ed865SMatt Jacob 				cpi->transport = XPORT_SPI;
3243fa9ed865SMatt Jacob 				cpi->transport_version = 2;
3244fa9ed865SMatt Jacob 				cpi->protocol_version = SCSI_REV_2;
3245dac36688SXin LI 			}
3246dac36688SXin LI 			cpi->protocol = PROTO_SCSI;
3247ad6d6297SScott Long 			cpi->ccb_h.status |= CAM_REQ_CMP;
3248f1c579b1SScott Long 			xpt_done(pccb);
3249f1c579b1SScott Long 			break;
3250f1c579b1SScott Long 		}
3251ad6d6297SScott Long 	case XPT_ABORT: {
3252f1c579b1SScott Long 			union ccb *pabort_ccb;
3253f1c579b1SScott Long 
3254f1c579b1SScott Long 			pabort_ccb = pccb->cab.abort_ccb;
3255ad6d6297SScott Long 			switch (pabort_ccb->ccb_h.func_code) {
3256f1c579b1SScott Long 			case XPT_ACCEPT_TARGET_IO:
3257f1c579b1SScott Long 			case XPT_CONT_TARGET_IO:
3258ad6d6297SScott Long 				if(arcmsr_seek_cmd2abort(pabort_ccb)==TRUE) {
3259ad6d6297SScott Long 					pabort_ccb->ccb_h.status |= CAM_REQ_ABORTED;
3260f1c579b1SScott Long 					xpt_done(pabort_ccb);
3261ad6d6297SScott Long 					pccb->ccb_h.status |= CAM_REQ_CMP;
3262ad6d6297SScott Long 				} else {
3263f1c579b1SScott Long 					xpt_print_path(pabort_ccb->ccb_h.path);
3264f1c579b1SScott Long 					printf("Not found\n");
3265ad6d6297SScott Long 					pccb->ccb_h.status |= CAM_PATH_INVALID;
3266f1c579b1SScott Long 				}
3267f1c579b1SScott Long 				break;
3268f1c579b1SScott Long 			case XPT_SCSI_IO:
3269ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_UA_ABORT;
3270f1c579b1SScott Long 				break;
3271f1c579b1SScott Long 			default:
3272ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_REQ_INVALID;
3273f1c579b1SScott Long 				break;
3274f1c579b1SScott Long 			}
3275f1c579b1SScott Long 			xpt_done(pccb);
3276f1c579b1SScott Long 			break;
3277f1c579b1SScott Long 		}
3278f1c579b1SScott Long 	case XPT_RESET_BUS:
3279ad6d6297SScott Long 	case XPT_RESET_DEV: {
3280ad6d6297SScott Long 			u_int32_t	i;
3281f1c579b1SScott Long 
3282ad6d6297SScott Long 			arcmsr_bus_reset(acb);
3283ad6d6297SScott Long 			for (i=0; i < 500; i++) {
3284f1c579b1SScott Long 				DELAY(1000);
3285f1c579b1SScott Long 			}
3286ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
3287f1c579b1SScott Long 			xpt_done(pccb);
3288f1c579b1SScott Long 			break;
3289f1c579b1SScott Long 		}
3290ad6d6297SScott Long 	case XPT_TERM_IO: {
3291ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_INVALID;
3292f1c579b1SScott Long 			xpt_done(pccb);
3293f1c579b1SScott Long 			break;
3294f1c579b1SScott Long 		}
3295ad6d6297SScott Long 	case XPT_GET_TRAN_SETTINGS: {
3296ad6d6297SScott Long 			struct ccb_trans_settings *cts;
3297ad6d6297SScott Long 
3298ad6d6297SScott Long 			if(pccb->ccb_h.target_id == 16) {
3299ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3300ad6d6297SScott Long 				xpt_done(pccb);
3301ad6d6297SScott Long 				break;
3302ad6d6297SScott Long 			}
3303ad6d6297SScott Long 			cts = &pccb->cts;
330444f05562SScott Long 			{
330544f05562SScott Long 				struct ccb_trans_settings_scsi *scsi;
330644f05562SScott Long 				struct ccb_trans_settings_spi *spi;
3307dac36688SXin LI 				struct ccb_trans_settings_sas *sas;
330844f05562SScott Long 
3309ad6d6297SScott Long 				scsi = &cts->proto_specific.scsi;
3310dac36688SXin LI 				scsi->flags = CTS_SCSI_FLAGS_TAG_ENB;
3311dac36688SXin LI 				scsi->valid = CTS_SCSI_VALID_TQ;
3312fa9ed865SMatt Jacob 				cts->protocol = PROTO_SCSI;
3313dac36688SXin LI 
3314dac36688SXin LI 				if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
3315a1103e04SXin LI 				   (acb->vendor_device_id == PCIDevVenIDARC1884) ||
33167a7bc959SXin LI 				   (acb->vendor_device_id == PCIDevVenIDARC1680) ||
33177a7bc959SXin LI 				   (acb->vendor_device_id == PCIDevVenIDARC1214))
3318dac36688SXin LI 				{
3319dac36688SXin LI 					cts->protocol_version = SCSI_REV_SPC2;
3320dac36688SXin LI 					cts->transport_version = 0;
3321dac36688SXin LI 					cts->transport = XPORT_SAS;
3322dac36688SXin LI 					sas = &cts->xport_specific.sas;
3323dac36688SXin LI 					sas->valid = CTS_SAS_VALID_SPEED;
3324b23a1998SXin LI 					if (acb->adapter_bus_speed == ACB_BUS_SPEED_12G)
3325224a78aeSXin LI 						sas->bitrate = 1200000;
3326b23a1998SXin LI 					else if(acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3327dac36688SXin LI 						sas->bitrate = 600000;
3328b23a1998SXin LI 					else if(acb->adapter_bus_speed == ACB_BUS_SPEED_3G)
3329dac36688SXin LI 						sas->bitrate = 300000;
3330dac36688SXin LI 				}
3331dac36688SXin LI 				else
3332dac36688SXin LI 				{
3333fa9ed865SMatt Jacob 					cts->protocol_version = SCSI_REV_2;
3334fa9ed865SMatt Jacob 					cts->transport_version = 2;
3335dac36688SXin LI 					cts->transport = XPORT_SPI;
3336dac36688SXin LI 					spi = &cts->xport_specific.spi;
3337fa9ed865SMatt Jacob 					spi->flags = CTS_SPI_FLAGS_DISC_ENB;
3338b23a1998SXin LI 					if (acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3339b23a1998SXin LI 						spi->sync_period = 1;
3340b23a1998SXin LI 					else
3341dac36688SXin LI 						spi->sync_period = 2;
3342fa9ed865SMatt Jacob 					spi->sync_offset = 32;
3343fa9ed865SMatt Jacob 					spi->bus_width = MSG_EXT_WDTR_BUS_16_BIT;
33449d98ff4dSScott Long 					spi->valid = CTS_SPI_VALID_DISC
33459d98ff4dSScott Long 						| CTS_SPI_VALID_SYNC_RATE
3346fa9ed865SMatt Jacob 						| CTS_SPI_VALID_SYNC_OFFSET
3347fa9ed865SMatt Jacob 						| CTS_SPI_VALID_BUS_WIDTH;
3348dac36688SXin LI 				}
334944f05562SScott Long 			}
3350ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
3351ad6d6297SScott Long 			xpt_done(pccb);
3352ad6d6297SScott Long 			break;
3353ad6d6297SScott Long 		}
3354ad6d6297SScott Long 	case XPT_SET_TRAN_SETTINGS: {
3355ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3356ad6d6297SScott Long 			xpt_done(pccb);
3357ad6d6297SScott Long 			break;
3358ad6d6297SScott Long 		}
3359f3b080e6SMarius Strobl 	case XPT_CALC_GEOMETRY:
3360ad6d6297SScott Long 			if(pccb->ccb_h.target_id == 16) {
3361ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3362ad6d6297SScott Long 				xpt_done(pccb);
3363ad6d6297SScott Long 				break;
3364ad6d6297SScott Long 			}
3365f3b080e6SMarius Strobl 			cam_calc_geometry(&pccb->ccg, 1);
3366f1c579b1SScott Long 			xpt_done(pccb);
3367f1c579b1SScott Long 			break;
3368f1c579b1SScott Long 	default:
3369ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_INVALID;
3370f1c579b1SScott Long 		xpt_done(pccb);
3371f1c579b1SScott Long 		break;
3372f1c579b1SScott Long 	}
3373f1c579b1SScott Long }
3374f1c579b1SScott Long /*
3375f1c579b1SScott Long **********************************************************************
3376f1c579b1SScott Long **********************************************************************
3377f1c579b1SScott Long */
337844f05562SScott Long static void arcmsr_start_hba_bgrb(struct AdapterControlBlock *acb)
3379f1c579b1SScott Long {
3380ad6d6297SScott Long 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
338144f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
338244f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
3383ad6d6297SScott Long 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
3384ad6d6297SScott Long 	}
3385f1c579b1SScott Long }
3386f1c579b1SScott Long /*
3387f1c579b1SScott Long **********************************************************************
3388f1c579b1SScott Long **********************************************************************
3389f1c579b1SScott Long */
339044f05562SScott Long static void arcmsr_start_hbb_bgrb(struct AdapterControlBlock *acb)
339144f05562SScott Long {
3392b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
339344f05562SScott Long 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
3394b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_START_BGRB);
339544f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
339644f05562SScott Long 		printf( "arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
339744f05562SScott Long 	}
339844f05562SScott Long }
339944f05562SScott Long /*
340044f05562SScott Long **********************************************************************
340144f05562SScott Long **********************************************************************
340244f05562SScott Long */
3403d74001adSXin LI static void arcmsr_start_hbc_bgrb(struct AdapterControlBlock *acb)
3404d74001adSXin LI {
3405d74001adSXin LI 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
3406d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
3407d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3408d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3409d74001adSXin LI 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
3410d74001adSXin LI 	}
3411d74001adSXin LI }
3412d74001adSXin LI /*
3413d74001adSXin LI **********************************************************************
3414d74001adSXin LI **********************************************************************
3415d74001adSXin LI */
34167a7bc959SXin LI static void arcmsr_start_hbd_bgrb(struct AdapterControlBlock *acb)
34177a7bc959SXin LI {
34187a7bc959SXin LI 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
34197a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
34207a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
34217a7bc959SXin LI 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
34227a7bc959SXin LI 	}
34237a7bc959SXin LI }
34247a7bc959SXin LI /*
34257a7bc959SXin LI **********************************************************************
34267a7bc959SXin LI **********************************************************************
34277a7bc959SXin LI */
3428a1103e04SXin LI static void arcmsr_start_hbe_bgrb(struct AdapterControlBlock *acb)
3429a1103e04SXin LI {
3430a1103e04SXin LI 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
3431a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
3432a1103e04SXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3433a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
3434a1103e04SXin LI 	if(!arcmsr_hbe_wait_msgint_ready(acb)) {
3435a1103e04SXin LI 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
3436a1103e04SXin LI 	}
3437a1103e04SXin LI }
3438a1103e04SXin LI /*
3439a1103e04SXin LI **********************************************************************
3440a1103e04SXin LI **********************************************************************
3441a1103e04SXin LI */
344244f05562SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb)
344344f05562SScott Long {
344444f05562SScott Long 	switch (acb->adapter_type) {
344544f05562SScott Long 	case ACB_ADAPTER_TYPE_A:
344644f05562SScott Long 		arcmsr_start_hba_bgrb(acb);
344744f05562SScott Long 		break;
344844f05562SScott Long 	case ACB_ADAPTER_TYPE_B:
344944f05562SScott Long 		arcmsr_start_hbb_bgrb(acb);
345044f05562SScott Long 		break;
3451d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
3452d74001adSXin LI 		arcmsr_start_hbc_bgrb(acb);
3453d74001adSXin LI 		break;
34547a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
34557a7bc959SXin LI 		arcmsr_start_hbd_bgrb(acb);
34567a7bc959SXin LI 		break;
3457a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E:
3458fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
3459a1103e04SXin LI 		arcmsr_start_hbe_bgrb(acb);
3460a1103e04SXin LI 		break;
346144f05562SScott Long 	}
346244f05562SScott Long }
346344f05562SScott Long /*
346444f05562SScott Long **********************************************************************
346544f05562SScott Long **
346644f05562SScott Long **********************************************************************
346744f05562SScott Long */
346844f05562SScott Long static void arcmsr_polling_hba_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3469f1c579b1SScott Long {
3470ad6d6297SScott Long 	struct CommandControlBlock *srb;
347144f05562SScott Long 	u_int32_t flag_srb, outbound_intstatus, poll_srb_done=0, poll_count=0;
3472d74001adSXin LI 	u_int16_t	error;
3473f1c579b1SScott Long 
347444f05562SScott Long polling_ccb_retry:
3475ad6d6297SScott Long 	poll_count++;
3476d74001adSXin LI 	outbound_intstatus=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
3477d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus);	/*clear interrupt*/
347844f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3479ad6d6297SScott Long 	while(1) {
348044f05562SScott Long 		if((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
348144f05562SScott Long 			0, outbound_queueport)) == 0xFFFFFFFF) {
3482ad6d6297SScott Long 			if(poll_srb_done) {
3483ad6d6297SScott Long 				break;/*chip FIFO no ccb for completion already*/
3484ad6d6297SScott Long 			} else {
3485ad6d6297SScott Long 				UDELAY(25000);
3486d74001adSXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
3487ad6d6297SScott Long 					break;
3488f1c579b1SScott Long 				}
348944f05562SScott Long 				goto polling_ccb_retry;
3490f1c579b1SScott Long 			}
3491ad6d6297SScott Long 		}
3492ad6d6297SScott Long 		/* check if command done with no error*/
349344f05562SScott Long 		srb = (struct CommandControlBlock *)
349444f05562SScott Long 			(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3495d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
349644f05562SScott Long 		poll_srb_done = (srb == poll_srb) ? 1:0;
349722f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
349822f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3499123055f0SNathan Whitehorn 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'"
3500ad6d6297SScott Long 					"poll command abort successfully \n"
3501ad6d6297SScott Long 					, acb->pci_unit
3502ad6d6297SScott Long 					, srb->pccb->ccb_h.target_id
3503123055f0SNathan Whitehorn 					, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3504ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3505ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
3506ad6d6297SScott Long 				continue;
3507ad6d6297SScott Long 			}
3508ad6d6297SScott Long 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
3509ad6d6297SScott Long 				"srboutstandingcount=%d \n"
3510ad6d6297SScott Long 				, acb->pci_unit
3511ad6d6297SScott Long 				, srb, acb->srboutstandingcount);
3512ad6d6297SScott Long 			continue;
3513ad6d6297SScott Long 		}
3514d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
3515ad6d6297SScott Long 	}	/*drain reply FIFO*/
3516f1c579b1SScott Long }
3517f1c579b1SScott Long /*
3518f1c579b1SScott Long **********************************************************************
351944f05562SScott Long **
3520ad6d6297SScott Long **********************************************************************
3521ad6d6297SScott Long */
352244f05562SScott Long static void arcmsr_polling_hbb_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
352344f05562SScott Long {
352444f05562SScott Long 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
352544f05562SScott Long 	struct CommandControlBlock *srb;
352644f05562SScott Long 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
352744f05562SScott Long 	int index;
3528d74001adSXin LI 	u_int16_t	error;
352944f05562SScott Long 
353044f05562SScott Long polling_ccb_retry:
353144f05562SScott Long 	poll_count++;
3532b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
353344f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
353444f05562SScott Long 	while(1) {
353544f05562SScott Long 		index = phbbmu->doneq_index;
353644f05562SScott Long 		if((flag_srb = phbbmu->done_qbuffer[index]) == 0) {
353744f05562SScott Long 			if(poll_srb_done) {
353844f05562SScott Long 				break;/*chip FIFO no ccb for completion already*/
353944f05562SScott Long 			} else {
354044f05562SScott Long 				UDELAY(25000);
3541d74001adSXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
354244f05562SScott Long 					break;
354344f05562SScott Long 				}
354444f05562SScott Long 				goto polling_ccb_retry;
354544f05562SScott Long 			}
354644f05562SScott Long 		}
354744f05562SScott Long 		phbbmu->done_qbuffer[index] = 0;
354844f05562SScott Long 		index++;
354944f05562SScott Long 		index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
355044f05562SScott Long 		phbbmu->doneq_index = index;
355144f05562SScott Long 		/* check if command done with no error*/
355244f05562SScott Long 		srb = (struct CommandControlBlock *)
355344f05562SScott Long 			(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3554d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
355544f05562SScott Long 		poll_srb_done = (srb == poll_srb) ? 1:0;
355622f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
355722f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3558123055f0SNathan Whitehorn 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'"
355944f05562SScott Long 					"poll command abort successfully \n"
356044f05562SScott Long 					, acb->pci_unit
356144f05562SScott Long 					, srb->pccb->ccb_h.target_id
3562123055f0SNathan Whitehorn 					, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
356344f05562SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
356444f05562SScott Long 				arcmsr_srb_complete(srb, 1);
356544f05562SScott Long 				continue;
356644f05562SScott Long 			}
356744f05562SScott Long 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
356844f05562SScott Long 				"srboutstandingcount=%d \n"
356944f05562SScott Long 				, acb->pci_unit
357044f05562SScott Long 				, srb, acb->srboutstandingcount);
357144f05562SScott Long 			continue;
357244f05562SScott Long 		}
3573d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
3574d74001adSXin LI 	}	/*drain reply FIFO*/
3575d74001adSXin LI }
3576d74001adSXin LI /*
3577d74001adSXin LI **********************************************************************
3578d74001adSXin LI **
3579d74001adSXin LI **********************************************************************
3580d74001adSXin LI */
3581d74001adSXin LI static void arcmsr_polling_hbc_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3582d74001adSXin LI {
3583d74001adSXin LI 	struct CommandControlBlock *srb;
3584d74001adSXin LI 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
3585d74001adSXin LI 	u_int16_t	error;
3586d74001adSXin LI 
3587d74001adSXin LI polling_ccb_retry:
3588d74001adSXin LI 	poll_count++;
3589d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3590d74001adSXin LI 	while(1) {
3591d74001adSXin LI 		if(!(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR)) {
3592d74001adSXin LI 			if(poll_srb_done) {
3593d74001adSXin LI 				break;/*chip FIFO no ccb for completion already*/
3594d74001adSXin LI 			} else {
3595d74001adSXin LI 				UDELAY(25000);
3596d74001adSXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
3597d74001adSXin LI 					break;
3598d74001adSXin LI 				}
3599d74001adSXin LI 				if (acb->srboutstandingcount == 0) {
3600d74001adSXin LI 					break;
3601d74001adSXin LI 				}
3602d74001adSXin LI 				goto polling_ccb_retry;
3603d74001adSXin LI 			}
3604d74001adSXin LI 		}
3605d74001adSXin LI 		flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
3606d74001adSXin LI 		/* check if command done with no error*/
360722f2616bSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
3608d74001adSXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
3609d74001adSXin LI 		if (poll_srb != NULL)
3610d74001adSXin LI 			poll_srb_done = (srb == poll_srb) ? 1:0;
361122f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
361222f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3613123055f0SNathan Whitehorn 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3614123055f0SNathan Whitehorn 						, acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3615d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3616d74001adSXin LI 				arcmsr_srb_complete(srb, 1);
3617d74001adSXin LI 				continue;
3618d74001adSXin LI 			}
3619d74001adSXin LI 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
3620d74001adSXin LI 					, acb->pci_unit, srb, acb->srboutstandingcount);
3621d74001adSXin LI 			continue;
3622d74001adSXin LI 		}
3623d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
362444f05562SScott Long 	}	/*drain reply FIFO*/
362544f05562SScott Long }
362644f05562SScott Long /*
362744f05562SScott Long **********************************************************************
36287a7bc959SXin LI **
36297a7bc959SXin LI **********************************************************************
36307a7bc959SXin LI */
36317a7bc959SXin LI static void arcmsr_polling_hbd_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
36327a7bc959SXin LI {
36337a7bc959SXin LI 	struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
36347a7bc959SXin LI 	struct CommandControlBlock *srb;
36357a7bc959SXin LI 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
36367a7bc959SXin LI 	u_int32_t outbound_write_pointer;
36377a7bc959SXin LI 	u_int16_t	error, doneq_index;
36387a7bc959SXin LI 
36397a7bc959SXin LI polling_ccb_retry:
36407a7bc959SXin LI 	poll_count++;
36417a7bc959SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
36427a7bc959SXin LI 	while(1) {
36437a7bc959SXin LI 		outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
36447a7bc959SXin LI 		doneq_index = phbdmu->doneq_index;
36457a7bc959SXin LI 		if ((outbound_write_pointer & 0xFF) == (doneq_index & 0xFF)) {
36467a7bc959SXin LI 			if(poll_srb_done) {
36477a7bc959SXin LI 				break;/*chip FIFO no ccb for completion already*/
36487a7bc959SXin LI 			} else {
36497a7bc959SXin LI 				UDELAY(25000);
36507a7bc959SXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
36517a7bc959SXin LI 					break;
36527a7bc959SXin LI 				}
36537a7bc959SXin LI 				if (acb->srboutstandingcount == 0) {
36547a7bc959SXin LI 					break;
36557a7bc959SXin LI 				}
36567a7bc959SXin LI 				goto polling_ccb_retry;
36577a7bc959SXin LI 			}
36587a7bc959SXin LI 		}
36597a7bc959SXin LI 		doneq_index = arcmsr_get_doneq_index(phbdmu);
36607a7bc959SXin LI 		flag_srb = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
36617a7bc959SXin LI 		/* check if command done with no error*/
36627a7bc959SXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
36637a7bc959SXin LI 		error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
36647a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
36657a7bc959SXin LI 		if (poll_srb != NULL)
36667a7bc959SXin LI 			poll_srb_done = (srb == poll_srb) ? 1:0;
36677a7bc959SXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
36687a7bc959SXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3669123055f0SNathan Whitehorn 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3670123055f0SNathan Whitehorn 						, acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
36717a7bc959SXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
36727a7bc959SXin LI 				arcmsr_srb_complete(srb, 1);
36737a7bc959SXin LI 				continue;
36747a7bc959SXin LI 			}
36757a7bc959SXin LI 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
36767a7bc959SXin LI 					, acb->pci_unit, srb, acb->srboutstandingcount);
36777a7bc959SXin LI 			continue;
36787a7bc959SXin LI 		}
36797a7bc959SXin LI 		arcmsr_report_srb_state(acb, srb, error);
36807a7bc959SXin LI 	}	/*drain reply FIFO*/
36817a7bc959SXin LI }
36827a7bc959SXin LI /*
36837a7bc959SXin LI **********************************************************************
3684a1103e04SXin LI **
3685a1103e04SXin LI **********************************************************************
3686a1103e04SXin LI */
3687a1103e04SXin LI static void arcmsr_polling_hbe_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3688a1103e04SXin LI {
3689a1103e04SXin LI 	struct CommandControlBlock *srb;
3690a1103e04SXin LI 	u_int32_t poll_srb_done=0, poll_count=0, doneq_index;
3691a1103e04SXin LI 	u_int16_t	error, cmdSMID;
3692a1103e04SXin LI 
3693a1103e04SXin LI polling_ccb_retry:
3694a1103e04SXin LI 	poll_count++;
3695a1103e04SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3696a1103e04SXin LI 	while(1) {
3697a1103e04SXin LI 		doneq_index = acb->doneq_index;
3698a1103e04SXin LI 		if((CHIP_REG_READ32(HBE_MessageUnit, 0, reply_post_producer_index) & 0xFFFF) == doneq_index) {
3699a1103e04SXin LI 			if(poll_srb_done) {
3700a1103e04SXin LI 				break;/*chip FIFO no ccb for completion already*/
3701a1103e04SXin LI 			} else {
3702a1103e04SXin LI 				UDELAY(25000);
3703a1103e04SXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
3704a1103e04SXin LI 					break;
3705a1103e04SXin LI 				}
3706a1103e04SXin LI 				if (acb->srboutstandingcount == 0) {
3707a1103e04SXin LI 					break;
3708a1103e04SXin LI 				}
3709a1103e04SXin LI 				goto polling_ccb_retry;
3710a1103e04SXin LI 			}
3711a1103e04SXin LI 		}
3712a1103e04SXin LI 		cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
3713a1103e04SXin LI 		doneq_index++;
3714a1103e04SXin LI 		if (doneq_index >= acb->completionQ_entry)
3715a1103e04SXin LI 			doneq_index = 0;
3716a1103e04SXin LI 		acb->doneq_index = doneq_index;
3717a1103e04SXin LI 		srb = acb->psrb_pool[cmdSMID];
3718a1103e04SXin LI 		error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
3719a1103e04SXin LI 		if (poll_srb != NULL)
3720a1103e04SXin LI 			poll_srb_done = (srb == poll_srb) ? 1:0;
3721a1103e04SXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
3722a1103e04SXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3723a1103e04SXin LI 				printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3724a1103e04SXin LI 						, acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3725a1103e04SXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3726a1103e04SXin LI 				arcmsr_srb_complete(srb, 1);
3727a1103e04SXin LI 				continue;
3728a1103e04SXin LI 			}
3729a1103e04SXin LI 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
3730a1103e04SXin LI 					, acb->pci_unit, srb, acb->srboutstandingcount);
3731a1103e04SXin LI 			continue;
3732a1103e04SXin LI 		}
3733a1103e04SXin LI 		arcmsr_report_srb_state(acb, srb, error);
3734a1103e04SXin LI 	}	/*drain reply FIFO*/
3735a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, reply_post_producer_index, doneq_index);
3736a1103e04SXin LI }
3737a1103e04SXin LI /*
3738a1103e04SXin LI **********************************************************************
373944f05562SScott Long **********************************************************************
374044f05562SScott Long */
374144f05562SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
374244f05562SScott Long {
374344f05562SScott Long 	switch (acb->adapter_type) {
3744fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_A:
374544f05562SScott Long 		arcmsr_polling_hba_srbdone(acb, poll_srb);
374644f05562SScott Long 		break;
3747fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_B:
374844f05562SScott Long 		arcmsr_polling_hbb_srbdone(acb, poll_srb);
374944f05562SScott Long 		break;
3750fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_C:
3751d74001adSXin LI 		arcmsr_polling_hbc_srbdone(acb, poll_srb);
3752d74001adSXin LI 		break;
3753fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_D:
37547a7bc959SXin LI 		arcmsr_polling_hbd_srbdone(acb, poll_srb);
37557a7bc959SXin LI 		break;
3756fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
3757fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
3758a1103e04SXin LI 		arcmsr_polling_hbe_srbdone(acb, poll_srb);
3759a1103e04SXin LI 		break;
376044f05562SScott Long 	}
376144f05562SScott Long }
376244f05562SScott Long /*
376344f05562SScott Long **********************************************************************
376444f05562SScott Long **********************************************************************
376544f05562SScott Long */
376644f05562SScott Long static void arcmsr_get_hba_config(struct AdapterControlBlock *acb)
3767ad6d6297SScott Long {
3768ad6d6297SScott Long 	char *acb_firm_model = acb->firm_model;
3769ad6d6297SScott Long 	char *acb_firm_version = acb->firm_version;
3770d74001adSXin LI 	char *acb_device_map = acb->device_map;
3771d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);	/*firm_model,15,60-67*/
3772d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]);	/*firm_version,17,68-83*/
3773d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3774ad6d6297SScott Long 	int i;
3775ad6d6297SScott Long 
377644f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
377744f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
3778d74001adSXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3779ad6d6297SScott Long 	}
3780ad6d6297SScott Long 	i = 0;
3781ad6d6297SScott Long 	while(i < 8) {
378244f05562SScott Long 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3783ad6d6297SScott Long 		/* 8 bytes firm_model, 15, 60-67*/
3784ad6d6297SScott Long 		acb_firm_model++;
3785ad6d6297SScott Long 		i++;
3786ad6d6297SScott Long 	}
3787ad6d6297SScott Long 	i=0;
3788ad6d6297SScott Long 	while(i < 16) {
378944f05562SScott Long 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3790ad6d6297SScott Long 		/* 16 bytes firm_version, 17, 68-83*/
3791ad6d6297SScott Long 		acb_firm_version++;
3792ad6d6297SScott Long 		i++;
3793ad6d6297SScott Long 	}
3794d74001adSXin LI 	i=0;
3795d74001adSXin LI 	while(i < 16) {
3796d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3797d74001adSXin LI 		acb_device_map++;
3798d74001adSXin LI 		i++;
3799d74001adSXin LI 	}
38001e7d660aSXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3801d74001adSXin LI 	acb->firm_request_len = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[1]);   /*firm_request_len, 1, 04-07*/
3802d74001adSXin LI 	acb->firm_numbers_queue = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3803d74001adSXin LI 	acb->firm_sdram_size = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[3]);    /*firm_sdram_size, 3, 12-15*/
3804d74001adSXin LI 	acb->firm_ide_channels = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[4]);  /*firm_ide_channels, 4, 16-19*/
3805d74001adSXin LI 	acb->firm_cfg_version = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3806abfdbca9SXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
3807abfdbca9SXin LI 		acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
3808abfdbca9SXin LI 	else
3809abfdbca9SXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
3810ad6d6297SScott Long }
3811ad6d6297SScott Long /*
3812ad6d6297SScott Long **********************************************************************
381344f05562SScott Long **********************************************************************
381444f05562SScott Long */
381544f05562SScott Long static void arcmsr_get_hbb_config(struct AdapterControlBlock *acb)
381644f05562SScott Long {
3817b23a1998SXin LI 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
381844f05562SScott Long 	char *acb_firm_model = acb->firm_model;
381944f05562SScott Long 	char *acb_firm_version = acb->firm_version;
3820d74001adSXin LI 	char *acb_device_map = acb->device_map;
3821d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);	/*firm_model,15,60-67*/
3822d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]);	/*firm_version,17,68-83*/
3823d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
382444f05562SScott Long 	int i;
382544f05562SScott Long 
3826b23a1998SXin LI 	WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
382744f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
3828d74001adSXin LI 		printf( "arcmsr%d: wait" "'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
382944f05562SScott Long 	}
383044f05562SScott Long 	i = 0;
383144f05562SScott Long 	while(i < 8) {
383244f05562SScott Long 		*acb_firm_model = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_model+i);
383344f05562SScott Long 		/* 8 bytes firm_model, 15, 60-67*/
383444f05562SScott Long 		acb_firm_model++;
383544f05562SScott Long 		i++;
383644f05562SScott Long 	}
383744f05562SScott Long 	i = 0;
383844f05562SScott Long 	while(i < 16) {
383944f05562SScott Long 		*acb_firm_version = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_version+i);
384044f05562SScott Long 		/* 16 bytes firm_version, 17, 68-83*/
384144f05562SScott Long 		acb_firm_version++;
384244f05562SScott Long 		i++;
384344f05562SScott Long 	}
3844d74001adSXin LI 	i = 0;
3845d74001adSXin LI 	while(i < 16) {
3846d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_device_map+i);
3847d74001adSXin LI 		acb_device_map++;
3848d74001adSXin LI 		i++;
3849d74001adSXin LI 	}
38501e7d660aSXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3851d74001adSXin LI 	acb->firm_request_len = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1]);   /*firm_request_len, 1, 04-07*/
3852d74001adSXin LI 	acb->firm_numbers_queue = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3853d74001adSXin LI 	acb->firm_sdram_size = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3]);    /*firm_sdram_size, 3, 12-15*/
3854d74001adSXin LI 	acb->firm_ide_channels = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4]);  /*firm_ide_channels, 4, 16-19*/
3855d74001adSXin LI 	acb->firm_cfg_version = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3856abfdbca9SXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_HBB_POSTQUEUE)
3857abfdbca9SXin LI 		acb->maxOutstanding = ARCMSR_MAX_HBB_POSTQUEUE - 1;
3858abfdbca9SXin LI 	else
3859abfdbca9SXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
3860d74001adSXin LI }
3861d74001adSXin LI /*
3862d74001adSXin LI **********************************************************************
3863d74001adSXin LI **********************************************************************
3864d74001adSXin LI */
3865d74001adSXin LI static void arcmsr_get_hbc_config(struct AdapterControlBlock *acb)
3866d74001adSXin LI {
3867d74001adSXin LI 	char *acb_firm_model = acb->firm_model;
3868d74001adSXin LI 	char *acb_firm_version = acb->firm_version;
3869d74001adSXin LI 	char *acb_device_map = acb->device_map;
3870d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);   /*firm_model,15,60-67*/
3871d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3872d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3873d74001adSXin LI 	int i;
3874d74001adSXin LI 
3875d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
3876d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3877d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3878d74001adSXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3879d74001adSXin LI 	}
3880d74001adSXin LI 	i = 0;
3881d74001adSXin LI 	while(i < 8) {
3882d74001adSXin LI 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3883d74001adSXin LI 		/* 8 bytes firm_model, 15, 60-67*/
3884d74001adSXin LI 		acb_firm_model++;
3885d74001adSXin LI 		i++;
3886d74001adSXin LI 	}
3887d74001adSXin LI 	i = 0;
3888d74001adSXin LI 	while(i < 16) {
3889d74001adSXin LI 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3890d74001adSXin LI 		/* 16 bytes firm_version, 17, 68-83*/
3891d74001adSXin LI 		acb_firm_version++;
3892d74001adSXin LI 		i++;
3893d74001adSXin LI 	}
3894d74001adSXin LI 	i = 0;
3895d74001adSXin LI 	while(i < 16) {
3896d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3897d74001adSXin LI 		acb_device_map++;
3898d74001adSXin LI 		i++;
3899d74001adSXin LI 	}
39001e7d660aSXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3901d74001adSXin LI 	acb->firm_request_len	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[1]);	/*firm_request_len,   1, 04-07*/
3902d74001adSXin LI 	acb->firm_numbers_queue	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[2]);	/*firm_numbers_queue, 2, 08-11*/
3903d74001adSXin LI 	acb->firm_sdram_size	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[3]);	/*firm_sdram_size,    3, 12-15*/
3904d74001adSXin LI 	acb->firm_ide_channels	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[4]);	/*firm_ide_channels,  4, 16-19*/
3905d74001adSXin LI 	acb->firm_cfg_version	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3906abfdbca9SXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
3907abfdbca9SXin LI 		acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
3908abfdbca9SXin LI 	else
3909abfdbca9SXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
391044f05562SScott Long }
391144f05562SScott Long /*
391244f05562SScott Long **********************************************************************
391344f05562SScott Long **********************************************************************
391444f05562SScott Long */
39157a7bc959SXin LI static void arcmsr_get_hbd_config(struct AdapterControlBlock *acb)
39167a7bc959SXin LI {
39177a7bc959SXin LI 	char *acb_firm_model = acb->firm_model;
39187a7bc959SXin LI 	char *acb_firm_version = acb->firm_version;
39197a7bc959SXin LI 	char *acb_device_map = acb->device_map;
39207a7bc959SXin LI 	size_t iop_firm_model = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);   /*firm_model,15,60-67*/
39217a7bc959SXin LI 	size_t iop_firm_version = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
39227a7bc959SXin LI 	size_t iop_device_map = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
39237a7bc959SXin LI 	int i;
39247a7bc959SXin LI 
39257a7bc959SXin LI 	if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE)
39267a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
39277a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
39287a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
39297a7bc959SXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
39307a7bc959SXin LI 	}
39317a7bc959SXin LI 	i = 0;
39327a7bc959SXin LI 	while(i < 8) {
39337a7bc959SXin LI 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
39347a7bc959SXin LI 		/* 8 bytes firm_model, 15, 60-67*/
39357a7bc959SXin LI 		acb_firm_model++;
39367a7bc959SXin LI 		i++;
39377a7bc959SXin LI 	}
39387a7bc959SXin LI 	i = 0;
39397a7bc959SXin LI 	while(i < 16) {
39407a7bc959SXin LI 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
39417a7bc959SXin LI 		/* 16 bytes firm_version, 17, 68-83*/
39427a7bc959SXin LI 		acb_firm_version++;
39437a7bc959SXin LI 		i++;
39447a7bc959SXin LI 	}
39457a7bc959SXin LI 	i = 0;
39467a7bc959SXin LI 	while(i < 16) {
39477a7bc959SXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
39487a7bc959SXin LI 		acb_device_map++;
39497a7bc959SXin LI 		i++;
39507a7bc959SXin LI 	}
39511e7d660aSXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3952b23a1998SXin LI 	acb->firm_request_len	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[1]);	/*firm_request_len,   1, 04-07*/
3953b23a1998SXin LI 	acb->firm_numbers_queue	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[2]);	/*firm_numbers_queue, 2, 08-11*/
3954b23a1998SXin LI 	acb->firm_sdram_size	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[3]);	/*firm_sdram_size,    3, 12-15*/
3955b23a1998SXin LI 	acb->firm_ide_channels	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[4]);	/*firm_ide_channels,  4, 16-19*/
39567a7bc959SXin LI 	acb->firm_cfg_version	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3957abfdbca9SXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_HBD_POSTQUEUE)
3958abfdbca9SXin LI 		acb->maxOutstanding = ARCMSR_MAX_HBD_POSTQUEUE - 1;
3959abfdbca9SXin LI 	else
3960abfdbca9SXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
39617a7bc959SXin LI }
39627a7bc959SXin LI /*
39637a7bc959SXin LI **********************************************************************
39647a7bc959SXin LI **********************************************************************
39657a7bc959SXin LI */
3966a1103e04SXin LI static void arcmsr_get_hbe_config(struct AdapterControlBlock *acb)
3967a1103e04SXin LI {
3968a1103e04SXin LI 	char *acb_firm_model = acb->firm_model;
3969a1103e04SXin LI 	char *acb_firm_version = acb->firm_version;
3970a1103e04SXin LI 	char *acb_device_map = acb->device_map;
3971a1103e04SXin LI 	size_t iop_firm_model = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);   /*firm_model,15,60-67*/
3972a1103e04SXin LI 	size_t iop_firm_version = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3973a1103e04SXin LI 	size_t iop_device_map = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3974a1103e04SXin LI 	int i;
3975a1103e04SXin LI 
3976a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
3977a1103e04SXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3978a1103e04SXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
3979a1103e04SXin LI 	if(!arcmsr_hbe_wait_msgint_ready(acb)) {
3980a1103e04SXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3981a1103e04SXin LI 	}
3982a1103e04SXin LI 
3983a1103e04SXin LI 	i = 0;
3984a1103e04SXin LI 	while(i < 8) {
3985a1103e04SXin LI 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3986a1103e04SXin LI 		/* 8 bytes firm_model, 15, 60-67*/
3987a1103e04SXin LI 		acb_firm_model++;
3988a1103e04SXin LI 		i++;
3989a1103e04SXin LI 	}
3990a1103e04SXin LI 	i = 0;
3991a1103e04SXin LI 	while(i < 16) {
3992a1103e04SXin LI 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3993a1103e04SXin LI 		/* 16 bytes firm_version, 17, 68-83*/
3994a1103e04SXin LI 		acb_firm_version++;
3995a1103e04SXin LI 		i++;
3996a1103e04SXin LI 	}
3997a1103e04SXin LI 	i = 0;
3998a1103e04SXin LI 	while(i < 16) {
3999a1103e04SXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
4000a1103e04SXin LI 		acb_device_map++;
4001a1103e04SXin LI 		i++;
4002a1103e04SXin LI 	}
4003a1103e04SXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
4004a1103e04SXin LI 	acb->firm_request_len	= CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[1]);	/*firm_request_len,   1, 04-07*/
4005a1103e04SXin LI 	acb->firm_numbers_queue	= CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[2]);	/*firm_numbers_queue, 2, 08-11*/
4006a1103e04SXin LI 	acb->firm_sdram_size	= CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[3]);	/*firm_sdram_size,    3, 12-15*/
4007a1103e04SXin LI 	acb->firm_ide_channels	= CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[4]);	/*firm_ide_channels,  4, 16-19*/
4008a1103e04SXin LI 	acb->firm_cfg_version	= CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
4009a1103e04SXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
4010a1103e04SXin LI 		acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
4011a1103e04SXin LI 	else
4012a1103e04SXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
4013a1103e04SXin LI }
4014a1103e04SXin LI /*
4015a1103e04SXin LI **********************************************************************
4016a1103e04SXin LI **********************************************************************
4017a1103e04SXin LI */
4018fa42a0bfSXin LI static void arcmsr_get_hbf_config(struct AdapterControlBlock *acb)
4019fa42a0bfSXin LI {
4020fa42a0bfSXin LI 	u_int32_t *acb_firm_model = (u_int32_t *)acb->firm_model;
4021fa42a0bfSXin LI 	u_int32_t *acb_firm_version = (u_int32_t *)acb->firm_version;
4022fa42a0bfSXin LI 	u_int32_t *acb_device_map = (u_int32_t *)acb->device_map;
4023fa42a0bfSXin LI 	size_t iop_firm_model = ARCMSR_FW_MODEL_OFFSET;   /*firm_model,15,60-67*/
4024fa42a0bfSXin LI 	size_t iop_firm_version = ARCMSR_FW_VERS_OFFSET; /*firm_version,17,68-83*/
4025fa42a0bfSXin LI 	size_t iop_device_map = ARCMSR_FW_DEVMAP_OFFSET;
4026fa42a0bfSXin LI 	int i;
4027fa42a0bfSXin LI 
4028fa42a0bfSXin LI 	CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
4029fa42a0bfSXin LI 	acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4030fa42a0bfSXin LI 	CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4031fa42a0bfSXin LI 	if(!arcmsr_hbe_wait_msgint_ready(acb))
4032fa42a0bfSXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
4033fa42a0bfSXin LI 
4034fa42a0bfSXin LI 	i = 0;
4035fa42a0bfSXin LI 	while(i < 2) {
4036fa42a0bfSXin LI 		*acb_firm_model = acb->msgcode_rwbuffer[iop_firm_model];
4037fa42a0bfSXin LI 		/* 8 bytes firm_model, 15, 60-67*/
4038fa42a0bfSXin LI 		acb_firm_model++;
4039fa42a0bfSXin LI 		iop_firm_model++;
4040fa42a0bfSXin LI 		i++;
4041fa42a0bfSXin LI 	}
4042fa42a0bfSXin LI 	i = 0;
4043fa42a0bfSXin LI 	while(i < 4) {
4044fa42a0bfSXin LI 		*acb_firm_version = acb->msgcode_rwbuffer[iop_firm_version];
4045fa42a0bfSXin LI 		/* 16 bytes firm_version, 17, 68-83*/
4046fa42a0bfSXin LI 		acb_firm_version++;
4047fa42a0bfSXin LI 		iop_firm_version++;
4048fa42a0bfSXin LI 		i++;
4049fa42a0bfSXin LI 	}
4050fa42a0bfSXin LI 	i = 0;
4051fa42a0bfSXin LI 	while(i < 4) {
4052fa42a0bfSXin LI 		*acb_device_map = acb->msgcode_rwbuffer[iop_device_map];
4053fa42a0bfSXin LI 		acb_device_map++;
4054fa42a0bfSXin LI 		iop_device_map++;
4055fa42a0bfSXin LI 		i++;
4056fa42a0bfSXin LI 	}
4057fa42a0bfSXin LI 	printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
4058fa42a0bfSXin LI 	acb->firm_request_len	= acb->msgcode_rwbuffer[1];	/*firm_request_len,   1, 04-07*/
4059fa42a0bfSXin LI 	acb->firm_numbers_queue	= acb->msgcode_rwbuffer[2];	/*firm_numbers_queue, 2, 08-11*/
4060fa42a0bfSXin LI 	acb->firm_sdram_size	= acb->msgcode_rwbuffer[3];	/*firm_sdram_size,    3, 12-15*/
4061fa42a0bfSXin LI 	acb->firm_ide_channels	= acb->msgcode_rwbuffer[4];	/*firm_ide_channels,  4, 16-19*/
4062fa42a0bfSXin LI 	acb->firm_cfg_version	= acb->msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]; /*firm_cfg_version,  25*/
4063fa42a0bfSXin LI 	if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
4064fa42a0bfSXin LI 		acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
4065fa42a0bfSXin LI 	else
4066fa42a0bfSXin LI 		acb->maxOutstanding = acb->firm_numbers_queue - 1;
4067fa42a0bfSXin LI }
4068fa42a0bfSXin LI /*
4069fa42a0bfSXin LI **********************************************************************
4070fa42a0bfSXin LI **********************************************************************
4071fa42a0bfSXin LI */
407244f05562SScott Long static void arcmsr_get_firmware_spec(struct AdapterControlBlock *acb)
407344f05562SScott Long {
407444f05562SScott Long 	switch (acb->adapter_type) {
4075fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_A:
407644f05562SScott Long 		arcmsr_get_hba_config(acb);
407744f05562SScott Long 		break;
4078fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_B:
407944f05562SScott Long 		arcmsr_get_hbb_config(acb);
408044f05562SScott Long 		break;
4081fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_C:
4082d74001adSXin LI 		arcmsr_get_hbc_config(acb);
4083d74001adSXin LI 		break;
4084fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_D:
40857a7bc959SXin LI 		arcmsr_get_hbd_config(acb);
40867a7bc959SXin LI 		break;
4087fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
4088a1103e04SXin LI 		arcmsr_get_hbe_config(acb);
4089fa42a0bfSXin LI 		break;
4090fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F:
4091fa42a0bfSXin LI 		arcmsr_get_hbf_config(acb);
4092a1103e04SXin LI 		break;
409344f05562SScott Long 	}
409444f05562SScott Long }
409544f05562SScott Long /*
409644f05562SScott Long **********************************************************************
409744f05562SScott Long **********************************************************************
409844f05562SScott Long */
409944f05562SScott Long static void arcmsr_wait_firmware_ready( struct AdapterControlBlock *acb)
410044f05562SScott Long {
410144f05562SScott Long 	int	timeout=0;
410244f05562SScott Long 
410344f05562SScott Long 	switch (acb->adapter_type) {
410444f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
4105d74001adSXin LI 			while ((CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK) == 0)
410644f05562SScott Long 			{
410744f05562SScott Long 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
410844f05562SScott Long 				{
4109d74001adSXin LI 					printf( "arcmsr%d:timed out waiting for firmware \n", acb->pci_unit);
411044f05562SScott Long 					return;
411144f05562SScott Long 				}
411244f05562SScott Long 				UDELAY(15000); /* wait 15 milli-seconds */
411344f05562SScott Long 			}
411444f05562SScott Long 		}
411544f05562SScott Long 		break;
411644f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
4117b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4118b23a1998SXin LI 			while ((READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & ARCMSR_MESSAGE_FIRMWARE_OK) == 0)
411944f05562SScott Long 			{
412044f05562SScott Long 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
412144f05562SScott Long 				{
4122d74001adSXin LI 					printf( "arcmsr%d: timed out waiting for firmware \n", acb->pci_unit);
412344f05562SScott Long 					return;
412444f05562SScott Long 				}
412544f05562SScott Long 				UDELAY(15000); /* wait 15 milli-seconds */
412644f05562SScott Long 			}
4127b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
4128d74001adSXin LI 		}
4129d74001adSXin LI 		break;
4130d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
4131d74001adSXin LI 			while ((CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK) == 0)
4132d74001adSXin LI 			{
4133d74001adSXin LI 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
4134d74001adSXin LI 				{
4135d74001adSXin LI 					printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
4136d74001adSXin LI 					return;
4137d74001adSXin LI 				}
4138d74001adSXin LI 				UDELAY(15000); /* wait 15 milli-seconds */
4139d74001adSXin LI 			}
414044f05562SScott Long 		}
414144f05562SScott Long 		break;
41427a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
41437a7bc959SXin LI 			while ((CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBDMU_MESSAGE_FIRMWARE_OK) == 0)
41447a7bc959SXin LI 			{
41457a7bc959SXin LI 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
41467a7bc959SXin LI 				{
41477a7bc959SXin LI 					printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
41487a7bc959SXin LI 					return;
41497a7bc959SXin LI 				}
41507a7bc959SXin LI 				UDELAY(15000); /* wait 15 milli-seconds */
41517a7bc959SXin LI 			}
41527a7bc959SXin LI 		}
41537a7bc959SXin LI 		break;
4154fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
4155fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
4156a1103e04SXin LI 			while ((CHIP_REG_READ32(HBE_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBEMU_MESSAGE_FIRMWARE_OK) == 0)
4157a1103e04SXin LI 			{
4158a1103e04SXin LI 				if (timeout++ > 4000) /* (4000*15)/1000 = 60 sec */
4159a1103e04SXin LI 				{
4160a1103e04SXin LI 					printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
4161a1103e04SXin LI 					return;
4162a1103e04SXin LI 				}
4163a1103e04SXin LI 				UDELAY(15000); /* wait 15 milli-seconds */
4164a1103e04SXin LI 			}
4165a1103e04SXin LI 		}
4166a1103e04SXin LI 		break;
416744f05562SScott Long 	}
416844f05562SScott Long }
416944f05562SScott Long /*
417044f05562SScott Long **********************************************************************
417144f05562SScott Long **********************************************************************
417244f05562SScott Long */
417344f05562SScott Long static void arcmsr_clear_doorbell_queue_buffer( struct AdapterControlBlock *acb)
417444f05562SScott Long {
4175d74001adSXin LI 	u_int32_t outbound_doorbell;
4176d74001adSXin LI 
417744f05562SScott Long 	switch (acb->adapter_type) {
417844f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
417944f05562SScott Long 			/* empty doorbell Qbuffer if door bell ringed */
4180d74001adSXin LI 			outbound_doorbell = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_doorbell);
4181d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_doorbell, outbound_doorbell);	/*clear doorbell interrupt */
4182d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
418344f05562SScott Long 		}
418444f05562SScott Long 		break;
418544f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
4186b23a1998SXin LI 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4187fc5ef1caSXin LI 			WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN);/*clear interrupt and message state*/
4188b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
418944f05562SScott Long 			/* let IOP know data has been read */
419044f05562SScott Long 		}
419144f05562SScott Long 		break;
4192d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
4193d74001adSXin LI 			/* empty doorbell Qbuffer if door bell ringed */
4194d74001adSXin LI 			outbound_doorbell = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
4195d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, outbound_doorbell);	/*clear doorbell interrupt */
4196d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
41977a7bc959SXin LI 			CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell_clear); /* Dummy read to force pci flush */
41987a7bc959SXin LI 			CHIP_REG_READ32(HBC_MessageUnit, 0, inbound_doorbell); /* Dummy read to force pci flush */
41997a7bc959SXin LI 		}
42007a7bc959SXin LI 		break;
42017a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
42027a7bc959SXin LI 			/* empty doorbell Qbuffer if door bell ringed */
42037a7bc959SXin LI 			outbound_doorbell = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell);
42047a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, outbound_doorbell);	/*clear doorbell interrupt */
42057a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
4206d74001adSXin LI 		}
4207d74001adSXin LI 		break;
4208fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_E:
4209fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
4210a1103e04SXin LI 			/* empty doorbell Qbuffer if door bell ringed */
4211a1103e04SXin LI 			acb->in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
4212a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0);	/*clear doorbell interrupt */
4213a1103e04SXin LI 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
4214a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4215a1103e04SXin LI 		}
4216a1103e04SXin LI 		break;
421744f05562SScott Long 	}
421844f05562SScott Long }
421944f05562SScott Long /*
422044f05562SScott Long ************************************************************************
422144f05562SScott Long ************************************************************************
422244f05562SScott Long */
422344f05562SScott Long static u_int32_t arcmsr_iop_confirm(struct AdapterControlBlock *acb)
422444f05562SScott Long {
422544f05562SScott Long 	unsigned long srb_phyaddr;
422644f05562SScott Long 	u_int32_t srb_phyaddr_hi32;
42277a7bc959SXin LI 	u_int32_t srb_phyaddr_lo32;
422844f05562SScott Long 
422944f05562SScott Long 	/*
423044f05562SScott Long 	********************************************************************
423144f05562SScott Long 	** here we need to tell iop 331 our freesrb.HighPart
423244f05562SScott Long 	** if freesrb.HighPart is not zero
423344f05562SScott Long 	********************************************************************
423444f05562SScott Long 	*/
4235d74001adSXin LI 	srb_phyaddr = (unsigned long) acb->srb_phyaddr.phyaddr;
4236d74001adSXin LI 	srb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
42377a7bc959SXin LI 	srb_phyaddr_lo32 = acb->srb_phyaddr.B.phyadd_low;
423844f05562SScott Long 	switch (acb->adapter_type) {
423944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
424044f05562SScott Long 			if(srb_phyaddr_hi32 != 0) {
4241d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4242d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
4243d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
424444f05562SScott Long 				if(!arcmsr_hba_wait_msgint_ready(acb)) {
4245d74001adSXin LI 					printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
424644f05562SScott Long 					return FALSE;
424744f05562SScott Long 				}
424844f05562SScott Long 			}
424944f05562SScott Long 		}
425044f05562SScott Long 		break;
425144f05562SScott Long 		/*
425244f05562SScott Long 		***********************************************************************
425344f05562SScott Long 		**    if adapter type B, set window of "post command Q"
425444f05562SScott Long 		***********************************************************************
425544f05562SScott Long 		*/
425644f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
425744f05562SScott Long 			u_int32_t post_queue_phyaddr;
425844f05562SScott Long 			struct HBB_MessageUnit *phbbmu;
425944f05562SScott Long 
426044f05562SScott Long 			phbbmu = (struct HBB_MessageUnit *)acb->pmu;
426144f05562SScott Long 			phbbmu->postq_index = 0;
426244f05562SScott Long 			phbbmu->doneq_index = 0;
4263b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_SET_POST_WINDOW);
426444f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
4265d74001adSXin LI 				printf( "arcmsr%d: 'set window of post command Q' timeout\n", acb->pci_unit);
426644f05562SScott Long 				return FALSE;
426744f05562SScott Long 			}
426822f2616bSXin LI 			post_queue_phyaddr = srb_phyaddr + ARCMSR_SRBS_POOL_SIZE
426944f05562SScott Long 								+ offsetof(struct HBB_MessageUnit, post_qbuffer);
4270d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
4271d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1], srb_phyaddr_hi32); /* normal should be zero */
4272d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ size (256+8)*4 */
4273d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3], post_queue_phyaddr+1056); /* doneQ size (256+8)*4 */
4274d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4], 1056); /* srb maxQ size must be --> [(256+8)*4] */
4275b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_SET_CONFIG);
427644f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
427744f05562SScott Long 				printf( "arcmsr%d: 'set command Q window' timeout \n", acb->pci_unit);
427844f05562SScott Long 				return FALSE;
427944f05562SScott Long 			}
4280b23a1998SXin LI 			WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_START_DRIVER_MODE);
428144f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
428244f05562SScott Long 				printf( "arcmsr%d: 'start diver mode' timeout \n", acb->pci_unit);
428344f05562SScott Long 				return FALSE;
428444f05562SScott Long 			}
428544f05562SScott Long 		}
428644f05562SScott Long 		break;
4287d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
4288d74001adSXin LI 			if(srb_phyaddr_hi32 != 0) {
4289d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4290d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
4291d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4292d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
4293d74001adSXin LI 				if(!arcmsr_hbc_wait_msgint_ready(acb)) {
4294d74001adSXin LI 					printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4295d74001adSXin LI 					return FALSE;
4296d74001adSXin LI 				}
4297d74001adSXin LI 			}
4298d74001adSXin LI 		}
4299d74001adSXin LI 		break;
43007a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
43017a7bc959SXin LI 			u_int32_t post_queue_phyaddr, done_queue_phyaddr;
43027a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu;
43037a7bc959SXin LI 
43047a7bc959SXin LI 			phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
43057a7bc959SXin LI 			phbdmu->postq_index = 0;
43067a7bc959SXin LI 			phbdmu->doneq_index = 0x40FF;
43077a7bc959SXin LI 			post_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
43087a7bc959SXin LI 								+ offsetof(struct HBD_MessageUnit0, post_qbuffer);
43097a7bc959SXin LI 			done_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
43107a7bc959SXin LI 								+ offsetof(struct HBD_MessageUnit0, done_qbuffer);
43117a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
43127a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
43137a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ base */
43147a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[3], done_queue_phyaddr); /* doneQ base */
43157a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[4], 0x100);
43167a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
43177a7bc959SXin LI 			if(!arcmsr_hbd_wait_msgint_ready(acb)) {
43187a7bc959SXin LI 				printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
43197a7bc959SXin LI 				return FALSE;
43207a7bc959SXin LI 			}
43217a7bc959SXin LI 		}
43227a7bc959SXin LI 		break;
4323a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E: {
4324a1103e04SXin LI 			u_int32_t cdb_phyaddr_lo32;
4325a1103e04SXin LI 			cdb_phyaddr_lo32 = srb_phyaddr_lo32 + offsetof(struct CommandControlBlock, arcmsr_cdb);
4326a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4327a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[1], ARCMSR_SIGNATURE_1884);
4328a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[2], cdb_phyaddr_lo32);
4329a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[3], srb_phyaddr_hi32);
4330a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[4], SRB_SIZE);
4331a1103e04SXin LI 			cdb_phyaddr_lo32 = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE;
4332a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[5], cdb_phyaddr_lo32);
4333a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[6], srb_phyaddr_hi32);
4334a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[7], COMPLETION_Q_POOL_SIZE);
4335a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4336a1103e04SXin LI 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4337a1103e04SXin LI 			CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4338a1103e04SXin LI 			if(!arcmsr_hbe_wait_msgint_ready(acb)) {
4339a1103e04SXin LI 				printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4340a1103e04SXin LI 				return FALSE;
4341a1103e04SXin LI 			}
4342a1103e04SXin LI 		}
4343a1103e04SXin LI 		break;
4344fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
4345fa42a0bfSXin LI 			u_int32_t cdb_phyaddr_lo32;
4346fa42a0bfSXin LI 			cdb_phyaddr_lo32 = srb_phyaddr_lo32 + offsetof(struct CommandControlBlock, arcmsr_cdb);
4347fa42a0bfSXin LI 			acb->msgcode_rwbuffer[0] = ARCMSR_SIGNATURE_SET_CONFIG;
4348fa42a0bfSXin LI 			acb->msgcode_rwbuffer[1] = ARCMSR_SIGNATURE_1886;
4349fa42a0bfSXin LI 			acb->msgcode_rwbuffer[2] = cdb_phyaddr_lo32;
4350fa42a0bfSXin LI 			acb->msgcode_rwbuffer[3] = srb_phyaddr_hi32;
4351fa42a0bfSXin LI 			acb->msgcode_rwbuffer[4] = SRB_SIZE;
4352fa42a0bfSXin LI 			cdb_phyaddr_lo32 = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE;
4353fa42a0bfSXin LI 			acb->msgcode_rwbuffer[5] = cdb_phyaddr_lo32;
4354fa42a0bfSXin LI 			acb->msgcode_rwbuffer[6] = srb_phyaddr_hi32;
4355fa42a0bfSXin LI 			acb->msgcode_rwbuffer[7] = COMPLETION_Q_POOL_SIZE;
4356fa42a0bfSXin LI 			CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4357fa42a0bfSXin LI 			acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4358fa42a0bfSXin LI 			CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4359fa42a0bfSXin LI 			if(!arcmsr_hbe_wait_msgint_ready(acb)) {
4360fa42a0bfSXin LI 				printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4361fa42a0bfSXin LI 				return FALSE;
4362fa42a0bfSXin LI 			}
4363fa42a0bfSXin LI 		}
4364fa42a0bfSXin LI 		break;
436544f05562SScott Long 	}
4366dac36688SXin LI 	return (TRUE);
436744f05562SScott Long }
436844f05562SScott Long /*
436944f05562SScott Long ************************************************************************
437044f05562SScott Long ************************************************************************
437144f05562SScott Long */
437244f05562SScott Long static void arcmsr_enable_eoi_mode(struct AdapterControlBlock *acb)
437344f05562SScott Long {
4374a1103e04SXin LI 	if (acb->adapter_type == ACB_ADAPTER_TYPE_B)
437544f05562SScott Long 	{
4376b23a1998SXin LI 		struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4377b23a1998SXin LI 		WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_ACTIVE_EOI_MODE);
437844f05562SScott Long 		if(!arcmsr_hbb_wait_msgint_ready(acb)) {
4379d74001adSXin LI 			printf( "arcmsr%d: 'iop enable eoi mode' timeout \n", acb->pci_unit);
438044f05562SScott Long 			return;
438144f05562SScott Long 		}
438244f05562SScott Long 	}
438344f05562SScott Long }
438444f05562SScott Long /*
438544f05562SScott Long **********************************************************************
4386ad6d6297SScott Long **********************************************************************
4387ad6d6297SScott Long */
4388ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb)
4389ad6d6297SScott Long {
439044f05562SScott Long 	u_int32_t intmask_org;
4391ad6d6297SScott Long 
439244f05562SScott Long 	/* disable all outbound interrupt */
439344f05562SScott Long 	intmask_org = arcmsr_disable_allintr(acb);
439444f05562SScott Long 	arcmsr_wait_firmware_ready(acb);
439544f05562SScott Long 	arcmsr_iop_confirm(acb);
4396ad6d6297SScott Long 	arcmsr_get_firmware_spec(acb);
439744f05562SScott Long 	/*start background rebuild*/
4398ad6d6297SScott Long 	arcmsr_start_adapter_bgrb(acb);
439944f05562SScott Long 	/* empty doorbell Qbuffer if door bell ringed */
440044f05562SScott Long 	arcmsr_clear_doorbell_queue_buffer(acb);
440144f05562SScott Long 	arcmsr_enable_eoi_mode(acb);
440244f05562SScott Long 	/* enable outbound Post Queue, outbound doorbell Interrupt */
440344f05562SScott Long 	arcmsr_enable_allintr(acb, intmask_org);
4404ad6d6297SScott Long 	acb->acb_flags |= ACB_F_IOP_INITED;
4405ad6d6297SScott Long }
4406ad6d6297SScott Long /*
4407ad6d6297SScott Long **********************************************************************
4408f1c579b1SScott Long **********************************************************************
4409f1c579b1SScott Long */
4410231c8b71SXin LI static void arcmsr_map_free_srb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4411f1c579b1SScott Long {
4412ad6d6297SScott Long 	struct AdapterControlBlock *acb = arg;
4413ad6d6297SScott Long 	struct CommandControlBlock *srb_tmp;
441444f05562SScott Long 	u_int32_t i;
4415ad6d6297SScott Long 	unsigned long srb_phyaddr = (unsigned long)segs->ds_addr;
4416f1c579b1SScott Long 
4417d74001adSXin LI 	acb->srb_phyaddr.phyaddr = srb_phyaddr;
44187a7bc959SXin LI 	srb_tmp = (struct CommandControlBlock *)acb->uncacheptr;
4419ad6d6297SScott Long 	for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
442044f05562SScott Long 		if(bus_dmamap_create(acb->dm_segs_dmat,
442144f05562SScott Long 			 /*flags*/0, &srb_tmp->dm_segs_dmamap) != 0) {
4422ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MAPFREESRB_FAILD;
442344f05562SScott Long 			printf("arcmsr%d:"
442444f05562SScott Long 			" srb dmamap bus_dmamap_create error\n", acb->pci_unit);
4425ad6d6297SScott Long 			return;
4426ad6d6297SScott Long 		}
4427a1103e04SXin LI 		if((acb->adapter_type == ACB_ADAPTER_TYPE_C) || (acb->adapter_type == ACB_ADAPTER_TYPE_D)
4428fa42a0bfSXin LI 			 || (acb->adapter_type == ACB_ADAPTER_TYPE_E) || (acb->adapter_type == ACB_ADAPTER_TYPE_F))
44297a7bc959SXin LI 		{
44307a7bc959SXin LI 			srb_tmp->cdb_phyaddr_low = srb_phyaddr;
44317a7bc959SXin LI 			srb_tmp->cdb_phyaddr_high = (u_int32_t)((srb_phyaddr >> 16) >> 16);
44327a7bc959SXin LI 		}
44337a7bc959SXin LI 		else
44347a7bc959SXin LI 			srb_tmp->cdb_phyaddr_low = srb_phyaddr >> 5;
4435ad6d6297SScott Long 		srb_tmp->acb = acb;
4436a1103e04SXin LI 		srb_tmp->smid = i << 16;
4437ad6d6297SScott Long 		acb->srbworkingQ[i] = acb->psrb_pool[i] = srb_tmp;
443822f2616bSXin LI 		srb_phyaddr = srb_phyaddr + SRB_SIZE;
443922f2616bSXin LI 		srb_tmp = (struct CommandControlBlock *)((unsigned long)srb_tmp + SRB_SIZE);
4440ad6d6297SScott Long 	}
4441fc5ef1caSXin LI 	if (acb->adapter_type == ACB_ADAPTER_TYPE_E)
4442a1103e04SXin LI 		acb->pCompletionQ = (pCompletion_Q)srb_tmp;
4443fa42a0bfSXin LI 	else if (acb->adapter_type == ACB_ADAPTER_TYPE_F) {
4444fa42a0bfSXin LI 		acb->pCompletionQ = (pCompletion_Q)srb_tmp;
4445fa42a0bfSXin LI 		acb->completeQ_phys = srb_phyaddr;
4446fa42a0bfSXin LI 		memset(acb->pCompletionQ, 0xff, COMPLETION_Q_POOL_SIZE);
4447fa42a0bfSXin LI 		acb->message_wbuffer = (u_int32_t *)((unsigned long)acb->pCompletionQ + COMPLETION_Q_POOL_SIZE);
4448fa42a0bfSXin LI 		acb->message_rbuffer = (u_int32_t *)((unsigned long)acb->message_wbuffer + 0x100);
4449fa42a0bfSXin LI 		acb->msgcode_rwbuffer = (u_int32_t *)((unsigned long)acb->message_wbuffer + 0x200);
4450fa42a0bfSXin LI 		memset((void *)acb->message_wbuffer, 0, MESG_RW_BUFFER_SIZE);
4451fa42a0bfSXin LI 	}
4452ad6d6297SScott Long 	acb->vir2phy_offset = (unsigned long)srb_tmp - (unsigned long)srb_phyaddr;
4453f1c579b1SScott Long }
4454f1c579b1SScott Long /*
4455f1c579b1SScott Long ************************************************************************
4456f1c579b1SScott Long ************************************************************************
4457f1c579b1SScott Long */
4458ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb)
4459f1c579b1SScott Long {
4460f1c579b1SScott Long 	/* remove the control device */
4461ad6d6297SScott Long 	if(acb->ioctl_dev != NULL) {
4462ad6d6297SScott Long 		destroy_dev(acb->ioctl_dev);
4463f1c579b1SScott Long 	}
4464ad6d6297SScott Long 	bus_dmamap_unload(acb->srb_dmat, acb->srb_dmamap);
4465ad6d6297SScott Long 	bus_dmamap_destroy(acb->srb_dmat, acb->srb_dmamap);
4466ad6d6297SScott Long 	bus_dma_tag_destroy(acb->srb_dmat);
4467ad6d6297SScott Long 	bus_dma_tag_destroy(acb->dm_segs_dmat);
4468ad6d6297SScott Long 	bus_dma_tag_destroy(acb->parent_dmat);
4469f1c579b1SScott Long }
4470f1c579b1SScott Long /*
4471f1c579b1SScott Long ************************************************************************
4472f1c579b1SScott Long ************************************************************************
4473f1c579b1SScott Long */
44747a7bc959SXin LI static void arcmsr_mutex_init(struct AdapterControlBlock *acb)
44757a7bc959SXin LI {
44767a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->isr_lock, "arcmsr isr lock");
44777a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->srb_lock, "arcmsr srb lock");
44787a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->postDone_lock, "arcmsr postQ lock");
44797a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->qbuffer_lock, "arcmsr RW buffer lock");
44807a7bc959SXin LI }
44817a7bc959SXin LI /*
44827a7bc959SXin LI ************************************************************************
44837a7bc959SXin LI ************************************************************************
44847a7bc959SXin LI */
44857a7bc959SXin LI static void arcmsr_mutex_destroy(struct AdapterControlBlock *acb)
44867a7bc959SXin LI {
44877a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->qbuffer_lock);
44887a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->postDone_lock);
44897a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->srb_lock);
44907a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->isr_lock);
44917a7bc959SXin LI }
44927a7bc959SXin LI /*
44937a7bc959SXin LI ************************************************************************
44947a7bc959SXin LI ************************************************************************
44957a7bc959SXin LI */
4496ad6d6297SScott Long static u_int32_t arcmsr_initialize(device_t dev)
4497f1c579b1SScott Long {
4498ad6d6297SScott Long 	struct AdapterControlBlock *acb = device_get_softc(dev);
4499ad6d6297SScott Long 	u_int16_t pci_command;
450044f05562SScott Long 	int i, j,max_coherent_size;
4501dac36688SXin LI 	u_int32_t vendor_dev_id;
4502f1c579b1SScott Long 
4503dac36688SXin LI 	vendor_dev_id = pci_get_devid(dev);
4504dac36688SXin LI 	acb->vendor_device_id = vendor_dev_id;
4505224a78aeSXin LI 	acb->sub_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2);
4506dac36688SXin LI 	switch (vendor_dev_id) {
4507dac36688SXin LI 	case PCIDevVenIDARC1880:
4508dac36688SXin LI 	case PCIDevVenIDARC1882:
4509dac36688SXin LI 	case PCIDevVenIDARC1213:
4510dac36688SXin LI 	case PCIDevVenIDARC1223: {
4511d74001adSXin LI 			acb->adapter_type = ACB_ADAPTER_TYPE_C;
4512fc5ef1caSXin LI 			if ((acb->sub_device_id == ARECA_SUB_DEV_ID_1883) ||
4513fc5ef1caSXin LI 			    (acb->sub_device_id == ARECA_SUB_DEV_ID_1216) ||
4514fc5ef1caSXin LI 			    (acb->sub_device_id == ARECA_SUB_DEV_ID_1226))
4515224a78aeSXin LI 				acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4516224a78aeSXin LI 			else
4517dac36688SXin LI 				acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
4518d74001adSXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
4519d74001adSXin LI 		}
4520d74001adSXin LI 		break;
4521a1103e04SXin LI 	case PCIDevVenIDARC1884:
4522a1103e04SXin LI 		acb->adapter_type = ACB_ADAPTER_TYPE_E;
4523a1103e04SXin LI 		acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4524a1103e04SXin LI 		max_coherent_size = ARCMSR_SRBS_POOL_SIZE + COMPLETION_Q_POOL_SIZE;
4525a1103e04SXin LI 		acb->completionQ_entry = COMPLETION_Q_POOL_SIZE / sizeof(struct deliver_completeQ);
4526a1103e04SXin LI 		break;
4527fa42a0bfSXin LI 	case PCIDevVenIDARC1886_:
4528fa42a0bfSXin LI 	case PCIDevVenIDARC1886:
4529fa42a0bfSXin LI 		acb->adapter_type = ACB_ADAPTER_TYPE_F;
4530fa42a0bfSXin LI 		acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4531fa42a0bfSXin LI 		max_coherent_size = ARCMSR_SRBS_POOL_SIZE + COMPLETION_Q_POOL_SIZE + MESG_RW_BUFFER_SIZE;
4532fa42a0bfSXin LI 		acb->completionQ_entry = COMPLETION_Q_POOL_SIZE / sizeof(struct deliver_completeQ);
4533fa42a0bfSXin LI 		break;
45347a7bc959SXin LI 	case PCIDevVenIDARC1214: {
45357a7bc959SXin LI 			acb->adapter_type = ACB_ADAPTER_TYPE_D;
45367a7bc959SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
45377a7bc959SXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBD_MessageUnit0));
45387a7bc959SXin LI 		}
45397a7bc959SXin LI 		break;
4540231c8b71SXin LI 	case PCIDevVenIDARC1200:
454144f05562SScott Long 	case PCIDevVenIDARC1201: {
454244f05562SScott Long 			acb->adapter_type = ACB_ADAPTER_TYPE_B;
4543dac36688SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
4544d74001adSXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBB_MessageUnit));
454544f05562SScott Long 		}
454644f05562SScott Long 		break;
4547b23a1998SXin LI 	case PCIDevVenIDARC1203: {
4548b23a1998SXin LI 			acb->adapter_type = ACB_ADAPTER_TYPE_B;
4549b23a1998SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
4550b23a1998SXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBB_MessageUnit));
4551b23a1998SXin LI 		}
4552b23a1998SXin LI 		break;
455344f05562SScott Long 	case PCIDevVenIDARC1110:
455444f05562SScott Long 	case PCIDevVenIDARC1120:
455544f05562SScott Long 	case PCIDevVenIDARC1130:
455644f05562SScott Long 	case PCIDevVenIDARC1160:
455744f05562SScott Long 	case PCIDevVenIDARC1170:
455844f05562SScott Long 	case PCIDevVenIDARC1210:
455944f05562SScott Long 	case PCIDevVenIDARC1220:
456044f05562SScott Long 	case PCIDevVenIDARC1230:
4561231c8b71SXin LI 	case PCIDevVenIDARC1231:
456244f05562SScott Long 	case PCIDevVenIDARC1260:
4563231c8b71SXin LI 	case PCIDevVenIDARC1261:
456444f05562SScott Long 	case PCIDevVenIDARC1270:
456544f05562SScott Long 	case PCIDevVenIDARC1280:
4566d74001adSXin LI 	case PCIDevVenIDARC1212:
4567d74001adSXin LI 	case PCIDevVenIDARC1222:
456844f05562SScott Long 	case PCIDevVenIDARC1380:
456944f05562SScott Long 	case PCIDevVenIDARC1381:
457044f05562SScott Long 	case PCIDevVenIDARC1680:
457144f05562SScott Long 	case PCIDevVenIDARC1681: {
457244f05562SScott Long 			acb->adapter_type = ACB_ADAPTER_TYPE_A;
4573dac36688SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
457444f05562SScott Long 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
457544f05562SScott Long 		}
457644f05562SScott Long 		break;
457744f05562SScott Long 	default: {
457844f05562SScott Long 			printf("arcmsr%d:"
457944f05562SScott Long 			" unknown RAID adapter type \n", device_get_unit(dev));
458044f05562SScott Long 			return ENOMEM;
458144f05562SScott Long 		}
458244f05562SScott Long 	}
4583b6f97155SScott Long 	if(bus_dma_tag_create(  /*PCI parent*/		bus_get_dma_tag(dev),
4584f1c579b1SScott Long 				/*alignemnt*/		1,
4585f1c579b1SScott Long 				/*boundary*/		0,
4586701d9f1fSScott Long 				/*lowaddr*/		BUS_SPACE_MAXADDR,
4587f1c579b1SScott Long 				/*highaddr*/		BUS_SPACE_MAXADDR,
4588f1c579b1SScott Long 				/*filter*/		NULL,
4589f1c579b1SScott Long 				/*filterarg*/		NULL,
4590f1c579b1SScott Long 				/*maxsize*/		BUS_SPACE_MAXSIZE_32BIT,
4591f1c579b1SScott Long 				/*nsegments*/		BUS_SPACE_UNRESTRICTED,
4592f1c579b1SScott Long 				/*maxsegsz*/		BUS_SPACE_MAXSIZE_32BIT,
4593f1c579b1SScott Long 				/*flags*/		0,
4594f1c579b1SScott Long 				/*lockfunc*/		NULL,
4595f1c579b1SScott Long 				/*lockarg*/		NULL,
4596231c8b71SXin LI 							&acb->parent_dmat) != 0)
4597f1c579b1SScott Long 	{
459844f05562SScott Long 		printf("arcmsr%d: parent_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4599f1c579b1SScott Long 		return ENOMEM;
4600f1c579b1SScott Long 	}
4601231c8b71SXin LI 
4602f1c579b1SScott Long 	/* Create a single tag describing a region large enough to hold all of the s/g lists we will need. */
4603ad6d6297SScott Long 	if(bus_dma_tag_create(  /*parent_dmat*/		acb->parent_dmat,
4604f1c579b1SScott Long 				/*alignment*/		1,
4605f1c579b1SScott Long 				/*boundary*/		0,
460622f2616bSXin LI #ifdef PAE
460722f2616bSXin LI 				/*lowaddr*/		BUS_SPACE_MAXADDR_32BIT,
460822f2616bSXin LI #else
4609f1c579b1SScott Long 				/*lowaddr*/		BUS_SPACE_MAXADDR,
461022f2616bSXin LI #endif
4611f1c579b1SScott Long 				/*highaddr*/		BUS_SPACE_MAXADDR,
4612f1c579b1SScott Long 				/*filter*/		NULL,
4613f1c579b1SScott Long 				/*filterarg*/		NULL,
4614231c8b71SXin LI 				/*maxsize*/		ARCMSR_MAX_SG_ENTRIES * PAGE_SIZE * ARCMSR_MAX_FREESRB_NUM,
4615f1c579b1SScott Long 				/*nsegments*/		ARCMSR_MAX_SG_ENTRIES,
4616f1c579b1SScott Long 				/*maxsegsz*/		BUS_SPACE_MAXSIZE_32BIT,
4617ad6d6297SScott Long 				/*flags*/		0,
4618f1c579b1SScott Long 				/*lockfunc*/		busdma_lock_mutex,
46197a7bc959SXin LI 				/*lockarg*/		&acb->isr_lock,
4620231c8b71SXin LI 							&acb->dm_segs_dmat) != 0)
4621f1c579b1SScott Long 	{
4622ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
462344f05562SScott Long 		printf("arcmsr%d: dm_segs_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4624f1c579b1SScott Long 		return ENOMEM;
4625f1c579b1SScott Long 	}
4626231c8b71SXin LI 
4627ad6d6297SScott Long 	/* DMA tag for our srb structures.... Allocate the freesrb memory */
4628ad6d6297SScott Long 	if(bus_dma_tag_create(  /*parent_dmat*/		acb->parent_dmat,
462944f05562SScott Long 				/*alignment*/		0x20,
4630f1c579b1SScott Long 				/*boundary*/		0,
4631f1c579b1SScott Long 				/*lowaddr*/		BUS_SPACE_MAXADDR_32BIT,
4632f1c579b1SScott Long 				/*highaddr*/		BUS_SPACE_MAXADDR,
4633f1c579b1SScott Long 				/*filter*/		NULL,
4634f1c579b1SScott Long 				/*filterarg*/		NULL,
463544f05562SScott Long 				/*maxsize*/		max_coherent_size,
4636f1c579b1SScott Long 				/*nsegments*/		1,
4637f1c579b1SScott Long 				/*maxsegsz*/		BUS_SPACE_MAXSIZE_32BIT,
4638701d9f1fSScott Long 				/*flags*/		0,
4639f1c579b1SScott Long 				/*lockfunc*/		NULL,
4640f1c579b1SScott Long 				/*lockarg*/		NULL,
4641231c8b71SXin LI 							&acb->srb_dmat) != 0)
4642f1c579b1SScott Long 	{
4643ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4644ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
464544f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4646f1c579b1SScott Long 		return ENXIO;
4647f1c579b1SScott Long 	}
4648f1c579b1SScott Long 	/* Allocation for our srbs */
4649d74001adSXin LI 	if(bus_dmamem_alloc(acb->srb_dmat, (void **)&acb->uncacheptr, BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, &acb->srb_dmamap) != 0) {
4650ad6d6297SScott Long 		bus_dma_tag_destroy(acb->srb_dmat);
4651ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4652ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
465344f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dmamem_alloc failure!\n", device_get_unit(dev));
4654f1c579b1SScott Long 		return ENXIO;
4655f1c579b1SScott Long 	}
4656f1c579b1SScott Long 	/* And permanently map them */
4657231c8b71SXin LI 	if(bus_dmamap_load(acb->srb_dmat, acb->srb_dmamap, acb->uncacheptr, max_coherent_size, arcmsr_map_free_srb, acb, /*flags*/0)) {
4658ad6d6297SScott Long 		bus_dma_tag_destroy(acb->srb_dmat);
4659ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4660ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
466144f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dmamap_load failure!\n", device_get_unit(dev));
4662f1c579b1SScott Long 		return ENXIO;
4663f1c579b1SScott Long 	}
4664f1c579b1SScott Long 	pci_command = pci_read_config(dev, PCIR_COMMAND, 2);
4665f1c579b1SScott Long 	pci_command |= PCIM_CMD_BUSMASTEREN;
4666f1c579b1SScott Long 	pci_command |= PCIM_CMD_PERRESPEN;
4667f1c579b1SScott Long 	pci_command |= PCIM_CMD_MWRICEN;
4668c68534f1SScott Long 	/* Enable Busmaster */
4669f1c579b1SScott Long 	pci_write_config(dev, PCIR_COMMAND, pci_command, 2);
467044f05562SScott Long 	switch(acb->adapter_type) {
467144f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
467244f05562SScott Long 		u_int32_t rid0 = PCIR_BAR(0);
467344f05562SScott Long 		vm_offset_t	mem_base0;
467444f05562SScott Long 
4675eff83876SJustin Hibbits 		acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev,SYS_RES_MEMORY, &rid0, RF_ACTIVE);
467644f05562SScott Long 		if(acb->sys_res_arcmsr[0] == NULL) {
4677ad6d6297SScott Long 			arcmsr_free_resource(acb);
4678d74001adSXin LI 			printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4679f1c579b1SScott Long 			return ENOMEM;
4680f1c579b1SScott Long 		}
468144f05562SScott Long 		if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4682ad6d6297SScott Long 			arcmsr_free_resource(acb);
4683d74001adSXin LI 			printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4684f1c579b1SScott Long 			return ENXIO;
4685f1c579b1SScott Long 		}
468644f05562SScott Long 		mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
468744f05562SScott Long 		if(mem_base0 == 0) {
4688ad6d6297SScott Long 			arcmsr_free_resource(acb);
4689d74001adSXin LI 			printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4690f1c579b1SScott Long 			return ENXIO;
4691f1c579b1SScott Long 		}
469244f05562SScott Long 		acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
469344f05562SScott Long 		acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
469444f05562SScott Long 		acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4695fc5ef1caSXin LI 		acb->rid[0] = rid0;
469644f05562SScott Long 		}
469744f05562SScott Long 		break;
469844f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
469944f05562SScott Long 		struct HBB_MessageUnit *phbbmu;
470044f05562SScott Long 		struct CommandControlBlock *freesrb;
470144f05562SScott Long 		u_int32_t rid[]={ PCIR_BAR(0), PCIR_BAR(2) };
470244f05562SScott Long 		vm_offset_t	mem_base[]={0,0};
470344f05562SScott Long 		for(i=0; i < 2; i++) {
4704fc5ef1caSXin LI 			acb->sys_res_arcmsr[i] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid[i], RF_ACTIVE);
470544f05562SScott Long 			if(acb->sys_res_arcmsr[i] == NULL) {
470644f05562SScott Long 				arcmsr_free_resource(acb);
4707d74001adSXin LI 				printf("arcmsr%d: bus_alloc_resource %d failure!\n", device_get_unit(dev), i);
470844f05562SScott Long 				return ENOMEM;
470944f05562SScott Long 			}
471044f05562SScott Long 			if(rman_get_start(acb->sys_res_arcmsr[i]) <= 0) {
471144f05562SScott Long 				arcmsr_free_resource(acb);
4712d74001adSXin LI 				printf("arcmsr%d: rman_get_start %d failure!\n", device_get_unit(dev), i);
471344f05562SScott Long 				return ENXIO;
471444f05562SScott Long 			}
471544f05562SScott Long 			mem_base[i] = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[i]);
471644f05562SScott Long 			if(mem_base[i] == 0) {
471744f05562SScott Long 				arcmsr_free_resource(acb);
4718d74001adSXin LI 				printf("arcmsr%d: rman_get_virtual %d failure!\n", device_get_unit(dev), i);
471944f05562SScott Long 				return ENXIO;
472044f05562SScott Long 			}
472144f05562SScott Long 			acb->btag[i] = rman_get_bustag(acb->sys_res_arcmsr[i]);
472244f05562SScott Long 			acb->bhandle[i] = rman_get_bushandle(acb->sys_res_arcmsr[i]);
472344f05562SScott Long 		}
472444f05562SScott Long 		freesrb = (struct CommandControlBlock *)acb->uncacheptr;
472522f2616bSXin LI 		acb->pmu = (struct MessageUnit_UNION *)((unsigned long)freesrb+ARCMSR_SRBS_POOL_SIZE);
472644f05562SScott Long 		phbbmu = (struct HBB_MessageUnit *)acb->pmu;
472744f05562SScott Long 		phbbmu->hbb_doorbell = (struct HBB_DOORBELL *)mem_base[0];
472844f05562SScott Long 		phbbmu->hbb_rwbuffer = (struct HBB_RWBUFFER *)mem_base[1];
4729b23a1998SXin LI 		if (vendor_dev_id == PCIDevVenIDARC1203) {
4730b23a1998SXin LI 			phbbmu->drv2iop_doorbell = offsetof(struct HBB_DOORBELL_1203, drv2iop_doorbell);
4731b23a1998SXin LI 			phbbmu->drv2iop_doorbell_mask = offsetof(struct HBB_DOORBELL_1203, drv2iop_doorbell_mask);
4732b23a1998SXin LI 			phbbmu->iop2drv_doorbell = offsetof(struct HBB_DOORBELL_1203, iop2drv_doorbell);
4733b23a1998SXin LI 			phbbmu->iop2drv_doorbell_mask = offsetof(struct HBB_DOORBELL_1203, iop2drv_doorbell_mask);
4734b23a1998SXin LI 		} else {
4735b23a1998SXin LI 			phbbmu->drv2iop_doorbell = offsetof(struct HBB_DOORBELL, drv2iop_doorbell);
4736b23a1998SXin LI 			phbbmu->drv2iop_doorbell_mask = offsetof(struct HBB_DOORBELL, drv2iop_doorbell_mask);
4737b23a1998SXin LI 			phbbmu->iop2drv_doorbell = offsetof(struct HBB_DOORBELL, iop2drv_doorbell);
4738b23a1998SXin LI 			phbbmu->iop2drv_doorbell_mask = offsetof(struct HBB_DOORBELL, iop2drv_doorbell_mask);
4739b23a1998SXin LI 		}
4740fc5ef1caSXin LI 		acb->rid[0] = rid[0];
4741fc5ef1caSXin LI 		acb->rid[1] = rid[1];
474244f05562SScott Long 		}
474344f05562SScott Long 		break;
4744d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
4745d74001adSXin LI 		u_int32_t rid0 = PCIR_BAR(1);
4746d74001adSXin LI 		vm_offset_t	mem_base0;
4747d74001adSXin LI 
4748eff83876SJustin Hibbits 		acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4749d74001adSXin LI 		if(acb->sys_res_arcmsr[0] == NULL) {
4750d74001adSXin LI 			arcmsr_free_resource(acb);
4751d74001adSXin LI 			printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4752d74001adSXin LI 			return ENOMEM;
4753d74001adSXin LI 		}
4754d74001adSXin LI 		if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4755d74001adSXin LI 			arcmsr_free_resource(acb);
4756d74001adSXin LI 			printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4757d74001adSXin LI 			return ENXIO;
4758d74001adSXin LI 		}
4759d74001adSXin LI 		mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4760d74001adSXin LI 		if(mem_base0 == 0) {
4761d74001adSXin LI 			arcmsr_free_resource(acb);
4762d74001adSXin LI 			printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4763d74001adSXin LI 			return ENXIO;
4764d74001adSXin LI 		}
4765d74001adSXin LI 		acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4766d74001adSXin LI 		acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4767d74001adSXin LI 		acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4768fc5ef1caSXin LI 		acb->rid[0] = rid0;
4769d74001adSXin LI 		}
4770d74001adSXin LI 		break;
47717a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
47727a7bc959SXin LI 		struct HBD_MessageUnit0 *phbdmu;
47737a7bc959SXin LI 		u_int32_t rid0 = PCIR_BAR(0);
47747a7bc959SXin LI 		vm_offset_t	mem_base0;
47757a7bc959SXin LI 
4776eff83876SJustin Hibbits 		acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
47777a7bc959SXin LI 		if(acb->sys_res_arcmsr[0] == NULL) {
47787a7bc959SXin LI 			arcmsr_free_resource(acb);
47797a7bc959SXin LI 			printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
47807a7bc959SXin LI 			return ENOMEM;
47817a7bc959SXin LI 		}
47827a7bc959SXin LI 		if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
47837a7bc959SXin LI 			arcmsr_free_resource(acb);
47847a7bc959SXin LI 			printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
47857a7bc959SXin LI 			return ENXIO;
47867a7bc959SXin LI 		}
47877a7bc959SXin LI 		mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
47887a7bc959SXin LI 		if(mem_base0 == 0) {
47897a7bc959SXin LI 			arcmsr_free_resource(acb);
47907a7bc959SXin LI 			printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
47917a7bc959SXin LI 			return ENXIO;
47927a7bc959SXin LI 		}
47937a7bc959SXin LI 		acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
47947a7bc959SXin LI 		acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
47957a7bc959SXin LI 		acb->pmu = (struct MessageUnit_UNION *)((unsigned long)acb->uncacheptr+ARCMSR_SRBS_POOL_SIZE);
47967a7bc959SXin LI 		phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
47977a7bc959SXin LI 		phbdmu->phbdmu = (struct HBD_MessageUnit *)mem_base0;
4798fc5ef1caSXin LI 		acb->rid[0] = rid0;
4799a1103e04SXin LI 		}
4800a1103e04SXin LI 		break;
4801a1103e04SXin LI 	case ACB_ADAPTER_TYPE_E: {
4802a1103e04SXin LI 		u_int32_t rid0 = PCIR_BAR(1);
4803a1103e04SXin LI 		vm_offset_t	mem_base0;
4804a1103e04SXin LI 
4805fc5ef1caSXin LI 		acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4806a1103e04SXin LI 		if(acb->sys_res_arcmsr[0] == NULL) {
4807a1103e04SXin LI 			arcmsr_free_resource(acb);
4808a1103e04SXin LI 			printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4809a1103e04SXin LI 			return ENOMEM;
4810a1103e04SXin LI 		}
4811a1103e04SXin LI 		if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4812a1103e04SXin LI 			arcmsr_free_resource(acb);
4813a1103e04SXin LI 			printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4814a1103e04SXin LI 			return ENXIO;
4815a1103e04SXin LI 		}
4816a1103e04SXin LI 		mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4817a1103e04SXin LI 		if(mem_base0 == 0) {
4818a1103e04SXin LI 			arcmsr_free_resource(acb);
4819a1103e04SXin LI 			printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4820a1103e04SXin LI 			return ENXIO;
4821a1103e04SXin LI 		}
4822a1103e04SXin LI 		acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4823a1103e04SXin LI 		acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4824a1103e04SXin LI 		acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4825a1103e04SXin LI 		acb->doneq_index = 0;
4826a1103e04SXin LI 		acb->in_doorbell = 0;
4827a1103e04SXin LI 		acb->out_doorbell = 0;
4828fc5ef1caSXin LI 		acb->rid[0] = rid0;
4829a1103e04SXin LI 		CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /*clear interrupt*/
4830a1103e04SXin LI 		CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, ARCMSR_HBEMU_DOORBELL_SYNC); /* synchronize doorbell to 0 */
48317a7bc959SXin LI 		}
48327a7bc959SXin LI 		break;
4833fa42a0bfSXin LI 	case ACB_ADAPTER_TYPE_F: {
4834fa42a0bfSXin LI 		u_int32_t rid0 = PCIR_BAR(0);
4835fa42a0bfSXin LI 		vm_offset_t	mem_base0;
4836fa42a0bfSXin LI 		unsigned long	host_buffer_dma;
4837fa42a0bfSXin LI 
4838fa42a0bfSXin LI 		acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4839fa42a0bfSXin LI 		if(acb->sys_res_arcmsr[0] == NULL) {
4840fa42a0bfSXin LI 			arcmsr_free_resource(acb);
4841fa42a0bfSXin LI 			printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4842fa42a0bfSXin LI 			return ENOMEM;
4843fa42a0bfSXin LI 		}
4844fa42a0bfSXin LI 		if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4845fa42a0bfSXin LI 			arcmsr_free_resource(acb);
4846fa42a0bfSXin LI 			printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4847fa42a0bfSXin LI 			return ENXIO;
4848fa42a0bfSXin LI 		}
4849fa42a0bfSXin LI 		mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4850fa42a0bfSXin LI 		if(mem_base0 == 0) {
4851fa42a0bfSXin LI 			arcmsr_free_resource(acb);
4852fa42a0bfSXin LI 			printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4853fa42a0bfSXin LI 			return ENXIO;
4854fa42a0bfSXin LI 		}
4855fa42a0bfSXin LI 		acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4856fa42a0bfSXin LI 		acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4857fa42a0bfSXin LI 		acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4858fa42a0bfSXin LI 		acb->doneq_index = 0;
4859fa42a0bfSXin LI 		acb->in_doorbell = 0;
4860fa42a0bfSXin LI 		acb->out_doorbell = 0;
4861fa42a0bfSXin LI 		acb->rid[0] = rid0;
4862fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, host_int_status, 0); /*clear interrupt*/
4863fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, ARCMSR_HBEMU_DOORBELL_SYNC); /* synchronize doorbell to 0 */
48646964b77eS黃清隆 		arcmsr_wait_firmware_ready(acb);
4865fa42a0bfSXin LI 		host_buffer_dma = acb->completeQ_phys + COMPLETION_Q_POOL_SIZE;
4866fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, (u_int32_t)(host_buffer_dma | 1));  /* host buffer low addr, bit0:1 all buffer active */
4867fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr1, (u_int32_t)((host_buffer_dma >> 16) >> 16));/* host buffer high addr */
4868fa42a0bfSXin LI 		CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, ARCMSR_HBFMU_DOORBELL_SYNC1);       /* set host buffer physical address */
4869fa42a0bfSXin LI 		}
4870fa42a0bfSXin LI 		break;
487144f05562SScott Long 	}
4872ad6d6297SScott Long 	if(acb->acb_flags & ACB_F_MAPFREESRB_FAILD) {
4873ad6d6297SScott Long 		arcmsr_free_resource(acb);
487444f05562SScott Long 		printf("arcmsr%d: map free srb failure!\n", device_get_unit(dev));
4875f1c579b1SScott Long 		return ENXIO;
4876f1c579b1SScott Long 	}
4877d74001adSXin LI 	acb->acb_flags  |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_RQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
4878ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_SCSISTOPADAPTER;
4879ad6d6297SScott Long 	/*
4880ad6d6297SScott Long 	********************************************************************
4881ad6d6297SScott Long 	** init raid volume state
4882ad6d6297SScott Long 	********************************************************************
4883ad6d6297SScott Long 	*/
4884ad6d6297SScott Long 	for(i=0; i < ARCMSR_MAX_TARGETID; i++) {
4885ad6d6297SScott Long 		for(j=0; j < ARCMSR_MAX_TARGETLUN; j++) {
488644f05562SScott Long 			acb->devstate[i][j] = ARECA_RAID_GONE;
4887ad6d6297SScott Long 		}
4888ad6d6297SScott Long 	}
4889ad6d6297SScott Long 	arcmsr_iop_init(acb);
4890f1c579b1SScott Long 	return(0);
4891f1c579b1SScott Long }
4892a1103e04SXin LI 
4893a1103e04SXin LI static int arcmsr_setup_msix(struct AdapterControlBlock *acb)
4894a1103e04SXin LI {
4895a1103e04SXin LI 	int i;
4896a1103e04SXin LI 
4897a1103e04SXin LI 	for (i = 0; i < acb->msix_vectors; i++) {
4898fc5ef1caSXin LI 		acb->irq_id[i] = 1 + i;
4899a1103e04SXin LI 		acb->irqres[i] = bus_alloc_resource_any(acb->pci_dev,
4900a1103e04SXin LI 		    SYS_RES_IRQ, &acb->irq_id[i], RF_ACTIVE);
4901a1103e04SXin LI 		if (acb->irqres[i] == NULL) {
4902a1103e04SXin LI 			printf("arcmsr: Can't allocate MSI-X resource\n");
4903a1103e04SXin LI 			goto irq_alloc_failed;
4904a1103e04SXin LI 		}
4905a1103e04SXin LI 		if (bus_setup_intr(acb->pci_dev, acb->irqres[i],
4906a1103e04SXin LI 		    INTR_MPSAFE | INTR_TYPE_CAM, NULL, arcmsr_intr_handler,
4907a1103e04SXin LI 		    acb, &acb->ih[i])) {
4908a1103e04SXin LI 			printf("arcmsr: Cannot set up MSI-X interrupt handler\n");
4909a1103e04SXin LI 			goto irq_alloc_failed;
4910a1103e04SXin LI 		}
4911a1103e04SXin LI 	}
4912a1103e04SXin LI 	printf("arcmsr: MSI-X INT enabled\n");
4913a1103e04SXin LI 	acb->acb_flags |= ACB_F_MSIX_ENABLED;
4914a1103e04SXin LI 	return TRUE;
4915a1103e04SXin LI 
4916a1103e04SXin LI irq_alloc_failed:
4917a1103e04SXin LI 	arcmsr_teardown_intr(acb->pci_dev, acb);
4918a1103e04SXin LI 	return FALSE;
4919a1103e04SXin LI }
4920a1103e04SXin LI 
4921f1c579b1SScott Long /*
4922f1c579b1SScott Long ************************************************************************
4923f1c579b1SScott Long ************************************************************************
4924f1c579b1SScott Long */
4925f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev)
4926f1c579b1SScott Long {
4927*a9e5e04eSJohn Baldwin 	struct make_dev_args args;
4928ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
4929ad6d6297SScott Long 	u_int32_t unit=device_get_unit(dev);
4930f1c579b1SScott Long 	struct ccb_setasync csa;
4931f1c579b1SScott Long 	struct cam_devq	*devq;	/* Device Queue to use for this SIM */
4932f1c579b1SScott Long 	struct resource	*irqres;
4933f1c579b1SScott Long 
4934ad6d6297SScott Long 	if(acb == NULL) {
4935ad6d6297SScott Long 		printf("arcmsr%d: cannot allocate softc\n", unit);
4936ad6d6297SScott Long 		return (ENOMEM);
4937ad6d6297SScott Long 	}
49387a7bc959SXin LI 	arcmsr_mutex_init(acb);
49391e7d660aSXin LI 	acb->pci_dev = dev;
49401e7d660aSXin LI 	acb->pci_unit = unit;
4941ad6d6297SScott Long 	if(arcmsr_initialize(dev)) {
4942ad6d6297SScott Long 		printf("arcmsr%d: initialize failure!\n", unit);
4943a1103e04SXin LI 		goto initialize_failed;
4944f1c579b1SScott Long 	}
4945f1c579b1SScott Long 	/* After setting up the adapter, map our interrupt */
4946a1103e04SXin LI 	acb->msix_vectors = ARCMSR_NUM_MSIX_VECTORS;
4947a1103e04SXin LI 	if (pci_alloc_msix(dev, &acb->msix_vectors) == 0) {
4948a1103e04SXin LI 		if (arcmsr_setup_msix(acb) == TRUE)
4949a1103e04SXin LI 			goto irqx;
4950a1103e04SXin LI 	}
4951fc5ef1caSXin LI 	acb->irq_id[0] = 0;
4952a1103e04SXin LI 	irqres = bus_alloc_resource_any(dev, SYS_RES_IRQ, &acb->irq_id[0], RF_SHAREABLE | RF_ACTIVE);
4953ad6d6297SScott Long 	if(irqres == NULL ||
4954a1103e04SXin LI 		bus_setup_intr(dev, irqres, INTR_TYPE_CAM|INTR_ENTROPY|INTR_MPSAFE, NULL, arcmsr_intr_handler, acb, &acb->ih[0])) {
4955f1c579b1SScott Long 		printf("arcmsr%d: unable to register interrupt handler!\n", unit);
4956a1103e04SXin LI 		goto setup_intr_failed;
4957f1c579b1SScott Long 	}
4958a1103e04SXin LI 	acb->irqres[0] = irqres;
4959a1103e04SXin LI irqx:
4960f1c579b1SScott Long 	/*
4961f1c579b1SScott Long 	 * Now let the CAM generic SCSI layer find the SCSI devices on
4962f1c579b1SScott Long 	 * the bus *  start queue to reset to the idle loop. *
4963f1c579b1SScott Long 	 * Create device queue of SIM(s) *  (MAX_START_JOB - 1) :
4964f1c579b1SScott Long 	 * max_sim_transactions
4965f1c579b1SScott Long 	*/
4966224a78aeSXin LI 	devq = cam_simq_alloc(acb->maxOutstanding);
4967ad6d6297SScott Long 	if(devq == NULL) {
4968ad6d6297SScott Long 		printf("arcmsr%d: cam_simq_alloc failure!\n", unit);
4969a1103e04SXin LI 		goto simq_alloc_failed;
4970f1c579b1SScott Long 	}
49717a7bc959SXin LI 	acb->psim = cam_sim_alloc(arcmsr_action, arcmsr_poll, "arcmsr", acb, unit, &acb->isr_lock, 1, ARCMSR_MAX_OUTSTANDING_CMD, devq);
4972ad6d6297SScott Long 	if(acb->psim == NULL) {
4973ad6d6297SScott Long 		printf("arcmsr%d: cam_sim_alloc failure!\n", unit);
4974a1103e04SXin LI 		goto sim_alloc_failed;
4975f1c579b1SScott Long 	}
49767a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
4977b50569b7SScott Long 	if(xpt_bus_register(acb->psim, dev, 0) != CAM_SUCCESS) {
4978ad6d6297SScott Long 		printf("arcmsr%d: xpt_bus_register failure!\n", unit);
4979a1103e04SXin LI 		goto xpt_bus_failed;
4980f1c579b1SScott Long 	}
4981d74001adSXin LI 	if(xpt_create_path(&acb->ppath, /* periph */ NULL, cam_sim_path(acb->psim), CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
4982ad6d6297SScott Long 		printf("arcmsr%d: xpt_create_path failure!\n", unit);
4983a1103e04SXin LI 		goto xpt_path_failed;
4984f1c579b1SScott Long 	}
4985f1c579b1SScott Long 	/*
4986f1c579b1SScott Long 	****************************************************
4987f1c579b1SScott Long 	*/
498845f57ce1SEdward Tomasz Napierala 	memset(&csa, 0, sizeof(csa));
4989ad6d6297SScott Long 	xpt_setup_ccb(&csa.ccb_h, acb->ppath, /*priority*/5);
4990f1c579b1SScott Long 	csa.ccb_h.func_code = XPT_SASYNC_CB;
4991f1c579b1SScott Long 	csa.event_enable = AC_FOUND_DEVICE|AC_LOST_DEVICE;
4992f1c579b1SScott Long 	csa.callback = arcmsr_async;
4993ad6d6297SScott Long 	csa.callback_arg = acb->psim;
4994f1c579b1SScott Long 	xpt_action((union ccb *)&csa);
49957a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
4996f1c579b1SScott Long 	/* Create the control device.  */
4997*a9e5e04eSJohn Baldwin 	make_dev_args_init(&args);
4998*a9e5e04eSJohn Baldwin 	args.mda_devsw = &arcmsr_cdevsw;
4999*a9e5e04eSJohn Baldwin 	args.mda_uid = UID_ROOT;
5000*a9e5e04eSJohn Baldwin 	args.mda_gid = GID_WHEEL /* GID_OPERATOR */;
5001*a9e5e04eSJohn Baldwin 	args.mda_mode = S_IRUSR | S_IWUSR;
5002*a9e5e04eSJohn Baldwin 	args.mda_si_drv1 = acb;
5003*a9e5e04eSJohn Baldwin 	(void)make_dev_s(&args, &acb->ioctl_dev, "arcmsr%d", unit);
5004d74001adSXin LI 
5005ad6d6297SScott Long 	(void)make_dev_alias(acb->ioctl_dev, "arc%d", unit);
500622f2616bSXin LI 	arcmsr_callout_init(&acb->devmap_callout);
5007d74001adSXin LI 	callout_reset(&acb->devmap_callout, 60 * hz, arcmsr_polling_devmap, acb);
5008dac36688SXin LI 	return (0);
5009a1103e04SXin LI xpt_path_failed:
5010a1103e04SXin LI 	xpt_bus_deregister(cam_sim_path(acb->psim));
5011a1103e04SXin LI xpt_bus_failed:
5012a1103e04SXin LI 	cam_sim_free(acb->psim, /* free_simq */ TRUE);
5013a1103e04SXin LI sim_alloc_failed:
5014a1103e04SXin LI 	cam_simq_free(devq);
5015a1103e04SXin LI simq_alloc_failed:
5016a1103e04SXin LI 	arcmsr_teardown_intr(dev, acb);
5017a1103e04SXin LI setup_intr_failed:
5018a1103e04SXin LI 	arcmsr_free_resource(acb);
5019a1103e04SXin LI initialize_failed:
5020a1103e04SXin LI 	arcmsr_mutex_destroy(acb);
5021a1103e04SXin LI 	return ENXIO;
5022f1c579b1SScott Long }
502322f2616bSXin LI 
5024f1c579b1SScott Long /*
5025f1c579b1SScott Long ************************************************************************
5026f1c579b1SScott Long ************************************************************************
5027f1c579b1SScott Long */
5028f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev)
5029f1c579b1SScott Long {
5030ad6d6297SScott Long 	u_int32_t id;
5031224a78aeSXin LI 	u_int16_t sub_device_id;
5032ad6d6297SScott Long 	static char buf[256];
50331e7d660aSXin LI 	char x_type[]={"unknown"};
5034ad6d6297SScott Long 	char *type;
5035ad6d6297SScott Long 	int raid6 = 1;
5036ad6d6297SScott Long 
5037ad6d6297SScott Long 	if (pci_get_vendor(dev) != PCI_VENDOR_ID_ARECA) {
5038ad6d6297SScott Long 		return (ENXIO);
5039ad6d6297SScott Long 	}
5040224a78aeSXin LI 	sub_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2);
5041ad6d6297SScott Long 	switch(id = pci_get_devid(dev)) {
5042f1c579b1SScott Long 	case PCIDevVenIDARC1110:
5043231c8b71SXin LI 	case PCIDevVenIDARC1200:
504444f05562SScott Long 	case PCIDevVenIDARC1201:
5045231c8b71SXin LI 	case PCIDevVenIDARC1210:
5046ad6d6297SScott Long 		raid6 = 0;
5047ad6d6297SScott Long 		/*FALLTHRU*/
5048ad6d6297SScott Long 	case PCIDevVenIDARC1120:
5049ad6d6297SScott Long 	case PCIDevVenIDARC1130:
5050ad6d6297SScott Long 	case PCIDevVenIDARC1160:
5051ad6d6297SScott Long 	case PCIDevVenIDARC1170:
5052f1c579b1SScott Long 	case PCIDevVenIDARC1220:
5053f1c579b1SScott Long 	case PCIDevVenIDARC1230:
5054231c8b71SXin LI 	case PCIDevVenIDARC1231:
5055f1c579b1SScott Long 	case PCIDevVenIDARC1260:
5056231c8b71SXin LI 	case PCIDevVenIDARC1261:
5057ad6d6297SScott Long 	case PCIDevVenIDARC1270:
5058ad6d6297SScott Long 	case PCIDevVenIDARC1280:
50597a7bc959SXin LI 		type = "SATA 3G";
5060ad6d6297SScott Long 		break;
5061d74001adSXin LI 	case PCIDevVenIDARC1212:
5062d74001adSXin LI 	case PCIDevVenIDARC1222:
5063ad6d6297SScott Long 	case PCIDevVenIDARC1380:
5064ad6d6297SScott Long 	case PCIDevVenIDARC1381:
5065ad6d6297SScott Long 	case PCIDevVenIDARC1680:
5066ad6d6297SScott Long 	case PCIDevVenIDARC1681:
5067d74001adSXin LI 		type = "SAS 3G";
5068d74001adSXin LI 		break;
5069d74001adSXin LI 	case PCIDevVenIDARC1880:
5070dac36688SXin LI 	case PCIDevVenIDARC1882:
5071dac36688SXin LI 	case PCIDevVenIDARC1213:
5072dac36688SXin LI 	case PCIDevVenIDARC1223:
5073fc5ef1caSXin LI 		if ((sub_device_id == ARECA_SUB_DEV_ID_1883) ||
5074fc5ef1caSXin LI 		    (sub_device_id == ARECA_SUB_DEV_ID_1216) ||
5075fc5ef1caSXin LI 		    (sub_device_id == ARECA_SUB_DEV_ID_1226))
5076224a78aeSXin LI 			type = "SAS 12G";
5077224a78aeSXin LI 		else
5078d74001adSXin LI 			type = "SAS 6G";
5079ad6d6297SScott Long 		break;
5080a1103e04SXin LI 	case PCIDevVenIDARC1884:
5081a1103e04SXin LI 		type = "SAS 12G";
5082a1103e04SXin LI 		break;
5083fa42a0bfSXin LI 	case PCIDevVenIDARC1886_:
5084fa42a0bfSXin LI 	case PCIDevVenIDARC1886:
5085fa42a0bfSXin LI 		type = "NVME,SAS-12G,SATA-6G";
5086fa42a0bfSXin LI 		break;
50877a7bc959SXin LI 	case PCIDevVenIDARC1214:
5088b23a1998SXin LI 	case PCIDevVenIDARC1203:
50897a7bc959SXin LI 		type = "SATA 6G";
50907a7bc959SXin LI 		break;
5091ad6d6297SScott Long 	default:
5092231c8b71SXin LI 		type = x_type;
50931e7d660aSXin LI 		raid6 = 0;
5094ad6d6297SScott Long 		break;
5095f1c579b1SScott Long 	}
5096231c8b71SXin LI 	if(type == x_type)
5097231c8b71SXin LI 		return(ENXIO);
50981e7d660aSXin LI 	sprintf(buf, "Areca %s Host Adapter RAID Controller %s\n%s\n",
50991e7d660aSXin LI 		type, raid6 ? "(RAID6 capable)" : "", ARCMSR_DRIVER_VERSION);
5100ad6d6297SScott Long 	device_set_desc_copy(dev, buf);
510103389298SXin LI 	return (BUS_PROBE_DEFAULT);
5102f1c579b1SScott Long }
5103f1c579b1SScott Long /*
5104f1c579b1SScott Long ************************************************************************
5105f1c579b1SScott Long ************************************************************************
5106f1c579b1SScott Long */
5107f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev)
5108f1c579b1SScott Long {
510944f05562SScott Long 	u_int32_t  i;
5110ad6d6297SScott Long 	struct CommandControlBlock *srb;
5111ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
5112f1c579b1SScott Long 
5113f1c579b1SScott Long 	/* stop adapter background rebuild */
51147a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
511544f05562SScott Long 	/* disable all outbound interrupt */
5116bca8e8c0SScott Long 	arcmsr_disable_allintr(acb);
5117ad6d6297SScott Long 	arcmsr_stop_adapter_bgrb(acb);
5118ad6d6297SScott Long 	arcmsr_flush_adapter_cache(acb);
5119f1c579b1SScott Long 	/* abort all outstanding command */
5120ad6d6297SScott Long 	acb->acb_flags |= ACB_F_SCSISTOPADAPTER;
5121ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_IOP_INITED;
5122ad6d6297SScott Long 	if(acb->srboutstandingcount != 0) {
512344f05562SScott Long 		/*clear and abort all outbound posted Q*/
512444f05562SScott Long 		arcmsr_done4abort_postqueue(acb);
512544f05562SScott Long 		/* talk to iop 331 outstanding command aborted*/
5126ad6d6297SScott Long 		arcmsr_abort_allcmd(acb);
5127ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
5128ad6d6297SScott Long 			srb = acb->psrb_pool[i];
512922f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
513022f2616bSXin LI 				srb->srb_state = ARCMSR_SRB_ABORTED;
5131ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
5132ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
5133f1c579b1SScott Long 			}
5134f1c579b1SScott Long 		}
5135f1c579b1SScott Long 	}
513622f2616bSXin LI 	acb->srboutstandingcount = 0;
5137ad6d6297SScott Long 	acb->workingsrb_doneindex = 0;
5138ad6d6297SScott Long 	acb->workingsrb_startindex = 0;
513922f2616bSXin LI 	acb->pktRequestCount = 0;
514022f2616bSXin LI 	acb->pktReturnCount = 0;
51417a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
5142f2aa0e9fSWarner Losh 	return (0);
5143f1c579b1SScott Long }
5144f1c579b1SScott Long /*
5145f1c579b1SScott Long ************************************************************************
5146f1c579b1SScott Long ************************************************************************
5147f1c579b1SScott Long */
5148fc5ef1caSXin LI static void arcmsr_teardown_intr(device_t dev, struct AdapterControlBlock *acb)
5149a1103e04SXin LI {
5150a1103e04SXin LI 	int i;
5151a1103e04SXin LI 
5152a1103e04SXin LI 	if (acb->acb_flags & ACB_F_MSIX_ENABLED) {
5153a1103e04SXin LI 		for (i = 0; i < acb->msix_vectors; i++) {
5154a1103e04SXin LI 			if (acb->ih[i])
5155a1103e04SXin LI 				bus_teardown_intr(dev, acb->irqres[i], acb->ih[i]);
5156a1103e04SXin LI 			if (acb->irqres[i] != NULL)
5157a1103e04SXin LI 				bus_release_resource(dev, SYS_RES_IRQ,
5158a1103e04SXin LI 				    acb->irq_id[i], acb->irqres[i]);
5159a1103e04SXin LI 
5160a1103e04SXin LI 			acb->ih[i] = NULL;
5161a1103e04SXin LI 		}
5162a1103e04SXin LI 		pci_release_msi(dev);
5163a1103e04SXin LI 	} else {
5164a1103e04SXin LI 		if (acb->ih[0])
5165a1103e04SXin LI 			bus_teardown_intr(dev, acb->irqres[0], acb->ih[0]);
5166a1103e04SXin LI 		if (acb->irqres[0] != NULL)
5167a1103e04SXin LI 			bus_release_resource(dev, SYS_RES_IRQ,
5168a1103e04SXin LI 			    acb->irq_id[0], acb->irqres[0]);
5169a1103e04SXin LI 		acb->ih[0] = NULL;
5170a1103e04SXin LI 	}
5171a1103e04SXin LI 
5172a1103e04SXin LI }
5173a1103e04SXin LI /*
5174a1103e04SXin LI ************************************************************************
5175a1103e04SXin LI ************************************************************************
5176a1103e04SXin LI */
5177f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev)
5178f1c579b1SScott Long {
5179ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
518044f05562SScott Long 	int i;
5181f1c579b1SScott Long 
5182d74001adSXin LI 	callout_stop(&acb->devmap_callout);
5183a1103e04SXin LI 	arcmsr_teardown_intr(dev, acb);
5184f1c579b1SScott Long 	arcmsr_shutdown(dev);
5185ad6d6297SScott Long 	arcmsr_free_resource(acb);
518644f05562SScott Long 	for(i=0; (acb->sys_res_arcmsr[i]!=NULL) && (i<2); i++) {
5187fc5ef1caSXin LI 		bus_release_resource(dev, SYS_RES_MEMORY, acb->rid[i], acb->sys_res_arcmsr[i]);
518844f05562SScott Long 	}
51897a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
5190ad6d6297SScott Long 	xpt_async(AC_LOST_DEVICE, acb->ppath, NULL);
5191ad6d6297SScott Long 	xpt_free_path(acb->ppath);
5192ad6d6297SScott Long 	xpt_bus_deregister(cam_sim_path(acb->psim));
5193ad6d6297SScott Long 	cam_sim_free(acb->psim, TRUE);
51947a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
51957a7bc959SXin LI 	arcmsr_mutex_destroy(acb);
5196f1c579b1SScott Long 	return (0);
5197f1c579b1SScott Long }
5198f1c579b1SScott Long 
519922f2616bSXin LI #ifdef ARCMSR_DEBUG1
520022f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb)
520122f2616bSXin LI {
520222f2616bSXin LI 	if((acb->pktRequestCount - acb->pktReturnCount) == 0)
520322f2616bSXin LI 		return;
520422f2616bSXin LI 	printf("Command Request Count   =0x%x\n",acb->pktRequestCount);
520522f2616bSXin LI 	printf("Command Return Count    =0x%x\n",acb->pktReturnCount);
520622f2616bSXin LI 	printf("Command (Req-Rtn) Count =0x%x\n",(acb->pktRequestCount - acb->pktReturnCount));
520722f2616bSXin LI 	printf("Queued Command Count    =0x%x\n",acb->srboutstandingcount);
520822f2616bSXin LI }
520922f2616bSXin LI #endif
5210