xref: /freebsd/sys/dev/arcmsr/arcmsr.c (revision 35689395b3d5478b3fab05080c71b13a7d57ca54)
1f1c579b1SScott Long /*
2*35689395SXin LI ********************************************************************************
3*35689395SXin LI **        OS    : FreeBSD
4f1c579b1SScott Long **   FILE NAME  : arcmsr.c
5d74001adSXin LI **        BY    : Erich Chen, Ching Huang
6f1c579b1SScott Long **   Description: SCSI RAID Device Driver for
7*35689395SXin LI **                ARECA (ARC11XX/ARC12XX/ARC13XX/ARC16XX/ARC188x)
8*35689395SXin LI **                SATA/SAS RAID HOST Adapter
9*35689395SXin LI ********************************************************************************
10*35689395SXin LI ********************************************************************************
11f1c579b1SScott Long **
12*35689395SXin LI ** Copyright (C) 2002 - 2012, Areca Technology Corporation All rights reserved.
13f1c579b1SScott Long **
14f1c579b1SScott Long ** Redistribution and use in source and binary forms, with or without
15f1c579b1SScott Long ** modification, are permitted provided that the following conditions
16f1c579b1SScott Long ** are met:
17f1c579b1SScott Long ** 1. Redistributions of source code must retain the above copyright
18f1c579b1SScott Long **    notice, this list of conditions and the following disclaimer.
19f1c579b1SScott Long ** 2. Redistributions in binary form must reproduce the above copyright
20f1c579b1SScott Long **    notice, this list of conditions and the following disclaimer in the
21f1c579b1SScott Long **    documentation and/or other materials provided with the distribution.
22f1c579b1SScott Long ** 3. The name of the author may not be used to endorse or promote products
23f1c579b1SScott Long **    derived from this software without specific prior written permission.
24f1c579b1SScott Long **
25f1c579b1SScott Long ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
26f1c579b1SScott Long ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
27f1c579b1SScott Long ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28f1c579b1SScott Long ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
29f1c579b1SScott Long ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
30f1c579b1SScott Long ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31f1c579b1SScott Long ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
32f1c579b1SScott Long ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33f1c579b1SScott Long **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
34f1c579b1SScott Long ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35*35689395SXin LI ********************************************************************************
36f1c579b1SScott Long ** History
37f1c579b1SScott Long **
38f1c579b1SScott Long **        REV#         DATE             NAME             DESCRIPTION
3922f2616bSXin LI **     1.00.00.00   03/31/2004      Erich Chen           First release
40f1c579b1SScott Long **     1.20.00.02   11/29/2004      Erich Chen           bug fix with arcmsr_bus_reset when PHY error
4122f2616bSXin LI **     1.20.00.03   04/19/2005      Erich Chen           add SATA 24 Ports adapter type support
42ad6d6297SScott Long **                                                       clean unused function
4322f2616bSXin LI **     1.20.00.12   09/12/2005      Erich Chen           bug fix with abort command handling,
44ad6d6297SScott Long **                                                       firmware version check
45ad6d6297SScott Long **                                                       and firmware update notify for hardware bug fix
46ad6d6297SScott Long **                                                       handling if none zero high part physical address
47ad6d6297SScott Long **                                                       of srb resource
4822f2616bSXin LI **     1.20.00.13   08/18/2006      Erich Chen           remove pending srb and report busy
49ad6d6297SScott Long **                                                       add iop message xfer
50ad6d6297SScott Long **                                                       with scsi pass-through command
51ad6d6297SScott Long **                                                       add new device id of sas raid adapters
52ad6d6297SScott Long **                                                       code fit for SPARC64 & PPC
53f48f00a1SScott Long **     1.20.00.14   02/05/2007      Erich Chen           bug fix for incorrect ccb_h.status report
54f48f00a1SScott Long **                                                       and cause g_vfs_done() read write error
5544f05562SScott Long **     1.20.00.15   10/10/2007      Erich Chen           support new RAID adapter type ARC120x
56641182baSXin LI **     1.20.00.16   10/10/2009      Erich Chen           Bug fix for RAID adapter type ARC120x
57641182baSXin LI **                                                       bus_dmamem_alloc() with BUS_DMA_ZERO
58d74001adSXin LI **     1.20.00.17   07/15/2010      Ching Huang          Added support ARC1880
59d74001adSXin LI **                                                       report CAM_DEV_NOT_THERE instead of CAM_SEL_TIMEOUT when device failed,
60d74001adSXin LI **                                                       prevent cam_periph_error removing all LUN devices of one Target id
61d74001adSXin LI **                                                       for any one LUN device failed
62231c8b71SXin LI **     1.20.00.18   10/14/2010      Ching Huang          Fixed "inquiry data fails comparion at DV1 step"
63231c8b71SXin LI **                  10/25/2010      Ching Huang          Fixed bad range input in bus_alloc_resource for ADAPTER_TYPE_B
64231c8b71SXin LI **     1.20.00.19   11/11/2010      Ching Huang          Fixed arcmsr driver prevent arcsas support for Areca SAS HBA ARC13x0
6522f2616bSXin LI **     1.20.00.20   12/08/2010      Ching Huang          Avoid calling atomic_set_int function
6622f2616bSXin LI **     1.20.00.21   02/08/2011      Ching Huang          Implement I/O request timeout
6722f2616bSXin LI **                  02/14/2011      Ching Huang          Modified pktRequestCount
6822f2616bSXin LI **     1.20.00.21   03/03/2011      Ching Huang          if a command timeout, then wait its ccb back before free it
694e32649fSXin LI **     1.20.00.22   07/04/2011      Ching Huang          Fixed multiple MTX panic
70dac36688SXin LI **     1.20.00.23   10/28/2011      Ching Huang          Added TIMEOUT_DELAY in case of too many HDDs need to start
71dac36688SXin LI **     1.20.00.23   11/08/2011      Ching Huang          Added report device transfer speed
72dac36688SXin LI **     1.20.00.23   01/30/2012      Ching Huang          Fixed Request requeued and Retrying command
73dac36688SXin LI **     1.20.00.24   06/11/2012      Ching Huang          Fixed return sense data condition
74dac36688SXin LI **     1.20.00.25   08/17/2012      Ching Huang          Fixed hotplug device no function on type A adapter
75*35689395SXin LI **     1.20.00.26   12/14/2012      Ching Huang          Added support ARC1214,1224
76f1c579b1SScott Long ******************************************************************************************
77f1c579b1SScott Long */
784b7ec270SMarius Strobl 
794b7ec270SMarius Strobl #include <sys/cdefs.h>
804b7ec270SMarius Strobl __FBSDID("$FreeBSD$");
814b7ec270SMarius Strobl 
8222f2616bSXin LI #if 0
8322f2616bSXin LI #define ARCMSR_DEBUG1			1
8422f2616bSXin LI #endif
85f1c579b1SScott Long #include <sys/param.h>
86f1c579b1SScott Long #include <sys/systm.h>
87f1c579b1SScott Long #include <sys/malloc.h>
88f1c579b1SScott Long #include <sys/kernel.h>
89f1c579b1SScott Long #include <sys/bus.h>
90f1c579b1SScott Long #include <sys/queue.h>
91f1c579b1SScott Long #include <sys/stat.h>
92f1c579b1SScott Long #include <sys/devicestat.h>
93f1c579b1SScott Long #include <sys/kthread.h>
94f1c579b1SScott Long #include <sys/module.h>
95f1c579b1SScott Long #include <sys/proc.h>
96f1c579b1SScott Long #include <sys/lock.h>
97f1c579b1SScott Long #include <sys/sysctl.h>
98f1c579b1SScott Long #include <sys/poll.h>
99f1c579b1SScott Long #include <sys/ioccom.h>
100f1c579b1SScott Long #include <vm/vm.h>
101f1c579b1SScott Long #include <vm/vm_param.h>
102f1c579b1SScott Long #include <vm/pmap.h>
103f1c579b1SScott Long 
104f1c579b1SScott Long #include <isa/rtc.h>
105f1c579b1SScott Long 
106f1c579b1SScott Long #include <machine/bus.h>
107f1c579b1SScott Long #include <machine/resource.h>
108f1c579b1SScott Long #include <machine/atomic.h>
109f1c579b1SScott Long #include <sys/conf.h>
110f1c579b1SScott Long #include <sys/rman.h>
111f1c579b1SScott Long 
112f1c579b1SScott Long #include <cam/cam.h>
113f1c579b1SScott Long #include <cam/cam_ccb.h>
114f1c579b1SScott Long #include <cam/cam_sim.h>
115d74001adSXin LI #include <cam/cam_periph.h>
116d74001adSXin LI #include <cam/cam_xpt_periph.h>
117f1c579b1SScott Long #include <cam/cam_xpt_sim.h>
118f1c579b1SScott Long #include <cam/cam_debug.h>
119f1c579b1SScott Long #include <cam/scsi/scsi_all.h>
120f1c579b1SScott Long #include <cam/scsi/scsi_message.h>
121f1c579b1SScott Long /*
122f1c579b1SScott Long **************************************************************************
123f1c579b1SScott Long **************************************************************************
124f1c579b1SScott Long */
125f1c579b1SScott Long #if __FreeBSD_version >= 500005
126f1c579b1SScott Long     #include <sys/selinfo.h>
127f1c579b1SScott Long     #include <sys/mutex.h>
128ad6d6297SScott Long     #include <sys/endian.h>
129f1c579b1SScott Long     #include <dev/pci/pcivar.h>
130f1c579b1SScott Long     #include <dev/pci/pcireg.h>
131f1c579b1SScott Long #else
132f1c579b1SScott Long     #include <sys/select.h>
133f1c579b1SScott Long     #include <pci/pcivar.h>
134f1c579b1SScott Long     #include <pci/pcireg.h>
135f1c579b1SScott Long #endif
13644f05562SScott Long 
13744f05562SScott Long #if !defined(CAM_NEW_TRAN_CODE) && __FreeBSD_version >= 700025
13844f05562SScott Long #define	CAM_NEW_TRAN_CODE	1
13944f05562SScott Long #endif
14044f05562SScott Long 
14122f2616bSXin LI #if __FreeBSD_version > 500000
14222f2616bSXin LI #define arcmsr_callout_init(a)	callout_init(a, /*mpsafe*/1);
14322f2616bSXin LI #else
14422f2616bSXin LI #define arcmsr_callout_init(a)	callout_init(a);
14522f2616bSXin LI #endif
14622f2616bSXin LI 
147*35689395SXin LI #define ARCMSR_DRIVER_VERSION	"Driver Version 1.20.00.26 2013-01-08"
148f1c579b1SScott Long #include <dev/arcmsr/arcmsr.h>
149f1c579b1SScott Long /*
150f1c579b1SScott Long **************************************************************************
151f1c579b1SScott Long **************************************************************************
152f1c579b1SScott Long */
15322f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb);
154ad6d6297SScott Long static struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb);
155ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb);
156f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev);
157f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev);
158f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev);
159ad6d6297SScott Long static u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg);
160ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb);
161f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev);
16244f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb);
163ad6d6297SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb);
164ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb);
165ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb);
166ad6d6297SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb);
167ad6d6297SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb);
168ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb);
169ad6d6297SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb);
170*35689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb, struct QBUFFER *prbuffer);
1717a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb);
172ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb);
173ad6d6297SScott Long static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag);
174ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb);
175ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb);
176ad6d6297SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb, bus_dma_segment_t *dm_segs, u_int32_t nseg);
177ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb);
178ad6d6297SScott Long static int arcmsr_resume(device_t dev);
179ad6d6297SScott Long static int arcmsr_suspend(device_t dev);
180d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb);
181d74001adSXin LI static void	arcmsr_polling_devmap(void *arg);
18222f2616bSXin LI static void	arcmsr_srb_timeout(void *arg);
1837a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb);
18422f2616bSXin LI #ifdef ARCMSR_DEBUG1
18522f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb);
18622f2616bSXin LI #endif
187f1c579b1SScott Long /*
188f1c579b1SScott Long **************************************************************************
189ad6d6297SScott Long **************************************************************************
190ad6d6297SScott Long */
191ad6d6297SScott Long static void UDELAY(u_int32_t us) { DELAY(us); }
192ad6d6297SScott Long /*
193ad6d6297SScott Long **************************************************************************
194f1c579b1SScott Long **************************************************************************
195f1c579b1SScott Long */
196231c8b71SXin LI static bus_dmamap_callback_t arcmsr_map_free_srb;
197231c8b71SXin LI static bus_dmamap_callback_t arcmsr_execute_srb;
198f1c579b1SScott Long /*
199f1c579b1SScott Long **************************************************************************
200f1c579b1SScott Long **************************************************************************
201f1c579b1SScott Long */
202f1c579b1SScott Long static d_open_t	arcmsr_open;
203f1c579b1SScott Long static d_close_t arcmsr_close;
204f1c579b1SScott Long static d_ioctl_t arcmsr_ioctl;
205f1c579b1SScott Long 
206f1c579b1SScott Long static device_method_t arcmsr_methods[]={
207f1c579b1SScott Long 	DEVMETHOD(device_probe,		arcmsr_probe),
208f1c579b1SScott Long 	DEVMETHOD(device_attach,	arcmsr_attach),
209f1c579b1SScott Long 	DEVMETHOD(device_detach,	arcmsr_detach),
210f1c579b1SScott Long 	DEVMETHOD(device_shutdown,	arcmsr_shutdown),
211ad6d6297SScott Long 	DEVMETHOD(device_suspend,	arcmsr_suspend),
212ad6d6297SScott Long 	DEVMETHOD(device_resume,	arcmsr_resume),
2134b7ec270SMarius Strobl 
214*35689395SXin LI #if __FreeBSD_version >= 803000
2154b7ec270SMarius Strobl 	DEVMETHOD_END
216*35689395SXin LI #else
217*35689395SXin LI 	{ 0, 0 }
218*35689395SXin LI #endif
219f1c579b1SScott Long };
220f1c579b1SScott Long 
221f1c579b1SScott Long static driver_t arcmsr_driver={
222ad6d6297SScott Long 	"arcmsr", arcmsr_methods, sizeof(struct AdapterControlBlock)
223f1c579b1SScott Long };
224f1c579b1SScott Long 
225f1c579b1SScott Long static devclass_t arcmsr_devclass;
226f1c579b1SScott Long DRIVER_MODULE(arcmsr, pci, arcmsr_driver, arcmsr_devclass, 0, 0);
227d3cf342dSScott Long MODULE_DEPEND(arcmsr, pci, 1, 1, 1);
228d3cf342dSScott Long MODULE_DEPEND(arcmsr, cam, 1, 1, 1);
229ad6d6297SScott Long #ifndef BUS_DMA_COHERENT
230ad6d6297SScott Long 	#define	BUS_DMA_COHERENT	0x04	/* hint: map memory in a coherent way */
231ad6d6297SScott Long #endif
232ad6d6297SScott Long #if __FreeBSD_version >= 501000
233f1c579b1SScott Long static struct cdevsw arcmsr_cdevsw={
23422f2616bSXin LI 	#if __FreeBSD_version >= 503000
235f1c579b1SScott Long 		.d_version = D_VERSION,
236ad6d6297SScott Long 	#endif
23722f2616bSXin LI 	#if (__FreeBSD_version>=503000 && __FreeBSD_version<600034)
238f1c579b1SScott Long 		.d_flags   = D_NEEDGIANT,
23922f2616bSXin LI 	#endif
240f1c579b1SScott Long 		.d_open    = arcmsr_open, 	/* open     */
241f1c579b1SScott Long 		.d_close   = arcmsr_close, 	/* close    */
242f1c579b1SScott Long 		.d_ioctl   = arcmsr_ioctl, 	/* ioctl    */
243f1c579b1SScott Long 		.d_name    = "arcmsr", 		/* name     */
244f1c579b1SScott Long 	};
245f1c579b1SScott Long #else
246f1c579b1SScott Long 	#define ARCMSR_CDEV_MAJOR	180
247f1c579b1SScott Long 
248f1c579b1SScott Long static struct cdevsw arcmsr_cdevsw = {
249f1c579b1SScott Long 		arcmsr_open,				/* open     */
250f1c579b1SScott Long 		arcmsr_close,				/* close    */
251f1c579b1SScott Long 		noread,						/* read     */
252f1c579b1SScott Long 		nowrite,					/* write    */
253f1c579b1SScott Long 		arcmsr_ioctl,				/* ioctl    */
254f1c579b1SScott Long 		nopoll,						/* poll     */
255f1c579b1SScott Long 		nommap,						/* mmap     */
256f1c579b1SScott Long 		nostrategy,					/* strategy */
257f1c579b1SScott Long 		"arcmsr",					/* name     */
258f1c579b1SScott Long 		ARCMSR_CDEV_MAJOR,			/* major    */
259f1c579b1SScott Long 		nodump,						/* dump     */
260f1c579b1SScott Long 		nopsize,					/* psize    */
261f1c579b1SScott Long 		0							/* flags    */
262f1c579b1SScott Long 	};
263f1c579b1SScott Long #endif
264d74001adSXin LI /*
265d74001adSXin LI **************************************************************************
266d74001adSXin LI **************************************************************************
267d74001adSXin LI */
268f1c579b1SScott Long #if __FreeBSD_version < 500005
269f1c579b1SScott Long 	static int arcmsr_open(dev_t dev, int flags, int fmt, struct proc *proc)
270f1c579b1SScott Long #else
271f1c579b1SScott Long 	#if __FreeBSD_version < 503000
272f1c579b1SScott Long 	static int arcmsr_open(dev_t dev, int flags, int fmt, struct thread *proc)
273f1c579b1SScott Long 	#else
27400b4e54aSWarner Losh 	static int arcmsr_open(struct cdev *dev, int flags, int fmt, struct thread *proc)
275f1c579b1SScott Long 	#endif
276f1c579b1SScott Long #endif
277f1c579b1SScott Long {
278f1c579b1SScott Long 	#if __FreeBSD_version < 503000
279ad6d6297SScott Long 		struct AdapterControlBlock *acb = dev->si_drv1;
280f1c579b1SScott Long 	#else
2816bfa9a2dSEd Schouten 		int	unit = dev2unit(dev);
282ad6d6297SScott Long 		struct AdapterControlBlock *acb = devclass_get_softc(arcmsr_devclass, unit);
283f1c579b1SScott Long 	#endif
284ad6d6297SScott Long 	if(acb == NULL) {
285f1c579b1SScott Long 		return ENXIO;
286f1c579b1SScott Long 	}
287dac36688SXin LI 	return (0);
288f1c579b1SScott Long }
289f1c579b1SScott Long /*
290f1c579b1SScott Long **************************************************************************
291f1c579b1SScott Long **************************************************************************
292f1c579b1SScott Long */
293f1c579b1SScott Long #if __FreeBSD_version < 500005
294f1c579b1SScott Long 	static int arcmsr_close(dev_t dev, int flags, int fmt, struct proc *proc)
295f1c579b1SScott Long #else
296f1c579b1SScott Long 	#if __FreeBSD_version < 503000
297f1c579b1SScott Long 	static int arcmsr_close(dev_t dev, int flags, int fmt, struct thread *proc)
298f1c579b1SScott Long 	#else
29900b4e54aSWarner Losh 	static int arcmsr_close(struct cdev *dev, int flags, int fmt, struct thread *proc)
300f1c579b1SScott Long 	#endif
301f1c579b1SScott Long #endif
302f1c579b1SScott Long {
303f1c579b1SScott Long 	#if __FreeBSD_version < 503000
304ad6d6297SScott Long 		struct AdapterControlBlock *acb = dev->si_drv1;
305f1c579b1SScott Long 	#else
3066bfa9a2dSEd Schouten 		int	unit = dev2unit(dev);
307ad6d6297SScott Long 		struct AdapterControlBlock *acb = devclass_get_softc(arcmsr_devclass, unit);
308f1c579b1SScott Long 	#endif
309ad6d6297SScott Long 	if(acb == NULL) {
310f1c579b1SScott Long 		return ENXIO;
311f1c579b1SScott Long 	}
312f1c579b1SScott Long 	return 0;
313f1c579b1SScott Long }
314f1c579b1SScott Long /*
315f1c579b1SScott Long **************************************************************************
316f1c579b1SScott Long **************************************************************************
317f1c579b1SScott Long */
318f1c579b1SScott Long #if __FreeBSD_version < 500005
319f1c579b1SScott Long 	static int arcmsr_ioctl(dev_t dev, u_long ioctl_cmd, caddr_t arg, int flags, struct proc *proc)
320f1c579b1SScott Long #else
321f1c579b1SScott Long 	#if __FreeBSD_version < 503000
322f1c579b1SScott Long 	static int arcmsr_ioctl(dev_t dev, u_long ioctl_cmd, caddr_t arg, int flags, struct thread *proc)
323f1c579b1SScott Long 	#else
32400b4e54aSWarner Losh 	static int arcmsr_ioctl(struct cdev *dev, u_long ioctl_cmd, caddr_t arg, int flags, struct thread *proc)
325f1c579b1SScott Long 	#endif
326f1c579b1SScott Long #endif
327f1c579b1SScott Long {
328f1c579b1SScott Long 	#if __FreeBSD_version < 503000
329ad6d6297SScott Long 		struct AdapterControlBlock *acb = dev->si_drv1;
330f1c579b1SScott Long 	#else
3316bfa9a2dSEd Schouten 		int	unit = dev2unit(dev);
332ad6d6297SScott Long 		struct AdapterControlBlock *acb = devclass_get_softc(arcmsr_devclass, unit);
333f1c579b1SScott Long 	#endif
334f1c579b1SScott Long 
335ad6d6297SScott Long 	if(acb == NULL) {
336f1c579b1SScott Long 		return ENXIO;
337f1c579b1SScott Long 	}
338ad6d6297SScott Long 	return (arcmsr_iop_ioctlcmd(acb, ioctl_cmd, arg));
339f1c579b1SScott Long }
340f1c579b1SScott Long /*
34144f05562SScott Long **********************************************************************
34244f05562SScott Long **********************************************************************
34344f05562SScott Long */
34444f05562SScott Long static u_int32_t arcmsr_disable_allintr( struct AdapterControlBlock *acb)
34544f05562SScott Long {
34644f05562SScott Long 	u_int32_t intmask_org = 0;
34744f05562SScott Long 
34844f05562SScott Long 	switch (acb->adapter_type) {
34944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
35044f05562SScott Long 			/* disable all outbound interrupt */
351d74001adSXin LI 			intmask_org = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intmask); /* disable outbound message0 int */
352d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
35344f05562SScott Long 		}
35444f05562SScott Long 		break;
35544f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
35644f05562SScott Long 			/* disable all outbound interrupt */
35744f05562SScott Long 			intmask_org = CHIP_REG_READ32(HBB_DOORBELL,
35844f05562SScott Long 						0, iop2drv_doorbell_mask) & (~ARCMSR_IOP2DRV_MESSAGE_CMD_DONE); /* disable outbound message0 int */
359d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell_mask, 0); /* disable all interrupt */
360d74001adSXin LI 		}
361d74001adSXin LI 		break;
362d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
363d74001adSXin LI 			/* disable all outbound interrupt */
364d74001adSXin LI 			intmask_org = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_mask)	; /* disable outbound message0 int */
365d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org|ARCMSR_HBCMU_ALL_INTMASKENABLE);
36644f05562SScott Long 		}
36744f05562SScott Long 		break;
3687a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
3697a7bc959SXin LI 			/* disable all outbound interrupt */
3707a7bc959SXin LI 			intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable)	; /* disable outbound message0 int */
3717a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
3727a7bc959SXin LI 		}
3737a7bc959SXin LI 		break;
37444f05562SScott Long 	}
37544f05562SScott Long 	return (intmask_org);
37644f05562SScott Long }
37744f05562SScott Long /*
37844f05562SScott Long **********************************************************************
37944f05562SScott Long **********************************************************************
38044f05562SScott Long */
38144f05562SScott Long static void arcmsr_enable_allintr( struct AdapterControlBlock *acb, u_int32_t intmask_org)
38244f05562SScott Long {
38344f05562SScott Long 	u_int32_t mask;
38444f05562SScott Long 
38544f05562SScott Long 	switch (acb->adapter_type) {
38644f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
38744f05562SScott Long 			/* enable outbound Post Queue, outbound doorbell Interrupt */
388d74001adSXin LI 			mask = ~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
38944f05562SScott Long 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org & mask);
39044f05562SScott Long 			acb->outbound_int_enable = ~(intmask_org & mask) & 0x000000ff;
39144f05562SScott Long 		}
39244f05562SScott Long 		break;
39344f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
394d74001adSXin LI 			/* enable ARCMSR_IOP2DRV_MESSAGE_CMD_DONE */
395d74001adSXin LI 			mask = (ARCMSR_IOP2DRV_DATA_WRITE_OK|ARCMSR_IOP2DRV_DATA_READ_OK|ARCMSR_IOP2DRV_CDB_DONE|ARCMSR_IOP2DRV_MESSAGE_CMD_DONE);
396d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell_mask, intmask_org | mask); /*1=interrupt enable, 0=interrupt disable*/
39744f05562SScott Long 			acb->outbound_int_enable = (intmask_org | mask) & 0x0000000f;
39844f05562SScott Long 		}
39944f05562SScott Long 		break;
400d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
401d74001adSXin LI 			/* enable outbound Post Queue, outbound doorbell Interrupt */
402d74001adSXin LI 			mask = ~(ARCMSR_HBCMU_UTILITY_A_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK);
403d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org & mask);
404d74001adSXin LI 			acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
405d74001adSXin LI 		}
406d74001adSXin LI 		break;
4077a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
4087a7bc959SXin LI 			/* enable outbound Post Queue, outbound doorbell Interrupt */
4097a7bc959SXin LI 			mask = ARCMSR_HBDMU_ALL_INT_ENABLE;
4107a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | mask);
4117a7bc959SXin LI 			CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
4127a7bc959SXin LI 			acb->outbound_int_enable = mask;
4137a7bc959SXin LI 		}
4147a7bc959SXin LI 		break;
41544f05562SScott Long 	}
41644f05562SScott Long }
41744f05562SScott Long /*
41844f05562SScott Long **********************************************************************
41944f05562SScott Long **********************************************************************
42044f05562SScott Long */
42144f05562SScott Long static u_int8_t arcmsr_hba_wait_msgint_ready(struct AdapterControlBlock *acb)
42244f05562SScott Long {
42344f05562SScott Long 	u_int32_t Index;
42444f05562SScott Long 	u_int8_t Retries = 0x00;
42544f05562SScott Long 
42644f05562SScott Long 	do {
42744f05562SScott Long 		for(Index=0; Index < 100; Index++) {
428d74001adSXin LI 			if(CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
429d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);/*clear interrupt*/
43044f05562SScott Long 				return TRUE;
43144f05562SScott Long 			}
43244f05562SScott Long 			UDELAY(10000);
43344f05562SScott Long 		}/*max 1 seconds*/
43444f05562SScott Long 	}while(Retries++ < 20);/*max 20 sec*/
435dac36688SXin LI 	return (FALSE);
43644f05562SScott Long }
43744f05562SScott Long /*
43844f05562SScott Long **********************************************************************
43944f05562SScott Long **********************************************************************
44044f05562SScott Long */
44144f05562SScott Long static u_int8_t arcmsr_hbb_wait_msgint_ready(struct AdapterControlBlock *acb)
44244f05562SScott Long {
44344f05562SScott Long 	u_int32_t Index;
44444f05562SScott Long 	u_int8_t Retries = 0x00;
44544f05562SScott Long 
44644f05562SScott Long 	do {
44744f05562SScott Long 		for(Index=0; Index < 100; Index++) {
448d74001adSXin LI 			if(CHIP_REG_READ32(HBB_DOORBELL, 0, iop2drv_doorbell) & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
449d74001adSXin LI 				CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);/*clear interrupt*/
450d74001adSXin LI 				CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
451d74001adSXin LI 				return TRUE;
452d74001adSXin LI 			}
453d74001adSXin LI 			UDELAY(10000);
454d74001adSXin LI 		}/*max 1 seconds*/
455d74001adSXin LI 	}while(Retries++ < 20);/*max 20 sec*/
456dac36688SXin LI 	return (FALSE);
457d74001adSXin LI }
458d74001adSXin LI /*
459d74001adSXin LI **********************************************************************
460d74001adSXin LI **********************************************************************
461d74001adSXin LI */
462d74001adSXin LI static u_int8_t arcmsr_hbc_wait_msgint_ready(struct AdapterControlBlock *acb)
463d74001adSXin LI {
464d74001adSXin LI 	u_int32_t Index;
465d74001adSXin LI 	u_int8_t Retries = 0x00;
466d74001adSXin LI 
467d74001adSXin LI 	do {
468d74001adSXin LI 		for(Index=0; Index < 100; Index++) {
469d74001adSXin LI 			if(CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
470d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);/*clear interrupt*/
47144f05562SScott Long 				return TRUE;
47244f05562SScott Long 			}
47344f05562SScott Long 			UDELAY(10000);
47444f05562SScott Long 		}/*max 1 seconds*/
47544f05562SScott Long 	}while(Retries++ < 20);/*max 20 sec*/
476dac36688SXin LI 	return (FALSE);
47744f05562SScott Long }
47844f05562SScott Long /*
4797a7bc959SXin LI **********************************************************************
4807a7bc959SXin LI **********************************************************************
4817a7bc959SXin LI */
4827a7bc959SXin LI static u_int8_t arcmsr_hbd_wait_msgint_ready(struct AdapterControlBlock *acb)
4837a7bc959SXin LI {
4847a7bc959SXin LI 	u_int32_t Index;
4857a7bc959SXin LI 	u_int8_t Retries = 0x00;
4867a7bc959SXin LI 
4877a7bc959SXin LI 	do {
4887a7bc959SXin LI 		for(Index=0; Index < 100; Index++) {
4897a7bc959SXin LI 			if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
4907a7bc959SXin LI 				CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);/*clear interrupt*/
4917a7bc959SXin LI 				return TRUE;
4927a7bc959SXin LI 			}
4937a7bc959SXin LI 			UDELAY(10000);
4947a7bc959SXin LI 		}/*max 1 seconds*/
4957a7bc959SXin LI 	}while(Retries++ < 20);/*max 20 sec*/
4967a7bc959SXin LI 	return (FALSE);
4977a7bc959SXin LI }
4987a7bc959SXin LI /*
49944f05562SScott Long ************************************************************************
50044f05562SScott Long ************************************************************************
50144f05562SScott Long */
50244f05562SScott Long static void arcmsr_flush_hba_cache(struct AdapterControlBlock *acb)
50344f05562SScott Long {
50444f05562SScott Long 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
50544f05562SScott Long 
506d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
50744f05562SScott Long 	do {
50844f05562SScott Long 		if(arcmsr_hba_wait_msgint_ready(acb)) {
50944f05562SScott Long 			break;
51044f05562SScott Long 		} else {
51144f05562SScott Long 			retry_count--;
51244f05562SScott Long 		}
51344f05562SScott Long 	}while(retry_count != 0);
51444f05562SScott Long }
51544f05562SScott Long /*
51644f05562SScott Long ************************************************************************
51744f05562SScott Long ************************************************************************
51844f05562SScott Long */
51944f05562SScott Long static void arcmsr_flush_hbb_cache(struct AdapterControlBlock *acb)
52044f05562SScott Long {
52144f05562SScott Long 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
52244f05562SScott Long 
52344f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL,
52444f05562SScott Long 	0, drv2iop_doorbell, ARCMSR_MESSAGE_FLUSH_CACHE);
52544f05562SScott Long 	do {
52644f05562SScott Long 		if(arcmsr_hbb_wait_msgint_ready(acb)) {
52744f05562SScott Long 			break;
52844f05562SScott Long 		} else {
52944f05562SScott Long 			retry_count--;
53044f05562SScott Long 		}
53144f05562SScott Long 	}while(retry_count != 0);
53244f05562SScott Long }
53344f05562SScott Long /*
53444f05562SScott Long ************************************************************************
53544f05562SScott Long ************************************************************************
53644f05562SScott Long */
537d74001adSXin LI static void arcmsr_flush_hbc_cache(struct AdapterControlBlock *acb)
538d74001adSXin LI {
539d74001adSXin LI 	int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
540d74001adSXin LI 
541d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
542d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
543d74001adSXin LI 	do {
544d74001adSXin LI 		if(arcmsr_hbc_wait_msgint_ready(acb)) {
545d74001adSXin LI 			break;
546d74001adSXin LI 		} else {
547d74001adSXin LI 			retry_count--;
548d74001adSXin LI 		}
549d74001adSXin LI 	}while(retry_count != 0);
550d74001adSXin LI }
551d74001adSXin LI /*
552d74001adSXin LI ************************************************************************
553d74001adSXin LI ************************************************************************
554d74001adSXin LI */
5557a7bc959SXin LI static void arcmsr_flush_hbd_cache(struct AdapterControlBlock *acb)
5567a7bc959SXin LI {
5577a7bc959SXin LI 	int retry_count = 30; /* enlarge wait flush adapter cache time: 10 minute */
5587a7bc959SXin LI 
5597a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
5607a7bc959SXin LI 	do {
5617a7bc959SXin LI 		if(arcmsr_hbd_wait_msgint_ready(acb)) {
5627a7bc959SXin LI 			break;
5637a7bc959SXin LI 		} else {
5647a7bc959SXin LI 			retry_count--;
5657a7bc959SXin LI 		}
5667a7bc959SXin LI 	}while(retry_count != 0);
5677a7bc959SXin LI }
5687a7bc959SXin LI /*
5697a7bc959SXin LI ************************************************************************
5707a7bc959SXin LI ************************************************************************
5717a7bc959SXin LI */
57244f05562SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb)
57344f05562SScott Long {
57444f05562SScott Long 	switch (acb->adapter_type) {
57544f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
57644f05562SScott Long 			arcmsr_flush_hba_cache(acb);
57744f05562SScott Long 		}
57844f05562SScott Long 		break;
57944f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
58044f05562SScott Long 			arcmsr_flush_hbb_cache(acb);
58144f05562SScott Long 		}
58244f05562SScott Long 		break;
583d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
584d74001adSXin LI 			arcmsr_flush_hbc_cache(acb);
585d74001adSXin LI 		}
586d74001adSXin LI 		break;
5877a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
5887a7bc959SXin LI 			arcmsr_flush_hbd_cache(acb);
5897a7bc959SXin LI 		}
5907a7bc959SXin LI 		break;
59144f05562SScott Long 	}
59244f05562SScott Long }
59344f05562SScott Long /*
594ad6d6297SScott Long *******************************************************************************
595ad6d6297SScott Long *******************************************************************************
596f1c579b1SScott Long */
597ad6d6297SScott Long static int arcmsr_suspend(device_t dev)
598f1c579b1SScott Long {
599ad6d6297SScott Long 	struct AdapterControlBlock	*acb = device_get_softc(dev);
600f1c579b1SScott Long 
601ad6d6297SScott Long 	/* flush controller */
602ad6d6297SScott Long 	arcmsr_iop_parking(acb);
603d74001adSXin LI 	/* disable all outbound interrupt */
604d74001adSXin LI 	arcmsr_disable_allintr(acb);
605ad6d6297SScott Long 	return(0);
606ad6d6297SScott Long }
607ad6d6297SScott Long /*
608ad6d6297SScott Long *******************************************************************************
609ad6d6297SScott Long *******************************************************************************
610ad6d6297SScott Long */
611ad6d6297SScott Long static int arcmsr_resume(device_t dev)
612ad6d6297SScott Long {
613ad6d6297SScott Long 	struct AdapterControlBlock	*acb = device_get_softc(dev);
614f1c579b1SScott Long 
615ad6d6297SScott Long 	arcmsr_iop_init(acb);
616ad6d6297SScott Long 	return(0);
617f1c579b1SScott Long }
618f1c579b1SScott Long /*
619f1c579b1SScott Long *********************************************************************************
620f1c579b1SScott Long *********************************************************************************
621f1c579b1SScott Long */
622ad6d6297SScott Long static void arcmsr_async(void *cb_arg, u_int32_t code, struct cam_path *path, void *arg)
623f1c579b1SScott Long {
624ad6d6297SScott Long 	struct AdapterControlBlock *acb;
625ad6d6297SScott Long 	u_int8_t target_id, target_lun;
626f1c579b1SScott Long 	struct cam_sim *sim;
627f1c579b1SScott Long 
628f1c579b1SScott Long 	sim = (struct cam_sim *) cb_arg;
629ad6d6297SScott Long 	acb =(struct AdapterControlBlock *) cam_sim_softc(sim);
630ad6d6297SScott Long 	switch (code) {
631f1c579b1SScott Long 	case AC_LOST_DEVICE:
632f1c579b1SScott Long 		target_id = xpt_path_target_id(path);
633f1c579b1SScott Long 		target_lun = xpt_path_lun_id(path);
634d74001adSXin LI 		if((target_id > ARCMSR_MAX_TARGETID) || (target_lun > ARCMSR_MAX_TARGETLUN)) {
635f1c579b1SScott Long 			break;
636f1c579b1SScott Long 		}
637dac36688SXin LI 	//	printf("%s:scsi id=%d lun=%d device lost \n", device_get_name(acb->pci_dev), target_id, target_lun);
638f1c579b1SScott Long 		break;
639f1c579b1SScott Long 	default:
640f1c579b1SScott Long 		break;
641f1c579b1SScott Long 	}
642f1c579b1SScott Long }
643f1c579b1SScott Long /*
644f1c579b1SScott Long **********************************************************************
645f1c579b1SScott Long **********************************************************************
646f1c579b1SScott Long */
647ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb)
648f1c579b1SScott Long {
649ad6d6297SScott Long 	union ccb *pccb = srb->pccb;
650f1c579b1SScott Long 
651ad6d6297SScott Long 	pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
652ad6d6297SScott Long 	pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
653dac36688SXin LI 	if(pccb->csio.sense_len) {
654ad6d6297SScott Long 		memset(&pccb->csio.sense_data, 0, sizeof(pccb->csio.sense_data));
655ad6d6297SScott Long 		memcpy(&pccb->csio.sense_data, srb->arcmsr_cdb.SenseData,
656ad6d6297SScott Long 		get_min(sizeof(struct SENSE_DATA), sizeof(pccb->csio.sense_data)));
657ad6d6297SScott Long 		((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70); /* Valid,ErrorCode */
658f1c579b1SScott Long 		pccb->ccb_h.status |= CAM_AUTOSNS_VALID;
659f1c579b1SScott Long 	}
660f1c579b1SScott Long }
661f1c579b1SScott Long /*
662f1c579b1SScott Long *********************************************************************
66344f05562SScott Long *********************************************************************
66444f05562SScott Long */
66544f05562SScott Long static void arcmsr_abort_hba_allcmd(struct AdapterControlBlock *acb)
66644f05562SScott Long {
66744f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
66844f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
669d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
67044f05562SScott Long 	}
67144f05562SScott Long }
67244f05562SScott Long /*
67344f05562SScott Long *********************************************************************
67444f05562SScott Long *********************************************************************
67544f05562SScott Long */
67644f05562SScott Long static void arcmsr_abort_hbb_allcmd(struct AdapterControlBlock *acb)
67744f05562SScott Long {
67844f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_ABORT_CMD);
67944f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
680d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
681d74001adSXin LI 	}
682d74001adSXin LI }
683d74001adSXin LI /*
684d74001adSXin LI *********************************************************************
685d74001adSXin LI *********************************************************************
686d74001adSXin LI */
687d74001adSXin LI static void arcmsr_abort_hbc_allcmd(struct AdapterControlBlock *acb)
688d74001adSXin LI {
689d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
690d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
691d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
692d74001adSXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
69344f05562SScott Long 	}
69444f05562SScott Long }
69544f05562SScott Long /*
69644f05562SScott Long *********************************************************************
697f1c579b1SScott Long *********************************************************************
698f1c579b1SScott Long */
6997a7bc959SXin LI static void arcmsr_abort_hbd_allcmd(struct AdapterControlBlock *acb)
7007a7bc959SXin LI {
7017a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
7027a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
7037a7bc959SXin LI 		printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
7047a7bc959SXin LI 	}
7057a7bc959SXin LI }
7067a7bc959SXin LI /*
7077a7bc959SXin LI *********************************************************************
7087a7bc959SXin LI *********************************************************************
7097a7bc959SXin LI */
710ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb)
711f1c579b1SScott Long {
71244f05562SScott Long 	switch (acb->adapter_type) {
71344f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
71444f05562SScott Long 			arcmsr_abort_hba_allcmd(acb);
71544f05562SScott Long 		}
71644f05562SScott Long 		break;
71744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
71844f05562SScott Long 			arcmsr_abort_hbb_allcmd(acb);
71944f05562SScott Long 		}
72044f05562SScott Long 		break;
721d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
722d74001adSXin LI 			arcmsr_abort_hbc_allcmd(acb);
723d74001adSXin LI 		}
724d74001adSXin LI 		break;
7257a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
7267a7bc959SXin LI 			arcmsr_abort_hbd_allcmd(acb);
7277a7bc959SXin LI 		}
7287a7bc959SXin LI 		break;
72944f05562SScott Long 	}
73044f05562SScott Long }
73144f05562SScott Long /*
732231c8b71SXin LI **********************************************************************
733231c8b71SXin LI **********************************************************************
734231c8b71SXin LI */
735231c8b71SXin LI static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag)
736231c8b71SXin LI {
737231c8b71SXin LI 	struct AdapterControlBlock *acb = srb->acb;
738231c8b71SXin LI 	union ccb *pccb = srb->pccb;
739231c8b71SXin LI 
74022f2616bSXin LI 	if(srb->srb_flags & SRB_FLAG_TIMER_START)
74122f2616bSXin LI 		callout_stop(&srb->ccb_callout);
742231c8b71SXin LI 	if((pccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
743231c8b71SXin LI 		bus_dmasync_op_t op;
744231c8b71SXin LI 
745231c8b71SXin LI 		if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
746231c8b71SXin LI 			op = BUS_DMASYNC_POSTREAD;
747231c8b71SXin LI 		} else {
748231c8b71SXin LI 			op = BUS_DMASYNC_POSTWRITE;
749231c8b71SXin LI 		}
750231c8b71SXin LI 		bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
751231c8b71SXin LI 		bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
752231c8b71SXin LI 	}
753231c8b71SXin LI 	if(stand_flag == 1) {
754231c8b71SXin LI 		atomic_subtract_int(&acb->srboutstandingcount, 1);
755231c8b71SXin LI 		if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) && (
7567a7bc959SXin LI 		acb->srboutstandingcount < (acb->firm_numbers_queue -10))) {
757231c8b71SXin LI 			acb->acb_flags &= ~ACB_F_CAM_DEV_QFRZN;
758231c8b71SXin LI 			pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
759231c8b71SXin LI 		}
760231c8b71SXin LI 	}
76122f2616bSXin LI 	if(srb->srb_state != ARCMSR_SRB_TIMEOUT)
76222f2616bSXin LI 		arcmsr_free_srb(srb);
76322f2616bSXin LI 	acb->pktReturnCount++;
764231c8b71SXin LI 	xpt_done(pccb);
765231c8b71SXin LI }
766231c8b71SXin LI /*
76744f05562SScott Long **************************************************************************
76844f05562SScott Long **************************************************************************
76944f05562SScott Long */
770d74001adSXin LI static void arcmsr_report_srb_state(struct AdapterControlBlock *acb, struct CommandControlBlock *srb, u_int16_t error)
77144f05562SScott Long {
77244f05562SScott Long 	int target, lun;
77344f05562SScott Long 
77444f05562SScott Long 	target = srb->pccb->ccb_h.target_id;
77544f05562SScott Long 	lun = srb->pccb->ccb_h.target_lun;
776d74001adSXin LI 	if(error == FALSE) {
77744f05562SScott Long 		if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
77844f05562SScott Long 			acb->devstate[target][lun] = ARECA_RAID_GOOD;
77944f05562SScott Long 		}
78044f05562SScott Long 		srb->pccb->ccb_h.status |= CAM_REQ_CMP;
78144f05562SScott Long 		arcmsr_srb_complete(srb, 1);
78244f05562SScott Long 	} else {
78344f05562SScott Long 		switch(srb->arcmsr_cdb.DeviceStatus) {
78444f05562SScott Long 		case ARCMSR_DEV_SELECT_TIMEOUT: {
78544f05562SScott Long 				if(acb->devstate[target][lun] == ARECA_RAID_GOOD) {
786d74001adSXin LI 					printf( "arcmsr%d: Target=%x, Lun=%x, selection timeout, raid volume was lost\n", acb->pci_unit, target, lun);
787ad6d6297SScott Long 				}
78844f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GONE;
789d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
79044f05562SScott Long 				arcmsr_srb_complete(srb, 1);
79144f05562SScott Long 			}
79244f05562SScott Long 			break;
79344f05562SScott Long 		case ARCMSR_DEV_ABORTED:
79444f05562SScott Long 		case ARCMSR_DEV_INIT_FAIL: {
79544f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GONE;
79644f05562SScott Long 				srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
79744f05562SScott Long 				arcmsr_srb_complete(srb, 1);
79844f05562SScott Long 			}
79944f05562SScott Long 			break;
80044f05562SScott Long 		case SCSISTAT_CHECK_CONDITION: {
80144f05562SScott Long 				acb->devstate[target][lun] = ARECA_RAID_GOOD;
80244f05562SScott Long 				arcmsr_report_sense_info(srb);
80344f05562SScott Long 				arcmsr_srb_complete(srb, 1);
80444f05562SScott Long 			}
80544f05562SScott Long 			break;
80644f05562SScott Long 		default:
80710d66948SKevin Lo 			printf("arcmsr%d: scsi id=%d lun=%d isr got command error done,but got unknown DeviceStatus=0x%x \n"
808d74001adSXin LI 					, acb->pci_unit, target, lun ,srb->arcmsr_cdb.DeviceStatus);
80944f05562SScott Long 			acb->devstate[target][lun] = ARECA_RAID_GONE;
81044f05562SScott Long 			srb->pccb->ccb_h.status |= CAM_UNCOR_PARITY;
81110d66948SKevin Lo 			/*unknown error or crc error just for retry*/
81244f05562SScott Long 			arcmsr_srb_complete(srb, 1);
81344f05562SScott Long 			break;
81444f05562SScott Long 		}
81544f05562SScott Long 	}
81644f05562SScott Long }
81744f05562SScott Long /*
81844f05562SScott Long **************************************************************************
81944f05562SScott Long **************************************************************************
82044f05562SScott Long */
821d74001adSXin LI static void arcmsr_drain_donequeue(struct AdapterControlBlock *acb, u_int32_t flag_srb, u_int16_t error)
82244f05562SScott Long {
82344f05562SScott Long 	struct CommandControlBlock *srb;
82444f05562SScott Long 
82544f05562SScott Long 	/* check if command done with no error*/
826d74001adSXin LI 	switch (acb->adapter_type) {
827d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
8287a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
82922f2616bSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0)); /*frame must be 32 bytes aligned*/
830d74001adSXin LI 		break;
831d74001adSXin LI 	case ACB_ADAPTER_TYPE_A:
832d74001adSXin LI 	case ACB_ADAPTER_TYPE_B:
833d74001adSXin LI 	default:
834d74001adSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
835d74001adSXin LI 		break;
836d74001adSXin LI 	}
83722f2616bSXin LI 	if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
83822f2616bSXin LI 		if(srb->srb_state == ARCMSR_SRB_TIMEOUT) {
83922f2616bSXin LI 			arcmsr_free_srb(srb);
84022f2616bSXin LI 			printf("arcmsr%d: srb='%p' return srb has been timeouted\n", acb->pci_unit, srb);
84144f05562SScott Long 			return;
84244f05562SScott Long 		}
84322f2616bSXin LI 		printf("arcmsr%d: return srb has been completed\n"
84422f2616bSXin LI 			"srb='%p' srb_state=0x%x outstanding srb count=%d \n",
84522f2616bSXin LI 			acb->pci_unit, srb, srb->srb_state, acb->srboutstandingcount);
84644f05562SScott Long 		return;
84744f05562SScott Long 	}
848d74001adSXin LI 	arcmsr_report_srb_state(acb, srb, error);
84944f05562SScott Long }
85044f05562SScott Long /*
85122f2616bSXin LI **************************************************************************
85222f2616bSXin LI **************************************************************************
85322f2616bSXin LI */
85422f2616bSXin LI static void	arcmsr_srb_timeout(void *arg)
85522f2616bSXin LI {
85622f2616bSXin LI 	struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
85722f2616bSXin LI 	struct AdapterControlBlock *acb;
85822f2616bSXin LI 	int target, lun;
85922f2616bSXin LI 	u_int8_t cmd;
86022f2616bSXin LI 
86122f2616bSXin LI 	target = srb->pccb->ccb_h.target_id;
86222f2616bSXin LI 	lun = srb->pccb->ccb_h.target_lun;
86322f2616bSXin LI 	acb = srb->acb;
8647a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
86522f2616bSXin LI 	if(srb->srb_state == ARCMSR_SRB_START)
86622f2616bSXin LI 	{
86722f2616bSXin LI 		cmd = srb->pccb->csio.cdb_io.cdb_bytes[0];
86822f2616bSXin LI 		srb->srb_state = ARCMSR_SRB_TIMEOUT;
86922f2616bSXin LI 		srb->pccb->ccb_h.status |= CAM_CMD_TIMEOUT;
87022f2616bSXin LI 		arcmsr_srb_complete(srb, 1);
87122f2616bSXin LI 		printf("arcmsr%d: scsi id %d lun %d cmd=0x%x srb='%p' ccb command time out!\n",
87222f2616bSXin LI 				 acb->pci_unit, target, lun, cmd, srb);
87322f2616bSXin LI 	}
8747a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
87522f2616bSXin LI #ifdef ARCMSR_DEBUG1
87622f2616bSXin LI     	arcmsr_dump_data(acb);
87722f2616bSXin LI #endif
87822f2616bSXin LI }
87922f2616bSXin LI 
88022f2616bSXin LI /*
88144f05562SScott Long **********************************************************************
88244f05562SScott Long **********************************************************************
88344f05562SScott Long */
88444f05562SScott Long static void arcmsr_done4abort_postqueue(struct AdapterControlBlock *acb)
88544f05562SScott Long {
88644f05562SScott Long 	int i=0;
88744f05562SScott Long 	u_int32_t flag_srb;
888d74001adSXin LI 	u_int16_t error;
88944f05562SScott Long 
89044f05562SScott Long 	switch (acb->adapter_type) {
89144f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
89244f05562SScott Long 			u_int32_t outbound_intstatus;
89344f05562SScott Long 
89444f05562SScott Long 			/*clear and abort all outbound posted Q*/
895d74001adSXin LI 			outbound_intstatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
896d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus);/*clear interrupt*/
897d74001adSXin LI 			while(((flag_srb=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_queueport)) != 0xFFFFFFFF) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
898d74001adSXin LI                 error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
899d74001adSXin LI 				arcmsr_drain_donequeue(acb, flag_srb, error);
90044f05562SScott Long 			}
90144f05562SScott Long 		}
90244f05562SScott Long 		break;
90344f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
90444f05562SScott Long 			struct HBB_MessageUnit *phbbmu=(struct HBB_MessageUnit *)acb->pmu;
90544f05562SScott Long 
90644f05562SScott Long 			/*clear all outbound posted Q*/
907d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
90844f05562SScott Long 			for(i=0; i < ARCMSR_MAX_HBB_POSTQUEUE; i++) {
90944f05562SScott Long 				if((flag_srb = phbbmu->done_qbuffer[i]) != 0) {
91044f05562SScott Long 					phbbmu->done_qbuffer[i] = 0;
911d74001adSXin LI                 	error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
912d74001adSXin LI 					arcmsr_drain_donequeue(acb, flag_srb, error);
91344f05562SScott Long 				}
91444f05562SScott Long 				phbbmu->post_qbuffer[i] = 0;
91544f05562SScott Long 			}/*drain reply FIFO*/
91644f05562SScott Long 			phbbmu->doneq_index = 0;
91744f05562SScott Long 			phbbmu->postq_index = 0;
91844f05562SScott Long 		}
91944f05562SScott Long 		break;
920d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
921d74001adSXin LI 
922d74001adSXin LI 			while((CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
923d74001adSXin LI 				flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
924d74001adSXin LI                 error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
925d74001adSXin LI 				arcmsr_drain_donequeue(acb, flag_srb, error);
926d74001adSXin LI 			}
927d74001adSXin LI 		}
928d74001adSXin LI 		break;
9297a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
9307a7bc959SXin LI 			arcmsr_hbd_postqueue_isr(acb);
9317a7bc959SXin LI 		}
9327a7bc959SXin LI 		break;
93344f05562SScott Long 	}
934f1c579b1SScott Long }
935f1c579b1SScott Long /*
936f1c579b1SScott Long ****************************************************************************
937f1c579b1SScott Long ****************************************************************************
938f1c579b1SScott Long */
939ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb)
940f1c579b1SScott Long {
941ad6d6297SScott Long 	struct CommandControlBlock *srb;
94244f05562SScott Long 	u_int32_t intmask_org;
943ad6d6297SScott Long 	u_int32_t i=0;
944f1c579b1SScott Long 
94544f05562SScott Long 	if(acb->srboutstandingcount>0) {
94644f05562SScott Long 		/* disable all outbound interrupt */
94744f05562SScott Long 		intmask_org = arcmsr_disable_allintr(acb);
94844f05562SScott Long 		/*clear and abort all outbound posted Q*/
94944f05562SScott Long 		arcmsr_done4abort_postqueue(acb);
950f1c579b1SScott Long 		/* talk to iop 331 outstanding command aborted*/
951ad6d6297SScott Long 		arcmsr_abort_allcmd(acb);
952ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
953ad6d6297SScott Long 			srb = acb->psrb_pool[i];
95422f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
95522f2616bSXin LI 				srb->srb_state = ARCMSR_SRB_ABORTED;
956ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
957ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
95822f2616bSXin LI 				printf("arcmsr%d: scsi id=%d lun=%d srb='%p' aborted\n"
95922f2616bSXin LI 						, acb->pci_unit, srb->pccb->ccb_h.target_id
96022f2616bSXin LI 						, srb->pccb->ccb_h.target_lun, srb);
961f1c579b1SScott Long 			}
962f1c579b1SScott Long 		}
963f1c579b1SScott Long 		/* enable all outbound interrupt */
96444f05562SScott Long 		arcmsr_enable_allintr(acb, intmask_org);
965f1c579b1SScott Long 	}
96622f2616bSXin LI 	acb->srboutstandingcount = 0;
967ad6d6297SScott Long 	acb->workingsrb_doneindex = 0;
968ad6d6297SScott Long 	acb->workingsrb_startindex = 0;
96922f2616bSXin LI 	acb->pktRequestCount = 0;
97022f2616bSXin LI 	acb->pktReturnCount = 0;
971f1c579b1SScott Long }
972f1c579b1SScott Long /*
973f1c579b1SScott Long **********************************************************************
974f1c579b1SScott Long **********************************************************************
975f1c579b1SScott Long */
97644f05562SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb,
97744f05562SScott Long 		bus_dma_segment_t *dm_segs, u_int32_t nseg)
978f1c579b1SScott Long {
979ad6d6297SScott Long 	struct ARCMSR_CDB *arcmsr_cdb = &srb->arcmsr_cdb;
980ad6d6297SScott Long 	u_int8_t *psge = (u_int8_t *)&arcmsr_cdb->u;
981ad6d6297SScott Long 	u_int32_t address_lo, address_hi;
982ad6d6297SScott Long 	union ccb *pccb = srb->pccb;
983f1c579b1SScott Long 	struct ccb_scsiio *pcsio = &pccb->csio;
984ad6d6297SScott Long 	u_int32_t arccdbsize = 0x30;
985f1c579b1SScott Long 
986ad6d6297SScott Long 	memset(arcmsr_cdb, 0, sizeof(struct ARCMSR_CDB));
987ad6d6297SScott Long 	arcmsr_cdb->Bus = 0;
988ad6d6297SScott Long 	arcmsr_cdb->TargetID = pccb->ccb_h.target_id;
989ad6d6297SScott Long 	arcmsr_cdb->LUN = pccb->ccb_h.target_lun;
990ad6d6297SScott Long 	arcmsr_cdb->Function = 1;
991ad6d6297SScott Long 	arcmsr_cdb->CdbLength = (u_int8_t)pcsio->cdb_len;
992ad6d6297SScott Long 	bcopy(pcsio->cdb_io.cdb_bytes, arcmsr_cdb->Cdb, pcsio->cdb_len);
993ad6d6297SScott Long 	if(nseg != 0) {
994ad6d6297SScott Long 		struct AdapterControlBlock *acb = srb->acb;
995f1c579b1SScott Long 		bus_dmasync_op_t op;
996ad6d6297SScott Long 		u_int32_t length, i, cdb_sgcount = 0;
997f1c579b1SScott Long 
998ad6d6297SScott Long 		if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
999ad6d6297SScott Long 			op = BUS_DMASYNC_PREREAD;
1000ad6d6297SScott Long 		} else {
1001ad6d6297SScott Long 			op = BUS_DMASYNC_PREWRITE;
1002ad6d6297SScott Long 			arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_WRITE;
1003ad6d6297SScott Long 			srb->srb_flags |= SRB_FLAG_WRITE;
1004ad6d6297SScott Long 		}
1005ad6d6297SScott Long 		bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
1006ad6d6297SScott Long 		for(i=0; i < nseg; i++) {
1007f1c579b1SScott Long 			/* Get the physical address of the current data pointer */
1008ad6d6297SScott Long 			length = arcmsr_htole32(dm_segs[i].ds_len);
1009ad6d6297SScott Long 			address_lo = arcmsr_htole32(dma_addr_lo32(dm_segs[i].ds_addr));
1010ad6d6297SScott Long 			address_hi = arcmsr_htole32(dma_addr_hi32(dm_segs[i].ds_addr));
1011ad6d6297SScott Long 			if(address_hi == 0) {
1012ad6d6297SScott Long 				struct SG32ENTRY *pdma_sg = (struct SG32ENTRY *)psge;
1013f1c579b1SScott Long 				pdma_sg->address = address_lo;
1014f1c579b1SScott Long 				pdma_sg->length = length;
1015ad6d6297SScott Long 				psge += sizeof(struct SG32ENTRY);
1016ad6d6297SScott Long 				arccdbsize += sizeof(struct SG32ENTRY);
1017ad6d6297SScott Long 			} else {
1018ad6d6297SScott Long 				u_int32_t sg64s_size = 0, tmplength = length;
1019f1c579b1SScott Long 
1020ad6d6297SScott Long 				while(1) {
1021ad6d6297SScott Long 					u_int64_t span4G, length0;
1022ad6d6297SScott Long 					struct SG64ENTRY *pdma_sg = (struct SG64ENTRY *)psge;
1023f1c579b1SScott Long 
1024ad6d6297SScott Long 					span4G = (u_int64_t)address_lo + tmplength;
1025f1c579b1SScott Long 					pdma_sg->addresshigh = address_hi;
1026f1c579b1SScott Long 					pdma_sg->address = address_lo;
1027ad6d6297SScott Long 					if(span4G > 0x100000000) {
1028f1c579b1SScott Long 						/*see if cross 4G boundary*/
1029f1c579b1SScott Long 						length0 = 0x100000000-address_lo;
1030ad6d6297SScott Long 						pdma_sg->length = (u_int32_t)length0 | IS_SG64_ADDR;
1031f1c579b1SScott Long 						address_hi = address_hi+1;
1032f1c579b1SScott Long 						address_lo = 0;
1033ad6d6297SScott Long 						tmplength = tmplength - (u_int32_t)length0;
1034ad6d6297SScott Long 						sg64s_size += sizeof(struct SG64ENTRY);
1035ad6d6297SScott Long 						psge += sizeof(struct SG64ENTRY);
1036f1c579b1SScott Long 						cdb_sgcount++;
1037ad6d6297SScott Long 					} else {
1038f1c579b1SScott Long 						pdma_sg->length = tmplength | IS_SG64_ADDR;
1039ad6d6297SScott Long 						sg64s_size += sizeof(struct SG64ENTRY);
1040ad6d6297SScott Long 						psge += sizeof(struct SG64ENTRY);
1041f1c579b1SScott Long 						break;
1042f1c579b1SScott Long 					}
1043f1c579b1SScott Long 				}
1044f1c579b1SScott Long 				arccdbsize += sg64s_size;
1045f1c579b1SScott Long 			}
1046f1c579b1SScott Long 			cdb_sgcount++;
1047f1c579b1SScott Long 		}
1048ad6d6297SScott Long 		arcmsr_cdb->sgcount = (u_int8_t)cdb_sgcount;
1049ad6d6297SScott Long 		arcmsr_cdb->DataLength = pcsio->dxfer_len;
1050ad6d6297SScott Long 		if( arccdbsize > 256) {
1051ad6d6297SScott Long 			arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_SGL_BSIZE;
1052f1c579b1SScott Long 		}
1053d74001adSXin LI 	} else {
1054d74001adSXin LI 		arcmsr_cdb->DataLength = 0;
1055f1c579b1SScott Long 	}
1056d74001adSXin LI     srb->arc_cdb_size = arccdbsize;
10577a7bc959SXin LI     arcmsr_cdb->msgPages = (arccdbsize/256) + ((arccdbsize % 256) ? 1 : 0);
1058f1c579b1SScott Long }
1059f1c579b1SScott Long /*
1060f1c579b1SScott Long **************************************************************************
1061f1c579b1SScott Long **************************************************************************
1062f1c579b1SScott Long */
1063ad6d6297SScott Long static void arcmsr_post_srb(struct AdapterControlBlock *acb, struct CommandControlBlock *srb)
1064f1c579b1SScott Long {
10657a7bc959SXin LI 	u_int32_t cdb_phyaddr_low = (u_int32_t) srb->cdb_phyaddr_low;
1066ad6d6297SScott Long 	struct ARCMSR_CDB *arcmsr_cdb = (struct ARCMSR_CDB *)&srb->arcmsr_cdb;
1067f1c579b1SScott Long 
1068d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, (srb->srb_flags & SRB_FLAG_WRITE) ? BUS_DMASYNC_POSTWRITE:BUS_DMASYNC_POSTREAD);
1069ad6d6297SScott Long 	atomic_add_int(&acb->srboutstandingcount, 1);
107022f2616bSXin LI 	srb->srb_state = ARCMSR_SRB_START;
1071d74001adSXin LI 
107244f05562SScott Long 	switch (acb->adapter_type) {
107344f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
1074ad6d6297SScott Long 			if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
10757a7bc959SXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low|ARCMSR_SRBPOST_FLAG_SGL_BSIZE);
1076ad6d6297SScott Long 			} else {
10777a7bc959SXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low);
107844f05562SScott Long 			}
107944f05562SScott Long 		}
108044f05562SScott Long 		break;
108144f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
108244f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
108344f05562SScott Long 			int ending_index, index;
108444f05562SScott Long 
108544f05562SScott Long 			index = phbbmu->postq_index;
108644f05562SScott Long 			ending_index = ((index+1) % ARCMSR_MAX_HBB_POSTQUEUE);
108744f05562SScott Long 			phbbmu->post_qbuffer[ending_index] = 0;
108844f05562SScott Long 			if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
10897a7bc959SXin LI 				phbbmu->post_qbuffer[index] = cdb_phyaddr_low | ARCMSR_SRBPOST_FLAG_SGL_BSIZE;
109044f05562SScott Long 			} else {
10917a7bc959SXin LI 				phbbmu->post_qbuffer[index] = cdb_phyaddr_low;
109244f05562SScott Long 			}
109344f05562SScott Long 			index++;
109444f05562SScott Long 			index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
109544f05562SScott Long 			phbbmu->postq_index = index;
1096d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_CDB_POSTED);
1097d74001adSXin LI 		}
1098d74001adSXin LI 		break;
10997a7bc959SXin LI     case ACB_ADAPTER_TYPE_C: {
1100d74001adSXin LI             u_int32_t ccb_post_stamp, arc_cdb_size, cdb_phyaddr_hi32;
1101d74001adSXin LI 
1102d74001adSXin LI             arc_cdb_size = (srb->arc_cdb_size > 0x300) ? 0x300 : srb->arc_cdb_size;
11037a7bc959SXin LI             ccb_post_stamp = (cdb_phyaddr_low | ((arc_cdb_size-1) >> 6) | 1);
1104d74001adSXin LI 			cdb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
1105d74001adSXin LI             if(cdb_phyaddr_hi32)
1106d74001adSXin LI             {
1107d74001adSXin LI 			    CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_high, cdb_phyaddr_hi32);
1108d74001adSXin LI 			    CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1109d74001adSXin LI             }
1110d74001adSXin LI             else
1111d74001adSXin LI             {
1112d74001adSXin LI 			    CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1113d74001adSXin LI             }
111444f05562SScott Long         }
111544f05562SScott Long         break;
11167a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
11177a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
11187a7bc959SXin LI 			u_int16_t index_stripped;
11197a7bc959SXin LI 			u_int16_t postq_index;
11207a7bc959SXin LI 			struct InBound_SRB *pinbound_srb;
11217a7bc959SXin LI 
11227a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->postDone_lock);
11237a7bc959SXin LI 			postq_index = phbdmu->postq_index;
11247a7bc959SXin LI 			pinbound_srb = (struct InBound_SRB *)&phbdmu->post_qbuffer[postq_index & 0xFF];
11257a7bc959SXin LI 			pinbound_srb->addressHigh = srb->cdb_phyaddr_high;
11267a7bc959SXin LI 			pinbound_srb->addressLow = srb->cdb_phyaddr_low;
11277a7bc959SXin LI 			pinbound_srb->length = srb->arc_cdb_size >> 2;
11287a7bc959SXin LI 			arcmsr_cdb->Context = srb->cdb_phyaddr_low;
11297a7bc959SXin LI 			if (postq_index & 0x4000) {
11307a7bc959SXin LI 				index_stripped = postq_index & 0xFF;
11317a7bc959SXin LI 				index_stripped += 1;
11327a7bc959SXin LI 				index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11337a7bc959SXin LI 				phbdmu->postq_index = index_stripped ? (index_stripped | 0x4000) : index_stripped;
11347a7bc959SXin LI 			} else {
11357a7bc959SXin LI 				index_stripped = postq_index;
11367a7bc959SXin LI 				index_stripped += 1;
11377a7bc959SXin LI 				index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11387a7bc959SXin LI 				phbdmu->postq_index = index_stripped ? index_stripped : (index_stripped | 0x4000);
11397a7bc959SXin LI 			}
11407a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inboundlist_write_pointer, postq_index);
11417a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->postDone_lock);
11427a7bc959SXin LI 		}
11437a7bc959SXin LI 		break;
1144f1c579b1SScott Long 	}
1145f1c579b1SScott Long }
1146f1c579b1SScott Long /*
114744f05562SScott Long ************************************************************************
114844f05562SScott Long ************************************************************************
114944f05562SScott Long */
115044f05562SScott Long static struct QBUFFER *arcmsr_get_iop_rqbuffer( struct AdapterControlBlock *acb)
115144f05562SScott Long {
115244f05562SScott Long 	struct QBUFFER *qbuffer=NULL;
115344f05562SScott Long 
115444f05562SScott Long 	switch (acb->adapter_type) {
115544f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
115644f05562SScott Long 			struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
115744f05562SScott Long 
115844f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbamu->message_rbuffer;
115944f05562SScott Long 		}
116044f05562SScott Long 		break;
116144f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
116244f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
116344f05562SScott Long 
116444f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_rbuffer;
116544f05562SScott Long 		}
116644f05562SScott Long 		break;
1167d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1168d74001adSXin LI 			struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1169d74001adSXin LI 
1170d74001adSXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_rbuffer;
1171d74001adSXin LI 		}
1172d74001adSXin LI 		break;
11737a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
11747a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
11757a7bc959SXin LI 
11767a7bc959SXin LI 			qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_rbuffer;
11777a7bc959SXin LI 		}
11787a7bc959SXin LI 		break;
117944f05562SScott Long 	}
118044f05562SScott Long 	return(qbuffer);
118144f05562SScott Long }
118244f05562SScott Long /*
118344f05562SScott Long ************************************************************************
118444f05562SScott Long ************************************************************************
118544f05562SScott Long */
118644f05562SScott Long static struct QBUFFER *arcmsr_get_iop_wqbuffer( struct AdapterControlBlock *acb)
118744f05562SScott Long {
118844f05562SScott Long 	struct QBUFFER *qbuffer = NULL;
118944f05562SScott Long 
119044f05562SScott Long 	switch (acb->adapter_type) {
119144f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
119244f05562SScott Long 			struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
119344f05562SScott Long 
119444f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbamu->message_wbuffer;
119544f05562SScott Long 		}
119644f05562SScott Long 		break;
119744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
119844f05562SScott Long 			struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
119944f05562SScott Long 
120044f05562SScott Long 			qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_wbuffer;
120144f05562SScott Long 		}
120244f05562SScott Long 		break;
1203d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1204d74001adSXin LI 			struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1205d74001adSXin LI 
1206d74001adSXin LI 			qbuffer = (struct QBUFFER *)&phbcmu->message_wbuffer;
1207d74001adSXin LI 		}
1208d74001adSXin LI 		break;
12097a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
12107a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
12117a7bc959SXin LI 
12127a7bc959SXin LI 			qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_wbuffer;
12137a7bc959SXin LI 		}
12147a7bc959SXin LI 		break;
121544f05562SScott Long 	}
121644f05562SScott Long 	return(qbuffer);
121744f05562SScott Long }
121844f05562SScott Long /*
121944f05562SScott Long **************************************************************************
122044f05562SScott Long **************************************************************************
122144f05562SScott Long */
122244f05562SScott Long static void arcmsr_iop_message_read(struct AdapterControlBlock *acb)
122344f05562SScott Long {
122444f05562SScott Long 	switch (acb->adapter_type) {
122544f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
122644f05562SScott Long 			/* let IOP know data has been read */
1227d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
122844f05562SScott Long 		}
122944f05562SScott Long 		break;
123044f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
123144f05562SScott Long 			/* let IOP know data has been read */
1232d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
123344f05562SScott Long 		}
123444f05562SScott Long 		break;
1235d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1236d74001adSXin LI 			/* let IOP know data has been read */
1237d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
1238d74001adSXin LI 		}
12397a7bc959SXin LI 		break;
12407a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
12417a7bc959SXin LI 			/* let IOP know data has been read */
12427a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
12437a7bc959SXin LI 		}
12447a7bc959SXin LI 		break;
124544f05562SScott Long 	}
124644f05562SScott Long }
124744f05562SScott Long /*
124844f05562SScott Long **************************************************************************
124944f05562SScott Long **************************************************************************
125044f05562SScott Long */
125144f05562SScott Long static void arcmsr_iop_message_wrote(struct AdapterControlBlock *acb)
125244f05562SScott Long {
125344f05562SScott Long 	switch (acb->adapter_type) {
125444f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
125544f05562SScott Long 			/*
125644f05562SScott Long 			** push inbound doorbell tell iop, driver data write ok
125744f05562SScott Long 			** and wait reply on next hwinterrupt for next Qbuffer post
125844f05562SScott Long 			*/
1259d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK);
126044f05562SScott Long 		}
126144f05562SScott Long 		break;
126244f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
126344f05562SScott Long 			/*
126444f05562SScott Long 			** push inbound doorbell tell iop, driver data write ok
126544f05562SScott Long 			** and wait reply on next hwinterrupt for next Qbuffer post
126644f05562SScott Long 			*/
1267d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_WRITE_OK);
1268d74001adSXin LI 		}
1269d74001adSXin LI 		break;
1270d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1271d74001adSXin LI 			/*
1272d74001adSXin LI 			** push inbound doorbell tell iop, driver data write ok
1273d74001adSXin LI 			** and wait reply on next hwinterrupt for next Qbuffer post
1274d74001adSXin LI 			*/
1275d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK);
127644f05562SScott Long 		}
127744f05562SScott Long 		break;
12787a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
127944f05562SScott Long 			/*
12807a7bc959SXin LI 			** push inbound doorbell tell iop, driver data write ok
12817a7bc959SXin LI 			** and wait reply on next hwinterrupt for next Qbuffer post
1282f1c579b1SScott Long 			*/
12837a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_IN_READY);
1284f1c579b1SScott Long 		}
12857a7bc959SXin LI 		break;
1286ad6d6297SScott Long 	}
1287f1c579b1SScott Long }
1288f1c579b1SScott Long /*
1289f1c579b1SScott Long ************************************************************************
1290f1c579b1SScott Long ************************************************************************
1291f1c579b1SScott Long */
129244f05562SScott Long static void arcmsr_stop_hba_bgrb(struct AdapterControlBlock *acb)
1293f1c579b1SScott Long {
1294ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
129544f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit,
129644f05562SScott Long 	0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
129744f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
1298d74001adSXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n"
1299ad6d6297SScott Long 			, acb->pci_unit);
1300ad6d6297SScott Long 	}
1301f1c579b1SScott Long }
1302f1c579b1SScott Long /*
1303f1c579b1SScott Long ************************************************************************
1304f1c579b1SScott Long ************************************************************************
1305f1c579b1SScott Long */
130644f05562SScott Long static void arcmsr_stop_hbb_bgrb(struct AdapterControlBlock *acb)
130744f05562SScott Long {
130844f05562SScott Long 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
130944f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL,
131044f05562SScott Long 	0, drv2iop_doorbell, ARCMSR_MESSAGE_STOP_BGRB);
131144f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
1312d74001adSXin LI 		printf( "arcmsr%d: wait 'stop adapter background rebulid' timeout \n"
131344f05562SScott Long 			, acb->pci_unit);
131444f05562SScott Long 	}
131544f05562SScott Long }
131644f05562SScott Long /*
131744f05562SScott Long ************************************************************************
131844f05562SScott Long ************************************************************************
131944f05562SScott Long */
1320d74001adSXin LI static void arcmsr_stop_hbc_bgrb(struct AdapterControlBlock *acb)
1321d74001adSXin LI {
1322d74001adSXin LI 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1323d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
1324d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
1325d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
1326d74001adSXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n", acb->pci_unit);
1327d74001adSXin LI 	}
1328d74001adSXin LI }
1329d74001adSXin LI /*
1330d74001adSXin LI ************************************************************************
1331d74001adSXin LI ************************************************************************
1332d74001adSXin LI */
13337a7bc959SXin LI static void arcmsr_stop_hbd_bgrb(struct AdapterControlBlock *acb)
13347a7bc959SXin LI {
13357a7bc959SXin LI 	acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
13367a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
13377a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
13387a7bc959SXin LI 		printf("arcmsr%d: wait 'stop adapter background rebulid' timeout \n", acb->pci_unit);
13397a7bc959SXin LI 	}
13407a7bc959SXin LI }
13417a7bc959SXin LI /*
13427a7bc959SXin LI ************************************************************************
13437a7bc959SXin LI ************************************************************************
13447a7bc959SXin LI */
134544f05562SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb)
134644f05562SScott Long {
134744f05562SScott Long 	switch (acb->adapter_type) {
134844f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
134944f05562SScott Long 			arcmsr_stop_hba_bgrb(acb);
135044f05562SScott Long 		}
135144f05562SScott Long 		break;
135244f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
135344f05562SScott Long 			arcmsr_stop_hbb_bgrb(acb);
135444f05562SScott Long 		}
135544f05562SScott Long 		break;
1356d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
1357d74001adSXin LI 			arcmsr_stop_hbc_bgrb(acb);
1358d74001adSXin LI 		}
1359d74001adSXin LI 		break;
13607a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
13617a7bc959SXin LI 			arcmsr_stop_hbd_bgrb(acb);
13627a7bc959SXin LI 		}
13637a7bc959SXin LI 		break;
136444f05562SScott Long 	}
136544f05562SScott Long }
136644f05562SScott Long /*
136744f05562SScott Long ************************************************************************
136844f05562SScott Long ************************************************************************
136944f05562SScott Long */
1370ad6d6297SScott Long static void arcmsr_poll(struct cam_sim *psim)
1371f1c579b1SScott Long {
1372579ec1a5SScott Long 	struct AdapterControlBlock *acb;
13734e32649fSXin LI 	int	mutex;
1374579ec1a5SScott Long 
1375579ec1a5SScott Long 	acb = (struct AdapterControlBlock *)cam_sim_softc(psim);
13767a7bc959SXin LI 	mutex = mtx_owned(&acb->isr_lock);
13774e32649fSXin LI 	if( mutex == 0 )
13787a7bc959SXin LI 		ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
1379579ec1a5SScott Long 	arcmsr_interrupt(acb);
13804e32649fSXin LI 	if( mutex == 0 )
13817a7bc959SXin LI 		ARCMSR_LOCK_RELEASE(&acb->isr_lock);
13827a7bc959SXin LI }
13837a7bc959SXin LI /*
13847a7bc959SXin LI **************************************************************************
13857a7bc959SXin LI **************************************************************************
13867a7bc959SXin LI */
1387*35689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data_D(struct AdapterControlBlock *acb,
1388*35689395SXin LI     struct QBUFFER *prbuffer) {
1389*35689395SXin LI 
1390*35689395SXin LI 	u_int8_t *pQbuffer;
1391*35689395SXin LI 	u_int8_t *buf1 = 0;
1392*35689395SXin LI 	u_int32_t *iop_data, *buf2 = 0;
1393*35689395SXin LI 	u_int32_t iop_len, data_len;
1394*35689395SXin LI 
1395*35689395SXin LI 	iop_data = (u_int32_t *)prbuffer->data;
1396*35689395SXin LI 	iop_len = (u_int32_t)prbuffer->data_len;
1397*35689395SXin LI 	if ( iop_len > 0 )
1398*35689395SXin LI 	{
1399*35689395SXin LI 		buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
1400*35689395SXin LI 		buf2 = (u_int32_t *)buf1;
1401*35689395SXin LI 		if( buf1 == NULL)
1402*35689395SXin LI 			return (0);
1403*35689395SXin LI 		data_len = iop_len;
1404*35689395SXin LI 		while(data_len >= 4)
1405*35689395SXin LI 		{
1406*35689395SXin LI 			*buf2++ = *iop_data++;
1407*35689395SXin LI 			data_len -= 4;
1408*35689395SXin LI 		}
1409*35689395SXin LI 		if(data_len)
1410*35689395SXin LI 			*buf2 = *iop_data;
1411*35689395SXin LI 		buf2 = (u_int32_t *)buf1;
1412*35689395SXin LI 	}
1413*35689395SXin LI 	while (iop_len > 0) {
1414*35689395SXin LI 		pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
1415*35689395SXin LI 		*pQbuffer = *buf1;
1416*35689395SXin LI 		acb->rqbuf_lastindex++;
1417*35689395SXin LI 		/* if last, index number set it to 0 */
1418*35689395SXin LI 		acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
1419*35689395SXin LI 		buf1++;
1420*35689395SXin LI 		iop_len--;
1421*35689395SXin LI 	}
1422*35689395SXin LI 	if(buf2)
1423*35689395SXin LI 		free( (u_int8_t *)buf2, M_DEVBUF);
1424*35689395SXin LI 	/* let IOP know data has been read */
1425*35689395SXin LI 	arcmsr_iop_message_read(acb);
1426*35689395SXin LI 	return (1);
1427*35689395SXin LI }
1428*35689395SXin LI /*
1429*35689395SXin LI **************************************************************************
1430*35689395SXin LI **************************************************************************
1431*35689395SXin LI */
1432*35689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb,
14337a7bc959SXin LI     struct QBUFFER *prbuffer) {
14347a7bc959SXin LI 
14357a7bc959SXin LI 	u_int8_t *pQbuffer;
14367a7bc959SXin LI 	u_int8_t *iop_data;
14377a7bc959SXin LI 	u_int32_t iop_len;
14387a7bc959SXin LI 
1439*35689395SXin LI 	if(acb->adapter_type == ACB_ADAPTER_TYPE_D) {
1440*35689395SXin LI 		return(arcmsr_Read_iop_rqbuffer_data_D(acb, prbuffer));
1441*35689395SXin LI 	}
14427a7bc959SXin LI 	iop_data = (u_int8_t *)prbuffer->data;
14437a7bc959SXin LI 	iop_len = (u_int32_t)prbuffer->data_len;
14447a7bc959SXin LI 	while (iop_len > 0) {
14457a7bc959SXin LI 		pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
14467a7bc959SXin LI 		*pQbuffer = *iop_data;
14477a7bc959SXin LI 		acb->rqbuf_lastindex++;
14487a7bc959SXin LI 		/* if last, index number set it to 0 */
14497a7bc959SXin LI 		acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
14507a7bc959SXin LI 		iop_data++;
14517a7bc959SXin LI 		iop_len--;
14527a7bc959SXin LI 	}
14537a7bc959SXin LI 	/* let IOP know data has been read */
14547a7bc959SXin LI 	arcmsr_iop_message_read(acb);
1455*35689395SXin LI 	return (1);
1456f1c579b1SScott Long }
1457f1c579b1SScott Long /*
145844f05562SScott Long **************************************************************************
145944f05562SScott Long **************************************************************************
14605878cbecSScott Long */
146144f05562SScott Long static void arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock *acb)
1462f1c579b1SScott Long {
146344f05562SScott Long 	struct QBUFFER *prbuffer;
14647a7bc959SXin LI 	int my_empty_len;
1465ad6d6297SScott Long 
1466f1c579b1SScott Long 	/*check this iop data if overflow my rqbuffer*/
14677a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
146844f05562SScott Long 	prbuffer = arcmsr_get_iop_rqbuffer(acb);
14697a7bc959SXin LI 	my_empty_len = (acb->rqbuf_lastindex - acb->rqbuf_firstindex - 1) &
14707a7bc959SXin LI 	    (ARCMSR_MAX_QBUFFER-1);
14717a7bc959SXin LI 	if(my_empty_len >= prbuffer->data_len) {
1472*35689395SXin LI 		if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
1473*35689395SXin LI 			acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1474ad6d6297SScott Long 	} else {
1475ad6d6297SScott Long 		acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1476f1c579b1SScott Long 	}
14777a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
14787a7bc959SXin LI }
14797a7bc959SXin LI /*
14807a7bc959SXin LI **********************************************************************
14817a7bc959SXin LI **********************************************************************
14827a7bc959SXin LI */
1483*35689395SXin LI static void arcmsr_Write_data_2iop_wqbuffer_D(struct AdapterControlBlock *acb)
1484*35689395SXin LI {
1485*35689395SXin LI 	u_int8_t *pQbuffer;
1486*35689395SXin LI 	struct QBUFFER *pwbuffer;
1487*35689395SXin LI 	u_int8_t *buf1 = 0;
1488*35689395SXin LI 	u_int32_t *iop_data, *buf2 = 0;
1489*35689395SXin LI 	u_int32_t allxfer_len = 0, data_len;
1490*35689395SXin LI 
1491*35689395SXin LI 	if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
1492*35689395SXin LI 		buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
1493*35689395SXin LI 		buf2 = (u_int32_t *)buf1;
1494*35689395SXin LI 		if( buf1 == NULL)
1495*35689395SXin LI 			return;
1496*35689395SXin LI 
1497*35689395SXin LI 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
1498*35689395SXin LI 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
1499*35689395SXin LI 		iop_data = (u_int32_t *)pwbuffer->data;
1500*35689395SXin LI 		while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
1501*35689395SXin LI 			&& (allxfer_len < 124)) {
1502*35689395SXin LI 			pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
1503*35689395SXin LI 			*buf1 = *pQbuffer;
1504*35689395SXin LI 			acb->wqbuf_firstindex++;
1505*35689395SXin LI 			acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
1506*35689395SXin LI 			buf1++;
1507*35689395SXin LI 			allxfer_len++;
1508*35689395SXin LI 		}
1509*35689395SXin LI 		pwbuffer->data_len = allxfer_len;
1510*35689395SXin LI 		data_len = allxfer_len;
1511*35689395SXin LI 		buf1 = (u_int8_t *)buf2;
1512*35689395SXin LI 		while(data_len >= 4)
1513*35689395SXin LI 		{
1514*35689395SXin LI 			*iop_data++ = *buf2++;
1515*35689395SXin LI 			data_len -= 4;
1516*35689395SXin LI 		}
1517*35689395SXin LI 		if(data_len)
1518*35689395SXin LI 			*iop_data = *buf2;
1519*35689395SXin LI 		free( buf1, M_DEVBUF);
1520*35689395SXin LI 		arcmsr_iop_message_wrote(acb);
1521*35689395SXin LI 	}
1522*35689395SXin LI }
1523*35689395SXin LI /*
1524*35689395SXin LI **********************************************************************
1525*35689395SXin LI **********************************************************************
1526*35689395SXin LI */
15277a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb)
15287a7bc959SXin LI {
15297a7bc959SXin LI 	u_int8_t *pQbuffer;
15307a7bc959SXin LI 	struct QBUFFER *pwbuffer;
15317a7bc959SXin LI 	u_int8_t *iop_data;
15327a7bc959SXin LI 	int32_t allxfer_len=0;
15337a7bc959SXin LI 
1534*35689395SXin LI 	if(acb->adapter_type == ACB_ADAPTER_TYPE_D) {
1535*35689395SXin LI 		arcmsr_Write_data_2iop_wqbuffer_D(acb);
1536*35689395SXin LI 		return;
1537*35689395SXin LI 	}
15387a7bc959SXin LI 	if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
15397a7bc959SXin LI 		acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
15407a7bc959SXin LI 		pwbuffer = arcmsr_get_iop_wqbuffer(acb);
15417a7bc959SXin LI 		iop_data = (u_int8_t *)pwbuffer->data;
15427a7bc959SXin LI 		while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
15437a7bc959SXin LI 			&& (allxfer_len < 124)) {
15447a7bc959SXin LI 			pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
15457a7bc959SXin LI 			*iop_data = *pQbuffer;
15467a7bc959SXin LI 			acb->wqbuf_firstindex++;
15477a7bc959SXin LI 			acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
15487a7bc959SXin LI 			iop_data++;
15497a7bc959SXin LI 			allxfer_len++;
15507a7bc959SXin LI 		}
15517a7bc959SXin LI 		pwbuffer->data_len = allxfer_len;
15527a7bc959SXin LI 		arcmsr_iop_message_wrote(acb);
15537a7bc959SXin LI 	}
1554f1c579b1SScott Long }
1555f1c579b1SScott Long /*
155644f05562SScott Long **************************************************************************
155744f05562SScott Long **************************************************************************
155844f05562SScott Long */
155944f05562SScott Long static void arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock *acb)
156044f05562SScott Long {
15617a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
156244f05562SScott Long 	acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_READ;
156344f05562SScott Long 	/*
156444f05562SScott Long 	*****************************************************************
156544f05562SScott Long 	**   check if there are any mail packages from user space program
156644f05562SScott Long 	**   in my post bag, now is the time to send them into Areca's firmware
156744f05562SScott Long 	*****************************************************************
1568f1c579b1SScott Long 	*/
1569ad6d6297SScott Long 	if(acb->wqbuf_firstindex != acb->wqbuf_lastindex) {
15707a7bc959SXin LI 		arcmsr_Write_data_2iop_wqbuffer(acb);
1571f1c579b1SScott Long 	}
1572ad6d6297SScott Long 	if(acb->wqbuf_firstindex == acb->wqbuf_lastindex) {
1573ad6d6297SScott Long 		acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_CLEARED;
1574f1c579b1SScott Long 	}
15757a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
1576f1c579b1SScott Long }
15777a7bc959SXin LI /*
15787a7bc959SXin LI **************************************************************************
15797a7bc959SXin LI **************************************************************************
15807a7bc959SXin LI */
1581d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb)
1582d74001adSXin LI {
1583d74001adSXin LI /*
1584d74001adSXin LI 	if (ccb->ccb_h.status != CAM_REQ_CMP)
15857a7bc959SXin LI 		printf("arcmsr_rescanLun_cb: Rescan Target=%x, lun=%x,"
15867a7bc959SXin LI 		    "failure status=%x\n", ccb->ccb_h.target_id,
15877a7bc959SXin LI 		    ccb->ccb_h.target_lun, ccb->ccb_h.status);
1588d74001adSXin LI 	else
1589d74001adSXin LI 		printf("arcmsr_rescanLun_cb: Rescan lun successfully!\n");
1590d74001adSXin LI */
1591d74001adSXin LI 	xpt_free_path(ccb->ccb_h.path);
1592d74001adSXin LI 	xpt_free_ccb(ccb);
1593d74001adSXin LI }
1594d74001adSXin LI 
1595d74001adSXin LI static void	arcmsr_rescan_lun(struct AdapterControlBlock *acb, int target, int lun)
1596d74001adSXin LI {
1597d74001adSXin LI 	struct cam_path     *path;
1598d74001adSXin LI 	union ccb           *ccb;
1599d74001adSXin LI 
1600d74001adSXin LI 	if ((ccb = (union ccb *)xpt_alloc_ccb_nowait()) == NULL)
1601d74001adSXin LI  		return;
1602d74001adSXin LI 	if (xpt_create_path(&path, xpt_periph, cam_sim_path(acb->psim), target, lun) != CAM_REQ_CMP)
1603d74001adSXin LI 	{
1604d74001adSXin LI 		xpt_free_ccb(ccb);
1605d74001adSXin LI 		return;
1606d74001adSXin LI 	}
1607d74001adSXin LI /*	printf("arcmsr_rescan_lun: Rescan Target=%x, Lun=%x\n", target, lun); */
1608d74001adSXin LI 	bzero(ccb, sizeof(union ccb));
1609d74001adSXin LI 	xpt_setup_ccb(&ccb->ccb_h, path, 5);
1610d74001adSXin LI 	ccb->ccb_h.func_code = XPT_SCAN_LUN;
1611d74001adSXin LI 	ccb->ccb_h.cbfcnp = arcmsr_rescanLun_cb;
1612d74001adSXin LI 	ccb->crcn.flags = CAM_FLAG_NONE;
1613d74001adSXin LI 	xpt_action(ccb);
1614d74001adSXin LI }
1615d74001adSXin LI 
1616d74001adSXin LI 
1617d74001adSXin LI static void arcmsr_abort_dr_ccbs(struct AdapterControlBlock *acb, int target, int lun)
1618d74001adSXin LI {
1619d74001adSXin LI    	struct CommandControlBlock *srb;
1620d74001adSXin LI 	u_int32_t intmask_org;
1621d74001adSXin LI    	int i;
1622d74001adSXin LI 
16237a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
1624d74001adSXin LI 	/* disable all outbound interrupts */
1625d74001adSXin LI 	intmask_org = arcmsr_disable_allintr(acb);
1626d74001adSXin LI 	for (i = 0; i < ARCMSR_MAX_FREESRB_NUM; i++)
1627d74001adSXin LI 	{
1628d74001adSXin LI 		srb = acb->psrb_pool[i];
162922f2616bSXin LI 		if (srb->srb_state == ARCMSR_SRB_START)
1630d74001adSXin LI 		{
1631d74001adSXin LI            	if((target == srb->pccb->ccb_h.target_id) && (lun == srb->pccb->ccb_h.target_lun))
1632d74001adSXin LI             {
163322f2616bSXin LI 		    	srb->srb_state = ARCMSR_SRB_ABORTED;
1634d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
1635d74001adSXin LI 		    	arcmsr_srb_complete(srb, 1);
163622f2616bSXin LI 				printf("arcmsr%d: abort scsi id %d lun %d srb=%p \n", acb->pci_unit, target, lun, srb);
1637d74001adSXin LI        		}
1638d74001adSXin LI 		}
1639d74001adSXin LI 	}
1640d74001adSXin LI 	/* enable outbound Post Queue, outbound doorbell Interrupt */
1641d74001adSXin LI 	arcmsr_enable_allintr(acb, intmask_org);
16427a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
1643d74001adSXin LI }
1644d74001adSXin LI /*
1645d74001adSXin LI **************************************************************************
1646d74001adSXin LI **************************************************************************
1647d74001adSXin LI */
1648d74001adSXin LI static void arcmsr_dr_handle(struct AdapterControlBlock *acb) {
1649d74001adSXin LI 	u_int32_t	devicemap;
1650d74001adSXin LI 	u_int32_t	target, lun;
1651d74001adSXin LI     u_int32_t	deviceMapCurrent[4]={0};
1652d74001adSXin LI     u_int8_t	*pDevMap;
1653d74001adSXin LI 
1654d74001adSXin LI 	switch (acb->adapter_type) {
1655d74001adSXin LI 	case ACB_ADAPTER_TYPE_A:
1656d74001adSXin LI 			devicemap = offsetof(struct HBA_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1657d74001adSXin LI 			for (target = 0; target < 4; target++)
1658d74001adSXin LI 			{
1659d74001adSXin LI             	deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
1660d74001adSXin LI             	devicemap += 4;
1661d74001adSXin LI 			}
1662d74001adSXin LI 			break;
1663d74001adSXin LI 
1664d74001adSXin LI 	case ACB_ADAPTER_TYPE_B:
1665d74001adSXin LI 			devicemap = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1666d74001adSXin LI 			for (target = 0; target < 4; target++)
1667d74001adSXin LI 			{
1668d74001adSXin LI             	deviceMapCurrent[target]=bus_space_read_4(acb->btag[1], acb->bhandle[1],  devicemap);
1669d74001adSXin LI             	devicemap += 4;
1670d74001adSXin LI 			}
1671d74001adSXin LI 			break;
1672d74001adSXin LI 
1673d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
1674d74001adSXin LI 			devicemap = offsetof(struct HBC_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1675d74001adSXin LI 			for (target = 0; target < 4; target++)
1676d74001adSXin LI 			{
1677d74001adSXin LI             	deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
1678d74001adSXin LI             	devicemap += 4;
1679d74001adSXin LI 			}
1680d74001adSXin LI 			break;
16817a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
16827a7bc959SXin LI 			devicemap = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
16837a7bc959SXin LI 			for (target = 0; target < 4; target++)
16847a7bc959SXin LI 			{
16857a7bc959SXin LI             	deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0],  devicemap);
16867a7bc959SXin LI             	devicemap += 4;
16877a7bc959SXin LI 			}
16887a7bc959SXin LI 			break;
1689d74001adSXin LI 	}
1690dac36688SXin LI 
1691d74001adSXin LI 		if(acb->acb_flags & ACB_F_BUS_HANG_ON)
1692d74001adSXin LI 		{
1693d74001adSXin LI 			acb->acb_flags &= ~ACB_F_BUS_HANG_ON;
1694d74001adSXin LI 		}
1695d74001adSXin LI 		/*
1696d74001adSXin LI 		** adapter posted CONFIG message
1697d74001adSXin LI 		** copy the new map, note if there are differences with the current map
1698d74001adSXin LI 		*/
1699d74001adSXin LI 		pDevMap = (u_int8_t	*)&deviceMapCurrent[0];
1700d74001adSXin LI 		for (target = 0; target < ARCMSR_MAX_TARGETID - 1; target++)
1701d74001adSXin LI 		{
1702d74001adSXin LI 			if (*pDevMap != acb->device_map[target])
1703d74001adSXin LI 			{
1704d74001adSXin LI                 u_int8_t difference, bit_check;
1705d74001adSXin LI 
1706d74001adSXin LI                 difference = *pDevMap ^ acb->device_map[target];
1707d74001adSXin LI                 for(lun=0; lun < ARCMSR_MAX_TARGETLUN; lun++)
1708d74001adSXin LI                 {
1709d74001adSXin LI                     bit_check = (1 << lun);						/*check bit from 0....31*/
1710d74001adSXin LI                     if(difference & bit_check)
1711d74001adSXin LI                     {
1712d74001adSXin LI                         if(acb->device_map[target] & bit_check)
1713d74001adSXin LI                         {/* unit departed */
1714d74001adSXin LI 							printf("arcmsr_dr_handle: Target=%x, lun=%x, GONE!!!\n",target,lun);
1715d74001adSXin LI  							arcmsr_abort_dr_ccbs(acb, target, lun);
1716d74001adSXin LI                         	arcmsr_rescan_lun(acb, target, lun);
1717d74001adSXin LI         					acb->devstate[target][lun] = ARECA_RAID_GONE;
1718d74001adSXin LI                         }
1719d74001adSXin LI                         else
1720d74001adSXin LI                         {/* unit arrived */
172122f2616bSXin LI 							printf("arcmsr_dr_handle: Target=%x, lun=%x, Plug-IN!!!\n",target,lun);
1722d74001adSXin LI                         	arcmsr_rescan_lun(acb, target, lun);
1723d74001adSXin LI         					acb->devstate[target][lun] = ARECA_RAID_GOOD;
1724d74001adSXin LI                         }
1725d74001adSXin LI                     }
1726d74001adSXin LI                 }
1727d74001adSXin LI /*				printf("arcmsr_dr_handle: acb->device_map[%x]=0x%x, deviceMapCurrent[%x]=%x\n",target,acb->device_map[target],target,*pDevMap); */
1728d74001adSXin LI 				acb->device_map[target] = *pDevMap;
1729d74001adSXin LI 			}
1730d74001adSXin LI 			pDevMap++;
1731d74001adSXin LI 		}
1732d74001adSXin LI }
1733d74001adSXin LI /*
1734d74001adSXin LI **************************************************************************
1735d74001adSXin LI **************************************************************************
1736d74001adSXin LI */
1737d74001adSXin LI static void arcmsr_hba_message_isr(struct AdapterControlBlock *acb) {
1738d74001adSXin LI 	u_int32_t outbound_message;
1739d74001adSXin LI 
1740d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);
1741d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[0]);
1742d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1743d74001adSXin LI 		arcmsr_dr_handle( acb );
1744d74001adSXin LI }
1745d74001adSXin LI /*
1746d74001adSXin LI **************************************************************************
1747d74001adSXin LI **************************************************************************
1748d74001adSXin LI */
1749d74001adSXin LI static void arcmsr_hbb_message_isr(struct AdapterControlBlock *acb) {
1750d74001adSXin LI 	u_int32_t outbound_message;
1751d74001adSXin LI 
1752d74001adSXin LI 	/* clear interrupts */
1753d74001adSXin LI 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);
1754d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0]);
1755d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1756d74001adSXin LI 		arcmsr_dr_handle( acb );
1757d74001adSXin LI }
1758d74001adSXin LI /*
1759d74001adSXin LI **************************************************************************
1760d74001adSXin LI **************************************************************************
1761d74001adSXin LI */
1762d74001adSXin LI static void arcmsr_hbc_message_isr(struct AdapterControlBlock *acb) {
1763d74001adSXin LI 	u_int32_t outbound_message;
1764d74001adSXin LI 
1765d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);
1766d74001adSXin LI 	outbound_message = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[0]);
1767d74001adSXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1768d74001adSXin LI 		arcmsr_dr_handle( acb );
1769d74001adSXin LI }
177044f05562SScott Long /*
177144f05562SScott Long **************************************************************************
177244f05562SScott Long **************************************************************************
177344f05562SScott Long */
17747a7bc959SXin LI static void arcmsr_hbd_message_isr(struct AdapterControlBlock *acb) {
17757a7bc959SXin LI 	u_int32_t outbound_message;
17767a7bc959SXin LI 
17777a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
17787a7bc959SXin LI 	outbound_message = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[0]);
17797a7bc959SXin LI 	if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
17807a7bc959SXin LI 		arcmsr_dr_handle( acb );
17817a7bc959SXin LI }
17827a7bc959SXin LI /*
17837a7bc959SXin LI **************************************************************************
17847a7bc959SXin LI **************************************************************************
17857a7bc959SXin LI */
178644f05562SScott Long static void arcmsr_hba_doorbell_isr(struct AdapterControlBlock *acb)
178744f05562SScott Long {
178844f05562SScott Long 	u_int32_t outbound_doorbell;
178944f05562SScott Long 
179044f05562SScott Long 	/*
179144f05562SScott Long 	*******************************************************************
179244f05562SScott Long 	**  Maybe here we need to check wrqbuffer_lock is lock or not
179344f05562SScott Long 	**  DOORBELL: din! don!
179444f05562SScott Long 	**  check if there are any mail need to pack from firmware
179544f05562SScott Long 	*******************************************************************
179644f05562SScott Long 	*/
179744f05562SScott Long 	outbound_doorbell = CHIP_REG_READ32(HBA_MessageUnit,
179844f05562SScott Long 	0, outbound_doorbell);
179944f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit,
180044f05562SScott Long 	0, outbound_doorbell, outbound_doorbell); /* clear doorbell interrupt */
180144f05562SScott Long 	if(outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK) {
180244f05562SScott Long 		arcmsr_iop2drv_data_wrote_handle(acb);
1803ad6d6297SScott Long 	}
180444f05562SScott Long 	if(outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_READ_OK) {
180544f05562SScott Long 		arcmsr_iop2drv_data_read_handle(acb);
180644f05562SScott Long 	}
180744f05562SScott Long }
180844f05562SScott Long /*
180944f05562SScott Long **************************************************************************
181044f05562SScott Long **************************************************************************
181144f05562SScott Long */
1812d74001adSXin LI static void arcmsr_hbc_doorbell_isr(struct AdapterControlBlock *acb)
1813d74001adSXin LI {
1814d74001adSXin LI 	u_int32_t outbound_doorbell;
1815d74001adSXin LI 
1816d74001adSXin LI 	/*
1817d74001adSXin LI 	*******************************************************************
1818d74001adSXin LI 	**  Maybe here we need to check wrqbuffer_lock is lock or not
1819d74001adSXin LI 	**  DOORBELL: din! don!
1820d74001adSXin LI 	**  check if there are any mail need to pack from firmware
1821d74001adSXin LI 	*******************************************************************
1822d74001adSXin LI 	*/
1823d74001adSXin LI 	outbound_doorbell = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
1824d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, outbound_doorbell); /* clear doorbell interrupt */
1825d74001adSXin LI 	if(outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK) {
1826d74001adSXin LI 		arcmsr_iop2drv_data_wrote_handle(acb);
1827d74001adSXin LI 	}
1828d74001adSXin LI 	if(outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK) {
1829d74001adSXin LI 		arcmsr_iop2drv_data_read_handle(acb);
1830d74001adSXin LI 	}
1831d74001adSXin LI 	if(outbound_doorbell & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
1832d74001adSXin LI 		arcmsr_hbc_message_isr(acb);    /* messenger of "driver to iop commands" */
1833d74001adSXin LI 	}
1834d74001adSXin LI }
1835d74001adSXin LI /*
1836d74001adSXin LI **************************************************************************
1837d74001adSXin LI **************************************************************************
1838d74001adSXin LI */
18397a7bc959SXin LI static void arcmsr_hbd_doorbell_isr(struct AdapterControlBlock *acb)
18407a7bc959SXin LI {
18417a7bc959SXin LI 	u_int32_t outbound_Doorbell;
18427a7bc959SXin LI 
18437a7bc959SXin LI 	/*
18447a7bc959SXin LI 	*******************************************************************
18457a7bc959SXin LI 	**  Maybe here we need to check wrqbuffer_lock is lock or not
18467a7bc959SXin LI 	**  DOORBELL: din! don!
18477a7bc959SXin LI 	**  check if there are any mail need to pack from firmware
18487a7bc959SXin LI 	*******************************************************************
18497a7bc959SXin LI 	*/
18507a7bc959SXin LI 	outbound_Doorbell = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
18517a7bc959SXin LI 	if(outbound_Doorbell)
18527a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, outbound_Doorbell); /* clear doorbell interrupt */
18537a7bc959SXin LI 	while( outbound_Doorbell & ARCMSR_HBDMU_F0_DOORBELL_CAUSE ) {
18547a7bc959SXin LI 		if(outbound_Doorbell & ARCMSR_HBDMU_IOP2DRV_DATA_WRITE_OK) {
18557a7bc959SXin LI 			arcmsr_iop2drv_data_wrote_handle(acb);
18567a7bc959SXin LI 		}
18577a7bc959SXin LI 		if(outbound_Doorbell & ARCMSR_HBDMU_IOP2DRV_DATA_READ_OK) {
18587a7bc959SXin LI 			arcmsr_iop2drv_data_read_handle(acb);
18597a7bc959SXin LI 		}
18607a7bc959SXin LI 		if(outbound_Doorbell & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
18617a7bc959SXin LI 			arcmsr_hbd_message_isr(acb);    /* messenger of "driver to iop commands" */
18627a7bc959SXin LI 		}
18637a7bc959SXin LI 		outbound_Doorbell = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
18647a7bc959SXin LI 		if(outbound_Doorbell)
18657a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, outbound_Doorbell); /* clear doorbell interrupt */
18667a7bc959SXin LI 	}
18677a7bc959SXin LI }
18687a7bc959SXin LI /*
18697a7bc959SXin LI **************************************************************************
18707a7bc959SXin LI **************************************************************************
18717a7bc959SXin LI */
187244f05562SScott Long static void arcmsr_hba_postqueue_isr(struct AdapterControlBlock *acb)
187344f05562SScott Long {
187444f05562SScott Long 	u_int32_t flag_srb;
1875d74001adSXin LI 	u_int16_t error;
187644f05562SScott Long 
1877f1c579b1SScott Long 	/*
1878f1c579b1SScott Long 	*****************************************************************************
1879f1c579b1SScott Long 	**               areca cdb command done
1880f1c579b1SScott Long 	*****************************************************************************
1881f1c579b1SScott Long 	*/
188244f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
188344f05562SScott Long 		BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
188444f05562SScott Long 	while((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
188544f05562SScott Long 		0, outbound_queueport)) != 0xFFFFFFFF) {
1886f1c579b1SScott Long 		/* check if command done with no error*/
1887d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0) ? TRUE : FALSE;
1888d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
188944f05562SScott Long 	}	/*drain reply FIFO*/
1890f1c579b1SScott Long }
189144f05562SScott Long /*
189244f05562SScott Long **************************************************************************
189344f05562SScott Long **************************************************************************
189444f05562SScott Long */
189544f05562SScott Long static void arcmsr_hbb_postqueue_isr(struct AdapterControlBlock *acb)
189644f05562SScott Long {
189744f05562SScott Long 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
189844f05562SScott Long 	u_int32_t flag_srb;
189944f05562SScott Long 	int index;
1900d74001adSXin LI 	u_int16_t error;
190144f05562SScott Long 
190244f05562SScott Long 	/*
190344f05562SScott Long 	*****************************************************************************
190444f05562SScott Long 	**               areca cdb command done
190544f05562SScott Long 	*****************************************************************************
190644f05562SScott Long 	*/
190744f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
190844f05562SScott Long 		BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
190944f05562SScott Long 	index = phbbmu->doneq_index;
191044f05562SScott Long 	while((flag_srb = phbbmu->done_qbuffer[index]) != 0) {
191144f05562SScott Long 		phbbmu->done_qbuffer[index] = 0;
191244f05562SScott Long 		index++;
191344f05562SScott Long 		index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
191444f05562SScott Long 		phbbmu->doneq_index = index;
191544f05562SScott Long 		/* check if command done with no error*/
1916d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
1917d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
1918d74001adSXin LI 	}	/*drain reply FIFO*/
1919d74001adSXin LI }
1920d74001adSXin LI /*
1921d74001adSXin LI **************************************************************************
1922d74001adSXin LI **************************************************************************
1923d74001adSXin LI */
1924d74001adSXin LI static void arcmsr_hbc_postqueue_isr(struct AdapterControlBlock *acb)
1925d74001adSXin LI {
1926d74001adSXin LI 	u_int32_t flag_srb,throttling = 0;
1927d74001adSXin LI 	u_int16_t error;
1928d74001adSXin LI 
1929d74001adSXin LI 	/*
1930d74001adSXin LI 	*****************************************************************************
1931d74001adSXin LI 	**               areca cdb command done
1932d74001adSXin LI 	*****************************************************************************
1933d74001adSXin LI 	*/
1934d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1935d74001adSXin LI 
1936d74001adSXin LI 	while(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) {
1937d74001adSXin LI 
1938d74001adSXin LI 		flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
1939d74001adSXin LI 		/* check if command done with no error*/
1940d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
1941d74001adSXin LI 		arcmsr_drain_donequeue(acb, flag_srb, error);
1942d74001adSXin LI         if(throttling == ARCMSR_HBC_ISR_THROTTLING_LEVEL) {
1943d74001adSXin LI             CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING);
1944d74001adSXin LI             break;
1945d74001adSXin LI         }
1946d74001adSXin LI         throttling++;
194744f05562SScott Long 	}	/*drain reply FIFO*/
1948f1c579b1SScott Long }
194944f05562SScott Long /*
195044f05562SScott Long **********************************************************************
19517a7bc959SXin LI **
19527a7bc959SXin LI **********************************************************************
19537a7bc959SXin LI */
19547a7bc959SXin LI static uint16_t arcmsr_get_doneq_index(struct HBD_MessageUnit0 *phbdmu)
19557a7bc959SXin LI {
19567a7bc959SXin LI 	uint16_t doneq_index, index_stripped;
19577a7bc959SXin LI 
19587a7bc959SXin LI 	doneq_index = phbdmu->doneq_index;
19597a7bc959SXin LI 	if (doneq_index & 0x4000) {
19607a7bc959SXin LI 		index_stripped = doneq_index & 0xFF;
19617a7bc959SXin LI 		index_stripped += 1;
19627a7bc959SXin LI 		index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
19637a7bc959SXin LI 		phbdmu->doneq_index = index_stripped ?
19647a7bc959SXin LI 		    (index_stripped | 0x4000) : index_stripped;
19657a7bc959SXin LI 	} else {
19667a7bc959SXin LI 		index_stripped = doneq_index;
19677a7bc959SXin LI 		index_stripped += 1;
19687a7bc959SXin LI 		index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
19697a7bc959SXin LI 		phbdmu->doneq_index = index_stripped ?
19707a7bc959SXin LI 		    index_stripped : (index_stripped | 0x4000);
19717a7bc959SXin LI 	}
19727a7bc959SXin LI 	return (phbdmu->doneq_index);
19737a7bc959SXin LI }
19747a7bc959SXin LI /*
19757a7bc959SXin LI **************************************************************************
19767a7bc959SXin LI **************************************************************************
19777a7bc959SXin LI */
19787a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb)
19797a7bc959SXin LI {
19807a7bc959SXin LI 	struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
19817a7bc959SXin LI 	u_int32_t outbound_write_pointer;
19827a7bc959SXin LI 	u_int32_t addressLow;
19837a7bc959SXin LI 	uint16_t doneq_index;
19847a7bc959SXin LI 	u_int16_t error;
19857a7bc959SXin LI 	/*
19867a7bc959SXin LI 	*****************************************************************************
19877a7bc959SXin LI 	**               areca cdb command done
19887a7bc959SXin LI 	*****************************************************************************
19897a7bc959SXin LI 	*/
19907a7bc959SXin LI 	if((CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause) &
19917a7bc959SXin LI 	    ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT) == 0)
19927a7bc959SXin LI 	    return;
19937a7bc959SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
19947a7bc959SXin LI 		BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
19957a7bc959SXin LI 	outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
19967a7bc959SXin LI 	doneq_index = phbdmu->doneq_index;
19977a7bc959SXin LI 	while ((doneq_index & 0xFF) != (outbound_write_pointer & 0xFF)) {
19987a7bc959SXin LI 		doneq_index = arcmsr_get_doneq_index(phbdmu);
19997a7bc959SXin LI 		addressLow = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
20007a7bc959SXin LI 		error = (addressLow & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
20017a7bc959SXin LI 		arcmsr_drain_donequeue(acb, addressLow, error); /*Check if command done with no error */
20027a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
20037a7bc959SXin LI 		outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
20047a7bc959SXin LI 	}
20057a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_interrupt_cause, ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT_CLEAR);
20067a7bc959SXin LI 	CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause); /*Dummy ioread32 to force pci flush */
20077a7bc959SXin LI }
20087a7bc959SXin LI /*
20097a7bc959SXin LI **********************************************************************
201044f05562SScott Long **********************************************************************
201144f05562SScott Long */
201244f05562SScott Long static void arcmsr_handle_hba_isr( struct AdapterControlBlock *acb)
201344f05562SScott Long {
2014dac36688SXin LI 	u_int32_t outbound_intStatus;
201544f05562SScott Long 	/*
201644f05562SScott Long 	*********************************************
201744f05562SScott Long 	**   check outbound intstatus
201844f05562SScott Long 	*********************************************
201944f05562SScott Long 	*/
2020dac36688SXin LI 	outbound_intStatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
2021dac36688SXin LI 	if(!outbound_intStatus) {
202244f05562SScott Long 		/*it must be share irq*/
202344f05562SScott Long 		return;
2024f1c579b1SScott Long 	}
2025dac36688SXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intStatus); /*clear interrupt*/
202644f05562SScott Long 	/* MU doorbell interrupts*/
2027dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_DOORBELL_INT) {
202844f05562SScott Long 		arcmsr_hba_doorbell_isr(acb);
2029f1c579b1SScott Long 	}
203044f05562SScott Long 	/* MU post queue interrupts*/
2031dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_POSTQUEUE_INT) {
203244f05562SScott Long 		arcmsr_hba_postqueue_isr(acb);
203344f05562SScott Long 	}
2034dac36688SXin LI 	if(outbound_intStatus & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
2035d74001adSXin LI 		arcmsr_hba_message_isr(acb);
2036d74001adSXin LI 	}
203744f05562SScott Long }
203844f05562SScott Long /*
203944f05562SScott Long **********************************************************************
204044f05562SScott Long **********************************************************************
204144f05562SScott Long */
204244f05562SScott Long static void arcmsr_handle_hbb_isr( struct AdapterControlBlock *acb)
204344f05562SScott Long {
204444f05562SScott Long 	u_int32_t outbound_doorbell;
204544f05562SScott Long 	/*
204644f05562SScott Long 	*********************************************
204744f05562SScott Long 	**   check outbound intstatus
204844f05562SScott Long 	*********************************************
204944f05562SScott Long 	*/
205044f05562SScott Long 	outbound_doorbell = CHIP_REG_READ32(HBB_DOORBELL, 0, iop2drv_doorbell) & acb->outbound_int_enable;
205144f05562SScott Long 	if(!outbound_doorbell) {
205244f05562SScott Long 		/*it must be share irq*/
205344f05562SScott Long 		return;
205444f05562SScott Long 	}
205544f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell, ~outbound_doorbell); /* clear doorbell interrupt */
205644f05562SScott Long 	CHIP_REG_READ32(HBB_DOORBELL, 0, iop2drv_doorbell);
205744f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
205844f05562SScott Long 	/* MU ioctl transfer doorbell interrupts*/
205944f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_WRITE_OK) {
206044f05562SScott Long 		arcmsr_iop2drv_data_wrote_handle(acb);
206144f05562SScott Long 	}
206244f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_READ_OK) {
206344f05562SScott Long 		arcmsr_iop2drv_data_read_handle(acb);
206444f05562SScott Long 	}
206544f05562SScott Long 	/* MU post queue interrupts*/
206644f05562SScott Long 	if(outbound_doorbell & ARCMSR_IOP2DRV_CDB_DONE) {
206744f05562SScott Long 		arcmsr_hbb_postqueue_isr(acb);
206844f05562SScott Long 	}
2069d74001adSXin LI 	if(outbound_doorbell & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
2070d74001adSXin LI 		arcmsr_hbb_message_isr(acb);
2071d74001adSXin LI 	}
2072d74001adSXin LI }
2073d74001adSXin LI /*
2074d74001adSXin LI **********************************************************************
2075d74001adSXin LI **********************************************************************
2076d74001adSXin LI */
2077d74001adSXin LI static void arcmsr_handle_hbc_isr( struct AdapterControlBlock *acb)
2078d74001adSXin LI {
2079d74001adSXin LI 	u_int32_t host_interrupt_status;
2080d74001adSXin LI 	/*
2081d74001adSXin LI 	*********************************************
2082d74001adSXin LI 	**   check outbound intstatus
2083d74001adSXin LI 	*********************************************
2084d74001adSXin LI 	*/
2085d74001adSXin LI 	host_interrupt_status = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status);
2086d74001adSXin LI 	if(!host_interrupt_status) {
2087d74001adSXin LI 		/*it must be share irq*/
2088d74001adSXin LI 		return;
2089d74001adSXin LI 	}
2090d74001adSXin LI 	/* MU doorbell interrupts*/
2091d74001adSXin LI 	if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR) {
2092d74001adSXin LI 		arcmsr_hbc_doorbell_isr(acb);
2093d74001adSXin LI 	}
2094d74001adSXin LI 	/* MU post queue interrupts*/
2095d74001adSXin LI 	if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) {
2096d74001adSXin LI 		arcmsr_hbc_postqueue_isr(acb);
2097d74001adSXin LI 	}
209844f05562SScott Long }
209944f05562SScott Long /*
21007a7bc959SXin LI **********************************************************************
21017a7bc959SXin LI **********************************************************************
21027a7bc959SXin LI */
21037a7bc959SXin LI static void arcmsr_handle_hbd_isr( struct AdapterControlBlock *acb)
21047a7bc959SXin LI {
21057a7bc959SXin LI 	u_int32_t host_interrupt_status;
21067a7bc959SXin LI 	u_int32_t intmask_org;
21077a7bc959SXin LI 	/*
21087a7bc959SXin LI 	*********************************************
21097a7bc959SXin LI 	**   check outbound intstatus
21107a7bc959SXin LI 	*********************************************
21117a7bc959SXin LI 	*/
21127a7bc959SXin LI 	host_interrupt_status = CHIP_REG_READ32(HBD_MessageUnit, 0, host_int_status) & acb->outbound_int_enable;
21137a7bc959SXin LI 	if(!(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_INT)) {
21147a7bc959SXin LI 		/*it must be share irq*/
21157a7bc959SXin LI 		return;
21167a7bc959SXin LI 	}
21177a7bc959SXin LI 	/* disable outbound interrupt */
21187a7bc959SXin LI 	intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable)	; /* disable outbound message0 int */
21197a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
21207a7bc959SXin LI 	/* MU doorbell interrupts*/
21217a7bc959SXin LI 	if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_DOORBELL_INT) {
21227a7bc959SXin LI 		arcmsr_hbd_doorbell_isr(acb);
21237a7bc959SXin LI 	}
21247a7bc959SXin LI 	/* MU post queue interrupts*/
21257a7bc959SXin LI 	if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_POSTQUEUE_INT) {
21267a7bc959SXin LI 		arcmsr_hbd_postqueue_isr(acb);
21277a7bc959SXin LI 	}
21287a7bc959SXin LI 	/* enable all outbound interrupt */
21297a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | ARCMSR_HBDMU_ALL_INT_ENABLE);
21307a7bc959SXin LI //	CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
21317a7bc959SXin LI }
21327a7bc959SXin LI /*
213344f05562SScott Long ******************************************************************************
213444f05562SScott Long ******************************************************************************
213544f05562SScott Long */
213644f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb)
213744f05562SScott Long {
213844f05562SScott Long 	switch (acb->adapter_type) {
213944f05562SScott Long 	case ACB_ADAPTER_TYPE_A:
214044f05562SScott Long 		arcmsr_handle_hba_isr(acb);
2141f1c579b1SScott Long 		break;
214244f05562SScott Long 	case ACB_ADAPTER_TYPE_B:
214344f05562SScott Long 		arcmsr_handle_hbb_isr(acb);
2144f1c579b1SScott Long 		break;
2145d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
2146d74001adSXin LI 		arcmsr_handle_hbc_isr(acb);
2147d74001adSXin LI 		break;
21487a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
21497a7bc959SXin LI 		arcmsr_handle_hbd_isr(acb);
21507a7bc959SXin LI 		break;
2151f1c579b1SScott Long 	default:
215244f05562SScott Long 		printf("arcmsr%d: interrupt service,"
215310d66948SKevin Lo 		" unknown adapter type =%d\n", acb->pci_unit, acb->adapter_type);
2154f1c579b1SScott Long 		break;
2155f1c579b1SScott Long 	}
2156f1c579b1SScott Long }
2157f1c579b1SScott Long /*
2158d74001adSXin LI **********************************************************************
2159d74001adSXin LI **********************************************************************
2160d74001adSXin LI */
2161d74001adSXin LI static void arcmsr_intr_handler(void *arg)
2162d74001adSXin LI {
2163d74001adSXin LI 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2164d74001adSXin LI 
21657a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
2166d74001adSXin LI 	arcmsr_interrupt(acb);
21677a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
2168d74001adSXin LI }
2169d74001adSXin LI /*
2170d74001adSXin LI ******************************************************************************
2171d74001adSXin LI ******************************************************************************
2172d74001adSXin LI */
2173d74001adSXin LI static void	arcmsr_polling_devmap(void *arg)
2174d74001adSXin LI {
2175d74001adSXin LI 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2176d74001adSXin LI 	switch (acb->adapter_type) {
2177d74001adSXin LI     	case ACB_ADAPTER_TYPE_A:
2178dac36688SXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2179d74001adSXin LI 	    	break;
2180d74001adSXin LI 
2181d74001adSXin LI     	case ACB_ADAPTER_TYPE_B:
2182d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
2183d74001adSXin LI 	    	break;
2184d74001adSXin LI 
2185d74001adSXin LI     	case ACB_ADAPTER_TYPE_C:
2186d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2187d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
2188d74001adSXin LI 	    	break;
21897a7bc959SXin LI 
21907a7bc959SXin LI     	case ACB_ADAPTER_TYPE_D:
21917a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
21927a7bc959SXin LI 	    	break;
2193d74001adSXin LI 	}
2194d74001adSXin LI 
2195d74001adSXin LI 	if((acb->acb_flags & ACB_F_SCSISTOPADAPTER) == 0)
2196d74001adSXin LI 	{
2197d74001adSXin LI 		callout_reset(&acb->devmap_callout, 5 * hz, arcmsr_polling_devmap, acb);	/* polling per 5 seconds */
2198d74001adSXin LI 	}
2199d74001adSXin LI }
2200d74001adSXin LI 
2201d74001adSXin LI /*
2202ad6d6297SScott Long *******************************************************************************
2203ad6d6297SScott Long **
2204ad6d6297SScott Long *******************************************************************************
2205ad6d6297SScott Long */
2206ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb)
2207ad6d6297SScott Long {
2208d74001adSXin LI 	u_int32_t intmask_org;
2209d74001adSXin LI 
2210ad6d6297SScott Long 	if(acb != NULL) {
2211ad6d6297SScott Long 		/* stop adapter background rebuild */
2212ad6d6297SScott Long 		if(acb->acb_flags & ACB_F_MSG_START_BGRB) {
2213d74001adSXin LI 			intmask_org = arcmsr_disable_allintr(acb);
2214ad6d6297SScott Long 			arcmsr_stop_adapter_bgrb(acb);
2215ad6d6297SScott Long 			arcmsr_flush_adapter_cache(acb);
2216d74001adSXin LI 			arcmsr_enable_allintr(acb, intmask_org);
2217ad6d6297SScott Long 		}
2218ad6d6297SScott Long 	}
2219ad6d6297SScott Long }
2220ad6d6297SScott Long /*
2221f1c579b1SScott Long ***********************************************************************
2222f1c579b1SScott Long **
2223f1c579b1SScott Long ************************************************************************
2224f1c579b1SScott Long */
2225ad6d6297SScott Long u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg)
2226f1c579b1SScott Long {
2227ad6d6297SScott Long 	struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2228ad6d6297SScott Long 	u_int32_t retvalue = EINVAL;
2229f1c579b1SScott Long 
2230ad6d6297SScott Long 	pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) arg;
2231ad6d6297SScott Long 	if(memcmp(pcmdmessagefld->cmdmessage.Signature, "ARCMSR", 6)!=0) {
2232ad6d6297SScott Long 		return retvalue;
2233f1c579b1SScott Long 	}
2234ad6d6297SScott Long 	ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2235ad6d6297SScott Long 	switch(ioctl_cmd) {
2236ad6d6297SScott Long 	case ARCMSR_MESSAGE_READ_RQBUFFER: {
2237ad6d6297SScott Long 			u_int8_t *pQbuffer;
2238ad6d6297SScott Long 			u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2239ad6d6297SScott Long 			u_int32_t allxfer_len=0;
2240f1c579b1SScott Long 
224144f05562SScott Long 			while((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
224244f05562SScott Long 				&& (allxfer_len < 1031)) {
2243f1c579b1SScott Long 				/*copy READ QBUFFER to srb*/
2244ad6d6297SScott Long 				pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
22457a7bc959SXin LI 				*ptmpQbuffer = *pQbuffer;
2246ad6d6297SScott Long 				acb->rqbuf_firstindex++;
2247ad6d6297SScott Long 				acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2248ad6d6297SScott Long 				/*if last index number set it to 0 */
2249f1c579b1SScott Long 				ptmpQbuffer++;
2250f1c579b1SScott Long 				allxfer_len++;
2251f1c579b1SScott Long 			}
2252ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
225344f05562SScott Long 				struct QBUFFER *prbuffer;
2254f1c579b1SScott Long 
2255ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
225644f05562SScott Long 				prbuffer = arcmsr_get_iop_rqbuffer(acb);
2257*35689395SXin LI 				if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
2258*35689395SXin LI 					acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2259f1c579b1SScott Long 			}
2260ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.Length = allxfer_len;
2261ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2262ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2263f1c579b1SScott Long 		}
2264f1c579b1SScott Long 		break;
2265ad6d6297SScott Long 	case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2266ad6d6297SScott Long 			u_int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2267ad6d6297SScott Long 			u_int8_t *pQbuffer;
2268ad6d6297SScott Long 			u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2269f1c579b1SScott Long 
2270ad6d6297SScott Long 			user_len = pcmdmessagefld->cmdmessage.Length;
2271f1c579b1SScott Long 			/*check if data xfer length of this request will overflow my array qbuffer */
2272ad6d6297SScott Long 			wqbuf_lastindex = acb->wqbuf_lastindex;
2273ad6d6297SScott Long 			wqbuf_firstindex = acb->wqbuf_firstindex;
2274ad6d6297SScott Long 			if(wqbuf_lastindex != wqbuf_firstindex) {
22757a7bc959SXin LI 				arcmsr_Write_data_2iop_wqbuffer(acb);
2276ad6d6297SScott Long 				pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2277ad6d6297SScott Long 			} else {
22787a7bc959SXin LI 				my_empty_len = (wqbuf_firstindex - wqbuf_lastindex - 1) &
22797a7bc959SXin LI 				    (ARCMSR_MAX_QBUFFER - 1);
2280ad6d6297SScott Long 				if(my_empty_len >= user_len) {
2281ad6d6297SScott Long 					while(user_len > 0) {
2282f1c579b1SScott Long 						/*copy srb data to wqbuffer*/
2283ad6d6297SScott Long 						pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
22847a7bc959SXin LI 						*pQbuffer = *ptmpuserbuffer;
2285ad6d6297SScott Long 						acb->wqbuf_lastindex++;
2286ad6d6297SScott Long 						acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2287ad6d6297SScott Long 						/*if last index number set it to 0 */
2288f1c579b1SScott Long 						ptmpuserbuffer++;
2289f1c579b1SScott Long 						user_len--;
2290f1c579b1SScott Long 					}
2291f1c579b1SScott Long 					/*post fist Qbuffer*/
2292ad6d6297SScott Long 					if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2293ad6d6297SScott Long 						acb->acb_flags &= ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
22947a7bc959SXin LI 						arcmsr_Write_data_2iop_wqbuffer(acb);
2295f1c579b1SScott Long 					}
2296ad6d6297SScott Long 					pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2297ad6d6297SScott Long 				} else {
2298ad6d6297SScott Long 					pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2299f1c579b1SScott Long 				}
2300f1c579b1SScott Long 			}
2301ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2302f1c579b1SScott Long 		}
2303f1c579b1SScott Long 		break;
2304ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2305ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->rqbuffer;
2306ad6d6297SScott Long 
2307ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2308ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
230944f05562SScott Long 				arcmsr_iop_message_read(acb);
231044f05562SScott Long 				/*signature, let IOP know data has been readed */
2311f1c579b1SScott Long 			}
2312ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2313ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2314ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2315f1c579b1SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2316ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2317ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2318f1c579b1SScott Long 		}
2319f1c579b1SScott Long 		break;
2320ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_WQBUFFER:
2321f1c579b1SScott Long 		{
2322ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->wqbuffer;
2323f1c579b1SScott Long 
2324ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2325ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
232644f05562SScott Long                 arcmsr_iop_message_read(acb);
232744f05562SScott Long 				/*signature, let IOP know data has been readed */
2328f1c579b1SScott Long 			}
232944f05562SScott Long 			acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
2330ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2331ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2332f1c579b1SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2333ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2334ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2335f1c579b1SScott Long 		}
2336f1c579b1SScott Long 		break;
2337ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2338ad6d6297SScott Long 			u_int8_t *pQbuffer;
2339f1c579b1SScott Long 
2340ad6d6297SScott Long 			if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2341ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
234244f05562SScott Long                 arcmsr_iop_message_read(acb);
234344f05562SScott Long 				/*signature, let IOP know data has been readed */
2344f1c579b1SScott Long 			}
2345ad6d6297SScott Long 			acb->acb_flags  |= (ACB_F_MESSAGE_WQBUFFER_CLEARED
2346ad6d6297SScott Long 					|ACB_F_MESSAGE_RQBUFFER_CLEARED
234744f05562SScott Long 					|ACB_F_MESSAGE_WQBUFFER_READ);
2348ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2349ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2350ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2351ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2352ad6d6297SScott Long 			pQbuffer = acb->rqbuffer;
2353ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof(struct QBUFFER));
2354ad6d6297SScott Long 			pQbuffer = acb->wqbuffer;
2355ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof(struct QBUFFER));
2356ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2357ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2358f1c579b1SScott Long 		}
2359f1c579b1SScott Long 		break;
2360ad6d6297SScott Long 	case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2361ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2362ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2363f1c579b1SScott Long 		}
2364f1c579b1SScott Long 		break;
2365ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_HELLO: {
2366ad6d6297SScott Long 			u_int8_t *hello_string = "Hello! I am ARCMSR";
2367ad6d6297SScott Long 			u_int8_t *puserbuffer = (u_int8_t *)pcmdmessagefld->messagedatabuffer;
2368f1c579b1SScott Long 
2369ad6d6297SScott Long 			if(memcpy(puserbuffer, hello_string, (int16_t)strlen(hello_string))) {
2370ad6d6297SScott Long 				pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2371ad6d6297SScott Long 				ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2372f1c579b1SScott Long 				return ENOIOCTL;
2373f1c579b1SScott Long 			}
2374ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2375ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2376ad6d6297SScott Long 		}
2377ad6d6297SScott Long 		break;
2378ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_GOODBYE: {
2379ad6d6297SScott Long 			arcmsr_iop_parking(acb);
2380ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2381ad6d6297SScott Long 		}
2382ad6d6297SScott Long 		break;
2383ad6d6297SScott Long 	case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE: {
2384ad6d6297SScott Long 			arcmsr_flush_adapter_cache(acb);
2385ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
2386f1c579b1SScott Long 		}
2387f1c579b1SScott Long 		break;
2388f1c579b1SScott Long 	}
2389ad6d6297SScott Long 	ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2390dac36688SXin LI 	return (retvalue);
2391f1c579b1SScott Long }
2392f1c579b1SScott Long /*
2393f1c579b1SScott Long **************************************************************************
2394f1c579b1SScott Long **************************************************************************
2395f1c579b1SScott Long */
239622f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb)
239722f2616bSXin LI {
239822f2616bSXin LI 	struct AdapterControlBlock	*acb;
239922f2616bSXin LI 
240022f2616bSXin LI 	acb = srb->acb;
24017a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
240222f2616bSXin LI 	srb->srb_state = ARCMSR_SRB_DONE;
240322f2616bSXin LI 	srb->srb_flags = 0;
240422f2616bSXin LI 	acb->srbworkingQ[acb->workingsrb_doneindex] = srb;
240522f2616bSXin LI 	acb->workingsrb_doneindex++;
240622f2616bSXin LI 	acb->workingsrb_doneindex %= ARCMSR_MAX_FREESRB_NUM;
24077a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->srb_lock);
240822f2616bSXin LI }
240922f2616bSXin LI /*
241022f2616bSXin LI **************************************************************************
241122f2616bSXin LI **************************************************************************
241222f2616bSXin LI */
2413ad6d6297SScott Long struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb)
2414f1c579b1SScott Long {
2415ad6d6297SScott Long 	struct CommandControlBlock *srb = NULL;
2416ad6d6297SScott Long 	u_int32_t workingsrb_startindex, workingsrb_doneindex;
2417f1c579b1SScott Long 
24187a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
2419ad6d6297SScott Long 	workingsrb_doneindex = acb->workingsrb_doneindex;
2420ad6d6297SScott Long 	workingsrb_startindex = acb->workingsrb_startindex;
2421ad6d6297SScott Long 	srb = acb->srbworkingQ[workingsrb_startindex];
2422ad6d6297SScott Long 	workingsrb_startindex++;
2423ad6d6297SScott Long 	workingsrb_startindex %= ARCMSR_MAX_FREESRB_NUM;
2424ad6d6297SScott Long 	if(workingsrb_doneindex != workingsrb_startindex) {
2425ad6d6297SScott Long 		acb->workingsrb_startindex = workingsrb_startindex;
2426ad6d6297SScott Long 	} else {
2427ad6d6297SScott Long 		srb = NULL;
2428ad6d6297SScott Long 	}
24297a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->srb_lock);
2430ad6d6297SScott Long 	return(srb);
2431ad6d6297SScott Long }
2432ad6d6297SScott Long /*
2433ad6d6297SScott Long **************************************************************************
2434ad6d6297SScott Long **************************************************************************
2435ad6d6297SScott Long */
2436ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb)
2437ad6d6297SScott Long {
2438ad6d6297SScott Long 	struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2439ad6d6297SScott Long 	int retvalue = 0, transfer_len = 0;
2440ad6d6297SScott Long 	char *buffer;
244144f05562SScott Long 	u_int32_t controlcode = (u_int32_t ) pccb->csio.cdb_io.cdb_bytes[5] << 24 |
244244f05562SScott Long 				(u_int32_t ) pccb->csio.cdb_io.cdb_bytes[6] << 16 |
244344f05562SScott Long 				(u_int32_t ) pccb->csio.cdb_io.cdb_bytes[7] << 8  |
244444f05562SScott Long 				(u_int32_t ) pccb->csio.cdb_io.cdb_bytes[8];
2445ad6d6297SScott Long 					/* 4 bytes: Areca io control code */
2446dd0b4fb6SKonstantin Belousov 	if ((pccb->ccb_h.flags & CAM_DATA_MASK) == CAM_DATA_VADDR) {
2447ad6d6297SScott Long 		buffer = pccb->csio.data_ptr;
2448ad6d6297SScott Long 		transfer_len = pccb->csio.dxfer_len;
2449ad6d6297SScott Long 	} else {
2450ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2451ad6d6297SScott Long 		goto message_out;
2452ad6d6297SScott Long 	}
2453ad6d6297SScott Long 	if (transfer_len > sizeof(struct CMD_MESSAGE_FIELD)) {
2454ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2455ad6d6297SScott Long 		goto message_out;
2456ad6d6297SScott Long 	}
2457ad6d6297SScott Long 	pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) buffer;
2458ad6d6297SScott Long 	switch(controlcode) {
2459ad6d6297SScott Long 	case ARCMSR_MESSAGE_READ_RQBUFFER: {
2460ad6d6297SScott Long 			u_int8_t *pQbuffer;
2461ad6d6297SScott Long 			u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2462ad6d6297SScott Long 			int32_t allxfer_len = 0;
2463f1c579b1SScott Long 
24647a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2465ad6d6297SScott Long 			while ((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
2466ad6d6297SScott Long 				&& (allxfer_len < 1031)) {
2467ad6d6297SScott Long 				pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
24687a7bc959SXin LI 				*ptmpQbuffer = *pQbuffer;
2469ad6d6297SScott Long 				acb->rqbuf_firstindex++;
2470ad6d6297SScott Long 				acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2471ad6d6297SScott Long 				ptmpQbuffer++;
2472ad6d6297SScott Long 				allxfer_len++;
2473f1c579b1SScott Long 			}
2474ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
247544f05562SScott Long 				struct QBUFFER  *prbuffer;
2476ad6d6297SScott Long 
2477ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
247844f05562SScott Long 				prbuffer = arcmsr_get_iop_rqbuffer(acb);
2479*35689395SXin LI 				if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
2480*35689395SXin LI 					acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2481ad6d6297SScott Long 			}
2482ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.Length = allxfer_len;
2483ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2484ad6d6297SScott Long 			retvalue = ARCMSR_MESSAGE_SUCCESS;
24857a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2486ad6d6297SScott Long 		}
2487ad6d6297SScott Long 		break;
2488ad6d6297SScott Long 	case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2489ad6d6297SScott Long 			int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2490ad6d6297SScott Long 			u_int8_t *pQbuffer;
2491ad6d6297SScott Long 			u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2492ad6d6297SScott Long 
2493ad6d6297SScott Long 			user_len = pcmdmessagefld->cmdmessage.Length;
24947a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2495ad6d6297SScott Long 			wqbuf_lastindex = acb->wqbuf_lastindex;
2496ad6d6297SScott Long 			wqbuf_firstindex = acb->wqbuf_firstindex;
2497ad6d6297SScott Long 			if (wqbuf_lastindex != wqbuf_firstindex) {
24987a7bc959SXin LI 				arcmsr_Write_data_2iop_wqbuffer(acb);
2499ad6d6297SScott Long 				/* has error report sensedata */
2500dac36688SXin LI 			    if(pccb->csio.sense_len) {
2501ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2502ad6d6297SScott Long 				/* Valid,ErrorCode */
2503ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2504ad6d6297SScott Long 				/* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2505ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2506ad6d6297SScott Long 				/* AdditionalSenseLength */
2507ad6d6297SScott Long 				((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2508ad6d6297SScott Long 				/* AdditionalSenseCode */
2509ad6d6297SScott Long 				}
2510ad6d6297SScott Long 				retvalue = ARCMSR_MESSAGE_FAIL;
2511ad6d6297SScott Long 			} else {
2512ad6d6297SScott Long 				my_empty_len = (wqbuf_firstindex-wqbuf_lastindex - 1)
2513ad6d6297SScott Long 						&(ARCMSR_MAX_QBUFFER - 1);
2514ad6d6297SScott Long 				if (my_empty_len >= user_len) {
2515ad6d6297SScott Long 					while (user_len > 0) {
2516ad6d6297SScott Long 						pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
25177a7bc959SXin LI 						*pQbuffer = *ptmpuserbuffer;
2518ad6d6297SScott Long 						acb->wqbuf_lastindex++;
2519ad6d6297SScott Long 						acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2520ad6d6297SScott Long 						ptmpuserbuffer++;
2521ad6d6297SScott Long 						user_len--;
2522ad6d6297SScott Long 					}
2523ad6d6297SScott Long 					if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2524ad6d6297SScott Long 						acb->acb_flags &=
2525ad6d6297SScott Long 						    ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
25267a7bc959SXin LI 						arcmsr_Write_data_2iop_wqbuffer(acb);
2527ad6d6297SScott Long 					}
2528ad6d6297SScott Long 				} else {
2529ad6d6297SScott Long 					/* has error report sensedata */
2530dac36688SXin LI 					if(pccb->csio.sense_len) {
2531ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2532ad6d6297SScott Long 					/* Valid,ErrorCode */
2533ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2534ad6d6297SScott Long 					/* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2535ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2536ad6d6297SScott Long 					/* AdditionalSenseLength */
2537ad6d6297SScott Long 					((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2538ad6d6297SScott Long 					/* AdditionalSenseCode */
2539ad6d6297SScott Long 					}
2540ad6d6297SScott Long 					retvalue = ARCMSR_MESSAGE_FAIL;
2541ad6d6297SScott Long 				}
2542ad6d6297SScott Long 			}
25437a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2544ad6d6297SScott Long 		}
2545ad6d6297SScott Long 		break;
2546ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2547ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->rqbuffer;
2548ad6d6297SScott Long 
25497a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2550ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2551ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
255244f05562SScott Long 				arcmsr_iop_message_read(acb);
2553ad6d6297SScott Long 			}
2554ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2555ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2556ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2557ad6d6297SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2558ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode =
2559ad6d6297SScott Long 			    ARCMSR_MESSAGE_RETURNCODE_OK;
25607a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2561ad6d6297SScott Long 		}
2562ad6d6297SScott Long 		break;
2563ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_WQBUFFER: {
2564ad6d6297SScott Long 			u_int8_t *pQbuffer = acb->wqbuffer;
2565ad6d6297SScott Long 
25667a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2567ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2568ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
256944f05562SScott Long 				arcmsr_iop_message_read(acb);
2570ad6d6297SScott Long 			}
2571ad6d6297SScott Long 			acb->acb_flags |=
2572ad6d6297SScott Long 				(ACB_F_MESSAGE_WQBUFFER_CLEARED |
257344f05562SScott Long 					ACB_F_MESSAGE_WQBUFFER_READ);
2574ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2575ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2576ad6d6297SScott Long 			memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2577ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode =
2578ad6d6297SScott Long 				ARCMSR_MESSAGE_RETURNCODE_OK;
25797a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2580ad6d6297SScott Long 		}
2581ad6d6297SScott Long 		break;
2582ad6d6297SScott Long 	case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2583ad6d6297SScott Long 			u_int8_t *pQbuffer;
2584ad6d6297SScott Long 
25857a7bc959SXin LI 			ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2586ad6d6297SScott Long 			if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2587ad6d6297SScott Long 				acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
258844f05562SScott Long 				arcmsr_iop_message_read(acb);
2589ad6d6297SScott Long 			}
2590ad6d6297SScott Long 			acb->acb_flags |=
2591ad6d6297SScott Long 				(ACB_F_MESSAGE_WQBUFFER_CLEARED
2592ad6d6297SScott Long 				| ACB_F_MESSAGE_RQBUFFER_CLEARED
259344f05562SScott Long 				| ACB_F_MESSAGE_WQBUFFER_READ);
2594ad6d6297SScott Long 			acb->rqbuf_firstindex = 0;
2595ad6d6297SScott Long 			acb->rqbuf_lastindex = 0;
2596ad6d6297SScott Long 			acb->wqbuf_firstindex = 0;
2597ad6d6297SScott Long 			acb->wqbuf_lastindex = 0;
2598ad6d6297SScott Long 			pQbuffer = acb->rqbuffer;
2599ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof (struct QBUFFER));
2600ad6d6297SScott Long 			pQbuffer = acb->wqbuffer;
2601ad6d6297SScott Long 			memset(pQbuffer, 0, sizeof (struct QBUFFER));
2602ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
26037a7bc959SXin LI 			ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2604ad6d6297SScott Long 		}
2605ad6d6297SScott Long 		break;
2606ad6d6297SScott Long 	case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2607ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2608ad6d6297SScott Long 		}
2609ad6d6297SScott Long 		break;
2610ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_HELLO: {
2611ad6d6297SScott Long 			int8_t *hello_string = "Hello! I am ARCMSR";
2612ad6d6297SScott Long 
2613ad6d6297SScott Long 			memcpy(pcmdmessagefld->messagedatabuffer, hello_string
2614ad6d6297SScott Long 				, (int16_t)strlen(hello_string));
2615ad6d6297SScott Long 			pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2616ad6d6297SScott Long 		}
2617ad6d6297SScott Long 		break;
2618ad6d6297SScott Long 	case ARCMSR_MESSAGE_SAY_GOODBYE:
2619ad6d6297SScott Long 		arcmsr_iop_parking(acb);
2620ad6d6297SScott Long 		break;
2621ad6d6297SScott Long 	case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE:
2622ad6d6297SScott Long 		arcmsr_flush_adapter_cache(acb);
2623ad6d6297SScott Long 		break;
2624ad6d6297SScott Long 	default:
2625ad6d6297SScott Long 		retvalue = ARCMSR_MESSAGE_FAIL;
2626ad6d6297SScott Long 	}
2627ad6d6297SScott Long message_out:
2628dac36688SXin LI 	return (retvalue);
2629f1c579b1SScott Long }
2630f1c579b1SScott Long /*
2631f1c579b1SScott Long *********************************************************************
2632f1c579b1SScott Long *********************************************************************
2633f1c579b1SScott Long */
2634231c8b71SXin LI static void arcmsr_execute_srb(void *arg, bus_dma_segment_t *dm_segs, int nseg, int error)
2635f1c579b1SScott Long {
2636ad6d6297SScott Long 	struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
2637ad6d6297SScott Long 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *)srb->acb;
2638f1c579b1SScott Long 	union ccb *pccb;
2639ad6d6297SScott Long 	int target, lun;
2640f1c579b1SScott Long 
2641ad6d6297SScott Long 	pccb = srb->pccb;
2642ad6d6297SScott Long 	target = pccb->ccb_h.target_id;
2643ad6d6297SScott Long 	lun = pccb->ccb_h.target_lun;
264422f2616bSXin LI 	acb->pktRequestCount++;
2645ad6d6297SScott Long 	if(error != 0) {
2646ad6d6297SScott Long 		if(error != EFBIG) {
264744f05562SScott Long 			printf("arcmsr%d: unexpected error %x"
264844f05562SScott Long 				" returned from 'bus_dmamap_load' \n"
2649ad6d6297SScott Long 				, acb->pci_unit, error);
2650f1c579b1SScott Long 		}
2651ad6d6297SScott Long 		if((pccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_INPROG) {
265215735becSScott Long 			pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2653f1c579b1SScott Long 		}
2654ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2655f1c579b1SScott Long 		return;
2656f1c579b1SScott Long 	}
2657ad6d6297SScott Long 	if(nseg > ARCMSR_MAX_SG_ENTRIES) {
2658ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2659ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2660ad6d6297SScott Long 		return;
2661f1c579b1SScott Long 	}
2662ad6d6297SScott Long 	if(acb->acb_flags & ACB_F_BUS_RESET) {
2663ad6d6297SScott Long 		printf("arcmsr%d: bus reset and return busy \n", acb->pci_unit);
2664ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_SCSI_BUS_RESET;
2665ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2666ad6d6297SScott Long 		return;
2667ad6d6297SScott Long 	}
2668ad6d6297SScott Long 	if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
266922f2616bSXin LI 		u_int8_t block_cmd, cmd;
2670ad6d6297SScott Long 
267122f2616bSXin LI 		cmd = pccb->csio.cdb_io.cdb_bytes[0];
267222f2616bSXin LI 		block_cmd = cmd & 0x0f;
2673ad6d6297SScott Long 		if(block_cmd == 0x08 || block_cmd == 0x0a) {
2674ad6d6297SScott Long 			printf("arcmsr%d:block 'read/write' command "
267522f2616bSXin LI 				"with gone raid volume Cmd=0x%2x, TargetId=%d, Lun=%d \n"
267622f2616bSXin LI 				, acb->pci_unit, cmd, target, lun);
2677ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
2678ad6d6297SScott Long 			arcmsr_srb_complete(srb, 0);
2679ad6d6297SScott Long 			return;
2680ad6d6297SScott Long 		}
2681ad6d6297SScott Long 	}
2682ad6d6297SScott Long 	if((pccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_INPROG) {
2683ad6d6297SScott Long 		if(nseg != 0) {
2684ad6d6297SScott Long 			bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
2685ad6d6297SScott Long 		}
2686ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2687f1c579b1SScott Long 		return;
2688f1c579b1SScott Long 	}
26897a7bc959SXin LI 	if(acb->srboutstandingcount >= acb->firm_numbers_queue) {
26907a7bc959SXin LI 		if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) == 0)
26917a7bc959SXin LI 		{
269215735becSScott Long 			xpt_freeze_simq(acb->psim, 1);
2693dc3a205bSScott Long 			acb->acb_flags |= ACB_F_CAM_DEV_QFRZN;
26947a7bc959SXin LI 		}
26957a7bc959SXin LI 		pccb->ccb_h.status &= ~CAM_SIM_QUEUED;
26967a7bc959SXin LI 		pccb->ccb_h.status |= CAM_REQUEUE_REQ;
2697ad6d6297SScott Long 		arcmsr_srb_complete(srb, 0);
2698ad6d6297SScott Long 		return;
2699f1c579b1SScott Long 	}
270015735becSScott Long 	pccb->ccb_h.status |= CAM_SIM_QUEUED;
2701ad6d6297SScott Long 	arcmsr_build_srb(srb, dm_segs, nseg);
2702ad6d6297SScott Long 	arcmsr_post_srb(acb, srb);
270322f2616bSXin LI 	if (pccb->ccb_h.timeout != CAM_TIME_INFINITY)
270422f2616bSXin LI 	{
270522f2616bSXin LI 		arcmsr_callout_init(&srb->ccb_callout);
2706dac36688SXin LI 		callout_reset(&srb->ccb_callout, ((pccb->ccb_h.timeout + (ARCMSR_TIMEOUT_DELAY * 1000)) * hz) / 1000, arcmsr_srb_timeout, srb);
270722f2616bSXin LI 		srb->srb_flags |= SRB_FLAG_TIMER_START;
270822f2616bSXin LI 	}
2709f1c579b1SScott Long }
2710f1c579b1SScott Long /*
2711f1c579b1SScott Long *****************************************************************************************
2712f1c579b1SScott Long *****************************************************************************************
2713f1c579b1SScott Long */
2714ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb)
2715f1c579b1SScott Long {
2716ad6d6297SScott Long 	struct CommandControlBlock *srb;
2717ad6d6297SScott Long 	struct AdapterControlBlock *acb = (struct AdapterControlBlock *) abortccb->ccb_h.arcmsr_ccbacb_ptr;
271844f05562SScott Long 	u_int32_t intmask_org;
2719ad6d6297SScott Long 	int i = 0;
2720f1c579b1SScott Long 
2721ad6d6297SScott Long 	acb->num_aborts++;
2722f1c579b1SScott Long 	/*
2723ad6d6297SScott Long 	***************************************************************************
2724f1c579b1SScott Long 	** It is the upper layer do abort command this lock just prior to calling us.
2725f1c579b1SScott Long 	** First determine if we currently own this command.
2726f1c579b1SScott Long 	** Start by searching the device queue. If not found
2727f1c579b1SScott Long 	** at all, and the system wanted us to just abort the
2728f1c579b1SScott Long 	** command return success.
2729ad6d6297SScott Long 	***************************************************************************
2730f1c579b1SScott Long 	*/
2731ad6d6297SScott Long 	if(acb->srboutstandingcount != 0) {
273222f2616bSXin LI 		/* disable all outbound interrupt */
273322f2616bSXin LI 		intmask_org = arcmsr_disable_allintr(acb);
2734ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
2735ad6d6297SScott Long 			srb = acb->psrb_pool[i];
273622f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
2737ad6d6297SScott Long 				if(srb->pccb == abortccb) {
273822f2616bSXin LI 					srb->srb_state = ARCMSR_SRB_ABORTED;
2739ad6d6297SScott Long 					printf("arcmsr%d:scsi id=%d lun=%d abort srb '%p'"
2740ad6d6297SScott Long 						"outstanding command \n"
2741ad6d6297SScott Long 						, acb->pci_unit, abortccb->ccb_h.target_id
2742ad6d6297SScott Long 						, abortccb->ccb_h.target_lun, srb);
2743ad6d6297SScott Long 					arcmsr_polling_srbdone(acb, srb);
274444f05562SScott Long 					/* enable outbound Post Queue, outbound doorbell Interrupt */
274544f05562SScott Long 					arcmsr_enable_allintr(acb, intmask_org);
2746ad6d6297SScott Long 					return (TRUE);
2747f1c579b1SScott Long 				}
274822f2616bSXin LI 			}
274922f2616bSXin LI 		}
275022f2616bSXin LI 		/* enable outbound Post Queue, outbound doorbell Interrupt */
275122f2616bSXin LI 		arcmsr_enable_allintr(acb, intmask_org);
275222f2616bSXin LI 	}
275322f2616bSXin LI 	return(FALSE);
275422f2616bSXin LI }
2755f1c579b1SScott Long /*
2756f1c579b1SScott Long ****************************************************************************
2757f1c579b1SScott Long ****************************************************************************
2758f1c579b1SScott Long */
2759ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb)
2760f1c579b1SScott Long {
2761ad6d6297SScott Long 	int retry = 0;
2762f1c579b1SScott Long 
2763ad6d6297SScott Long 	acb->num_resets++;
2764ad6d6297SScott Long 	acb->acb_flags |= ACB_F_BUS_RESET;
2765ad6d6297SScott Long 	while(acb->srboutstandingcount != 0 && retry < 400) {
276644f05562SScott Long 		arcmsr_interrupt(acb);
2767ad6d6297SScott Long 		UDELAY(25000);
2768ad6d6297SScott Long 		retry++;
2769ad6d6297SScott Long 	}
2770ad6d6297SScott Long 	arcmsr_iop_reset(acb);
2771ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_BUS_RESET;
2772f1c579b1SScott Long }
2773f1c579b1SScott Long /*
2774ad6d6297SScott Long **************************************************************************
2775ad6d6297SScott Long **************************************************************************
2776ad6d6297SScott Long */
2777ad6d6297SScott Long static void arcmsr_handle_virtual_command(struct AdapterControlBlock *acb,
2778ad6d6297SScott Long 		union ccb *pccb)
2779ad6d6297SScott Long {
2780ad6d6297SScott Long 	if (pccb->ccb_h.target_lun) {
278161ba2ac6SJim Harris 		pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
2782ad6d6297SScott Long 		xpt_done(pccb);
2783ad6d6297SScott Long 		return;
2784ad6d6297SScott Long 	}
27857a7bc959SXin LI 	pccb->ccb_h.status |= CAM_REQ_CMP;
27867a7bc959SXin LI 	switch (pccb->csio.cdb_io.cdb_bytes[0]) {
27877a7bc959SXin LI 	case INQUIRY: {
27887a7bc959SXin LI 		unsigned char inqdata[36];
27897a7bc959SXin LI 		char *buffer = pccb->csio.data_ptr;
27907a7bc959SXin LI 
2791231c8b71SXin LI 		inqdata[0] = T_PROCESSOR;	/* Periph Qualifier & Periph Dev Type */
2792231c8b71SXin LI 		inqdata[1] = 0;				/* rem media bit & Dev Type Modifier */
2793231c8b71SXin LI 		inqdata[2] = 0;				/* ISO, ECMA, & ANSI versions */
2794231c8b71SXin LI 		inqdata[3] = 0;
2795231c8b71SXin LI 		inqdata[4] = 31;			/* length of additional data */
2796231c8b71SXin LI 		inqdata[5] = 0;
2797231c8b71SXin LI 		inqdata[6] = 0;
2798231c8b71SXin LI 		inqdata[7] = 0;
2799231c8b71SXin LI 		strncpy(&inqdata[8], "Areca   ", 8);	/* Vendor Identification */
2800231c8b71SXin LI 		strncpy(&inqdata[16], "RAID controller ", 16);	/* Product Identification */
2801ad6d6297SScott Long 		strncpy(&inqdata[32], "R001", 4); /* Product Revision */
2802ad6d6297SScott Long 		memcpy(buffer, inqdata, sizeof(inqdata));
2803ad6d6297SScott Long 		xpt_done(pccb);
2804ad6d6297SScott Long 	}
2805ad6d6297SScott Long 	break;
2806ad6d6297SScott Long 	case WRITE_BUFFER:
2807ad6d6297SScott Long 	case READ_BUFFER: {
2808ad6d6297SScott Long 		if (arcmsr_iop_message_xfer(acb, pccb)) {
2809ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
2810ad6d6297SScott Long 			pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
2811ad6d6297SScott Long 		}
2812ad6d6297SScott Long 		xpt_done(pccb);
2813ad6d6297SScott Long 	}
2814ad6d6297SScott Long 	break;
2815ad6d6297SScott Long 	default:
2816ad6d6297SScott Long 		xpt_done(pccb);
2817ad6d6297SScott Long 	}
2818ad6d6297SScott Long }
2819ad6d6297SScott Long /*
2820f1c579b1SScott Long *********************************************************************
2821f1c579b1SScott Long *********************************************************************
2822f1c579b1SScott Long */
2823ad6d6297SScott Long static void arcmsr_action(struct cam_sim *psim, union ccb *pccb)
2824f1c579b1SScott Long {
2825ad6d6297SScott Long 	struct AdapterControlBlock *acb;
2826f1c579b1SScott Long 
2827ad6d6297SScott Long 	acb = (struct AdapterControlBlock *) cam_sim_softc(psim);
2828ad6d6297SScott Long 	if(acb == NULL) {
2829ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_INVALID;
2830f1c579b1SScott Long 		xpt_done(pccb);
2831f1c579b1SScott Long 		return;
2832f1c579b1SScott Long 	}
2833ad6d6297SScott Long 	switch (pccb->ccb_h.func_code) {
2834ad6d6297SScott Long 	case XPT_SCSI_IO: {
2835ad6d6297SScott Long 			struct CommandControlBlock *srb;
2836ad6d6297SScott Long 			int target = pccb->ccb_h.target_id;
2837dd0b4fb6SKonstantin Belousov 			int error;
2838f1c579b1SScott Long 
2839ad6d6297SScott Long 			if(target == 16) {
2840ad6d6297SScott Long 				/* virtual device for iop message transfer */
2841ad6d6297SScott Long 				arcmsr_handle_virtual_command(acb, pccb);
2842ad6d6297SScott Long 				return;
2843ad6d6297SScott Long 			}
2844ad6d6297SScott Long 			if((srb = arcmsr_get_freesrb(acb)) == NULL) {
2845ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_RESRC_UNAVAIL;
2846f1c579b1SScott Long 				xpt_done(pccb);
2847f1c579b1SScott Long 				return;
2848f1c579b1SScott Long 			}
2849ad6d6297SScott Long 			pccb->ccb_h.arcmsr_ccbsrb_ptr = srb;
2850ad6d6297SScott Long 			pccb->ccb_h.arcmsr_ccbacb_ptr = acb;
2851ad6d6297SScott Long 			srb->pccb = pccb;
2852dd0b4fb6SKonstantin Belousov 			error =	bus_dmamap_load_ccb(acb->dm_segs_dmat
2853ad6d6297SScott Long 				, srb->dm_segs_dmamap
2854dd0b4fb6SKonstantin Belousov 				, pccb
2855231c8b71SXin LI 				, arcmsr_execute_srb, srb, /*flags*/0);
2856ad6d6297SScott Long 			if(error == EINPROGRESS) {
2857ad6d6297SScott Long 				xpt_freeze_simq(acb->psim, 1);
2858f1c579b1SScott Long 				pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
2859f1c579b1SScott Long 			}
2860f1c579b1SScott Long 			break;
2861f1c579b1SScott Long 		}
2862ad6d6297SScott Long 	case XPT_TARGET_IO: {
2863ad6d6297SScott Long 			/* target mode not yet support vendor specific commands. */
2864ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
2865f1c579b1SScott Long 			xpt_done(pccb);
2866f1c579b1SScott Long 			break;
2867f1c579b1SScott Long 		}
2868ad6d6297SScott Long 	case XPT_PATH_INQ: {
2869f1c579b1SScott Long 			struct ccb_pathinq *cpi = &pccb->cpi;
2870f1c579b1SScott Long 
2871f1c579b1SScott Long 			cpi->version_num = 1;
2872f1c579b1SScott Long 			cpi->hba_inquiry = PI_SDTR_ABLE | PI_TAG_ABLE;
2873f1c579b1SScott Long 			cpi->target_sprt = 0;
2874f1c579b1SScott Long 			cpi->hba_misc = 0;
2875f1c579b1SScott Long 			cpi->hba_eng_cnt = 0;
2876ad6d6297SScott Long 			cpi->max_target = ARCMSR_MAX_TARGETID;        /* 0-16 */
2877ad6d6297SScott Long 			cpi->max_lun = ARCMSR_MAX_TARGETLUN;	    /* 0-7 */
2878ad6d6297SScott Long 			cpi->initiator_id = ARCMSR_SCSI_INITIATOR_ID; /* 255 */
2879f1c579b1SScott Long 			cpi->bus_id = cam_sim_bus(psim);
2880f1c579b1SScott Long 			strncpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
2881f1c579b1SScott Long 			strncpy(cpi->hba_vid, "ARCMSR", HBA_IDLEN);
2882f1c579b1SScott Long 			strncpy(cpi->dev_name, cam_sim_name(psim), DEV_IDLEN);
2883f1c579b1SScott Long 			cpi->unit_number = cam_sim_unit(psim);
288444f05562SScott Long 		#ifdef	CAM_NEW_TRAN_CODE
2885dac36688SXin LI 			if(acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
2886dac36688SXin LI 				cpi->base_transfer_speed = 600000;
2887dac36688SXin LI 			else
2888dac36688SXin LI 				cpi->base_transfer_speed = 300000;
2889dac36688SXin LI 			if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
28907a7bc959SXin LI 			   (acb->vendor_device_id == PCIDevVenIDARC1680) ||
28917a7bc959SXin LI 			   (acb->vendor_device_id == PCIDevVenIDARC1214))
2892dac36688SXin LI 			{
2893dac36688SXin LI 				cpi->transport = XPORT_SAS;
2894dac36688SXin LI 				cpi->transport_version = 0;
2895dac36688SXin LI 				cpi->protocol_version = SCSI_REV_SPC2;
2896dac36688SXin LI 			}
2897dac36688SXin LI 			else
2898dac36688SXin LI 			{
2899fa9ed865SMatt Jacob 				cpi->transport = XPORT_SPI;
2900fa9ed865SMatt Jacob 				cpi->transport_version = 2;
2901fa9ed865SMatt Jacob 				cpi->protocol_version = SCSI_REV_2;
2902dac36688SXin LI 			}
2903dac36688SXin LI 			cpi->protocol = PROTO_SCSI;
290444f05562SScott Long 		#endif
2905ad6d6297SScott Long 			cpi->ccb_h.status |= CAM_REQ_CMP;
2906f1c579b1SScott Long 			xpt_done(pccb);
2907f1c579b1SScott Long 			break;
2908f1c579b1SScott Long 		}
2909ad6d6297SScott Long 	case XPT_ABORT: {
2910f1c579b1SScott Long 			union ccb *pabort_ccb;
2911f1c579b1SScott Long 
2912f1c579b1SScott Long 			pabort_ccb = pccb->cab.abort_ccb;
2913ad6d6297SScott Long 			switch (pabort_ccb->ccb_h.func_code) {
2914f1c579b1SScott Long 			case XPT_ACCEPT_TARGET_IO:
2915f1c579b1SScott Long 			case XPT_IMMED_NOTIFY:
2916f1c579b1SScott Long 			case XPT_CONT_TARGET_IO:
2917ad6d6297SScott Long 				if(arcmsr_seek_cmd2abort(pabort_ccb)==TRUE) {
2918ad6d6297SScott Long 					pabort_ccb->ccb_h.status |= CAM_REQ_ABORTED;
2919f1c579b1SScott Long 					xpt_done(pabort_ccb);
2920ad6d6297SScott Long 					pccb->ccb_h.status |= CAM_REQ_CMP;
2921ad6d6297SScott Long 				} else {
2922f1c579b1SScott Long 					xpt_print_path(pabort_ccb->ccb_h.path);
2923f1c579b1SScott Long 					printf("Not found\n");
2924ad6d6297SScott Long 					pccb->ccb_h.status |= CAM_PATH_INVALID;
2925f1c579b1SScott Long 				}
2926f1c579b1SScott Long 				break;
2927f1c579b1SScott Long 			case XPT_SCSI_IO:
2928ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_UA_ABORT;
2929f1c579b1SScott Long 				break;
2930f1c579b1SScott Long 			default:
2931ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_REQ_INVALID;
2932f1c579b1SScott Long 				break;
2933f1c579b1SScott Long 			}
2934f1c579b1SScott Long 			xpt_done(pccb);
2935f1c579b1SScott Long 			break;
2936f1c579b1SScott Long 		}
2937f1c579b1SScott Long 	case XPT_RESET_BUS:
2938ad6d6297SScott Long 	case XPT_RESET_DEV: {
2939ad6d6297SScott Long 			u_int32_t     i;
2940f1c579b1SScott Long 
2941ad6d6297SScott Long 			arcmsr_bus_reset(acb);
2942ad6d6297SScott Long 			for (i=0; i < 500; i++) {
2943f1c579b1SScott Long 				DELAY(1000);
2944f1c579b1SScott Long 			}
2945ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
2946f1c579b1SScott Long 			xpt_done(pccb);
2947f1c579b1SScott Long 			break;
2948f1c579b1SScott Long 		}
2949ad6d6297SScott Long 	case XPT_TERM_IO: {
2950ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_INVALID;
2951f1c579b1SScott Long 			xpt_done(pccb);
2952f1c579b1SScott Long 			break;
2953f1c579b1SScott Long 		}
2954ad6d6297SScott Long 	case XPT_GET_TRAN_SETTINGS: {
2955ad6d6297SScott Long 			struct ccb_trans_settings *cts;
2956ad6d6297SScott Long 
2957ad6d6297SScott Long 			if(pccb->ccb_h.target_id == 16) {
2958ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
2959ad6d6297SScott Long 				xpt_done(pccb);
2960ad6d6297SScott Long 				break;
2961ad6d6297SScott Long 			}
2962ad6d6297SScott Long 			cts = &pccb->cts;
296344f05562SScott Long 		#ifdef	CAM_NEW_TRAN_CODE
296444f05562SScott Long 			{
296544f05562SScott Long 				struct ccb_trans_settings_scsi *scsi;
296644f05562SScott Long 				struct ccb_trans_settings_spi *spi;
2967dac36688SXin LI 				struct ccb_trans_settings_sas *sas;
296844f05562SScott Long 
2969ad6d6297SScott Long 				scsi = &cts->proto_specific.scsi;
2970dac36688SXin LI 				scsi->flags = CTS_SCSI_FLAGS_TAG_ENB;
2971dac36688SXin LI 				scsi->valid = CTS_SCSI_VALID_TQ;
2972fa9ed865SMatt Jacob 				cts->protocol = PROTO_SCSI;
2973dac36688SXin LI 
2974dac36688SXin LI 				if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
29757a7bc959SXin LI 				   (acb->vendor_device_id == PCIDevVenIDARC1680) ||
29767a7bc959SXin LI 				   (acb->vendor_device_id == PCIDevVenIDARC1214))
2977dac36688SXin LI 				{
2978dac36688SXin LI 					cts->protocol_version = SCSI_REV_SPC2;
2979dac36688SXin LI 					cts->transport_version = 0;
2980dac36688SXin LI 					cts->transport = XPORT_SAS;
2981dac36688SXin LI 					sas = &cts->xport_specific.sas;
2982dac36688SXin LI 					sas->valid = CTS_SAS_VALID_SPEED;
29837a7bc959SXin LI 					if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
29847a7bc959SXin LI 					   (acb->vendor_device_id == PCIDevVenIDARC1214))
2985dac36688SXin LI 						sas->bitrate = 600000;
2986dac36688SXin LI 					else if(acb->vendor_device_id == PCIDevVenIDARC1680)
2987dac36688SXin LI 						sas->bitrate = 300000;
2988dac36688SXin LI 				}
2989dac36688SXin LI 				else
2990dac36688SXin LI 				{
2991fa9ed865SMatt Jacob 					cts->protocol_version = SCSI_REV_2;
2992fa9ed865SMatt Jacob 					cts->transport_version = 2;
2993dac36688SXin LI 					cts->transport = XPORT_SPI;
2994dac36688SXin LI 					spi = &cts->xport_specific.spi;
2995fa9ed865SMatt Jacob 					spi->flags = CTS_SPI_FLAGS_DISC_ENB;
2996dac36688SXin LI 					spi->sync_period = 2;
2997fa9ed865SMatt Jacob 					spi->sync_offset = 32;
2998fa9ed865SMatt Jacob 					spi->bus_width = MSG_EXT_WDTR_BUS_16_BIT;
29999d98ff4dSScott Long 					spi->valid = CTS_SPI_VALID_DISC
30009d98ff4dSScott Long 						| CTS_SPI_VALID_SYNC_RATE
3001fa9ed865SMatt Jacob 						| CTS_SPI_VALID_SYNC_OFFSET
3002fa9ed865SMatt Jacob 						| CTS_SPI_VALID_BUS_WIDTH;
3003dac36688SXin LI 				}
300444f05562SScott Long 			}
300544f05562SScott Long 		#else
300644f05562SScott Long 			{
300744f05562SScott Long 				cts->flags = (CCB_TRANS_DISC_ENB | CCB_TRANS_TAG_ENB);
3008dac36688SXin LI 				cts->sync_period = 2;
300944f05562SScott Long 				cts->sync_offset = 32;
301044f05562SScott Long 				cts->bus_width = MSG_EXT_WDTR_BUS_16_BIT;
301144f05562SScott Long 				cts->valid = CCB_TRANS_SYNC_RATE_VALID |
301244f05562SScott Long 				CCB_TRANS_SYNC_OFFSET_VALID |
301344f05562SScott Long 				CCB_TRANS_BUS_WIDTH_VALID |
301444f05562SScott Long 				CCB_TRANS_DISC_VALID |
301544f05562SScott Long 				CCB_TRANS_TQ_VALID;
301644f05562SScott Long 			}
301744f05562SScott Long 		#endif
3018ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
3019ad6d6297SScott Long 			xpt_done(pccb);
3020ad6d6297SScott Long 			break;
3021ad6d6297SScott Long 		}
3022ad6d6297SScott Long 	case XPT_SET_TRAN_SETTINGS: {
3023ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3024ad6d6297SScott Long 			xpt_done(pccb);
3025ad6d6297SScott Long 			break;
3026ad6d6297SScott Long 		}
3027f3b080e6SMarius Strobl 	case XPT_CALC_GEOMETRY:
3028ad6d6297SScott Long 			if(pccb->ccb_h.target_id == 16) {
3029ad6d6297SScott Long 				pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3030ad6d6297SScott Long 				xpt_done(pccb);
3031ad6d6297SScott Long 				break;
3032ad6d6297SScott Long 			}
3033f3b080e6SMarius Strobl #if __FreeBSD_version >= 500000
3034f3b080e6SMarius Strobl 			cam_calc_geometry(&pccb->ccg, 1);
3035f3b080e6SMarius Strobl #else
3036f3b080e6SMarius Strobl 			{
3037f3b080e6SMarius Strobl 			struct ccb_calc_geometry *ccg;
3038f3b080e6SMarius Strobl 			u_int32_t size_mb;
3039f3b080e6SMarius Strobl 			u_int32_t secs_per_cylinder;
3040f3b080e6SMarius Strobl 
3041f1c579b1SScott Long 			ccg = &pccb->ccg;
3042ad6d6297SScott Long 			if (ccg->block_size == 0) {
3043ad6d6297SScott Long 				pccb->ccb_h.status = CAM_REQ_INVALID;
3044ad6d6297SScott Long 				xpt_done(pccb);
3045ad6d6297SScott Long 				break;
3046ad6d6297SScott Long 			}
3047ad6d6297SScott Long 			if(((1024L * 1024L)/ccg->block_size) < 0) {
3048ad6d6297SScott Long 				pccb->ccb_h.status = CAM_REQ_INVALID;
3049ad6d6297SScott Long 				xpt_done(pccb);
3050ad6d6297SScott Long 				break;
3051ad6d6297SScott Long 			}
3052f1c579b1SScott Long 			size_mb = ccg->volume_size/((1024L * 1024L)/ccg->block_size);
3053ad6d6297SScott Long 			if(size_mb > 1024 ) {
3054f1c579b1SScott Long 				ccg->heads = 255;
3055f1c579b1SScott Long 				ccg->secs_per_track = 63;
3056ad6d6297SScott Long 			} else {
3057f1c579b1SScott Long 				ccg->heads = 64;
3058f1c579b1SScott Long 				ccg->secs_per_track = 32;
3059f1c579b1SScott Long 			}
3060f1c579b1SScott Long 			secs_per_cylinder = ccg->heads * ccg->secs_per_track;
3061f1c579b1SScott Long 			ccg->cylinders = ccg->volume_size / secs_per_cylinder;
3062ad6d6297SScott Long 			pccb->ccb_h.status |= CAM_REQ_CMP;
3063f3b080e6SMarius Strobl 			}
3064f3b080e6SMarius Strobl #endif
3065f1c579b1SScott Long 			xpt_done(pccb);
3066f1c579b1SScott Long 			break;
3067f1c579b1SScott Long 	default:
3068ad6d6297SScott Long 		pccb->ccb_h.status |= CAM_REQ_INVALID;
3069f1c579b1SScott Long 		xpt_done(pccb);
3070f1c579b1SScott Long 		break;
3071f1c579b1SScott Long 	}
3072f1c579b1SScott Long }
3073f1c579b1SScott Long /*
3074f1c579b1SScott Long **********************************************************************
3075f1c579b1SScott Long **********************************************************************
3076f1c579b1SScott Long */
307744f05562SScott Long static void arcmsr_start_hba_bgrb(struct AdapterControlBlock *acb)
3078f1c579b1SScott Long {
3079ad6d6297SScott Long 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
308044f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
308144f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
3082ad6d6297SScott Long 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
3083ad6d6297SScott Long 	}
3084f1c579b1SScott Long }
3085f1c579b1SScott Long /*
3086f1c579b1SScott Long **********************************************************************
3087f1c579b1SScott Long **********************************************************************
3088f1c579b1SScott Long */
308944f05562SScott Long static void arcmsr_start_hbb_bgrb(struct AdapterControlBlock *acb)
309044f05562SScott Long {
309144f05562SScott Long 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
3092d74001adSXin LI 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell,  ARCMSR_MESSAGE_START_BGRB);
309344f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
309444f05562SScott Long 		printf( "arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
309544f05562SScott Long 	}
309644f05562SScott Long }
309744f05562SScott Long /*
309844f05562SScott Long **********************************************************************
309944f05562SScott Long **********************************************************************
310044f05562SScott Long */
3101d74001adSXin LI static void arcmsr_start_hbc_bgrb(struct AdapterControlBlock *acb)
3102d74001adSXin LI {
3103d74001adSXin LI 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
3104d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
3105d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3106d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3107d74001adSXin LI 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
3108d74001adSXin LI 	}
3109d74001adSXin LI }
3110d74001adSXin LI /*
3111d74001adSXin LI **********************************************************************
3112d74001adSXin LI **********************************************************************
3113d74001adSXin LI */
31147a7bc959SXin LI static void arcmsr_start_hbd_bgrb(struct AdapterControlBlock *acb)
31157a7bc959SXin LI {
31167a7bc959SXin LI 	acb->acb_flags |= ACB_F_MSG_START_BGRB;
31177a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
31187a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
31197a7bc959SXin LI 		printf("arcmsr%d: wait 'start adapter background rebulid' timeout \n", acb->pci_unit);
31207a7bc959SXin LI 	}
31217a7bc959SXin LI }
31227a7bc959SXin LI /*
31237a7bc959SXin LI **********************************************************************
31247a7bc959SXin LI **********************************************************************
31257a7bc959SXin LI */
312644f05562SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb)
312744f05562SScott Long {
312844f05562SScott Long 	switch (acb->adapter_type) {
312944f05562SScott Long 	case ACB_ADAPTER_TYPE_A:
313044f05562SScott Long 		arcmsr_start_hba_bgrb(acb);
313144f05562SScott Long 		break;
313244f05562SScott Long 	case ACB_ADAPTER_TYPE_B:
313344f05562SScott Long 		arcmsr_start_hbb_bgrb(acb);
313444f05562SScott Long 		break;
3135d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
3136d74001adSXin LI 		arcmsr_start_hbc_bgrb(acb);
3137d74001adSXin LI 		break;
31387a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
31397a7bc959SXin LI 		arcmsr_start_hbd_bgrb(acb);
31407a7bc959SXin LI 		break;
314144f05562SScott Long 	}
314244f05562SScott Long }
314344f05562SScott Long /*
314444f05562SScott Long **********************************************************************
314544f05562SScott Long **
314644f05562SScott Long **********************************************************************
314744f05562SScott Long */
314844f05562SScott Long static void arcmsr_polling_hba_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3149f1c579b1SScott Long {
3150ad6d6297SScott Long 	struct CommandControlBlock *srb;
315144f05562SScott Long 	u_int32_t flag_srb, outbound_intstatus, poll_srb_done=0, poll_count=0;
3152d74001adSXin LI 	u_int16_t	error;
3153f1c579b1SScott Long 
315444f05562SScott Long polling_ccb_retry:
3155ad6d6297SScott Long 	poll_count++;
3156d74001adSXin LI 	outbound_intstatus=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
3157d74001adSXin LI 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus);	/*clear interrupt*/
315844f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3159ad6d6297SScott Long 	while(1) {
316044f05562SScott Long 		if((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
316144f05562SScott Long 			0, outbound_queueport)) == 0xFFFFFFFF) {
3162ad6d6297SScott Long 			if(poll_srb_done) {
3163ad6d6297SScott Long 				break;/*chip FIFO no ccb for completion already*/
3164ad6d6297SScott Long 			} else {
3165ad6d6297SScott Long 				UDELAY(25000);
3166d74001adSXin LI 				if ((poll_count > 100) && (poll_srb != NULL)) {
3167ad6d6297SScott Long 					break;
3168f1c579b1SScott Long 				}
316944f05562SScott Long 				goto polling_ccb_retry;
3170f1c579b1SScott Long 			}
3171ad6d6297SScott Long 		}
3172ad6d6297SScott Long 		/* check if command done with no error*/
317344f05562SScott Long 		srb = (struct CommandControlBlock *)
317444f05562SScott Long 			(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3175d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
317644f05562SScott Long 		poll_srb_done = (srb == poll_srb) ? 1:0;
317722f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
317822f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3179ad6d6297SScott Long 				printf("arcmsr%d: scsi id=%d lun=%d srb='%p'"
3180ad6d6297SScott Long 					"poll command abort successfully \n"
3181ad6d6297SScott Long 					, acb->pci_unit
3182ad6d6297SScott Long 					, srb->pccb->ccb_h.target_id
3183ad6d6297SScott Long 					, srb->pccb->ccb_h.target_lun, srb);
3184ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3185ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
3186ad6d6297SScott Long 				continue;
3187ad6d6297SScott Long 			}
3188ad6d6297SScott Long 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
3189ad6d6297SScott Long 				"srboutstandingcount=%d \n"
3190ad6d6297SScott Long 				, acb->pci_unit
3191ad6d6297SScott Long 				, srb, acb->srboutstandingcount);
3192ad6d6297SScott Long 			continue;
3193ad6d6297SScott Long 		}
3194d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
3195ad6d6297SScott Long 	}	/*drain reply FIFO*/
3196f1c579b1SScott Long }
3197f1c579b1SScott Long /*
3198f1c579b1SScott Long **********************************************************************
319944f05562SScott Long **
3200ad6d6297SScott Long **********************************************************************
3201ad6d6297SScott Long */
320244f05562SScott Long static void arcmsr_polling_hbb_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
320344f05562SScott Long {
320444f05562SScott Long 	struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
320544f05562SScott Long 	struct CommandControlBlock *srb;
320644f05562SScott Long 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
320744f05562SScott Long 	int index;
3208d74001adSXin LI 	u_int16_t	error;
320944f05562SScott Long 
321044f05562SScott Long polling_ccb_retry:
321144f05562SScott Long 	poll_count++;
321244f05562SScott Long 	CHIP_REG_WRITE32(HBB_DOORBELL,
321344f05562SScott Long 	0, iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
321444f05562SScott Long 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
321544f05562SScott Long 	while(1) {
321644f05562SScott Long 		index = phbbmu->doneq_index;
321744f05562SScott Long 		if((flag_srb = phbbmu->done_qbuffer[index]) == 0) {
321844f05562SScott Long 			if(poll_srb_done) {
321944f05562SScott Long 				break;/*chip FIFO no ccb for completion already*/
322044f05562SScott Long 			} else {
322144f05562SScott Long 				UDELAY(25000);
3222d74001adSXin LI 			    if ((poll_count > 100) && (poll_srb != NULL)) {
322344f05562SScott Long 					break;
322444f05562SScott Long 				}
322544f05562SScott Long 				goto polling_ccb_retry;
322644f05562SScott Long 			}
322744f05562SScott Long 		}
322844f05562SScott Long 		phbbmu->done_qbuffer[index] = 0;
322944f05562SScott Long 		index++;
323044f05562SScott Long 		index %= ARCMSR_MAX_HBB_POSTQUEUE;     /*if last index number set it to 0 */
323144f05562SScott Long 		phbbmu->doneq_index = index;
323244f05562SScott Long 		/* check if command done with no error*/
323344f05562SScott Long 		srb = (struct CommandControlBlock *)
323444f05562SScott Long 			(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3235d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
323644f05562SScott Long 		poll_srb_done = (srb == poll_srb) ? 1:0;
323722f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
323822f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
323944f05562SScott Long 				printf("arcmsr%d: scsi id=%d lun=%d srb='%p'"
324044f05562SScott Long 					"poll command abort successfully \n"
324144f05562SScott Long 					, acb->pci_unit
324244f05562SScott Long 					, srb->pccb->ccb_h.target_id
324344f05562SScott Long 					, srb->pccb->ccb_h.target_lun, srb);
324444f05562SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
324544f05562SScott Long 				arcmsr_srb_complete(srb, 1);
324644f05562SScott Long 				continue;
324744f05562SScott Long 			}
324844f05562SScott Long 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
324944f05562SScott Long 				"srboutstandingcount=%d \n"
325044f05562SScott Long 				, acb->pci_unit
325144f05562SScott Long 				, srb, acb->srboutstandingcount);
325244f05562SScott Long 			continue;
325344f05562SScott Long 		}
3254d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
3255d74001adSXin LI 	}	/*drain reply FIFO*/
3256d74001adSXin LI }
3257d74001adSXin LI /*
3258d74001adSXin LI **********************************************************************
3259d74001adSXin LI **
3260d74001adSXin LI **********************************************************************
3261d74001adSXin LI */
3262d74001adSXin LI static void arcmsr_polling_hbc_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3263d74001adSXin LI {
3264d74001adSXin LI 	struct CommandControlBlock *srb;
3265d74001adSXin LI 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
3266d74001adSXin LI 	u_int16_t	error;
3267d74001adSXin LI 
3268d74001adSXin LI polling_ccb_retry:
3269d74001adSXin LI 	poll_count++;
3270d74001adSXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3271d74001adSXin LI 	while(1) {
3272d74001adSXin LI 		if(!(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR)) {
3273d74001adSXin LI 			if(poll_srb_done) {
3274d74001adSXin LI 				break;/*chip FIFO no ccb for completion already*/
3275d74001adSXin LI 			} else {
3276d74001adSXin LI 				UDELAY(25000);
3277d74001adSXin LI 			    if ((poll_count > 100) && (poll_srb != NULL)) {
3278d74001adSXin LI 					break;
3279d74001adSXin LI 				}
3280d74001adSXin LI 			    if (acb->srboutstandingcount == 0) {
3281d74001adSXin LI 				    break;
3282d74001adSXin LI 			    }
3283d74001adSXin LI 				goto polling_ccb_retry;
3284d74001adSXin LI 			}
3285d74001adSXin LI 		}
3286d74001adSXin LI 		flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
3287d74001adSXin LI 		/* check if command done with no error*/
328822f2616bSXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
3289d74001adSXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
3290d74001adSXin LI 		if (poll_srb != NULL)
3291d74001adSXin LI 			poll_srb_done = (srb == poll_srb) ? 1:0;
329222f2616bSXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
329322f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3294d74001adSXin LI 				printf("arcmsr%d: scsi id=%d lun=%d srb='%p'poll command abort successfully \n"
3295d74001adSXin LI 						, acb->pci_unit, srb->pccb->ccb_h.target_id, srb->pccb->ccb_h.target_lun, srb);
3296d74001adSXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3297d74001adSXin LI 				arcmsr_srb_complete(srb, 1);
3298d74001adSXin LI 				continue;
3299d74001adSXin LI 			}
3300d74001adSXin LI 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
3301d74001adSXin LI 					, acb->pci_unit, srb, acb->srboutstandingcount);
3302d74001adSXin LI 			continue;
3303d74001adSXin LI 		}
3304d74001adSXin LI 		arcmsr_report_srb_state(acb, srb, error);
330544f05562SScott Long 	}	/*drain reply FIFO*/
330644f05562SScott Long }
330744f05562SScott Long /*
330844f05562SScott Long **********************************************************************
33097a7bc959SXin LI **
33107a7bc959SXin LI **********************************************************************
33117a7bc959SXin LI */
33127a7bc959SXin LI static void arcmsr_polling_hbd_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
33137a7bc959SXin LI {
33147a7bc959SXin LI 	struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
33157a7bc959SXin LI 	struct CommandControlBlock *srb;
33167a7bc959SXin LI 	u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
33177a7bc959SXin LI 	u_int32_t outbound_write_pointer;
33187a7bc959SXin LI 	u_int16_t	error, doneq_index;
33197a7bc959SXin LI 
33207a7bc959SXin LI polling_ccb_retry:
33217a7bc959SXin LI 	poll_count++;
33227a7bc959SXin LI 	bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
33237a7bc959SXin LI 	while(1) {
33247a7bc959SXin LI 		outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
33257a7bc959SXin LI 		doneq_index = phbdmu->doneq_index;
33267a7bc959SXin LI 		if ((outbound_write_pointer & 0xFF) == (doneq_index & 0xFF)) {
33277a7bc959SXin LI 			if(poll_srb_done) {
33287a7bc959SXin LI 				break;/*chip FIFO no ccb for completion already*/
33297a7bc959SXin LI 			} else {
33307a7bc959SXin LI 				UDELAY(25000);
33317a7bc959SXin LI 			    if ((poll_count > 100) && (poll_srb != NULL)) {
33327a7bc959SXin LI 					break;
33337a7bc959SXin LI 				}
33347a7bc959SXin LI 			    if (acb->srboutstandingcount == 0) {
33357a7bc959SXin LI 				    break;
33367a7bc959SXin LI 			    }
33377a7bc959SXin LI 				goto polling_ccb_retry;
33387a7bc959SXin LI 			}
33397a7bc959SXin LI 		}
33407a7bc959SXin LI 		doneq_index = arcmsr_get_doneq_index(phbdmu);
33417a7bc959SXin LI 		flag_srb = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
33427a7bc959SXin LI 		/* check if command done with no error*/
33437a7bc959SXin LI 		srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
33447a7bc959SXin LI         error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
33457a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
33467a7bc959SXin LI 		if (poll_srb != NULL)
33477a7bc959SXin LI 			poll_srb_done = (srb == poll_srb) ? 1:0;
33487a7bc959SXin LI 		if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
33497a7bc959SXin LI 			if(srb->srb_state == ARCMSR_SRB_ABORTED) {
33507a7bc959SXin LI 				printf("arcmsr%d: scsi id=%d lun=%d srb='%p'poll command abort successfully \n"
33517a7bc959SXin LI 						, acb->pci_unit, srb->pccb->ccb_h.target_id, srb->pccb->ccb_h.target_lun, srb);
33527a7bc959SXin LI 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
33537a7bc959SXin LI 				arcmsr_srb_complete(srb, 1);
33547a7bc959SXin LI 				continue;
33557a7bc959SXin LI 			}
33567a7bc959SXin LI 			printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
33577a7bc959SXin LI 					, acb->pci_unit, srb, acb->srboutstandingcount);
33587a7bc959SXin LI 			continue;
33597a7bc959SXin LI 		}
33607a7bc959SXin LI 		arcmsr_report_srb_state(acb, srb, error);
33617a7bc959SXin LI 	}	/*drain reply FIFO*/
33627a7bc959SXin LI }
33637a7bc959SXin LI /*
33647a7bc959SXin LI **********************************************************************
336544f05562SScott Long **********************************************************************
336644f05562SScott Long */
336744f05562SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
336844f05562SScott Long {
336944f05562SScott Long 	switch (acb->adapter_type) {
337044f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
337144f05562SScott Long 			arcmsr_polling_hba_srbdone(acb, poll_srb);
337244f05562SScott Long 		}
337344f05562SScott Long 		break;
337444f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
337544f05562SScott Long 			arcmsr_polling_hbb_srbdone(acb, poll_srb);
337644f05562SScott Long 		}
337744f05562SScott Long 		break;
3378d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
3379d74001adSXin LI 			arcmsr_polling_hbc_srbdone(acb, poll_srb);
3380d74001adSXin LI 		}
3381d74001adSXin LI 		break;
33827a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
33837a7bc959SXin LI 			arcmsr_polling_hbd_srbdone(acb, poll_srb);
33847a7bc959SXin LI 		}
33857a7bc959SXin LI 		break;
338644f05562SScott Long 	}
338744f05562SScott Long }
338844f05562SScott Long /*
338944f05562SScott Long **********************************************************************
339044f05562SScott Long **********************************************************************
339144f05562SScott Long */
339244f05562SScott Long static void arcmsr_get_hba_config(struct AdapterControlBlock *acb)
3393ad6d6297SScott Long {
3394ad6d6297SScott Long 	char *acb_firm_model = acb->firm_model;
3395ad6d6297SScott Long 	char *acb_firm_version = acb->firm_version;
3396d74001adSXin LI 	char *acb_device_map = acb->device_map;
3397d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);	/*firm_model,15,60-67*/
3398d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]);	/*firm_version,17,68-83*/
3399d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3400ad6d6297SScott Long 	int i;
3401ad6d6297SScott Long 
340244f05562SScott Long 	CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
340344f05562SScott Long 	if(!arcmsr_hba_wait_msgint_ready(acb)) {
3404d74001adSXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3405ad6d6297SScott Long 	}
3406ad6d6297SScott Long 	i = 0;
3407ad6d6297SScott Long 	while(i < 8) {
340844f05562SScott Long 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3409ad6d6297SScott Long 		/* 8 bytes firm_model, 15, 60-67*/
3410ad6d6297SScott Long 		acb_firm_model++;
3411ad6d6297SScott Long 		i++;
3412ad6d6297SScott Long 	}
3413ad6d6297SScott Long 	i=0;
3414ad6d6297SScott Long 	while(i < 16) {
341544f05562SScott Long 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3416ad6d6297SScott Long 		/* 16 bytes firm_version, 17, 68-83*/
3417ad6d6297SScott Long 		acb_firm_version++;
3418ad6d6297SScott Long 		i++;
3419ad6d6297SScott Long 	}
3420d74001adSXin LI 	i=0;
3421d74001adSXin LI 	while(i < 16) {
3422d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3423d74001adSXin LI 		acb_device_map++;
3424d74001adSXin LI 		i++;
3425d74001adSXin LI 	}
3426ad6d6297SScott Long 	printf("ARECA RAID ADAPTER%d: %s \n", acb->pci_unit, ARCMSR_DRIVER_VERSION);
3427ad6d6297SScott Long 	printf("ARECA RAID ADAPTER%d: FIRMWARE VERSION %s \n", acb->pci_unit, acb->firm_version);
3428d74001adSXin LI 	acb->firm_request_len = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[1]);   /*firm_request_len, 1, 04-07*/
3429d74001adSXin LI 	acb->firm_numbers_queue = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3430d74001adSXin LI 	acb->firm_sdram_size = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[3]);    /*firm_sdram_size, 3, 12-15*/
3431d74001adSXin LI 	acb->firm_ide_channels = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[4]);  /*firm_ide_channels, 4, 16-19*/
3432d74001adSXin LI 	acb->firm_cfg_version = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3433ad6d6297SScott Long }
3434ad6d6297SScott Long /*
3435ad6d6297SScott Long **********************************************************************
343644f05562SScott Long **********************************************************************
343744f05562SScott Long */
343844f05562SScott Long static void arcmsr_get_hbb_config(struct AdapterControlBlock *acb)
343944f05562SScott Long {
344044f05562SScott Long 	char *acb_firm_model = acb->firm_model;
344144f05562SScott Long 	char *acb_firm_version = acb->firm_version;
3442d74001adSXin LI 	char *acb_device_map = acb->device_map;
3443d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);	/*firm_model,15,60-67*/
3444d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]);	/*firm_version,17,68-83*/
3445d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
344644f05562SScott Long 	int i;
344744f05562SScott Long 
3448d74001adSXin LI 	CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
344944f05562SScott Long 	if(!arcmsr_hbb_wait_msgint_ready(acb)) {
3450d74001adSXin LI 		printf( "arcmsr%d: wait" "'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
345144f05562SScott Long 	}
345244f05562SScott Long 	i = 0;
345344f05562SScott Long 	while(i < 8) {
345444f05562SScott Long 		*acb_firm_model = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_model+i);
345544f05562SScott Long 		/* 8 bytes firm_model, 15, 60-67*/
345644f05562SScott Long 		acb_firm_model++;
345744f05562SScott Long 		i++;
345844f05562SScott Long 	}
345944f05562SScott Long 	i = 0;
346044f05562SScott Long 	while(i < 16) {
346144f05562SScott Long 		*acb_firm_version = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_version+i);
346244f05562SScott Long 		/* 16 bytes firm_version, 17, 68-83*/
346344f05562SScott Long 		acb_firm_version++;
346444f05562SScott Long 		i++;
346544f05562SScott Long 	}
3466d74001adSXin LI 	i = 0;
3467d74001adSXin LI 	while(i < 16) {
3468d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_device_map+i);
3469d74001adSXin LI 		acb_device_map++;
3470d74001adSXin LI 		i++;
3471d74001adSXin LI 	}
347244f05562SScott Long 	printf("ARECA RAID ADAPTER%d: %s \n", acb->pci_unit, ARCMSR_DRIVER_VERSION);
347344f05562SScott Long 	printf("ARECA RAID ADAPTER%d: FIRMWARE VERSION %s \n", acb->pci_unit, acb->firm_version);
3474d74001adSXin LI 	acb->firm_request_len = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1]);   /*firm_request_len, 1, 04-07*/
3475d74001adSXin LI 	acb->firm_numbers_queue = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3476d74001adSXin LI 	acb->firm_sdram_size = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3]);    /*firm_sdram_size, 3, 12-15*/
3477d74001adSXin LI 	acb->firm_ide_channels = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4]);  /*firm_ide_channels, 4, 16-19*/
3478d74001adSXin LI 	acb->firm_cfg_version = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
3479d74001adSXin LI }
3480d74001adSXin LI /*
3481d74001adSXin LI **********************************************************************
3482d74001adSXin LI **********************************************************************
3483d74001adSXin LI */
3484d74001adSXin LI static void arcmsr_get_hbc_config(struct AdapterControlBlock *acb)
3485d74001adSXin LI {
3486d74001adSXin LI 	char *acb_firm_model = acb->firm_model;
3487d74001adSXin LI 	char *acb_firm_version = acb->firm_version;
3488d74001adSXin LI 	char *acb_device_map = acb->device_map;
3489d74001adSXin LI 	size_t iop_firm_model = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);   /*firm_model,15,60-67*/
3490d74001adSXin LI 	size_t iop_firm_version = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3491d74001adSXin LI 	size_t iop_device_map = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3492d74001adSXin LI 	int i;
3493d74001adSXin LI 
3494d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
3495d74001adSXin LI 	CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3496d74001adSXin LI 	if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3497d74001adSXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3498d74001adSXin LI 	}
3499d74001adSXin LI 	i = 0;
3500d74001adSXin LI 	while(i < 8) {
3501d74001adSXin LI 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3502d74001adSXin LI 		/* 8 bytes firm_model, 15, 60-67*/
3503d74001adSXin LI 		acb_firm_model++;
3504d74001adSXin LI 		i++;
3505d74001adSXin LI 	}
3506d74001adSXin LI 	i = 0;
3507d74001adSXin LI 	while(i < 16) {
3508d74001adSXin LI 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3509d74001adSXin LI 		/* 16 bytes firm_version, 17, 68-83*/
3510d74001adSXin LI 		acb_firm_version++;
3511d74001adSXin LI 		i++;
3512d74001adSXin LI 	}
3513d74001adSXin LI 	i = 0;
3514d74001adSXin LI 	while(i < 16) {
3515d74001adSXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3516d74001adSXin LI 		acb_device_map++;
3517d74001adSXin LI 		i++;
3518d74001adSXin LI 	}
3519d74001adSXin LI 	printf("ARECA RAID ADAPTER%d: %s \n", acb->pci_unit, ARCMSR_DRIVER_VERSION);
3520d74001adSXin LI 	printf("ARECA RAID ADAPTER%d: FIRMWARE VERSION %s \n", acb->pci_unit, acb->firm_version);
3521d74001adSXin LI 	acb->firm_request_len	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[1]);	/*firm_request_len,   1, 04-07*/
3522d74001adSXin LI 	acb->firm_numbers_queue	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[2]);	/*firm_numbers_queue, 2, 08-11*/
3523d74001adSXin LI 	acb->firm_sdram_size	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[3]);	/*firm_sdram_size,    3, 12-15*/
3524d74001adSXin LI 	acb->firm_ide_channels	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[4]);	/*firm_ide_channels,  4, 16-19*/
3525d74001adSXin LI 	acb->firm_cfg_version	= CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
352644f05562SScott Long }
352744f05562SScott Long /*
352844f05562SScott Long **********************************************************************
352944f05562SScott Long **********************************************************************
353044f05562SScott Long */
35317a7bc959SXin LI static void arcmsr_get_hbd_config(struct AdapterControlBlock *acb)
35327a7bc959SXin LI {
35337a7bc959SXin LI 	char *acb_firm_model = acb->firm_model;
35347a7bc959SXin LI 	char *acb_firm_version = acb->firm_version;
35357a7bc959SXin LI 	char *acb_device_map = acb->device_map;
35367a7bc959SXin LI 	size_t iop_firm_model = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]);   /*firm_model,15,60-67*/
35377a7bc959SXin LI 	size_t iop_firm_version = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
35387a7bc959SXin LI 	size_t iop_device_map = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
35397a7bc959SXin LI 	int i;
35407a7bc959SXin LI 
35417a7bc959SXin LI 	if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE)
35427a7bc959SXin LI 		CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
35437a7bc959SXin LI 	CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
35447a7bc959SXin LI 	if(!arcmsr_hbd_wait_msgint_ready(acb)) {
35457a7bc959SXin LI 		printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
35467a7bc959SXin LI 	}
35477a7bc959SXin LI 	i = 0;
35487a7bc959SXin LI 	while(i < 8) {
35497a7bc959SXin LI 		*acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
35507a7bc959SXin LI 		/* 8 bytes firm_model, 15, 60-67*/
35517a7bc959SXin LI 		acb_firm_model++;
35527a7bc959SXin LI 		i++;
35537a7bc959SXin LI 	}
35547a7bc959SXin LI 	i = 0;
35557a7bc959SXin LI 	while(i < 16) {
35567a7bc959SXin LI 		*acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
35577a7bc959SXin LI 		/* 16 bytes firm_version, 17, 68-83*/
35587a7bc959SXin LI 		acb_firm_version++;
35597a7bc959SXin LI 		i++;
35607a7bc959SXin LI 	}
35617a7bc959SXin LI 	i = 0;
35627a7bc959SXin LI 	while(i < 16) {
35637a7bc959SXin LI 		*acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
35647a7bc959SXin LI 		acb_device_map++;
35657a7bc959SXin LI 		i++;
35667a7bc959SXin LI 	}
35677a7bc959SXin LI 	printf("ARECA RAID ADAPTER%d: %s \n", acb->pci_unit, ARCMSR_DRIVER_VERSION);
35687a7bc959SXin LI 	printf("ARECA RAID ADAPTER%d: FIRMWARE VERSION %s \n", acb->pci_unit, acb->firm_version);
35697a7bc959SXin LI 	acb->firm_request_len	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[2]);	/*firm_request_len,   1, 04-07*/
35707a7bc959SXin LI 	acb->firm_numbers_queue	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[3]);	/*firm_numbers_queue, 2, 08-11*/
35717a7bc959SXin LI 	acb->firm_sdram_size	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[4]);	/*firm_sdram_size,    3, 12-15*/
35727a7bc959SXin LI 	acb->firm_ide_channels	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[5]);	/*firm_ide_channels,  4, 16-19*/
35737a7bc959SXin LI 	acb->firm_cfg_version	= CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]);	/*firm_cfg_version,  25, 	  */
35747a7bc959SXin LI }
35757a7bc959SXin LI /*
35767a7bc959SXin LI **********************************************************************
35777a7bc959SXin LI **********************************************************************
35787a7bc959SXin LI */
357944f05562SScott Long static void arcmsr_get_firmware_spec(struct AdapterControlBlock *acb)
358044f05562SScott Long {
358144f05562SScott Long 	switch (acb->adapter_type) {
358244f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
358344f05562SScott Long 			arcmsr_get_hba_config(acb);
358444f05562SScott Long 		}
358544f05562SScott Long 		break;
358644f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
358744f05562SScott Long 			arcmsr_get_hbb_config(acb);
358844f05562SScott Long 		}
358944f05562SScott Long 		break;
3590d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
3591d74001adSXin LI 			arcmsr_get_hbc_config(acb);
3592d74001adSXin LI 		}
3593d74001adSXin LI 		break;
35947a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
35957a7bc959SXin LI 			arcmsr_get_hbd_config(acb);
35967a7bc959SXin LI 		}
35977a7bc959SXin LI 		break;
359844f05562SScott Long 	}
359944f05562SScott Long }
360044f05562SScott Long /*
360144f05562SScott Long **********************************************************************
360244f05562SScott Long **********************************************************************
360344f05562SScott Long */
360444f05562SScott Long static void arcmsr_wait_firmware_ready( struct AdapterControlBlock *acb)
360544f05562SScott Long {
360644f05562SScott Long 	int	timeout=0;
360744f05562SScott Long 
360844f05562SScott Long 	switch (acb->adapter_type) {
360944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
3610d74001adSXin LI 			while ((CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK) == 0)
361144f05562SScott Long 			{
361244f05562SScott Long 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
361344f05562SScott Long 				{
3614d74001adSXin LI 					printf( "arcmsr%d:timed out waiting for firmware \n", acb->pci_unit);
361544f05562SScott Long 					return;
361644f05562SScott Long 				}
361744f05562SScott Long 				UDELAY(15000); /* wait 15 milli-seconds */
361844f05562SScott Long 			}
361944f05562SScott Long 		}
362044f05562SScott Long 		break;
362144f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
3622d74001adSXin LI 			while ((CHIP_REG_READ32(HBB_DOORBELL, 0, iop2drv_doorbell) & ARCMSR_MESSAGE_FIRMWARE_OK) == 0)
362344f05562SScott Long 			{
362444f05562SScott Long 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
362544f05562SScott Long 				{
3626d74001adSXin LI 					printf( "arcmsr%d: timed out waiting for firmware \n", acb->pci_unit);
362744f05562SScott Long 					return;
362844f05562SScott Long 				}
362944f05562SScott Long 				UDELAY(15000); /* wait 15 milli-seconds */
363044f05562SScott Long 			}
3631d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
3632d74001adSXin LI 		}
3633d74001adSXin LI 		break;
3634d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
3635d74001adSXin LI 			while ((CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK) == 0)
3636d74001adSXin LI 			{
3637d74001adSXin LI 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
3638d74001adSXin LI 				{
3639d74001adSXin LI 					printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
3640d74001adSXin LI 					return;
3641d74001adSXin LI 				}
3642d74001adSXin LI 				UDELAY(15000); /* wait 15 milli-seconds */
3643d74001adSXin LI 			}
364444f05562SScott Long 		}
364544f05562SScott Long 		break;
36467a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
36477a7bc959SXin LI 			while ((CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBDMU_MESSAGE_FIRMWARE_OK) == 0)
36487a7bc959SXin LI 			{
36497a7bc959SXin LI 				if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
36507a7bc959SXin LI 				{
36517a7bc959SXin LI 					printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
36527a7bc959SXin LI 					return;
36537a7bc959SXin LI 				}
36547a7bc959SXin LI 				UDELAY(15000); /* wait 15 milli-seconds */
36557a7bc959SXin LI 			}
36567a7bc959SXin LI 		}
36577a7bc959SXin LI 		break;
365844f05562SScott Long 	}
365944f05562SScott Long }
366044f05562SScott Long /*
366144f05562SScott Long **********************************************************************
366244f05562SScott Long **********************************************************************
366344f05562SScott Long */
366444f05562SScott Long static void arcmsr_clear_doorbell_queue_buffer( struct AdapterControlBlock *acb)
366544f05562SScott Long {
3666d74001adSXin LI 	u_int32_t outbound_doorbell;
3667d74001adSXin LI 
366844f05562SScott Long 	switch (acb->adapter_type) {
366944f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
367044f05562SScott Long 			/* empty doorbell Qbuffer if door bell ringed */
3671d74001adSXin LI 			outbound_doorbell = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_doorbell);
3672d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_doorbell, outbound_doorbell);	/*clear doorbell interrupt */
3673d74001adSXin LI 			CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
3674d74001adSXin LI 
367544f05562SScott Long 		}
367644f05562SScott Long 		break;
367744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
3678d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);/*clear interrupt and message state*/
3679d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
368044f05562SScott Long 			/* let IOP know data has been read */
368144f05562SScott Long 		}
368244f05562SScott Long 		break;
3683d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
3684d74001adSXin LI 			/* empty doorbell Qbuffer if door bell ringed */
3685d74001adSXin LI 			outbound_doorbell = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
3686d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, outbound_doorbell);	/*clear doorbell interrupt */
3687d74001adSXin LI 			CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
36887a7bc959SXin LI 			CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell_clear); /* Dummy read to force pci flush */
36897a7bc959SXin LI 			CHIP_REG_READ32(HBC_MessageUnit, 0, inbound_doorbell); /* Dummy read to force pci flush */
36907a7bc959SXin LI 		}
36917a7bc959SXin LI 		break;
36927a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
36937a7bc959SXin LI 			/* empty doorbell Qbuffer if door bell ringed */
36947a7bc959SXin LI 			outbound_doorbell = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell);
36957a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, outbound_doorbell);	/*clear doorbell interrupt */
36967a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
3697d74001adSXin LI 
3698d74001adSXin LI 		}
3699d74001adSXin LI 		break;
370044f05562SScott Long 	}
370144f05562SScott Long }
370244f05562SScott Long /*
370344f05562SScott Long ************************************************************************
370444f05562SScott Long ************************************************************************
370544f05562SScott Long */
370644f05562SScott Long static u_int32_t arcmsr_iop_confirm(struct AdapterControlBlock *acb)
370744f05562SScott Long {
370844f05562SScott Long 	unsigned long srb_phyaddr;
370944f05562SScott Long 	u_int32_t srb_phyaddr_hi32;
37107a7bc959SXin LI 	u_int32_t srb_phyaddr_lo32;
371144f05562SScott Long 
371244f05562SScott Long 	/*
371344f05562SScott Long 	********************************************************************
371444f05562SScott Long 	** here we need to tell iop 331 our freesrb.HighPart
371544f05562SScott Long 	** if freesrb.HighPart is not zero
371644f05562SScott Long 	********************************************************************
371744f05562SScott Long 	*/
3718d74001adSXin LI 	srb_phyaddr = (unsigned long) acb->srb_phyaddr.phyaddr;
3719d74001adSXin LI 	srb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
37207a7bc959SXin LI 	srb_phyaddr_lo32 = acb->srb_phyaddr.B.phyadd_low;
372144f05562SScott Long 	switch (acb->adapter_type) {
372244f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
372344f05562SScott Long 			if(srb_phyaddr_hi32 != 0) {
3724d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
3725d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
3726d74001adSXin LI 				CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
372744f05562SScott Long 				if(!arcmsr_hba_wait_msgint_ready(acb)) {
3728d74001adSXin LI 					printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
372944f05562SScott Long 					return FALSE;
373044f05562SScott Long 				}
373144f05562SScott Long 			}
373244f05562SScott Long 		}
373344f05562SScott Long 		break;
373444f05562SScott Long 		/*
373544f05562SScott Long 		***********************************************************************
373644f05562SScott Long 		**    if adapter type B, set window of "post command Q"
373744f05562SScott Long 		***********************************************************************
373844f05562SScott Long 		*/
373944f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
374044f05562SScott Long 			u_int32_t post_queue_phyaddr;
374144f05562SScott Long 			struct HBB_MessageUnit *phbbmu;
374244f05562SScott Long 
374344f05562SScott Long 			phbbmu = (struct HBB_MessageUnit *)acb->pmu;
374444f05562SScott Long 			phbbmu->postq_index = 0;
374544f05562SScott Long 			phbbmu->doneq_index = 0;
3746d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_SET_POST_WINDOW);
374744f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
3748d74001adSXin LI 				printf( "arcmsr%d: 'set window of post command Q' timeout\n", acb->pci_unit);
374944f05562SScott Long 				return FALSE;
375044f05562SScott Long 			}
375122f2616bSXin LI 			post_queue_phyaddr = srb_phyaddr + ARCMSR_SRBS_POOL_SIZE
375244f05562SScott Long 								+ offsetof(struct HBB_MessageUnit, post_qbuffer);
3753d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
3754d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1], srb_phyaddr_hi32); /* normal should be zero */
3755d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ size (256+8)*4 */
3756d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3], post_queue_phyaddr+1056); /* doneQ size (256+8)*4 */
3757d74001adSXin LI 			CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4], 1056); /* srb maxQ size must be --> [(256+8)*4] */
3758d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_SET_CONFIG);
375944f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
376044f05562SScott Long 				printf( "arcmsr%d: 'set command Q window' timeout \n", acb->pci_unit);
376144f05562SScott Long 				return FALSE;
376244f05562SScott Long 			}
3763d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell, ARCMSR_MESSAGE_START_DRIVER_MODE);
376444f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
376544f05562SScott Long 				printf( "arcmsr%d: 'start diver mode' timeout \n", acb->pci_unit);
376644f05562SScott Long 				return FALSE;
376744f05562SScott Long 			}
376844f05562SScott Long 		}
376944f05562SScott Long 		break;
3770d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
3771d74001adSXin LI 			if(srb_phyaddr_hi32 != 0) {
3772d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
3773d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
3774d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
3775d74001adSXin LI 				CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3776d74001adSXin LI 				if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3777d74001adSXin LI 					printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
3778d74001adSXin LI 					return FALSE;
3779d74001adSXin LI 				}
3780d74001adSXin LI 			}
3781d74001adSXin LI 		}
3782d74001adSXin LI 		break;
37837a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
37847a7bc959SXin LI 			u_int32_t post_queue_phyaddr, done_queue_phyaddr;
37857a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu;
37867a7bc959SXin LI 
37877a7bc959SXin LI 			phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
37887a7bc959SXin LI 			phbdmu->postq_index = 0;
37897a7bc959SXin LI 			phbdmu->doneq_index = 0x40FF;
37907a7bc959SXin LI 			post_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
37917a7bc959SXin LI 								+ offsetof(struct HBD_MessageUnit0, post_qbuffer);
37927a7bc959SXin LI 			done_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
37937a7bc959SXin LI 								+ offsetof(struct HBD_MessageUnit0, done_qbuffer);
37947a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
37957a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
37967a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ base */
37977a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[3], done_queue_phyaddr); /* doneQ base */
37987a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[4], 0x100);
37997a7bc959SXin LI 			CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
38007a7bc959SXin LI 			if(!arcmsr_hbd_wait_msgint_ready(acb)) {
38017a7bc959SXin LI 				printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
38027a7bc959SXin LI 				return FALSE;
38037a7bc959SXin LI 			}
38047a7bc959SXin LI 		}
38057a7bc959SXin LI 		break;
380644f05562SScott Long 	}
3807dac36688SXin LI 	return (TRUE);
380844f05562SScott Long }
380944f05562SScott Long /*
381044f05562SScott Long ************************************************************************
381144f05562SScott Long ************************************************************************
381244f05562SScott Long */
381344f05562SScott Long static void arcmsr_enable_eoi_mode(struct AdapterControlBlock *acb)
381444f05562SScott Long {
381544f05562SScott Long 	switch (acb->adapter_type)
381644f05562SScott Long 	{
381744f05562SScott Long 	case ACB_ADAPTER_TYPE_A:
3818d74001adSXin LI 	case ACB_ADAPTER_TYPE_C:
38197a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D:
3820d74001adSXin LI 		break;
382144f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
3822d74001adSXin LI 			CHIP_REG_WRITE32(HBB_DOORBELL, 0, drv2iop_doorbell,ARCMSR_MESSAGE_ACTIVE_EOI_MODE);
382344f05562SScott Long 			if(!arcmsr_hbb_wait_msgint_ready(acb)) {
3824d74001adSXin LI 				printf( "arcmsr%d: 'iop enable eoi mode' timeout \n", acb->pci_unit);
382544f05562SScott Long 				return;
382644f05562SScott Long 			}
382744f05562SScott Long 		}
382844f05562SScott Long 		break;
382944f05562SScott Long 	}
383044f05562SScott Long }
383144f05562SScott Long /*
383244f05562SScott Long **********************************************************************
3833ad6d6297SScott Long **********************************************************************
3834ad6d6297SScott Long */
3835ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb)
3836ad6d6297SScott Long {
383744f05562SScott Long 	u_int32_t intmask_org;
3838ad6d6297SScott Long 
383944f05562SScott Long 	/* disable all outbound interrupt */
384044f05562SScott Long 	intmask_org = arcmsr_disable_allintr(acb);
384144f05562SScott Long 	arcmsr_wait_firmware_ready(acb);
384244f05562SScott Long 	arcmsr_iop_confirm(acb);
3843ad6d6297SScott Long 	arcmsr_get_firmware_spec(acb);
384444f05562SScott Long 	/*start background rebuild*/
3845ad6d6297SScott Long 	arcmsr_start_adapter_bgrb(acb);
384644f05562SScott Long 	/* empty doorbell Qbuffer if door bell ringed */
384744f05562SScott Long 	arcmsr_clear_doorbell_queue_buffer(acb);
384844f05562SScott Long 	arcmsr_enable_eoi_mode(acb);
384944f05562SScott Long 	/* enable outbound Post Queue, outbound doorbell Interrupt */
385044f05562SScott Long 	arcmsr_enable_allintr(acb, intmask_org);
3851ad6d6297SScott Long 	acb->acb_flags |= ACB_F_IOP_INITED;
3852ad6d6297SScott Long }
3853ad6d6297SScott Long /*
3854ad6d6297SScott Long **********************************************************************
3855f1c579b1SScott Long **********************************************************************
3856f1c579b1SScott Long */
3857231c8b71SXin LI static void arcmsr_map_free_srb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
3858f1c579b1SScott Long {
3859ad6d6297SScott Long 	struct AdapterControlBlock *acb = arg;
3860ad6d6297SScott Long 	struct CommandControlBlock *srb_tmp;
386144f05562SScott Long 	u_int32_t i;
3862ad6d6297SScott Long 	unsigned long srb_phyaddr = (unsigned long)segs->ds_addr;
3863f1c579b1SScott Long 
3864d74001adSXin LI 	acb->srb_phyaddr.phyaddr = srb_phyaddr;
38657a7bc959SXin LI 	srb_tmp = (struct CommandControlBlock *)acb->uncacheptr;
3866ad6d6297SScott Long 	for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
386744f05562SScott Long 		if(bus_dmamap_create(acb->dm_segs_dmat,
386844f05562SScott Long 			 /*flags*/0, &srb_tmp->dm_segs_dmamap) != 0) {
3869ad6d6297SScott Long 			acb->acb_flags |= ACB_F_MAPFREESRB_FAILD;
387044f05562SScott Long 			printf("arcmsr%d:"
387144f05562SScott Long 			" srb dmamap bus_dmamap_create error\n", acb->pci_unit);
3872ad6d6297SScott Long 			return;
3873ad6d6297SScott Long 		}
38747a7bc959SXin LI 		if((acb->adapter_type == ACB_ADAPTER_TYPE_C) || (acb->adapter_type == ACB_ADAPTER_TYPE_D))
38757a7bc959SXin LI 		{
38767a7bc959SXin LI 			srb_tmp->cdb_phyaddr_low = srb_phyaddr;
38777a7bc959SXin LI 			srb_tmp->cdb_phyaddr_high = (u_int32_t)((srb_phyaddr >> 16) >> 16);
38787a7bc959SXin LI 		}
38797a7bc959SXin LI 		else
38807a7bc959SXin LI 			srb_tmp->cdb_phyaddr_low = srb_phyaddr >> 5;
3881ad6d6297SScott Long 		srb_tmp->acb = acb;
3882ad6d6297SScott Long 		acb->srbworkingQ[i] = acb->psrb_pool[i] = srb_tmp;
388322f2616bSXin LI 		srb_phyaddr = srb_phyaddr + SRB_SIZE;
388422f2616bSXin LI 		srb_tmp = (struct CommandControlBlock *)((unsigned long)srb_tmp + SRB_SIZE);
3885ad6d6297SScott Long 	}
3886ad6d6297SScott Long 	acb->vir2phy_offset = (unsigned long)srb_tmp - (unsigned long)srb_phyaddr;
3887f1c579b1SScott Long }
3888f1c579b1SScott Long /*
3889f1c579b1SScott Long ************************************************************************
3890f1c579b1SScott Long ************************************************************************
3891f1c579b1SScott Long */
3892ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb)
3893f1c579b1SScott Long {
3894f1c579b1SScott Long 	/* remove the control device */
3895ad6d6297SScott Long 	if(acb->ioctl_dev != NULL) {
3896ad6d6297SScott Long 		destroy_dev(acb->ioctl_dev);
3897f1c579b1SScott Long 	}
3898ad6d6297SScott Long 	bus_dmamap_unload(acb->srb_dmat, acb->srb_dmamap);
3899ad6d6297SScott Long 	bus_dmamap_destroy(acb->srb_dmat, acb->srb_dmamap);
3900ad6d6297SScott Long 	bus_dma_tag_destroy(acb->srb_dmat);
3901ad6d6297SScott Long 	bus_dma_tag_destroy(acb->dm_segs_dmat);
3902ad6d6297SScott Long 	bus_dma_tag_destroy(acb->parent_dmat);
3903f1c579b1SScott Long }
3904f1c579b1SScott Long /*
3905f1c579b1SScott Long ************************************************************************
3906f1c579b1SScott Long ************************************************************************
3907f1c579b1SScott Long */
39087a7bc959SXin LI static void arcmsr_mutex_init(struct AdapterControlBlock *acb)
39097a7bc959SXin LI {
39107a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->isr_lock, "arcmsr isr lock");
39117a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->srb_lock, "arcmsr srb lock");
39127a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->postDone_lock, "arcmsr postQ lock");
39137a7bc959SXin LI 	ARCMSR_LOCK_INIT(&acb->qbuffer_lock, "arcmsr RW buffer lock");
39147a7bc959SXin LI }
39157a7bc959SXin LI /*
39167a7bc959SXin LI ************************************************************************
39177a7bc959SXin LI ************************************************************************
39187a7bc959SXin LI */
39197a7bc959SXin LI static void arcmsr_mutex_destroy(struct AdapterControlBlock *acb)
39207a7bc959SXin LI {
39217a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->qbuffer_lock);
39227a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->postDone_lock);
39237a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->srb_lock);
39247a7bc959SXin LI 	ARCMSR_LOCK_DESTROY(&acb->isr_lock);
39257a7bc959SXin LI }
39267a7bc959SXin LI /*
39277a7bc959SXin LI ************************************************************************
39287a7bc959SXin LI ************************************************************************
39297a7bc959SXin LI */
3930ad6d6297SScott Long static u_int32_t arcmsr_initialize(device_t dev)
3931f1c579b1SScott Long {
3932ad6d6297SScott Long 	struct AdapterControlBlock *acb = device_get_softc(dev);
3933ad6d6297SScott Long 	u_int16_t pci_command;
393444f05562SScott Long 	int i, j,max_coherent_size;
3935dac36688SXin LI 	u_int32_t vendor_dev_id;
3936f1c579b1SScott Long 
3937dac36688SXin LI 	vendor_dev_id = pci_get_devid(dev);
3938dac36688SXin LI 	acb->vendor_device_id = vendor_dev_id;
3939dac36688SXin LI 	switch (vendor_dev_id) {
3940dac36688SXin LI 	case PCIDevVenIDARC1880:
3941dac36688SXin LI 	case PCIDevVenIDARC1882:
3942dac36688SXin LI 	case PCIDevVenIDARC1213:
3943dac36688SXin LI 	case PCIDevVenIDARC1223: {
3944d74001adSXin LI 			acb->adapter_type = ACB_ADAPTER_TYPE_C;
3945dac36688SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
3946d74001adSXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
3947d74001adSXin LI 		}
3948d74001adSXin LI 		break;
39497a7bc959SXin LI 	case PCIDevVenIDARC1214: {
39507a7bc959SXin LI 			acb->adapter_type = ACB_ADAPTER_TYPE_D;
39517a7bc959SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
39527a7bc959SXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBD_MessageUnit0));
39537a7bc959SXin LI 		}
39547a7bc959SXin LI 		break;
3955231c8b71SXin LI 	case PCIDevVenIDARC1200:
395644f05562SScott Long 	case PCIDevVenIDARC1201: {
395744f05562SScott Long 			acb->adapter_type = ACB_ADAPTER_TYPE_B;
3958dac36688SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
3959d74001adSXin LI 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBB_MessageUnit));
396044f05562SScott Long 		}
396144f05562SScott Long 		break;
396244f05562SScott Long 	case PCIDevVenIDARC1110:
396344f05562SScott Long 	case PCIDevVenIDARC1120:
396444f05562SScott Long 	case PCIDevVenIDARC1130:
396544f05562SScott Long 	case PCIDevVenIDARC1160:
396644f05562SScott Long 	case PCIDevVenIDARC1170:
396744f05562SScott Long 	case PCIDevVenIDARC1210:
396844f05562SScott Long 	case PCIDevVenIDARC1220:
396944f05562SScott Long 	case PCIDevVenIDARC1230:
3970231c8b71SXin LI 	case PCIDevVenIDARC1231:
397144f05562SScott Long 	case PCIDevVenIDARC1260:
3972231c8b71SXin LI 	case PCIDevVenIDARC1261:
397344f05562SScott Long 	case PCIDevVenIDARC1270:
397444f05562SScott Long 	case PCIDevVenIDARC1280:
3975d74001adSXin LI 	case PCIDevVenIDARC1212:
3976d74001adSXin LI 	case PCIDevVenIDARC1222:
397744f05562SScott Long 	case PCIDevVenIDARC1380:
397844f05562SScott Long 	case PCIDevVenIDARC1381:
397944f05562SScott Long 	case PCIDevVenIDARC1680:
398044f05562SScott Long 	case PCIDevVenIDARC1681: {
398144f05562SScott Long 			acb->adapter_type = ACB_ADAPTER_TYPE_A;
3982dac36688SXin LI 			acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
398344f05562SScott Long 			max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
398444f05562SScott Long 		}
398544f05562SScott Long 		break;
398644f05562SScott Long 	default: {
398744f05562SScott Long 			printf("arcmsr%d:"
398844f05562SScott Long 			" unknown RAID adapter type \n", device_get_unit(dev));
398944f05562SScott Long 			return ENOMEM;
399044f05562SScott Long 		}
399144f05562SScott Long 	}
39927a7bc959SXin LI #if __FreeBSD_version >= 700000
3993b6f97155SScott Long 	if(bus_dma_tag_create(  /*PCI parent*/		bus_get_dma_tag(dev),
39947a7bc959SXin LI #else
39957a7bc959SXin LI 	if(bus_dma_tag_create(  /*PCI parent*/		NULL,
39967a7bc959SXin LI #endif
3997f1c579b1SScott Long 							/*alignemnt*/	1,
3998f1c579b1SScott Long 							/*boundary*/	0,
3999701d9f1fSScott Long 							/*lowaddr*/		BUS_SPACE_MAXADDR,
4000f1c579b1SScott Long 							/*highaddr*/	BUS_SPACE_MAXADDR,
4001f1c579b1SScott Long 							/*filter*/		NULL,
4002f1c579b1SScott Long 							/*filterarg*/	NULL,
4003f1c579b1SScott Long 							/*maxsize*/		BUS_SPACE_MAXSIZE_32BIT,
4004f1c579b1SScott Long 							/*nsegments*/	BUS_SPACE_UNRESTRICTED,
4005f1c579b1SScott Long 							/*maxsegsz*/	BUS_SPACE_MAXSIZE_32BIT,
4006f1c579b1SScott Long 							/*flags*/		0,
400722f2616bSXin LI #if __FreeBSD_version >= 501102
4008f1c579b1SScott Long 							/*lockfunc*/	NULL,
4009f1c579b1SScott Long 							/*lockarg*/		NULL,
4010f1c579b1SScott Long #endif
4011231c8b71SXin LI 						&acb->parent_dmat) != 0)
4012f1c579b1SScott Long 	{
401344f05562SScott Long 		printf("arcmsr%d: parent_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4014f1c579b1SScott Long 		return ENOMEM;
4015f1c579b1SScott Long 	}
4016231c8b71SXin LI 
4017f1c579b1SScott Long 	/* Create a single tag describing a region large enough to hold all of the s/g lists we will need. */
4018ad6d6297SScott Long 	if(bus_dma_tag_create(  /*parent_dmat*/	acb->parent_dmat,
4019f1c579b1SScott Long 							/*alignment*/	1,
4020f1c579b1SScott Long 							/*boundary*/	0,
402122f2616bSXin LI #ifdef PAE
402222f2616bSXin LI 							/*lowaddr*/		BUS_SPACE_MAXADDR_32BIT,
402322f2616bSXin LI #else
4024f1c579b1SScott Long 							/*lowaddr*/		BUS_SPACE_MAXADDR,
402522f2616bSXin LI #endif
4026f1c579b1SScott Long 							/*highaddr*/	BUS_SPACE_MAXADDR,
4027f1c579b1SScott Long 							/*filter*/		NULL,
4028f1c579b1SScott Long 							/*filterarg*/	NULL,
4029231c8b71SXin LI 							/*maxsize*/		ARCMSR_MAX_SG_ENTRIES * PAGE_SIZE * ARCMSR_MAX_FREESRB_NUM,
4030f1c579b1SScott Long 							/*nsegments*/	ARCMSR_MAX_SG_ENTRIES,
4031f1c579b1SScott Long 							/*maxsegsz*/	BUS_SPACE_MAXSIZE_32BIT,
4032ad6d6297SScott Long 							/*flags*/		0,
403322f2616bSXin LI #if __FreeBSD_version >= 501102
4034f1c579b1SScott Long 							/*lockfunc*/	busdma_lock_mutex,
40357a7bc959SXin LI 							/*lockarg*/		&acb->isr_lock,
4036f1c579b1SScott Long #endif
4037231c8b71SXin LI 						&acb->dm_segs_dmat) != 0)
4038f1c579b1SScott Long 	{
4039ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
404044f05562SScott Long 		printf("arcmsr%d: dm_segs_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4041f1c579b1SScott Long 		return ENOMEM;
4042f1c579b1SScott Long 	}
4043231c8b71SXin LI 
4044ad6d6297SScott Long 	/* DMA tag for our srb structures.... Allocate the freesrb memory */
4045ad6d6297SScott Long 	if(bus_dma_tag_create(  /*parent_dmat*/	acb->parent_dmat,
404644f05562SScott Long 							/*alignment*/	0x20,
4047f1c579b1SScott Long 							/*boundary*/	0,
4048f1c579b1SScott Long 							/*lowaddr*/		BUS_SPACE_MAXADDR_32BIT,
4049f1c579b1SScott Long 							/*highaddr*/	BUS_SPACE_MAXADDR,
4050f1c579b1SScott Long 							/*filter*/		NULL,
4051f1c579b1SScott Long 							/*filterarg*/	NULL,
405244f05562SScott Long 							/*maxsize*/		max_coherent_size,
4053f1c579b1SScott Long 							/*nsegments*/	1,
4054f1c579b1SScott Long 							/*maxsegsz*/	BUS_SPACE_MAXSIZE_32BIT,
4055701d9f1fSScott Long 							/*flags*/		0,
405622f2616bSXin LI #if __FreeBSD_version >= 501102
4057f1c579b1SScott Long 							/*lockfunc*/	NULL,
4058f1c579b1SScott Long 							/*lockarg*/		NULL,
4059f1c579b1SScott Long #endif
4060231c8b71SXin LI 						&acb->srb_dmat) != 0)
4061f1c579b1SScott Long 	{
4062ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4063ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
406444f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dma_tag_create failure!\n", device_get_unit(dev));
4065f1c579b1SScott Long 		return ENXIO;
4066f1c579b1SScott Long 	}
4067f1c579b1SScott Long 	/* Allocation for our srbs */
4068d74001adSXin LI 	if(bus_dmamem_alloc(acb->srb_dmat, (void **)&acb->uncacheptr, BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, &acb->srb_dmamap) != 0) {
4069ad6d6297SScott Long 		bus_dma_tag_destroy(acb->srb_dmat);
4070ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4071ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
407244f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dmamem_alloc failure!\n", device_get_unit(dev));
4073f1c579b1SScott Long 		return ENXIO;
4074f1c579b1SScott Long 	}
4075f1c579b1SScott Long 	/* And permanently map them */
4076231c8b71SXin LI 	if(bus_dmamap_load(acb->srb_dmat, acb->srb_dmamap, acb->uncacheptr, max_coherent_size, arcmsr_map_free_srb, acb, /*flags*/0)) {
4077ad6d6297SScott Long 		bus_dma_tag_destroy(acb->srb_dmat);
4078ad6d6297SScott Long 		bus_dma_tag_destroy(acb->dm_segs_dmat);
4079ad6d6297SScott Long 		bus_dma_tag_destroy(acb->parent_dmat);
408044f05562SScott Long 		printf("arcmsr%d: srb_dmat bus_dmamap_load failure!\n", device_get_unit(dev));
4081f1c579b1SScott Long 		return ENXIO;
4082f1c579b1SScott Long 	}
4083f1c579b1SScott Long 	pci_command = pci_read_config(dev, PCIR_COMMAND, 2);
4084f1c579b1SScott Long 	pci_command |= PCIM_CMD_BUSMASTEREN;
4085f1c579b1SScott Long 	pci_command |= PCIM_CMD_PERRESPEN;
4086f1c579b1SScott Long 	pci_command |= PCIM_CMD_MWRICEN;
4087f1c579b1SScott Long 	/* Enable Busmaster/Mem */
4088f1c579b1SScott Long 	pci_command |= PCIM_CMD_MEMEN;
4089f1c579b1SScott Long 	pci_write_config(dev, PCIR_COMMAND, pci_command, 2);
409044f05562SScott Long 	switch(acb->adapter_type) {
409144f05562SScott Long 	case ACB_ADAPTER_TYPE_A: {
409244f05562SScott Long 			u_int32_t rid0 = PCIR_BAR(0);
409344f05562SScott Long 			vm_offset_t	mem_base0;
409444f05562SScott Long 
4095d74001adSXin LI 			acb->sys_res_arcmsr[0] = bus_alloc_resource(dev,SYS_RES_MEMORY, &rid0, 0ul, ~0ul, 0x1000, RF_ACTIVE);
409644f05562SScott Long 			if(acb->sys_res_arcmsr[0] == NULL) {
4097ad6d6297SScott Long 				arcmsr_free_resource(acb);
4098d74001adSXin LI 				printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4099f1c579b1SScott Long 				return ENOMEM;
4100f1c579b1SScott Long 			}
410144f05562SScott Long 			if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4102ad6d6297SScott Long 				arcmsr_free_resource(acb);
4103d74001adSXin LI 				printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4104f1c579b1SScott Long 				return ENXIO;
4105f1c579b1SScott Long 			}
410644f05562SScott Long 			mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
410744f05562SScott Long 			if(mem_base0 == 0) {
4108ad6d6297SScott Long 				arcmsr_free_resource(acb);
4109d74001adSXin LI 				printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4110f1c579b1SScott Long 				return ENXIO;
4111f1c579b1SScott Long 			}
411244f05562SScott Long 			acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
411344f05562SScott Long 			acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
411444f05562SScott Long 			acb->pmu = (struct MessageUnit_UNION *)mem_base0;
411544f05562SScott Long 		}
411644f05562SScott Long 		break;
411744f05562SScott Long 	case ACB_ADAPTER_TYPE_B: {
411844f05562SScott Long 			struct HBB_MessageUnit *phbbmu;
411944f05562SScott Long 			struct CommandControlBlock *freesrb;
412044f05562SScott Long 			u_int32_t rid[]={ PCIR_BAR(0), PCIR_BAR(2) };
412144f05562SScott Long 			vm_offset_t	mem_base[]={0,0};
412244f05562SScott Long 			for(i=0; i < 2; i++) {
412344f05562SScott Long 				if(i == 0) {
4124d74001adSXin LI 					acb->sys_res_arcmsr[i] = bus_alloc_resource(dev,SYS_RES_MEMORY, &rid[i],
4125231c8b71SXin LI 											0ul, ~0ul, sizeof(struct HBB_DOORBELL), RF_ACTIVE);
412644f05562SScott Long 				} else {
4127d74001adSXin LI 					acb->sys_res_arcmsr[i] = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid[i],
4128231c8b71SXin LI 											0ul, ~0ul, sizeof(struct HBB_RWBUFFER), RF_ACTIVE);
412944f05562SScott Long 				}
413044f05562SScott Long 				if(acb->sys_res_arcmsr[i] == NULL) {
413144f05562SScott Long 					arcmsr_free_resource(acb);
4132d74001adSXin LI 					printf("arcmsr%d: bus_alloc_resource %d failure!\n", device_get_unit(dev), i);
413344f05562SScott Long 					return ENOMEM;
413444f05562SScott Long 				}
413544f05562SScott Long 				if(rman_get_start(acb->sys_res_arcmsr[i]) <= 0) {
413644f05562SScott Long 					arcmsr_free_resource(acb);
4137d74001adSXin LI 					printf("arcmsr%d: rman_get_start %d failure!\n", device_get_unit(dev), i);
413844f05562SScott Long 					return ENXIO;
413944f05562SScott Long 				}
414044f05562SScott Long 				mem_base[i] = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[i]);
414144f05562SScott Long 				if(mem_base[i] == 0) {
414244f05562SScott Long 					arcmsr_free_resource(acb);
4143d74001adSXin LI 					printf("arcmsr%d: rman_get_virtual %d failure!\n", device_get_unit(dev), i);
414444f05562SScott Long 					return ENXIO;
414544f05562SScott Long 				}
414644f05562SScott Long 				acb->btag[i] = rman_get_bustag(acb->sys_res_arcmsr[i]);
414744f05562SScott Long 				acb->bhandle[i] = rman_get_bushandle(acb->sys_res_arcmsr[i]);
414844f05562SScott Long 			}
414944f05562SScott Long 			freesrb = (struct CommandControlBlock *)acb->uncacheptr;
415022f2616bSXin LI 			acb->pmu = (struct MessageUnit_UNION *)((unsigned long)freesrb+ARCMSR_SRBS_POOL_SIZE);
415144f05562SScott Long 			phbbmu = (struct HBB_MessageUnit *)acb->pmu;
415244f05562SScott Long 			phbbmu->hbb_doorbell = (struct HBB_DOORBELL *)mem_base[0];
415344f05562SScott Long 			phbbmu->hbb_rwbuffer = (struct HBB_RWBUFFER *)mem_base[1];
415444f05562SScott Long 		}
415544f05562SScott Long 		break;
4156d74001adSXin LI 	case ACB_ADAPTER_TYPE_C: {
4157d74001adSXin LI 			u_int32_t rid0 = PCIR_BAR(1);
4158d74001adSXin LI 			vm_offset_t	mem_base0;
4159d74001adSXin LI 
4160d74001adSXin LI 			acb->sys_res_arcmsr[0] = bus_alloc_resource(dev,SYS_RES_MEMORY, &rid0, 0ul, ~0ul, sizeof(struct HBC_MessageUnit), RF_ACTIVE);
4161d74001adSXin LI 			if(acb->sys_res_arcmsr[0] == NULL) {
4162d74001adSXin LI 				arcmsr_free_resource(acb);
4163d74001adSXin LI 				printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
4164d74001adSXin LI 				return ENOMEM;
4165d74001adSXin LI 			}
4166d74001adSXin LI 			if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4167d74001adSXin LI 				arcmsr_free_resource(acb);
4168d74001adSXin LI 				printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
4169d74001adSXin LI 				return ENXIO;
4170d74001adSXin LI 			}
4171d74001adSXin LI 			mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4172d74001adSXin LI 			if(mem_base0 == 0) {
4173d74001adSXin LI 				arcmsr_free_resource(acb);
4174d74001adSXin LI 				printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
4175d74001adSXin LI 				return ENXIO;
4176d74001adSXin LI 			}
4177d74001adSXin LI 			acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4178d74001adSXin LI 			acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4179d74001adSXin LI 			acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4180d74001adSXin LI 		}
4181d74001adSXin LI 		break;
41827a7bc959SXin LI 	case ACB_ADAPTER_TYPE_D: {
41837a7bc959SXin LI 			struct HBD_MessageUnit0 *phbdmu;
41847a7bc959SXin LI 			u_int32_t rid0 = PCIR_BAR(0);
41857a7bc959SXin LI 			vm_offset_t	mem_base0;
41867a7bc959SXin LI 
41877a7bc959SXin LI 			acb->sys_res_arcmsr[0] = bus_alloc_resource(dev,SYS_RES_MEMORY, &rid0, 0ul, ~0ul, sizeof(struct HBD_MessageUnit), RF_ACTIVE);
41887a7bc959SXin LI 			if(acb->sys_res_arcmsr[0] == NULL) {
41897a7bc959SXin LI 				arcmsr_free_resource(acb);
41907a7bc959SXin LI 				printf("arcmsr%d: bus_alloc_resource failure!\n", device_get_unit(dev));
41917a7bc959SXin LI 				return ENOMEM;
41927a7bc959SXin LI 			}
41937a7bc959SXin LI 			if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
41947a7bc959SXin LI 				arcmsr_free_resource(acb);
41957a7bc959SXin LI 				printf("arcmsr%d: rman_get_start failure!\n", device_get_unit(dev));
41967a7bc959SXin LI 				return ENXIO;
41977a7bc959SXin LI 			}
41987a7bc959SXin LI 			mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
41997a7bc959SXin LI 			if(mem_base0 == 0) {
42007a7bc959SXin LI 				arcmsr_free_resource(acb);
42017a7bc959SXin LI 				printf("arcmsr%d: rman_get_virtual failure!\n", device_get_unit(dev));
42027a7bc959SXin LI 				return ENXIO;
42037a7bc959SXin LI 			}
42047a7bc959SXin LI 			acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
42057a7bc959SXin LI 			acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
42067a7bc959SXin LI 			acb->pmu = (struct MessageUnit_UNION *)((unsigned long)acb->uncacheptr+ARCMSR_SRBS_POOL_SIZE);
42077a7bc959SXin LI 			phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
42087a7bc959SXin LI 			phbdmu->phbdmu = (struct HBD_MessageUnit *)mem_base0;
42097a7bc959SXin LI 		}
42107a7bc959SXin LI 		break;
421144f05562SScott Long 	}
4212ad6d6297SScott Long 	if(acb->acb_flags & ACB_F_MAPFREESRB_FAILD) {
4213ad6d6297SScott Long 		arcmsr_free_resource(acb);
421444f05562SScott Long 		printf("arcmsr%d: map free srb failure!\n", device_get_unit(dev));
4215f1c579b1SScott Long 		return ENXIO;
4216f1c579b1SScott Long 	}
4217d74001adSXin LI 	acb->acb_flags  |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_RQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
4218ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_SCSISTOPADAPTER;
4219ad6d6297SScott Long 	/*
4220ad6d6297SScott Long 	********************************************************************
4221ad6d6297SScott Long 	** init raid volume state
4222ad6d6297SScott Long 	********************************************************************
4223ad6d6297SScott Long 	*/
4224ad6d6297SScott Long 	for(i=0; i < ARCMSR_MAX_TARGETID; i++) {
4225ad6d6297SScott Long 		for(j=0; j < ARCMSR_MAX_TARGETLUN; j++) {
422644f05562SScott Long 			acb->devstate[i][j] = ARECA_RAID_GONE;
4227ad6d6297SScott Long 		}
4228ad6d6297SScott Long 	}
4229ad6d6297SScott Long 	arcmsr_iop_init(acb);
4230f1c579b1SScott Long 	return(0);
4231f1c579b1SScott Long }
4232f1c579b1SScott Long /*
4233f1c579b1SScott Long ************************************************************************
4234f1c579b1SScott Long ************************************************************************
4235f1c579b1SScott Long */
4236f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev)
4237f1c579b1SScott Long {
4238ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
4239ad6d6297SScott Long 	u_int32_t unit=device_get_unit(dev);
4240f1c579b1SScott Long 	struct ccb_setasync csa;
4241f1c579b1SScott Long 	struct cam_devq	*devq;	/* Device Queue to use for this SIM */
4242f1c579b1SScott Long 	struct resource	*irqres;
4243f1c579b1SScott Long 	int	rid;
4244f1c579b1SScott Long 
4245ad6d6297SScott Long 	if(acb == NULL) {
4246ad6d6297SScott Long 		printf("arcmsr%d: cannot allocate softc\n", unit);
4247ad6d6297SScott Long 		return (ENOMEM);
4248ad6d6297SScott Long 	}
42497a7bc959SXin LI 	arcmsr_mutex_init(acb);
4250ad6d6297SScott Long 	if(arcmsr_initialize(dev)) {
4251ad6d6297SScott Long 		printf("arcmsr%d: initialize failure!\n", unit);
42527a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4253f1c579b1SScott Long 		return ENXIO;
4254f1c579b1SScott Long 	}
4255f1c579b1SScott Long 	/* After setting up the adapter, map our interrupt */
4256f1c579b1SScott Long 	rid = 0;
4257ad6d6297SScott Long 	irqres = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0ul, ~0ul, 1, RF_SHAREABLE | RF_ACTIVE);
4258ad6d6297SScott Long 	if(irqres == NULL ||
425944f05562SScott Long #if __FreeBSD_version >= 700025
4260d74001adSXin LI 		bus_setup_intr(dev, irqres, INTR_TYPE_CAM|INTR_ENTROPY|INTR_MPSAFE, NULL, arcmsr_intr_handler, acb, &acb->ih)) {
426144f05562SScott Long #else
4262d74001adSXin LI 		bus_setup_intr(dev, irqres, INTR_TYPE_CAM|INTR_ENTROPY|INTR_MPSAFE, arcmsr_intr_handler, acb, &acb->ih)) {
426344f05562SScott Long #endif
4264ad6d6297SScott Long 		arcmsr_free_resource(acb);
42657a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4266f1c579b1SScott Long 		printf("arcmsr%d: unable to register interrupt handler!\n", unit);
4267f1c579b1SScott Long 		return ENXIO;
4268f1c579b1SScott Long 	}
4269ad6d6297SScott Long 	acb->irqres = irqres;
4270ad6d6297SScott Long 	acb->pci_dev = dev;
4271ad6d6297SScott Long 	acb->pci_unit = unit;
4272f1c579b1SScott Long 	/*
4273f1c579b1SScott Long 	 * Now let the CAM generic SCSI layer find the SCSI devices on
4274f1c579b1SScott Long 	 * the bus *  start queue to reset to the idle loop. *
4275f1c579b1SScott Long 	 * Create device queue of SIM(s) *  (MAX_START_JOB - 1) :
4276f1c579b1SScott Long 	 * max_sim_transactions
4277f1c579b1SScott Long 	*/
4278f1c579b1SScott Long 	devq = cam_simq_alloc(ARCMSR_MAX_START_JOB);
4279ad6d6297SScott Long 	if(devq == NULL) {
4280ad6d6297SScott Long 	    arcmsr_free_resource(acb);
4281ad6d6297SScott Long 		bus_release_resource(dev, SYS_RES_IRQ, 0, acb->irqres);
42827a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4283ad6d6297SScott Long 		printf("arcmsr%d: cam_simq_alloc failure!\n", unit);
4284f1c579b1SScott Long 		return ENXIO;
4285f1c579b1SScott Long 	}
428644f05562SScott Long #if __FreeBSD_version >= 700025
42877a7bc959SXin LI 	acb->psim = cam_sim_alloc(arcmsr_action, arcmsr_poll, "arcmsr", acb, unit, &acb->isr_lock, 1, ARCMSR_MAX_OUTSTANDING_CMD, devq);
428844f05562SScott Long #else
4289d74001adSXin LI 	acb->psim = cam_sim_alloc(arcmsr_action, arcmsr_poll, "arcmsr", acb, unit, 1, ARCMSR_MAX_OUTSTANDING_CMD, devq);
429044f05562SScott Long #endif
4291ad6d6297SScott Long 	if(acb->psim == NULL) {
4292ad6d6297SScott Long 		arcmsr_free_resource(acb);
4293ad6d6297SScott Long 		bus_release_resource(dev, SYS_RES_IRQ, 0, acb->irqres);
4294f1c579b1SScott Long 		cam_simq_free(devq);
42957a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4296ad6d6297SScott Long 		printf("arcmsr%d: cam_sim_alloc failure!\n", unit);
4297f1c579b1SScott Long 		return ENXIO;
4298f1c579b1SScott Long 	}
42997a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
4300f40b4cabSScott Long #if __FreeBSD_version >= 700044
4301b50569b7SScott Long 	if(xpt_bus_register(acb->psim, dev, 0) != CAM_SUCCESS) {
430244f05562SScott Long #else
430344f05562SScott Long 	if(xpt_bus_register(acb->psim, 0) != CAM_SUCCESS) {
430444f05562SScott Long #endif
4305ad6d6297SScott Long 		arcmsr_free_resource(acb);
4306ad6d6297SScott Long 		bus_release_resource(dev, SYS_RES_IRQ, 0, acb->irqres);
4307ad6d6297SScott Long 		cam_sim_free(acb->psim, /*free_devq*/TRUE);
43087a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4309ad6d6297SScott Long 		printf("arcmsr%d: xpt_bus_register failure!\n", unit);
4310f1c579b1SScott Long 		return ENXIO;
4311f1c579b1SScott Long 	}
4312d74001adSXin LI 	if(xpt_create_path(&acb->ppath, /* periph */ NULL, cam_sim_path(acb->psim), CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
4313ad6d6297SScott Long 		arcmsr_free_resource(acb);
4314ad6d6297SScott Long 		bus_release_resource(dev, SYS_RES_IRQ, 0, acb->irqres);
4315ad6d6297SScott Long 		xpt_bus_deregister(cam_sim_path(acb->psim));
4316ad6d6297SScott Long 		cam_sim_free(acb->psim, /* free_simq */ TRUE);
43177a7bc959SXin LI 		arcmsr_mutex_destroy(acb);
4318ad6d6297SScott Long 		printf("arcmsr%d: xpt_create_path failure!\n", unit);
4319f1c579b1SScott Long 		return ENXIO;
4320f1c579b1SScott Long 	}
4321f1c579b1SScott Long 	/*
4322f1c579b1SScott Long 	****************************************************
4323f1c579b1SScott Long 	*/
4324ad6d6297SScott Long 	xpt_setup_ccb(&csa.ccb_h, acb->ppath, /*priority*/5);
4325f1c579b1SScott Long 	csa.ccb_h.func_code = XPT_SASYNC_CB;
4326f1c579b1SScott Long 	csa.event_enable = AC_FOUND_DEVICE|AC_LOST_DEVICE;
4327f1c579b1SScott Long 	csa.callback = arcmsr_async;
4328ad6d6297SScott Long 	csa.callback_arg = acb->psim;
4329f1c579b1SScott Long 	xpt_action((union ccb *)&csa);
43307a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
4331f1c579b1SScott Long 	/* Create the control device.  */
4332d74001adSXin LI 	acb->ioctl_dev = make_dev(&arcmsr_cdevsw, unit, UID_ROOT, GID_WHEEL /* GID_OPERATOR */, S_IRUSR | S_IWUSR, "arcmsr%d", unit);
4333d74001adSXin LI 
4334f1c579b1SScott Long #if __FreeBSD_version < 503000
4335ad6d6297SScott Long 	acb->ioctl_dev->si_drv1 = acb;
4336f1c579b1SScott Long #endif
4337f1c579b1SScott Long #if __FreeBSD_version > 500005
4338ad6d6297SScott Long 	(void)make_dev_alias(acb->ioctl_dev, "arc%d", unit);
4339f1c579b1SScott Long #endif
434022f2616bSXin LI 	arcmsr_callout_init(&acb->devmap_callout);
4341d74001adSXin LI 	callout_reset(&acb->devmap_callout, 60 * hz, arcmsr_polling_devmap, acb);
4342dac36688SXin LI 	return (0);
4343f1c579b1SScott Long }
434422f2616bSXin LI 
4345f1c579b1SScott Long /*
4346f1c579b1SScott Long ************************************************************************
4347f1c579b1SScott Long ************************************************************************
4348f1c579b1SScott Long */
4349f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev)
4350f1c579b1SScott Long {
4351ad6d6297SScott Long 	u_int32_t id;
4352ad6d6297SScott Long 	static char buf[256];
4353231c8b71SXin LI 	char x_type[]={"X-TYPE"};
4354ad6d6297SScott Long 	char *type;
4355ad6d6297SScott Long 	int raid6 = 1;
4356ad6d6297SScott Long 
4357ad6d6297SScott Long 	if (pci_get_vendor(dev) != PCI_VENDOR_ID_ARECA) {
4358ad6d6297SScott Long 		return (ENXIO);
4359ad6d6297SScott Long 	}
4360ad6d6297SScott Long 	switch(id = pci_get_devid(dev)) {
4361f1c579b1SScott Long 	case PCIDevVenIDARC1110:
4362231c8b71SXin LI 	case PCIDevVenIDARC1200:
436344f05562SScott Long 	case PCIDevVenIDARC1201:
4364231c8b71SXin LI 	case PCIDevVenIDARC1210:
4365ad6d6297SScott Long 		raid6 = 0;
4366ad6d6297SScott Long 		/*FALLTHRU*/
4367ad6d6297SScott Long 	case PCIDevVenIDARC1120:
4368ad6d6297SScott Long 	case PCIDevVenIDARC1130:
4369ad6d6297SScott Long 	case PCIDevVenIDARC1160:
4370ad6d6297SScott Long 	case PCIDevVenIDARC1170:
4371f1c579b1SScott Long 	case PCIDevVenIDARC1220:
4372f1c579b1SScott Long 	case PCIDevVenIDARC1230:
4373231c8b71SXin LI 	case PCIDevVenIDARC1231:
4374f1c579b1SScott Long 	case PCIDevVenIDARC1260:
4375231c8b71SXin LI 	case PCIDevVenIDARC1261:
4376ad6d6297SScott Long 	case PCIDevVenIDARC1270:
4377ad6d6297SScott Long 	case PCIDevVenIDARC1280:
43787a7bc959SXin LI 		type = "SATA 3G";
4379ad6d6297SScott Long 		break;
4380d74001adSXin LI 	case PCIDevVenIDARC1212:
4381d74001adSXin LI 	case PCIDevVenIDARC1222:
4382ad6d6297SScott Long 	case PCIDevVenIDARC1380:
4383ad6d6297SScott Long 	case PCIDevVenIDARC1381:
4384ad6d6297SScott Long 	case PCIDevVenIDARC1680:
4385ad6d6297SScott Long 	case PCIDevVenIDARC1681:
4386d74001adSXin LI 		type = "SAS 3G";
4387d74001adSXin LI 		break;
4388d74001adSXin LI 	case PCIDevVenIDARC1880:
4389dac36688SXin LI 	case PCIDevVenIDARC1882:
4390dac36688SXin LI 	case PCIDevVenIDARC1213:
4391dac36688SXin LI 	case PCIDevVenIDARC1223:
4392d74001adSXin LI 		type = "SAS 6G";
4393ad6d6297SScott Long 		break;
43947a7bc959SXin LI 	case PCIDevVenIDARC1214:
43957a7bc959SXin LI 		type = "SATA 6G";
43967a7bc959SXin LI 		break;
4397ad6d6297SScott Long 	default:
4398231c8b71SXin LI 		type = x_type;
4399ad6d6297SScott Long 		break;
4400f1c579b1SScott Long 	}
4401231c8b71SXin LI 	if(type == x_type)
4402231c8b71SXin LI 		return(ENXIO);
4403ad6d6297SScott Long 	sprintf(buf, "Areca %s Host Adapter RAID Controller %s\n", type, raid6 ? "(RAID6 capable)" : "");
4404ad6d6297SScott Long 	device_set_desc_copy(dev, buf);
440503389298SXin LI 	return (BUS_PROBE_DEFAULT);
4406f1c579b1SScott Long }
4407f1c579b1SScott Long /*
4408f1c579b1SScott Long ************************************************************************
4409f1c579b1SScott Long ************************************************************************
4410f1c579b1SScott Long */
4411f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev)
4412f1c579b1SScott Long {
441344f05562SScott Long 	u_int32_t  i;
4414ad6d6297SScott Long 	u_int32_t intmask_org;
4415ad6d6297SScott Long 	struct CommandControlBlock *srb;
4416ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
4417f1c579b1SScott Long 
4418f1c579b1SScott Long 	/* stop adapter background rebuild */
44197a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
442044f05562SScott Long 	/* disable all outbound interrupt */
442144f05562SScott Long 	intmask_org = arcmsr_disable_allintr(acb);
4422ad6d6297SScott Long 	arcmsr_stop_adapter_bgrb(acb);
4423ad6d6297SScott Long 	arcmsr_flush_adapter_cache(acb);
4424f1c579b1SScott Long 	/* abort all outstanding command */
4425ad6d6297SScott Long 	acb->acb_flags |= ACB_F_SCSISTOPADAPTER;
4426ad6d6297SScott Long 	acb->acb_flags &= ~ACB_F_IOP_INITED;
4427ad6d6297SScott Long 	if(acb->srboutstandingcount != 0) {
442844f05562SScott Long 		/*clear and abort all outbound posted Q*/
442944f05562SScott Long 		arcmsr_done4abort_postqueue(acb);
443044f05562SScott Long 		/* talk to iop 331 outstanding command aborted*/
4431ad6d6297SScott Long 		arcmsr_abort_allcmd(acb);
4432ad6d6297SScott Long 		for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
4433ad6d6297SScott Long 			srb = acb->psrb_pool[i];
443422f2616bSXin LI 			if(srb->srb_state == ARCMSR_SRB_START) {
443522f2616bSXin LI 				srb->srb_state = ARCMSR_SRB_ABORTED;
4436ad6d6297SScott Long 				srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
4437ad6d6297SScott Long 				arcmsr_srb_complete(srb, 1);
4438f1c579b1SScott Long 			}
4439f1c579b1SScott Long 		}
4440f1c579b1SScott Long 	}
444122f2616bSXin LI 	acb->srboutstandingcount = 0;
4442ad6d6297SScott Long 	acb->workingsrb_doneindex = 0;
4443ad6d6297SScott Long 	acb->workingsrb_startindex = 0;
444422f2616bSXin LI 	acb->pktRequestCount = 0;
444522f2616bSXin LI 	acb->pktReturnCount = 0;
44467a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
4447f2aa0e9fSWarner Losh 	return (0);
4448f1c579b1SScott Long }
4449f1c579b1SScott Long /*
4450f1c579b1SScott Long ************************************************************************
4451f1c579b1SScott Long ************************************************************************
4452f1c579b1SScott Long */
4453f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev)
4454f1c579b1SScott Long {
4455ad6d6297SScott Long 	struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
445644f05562SScott Long 	int i;
4457f1c579b1SScott Long 
4458d74001adSXin LI 	callout_stop(&acb->devmap_callout);
44595878cbecSScott Long 	bus_teardown_intr(dev, acb->irqres, acb->ih);
4460f1c579b1SScott Long 	arcmsr_shutdown(dev);
4461ad6d6297SScott Long 	arcmsr_free_resource(acb);
446244f05562SScott Long 	for(i=0; (acb->sys_res_arcmsr[i]!=NULL) && (i<2); i++) {
446344f05562SScott Long 		bus_release_resource(dev, SYS_RES_MEMORY, PCIR_BAR(i), acb->sys_res_arcmsr[i]);
446444f05562SScott Long 	}
4465ad6d6297SScott Long 	bus_release_resource(dev, SYS_RES_IRQ, 0, acb->irqres);
44667a7bc959SXin LI 	ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
4467ad6d6297SScott Long 	xpt_async(AC_LOST_DEVICE, acb->ppath, NULL);
4468ad6d6297SScott Long 	xpt_free_path(acb->ppath);
4469ad6d6297SScott Long 	xpt_bus_deregister(cam_sim_path(acb->psim));
4470ad6d6297SScott Long 	cam_sim_free(acb->psim, TRUE);
44717a7bc959SXin LI 	ARCMSR_LOCK_RELEASE(&acb->isr_lock);
44727a7bc959SXin LI 	arcmsr_mutex_destroy(acb);
4473f1c579b1SScott Long 	return (0);
4474f1c579b1SScott Long }
4475f1c579b1SScott Long 
447622f2616bSXin LI #ifdef ARCMSR_DEBUG1
447722f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb)
447822f2616bSXin LI {
447922f2616bSXin LI 	if((acb->pktRequestCount - acb->pktReturnCount) == 0)
448022f2616bSXin LI 		return;
448122f2616bSXin LI 	printf("Command Request Count   =0x%x\n",acb->pktRequestCount);
448222f2616bSXin LI 	printf("Command Return Count    =0x%x\n",acb->pktReturnCount);
448322f2616bSXin LI 	printf("Command (Req-Rtn) Count =0x%x\n",(acb->pktRequestCount - acb->pktReturnCount));
448422f2616bSXin LI 	printf("Queued Command Count    =0x%x\n",acb->srboutstandingcount);
448522f2616bSXin LI }
448622f2616bSXin LI #endif
4487f1c579b1SScott Long 
4488