1f1c579b1SScott Long /*
235689395SXin LI ********************************************************************************
335689395SXin LI ** OS : FreeBSD
4f1c579b1SScott Long ** FILE NAME : arcmsr.c
5d74001adSXin LI ** BY : Erich Chen, Ching Huang
6f1c579b1SScott Long ** Description: SCSI RAID Device Driver for
735689395SXin LI ** ARECA (ARC11XX/ARC12XX/ARC13XX/ARC16XX/ARC188x)
835689395SXin LI ** SATA/SAS RAID HOST Adapter
935689395SXin LI ********************************************************************************
1035689395SXin LI ********************************************************************************
11f1c579b1SScott Long **
12718cf2ccSPedro F. Giffuni ** SPDX-License-Identifier: BSD-3-Clause
13718cf2ccSPedro F. Giffuni **
1435689395SXin LI ** Copyright (C) 2002 - 2012, Areca Technology Corporation All rights reserved.
15f1c579b1SScott Long **
16f1c579b1SScott Long ** Redistribution and use in source and binary forms, with or without
17f1c579b1SScott Long ** modification, are permitted provided that the following conditions
18f1c579b1SScott Long ** are met:
19f1c579b1SScott Long ** 1. Redistributions of source code must retain the above copyright
20f1c579b1SScott Long ** notice, this list of conditions and the following disclaimer.
21f1c579b1SScott Long ** 2. Redistributions in binary form must reproduce the above copyright
22f1c579b1SScott Long ** notice, this list of conditions and the following disclaimer in the
23f1c579b1SScott Long ** documentation and/or other materials provided with the distribution.
24f1c579b1SScott Long ** 3. The name of the author may not be used to endorse or promote products
25f1c579b1SScott Long ** derived from this software without specific prior written permission.
26f1c579b1SScott Long **
27f1c579b1SScott Long ** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
28f1c579b1SScott Long ** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
29f1c579b1SScott Long ** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
30f1c579b1SScott Long ** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
31f1c579b1SScott Long ** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
32f1c579b1SScott Long ** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
33f1c579b1SScott Long ** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
34f1c579b1SScott Long ** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
35f1c579b1SScott Long **(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
36f1c579b1SScott Long ** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3735689395SXin LI ********************************************************************************
38f1c579b1SScott Long ** History
39f1c579b1SScott Long **
40f1c579b1SScott Long ** REV# DATE NAME DESCRIPTION
4122f2616bSXin LI ** 1.00.00.00 03/31/2004 Erich Chen First release
42f1c579b1SScott Long ** 1.20.00.02 11/29/2004 Erich Chen bug fix with arcmsr_bus_reset when PHY error
4322f2616bSXin LI ** 1.20.00.03 04/19/2005 Erich Chen add SATA 24 Ports adapter type support
44ad6d6297SScott Long ** clean unused function
4522f2616bSXin LI ** 1.20.00.12 09/12/2005 Erich Chen bug fix with abort command handling,
46ad6d6297SScott Long ** firmware version check
47ad6d6297SScott Long ** and firmware update notify for hardware bug fix
48ad6d6297SScott Long ** handling if none zero high part physical address
49ad6d6297SScott Long ** of srb resource
5022f2616bSXin LI ** 1.20.00.13 08/18/2006 Erich Chen remove pending srb and report busy
51ad6d6297SScott Long ** add iop message xfer
52ad6d6297SScott Long ** with scsi pass-through command
53ad6d6297SScott Long ** add new device id of sas raid adapters
54ad6d6297SScott Long ** code fit for SPARC64 & PPC
55f48f00a1SScott Long ** 1.20.00.14 02/05/2007 Erich Chen bug fix for incorrect ccb_h.status report
56f48f00a1SScott Long ** and cause g_vfs_done() read write error
5744f05562SScott Long ** 1.20.00.15 10/10/2007 Erich Chen support new RAID adapter type ARC120x
58641182baSXin LI ** 1.20.00.16 10/10/2009 Erich Chen Bug fix for RAID adapter type ARC120x
59641182baSXin LI ** bus_dmamem_alloc() with BUS_DMA_ZERO
60d74001adSXin LI ** 1.20.00.17 07/15/2010 Ching Huang Added support ARC1880
61d74001adSXin LI ** report CAM_DEV_NOT_THERE instead of CAM_SEL_TIMEOUT when device failed,
62d74001adSXin LI ** prevent cam_periph_error removing all LUN devices of one Target id
63d74001adSXin LI ** for any one LUN device failed
64231c8b71SXin LI ** 1.20.00.18 10/14/2010 Ching Huang Fixed "inquiry data fails comparion at DV1 step"
65231c8b71SXin LI ** 10/25/2010 Ching Huang Fixed bad range input in bus_alloc_resource for ADAPTER_TYPE_B
66231c8b71SXin LI ** 1.20.00.19 11/11/2010 Ching Huang Fixed arcmsr driver prevent arcsas support for Areca SAS HBA ARC13x0
6722f2616bSXin LI ** 1.20.00.20 12/08/2010 Ching Huang Avoid calling atomic_set_int function
6822f2616bSXin LI ** 1.20.00.21 02/08/2011 Ching Huang Implement I/O request timeout
6922f2616bSXin LI ** 02/14/2011 Ching Huang Modified pktRequestCount
7022f2616bSXin LI ** 1.20.00.21 03/03/2011 Ching Huang if a command timeout, then wait its ccb back before free it
714e32649fSXin LI ** 1.20.00.22 07/04/2011 Ching Huang Fixed multiple MTX panic
72dac36688SXin LI ** 1.20.00.23 10/28/2011 Ching Huang Added TIMEOUT_DELAY in case of too many HDDs need to start
73dac36688SXin LI ** 1.20.00.23 11/08/2011 Ching Huang Added report device transfer speed
74dac36688SXin LI ** 1.20.00.23 01/30/2012 Ching Huang Fixed Request requeued and Retrying command
75dac36688SXin LI ** 1.20.00.24 06/11/2012 Ching Huang Fixed return sense data condition
76dac36688SXin LI ** 1.20.00.25 08/17/2012 Ching Huang Fixed hotplug device no function on type A adapter
77abfdbca9SXin LI ** 1.20.00.26 12/14/2012 Ching Huang Added support ARC1214,1224,1264,1284
78abfdbca9SXin LI ** 1.20.00.27 05/06/2013 Ching Huang Fixed out standing cmd full on ARC-12x4
791e7d660aSXin LI ** 1.20.00.28 09/13/2013 Ching Huang Removed recursive mutex in arcmsr_abort_dr_ccbs
80224a78aeSXin LI ** 1.20.00.29 12/18/2013 Ching Huang Change simq allocation number, support ARC1883
81b23a1998SXin LI ** 1.30.00.00 11/30/2015 Ching Huang Added support ARC1203
82a1103e04SXin LI ** 1.40.00.00 07/11/2017 Ching Huang Added support ARC1884
83fc5ef1caSXin LI ** 1.40.00.01 10/30/2017 Ching Huang Fixed release memory resource
84fa42a0bfSXin LI ** 1.50.00.00 09/30/2020 Ching Huang Added support ARC-1886, NVMe/SAS/SATA controller
855842073aSXin LI ** 1.50.00.01 02/26/2021 Ching Huang Fixed no action of hot plugging device on type_F adapter
86438b5532SXin LI ** 1.50.00.02 04/16/2021 Ching Huang Fixed scsi command timeout on ARC-1886 when
87438b5532SXin LI ** scatter-gather count large than some number
886964b77eS黃清隆 ** 1.50.00.03 05/04/2021 Ching Huang Fixed doorbell status arrived late on ARC-1886
896964b77eS黃清隆 ** 1.50.00.04 12/08/2021 Ching Huang Fixed boot up hung under ARC-1886 with no volume created
90285d85f4S黃清隆 ** 1.50.00.05 03/23/2023 Ching Huang Fixed reading buffer empty length error
91cb1a0aabS黃清隆 ** 1.50.00.06 08/07/2023 Ching Huang Add support adapter using system memory as XOR buffer,
92cb1a0aabS黃清隆 ** Add support device ID 1883,1886
93f1c579b1SScott Long ******************************************************************************************
94f1c579b1SScott Long */
954b7ec270SMarius Strobl
964b7ec270SMarius Strobl #include <sys/cdefs.h>
9722f2616bSXin LI #if 0
9822f2616bSXin LI #define ARCMSR_DEBUG1 1
9922f2616bSXin LI #endif
100f1c579b1SScott Long #include <sys/param.h>
101f1c579b1SScott Long #include <sys/systm.h>
102f1c579b1SScott Long #include <sys/malloc.h>
103f1c579b1SScott Long #include <sys/kernel.h>
104f1c579b1SScott Long #include <sys/bus.h>
105f1c579b1SScott Long #include <sys/queue.h>
106f1c579b1SScott Long #include <sys/stat.h>
107f1c579b1SScott Long #include <sys/devicestat.h>
108f1c579b1SScott Long #include <sys/kthread.h>
109f1c579b1SScott Long #include <sys/module.h>
110f1c579b1SScott Long #include <sys/proc.h>
111f1c579b1SScott Long #include <sys/lock.h>
112f1c579b1SScott Long #include <sys/sysctl.h>
113f1c579b1SScott Long #include <sys/poll.h>
114f1c579b1SScott Long #include <sys/ioccom.h>
115f1c579b1SScott Long #include <vm/vm.h>
116f1c579b1SScott Long #include <vm/vm_param.h>
117f1c579b1SScott Long #include <vm/pmap.h>
118f1c579b1SScott Long
119f1c579b1SScott Long #include <isa/rtc.h>
120f1c579b1SScott Long
121f1c579b1SScott Long #include <machine/bus.h>
122f1c579b1SScott Long #include <machine/resource.h>
123f1c579b1SScott Long #include <machine/atomic.h>
124f1c579b1SScott Long #include <sys/conf.h>
125f1c579b1SScott Long #include <sys/rman.h>
126f1c579b1SScott Long
127f1c579b1SScott Long #include <cam/cam.h>
128f1c579b1SScott Long #include <cam/cam_ccb.h>
129f1c579b1SScott Long #include <cam/cam_sim.h>
130d74001adSXin LI #include <cam/cam_periph.h>
131d74001adSXin LI #include <cam/cam_xpt_periph.h>
132f1c579b1SScott Long #include <cam/cam_xpt_sim.h>
133f1c579b1SScott Long #include <cam/cam_debug.h>
134f1c579b1SScott Long #include <cam/scsi/scsi_all.h>
135f1c579b1SScott Long #include <cam/scsi/scsi_message.h>
136f1c579b1SScott Long /*
137f1c579b1SScott Long **************************************************************************
138f1c579b1SScott Long **************************************************************************
139f1c579b1SScott Long */
140f1c579b1SScott Long #include <sys/selinfo.h>
141f1c579b1SScott Long #include <sys/mutex.h>
142ad6d6297SScott Long #include <sys/endian.h>
143f1c579b1SScott Long #include <dev/pci/pcivar.h>
144f1c579b1SScott Long #include <dev/pci/pcireg.h>
14544f05562SScott Long
14622f2616bSXin LI #define arcmsr_callout_init(a) callout_init(a, /*mpsafe*/1);
14722f2616bSXin LI
148cb1a0aabS黃清隆 #define ARCMSR_DRIVER_VERSION "arcmsr version 1.50.00.06 2023-08-07"
149f1c579b1SScott Long #include <dev/arcmsr/arcmsr.h>
150f1c579b1SScott Long /*
151f1c579b1SScott Long **************************************************************************
152f1c579b1SScott Long **************************************************************************
153f1c579b1SScott Long */
15422f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb);
155ad6d6297SScott Long static struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb);
156ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb);
157f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev);
158f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev);
159f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev);
160ad6d6297SScott Long static u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg);
161ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb);
162f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev);
16344f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb);
164ad6d6297SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb);
165ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb);
166ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb);
167ad6d6297SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb);
168ad6d6297SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb);
169ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb);
170ad6d6297SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb);
17135689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb, struct QBUFFER *prbuffer);
1727a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb);
173ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb);
174ad6d6297SScott Long static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag);
175ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb);
176ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb);
177ad6d6297SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb, bus_dma_segment_t *dm_segs, u_int32_t nseg);
178ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb);
179ad6d6297SScott Long static int arcmsr_resume(device_t dev);
180ad6d6297SScott Long static int arcmsr_suspend(device_t dev);
181d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb);
182d74001adSXin LI static void arcmsr_polling_devmap(void *arg);
18322f2616bSXin LI static void arcmsr_srb_timeout(void *arg);
1847a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb);
185a1103e04SXin LI static void arcmsr_hbe_postqueue_isr(struct AdapterControlBlock *acb);
186fa42a0bfSXin LI static void arcmsr_hbf_postqueue_isr(struct AdapterControlBlock *acb);
187fc5ef1caSXin LI static void arcmsr_teardown_intr(device_t dev, struct AdapterControlBlock *acb);
18822f2616bSXin LI #ifdef ARCMSR_DEBUG1
18922f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb);
19022f2616bSXin LI #endif
191f1c579b1SScott Long /*
192f1c579b1SScott Long **************************************************************************
193ad6d6297SScott Long **************************************************************************
194ad6d6297SScott Long */
UDELAY(u_int32_t us)195ad6d6297SScott Long static void UDELAY(u_int32_t us) { DELAY(us); }
196ad6d6297SScott Long /*
197ad6d6297SScott Long **************************************************************************
198f1c579b1SScott Long **************************************************************************
199f1c579b1SScott Long */
200231c8b71SXin LI static bus_dmamap_callback_t arcmsr_map_free_srb;
201231c8b71SXin LI static bus_dmamap_callback_t arcmsr_execute_srb;
202f1c579b1SScott Long /*
203f1c579b1SScott Long **************************************************************************
204f1c579b1SScott Long **************************************************************************
205f1c579b1SScott Long */
206f1c579b1SScott Long static d_open_t arcmsr_open;
207f1c579b1SScott Long static d_close_t arcmsr_close;
208f1c579b1SScott Long static d_ioctl_t arcmsr_ioctl;
209f1c579b1SScott Long
210f1c579b1SScott Long static device_method_t arcmsr_methods[]={
211f1c579b1SScott Long DEVMETHOD(device_probe, arcmsr_probe),
212f1c579b1SScott Long DEVMETHOD(device_attach, arcmsr_attach),
213f1c579b1SScott Long DEVMETHOD(device_detach, arcmsr_detach),
214f1c579b1SScott Long DEVMETHOD(device_shutdown, arcmsr_shutdown),
215ad6d6297SScott Long DEVMETHOD(device_suspend, arcmsr_suspend),
216ad6d6297SScott Long DEVMETHOD(device_resume, arcmsr_resume),
2174b7ec270SMarius Strobl DEVMETHOD_END
218f1c579b1SScott Long };
219f1c579b1SScott Long
220f1c579b1SScott Long static driver_t arcmsr_driver={
221ad6d6297SScott Long "arcmsr", arcmsr_methods, sizeof(struct AdapterControlBlock)
222f1c579b1SScott Long };
223f1c579b1SScott Long
2240d6d8bacSJohn Baldwin DRIVER_MODULE(arcmsr, pci, arcmsr_driver, 0, 0);
225d3cf342dSScott Long MODULE_DEPEND(arcmsr, pci, 1, 1, 1);
226d3cf342dSScott Long MODULE_DEPEND(arcmsr, cam, 1, 1, 1);
227ad6d6297SScott Long #ifndef BUS_DMA_COHERENT
228ad6d6297SScott Long #define BUS_DMA_COHERENT 0x04 /* hint: map memory in a coherent way */
229ad6d6297SScott Long #endif
230f1c579b1SScott Long static struct cdevsw arcmsr_cdevsw={
231f1c579b1SScott Long .d_version = D_VERSION,
232f1c579b1SScott Long .d_open = arcmsr_open, /* open */
233f1c579b1SScott Long .d_close = arcmsr_close, /* close */
234f1c579b1SScott Long .d_ioctl = arcmsr_ioctl, /* ioctl */
235f1c579b1SScott Long .d_name = "arcmsr", /* name */
236f1c579b1SScott Long };
237d74001adSXin LI /*
238d74001adSXin LI **************************************************************************
239d74001adSXin LI **************************************************************************
240d74001adSXin LI */
arcmsr_open(struct cdev * dev,int flags,int fmt,struct thread * proc)24100b4e54aSWarner Losh static int arcmsr_open(struct cdev *dev, int flags, int fmt, struct thread *proc)
242f1c579b1SScott Long {
243dac36688SXin LI return (0);
244f1c579b1SScott Long }
245f1c579b1SScott Long /*
246f1c579b1SScott Long **************************************************************************
247f1c579b1SScott Long **************************************************************************
248f1c579b1SScott Long */
arcmsr_close(struct cdev * dev,int flags,int fmt,struct thread * proc)24900b4e54aSWarner Losh static int arcmsr_close(struct cdev *dev, int flags, int fmt, struct thread *proc)
250f1c579b1SScott Long {
251f1c579b1SScott Long return 0;
252f1c579b1SScott Long }
253f1c579b1SScott Long /*
254f1c579b1SScott Long **************************************************************************
255f1c579b1SScott Long **************************************************************************
256f1c579b1SScott Long */
arcmsr_ioctl(struct cdev * dev,u_long ioctl_cmd,caddr_t arg,int flags,struct thread * proc)25700b4e54aSWarner Losh static int arcmsr_ioctl(struct cdev *dev, u_long ioctl_cmd, caddr_t arg, int flags, struct thread *proc)
258f1c579b1SScott Long {
259a9e5e04eSJohn Baldwin struct AdapterControlBlock *acb = dev->si_drv1;
260f1c579b1SScott Long
261ad6d6297SScott Long return (arcmsr_iop_ioctlcmd(acb, ioctl_cmd, arg));
262f1c579b1SScott Long }
263f1c579b1SScott Long /*
26444f05562SScott Long **********************************************************************
26544f05562SScott Long **********************************************************************
26644f05562SScott Long */
arcmsr_disable_allintr(struct AdapterControlBlock * acb)26744f05562SScott Long static u_int32_t arcmsr_disable_allintr( struct AdapterControlBlock *acb)
26844f05562SScott Long {
26944f05562SScott Long u_int32_t intmask_org = 0;
27044f05562SScott Long
27144f05562SScott Long switch (acb->adapter_type) {
27244f05562SScott Long case ACB_ADAPTER_TYPE_A: {
27344f05562SScott Long /* disable all outbound interrupt */
274d74001adSXin LI intmask_org = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intmask); /* disable outbound message0 int */
275d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
27644f05562SScott Long }
27744f05562SScott Long break;
27844f05562SScott Long case ACB_ADAPTER_TYPE_B: {
279b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
28044f05562SScott Long /* disable all outbound interrupt */
281b23a1998SXin LI intmask_org = READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask)
282b23a1998SXin LI & (~ARCMSR_IOP2DRV_MESSAGE_CMD_DONE); /* disable outbound message0 int */
283b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask, 0); /* disable all interrupt */
284d74001adSXin LI }
285d74001adSXin LI break;
286d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
287d74001adSXin LI /* disable all outbound interrupt */
288d74001adSXin LI intmask_org = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_mask); /* disable outbound message0 int */
289d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org|ARCMSR_HBCMU_ALL_INTMASKENABLE);
29044f05562SScott Long }
29144f05562SScott Long break;
2927a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
2937a7bc959SXin LI /* disable all outbound interrupt */
2947a7bc959SXin LI intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable); /* disable outbound message0 int */
2957a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
2967a7bc959SXin LI }
2977a7bc959SXin LI break;
298fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
299fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
300a1103e04SXin LI /* disable all outbound interrupt */
301fa42a0bfSXin LI intmask_org = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_mask); /* disable outbound message0 int */
302a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_mask, intmask_org | ARCMSR_HBEMU_ALL_INTMASKENABLE);
303a1103e04SXin LI }
304a1103e04SXin LI break;
30544f05562SScott Long }
30644f05562SScott Long return (intmask_org);
30744f05562SScott Long }
30844f05562SScott Long /*
30944f05562SScott Long **********************************************************************
31044f05562SScott Long **********************************************************************
31144f05562SScott Long */
arcmsr_enable_allintr(struct AdapterControlBlock * acb,u_int32_t intmask_org)31244f05562SScott Long static void arcmsr_enable_allintr( struct AdapterControlBlock *acb, u_int32_t intmask_org)
31344f05562SScott Long {
31444f05562SScott Long u_int32_t mask;
31544f05562SScott Long
31644f05562SScott Long switch (acb->adapter_type) {
31744f05562SScott Long case ACB_ADAPTER_TYPE_A: {
31844f05562SScott Long /* enable outbound Post Queue, outbound doorbell Interrupt */
319d74001adSXin LI mask = ~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
32044f05562SScott Long CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intmask, intmask_org & mask);
32144f05562SScott Long acb->outbound_int_enable = ~(intmask_org & mask) & 0x000000ff;
32244f05562SScott Long }
32344f05562SScott Long break;
32444f05562SScott Long case ACB_ADAPTER_TYPE_B: {
325b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
326d74001adSXin LI /* enable ARCMSR_IOP2DRV_MESSAGE_CMD_DONE */
327d74001adSXin LI mask = (ARCMSR_IOP2DRV_DATA_WRITE_OK|ARCMSR_IOP2DRV_DATA_READ_OK|ARCMSR_IOP2DRV_CDB_DONE|ARCMSR_IOP2DRV_MESSAGE_CMD_DONE);
328b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell_mask, intmask_org | mask); /*1=interrupt enable, 0=interrupt disable*/
32944f05562SScott Long acb->outbound_int_enable = (intmask_org | mask) & 0x0000000f;
33044f05562SScott Long }
33144f05562SScott Long break;
332d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
333d74001adSXin LI /* enable outbound Post Queue, outbound doorbell Interrupt */
334d74001adSXin LI mask = ~(ARCMSR_HBCMU_UTILITY_A_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK | ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK);
335d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, host_int_mask, intmask_org & mask);
336d74001adSXin LI acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
337d74001adSXin LI }
338d74001adSXin LI break;
3397a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
3407a7bc959SXin LI /* enable outbound Post Queue, outbound doorbell Interrupt */
3417a7bc959SXin LI mask = ARCMSR_HBDMU_ALL_INT_ENABLE;
3427a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | mask);
3437a7bc959SXin LI CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
3447a7bc959SXin LI acb->outbound_int_enable = mask;
3457a7bc959SXin LI }
3467a7bc959SXin LI break;
347fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
348fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
349a1103e04SXin LI /* enable outbound Post Queue, outbound doorbell Interrupt */
350a1103e04SXin LI mask = ~(ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR | ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR);
351a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_mask, intmask_org & mask);
352a1103e04SXin LI acb->outbound_int_enable = ~(intmask_org & mask) & 0x0000000f;
353a1103e04SXin LI }
354a1103e04SXin LI break;
35544f05562SScott Long }
35644f05562SScott Long }
35744f05562SScott Long /*
35844f05562SScott Long **********************************************************************
35944f05562SScott Long **********************************************************************
36044f05562SScott Long */
arcmsr_hba_wait_msgint_ready(struct AdapterControlBlock * acb)36144f05562SScott Long static u_int8_t arcmsr_hba_wait_msgint_ready(struct AdapterControlBlock *acb)
36244f05562SScott Long {
36344f05562SScott Long u_int32_t Index;
36444f05562SScott Long u_int8_t Retries = 0x00;
36544f05562SScott Long
36644f05562SScott Long do {
36744f05562SScott Long for(Index=0; Index < 100; Index++) {
368d74001adSXin LI if(CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
369d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);/*clear interrupt*/
37044f05562SScott Long return TRUE;
37144f05562SScott Long }
37244f05562SScott Long UDELAY(10000);
37344f05562SScott Long }/*max 1 seconds*/
37444f05562SScott Long }while(Retries++ < 20);/*max 20 sec*/
375dac36688SXin LI return (FALSE);
37644f05562SScott Long }
37744f05562SScott Long /*
37844f05562SScott Long **********************************************************************
37944f05562SScott Long **********************************************************************
38044f05562SScott Long */
arcmsr_hbb_wait_msgint_ready(struct AdapterControlBlock * acb)38144f05562SScott Long static u_int8_t arcmsr_hbb_wait_msgint_ready(struct AdapterControlBlock *acb)
38244f05562SScott Long {
38344f05562SScott Long u_int32_t Index;
38444f05562SScott Long u_int8_t Retries = 0x00;
385b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
38644f05562SScott Long
38744f05562SScott Long do {
38844f05562SScott Long for(Index=0; Index < 100; Index++) {
389b23a1998SXin LI if(READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
390b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);/*clear interrupt*/
391b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
392d74001adSXin LI return TRUE;
393d74001adSXin LI }
394d74001adSXin LI UDELAY(10000);
395d74001adSXin LI }/*max 1 seconds*/
396d74001adSXin LI }while(Retries++ < 20);/*max 20 sec*/
397dac36688SXin LI return (FALSE);
398d74001adSXin LI }
399d74001adSXin LI /*
400d74001adSXin LI **********************************************************************
401d74001adSXin LI **********************************************************************
402d74001adSXin LI */
arcmsr_hbc_wait_msgint_ready(struct AdapterControlBlock * acb)403d74001adSXin LI static u_int8_t arcmsr_hbc_wait_msgint_ready(struct AdapterControlBlock *acb)
404d74001adSXin LI {
405d74001adSXin LI u_int32_t Index;
406d74001adSXin LI u_int8_t Retries = 0x00;
407d74001adSXin LI
408d74001adSXin LI do {
409d74001adSXin LI for(Index=0; Index < 100; Index++) {
410d74001adSXin LI if(CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
411d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);/*clear interrupt*/
41244f05562SScott Long return TRUE;
41344f05562SScott Long }
41444f05562SScott Long UDELAY(10000);
41544f05562SScott Long }/*max 1 seconds*/
41644f05562SScott Long }while(Retries++ < 20);/*max 20 sec*/
417dac36688SXin LI return (FALSE);
41844f05562SScott Long }
41944f05562SScott Long /*
4207a7bc959SXin LI **********************************************************************
4217a7bc959SXin LI **********************************************************************
4227a7bc959SXin LI */
arcmsr_hbd_wait_msgint_ready(struct AdapterControlBlock * acb)4237a7bc959SXin LI static u_int8_t arcmsr_hbd_wait_msgint_ready(struct AdapterControlBlock *acb)
4247a7bc959SXin LI {
4257a7bc959SXin LI u_int32_t Index;
4267a7bc959SXin LI u_int8_t Retries = 0x00;
4277a7bc959SXin LI
4287a7bc959SXin LI do {
4297a7bc959SXin LI for(Index=0; Index < 100; Index++) {
4307a7bc959SXin LI if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
4317a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);/*clear interrupt*/
4327a7bc959SXin LI return TRUE;
4337a7bc959SXin LI }
4347a7bc959SXin LI UDELAY(10000);
4357a7bc959SXin LI }/*max 1 seconds*/
4367a7bc959SXin LI }while(Retries++ < 20);/*max 20 sec*/
4377a7bc959SXin LI return (FALSE);
4387a7bc959SXin LI }
4397a7bc959SXin LI /*
440a1103e04SXin LI **********************************************************************
441a1103e04SXin LI **********************************************************************
442a1103e04SXin LI */
arcmsr_hbe_wait_msgint_ready(struct AdapterControlBlock * acb)443a1103e04SXin LI static u_int8_t arcmsr_hbe_wait_msgint_ready(struct AdapterControlBlock *acb)
444a1103e04SXin LI {
445a1103e04SXin LI u_int32_t Index, read_doorbell;
446a1103e04SXin LI u_int8_t Retries = 0x00;
447a1103e04SXin LI
448a1103e04SXin LI do {
449a1103e04SXin LI for(Index=0; Index < 100; Index++) {
450a1103e04SXin LI read_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
451a1103e04SXin LI if((read_doorbell ^ acb->in_doorbell) & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
452a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0);/*clear interrupt*/
453a1103e04SXin LI acb->in_doorbell = read_doorbell;
454a1103e04SXin LI return TRUE;
455a1103e04SXin LI }
456a1103e04SXin LI UDELAY(10000);
457a1103e04SXin LI }/*max 1 seconds*/
458a1103e04SXin LI }while(Retries++ < 20);/*max 20 sec*/
459a1103e04SXin LI return (FALSE);
460a1103e04SXin LI }
461a1103e04SXin LI /*
46244f05562SScott Long ************************************************************************
46344f05562SScott Long ************************************************************************
46444f05562SScott Long */
arcmsr_flush_hba_cache(struct AdapterControlBlock * acb)46544f05562SScott Long static void arcmsr_flush_hba_cache(struct AdapterControlBlock *acb)
46644f05562SScott Long {
46744f05562SScott Long int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
46844f05562SScott Long
469d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
47044f05562SScott Long do {
47144f05562SScott Long if(arcmsr_hba_wait_msgint_ready(acb)) {
47244f05562SScott Long break;
47344f05562SScott Long } else {
47444f05562SScott Long retry_count--;
47544f05562SScott Long }
47644f05562SScott Long }while(retry_count != 0);
47744f05562SScott Long }
47844f05562SScott Long /*
47944f05562SScott Long ************************************************************************
48044f05562SScott Long ************************************************************************
48144f05562SScott Long */
arcmsr_flush_hbb_cache(struct AdapterControlBlock * acb)48244f05562SScott Long static void arcmsr_flush_hbb_cache(struct AdapterControlBlock *acb)
48344f05562SScott Long {
48444f05562SScott Long int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
485b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
48644f05562SScott Long
487b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_FLUSH_CACHE);
48844f05562SScott Long do {
48944f05562SScott Long if(arcmsr_hbb_wait_msgint_ready(acb)) {
49044f05562SScott Long break;
49144f05562SScott Long } else {
49244f05562SScott Long retry_count--;
49344f05562SScott Long }
49444f05562SScott Long }while(retry_count != 0);
49544f05562SScott Long }
49644f05562SScott Long /*
49744f05562SScott Long ************************************************************************
49844f05562SScott Long ************************************************************************
49944f05562SScott Long */
arcmsr_flush_hbc_cache(struct AdapterControlBlock * acb)500d74001adSXin LI static void arcmsr_flush_hbc_cache(struct AdapterControlBlock *acb)
501d74001adSXin LI {
502d74001adSXin LI int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
503d74001adSXin LI
504d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
505d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
506d74001adSXin LI do {
507d74001adSXin LI if(arcmsr_hbc_wait_msgint_ready(acb)) {
508d74001adSXin LI break;
509d74001adSXin LI } else {
510d74001adSXin LI retry_count--;
511d74001adSXin LI }
512d74001adSXin LI }while(retry_count != 0);
513d74001adSXin LI }
514d74001adSXin LI /*
515d74001adSXin LI ************************************************************************
516d74001adSXin LI ************************************************************************
517d74001adSXin LI */
arcmsr_flush_hbd_cache(struct AdapterControlBlock * acb)5187a7bc959SXin LI static void arcmsr_flush_hbd_cache(struct AdapterControlBlock *acb)
5197a7bc959SXin LI {
5207a7bc959SXin LI int retry_count = 30; /* enlarge wait flush adapter cache time: 10 minute */
5217a7bc959SXin LI
5227a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
5237a7bc959SXin LI do {
5247a7bc959SXin LI if(arcmsr_hbd_wait_msgint_ready(acb)) {
5257a7bc959SXin LI break;
5267a7bc959SXin LI } else {
5277a7bc959SXin LI retry_count--;
5287a7bc959SXin LI }
5297a7bc959SXin LI }while(retry_count != 0);
5307a7bc959SXin LI }
5317a7bc959SXin LI /*
5327a7bc959SXin LI ************************************************************************
5337a7bc959SXin LI ************************************************************************
5347a7bc959SXin LI */
arcmsr_flush_hbe_cache(struct AdapterControlBlock * acb)535a1103e04SXin LI static void arcmsr_flush_hbe_cache(struct AdapterControlBlock *acb)
536a1103e04SXin LI {
537a1103e04SXin LI int retry_count = 30;/* enlarge wait flush adapter cache time: 10 minute */
538a1103e04SXin LI
539a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
540a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
541a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
542a1103e04SXin LI do {
543a1103e04SXin LI if(arcmsr_hbe_wait_msgint_ready(acb)) {
544a1103e04SXin LI break;
545a1103e04SXin LI } else {
546a1103e04SXin LI retry_count--;
547a1103e04SXin LI }
548a1103e04SXin LI }while(retry_count != 0);
549a1103e04SXin LI }
550a1103e04SXin LI /*
551a1103e04SXin LI ************************************************************************
552a1103e04SXin LI ************************************************************************
553a1103e04SXin LI */
arcmsr_flush_adapter_cache(struct AdapterControlBlock * acb)55444f05562SScott Long static void arcmsr_flush_adapter_cache(struct AdapterControlBlock *acb)
55544f05562SScott Long {
55644f05562SScott Long switch (acb->adapter_type) {
55744f05562SScott Long case ACB_ADAPTER_TYPE_A: {
55844f05562SScott Long arcmsr_flush_hba_cache(acb);
55944f05562SScott Long }
56044f05562SScott Long break;
56144f05562SScott Long case ACB_ADAPTER_TYPE_B: {
56244f05562SScott Long arcmsr_flush_hbb_cache(acb);
56344f05562SScott Long }
56444f05562SScott Long break;
565d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
566d74001adSXin LI arcmsr_flush_hbc_cache(acb);
567d74001adSXin LI }
568d74001adSXin LI break;
5697a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
5707a7bc959SXin LI arcmsr_flush_hbd_cache(acb);
5717a7bc959SXin LI }
5727a7bc959SXin LI break;
573fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
574fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
575a1103e04SXin LI arcmsr_flush_hbe_cache(acb);
576a1103e04SXin LI }
577a1103e04SXin LI break;
57844f05562SScott Long }
57944f05562SScott Long }
58044f05562SScott Long /*
581ad6d6297SScott Long *******************************************************************************
582ad6d6297SScott Long *******************************************************************************
583f1c579b1SScott Long */
arcmsr_suspend(device_t dev)584ad6d6297SScott Long static int arcmsr_suspend(device_t dev)
585f1c579b1SScott Long {
586ad6d6297SScott Long struct AdapterControlBlock *acb = device_get_softc(dev);
587f1c579b1SScott Long
588ad6d6297SScott Long /* flush controller */
589ad6d6297SScott Long arcmsr_iop_parking(acb);
590d74001adSXin LI /* disable all outbound interrupt */
591d74001adSXin LI arcmsr_disable_allintr(acb);
592ad6d6297SScott Long return(0);
593ad6d6297SScott Long }
594ad6d6297SScott Long /*
595ad6d6297SScott Long *******************************************************************************
596ad6d6297SScott Long *******************************************************************************
597ad6d6297SScott Long */
arcmsr_resume(device_t dev)598ad6d6297SScott Long static int arcmsr_resume(device_t dev)
599ad6d6297SScott Long {
600ad6d6297SScott Long struct AdapterControlBlock *acb = device_get_softc(dev);
601f1c579b1SScott Long
602ad6d6297SScott Long arcmsr_iop_init(acb);
603ad6d6297SScott Long return(0);
604f1c579b1SScott Long }
605f1c579b1SScott Long /*
606f1c579b1SScott Long *********************************************************************************
607f1c579b1SScott Long *********************************************************************************
608f1c579b1SScott Long */
arcmsr_async(void * cb_arg,u_int32_t code,struct cam_path * path,void * arg)609ad6d6297SScott Long static void arcmsr_async(void *cb_arg, u_int32_t code, struct cam_path *path, void *arg)
610f1c579b1SScott Long {
611ad6d6297SScott Long u_int8_t target_id, target_lun;
612f1c579b1SScott Long
613ad6d6297SScott Long switch (code) {
614f1c579b1SScott Long case AC_LOST_DEVICE:
615f1c579b1SScott Long target_id = xpt_path_target_id(path);
616f1c579b1SScott Long target_lun = xpt_path_lun_id(path);
617d74001adSXin LI if((target_id > ARCMSR_MAX_TARGETID) || (target_lun > ARCMSR_MAX_TARGETLUN)) {
618f1c579b1SScott Long break;
619f1c579b1SScott Long }
620f1c579b1SScott Long break;
621f1c579b1SScott Long default:
622f1c579b1SScott Long break;
623f1c579b1SScott Long }
624f1c579b1SScott Long }
625f1c579b1SScott Long /*
626f1c579b1SScott Long **********************************************************************
627f1c579b1SScott Long **********************************************************************
628f1c579b1SScott Long */
arcmsr_report_sense_info(struct CommandControlBlock * srb)629ad6d6297SScott Long static void arcmsr_report_sense_info(struct CommandControlBlock *srb)
630f1c579b1SScott Long {
631ad6d6297SScott Long union ccb *pccb = srb->pccb;
632f1c579b1SScott Long
633ad6d6297SScott Long pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
634ad6d6297SScott Long pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
635dac36688SXin LI if(pccb->csio.sense_len) {
636ad6d6297SScott Long memset(&pccb->csio.sense_data, 0, sizeof(pccb->csio.sense_data));
637ad6d6297SScott Long memcpy(&pccb->csio.sense_data, srb->arcmsr_cdb.SenseData,
638ad6d6297SScott Long get_min(sizeof(struct SENSE_DATA), sizeof(pccb->csio.sense_data)));
639ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70); /* Valid,ErrorCode */
640f1c579b1SScott Long pccb->ccb_h.status |= CAM_AUTOSNS_VALID;
641f1c579b1SScott Long }
642f1c579b1SScott Long }
643f1c579b1SScott Long /*
644f1c579b1SScott Long *********************************************************************
64544f05562SScott Long *********************************************************************
64644f05562SScott Long */
arcmsr_abort_hba_allcmd(struct AdapterControlBlock * acb)64744f05562SScott Long static void arcmsr_abort_hba_allcmd(struct AdapterControlBlock *acb)
64844f05562SScott Long {
64944f05562SScott Long CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
65044f05562SScott Long if(!arcmsr_hba_wait_msgint_ready(acb)) {
651d74001adSXin LI printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
65244f05562SScott Long }
65344f05562SScott Long }
65444f05562SScott Long /*
65544f05562SScott Long *********************************************************************
65644f05562SScott Long *********************************************************************
65744f05562SScott Long */
arcmsr_abort_hbb_allcmd(struct AdapterControlBlock * acb)65844f05562SScott Long static void arcmsr_abort_hbb_allcmd(struct AdapterControlBlock *acb)
65944f05562SScott Long {
660b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
661b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_ABORT_CMD);
66244f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
663d74001adSXin LI printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
664d74001adSXin LI }
665d74001adSXin LI }
666d74001adSXin LI /*
667d74001adSXin LI *********************************************************************
668d74001adSXin LI *********************************************************************
669d74001adSXin LI */
arcmsr_abort_hbc_allcmd(struct AdapterControlBlock * acb)670d74001adSXin LI static void arcmsr_abort_hbc_allcmd(struct AdapterControlBlock *acb)
671d74001adSXin LI {
672d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
673d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
674d74001adSXin LI if(!arcmsr_hbc_wait_msgint_ready(acb)) {
675d74001adSXin LI printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
67644f05562SScott Long }
67744f05562SScott Long }
67844f05562SScott Long /*
67944f05562SScott Long *********************************************************************
680f1c579b1SScott Long *********************************************************************
681f1c579b1SScott Long */
arcmsr_abort_hbd_allcmd(struct AdapterControlBlock * acb)6827a7bc959SXin LI static void arcmsr_abort_hbd_allcmd(struct AdapterControlBlock *acb)
6837a7bc959SXin LI {
6847a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
6857a7bc959SXin LI if(!arcmsr_hbd_wait_msgint_ready(acb)) {
6867a7bc959SXin LI printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
6877a7bc959SXin LI }
6887a7bc959SXin LI }
6897a7bc959SXin LI /*
6907a7bc959SXin LI *********************************************************************
6917a7bc959SXin LI *********************************************************************
6927a7bc959SXin LI */
arcmsr_abort_hbe_allcmd(struct AdapterControlBlock * acb)693a1103e04SXin LI static void arcmsr_abort_hbe_allcmd(struct AdapterControlBlock *acb)
694a1103e04SXin LI {
695a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_ABORT_CMD);
696a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
697a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
698a1103e04SXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
699a1103e04SXin LI printf("arcmsr%d: wait 'abort all outstanding command' timeout \n", acb->pci_unit);
700a1103e04SXin LI }
701a1103e04SXin LI }
702a1103e04SXin LI /*
703a1103e04SXin LI *********************************************************************
704a1103e04SXin LI *********************************************************************
705a1103e04SXin LI */
arcmsr_abort_allcmd(struct AdapterControlBlock * acb)706ad6d6297SScott Long static void arcmsr_abort_allcmd(struct AdapterControlBlock *acb)
707f1c579b1SScott Long {
70844f05562SScott Long switch (acb->adapter_type) {
70944f05562SScott Long case ACB_ADAPTER_TYPE_A: {
71044f05562SScott Long arcmsr_abort_hba_allcmd(acb);
71144f05562SScott Long }
71244f05562SScott Long break;
71344f05562SScott Long case ACB_ADAPTER_TYPE_B: {
71444f05562SScott Long arcmsr_abort_hbb_allcmd(acb);
71544f05562SScott Long }
71644f05562SScott Long break;
717d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
718d74001adSXin LI arcmsr_abort_hbc_allcmd(acb);
719d74001adSXin LI }
720d74001adSXin LI break;
7217a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
7227a7bc959SXin LI arcmsr_abort_hbd_allcmd(acb);
7237a7bc959SXin LI }
7247a7bc959SXin LI break;
725fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
726fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
727a1103e04SXin LI arcmsr_abort_hbe_allcmd(acb);
728a1103e04SXin LI }
729a1103e04SXin LI break;
73044f05562SScott Long }
73144f05562SScott Long }
73244f05562SScott Long /*
733231c8b71SXin LI **********************************************************************
734231c8b71SXin LI **********************************************************************
735231c8b71SXin LI */
arcmsr_srb_complete(struct CommandControlBlock * srb,int stand_flag)736231c8b71SXin LI static void arcmsr_srb_complete(struct CommandControlBlock *srb, int stand_flag)
737231c8b71SXin LI {
738231c8b71SXin LI struct AdapterControlBlock *acb = srb->acb;
739231c8b71SXin LI union ccb *pccb = srb->pccb;
740231c8b71SXin LI
74122f2616bSXin LI if(srb->srb_flags & SRB_FLAG_TIMER_START)
74222f2616bSXin LI callout_stop(&srb->ccb_callout);
743231c8b71SXin LI if((pccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE) {
744231c8b71SXin LI bus_dmasync_op_t op;
745231c8b71SXin LI
746231c8b71SXin LI if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
747231c8b71SXin LI op = BUS_DMASYNC_POSTREAD;
748231c8b71SXin LI } else {
749231c8b71SXin LI op = BUS_DMASYNC_POSTWRITE;
750231c8b71SXin LI }
751231c8b71SXin LI bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
752231c8b71SXin LI bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
753231c8b71SXin LI }
754231c8b71SXin LI if(stand_flag == 1) {
755231c8b71SXin LI atomic_subtract_int(&acb->srboutstandingcount, 1);
756231c8b71SXin LI if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) && (
757abfdbca9SXin LI acb->srboutstandingcount < (acb->maxOutstanding -10))) {
758231c8b71SXin LI acb->acb_flags &= ~ACB_F_CAM_DEV_QFRZN;
759231c8b71SXin LI pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
760231c8b71SXin LI }
761231c8b71SXin LI }
76222f2616bSXin LI if(srb->srb_state != ARCMSR_SRB_TIMEOUT)
76322f2616bSXin LI arcmsr_free_srb(srb);
76422f2616bSXin LI acb->pktReturnCount++;
765231c8b71SXin LI xpt_done(pccb);
766231c8b71SXin LI }
767231c8b71SXin LI /*
76844f05562SScott Long **************************************************************************
76944f05562SScott Long **************************************************************************
77044f05562SScott Long */
arcmsr_report_srb_state(struct AdapterControlBlock * acb,struct CommandControlBlock * srb,u_int16_t error)771d74001adSXin LI static void arcmsr_report_srb_state(struct AdapterControlBlock *acb, struct CommandControlBlock *srb, u_int16_t error)
77244f05562SScott Long {
77344f05562SScott Long int target, lun;
77444f05562SScott Long
77544f05562SScott Long target = srb->pccb->ccb_h.target_id;
77644f05562SScott Long lun = srb->pccb->ccb_h.target_lun;
777d74001adSXin LI if(error == FALSE) {
77844f05562SScott Long if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
77944f05562SScott Long acb->devstate[target][lun] = ARECA_RAID_GOOD;
78044f05562SScott Long }
78144f05562SScott Long srb->pccb->ccb_h.status |= CAM_REQ_CMP;
78244f05562SScott Long arcmsr_srb_complete(srb, 1);
78344f05562SScott Long } else {
78444f05562SScott Long switch(srb->arcmsr_cdb.DeviceStatus) {
78544f05562SScott Long case ARCMSR_DEV_SELECT_TIMEOUT: {
78644f05562SScott Long if(acb->devstate[target][lun] == ARECA_RAID_GOOD) {
787d74001adSXin LI printf( "arcmsr%d: Target=%x, Lun=%x, selection timeout, raid volume was lost\n", acb->pci_unit, target, lun);
788ad6d6297SScott Long }
78944f05562SScott Long acb->devstate[target][lun] = ARECA_RAID_GONE;
790d74001adSXin LI srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
79144f05562SScott Long arcmsr_srb_complete(srb, 1);
79244f05562SScott Long }
79344f05562SScott Long break;
79444f05562SScott Long case ARCMSR_DEV_ABORTED:
79544f05562SScott Long case ARCMSR_DEV_INIT_FAIL: {
79644f05562SScott Long acb->devstate[target][lun] = ARECA_RAID_GONE;
79744f05562SScott Long srb->pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
79844f05562SScott Long arcmsr_srb_complete(srb, 1);
79944f05562SScott Long }
80044f05562SScott Long break;
80144f05562SScott Long case SCSISTAT_CHECK_CONDITION: {
80244f05562SScott Long acb->devstate[target][lun] = ARECA_RAID_GOOD;
80344f05562SScott Long arcmsr_report_sense_info(srb);
80444f05562SScott Long arcmsr_srb_complete(srb, 1);
80544f05562SScott Long }
80644f05562SScott Long break;
80744f05562SScott Long default:
80810d66948SKevin Lo printf("arcmsr%d: scsi id=%d lun=%d isr got command error done,but got unknown DeviceStatus=0x%x \n"
809d74001adSXin LI , acb->pci_unit, target, lun ,srb->arcmsr_cdb.DeviceStatus);
81044f05562SScott Long acb->devstate[target][lun] = ARECA_RAID_GONE;
81144f05562SScott Long srb->pccb->ccb_h.status |= CAM_UNCOR_PARITY;
81210d66948SKevin Lo /*unknown error or crc error just for retry*/
81344f05562SScott Long arcmsr_srb_complete(srb, 1);
81444f05562SScott Long break;
81544f05562SScott Long }
81644f05562SScott Long }
81744f05562SScott Long }
81844f05562SScott Long /*
81944f05562SScott Long **************************************************************************
82044f05562SScott Long **************************************************************************
82144f05562SScott Long */
arcmsr_drain_donequeue(struct AdapterControlBlock * acb,u_int32_t flag_srb,u_int16_t error)822d74001adSXin LI static void arcmsr_drain_donequeue(struct AdapterControlBlock *acb, u_int32_t flag_srb, u_int16_t error)
82344f05562SScott Long {
82444f05562SScott Long struct CommandControlBlock *srb;
82544f05562SScott Long
82644f05562SScott Long /* check if command done with no error*/
827d74001adSXin LI switch (acb->adapter_type) {
828fc5ef1caSXin LI case ACB_ADAPTER_TYPE_A:
829fc5ef1caSXin LI case ACB_ADAPTER_TYPE_B:
830fc5ef1caSXin LI srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
831fc5ef1caSXin LI break;
832d74001adSXin LI case ACB_ADAPTER_TYPE_C:
8337a7bc959SXin LI case ACB_ADAPTER_TYPE_D:
83422f2616bSXin LI srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0)); /*frame must be 32 bytes aligned*/
835d74001adSXin LI break;
836a1103e04SXin LI case ACB_ADAPTER_TYPE_E:
837fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
838a1103e04SXin LI srb = acb->psrb_pool[flag_srb];
839a1103e04SXin LI break;
840d74001adSXin LI default:
841d74001adSXin LI srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
842d74001adSXin LI break;
843d74001adSXin LI }
84422f2616bSXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
84522f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_TIMEOUT) {
84622f2616bSXin LI arcmsr_free_srb(srb);
84722f2616bSXin LI printf("arcmsr%d: srb='%p' return srb has been timeouted\n", acb->pci_unit, srb);
84844f05562SScott Long return;
84944f05562SScott Long }
85022f2616bSXin LI printf("arcmsr%d: return srb has been completed\n"
85122f2616bSXin LI "srb='%p' srb_state=0x%x outstanding srb count=%d \n",
85222f2616bSXin LI acb->pci_unit, srb, srb->srb_state, acb->srboutstandingcount);
85344f05562SScott Long return;
85444f05562SScott Long }
855d74001adSXin LI arcmsr_report_srb_state(acb, srb, error);
85644f05562SScott Long }
85744f05562SScott Long /*
85822f2616bSXin LI **************************************************************************
85922f2616bSXin LI **************************************************************************
86022f2616bSXin LI */
arcmsr_srb_timeout(void * arg)86122f2616bSXin LI static void arcmsr_srb_timeout(void *arg)
86222f2616bSXin LI {
86322f2616bSXin LI struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
86422f2616bSXin LI struct AdapterControlBlock *acb;
86522f2616bSXin LI int target, lun;
86622f2616bSXin LI u_int8_t cmd;
86722f2616bSXin LI
86822f2616bSXin LI target = srb->pccb->ccb_h.target_id;
86922f2616bSXin LI lun = srb->pccb->ccb_h.target_lun;
87022f2616bSXin LI acb = srb->acb;
8717a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
87222f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_START)
87322f2616bSXin LI {
8744aa947cbSWarner Losh cmd = scsiio_cdb_ptr(&srb->pccb->csio)[0];
87522f2616bSXin LI srb->srb_state = ARCMSR_SRB_TIMEOUT;
87622f2616bSXin LI srb->pccb->ccb_h.status |= CAM_CMD_TIMEOUT;
87722f2616bSXin LI arcmsr_srb_complete(srb, 1);
87822f2616bSXin LI printf("arcmsr%d: scsi id %d lun %d cmd=0x%x srb='%p' ccb command time out!\n",
87922f2616bSXin LI acb->pci_unit, target, lun, cmd, srb);
88022f2616bSXin LI }
8817a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
88222f2616bSXin LI #ifdef ARCMSR_DEBUG1
88322f2616bSXin LI arcmsr_dump_data(acb);
88422f2616bSXin LI #endif
88522f2616bSXin LI }
88622f2616bSXin LI
88722f2616bSXin LI /*
88844f05562SScott Long **********************************************************************
88944f05562SScott Long **********************************************************************
89044f05562SScott Long */
arcmsr_done4abort_postqueue(struct AdapterControlBlock * acb)89144f05562SScott Long static void arcmsr_done4abort_postqueue(struct AdapterControlBlock *acb)
89244f05562SScott Long {
89344f05562SScott Long int i=0;
89444f05562SScott Long u_int32_t flag_srb;
895d74001adSXin LI u_int16_t error;
89644f05562SScott Long
89744f05562SScott Long switch (acb->adapter_type) {
89844f05562SScott Long case ACB_ADAPTER_TYPE_A: {
89944f05562SScott Long u_int32_t outbound_intstatus;
90044f05562SScott Long
90144f05562SScott Long /*clear and abort all outbound posted Q*/
902d74001adSXin LI outbound_intstatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
903d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus);/*clear interrupt*/
904d74001adSXin LI while(((flag_srb=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_queueport)) != 0xFFFFFFFF) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
905d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
906d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
90744f05562SScott Long }
90844f05562SScott Long }
90944f05562SScott Long break;
91044f05562SScott Long case ACB_ADAPTER_TYPE_B: {
91144f05562SScott Long struct HBB_MessageUnit *phbbmu=(struct HBB_MessageUnit *)acb->pmu;
91244f05562SScott Long
91344f05562SScott Long /*clear all outbound posted Q*/
914b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
91544f05562SScott Long for(i=0; i < ARCMSR_MAX_HBB_POSTQUEUE; i++) {
91644f05562SScott Long if((flag_srb = phbbmu->done_qbuffer[i]) != 0) {
91744f05562SScott Long phbbmu->done_qbuffer[i] = 0;
918d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
919d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
92044f05562SScott Long }
92144f05562SScott Long phbbmu->post_qbuffer[i] = 0;
92244f05562SScott Long }/*drain reply FIFO*/
92344f05562SScott Long phbbmu->doneq_index = 0;
92444f05562SScott Long phbbmu->postq_index = 0;
92544f05562SScott Long }
92644f05562SScott Long break;
927d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
928d74001adSXin LI while((CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) && (i++ < ARCMSR_MAX_OUTSTANDING_CMD)) {
929d74001adSXin LI flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
930d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
931d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
932d74001adSXin LI }
933d74001adSXin LI }
934d74001adSXin LI break;
935fa42a0bfSXin LI case ACB_ADAPTER_TYPE_D:
9367a7bc959SXin LI arcmsr_hbd_postqueue_isr(acb);
9377a7bc959SXin LI break;
938fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
939a1103e04SXin LI arcmsr_hbe_postqueue_isr(acb);
940fa42a0bfSXin LI break;
941fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
942fa42a0bfSXin LI arcmsr_hbf_postqueue_isr(acb);
943a1103e04SXin LI break;
94444f05562SScott Long }
945f1c579b1SScott Long }
946f1c579b1SScott Long /*
947f1c579b1SScott Long ****************************************************************************
948f1c579b1SScott Long ****************************************************************************
949f1c579b1SScott Long */
arcmsr_iop_reset(struct AdapterControlBlock * acb)950ad6d6297SScott Long static void arcmsr_iop_reset(struct AdapterControlBlock *acb)
951f1c579b1SScott Long {
952ad6d6297SScott Long struct CommandControlBlock *srb;
95344f05562SScott Long u_int32_t intmask_org;
954ad6d6297SScott Long u_int32_t i=0;
955f1c579b1SScott Long
95644f05562SScott Long if(acb->srboutstandingcount>0) {
95744f05562SScott Long /* disable all outbound interrupt */
95844f05562SScott Long intmask_org = arcmsr_disable_allintr(acb);
95944f05562SScott Long /*clear and abort all outbound posted Q*/
96044f05562SScott Long arcmsr_done4abort_postqueue(acb);
961f1c579b1SScott Long /* talk to iop 331 outstanding command aborted*/
962ad6d6297SScott Long arcmsr_abort_allcmd(acb);
963ad6d6297SScott Long for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
964ad6d6297SScott Long srb = acb->psrb_pool[i];
96522f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_START) {
96622f2616bSXin LI srb->srb_state = ARCMSR_SRB_ABORTED;
967ad6d6297SScott Long srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
968ad6d6297SScott Long arcmsr_srb_complete(srb, 1);
969123055f0SNathan Whitehorn printf("arcmsr%d: scsi id=%d lun=%jx srb='%p' aborted\n"
97022f2616bSXin LI , acb->pci_unit, srb->pccb->ccb_h.target_id
971123055f0SNathan Whitehorn , (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
972f1c579b1SScott Long }
973f1c579b1SScott Long }
974f1c579b1SScott Long /* enable all outbound interrupt */
97544f05562SScott Long arcmsr_enable_allintr(acb, intmask_org);
976f1c579b1SScott Long }
97722f2616bSXin LI acb->srboutstandingcount = 0;
978ad6d6297SScott Long acb->workingsrb_doneindex = 0;
979ad6d6297SScott Long acb->workingsrb_startindex = 0;
98022f2616bSXin LI acb->pktRequestCount = 0;
98122f2616bSXin LI acb->pktReturnCount = 0;
982f1c579b1SScott Long }
983f1c579b1SScott Long /*
984f1c579b1SScott Long **********************************************************************
985f1c579b1SScott Long **********************************************************************
986f1c579b1SScott Long */
arcmsr_build_srb(struct CommandControlBlock * srb,bus_dma_segment_t * dm_segs,u_int32_t nseg)98744f05562SScott Long static void arcmsr_build_srb(struct CommandControlBlock *srb,
98844f05562SScott Long bus_dma_segment_t *dm_segs, u_int32_t nseg)
989f1c579b1SScott Long {
990ad6d6297SScott Long struct ARCMSR_CDB *arcmsr_cdb = &srb->arcmsr_cdb;
991ad6d6297SScott Long u_int8_t *psge = (u_int8_t *)&arcmsr_cdb->u;
992ad6d6297SScott Long u_int32_t address_lo, address_hi;
993ad6d6297SScott Long union ccb *pccb = srb->pccb;
994f1c579b1SScott Long struct ccb_scsiio *pcsio = &pccb->csio;
995ad6d6297SScott Long u_int32_t arccdbsize = 0x30;
996f1c579b1SScott Long
997ad6d6297SScott Long memset(arcmsr_cdb, 0, sizeof(struct ARCMSR_CDB));
998ad6d6297SScott Long arcmsr_cdb->Bus = 0;
999ad6d6297SScott Long arcmsr_cdb->TargetID = pccb->ccb_h.target_id;
1000ad6d6297SScott Long arcmsr_cdb->LUN = pccb->ccb_h.target_lun;
1001ad6d6297SScott Long arcmsr_cdb->Function = 1;
1002ad6d6297SScott Long arcmsr_cdb->CdbLength = (u_int8_t)pcsio->cdb_len;
10034aa947cbSWarner Losh bcopy(scsiio_cdb_ptr(pcsio), arcmsr_cdb->Cdb, pcsio->cdb_len);
1004ad6d6297SScott Long if(nseg != 0) {
1005ad6d6297SScott Long struct AdapterControlBlock *acb = srb->acb;
1006f1c579b1SScott Long bus_dmasync_op_t op;
1007ad6d6297SScott Long u_int32_t length, i, cdb_sgcount = 0;
1008f1c579b1SScott Long
1009ad6d6297SScott Long if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN) {
1010ad6d6297SScott Long op = BUS_DMASYNC_PREREAD;
1011ad6d6297SScott Long } else {
1012ad6d6297SScott Long op = BUS_DMASYNC_PREWRITE;
1013ad6d6297SScott Long arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_WRITE;
1014ad6d6297SScott Long srb->srb_flags |= SRB_FLAG_WRITE;
1015ad6d6297SScott Long }
1016ad6d6297SScott Long bus_dmamap_sync(acb->dm_segs_dmat, srb->dm_segs_dmamap, op);
1017ad6d6297SScott Long for(i=0; i < nseg; i++) {
1018f1c579b1SScott Long /* Get the physical address of the current data pointer */
1019ad6d6297SScott Long length = arcmsr_htole32(dm_segs[i].ds_len);
1020ad6d6297SScott Long address_lo = arcmsr_htole32(dma_addr_lo32(dm_segs[i].ds_addr));
1021ad6d6297SScott Long address_hi = arcmsr_htole32(dma_addr_hi32(dm_segs[i].ds_addr));
1022ad6d6297SScott Long if(address_hi == 0) {
1023ad6d6297SScott Long struct SG32ENTRY *pdma_sg = (struct SG32ENTRY *)psge;
1024f1c579b1SScott Long pdma_sg->address = address_lo;
1025f1c579b1SScott Long pdma_sg->length = length;
1026ad6d6297SScott Long psge += sizeof(struct SG32ENTRY);
1027ad6d6297SScott Long arccdbsize += sizeof(struct SG32ENTRY);
1028ad6d6297SScott Long } else {
1029ad6d6297SScott Long u_int32_t sg64s_size = 0, tmplength = length;
1030f1c579b1SScott Long
1031ad6d6297SScott Long while(1) {
1032ad6d6297SScott Long u_int64_t span4G, length0;
1033ad6d6297SScott Long struct SG64ENTRY *pdma_sg = (struct SG64ENTRY *)psge;
1034f1c579b1SScott Long
1035ad6d6297SScott Long span4G = (u_int64_t)address_lo + tmplength;
1036f1c579b1SScott Long pdma_sg->addresshigh = address_hi;
1037f1c579b1SScott Long pdma_sg->address = address_lo;
1038ad6d6297SScott Long if(span4G > 0x100000000) {
1039f1c579b1SScott Long /*see if cross 4G boundary*/
1040f1c579b1SScott Long length0 = 0x100000000-address_lo;
1041ad6d6297SScott Long pdma_sg->length = (u_int32_t)length0 | IS_SG64_ADDR;
1042f1c579b1SScott Long address_hi = address_hi+1;
1043f1c579b1SScott Long address_lo = 0;
1044ad6d6297SScott Long tmplength = tmplength - (u_int32_t)length0;
1045ad6d6297SScott Long sg64s_size += sizeof(struct SG64ENTRY);
1046ad6d6297SScott Long psge += sizeof(struct SG64ENTRY);
1047f1c579b1SScott Long cdb_sgcount++;
1048ad6d6297SScott Long } else {
1049f1c579b1SScott Long pdma_sg->length = tmplength | IS_SG64_ADDR;
1050ad6d6297SScott Long sg64s_size += sizeof(struct SG64ENTRY);
1051ad6d6297SScott Long psge += sizeof(struct SG64ENTRY);
1052f1c579b1SScott Long break;
1053f1c579b1SScott Long }
1054f1c579b1SScott Long }
1055f1c579b1SScott Long arccdbsize += sg64s_size;
1056f1c579b1SScott Long }
1057f1c579b1SScott Long cdb_sgcount++;
1058f1c579b1SScott Long }
1059ad6d6297SScott Long arcmsr_cdb->sgcount = (u_int8_t)cdb_sgcount;
1060ad6d6297SScott Long arcmsr_cdb->DataLength = pcsio->dxfer_len;
1061ad6d6297SScott Long if( arccdbsize > 256) {
1062ad6d6297SScott Long arcmsr_cdb->Flags |= ARCMSR_CDB_FLAG_SGL_BSIZE;
1063f1c579b1SScott Long }
1064d74001adSXin LI } else {
1065d74001adSXin LI arcmsr_cdb->DataLength = 0;
1066f1c579b1SScott Long }
1067d74001adSXin LI srb->arc_cdb_size = arccdbsize;
10687a7bc959SXin LI arcmsr_cdb->msgPages = (arccdbsize/256) + ((arccdbsize % 256) ? 1 : 0);
1069f1c579b1SScott Long }
1070f1c579b1SScott Long /*
1071f1c579b1SScott Long **************************************************************************
1072f1c579b1SScott Long **************************************************************************
1073f1c579b1SScott Long */
arcmsr_post_srb(struct AdapterControlBlock * acb,struct CommandControlBlock * srb)1074ad6d6297SScott Long static void arcmsr_post_srb(struct AdapterControlBlock *acb, struct CommandControlBlock *srb)
1075f1c579b1SScott Long {
1076cb1a0aabS黃清隆 u_int32_t cdb_phyaddr_low = (u_int32_t) srb->cdb_phyaddr;
1077ad6d6297SScott Long struct ARCMSR_CDB *arcmsr_cdb = (struct ARCMSR_CDB *)&srb->arcmsr_cdb;
1078f1c579b1SScott Long
1079d74001adSXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, (srb->srb_flags & SRB_FLAG_WRITE) ? BUS_DMASYNC_POSTWRITE:BUS_DMASYNC_POSTREAD);
1080ad6d6297SScott Long atomic_add_int(&acb->srboutstandingcount, 1);
108122f2616bSXin LI srb->srb_state = ARCMSR_SRB_START;
1082d74001adSXin LI
108344f05562SScott Long switch (acb->adapter_type) {
108444f05562SScott Long case ACB_ADAPTER_TYPE_A: {
1085ad6d6297SScott Long if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
10867a7bc959SXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low|ARCMSR_SRBPOST_FLAG_SGL_BSIZE);
1087ad6d6297SScott Long } else {
10887a7bc959SXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_queueport, cdb_phyaddr_low);
108944f05562SScott Long }
109044f05562SScott Long }
109144f05562SScott Long break;
109244f05562SScott Long case ACB_ADAPTER_TYPE_B: {
109344f05562SScott Long struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
109444f05562SScott Long int ending_index, index;
109544f05562SScott Long
109644f05562SScott Long index = phbbmu->postq_index;
109744f05562SScott Long ending_index = ((index+1) % ARCMSR_MAX_HBB_POSTQUEUE);
109844f05562SScott Long phbbmu->post_qbuffer[ending_index] = 0;
109944f05562SScott Long if(arcmsr_cdb->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE) {
11007a7bc959SXin LI phbbmu->post_qbuffer[index] = cdb_phyaddr_low | ARCMSR_SRBPOST_FLAG_SGL_BSIZE;
110144f05562SScott Long } else {
11027a7bc959SXin LI phbbmu->post_qbuffer[index] = cdb_phyaddr_low;
110344f05562SScott Long }
110444f05562SScott Long index++;
110544f05562SScott Long index %= ARCMSR_MAX_HBB_POSTQUEUE; /*if last index number set it to 0 */
110644f05562SScott Long phbbmu->postq_index = index;
1107b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_CDB_POSTED);
1108d74001adSXin LI }
1109d74001adSXin LI break;
11107a7bc959SXin LI case ACB_ADAPTER_TYPE_C: {
1111d74001adSXin LI u_int32_t ccb_post_stamp, arc_cdb_size, cdb_phyaddr_hi32;
1112d74001adSXin LI
1113d74001adSXin LI arc_cdb_size = (srb->arc_cdb_size > 0x300) ? 0x300 : srb->arc_cdb_size;
11147a7bc959SXin LI ccb_post_stamp = (cdb_phyaddr_low | ((arc_cdb_size-1) >> 6) | 1);
1115d74001adSXin LI cdb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
1116d74001adSXin LI if(cdb_phyaddr_hi32)
1117d74001adSXin LI {
1118d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_high, cdb_phyaddr_hi32);
1119d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1120d74001adSXin LI }
1121d74001adSXin LI else
1122d74001adSXin LI {
1123d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit,0,inbound_queueport_low, ccb_post_stamp);
1124d74001adSXin LI }
112544f05562SScott Long }
112644f05562SScott Long break;
11277a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
11287a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
11297a7bc959SXin LI u_int16_t index_stripped;
11307a7bc959SXin LI u_int16_t postq_index;
11317a7bc959SXin LI struct InBound_SRB *pinbound_srb;
11327a7bc959SXin LI
11337a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->postDone_lock);
11347a7bc959SXin LI postq_index = phbdmu->postq_index;
11357a7bc959SXin LI pinbound_srb = (struct InBound_SRB *)&phbdmu->post_qbuffer[postq_index & 0xFF];
1136cb1a0aabS黃清隆 pinbound_srb->addressHigh = (u_int32_t)((srb->cdb_phyaddr >> 16) >> 16);
1137cb1a0aabS黃清隆 pinbound_srb->addressLow = (u_int32_t)srb->cdb_phyaddr;
11387a7bc959SXin LI pinbound_srb->length = srb->arc_cdb_size >> 2;
1139cb1a0aabS黃清隆 arcmsr_cdb->Context = (u_int32_t)srb->cdb_phyaddr;
11407a7bc959SXin LI if (postq_index & 0x4000) {
11417a7bc959SXin LI index_stripped = postq_index & 0xFF;
11427a7bc959SXin LI index_stripped += 1;
11437a7bc959SXin LI index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11447a7bc959SXin LI phbdmu->postq_index = index_stripped ? (index_stripped | 0x4000) : index_stripped;
11457a7bc959SXin LI } else {
11467a7bc959SXin LI index_stripped = postq_index;
11477a7bc959SXin LI index_stripped += 1;
11487a7bc959SXin LI index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
11497a7bc959SXin LI phbdmu->postq_index = index_stripped ? index_stripped : (index_stripped | 0x4000);
11507a7bc959SXin LI }
11517a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inboundlist_write_pointer, postq_index);
11527a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->postDone_lock);
11537a7bc959SXin LI }
11547a7bc959SXin LI break;
1155a1103e04SXin LI case ACB_ADAPTER_TYPE_E: {
1156a1103e04SXin LI u_int32_t ccb_post_stamp, arc_cdb_size;
1157a1103e04SXin LI
1158a1103e04SXin LI arc_cdb_size = (srb->arc_cdb_size > 0x300) ? 0x300 : srb->arc_cdb_size;
1159a1103e04SXin LI ccb_post_stamp = (srb->smid | ((arc_cdb_size-1) >> 6));
1160a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_queueport_high, 0);
1161a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_queueport_low, ccb_post_stamp);
1162a1103e04SXin LI }
1163a1103e04SXin LI break;
1164fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
1165fa42a0bfSXin LI u_int32_t ccb_post_stamp, arc_cdb_size;
1166fa42a0bfSXin LI
1167fa42a0bfSXin LI if (srb->arc_cdb_size <= 0x300)
1168fa42a0bfSXin LI arc_cdb_size = (srb->arc_cdb_size - 1) >> 6 | 1;
1169438b5532SXin LI else {
1170438b5532SXin LI arc_cdb_size = ((srb->arc_cdb_size + 0xff) >> 8) + 2;
1171438b5532SXin LI if (arc_cdb_size > 0xF)
1172438b5532SXin LI arc_cdb_size = 0xF;
1173438b5532SXin LI arc_cdb_size = (arc_cdb_size << 1) | 1;
1174438b5532SXin LI }
1175fa42a0bfSXin LI ccb_post_stamp = (srb->smid | arc_cdb_size);
1176fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_queueport_high, 0);
1177fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_queueport_low, ccb_post_stamp);
1178fa42a0bfSXin LI }
1179fa42a0bfSXin LI break;
1180f1c579b1SScott Long }
1181f1c579b1SScott Long }
1182f1c579b1SScott Long /*
118344f05562SScott Long ************************************************************************
118444f05562SScott Long ************************************************************************
118544f05562SScott Long */
arcmsr_get_iop_rqbuffer(struct AdapterControlBlock * acb)118644f05562SScott Long static struct QBUFFER *arcmsr_get_iop_rqbuffer( struct AdapterControlBlock *acb)
118744f05562SScott Long {
118844f05562SScott Long struct QBUFFER *qbuffer=NULL;
118944f05562SScott Long
119044f05562SScott Long switch (acb->adapter_type) {
119144f05562SScott Long case ACB_ADAPTER_TYPE_A: {
119244f05562SScott Long struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
119344f05562SScott Long
119444f05562SScott Long qbuffer = (struct QBUFFER *)&phbamu->message_rbuffer;
119544f05562SScott Long }
119644f05562SScott Long break;
119744f05562SScott Long case ACB_ADAPTER_TYPE_B: {
119844f05562SScott Long struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
119944f05562SScott Long
120044f05562SScott Long qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_rbuffer;
120144f05562SScott Long }
120244f05562SScott Long break;
1203d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
1204d74001adSXin LI struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1205d74001adSXin LI
1206d74001adSXin LI qbuffer = (struct QBUFFER *)&phbcmu->message_rbuffer;
1207d74001adSXin LI }
1208d74001adSXin LI break;
12097a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
12107a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
12117a7bc959SXin LI
12127a7bc959SXin LI qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_rbuffer;
12137a7bc959SXin LI }
12147a7bc959SXin LI break;
1215a1103e04SXin LI case ACB_ADAPTER_TYPE_E: {
1216a1103e04SXin LI struct HBE_MessageUnit *phbcmu = (struct HBE_MessageUnit *)acb->pmu;
1217a1103e04SXin LI
1218a1103e04SXin LI qbuffer = (struct QBUFFER *)&phbcmu->message_rbuffer;
1219a1103e04SXin LI }
1220a1103e04SXin LI break;
1221fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
1222fa42a0bfSXin LI qbuffer = (struct QBUFFER *)acb->message_rbuffer;
1223fa42a0bfSXin LI break;
122444f05562SScott Long }
122544f05562SScott Long return(qbuffer);
122644f05562SScott Long }
122744f05562SScott Long /*
122844f05562SScott Long ************************************************************************
122944f05562SScott Long ************************************************************************
123044f05562SScott Long */
arcmsr_get_iop_wqbuffer(struct AdapterControlBlock * acb)123144f05562SScott Long static struct QBUFFER *arcmsr_get_iop_wqbuffer( struct AdapterControlBlock *acb)
123244f05562SScott Long {
123344f05562SScott Long struct QBUFFER *qbuffer = NULL;
123444f05562SScott Long
123544f05562SScott Long switch (acb->adapter_type) {
123644f05562SScott Long case ACB_ADAPTER_TYPE_A: {
123744f05562SScott Long struct HBA_MessageUnit *phbamu = (struct HBA_MessageUnit *)acb->pmu;
123844f05562SScott Long
123944f05562SScott Long qbuffer = (struct QBUFFER *)&phbamu->message_wbuffer;
124044f05562SScott Long }
124144f05562SScott Long break;
124244f05562SScott Long case ACB_ADAPTER_TYPE_B: {
124344f05562SScott Long struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
124444f05562SScott Long
124544f05562SScott Long qbuffer = (struct QBUFFER *)&phbbmu->hbb_rwbuffer->message_wbuffer;
124644f05562SScott Long }
124744f05562SScott Long break;
1248d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
1249d74001adSXin LI struct HBC_MessageUnit *phbcmu = (struct HBC_MessageUnit *)acb->pmu;
1250d74001adSXin LI
1251d74001adSXin LI qbuffer = (struct QBUFFER *)&phbcmu->message_wbuffer;
1252d74001adSXin LI }
1253d74001adSXin LI break;
12547a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
12557a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
12567a7bc959SXin LI
12577a7bc959SXin LI qbuffer = (struct QBUFFER *)&phbdmu->phbdmu->message_wbuffer;
12587a7bc959SXin LI }
12597a7bc959SXin LI break;
1260a1103e04SXin LI case ACB_ADAPTER_TYPE_E: {
1261a1103e04SXin LI struct HBE_MessageUnit *phbcmu = (struct HBE_MessageUnit *)acb->pmu;
1262a1103e04SXin LI
1263a1103e04SXin LI qbuffer = (struct QBUFFER *)&phbcmu->message_wbuffer;
1264a1103e04SXin LI }
1265a1103e04SXin LI break;
1266fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
1267fa42a0bfSXin LI qbuffer = (struct QBUFFER *)acb->message_wbuffer;
1268fa42a0bfSXin LI break;
126944f05562SScott Long }
127044f05562SScott Long return(qbuffer);
127144f05562SScott Long }
127244f05562SScott Long /*
127344f05562SScott Long **************************************************************************
127444f05562SScott Long **************************************************************************
127544f05562SScott Long */
arcmsr_iop_message_read(struct AdapterControlBlock * acb)127644f05562SScott Long static void arcmsr_iop_message_read(struct AdapterControlBlock *acb)
127744f05562SScott Long {
127844f05562SScott Long switch (acb->adapter_type) {
127944f05562SScott Long case ACB_ADAPTER_TYPE_A: {
128044f05562SScott Long /* let IOP know data has been read */
1281d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
128244f05562SScott Long }
128344f05562SScott Long break;
128444f05562SScott Long case ACB_ADAPTER_TYPE_B: {
1285b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
128644f05562SScott Long /* let IOP know data has been read */
1287b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
128844f05562SScott Long }
128944f05562SScott Long break;
1290d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
1291d74001adSXin LI /* let IOP know data has been read */
1292d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
1293d74001adSXin LI }
12947a7bc959SXin LI break;
12957a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
12967a7bc959SXin LI /* let IOP know data has been read */
12977a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
12987a7bc959SXin LI }
12997a7bc959SXin LI break;
1300fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
1301fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
1302a1103e04SXin LI /* let IOP know data has been read */
1303a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
1304a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1305a1103e04SXin LI }
1306a1103e04SXin LI break;
130744f05562SScott Long }
130844f05562SScott Long }
130944f05562SScott Long /*
131044f05562SScott Long **************************************************************************
131144f05562SScott Long **************************************************************************
131244f05562SScott Long */
arcmsr_iop_message_wrote(struct AdapterControlBlock * acb)131344f05562SScott Long static void arcmsr_iop_message_wrote(struct AdapterControlBlock *acb)
131444f05562SScott Long {
131544f05562SScott Long switch (acb->adapter_type) {
131644f05562SScott Long case ACB_ADAPTER_TYPE_A: {
131744f05562SScott Long /*
131844f05562SScott Long ** push inbound doorbell tell iop, driver data write ok
131944f05562SScott Long ** and wait reply on next hwinterrupt for next Qbuffer post
132044f05562SScott Long */
1321d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK);
132244f05562SScott Long }
132344f05562SScott Long break;
132444f05562SScott Long case ACB_ADAPTER_TYPE_B: {
1325b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
132644f05562SScott Long /*
132744f05562SScott Long ** push inbound doorbell tell iop, driver data write ok
132844f05562SScott Long ** and wait reply on next hwinterrupt for next Qbuffer post
132944f05562SScott Long */
1330b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_WRITE_OK);
1331d74001adSXin LI }
1332d74001adSXin LI break;
1333d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
1334d74001adSXin LI /*
1335d74001adSXin LI ** push inbound doorbell tell iop, driver data write ok
1336d74001adSXin LI ** and wait reply on next hwinterrupt for next Qbuffer post
1337d74001adSXin LI */
1338d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK);
133944f05562SScott Long }
134044f05562SScott Long break;
13417a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
134244f05562SScott Long /*
13437a7bc959SXin LI ** push inbound doorbell tell iop, driver data write ok
13447a7bc959SXin LI ** and wait reply on next hwinterrupt for next Qbuffer post
1345f1c579b1SScott Long */
13467a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_IN_READY);
1347f1c579b1SScott Long }
13487a7bc959SXin LI break;
1349fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
1350fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
1351a1103e04SXin LI /*
1352a1103e04SXin LI ** push inbound doorbell tell iop, driver data write ok
1353a1103e04SXin LI ** and wait reply on next hwinterrupt for next Qbuffer post
1354a1103e04SXin LI */
1355a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_WRITE_OK;
1356a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1357a1103e04SXin LI }
1358a1103e04SXin LI break;
1359ad6d6297SScott Long }
1360f1c579b1SScott Long }
1361f1c579b1SScott Long /*
1362f1c579b1SScott Long ************************************************************************
1363f1c579b1SScott Long ************************************************************************
1364f1c579b1SScott Long */
arcmsr_stop_hba_bgrb(struct AdapterControlBlock * acb)136544f05562SScott Long static void arcmsr_stop_hba_bgrb(struct AdapterControlBlock *acb)
1366f1c579b1SScott Long {
1367ad6d6297SScott Long acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
136844f05562SScott Long CHIP_REG_WRITE32(HBA_MessageUnit,
136944f05562SScott Long 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
137044f05562SScott Long if(!arcmsr_hba_wait_msgint_ready(acb)) {
13712f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'stop adapter background rebuild' timeout \n"
1372ad6d6297SScott Long , acb->pci_unit);
1373ad6d6297SScott Long }
1374f1c579b1SScott Long }
1375f1c579b1SScott Long /*
1376f1c579b1SScott Long ************************************************************************
1377f1c579b1SScott Long ************************************************************************
1378f1c579b1SScott Long */
arcmsr_stop_hbb_bgrb(struct AdapterControlBlock * acb)137944f05562SScott Long static void arcmsr_stop_hbb_bgrb(struct AdapterControlBlock *acb)
138044f05562SScott Long {
1381b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
138244f05562SScott Long acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1383b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_STOP_BGRB);
138444f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
13852f7e72bdSMustafa Ateş Uzun printf( "arcmsr%d: wait 'stop adapter background rebuild' timeout \n"
138644f05562SScott Long , acb->pci_unit);
138744f05562SScott Long }
138844f05562SScott Long }
138944f05562SScott Long /*
139044f05562SScott Long ************************************************************************
139144f05562SScott Long ************************************************************************
139244f05562SScott Long */
arcmsr_stop_hbc_bgrb(struct AdapterControlBlock * acb)1393d74001adSXin LI static void arcmsr_stop_hbc_bgrb(struct AdapterControlBlock *acb)
1394d74001adSXin LI {
1395d74001adSXin LI acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1396d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
1397d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
1398d74001adSXin LI if(!arcmsr_hbc_wait_msgint_ready(acb)) {
13992f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'stop adapter background rebuild' timeout \n", acb->pci_unit);
1400d74001adSXin LI }
1401d74001adSXin LI }
1402d74001adSXin LI /*
1403d74001adSXin LI ************************************************************************
1404d74001adSXin LI ************************************************************************
1405d74001adSXin LI */
arcmsr_stop_hbd_bgrb(struct AdapterControlBlock * acb)14067a7bc959SXin LI static void arcmsr_stop_hbd_bgrb(struct AdapterControlBlock *acb)
14077a7bc959SXin LI {
14087a7bc959SXin LI acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
14097a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
14107a7bc959SXin LI if(!arcmsr_hbd_wait_msgint_ready(acb)) {
14112f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'stop adapter background rebuild' timeout \n", acb->pci_unit);
14127a7bc959SXin LI }
14137a7bc959SXin LI }
14147a7bc959SXin LI /*
14157a7bc959SXin LI ************************************************************************
14167a7bc959SXin LI ************************************************************************
14177a7bc959SXin LI */
arcmsr_stop_hbe_bgrb(struct AdapterControlBlock * acb)1418a1103e04SXin LI static void arcmsr_stop_hbe_bgrb(struct AdapterControlBlock *acb)
1419a1103e04SXin LI {
1420a1103e04SXin LI acb->acb_flags &= ~ACB_F_MSG_START_BGRB;
1421a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_STOP_BGRB);
1422a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
1423a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
1424a1103e04SXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
14252f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'stop adapter background rebuild' timeout \n", acb->pci_unit);
1426a1103e04SXin LI }
1427a1103e04SXin LI }
1428a1103e04SXin LI /*
1429a1103e04SXin LI ************************************************************************
1430a1103e04SXin LI ************************************************************************
1431a1103e04SXin LI */
arcmsr_stop_adapter_bgrb(struct AdapterControlBlock * acb)143244f05562SScott Long static void arcmsr_stop_adapter_bgrb(struct AdapterControlBlock *acb)
143344f05562SScott Long {
143444f05562SScott Long switch (acb->adapter_type) {
143544f05562SScott Long case ACB_ADAPTER_TYPE_A: {
143644f05562SScott Long arcmsr_stop_hba_bgrb(acb);
143744f05562SScott Long }
143844f05562SScott Long break;
143944f05562SScott Long case ACB_ADAPTER_TYPE_B: {
144044f05562SScott Long arcmsr_stop_hbb_bgrb(acb);
144144f05562SScott Long }
144244f05562SScott Long break;
1443d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
1444d74001adSXin LI arcmsr_stop_hbc_bgrb(acb);
1445d74001adSXin LI }
1446d74001adSXin LI break;
14477a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
14487a7bc959SXin LI arcmsr_stop_hbd_bgrb(acb);
14497a7bc959SXin LI }
14507a7bc959SXin LI break;
1451fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
1452fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
1453a1103e04SXin LI arcmsr_stop_hbe_bgrb(acb);
1454a1103e04SXin LI }
1455a1103e04SXin LI break;
145644f05562SScott Long }
145744f05562SScott Long }
145844f05562SScott Long /*
145944f05562SScott Long ************************************************************************
146044f05562SScott Long ************************************************************************
146144f05562SScott Long */
arcmsr_poll(struct cam_sim * psim)1462ad6d6297SScott Long static void arcmsr_poll(struct cam_sim *psim)
1463f1c579b1SScott Long {
1464579ec1a5SScott Long struct AdapterControlBlock *acb;
14654e32649fSXin LI int mutex;
1466579ec1a5SScott Long
1467579ec1a5SScott Long acb = (struct AdapterControlBlock *)cam_sim_softc(psim);
14687a7bc959SXin LI mutex = mtx_owned(&acb->isr_lock);
14694e32649fSXin LI if( mutex == 0 )
14707a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
1471579ec1a5SScott Long arcmsr_interrupt(acb);
14724e32649fSXin LI if( mutex == 0 )
14737a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
14747a7bc959SXin LI }
14757a7bc959SXin LI /*
14767a7bc959SXin LI **************************************************************************
14777a7bc959SXin LI **************************************************************************
14787a7bc959SXin LI */
arcmsr_Read_iop_rqbuffer_data_D(struct AdapterControlBlock * acb,struct QBUFFER * prbuffer)147935689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data_D(struct AdapterControlBlock *acb,
148035689395SXin LI struct QBUFFER *prbuffer) {
148135689395SXin LI u_int8_t *pQbuffer;
14824d24901aSPedro F. Giffuni u_int8_t *buf1 = NULL;
14834d24901aSPedro F. Giffuni u_int32_t *iop_data, *buf2 = NULL;
148435689395SXin LI u_int32_t iop_len, data_len;
148535689395SXin LI
148635689395SXin LI iop_data = (u_int32_t *)prbuffer->data;
148735689395SXin LI iop_len = (u_int32_t)prbuffer->data_len;
148835689395SXin LI if ( iop_len > 0 )
148935689395SXin LI {
149035689395SXin LI buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
149135689395SXin LI buf2 = (u_int32_t *)buf1;
149235689395SXin LI if( buf1 == NULL)
149335689395SXin LI return (0);
149435689395SXin LI data_len = iop_len;
149535689395SXin LI while(data_len >= 4)
149635689395SXin LI {
149735689395SXin LI *buf2++ = *iop_data++;
149835689395SXin LI data_len -= 4;
149935689395SXin LI }
150035689395SXin LI if(data_len)
150135689395SXin LI *buf2 = *iop_data;
150235689395SXin LI buf2 = (u_int32_t *)buf1;
150335689395SXin LI }
150435689395SXin LI while (iop_len > 0) {
150535689395SXin LI pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
150635689395SXin LI *pQbuffer = *buf1;
150735689395SXin LI acb->rqbuf_lastindex++;
150835689395SXin LI /* if last, index number set it to 0 */
150935689395SXin LI acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
151035689395SXin LI buf1++;
151135689395SXin LI iop_len--;
151235689395SXin LI }
151335689395SXin LI if(buf2)
151435689395SXin LI free( (u_int8_t *)buf2, M_DEVBUF);
151535689395SXin LI /* let IOP know data has been read */
151635689395SXin LI arcmsr_iop_message_read(acb);
151735689395SXin LI return (1);
151835689395SXin LI }
151935689395SXin LI /*
152035689395SXin LI **************************************************************************
152135689395SXin LI **************************************************************************
152235689395SXin LI */
arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock * acb,struct QBUFFER * prbuffer)152335689395SXin LI static u_int32_t arcmsr_Read_iop_rqbuffer_data(struct AdapterControlBlock *acb,
15247a7bc959SXin LI struct QBUFFER *prbuffer) {
15257a7bc959SXin LI u_int8_t *pQbuffer;
15267a7bc959SXin LI u_int8_t *iop_data;
15277a7bc959SXin LI u_int32_t iop_len;
15287a7bc959SXin LI
1529fc5ef1caSXin LI if(acb->adapter_type >= ACB_ADAPTER_TYPE_B) {
153035689395SXin LI return(arcmsr_Read_iop_rqbuffer_data_D(acb, prbuffer));
153135689395SXin LI }
15327a7bc959SXin LI iop_data = (u_int8_t *)prbuffer->data;
15337a7bc959SXin LI iop_len = (u_int32_t)prbuffer->data_len;
15347a7bc959SXin LI while (iop_len > 0) {
15357a7bc959SXin LI pQbuffer = &acb->rqbuffer[acb->rqbuf_lastindex];
15367a7bc959SXin LI *pQbuffer = *iop_data;
15377a7bc959SXin LI acb->rqbuf_lastindex++;
15387a7bc959SXin LI /* if last, index number set it to 0 */
15397a7bc959SXin LI acb->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
15407a7bc959SXin LI iop_data++;
15417a7bc959SXin LI iop_len--;
15427a7bc959SXin LI }
15437a7bc959SXin LI /* let IOP know data has been read */
15447a7bc959SXin LI arcmsr_iop_message_read(acb);
154535689395SXin LI return (1);
1546f1c579b1SScott Long }
1547f1c579b1SScott Long /*
154844f05562SScott Long **************************************************************************
154944f05562SScott Long **************************************************************************
15505878cbecSScott Long */
arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock * acb)155144f05562SScott Long static void arcmsr_iop2drv_data_wrote_handle(struct AdapterControlBlock *acb)
1552f1c579b1SScott Long {
155344f05562SScott Long struct QBUFFER *prbuffer;
15547a7bc959SXin LI int my_empty_len;
1555ad6d6297SScott Long
1556f1c579b1SScott Long /*check this iop data if overflow my rqbuffer*/
15577a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
155844f05562SScott Long prbuffer = arcmsr_get_iop_rqbuffer(acb);
1559285d85f4S黃清隆 if (acb->rqbuf_lastindex >= acb->rqbuf_firstindex)
1560285d85f4S黃清隆 my_empty_len = (ARCMSR_MAX_QBUFFER - 1) - (acb->rqbuf_lastindex - acb->rqbuf_firstindex);
1561285d85f4S黃清隆 else
1562285d85f4S黃清隆 my_empty_len = acb->rqbuf_firstindex - acb->rqbuf_lastindex - 1;
15637a7bc959SXin LI if(my_empty_len >= prbuffer->data_len) {
156435689395SXin LI if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
156535689395SXin LI acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1566ad6d6297SScott Long } else {
1567ad6d6297SScott Long acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
1568f1c579b1SScott Long }
15697a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
15707a7bc959SXin LI }
15717a7bc959SXin LI /*
15727a7bc959SXin LI **********************************************************************
15737a7bc959SXin LI **********************************************************************
15747a7bc959SXin LI */
arcmsr_Write_data_2iop_wqbuffer_D(struct AdapterControlBlock * acb)157535689395SXin LI static void arcmsr_Write_data_2iop_wqbuffer_D(struct AdapterControlBlock *acb)
157635689395SXin LI {
157735689395SXin LI u_int8_t *pQbuffer;
157835689395SXin LI struct QBUFFER *pwbuffer;
15794d24901aSPedro F. Giffuni u_int8_t *buf1 = NULL;
15804d24901aSPedro F. Giffuni u_int32_t *iop_data, *buf2 = NULL;
158135689395SXin LI u_int32_t allxfer_len = 0, data_len;
158235689395SXin LI
158335689395SXin LI if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
158435689395SXin LI buf1 = malloc(128, M_DEVBUF, M_NOWAIT | M_ZERO);
158535689395SXin LI buf2 = (u_int32_t *)buf1;
158635689395SXin LI if( buf1 == NULL)
158735689395SXin LI return;
158835689395SXin LI
158935689395SXin LI acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
159035689395SXin LI pwbuffer = arcmsr_get_iop_wqbuffer(acb);
159135689395SXin LI iop_data = (u_int32_t *)pwbuffer->data;
159235689395SXin LI while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
159335689395SXin LI && (allxfer_len < 124)) {
159435689395SXin LI pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
159535689395SXin LI *buf1 = *pQbuffer;
159635689395SXin LI acb->wqbuf_firstindex++;
159735689395SXin LI acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
159835689395SXin LI buf1++;
159935689395SXin LI allxfer_len++;
160035689395SXin LI }
160135689395SXin LI pwbuffer->data_len = allxfer_len;
160235689395SXin LI data_len = allxfer_len;
160335689395SXin LI buf1 = (u_int8_t *)buf2;
160435689395SXin LI while(data_len >= 4)
160535689395SXin LI {
160635689395SXin LI *iop_data++ = *buf2++;
160735689395SXin LI data_len -= 4;
160835689395SXin LI }
160935689395SXin LI if(data_len)
161035689395SXin LI *iop_data = *buf2;
161135689395SXin LI free( buf1, M_DEVBUF);
161235689395SXin LI arcmsr_iop_message_wrote(acb);
161335689395SXin LI }
161435689395SXin LI }
161535689395SXin LI /*
161635689395SXin LI **********************************************************************
161735689395SXin LI **********************************************************************
161835689395SXin LI */
arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock * acb)16197a7bc959SXin LI static void arcmsr_Write_data_2iop_wqbuffer(struct AdapterControlBlock *acb)
16207a7bc959SXin LI {
16217a7bc959SXin LI u_int8_t *pQbuffer;
16227a7bc959SXin LI struct QBUFFER *pwbuffer;
16237a7bc959SXin LI u_int8_t *iop_data;
16247a7bc959SXin LI int32_t allxfer_len=0;
16257a7bc959SXin LI
1626fc5ef1caSXin LI if(acb->adapter_type >= ACB_ADAPTER_TYPE_B) {
162735689395SXin LI arcmsr_Write_data_2iop_wqbuffer_D(acb);
162835689395SXin LI return;
162935689395SXin LI }
16307a7bc959SXin LI if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_READ) {
16317a7bc959SXin LI acb->acb_flags &= (~ACB_F_MESSAGE_WQBUFFER_READ);
16327a7bc959SXin LI pwbuffer = arcmsr_get_iop_wqbuffer(acb);
16337a7bc959SXin LI iop_data = (u_int8_t *)pwbuffer->data;
16347a7bc959SXin LI while((acb->wqbuf_firstindex != acb->wqbuf_lastindex)
16357a7bc959SXin LI && (allxfer_len < 124)) {
16367a7bc959SXin LI pQbuffer = &acb->wqbuffer[acb->wqbuf_firstindex];
16377a7bc959SXin LI *iop_data = *pQbuffer;
16387a7bc959SXin LI acb->wqbuf_firstindex++;
16397a7bc959SXin LI acb->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
16407a7bc959SXin LI iop_data++;
16417a7bc959SXin LI allxfer_len++;
16427a7bc959SXin LI }
16437a7bc959SXin LI pwbuffer->data_len = allxfer_len;
16447a7bc959SXin LI arcmsr_iop_message_wrote(acb);
16457a7bc959SXin LI }
1646f1c579b1SScott Long }
1647f1c579b1SScott Long /*
164844f05562SScott Long **************************************************************************
164944f05562SScott Long **************************************************************************
165044f05562SScott Long */
arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock * acb)165144f05562SScott Long static void arcmsr_iop2drv_data_read_handle(struct AdapterControlBlock *acb)
165244f05562SScott Long {
16537a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
165444f05562SScott Long acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_READ;
165544f05562SScott Long /*
165644f05562SScott Long *****************************************************************
165744f05562SScott Long ** check if there are any mail packages from user space program
165844f05562SScott Long ** in my post bag, now is the time to send them into Areca's firmware
165944f05562SScott Long *****************************************************************
1660f1c579b1SScott Long */
1661ad6d6297SScott Long if(acb->wqbuf_firstindex != acb->wqbuf_lastindex) {
16627a7bc959SXin LI arcmsr_Write_data_2iop_wqbuffer(acb);
1663f1c579b1SScott Long }
1664ad6d6297SScott Long if(acb->wqbuf_firstindex == acb->wqbuf_lastindex) {
1665ad6d6297SScott Long acb->acb_flags |= ACB_F_MESSAGE_WQBUFFER_CLEARED;
1666f1c579b1SScott Long }
16677a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
1668f1c579b1SScott Long }
16697a7bc959SXin LI /*
16707a7bc959SXin LI **************************************************************************
16717a7bc959SXin LI **************************************************************************
16727a7bc959SXin LI */
arcmsr_rescanLun_cb(struct cam_periph * periph,union ccb * ccb)1673d74001adSXin LI static void arcmsr_rescanLun_cb(struct cam_periph *periph, union ccb *ccb)
1674d74001adSXin LI {
1675d74001adSXin LI /*
1676d74001adSXin LI if (ccb->ccb_h.status != CAM_REQ_CMP)
16777a7bc959SXin LI printf("arcmsr_rescanLun_cb: Rescan Target=%x, lun=%x,"
16787a7bc959SXin LI "failure status=%x\n", ccb->ccb_h.target_id,
16797a7bc959SXin LI ccb->ccb_h.target_lun, ccb->ccb_h.status);
1680d74001adSXin LI else
1681d74001adSXin LI printf("arcmsr_rescanLun_cb: Rescan lun successfully!\n");
1682d74001adSXin LI */
1683d74001adSXin LI xpt_free_path(ccb->ccb_h.path);
1684d74001adSXin LI xpt_free_ccb(ccb);
1685d74001adSXin LI }
1686d74001adSXin LI
arcmsr_rescan_lun(struct AdapterControlBlock * acb,int target,int lun)1687d74001adSXin LI static void arcmsr_rescan_lun(struct AdapterControlBlock *acb, int target, int lun)
1688d74001adSXin LI {
1689d74001adSXin LI struct cam_path *path;
1690d74001adSXin LI union ccb *ccb;
1691d74001adSXin LI
1692d74001adSXin LI if ((ccb = (union ccb *)xpt_alloc_ccb_nowait()) == NULL)
1693d74001adSXin LI return;
1694abfdbca9SXin LI if (xpt_create_path(&path, NULL, cam_sim_path(acb->psim), target, lun) != CAM_REQ_CMP)
1695d74001adSXin LI {
1696d74001adSXin LI xpt_free_ccb(ccb);
1697d74001adSXin LI return;
1698d74001adSXin LI }
1699d74001adSXin LI /* printf("arcmsr_rescan_lun: Rescan Target=%x, Lun=%x\n", target, lun); */
1700d74001adSXin LI xpt_setup_ccb(&ccb->ccb_h, path, 5);
1701d74001adSXin LI ccb->ccb_h.func_code = XPT_SCAN_LUN;
1702d74001adSXin LI ccb->ccb_h.cbfcnp = arcmsr_rescanLun_cb;
1703d74001adSXin LI ccb->crcn.flags = CAM_FLAG_NONE;
1704d74001adSXin LI xpt_action(ccb);
1705d74001adSXin LI }
1706d74001adSXin LI
arcmsr_abort_dr_ccbs(struct AdapterControlBlock * acb,int target,int lun)1707d74001adSXin LI static void arcmsr_abort_dr_ccbs(struct AdapterControlBlock *acb, int target, int lun)
1708d74001adSXin LI {
1709d74001adSXin LI struct CommandControlBlock *srb;
1710d74001adSXin LI u_int32_t intmask_org;
1711d74001adSXin LI int i;
1712d74001adSXin LI
1713d74001adSXin LI /* disable all outbound interrupts */
1714d74001adSXin LI intmask_org = arcmsr_disable_allintr(acb);
1715d74001adSXin LI for (i = 0; i < ARCMSR_MAX_FREESRB_NUM; i++)
1716d74001adSXin LI {
1717d74001adSXin LI srb = acb->psrb_pool[i];
171822f2616bSXin LI if (srb->srb_state == ARCMSR_SRB_START)
1719d74001adSXin LI {
1720d74001adSXin LI if((target == srb->pccb->ccb_h.target_id) && (lun == srb->pccb->ccb_h.target_lun))
1721d74001adSXin LI {
172222f2616bSXin LI srb->srb_state = ARCMSR_SRB_ABORTED;
1723d74001adSXin LI srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
1724d74001adSXin LI arcmsr_srb_complete(srb, 1);
172522f2616bSXin LI printf("arcmsr%d: abort scsi id %d lun %d srb=%p \n", acb->pci_unit, target, lun, srb);
1726d74001adSXin LI }
1727d74001adSXin LI }
1728d74001adSXin LI }
1729d74001adSXin LI /* enable outbound Post Queue, outbound doorbell Interrupt */
1730d74001adSXin LI arcmsr_enable_allintr(acb, intmask_org);
1731d74001adSXin LI }
1732d74001adSXin LI /*
1733d74001adSXin LI **************************************************************************
1734d74001adSXin LI **************************************************************************
1735d74001adSXin LI */
arcmsr_dr_handle(struct AdapterControlBlock * acb)1736d74001adSXin LI static void arcmsr_dr_handle(struct AdapterControlBlock *acb) {
1737d74001adSXin LI u_int32_t devicemap;
1738d74001adSXin LI u_int32_t target, lun;
1739d74001adSXin LI u_int32_t deviceMapCurrent[4]={0};
1740d74001adSXin LI u_int8_t *pDevMap;
1741d74001adSXin LI
1742d74001adSXin LI switch (acb->adapter_type) {
1743d74001adSXin LI case ACB_ADAPTER_TYPE_A:
1744d74001adSXin LI devicemap = offsetof(struct HBA_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1745d74001adSXin LI for (target = 0; target < 4; target++)
1746d74001adSXin LI {
1747d74001adSXin LI deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0], devicemap);
1748d74001adSXin LI devicemap += 4;
1749d74001adSXin LI }
1750d74001adSXin LI break;
1751d74001adSXin LI
1752d74001adSXin LI case ACB_ADAPTER_TYPE_B:
1753d74001adSXin LI devicemap = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1754d74001adSXin LI for (target = 0; target < 4; target++)
1755d74001adSXin LI {
1756d74001adSXin LI deviceMapCurrent[target]=bus_space_read_4(acb->btag[1], acb->bhandle[1], devicemap);
1757d74001adSXin LI devicemap += 4;
1758d74001adSXin LI }
1759d74001adSXin LI break;
1760d74001adSXin LI
1761d74001adSXin LI case ACB_ADAPTER_TYPE_C:
1762d74001adSXin LI devicemap = offsetof(struct HBC_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1763d74001adSXin LI for (target = 0; target < 4; target++)
1764d74001adSXin LI {
1765d74001adSXin LI deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0], devicemap);
1766d74001adSXin LI devicemap += 4;
1767d74001adSXin LI }
1768d74001adSXin LI break;
17697a7bc959SXin LI case ACB_ADAPTER_TYPE_D:
17707a7bc959SXin LI devicemap = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
17717a7bc959SXin LI for (target = 0; target < 4; target++)
17727a7bc959SXin LI {
17737a7bc959SXin LI deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0], devicemap);
17747a7bc959SXin LI devicemap += 4;
17757a7bc959SXin LI }
17767a7bc959SXin LI break;
1777a1103e04SXin LI case ACB_ADAPTER_TYPE_E:
1778a1103e04SXin LI devicemap = offsetof(struct HBE_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
1779a1103e04SXin LI for (target = 0; target < 4; target++)
1780a1103e04SXin LI {
1781a1103e04SXin LI deviceMapCurrent[target]=bus_space_read_4(acb->btag[0], acb->bhandle[0], devicemap);
1782a1103e04SXin LI devicemap += 4;
1783a1103e04SXin LI }
1784a1103e04SXin LI break;
1785fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
1786fa42a0bfSXin LI devicemap = ARCMSR_FW_DEVMAP_OFFSET;
1787fa42a0bfSXin LI for (target = 0; target < 4; target++)
1788fa42a0bfSXin LI {
1789fa42a0bfSXin LI deviceMapCurrent[target] = acb->msgcode_rwbuffer[devicemap];
1790fa42a0bfSXin LI devicemap += 1;
1791fa42a0bfSXin LI }
1792fa42a0bfSXin LI break;
1793d74001adSXin LI }
1794dac36688SXin LI
1795d74001adSXin LI if(acb->acb_flags & ACB_F_BUS_HANG_ON)
1796d74001adSXin LI {
1797d74001adSXin LI acb->acb_flags &= ~ACB_F_BUS_HANG_ON;
1798d74001adSXin LI }
1799d74001adSXin LI /*
1800d74001adSXin LI ** adapter posted CONFIG message
1801d74001adSXin LI ** copy the new map, note if there are differences with the current map
1802d74001adSXin LI */
1803d74001adSXin LI pDevMap = (u_int8_t *)&deviceMapCurrent[0];
1804d74001adSXin LI for (target = 0; target < ARCMSR_MAX_TARGETID - 1; target++)
1805d74001adSXin LI {
1806d74001adSXin LI if (*pDevMap != acb->device_map[target])
1807d74001adSXin LI {
1808d74001adSXin LI u_int8_t difference, bit_check;
1809d74001adSXin LI
1810d74001adSXin LI difference = *pDevMap ^ acb->device_map[target];
1811d74001adSXin LI for(lun=0; lun < ARCMSR_MAX_TARGETLUN; lun++)
1812d74001adSXin LI {
1813d74001adSXin LI bit_check = (1 << lun); /*check bit from 0....31*/
1814d74001adSXin LI if(difference & bit_check)
1815d74001adSXin LI {
1816d74001adSXin LI if(acb->device_map[target] & bit_check)
1817d74001adSXin LI {/* unit departed */
1818cb1a0aabS黃清隆 if (target != 0x0f)
1819cb1a0aabS黃清隆 printf("arcmsr_dr_handle: Target=0x%x, lun=%x, GONE!!!\n",target,lun);
1820d74001adSXin LI arcmsr_abort_dr_ccbs(acb, target, lun);
1821d74001adSXin LI arcmsr_rescan_lun(acb, target, lun);
1822d74001adSXin LI acb->devstate[target][lun] = ARECA_RAID_GONE;
1823d74001adSXin LI }
1824d74001adSXin LI else
1825d74001adSXin LI {/* unit arrived */
1826cb1a0aabS黃清隆 printf("arcmsr_dr_handle: Target=0x%x, lun=%x, Plug-IN!!!\n",target,lun);
1827d74001adSXin LI arcmsr_rescan_lun(acb, target, lun);
1828d74001adSXin LI acb->devstate[target][lun] = ARECA_RAID_GOOD;
1829d74001adSXin LI }
1830d74001adSXin LI }
1831d74001adSXin LI }
1832d74001adSXin LI /* printf("arcmsr_dr_handle: acb->device_map[%x]=0x%x, deviceMapCurrent[%x]=%x\n",target,acb->device_map[target],target,*pDevMap); */
1833d74001adSXin LI acb->device_map[target] = *pDevMap;
1834d74001adSXin LI }
1835d74001adSXin LI pDevMap++;
1836d74001adSXin LI }
1837d74001adSXin LI }
1838d74001adSXin LI /*
1839d74001adSXin LI **************************************************************************
1840d74001adSXin LI **************************************************************************
1841d74001adSXin LI */
arcmsr_hba_message_isr(struct AdapterControlBlock * acb)1842d74001adSXin LI static void arcmsr_hba_message_isr(struct AdapterControlBlock *acb) {
1843d74001adSXin LI u_int32_t outbound_message;
1844d74001adSXin LI
1845d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);
1846d74001adSXin LI outbound_message = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[0]);
1847d74001adSXin LI if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1848d74001adSXin LI arcmsr_dr_handle( acb );
1849d74001adSXin LI }
1850d74001adSXin LI /*
1851d74001adSXin LI **************************************************************************
1852d74001adSXin LI **************************************************************************
1853d74001adSXin LI */
arcmsr_hbb_message_isr(struct AdapterControlBlock * acb)1854d74001adSXin LI static void arcmsr_hbb_message_isr(struct AdapterControlBlock *acb) {
1855d74001adSXin LI u_int32_t outbound_message;
1856b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
1857d74001adSXin LI
1858d74001adSXin LI /* clear interrupts */
1859b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_MESSAGE_INT_CLEAR_PATTERN);
1860d74001adSXin LI outbound_message = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0]);
1861d74001adSXin LI if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1862d74001adSXin LI arcmsr_dr_handle( acb );
1863d74001adSXin LI }
1864d74001adSXin LI /*
1865d74001adSXin LI **************************************************************************
1866d74001adSXin LI **************************************************************************
1867d74001adSXin LI */
arcmsr_hbc_message_isr(struct AdapterControlBlock * acb)1868d74001adSXin LI static void arcmsr_hbc_message_isr(struct AdapterControlBlock *acb) {
1869d74001adSXin LI u_int32_t outbound_message;
1870d74001adSXin LI
1871d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR);
1872d74001adSXin LI outbound_message = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[0]);
1873d74001adSXin LI if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1874d74001adSXin LI arcmsr_dr_handle( acb );
1875d74001adSXin LI }
187644f05562SScott Long /*
187744f05562SScott Long **************************************************************************
187844f05562SScott Long **************************************************************************
187944f05562SScott Long */
arcmsr_hbd_message_isr(struct AdapterControlBlock * acb)18807a7bc959SXin LI static void arcmsr_hbd_message_isr(struct AdapterControlBlock *acb) {
18817a7bc959SXin LI u_int32_t outbound_message;
18827a7bc959SXin LI
18837a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
18847a7bc959SXin LI outbound_message = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[0]);
18857a7bc959SXin LI if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
18867a7bc959SXin LI arcmsr_dr_handle( acb );
18877a7bc959SXin LI }
18887a7bc959SXin LI /*
18897a7bc959SXin LI **************************************************************************
18907a7bc959SXin LI **************************************************************************
18917a7bc959SXin LI */
arcmsr_hbe_message_isr(struct AdapterControlBlock * acb)1892a1103e04SXin LI static void arcmsr_hbe_message_isr(struct AdapterControlBlock *acb) {
1893a1103e04SXin LI u_int32_t outbound_message;
1894a1103e04SXin LI
1895a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0);
18965842073aSXin LI if (acb->adapter_type == ACB_ADAPTER_TYPE_E)
1897a1103e04SXin LI outbound_message = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[0]);
18985842073aSXin LI else
18995842073aSXin LI outbound_message = acb->msgcode_rwbuffer[0];
1900a1103e04SXin LI if (outbound_message == ARCMSR_SIGNATURE_GET_CONFIG)
1901a1103e04SXin LI arcmsr_dr_handle( acb );
1902a1103e04SXin LI }
1903a1103e04SXin LI /*
1904a1103e04SXin LI **************************************************************************
1905a1103e04SXin LI **************************************************************************
1906a1103e04SXin LI */
arcmsr_hba_doorbell_isr(struct AdapterControlBlock * acb)190744f05562SScott Long static void arcmsr_hba_doorbell_isr(struct AdapterControlBlock *acb)
190844f05562SScott Long {
1909224a78aeSXin LI u_int32_t doorbell_status;
191044f05562SScott Long
191144f05562SScott Long /*
191244f05562SScott Long *******************************************************************
191344f05562SScott Long ** Maybe here we need to check wrqbuffer_lock is lock or not
191444f05562SScott Long ** DOORBELL: din! don!
191544f05562SScott Long ** check if there are any mail need to pack from firmware
191644f05562SScott Long *******************************************************************
191744f05562SScott Long */
1918224a78aeSXin LI doorbell_status = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_doorbell);
1919224a78aeSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
1920224a78aeSXin LI if(doorbell_status & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK) {
192144f05562SScott Long arcmsr_iop2drv_data_wrote_handle(acb);
1922ad6d6297SScott Long }
1923224a78aeSXin LI if(doorbell_status & ARCMSR_OUTBOUND_IOP331_DATA_READ_OK) {
192444f05562SScott Long arcmsr_iop2drv_data_read_handle(acb);
192544f05562SScott Long }
192644f05562SScott Long }
192744f05562SScott Long /*
192844f05562SScott Long **************************************************************************
192944f05562SScott Long **************************************************************************
193044f05562SScott Long */
arcmsr_hbc_doorbell_isr(struct AdapterControlBlock * acb)1931d74001adSXin LI static void arcmsr_hbc_doorbell_isr(struct AdapterControlBlock *acb)
1932d74001adSXin LI {
1933224a78aeSXin LI u_int32_t doorbell_status;
1934d74001adSXin LI
1935d74001adSXin LI /*
1936d74001adSXin LI *******************************************************************
1937d74001adSXin LI ** Maybe here we need to check wrqbuffer_lock is lock or not
1938d74001adSXin LI ** DOORBELL: din! don!
1939d74001adSXin LI ** check if there are any mail need to pack from firmware
1940d74001adSXin LI *******************************************************************
1941d74001adSXin LI */
1942224a78aeSXin LI doorbell_status = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
1943224a78aeSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, doorbell_status); /* clear doorbell interrupt */
1944224a78aeSXin LI if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK) {
1945d74001adSXin LI arcmsr_iop2drv_data_wrote_handle(acb);
1946d74001adSXin LI }
1947224a78aeSXin LI if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK) {
1948d74001adSXin LI arcmsr_iop2drv_data_read_handle(acb);
1949d74001adSXin LI }
1950224a78aeSXin LI if(doorbell_status & ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE) {
1951d74001adSXin LI arcmsr_hbc_message_isr(acb); /* messenger of "driver to iop commands" */
1952d74001adSXin LI }
1953d74001adSXin LI }
1954d74001adSXin LI /*
1955d74001adSXin LI **************************************************************************
1956d74001adSXin LI **************************************************************************
1957d74001adSXin LI */
arcmsr_hbd_doorbell_isr(struct AdapterControlBlock * acb)19587a7bc959SXin LI static void arcmsr_hbd_doorbell_isr(struct AdapterControlBlock *acb)
19597a7bc959SXin LI {
1960224a78aeSXin LI u_int32_t doorbell_status;
19617a7bc959SXin LI
19627a7bc959SXin LI /*
19637a7bc959SXin LI *******************************************************************
19647a7bc959SXin LI ** Maybe here we need to check wrqbuffer_lock is lock or not
19657a7bc959SXin LI ** DOORBELL: din! don!
19667a7bc959SXin LI ** check if there are any mail need to pack from firmware
19677a7bc959SXin LI *******************************************************************
19687a7bc959SXin LI */
1969224a78aeSXin LI doorbell_status = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
1970224a78aeSXin LI if(doorbell_status)
1971224a78aeSXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
1972224a78aeSXin LI while( doorbell_status & ARCMSR_HBDMU_F0_DOORBELL_CAUSE ) {
1973224a78aeSXin LI if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_DATA_WRITE_OK) {
19747a7bc959SXin LI arcmsr_iop2drv_data_wrote_handle(acb);
19757a7bc959SXin LI }
1976224a78aeSXin LI if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_DATA_READ_OK) {
19777a7bc959SXin LI arcmsr_iop2drv_data_read_handle(acb);
19787a7bc959SXin LI }
1979224a78aeSXin LI if(doorbell_status & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE) {
19807a7bc959SXin LI arcmsr_hbd_message_isr(acb); /* messenger of "driver to iop commands" */
19817a7bc959SXin LI }
1982224a78aeSXin LI doorbell_status = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_F0_DOORBELL_CAUSE;
1983224a78aeSXin LI if(doorbell_status)
1984224a78aeSXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, doorbell_status); /* clear doorbell interrupt */
19857a7bc959SXin LI }
19867a7bc959SXin LI }
19877a7bc959SXin LI /*
19887a7bc959SXin LI **************************************************************************
19897a7bc959SXin LI **************************************************************************
19907a7bc959SXin LI */
arcmsr_hbe_doorbell_isr(struct AdapterControlBlock * acb)1991a1103e04SXin LI static void arcmsr_hbe_doorbell_isr(struct AdapterControlBlock *acb)
1992a1103e04SXin LI {
1993a1103e04SXin LI u_int32_t doorbell_status, in_doorbell;
1994a1103e04SXin LI
1995a1103e04SXin LI /*
1996a1103e04SXin LI *******************************************************************
1997a1103e04SXin LI ** Maybe here we need to check wrqbuffer_lock is lock or not
1998a1103e04SXin LI ** DOORBELL: din! don!
1999a1103e04SXin LI ** check if there are any mail need to pack from firmware
2000a1103e04SXin LI *******************************************************************
2001a1103e04SXin LI */
2002a1103e04SXin LI in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
2003a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /* clear doorbell interrupt */
2004a1103e04SXin LI doorbell_status = in_doorbell ^ acb->in_doorbell;
2005a1103e04SXin LI if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
2006a1103e04SXin LI arcmsr_iop2drv_data_wrote_handle(acb);
2007a1103e04SXin LI }
2008a1103e04SXin LI if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK) {
2009a1103e04SXin LI arcmsr_iop2drv_data_read_handle(acb);
2010a1103e04SXin LI }
2011a1103e04SXin LI if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
2012a1103e04SXin LI arcmsr_hbe_message_isr(acb); /* messenger of "driver to iop commands" */
2013a1103e04SXin LI }
2014a1103e04SXin LI acb->in_doorbell = in_doorbell;
2015a1103e04SXin LI }
2016a1103e04SXin LI /*
2017a1103e04SXin LI **************************************************************************
2018a1103e04SXin LI **************************************************************************
2019a1103e04SXin LI */
arcmsr_hbf_doorbell_isr(struct AdapterControlBlock * acb)20206964b77eS黃清隆 static void arcmsr_hbf_doorbell_isr(struct AdapterControlBlock *acb)
20216964b77eS黃清隆 {
20226964b77eS黃清隆 u_int32_t doorbell_status, in_doorbell;
20236964b77eS黃清隆
20246964b77eS黃清隆 /*
20256964b77eS黃清隆 *******************************************************************
20266964b77eS黃清隆 ** Maybe here we need to check wrqbuffer_lock is lock or not
20276964b77eS黃清隆 ** DOORBELL: din! don!
20286964b77eS黃清隆 ** check if there are any mail need to pack from firmware
20296964b77eS黃清隆 *******************************************************************
20306964b77eS黃清隆 */
20316964b77eS黃清隆 while(1) {
20326964b77eS黃清隆 in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
20336964b77eS黃清隆 if ((in_doorbell != 0) && (in_doorbell != 0xFFFFFFFF))
20346964b77eS黃清隆 break;
20356964b77eS黃清隆 }
20366964b77eS黃清隆 CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /* clear doorbell interrupt */
20376964b77eS黃清隆 doorbell_status = in_doorbell ^ acb->in_doorbell;
20386964b77eS黃清隆 if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_WRITE_OK) {
20396964b77eS黃清隆 arcmsr_iop2drv_data_wrote_handle(acb);
20406964b77eS黃清隆 }
20416964b77eS黃清隆 if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_DATA_READ_OK) {
20426964b77eS黃清隆 arcmsr_iop2drv_data_read_handle(acb);
20436964b77eS黃清隆 }
20446964b77eS黃清隆 if(doorbell_status & ARCMSR_HBEMU_IOP2DRV_MESSAGE_CMD_DONE) {
20456964b77eS黃清隆 arcmsr_hbe_message_isr(acb); /* messenger of "driver to iop commands" */
20466964b77eS黃清隆 }
20476964b77eS黃清隆 acb->in_doorbell = in_doorbell;
20486964b77eS黃清隆 }
20496964b77eS黃清隆 /*
20506964b77eS黃清隆 **************************************************************************
20516964b77eS黃清隆 **************************************************************************
20526964b77eS黃清隆 */
arcmsr_hba_postqueue_isr(struct AdapterControlBlock * acb)205344f05562SScott Long static void arcmsr_hba_postqueue_isr(struct AdapterControlBlock *acb)
205444f05562SScott Long {
205544f05562SScott Long u_int32_t flag_srb;
2056d74001adSXin LI u_int16_t error;
205744f05562SScott Long
2058f1c579b1SScott Long /*
2059f1c579b1SScott Long *****************************************************************************
2060f1c579b1SScott Long ** areca cdb command done
2061f1c579b1SScott Long *****************************************************************************
2062f1c579b1SScott Long */
206344f05562SScott Long bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
206444f05562SScott Long BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
206544f05562SScott Long while((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
206644f05562SScott Long 0, outbound_queueport)) != 0xFFFFFFFF) {
2067f1c579b1SScott Long /* check if command done with no error*/
2068d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0) ? TRUE : FALSE;
2069d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
207044f05562SScott Long } /*drain reply FIFO*/
2071f1c579b1SScott Long }
207244f05562SScott Long /*
207344f05562SScott Long **************************************************************************
207444f05562SScott Long **************************************************************************
207544f05562SScott Long */
arcmsr_hbb_postqueue_isr(struct AdapterControlBlock * acb)207644f05562SScott Long static void arcmsr_hbb_postqueue_isr(struct AdapterControlBlock *acb)
207744f05562SScott Long {
207844f05562SScott Long struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
207944f05562SScott Long u_int32_t flag_srb;
208044f05562SScott Long int index;
2081d74001adSXin LI u_int16_t error;
208244f05562SScott Long
208344f05562SScott Long /*
208444f05562SScott Long *****************************************************************************
208544f05562SScott Long ** areca cdb command done
208644f05562SScott Long *****************************************************************************
208744f05562SScott Long */
208844f05562SScott Long bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
208944f05562SScott Long BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
209044f05562SScott Long index = phbbmu->doneq_index;
209144f05562SScott Long while((flag_srb = phbbmu->done_qbuffer[index]) != 0) {
209244f05562SScott Long phbbmu->done_qbuffer[index] = 0;
209344f05562SScott Long index++;
209444f05562SScott Long index %= ARCMSR_MAX_HBB_POSTQUEUE; /*if last index number set it to 0 */
209544f05562SScott Long phbbmu->doneq_index = index;
209644f05562SScott Long /* check if command done with no error*/
2097d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
2098d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
2099d74001adSXin LI } /*drain reply FIFO*/
2100d74001adSXin LI }
2101d74001adSXin LI /*
2102d74001adSXin LI **************************************************************************
2103d74001adSXin LI **************************************************************************
2104d74001adSXin LI */
arcmsr_hbc_postqueue_isr(struct AdapterControlBlock * acb)2105d74001adSXin LI static void arcmsr_hbc_postqueue_isr(struct AdapterControlBlock *acb)
2106d74001adSXin LI {
2107d74001adSXin LI u_int32_t flag_srb,throttling = 0;
2108d74001adSXin LI u_int16_t error;
2109d74001adSXin LI
2110d74001adSXin LI /*
2111d74001adSXin LI *****************************************************************************
2112d74001adSXin LI ** areca cdb command done
2113d74001adSXin LI *****************************************************************************
2114d74001adSXin LI */
2115d74001adSXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2116224a78aeSXin LI do {
2117d74001adSXin LI flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
2118b23a1998SXin LI if (flag_srb == 0xFFFFFFFF)
2119b23a1998SXin LI break;
2120d74001adSXin LI /* check if command done with no error*/
2121d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
2122d74001adSXin LI arcmsr_drain_donequeue(acb, flag_srb, error);
2123abfdbca9SXin LI throttling++;
2124d74001adSXin LI if(throttling == ARCMSR_HBC_ISR_THROTTLING_LEVEL) {
2125d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING);
2126abfdbca9SXin LI throttling = 0;
2127d74001adSXin LI }
2128224a78aeSXin LI } while(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR);
2129f1c579b1SScott Long }
213044f05562SScott Long /*
213144f05562SScott Long **********************************************************************
21327a7bc959SXin LI **
21337a7bc959SXin LI **********************************************************************
21347a7bc959SXin LI */
arcmsr_get_doneq_index(struct HBD_MessageUnit0 * phbdmu)21357a7bc959SXin LI static uint16_t arcmsr_get_doneq_index(struct HBD_MessageUnit0 *phbdmu)
21367a7bc959SXin LI {
21377a7bc959SXin LI uint16_t doneq_index, index_stripped;
21387a7bc959SXin LI
21397a7bc959SXin LI doneq_index = phbdmu->doneq_index;
21407a7bc959SXin LI if (doneq_index & 0x4000) {
21417a7bc959SXin LI index_stripped = doneq_index & 0xFF;
21427a7bc959SXin LI index_stripped += 1;
21437a7bc959SXin LI index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
21447a7bc959SXin LI phbdmu->doneq_index = index_stripped ?
21457a7bc959SXin LI (index_stripped | 0x4000) : index_stripped;
21467a7bc959SXin LI } else {
21477a7bc959SXin LI index_stripped = doneq_index;
21487a7bc959SXin LI index_stripped += 1;
21497a7bc959SXin LI index_stripped %= ARCMSR_MAX_HBD_POSTQUEUE;
21507a7bc959SXin LI phbdmu->doneq_index = index_stripped ?
21517a7bc959SXin LI index_stripped : (index_stripped | 0x4000);
21527a7bc959SXin LI }
21537a7bc959SXin LI return (phbdmu->doneq_index);
21547a7bc959SXin LI }
21557a7bc959SXin LI /*
21567a7bc959SXin LI **************************************************************************
21577a7bc959SXin LI **************************************************************************
21587a7bc959SXin LI */
arcmsr_hbd_postqueue_isr(struct AdapterControlBlock * acb)21597a7bc959SXin LI static void arcmsr_hbd_postqueue_isr(struct AdapterControlBlock *acb)
21607a7bc959SXin LI {
21617a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
21627a7bc959SXin LI u_int32_t outbound_write_pointer;
21637a7bc959SXin LI u_int32_t addressLow;
21647a7bc959SXin LI uint16_t doneq_index;
21657a7bc959SXin LI u_int16_t error;
21667a7bc959SXin LI /*
21677a7bc959SXin LI *****************************************************************************
21687a7bc959SXin LI ** areca cdb command done
21697a7bc959SXin LI *****************************************************************************
21707a7bc959SXin LI */
21717a7bc959SXin LI if((CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause) &
21727a7bc959SXin LI ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT) == 0)
21737a7bc959SXin LI return;
21747a7bc959SXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap,
21757a7bc959SXin LI BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
21767a7bc959SXin LI outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
21777a7bc959SXin LI doneq_index = phbdmu->doneq_index;
21787a7bc959SXin LI while ((doneq_index & 0xFF) != (outbound_write_pointer & 0xFF)) {
21797a7bc959SXin LI doneq_index = arcmsr_get_doneq_index(phbdmu);
21807a7bc959SXin LI addressLow = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
21817a7bc959SXin LI error = (addressLow & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
21827a7bc959SXin LI arcmsr_drain_donequeue(acb, addressLow, error); /*Check if command done with no error */
21837a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
21847a7bc959SXin LI outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
21857a7bc959SXin LI }
21867a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_interrupt_cause, ARCMSR_HBDMU_OUTBOUND_LIST_INTERRUPT_CLEAR);
21877a7bc959SXin LI CHIP_REG_READ32(HBD_MessageUnit, 0, outboundlist_interrupt_cause); /*Dummy ioread32 to force pci flush */
21887a7bc959SXin LI }
21897a7bc959SXin LI /*
2190a1103e04SXin LI **************************************************************************
2191a1103e04SXin LI **************************************************************************
2192a1103e04SXin LI */
arcmsr_hbe_postqueue_isr(struct AdapterControlBlock * acb)2193a1103e04SXin LI static void arcmsr_hbe_postqueue_isr(struct AdapterControlBlock *acb)
2194a1103e04SXin LI {
2195a1103e04SXin LI u_int16_t error;
2196a1103e04SXin LI uint32_t doneq_index;
2197a1103e04SXin LI uint16_t cmdSMID;
2198a1103e04SXin LI
2199a1103e04SXin LI /*
2200a1103e04SXin LI *****************************************************************************
2201a1103e04SXin LI ** areca cdb command done
2202a1103e04SXin LI *****************************************************************************
2203a1103e04SXin LI */
2204a1103e04SXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2205a1103e04SXin LI doneq_index = acb->doneq_index;
2206a1103e04SXin LI while ((CHIP_REG_READ32(HBE_MessageUnit, 0, reply_post_producer_index) & 0xFFFF) != doneq_index) {
2207a1103e04SXin LI cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2208a1103e04SXin LI error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
2209a1103e04SXin LI arcmsr_drain_donequeue(acb, (u_int32_t)cmdSMID, error);
2210a1103e04SXin LI doneq_index++;
2211a1103e04SXin LI if (doneq_index >= acb->completionQ_entry)
2212a1103e04SXin LI doneq_index = 0;
2213a1103e04SXin LI }
2214a1103e04SXin LI acb->doneq_index = doneq_index;
2215a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, reply_post_consumer_index, doneq_index);
2216a1103e04SXin LI }
2217fa42a0bfSXin LI
arcmsr_hbf_postqueue_isr(struct AdapterControlBlock * acb)2218fa42a0bfSXin LI static void arcmsr_hbf_postqueue_isr(struct AdapterControlBlock *acb)
2219fa42a0bfSXin LI {
2220fa42a0bfSXin LI uint16_t error;
2221fa42a0bfSXin LI uint32_t doneq_index;
2222fa42a0bfSXin LI uint16_t cmdSMID;
2223fa42a0bfSXin LI
2224fa42a0bfSXin LI /*
2225fa42a0bfSXin LI *****************************************************************************
2226fa42a0bfSXin LI ** areca cdb command done
2227fa42a0bfSXin LI *****************************************************************************
2228fa42a0bfSXin LI */
2229fa42a0bfSXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2230fa42a0bfSXin LI doneq_index = acb->doneq_index;
2231fa42a0bfSXin LI while (1) {
2232fa42a0bfSXin LI cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
2233fa42a0bfSXin LI if (cmdSMID == 0xffff)
2234fa42a0bfSXin LI break;
2235fa42a0bfSXin LI error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
2236fa42a0bfSXin LI arcmsr_drain_donequeue(acb, (u_int32_t)cmdSMID, error);
2237fa42a0bfSXin LI acb->pCompletionQ[doneq_index].cmdSMID = 0xffff;
2238fa42a0bfSXin LI doneq_index++;
2239fa42a0bfSXin LI if (doneq_index >= acb->completionQ_entry)
2240fa42a0bfSXin LI doneq_index = 0;
2241fa42a0bfSXin LI }
2242fa42a0bfSXin LI acb->doneq_index = doneq_index;
2243fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, reply_post_consumer_index, doneq_index);
2244fa42a0bfSXin LI }
2245fa42a0bfSXin LI
2246a1103e04SXin LI /*
22477a7bc959SXin LI **********************************************************************
224844f05562SScott Long **********************************************************************
224944f05562SScott Long */
arcmsr_handle_hba_isr(struct AdapterControlBlock * acb)225044f05562SScott Long static void arcmsr_handle_hba_isr( struct AdapterControlBlock *acb)
225144f05562SScott Long {
2252dac36688SXin LI u_int32_t outbound_intStatus;
225344f05562SScott Long /*
225444f05562SScott Long *********************************************
225544f05562SScott Long ** check outbound intstatus
225644f05562SScott Long *********************************************
225744f05562SScott Long */
2258dac36688SXin LI outbound_intStatus = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
2259dac36688SXin LI if(!outbound_intStatus) {
226044f05562SScott Long /*it must be share irq*/
226144f05562SScott Long return;
2262f1c579b1SScott Long }
2263dac36688SXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intStatus); /*clear interrupt*/
226444f05562SScott Long /* MU doorbell interrupts*/
2265dac36688SXin LI if(outbound_intStatus & ARCMSR_MU_OUTBOUND_DOORBELL_INT) {
226644f05562SScott Long arcmsr_hba_doorbell_isr(acb);
2267f1c579b1SScott Long }
226844f05562SScott Long /* MU post queue interrupts*/
2269dac36688SXin LI if(outbound_intStatus & ARCMSR_MU_OUTBOUND_POSTQUEUE_INT) {
227044f05562SScott Long arcmsr_hba_postqueue_isr(acb);
227144f05562SScott Long }
2272dac36688SXin LI if(outbound_intStatus & ARCMSR_MU_OUTBOUND_MESSAGE0_INT) {
2273d74001adSXin LI arcmsr_hba_message_isr(acb);
2274d74001adSXin LI }
227544f05562SScott Long }
227644f05562SScott Long /*
227744f05562SScott Long **********************************************************************
227844f05562SScott Long **********************************************************************
227944f05562SScott Long */
arcmsr_handle_hbb_isr(struct AdapterControlBlock * acb)228044f05562SScott Long static void arcmsr_handle_hbb_isr( struct AdapterControlBlock *acb)
228144f05562SScott Long {
228244f05562SScott Long u_int32_t outbound_doorbell;
2283b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
228444f05562SScott Long /*
228544f05562SScott Long *********************************************
228644f05562SScott Long ** check outbound intstatus
228744f05562SScott Long *********************************************
228844f05562SScott Long */
2289b23a1998SXin LI outbound_doorbell = READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & acb->outbound_int_enable;
229044f05562SScott Long if(!outbound_doorbell) {
229144f05562SScott Long /*it must be share irq*/
229244f05562SScott Long return;
229344f05562SScott Long }
2294b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ~outbound_doorbell); /* clear doorbell interrupt */
2295b23a1998SXin LI READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell);
2296b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
229744f05562SScott Long /* MU ioctl transfer doorbell interrupts*/
229844f05562SScott Long if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_WRITE_OK) {
229944f05562SScott Long arcmsr_iop2drv_data_wrote_handle(acb);
230044f05562SScott Long }
230144f05562SScott Long if(outbound_doorbell & ARCMSR_IOP2DRV_DATA_READ_OK) {
230244f05562SScott Long arcmsr_iop2drv_data_read_handle(acb);
230344f05562SScott Long }
230444f05562SScott Long /* MU post queue interrupts*/
230544f05562SScott Long if(outbound_doorbell & ARCMSR_IOP2DRV_CDB_DONE) {
230644f05562SScott Long arcmsr_hbb_postqueue_isr(acb);
230744f05562SScott Long }
2308d74001adSXin LI if(outbound_doorbell & ARCMSR_IOP2DRV_MESSAGE_CMD_DONE) {
2309d74001adSXin LI arcmsr_hbb_message_isr(acb);
2310d74001adSXin LI }
2311d74001adSXin LI }
2312d74001adSXin LI /*
2313d74001adSXin LI **********************************************************************
2314d74001adSXin LI **********************************************************************
2315d74001adSXin LI */
arcmsr_handle_hbc_isr(struct AdapterControlBlock * acb)2316d74001adSXin LI static void arcmsr_handle_hbc_isr( struct AdapterControlBlock *acb)
2317d74001adSXin LI {
2318d74001adSXin LI u_int32_t host_interrupt_status;
2319d74001adSXin LI /*
2320d74001adSXin LI *********************************************
2321d74001adSXin LI ** check outbound intstatus
2322d74001adSXin LI *********************************************
2323d74001adSXin LI */
2324224a78aeSXin LI host_interrupt_status = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) &
2325224a78aeSXin LI (ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR |
2326224a78aeSXin LI ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR);
2327d74001adSXin LI if(!host_interrupt_status) {
2328d74001adSXin LI /*it must be share irq*/
2329d74001adSXin LI return;
2330d74001adSXin LI }
2331224a78aeSXin LI do {
2332d74001adSXin LI /* MU doorbell interrupts*/
2333d74001adSXin LI if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR) {
2334d74001adSXin LI arcmsr_hbc_doorbell_isr(acb);
2335d74001adSXin LI }
2336d74001adSXin LI /* MU post queue interrupts*/
2337d74001adSXin LI if(host_interrupt_status & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR) {
2338d74001adSXin LI arcmsr_hbc_postqueue_isr(acb);
2339d74001adSXin LI }
2340224a78aeSXin LI host_interrupt_status = CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status);
2341224a78aeSXin LI } while (host_interrupt_status & (ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR));
234244f05562SScott Long }
234344f05562SScott Long /*
23447a7bc959SXin LI **********************************************************************
23457a7bc959SXin LI **********************************************************************
23467a7bc959SXin LI */
arcmsr_handle_hbd_isr(struct AdapterControlBlock * acb)23477a7bc959SXin LI static void arcmsr_handle_hbd_isr( struct AdapterControlBlock *acb)
23487a7bc959SXin LI {
23497a7bc959SXin LI u_int32_t host_interrupt_status;
23507a7bc959SXin LI u_int32_t intmask_org;
23517a7bc959SXin LI /*
23527a7bc959SXin LI *********************************************
23537a7bc959SXin LI ** check outbound intstatus
23547a7bc959SXin LI *********************************************
23557a7bc959SXin LI */
23567a7bc959SXin LI host_interrupt_status = CHIP_REG_READ32(HBD_MessageUnit, 0, host_int_status) & acb->outbound_int_enable;
23577a7bc959SXin LI if(!(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_INT)) {
23587a7bc959SXin LI /*it must be share irq*/
23597a7bc959SXin LI return;
23607a7bc959SXin LI }
23617a7bc959SXin LI /* disable outbound interrupt */
23627a7bc959SXin LI intmask_org = CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable) ; /* disable outbound message0 int */
23637a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, ARCMSR_HBDMU_ALL_INT_DISABLE);
23647a7bc959SXin LI /* MU doorbell interrupts*/
23657a7bc959SXin LI if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_DOORBELL_INT) {
23667a7bc959SXin LI arcmsr_hbd_doorbell_isr(acb);
23677a7bc959SXin LI }
23687a7bc959SXin LI /* MU post queue interrupts*/
23697a7bc959SXin LI if(host_interrupt_status & ARCMSR_HBDMU_OUTBOUND_POSTQUEUE_INT) {
23707a7bc959SXin LI arcmsr_hbd_postqueue_isr(acb);
23717a7bc959SXin LI }
23727a7bc959SXin LI /* enable all outbound interrupt */
23737a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, pcief0_int_enable, intmask_org | ARCMSR_HBDMU_ALL_INT_ENABLE);
23747a7bc959SXin LI // CHIP_REG_READ32(HBD_MessageUnit, 0, pcief0_int_enable);
23757a7bc959SXin LI }
23767a7bc959SXin LI /*
2377a1103e04SXin LI **********************************************************************
2378a1103e04SXin LI **********************************************************************
2379a1103e04SXin LI */
arcmsr_handle_hbe_isr(struct AdapterControlBlock * acb)2380a1103e04SXin LI static void arcmsr_handle_hbe_isr( struct AdapterControlBlock *acb)
2381a1103e04SXin LI {
2382a1103e04SXin LI u_int32_t host_interrupt_status;
2383a1103e04SXin LI /*
2384a1103e04SXin LI *********************************************
2385a1103e04SXin LI ** check outbound intstatus
2386a1103e04SXin LI *********************************************
2387a1103e04SXin LI */
2388a1103e04SXin LI host_interrupt_status = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_status) &
2389a1103e04SXin LI (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2390a1103e04SXin LI ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2391a1103e04SXin LI if(!host_interrupt_status) {
2392a1103e04SXin LI /*it must be share irq*/
2393a1103e04SXin LI return;
2394a1103e04SXin LI }
2395a1103e04SXin LI do {
2396a1103e04SXin LI /* MU doorbell interrupts*/
2397a1103e04SXin LI if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR) {
2398a1103e04SXin LI arcmsr_hbe_doorbell_isr(acb);
2399a1103e04SXin LI }
2400a1103e04SXin LI /* MU post queue interrupts*/
2401a1103e04SXin LI if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR) {
2402a1103e04SXin LI arcmsr_hbe_postqueue_isr(acb);
2403a1103e04SXin LI }
2404a1103e04SXin LI host_interrupt_status = CHIP_REG_READ32(HBE_MessageUnit, 0, host_int_status);
2405a1103e04SXin LI } while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2406a1103e04SXin LI }
2407fa42a0bfSXin LI
arcmsr_handle_hbf_isr(struct AdapterControlBlock * acb)2408fa42a0bfSXin LI static void arcmsr_handle_hbf_isr( struct AdapterControlBlock *acb)
2409fa42a0bfSXin LI {
2410fa42a0bfSXin LI u_int32_t host_interrupt_status;
2411fa42a0bfSXin LI /*
2412fa42a0bfSXin LI *********************************************
2413fa42a0bfSXin LI ** check outbound intstatus
2414fa42a0bfSXin LI *********************************************
2415fa42a0bfSXin LI */
2416fa42a0bfSXin LI host_interrupt_status = CHIP_REG_READ32(HBF_MessageUnit, 0, host_int_status) &
2417fa42a0bfSXin LI (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR |
2418fa42a0bfSXin LI ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR);
2419fa42a0bfSXin LI if(!host_interrupt_status) {
2420fa42a0bfSXin LI /*it must be share irq*/
2421fa42a0bfSXin LI return;
2422fa42a0bfSXin LI }
2423fa42a0bfSXin LI do {
2424fa42a0bfSXin LI /* MU doorbell interrupts*/
2425fa42a0bfSXin LI if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR) {
24266964b77eS黃清隆 arcmsr_hbf_doorbell_isr(acb);
2427fa42a0bfSXin LI }
2428fa42a0bfSXin LI /* MU post queue interrupts*/
2429fa42a0bfSXin LI if(host_interrupt_status & ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR) {
2430fa42a0bfSXin LI arcmsr_hbf_postqueue_isr(acb);
2431fa42a0bfSXin LI }
2432fa42a0bfSXin LI host_interrupt_status = CHIP_REG_READ32(HBF_MessageUnit, 0, host_int_status);
2433fa42a0bfSXin LI } while (host_interrupt_status & (ARCMSR_HBEMU_OUTBOUND_POSTQUEUE_ISR | ARCMSR_HBEMU_OUTBOUND_DOORBELL_ISR));
2434fa42a0bfSXin LI }
2435a1103e04SXin LI /*
243644f05562SScott Long ******************************************************************************
243744f05562SScott Long ******************************************************************************
243844f05562SScott Long */
arcmsr_interrupt(struct AdapterControlBlock * acb)243944f05562SScott Long static void arcmsr_interrupt(struct AdapterControlBlock *acb)
244044f05562SScott Long {
244144f05562SScott Long switch (acb->adapter_type) {
244244f05562SScott Long case ACB_ADAPTER_TYPE_A:
244344f05562SScott Long arcmsr_handle_hba_isr(acb);
2444f1c579b1SScott Long break;
244544f05562SScott Long case ACB_ADAPTER_TYPE_B:
244644f05562SScott Long arcmsr_handle_hbb_isr(acb);
2447f1c579b1SScott Long break;
2448d74001adSXin LI case ACB_ADAPTER_TYPE_C:
2449d74001adSXin LI arcmsr_handle_hbc_isr(acb);
2450d74001adSXin LI break;
24517a7bc959SXin LI case ACB_ADAPTER_TYPE_D:
24527a7bc959SXin LI arcmsr_handle_hbd_isr(acb);
24537a7bc959SXin LI break;
2454a1103e04SXin LI case ACB_ADAPTER_TYPE_E:
2455a1103e04SXin LI arcmsr_handle_hbe_isr(acb);
2456a1103e04SXin LI break;
2457fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
2458fa42a0bfSXin LI arcmsr_handle_hbf_isr(acb);
2459fa42a0bfSXin LI break;
2460f1c579b1SScott Long default:
246144f05562SScott Long printf("arcmsr%d: interrupt service,"
246210d66948SKevin Lo " unknown adapter type =%d\n", acb->pci_unit, acb->adapter_type);
2463f1c579b1SScott Long break;
2464f1c579b1SScott Long }
2465f1c579b1SScott Long }
2466f1c579b1SScott Long /*
2467d74001adSXin LI **********************************************************************
2468d74001adSXin LI **********************************************************************
2469d74001adSXin LI */
arcmsr_intr_handler(void * arg)2470d74001adSXin LI static void arcmsr_intr_handler(void *arg)
2471d74001adSXin LI {
2472d74001adSXin LI struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2473d74001adSXin LI
24747a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
2475d74001adSXin LI arcmsr_interrupt(acb);
24767a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
2477d74001adSXin LI }
2478d74001adSXin LI /*
2479d74001adSXin LI ******************************************************************************
2480d74001adSXin LI ******************************************************************************
2481d74001adSXin LI */
arcmsr_polling_devmap(void * arg)2482d74001adSXin LI static void arcmsr_polling_devmap(void *arg)
2483d74001adSXin LI {
2484d74001adSXin LI struct AdapterControlBlock *acb = (struct AdapterControlBlock *)arg;
2485d74001adSXin LI switch (acb->adapter_type) {
2486d74001adSXin LI case ACB_ADAPTER_TYPE_A:
2487dac36688SXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2488d74001adSXin LI break;
2489d74001adSXin LI
2490b23a1998SXin LI case ACB_ADAPTER_TYPE_B: {
2491b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
2492b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
2493b23a1998SXin LI }
2494d74001adSXin LI break;
2495d74001adSXin LI
2496d74001adSXin LI case ACB_ADAPTER_TYPE_C:
2497d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2498d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
2499d74001adSXin LI break;
25007a7bc959SXin LI
25017a7bc959SXin LI case ACB_ADAPTER_TYPE_D:
25027a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
25037a7bc959SXin LI break;
2504a1103e04SXin LI
2505a1103e04SXin LI case ACB_ADAPTER_TYPE_E:
2506a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2507a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
2508a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
2509a1103e04SXin LI break;
2510d74001adSXin LI
2511fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
2512fa42a0bfSXin LI u_int32_t outMsg1 = CHIP_REG_READ32(HBF_MessageUnit, 0, outbound_msgaddr1);
2513fa42a0bfSXin LI if (!(outMsg1 & ARCMSR_HBFMU_MESSAGE_FIRMWARE_OK) ||
2514fa42a0bfSXin LI (outMsg1 & ARCMSR_HBFMU_MESSAGE_NO_VOLUME_CHANGE))
2515fa42a0bfSXin LI goto nxt6s;
2516fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
2517fa42a0bfSXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
2518fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
2519fa42a0bfSXin LI break;
2520fa42a0bfSXin LI }
2521fa42a0bfSXin LI }
2522fa42a0bfSXin LI nxt6s:
2523d74001adSXin LI if((acb->acb_flags & ACB_F_SCSISTOPADAPTER) == 0)
2524d74001adSXin LI {
2525d74001adSXin LI callout_reset(&acb->devmap_callout, 5 * hz, arcmsr_polling_devmap, acb); /* polling per 5 seconds */
2526d74001adSXin LI }
2527d74001adSXin LI }
2528d74001adSXin LI
2529d74001adSXin LI /*
2530ad6d6297SScott Long *******************************************************************************
2531ad6d6297SScott Long **
2532ad6d6297SScott Long *******************************************************************************
2533ad6d6297SScott Long */
arcmsr_iop_parking(struct AdapterControlBlock * acb)2534ad6d6297SScott Long static void arcmsr_iop_parking(struct AdapterControlBlock *acb)
2535ad6d6297SScott Long {
2536d74001adSXin LI u_int32_t intmask_org;
2537d74001adSXin LI
2538ad6d6297SScott Long if(acb != NULL) {
2539ad6d6297SScott Long /* stop adapter background rebuild */
2540ad6d6297SScott Long if(acb->acb_flags & ACB_F_MSG_START_BGRB) {
2541d74001adSXin LI intmask_org = arcmsr_disable_allintr(acb);
2542ad6d6297SScott Long arcmsr_stop_adapter_bgrb(acb);
2543ad6d6297SScott Long arcmsr_flush_adapter_cache(acb);
2544d74001adSXin LI arcmsr_enable_allintr(acb, intmask_org);
2545ad6d6297SScott Long }
2546ad6d6297SScott Long }
2547ad6d6297SScott Long }
2548ad6d6297SScott Long /*
2549f1c579b1SScott Long ***********************************************************************
2550f1c579b1SScott Long **
2551f1c579b1SScott Long ************************************************************************
2552f1c579b1SScott Long */
arcmsr_iop_ioctlcmd(struct AdapterControlBlock * acb,u_int32_t ioctl_cmd,caddr_t arg)2553fc5ef1caSXin LI static u_int32_t arcmsr_iop_ioctlcmd(struct AdapterControlBlock *acb, u_int32_t ioctl_cmd, caddr_t arg)
2554f1c579b1SScott Long {
2555ad6d6297SScott Long struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2556ad6d6297SScott Long u_int32_t retvalue = EINVAL;
2557f1c579b1SScott Long
2558ad6d6297SScott Long pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) arg;
2559ad6d6297SScott Long if(memcmp(pcmdmessagefld->cmdmessage.Signature, "ARCMSR", 6)!=0) {
2560ad6d6297SScott Long return retvalue;
2561f1c579b1SScott Long }
2562ad6d6297SScott Long ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2563ad6d6297SScott Long switch(ioctl_cmd) {
2564ad6d6297SScott Long case ARCMSR_MESSAGE_READ_RQBUFFER: {
2565ad6d6297SScott Long u_int8_t *pQbuffer;
2566ad6d6297SScott Long u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2567ad6d6297SScott Long u_int32_t allxfer_len=0;
2568f1c579b1SScott Long
256944f05562SScott Long while((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
257044f05562SScott Long && (allxfer_len < 1031)) {
2571f1c579b1SScott Long /*copy READ QBUFFER to srb*/
2572ad6d6297SScott Long pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
25737a7bc959SXin LI *ptmpQbuffer = *pQbuffer;
2574ad6d6297SScott Long acb->rqbuf_firstindex++;
2575ad6d6297SScott Long acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2576ad6d6297SScott Long /*if last index number set it to 0 */
2577f1c579b1SScott Long ptmpQbuffer++;
2578f1c579b1SScott Long allxfer_len++;
2579f1c579b1SScott Long }
2580ad6d6297SScott Long if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
258144f05562SScott Long struct QBUFFER *prbuffer;
2582f1c579b1SScott Long
2583ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
258444f05562SScott Long prbuffer = arcmsr_get_iop_rqbuffer(acb);
258535689395SXin LI if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
258635689395SXin LI acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2587f1c579b1SScott Long }
2588ad6d6297SScott Long pcmdmessagefld->cmdmessage.Length = allxfer_len;
2589ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2590ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2591f1c579b1SScott Long }
2592f1c579b1SScott Long break;
2593ad6d6297SScott Long case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2594ad6d6297SScott Long u_int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2595ad6d6297SScott Long u_int8_t *pQbuffer;
2596ad6d6297SScott Long u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2597f1c579b1SScott Long
2598ad6d6297SScott Long user_len = pcmdmessagefld->cmdmessage.Length;
2599f1c579b1SScott Long /*check if data xfer length of this request will overflow my array qbuffer */
2600ad6d6297SScott Long wqbuf_lastindex = acb->wqbuf_lastindex;
2601ad6d6297SScott Long wqbuf_firstindex = acb->wqbuf_firstindex;
2602ad6d6297SScott Long if(wqbuf_lastindex != wqbuf_firstindex) {
26037a7bc959SXin LI arcmsr_Write_data_2iop_wqbuffer(acb);
2604ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2605ad6d6297SScott Long } else {
26067a7bc959SXin LI my_empty_len = (wqbuf_firstindex - wqbuf_lastindex - 1) &
26077a7bc959SXin LI (ARCMSR_MAX_QBUFFER - 1);
2608ad6d6297SScott Long if(my_empty_len >= user_len) {
2609ad6d6297SScott Long while(user_len > 0) {
2610f1c579b1SScott Long /*copy srb data to wqbuffer*/
2611ad6d6297SScott Long pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
26127a7bc959SXin LI *pQbuffer = *ptmpuserbuffer;
2613ad6d6297SScott Long acb->wqbuf_lastindex++;
2614ad6d6297SScott Long acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2615ad6d6297SScott Long /*if last index number set it to 0 */
2616f1c579b1SScott Long ptmpuserbuffer++;
2617f1c579b1SScott Long user_len--;
2618f1c579b1SScott Long }
2619f1c579b1SScott Long /*post fist Qbuffer*/
2620ad6d6297SScott Long if(acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2621ad6d6297SScott Long acb->acb_flags &= ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
26227a7bc959SXin LI arcmsr_Write_data_2iop_wqbuffer(acb);
2623f1c579b1SScott Long }
2624ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2625ad6d6297SScott Long } else {
2626ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2627f1c579b1SScott Long }
2628f1c579b1SScott Long }
2629ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2630f1c579b1SScott Long }
2631f1c579b1SScott Long break;
2632ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2633ad6d6297SScott Long u_int8_t *pQbuffer = acb->rqbuffer;
2634ad6d6297SScott Long
2635ad6d6297SScott Long if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2636ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
263744f05562SScott Long arcmsr_iop_message_read(acb);
263844f05562SScott Long /*signature, let IOP know data has been readed */
2639f1c579b1SScott Long }
2640ad6d6297SScott Long acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2641ad6d6297SScott Long acb->rqbuf_firstindex = 0;
2642ad6d6297SScott Long acb->rqbuf_lastindex = 0;
2643f1c579b1SScott Long memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2644ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2645ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2646f1c579b1SScott Long }
2647f1c579b1SScott Long break;
2648ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_WQBUFFER:
2649f1c579b1SScott Long {
2650ad6d6297SScott Long u_int8_t *pQbuffer = acb->wqbuffer;
2651f1c579b1SScott Long
2652ad6d6297SScott Long if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2653ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
265444f05562SScott Long arcmsr_iop_message_read(acb);
265544f05562SScott Long /*signature, let IOP know data has been readed */
2656f1c579b1SScott Long }
265744f05562SScott Long acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
2658ad6d6297SScott Long acb->wqbuf_firstindex = 0;
2659ad6d6297SScott Long acb->wqbuf_lastindex = 0;
2660f1c579b1SScott Long memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2661ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2662ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2663f1c579b1SScott Long }
2664f1c579b1SScott Long break;
2665ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2666ad6d6297SScott Long u_int8_t *pQbuffer;
2667f1c579b1SScott Long
2668ad6d6297SScott Long if(acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2669ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
267044f05562SScott Long arcmsr_iop_message_read(acb);
267144f05562SScott Long /*signature, let IOP know data has been readed */
2672f1c579b1SScott Long }
2673ad6d6297SScott Long acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED
2674ad6d6297SScott Long |ACB_F_MESSAGE_RQBUFFER_CLEARED
267544f05562SScott Long |ACB_F_MESSAGE_WQBUFFER_READ);
2676ad6d6297SScott Long acb->rqbuf_firstindex = 0;
2677ad6d6297SScott Long acb->rqbuf_lastindex = 0;
2678ad6d6297SScott Long acb->wqbuf_firstindex = 0;
2679ad6d6297SScott Long acb->wqbuf_lastindex = 0;
2680ad6d6297SScott Long pQbuffer = acb->rqbuffer;
2681ad6d6297SScott Long memset(pQbuffer, 0, sizeof(struct QBUFFER));
2682ad6d6297SScott Long pQbuffer = acb->wqbuffer;
2683ad6d6297SScott Long memset(pQbuffer, 0, sizeof(struct QBUFFER));
2684ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2685ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2686f1c579b1SScott Long }
2687f1c579b1SScott Long break;
2688ad6d6297SScott Long case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2689ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2690ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2691f1c579b1SScott Long }
2692f1c579b1SScott Long break;
2693ad6d6297SScott Long case ARCMSR_MESSAGE_SAY_HELLO: {
2694ad6d6297SScott Long u_int8_t *hello_string = "Hello! I am ARCMSR";
2695ad6d6297SScott Long u_int8_t *puserbuffer = (u_int8_t *)pcmdmessagefld->messagedatabuffer;
2696f1c579b1SScott Long
2697ad6d6297SScott Long if(memcpy(puserbuffer, hello_string, (int16_t)strlen(hello_string))) {
2698ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_ERROR;
2699ad6d6297SScott Long ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2700f1c579b1SScott Long return ENOIOCTL;
2701f1c579b1SScott Long }
2702ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2703ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2704ad6d6297SScott Long }
2705ad6d6297SScott Long break;
2706ad6d6297SScott Long case ARCMSR_MESSAGE_SAY_GOODBYE: {
2707ad6d6297SScott Long arcmsr_iop_parking(acb);
2708ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2709ad6d6297SScott Long }
2710ad6d6297SScott Long break;
2711ad6d6297SScott Long case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE: {
2712ad6d6297SScott Long arcmsr_flush_adapter_cache(acb);
2713ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
2714f1c579b1SScott Long }
2715f1c579b1SScott Long break;
2716f1c579b1SScott Long }
2717ad6d6297SScott Long ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2718dac36688SXin LI return (retvalue);
2719f1c579b1SScott Long }
2720f1c579b1SScott Long /*
2721f1c579b1SScott Long **************************************************************************
2722f1c579b1SScott Long **************************************************************************
2723f1c579b1SScott Long */
arcmsr_free_srb(struct CommandControlBlock * srb)272422f2616bSXin LI static void arcmsr_free_srb(struct CommandControlBlock *srb)
272522f2616bSXin LI {
272622f2616bSXin LI struct AdapterControlBlock *acb;
272722f2616bSXin LI
272822f2616bSXin LI acb = srb->acb;
27297a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
273022f2616bSXin LI srb->srb_state = ARCMSR_SRB_DONE;
273122f2616bSXin LI srb->srb_flags = 0;
273222f2616bSXin LI acb->srbworkingQ[acb->workingsrb_doneindex] = srb;
273322f2616bSXin LI acb->workingsrb_doneindex++;
273422f2616bSXin LI acb->workingsrb_doneindex %= ARCMSR_MAX_FREESRB_NUM;
27357a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->srb_lock);
273622f2616bSXin LI }
273722f2616bSXin LI /*
273822f2616bSXin LI **************************************************************************
273922f2616bSXin LI **************************************************************************
274022f2616bSXin LI */
arcmsr_get_freesrb(struct AdapterControlBlock * acb)2741fc5ef1caSXin LI static struct CommandControlBlock *arcmsr_get_freesrb(struct AdapterControlBlock *acb)
2742f1c579b1SScott Long {
2743ad6d6297SScott Long struct CommandControlBlock *srb = NULL;
2744ad6d6297SScott Long u_int32_t workingsrb_startindex, workingsrb_doneindex;
2745f1c579b1SScott Long
27467a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->srb_lock);
2747ad6d6297SScott Long workingsrb_doneindex = acb->workingsrb_doneindex;
2748ad6d6297SScott Long workingsrb_startindex = acb->workingsrb_startindex;
2749ad6d6297SScott Long srb = acb->srbworkingQ[workingsrb_startindex];
2750ad6d6297SScott Long workingsrb_startindex++;
2751ad6d6297SScott Long workingsrb_startindex %= ARCMSR_MAX_FREESRB_NUM;
2752ad6d6297SScott Long if(workingsrb_doneindex != workingsrb_startindex) {
2753ad6d6297SScott Long acb->workingsrb_startindex = workingsrb_startindex;
2754ad6d6297SScott Long } else {
2755ad6d6297SScott Long srb = NULL;
2756ad6d6297SScott Long }
27577a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->srb_lock);
2758ad6d6297SScott Long return(srb);
2759ad6d6297SScott Long }
2760ad6d6297SScott Long /*
2761ad6d6297SScott Long **************************************************************************
2762ad6d6297SScott Long **************************************************************************
2763ad6d6297SScott Long */
arcmsr_iop_message_xfer(struct AdapterControlBlock * acb,union ccb * pccb)2764ad6d6297SScott Long static int arcmsr_iop_message_xfer(struct AdapterControlBlock *acb, union ccb *pccb)
2765ad6d6297SScott Long {
2766ad6d6297SScott Long struct CMD_MESSAGE_FIELD *pcmdmessagefld;
2767ad6d6297SScott Long int retvalue = 0, transfer_len = 0;
2768ad6d6297SScott Long char *buffer;
27694aa947cbSWarner Losh uint8_t *ptr = scsiio_cdb_ptr(&pccb->csio);
27704aa947cbSWarner Losh u_int32_t controlcode = (u_int32_t ) ptr[5] << 24 |
27714aa947cbSWarner Losh (u_int32_t ) ptr[6] << 16 |
27724aa947cbSWarner Losh (u_int32_t ) ptr[7] << 8 |
27734aa947cbSWarner Losh (u_int32_t ) ptr[8];
2774ad6d6297SScott Long /* 4 bytes: Areca io control code */
2775dd0b4fb6SKonstantin Belousov if ((pccb->ccb_h.flags & CAM_DATA_MASK) == CAM_DATA_VADDR) {
2776ad6d6297SScott Long buffer = pccb->csio.data_ptr;
2777ad6d6297SScott Long transfer_len = pccb->csio.dxfer_len;
2778ad6d6297SScott Long } else {
2779ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_FAIL;
2780ad6d6297SScott Long goto message_out;
2781ad6d6297SScott Long }
2782ad6d6297SScott Long if (transfer_len > sizeof(struct CMD_MESSAGE_FIELD)) {
2783ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_FAIL;
2784ad6d6297SScott Long goto message_out;
2785ad6d6297SScott Long }
2786ad6d6297SScott Long pcmdmessagefld = (struct CMD_MESSAGE_FIELD *) buffer;
2787ad6d6297SScott Long switch(controlcode) {
2788ad6d6297SScott Long case ARCMSR_MESSAGE_READ_RQBUFFER: {
2789ad6d6297SScott Long u_int8_t *pQbuffer;
2790ad6d6297SScott Long u_int8_t *ptmpQbuffer = pcmdmessagefld->messagedatabuffer;
2791ad6d6297SScott Long int32_t allxfer_len = 0;
2792f1c579b1SScott Long
27937a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2794ad6d6297SScott Long while ((acb->rqbuf_firstindex != acb->rqbuf_lastindex)
2795ad6d6297SScott Long && (allxfer_len < 1031)) {
2796ad6d6297SScott Long pQbuffer = &acb->rqbuffer[acb->rqbuf_firstindex];
27977a7bc959SXin LI *ptmpQbuffer = *pQbuffer;
2798ad6d6297SScott Long acb->rqbuf_firstindex++;
2799ad6d6297SScott Long acb->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER;
2800ad6d6297SScott Long ptmpQbuffer++;
2801ad6d6297SScott Long allxfer_len++;
2802f1c579b1SScott Long }
2803ad6d6297SScott Long if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
280444f05562SScott Long struct QBUFFER *prbuffer;
2805ad6d6297SScott Long
2806ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
280744f05562SScott Long prbuffer = arcmsr_get_iop_rqbuffer(acb);
280835689395SXin LI if(arcmsr_Read_iop_rqbuffer_data(acb, prbuffer) == 0)
280935689395SXin LI acb->acb_flags |= ACB_F_IOPDATA_OVERFLOW;
2810ad6d6297SScott Long }
2811ad6d6297SScott Long pcmdmessagefld->cmdmessage.Length = allxfer_len;
2812ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2813ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_SUCCESS;
28147a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2815ad6d6297SScott Long }
2816ad6d6297SScott Long break;
2817ad6d6297SScott Long case ARCMSR_MESSAGE_WRITE_WQBUFFER: {
2818ad6d6297SScott Long int32_t my_empty_len, user_len, wqbuf_firstindex, wqbuf_lastindex;
2819ad6d6297SScott Long u_int8_t *pQbuffer;
2820ad6d6297SScott Long u_int8_t *ptmpuserbuffer = pcmdmessagefld->messagedatabuffer;
2821ad6d6297SScott Long
2822ad6d6297SScott Long user_len = pcmdmessagefld->cmdmessage.Length;
28237a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2824ad6d6297SScott Long wqbuf_lastindex = acb->wqbuf_lastindex;
2825ad6d6297SScott Long wqbuf_firstindex = acb->wqbuf_firstindex;
2826ad6d6297SScott Long if (wqbuf_lastindex != wqbuf_firstindex) {
28277a7bc959SXin LI arcmsr_Write_data_2iop_wqbuffer(acb);
2828ad6d6297SScott Long /* has error report sensedata */
2829dac36688SXin LI if(pccb->csio.sense_len) {
2830ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2831ad6d6297SScott Long /* Valid,ErrorCode */
2832ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2833ad6d6297SScott Long /* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2834ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2835ad6d6297SScott Long /* AdditionalSenseLength */
2836ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2837ad6d6297SScott Long /* AdditionalSenseCode */
2838ad6d6297SScott Long }
2839ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_FAIL;
2840ad6d6297SScott Long } else {
2841ad6d6297SScott Long my_empty_len = (wqbuf_firstindex-wqbuf_lastindex - 1)
2842ad6d6297SScott Long &(ARCMSR_MAX_QBUFFER - 1);
2843ad6d6297SScott Long if (my_empty_len >= user_len) {
2844ad6d6297SScott Long while (user_len > 0) {
2845ad6d6297SScott Long pQbuffer = &acb->wqbuffer[acb->wqbuf_lastindex];
28467a7bc959SXin LI *pQbuffer = *ptmpuserbuffer;
2847ad6d6297SScott Long acb->wqbuf_lastindex++;
2848ad6d6297SScott Long acb->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;
2849ad6d6297SScott Long ptmpuserbuffer++;
2850ad6d6297SScott Long user_len--;
2851ad6d6297SScott Long }
2852ad6d6297SScott Long if (acb->acb_flags & ACB_F_MESSAGE_WQBUFFER_CLEARED) {
2853ad6d6297SScott Long acb->acb_flags &=
2854ad6d6297SScott Long ~ACB_F_MESSAGE_WQBUFFER_CLEARED;
28557a7bc959SXin LI arcmsr_Write_data_2iop_wqbuffer(acb);
2856ad6d6297SScott Long }
2857ad6d6297SScott Long } else {
2858ad6d6297SScott Long /* has error report sensedata */
2859dac36688SXin LI if(pccb->csio.sense_len) {
2860ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[0] = (0x1 << 7 | 0x70);
2861ad6d6297SScott Long /* Valid,ErrorCode */
2862ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[2] = 0x05;
2863ad6d6297SScott Long /* FileMark,EndOfMedia,IncorrectLength,Reserved,SenseKey */
2864ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[7] = 0x0A;
2865ad6d6297SScott Long /* AdditionalSenseLength */
2866ad6d6297SScott Long ((u_int8_t *)&pccb->csio.sense_data)[12] = 0x20;
2867ad6d6297SScott Long /* AdditionalSenseCode */
2868ad6d6297SScott Long }
2869ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_FAIL;
2870ad6d6297SScott Long }
2871ad6d6297SScott Long }
28727a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2873ad6d6297SScott Long }
2874ad6d6297SScott Long break;
2875ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_RQBUFFER: {
2876ad6d6297SScott Long u_int8_t *pQbuffer = acb->rqbuffer;
2877ad6d6297SScott Long
28787a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2879ad6d6297SScott Long if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2880ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
288144f05562SScott Long arcmsr_iop_message_read(acb);
2882ad6d6297SScott Long }
2883ad6d6297SScott Long acb->acb_flags |= ACB_F_MESSAGE_RQBUFFER_CLEARED;
2884ad6d6297SScott Long acb->rqbuf_firstindex = 0;
2885ad6d6297SScott Long acb->rqbuf_lastindex = 0;
2886ad6d6297SScott Long memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2887ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode =
2888ad6d6297SScott Long ARCMSR_MESSAGE_RETURNCODE_OK;
28897a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2890ad6d6297SScott Long }
2891ad6d6297SScott Long break;
2892ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_WQBUFFER: {
2893ad6d6297SScott Long u_int8_t *pQbuffer = acb->wqbuffer;
2894ad6d6297SScott Long
28957a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2896ad6d6297SScott Long if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2897ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
289844f05562SScott Long arcmsr_iop_message_read(acb);
2899ad6d6297SScott Long }
2900ad6d6297SScott Long acb->acb_flags |=
2901ad6d6297SScott Long (ACB_F_MESSAGE_WQBUFFER_CLEARED |
290244f05562SScott Long ACB_F_MESSAGE_WQBUFFER_READ);
2903ad6d6297SScott Long acb->wqbuf_firstindex = 0;
2904ad6d6297SScott Long acb->wqbuf_lastindex = 0;
2905ad6d6297SScott Long memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
2906ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode =
2907ad6d6297SScott Long ARCMSR_MESSAGE_RETURNCODE_OK;
29087a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2909ad6d6297SScott Long }
2910ad6d6297SScott Long break;
2911ad6d6297SScott Long case ARCMSR_MESSAGE_CLEAR_ALLQBUFFER: {
2912ad6d6297SScott Long u_int8_t *pQbuffer;
2913ad6d6297SScott Long
29147a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->qbuffer_lock);
2915ad6d6297SScott Long if (acb->acb_flags & ACB_F_IOPDATA_OVERFLOW) {
2916ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
291744f05562SScott Long arcmsr_iop_message_read(acb);
2918ad6d6297SScott Long }
2919ad6d6297SScott Long acb->acb_flags |=
2920ad6d6297SScott Long (ACB_F_MESSAGE_WQBUFFER_CLEARED
2921ad6d6297SScott Long | ACB_F_MESSAGE_RQBUFFER_CLEARED
292244f05562SScott Long | ACB_F_MESSAGE_WQBUFFER_READ);
2923ad6d6297SScott Long acb->rqbuf_firstindex = 0;
2924ad6d6297SScott Long acb->rqbuf_lastindex = 0;
2925ad6d6297SScott Long acb->wqbuf_firstindex = 0;
2926ad6d6297SScott Long acb->wqbuf_lastindex = 0;
2927ad6d6297SScott Long pQbuffer = acb->rqbuffer;
2928ad6d6297SScott Long memset(pQbuffer, 0, sizeof (struct QBUFFER));
2929ad6d6297SScott Long pQbuffer = acb->wqbuffer;
2930ad6d6297SScott Long memset(pQbuffer, 0, sizeof (struct QBUFFER));
2931ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
29327a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->qbuffer_lock);
2933ad6d6297SScott Long }
2934ad6d6297SScott Long break;
2935ad6d6297SScott Long case ARCMSR_MESSAGE_REQUEST_RETURNCODE_3F: {
2936ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_3F;
2937ad6d6297SScott Long }
2938ad6d6297SScott Long break;
2939ad6d6297SScott Long case ARCMSR_MESSAGE_SAY_HELLO: {
2940ad6d6297SScott Long int8_t *hello_string = "Hello! I am ARCMSR";
2941ad6d6297SScott Long
2942ad6d6297SScott Long memcpy(pcmdmessagefld->messagedatabuffer, hello_string
2943ad6d6297SScott Long , (int16_t)strlen(hello_string));
2944ad6d6297SScott Long pcmdmessagefld->cmdmessage.ReturnCode = ARCMSR_MESSAGE_RETURNCODE_OK;
2945ad6d6297SScott Long }
2946ad6d6297SScott Long break;
2947ad6d6297SScott Long case ARCMSR_MESSAGE_SAY_GOODBYE:
2948ad6d6297SScott Long arcmsr_iop_parking(acb);
2949ad6d6297SScott Long break;
2950ad6d6297SScott Long case ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE:
2951ad6d6297SScott Long arcmsr_flush_adapter_cache(acb);
2952ad6d6297SScott Long break;
2953ad6d6297SScott Long default:
2954ad6d6297SScott Long retvalue = ARCMSR_MESSAGE_FAIL;
2955ad6d6297SScott Long }
2956ad6d6297SScott Long message_out:
2957dac36688SXin LI return (retvalue);
2958f1c579b1SScott Long }
2959f1c579b1SScott Long /*
2960f1c579b1SScott Long *********************************************************************
2961f1c579b1SScott Long *********************************************************************
2962f1c579b1SScott Long */
arcmsr_execute_srb(void * arg,bus_dma_segment_t * dm_segs,int nseg,int error)2963231c8b71SXin LI static void arcmsr_execute_srb(void *arg, bus_dma_segment_t *dm_segs, int nseg, int error)
2964f1c579b1SScott Long {
2965ad6d6297SScott Long struct CommandControlBlock *srb = (struct CommandControlBlock *)arg;
2966ad6d6297SScott Long struct AdapterControlBlock *acb = (struct AdapterControlBlock *)srb->acb;
2967f1c579b1SScott Long union ccb *pccb;
2968ad6d6297SScott Long int target, lun;
2969f1c579b1SScott Long
2970ad6d6297SScott Long pccb = srb->pccb;
2971ad6d6297SScott Long target = pccb->ccb_h.target_id;
2972ad6d6297SScott Long lun = pccb->ccb_h.target_lun;
297322f2616bSXin LI acb->pktRequestCount++;
2974ad6d6297SScott Long if(error != 0) {
2975ad6d6297SScott Long if(error != EFBIG) {
297644f05562SScott Long printf("arcmsr%d: unexpected error %x"
297744f05562SScott Long " returned from 'bus_dmamap_load' \n"
2978ad6d6297SScott Long , acb->pci_unit, error);
2979f1c579b1SScott Long }
2980ad6d6297SScott Long if((pccb->ccb_h.status & CAM_STATUS_MASK) == CAM_REQ_INPROG) {
298115735becSScott Long pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2982f1c579b1SScott Long }
2983ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
2984f1c579b1SScott Long return;
2985f1c579b1SScott Long }
2986ad6d6297SScott Long if(nseg > ARCMSR_MAX_SG_ENTRIES) {
2987ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_TOO_BIG;
2988ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
2989ad6d6297SScott Long return;
2990f1c579b1SScott Long }
2991ad6d6297SScott Long if(acb->acb_flags & ACB_F_BUS_RESET) {
2992ad6d6297SScott Long printf("arcmsr%d: bus reset and return busy \n", acb->pci_unit);
2993ad6d6297SScott Long pccb->ccb_h.status |= CAM_SCSI_BUS_RESET;
2994ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
2995ad6d6297SScott Long return;
2996ad6d6297SScott Long }
2997ad6d6297SScott Long if(acb->devstate[target][lun] == ARECA_RAID_GONE) {
299822f2616bSXin LI u_int8_t block_cmd, cmd;
2999ad6d6297SScott Long
30004aa947cbSWarner Losh cmd = scsiio_cdb_ptr(&pccb->csio)[0];
300122f2616bSXin LI block_cmd = cmd & 0x0f;
3002ad6d6297SScott Long if(block_cmd == 0x08 || block_cmd == 0x0a) {
3003ad6d6297SScott Long printf("arcmsr%d:block 'read/write' command "
300422f2616bSXin LI "with gone raid volume Cmd=0x%2x, TargetId=%d, Lun=%d \n"
300522f2616bSXin LI , acb->pci_unit, cmd, target, lun);
3006ad6d6297SScott Long pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
3007ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
3008ad6d6297SScott Long return;
3009ad6d6297SScott Long }
3010ad6d6297SScott Long }
3011ad6d6297SScott Long if((pccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_INPROG) {
3012ad6d6297SScott Long if(nseg != 0) {
3013ad6d6297SScott Long bus_dmamap_unload(acb->dm_segs_dmat, srb->dm_segs_dmamap);
3014ad6d6297SScott Long }
3015ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
3016f1c579b1SScott Long return;
3017f1c579b1SScott Long }
3018abfdbca9SXin LI if(acb->srboutstandingcount >= acb->maxOutstanding) {
30197a7bc959SXin LI if((acb->acb_flags & ACB_F_CAM_DEV_QFRZN) == 0)
30207a7bc959SXin LI {
302115735becSScott Long xpt_freeze_simq(acb->psim, 1);
3022dc3a205bSScott Long acb->acb_flags |= ACB_F_CAM_DEV_QFRZN;
30237a7bc959SXin LI }
30247a7bc959SXin LI pccb->ccb_h.status &= ~CAM_SIM_QUEUED;
30257a7bc959SXin LI pccb->ccb_h.status |= CAM_REQUEUE_REQ;
3026ad6d6297SScott Long arcmsr_srb_complete(srb, 0);
3027ad6d6297SScott Long return;
3028f1c579b1SScott Long }
302915735becSScott Long pccb->ccb_h.status |= CAM_SIM_QUEUED;
3030ad6d6297SScott Long arcmsr_build_srb(srb, dm_segs, nseg);
3031ad6d6297SScott Long arcmsr_post_srb(acb, srb);
303222f2616bSXin LI if (pccb->ccb_h.timeout != CAM_TIME_INFINITY)
303322f2616bSXin LI {
303422f2616bSXin LI arcmsr_callout_init(&srb->ccb_callout);
303585c9dd9dSSteven Hartland callout_reset_sbt(&srb->ccb_callout, SBT_1MS *
303685c9dd9dSSteven Hartland (pccb->ccb_h.timeout + (ARCMSR_TIMEOUT_DELAY * 1000)), 0,
303785c9dd9dSSteven Hartland arcmsr_srb_timeout, srb, 0);
303822f2616bSXin LI srb->srb_flags |= SRB_FLAG_TIMER_START;
303922f2616bSXin LI }
3040f1c579b1SScott Long }
3041f1c579b1SScott Long /*
3042f1c579b1SScott Long *****************************************************************************************
3043f1c579b1SScott Long *****************************************************************************************
3044f1c579b1SScott Long */
arcmsr_seek_cmd2abort(union ccb * abortccb)3045ad6d6297SScott Long static u_int8_t arcmsr_seek_cmd2abort(union ccb *abortccb)
3046f1c579b1SScott Long {
3047ad6d6297SScott Long struct CommandControlBlock *srb;
3048ad6d6297SScott Long struct AdapterControlBlock *acb = (struct AdapterControlBlock *) abortccb->ccb_h.arcmsr_ccbacb_ptr;
304944f05562SScott Long u_int32_t intmask_org;
3050ad6d6297SScott Long int i = 0;
3051f1c579b1SScott Long
3052ad6d6297SScott Long acb->num_aborts++;
3053f1c579b1SScott Long /*
3054ad6d6297SScott Long ***************************************************************************
3055f1c579b1SScott Long ** It is the upper layer do abort command this lock just prior to calling us.
3056f1c579b1SScott Long ** First determine if we currently own this command.
3057f1c579b1SScott Long ** Start by searching the device queue. If not found
3058f1c579b1SScott Long ** at all, and the system wanted us to just abort the
3059f1c579b1SScott Long ** command return success.
3060ad6d6297SScott Long ***************************************************************************
3061f1c579b1SScott Long */
3062ad6d6297SScott Long if(acb->srboutstandingcount != 0) {
306322f2616bSXin LI /* disable all outbound interrupt */
306422f2616bSXin LI intmask_org = arcmsr_disable_allintr(acb);
3065ad6d6297SScott Long for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
3066ad6d6297SScott Long srb = acb->psrb_pool[i];
306722f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_START) {
3068ad6d6297SScott Long if(srb->pccb == abortccb) {
306922f2616bSXin LI srb->srb_state = ARCMSR_SRB_ABORTED;
3070123055f0SNathan Whitehorn printf("arcmsr%d:scsi id=%d lun=%jx abort srb '%p'"
3071ad6d6297SScott Long "outstanding command \n"
3072ad6d6297SScott Long , acb->pci_unit, abortccb->ccb_h.target_id
3073123055f0SNathan Whitehorn , (uintmax_t)abortccb->ccb_h.target_lun, srb);
3074ad6d6297SScott Long arcmsr_polling_srbdone(acb, srb);
307544f05562SScott Long /* enable outbound Post Queue, outbound doorbell Interrupt */
307644f05562SScott Long arcmsr_enable_allintr(acb, intmask_org);
3077ad6d6297SScott Long return (TRUE);
3078f1c579b1SScott Long }
307922f2616bSXin LI }
308022f2616bSXin LI }
308122f2616bSXin LI /* enable outbound Post Queue, outbound doorbell Interrupt */
308222f2616bSXin LI arcmsr_enable_allintr(acb, intmask_org);
308322f2616bSXin LI }
308422f2616bSXin LI return(FALSE);
308522f2616bSXin LI }
3086f1c579b1SScott Long /*
3087f1c579b1SScott Long ****************************************************************************
3088f1c579b1SScott Long ****************************************************************************
3089f1c579b1SScott Long */
arcmsr_bus_reset(struct AdapterControlBlock * acb)3090ad6d6297SScott Long static void arcmsr_bus_reset(struct AdapterControlBlock *acb)
3091f1c579b1SScott Long {
3092ad6d6297SScott Long int retry = 0;
3093f1c579b1SScott Long
3094ad6d6297SScott Long acb->num_resets++;
3095ad6d6297SScott Long acb->acb_flags |= ACB_F_BUS_RESET;
3096ad6d6297SScott Long while(acb->srboutstandingcount != 0 && retry < 400) {
309744f05562SScott Long arcmsr_interrupt(acb);
3098ad6d6297SScott Long UDELAY(25000);
3099ad6d6297SScott Long retry++;
3100ad6d6297SScott Long }
3101ad6d6297SScott Long arcmsr_iop_reset(acb);
3102ad6d6297SScott Long acb->acb_flags &= ~ACB_F_BUS_RESET;
3103f1c579b1SScott Long }
3104f1c579b1SScott Long /*
3105ad6d6297SScott Long **************************************************************************
3106ad6d6297SScott Long **************************************************************************
3107ad6d6297SScott Long */
arcmsr_handle_virtual_command(struct AdapterControlBlock * acb,union ccb * pccb)3108ad6d6297SScott Long static void arcmsr_handle_virtual_command(struct AdapterControlBlock *acb,
3109ad6d6297SScott Long union ccb *pccb)
3110ad6d6297SScott Long {
3111ad6d6297SScott Long if (pccb->ccb_h.target_lun) {
311261ba2ac6SJim Harris pccb->ccb_h.status |= CAM_DEV_NOT_THERE;
3113ad6d6297SScott Long xpt_done(pccb);
3114ad6d6297SScott Long return;
3115ad6d6297SScott Long }
31167a7bc959SXin LI pccb->ccb_h.status |= CAM_REQ_CMP;
31174aa947cbSWarner Losh switch (scsiio_cdb_ptr(&pccb->csio)[0]) {
31187a7bc959SXin LI case INQUIRY: {
31197a7bc959SXin LI unsigned char inqdata[36];
31207a7bc959SXin LI char *buffer = pccb->csio.data_ptr;
31217a7bc959SXin LI
3122231c8b71SXin LI inqdata[0] = T_PROCESSOR; /* Periph Qualifier & Periph Dev Type */
3123231c8b71SXin LI inqdata[1] = 0; /* rem media bit & Dev Type Modifier */
3124231c8b71SXin LI inqdata[2] = 0; /* ISO, ECMA, & ANSI versions */
3125231c8b71SXin LI inqdata[3] = 0;
3126231c8b71SXin LI inqdata[4] = 31; /* length of additional data */
3127231c8b71SXin LI inqdata[5] = 0;
3128231c8b71SXin LI inqdata[6] = 0;
3129231c8b71SXin LI inqdata[7] = 0;
3130231c8b71SXin LI strncpy(&inqdata[8], "Areca ", 8); /* Vendor Identification */
3131231c8b71SXin LI strncpy(&inqdata[16], "RAID controller ", 16); /* Product Identification */
3132ad6d6297SScott Long strncpy(&inqdata[32], "R001", 4); /* Product Revision */
3133ad6d6297SScott Long memcpy(buffer, inqdata, sizeof(inqdata));
3134ad6d6297SScott Long xpt_done(pccb);
3135ad6d6297SScott Long }
3136ad6d6297SScott Long break;
3137ad6d6297SScott Long case WRITE_BUFFER:
3138ad6d6297SScott Long case READ_BUFFER: {
3139ad6d6297SScott Long if (arcmsr_iop_message_xfer(acb, pccb)) {
3140ad6d6297SScott Long pccb->ccb_h.status |= CAM_SCSI_STATUS_ERROR;
3141ad6d6297SScott Long pccb->csio.scsi_status = SCSI_STATUS_CHECK_COND;
3142ad6d6297SScott Long }
3143ad6d6297SScott Long xpt_done(pccb);
3144ad6d6297SScott Long }
3145ad6d6297SScott Long break;
3146ad6d6297SScott Long default:
3147ad6d6297SScott Long xpt_done(pccb);
3148ad6d6297SScott Long }
3149ad6d6297SScott Long }
3150ad6d6297SScott Long /*
3151f1c579b1SScott Long *********************************************************************
3152f1c579b1SScott Long *********************************************************************
3153f1c579b1SScott Long */
arcmsr_action(struct cam_sim * psim,union ccb * pccb)3154ad6d6297SScott Long static void arcmsr_action(struct cam_sim *psim, union ccb *pccb)
3155f1c579b1SScott Long {
3156ad6d6297SScott Long struct AdapterControlBlock *acb;
3157f1c579b1SScott Long
3158ad6d6297SScott Long acb = (struct AdapterControlBlock *) cam_sim_softc(psim);
3159ad6d6297SScott Long if(acb == NULL) {
3160ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_INVALID;
3161f1c579b1SScott Long xpt_done(pccb);
3162f1c579b1SScott Long return;
3163f1c579b1SScott Long }
3164ad6d6297SScott Long switch (pccb->ccb_h.func_code) {
3165ad6d6297SScott Long case XPT_SCSI_IO: {
3166ad6d6297SScott Long struct CommandControlBlock *srb;
3167ad6d6297SScott Long int target = pccb->ccb_h.target_id;
3168dd0b4fb6SKonstantin Belousov int error;
3169f1c579b1SScott Long
31704aa947cbSWarner Losh if (pccb->ccb_h.flags & CAM_CDB_PHYS) {
31714aa947cbSWarner Losh pccb->ccb_h.status = CAM_REQ_INVALID;
31724aa947cbSWarner Losh xpt_done(pccb);
31734aa947cbSWarner Losh return;
31744aa947cbSWarner Losh }
31754aa947cbSWarner Losh
3176cb1a0aabS黃清隆 if(target == ARCMSR_VIRTUAL_DEVICE_ID) {
3177ad6d6297SScott Long /* virtual device for iop message transfer */
3178ad6d6297SScott Long arcmsr_handle_virtual_command(acb, pccb);
3179ad6d6297SScott Long return;
3180ad6d6297SScott Long }
3181ad6d6297SScott Long if((srb = arcmsr_get_freesrb(acb)) == NULL) {
3182ad6d6297SScott Long pccb->ccb_h.status |= CAM_RESRC_UNAVAIL;
3183f1c579b1SScott Long xpt_done(pccb);
3184f1c579b1SScott Long return;
3185f1c579b1SScott Long }
3186ad6d6297SScott Long pccb->ccb_h.arcmsr_ccbsrb_ptr = srb;
3187ad6d6297SScott Long pccb->ccb_h.arcmsr_ccbacb_ptr = acb;
3188ad6d6297SScott Long srb->pccb = pccb;
3189dd0b4fb6SKonstantin Belousov error = bus_dmamap_load_ccb(acb->dm_segs_dmat
3190ad6d6297SScott Long , srb->dm_segs_dmamap
3191dd0b4fb6SKonstantin Belousov , pccb
3192231c8b71SXin LI , arcmsr_execute_srb, srb, /*flags*/0);
3193ad6d6297SScott Long if(error == EINPROGRESS) {
3194ad6d6297SScott Long xpt_freeze_simq(acb->psim, 1);
3195f1c579b1SScott Long pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
3196f1c579b1SScott Long }
3197f1c579b1SScott Long break;
3198f1c579b1SScott Long }
3199ad6d6297SScott Long case XPT_PATH_INQ: {
3200f1c579b1SScott Long struct ccb_pathinq *cpi = &pccb->cpi;
3201f1c579b1SScott Long
3202f1c579b1SScott Long cpi->version_num = 1;
3203f1c579b1SScott Long cpi->hba_inquiry = PI_SDTR_ABLE | PI_TAG_ABLE;
3204f1c579b1SScott Long cpi->target_sprt = 0;
3205f1c579b1SScott Long cpi->hba_misc = 0;
3206f1c579b1SScott Long cpi->hba_eng_cnt = 0;
3207ad6d6297SScott Long cpi->max_target = ARCMSR_MAX_TARGETID; /* 0-16 */
3208ad6d6297SScott Long cpi->max_lun = ARCMSR_MAX_TARGETLUN; /* 0-7 */
3209ad6d6297SScott Long cpi->initiator_id = ARCMSR_SCSI_INITIATOR_ID; /* 255 */
3210f1c579b1SScott Long cpi->bus_id = cam_sim_bus(psim);
32114195c7deSAlan Somers strlcpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN);
32124195c7deSAlan Somers strlcpy(cpi->hba_vid, "ARCMSR", HBA_IDLEN);
32134195c7deSAlan Somers strlcpy(cpi->dev_name, cam_sim_name(psim), DEV_IDLEN);
3214f1c579b1SScott Long cpi->unit_number = cam_sim_unit(psim);
3215224a78aeSXin LI if(acb->adapter_bus_speed == ACB_BUS_SPEED_12G)
3216224a78aeSXin LI cpi->base_transfer_speed = 1200000;
3217224a78aeSXin LI else if(acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3218dac36688SXin LI cpi->base_transfer_speed = 600000;
3219dac36688SXin LI else
3220dac36688SXin LI cpi->base_transfer_speed = 300000;
3221dac36688SXin LI if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
3222cb1a0aabS黃清隆 (acb->vendor_device_id == PCIDevVenIDARC1883) ||
3223a1103e04SXin LI (acb->vendor_device_id == PCIDevVenIDARC1884) ||
3224cb1a0aabS黃清隆 (acb->vendor_device_id == PCIDevVenIDARC1886) ||
32257a7bc959SXin LI (acb->vendor_device_id == PCIDevVenIDARC1680) ||
32267a7bc959SXin LI (acb->vendor_device_id == PCIDevVenIDARC1214))
3227dac36688SXin LI {
3228dac36688SXin LI cpi->transport = XPORT_SAS;
3229dac36688SXin LI cpi->transport_version = 0;
3230dac36688SXin LI cpi->protocol_version = SCSI_REV_SPC2;
3231dac36688SXin LI }
3232dac36688SXin LI else
3233dac36688SXin LI {
3234fa9ed865SMatt Jacob cpi->transport = XPORT_SPI;
3235fa9ed865SMatt Jacob cpi->transport_version = 2;
3236fa9ed865SMatt Jacob cpi->protocol_version = SCSI_REV_2;
3237dac36688SXin LI }
3238dac36688SXin LI cpi->protocol = PROTO_SCSI;
3239ad6d6297SScott Long cpi->ccb_h.status |= CAM_REQ_CMP;
3240f1c579b1SScott Long xpt_done(pccb);
3241f1c579b1SScott Long break;
3242f1c579b1SScott Long }
3243ad6d6297SScott Long case XPT_ABORT: {
3244f1c579b1SScott Long union ccb *pabort_ccb;
3245f1c579b1SScott Long
3246f1c579b1SScott Long pabort_ccb = pccb->cab.abort_ccb;
3247ad6d6297SScott Long switch (pabort_ccb->ccb_h.func_code) {
3248f1c579b1SScott Long case XPT_ACCEPT_TARGET_IO:
3249f1c579b1SScott Long case XPT_CONT_TARGET_IO:
3250ad6d6297SScott Long if(arcmsr_seek_cmd2abort(pabort_ccb)==TRUE) {
3251ad6d6297SScott Long pabort_ccb->ccb_h.status |= CAM_REQ_ABORTED;
3252f1c579b1SScott Long xpt_done(pabort_ccb);
3253ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_CMP;
3254ad6d6297SScott Long } else {
3255f1c579b1SScott Long xpt_print_path(pabort_ccb->ccb_h.path);
3256f1c579b1SScott Long printf("Not found\n");
3257ad6d6297SScott Long pccb->ccb_h.status |= CAM_PATH_INVALID;
3258f1c579b1SScott Long }
3259f1c579b1SScott Long break;
3260f1c579b1SScott Long case XPT_SCSI_IO:
3261ad6d6297SScott Long pccb->ccb_h.status |= CAM_UA_ABORT;
3262f1c579b1SScott Long break;
3263f1c579b1SScott Long default:
3264ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_INVALID;
3265f1c579b1SScott Long break;
3266f1c579b1SScott Long }
3267f1c579b1SScott Long xpt_done(pccb);
3268f1c579b1SScott Long break;
3269f1c579b1SScott Long }
3270f1c579b1SScott Long case XPT_RESET_BUS:
3271ad6d6297SScott Long case XPT_RESET_DEV: {
3272ad6d6297SScott Long u_int32_t i;
3273f1c579b1SScott Long
3274ad6d6297SScott Long arcmsr_bus_reset(acb);
3275ad6d6297SScott Long for (i=0; i < 500; i++) {
3276f1c579b1SScott Long DELAY(1000);
3277f1c579b1SScott Long }
3278ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_CMP;
3279f1c579b1SScott Long xpt_done(pccb);
3280f1c579b1SScott Long break;
3281f1c579b1SScott Long }
3282ad6d6297SScott Long case XPT_TERM_IO: {
3283ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_INVALID;
3284f1c579b1SScott Long xpt_done(pccb);
3285f1c579b1SScott Long break;
3286f1c579b1SScott Long }
3287ad6d6297SScott Long case XPT_GET_TRAN_SETTINGS: {
3288ad6d6297SScott Long struct ccb_trans_settings *cts;
3289ad6d6297SScott Long
3290cb1a0aabS黃清隆 if(pccb->ccb_h.target_id == ARCMSR_VIRTUAL_DEVICE_ID) {
3291ad6d6297SScott Long pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3292ad6d6297SScott Long xpt_done(pccb);
3293ad6d6297SScott Long break;
3294ad6d6297SScott Long }
3295ad6d6297SScott Long cts = &pccb->cts;
329644f05562SScott Long {
329744f05562SScott Long struct ccb_trans_settings_scsi *scsi;
329844f05562SScott Long struct ccb_trans_settings_spi *spi;
3299dac36688SXin LI struct ccb_trans_settings_sas *sas;
330044f05562SScott Long
3301ad6d6297SScott Long scsi = &cts->proto_specific.scsi;
3302dac36688SXin LI scsi->flags = CTS_SCSI_FLAGS_TAG_ENB;
3303dac36688SXin LI scsi->valid = CTS_SCSI_VALID_TQ;
3304fa9ed865SMatt Jacob cts->protocol = PROTO_SCSI;
3305dac36688SXin LI
3306dac36688SXin LI if((acb->vendor_device_id == PCIDevVenIDARC1880) ||
3307cb1a0aabS黃清隆 (acb->vendor_device_id == PCIDevVenIDARC1883) ||
3308a1103e04SXin LI (acb->vendor_device_id == PCIDevVenIDARC1884) ||
3309cb1a0aabS黃清隆 (acb->vendor_device_id == PCIDevVenIDARC1886) ||
33107a7bc959SXin LI (acb->vendor_device_id == PCIDevVenIDARC1680) ||
33117a7bc959SXin LI (acb->vendor_device_id == PCIDevVenIDARC1214))
3312dac36688SXin LI {
3313dac36688SXin LI cts->protocol_version = SCSI_REV_SPC2;
3314dac36688SXin LI cts->transport_version = 0;
3315dac36688SXin LI cts->transport = XPORT_SAS;
3316dac36688SXin LI sas = &cts->xport_specific.sas;
3317dac36688SXin LI sas->valid = CTS_SAS_VALID_SPEED;
3318b23a1998SXin LI if (acb->adapter_bus_speed == ACB_BUS_SPEED_12G)
3319224a78aeSXin LI sas->bitrate = 1200000;
3320b23a1998SXin LI else if(acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3321dac36688SXin LI sas->bitrate = 600000;
3322b23a1998SXin LI else if(acb->adapter_bus_speed == ACB_BUS_SPEED_3G)
3323dac36688SXin LI sas->bitrate = 300000;
3324dac36688SXin LI }
3325dac36688SXin LI else
3326dac36688SXin LI {
3327fa9ed865SMatt Jacob cts->protocol_version = SCSI_REV_2;
3328fa9ed865SMatt Jacob cts->transport_version = 2;
3329dac36688SXin LI cts->transport = XPORT_SPI;
3330dac36688SXin LI spi = &cts->xport_specific.spi;
3331fa9ed865SMatt Jacob spi->flags = CTS_SPI_FLAGS_DISC_ENB;
3332b23a1998SXin LI if (acb->adapter_bus_speed == ACB_BUS_SPEED_6G)
3333b23a1998SXin LI spi->sync_period = 1;
3334b23a1998SXin LI else
3335dac36688SXin LI spi->sync_period = 2;
3336fa9ed865SMatt Jacob spi->sync_offset = 32;
3337fa9ed865SMatt Jacob spi->bus_width = MSG_EXT_WDTR_BUS_16_BIT;
33389d98ff4dSScott Long spi->valid = CTS_SPI_VALID_DISC
33399d98ff4dSScott Long | CTS_SPI_VALID_SYNC_RATE
3340fa9ed865SMatt Jacob | CTS_SPI_VALID_SYNC_OFFSET
3341fa9ed865SMatt Jacob | CTS_SPI_VALID_BUS_WIDTH;
3342dac36688SXin LI }
334344f05562SScott Long }
3344ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_CMP;
3345ad6d6297SScott Long xpt_done(pccb);
3346ad6d6297SScott Long break;
3347ad6d6297SScott Long }
3348ad6d6297SScott Long case XPT_SET_TRAN_SETTINGS: {
3349ad6d6297SScott Long pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3350ad6d6297SScott Long xpt_done(pccb);
3351ad6d6297SScott Long break;
3352ad6d6297SScott Long }
3353f3b080e6SMarius Strobl case XPT_CALC_GEOMETRY:
3354cb1a0aabS黃清隆 if(pccb->ccb_h.target_id == ARCMSR_VIRTUAL_DEVICE_ID) {
3355ad6d6297SScott Long pccb->ccb_h.status |= CAM_FUNC_NOTAVAIL;
3356ad6d6297SScott Long xpt_done(pccb);
3357ad6d6297SScott Long break;
3358ad6d6297SScott Long }
3359f3b080e6SMarius Strobl cam_calc_geometry(&pccb->ccg, 1);
3360f1c579b1SScott Long xpt_done(pccb);
3361f1c579b1SScott Long break;
3362f1c579b1SScott Long default:
3363ad6d6297SScott Long pccb->ccb_h.status |= CAM_REQ_INVALID;
3364f1c579b1SScott Long xpt_done(pccb);
3365f1c579b1SScott Long break;
3366f1c579b1SScott Long }
3367f1c579b1SScott Long }
3368f1c579b1SScott Long /*
3369f1c579b1SScott Long **********************************************************************
3370f1c579b1SScott Long **********************************************************************
3371f1c579b1SScott Long */
arcmsr_start_hba_bgrb(struct AdapterControlBlock * acb)337244f05562SScott Long static void arcmsr_start_hba_bgrb(struct AdapterControlBlock *acb)
3373f1c579b1SScott Long {
3374ad6d6297SScott Long acb->acb_flags |= ACB_F_MSG_START_BGRB;
337544f05562SScott Long CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
337644f05562SScott Long if(!arcmsr_hba_wait_msgint_ready(acb)) {
33772f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'start adapter background rebuild' timeout \n", acb->pci_unit);
3378ad6d6297SScott Long }
3379f1c579b1SScott Long }
3380f1c579b1SScott Long /*
3381f1c579b1SScott Long **********************************************************************
3382f1c579b1SScott Long **********************************************************************
3383f1c579b1SScott Long */
arcmsr_start_hbb_bgrb(struct AdapterControlBlock * acb)338444f05562SScott Long static void arcmsr_start_hbb_bgrb(struct AdapterControlBlock *acb)
338544f05562SScott Long {
3386b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
338744f05562SScott Long acb->acb_flags |= ACB_F_MSG_START_BGRB;
3388b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_START_BGRB);
338944f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
33902f7e72bdSMustafa Ateş Uzun printf( "arcmsr%d: wait 'start adapter background rebuild' timeout \n", acb->pci_unit);
339144f05562SScott Long }
339244f05562SScott Long }
339344f05562SScott Long /*
339444f05562SScott Long **********************************************************************
339544f05562SScott Long **********************************************************************
339644f05562SScott Long */
arcmsr_start_hbc_bgrb(struct AdapterControlBlock * acb)3397d74001adSXin LI static void arcmsr_start_hbc_bgrb(struct AdapterControlBlock *acb)
3398d74001adSXin LI {
3399d74001adSXin LI acb->acb_flags |= ACB_F_MSG_START_BGRB;
3400d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
3401d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3402d74001adSXin LI if(!arcmsr_hbc_wait_msgint_ready(acb)) {
34032f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'start adapter background rebuild' timeout \n", acb->pci_unit);
3404d74001adSXin LI }
3405d74001adSXin LI }
3406d74001adSXin LI /*
3407d74001adSXin LI **********************************************************************
3408d74001adSXin LI **********************************************************************
3409d74001adSXin LI */
arcmsr_start_hbd_bgrb(struct AdapterControlBlock * acb)34107a7bc959SXin LI static void arcmsr_start_hbd_bgrb(struct AdapterControlBlock *acb)
34117a7bc959SXin LI {
34127a7bc959SXin LI acb->acb_flags |= ACB_F_MSG_START_BGRB;
34137a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
34147a7bc959SXin LI if(!arcmsr_hbd_wait_msgint_ready(acb)) {
34152f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'start adapter background rebuild' timeout \n", acb->pci_unit);
34167a7bc959SXin LI }
34177a7bc959SXin LI }
34187a7bc959SXin LI /*
34197a7bc959SXin LI **********************************************************************
34207a7bc959SXin LI **********************************************************************
34217a7bc959SXin LI */
arcmsr_start_hbe_bgrb(struct AdapterControlBlock * acb)3422a1103e04SXin LI static void arcmsr_start_hbe_bgrb(struct AdapterControlBlock *acb)
3423a1103e04SXin LI {
3424a1103e04SXin LI acb->acb_flags |= ACB_F_MSG_START_BGRB;
3425a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_START_BGRB);
3426a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3427a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
3428a1103e04SXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
34292f7e72bdSMustafa Ateş Uzun printf("arcmsr%d: wait 'start adapter background rebuild' timeout \n", acb->pci_unit);
3430a1103e04SXin LI }
3431a1103e04SXin LI }
3432a1103e04SXin LI /*
3433a1103e04SXin LI **********************************************************************
3434a1103e04SXin LI **********************************************************************
3435a1103e04SXin LI */
arcmsr_start_adapter_bgrb(struct AdapterControlBlock * acb)343644f05562SScott Long static void arcmsr_start_adapter_bgrb(struct AdapterControlBlock *acb)
343744f05562SScott Long {
343844f05562SScott Long switch (acb->adapter_type) {
343944f05562SScott Long case ACB_ADAPTER_TYPE_A:
344044f05562SScott Long arcmsr_start_hba_bgrb(acb);
344144f05562SScott Long break;
344244f05562SScott Long case ACB_ADAPTER_TYPE_B:
344344f05562SScott Long arcmsr_start_hbb_bgrb(acb);
344444f05562SScott Long break;
3445d74001adSXin LI case ACB_ADAPTER_TYPE_C:
3446d74001adSXin LI arcmsr_start_hbc_bgrb(acb);
3447d74001adSXin LI break;
34487a7bc959SXin LI case ACB_ADAPTER_TYPE_D:
34497a7bc959SXin LI arcmsr_start_hbd_bgrb(acb);
34507a7bc959SXin LI break;
3451a1103e04SXin LI case ACB_ADAPTER_TYPE_E:
3452fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
3453a1103e04SXin LI arcmsr_start_hbe_bgrb(acb);
3454a1103e04SXin LI break;
345544f05562SScott Long }
345644f05562SScott Long }
345744f05562SScott Long /*
345844f05562SScott Long **********************************************************************
345944f05562SScott Long **
346044f05562SScott Long **********************************************************************
346144f05562SScott Long */
arcmsr_polling_hba_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)346244f05562SScott Long static void arcmsr_polling_hba_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3463f1c579b1SScott Long {
3464ad6d6297SScott Long struct CommandControlBlock *srb;
346544f05562SScott Long u_int32_t flag_srb, outbound_intstatus, poll_srb_done=0, poll_count=0;
3466d74001adSXin LI u_int16_t error;
3467f1c579b1SScott Long
346844f05562SScott Long polling_ccb_retry:
3469ad6d6297SScott Long poll_count++;
3470d74001adSXin LI outbound_intstatus=CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_intstatus) & acb->outbound_int_enable;
3471d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_intstatus, outbound_intstatus); /*clear interrupt*/
347244f05562SScott Long bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3473ad6d6297SScott Long while(1) {
347444f05562SScott Long if((flag_srb = CHIP_REG_READ32(HBA_MessageUnit,
347544f05562SScott Long 0, outbound_queueport)) == 0xFFFFFFFF) {
3476ad6d6297SScott Long if(poll_srb_done) {
3477ad6d6297SScott Long break;/*chip FIFO no ccb for completion already*/
3478ad6d6297SScott Long } else {
3479ad6d6297SScott Long UDELAY(25000);
3480d74001adSXin LI if ((poll_count > 100) && (poll_srb != NULL)) {
3481ad6d6297SScott Long break;
3482f1c579b1SScott Long }
348344f05562SScott Long goto polling_ccb_retry;
3484f1c579b1SScott Long }
3485ad6d6297SScott Long }
3486ad6d6297SScott Long /* check if command done with no error*/
348744f05562SScott Long srb = (struct CommandControlBlock *)
348844f05562SScott Long (acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3489d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
349044f05562SScott Long poll_srb_done = (srb == poll_srb) ? 1:0;
349122f2616bSXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
349222f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3493123055f0SNathan Whitehorn printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'"
3494ad6d6297SScott Long "poll command abort successfully \n"
3495ad6d6297SScott Long , acb->pci_unit
3496ad6d6297SScott Long , srb->pccb->ccb_h.target_id
3497123055f0SNathan Whitehorn , (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3498ad6d6297SScott Long srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3499ad6d6297SScott Long arcmsr_srb_complete(srb, 1);
3500ad6d6297SScott Long continue;
3501ad6d6297SScott Long }
3502ad6d6297SScott Long printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
3503ad6d6297SScott Long "srboutstandingcount=%d \n"
3504ad6d6297SScott Long , acb->pci_unit
3505ad6d6297SScott Long , srb, acb->srboutstandingcount);
3506ad6d6297SScott Long continue;
3507ad6d6297SScott Long }
3508d74001adSXin LI arcmsr_report_srb_state(acb, srb, error);
3509ad6d6297SScott Long } /*drain reply FIFO*/
3510f1c579b1SScott Long }
3511f1c579b1SScott Long /*
3512f1c579b1SScott Long **********************************************************************
351344f05562SScott Long **
3514ad6d6297SScott Long **********************************************************************
3515ad6d6297SScott Long */
arcmsr_polling_hbb_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)351644f05562SScott Long static void arcmsr_polling_hbb_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
351744f05562SScott Long {
351844f05562SScott Long struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
351944f05562SScott Long struct CommandControlBlock *srb;
352044f05562SScott Long u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
352144f05562SScott Long int index;
3522d74001adSXin LI u_int16_t error;
352344f05562SScott Long
352444f05562SScott Long polling_ccb_retry:
352544f05562SScott Long poll_count++;
3526b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN); /* clear doorbell interrupt */
352744f05562SScott Long bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
352844f05562SScott Long while(1) {
352944f05562SScott Long index = phbbmu->doneq_index;
353044f05562SScott Long if((flag_srb = phbbmu->done_qbuffer[index]) == 0) {
353144f05562SScott Long if(poll_srb_done) {
353244f05562SScott Long break;/*chip FIFO no ccb for completion already*/
353344f05562SScott Long } else {
353444f05562SScott Long UDELAY(25000);
3535d74001adSXin LI if ((poll_count > 100) && (poll_srb != NULL)) {
353644f05562SScott Long break;
353744f05562SScott Long }
353844f05562SScott Long goto polling_ccb_retry;
353944f05562SScott Long }
354044f05562SScott Long }
354144f05562SScott Long phbbmu->done_qbuffer[index] = 0;
354244f05562SScott Long index++;
354344f05562SScott Long index %= ARCMSR_MAX_HBB_POSTQUEUE; /*if last index number set it to 0 */
354444f05562SScott Long phbbmu->doneq_index = index;
354544f05562SScott Long /* check if command done with no error*/
354644f05562SScott Long srb = (struct CommandControlBlock *)
354744f05562SScott Long (acb->vir2phy_offset+(flag_srb << 5));/*frame must be 32 bytes aligned*/
3548d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE0)?TRUE:FALSE;
354944f05562SScott Long poll_srb_done = (srb == poll_srb) ? 1:0;
355022f2616bSXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
355122f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3552123055f0SNathan Whitehorn printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'"
355344f05562SScott Long "poll command abort successfully \n"
355444f05562SScott Long , acb->pci_unit
355544f05562SScott Long , srb->pccb->ccb_h.target_id
3556123055f0SNathan Whitehorn , (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
355744f05562SScott Long srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
355844f05562SScott Long arcmsr_srb_complete(srb, 1);
355944f05562SScott Long continue;
356044f05562SScott Long }
356144f05562SScott Long printf("arcmsr%d: polling get an illegal srb command done srb='%p'"
356244f05562SScott Long "srboutstandingcount=%d \n"
356344f05562SScott Long , acb->pci_unit
356444f05562SScott Long , srb, acb->srboutstandingcount);
356544f05562SScott Long continue;
356644f05562SScott Long }
3567d74001adSXin LI arcmsr_report_srb_state(acb, srb, error);
3568d74001adSXin LI } /*drain reply FIFO*/
3569d74001adSXin LI }
3570d74001adSXin LI /*
3571d74001adSXin LI **********************************************************************
3572d74001adSXin LI **
3573d74001adSXin LI **********************************************************************
3574d74001adSXin LI */
arcmsr_polling_hbc_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)3575d74001adSXin LI static void arcmsr_polling_hbc_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3576d74001adSXin LI {
3577d74001adSXin LI struct CommandControlBlock *srb;
3578d74001adSXin LI u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
3579d74001adSXin LI u_int16_t error;
3580d74001adSXin LI
3581d74001adSXin LI polling_ccb_retry:
3582d74001adSXin LI poll_count++;
3583d74001adSXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3584d74001adSXin LI while(1) {
3585d74001adSXin LI if(!(CHIP_REG_READ32(HBC_MessageUnit, 0, host_int_status) & ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR)) {
3586d74001adSXin LI if(poll_srb_done) {
3587d74001adSXin LI break;/*chip FIFO no ccb for completion already*/
3588d74001adSXin LI } else {
3589d74001adSXin LI UDELAY(25000);
3590d74001adSXin LI if ((poll_count > 100) && (poll_srb != NULL)) {
3591d74001adSXin LI break;
3592d74001adSXin LI }
3593d74001adSXin LI if (acb->srboutstandingcount == 0) {
3594d74001adSXin LI break;
3595d74001adSXin LI }
3596d74001adSXin LI goto polling_ccb_retry;
3597d74001adSXin LI }
3598d74001adSXin LI }
3599d74001adSXin LI flag_srb = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_queueport_low);
3600d74001adSXin LI /* check if command done with no error*/
360122f2616bSXin LI srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
3602d74001adSXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1)?TRUE:FALSE;
3603d74001adSXin LI if (poll_srb != NULL)
3604d74001adSXin LI poll_srb_done = (srb == poll_srb) ? 1:0;
360522f2616bSXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
360622f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3607123055f0SNathan Whitehorn printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3608123055f0SNathan Whitehorn , acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3609d74001adSXin LI srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3610d74001adSXin LI arcmsr_srb_complete(srb, 1);
3611d74001adSXin LI continue;
3612d74001adSXin LI }
3613d74001adSXin LI printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
3614d74001adSXin LI , acb->pci_unit, srb, acb->srboutstandingcount);
3615d74001adSXin LI continue;
3616d74001adSXin LI }
3617d74001adSXin LI arcmsr_report_srb_state(acb, srb, error);
361844f05562SScott Long } /*drain reply FIFO*/
361944f05562SScott Long }
362044f05562SScott Long /*
362144f05562SScott Long **********************************************************************
36227a7bc959SXin LI **
36237a7bc959SXin LI **********************************************************************
36247a7bc959SXin LI */
arcmsr_polling_hbd_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)36257a7bc959SXin LI static void arcmsr_polling_hbd_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
36267a7bc959SXin LI {
36277a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
36287a7bc959SXin LI struct CommandControlBlock *srb;
36297a7bc959SXin LI u_int32_t flag_srb, poll_srb_done=0, poll_count=0;
36307a7bc959SXin LI u_int32_t outbound_write_pointer;
36317a7bc959SXin LI u_int16_t error, doneq_index;
36327a7bc959SXin LI
36337a7bc959SXin LI polling_ccb_retry:
36347a7bc959SXin LI poll_count++;
36357a7bc959SXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
36367a7bc959SXin LI while(1) {
36377a7bc959SXin LI outbound_write_pointer = phbdmu->done_qbuffer[0].addressLow;
36387a7bc959SXin LI doneq_index = phbdmu->doneq_index;
36397a7bc959SXin LI if ((outbound_write_pointer & 0xFF) == (doneq_index & 0xFF)) {
36407a7bc959SXin LI if(poll_srb_done) {
36417a7bc959SXin LI break;/*chip FIFO no ccb for completion already*/
36427a7bc959SXin LI } else {
36437a7bc959SXin LI UDELAY(25000);
36447a7bc959SXin LI if ((poll_count > 100) && (poll_srb != NULL)) {
36457a7bc959SXin LI break;
36467a7bc959SXin LI }
36477a7bc959SXin LI if (acb->srboutstandingcount == 0) {
36487a7bc959SXin LI break;
36497a7bc959SXin LI }
36507a7bc959SXin LI goto polling_ccb_retry;
36517a7bc959SXin LI }
36527a7bc959SXin LI }
36537a7bc959SXin LI doneq_index = arcmsr_get_doneq_index(phbdmu);
36547a7bc959SXin LI flag_srb = phbdmu->done_qbuffer[(doneq_index & 0xFF)+1].addressLow;
36557a7bc959SXin LI /* check if command done with no error*/
36567a7bc959SXin LI srb = (struct CommandControlBlock *)(acb->vir2phy_offset+(flag_srb & 0xFFFFFFE0));/*frame must be 32 bytes aligned*/
36577a7bc959SXin LI error = (flag_srb & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
36587a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outboundlist_read_pointer, doneq_index);
36597a7bc959SXin LI if (poll_srb != NULL)
36607a7bc959SXin LI poll_srb_done = (srb == poll_srb) ? 1:0;
36617a7bc959SXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
36627a7bc959SXin LI if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3663123055f0SNathan Whitehorn printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3664123055f0SNathan Whitehorn , acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
36657a7bc959SXin LI srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
36667a7bc959SXin LI arcmsr_srb_complete(srb, 1);
36677a7bc959SXin LI continue;
36687a7bc959SXin LI }
36697a7bc959SXin LI printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
36707a7bc959SXin LI , acb->pci_unit, srb, acb->srboutstandingcount);
36717a7bc959SXin LI continue;
36727a7bc959SXin LI }
36737a7bc959SXin LI arcmsr_report_srb_state(acb, srb, error);
36747a7bc959SXin LI } /*drain reply FIFO*/
36757a7bc959SXin LI }
36767a7bc959SXin LI /*
36777a7bc959SXin LI **********************************************************************
3678a1103e04SXin LI **
3679a1103e04SXin LI **********************************************************************
3680a1103e04SXin LI */
arcmsr_polling_hbe_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)3681a1103e04SXin LI static void arcmsr_polling_hbe_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
3682a1103e04SXin LI {
3683a1103e04SXin LI struct CommandControlBlock *srb;
3684a1103e04SXin LI u_int32_t poll_srb_done=0, poll_count=0, doneq_index;
3685a1103e04SXin LI u_int16_t error, cmdSMID;
3686a1103e04SXin LI
3687a1103e04SXin LI polling_ccb_retry:
3688a1103e04SXin LI poll_count++;
3689a1103e04SXin LI bus_dmamap_sync(acb->srb_dmat, acb->srb_dmamap, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
3690a1103e04SXin LI while(1) {
3691a1103e04SXin LI doneq_index = acb->doneq_index;
3692a1103e04SXin LI if((CHIP_REG_READ32(HBE_MessageUnit, 0, reply_post_producer_index) & 0xFFFF) == doneq_index) {
3693a1103e04SXin LI if(poll_srb_done) {
3694a1103e04SXin LI break;/*chip FIFO no ccb for completion already*/
3695a1103e04SXin LI } else {
3696a1103e04SXin LI UDELAY(25000);
3697a1103e04SXin LI if ((poll_count > 100) && (poll_srb != NULL)) {
3698a1103e04SXin LI break;
3699a1103e04SXin LI }
3700a1103e04SXin LI if (acb->srboutstandingcount == 0) {
3701a1103e04SXin LI break;
3702a1103e04SXin LI }
3703a1103e04SXin LI goto polling_ccb_retry;
3704a1103e04SXin LI }
3705a1103e04SXin LI }
3706a1103e04SXin LI cmdSMID = acb->pCompletionQ[doneq_index].cmdSMID;
3707a1103e04SXin LI doneq_index++;
3708a1103e04SXin LI if (doneq_index >= acb->completionQ_entry)
3709a1103e04SXin LI doneq_index = 0;
3710a1103e04SXin LI acb->doneq_index = doneq_index;
3711a1103e04SXin LI srb = acb->psrb_pool[cmdSMID];
3712a1103e04SXin LI error = (acb->pCompletionQ[doneq_index].cmdFlag & ARCMSR_SRBREPLY_FLAG_ERROR_MODE1) ? TRUE : FALSE;
3713a1103e04SXin LI if (poll_srb != NULL)
3714a1103e04SXin LI poll_srb_done = (srb == poll_srb) ? 1:0;
3715a1103e04SXin LI if((srb->acb != acb) || (srb->srb_state != ARCMSR_SRB_START)) {
3716a1103e04SXin LI if(srb->srb_state == ARCMSR_SRB_ABORTED) {
3717a1103e04SXin LI printf("arcmsr%d: scsi id=%d lun=%jx srb='%p'poll command abort successfully \n"
3718a1103e04SXin LI , acb->pci_unit, srb->pccb->ccb_h.target_id, (uintmax_t)srb->pccb->ccb_h.target_lun, srb);
3719a1103e04SXin LI srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
3720a1103e04SXin LI arcmsr_srb_complete(srb, 1);
3721a1103e04SXin LI continue;
3722a1103e04SXin LI }
3723a1103e04SXin LI printf("arcmsr%d: polling get an illegal srb command done srb='%p'srboutstandingcount=%d \n"
3724a1103e04SXin LI , acb->pci_unit, srb, acb->srboutstandingcount);
3725a1103e04SXin LI continue;
3726a1103e04SXin LI }
3727a1103e04SXin LI arcmsr_report_srb_state(acb, srb, error);
3728a1103e04SXin LI } /*drain reply FIFO*/
3729a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, reply_post_producer_index, doneq_index);
3730a1103e04SXin LI }
3731a1103e04SXin LI /*
3732a1103e04SXin LI **********************************************************************
373344f05562SScott Long **********************************************************************
373444f05562SScott Long */
arcmsr_polling_srbdone(struct AdapterControlBlock * acb,struct CommandControlBlock * poll_srb)373544f05562SScott Long static void arcmsr_polling_srbdone(struct AdapterControlBlock *acb, struct CommandControlBlock *poll_srb)
373644f05562SScott Long {
373744f05562SScott Long switch (acb->adapter_type) {
3738fa42a0bfSXin LI case ACB_ADAPTER_TYPE_A:
373944f05562SScott Long arcmsr_polling_hba_srbdone(acb, poll_srb);
374044f05562SScott Long break;
3741fa42a0bfSXin LI case ACB_ADAPTER_TYPE_B:
374244f05562SScott Long arcmsr_polling_hbb_srbdone(acb, poll_srb);
374344f05562SScott Long break;
3744fa42a0bfSXin LI case ACB_ADAPTER_TYPE_C:
3745d74001adSXin LI arcmsr_polling_hbc_srbdone(acb, poll_srb);
3746d74001adSXin LI break;
3747fa42a0bfSXin LI case ACB_ADAPTER_TYPE_D:
37487a7bc959SXin LI arcmsr_polling_hbd_srbdone(acb, poll_srb);
37497a7bc959SXin LI break;
3750fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
3751fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
3752a1103e04SXin LI arcmsr_polling_hbe_srbdone(acb, poll_srb);
3753a1103e04SXin LI break;
375444f05562SScott Long }
375544f05562SScott Long }
375644f05562SScott Long /*
375744f05562SScott Long **********************************************************************
375844f05562SScott Long **********************************************************************
375944f05562SScott Long */
arcmsr_get_hba_config(struct AdapterControlBlock * acb)376044f05562SScott Long static void arcmsr_get_hba_config(struct AdapterControlBlock *acb)
3761ad6d6297SScott Long {
3762ad6d6297SScott Long char *acb_firm_model = acb->firm_model;
3763ad6d6297SScott Long char *acb_firm_version = acb->firm_version;
3764d74001adSXin LI char *acb_device_map = acb->device_map;
3765d74001adSXin LI size_t iop_firm_model = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]); /*firm_model,15,60-67*/
3766d74001adSXin LI size_t iop_firm_version = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3767d74001adSXin LI size_t iop_device_map = offsetof(struct HBA_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3768ad6d6297SScott Long int i;
3769ad6d6297SScott Long
377044f05562SScott Long CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
377144f05562SScott Long if(!arcmsr_hba_wait_msgint_ready(acb)) {
3772d74001adSXin LI printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3773ad6d6297SScott Long }
3774ad6d6297SScott Long i = 0;
3775ad6d6297SScott Long while(i < 8) {
377644f05562SScott Long *acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3777ad6d6297SScott Long /* 8 bytes firm_model, 15, 60-67*/
3778ad6d6297SScott Long acb_firm_model++;
3779ad6d6297SScott Long i++;
3780ad6d6297SScott Long }
3781ad6d6297SScott Long i=0;
3782ad6d6297SScott Long while(i < 16) {
378344f05562SScott Long *acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3784ad6d6297SScott Long /* 16 bytes firm_version, 17, 68-83*/
3785ad6d6297SScott Long acb_firm_version++;
3786ad6d6297SScott Long i++;
3787ad6d6297SScott Long }
3788d74001adSXin LI i=0;
3789d74001adSXin LI while(i < 16) {
3790d74001adSXin LI *acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3791d74001adSXin LI acb_device_map++;
3792d74001adSXin LI i++;
3793d74001adSXin LI }
37941e7d660aSXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3795d74001adSXin LI acb->firm_request_len = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[1]); /*firm_request_len, 1, 04-07*/
3796d74001adSXin LI acb->firm_numbers_queue = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3797d74001adSXin LI acb->firm_sdram_size = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[3]); /*firm_sdram_size, 3, 12-15*/
3798d74001adSXin LI acb->firm_ide_channels = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[4]); /*firm_ide_channels, 4, 16-19*/
3799d74001adSXin LI acb->firm_cfg_version = CHIP_REG_READ32(HBA_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]); /*firm_cfg_version, 25, */
3800abfdbca9SXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
3801abfdbca9SXin LI acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
3802abfdbca9SXin LI else
3803abfdbca9SXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
3804ad6d6297SScott Long }
3805ad6d6297SScott Long /*
3806ad6d6297SScott Long **********************************************************************
380744f05562SScott Long **********************************************************************
380844f05562SScott Long */
arcmsr_get_hbb_config(struct AdapterControlBlock * acb)380944f05562SScott Long static void arcmsr_get_hbb_config(struct AdapterControlBlock *acb)
381044f05562SScott Long {
3811b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
381244f05562SScott Long char *acb_firm_model = acb->firm_model;
381344f05562SScott Long char *acb_firm_version = acb->firm_version;
3814d74001adSXin LI char *acb_device_map = acb->device_map;
3815d74001adSXin LI size_t iop_firm_model = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]); /*firm_model,15,60-67*/
3816d74001adSXin LI size_t iop_firm_version = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3817d74001adSXin LI size_t iop_device_map = offsetof(struct HBB_RWBUFFER, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
381844f05562SScott Long int i;
381944f05562SScott Long
3820b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_GET_CONFIG);
382144f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
3822d74001adSXin LI printf( "arcmsr%d: wait" "'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
382344f05562SScott Long }
382444f05562SScott Long i = 0;
382544f05562SScott Long while(i < 8) {
382644f05562SScott Long *acb_firm_model = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_model+i);
382744f05562SScott Long /* 8 bytes firm_model, 15, 60-67*/
382844f05562SScott Long acb_firm_model++;
382944f05562SScott Long i++;
383044f05562SScott Long }
383144f05562SScott Long i = 0;
383244f05562SScott Long while(i < 16) {
383344f05562SScott Long *acb_firm_version = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_firm_version+i);
383444f05562SScott Long /* 16 bytes firm_version, 17, 68-83*/
383544f05562SScott Long acb_firm_version++;
383644f05562SScott Long i++;
383744f05562SScott Long }
3838d74001adSXin LI i = 0;
3839d74001adSXin LI while(i < 16) {
3840d74001adSXin LI *acb_device_map = bus_space_read_1(acb->btag[1], acb->bhandle[1], iop_device_map+i);
3841d74001adSXin LI acb_device_map++;
3842d74001adSXin LI i++;
3843d74001adSXin LI }
38441e7d660aSXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3845d74001adSXin LI acb->firm_request_len = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1]); /*firm_request_len, 1, 04-07*/
3846d74001adSXin LI acb->firm_numbers_queue = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3847d74001adSXin LI acb->firm_sdram_size = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3]); /*firm_sdram_size, 3, 12-15*/
3848d74001adSXin LI acb->firm_ide_channels = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4]); /*firm_ide_channels, 4, 16-19*/
3849d74001adSXin LI acb->firm_cfg_version = CHIP_REG_READ32(HBB_RWBUFFER, 1, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]); /*firm_cfg_version, 25, */
3850abfdbca9SXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_HBB_POSTQUEUE)
3851abfdbca9SXin LI acb->maxOutstanding = ARCMSR_MAX_HBB_POSTQUEUE - 1;
3852abfdbca9SXin LI else
3853abfdbca9SXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
3854d74001adSXin LI }
3855d74001adSXin LI /*
3856d74001adSXin LI **********************************************************************
3857d74001adSXin LI **********************************************************************
3858d74001adSXin LI */
arcmsr_get_hbc_config(struct AdapterControlBlock * acb)3859d74001adSXin LI static void arcmsr_get_hbc_config(struct AdapterControlBlock *acb)
3860d74001adSXin LI {
3861d74001adSXin LI char *acb_firm_model = acb->firm_model;
3862d74001adSXin LI char *acb_firm_version = acb->firm_version;
3863d74001adSXin LI char *acb_device_map = acb->device_map;
3864d74001adSXin LI size_t iop_firm_model = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]); /*firm_model,15,60-67*/
3865d74001adSXin LI size_t iop_firm_version = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3866d74001adSXin LI size_t iop_device_map = offsetof(struct HBC_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3867d74001adSXin LI int i;
3868d74001adSXin LI
3869d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
3870d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
3871d74001adSXin LI if(!arcmsr_hbc_wait_msgint_ready(acb)) {
3872d74001adSXin LI printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3873d74001adSXin LI }
3874d74001adSXin LI i = 0;
3875d74001adSXin LI while(i < 8) {
3876d74001adSXin LI *acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3877d74001adSXin LI /* 8 bytes firm_model, 15, 60-67*/
3878d74001adSXin LI acb_firm_model++;
3879d74001adSXin LI i++;
3880d74001adSXin LI }
3881d74001adSXin LI i = 0;
3882d74001adSXin LI while(i < 16) {
3883d74001adSXin LI *acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3884d74001adSXin LI /* 16 bytes firm_version, 17, 68-83*/
3885d74001adSXin LI acb_firm_version++;
3886d74001adSXin LI i++;
3887d74001adSXin LI }
3888d74001adSXin LI i = 0;
3889d74001adSXin LI while(i < 16) {
3890d74001adSXin LI *acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3891d74001adSXin LI acb_device_map++;
3892d74001adSXin LI i++;
3893d74001adSXin LI }
38941e7d660aSXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3895d74001adSXin LI acb->firm_request_len = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[1]); /*firm_request_len, 1, 04-07*/
3896d74001adSXin LI acb->firm_numbers_queue = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3897d74001adSXin LI acb->firm_sdram_size = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[3]); /*firm_sdram_size, 3, 12-15*/
3898d74001adSXin LI acb->firm_ide_channels = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[4]); /*firm_ide_channels, 4, 16-19*/
3899d74001adSXin LI acb->firm_cfg_version = CHIP_REG_READ32(HBC_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]); /*firm_cfg_version, 25, */
3900abfdbca9SXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
3901abfdbca9SXin LI acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
3902abfdbca9SXin LI else
3903abfdbca9SXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
390444f05562SScott Long }
390544f05562SScott Long /*
390644f05562SScott Long **********************************************************************
390744f05562SScott Long **********************************************************************
390844f05562SScott Long */
arcmsr_get_hbd_config(struct AdapterControlBlock * acb)39097a7bc959SXin LI static void arcmsr_get_hbd_config(struct AdapterControlBlock *acb)
39107a7bc959SXin LI {
39117a7bc959SXin LI char *acb_firm_model = acb->firm_model;
39127a7bc959SXin LI char *acb_firm_version = acb->firm_version;
39137a7bc959SXin LI char *acb_device_map = acb->device_map;
39147a7bc959SXin LI size_t iop_firm_model = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]); /*firm_model,15,60-67*/
39157a7bc959SXin LI size_t iop_firm_version = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
39167a7bc959SXin LI size_t iop_device_map = offsetof(struct HBD_MessageUnit, msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
39177a7bc959SXin LI int i;
39187a7bc959SXin LI
39197a7bc959SXin LI if(CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell) & ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE)
39207a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, ARCMSR_HBDMU_IOP2DRV_MESSAGE_CMD_DONE_CLEAR);
39217a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
39227a7bc959SXin LI if(!arcmsr_hbd_wait_msgint_ready(acb)) {
39237a7bc959SXin LI printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
39247a7bc959SXin LI }
39257a7bc959SXin LI i = 0;
39267a7bc959SXin LI while(i < 8) {
39277a7bc959SXin LI *acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
39287a7bc959SXin LI /* 8 bytes firm_model, 15, 60-67*/
39297a7bc959SXin LI acb_firm_model++;
39307a7bc959SXin LI i++;
39317a7bc959SXin LI }
39327a7bc959SXin LI i = 0;
39337a7bc959SXin LI while(i < 16) {
39347a7bc959SXin LI *acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
39357a7bc959SXin LI /* 16 bytes firm_version, 17, 68-83*/
39367a7bc959SXin LI acb_firm_version++;
39377a7bc959SXin LI i++;
39387a7bc959SXin LI }
39397a7bc959SXin LI i = 0;
39407a7bc959SXin LI while(i < 16) {
39417a7bc959SXin LI *acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
39427a7bc959SXin LI acb_device_map++;
39437a7bc959SXin LI i++;
39447a7bc959SXin LI }
39451e7d660aSXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3946b23a1998SXin LI acb->firm_request_len = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[1]); /*firm_request_len, 1, 04-07*/
3947b23a1998SXin LI acb->firm_numbers_queue = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
3948b23a1998SXin LI acb->firm_sdram_size = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[3]); /*firm_sdram_size, 3, 12-15*/
3949b23a1998SXin LI acb->firm_ide_channels = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[4]); /*firm_ide_channels, 4, 16-19*/
39507a7bc959SXin LI acb->firm_cfg_version = CHIP_REG_READ32(HBD_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]); /*firm_cfg_version, 25, */
3951abfdbca9SXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_HBD_POSTQUEUE)
3952abfdbca9SXin LI acb->maxOutstanding = ARCMSR_MAX_HBD_POSTQUEUE - 1;
3953abfdbca9SXin LI else
3954abfdbca9SXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
39557a7bc959SXin LI }
39567a7bc959SXin LI /*
39577a7bc959SXin LI **********************************************************************
39587a7bc959SXin LI **********************************************************************
39597a7bc959SXin LI */
arcmsr_get_hbe_config(struct AdapterControlBlock * acb)3960a1103e04SXin LI static void arcmsr_get_hbe_config(struct AdapterControlBlock *acb)
3961a1103e04SXin LI {
3962a1103e04SXin LI char *acb_firm_model = acb->firm_model;
3963a1103e04SXin LI char *acb_firm_version = acb->firm_version;
3964a1103e04SXin LI char *acb_device_map = acb->device_map;
3965a1103e04SXin LI size_t iop_firm_model = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_MODEL_OFFSET]); /*firm_model,15,60-67*/
3966a1103e04SXin LI size_t iop_firm_version = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_VERS_OFFSET]); /*firm_version,17,68-83*/
3967a1103e04SXin LI size_t iop_device_map = offsetof(struct HBE_MessageUnit,msgcode_rwbuffer[ARCMSR_FW_DEVMAP_OFFSET]);
3968a1103e04SXin LI int i;
3969a1103e04SXin LI
3970a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
3971a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
3972a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
3973a1103e04SXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
3974a1103e04SXin LI printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
3975a1103e04SXin LI }
3976a1103e04SXin LI
3977a1103e04SXin LI i = 0;
3978a1103e04SXin LI while(i < 8) {
3979a1103e04SXin LI *acb_firm_model = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_model+i);
3980a1103e04SXin LI /* 8 bytes firm_model, 15, 60-67*/
3981a1103e04SXin LI acb_firm_model++;
3982a1103e04SXin LI i++;
3983a1103e04SXin LI }
3984a1103e04SXin LI i = 0;
3985a1103e04SXin LI while(i < 16) {
3986a1103e04SXin LI *acb_firm_version = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_firm_version+i);
3987a1103e04SXin LI /* 16 bytes firm_version, 17, 68-83*/
3988a1103e04SXin LI acb_firm_version++;
3989a1103e04SXin LI i++;
3990a1103e04SXin LI }
3991a1103e04SXin LI i = 0;
3992a1103e04SXin LI while(i < 16) {
3993a1103e04SXin LI *acb_device_map = bus_space_read_1(acb->btag[0], acb->bhandle[0], iop_device_map+i);
3994a1103e04SXin LI acb_device_map++;
3995a1103e04SXin LI i++;
3996a1103e04SXin LI }
3997a1103e04SXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
3998a1103e04SXin LI acb->firm_request_len = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[1]); /*firm_request_len, 1, 04-07*/
3999a1103e04SXin LI acb->firm_numbers_queue = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[2]); /*firm_numbers_queue, 2, 08-11*/
4000a1103e04SXin LI acb->firm_sdram_size = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[3]); /*firm_sdram_size, 3, 12-15*/
4001a1103e04SXin LI acb->firm_ide_channels = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[4]); /*firm_ide_channels, 4, 16-19*/
4002a1103e04SXin LI acb->firm_cfg_version = CHIP_REG_READ32(HBE_MessageUnit, 0, msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]); /*firm_cfg_version, 25, */
4003a1103e04SXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
4004a1103e04SXin LI acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
4005a1103e04SXin LI else
4006a1103e04SXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
4007a1103e04SXin LI }
4008a1103e04SXin LI /*
4009a1103e04SXin LI **********************************************************************
4010a1103e04SXin LI **********************************************************************
4011a1103e04SXin LI */
arcmsr_get_hbf_config(struct AdapterControlBlock * acb)4012fa42a0bfSXin LI static void arcmsr_get_hbf_config(struct AdapterControlBlock *acb)
4013fa42a0bfSXin LI {
4014fa42a0bfSXin LI u_int32_t *acb_firm_model = (u_int32_t *)acb->firm_model;
4015fa42a0bfSXin LI u_int32_t *acb_firm_version = (u_int32_t *)acb->firm_version;
4016fa42a0bfSXin LI u_int32_t *acb_device_map = (u_int32_t *)acb->device_map;
4017fa42a0bfSXin LI size_t iop_firm_model = ARCMSR_FW_MODEL_OFFSET; /*firm_model,15,60-67*/
4018fa42a0bfSXin LI size_t iop_firm_version = ARCMSR_FW_VERS_OFFSET; /*firm_version,17,68-83*/
4019fa42a0bfSXin LI size_t iop_device_map = ARCMSR_FW_DEVMAP_OFFSET;
4020fa42a0bfSXin LI int i;
4021fa42a0bfSXin LI
4022fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_GET_CONFIG);
4023fa42a0bfSXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4024fa42a0bfSXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4025fa42a0bfSXin LI if(!arcmsr_hbe_wait_msgint_ready(acb))
4026fa42a0bfSXin LI printf("arcmsr%d: wait 'get adapter firmware miscellaneous data' timeout \n", acb->pci_unit);
4027fa42a0bfSXin LI
4028fa42a0bfSXin LI i = 0;
4029fa42a0bfSXin LI while(i < 2) {
4030fa42a0bfSXin LI *acb_firm_model = acb->msgcode_rwbuffer[iop_firm_model];
4031fa42a0bfSXin LI /* 8 bytes firm_model, 15, 60-67*/
4032fa42a0bfSXin LI acb_firm_model++;
4033fa42a0bfSXin LI iop_firm_model++;
4034fa42a0bfSXin LI i++;
4035fa42a0bfSXin LI }
4036fa42a0bfSXin LI i = 0;
4037fa42a0bfSXin LI while(i < 4) {
4038fa42a0bfSXin LI *acb_firm_version = acb->msgcode_rwbuffer[iop_firm_version];
4039fa42a0bfSXin LI /* 16 bytes firm_version, 17, 68-83*/
4040fa42a0bfSXin LI acb_firm_version++;
4041fa42a0bfSXin LI iop_firm_version++;
4042fa42a0bfSXin LI i++;
4043fa42a0bfSXin LI }
4044fa42a0bfSXin LI i = 0;
4045fa42a0bfSXin LI while(i < 4) {
4046fa42a0bfSXin LI *acb_device_map = acb->msgcode_rwbuffer[iop_device_map];
4047fa42a0bfSXin LI acb_device_map++;
4048fa42a0bfSXin LI iop_device_map++;
4049fa42a0bfSXin LI i++;
4050fa42a0bfSXin LI }
4051fa42a0bfSXin LI printf("Areca RAID adapter%d: %s F/W version %s \n", acb->pci_unit, acb->firm_model, acb->firm_version);
4052fa42a0bfSXin LI acb->firm_request_len = acb->msgcode_rwbuffer[1]; /*firm_request_len, 1, 04-07*/
4053fa42a0bfSXin LI acb->firm_numbers_queue = acb->msgcode_rwbuffer[2]; /*firm_numbers_queue, 2, 08-11*/
4054fa42a0bfSXin LI acb->firm_sdram_size = acb->msgcode_rwbuffer[3]; /*firm_sdram_size, 3, 12-15*/
4055fa42a0bfSXin LI acb->firm_ide_channels = acb->msgcode_rwbuffer[4]; /*firm_ide_channels, 4, 16-19*/
4056fa42a0bfSXin LI acb->firm_cfg_version = acb->msgcode_rwbuffer[ARCMSR_FW_CFGVER_OFFSET]; /*firm_cfg_version, 25*/
4057cb1a0aabS黃清隆 acb->firm_PicStatus = acb->msgcode_rwbuffer[ARCMSR_FW_PICSTATUS]; /* firm_PicStatus, 30 */
4058fa42a0bfSXin LI if(acb->firm_numbers_queue > ARCMSR_MAX_OUTSTANDING_CMD)
4059fa42a0bfSXin LI acb->maxOutstanding = ARCMSR_MAX_OUTSTANDING_CMD - 1;
4060fa42a0bfSXin LI else
4061fa42a0bfSXin LI acb->maxOutstanding = acb->firm_numbers_queue - 1;
4062fa42a0bfSXin LI }
4063fa42a0bfSXin LI /*
4064fa42a0bfSXin LI **********************************************************************
4065fa42a0bfSXin LI **********************************************************************
4066fa42a0bfSXin LI */
arcmsr_get_firmware_spec(struct AdapterControlBlock * acb)406744f05562SScott Long static void arcmsr_get_firmware_spec(struct AdapterControlBlock *acb)
406844f05562SScott Long {
406944f05562SScott Long switch (acb->adapter_type) {
4070fa42a0bfSXin LI case ACB_ADAPTER_TYPE_A:
407144f05562SScott Long arcmsr_get_hba_config(acb);
407244f05562SScott Long break;
4073fa42a0bfSXin LI case ACB_ADAPTER_TYPE_B:
407444f05562SScott Long arcmsr_get_hbb_config(acb);
407544f05562SScott Long break;
4076fa42a0bfSXin LI case ACB_ADAPTER_TYPE_C:
4077d74001adSXin LI arcmsr_get_hbc_config(acb);
4078d74001adSXin LI break;
4079fa42a0bfSXin LI case ACB_ADAPTER_TYPE_D:
40807a7bc959SXin LI arcmsr_get_hbd_config(acb);
40817a7bc959SXin LI break;
4082fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
4083a1103e04SXin LI arcmsr_get_hbe_config(acb);
4084fa42a0bfSXin LI break;
4085fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F:
4086fa42a0bfSXin LI arcmsr_get_hbf_config(acb);
4087a1103e04SXin LI break;
408844f05562SScott Long }
408944f05562SScott Long }
409044f05562SScott Long /*
409144f05562SScott Long **********************************************************************
409244f05562SScott Long **********************************************************************
409344f05562SScott Long */
arcmsr_wait_firmware_ready(struct AdapterControlBlock * acb)409444f05562SScott Long static void arcmsr_wait_firmware_ready( struct AdapterControlBlock *acb)
409544f05562SScott Long {
409644f05562SScott Long int timeout=0;
409744f05562SScott Long
409844f05562SScott Long switch (acb->adapter_type) {
409944f05562SScott Long case ACB_ADAPTER_TYPE_A: {
4100d74001adSXin LI while ((CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK) == 0)
410144f05562SScott Long {
410244f05562SScott Long if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
410344f05562SScott Long {
4104d74001adSXin LI printf( "arcmsr%d:timed out waiting for firmware \n", acb->pci_unit);
410544f05562SScott Long return;
410644f05562SScott Long }
410744f05562SScott Long UDELAY(15000); /* wait 15 milli-seconds */
410844f05562SScott Long }
410944f05562SScott Long }
411044f05562SScott Long break;
411144f05562SScott Long case ACB_ADAPTER_TYPE_B: {
4112b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4113b23a1998SXin LI while ((READ_CHIP_REG32(0, phbbmu->iop2drv_doorbell) & ARCMSR_MESSAGE_FIRMWARE_OK) == 0)
411444f05562SScott Long {
411544f05562SScott Long if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
411644f05562SScott Long {
4117d74001adSXin LI printf( "arcmsr%d: timed out waiting for firmware \n", acb->pci_unit);
411844f05562SScott Long return;
411944f05562SScott Long }
412044f05562SScott Long UDELAY(15000); /* wait 15 milli-seconds */
412144f05562SScott Long }
4122b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_END_OF_INTERRUPT);
4123d74001adSXin LI }
4124d74001adSXin LI break;
4125d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
4126d74001adSXin LI while ((CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK) == 0)
4127d74001adSXin LI {
4128d74001adSXin LI if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
4129d74001adSXin LI {
4130d74001adSXin LI printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
4131d74001adSXin LI return;
4132d74001adSXin LI }
4133d74001adSXin LI UDELAY(15000); /* wait 15 milli-seconds */
4134d74001adSXin LI }
413544f05562SScott Long }
413644f05562SScott Long break;
41377a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
41387a7bc959SXin LI while ((CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBDMU_MESSAGE_FIRMWARE_OK) == 0)
41397a7bc959SXin LI {
41407a7bc959SXin LI if (timeout++ > 2000) /* (2000*15)/1000 = 30 sec */
41417a7bc959SXin LI {
41427a7bc959SXin LI printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
41437a7bc959SXin LI return;
41447a7bc959SXin LI }
41457a7bc959SXin LI UDELAY(15000); /* wait 15 milli-seconds */
41467a7bc959SXin LI }
41477a7bc959SXin LI }
41487a7bc959SXin LI break;
4149fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
4150fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
4151a1103e04SXin LI while ((CHIP_REG_READ32(HBE_MessageUnit, 0, outbound_msgaddr1) & ARCMSR_HBEMU_MESSAGE_FIRMWARE_OK) == 0)
4152a1103e04SXin LI {
4153a1103e04SXin LI if (timeout++ > 4000) /* (4000*15)/1000 = 60 sec */
4154a1103e04SXin LI {
4155a1103e04SXin LI printf( "arcmsr%d:timed out waiting for firmware ready\n", acb->pci_unit);
4156a1103e04SXin LI return;
4157a1103e04SXin LI }
4158a1103e04SXin LI UDELAY(15000); /* wait 15 milli-seconds */
4159a1103e04SXin LI }
4160a1103e04SXin LI }
4161a1103e04SXin LI break;
416244f05562SScott Long }
416344f05562SScott Long }
416444f05562SScott Long /*
416544f05562SScott Long **********************************************************************
416644f05562SScott Long **********************************************************************
416744f05562SScott Long */
arcmsr_clear_doorbell_queue_buffer(struct AdapterControlBlock * acb)416844f05562SScott Long static void arcmsr_clear_doorbell_queue_buffer( struct AdapterControlBlock *acb)
416944f05562SScott Long {
4170d74001adSXin LI u_int32_t outbound_doorbell;
4171d74001adSXin LI
417244f05562SScott Long switch (acb->adapter_type) {
417344f05562SScott Long case ACB_ADAPTER_TYPE_A: {
417444f05562SScott Long /* empty doorbell Qbuffer if door bell ringed */
4175d74001adSXin LI outbound_doorbell = CHIP_REG_READ32(HBA_MessageUnit, 0, outbound_doorbell);
4176d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, outbound_doorbell, outbound_doorbell); /*clear doorbell interrupt */
4177d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
417844f05562SScott Long }
417944f05562SScott Long break;
418044f05562SScott Long case ACB_ADAPTER_TYPE_B: {
4181b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4182fc5ef1caSXin LI WRITE_CHIP_REG32(0, phbbmu->iop2drv_doorbell, ARCMSR_DOORBELL_INT_CLEAR_PATTERN);/*clear interrupt and message state*/
4183b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_DRV2IOP_DATA_READ_OK);
418444f05562SScott Long /* let IOP know data has been read */
418544f05562SScott Long }
418644f05562SScott Long break;
4187d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
4188d74001adSXin LI /* empty doorbell Qbuffer if door bell ringed */
4189d74001adSXin LI outbound_doorbell = CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell);
4190d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, outbound_doorbell_clear, outbound_doorbell); /*clear doorbell interrupt */
4191d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell, ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK);
41927a7bc959SXin LI CHIP_REG_READ32(HBC_MessageUnit, 0, outbound_doorbell_clear); /* Dummy read to force pci flush */
41937a7bc959SXin LI CHIP_REG_READ32(HBC_MessageUnit, 0, inbound_doorbell); /* Dummy read to force pci flush */
41947a7bc959SXin LI }
41957a7bc959SXin LI break;
41967a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
41977a7bc959SXin LI /* empty doorbell Qbuffer if door bell ringed */
41987a7bc959SXin LI outbound_doorbell = CHIP_REG_READ32(HBD_MessageUnit, 0, outbound_doorbell);
41997a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, outbound_doorbell, outbound_doorbell); /*clear doorbell interrupt */
42007a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_doorbell, ARCMSR_HBDMU_DRV2IOP_DATA_OUT_READ);
4201d74001adSXin LI }
4202d74001adSXin LI break;
4203fa42a0bfSXin LI case ACB_ADAPTER_TYPE_E:
4204fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
4205a1103e04SXin LI /* empty doorbell Qbuffer if door bell ringed */
4206a1103e04SXin LI acb->in_doorbell = CHIP_REG_READ32(HBE_MessageUnit, 0, iobound_doorbell);
4207a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /*clear doorbell interrupt */
4208a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_DATA_READ_OK;
4209a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4210a1103e04SXin LI }
4211a1103e04SXin LI break;
421244f05562SScott Long }
421344f05562SScott Long }
421444f05562SScott Long /*
421544f05562SScott Long ************************************************************************
421644f05562SScott Long ************************************************************************
421744f05562SScott Long */
arcmsr_iop_confirm(struct AdapterControlBlock * acb)421844f05562SScott Long static u_int32_t arcmsr_iop_confirm(struct AdapterControlBlock *acb)
421944f05562SScott Long {
422044f05562SScott Long unsigned long srb_phyaddr;
422144f05562SScott Long u_int32_t srb_phyaddr_hi32;
42227a7bc959SXin LI u_int32_t srb_phyaddr_lo32;
422344f05562SScott Long
422444f05562SScott Long /*
422544f05562SScott Long ********************************************************************
422644f05562SScott Long ** here we need to tell iop 331 our freesrb.HighPart
422744f05562SScott Long ** if freesrb.HighPart is not zero
422844f05562SScott Long ********************************************************************
422944f05562SScott Long */
4230d74001adSXin LI srb_phyaddr = (unsigned long) acb->srb_phyaddr.phyaddr;
4231d74001adSXin LI srb_phyaddr_hi32 = acb->srb_phyaddr.B.phyadd_high;
42327a7bc959SXin LI srb_phyaddr_lo32 = acb->srb_phyaddr.B.phyadd_low;
423344f05562SScott Long switch (acb->adapter_type) {
423444f05562SScott Long case ACB_ADAPTER_TYPE_A: {
423544f05562SScott Long if(srb_phyaddr_hi32 != 0) {
4236d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4237d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
4238d74001adSXin LI CHIP_REG_WRITE32(HBA_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
423944f05562SScott Long if(!arcmsr_hba_wait_msgint_ready(acb)) {
4240d74001adSXin LI printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
424144f05562SScott Long return FALSE;
424244f05562SScott Long }
424344f05562SScott Long }
424444f05562SScott Long }
424544f05562SScott Long break;
424644f05562SScott Long /*
424744f05562SScott Long ***********************************************************************
424844f05562SScott Long ** if adapter type B, set window of "post command Q"
424944f05562SScott Long ***********************************************************************
425044f05562SScott Long */
425144f05562SScott Long case ACB_ADAPTER_TYPE_B: {
425244f05562SScott Long u_int32_t post_queue_phyaddr;
425344f05562SScott Long struct HBB_MessageUnit *phbbmu;
425444f05562SScott Long
425544f05562SScott Long phbbmu = (struct HBB_MessageUnit *)acb->pmu;
425644f05562SScott Long phbbmu->postq_index = 0;
425744f05562SScott Long phbbmu->doneq_index = 0;
4258b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_SET_POST_WINDOW);
425944f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
4260d74001adSXin LI printf( "arcmsr%d: 'set window of post command Q' timeout\n", acb->pci_unit);
426144f05562SScott Long return FALSE;
426244f05562SScott Long }
426322f2616bSXin LI post_queue_phyaddr = srb_phyaddr + ARCMSR_SRBS_POOL_SIZE
426444f05562SScott Long + offsetof(struct HBB_MessageUnit, post_qbuffer);
4265d74001adSXin LI CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
4266d74001adSXin LI CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[1], srb_phyaddr_hi32); /* normal should be zero */
4267d74001adSXin LI CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ size (256+8)*4 */
4268d74001adSXin LI CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[3], post_queue_phyaddr+1056); /* doneQ size (256+8)*4 */
4269d74001adSXin LI CHIP_REG_WRITE32(HBB_RWBUFFER, 1, msgcode_rwbuffer[4], 1056); /* srb maxQ size must be --> [(256+8)*4] */
4270b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_SET_CONFIG);
427144f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
427244f05562SScott Long printf( "arcmsr%d: 'set command Q window' timeout \n", acb->pci_unit);
427344f05562SScott Long return FALSE;
427444f05562SScott Long }
4275b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_START_DRIVER_MODE);
427644f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
427744f05562SScott Long printf( "arcmsr%d: 'start diver mode' timeout \n", acb->pci_unit);
427844f05562SScott Long return FALSE;
427944f05562SScott Long }
428044f05562SScott Long }
428144f05562SScott Long break;
4282d74001adSXin LI case ACB_ADAPTER_TYPE_C: {
4283d74001adSXin LI if(srb_phyaddr_hi32 != 0) {
4284d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4285d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
4286d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4287d74001adSXin LI CHIP_REG_WRITE32(HBC_MessageUnit, 0, inbound_doorbell,ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE);
4288d74001adSXin LI if(!arcmsr_hbc_wait_msgint_ready(acb)) {
4289d74001adSXin LI printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4290d74001adSXin LI return FALSE;
4291d74001adSXin LI }
4292d74001adSXin LI }
4293d74001adSXin LI }
4294d74001adSXin LI break;
42957a7bc959SXin LI case ACB_ADAPTER_TYPE_D: {
42967a7bc959SXin LI u_int32_t post_queue_phyaddr, done_queue_phyaddr;
42977a7bc959SXin LI struct HBD_MessageUnit0 *phbdmu;
42987a7bc959SXin LI
42997a7bc959SXin LI phbdmu = (struct HBD_MessageUnit0 *)acb->pmu;
43007a7bc959SXin LI phbdmu->postq_index = 0;
43017a7bc959SXin LI phbdmu->doneq_index = 0x40FF;
43027a7bc959SXin LI post_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
43037a7bc959SXin LI + offsetof(struct HBD_MessageUnit0, post_qbuffer);
43047a7bc959SXin LI done_queue_phyaddr = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE
43057a7bc959SXin LI + offsetof(struct HBD_MessageUnit0, done_qbuffer);
43067a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG); /* driver "set config" signature */
43077a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[1], srb_phyaddr_hi32);
43087a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[2], post_queue_phyaddr); /* postQ base */
43097a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[3], done_queue_phyaddr); /* doneQ base */
43107a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, msgcode_rwbuffer[4], 0x100);
43117a7bc959SXin LI CHIP_REG_WRITE32(HBD_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
43127a7bc959SXin LI if(!arcmsr_hbd_wait_msgint_ready(acb)) {
43137a7bc959SXin LI printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
43147a7bc959SXin LI return FALSE;
43157a7bc959SXin LI }
43167a7bc959SXin LI }
43177a7bc959SXin LI break;
4318a1103e04SXin LI case ACB_ADAPTER_TYPE_E: {
4319a1103e04SXin LI u_int32_t cdb_phyaddr_lo32;
4320a1103e04SXin LI cdb_phyaddr_lo32 = srb_phyaddr_lo32 + offsetof(struct CommandControlBlock, arcmsr_cdb);
4321a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[0], ARCMSR_SIGNATURE_SET_CONFIG);
4322a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[1], ARCMSR_SIGNATURE_1884);
4323a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[2], cdb_phyaddr_lo32);
4324a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[3], srb_phyaddr_hi32);
4325a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[4], SRB_SIZE);
4326a1103e04SXin LI cdb_phyaddr_lo32 = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE;
4327a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[5], cdb_phyaddr_lo32);
4328a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[6], srb_phyaddr_hi32);
4329a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, msgcode_rwbuffer[7], COMPLETION_Q_POOL_SIZE);
4330a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4331a1103e04SXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4332a1103e04SXin LI CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4333a1103e04SXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
4334a1103e04SXin LI printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4335a1103e04SXin LI return FALSE;
4336a1103e04SXin LI }
4337a1103e04SXin LI }
4338a1103e04SXin LI break;
4339fa42a0bfSXin LI case ACB_ADAPTER_TYPE_F: {
4340fa42a0bfSXin LI u_int32_t cdb_phyaddr_lo32;
4341fa42a0bfSXin LI cdb_phyaddr_lo32 = srb_phyaddr_lo32 + offsetof(struct CommandControlBlock, arcmsr_cdb);
4342fa42a0bfSXin LI acb->msgcode_rwbuffer[0] = ARCMSR_SIGNATURE_SET_CONFIG;
4343fa42a0bfSXin LI acb->msgcode_rwbuffer[1] = ARCMSR_SIGNATURE_1886;
4344fa42a0bfSXin LI acb->msgcode_rwbuffer[2] = cdb_phyaddr_lo32;
4345fa42a0bfSXin LI acb->msgcode_rwbuffer[3] = srb_phyaddr_hi32;
4346fa42a0bfSXin LI acb->msgcode_rwbuffer[4] = SRB_SIZE;
4347fa42a0bfSXin LI cdb_phyaddr_lo32 = srb_phyaddr_lo32 + ARCMSR_SRBS_POOL_SIZE;
4348fa42a0bfSXin LI acb->msgcode_rwbuffer[5] = cdb_phyaddr_lo32;
4349fa42a0bfSXin LI acb->msgcode_rwbuffer[6] = srb_phyaddr_hi32;
4350fa42a0bfSXin LI acb->msgcode_rwbuffer[7] = COMPLETION_Q_POOL_SIZE;
4351cb1a0aabS黃清隆 if (acb->xor_mega) {
4352cb1a0aabS黃清隆 acb->msgcode_rwbuffer[8] = 0x555AA; //FreeBSD init 2
4353cb1a0aabS黃清隆 acb->msgcode_rwbuffer[9] = 0;
4354cb1a0aabS黃清隆 acb->msgcode_rwbuffer[10] = (uint32_t)acb->xor_sgtable_phy;
4355cb1a0aabS黃清隆 acb->msgcode_rwbuffer[11] = (uint32_t)((acb->xor_sgtable_phy >> 16) >> 16);
4356cb1a0aabS黃清隆 }
4357fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, ARCMSR_INBOUND_MESG0_SET_CONFIG);
4358fa42a0bfSXin LI acb->out_doorbell ^= ARCMSR_HBEMU_DRV2IOP_MESSAGE_CMD_DONE;
4359fa42a0bfSXin LI CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, acb->out_doorbell);
4360fa42a0bfSXin LI if(!arcmsr_hbe_wait_msgint_ready(acb)) {
4361fa42a0bfSXin LI printf( "arcmsr%d: 'set srb high part physical address' timeout \n", acb->pci_unit);
4362fa42a0bfSXin LI return FALSE;
4363fa42a0bfSXin LI }
4364fa42a0bfSXin LI }
4365fa42a0bfSXin LI break;
436644f05562SScott Long }
4367dac36688SXin LI return (TRUE);
436844f05562SScott Long }
436944f05562SScott Long /*
437044f05562SScott Long ************************************************************************
437144f05562SScott Long ************************************************************************
437244f05562SScott Long */
arcmsr_enable_eoi_mode(struct AdapterControlBlock * acb)437344f05562SScott Long static void arcmsr_enable_eoi_mode(struct AdapterControlBlock *acb)
437444f05562SScott Long {
4375a1103e04SXin LI if (acb->adapter_type == ACB_ADAPTER_TYPE_B)
437644f05562SScott Long {
4377b23a1998SXin LI struct HBB_MessageUnit *phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4378b23a1998SXin LI WRITE_CHIP_REG32(0, phbbmu->drv2iop_doorbell, ARCMSR_MESSAGE_ACTIVE_EOI_MODE);
437944f05562SScott Long if(!arcmsr_hbb_wait_msgint_ready(acb)) {
4380d74001adSXin LI printf( "arcmsr%d: 'iop enable eoi mode' timeout \n", acb->pci_unit);
438144f05562SScott Long return;
438244f05562SScott Long }
438344f05562SScott Long }
438444f05562SScott Long }
438544f05562SScott Long /*
438644f05562SScott Long **********************************************************************
4387ad6d6297SScott Long **********************************************************************
4388ad6d6297SScott Long */
arcmsr_iop_init(struct AdapterControlBlock * acb)4389ad6d6297SScott Long static void arcmsr_iop_init(struct AdapterControlBlock *acb)
4390ad6d6297SScott Long {
439144f05562SScott Long u_int32_t intmask_org;
4392ad6d6297SScott Long
439344f05562SScott Long /* disable all outbound interrupt */
439444f05562SScott Long intmask_org = arcmsr_disable_allintr(acb);
439544f05562SScott Long arcmsr_wait_firmware_ready(acb);
439644f05562SScott Long arcmsr_iop_confirm(acb);
4397ad6d6297SScott Long arcmsr_get_firmware_spec(acb);
439844f05562SScott Long /*start background rebuild*/
4399ad6d6297SScott Long arcmsr_start_adapter_bgrb(acb);
440044f05562SScott Long /* empty doorbell Qbuffer if door bell ringed */
440144f05562SScott Long arcmsr_clear_doorbell_queue_buffer(acb);
440244f05562SScott Long arcmsr_enable_eoi_mode(acb);
440344f05562SScott Long /* enable outbound Post Queue, outbound doorbell Interrupt */
440444f05562SScott Long arcmsr_enable_allintr(acb, intmask_org);
4405ad6d6297SScott Long acb->acb_flags |= ACB_F_IOP_INITED;
4406ad6d6297SScott Long }
4407ad6d6297SScott Long /*
4408ad6d6297SScott Long **********************************************************************
4409f1c579b1SScott Long **********************************************************************
4410f1c579b1SScott Long */
arcmsr_map_free_srb(void * arg,bus_dma_segment_t * segs,int nseg,int error)4411231c8b71SXin LI static void arcmsr_map_free_srb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4412f1c579b1SScott Long {
4413ad6d6297SScott Long struct AdapterControlBlock *acb = arg;
4414ad6d6297SScott Long struct CommandControlBlock *srb_tmp;
441544f05562SScott Long u_int32_t i;
4416ad6d6297SScott Long unsigned long srb_phyaddr = (unsigned long)segs->ds_addr;
4417f1c579b1SScott Long
4418d74001adSXin LI acb->srb_phyaddr.phyaddr = srb_phyaddr;
44197a7bc959SXin LI srb_tmp = (struct CommandControlBlock *)acb->uncacheptr;
4420ad6d6297SScott Long for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
442144f05562SScott Long if(bus_dmamap_create(acb->dm_segs_dmat,
442244f05562SScott Long /*flags*/0, &srb_tmp->dm_segs_dmamap) != 0) {
4423ad6d6297SScott Long acb->acb_flags |= ACB_F_MAPFREESRB_FAILD;
442444f05562SScott Long printf("arcmsr%d:"
442544f05562SScott Long " srb dmamap bus_dmamap_create error\n", acb->pci_unit);
4426ad6d6297SScott Long return;
4427ad6d6297SScott Long }
4428a1103e04SXin LI if((acb->adapter_type == ACB_ADAPTER_TYPE_C) || (acb->adapter_type == ACB_ADAPTER_TYPE_D)
4429fa42a0bfSXin LI || (acb->adapter_type == ACB_ADAPTER_TYPE_E) || (acb->adapter_type == ACB_ADAPTER_TYPE_F))
44307a7bc959SXin LI {
4431cb1a0aabS黃清隆 srb_tmp->cdb_phyaddr = srb_phyaddr;
44327a7bc959SXin LI }
44337a7bc959SXin LI else
4434cb1a0aabS黃清隆 srb_tmp->cdb_phyaddr = srb_phyaddr >> 5;
4435ad6d6297SScott Long srb_tmp->acb = acb;
4436a1103e04SXin LI srb_tmp->smid = i << 16;
4437ad6d6297SScott Long acb->srbworkingQ[i] = acb->psrb_pool[i] = srb_tmp;
443822f2616bSXin LI srb_phyaddr = srb_phyaddr + SRB_SIZE;
443922f2616bSXin LI srb_tmp = (struct CommandControlBlock *)((unsigned long)srb_tmp + SRB_SIZE);
4440ad6d6297SScott Long }
4441cb1a0aabS黃清隆 srb_tmp = (struct CommandControlBlock *)(acb->uncacheptr + ARCMSR_SRBS_POOL_SIZE);
4442cb1a0aabS黃清隆 srb_phyaddr = (unsigned long)segs->ds_addr + ARCMSR_SRBS_POOL_SIZE;
4443cb1a0aabS黃清隆 switch (acb->adapter_type) {
4444cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_B: {
4445cb1a0aabS黃清隆 struct HBB_MessageUnit *phbbmu;
4446cb1a0aabS黃清隆
4447cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)srb_tmp;
4448cb1a0aabS黃清隆 phbbmu = (struct HBB_MessageUnit *)acb->pmu;
4449cb1a0aabS黃清隆 phbbmu->hbb_doorbell = (struct HBB_DOORBELL *)acb->mem_base0;
4450cb1a0aabS黃清隆 phbbmu->hbb_rwbuffer = (struct HBB_RWBUFFER *)acb->mem_base1;
4451cb1a0aabS黃清隆 if (acb->vendor_device_id == PCIDevVenIDARC1203) {
4452cb1a0aabS黃清隆 phbbmu->drv2iop_doorbell = offsetof(struct HBB_DOORBELL_1203, drv2iop_doorbell);
4453cb1a0aabS黃清隆 phbbmu->drv2iop_doorbell_mask = offsetof(struct HBB_DOORBELL_1203, drv2iop_doorbell_mask);
4454cb1a0aabS黃清隆 phbbmu->iop2drv_doorbell = offsetof(struct HBB_DOORBELL_1203, iop2drv_doorbell);
4455cb1a0aabS黃清隆 phbbmu->iop2drv_doorbell_mask = offsetof(struct HBB_DOORBELL_1203, iop2drv_doorbell_mask);
4456cb1a0aabS黃清隆 } else {
4457cb1a0aabS黃清隆 phbbmu->drv2iop_doorbell = offsetof(struct HBB_DOORBELL, drv2iop_doorbell);
4458cb1a0aabS黃清隆 phbbmu->drv2iop_doorbell_mask = offsetof(struct HBB_DOORBELL, drv2iop_doorbell_mask);
4459cb1a0aabS黃清隆 phbbmu->iop2drv_doorbell = offsetof(struct HBB_DOORBELL, iop2drv_doorbell);
4460cb1a0aabS黃清隆 phbbmu->iop2drv_doorbell_mask = offsetof(struct HBB_DOORBELL, iop2drv_doorbell_mask);
4461cb1a0aabS黃清隆 }
4462cb1a0aabS黃清隆 }
4463cb1a0aabS黃清隆 break;
4464cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_D:
4465cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)srb_tmp;
4466cb1a0aabS黃清隆 acb->pmu->muu.hbdmu.phbdmu = (struct HBD_MessageUnit *)acb->mem_base0;
4467cb1a0aabS黃清隆 break;
4468cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_E:
4469a1103e04SXin LI acb->pCompletionQ = (pCompletion_Q)srb_tmp;
4470cb1a0aabS黃清隆 break;
4471cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_F: {
4472cb1a0aabS黃清隆 unsigned long host_buffer_dma;
4473fa42a0bfSXin LI acb->pCompletionQ = (pCompletion_Q)srb_tmp;
4474fa42a0bfSXin LI acb->completeQ_phys = srb_phyaddr;
4475fa42a0bfSXin LI memset(acb->pCompletionQ, 0xff, COMPLETION_Q_POOL_SIZE);
4476fa42a0bfSXin LI acb->message_wbuffer = (u_int32_t *)((unsigned long)acb->pCompletionQ + COMPLETION_Q_POOL_SIZE);
4477fa42a0bfSXin LI acb->message_rbuffer = (u_int32_t *)((unsigned long)acb->message_wbuffer + 0x100);
4478fa42a0bfSXin LI acb->msgcode_rwbuffer = (u_int32_t *)((unsigned long)acb->message_wbuffer + 0x200);
4479fa42a0bfSXin LI memset((void *)acb->message_wbuffer, 0, MESG_RW_BUFFER_SIZE);
4480cb1a0aabS黃清隆 arcmsr_wait_firmware_ready(acb);
4481cb1a0aabS黃清隆 host_buffer_dma = acb->completeQ_phys + COMPLETION_Q_POOL_SIZE;
4482cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr0, (u_int32_t)(host_buffer_dma | 1)); /* host buffer low addr, bit0:1 all buffer active */
4483cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBF_MessageUnit, 0, inbound_msgaddr1, (u_int32_t)((host_buffer_dma >> 16) >> 16));/* host buffer high addr */
4484cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, ARCMSR_HBFMU_DOORBELL_SYNC1); /* set host buffer physical address */
4485cb1a0aabS黃清隆 acb->firm_PicStatus = CHIP_REG_READ32(HBF_MessageUnit, 0, outbound_msgaddr1); /* get firmware spec info */
4486cb1a0aabS黃清隆 break;
4487cb1a0aabS黃清隆 }
4488fa42a0bfSXin LI }
4489ad6d6297SScott Long acb->vir2phy_offset = (unsigned long)srb_tmp - (unsigned long)srb_phyaddr;
4490f1c579b1SScott Long }
4491cb1a0aabS黃清隆
arcmsr_map_xor_sgtable(void * arg,bus_dma_segment_t * segs,int nseg,int error)4492cb1a0aabS黃清隆 static void arcmsr_map_xor_sgtable(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4493cb1a0aabS黃清隆 {
4494cb1a0aabS黃清隆 struct AdapterControlBlock *acb = arg;
4495cb1a0aabS黃清隆
4496cb1a0aabS黃清隆 acb->xor_sgtable_phy = (unsigned long)segs->ds_addr;
4497cb1a0aabS黃清隆 if ((nseg != 1) || ((u_int32_t)segs->ds_len != acb->init2cfg_size)) {
4498cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_MAPXOR_FAILD;
4499cb1a0aabS黃清隆 printf("arcmsr%d: alloc xor table seg num or size not as i wish!\n", acb->pci_unit);
4500cb1a0aabS黃清隆 return;
4501cb1a0aabS黃清隆 }
4502cb1a0aabS黃清隆 }
4503cb1a0aabS黃清隆
arcmsr_map_xor_sg(void * arg,bus_dma_segment_t * segs,int nseg,int error)4504cb1a0aabS黃清隆 static void arcmsr_map_xor_sg(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4505cb1a0aabS黃清隆 {
4506cb1a0aabS黃清隆 struct AdapterControlBlock *acb = arg;
4507cb1a0aabS黃清隆 int i;
4508cb1a0aabS黃清隆 struct HostRamBuf *pRamBuf;
4509cb1a0aabS黃清隆 struct XorSg *pxortable = (struct XorSg *)(acb->xortable + sizeof(struct HostRamBuf));
4510cb1a0aabS黃清隆
4511cb1a0aabS黃清隆 if (nseg != acb->xor_mega) {
4512cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_MAPXOR_FAILD;
4513cb1a0aabS黃清隆 printf("arcmsr%d: alloc xor seg NUM not as i wish!\n", acb->pci_unit);
4514cb1a0aabS黃清隆 return;
4515cb1a0aabS黃清隆 }
4516cb1a0aabS黃清隆 for (i = 0; i < nseg; i++) {
4517cb1a0aabS黃清隆 if ((u_int32_t)segs->ds_len != ARCMSR_XOR_SEG_SIZE) {
4518cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_MAPXOR_FAILD;
4519cb1a0aabS黃清隆 printf("arcmsr%d: alloc xor seg SIZE not as i wish!\n", acb->pci_unit);
4520cb1a0aabS黃清隆 return;
4521cb1a0aabS黃清隆 }
4522cb1a0aabS黃清隆 pxortable->xorPhys = (u_int64_t)segs->ds_addr;
4523cb1a0aabS黃清隆 pxortable->xorBufLen = (u_int64_t)segs->ds_len;
4524cb1a0aabS黃清隆 pxortable++;
4525cb1a0aabS黃清隆 segs++;
4526cb1a0aabS黃清隆 }
4527cb1a0aabS黃清隆 pRamBuf = (struct HostRamBuf *)acb->xortable;
4528cb1a0aabS黃清隆 pRamBuf->hrbSignature = 0x53425248; //HRBS
4529cb1a0aabS黃清隆 pRamBuf->hrbSize = ARCMSR_XOR_SEG_SIZE * nseg;
4530cb1a0aabS黃清隆 pRamBuf->hrbRes[0] = 0;
4531cb1a0aabS黃清隆 pRamBuf->hrbRes[1] = 0;
4532cb1a0aabS黃清隆 bus_dmamap_sync(acb->xortable_dmat, acb->xortable_dmamap, BUS_DMASYNC_PREREAD);
4533cb1a0aabS黃清隆 bus_dmamap_sync(acb->xor_dmat, acb->xor_dmamap, BUS_DMASYNC_PREWRITE);
4534cb1a0aabS黃清隆 }
4535cb1a0aabS黃清隆
4536f1c579b1SScott Long /*
4537f1c579b1SScott Long ************************************************************************
4538f1c579b1SScott Long ************************************************************************
4539f1c579b1SScott Long */
arcmsr_free_resource(struct AdapterControlBlock * acb)4540ad6d6297SScott Long static void arcmsr_free_resource(struct AdapterControlBlock *acb)
4541f1c579b1SScott Long {
4542f1c579b1SScott Long /* remove the control device */
4543ad6d6297SScott Long if(acb->ioctl_dev != NULL) {
4544ad6d6297SScott Long destroy_dev(acb->ioctl_dev);
4545f1c579b1SScott Long }
4546cb1a0aabS黃清隆 if (acb->acb_flags & ACB_F_DMAMAP_SG)
4547cb1a0aabS黃清隆 bus_dmamap_unload(acb->xor_dmat, acb->xor_dmamap);
4548cb1a0aabS黃清隆 if (acb->xor_dmamap) {
4549cb1a0aabS黃清隆 bus_dmamem_free(acb->xor_dmat, acb->xorptr, acb->xor_dmamap);
4550cb1a0aabS黃清隆 }
4551cb1a0aabS黃清隆 if (acb->acb_flags & ACB_F_DMAMAP_SGTABLE)
4552cb1a0aabS黃清隆 bus_dmamap_unload(acb->xortable_dmat, acb->xortable_dmamap);
4553cb1a0aabS黃清隆 if (acb->xortable_dmamap) {
4554cb1a0aabS黃清隆 bus_dmamem_free(acb->xortable_dmat, acb->xortable, acb->xortable_dmamap);
4555cb1a0aabS黃清隆 }
4556cb1a0aabS黃清隆 if (acb->acb_flags & ACB_F_DMAMAP_SRB)
4557ad6d6297SScott Long bus_dmamap_unload(acb->srb_dmat, acb->srb_dmamap);
4558cb1a0aabS黃清隆 if (acb->srb_dmamap) {
4559cb1a0aabS黃清隆 bus_dmamem_free(acb->srb_dmat, acb->uncacheptr, acb->srb_dmamap);
4560cb1a0aabS黃清隆 }
4561cb1a0aabS黃清隆 if (acb->srb_dmat)
4562ad6d6297SScott Long bus_dma_tag_destroy(acb->srb_dmat);
4563cb1a0aabS黃清隆 if (acb->dm_segs_dmat)
4564ad6d6297SScott Long bus_dma_tag_destroy(acb->dm_segs_dmat);
4565cb1a0aabS黃清隆 if (acb->parent_dmat)
4566ad6d6297SScott Long bus_dma_tag_destroy(acb->parent_dmat);
4567cb1a0aabS黃清隆 switch(acb->adapter_type) {
4568cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_A:
4569cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4570cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(0), acb->sys_res_arcmsr[0]);
4571cb1a0aabS黃清隆 break;
4572cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_B:
4573cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4574cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(0), acb->sys_res_arcmsr[0]);
4575cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[1])
4576cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(2), acb->sys_res_arcmsr[1]);
4577cb1a0aabS黃清隆 break;
4578cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_C:
4579cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4580cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(1), acb->sys_res_arcmsr[0]);
4581cb1a0aabS黃清隆 break;
4582cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_D:
4583cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4584cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(0), acb->sys_res_arcmsr[0]);
4585cb1a0aabS黃清隆 break;
4586cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_E:
4587cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4588cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(1), acb->sys_res_arcmsr[0]);
4589cb1a0aabS黃清隆 break;
4590cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_F:
4591cb1a0aabS黃清隆 if (acb->sys_res_arcmsr[0])
4592cb1a0aabS黃清隆 bus_release_resource(acb->pci_dev, SYS_RES_MEMORY, PCIR_BAR(0), acb->sys_res_arcmsr[0]);
4593cb1a0aabS黃清隆 break;
4594cb1a0aabS黃清隆 }
4595f1c579b1SScott Long }
4596f1c579b1SScott Long /*
4597f1c579b1SScott Long ************************************************************************
4598f1c579b1SScott Long ************************************************************************
4599f1c579b1SScott Long */
arcmsr_mutex_init(struct AdapterControlBlock * acb)46007a7bc959SXin LI static void arcmsr_mutex_init(struct AdapterControlBlock *acb)
46017a7bc959SXin LI {
46027a7bc959SXin LI ARCMSR_LOCK_INIT(&acb->isr_lock, "arcmsr isr lock");
46037a7bc959SXin LI ARCMSR_LOCK_INIT(&acb->srb_lock, "arcmsr srb lock");
46047a7bc959SXin LI ARCMSR_LOCK_INIT(&acb->postDone_lock, "arcmsr postQ lock");
46057a7bc959SXin LI ARCMSR_LOCK_INIT(&acb->qbuffer_lock, "arcmsr RW buffer lock");
46067a7bc959SXin LI }
46077a7bc959SXin LI /*
46087a7bc959SXin LI ************************************************************************
46097a7bc959SXin LI ************************************************************************
46107a7bc959SXin LI */
arcmsr_mutex_destroy(struct AdapterControlBlock * acb)46117a7bc959SXin LI static void arcmsr_mutex_destroy(struct AdapterControlBlock *acb)
46127a7bc959SXin LI {
46137a7bc959SXin LI ARCMSR_LOCK_DESTROY(&acb->qbuffer_lock);
46147a7bc959SXin LI ARCMSR_LOCK_DESTROY(&acb->postDone_lock);
46157a7bc959SXin LI ARCMSR_LOCK_DESTROY(&acb->srb_lock);
46167a7bc959SXin LI ARCMSR_LOCK_DESTROY(&acb->isr_lock);
46177a7bc959SXin LI }
46187a7bc959SXin LI /*
46197a7bc959SXin LI ************************************************************************
46207a7bc959SXin LI ************************************************************************
46217a7bc959SXin LI */
arcmsr_define_adapter_type(struct AdapterControlBlock * acb)4622cb1a0aabS黃清隆 static int arcmsr_define_adapter_type(struct AdapterControlBlock *acb)
4623f1c579b1SScott Long {
4624cb1a0aabS黃清隆 int rc = 0;
4625f1c579b1SScott Long
4626cb1a0aabS黃清隆 switch (acb->vendor_device_id) {
4627dac36688SXin LI case PCIDevVenIDARC1880:
4628dac36688SXin LI case PCIDevVenIDARC1882:
4629cb1a0aabS黃清隆 case PCIDevVenIDARC1883:
4630dac36688SXin LI case PCIDevVenIDARC1213:
4631dac36688SXin LI case PCIDevVenIDARC1223: {
4632d74001adSXin LI acb->adapter_type = ACB_ADAPTER_TYPE_C;
4633fc5ef1caSXin LI if ((acb->sub_device_id == ARECA_SUB_DEV_ID_1883) ||
4634fc5ef1caSXin LI (acb->sub_device_id == ARECA_SUB_DEV_ID_1216) ||
4635fc5ef1caSXin LI (acb->sub_device_id == ARECA_SUB_DEV_ID_1226))
4636224a78aeSXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4637224a78aeSXin LI else
4638dac36688SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
4639cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
4640d74001adSXin LI }
4641d74001adSXin LI break;
4642a1103e04SXin LI case PCIDevVenIDARC1884:
4643a1103e04SXin LI acb->adapter_type = ACB_ADAPTER_TYPE_E;
4644a1103e04SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4645cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE + COMPLETION_Q_POOL_SIZE;
4646a1103e04SXin LI acb->completionQ_entry = COMPLETION_Q_POOL_SIZE / sizeof(struct deliver_completeQ);
4647a1103e04SXin LI break;
4648cb1a0aabS黃清隆 case PCIDevVenIDARC1886_0:
4649fa42a0bfSXin LI case PCIDevVenIDARC1886_:
4650fa42a0bfSXin LI case PCIDevVenIDARC1886:
4651fa42a0bfSXin LI acb->adapter_type = ACB_ADAPTER_TYPE_F;
4652fa42a0bfSXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_12G;
4653cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE + COMPLETION_Q_POOL_SIZE + MESG_RW_BUFFER_SIZE;
4654fa42a0bfSXin LI acb->completionQ_entry = COMPLETION_Q_POOL_SIZE / sizeof(struct deliver_completeQ);
4655fa42a0bfSXin LI break;
4656cb1a0aabS黃清隆 case PCIDevVenIDARC1214:
4657cb1a0aabS黃清隆 case PCIDevVenIDARC1224: {
46587a7bc959SXin LI acb->adapter_type = ACB_ADAPTER_TYPE_D;
46597a7bc959SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
4660cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBD_MessageUnit0));
46617a7bc959SXin LI }
46627a7bc959SXin LI break;
4663231c8b71SXin LI case PCIDevVenIDARC1200:
466444f05562SScott Long case PCIDevVenIDARC1201: {
466544f05562SScott Long acb->adapter_type = ACB_ADAPTER_TYPE_B;
4666dac36688SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
4667cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBB_MessageUnit));
466844f05562SScott Long }
466944f05562SScott Long break;
4670b23a1998SXin LI case PCIDevVenIDARC1203: {
4671b23a1998SXin LI acb->adapter_type = ACB_ADAPTER_TYPE_B;
4672b23a1998SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_6G;
4673cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE + (sizeof(struct HBB_MessageUnit));
4674b23a1998SXin LI }
4675b23a1998SXin LI break;
467644f05562SScott Long case PCIDevVenIDARC1110:
467744f05562SScott Long case PCIDevVenIDARC1120:
467844f05562SScott Long case PCIDevVenIDARC1130:
467944f05562SScott Long case PCIDevVenIDARC1160:
468044f05562SScott Long case PCIDevVenIDARC1170:
468144f05562SScott Long case PCIDevVenIDARC1210:
468244f05562SScott Long case PCIDevVenIDARC1220:
468344f05562SScott Long case PCIDevVenIDARC1230:
4684231c8b71SXin LI case PCIDevVenIDARC1231:
468544f05562SScott Long case PCIDevVenIDARC1260:
4686231c8b71SXin LI case PCIDevVenIDARC1261:
468744f05562SScott Long case PCIDevVenIDARC1270:
468844f05562SScott Long case PCIDevVenIDARC1280:
4689d74001adSXin LI case PCIDevVenIDARC1212:
4690d74001adSXin LI case PCIDevVenIDARC1222:
469144f05562SScott Long case PCIDevVenIDARC1380:
469244f05562SScott Long case PCIDevVenIDARC1381:
469344f05562SScott Long case PCIDevVenIDARC1680:
469444f05562SScott Long case PCIDevVenIDARC1681: {
469544f05562SScott Long acb->adapter_type = ACB_ADAPTER_TYPE_A;
4696dac36688SXin LI acb->adapter_bus_speed = ACB_BUS_SPEED_3G;
4697cb1a0aabS黃清隆 acb->max_coherent_size = ARCMSR_SRBS_POOL_SIZE;
469844f05562SScott Long }
469944f05562SScott Long break;
470044f05562SScott Long default: {
470144f05562SScott Long printf("arcmsr%d:"
4702cb1a0aabS黃清隆 " unknown RAID adapter type \n", acb->pci_unit);
4703cb1a0aabS黃清隆 rc = ENOMEM;
4704cb1a0aabS黃清隆 }
4705cb1a0aabS黃清隆 }
4706cb1a0aabS黃清隆 return rc;
4707cb1a0aabS黃清隆 }
4708cb1a0aabS黃清隆
arcmsr_map_pcireg(device_t dev,struct AdapterControlBlock * acb)4709cb1a0aabS黃清隆 static int arcmsr_map_pcireg(device_t dev, struct AdapterControlBlock *acb)
4710cb1a0aabS黃清隆 {
4711cb1a0aabS黃清隆 switch(acb->adapter_type) {
4712cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_A: {
4713cb1a0aabS黃清隆 u_int32_t rid0 = PCIR_BAR(0);
4714cb1a0aabS黃清隆 vm_offset_t mem_base0;
4715cb1a0aabS黃清隆
4716cb1a0aabS黃清隆 acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev,SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4717cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[0] == NULL) {
4718cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4719cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource failure!\n", acb->pci_unit);
472044f05562SScott Long return ENOMEM;
472144f05562SScott Long }
4722cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4723cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4724cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start failure!\n", acb->pci_unit);
4725cb1a0aabS黃清隆 return ENXIO;
472644f05562SScott Long }
4727cb1a0aabS黃清隆 mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4728cb1a0aabS黃清隆 if(mem_base0 == 0) {
4729cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4730cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual failure!\n", acb->pci_unit);
4731cb1a0aabS黃清隆 return ENXIO;
4732cb1a0aabS黃清隆 }
4733cb1a0aabS黃清隆 acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4734cb1a0aabS黃清隆 acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4735cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4736cb1a0aabS黃清隆 acb->rid[0] = rid0;
4737cb1a0aabS黃清隆 }
4738cb1a0aabS黃清隆 break;
4739cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_B: {
4740cb1a0aabS黃清隆 u_int32_t rid[]={ PCIR_BAR(0), PCIR_BAR(2) };
4741cb1a0aabS黃清隆 vm_offset_t mem_base[]={0,0};
4742cb1a0aabS黃清隆 u_int16_t i;
4743cb1a0aabS黃清隆
4744cb1a0aabS黃清隆 for(i=0; i < 2; i++) {
4745cb1a0aabS黃清隆 acb->sys_res_arcmsr[i] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid[i], RF_ACTIVE);
4746cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[i] == NULL) {
4747cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4748cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource %d failure!\n", acb->pci_unit, i);
4749cb1a0aabS黃清隆 return ENOMEM;
4750cb1a0aabS黃清隆 }
4751cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[i]) <= 0) {
4752cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4753cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start %d failure!\n", acb->pci_unit, i);
4754cb1a0aabS黃清隆 return ENXIO;
4755cb1a0aabS黃清隆 }
4756cb1a0aabS黃清隆 mem_base[i] = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[i]);
4757cb1a0aabS黃清隆 if(mem_base[i] == 0) {
4758cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4759cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual %d failure!\n", acb->pci_unit, i);
4760cb1a0aabS黃清隆 return ENXIO;
4761cb1a0aabS黃清隆 }
4762cb1a0aabS黃清隆 acb->btag[i] = rman_get_bustag(acb->sys_res_arcmsr[i]);
4763cb1a0aabS黃清隆 acb->bhandle[i] = rman_get_bushandle(acb->sys_res_arcmsr[i]);
4764cb1a0aabS黃清隆 }
4765cb1a0aabS黃清隆 acb->mem_base0 = mem_base[0];
4766cb1a0aabS黃清隆 acb->mem_base1 = mem_base[1];
4767cb1a0aabS黃清隆 acb->rid[0] = rid[0];
4768cb1a0aabS黃清隆 acb->rid[1] = rid[1];
4769cb1a0aabS黃清隆 }
4770cb1a0aabS黃清隆 break;
4771cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_C: {
4772cb1a0aabS黃清隆 u_int32_t rid0 = PCIR_BAR(1);
4773cb1a0aabS黃清隆 vm_offset_t mem_base0;
4774cb1a0aabS黃清隆
4775cb1a0aabS黃清隆 acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4776cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[0] == NULL) {
4777cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4778cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource failure!\n", acb->pci_unit);
4779cb1a0aabS黃清隆 return ENOMEM;
4780cb1a0aabS黃清隆 }
4781cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4782cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4783cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start failure!\n", acb->pci_unit);
4784cb1a0aabS黃清隆 return ENXIO;
4785cb1a0aabS黃清隆 }
4786cb1a0aabS黃清隆 mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4787cb1a0aabS黃清隆 if(mem_base0 == 0) {
4788cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4789cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual failure!\n", acb->pci_unit);
4790cb1a0aabS黃清隆 return ENXIO;
4791cb1a0aabS黃清隆 }
4792cb1a0aabS黃清隆 acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4793cb1a0aabS黃清隆 acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4794cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4795cb1a0aabS黃清隆 acb->rid[0] = rid0;
4796cb1a0aabS黃清隆 }
4797cb1a0aabS黃清隆 break;
4798cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_D: {
4799cb1a0aabS黃清隆 u_int32_t rid0 = PCIR_BAR(0);
4800cb1a0aabS黃清隆 vm_offset_t mem_base0;
4801cb1a0aabS黃清隆
4802cb1a0aabS黃清隆 acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4803cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[0] == NULL) {
4804cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4805cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource failure!\n", acb->pci_unit);
4806cb1a0aabS黃清隆 return ENOMEM;
4807cb1a0aabS黃清隆 }
4808cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4809cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4810cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start failure!\n", acb->pci_unit);
4811cb1a0aabS黃清隆 return ENXIO;
4812cb1a0aabS黃清隆 }
4813cb1a0aabS黃清隆 mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4814cb1a0aabS黃清隆 if(mem_base0 == 0) {
4815cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4816cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual failure!\n", acb->pci_unit);
4817cb1a0aabS黃清隆 return ENXIO;
4818cb1a0aabS黃清隆 }
4819cb1a0aabS黃清隆 acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4820cb1a0aabS黃清隆 acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4821cb1a0aabS黃清隆 acb->mem_base0 = mem_base0;
4822cb1a0aabS黃清隆 acb->rid[0] = rid0;
4823cb1a0aabS黃清隆 }
4824cb1a0aabS黃清隆 break;
4825cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_E: {
4826cb1a0aabS黃清隆 u_int32_t rid0 = PCIR_BAR(1);
4827cb1a0aabS黃清隆 vm_offset_t mem_base0;
4828cb1a0aabS黃清隆
4829cb1a0aabS黃清隆 acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4830cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[0] == NULL) {
4831cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4832cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource failure!\n", acb->pci_unit);
4833cb1a0aabS黃清隆 return ENOMEM;
4834cb1a0aabS黃清隆 }
4835cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4836cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4837cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start failure!\n", acb->pci_unit);
4838cb1a0aabS黃清隆 return ENXIO;
4839cb1a0aabS黃清隆 }
4840cb1a0aabS黃清隆 mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4841cb1a0aabS黃清隆 if(mem_base0 == 0) {
4842cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4843cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual failure!\n", acb->pci_unit);
4844cb1a0aabS黃清隆 return ENXIO;
4845cb1a0aabS黃清隆 }
4846cb1a0aabS黃清隆 acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4847cb1a0aabS黃清隆 acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4848cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4849cb1a0aabS黃清隆 acb->doneq_index = 0;
4850cb1a0aabS黃清隆 acb->in_doorbell = 0;
4851cb1a0aabS黃清隆 acb->out_doorbell = 0;
4852cb1a0aabS黃清隆 acb->rid[0] = rid0;
4853cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBE_MessageUnit, 0, host_int_status, 0); /*clear interrupt*/
4854cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBE_MessageUnit, 0, iobound_doorbell, ARCMSR_HBEMU_DOORBELL_SYNC); /* synchronize doorbell to 0 */
4855cb1a0aabS黃清隆 }
4856cb1a0aabS黃清隆 break;
4857cb1a0aabS黃清隆 case ACB_ADAPTER_TYPE_F: {
4858cb1a0aabS黃清隆 u_int32_t rid0 = PCIR_BAR(0);
4859cb1a0aabS黃清隆 vm_offset_t mem_base0;
4860cb1a0aabS黃清隆
4861cb1a0aabS黃清隆 acb->sys_res_arcmsr[0] = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid0, RF_ACTIVE);
4862cb1a0aabS黃清隆 if(acb->sys_res_arcmsr[0] == NULL) {
4863cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4864cb1a0aabS黃清隆 printf("arcmsr%d: bus_alloc_resource failure!\n", acb->pci_unit);
4865cb1a0aabS黃清隆 return ENOMEM;
4866cb1a0aabS黃清隆 }
4867cb1a0aabS黃清隆 if(rman_get_start(acb->sys_res_arcmsr[0]) <= 0) {
4868cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4869cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_start failure!\n", acb->pci_unit);
4870cb1a0aabS黃清隆 return ENXIO;
4871cb1a0aabS黃清隆 }
4872cb1a0aabS黃清隆 mem_base0 = (vm_offset_t) rman_get_virtual(acb->sys_res_arcmsr[0]);
4873cb1a0aabS黃清隆 if(mem_base0 == 0) {
4874cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4875cb1a0aabS黃清隆 printf("arcmsr%d: rman_get_virtual failure!\n", acb->pci_unit);
4876cb1a0aabS黃清隆 return ENXIO;
4877cb1a0aabS黃清隆 }
4878cb1a0aabS黃清隆 acb->btag[0] = rman_get_bustag(acb->sys_res_arcmsr[0]);
4879cb1a0aabS黃清隆 acb->bhandle[0] = rman_get_bushandle(acb->sys_res_arcmsr[0]);
4880cb1a0aabS黃清隆 acb->pmu = (struct MessageUnit_UNION *)mem_base0;
4881cb1a0aabS黃清隆 acb->doneq_index = 0;
4882cb1a0aabS黃清隆 acb->in_doorbell = 0;
4883cb1a0aabS黃清隆 acb->out_doorbell = 0;
4884cb1a0aabS黃清隆 acb->rid[0] = rid0;
4885cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBF_MessageUnit, 0, host_int_status, 0); /*clear interrupt*/
4886cb1a0aabS黃清隆 CHIP_REG_WRITE32(HBF_MessageUnit, 0, iobound_doorbell, ARCMSR_HBEMU_DOORBELL_SYNC); /* synchronize doorbell to 0 */
4887cb1a0aabS黃清隆 }
4888cb1a0aabS黃清隆 break;
4889cb1a0aabS黃清隆 }
4890cb1a0aabS黃清隆 return (0);
4891cb1a0aabS黃清隆 }
4892cb1a0aabS黃清隆
arcmsr_alloc_srb(device_t dev,struct AdapterControlBlock * acb)4893cb1a0aabS黃清隆 static int arcmsr_alloc_srb(device_t dev, struct AdapterControlBlock *acb)
4894cb1a0aabS黃清隆 {
4895cb1a0aabS黃清隆 int rc;
4896cb1a0aabS黃清隆
4897b6f97155SScott Long if(bus_dma_tag_create( /*PCI parent*/ bus_get_dma_tag(dev),
4898f1c579b1SScott Long /*alignemnt*/ 1,
4899f1c579b1SScott Long /*boundary*/ 0,
4900701d9f1fSScott Long /*lowaddr*/ BUS_SPACE_MAXADDR,
4901f1c579b1SScott Long /*highaddr*/ BUS_SPACE_MAXADDR,
4902f1c579b1SScott Long /*filter*/ NULL,
4903f1c579b1SScott Long /*filterarg*/ NULL,
4904f1c579b1SScott Long /*maxsize*/ BUS_SPACE_MAXSIZE_32BIT,
4905f1c579b1SScott Long /*nsegments*/ BUS_SPACE_UNRESTRICTED,
4906f1c579b1SScott Long /*maxsegsz*/ BUS_SPACE_MAXSIZE_32BIT,
4907f1c579b1SScott Long /*flags*/ 0,
4908f1c579b1SScott Long /*lockfunc*/ NULL,
4909f1c579b1SScott Long /*lockarg*/ NULL,
4910231c8b71SXin LI &acb->parent_dmat) != 0)
4911f1c579b1SScott Long {
4912cb1a0aabS黃清隆 printf("arcmsr%d: parent_dmat bus_dma_tag_create failure!\n", acb->pci_unit);
4913f1c579b1SScott Long return ENOMEM;
4914f1c579b1SScott Long }
4915231c8b71SXin LI
4916f1c579b1SScott Long /* Create a single tag describing a region large enough to hold all of the s/g lists we will need. */
4917ad6d6297SScott Long if(bus_dma_tag_create( /*parent_dmat*/ acb->parent_dmat,
4918f1c579b1SScott Long /*alignment*/ 1,
4919f1c579b1SScott Long /*boundary*/ 0,
492022f2616bSXin LI #ifdef PAE
492122f2616bSXin LI /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
492222f2616bSXin LI #else
4923f1c579b1SScott Long /*lowaddr*/ BUS_SPACE_MAXADDR,
492422f2616bSXin LI #endif
4925f1c579b1SScott Long /*highaddr*/ BUS_SPACE_MAXADDR,
4926f1c579b1SScott Long /*filter*/ NULL,
4927f1c579b1SScott Long /*filterarg*/ NULL,
4928231c8b71SXin LI /*maxsize*/ ARCMSR_MAX_SG_ENTRIES * PAGE_SIZE * ARCMSR_MAX_FREESRB_NUM,
4929f1c579b1SScott Long /*nsegments*/ ARCMSR_MAX_SG_ENTRIES,
4930f1c579b1SScott Long /*maxsegsz*/ BUS_SPACE_MAXSIZE_32BIT,
4931ad6d6297SScott Long /*flags*/ 0,
4932f1c579b1SScott Long /*lockfunc*/ busdma_lock_mutex,
49337a7bc959SXin LI /*lockarg*/ &acb->isr_lock,
4934231c8b71SXin LI &acb->dm_segs_dmat) != 0)
4935f1c579b1SScott Long {
4936cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4937cb1a0aabS黃清隆 printf("arcmsr%d: dm_segs_dmat bus_dma_tag_create failure!\n", acb->pci_unit);
4938f1c579b1SScott Long return ENOMEM;
4939f1c579b1SScott Long }
4940231c8b71SXin LI
4941ad6d6297SScott Long /* DMA tag for our srb structures.... Allocate the freesrb memory */
4942ad6d6297SScott Long if(bus_dma_tag_create( /*parent_dmat*/ acb->parent_dmat,
494344f05562SScott Long /*alignment*/ 0x20,
4944f1c579b1SScott Long /*boundary*/ 0,
4945f1c579b1SScott Long /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
4946f1c579b1SScott Long /*highaddr*/ BUS_SPACE_MAXADDR,
4947f1c579b1SScott Long /*filter*/ NULL,
4948f1c579b1SScott Long /*filterarg*/ NULL,
4949cb1a0aabS黃清隆 /*maxsize*/ acb->max_coherent_size,
4950f1c579b1SScott Long /*nsegments*/ 1,
4951f1c579b1SScott Long /*maxsegsz*/ BUS_SPACE_MAXSIZE_32BIT,
4952701d9f1fSScott Long /*flags*/ 0,
4953f1c579b1SScott Long /*lockfunc*/ NULL,
4954f1c579b1SScott Long /*lockarg*/ NULL,
4955231c8b71SXin LI &acb->srb_dmat) != 0)
4956f1c579b1SScott Long {
4957cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4958cb1a0aabS黃清隆 printf("arcmsr%d: srb_dmat bus_dma_tag_create failure!\n", acb->pci_unit);
4959f1c579b1SScott Long return ENXIO;
4960f1c579b1SScott Long }
4961f1c579b1SScott Long /* Allocation for our srbs */
4962cb1a0aabS黃清隆 if(bus_dmamem_alloc(acb->srb_dmat, (void **)&acb->uncacheptr, ARCMSR_DMA_ALLOC_FLAG, &acb->srb_dmamap) != 0) {
4963cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4964cb1a0aabS黃清隆 printf("arcmsr%d: srb_dmat bus_dmamem_alloc failure!\n", acb->pci_unit);
4965f1c579b1SScott Long return ENXIO;
4966f1c579b1SScott Long }
4967f1c579b1SScott Long /* And permanently map them */
4968cb1a0aabS黃清隆 rc = bus_dmamap_load(acb->srb_dmat, acb->srb_dmamap, acb->uncacheptr, acb->max_coherent_size, arcmsr_map_free_srb, acb, /*flags*/0);
4969cb1a0aabS黃清隆 if((rc != 0) && (rc != EINPROGRESS)) {
4970cb1a0aabS黃清隆 arcmsr_free_resource(acb);
4971cb1a0aabS黃清隆 printf("arcmsr%d: srb_dmat bus_dmamap_load failure!\n", acb->pci_unit);
4972f1c579b1SScott Long return ENXIO;
4973f1c579b1SScott Long }
4974cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_DMAMAP_SRB;
4975cb1a0aabS黃清隆 return (0);
4976cb1a0aabS黃清隆 }
497744f05562SScott Long
arcmsr_alloc_xor_mem(device_t dev,struct AdapterControlBlock * acb)4978cb1a0aabS黃清隆 static int arcmsr_alloc_xor_mem(device_t dev, struct AdapterControlBlock *acb)
4979cb1a0aabS黃清隆 {
4980cb1a0aabS黃清隆 int rc, xor_ram;
4981d74001adSXin LI
4982cb1a0aabS黃清隆 xor_ram = (acb->firm_PicStatus >> 24) & 0x0f;
4983cb1a0aabS黃清隆 acb->xor_mega = (xor_ram - 1) * 32 + 128 + 3;
4984cb1a0aabS黃清隆 acb->init2cfg_size = sizeof(struct HostRamBuf) + (sizeof(struct XorSg) * acb->xor_mega);
4985cb1a0aabS黃清隆 /* DMA tag for XOR engine of Raid 5,6 */
4986cb1a0aabS黃清隆 if(bus_dma_tag_create( /*parent_dmat*/ acb->parent_dmat,
4987cb1a0aabS黃清隆 /*alignment*/ 0x40,
4988cb1a0aabS黃清隆 /*boundary*/ 0,
4989cb1a0aabS黃清隆 /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
4990cb1a0aabS黃清隆 /*highaddr*/ BUS_SPACE_MAXADDR,
4991cb1a0aabS黃清隆 /*filter*/ NULL,
4992cb1a0aabS黃清隆 /*filterarg*/ NULL,
4993cb1a0aabS黃清隆 /*maxsize*/ acb->init2cfg_size,
4994cb1a0aabS黃清隆 /*nsegments*/ 1,
4995cb1a0aabS黃清隆 /*maxsegsz*/ acb->init2cfg_size,
4996cb1a0aabS黃清隆 /*flags*/ 0,
4997cb1a0aabS黃清隆 /*lockfunc*/ NULL,
4998cb1a0aabS黃清隆 /*lockarg*/ NULL,
4999cb1a0aabS黃清隆 &acb->xortable_dmat) != 0)
5000cb1a0aabS黃清隆 {
5001d74001adSXin LI arcmsr_free_resource(acb);
5002cb1a0aabS黃清隆 printf("arcmsr%d: xor table bus_dma_tag_create failure!\n", acb->pci_unit);
5003d74001adSXin LI return ENXIO;
5004d74001adSXin LI }
5005cb1a0aabS黃清隆 /* Allocation for xors */
5006cb1a0aabS黃清隆 if(bus_dmamem_alloc(acb->xortable_dmat, (void **)&acb->xortable, ARCMSR_DMA_ALLOC_FLAG, &acb->xortable_dmamap) != 0) {
5007d74001adSXin LI arcmsr_free_resource(acb);
5008cb1a0aabS黃清隆 printf("arcmsr%d: xor table bus_dmamem_alloc failure!\n", acb->pci_unit);
5009d74001adSXin LI return ENXIO;
5010d74001adSXin LI }
5011cb1a0aabS黃清隆 /* And permanently map xor segs */
5012cb1a0aabS黃清隆 rc = bus_dmamap_load(acb->xortable_dmat, acb->xortable_dmamap, acb->xortable, acb->init2cfg_size, arcmsr_map_xor_sgtable, acb, /*flags*/0);
5013cb1a0aabS黃清隆 if((rc != 0) && (rc != EINPROGRESS)) {
5014cb1a0aabS黃清隆 arcmsr_free_resource(acb);
5015cb1a0aabS黃清隆 printf("arcmsr%d: xor table bus_dmamap_load failure!\n", acb->pci_unit);
5016cb1a0aabS黃清隆 return ENXIO;
5017d74001adSXin LI }
5018cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_DMAMAP_SGTABLE;
50197a7bc959SXin LI
5020cb1a0aabS黃清隆 /* DMA tag for XOR engine of Raid 5,6 */
5021cb1a0aabS黃清隆 if(bus_dma_tag_create( /*parent_dmat*/ acb->parent_dmat,
5022cb1a0aabS黃清隆 /*alignment*/ 0x1000,
5023cb1a0aabS黃清隆 /*boundary*/ 0,
5024cb1a0aabS黃清隆 /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
5025cb1a0aabS黃清隆 /*highaddr*/ BUS_SPACE_MAXADDR,
5026cb1a0aabS黃清隆 /*filter*/ NULL,
5027cb1a0aabS黃清隆 /*filterarg*/ NULL,
5028cb1a0aabS黃清隆 /*maxsize*/ (ARCMSR_XOR_SEG_SIZE * acb->xor_mega),
5029cb1a0aabS黃清隆 /*nsegments*/ acb->xor_mega,
5030cb1a0aabS黃清隆 /*maxsegsz*/ ARCMSR_XOR_SEG_SIZE,
5031cb1a0aabS黃清隆 /*flags*/ 0,
5032cb1a0aabS黃清隆 /*lockfunc*/ NULL,
5033cb1a0aabS黃清隆 /*lockarg*/ NULL,
5034cb1a0aabS黃清隆 &acb->xor_dmat) != 0)
5035cb1a0aabS黃清隆 {
50367a7bc959SXin LI arcmsr_free_resource(acb);
5037cb1a0aabS黃清隆 printf("arcmsr%d: xor bus_dma_tag_create failure!\n", acb->pci_unit);
50387a7bc959SXin LI return ENXIO;
50397a7bc959SXin LI }
5040cb1a0aabS黃清隆 /* Allocation for xors */
5041cb1a0aabS黃清隆 if(bus_dmamem_alloc(acb->xor_dmat, (void **)&acb->xorptr, ARCMSR_DMA_ALLOC_FLAG, &acb->xor_dmamap) != 0) {
50427a7bc959SXin LI arcmsr_free_resource(acb);
5043cb1a0aabS黃清隆 printf("arcmsr%d: xor bus_dmamem_alloc failure!\n", acb->pci_unit);
50447a7bc959SXin LI return ENXIO;
50457a7bc959SXin LI }
5046cb1a0aabS黃清隆 /* And permanently map xor segs */
5047cb1a0aabS黃清隆 rc = bus_dmamap_load(acb->xor_dmat, acb->xor_dmamap, acb->xorptr, (ARCMSR_XOR_SEG_SIZE * acb->xor_mega), arcmsr_map_xor_sg, acb, /*flags*/0);
5048cb1a0aabS黃清隆 if((rc != 0) && (rc != EINPROGRESS)) {
5049cb1a0aabS黃清隆 arcmsr_free_resource(acb);
5050cb1a0aabS黃清隆 printf("arcmsr%d: xor bus_dmamap_load failure!\n", acb->pci_unit);
5051cb1a0aabS黃清隆 return ENXIO;
5052a1103e04SXin LI }
5053cb1a0aabS黃清隆 acb->acb_flags |= ACB_F_DMAMAP_SG;
5054cb1a0aabS黃清隆 return (0);
5055cb1a0aabS黃清隆 }
5056a1103e04SXin LI
arcmsr_initialize(device_t dev)5057cb1a0aabS黃清隆 static u_int32_t arcmsr_initialize(device_t dev)
5058cb1a0aabS黃清隆 {
5059cb1a0aabS黃清隆 struct AdapterControlBlock *acb = device_get_softc(dev);
5060cb1a0aabS黃清隆 int i, j, rc;
5061cb1a0aabS黃清隆 u_int32_t vendor_dev_id;
5062fa42a0bfSXin LI
5063cb1a0aabS黃清隆 vendor_dev_id = pci_get_devid(dev);
5064cb1a0aabS黃清隆 acb->vendor_device_id = vendor_dev_id;
5065cb1a0aabS黃清隆 acb->sub_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2);
5066cb1a0aabS黃清隆 rc = arcmsr_define_adapter_type(acb);
5067cb1a0aabS黃清隆 if (rc)
5068cb1a0aabS黃清隆 return rc;
5069cb1a0aabS黃清隆 rc = arcmsr_map_pcireg(dev, acb);
5070cb1a0aabS黃清隆 if (rc)
5071cb1a0aabS黃清隆 return rc;
5072cb1a0aabS黃清隆 rc = arcmsr_alloc_srb(dev, acb);
5073cb1a0aabS黃清隆 if (rc)
5074cb1a0aabS黃清隆 return rc;
5075cb1a0aabS黃清隆 // allocate N times 1 MB physical continuous memory for XOR engine of Raid 5, 6.
5076cb1a0aabS黃清隆 if ((acb->firm_PicStatus >> 24) & 0x0f) {
5077cb1a0aabS黃清隆 rc = arcmsr_alloc_xor_mem(dev, acb);
5078cb1a0aabS黃清隆 if (rc)
5079cb1a0aabS黃清隆 return rc;
5080cb1a0aabS黃清隆 }
5081cb1a0aabS黃清隆 if(acb->acb_flags & (ACB_F_MAPFREESRB_FAILD | ACB_F_MAPXOR_FAILD)) {
5082fa42a0bfSXin LI arcmsr_free_resource(acb);
5083cb1a0aabS黃清隆 printf("arcmsr%d: map free srb or xor buffer failure!\n", acb->pci_unit);
5084f1c579b1SScott Long return ENXIO;
5085f1c579b1SScott Long }
5086d74001adSXin LI acb->acb_flags |= (ACB_F_MESSAGE_WQBUFFER_CLEARED|ACB_F_MESSAGE_RQBUFFER_CLEARED|ACB_F_MESSAGE_WQBUFFER_READ);
5087ad6d6297SScott Long acb->acb_flags &= ~ACB_F_SCSISTOPADAPTER;
5088ad6d6297SScott Long /*
5089ad6d6297SScott Long ********************************************************************
5090ad6d6297SScott Long ** init raid volume state
5091ad6d6297SScott Long ********************************************************************
5092ad6d6297SScott Long */
5093ad6d6297SScott Long for(i=0; i < ARCMSR_MAX_TARGETID; i++) {
5094ad6d6297SScott Long for(j=0; j < ARCMSR_MAX_TARGETLUN; j++) {
509544f05562SScott Long acb->devstate[i][j] = ARECA_RAID_GONE;
5096ad6d6297SScott Long }
5097ad6d6297SScott Long }
5098ad6d6297SScott Long arcmsr_iop_init(acb);
5099f1c579b1SScott Long return(0);
5100f1c579b1SScott Long }
5101a1103e04SXin LI
arcmsr_setup_msix(struct AdapterControlBlock * acb)5102a1103e04SXin LI static int arcmsr_setup_msix(struct AdapterControlBlock *acb)
5103a1103e04SXin LI {
5104a1103e04SXin LI int i;
5105a1103e04SXin LI
5106a1103e04SXin LI for (i = 0; i < acb->msix_vectors; i++) {
5107fc5ef1caSXin LI acb->irq_id[i] = 1 + i;
5108a1103e04SXin LI acb->irqres[i] = bus_alloc_resource_any(acb->pci_dev,
5109a1103e04SXin LI SYS_RES_IRQ, &acb->irq_id[i], RF_ACTIVE);
5110a1103e04SXin LI if (acb->irqres[i] == NULL) {
5111a1103e04SXin LI printf("arcmsr: Can't allocate MSI-X resource\n");
5112a1103e04SXin LI goto irq_alloc_failed;
5113a1103e04SXin LI }
5114a1103e04SXin LI if (bus_setup_intr(acb->pci_dev, acb->irqres[i],
5115a1103e04SXin LI INTR_MPSAFE | INTR_TYPE_CAM, NULL, arcmsr_intr_handler,
5116a1103e04SXin LI acb, &acb->ih[i])) {
5117a1103e04SXin LI printf("arcmsr: Cannot set up MSI-X interrupt handler\n");
5118a1103e04SXin LI goto irq_alloc_failed;
5119a1103e04SXin LI }
5120a1103e04SXin LI }
5121a1103e04SXin LI printf("arcmsr: MSI-X INT enabled\n");
5122a1103e04SXin LI acb->acb_flags |= ACB_F_MSIX_ENABLED;
5123a1103e04SXin LI return TRUE;
5124a1103e04SXin LI
5125a1103e04SXin LI irq_alloc_failed:
5126a1103e04SXin LI arcmsr_teardown_intr(acb->pci_dev, acb);
5127a1103e04SXin LI return FALSE;
5128a1103e04SXin LI }
5129a1103e04SXin LI
5130f1c579b1SScott Long /*
5131f1c579b1SScott Long ************************************************************************
5132f1c579b1SScott Long ************************************************************************
5133f1c579b1SScott Long */
arcmsr_attach(device_t dev)5134f2aa0e9fSWarner Losh static int arcmsr_attach(device_t dev)
5135f1c579b1SScott Long {
5136a9e5e04eSJohn Baldwin struct make_dev_args args;
5137ad6d6297SScott Long struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
5138ad6d6297SScott Long u_int32_t unit=device_get_unit(dev);
5139f1c579b1SScott Long struct ccb_setasync csa;
5140f1c579b1SScott Long struct cam_devq *devq; /* Device Queue to use for this SIM */
5141f1c579b1SScott Long struct resource *irqres;
5142f1c579b1SScott Long
5143ad6d6297SScott Long if(acb == NULL) {
5144ad6d6297SScott Long printf("arcmsr%d: cannot allocate softc\n", unit);
5145ad6d6297SScott Long return (ENOMEM);
5146ad6d6297SScott Long }
51477a7bc959SXin LI arcmsr_mutex_init(acb);
51481e7d660aSXin LI acb->pci_dev = dev;
51491e7d660aSXin LI acb->pci_unit = unit;
5150ad6d6297SScott Long if(arcmsr_initialize(dev)) {
5151ad6d6297SScott Long printf("arcmsr%d: initialize failure!\n", unit);
5152a1103e04SXin LI goto initialize_failed;
5153f1c579b1SScott Long }
5154f1c579b1SScott Long /* After setting up the adapter, map our interrupt */
5155a1103e04SXin LI acb->msix_vectors = ARCMSR_NUM_MSIX_VECTORS;
5156a1103e04SXin LI if (pci_alloc_msix(dev, &acb->msix_vectors) == 0) {
5157a1103e04SXin LI if (arcmsr_setup_msix(acb) == TRUE)
5158a1103e04SXin LI goto irqx;
5159a1103e04SXin LI }
5160fc5ef1caSXin LI acb->irq_id[0] = 0;
5161a1103e04SXin LI irqres = bus_alloc_resource_any(dev, SYS_RES_IRQ, &acb->irq_id[0], RF_SHAREABLE | RF_ACTIVE);
5162ad6d6297SScott Long if(irqres == NULL ||
5163a1103e04SXin LI bus_setup_intr(dev, irqres, INTR_TYPE_CAM|INTR_ENTROPY|INTR_MPSAFE, NULL, arcmsr_intr_handler, acb, &acb->ih[0])) {
5164f1c579b1SScott Long printf("arcmsr%d: unable to register interrupt handler!\n", unit);
5165a1103e04SXin LI goto setup_intr_failed;
5166f1c579b1SScott Long }
5167a1103e04SXin LI acb->irqres[0] = irqres;
5168a1103e04SXin LI irqx:
5169f1c579b1SScott Long /*
5170f1c579b1SScott Long * Now let the CAM generic SCSI layer find the SCSI devices on
5171f1c579b1SScott Long * the bus * start queue to reset to the idle loop. *
5172f1c579b1SScott Long * Create device queue of SIM(s) * (MAX_START_JOB - 1) :
5173f1c579b1SScott Long * max_sim_transactions
5174f1c579b1SScott Long */
5175224a78aeSXin LI devq = cam_simq_alloc(acb->maxOutstanding);
5176ad6d6297SScott Long if(devq == NULL) {
5177ad6d6297SScott Long printf("arcmsr%d: cam_simq_alloc failure!\n", unit);
5178a1103e04SXin LI goto simq_alloc_failed;
5179f1c579b1SScott Long }
51807a7bc959SXin LI acb->psim = cam_sim_alloc(arcmsr_action, arcmsr_poll, "arcmsr", acb, unit, &acb->isr_lock, 1, ARCMSR_MAX_OUTSTANDING_CMD, devq);
5181ad6d6297SScott Long if(acb->psim == NULL) {
5182ad6d6297SScott Long printf("arcmsr%d: cam_sim_alloc failure!\n", unit);
5183a1103e04SXin LI goto sim_alloc_failed;
5184f1c579b1SScott Long }
51857a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
5186b50569b7SScott Long if(xpt_bus_register(acb->psim, dev, 0) != CAM_SUCCESS) {
5187ad6d6297SScott Long printf("arcmsr%d: xpt_bus_register failure!\n", unit);
5188a1103e04SXin LI goto xpt_bus_failed;
5189f1c579b1SScott Long }
5190d74001adSXin LI if(xpt_create_path(&acb->ppath, /* periph */ NULL, cam_sim_path(acb->psim), CAM_TARGET_WILDCARD, CAM_LUN_WILDCARD) != CAM_REQ_CMP) {
5191ad6d6297SScott Long printf("arcmsr%d: xpt_create_path failure!\n", unit);
5192a1103e04SXin LI goto xpt_path_failed;
5193f1c579b1SScott Long }
5194f1c579b1SScott Long /*
5195f1c579b1SScott Long ****************************************************
5196f1c579b1SScott Long */
519745f57ce1SEdward Tomasz Napierala memset(&csa, 0, sizeof(csa));
5198ad6d6297SScott Long xpt_setup_ccb(&csa.ccb_h, acb->ppath, /*priority*/5);
5199f1c579b1SScott Long csa.ccb_h.func_code = XPT_SASYNC_CB;
5200f1c579b1SScott Long csa.event_enable = AC_FOUND_DEVICE|AC_LOST_DEVICE;
5201f1c579b1SScott Long csa.callback = arcmsr_async;
5202ad6d6297SScott Long csa.callback_arg = acb->psim;
5203f1c579b1SScott Long xpt_action((union ccb *)&csa);
52047a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
5205f1c579b1SScott Long /* Create the control device. */
5206a9e5e04eSJohn Baldwin make_dev_args_init(&args);
5207a9e5e04eSJohn Baldwin args.mda_devsw = &arcmsr_cdevsw;
5208a9e5e04eSJohn Baldwin args.mda_uid = UID_ROOT;
5209a9e5e04eSJohn Baldwin args.mda_gid = GID_WHEEL /* GID_OPERATOR */;
5210a9e5e04eSJohn Baldwin args.mda_mode = S_IRUSR | S_IWUSR;
5211a9e5e04eSJohn Baldwin args.mda_si_drv1 = acb;
5212a9e5e04eSJohn Baldwin (void)make_dev_s(&args, &acb->ioctl_dev, "arcmsr%d", unit);
5213d74001adSXin LI
5214ad6d6297SScott Long (void)make_dev_alias(acb->ioctl_dev, "arc%d", unit);
521522f2616bSXin LI arcmsr_callout_init(&acb->devmap_callout);
5216d74001adSXin LI callout_reset(&acb->devmap_callout, 60 * hz, arcmsr_polling_devmap, acb);
5217dac36688SXin LI return (0);
5218a1103e04SXin LI xpt_path_failed:
5219a1103e04SXin LI xpt_bus_deregister(cam_sim_path(acb->psim));
5220a1103e04SXin LI xpt_bus_failed:
5221a1103e04SXin LI cam_sim_free(acb->psim, /* free_simq */ TRUE);
5222a1103e04SXin LI sim_alloc_failed:
5223a1103e04SXin LI cam_simq_free(devq);
5224a1103e04SXin LI simq_alloc_failed:
5225a1103e04SXin LI arcmsr_teardown_intr(dev, acb);
5226a1103e04SXin LI setup_intr_failed:
5227a1103e04SXin LI arcmsr_free_resource(acb);
5228a1103e04SXin LI initialize_failed:
5229a1103e04SXin LI arcmsr_mutex_destroy(acb);
5230a1103e04SXin LI return ENXIO;
5231f1c579b1SScott Long }
523222f2616bSXin LI
5233f1c579b1SScott Long /*
5234f1c579b1SScott Long ************************************************************************
5235f1c579b1SScott Long ************************************************************************
5236f1c579b1SScott Long */
arcmsr_probe(device_t dev)5237f2aa0e9fSWarner Losh static int arcmsr_probe(device_t dev)
5238f1c579b1SScott Long {
5239ad6d6297SScott Long u_int32_t id;
5240224a78aeSXin LI u_int16_t sub_device_id;
52411e7d660aSXin LI char x_type[]={"unknown"};
5242ad6d6297SScott Long char *type;
5243ad6d6297SScott Long int raid6 = 1;
5244ad6d6297SScott Long
5245ad6d6297SScott Long if (pci_get_vendor(dev) != PCI_VENDOR_ID_ARECA) {
5246ad6d6297SScott Long return (ENXIO);
5247ad6d6297SScott Long }
5248224a78aeSXin LI sub_device_id = pci_read_config(dev, PCIR_SUBDEV_0, 2);
5249ad6d6297SScott Long switch(id = pci_get_devid(dev)) {
5250f1c579b1SScott Long case PCIDevVenIDARC1110:
5251231c8b71SXin LI case PCIDevVenIDARC1200:
525244f05562SScott Long case PCIDevVenIDARC1201:
5253231c8b71SXin LI case PCIDevVenIDARC1210:
5254ad6d6297SScott Long raid6 = 0;
5255ad6d6297SScott Long /*FALLTHRU*/
5256ad6d6297SScott Long case PCIDevVenIDARC1120:
5257ad6d6297SScott Long case PCIDevVenIDARC1130:
5258ad6d6297SScott Long case PCIDevVenIDARC1160:
5259ad6d6297SScott Long case PCIDevVenIDARC1170:
5260f1c579b1SScott Long case PCIDevVenIDARC1220:
5261f1c579b1SScott Long case PCIDevVenIDARC1230:
5262231c8b71SXin LI case PCIDevVenIDARC1231:
5263f1c579b1SScott Long case PCIDevVenIDARC1260:
5264231c8b71SXin LI case PCIDevVenIDARC1261:
5265ad6d6297SScott Long case PCIDevVenIDARC1270:
5266ad6d6297SScott Long case PCIDevVenIDARC1280:
52677a7bc959SXin LI type = "SATA 3G";
5268ad6d6297SScott Long break;
5269d74001adSXin LI case PCIDevVenIDARC1212:
5270d74001adSXin LI case PCIDevVenIDARC1222:
5271ad6d6297SScott Long case PCIDevVenIDARC1380:
5272ad6d6297SScott Long case PCIDevVenIDARC1381:
5273ad6d6297SScott Long case PCIDevVenIDARC1680:
5274ad6d6297SScott Long case PCIDevVenIDARC1681:
5275d74001adSXin LI type = "SAS 3G";
5276d74001adSXin LI break;
5277d74001adSXin LI case PCIDevVenIDARC1880:
5278dac36688SXin LI case PCIDevVenIDARC1882:
5279cb1a0aabS黃清隆 case PCIDevVenIDARC1883:
5280dac36688SXin LI case PCIDevVenIDARC1213:
5281dac36688SXin LI case PCIDevVenIDARC1223:
5282fc5ef1caSXin LI if ((sub_device_id == ARECA_SUB_DEV_ID_1883) ||
5283fc5ef1caSXin LI (sub_device_id == ARECA_SUB_DEV_ID_1216) ||
5284fc5ef1caSXin LI (sub_device_id == ARECA_SUB_DEV_ID_1226))
5285cb1a0aabS黃清隆 type = "SAS 12G,SATA 6G";
5286224a78aeSXin LI else
5287cb1a0aabS黃清隆 type = "SAS,SATA 6G";
5288ad6d6297SScott Long break;
5289a1103e04SXin LI case PCIDevVenIDARC1884:
5290a1103e04SXin LI type = "SAS 12G";
5291a1103e04SXin LI break;
5292cb1a0aabS黃清隆 case PCIDevVenIDARC1886_0:
5293fa42a0bfSXin LI case PCIDevVenIDARC1886_:
5294fa42a0bfSXin LI case PCIDevVenIDARC1886:
5295fa42a0bfSXin LI type = "NVME,SAS-12G,SATA-6G";
5296fa42a0bfSXin LI break;
52977a7bc959SXin LI case PCIDevVenIDARC1214:
5298cb1a0aabS黃清隆 case PCIDevVenIDARC1224:
5299cb1a0aabS黃清隆 if ((sub_device_id == ARECA_SUB_DEV_ID_1214) ||
5300cb1a0aabS黃清隆 (sub_device_id == ARECA_SUB_DEV_ID_1224))
5301cb1a0aabS黃清隆 type = "SAS 6G";
5302cb1a0aabS黃清隆 else
5303cb1a0aabS黃清隆 type = "SATA 6G";
5304cb1a0aabS黃清隆 break;
5305b23a1998SXin LI case PCIDevVenIDARC1203:
53067a7bc959SXin LI type = "SATA 6G";
53077a7bc959SXin LI break;
5308ad6d6297SScott Long default:
5309231c8b71SXin LI type = x_type;
53101e7d660aSXin LI raid6 = 0;
5311ad6d6297SScott Long break;
5312f1c579b1SScott Long }
5313231c8b71SXin LI if(type == x_type)
5314231c8b71SXin LI return(ENXIO);
5315*4f0ff49fSMark Johnston device_set_descf(dev, "Areca %s Host Adapter RAID Controller %s\n%s\n",
53161e7d660aSXin LI type, raid6 ? "(RAID6 capable)" : "", ARCMSR_DRIVER_VERSION);
531703389298SXin LI return (BUS_PROBE_DEFAULT);
5318f1c579b1SScott Long }
5319f1c579b1SScott Long /*
5320f1c579b1SScott Long ************************************************************************
5321f1c579b1SScott Long ************************************************************************
5322f1c579b1SScott Long */
arcmsr_shutdown(device_t dev)5323f2aa0e9fSWarner Losh static int arcmsr_shutdown(device_t dev)
5324f1c579b1SScott Long {
532544f05562SScott Long u_int32_t i;
5326ad6d6297SScott Long struct CommandControlBlock *srb;
5327ad6d6297SScott Long struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
5328f1c579b1SScott Long
5329f1c579b1SScott Long /* stop adapter background rebuild */
53307a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
533144f05562SScott Long /* disable all outbound interrupt */
5332bca8e8c0SScott Long arcmsr_disable_allintr(acb);
5333ad6d6297SScott Long arcmsr_stop_adapter_bgrb(acb);
5334ad6d6297SScott Long arcmsr_flush_adapter_cache(acb);
5335f1c579b1SScott Long /* abort all outstanding command */
5336ad6d6297SScott Long acb->acb_flags |= ACB_F_SCSISTOPADAPTER;
5337ad6d6297SScott Long acb->acb_flags &= ~ACB_F_IOP_INITED;
5338ad6d6297SScott Long if(acb->srboutstandingcount != 0) {
533944f05562SScott Long /*clear and abort all outbound posted Q*/
534044f05562SScott Long arcmsr_done4abort_postqueue(acb);
534144f05562SScott Long /* talk to iop 331 outstanding command aborted*/
5342ad6d6297SScott Long arcmsr_abort_allcmd(acb);
5343ad6d6297SScott Long for(i=0; i < ARCMSR_MAX_FREESRB_NUM; i++) {
5344ad6d6297SScott Long srb = acb->psrb_pool[i];
534522f2616bSXin LI if(srb->srb_state == ARCMSR_SRB_START) {
534622f2616bSXin LI srb->srb_state = ARCMSR_SRB_ABORTED;
5347ad6d6297SScott Long srb->pccb->ccb_h.status |= CAM_REQ_ABORTED;
5348ad6d6297SScott Long arcmsr_srb_complete(srb, 1);
5349f1c579b1SScott Long }
5350f1c579b1SScott Long }
5351f1c579b1SScott Long }
535222f2616bSXin LI acb->srboutstandingcount = 0;
5353ad6d6297SScott Long acb->workingsrb_doneindex = 0;
5354ad6d6297SScott Long acb->workingsrb_startindex = 0;
535522f2616bSXin LI acb->pktRequestCount = 0;
535622f2616bSXin LI acb->pktReturnCount = 0;
53577a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
5358f2aa0e9fSWarner Losh return (0);
5359f1c579b1SScott Long }
5360f1c579b1SScott Long /*
5361f1c579b1SScott Long ************************************************************************
5362f1c579b1SScott Long ************************************************************************
5363f1c579b1SScott Long */
arcmsr_teardown_intr(device_t dev,struct AdapterControlBlock * acb)5364fc5ef1caSXin LI static void arcmsr_teardown_intr(device_t dev, struct AdapterControlBlock *acb)
5365a1103e04SXin LI {
5366a1103e04SXin LI int i;
5367a1103e04SXin LI
5368a1103e04SXin LI if (acb->acb_flags & ACB_F_MSIX_ENABLED) {
5369a1103e04SXin LI for (i = 0; i < acb->msix_vectors; i++) {
5370a1103e04SXin LI if (acb->ih[i])
5371a1103e04SXin LI bus_teardown_intr(dev, acb->irqres[i], acb->ih[i]);
5372a1103e04SXin LI if (acb->irqres[i] != NULL)
5373a1103e04SXin LI bus_release_resource(dev, SYS_RES_IRQ,
5374a1103e04SXin LI acb->irq_id[i], acb->irqres[i]);
5375a1103e04SXin LI
5376a1103e04SXin LI acb->ih[i] = NULL;
5377a1103e04SXin LI }
5378a1103e04SXin LI pci_release_msi(dev);
5379a1103e04SXin LI } else {
5380a1103e04SXin LI if (acb->ih[0])
5381a1103e04SXin LI bus_teardown_intr(dev, acb->irqres[0], acb->ih[0]);
5382a1103e04SXin LI if (acb->irqres[0] != NULL)
5383a1103e04SXin LI bus_release_resource(dev, SYS_RES_IRQ,
5384a1103e04SXin LI acb->irq_id[0], acb->irqres[0]);
5385a1103e04SXin LI acb->ih[0] = NULL;
5386a1103e04SXin LI }
5387a1103e04SXin LI
5388a1103e04SXin LI }
5389a1103e04SXin LI /*
5390a1103e04SXin LI ************************************************************************
5391a1103e04SXin LI ************************************************************************
5392a1103e04SXin LI */
arcmsr_detach(device_t dev)5393f2aa0e9fSWarner Losh static int arcmsr_detach(device_t dev)
5394f1c579b1SScott Long {
5395ad6d6297SScott Long struct AdapterControlBlock *acb=(struct AdapterControlBlock *)device_get_softc(dev);
5396f1c579b1SScott Long
5397d74001adSXin LI callout_stop(&acb->devmap_callout);
5398a1103e04SXin LI arcmsr_teardown_intr(dev, acb);
5399f1c579b1SScott Long arcmsr_shutdown(dev);
5400ad6d6297SScott Long arcmsr_free_resource(acb);
54017a7bc959SXin LI ARCMSR_LOCK_ACQUIRE(&acb->isr_lock);
5402ad6d6297SScott Long xpt_async(AC_LOST_DEVICE, acb->ppath, NULL);
5403ad6d6297SScott Long xpt_free_path(acb->ppath);
5404ad6d6297SScott Long xpt_bus_deregister(cam_sim_path(acb->psim));
5405ad6d6297SScott Long cam_sim_free(acb->psim, TRUE);
54067a7bc959SXin LI ARCMSR_LOCK_RELEASE(&acb->isr_lock);
54077a7bc959SXin LI arcmsr_mutex_destroy(acb);
5408f1c579b1SScott Long return (0);
5409f1c579b1SScott Long }
5410f1c579b1SScott Long
541122f2616bSXin LI #ifdef ARCMSR_DEBUG1
arcmsr_dump_data(struct AdapterControlBlock * acb)541222f2616bSXin LI static void arcmsr_dump_data(struct AdapterControlBlock *acb)
541322f2616bSXin LI {
541422f2616bSXin LI if((acb->pktRequestCount - acb->pktReturnCount) == 0)
541522f2616bSXin LI return;
541622f2616bSXin LI printf("Command Request Count =0x%x\n",acb->pktRequestCount);
541722f2616bSXin LI printf("Command Return Count =0x%x\n",acb->pktReturnCount);
541822f2616bSXin LI printf("Command (Req-Rtn) Count =0x%x\n",(acb->pktRequestCount - acb->pktReturnCount));
541922f2616bSXin LI printf("Queued Command Count =0x%x\n",acb->srboutstandingcount);
542022f2616bSXin LI }
542122f2616bSXin LI #endif
5422