13c6e15bcSPyun YongHyeon /*- 23c6e15bcSPyun YongHyeon * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 33c6e15bcSPyun YongHyeon * All rights reserved. 43c6e15bcSPyun YongHyeon * 53c6e15bcSPyun YongHyeon * Redistribution and use in source and binary forms, with or without 63c6e15bcSPyun YongHyeon * modification, are permitted provided that the following conditions 73c6e15bcSPyun YongHyeon * are met: 83c6e15bcSPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 93c6e15bcSPyun YongHyeon * notice unmodified, this list of conditions, and the following 103c6e15bcSPyun YongHyeon * disclaimer. 113c6e15bcSPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 123c6e15bcSPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 133c6e15bcSPyun YongHyeon * documentation and/or other materials provided with the distribution. 143c6e15bcSPyun YongHyeon * 153c6e15bcSPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 163c6e15bcSPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 173c6e15bcSPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 183c6e15bcSPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 193c6e15bcSPyun YongHyeon * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 203c6e15bcSPyun YongHyeon * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 213c6e15bcSPyun YongHyeon * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 223c6e15bcSPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 233c6e15bcSPyun YongHyeon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 243c6e15bcSPyun YongHyeon * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 253c6e15bcSPyun YongHyeon * SUCH DAMAGE. 263c6e15bcSPyun YongHyeon */ 273c6e15bcSPyun YongHyeon 283c6e15bcSPyun YongHyeon /* Driver for Atheros AR8121/AR8113/AR8114 PCIe Ethernet. */ 293c6e15bcSPyun YongHyeon 303c6e15bcSPyun YongHyeon #include <sys/cdefs.h> 313c6e15bcSPyun YongHyeon __FBSDID("$FreeBSD$"); 323c6e15bcSPyun YongHyeon 333c6e15bcSPyun YongHyeon #include <sys/param.h> 343c6e15bcSPyun YongHyeon #include <sys/systm.h> 353c6e15bcSPyun YongHyeon #include <sys/bus.h> 363c6e15bcSPyun YongHyeon #include <sys/endian.h> 373c6e15bcSPyun YongHyeon #include <sys/kernel.h> 383c6e15bcSPyun YongHyeon #include <sys/malloc.h> 393c6e15bcSPyun YongHyeon #include <sys/mbuf.h> 403c6e15bcSPyun YongHyeon #include <sys/module.h> 413c6e15bcSPyun YongHyeon #include <sys/rman.h> 423c6e15bcSPyun YongHyeon #include <sys/queue.h> 433c6e15bcSPyun YongHyeon #include <sys/socket.h> 443c6e15bcSPyun YongHyeon #include <sys/sockio.h> 453c6e15bcSPyun YongHyeon #include <sys/sysctl.h> 463c6e15bcSPyun YongHyeon #include <sys/taskqueue.h> 473c6e15bcSPyun YongHyeon 483c6e15bcSPyun YongHyeon #include <net/bpf.h> 493c6e15bcSPyun YongHyeon #include <net/if.h> 503c6e15bcSPyun YongHyeon #include <net/if_arp.h> 513c6e15bcSPyun YongHyeon #include <net/ethernet.h> 523c6e15bcSPyun YongHyeon #include <net/if_dl.h> 533c6e15bcSPyun YongHyeon #include <net/if_llc.h> 543c6e15bcSPyun YongHyeon #include <net/if_media.h> 553c6e15bcSPyun YongHyeon #include <net/if_types.h> 563c6e15bcSPyun YongHyeon #include <net/if_vlan_var.h> 573c6e15bcSPyun YongHyeon 583c6e15bcSPyun YongHyeon #include <netinet/in.h> 593c6e15bcSPyun YongHyeon #include <netinet/in_systm.h> 603c6e15bcSPyun YongHyeon #include <netinet/ip.h> 613c6e15bcSPyun YongHyeon #include <netinet/tcp.h> 623c6e15bcSPyun YongHyeon 633c6e15bcSPyun YongHyeon #include <dev/mii/mii.h> 643c6e15bcSPyun YongHyeon #include <dev/mii/miivar.h> 653c6e15bcSPyun YongHyeon 663c6e15bcSPyun YongHyeon #include <dev/pci/pcireg.h> 673c6e15bcSPyun YongHyeon #include <dev/pci/pcivar.h> 683c6e15bcSPyun YongHyeon 693c6e15bcSPyun YongHyeon #include <machine/atomic.h> 703c6e15bcSPyun YongHyeon #include <machine/bus.h> 713c6e15bcSPyun YongHyeon #include <machine/in_cksum.h> 723c6e15bcSPyun YongHyeon 733c6e15bcSPyun YongHyeon #include <dev/ale/if_alereg.h> 743c6e15bcSPyun YongHyeon #include <dev/ale/if_alevar.h> 753c6e15bcSPyun YongHyeon 763c6e15bcSPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 773c6e15bcSPyun YongHyeon #include "miibus_if.h" 783c6e15bcSPyun YongHyeon 793c6e15bcSPyun YongHyeon /* For more information about Tx checksum offload issues see ale_encap(). */ 803c6e15bcSPyun YongHyeon #define ALE_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 813c6e15bcSPyun YongHyeon #ifndef IFCAP_VLAN_HWTSO 823c6e15bcSPyun YongHyeon #define IFCAP_VLAN_HWTSO 0 833c6e15bcSPyun YongHyeon #endif 843c6e15bcSPyun YongHyeon 853c6e15bcSPyun YongHyeon MODULE_DEPEND(ale, pci, 1, 1, 1); 863c6e15bcSPyun YongHyeon MODULE_DEPEND(ale, ether, 1, 1, 1); 873c6e15bcSPyun YongHyeon MODULE_DEPEND(ale, miibus, 1, 1, 1); 883c6e15bcSPyun YongHyeon 893c6e15bcSPyun YongHyeon /* Tunables. */ 903c6e15bcSPyun YongHyeon static int msi_disable = 0; 913c6e15bcSPyun YongHyeon static int msix_disable = 0; 923c6e15bcSPyun YongHyeon TUNABLE_INT("hw.ale.msi_disable", &msi_disable); 933c6e15bcSPyun YongHyeon TUNABLE_INT("hw.ale.msix_disable", &msix_disable); 943c6e15bcSPyun YongHyeon 953c6e15bcSPyun YongHyeon /* 963c6e15bcSPyun YongHyeon * Devices supported by this driver. 973c6e15bcSPyun YongHyeon */ 983c6e15bcSPyun YongHyeon static struct ale_dev { 993c6e15bcSPyun YongHyeon uint16_t ale_vendorid; 1003c6e15bcSPyun YongHyeon uint16_t ale_deviceid; 1013c6e15bcSPyun YongHyeon const char *ale_name; 1023c6e15bcSPyun YongHyeon } ale_devs[] = { 1033c6e15bcSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR81XX, 1043c6e15bcSPyun YongHyeon "Atheros AR8121/AR8113/AR8114 PCIe Ethernet" }, 1053c6e15bcSPyun YongHyeon }; 1063c6e15bcSPyun YongHyeon 1073c6e15bcSPyun YongHyeon static int ale_attach(device_t); 1083c6e15bcSPyun YongHyeon static int ale_check_boundary(struct ale_softc *); 1093c6e15bcSPyun YongHyeon static int ale_detach(device_t); 1103c6e15bcSPyun YongHyeon static int ale_dma_alloc(struct ale_softc *); 1113c6e15bcSPyun YongHyeon static void ale_dma_free(struct ale_softc *); 1123c6e15bcSPyun YongHyeon static void ale_dmamap_cb(void *, bus_dma_segment_t *, int, int); 1133c6e15bcSPyun YongHyeon static int ale_encap(struct ale_softc *, struct mbuf **); 1143c6e15bcSPyun YongHyeon static void ale_get_macaddr(struct ale_softc *); 1153c6e15bcSPyun YongHyeon static void ale_init(void *); 1163c6e15bcSPyun YongHyeon static void ale_init_locked(struct ale_softc *); 1173c6e15bcSPyun YongHyeon static void ale_init_rx_pages(struct ale_softc *); 1183c6e15bcSPyun YongHyeon static void ale_init_tx_ring(struct ale_softc *); 1193c6e15bcSPyun YongHyeon static void ale_int_task(void *, int); 1203c6e15bcSPyun YongHyeon static int ale_intr(void *); 1213c6e15bcSPyun YongHyeon static int ale_ioctl(struct ifnet *, u_long, caddr_t); 1223c6e15bcSPyun YongHyeon static void ale_link_task(void *, int); 1233c6e15bcSPyun YongHyeon static void ale_mac_config(struct ale_softc *); 1243c6e15bcSPyun YongHyeon static int ale_miibus_readreg(device_t, int, int); 1253c6e15bcSPyun YongHyeon static void ale_miibus_statchg(device_t); 1263c6e15bcSPyun YongHyeon static int ale_miibus_writereg(device_t, int, int, int); 1273c6e15bcSPyun YongHyeon static int ale_mediachange(struct ifnet *); 1283c6e15bcSPyun YongHyeon static void ale_mediastatus(struct ifnet *, struct ifmediareq *); 1293c6e15bcSPyun YongHyeon static void ale_phy_reset(struct ale_softc *); 1303c6e15bcSPyun YongHyeon static int ale_probe(device_t); 1313c6e15bcSPyun YongHyeon static void ale_reset(struct ale_softc *); 1323c6e15bcSPyun YongHyeon static int ale_resume(device_t); 1333c6e15bcSPyun YongHyeon static void ale_rx_update_page(struct ale_softc *, struct ale_rx_page **, 1343c6e15bcSPyun YongHyeon uint32_t, uint32_t *); 1353c6e15bcSPyun YongHyeon static void ale_rxcsum(struct ale_softc *, struct mbuf *, uint32_t); 1363c6e15bcSPyun YongHyeon static int ale_rxeof(struct ale_softc *sc, int); 1373c6e15bcSPyun YongHyeon static void ale_rxfilter(struct ale_softc *); 1383c6e15bcSPyun YongHyeon static void ale_rxvlan(struct ale_softc *); 1393c6e15bcSPyun YongHyeon static void ale_setlinkspeed(struct ale_softc *); 1403c6e15bcSPyun YongHyeon static void ale_setwol(struct ale_softc *); 1413c6e15bcSPyun YongHyeon static int ale_shutdown(device_t); 1423c6e15bcSPyun YongHyeon static void ale_start(struct ifnet *); 1433c6e15bcSPyun YongHyeon static void ale_stats_clear(struct ale_softc *); 1443c6e15bcSPyun YongHyeon static void ale_stats_update(struct ale_softc *); 1453c6e15bcSPyun YongHyeon static void ale_stop(struct ale_softc *); 1463c6e15bcSPyun YongHyeon static void ale_stop_mac(struct ale_softc *); 1473c6e15bcSPyun YongHyeon static int ale_suspend(device_t); 1483c6e15bcSPyun YongHyeon static void ale_sysctl_node(struct ale_softc *); 1493c6e15bcSPyun YongHyeon static void ale_tick(void *); 1503c6e15bcSPyun YongHyeon static void ale_tx_task(void *, int); 1513c6e15bcSPyun YongHyeon static void ale_txeof(struct ale_softc *); 1523c6e15bcSPyun YongHyeon static void ale_watchdog(struct ale_softc *); 1533c6e15bcSPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 1543c6e15bcSPyun YongHyeon static int sysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS); 1553c6e15bcSPyun YongHyeon static int sysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS); 1563c6e15bcSPyun YongHyeon 1573c6e15bcSPyun YongHyeon static device_method_t ale_methods[] = { 1583c6e15bcSPyun YongHyeon /* Device interface. */ 1593c6e15bcSPyun YongHyeon DEVMETHOD(device_probe, ale_probe), 1603c6e15bcSPyun YongHyeon DEVMETHOD(device_attach, ale_attach), 1613c6e15bcSPyun YongHyeon DEVMETHOD(device_detach, ale_detach), 1623c6e15bcSPyun YongHyeon DEVMETHOD(device_shutdown, ale_shutdown), 1633c6e15bcSPyun YongHyeon DEVMETHOD(device_suspend, ale_suspend), 1643c6e15bcSPyun YongHyeon DEVMETHOD(device_resume, ale_resume), 1653c6e15bcSPyun YongHyeon 1663c6e15bcSPyun YongHyeon /* MII interface. */ 1673c6e15bcSPyun YongHyeon DEVMETHOD(miibus_readreg, ale_miibus_readreg), 1683c6e15bcSPyun YongHyeon DEVMETHOD(miibus_writereg, ale_miibus_writereg), 1693c6e15bcSPyun YongHyeon DEVMETHOD(miibus_statchg, ale_miibus_statchg), 1703c6e15bcSPyun YongHyeon 1713c6e15bcSPyun YongHyeon { NULL, NULL } 1723c6e15bcSPyun YongHyeon }; 1733c6e15bcSPyun YongHyeon 1743c6e15bcSPyun YongHyeon static driver_t ale_driver = { 1753c6e15bcSPyun YongHyeon "ale", 1763c6e15bcSPyun YongHyeon ale_methods, 1773c6e15bcSPyun YongHyeon sizeof(struct ale_softc) 1783c6e15bcSPyun YongHyeon }; 1793c6e15bcSPyun YongHyeon 1803c6e15bcSPyun YongHyeon static devclass_t ale_devclass; 1813c6e15bcSPyun YongHyeon 1823c6e15bcSPyun YongHyeon DRIVER_MODULE(ale, pci, ale_driver, ale_devclass, 0, 0); 1833c6e15bcSPyun YongHyeon DRIVER_MODULE(miibus, ale, miibus_driver, miibus_devclass, 0, 0); 1843c6e15bcSPyun YongHyeon 1853c6e15bcSPyun YongHyeon static struct resource_spec ale_res_spec_mem[] = { 1863c6e15bcSPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 1873c6e15bcSPyun YongHyeon { -1, 0, 0 } 1883c6e15bcSPyun YongHyeon }; 1893c6e15bcSPyun YongHyeon 1903c6e15bcSPyun YongHyeon static struct resource_spec ale_irq_spec_legacy[] = { 1913c6e15bcSPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 1923c6e15bcSPyun YongHyeon { -1, 0, 0 } 1933c6e15bcSPyun YongHyeon }; 1943c6e15bcSPyun YongHyeon 1953c6e15bcSPyun YongHyeon static struct resource_spec ale_irq_spec_msi[] = { 1963c6e15bcSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 1973c6e15bcSPyun YongHyeon { -1, 0, 0 } 1983c6e15bcSPyun YongHyeon }; 1993c6e15bcSPyun YongHyeon 2003c6e15bcSPyun YongHyeon static struct resource_spec ale_irq_spec_msix[] = { 2013c6e15bcSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 2023c6e15bcSPyun YongHyeon { -1, 0, 0 } 2033c6e15bcSPyun YongHyeon }; 2043c6e15bcSPyun YongHyeon 2053c6e15bcSPyun YongHyeon static int 2063c6e15bcSPyun YongHyeon ale_miibus_readreg(device_t dev, int phy, int reg) 2073c6e15bcSPyun YongHyeon { 2083c6e15bcSPyun YongHyeon struct ale_softc *sc; 2093c6e15bcSPyun YongHyeon uint32_t v; 2103c6e15bcSPyun YongHyeon int i; 2113c6e15bcSPyun YongHyeon 2123c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 2133c6e15bcSPyun YongHyeon 2143c6e15bcSPyun YongHyeon if (phy != sc->ale_phyaddr) 2153c6e15bcSPyun YongHyeon return (0); 2163c6e15bcSPyun YongHyeon 2173c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 2183c6e15bcSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 2193c6e15bcSPyun YongHyeon for (i = ALE_PHY_TIMEOUT; i > 0; i--) { 2203c6e15bcSPyun YongHyeon DELAY(5); 2213c6e15bcSPyun YongHyeon v = CSR_READ_4(sc, ALE_MDIO); 2223c6e15bcSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 2233c6e15bcSPyun YongHyeon break; 2243c6e15bcSPyun YongHyeon } 2253c6e15bcSPyun YongHyeon 2263c6e15bcSPyun YongHyeon if (i == 0) { 2273c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "phy read timeout : %d\n", reg); 2283c6e15bcSPyun YongHyeon return (0); 2293c6e15bcSPyun YongHyeon } 2303c6e15bcSPyun YongHyeon 2313c6e15bcSPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 2323c6e15bcSPyun YongHyeon } 2333c6e15bcSPyun YongHyeon 2343c6e15bcSPyun YongHyeon static int 2353c6e15bcSPyun YongHyeon ale_miibus_writereg(device_t dev, int phy, int reg, int val) 2363c6e15bcSPyun YongHyeon { 2373c6e15bcSPyun YongHyeon struct ale_softc *sc; 2383c6e15bcSPyun YongHyeon uint32_t v; 2393c6e15bcSPyun YongHyeon int i; 2403c6e15bcSPyun YongHyeon 2413c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 2423c6e15bcSPyun YongHyeon 2433c6e15bcSPyun YongHyeon if (phy != sc->ale_phyaddr) 2443c6e15bcSPyun YongHyeon return (0); 2453c6e15bcSPyun YongHyeon 2463c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 2473c6e15bcSPyun YongHyeon (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT | 2483c6e15bcSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 2493c6e15bcSPyun YongHyeon for (i = ALE_PHY_TIMEOUT; i > 0; i--) { 2503c6e15bcSPyun YongHyeon DELAY(5); 2513c6e15bcSPyun YongHyeon v = CSR_READ_4(sc, ALE_MDIO); 2523c6e15bcSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 2533c6e15bcSPyun YongHyeon break; 2543c6e15bcSPyun YongHyeon } 2553c6e15bcSPyun YongHyeon 2563c6e15bcSPyun YongHyeon if (i == 0) 2573c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "phy write timeout : %d\n", reg); 2583c6e15bcSPyun YongHyeon 2593c6e15bcSPyun YongHyeon return (0); 2603c6e15bcSPyun YongHyeon } 2613c6e15bcSPyun YongHyeon 2623c6e15bcSPyun YongHyeon static void 2633c6e15bcSPyun YongHyeon ale_miibus_statchg(device_t dev) 2643c6e15bcSPyun YongHyeon { 2653c6e15bcSPyun YongHyeon struct ale_softc *sc; 2663c6e15bcSPyun YongHyeon 2673c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 2683c6e15bcSPyun YongHyeon 2693c6e15bcSPyun YongHyeon taskqueue_enqueue(taskqueue_swi, &sc->ale_link_task); 2703c6e15bcSPyun YongHyeon } 2713c6e15bcSPyun YongHyeon 2723c6e15bcSPyun YongHyeon static void 2733c6e15bcSPyun YongHyeon ale_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 2743c6e15bcSPyun YongHyeon { 2753c6e15bcSPyun YongHyeon struct ale_softc *sc; 2763c6e15bcSPyun YongHyeon struct mii_data *mii; 2773c6e15bcSPyun YongHyeon 2783c6e15bcSPyun YongHyeon sc = ifp->if_softc; 2793c6e15bcSPyun YongHyeon ALE_LOCK(sc); 2803c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 2813c6e15bcSPyun YongHyeon 2823c6e15bcSPyun YongHyeon mii_pollstat(mii); 2833c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 2843c6e15bcSPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 2853c6e15bcSPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 2863c6e15bcSPyun YongHyeon } 2873c6e15bcSPyun YongHyeon 2883c6e15bcSPyun YongHyeon static int 2893c6e15bcSPyun YongHyeon ale_mediachange(struct ifnet *ifp) 2903c6e15bcSPyun YongHyeon { 2913c6e15bcSPyun YongHyeon struct ale_softc *sc; 2923c6e15bcSPyun YongHyeon struct mii_data *mii; 2933c6e15bcSPyun YongHyeon struct mii_softc *miisc; 2943c6e15bcSPyun YongHyeon int error; 2953c6e15bcSPyun YongHyeon 2963c6e15bcSPyun YongHyeon sc = ifp->if_softc; 2973c6e15bcSPyun YongHyeon ALE_LOCK(sc); 2983c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 2993c6e15bcSPyun YongHyeon if (mii->mii_instance != 0) { 3003c6e15bcSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 3013c6e15bcSPyun YongHyeon mii_phy_reset(miisc); 3023c6e15bcSPyun YongHyeon } 3033c6e15bcSPyun YongHyeon error = mii_mediachg(mii); 3043c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 3053c6e15bcSPyun YongHyeon 3063c6e15bcSPyun YongHyeon return (error); 3073c6e15bcSPyun YongHyeon } 3083c6e15bcSPyun YongHyeon 3093c6e15bcSPyun YongHyeon static int 3103c6e15bcSPyun YongHyeon ale_probe(device_t dev) 3113c6e15bcSPyun YongHyeon { 3123c6e15bcSPyun YongHyeon struct ale_dev *sp; 3133c6e15bcSPyun YongHyeon int i; 3143c6e15bcSPyun YongHyeon uint16_t vendor, devid; 3153c6e15bcSPyun YongHyeon 3163c6e15bcSPyun YongHyeon vendor = pci_get_vendor(dev); 3173c6e15bcSPyun YongHyeon devid = pci_get_device(dev); 3183c6e15bcSPyun YongHyeon sp = ale_devs; 3193c6e15bcSPyun YongHyeon for (i = 0; i < sizeof(ale_devs) / sizeof(ale_devs[0]); i++) { 3203c6e15bcSPyun YongHyeon if (vendor == sp->ale_vendorid && 3213c6e15bcSPyun YongHyeon devid == sp->ale_deviceid) { 3223c6e15bcSPyun YongHyeon device_set_desc(dev, sp->ale_name); 3233c6e15bcSPyun YongHyeon return (BUS_PROBE_DEFAULT); 3243c6e15bcSPyun YongHyeon } 3253c6e15bcSPyun YongHyeon sp++; 3263c6e15bcSPyun YongHyeon } 3273c6e15bcSPyun YongHyeon 3283c6e15bcSPyun YongHyeon return (ENXIO); 3293c6e15bcSPyun YongHyeon } 3303c6e15bcSPyun YongHyeon 3313c6e15bcSPyun YongHyeon static void 3323c6e15bcSPyun YongHyeon ale_get_macaddr(struct ale_softc *sc) 3333c6e15bcSPyun YongHyeon { 3343c6e15bcSPyun YongHyeon uint32_t ea[2], reg; 3353c6e15bcSPyun YongHyeon int i, vpdc; 3363c6e15bcSPyun YongHyeon 3373c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_SPI_CTRL); 3383c6e15bcSPyun YongHyeon if ((reg & SPI_VPD_ENB) != 0) { 3393c6e15bcSPyun YongHyeon reg &= ~SPI_VPD_ENB; 3403c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_SPI_CTRL, reg); 3413c6e15bcSPyun YongHyeon } 3423c6e15bcSPyun YongHyeon 3433c6e15bcSPyun YongHyeon if (pci_find_extcap(sc->ale_dev, PCIY_VPD, &vpdc) == 0) { 3443c6e15bcSPyun YongHyeon /* 3453c6e15bcSPyun YongHyeon * PCI VPD capability found, let TWSI reload EEPROM. 3463c6e15bcSPyun YongHyeon * This will set ethernet address of controller. 3473c6e15bcSPyun YongHyeon */ 3483c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TWSI_CTRL, CSR_READ_4(sc, ALE_TWSI_CTRL) | 3493c6e15bcSPyun YongHyeon TWSI_CTRL_SW_LD_START); 3503c6e15bcSPyun YongHyeon for (i = 100; i > 0; i--) { 3513c6e15bcSPyun YongHyeon DELAY(1000); 3523c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_TWSI_CTRL); 3533c6e15bcSPyun YongHyeon if ((reg & TWSI_CTRL_SW_LD_START) == 0) 3543c6e15bcSPyun YongHyeon break; 3553c6e15bcSPyun YongHyeon } 3563c6e15bcSPyun YongHyeon if (i == 0) 3573c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 3583c6e15bcSPyun YongHyeon "reloading EEPROM timeout!\n"); 3593c6e15bcSPyun YongHyeon } else { 3603c6e15bcSPyun YongHyeon if (bootverbose) 3613c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 3623c6e15bcSPyun YongHyeon "PCI VPD capability not found!\n"); 3633c6e15bcSPyun YongHyeon } 3643c6e15bcSPyun YongHyeon 3653c6e15bcSPyun YongHyeon ea[0] = CSR_READ_4(sc, ALE_PAR0); 3663c6e15bcSPyun YongHyeon ea[1] = CSR_READ_4(sc, ALE_PAR1); 3673c6e15bcSPyun YongHyeon sc->ale_eaddr[0] = (ea[1] >> 8) & 0xFF; 3683c6e15bcSPyun YongHyeon sc->ale_eaddr[1] = (ea[1] >> 0) & 0xFF; 3693c6e15bcSPyun YongHyeon sc->ale_eaddr[2] = (ea[0] >> 24) & 0xFF; 3703c6e15bcSPyun YongHyeon sc->ale_eaddr[3] = (ea[0] >> 16) & 0xFF; 3713c6e15bcSPyun YongHyeon sc->ale_eaddr[4] = (ea[0] >> 8) & 0xFF; 3723c6e15bcSPyun YongHyeon sc->ale_eaddr[5] = (ea[0] >> 0) & 0xFF; 3733c6e15bcSPyun YongHyeon } 3743c6e15bcSPyun YongHyeon 3753c6e15bcSPyun YongHyeon static void 3763c6e15bcSPyun YongHyeon ale_phy_reset(struct ale_softc *sc) 3773c6e15bcSPyun YongHyeon { 3783c6e15bcSPyun YongHyeon 3793c6e15bcSPyun YongHyeon /* Reset magic from Linux. */ 3803c6e15bcSPyun YongHyeon CSR_WRITE_2(sc, ALE_GPHY_CTRL, 3813c6e15bcSPyun YongHyeon GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET | 3823c6e15bcSPyun YongHyeon GPHY_CTRL_PHY_PLL_ON); 3833c6e15bcSPyun YongHyeon DELAY(1000); 3843c6e15bcSPyun YongHyeon CSR_WRITE_2(sc, ALE_GPHY_CTRL, 3853c6e15bcSPyun YongHyeon GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE | 3863c6e15bcSPyun YongHyeon GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_PLL_ON); 3873c6e15bcSPyun YongHyeon DELAY(1000); 38819042fb8SPyun YongHyeon 38919042fb8SPyun YongHyeon #define ATPHY_DBG_ADDR 0x1D 39019042fb8SPyun YongHyeon #define ATPHY_DBG_DATA 0x1E 39119042fb8SPyun YongHyeon 39219042fb8SPyun YongHyeon /* Enable hibernation mode. */ 39319042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 39419042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x0B); 39519042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 39619042fb8SPyun YongHyeon ATPHY_DBG_DATA, 0xBC00); 39719042fb8SPyun YongHyeon /* Set Class A/B for all modes. */ 39819042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 39919042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x00); 40019042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 40119042fb8SPyun YongHyeon ATPHY_DBG_DATA, 0x02EF); 40219042fb8SPyun YongHyeon /* Enable 10BT power saving. */ 40319042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 40419042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x12); 40519042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 40619042fb8SPyun YongHyeon ATPHY_DBG_DATA, 0x4C04); 40719042fb8SPyun YongHyeon /* Adjust 1000T power. */ 40819042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 40919042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x04); 41019042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 41119042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x8BBB); 41219042fb8SPyun YongHyeon /* 10BT center tap voltage. */ 41319042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 41419042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x05); 41519042fb8SPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 41619042fb8SPyun YongHyeon ATPHY_DBG_ADDR, 0x2C46); 41719042fb8SPyun YongHyeon 41819042fb8SPyun YongHyeon #undef ATPHY_DBG_ADDR 41919042fb8SPyun YongHyeon #undef ATPHY_DBG_DATA 42019042fb8SPyun YongHyeon DELAY(1000); 4213c6e15bcSPyun YongHyeon } 4223c6e15bcSPyun YongHyeon 4233c6e15bcSPyun YongHyeon static int 4243c6e15bcSPyun YongHyeon ale_attach(device_t dev) 4253c6e15bcSPyun YongHyeon { 4263c6e15bcSPyun YongHyeon struct ale_softc *sc; 4273c6e15bcSPyun YongHyeon struct ifnet *ifp; 4283c6e15bcSPyun YongHyeon uint16_t burst; 4293c6e15bcSPyun YongHyeon int error, i, msic, msixc, pmc; 4303c6e15bcSPyun YongHyeon uint32_t rxf_len, txf_len; 4313c6e15bcSPyun YongHyeon 4323c6e15bcSPyun YongHyeon error = 0; 4333c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 4343c6e15bcSPyun YongHyeon sc->ale_dev = dev; 4353c6e15bcSPyun YongHyeon 4363c6e15bcSPyun YongHyeon mtx_init(&sc->ale_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 4373c6e15bcSPyun YongHyeon MTX_DEF); 4383c6e15bcSPyun YongHyeon callout_init_mtx(&sc->ale_tick_ch, &sc->ale_mtx, 0); 4393c6e15bcSPyun YongHyeon TASK_INIT(&sc->ale_int_task, 0, ale_int_task, sc); 4403c6e15bcSPyun YongHyeon TASK_INIT(&sc->ale_link_task, 0, ale_link_task, sc); 4413c6e15bcSPyun YongHyeon 4423c6e15bcSPyun YongHyeon /* Map the device. */ 4433c6e15bcSPyun YongHyeon pci_enable_busmaster(dev); 4443c6e15bcSPyun YongHyeon sc->ale_res_spec = ale_res_spec_mem; 4453c6e15bcSPyun YongHyeon sc->ale_irq_spec = ale_irq_spec_legacy; 4463c6e15bcSPyun YongHyeon error = bus_alloc_resources(dev, sc->ale_res_spec, sc->ale_res); 4473c6e15bcSPyun YongHyeon if (error != 0) { 4483c6e15bcSPyun YongHyeon device_printf(dev, "cannot allocate memory resources.\n"); 4493c6e15bcSPyun YongHyeon goto fail; 4503c6e15bcSPyun YongHyeon } 4513c6e15bcSPyun YongHyeon 4523c6e15bcSPyun YongHyeon /* Set PHY address. */ 4533c6e15bcSPyun YongHyeon sc->ale_phyaddr = ALE_PHY_ADDR; 4543c6e15bcSPyun YongHyeon 4553c6e15bcSPyun YongHyeon /* Reset PHY. */ 4563c6e15bcSPyun YongHyeon ale_phy_reset(sc); 4573c6e15bcSPyun YongHyeon 4583c6e15bcSPyun YongHyeon /* Reset the ethernet controller. */ 4593c6e15bcSPyun YongHyeon ale_reset(sc); 4603c6e15bcSPyun YongHyeon 4613c6e15bcSPyun YongHyeon /* Get PCI and chip id/revision. */ 4623c6e15bcSPyun YongHyeon sc->ale_rev = pci_get_revid(dev); 4633c6e15bcSPyun YongHyeon if (sc->ale_rev >= 0xF0) { 4643c6e15bcSPyun YongHyeon /* L2E Rev. B. AR8114 */ 4653c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_FASTETHER; 4663c6e15bcSPyun YongHyeon } else { 4673c6e15bcSPyun YongHyeon if ((CSR_READ_4(sc, ALE_PHY_STATUS) & PHY_STATUS_100M) != 0) { 4683c6e15bcSPyun YongHyeon /* L1E AR8121 */ 4693c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_JUMBO; 4703c6e15bcSPyun YongHyeon } else { 4713c6e15bcSPyun YongHyeon /* L2E Rev. A. AR8113 */ 4723c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_FASTETHER; 4733c6e15bcSPyun YongHyeon } 4743c6e15bcSPyun YongHyeon } 4753c6e15bcSPyun YongHyeon /* 4763c6e15bcSPyun YongHyeon * All known controllers seems to require 4 bytes alignment 4773c6e15bcSPyun YongHyeon * of Tx buffers to make Tx checksum offload with custom 4783c6e15bcSPyun YongHyeon * checksum generation method work. 4793c6e15bcSPyun YongHyeon */ 4803c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_TXCSUM_BUG; 4813c6e15bcSPyun YongHyeon /* 4823c6e15bcSPyun YongHyeon * All known controllers seems to have issues on Rx checksum 4833c6e15bcSPyun YongHyeon * offload for fragmented IP datagrams. 4843c6e15bcSPyun YongHyeon */ 4853c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_RXCSUM_BUG; 4863c6e15bcSPyun YongHyeon /* 4873c6e15bcSPyun YongHyeon * Don't use Tx CMB. It is known to cause RRS update failure 4883c6e15bcSPyun YongHyeon * under certain circumstances. Typical phenomenon of the 4893c6e15bcSPyun YongHyeon * issue would be unexpected sequence number encountered in 4903c6e15bcSPyun YongHyeon * Rx handler. 4913c6e15bcSPyun YongHyeon */ 4923c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_TXCMB_BUG; 4933c6e15bcSPyun YongHyeon sc->ale_chip_rev = CSR_READ_4(sc, ALE_MASTER_CFG) >> 4943c6e15bcSPyun YongHyeon MASTER_CHIP_REV_SHIFT; 4953c6e15bcSPyun YongHyeon if (bootverbose) { 4963c6e15bcSPyun YongHyeon device_printf(dev, "PCI device revision : 0x%04x\n", 4973c6e15bcSPyun YongHyeon sc->ale_rev); 4983c6e15bcSPyun YongHyeon device_printf(dev, "Chip id/revision : 0x%04x\n", 4993c6e15bcSPyun YongHyeon sc->ale_chip_rev); 5003c6e15bcSPyun YongHyeon } 5013c6e15bcSPyun YongHyeon txf_len = CSR_READ_4(sc, ALE_SRAM_TX_FIFO_LEN); 5023c6e15bcSPyun YongHyeon rxf_len = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN); 5033c6e15bcSPyun YongHyeon /* 5043c6e15bcSPyun YongHyeon * Uninitialized hardware returns an invalid chip id/revision 5053c6e15bcSPyun YongHyeon * as well as 0xFFFFFFFF for Tx/Rx fifo length. 5063c6e15bcSPyun YongHyeon */ 5073c6e15bcSPyun YongHyeon if (sc->ale_chip_rev == 0xFFFF || txf_len == 0xFFFFFFFF || 5083c6e15bcSPyun YongHyeon rxf_len == 0xFFFFFFF) { 5093c6e15bcSPyun YongHyeon device_printf(dev,"chip revision : 0x%04x, %u Tx FIFO " 5103c6e15bcSPyun YongHyeon "%u Rx FIFO -- not initialized?\n", sc->ale_chip_rev, 5113c6e15bcSPyun YongHyeon txf_len, rxf_len); 5123c6e15bcSPyun YongHyeon error = ENXIO; 5133c6e15bcSPyun YongHyeon goto fail; 5143c6e15bcSPyun YongHyeon } 5153c6e15bcSPyun YongHyeon device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n", txf_len, rxf_len); 5163c6e15bcSPyun YongHyeon 5173c6e15bcSPyun YongHyeon /* Allocate IRQ resources. */ 5183c6e15bcSPyun YongHyeon msixc = pci_msix_count(dev); 5193c6e15bcSPyun YongHyeon msic = pci_msi_count(dev); 5203c6e15bcSPyun YongHyeon if (bootverbose) { 5213c6e15bcSPyun YongHyeon device_printf(dev, "MSIX count : %d\n", msixc); 5223c6e15bcSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 5233c6e15bcSPyun YongHyeon } 5243c6e15bcSPyun YongHyeon 5253c6e15bcSPyun YongHyeon /* Prefer MSIX over MSI. */ 5263c6e15bcSPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 5273c6e15bcSPyun YongHyeon if (msix_disable == 0 && msixc == ALE_MSIX_MESSAGES && 5283c6e15bcSPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 5293c6e15bcSPyun YongHyeon if (msic == ALE_MSIX_MESSAGES) { 5303c6e15bcSPyun YongHyeon device_printf(dev, "Using %d MSIX messages.\n", 5313c6e15bcSPyun YongHyeon msixc); 5323c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_MSIX; 5333c6e15bcSPyun YongHyeon sc->ale_irq_spec = ale_irq_spec_msix; 5343c6e15bcSPyun YongHyeon } else 5353c6e15bcSPyun YongHyeon pci_release_msi(dev); 5363c6e15bcSPyun YongHyeon } 5373c6e15bcSPyun YongHyeon if (msi_disable == 0 && (sc->ale_flags & ALE_FLAG_MSIX) == 0 && 5383c6e15bcSPyun YongHyeon msic == ALE_MSI_MESSAGES && 5393c6e15bcSPyun YongHyeon pci_alloc_msi(dev, &msic) == 0) { 5403c6e15bcSPyun YongHyeon if (msic == ALE_MSI_MESSAGES) { 5413c6e15bcSPyun YongHyeon device_printf(dev, "Using %d MSI messages.\n", 5423c6e15bcSPyun YongHyeon msic); 5433c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_MSI; 5443c6e15bcSPyun YongHyeon sc->ale_irq_spec = ale_irq_spec_msi; 5453c6e15bcSPyun YongHyeon } else 5463c6e15bcSPyun YongHyeon pci_release_msi(dev); 5473c6e15bcSPyun YongHyeon } 5483c6e15bcSPyun YongHyeon } 5493c6e15bcSPyun YongHyeon 5503c6e15bcSPyun YongHyeon error = bus_alloc_resources(dev, sc->ale_irq_spec, sc->ale_irq); 5513c6e15bcSPyun YongHyeon if (error != 0) { 5523c6e15bcSPyun YongHyeon device_printf(dev, "cannot allocate IRQ resources.\n"); 5533c6e15bcSPyun YongHyeon goto fail; 5543c6e15bcSPyun YongHyeon } 5553c6e15bcSPyun YongHyeon 5563c6e15bcSPyun YongHyeon /* Get DMA parameters from PCIe device control register. */ 5573c6e15bcSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, &i) == 0) { 5583c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_PCIE; 5593c6e15bcSPyun YongHyeon burst = pci_read_config(dev, i + 0x08, 2); 5603c6e15bcSPyun YongHyeon /* Max read request size. */ 5613c6e15bcSPyun YongHyeon sc->ale_dma_rd_burst = ((burst >> 12) & 0x07) << 5623c6e15bcSPyun YongHyeon DMA_CFG_RD_BURST_SHIFT; 5633c6e15bcSPyun YongHyeon /* Max payload size. */ 5643c6e15bcSPyun YongHyeon sc->ale_dma_wr_burst = ((burst >> 5) & 0x07) << 5653c6e15bcSPyun YongHyeon DMA_CFG_WR_BURST_SHIFT; 5663c6e15bcSPyun YongHyeon if (bootverbose) { 5673c6e15bcSPyun YongHyeon device_printf(dev, "Read request size : %d bytes.\n", 5683c6e15bcSPyun YongHyeon 128 << ((burst >> 12) & 0x07)); 5693c6e15bcSPyun YongHyeon device_printf(dev, "TLP payload size : %d bytes.\n", 5703c6e15bcSPyun YongHyeon 128 << ((burst >> 5) & 0x07)); 5713c6e15bcSPyun YongHyeon } 5723c6e15bcSPyun YongHyeon } else { 5733c6e15bcSPyun YongHyeon sc->ale_dma_rd_burst = DMA_CFG_RD_BURST_128; 5743c6e15bcSPyun YongHyeon sc->ale_dma_wr_burst = DMA_CFG_WR_BURST_128; 5753c6e15bcSPyun YongHyeon } 5763c6e15bcSPyun YongHyeon 5773c6e15bcSPyun YongHyeon /* Create device sysctl node. */ 5783c6e15bcSPyun YongHyeon ale_sysctl_node(sc); 5793c6e15bcSPyun YongHyeon 5803c6e15bcSPyun YongHyeon if ((error = ale_dma_alloc(sc) != 0)) 5813c6e15bcSPyun YongHyeon goto fail; 5823c6e15bcSPyun YongHyeon 5833c6e15bcSPyun YongHyeon /* Load station address. */ 5843c6e15bcSPyun YongHyeon ale_get_macaddr(sc); 5853c6e15bcSPyun YongHyeon 5863c6e15bcSPyun YongHyeon ifp = sc->ale_ifp = if_alloc(IFT_ETHER); 5873c6e15bcSPyun YongHyeon if (ifp == NULL) { 5883c6e15bcSPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 5893c6e15bcSPyun YongHyeon error = ENXIO; 5903c6e15bcSPyun YongHyeon goto fail; 5913c6e15bcSPyun YongHyeon } 5923c6e15bcSPyun YongHyeon 5933c6e15bcSPyun YongHyeon ifp->if_softc = sc; 5943c6e15bcSPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 5953c6e15bcSPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 5963c6e15bcSPyun YongHyeon ifp->if_ioctl = ale_ioctl; 5973c6e15bcSPyun YongHyeon ifp->if_start = ale_start; 5983c6e15bcSPyun YongHyeon ifp->if_init = ale_init; 5993c6e15bcSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ALE_TX_RING_CNT - 1; 6003c6e15bcSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 6013c6e15bcSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 6023c6e15bcSPyun YongHyeon ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TXCSUM | IFCAP_TSO4; 6033c6e15bcSPyun YongHyeon ifp->if_hwassist = ALE_CSUM_FEATURES | CSUM_TSO; 6043c6e15bcSPyun YongHyeon if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0) { 6053c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_PMCAP; 6063c6e15bcSPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST; 6073c6e15bcSPyun YongHyeon } 6083c6e15bcSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 6093c6e15bcSPyun YongHyeon 6103c6e15bcSPyun YongHyeon /* Set up MII bus. */ 6113c6e15bcSPyun YongHyeon if ((error = mii_phy_probe(dev, &sc->ale_miibus, ale_mediachange, 6123c6e15bcSPyun YongHyeon ale_mediastatus)) != 0) { 6133c6e15bcSPyun YongHyeon device_printf(dev, "no PHY found!\n"); 6143c6e15bcSPyun YongHyeon goto fail; 6153c6e15bcSPyun YongHyeon } 6163c6e15bcSPyun YongHyeon 6173c6e15bcSPyun YongHyeon ether_ifattach(ifp, sc->ale_eaddr); 6183c6e15bcSPyun YongHyeon 6193c6e15bcSPyun YongHyeon /* VLAN capability setup. */ 6203c6e15bcSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 6213c6e15bcSPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWCSUM; 6223c6e15bcSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 623ca406a44SPyun YongHyeon /* 624ca406a44SPyun YongHyeon * Even though controllers supported by ale(3) have Rx checksum 625ca406a44SPyun YongHyeon * offload bug the workaround for fragmented frames seemed to 626ca406a44SPyun YongHyeon * work so far. However it seems Rx checksum offload does not 627ca406a44SPyun YongHyeon * work under certain conditions. So disable Rx checksum offload 628ca406a44SPyun YongHyeon * until I find more clue about it but allow users to override it. 629ca406a44SPyun YongHyeon */ 630ca406a44SPyun YongHyeon ifp->if_capenable &= ~IFCAP_RXCSUM; 6313c6e15bcSPyun YongHyeon 6323c6e15bcSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 6333c6e15bcSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 6343c6e15bcSPyun YongHyeon 6353c6e15bcSPyun YongHyeon /* Create local taskq. */ 6363c6e15bcSPyun YongHyeon TASK_INIT(&sc->ale_tx_task, 1, ale_tx_task, ifp); 6373c6e15bcSPyun YongHyeon sc->ale_tq = taskqueue_create_fast("ale_taskq", M_WAITOK, 6383c6e15bcSPyun YongHyeon taskqueue_thread_enqueue, &sc->ale_tq); 6393c6e15bcSPyun YongHyeon if (sc->ale_tq == NULL) { 6403c6e15bcSPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 6413c6e15bcSPyun YongHyeon ether_ifdetach(ifp); 6423c6e15bcSPyun YongHyeon error = ENXIO; 6433c6e15bcSPyun YongHyeon goto fail; 6443c6e15bcSPyun YongHyeon } 6453c6e15bcSPyun YongHyeon taskqueue_start_threads(&sc->ale_tq, 1, PI_NET, "%s taskq", 6463c6e15bcSPyun YongHyeon device_get_nameunit(sc->ale_dev)); 6473c6e15bcSPyun YongHyeon 6483c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_MSIX) != 0) 6493c6e15bcSPyun YongHyeon msic = ALE_MSIX_MESSAGES; 6503c6e15bcSPyun YongHyeon else if ((sc->ale_flags & ALE_FLAG_MSI) != 0) 6513c6e15bcSPyun YongHyeon msic = ALE_MSI_MESSAGES; 6523c6e15bcSPyun YongHyeon else 6533c6e15bcSPyun YongHyeon msic = 1; 6543c6e15bcSPyun YongHyeon for (i = 0; i < msic; i++) { 6553c6e15bcSPyun YongHyeon error = bus_setup_intr(dev, sc->ale_irq[i], 6563c6e15bcSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, ale_intr, NULL, sc, 6573c6e15bcSPyun YongHyeon &sc->ale_intrhand[i]); 6583c6e15bcSPyun YongHyeon if (error != 0) 6593c6e15bcSPyun YongHyeon break; 6603c6e15bcSPyun YongHyeon } 6613c6e15bcSPyun YongHyeon if (error != 0) { 6623c6e15bcSPyun YongHyeon device_printf(dev, "could not set up interrupt handler.\n"); 6633c6e15bcSPyun YongHyeon taskqueue_free(sc->ale_tq); 6643c6e15bcSPyun YongHyeon sc->ale_tq = NULL; 6653c6e15bcSPyun YongHyeon ether_ifdetach(ifp); 6663c6e15bcSPyun YongHyeon goto fail; 6673c6e15bcSPyun YongHyeon } 6683c6e15bcSPyun YongHyeon 6693c6e15bcSPyun YongHyeon fail: 6703c6e15bcSPyun YongHyeon if (error != 0) 6713c6e15bcSPyun YongHyeon ale_detach(dev); 6723c6e15bcSPyun YongHyeon 6733c6e15bcSPyun YongHyeon return (error); 6743c6e15bcSPyun YongHyeon } 6753c6e15bcSPyun YongHyeon 6763c6e15bcSPyun YongHyeon static int 6773c6e15bcSPyun YongHyeon ale_detach(device_t dev) 6783c6e15bcSPyun YongHyeon { 6793c6e15bcSPyun YongHyeon struct ale_softc *sc; 6803c6e15bcSPyun YongHyeon struct ifnet *ifp; 6813c6e15bcSPyun YongHyeon int i, msic; 6823c6e15bcSPyun YongHyeon 6833c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 6843c6e15bcSPyun YongHyeon 6853c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 6863c6e15bcSPyun YongHyeon if (device_is_attached(dev)) { 6873c6e15bcSPyun YongHyeon ALE_LOCK(sc); 6883c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_DETACH; 6893c6e15bcSPyun YongHyeon ale_stop(sc); 6903c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 6913c6e15bcSPyun YongHyeon callout_drain(&sc->ale_tick_ch); 6923c6e15bcSPyun YongHyeon taskqueue_drain(sc->ale_tq, &sc->ale_int_task); 6933c6e15bcSPyun YongHyeon taskqueue_drain(sc->ale_tq, &sc->ale_tx_task); 6943c6e15bcSPyun YongHyeon taskqueue_drain(taskqueue_swi, &sc->ale_link_task); 6953c6e15bcSPyun YongHyeon ether_ifdetach(ifp); 6963c6e15bcSPyun YongHyeon } 6973c6e15bcSPyun YongHyeon 6983c6e15bcSPyun YongHyeon if (sc->ale_tq != NULL) { 6993c6e15bcSPyun YongHyeon taskqueue_drain(sc->ale_tq, &sc->ale_int_task); 7003c6e15bcSPyun YongHyeon taskqueue_free(sc->ale_tq); 7013c6e15bcSPyun YongHyeon sc->ale_tq = NULL; 7023c6e15bcSPyun YongHyeon } 7033c6e15bcSPyun YongHyeon 7043c6e15bcSPyun YongHyeon if (sc->ale_miibus != NULL) { 7053c6e15bcSPyun YongHyeon device_delete_child(dev, sc->ale_miibus); 7063c6e15bcSPyun YongHyeon sc->ale_miibus = NULL; 7073c6e15bcSPyun YongHyeon } 7083c6e15bcSPyun YongHyeon bus_generic_detach(dev); 7093c6e15bcSPyun YongHyeon ale_dma_free(sc); 7103c6e15bcSPyun YongHyeon 7113c6e15bcSPyun YongHyeon if (ifp != NULL) { 7123c6e15bcSPyun YongHyeon if_free(ifp); 7133c6e15bcSPyun YongHyeon sc->ale_ifp = NULL; 7143c6e15bcSPyun YongHyeon } 7153c6e15bcSPyun YongHyeon 7163c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_MSIX) != 0) 7173c6e15bcSPyun YongHyeon msic = ALE_MSIX_MESSAGES; 7183c6e15bcSPyun YongHyeon else if ((sc->ale_flags & ALE_FLAG_MSI) != 0) 7193c6e15bcSPyun YongHyeon msic = ALE_MSI_MESSAGES; 7203c6e15bcSPyun YongHyeon else 7213c6e15bcSPyun YongHyeon msic = 1; 7223c6e15bcSPyun YongHyeon for (i = 0; i < msic; i++) { 7233c6e15bcSPyun YongHyeon if (sc->ale_intrhand[i] != NULL) { 7243c6e15bcSPyun YongHyeon bus_teardown_intr(dev, sc->ale_irq[i], 7253c6e15bcSPyun YongHyeon sc->ale_intrhand[i]); 7263c6e15bcSPyun YongHyeon sc->ale_intrhand[i] = NULL; 7273c6e15bcSPyun YongHyeon } 7283c6e15bcSPyun YongHyeon } 7293c6e15bcSPyun YongHyeon 7303c6e15bcSPyun YongHyeon bus_release_resources(dev, sc->ale_irq_spec, sc->ale_irq); 7313c6e15bcSPyun YongHyeon if ((sc->ale_flags & (ALE_FLAG_MSI | ALE_FLAG_MSIX)) != 0) 7323c6e15bcSPyun YongHyeon pci_release_msi(dev); 7333c6e15bcSPyun YongHyeon bus_release_resources(dev, sc->ale_res_spec, sc->ale_res); 7343c6e15bcSPyun YongHyeon mtx_destroy(&sc->ale_mtx); 7353c6e15bcSPyun YongHyeon 7363c6e15bcSPyun YongHyeon return (0); 7373c6e15bcSPyun YongHyeon } 7383c6e15bcSPyun YongHyeon 7393c6e15bcSPyun YongHyeon #define ALE_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 7403c6e15bcSPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 7413c6e15bcSPyun YongHyeon 7423c6e15bcSPyun YongHyeon #if __FreeBSD_version > 800000 7433c6e15bcSPyun YongHyeon #define ALE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 7443c6e15bcSPyun YongHyeon SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 7453c6e15bcSPyun YongHyeon #else 7463c6e15bcSPyun YongHyeon #define ALE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 7473c6e15bcSPyun YongHyeon SYSCTL_ADD_ULONG(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 7483c6e15bcSPyun YongHyeon #endif 7493c6e15bcSPyun YongHyeon 7503c6e15bcSPyun YongHyeon static void 7513c6e15bcSPyun YongHyeon ale_sysctl_node(struct ale_softc *sc) 7523c6e15bcSPyun YongHyeon { 7533c6e15bcSPyun YongHyeon struct sysctl_ctx_list *ctx; 7543c6e15bcSPyun YongHyeon struct sysctl_oid_list *child, *parent; 7553c6e15bcSPyun YongHyeon struct sysctl_oid *tree; 7563c6e15bcSPyun YongHyeon struct ale_hw_stats *stats; 7573c6e15bcSPyun YongHyeon int error; 7583c6e15bcSPyun YongHyeon 7593c6e15bcSPyun YongHyeon stats = &sc->ale_stats; 7603c6e15bcSPyun YongHyeon ctx = device_get_sysctl_ctx(sc->ale_dev); 7613c6e15bcSPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->ale_dev)); 7623c6e15bcSPyun YongHyeon 7633c6e15bcSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod", 7643c6e15bcSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_rx_mod, 0, 7653c6e15bcSPyun YongHyeon sysctl_hw_ale_int_mod, "I", "ale Rx interrupt moderation"); 7663c6e15bcSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod", 7673c6e15bcSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_tx_mod, 0, 7683c6e15bcSPyun YongHyeon sysctl_hw_ale_int_mod, "I", "ale Tx interrupt moderation"); 7693c6e15bcSPyun YongHyeon /* Pull in device tunables. */ 7703c6e15bcSPyun YongHyeon sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT; 7713c6e15bcSPyun YongHyeon error = resource_int_value(device_get_name(sc->ale_dev), 7723c6e15bcSPyun YongHyeon device_get_unit(sc->ale_dev), "int_rx_mod", &sc->ale_int_rx_mod); 7733c6e15bcSPyun YongHyeon if (error == 0) { 7743c6e15bcSPyun YongHyeon if (sc->ale_int_rx_mod < ALE_IM_TIMER_MIN || 7753c6e15bcSPyun YongHyeon sc->ale_int_rx_mod > ALE_IM_TIMER_MAX) { 7763c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "int_rx_mod value out of " 7773c6e15bcSPyun YongHyeon "range; using default: %d\n", 7783c6e15bcSPyun YongHyeon ALE_IM_RX_TIMER_DEFAULT); 7793c6e15bcSPyun YongHyeon sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT; 7803c6e15bcSPyun YongHyeon } 7813c6e15bcSPyun YongHyeon } 7823c6e15bcSPyun YongHyeon sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT; 7833c6e15bcSPyun YongHyeon error = resource_int_value(device_get_name(sc->ale_dev), 7843c6e15bcSPyun YongHyeon device_get_unit(sc->ale_dev), "int_tx_mod", &sc->ale_int_tx_mod); 7853c6e15bcSPyun YongHyeon if (error == 0) { 7863c6e15bcSPyun YongHyeon if (sc->ale_int_tx_mod < ALE_IM_TIMER_MIN || 7873c6e15bcSPyun YongHyeon sc->ale_int_tx_mod > ALE_IM_TIMER_MAX) { 7883c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "int_tx_mod value out of " 7893c6e15bcSPyun YongHyeon "range; using default: %d\n", 7903c6e15bcSPyun YongHyeon ALE_IM_TX_TIMER_DEFAULT); 7913c6e15bcSPyun YongHyeon sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT; 7923c6e15bcSPyun YongHyeon } 7933c6e15bcSPyun YongHyeon } 7943c6e15bcSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit", 7953c6e15bcSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->ale_process_limit, 0, 7963c6e15bcSPyun YongHyeon sysctl_hw_ale_proc_limit, "I", 7973c6e15bcSPyun YongHyeon "max number of Rx events to process"); 7983c6e15bcSPyun YongHyeon /* Pull in device tunables. */ 7993c6e15bcSPyun YongHyeon sc->ale_process_limit = ALE_PROC_DEFAULT; 8003c6e15bcSPyun YongHyeon error = resource_int_value(device_get_name(sc->ale_dev), 8013c6e15bcSPyun YongHyeon device_get_unit(sc->ale_dev), "process_limit", 8023c6e15bcSPyun YongHyeon &sc->ale_process_limit); 8033c6e15bcSPyun YongHyeon if (error == 0) { 8043c6e15bcSPyun YongHyeon if (sc->ale_process_limit < ALE_PROC_MIN || 8053c6e15bcSPyun YongHyeon sc->ale_process_limit > ALE_PROC_MAX) { 8063c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 8073c6e15bcSPyun YongHyeon "process_limit value out of range; " 8083c6e15bcSPyun YongHyeon "using default: %d\n", ALE_PROC_DEFAULT); 8093c6e15bcSPyun YongHyeon sc->ale_process_limit = ALE_PROC_DEFAULT; 8103c6e15bcSPyun YongHyeon } 8113c6e15bcSPyun YongHyeon } 8123c6e15bcSPyun YongHyeon 8133c6e15bcSPyun YongHyeon /* Misc statistics. */ 8143c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "reset_brk_seq", 8153c6e15bcSPyun YongHyeon &stats->reset_brk_seq, 8163c6e15bcSPyun YongHyeon "Controller resets due to broken Rx sequnce number"); 8173c6e15bcSPyun YongHyeon 8183c6e15bcSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 8193c6e15bcSPyun YongHyeon NULL, "ATE statistics"); 8203c6e15bcSPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 8213c6e15bcSPyun YongHyeon 8223c6e15bcSPyun YongHyeon /* Rx statistics. */ 8233c6e15bcSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 8243c6e15bcSPyun YongHyeon NULL, "Rx MAC statistics"); 8253c6e15bcSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 8263c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 8273c6e15bcSPyun YongHyeon &stats->rx_frames, "Good frames"); 8283c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 8293c6e15bcSPyun YongHyeon &stats->rx_bcast_frames, "Good broadcast frames"); 8303c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 8313c6e15bcSPyun YongHyeon &stats->rx_mcast_frames, "Good multicast frames"); 8323c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 8333c6e15bcSPyun YongHyeon &stats->rx_pause_frames, "Pause control frames"); 8343c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 8353c6e15bcSPyun YongHyeon &stats->rx_control_frames, "Control frames"); 8363c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "crc_errs", 8373c6e15bcSPyun YongHyeon &stats->rx_crcerrs, "CRC errors"); 8383c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 8393c6e15bcSPyun YongHyeon &stats->rx_lenerrs, "Frames with length mismatched"); 8403c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 8413c6e15bcSPyun YongHyeon &stats->rx_bytes, "Good octets"); 8423c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 8433c6e15bcSPyun YongHyeon &stats->rx_bcast_bytes, "Good broadcast octets"); 8443c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 8453c6e15bcSPyun YongHyeon &stats->rx_mcast_bytes, "Good multicast octets"); 8463c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "runts", 8473c6e15bcSPyun YongHyeon &stats->rx_runts, "Too short frames"); 8483c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "fragments", 8493c6e15bcSPyun YongHyeon &stats->rx_fragments, "Fragmented frames"); 8503c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 8513c6e15bcSPyun YongHyeon &stats->rx_pkts_64, "64 bytes frames"); 8523c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 8533c6e15bcSPyun YongHyeon &stats->rx_pkts_65_127, "65 to 127 bytes frames"); 8543c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 8553c6e15bcSPyun YongHyeon &stats->rx_pkts_128_255, "128 to 255 bytes frames"); 8563c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 8573c6e15bcSPyun YongHyeon &stats->rx_pkts_256_511, "256 to 511 bytes frames"); 8583c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 8593c6e15bcSPyun YongHyeon &stats->rx_pkts_512_1023, "512 to 1023 bytes frames"); 8603c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 8613c6e15bcSPyun YongHyeon &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 8623c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 8633c6e15bcSPyun YongHyeon &stats->rx_pkts_1519_max, "1519 to max frames"); 8643c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 8653c6e15bcSPyun YongHyeon &stats->rx_pkts_truncated, "Truncated frames due to MTU size"); 8663c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows", 8673c6e15bcSPyun YongHyeon &stats->rx_fifo_oflows, "FIFO overflows"); 8683c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs", 8693c6e15bcSPyun YongHyeon &stats->rx_rrs_errs, "Return status write-back errors"); 8703c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "align_errs", 8713c6e15bcSPyun YongHyeon &stats->rx_alignerrs, "Alignment errors"); 8723c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "filtered", 8733c6e15bcSPyun YongHyeon &stats->rx_pkts_filtered, 8743c6e15bcSPyun YongHyeon "Frames dropped due to address filtering"); 8753c6e15bcSPyun YongHyeon 8763c6e15bcSPyun YongHyeon /* Tx statistics. */ 8773c6e15bcSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 8783c6e15bcSPyun YongHyeon NULL, "Tx MAC statistics"); 8793c6e15bcSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 8803c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 8813c6e15bcSPyun YongHyeon &stats->tx_frames, "Good frames"); 8823c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 8833c6e15bcSPyun YongHyeon &stats->tx_bcast_frames, "Good broadcast frames"); 8843c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 8853c6e15bcSPyun YongHyeon &stats->tx_mcast_frames, "Good multicast frames"); 8863c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 8873c6e15bcSPyun YongHyeon &stats->tx_pause_frames, "Pause control frames"); 8883c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 8893c6e15bcSPyun YongHyeon &stats->tx_control_frames, "Control frames"); 8903c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_defers", 8913c6e15bcSPyun YongHyeon &stats->tx_excess_defer, "Frames with excessive derferrals"); 8923c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "defers", 8933c6e15bcSPyun YongHyeon &stats->tx_excess_defer, "Frames with derferrals"); 8943c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 8953c6e15bcSPyun YongHyeon &stats->tx_bytes, "Good octets"); 8963c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 8973c6e15bcSPyun YongHyeon &stats->tx_bcast_bytes, "Good broadcast octets"); 8983c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 8993c6e15bcSPyun YongHyeon &stats->tx_mcast_bytes, "Good multicast octets"); 9003c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 9013c6e15bcSPyun YongHyeon &stats->tx_pkts_64, "64 bytes frames"); 9023c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 9033c6e15bcSPyun YongHyeon &stats->tx_pkts_65_127, "65 to 127 bytes frames"); 9043c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 9053c6e15bcSPyun YongHyeon &stats->tx_pkts_128_255, "128 to 255 bytes frames"); 9063c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 9073c6e15bcSPyun YongHyeon &stats->tx_pkts_256_511, "256 to 511 bytes frames"); 9083c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 9093c6e15bcSPyun YongHyeon &stats->tx_pkts_512_1023, "512 to 1023 bytes frames"); 9103c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 9113c6e15bcSPyun YongHyeon &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 9123c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 9133c6e15bcSPyun YongHyeon &stats->tx_pkts_1519_max, "1519 to max frames"); 9143c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "single_colls", 9153c6e15bcSPyun YongHyeon &stats->tx_single_colls, "Single collisions"); 9163c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "multi_colls", 9173c6e15bcSPyun YongHyeon &stats->tx_multi_colls, "Multiple collisions"); 9183c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "late_colls", 9193c6e15bcSPyun YongHyeon &stats->tx_late_colls, "Late collisions"); 9203c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_colls", 9213c6e15bcSPyun YongHyeon &stats->tx_excess_colls, "Excessive collisions"); 9223c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "abort", 9233c6e15bcSPyun YongHyeon &stats->tx_abort, "Aborted frames due to Excessive collisions"); 9243c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "underruns", 9253c6e15bcSPyun YongHyeon &stats->tx_underrun, "FIFO underruns"); 9263c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns", 9273c6e15bcSPyun YongHyeon &stats->tx_desc_underrun, "Descriptor write-back errors"); 9283c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 9293c6e15bcSPyun YongHyeon &stats->tx_lenerrs, "Frames with length mismatched"); 9303c6e15bcSPyun YongHyeon ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 9313c6e15bcSPyun YongHyeon &stats->tx_pkts_truncated, "Truncated frames due to MTU size"); 9323c6e15bcSPyun YongHyeon } 9333c6e15bcSPyun YongHyeon 9343c6e15bcSPyun YongHyeon #undef ALE_SYSCTL_STAT_ADD32 9353c6e15bcSPyun YongHyeon #undef ALE_SYSCTL_STAT_ADD64 9363c6e15bcSPyun YongHyeon 9373c6e15bcSPyun YongHyeon struct ale_dmamap_arg { 9383c6e15bcSPyun YongHyeon bus_addr_t ale_busaddr; 9393c6e15bcSPyun YongHyeon }; 9403c6e15bcSPyun YongHyeon 9413c6e15bcSPyun YongHyeon static void 9423c6e15bcSPyun YongHyeon ale_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 9433c6e15bcSPyun YongHyeon { 9443c6e15bcSPyun YongHyeon struct ale_dmamap_arg *ctx; 9453c6e15bcSPyun YongHyeon 9463c6e15bcSPyun YongHyeon if (error != 0) 9473c6e15bcSPyun YongHyeon return; 9483c6e15bcSPyun YongHyeon 9493c6e15bcSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 9503c6e15bcSPyun YongHyeon 9513c6e15bcSPyun YongHyeon ctx = (struct ale_dmamap_arg *)arg; 9523c6e15bcSPyun YongHyeon ctx->ale_busaddr = segs[0].ds_addr; 9533c6e15bcSPyun YongHyeon } 9543c6e15bcSPyun YongHyeon 9553c6e15bcSPyun YongHyeon /* 9563c6e15bcSPyun YongHyeon * Tx descriptors/RXF0/CMB DMA blocks share ALE_DESC_ADDR_HI register 9573c6e15bcSPyun YongHyeon * which specifies high address region of DMA blocks. Therefore these 9583c6e15bcSPyun YongHyeon * blocks should have the same high address of given 4GB address 9593c6e15bcSPyun YongHyeon * space(i.e. crossing 4GB boundary is not allowed). 9603c6e15bcSPyun YongHyeon */ 9613c6e15bcSPyun YongHyeon static int 9623c6e15bcSPyun YongHyeon ale_check_boundary(struct ale_softc *sc) 9633c6e15bcSPyun YongHyeon { 9643c6e15bcSPyun YongHyeon bus_addr_t rx_cmb_end[ALE_RX_PAGES], tx_cmb_end; 9653c6e15bcSPyun YongHyeon bus_addr_t rx_page_end[ALE_RX_PAGES], tx_ring_end; 9663c6e15bcSPyun YongHyeon 9673c6e15bcSPyun YongHyeon rx_page_end[0] = sc->ale_cdata.ale_rx_page[0].page_paddr + 9683c6e15bcSPyun YongHyeon sc->ale_pagesize; 9693c6e15bcSPyun YongHyeon rx_page_end[1] = sc->ale_cdata.ale_rx_page[1].page_paddr + 9703c6e15bcSPyun YongHyeon sc->ale_pagesize; 9713c6e15bcSPyun YongHyeon tx_ring_end = sc->ale_cdata.ale_tx_ring_paddr + ALE_TX_RING_SZ; 9723c6e15bcSPyun YongHyeon tx_cmb_end = sc->ale_cdata.ale_tx_cmb_paddr + ALE_TX_CMB_SZ; 9733c6e15bcSPyun YongHyeon rx_cmb_end[0] = sc->ale_cdata.ale_rx_page[0].cmb_paddr + ALE_RX_CMB_SZ; 9743c6e15bcSPyun YongHyeon rx_cmb_end[1] = sc->ale_cdata.ale_rx_page[1].cmb_paddr + ALE_RX_CMB_SZ; 9753c6e15bcSPyun YongHyeon 9763c6e15bcSPyun YongHyeon if ((ALE_ADDR_HI(tx_ring_end) != 9773c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_tx_ring_paddr)) || 9783c6e15bcSPyun YongHyeon (ALE_ADDR_HI(rx_page_end[0]) != 9793c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].page_paddr)) || 9803c6e15bcSPyun YongHyeon (ALE_ADDR_HI(rx_page_end[1]) != 9813c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].page_paddr)) || 9823c6e15bcSPyun YongHyeon (ALE_ADDR_HI(tx_cmb_end) != 9833c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_tx_cmb_paddr)) || 9843c6e15bcSPyun YongHyeon (ALE_ADDR_HI(rx_cmb_end[0]) != 9853c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].cmb_paddr)) || 9863c6e15bcSPyun YongHyeon (ALE_ADDR_HI(rx_cmb_end[1]) != 9873c6e15bcSPyun YongHyeon ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].cmb_paddr))) 9883c6e15bcSPyun YongHyeon return (EFBIG); 9893c6e15bcSPyun YongHyeon 9903c6e15bcSPyun YongHyeon if ((ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[0])) || 9913c6e15bcSPyun YongHyeon (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[1])) || 9923c6e15bcSPyun YongHyeon (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[0])) || 9933c6e15bcSPyun YongHyeon (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[1])) || 9943c6e15bcSPyun YongHyeon (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(tx_cmb_end))) 9953c6e15bcSPyun YongHyeon return (EFBIG); 9963c6e15bcSPyun YongHyeon 9973c6e15bcSPyun YongHyeon return (0); 9983c6e15bcSPyun YongHyeon } 9993c6e15bcSPyun YongHyeon 10003c6e15bcSPyun YongHyeon static int 10013c6e15bcSPyun YongHyeon ale_dma_alloc(struct ale_softc *sc) 10023c6e15bcSPyun YongHyeon { 10033c6e15bcSPyun YongHyeon struct ale_txdesc *txd; 10043c6e15bcSPyun YongHyeon bus_addr_t lowaddr; 10053c6e15bcSPyun YongHyeon struct ale_dmamap_arg ctx; 10063c6e15bcSPyun YongHyeon int error, guard_size, i; 10073c6e15bcSPyun YongHyeon 10083c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) 10093c6e15bcSPyun YongHyeon guard_size = ALE_JUMBO_FRAMELEN; 10103c6e15bcSPyun YongHyeon else 10113c6e15bcSPyun YongHyeon guard_size = ALE_MAX_FRAMELEN; 10123c6e15bcSPyun YongHyeon sc->ale_pagesize = roundup(guard_size + ALE_RX_PAGE_SZ, 10133c6e15bcSPyun YongHyeon ALE_RX_PAGE_ALIGN); 10143c6e15bcSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 10153c6e15bcSPyun YongHyeon again: 10163c6e15bcSPyun YongHyeon /* Create parent DMA tag. */ 10173c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 10183c6e15bcSPyun YongHyeon bus_get_dma_tag(sc->ale_dev), /* parent */ 10193c6e15bcSPyun YongHyeon 1, 0, /* alignment, boundary */ 10203c6e15bcSPyun YongHyeon lowaddr, /* lowaddr */ 10213c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 10223c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 10233c6e15bcSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 10243c6e15bcSPyun YongHyeon 0, /* nsegments */ 10253c6e15bcSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 10263c6e15bcSPyun YongHyeon 0, /* flags */ 10273c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 10283c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_parent_tag); 10293c6e15bcSPyun YongHyeon if (error != 0) { 10303c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 10313c6e15bcSPyun YongHyeon "could not create parent DMA tag.\n"); 10323c6e15bcSPyun YongHyeon goto fail; 10333c6e15bcSPyun YongHyeon } 10343c6e15bcSPyun YongHyeon 10353c6e15bcSPyun YongHyeon /* Create DMA tag for Tx descriptor ring. */ 10363c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 10373c6e15bcSPyun YongHyeon sc->ale_cdata.ale_parent_tag, /* parent */ 10383c6e15bcSPyun YongHyeon ALE_TX_RING_ALIGN, 0, /* alignment, boundary */ 10393c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 10403c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 10413c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 10423c6e15bcSPyun YongHyeon ALE_TX_RING_SZ, /* maxsize */ 10433c6e15bcSPyun YongHyeon 1, /* nsegments */ 10443c6e15bcSPyun YongHyeon ALE_TX_RING_SZ, /* maxsegsize */ 10453c6e15bcSPyun YongHyeon 0, /* flags */ 10463c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 10473c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_tx_ring_tag); 10483c6e15bcSPyun YongHyeon if (error != 0) { 10493c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 10503c6e15bcSPyun YongHyeon "could not create Tx ring DMA tag.\n"); 10513c6e15bcSPyun YongHyeon goto fail; 10523c6e15bcSPyun YongHyeon } 10533c6e15bcSPyun YongHyeon 10543c6e15bcSPyun YongHyeon /* Create DMA tag for Rx pages. */ 10553c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 10563c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 10573c6e15bcSPyun YongHyeon sc->ale_cdata.ale_parent_tag, /* parent */ 10583c6e15bcSPyun YongHyeon ALE_RX_PAGE_ALIGN, 0, /* alignment, boundary */ 10593c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 10603c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 10613c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 10623c6e15bcSPyun YongHyeon sc->ale_pagesize, /* maxsize */ 10633c6e15bcSPyun YongHyeon 1, /* nsegments */ 10643c6e15bcSPyun YongHyeon sc->ale_pagesize, /* maxsegsize */ 10653c6e15bcSPyun YongHyeon 0, /* flags */ 10663c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 10673c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_rx_page[i].page_tag); 10683c6e15bcSPyun YongHyeon if (error != 0) { 10693c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 10703c6e15bcSPyun YongHyeon "could not create Rx page %d DMA tag.\n", i); 10713c6e15bcSPyun YongHyeon goto fail; 10723c6e15bcSPyun YongHyeon } 10733c6e15bcSPyun YongHyeon } 10743c6e15bcSPyun YongHyeon 10753c6e15bcSPyun YongHyeon /* Create DMA tag for Tx coalescing message block. */ 10763c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 10773c6e15bcSPyun YongHyeon sc->ale_cdata.ale_parent_tag, /* parent */ 10783c6e15bcSPyun YongHyeon ALE_CMB_ALIGN, 0, /* alignment, boundary */ 10793c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 10803c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 10813c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 10823c6e15bcSPyun YongHyeon ALE_TX_CMB_SZ, /* maxsize */ 10833c6e15bcSPyun YongHyeon 1, /* nsegments */ 10843c6e15bcSPyun YongHyeon ALE_TX_CMB_SZ, /* maxsegsize */ 10853c6e15bcSPyun YongHyeon 0, /* flags */ 10863c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 10873c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_tx_cmb_tag); 10883c6e15bcSPyun YongHyeon if (error != 0) { 10893c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 10903c6e15bcSPyun YongHyeon "could not create Tx CMB DMA tag.\n"); 10913c6e15bcSPyun YongHyeon goto fail; 10923c6e15bcSPyun YongHyeon } 10933c6e15bcSPyun YongHyeon 10943c6e15bcSPyun YongHyeon /* Create DMA tag for Rx coalescing message block. */ 10953c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 10963c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 10973c6e15bcSPyun YongHyeon sc->ale_cdata.ale_parent_tag, /* parent */ 10983c6e15bcSPyun YongHyeon ALE_CMB_ALIGN, 0, /* alignment, boundary */ 10993c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 11003c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 11013c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 11023c6e15bcSPyun YongHyeon ALE_RX_CMB_SZ, /* maxsize */ 11033c6e15bcSPyun YongHyeon 1, /* nsegments */ 11043c6e15bcSPyun YongHyeon ALE_RX_CMB_SZ, /* maxsegsize */ 11053c6e15bcSPyun YongHyeon 0, /* flags */ 11063c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 11073c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_rx_page[i].cmb_tag); 11083c6e15bcSPyun YongHyeon if (error != 0) { 11093c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11103c6e15bcSPyun YongHyeon "could not create Rx page %d CMB DMA tag.\n", i); 11113c6e15bcSPyun YongHyeon goto fail; 11123c6e15bcSPyun YongHyeon } 11133c6e15bcSPyun YongHyeon } 11143c6e15bcSPyun YongHyeon 11153c6e15bcSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 11163c6e15bcSPyun YongHyeon error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_ring_tag, 11173c6e15bcSPyun YongHyeon (void **)&sc->ale_cdata.ale_tx_ring, 11183c6e15bcSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 11193c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_tx_ring_map); 11203c6e15bcSPyun YongHyeon if (error != 0) { 11213c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11223c6e15bcSPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 11233c6e15bcSPyun YongHyeon goto fail; 11243c6e15bcSPyun YongHyeon } 11253c6e15bcSPyun YongHyeon ctx.ale_busaddr = 0; 11263c6e15bcSPyun YongHyeon error = bus_dmamap_load(sc->ale_cdata.ale_tx_ring_tag, 11273c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map, sc->ale_cdata.ale_tx_ring, 11283c6e15bcSPyun YongHyeon ALE_TX_RING_SZ, ale_dmamap_cb, &ctx, 0); 11293c6e15bcSPyun YongHyeon if (error != 0 || ctx.ale_busaddr == 0) { 11303c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11313c6e15bcSPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 11323c6e15bcSPyun YongHyeon goto fail; 11333c6e15bcSPyun YongHyeon } 11343c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_paddr = ctx.ale_busaddr; 11353c6e15bcSPyun YongHyeon 11363c6e15bcSPyun YongHyeon /* Rx pages. */ 11373c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 11383c6e15bcSPyun YongHyeon error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].page_tag, 11393c6e15bcSPyun YongHyeon (void **)&sc->ale_cdata.ale_rx_page[i].page_addr, 11403c6e15bcSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 11413c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_rx_page[i].page_map); 11423c6e15bcSPyun YongHyeon if (error != 0) { 11433c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11443c6e15bcSPyun YongHyeon "could not allocate DMA'able memory for " 11453c6e15bcSPyun YongHyeon "Rx page %d.\n", i); 11463c6e15bcSPyun YongHyeon goto fail; 11473c6e15bcSPyun YongHyeon } 11483c6e15bcSPyun YongHyeon ctx.ale_busaddr = 0; 11493c6e15bcSPyun YongHyeon error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].page_tag, 11503c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_map, 11513c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_addr, 11523c6e15bcSPyun YongHyeon sc->ale_pagesize, ale_dmamap_cb, &ctx, 0); 11533c6e15bcSPyun YongHyeon if (error != 0 || ctx.ale_busaddr == 0) { 11543c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11553c6e15bcSPyun YongHyeon "could not load DMA'able memory for " 11563c6e15bcSPyun YongHyeon "Rx page %d.\n", i); 11573c6e15bcSPyun YongHyeon goto fail; 11583c6e15bcSPyun YongHyeon } 11593c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_paddr = ctx.ale_busaddr; 11603c6e15bcSPyun YongHyeon } 11613c6e15bcSPyun YongHyeon 11623c6e15bcSPyun YongHyeon /* Tx CMB. */ 11633c6e15bcSPyun YongHyeon error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_cmb_tag, 11643c6e15bcSPyun YongHyeon (void **)&sc->ale_cdata.ale_tx_cmb, 11653c6e15bcSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 11663c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_tx_cmb_map); 11673c6e15bcSPyun YongHyeon if (error != 0) { 11683c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11693c6e15bcSPyun YongHyeon "could not allocate DMA'able memory for Tx CMB.\n"); 11703c6e15bcSPyun YongHyeon goto fail; 11713c6e15bcSPyun YongHyeon } 11723c6e15bcSPyun YongHyeon ctx.ale_busaddr = 0; 11733c6e15bcSPyun YongHyeon error = bus_dmamap_load(sc->ale_cdata.ale_tx_cmb_tag, 11743c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map, sc->ale_cdata.ale_tx_cmb, 11753c6e15bcSPyun YongHyeon ALE_TX_CMB_SZ, ale_dmamap_cb, &ctx, 0); 11763c6e15bcSPyun YongHyeon if (error != 0 || ctx.ale_busaddr == 0) { 11773c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 11783c6e15bcSPyun YongHyeon "could not load DMA'able memory for Tx CMB.\n"); 11793c6e15bcSPyun YongHyeon goto fail; 11803c6e15bcSPyun YongHyeon } 11813c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_paddr = ctx.ale_busaddr; 11823c6e15bcSPyun YongHyeon 11833c6e15bcSPyun YongHyeon /* Rx CMB. */ 11843c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 11853c6e15bcSPyun YongHyeon error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].cmb_tag, 11863c6e15bcSPyun YongHyeon (void **)&sc->ale_cdata.ale_rx_page[i].cmb_addr, 11873c6e15bcSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 11883c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_rx_page[i].cmb_map); 11893c6e15bcSPyun YongHyeon if (error != 0) { 11903c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "could not allocate " 11913c6e15bcSPyun YongHyeon "DMA'able memory for Rx page %d CMB.\n", i); 11923c6e15bcSPyun YongHyeon goto fail; 11933c6e15bcSPyun YongHyeon } 11943c6e15bcSPyun YongHyeon ctx.ale_busaddr = 0; 11953c6e15bcSPyun YongHyeon error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].cmb_tag, 11963c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_map, 11973c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_addr, 11983c6e15bcSPyun YongHyeon ALE_RX_CMB_SZ, ale_dmamap_cb, &ctx, 0); 11993c6e15bcSPyun YongHyeon if (error != 0 || ctx.ale_busaddr == 0) { 12003c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "could not load DMA'able " 12013c6e15bcSPyun YongHyeon "memory for Rx page %d CMB.\n", i); 12023c6e15bcSPyun YongHyeon goto fail; 12033c6e15bcSPyun YongHyeon } 12043c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_paddr = ctx.ale_busaddr; 12053c6e15bcSPyun YongHyeon } 12063c6e15bcSPyun YongHyeon 12073c6e15bcSPyun YongHyeon /* 12083c6e15bcSPyun YongHyeon * Tx descriptors/RXF0/CMB DMA blocks share the same 12093c6e15bcSPyun YongHyeon * high address region of 64bit DMA address space. 12103c6e15bcSPyun YongHyeon */ 12113c6e15bcSPyun YongHyeon if (lowaddr != BUS_SPACE_MAXADDR_32BIT && 12123c6e15bcSPyun YongHyeon (error = ale_check_boundary(sc)) != 0) { 12133c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "4GB boundary crossed, " 12143c6e15bcSPyun YongHyeon "switching to 32bit DMA addressing mode.\n"); 12153c6e15bcSPyun YongHyeon ale_dma_free(sc); 12163c6e15bcSPyun YongHyeon /* 12173c6e15bcSPyun YongHyeon * Limit max allowable DMA address space to 32bit 12183c6e15bcSPyun YongHyeon * and try again. 12193c6e15bcSPyun YongHyeon */ 12203c6e15bcSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 12213c6e15bcSPyun YongHyeon goto again; 12223c6e15bcSPyun YongHyeon } 12233c6e15bcSPyun YongHyeon 12243c6e15bcSPyun YongHyeon /* 12253c6e15bcSPyun YongHyeon * Create Tx buffer parent tag. 12263c6e15bcSPyun YongHyeon * AR81xx allows 64bit DMA addressing of Tx buffers so it 12273c6e15bcSPyun YongHyeon * needs separate parent DMA tag as parent DMA address space 12283c6e15bcSPyun YongHyeon * could be restricted to be within 32bit address space by 12293c6e15bcSPyun YongHyeon * 4GB boundary crossing. 12303c6e15bcSPyun YongHyeon */ 12313c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 12323c6e15bcSPyun YongHyeon bus_get_dma_tag(sc->ale_dev), /* parent */ 12333c6e15bcSPyun YongHyeon 1, 0, /* alignment, boundary */ 12343c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 12353c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 12363c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 12373c6e15bcSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 12383c6e15bcSPyun YongHyeon 0, /* nsegments */ 12393c6e15bcSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 12403c6e15bcSPyun YongHyeon 0, /* flags */ 12413c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 12423c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_buffer_tag); 12433c6e15bcSPyun YongHyeon if (error != 0) { 12443c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 12453c6e15bcSPyun YongHyeon "could not create parent buffer DMA tag.\n"); 12463c6e15bcSPyun YongHyeon goto fail; 12473c6e15bcSPyun YongHyeon } 12483c6e15bcSPyun YongHyeon 12493c6e15bcSPyun YongHyeon /* Create DMA tag for Tx buffers. */ 12503c6e15bcSPyun YongHyeon error = bus_dma_tag_create( 12513c6e15bcSPyun YongHyeon sc->ale_cdata.ale_buffer_tag, /* parent */ 12523c6e15bcSPyun YongHyeon 1, 0, /* alignment, boundary */ 12533c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 12543c6e15bcSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 12553c6e15bcSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 12563c6e15bcSPyun YongHyeon ALE_TSO_MAXSIZE, /* maxsize */ 12573c6e15bcSPyun YongHyeon ALE_MAXTXSEGS, /* nsegments */ 12583c6e15bcSPyun YongHyeon ALE_TSO_MAXSEGSIZE, /* maxsegsize */ 12593c6e15bcSPyun YongHyeon 0, /* flags */ 12603c6e15bcSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 12613c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_tx_tag); 12623c6e15bcSPyun YongHyeon if (error != 0) { 12633c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "could not create Tx DMA tag.\n"); 12643c6e15bcSPyun YongHyeon goto fail; 12653c6e15bcSPyun YongHyeon } 12663c6e15bcSPyun YongHyeon 12673c6e15bcSPyun YongHyeon /* Create DMA maps for Tx buffers. */ 12683c6e15bcSPyun YongHyeon for (i = 0; i < ALE_TX_RING_CNT; i++) { 12693c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[i]; 12703c6e15bcSPyun YongHyeon txd->tx_m = NULL; 12713c6e15bcSPyun YongHyeon txd->tx_dmamap = NULL; 12723c6e15bcSPyun YongHyeon error = bus_dmamap_create(sc->ale_cdata.ale_tx_tag, 0, 12733c6e15bcSPyun YongHyeon &txd->tx_dmamap); 12743c6e15bcSPyun YongHyeon if (error != 0) { 12753c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 12763c6e15bcSPyun YongHyeon "could not create Tx dmamap.\n"); 12773c6e15bcSPyun YongHyeon goto fail; 12783c6e15bcSPyun YongHyeon } 12793c6e15bcSPyun YongHyeon } 12803c6e15bcSPyun YongHyeon 12813c6e15bcSPyun YongHyeon fail: 12823c6e15bcSPyun YongHyeon return (error); 12833c6e15bcSPyun YongHyeon } 12843c6e15bcSPyun YongHyeon 12853c6e15bcSPyun YongHyeon static void 12863c6e15bcSPyun YongHyeon ale_dma_free(struct ale_softc *sc) 12873c6e15bcSPyun YongHyeon { 12883c6e15bcSPyun YongHyeon struct ale_txdesc *txd; 12893c6e15bcSPyun YongHyeon int i; 12903c6e15bcSPyun YongHyeon 12913c6e15bcSPyun YongHyeon /* Tx buffers. */ 12923c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_tag != NULL) { 12933c6e15bcSPyun YongHyeon for (i = 0; i < ALE_TX_RING_CNT; i++) { 12943c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[i]; 12953c6e15bcSPyun YongHyeon if (txd->tx_dmamap != NULL) { 12963c6e15bcSPyun YongHyeon bus_dmamap_destroy(sc->ale_cdata.ale_tx_tag, 12973c6e15bcSPyun YongHyeon txd->tx_dmamap); 12983c6e15bcSPyun YongHyeon txd->tx_dmamap = NULL; 12993c6e15bcSPyun YongHyeon } 13003c6e15bcSPyun YongHyeon } 13013c6e15bcSPyun YongHyeon bus_dma_tag_destroy(sc->ale_cdata.ale_tx_tag); 13023c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_tag = NULL; 13033c6e15bcSPyun YongHyeon } 13043c6e15bcSPyun YongHyeon /* Tx descriptor ring. */ 13053c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_ring_tag != NULL) { 13063c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_ring_map != NULL) 13073c6e15bcSPyun YongHyeon bus_dmamap_unload(sc->ale_cdata.ale_tx_ring_tag, 13083c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map); 13093c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_ring_map != NULL && 13103c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring != NULL) 13113c6e15bcSPyun YongHyeon bus_dmamem_free(sc->ale_cdata.ale_tx_ring_tag, 13123c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring, 13133c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map); 13143c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring = NULL; 13153c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map = NULL; 13163c6e15bcSPyun YongHyeon bus_dma_tag_destroy(sc->ale_cdata.ale_tx_ring_tag); 13173c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_tag = NULL; 13183c6e15bcSPyun YongHyeon } 13193c6e15bcSPyun YongHyeon /* Rx page block. */ 13203c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 13213c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].page_tag != NULL) { 13223c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].page_map != NULL) 13233c6e15bcSPyun YongHyeon bus_dmamap_unload( 13243c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_tag, 13253c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_map); 13263c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].page_map != NULL && 13273c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_addr != NULL) 13283c6e15bcSPyun YongHyeon bus_dmamem_free( 13293c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_tag, 13303c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_addr, 13313c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_map); 13323c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_addr = NULL; 13333c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_map = NULL; 13343c6e15bcSPyun YongHyeon bus_dma_tag_destroy( 13353c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_tag); 13363c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].page_tag = NULL; 13373c6e15bcSPyun YongHyeon } 13383c6e15bcSPyun YongHyeon } 13393c6e15bcSPyun YongHyeon /* Rx CMB. */ 13403c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 13413c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].cmb_tag != NULL) { 13423c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].cmb_map != NULL) 13433c6e15bcSPyun YongHyeon bus_dmamap_unload( 13443c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_tag, 13453c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_map); 13463c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_page[i].cmb_map != NULL && 13473c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_addr != NULL) 13483c6e15bcSPyun YongHyeon bus_dmamem_free( 13493c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_tag, 13503c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_addr, 13513c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_map); 13523c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_addr = NULL; 13533c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_map = NULL; 13543c6e15bcSPyun YongHyeon bus_dma_tag_destroy( 13553c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_tag); 13563c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_page[i].cmb_tag = NULL; 13573c6e15bcSPyun YongHyeon } 13583c6e15bcSPyun YongHyeon } 13593c6e15bcSPyun YongHyeon /* Tx CMB. */ 13603c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cmb_tag != NULL) { 13613c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cmb_map != NULL) 13623c6e15bcSPyun YongHyeon bus_dmamap_unload(sc->ale_cdata.ale_tx_cmb_tag, 13633c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map); 13643c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cmb_map != NULL && 13653c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb != NULL) 13663c6e15bcSPyun YongHyeon bus_dmamem_free(sc->ale_cdata.ale_tx_cmb_tag, 13673c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb, 13683c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map); 13693c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb = NULL; 13703c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map = NULL; 13713c6e15bcSPyun YongHyeon bus_dma_tag_destroy(sc->ale_cdata.ale_tx_cmb_tag); 13723c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_tag = NULL; 13733c6e15bcSPyun YongHyeon } 13743c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_buffer_tag != NULL) { 13753c6e15bcSPyun YongHyeon bus_dma_tag_destroy(sc->ale_cdata.ale_buffer_tag); 13763c6e15bcSPyun YongHyeon sc->ale_cdata.ale_buffer_tag = NULL; 13773c6e15bcSPyun YongHyeon } 13783c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_parent_tag != NULL) { 13793c6e15bcSPyun YongHyeon bus_dma_tag_destroy(sc->ale_cdata.ale_parent_tag); 13803c6e15bcSPyun YongHyeon sc->ale_cdata.ale_parent_tag = NULL; 13813c6e15bcSPyun YongHyeon } 13823c6e15bcSPyun YongHyeon } 13833c6e15bcSPyun YongHyeon 13843c6e15bcSPyun YongHyeon static int 13853c6e15bcSPyun YongHyeon ale_shutdown(device_t dev) 13863c6e15bcSPyun YongHyeon { 13873c6e15bcSPyun YongHyeon 13883c6e15bcSPyun YongHyeon return (ale_suspend(dev)); 13893c6e15bcSPyun YongHyeon } 13903c6e15bcSPyun YongHyeon 13913c6e15bcSPyun YongHyeon /* 13923c6e15bcSPyun YongHyeon * Note, this driver resets the link speed to 10/100Mbps by 13933c6e15bcSPyun YongHyeon * restarting auto-negotiation in suspend/shutdown phase but we 13943c6e15bcSPyun YongHyeon * don't know whether that auto-negotiation would succeed or not 13953c6e15bcSPyun YongHyeon * as driver has no control after powering off/suspend operation. 13963c6e15bcSPyun YongHyeon * If the renegotiation fail WOL may not work. Running at 1Gbps 13973c6e15bcSPyun YongHyeon * will draw more power than 375mA at 3.3V which is specified in 13983c6e15bcSPyun YongHyeon * PCI specification and that would result in complete 13993c6e15bcSPyun YongHyeon * shutdowning power to ethernet controller. 14003c6e15bcSPyun YongHyeon * 14013c6e15bcSPyun YongHyeon * TODO 14023c6e15bcSPyun YongHyeon * Save current negotiated media speed/duplex/flow-control to 14033c6e15bcSPyun YongHyeon * softc and restore the same link again after resuming. PHY 14043c6e15bcSPyun YongHyeon * handling such as power down/resetting to 100Mbps may be better 14053c6e15bcSPyun YongHyeon * handled in suspend method in phy driver. 14063c6e15bcSPyun YongHyeon */ 14073c6e15bcSPyun YongHyeon static void 14083c6e15bcSPyun YongHyeon ale_setlinkspeed(struct ale_softc *sc) 14093c6e15bcSPyun YongHyeon { 14103c6e15bcSPyun YongHyeon struct mii_data *mii; 14113c6e15bcSPyun YongHyeon int aneg, i; 14123c6e15bcSPyun YongHyeon 14133c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 14143c6e15bcSPyun YongHyeon mii_pollstat(mii); 14153c6e15bcSPyun YongHyeon aneg = 0; 14163c6e15bcSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 14173c6e15bcSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 14183c6e15bcSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 14193c6e15bcSPyun YongHyeon case IFM_10_T: 14203c6e15bcSPyun YongHyeon case IFM_100_TX: 14213c6e15bcSPyun YongHyeon return; 14223c6e15bcSPyun YongHyeon case IFM_1000_T: 14233c6e15bcSPyun YongHyeon aneg++; 14243c6e15bcSPyun YongHyeon break; 14253c6e15bcSPyun YongHyeon default: 14263c6e15bcSPyun YongHyeon break; 14273c6e15bcSPyun YongHyeon } 14283c6e15bcSPyun YongHyeon } 14293c6e15bcSPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, MII_100T2CR, 0); 14303c6e15bcSPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 14313c6e15bcSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 14323c6e15bcSPyun YongHyeon ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, 14333c6e15bcSPyun YongHyeon MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 14343c6e15bcSPyun YongHyeon DELAY(1000); 14353c6e15bcSPyun YongHyeon if (aneg != 0) { 14363c6e15bcSPyun YongHyeon /* 14373c6e15bcSPyun YongHyeon * Poll link state until ale(4) get a 10/100Mbps link. 14383c6e15bcSPyun YongHyeon */ 14393c6e15bcSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 14403c6e15bcSPyun YongHyeon mii_pollstat(mii); 14413c6e15bcSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 14423c6e15bcSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 14433c6e15bcSPyun YongHyeon switch (IFM_SUBTYPE( 14443c6e15bcSPyun YongHyeon mii->mii_media_active)) { 14453c6e15bcSPyun YongHyeon case IFM_10_T: 14463c6e15bcSPyun YongHyeon case IFM_100_TX: 14473c6e15bcSPyun YongHyeon ale_mac_config(sc); 14483c6e15bcSPyun YongHyeon return; 14493c6e15bcSPyun YongHyeon default: 14503c6e15bcSPyun YongHyeon break; 14513c6e15bcSPyun YongHyeon } 14523c6e15bcSPyun YongHyeon } 14533c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 14543c6e15bcSPyun YongHyeon pause("alelnk", hz); 14553c6e15bcSPyun YongHyeon ALE_LOCK(sc); 14563c6e15bcSPyun YongHyeon } 14573c6e15bcSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 14583c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 14593c6e15bcSPyun YongHyeon "establishing a link failed, WOL may not work!"); 14603c6e15bcSPyun YongHyeon } 14613c6e15bcSPyun YongHyeon /* 14623c6e15bcSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 14633c6e15bcSPyun YongHyeon * This is the last resort and may/may not work. 14643c6e15bcSPyun YongHyeon */ 14653c6e15bcSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 14663c6e15bcSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 14673c6e15bcSPyun YongHyeon ale_mac_config(sc); 14683c6e15bcSPyun YongHyeon } 14693c6e15bcSPyun YongHyeon 14703c6e15bcSPyun YongHyeon static void 14713c6e15bcSPyun YongHyeon ale_setwol(struct ale_softc *sc) 14723c6e15bcSPyun YongHyeon { 14733c6e15bcSPyun YongHyeon struct ifnet *ifp; 14743c6e15bcSPyun YongHyeon uint32_t reg, pmcs; 14753c6e15bcSPyun YongHyeon uint16_t pmstat; 14763c6e15bcSPyun YongHyeon int pmc; 14773c6e15bcSPyun YongHyeon 14783c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 14793c6e15bcSPyun YongHyeon 14803c6e15bcSPyun YongHyeon if (pci_find_extcap(sc->ale_dev, PCIY_PMG, &pmc) != 0) { 14813c6e15bcSPyun YongHyeon /* Disable WOL. */ 14823c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_WOL_CFG, 0); 14833c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC); 14843c6e15bcSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 14853c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg); 14863c6e15bcSPyun YongHyeon /* Force PHY power down. */ 14873c6e15bcSPyun YongHyeon CSR_WRITE_2(sc, ALE_GPHY_CTRL, 14883c6e15bcSPyun YongHyeon GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | 14893c6e15bcSPyun YongHyeon GPHY_CTRL_HIB_PULSE | GPHY_CTRL_PHY_PLL_ON | 14903c6e15bcSPyun YongHyeon GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_IDDQ | 14913c6e15bcSPyun YongHyeon GPHY_CTRL_PCLK_SEL_DIS | GPHY_CTRL_PWDOWN_HW); 14923c6e15bcSPyun YongHyeon return; 14933c6e15bcSPyun YongHyeon } 14943c6e15bcSPyun YongHyeon 14953c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 14963c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 14973c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0) 14983c6e15bcSPyun YongHyeon ale_setlinkspeed(sc); 14993c6e15bcSPyun YongHyeon } 15003c6e15bcSPyun YongHyeon 15013c6e15bcSPyun YongHyeon pmcs = 0; 15023c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 15033c6e15bcSPyun YongHyeon pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 15043c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_WOL_CFG, pmcs); 15053c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MAC_CFG); 15063c6e15bcSPyun YongHyeon reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI | 15073c6e15bcSPyun YongHyeon MAC_CFG_BCAST); 15083c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 15093c6e15bcSPyun YongHyeon reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 15103c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 15113c6e15bcSPyun YongHyeon reg |= MAC_CFG_RX_ENB; 15123c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 15133c6e15bcSPyun YongHyeon 15143c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0) { 15153c6e15bcSPyun YongHyeon /* WOL disabled, PHY power down. */ 15163c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC); 15173c6e15bcSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 15183c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg); 15193c6e15bcSPyun YongHyeon CSR_WRITE_2(sc, ALE_GPHY_CTRL, 15203c6e15bcSPyun YongHyeon GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | 15213c6e15bcSPyun YongHyeon GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET | 15223c6e15bcSPyun YongHyeon GPHY_CTRL_PHY_IDDQ | GPHY_CTRL_PCLK_SEL_DIS | 15233c6e15bcSPyun YongHyeon GPHY_CTRL_PWDOWN_HW); 15243c6e15bcSPyun YongHyeon } 15253c6e15bcSPyun YongHyeon /* Request PME. */ 15263c6e15bcSPyun YongHyeon pmstat = pci_read_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, 2); 15273c6e15bcSPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 15283c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 15293c6e15bcSPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 15303c6e15bcSPyun YongHyeon pci_write_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 15313c6e15bcSPyun YongHyeon } 15323c6e15bcSPyun YongHyeon 15333c6e15bcSPyun YongHyeon static int 15343c6e15bcSPyun YongHyeon ale_suspend(device_t dev) 15353c6e15bcSPyun YongHyeon { 15363c6e15bcSPyun YongHyeon struct ale_softc *sc; 15373c6e15bcSPyun YongHyeon 15383c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 15393c6e15bcSPyun YongHyeon 15403c6e15bcSPyun YongHyeon ALE_LOCK(sc); 15413c6e15bcSPyun YongHyeon ale_stop(sc); 15423c6e15bcSPyun YongHyeon ale_setwol(sc); 15433c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 15443c6e15bcSPyun YongHyeon 15453c6e15bcSPyun YongHyeon return (0); 15463c6e15bcSPyun YongHyeon } 15473c6e15bcSPyun YongHyeon 15483c6e15bcSPyun YongHyeon static int 15493c6e15bcSPyun YongHyeon ale_resume(device_t dev) 15503c6e15bcSPyun YongHyeon { 15513c6e15bcSPyun YongHyeon struct ale_softc *sc; 15523c6e15bcSPyun YongHyeon struct ifnet *ifp; 15533c6e15bcSPyun YongHyeon int pmc; 155459f72548SPyun YongHyeon uint16_t pmstat; 15553c6e15bcSPyun YongHyeon 15563c6e15bcSPyun YongHyeon sc = device_get_softc(dev); 15573c6e15bcSPyun YongHyeon 15583c6e15bcSPyun YongHyeon ALE_LOCK(sc); 15593c6e15bcSPyun YongHyeon if (pci_find_extcap(sc->ale_dev, PCIY_PMG, &pmc) == 0) { 15603c6e15bcSPyun YongHyeon /* Disable PME and clear PME status. */ 15613c6e15bcSPyun YongHyeon pmstat = pci_read_config(sc->ale_dev, 15623c6e15bcSPyun YongHyeon pmc + PCIR_POWER_STATUS, 2); 15633c6e15bcSPyun YongHyeon if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) { 15643c6e15bcSPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 15653c6e15bcSPyun YongHyeon pci_write_config(sc->ale_dev, 15663c6e15bcSPyun YongHyeon pmc + PCIR_POWER_STATUS, pmstat, 2); 15673c6e15bcSPyun YongHyeon } 15683c6e15bcSPyun YongHyeon } 15693c6e15bcSPyun YongHyeon /* Reset PHY. */ 15703c6e15bcSPyun YongHyeon ale_phy_reset(sc); 15713c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 15723c6e15bcSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 15733c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 15743c6e15bcSPyun YongHyeon ale_init_locked(sc); 15753c6e15bcSPyun YongHyeon } 15763c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 15773c6e15bcSPyun YongHyeon 15783c6e15bcSPyun YongHyeon return (0); 15793c6e15bcSPyun YongHyeon } 15803c6e15bcSPyun YongHyeon 15813c6e15bcSPyun YongHyeon static int 15823c6e15bcSPyun YongHyeon ale_encap(struct ale_softc *sc, struct mbuf **m_head) 15833c6e15bcSPyun YongHyeon { 15843c6e15bcSPyun YongHyeon struct ale_txdesc *txd, *txd_last; 15853c6e15bcSPyun YongHyeon struct tx_desc *desc; 15863c6e15bcSPyun YongHyeon struct mbuf *m; 15873c6e15bcSPyun YongHyeon struct ip *ip; 15883c6e15bcSPyun YongHyeon struct tcphdr *tcp; 15893c6e15bcSPyun YongHyeon bus_dma_segment_t txsegs[ALE_MAXTXSEGS]; 15903c6e15bcSPyun YongHyeon bus_dmamap_t map; 15913c6e15bcSPyun YongHyeon uint32_t cflags, ip_off, poff, vtag; 15923c6e15bcSPyun YongHyeon int error, i, nsegs, prod, si; 15933c6e15bcSPyun YongHyeon 15943c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 15953c6e15bcSPyun YongHyeon 15963c6e15bcSPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 15973c6e15bcSPyun YongHyeon 15983c6e15bcSPyun YongHyeon m = *m_head; 15993c6e15bcSPyun YongHyeon ip = NULL; 16003c6e15bcSPyun YongHyeon tcp = NULL; 16013c6e15bcSPyun YongHyeon cflags = vtag = 0; 16023c6e15bcSPyun YongHyeon ip_off = poff = 0; 16033c6e15bcSPyun YongHyeon if ((m->m_pkthdr.csum_flags & (ALE_CSUM_FEATURES | CSUM_TSO)) != 0) { 16043c6e15bcSPyun YongHyeon /* 16053c6e15bcSPyun YongHyeon * AR81xx requires offset of TCP/UDP payload in its Tx 16063c6e15bcSPyun YongHyeon * descriptor to perform hardware Tx checksum offload. 16073c6e15bcSPyun YongHyeon * Additionally, TSO requires IP/TCP header size and 16083c6e15bcSPyun YongHyeon * modification of IP/TCP header in order to make TSO 16093c6e15bcSPyun YongHyeon * engine work. This kind of operation takes many CPU 16103c6e15bcSPyun YongHyeon * cycles on FreeBSD so fast host CPU is required to 16113c6e15bcSPyun YongHyeon * get smooth TSO performance. 16123c6e15bcSPyun YongHyeon */ 16133c6e15bcSPyun YongHyeon struct ether_header *eh; 16143c6e15bcSPyun YongHyeon 16153c6e15bcSPyun YongHyeon if (M_WRITABLE(m) == 0) { 16163c6e15bcSPyun YongHyeon /* Get a writable copy. */ 16173c6e15bcSPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 16183c6e15bcSPyun YongHyeon /* Release original mbufs. */ 16193c6e15bcSPyun YongHyeon m_freem(*m_head); 16203c6e15bcSPyun YongHyeon if (m == NULL) { 16213c6e15bcSPyun YongHyeon *m_head = NULL; 16223c6e15bcSPyun YongHyeon return (ENOBUFS); 16233c6e15bcSPyun YongHyeon } 16243c6e15bcSPyun YongHyeon *m_head = m; 16253c6e15bcSPyun YongHyeon } 16263c6e15bcSPyun YongHyeon 16273c6e15bcSPyun YongHyeon /* 16283c6e15bcSPyun YongHyeon * Buggy-controller requires 4 byte aligned Tx buffer 16293c6e15bcSPyun YongHyeon * to make custom checksum offload work. 16303c6e15bcSPyun YongHyeon */ 16313c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_TXCSUM_BUG) != 0 && 16323c6e15bcSPyun YongHyeon (m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0 && 16333c6e15bcSPyun YongHyeon (mtod(m, intptr_t) & 3) != 0) { 16343c6e15bcSPyun YongHyeon m = m_defrag(*m_head, M_DONTWAIT); 16353c6e15bcSPyun YongHyeon if (m == NULL) { 16363c6e15bcSPyun YongHyeon *m_head = NULL; 16373c6e15bcSPyun YongHyeon return (ENOBUFS); 16383c6e15bcSPyun YongHyeon } 16393c6e15bcSPyun YongHyeon *m_head = m; 16403c6e15bcSPyun YongHyeon } 16413c6e15bcSPyun YongHyeon 16423c6e15bcSPyun YongHyeon ip_off = sizeof(struct ether_header); 16433c6e15bcSPyun YongHyeon m = m_pullup(m, ip_off); 16443c6e15bcSPyun YongHyeon if (m == NULL) { 16453c6e15bcSPyun YongHyeon *m_head = NULL; 16463c6e15bcSPyun YongHyeon return (ENOBUFS); 16473c6e15bcSPyun YongHyeon } 16483c6e15bcSPyun YongHyeon eh = mtod(m, struct ether_header *); 16493c6e15bcSPyun YongHyeon /* 16503c6e15bcSPyun YongHyeon * Check if hardware VLAN insertion is off. 16513c6e15bcSPyun YongHyeon * Additional check for LLC/SNAP frame? 16523c6e15bcSPyun YongHyeon */ 16533c6e15bcSPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 16543c6e15bcSPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 16553c6e15bcSPyun YongHyeon m = m_pullup(m, ip_off); 16563c6e15bcSPyun YongHyeon if (m == NULL) { 16573c6e15bcSPyun YongHyeon *m_head = NULL; 16583c6e15bcSPyun YongHyeon return (ENOBUFS); 16593c6e15bcSPyun YongHyeon } 16603c6e15bcSPyun YongHyeon } 16613c6e15bcSPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 16623c6e15bcSPyun YongHyeon if (m == NULL) { 16633c6e15bcSPyun YongHyeon *m_head = NULL; 16643c6e15bcSPyun YongHyeon return (ENOBUFS); 16653c6e15bcSPyun YongHyeon } 16663c6e15bcSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 16673c6e15bcSPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 16683c6e15bcSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 16693c6e15bcSPyun YongHyeon /* 16703c6e15bcSPyun YongHyeon * XXX 16713c6e15bcSPyun YongHyeon * AR81xx requires the first descriptor should 16723c6e15bcSPyun YongHyeon * not include any TCP playload for TSO case. 16733c6e15bcSPyun YongHyeon * (i.e. ethernet header + IP + TCP header only) 16743c6e15bcSPyun YongHyeon * m_pullup(9) above will ensure this too. 16753c6e15bcSPyun YongHyeon * However it's not correct if the first mbuf 16763c6e15bcSPyun YongHyeon * of the chain does not use cluster. 16773c6e15bcSPyun YongHyeon */ 16783c6e15bcSPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 16793c6e15bcSPyun YongHyeon if (m == NULL) { 16803c6e15bcSPyun YongHyeon *m_head = NULL; 16813c6e15bcSPyun YongHyeon return (ENOBUFS); 16823c6e15bcSPyun YongHyeon } 16833c6e15bcSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 16843c6e15bcSPyun YongHyeon /* 16853c6e15bcSPyun YongHyeon * AR81xx requires IP/TCP header size and offset as 16863c6e15bcSPyun YongHyeon * well as TCP pseudo checksum which complicates 16873c6e15bcSPyun YongHyeon * TSO configuration. I guess this comes from the 16883c6e15bcSPyun YongHyeon * adherence to Microsoft NDIS Large Send 16893c6e15bcSPyun YongHyeon * specification which requires insertion of 16903c6e15bcSPyun YongHyeon * pseudo checksum by upper stack. The pseudo 16913c6e15bcSPyun YongHyeon * checksum that NDIS refers to doesn't include 16923c6e15bcSPyun YongHyeon * TCP payload length so ale(4) should recompute 16933c6e15bcSPyun YongHyeon * the pseudo checksum here. Hopefully this wouldn't 16943c6e15bcSPyun YongHyeon * be much burden on modern CPUs. 16953c6e15bcSPyun YongHyeon * Reset IP checksum and recompute TCP pseudo 16963c6e15bcSPyun YongHyeon * checksum as NDIS specification said. 16973c6e15bcSPyun YongHyeon */ 16983c6e15bcSPyun YongHyeon ip->ip_sum = 0; 16993c6e15bcSPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 17003c6e15bcSPyun YongHyeon ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 17013c6e15bcSPyun YongHyeon } 17023c6e15bcSPyun YongHyeon *m_head = m; 17033c6e15bcSPyun YongHyeon } 17043c6e15bcSPyun YongHyeon 17053c6e15bcSPyun YongHyeon si = prod = sc->ale_cdata.ale_tx_prod; 17063c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[prod]; 17073c6e15bcSPyun YongHyeon txd_last = txd; 17083c6e15bcSPyun YongHyeon map = txd->tx_dmamap; 17093c6e15bcSPyun YongHyeon 17103c6e15bcSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map, 17113c6e15bcSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 17123c6e15bcSPyun YongHyeon if (error == EFBIG) { 17133c6e15bcSPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, ALE_MAXTXSEGS); 17143c6e15bcSPyun YongHyeon if (m == NULL) { 17153c6e15bcSPyun YongHyeon m_freem(*m_head); 17163c6e15bcSPyun YongHyeon *m_head = NULL; 17173c6e15bcSPyun YongHyeon return (ENOMEM); 17183c6e15bcSPyun YongHyeon } 17193c6e15bcSPyun YongHyeon *m_head = m; 17203c6e15bcSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map, 17213c6e15bcSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 17223c6e15bcSPyun YongHyeon if (error != 0) { 17233c6e15bcSPyun YongHyeon m_freem(*m_head); 17243c6e15bcSPyun YongHyeon *m_head = NULL; 17253c6e15bcSPyun YongHyeon return (error); 17263c6e15bcSPyun YongHyeon } 17273c6e15bcSPyun YongHyeon } else if (error != 0) 17283c6e15bcSPyun YongHyeon return (error); 17293c6e15bcSPyun YongHyeon if (nsegs == 0) { 17303c6e15bcSPyun YongHyeon m_freem(*m_head); 17313c6e15bcSPyun YongHyeon *m_head = NULL; 17323c6e15bcSPyun YongHyeon return (EIO); 17333c6e15bcSPyun YongHyeon } 17343c6e15bcSPyun YongHyeon 17353c6e15bcSPyun YongHyeon /* Check descriptor overrun. */ 17363c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cnt + nsegs >= ALE_TX_RING_CNT - 2) { 17373c6e15bcSPyun YongHyeon bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, map); 17383c6e15bcSPyun YongHyeon return (ENOBUFS); 17393c6e15bcSPyun YongHyeon } 17403c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, map, BUS_DMASYNC_PREWRITE); 17413c6e15bcSPyun YongHyeon 17423c6e15bcSPyun YongHyeon m = *m_head; 17433c6e15bcSPyun YongHyeon /* Configure Tx checksum offload. */ 17443c6e15bcSPyun YongHyeon if ((m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0) { 17453c6e15bcSPyun YongHyeon /* 17463c6e15bcSPyun YongHyeon * AR81xx supports Tx custom checksum offload feature 17473c6e15bcSPyun YongHyeon * that offloads single 16bit checksum computation. 17483c6e15bcSPyun YongHyeon * So you can choose one among IP, TCP and UDP. 17493c6e15bcSPyun YongHyeon * Normally driver sets checksum start/insertion 17503c6e15bcSPyun YongHyeon * position from the information of TCP/UDP frame as 17513c6e15bcSPyun YongHyeon * TCP/UDP checksum takes more time than that of IP. 17523c6e15bcSPyun YongHyeon * However it seems that custom checksum offload 17533c6e15bcSPyun YongHyeon * requires 4 bytes aligned Tx buffers due to hardware 17543c6e15bcSPyun YongHyeon * bug. 17553c6e15bcSPyun YongHyeon * AR81xx also supports explicit Tx checksum computation 17563c6e15bcSPyun YongHyeon * if it is told that the size of IP header and TCP 17573c6e15bcSPyun YongHyeon * header(for UDP, the header size does not matter 17583c6e15bcSPyun YongHyeon * because it's fixed length). However with this scheme 17593c6e15bcSPyun YongHyeon * TSO does not work so you have to choose one either 17603c6e15bcSPyun YongHyeon * TSO or explicit Tx checksum offload. I chosen TSO 17613c6e15bcSPyun YongHyeon * plus custom checksum offload with work-around which 17623c6e15bcSPyun YongHyeon * will cover most common usage for this consumer 17633c6e15bcSPyun YongHyeon * ethernet controller. The work-around takes a lot of 17643c6e15bcSPyun YongHyeon * CPU cycles if Tx buffer is not aligned on 4 bytes 17653c6e15bcSPyun YongHyeon * boundary, though. 17663c6e15bcSPyun YongHyeon */ 17673c6e15bcSPyun YongHyeon cflags |= ALE_TD_CXSUM; 17683c6e15bcSPyun YongHyeon /* Set checksum start offset. */ 17693c6e15bcSPyun YongHyeon cflags |= (poff << ALE_TD_CSUM_PLOADOFFSET_SHIFT); 17703c6e15bcSPyun YongHyeon /* Set checksum insertion position of TCP/UDP. */ 17713c6e15bcSPyun YongHyeon cflags |= ((poff + m->m_pkthdr.csum_data) << 17723c6e15bcSPyun YongHyeon ALE_TD_CSUM_XSUMOFFSET_SHIFT); 17733c6e15bcSPyun YongHyeon } 17743c6e15bcSPyun YongHyeon 17753c6e15bcSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 17763c6e15bcSPyun YongHyeon /* Request TSO and set MSS. */ 17773c6e15bcSPyun YongHyeon cflags |= ALE_TD_TSO; 17783c6e15bcSPyun YongHyeon cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << ALE_TD_MSS_SHIFT); 17793c6e15bcSPyun YongHyeon /* Set IP/TCP header size. */ 17803c6e15bcSPyun YongHyeon cflags |= ip->ip_hl << ALE_TD_IPHDR_LEN_SHIFT; 17813c6e15bcSPyun YongHyeon cflags |= tcp->th_off << ALE_TD_TCPHDR_LEN_SHIFT; 17823c6e15bcSPyun YongHyeon } 17833c6e15bcSPyun YongHyeon 17843c6e15bcSPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 17853c6e15bcSPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 17863c6e15bcSPyun YongHyeon vtag = ALE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag); 17873c6e15bcSPyun YongHyeon vtag = ((vtag << ALE_TD_VLAN_SHIFT) & ALE_TD_VLAN_MASK); 17883c6e15bcSPyun YongHyeon cflags |= ALE_TD_INSERT_VLAN_TAG; 17893c6e15bcSPyun YongHyeon } 17903c6e15bcSPyun YongHyeon 17913c6e15bcSPyun YongHyeon desc = NULL; 17923c6e15bcSPyun YongHyeon for (i = 0; i < nsegs; i++) { 17933c6e15bcSPyun YongHyeon desc = &sc->ale_cdata.ale_tx_ring[prod]; 17943c6e15bcSPyun YongHyeon desc->addr = htole64(txsegs[i].ds_addr); 17953c6e15bcSPyun YongHyeon desc->len = htole32(ALE_TX_BYTES(txsegs[i].ds_len) | vtag); 17963c6e15bcSPyun YongHyeon desc->flags = htole32(cflags); 17973c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cnt++; 17983c6e15bcSPyun YongHyeon ALE_DESC_INC(prod, ALE_TX_RING_CNT); 17993c6e15bcSPyun YongHyeon } 18003c6e15bcSPyun YongHyeon /* Update producer index. */ 18013c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_prod = prod; 18023c6e15bcSPyun YongHyeon /* Set TSO header on the first descriptor. */ 18033c6e15bcSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 18043c6e15bcSPyun YongHyeon desc = &sc->ale_cdata.ale_tx_ring[si]; 18053c6e15bcSPyun YongHyeon desc->flags |= htole32(ALE_TD_TSO_HDR); 18063c6e15bcSPyun YongHyeon } 18073c6e15bcSPyun YongHyeon 18083c6e15bcSPyun YongHyeon /* Finally set EOP on the last descriptor. */ 18093c6e15bcSPyun YongHyeon prod = (prod + ALE_TX_RING_CNT - 1) % ALE_TX_RING_CNT; 18103c6e15bcSPyun YongHyeon desc = &sc->ale_cdata.ale_tx_ring[prod]; 18113c6e15bcSPyun YongHyeon desc->flags |= htole32(ALE_TD_EOP); 18123c6e15bcSPyun YongHyeon 18133c6e15bcSPyun YongHyeon /* Swap dmamap of the first and the last. */ 18143c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[prod]; 18153c6e15bcSPyun YongHyeon map = txd_last->tx_dmamap; 18163c6e15bcSPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 18173c6e15bcSPyun YongHyeon txd->tx_dmamap = map; 18183c6e15bcSPyun YongHyeon txd->tx_m = m; 18193c6e15bcSPyun YongHyeon 18203c6e15bcSPyun YongHyeon /* Sync descriptors. */ 18213c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 18223c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map, 18233c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 18243c6e15bcSPyun YongHyeon 18253c6e15bcSPyun YongHyeon return (0); 18263c6e15bcSPyun YongHyeon } 18273c6e15bcSPyun YongHyeon 18283c6e15bcSPyun YongHyeon static void 18293c6e15bcSPyun YongHyeon ale_tx_task(void *arg, int pending) 18303c6e15bcSPyun YongHyeon { 18313c6e15bcSPyun YongHyeon struct ifnet *ifp; 18323c6e15bcSPyun YongHyeon 18333c6e15bcSPyun YongHyeon ifp = (struct ifnet *)arg; 18343c6e15bcSPyun YongHyeon ale_start(ifp); 18353c6e15bcSPyun YongHyeon } 18363c6e15bcSPyun YongHyeon 18373c6e15bcSPyun YongHyeon static void 18383c6e15bcSPyun YongHyeon ale_start(struct ifnet *ifp) 18393c6e15bcSPyun YongHyeon { 18403c6e15bcSPyun YongHyeon struct ale_softc *sc; 18413c6e15bcSPyun YongHyeon struct mbuf *m_head; 18423c6e15bcSPyun YongHyeon int enq; 18433c6e15bcSPyun YongHyeon 18443c6e15bcSPyun YongHyeon sc = ifp->if_softc; 18453c6e15bcSPyun YongHyeon 18463c6e15bcSPyun YongHyeon ALE_LOCK(sc); 18473c6e15bcSPyun YongHyeon 18483c6e15bcSPyun YongHyeon /* Reclaim transmitted frames. */ 18493c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cnt >= ALE_TX_DESC_HIWAT) 18503c6e15bcSPyun YongHyeon ale_txeof(sc); 18513c6e15bcSPyun YongHyeon 18523c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 18533c6e15bcSPyun YongHyeon IFF_DRV_RUNNING || (sc->ale_flags & ALE_FLAG_LINK) == 0) { 18543c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 18553c6e15bcSPyun YongHyeon return; 18563c6e15bcSPyun YongHyeon } 18573c6e15bcSPyun YongHyeon 18583c6e15bcSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 18593c6e15bcSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 18603c6e15bcSPyun YongHyeon if (m_head == NULL) 18613c6e15bcSPyun YongHyeon break; 18623c6e15bcSPyun YongHyeon /* 18633c6e15bcSPyun YongHyeon * Pack the data into the transmit ring. If we 18643c6e15bcSPyun YongHyeon * don't have room, set the OACTIVE flag and wait 18653c6e15bcSPyun YongHyeon * for the NIC to drain the ring. 18663c6e15bcSPyun YongHyeon */ 18673c6e15bcSPyun YongHyeon if (ale_encap(sc, &m_head)) { 18683c6e15bcSPyun YongHyeon if (m_head == NULL) 18693c6e15bcSPyun YongHyeon break; 18703c6e15bcSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 18713c6e15bcSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 18723c6e15bcSPyun YongHyeon break; 18733c6e15bcSPyun YongHyeon } 18743c6e15bcSPyun YongHyeon 18753c6e15bcSPyun YongHyeon enq++; 18763c6e15bcSPyun YongHyeon /* 18773c6e15bcSPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 18783c6e15bcSPyun YongHyeon * to him. 18793c6e15bcSPyun YongHyeon */ 18803c6e15bcSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 18813c6e15bcSPyun YongHyeon } 18823c6e15bcSPyun YongHyeon 18833c6e15bcSPyun YongHyeon if (enq > 0) { 18843c6e15bcSPyun YongHyeon /* Kick. */ 18853c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MBOX_TPD_PROD_IDX, 18863c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_prod); 18873c6e15bcSPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 18883c6e15bcSPyun YongHyeon sc->ale_watchdog_timer = ALE_TX_TIMEOUT; 18893c6e15bcSPyun YongHyeon } 18903c6e15bcSPyun YongHyeon 18913c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 18923c6e15bcSPyun YongHyeon } 18933c6e15bcSPyun YongHyeon 18943c6e15bcSPyun YongHyeon static void 18953c6e15bcSPyun YongHyeon ale_watchdog(struct ale_softc *sc) 18963c6e15bcSPyun YongHyeon { 18973c6e15bcSPyun YongHyeon struct ifnet *ifp; 18983c6e15bcSPyun YongHyeon 18993c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 19003c6e15bcSPyun YongHyeon 19013c6e15bcSPyun YongHyeon if (sc->ale_watchdog_timer == 0 || --sc->ale_watchdog_timer) 19023c6e15bcSPyun YongHyeon return; 19033c6e15bcSPyun YongHyeon 19043c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 19053c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_LINK) == 0) { 19063c6e15bcSPyun YongHyeon if_printf(sc->ale_ifp, "watchdog timeout (lost link)\n"); 19073c6e15bcSPyun YongHyeon ifp->if_oerrors++; 19083c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 19093c6e15bcSPyun YongHyeon ale_init_locked(sc); 19103c6e15bcSPyun YongHyeon return; 19113c6e15bcSPyun YongHyeon } 19123c6e15bcSPyun YongHyeon if_printf(sc->ale_ifp, "watchdog timeout -- resetting\n"); 19133c6e15bcSPyun YongHyeon ifp->if_oerrors++; 19143c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 19153c6e15bcSPyun YongHyeon ale_init_locked(sc); 19163c6e15bcSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 19173c6e15bcSPyun YongHyeon taskqueue_enqueue(sc->ale_tq, &sc->ale_tx_task); 19183c6e15bcSPyun YongHyeon } 19193c6e15bcSPyun YongHyeon 19203c6e15bcSPyun YongHyeon static int 19213c6e15bcSPyun YongHyeon ale_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 19223c6e15bcSPyun YongHyeon { 19233c6e15bcSPyun YongHyeon struct ale_softc *sc; 19243c6e15bcSPyun YongHyeon struct ifreq *ifr; 19253c6e15bcSPyun YongHyeon struct mii_data *mii; 19263c6e15bcSPyun YongHyeon int error, mask; 19273c6e15bcSPyun YongHyeon 19283c6e15bcSPyun YongHyeon sc = ifp->if_softc; 19293c6e15bcSPyun YongHyeon ifr = (struct ifreq *)data; 19303c6e15bcSPyun YongHyeon error = 0; 19313c6e15bcSPyun YongHyeon switch (cmd) { 19323c6e15bcSPyun YongHyeon case SIOCSIFMTU: 19333c6e15bcSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ALE_JUMBO_MTU || 19343c6e15bcSPyun YongHyeon ((sc->ale_flags & ALE_FLAG_JUMBO) == 0 && 19353c6e15bcSPyun YongHyeon ifr->ifr_mtu > ETHERMTU)) 19363c6e15bcSPyun YongHyeon error = EINVAL; 19373c6e15bcSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 19383c6e15bcSPyun YongHyeon ALE_LOCK(sc); 19393c6e15bcSPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 19403c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 19413c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 19423c6e15bcSPyun YongHyeon ale_init_locked(sc); 19433c6e15bcSPyun YongHyeon } 19443c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 19453c6e15bcSPyun YongHyeon } 19463c6e15bcSPyun YongHyeon break; 19473c6e15bcSPyun YongHyeon case SIOCSIFFLAGS: 19483c6e15bcSPyun YongHyeon ALE_LOCK(sc); 19493c6e15bcSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 19503c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 19513c6e15bcSPyun YongHyeon if (((ifp->if_flags ^ sc->ale_if_flags) 19523c6e15bcSPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 19533c6e15bcSPyun YongHyeon ale_rxfilter(sc); 19543c6e15bcSPyun YongHyeon } else { 19553c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_DETACH) == 0) 19563c6e15bcSPyun YongHyeon ale_init_locked(sc); 19573c6e15bcSPyun YongHyeon } 19583c6e15bcSPyun YongHyeon } else { 19593c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 19603c6e15bcSPyun YongHyeon ale_stop(sc); 19613c6e15bcSPyun YongHyeon } 19623c6e15bcSPyun YongHyeon sc->ale_if_flags = ifp->if_flags; 19633c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 19643c6e15bcSPyun YongHyeon break; 19653c6e15bcSPyun YongHyeon case SIOCADDMULTI: 19663c6e15bcSPyun YongHyeon case SIOCDELMULTI: 19673c6e15bcSPyun YongHyeon ALE_LOCK(sc); 19683c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 19693c6e15bcSPyun YongHyeon ale_rxfilter(sc); 19703c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 19713c6e15bcSPyun YongHyeon break; 19723c6e15bcSPyun YongHyeon case SIOCSIFMEDIA: 19733c6e15bcSPyun YongHyeon case SIOCGIFMEDIA: 19743c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 19753c6e15bcSPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 19763c6e15bcSPyun YongHyeon break; 19773c6e15bcSPyun YongHyeon case SIOCSIFCAP: 19783c6e15bcSPyun YongHyeon ALE_LOCK(sc); 19793c6e15bcSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 19803c6e15bcSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 19813c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 19823c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 19833c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 19843c6e15bcSPyun YongHyeon ifp->if_hwassist |= ALE_CSUM_FEATURES; 19853c6e15bcSPyun YongHyeon else 19863c6e15bcSPyun YongHyeon ifp->if_hwassist &= ~ALE_CSUM_FEATURES; 19873c6e15bcSPyun YongHyeon } 19883c6e15bcSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 19893c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 19903c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 19913c6e15bcSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 19923c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 19933c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 19943c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 19953c6e15bcSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 19963c6e15bcSPyun YongHyeon else 19973c6e15bcSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 19983c6e15bcSPyun YongHyeon } 19993c6e15bcSPyun YongHyeon 20003c6e15bcSPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0 && 20013c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0) 20023c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 20033c6e15bcSPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 20043c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 20053c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 20063c6e15bcSPyun YongHyeon 20073c6e15bcSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 20083c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 20093c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 20103c6e15bcSPyun YongHyeon ale_rxvlan(sc); 20113c6e15bcSPyun YongHyeon } 20123c6e15bcSPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 20133c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 20143c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 20153c6e15bcSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 20163c6e15bcSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 20173c6e15bcSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 20183c6e15bcSPyun YongHyeon /* 20193c6e15bcSPyun YongHyeon * VLAN hardware tagging is required to do checksum 20203c6e15bcSPyun YongHyeon * offload or TSO on VLAN interface. Checksum offload 20213c6e15bcSPyun YongHyeon * on VLAN interface also requires hardware checksum 20223c6e15bcSPyun YongHyeon * offload of parent interface. 20233c6e15bcSPyun YongHyeon */ 20243c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) == 0) 20253c6e15bcSPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWCSUM; 20263c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 20273c6e15bcSPyun YongHyeon ifp->if_capenable &= 20283c6e15bcSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 20293c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 20303c6e15bcSPyun YongHyeon VLAN_CAPABILITIES(ifp); 20313c6e15bcSPyun YongHyeon break; 20323c6e15bcSPyun YongHyeon default: 20333c6e15bcSPyun YongHyeon error = ether_ioctl(ifp, cmd, data); 20343c6e15bcSPyun YongHyeon break; 20353c6e15bcSPyun YongHyeon } 20363c6e15bcSPyun YongHyeon 20373c6e15bcSPyun YongHyeon return (error); 20383c6e15bcSPyun YongHyeon } 20393c6e15bcSPyun YongHyeon 20403c6e15bcSPyun YongHyeon static void 20413c6e15bcSPyun YongHyeon ale_mac_config(struct ale_softc *sc) 20423c6e15bcSPyun YongHyeon { 20433c6e15bcSPyun YongHyeon struct mii_data *mii; 20443c6e15bcSPyun YongHyeon uint32_t reg; 20453c6e15bcSPyun YongHyeon 20463c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 20473c6e15bcSPyun YongHyeon 20483c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 20493c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MAC_CFG); 20503c6e15bcSPyun YongHyeon reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC | 20513c6e15bcSPyun YongHyeon MAC_CFG_SPEED_MASK); 20523c6e15bcSPyun YongHyeon /* Reprogram MAC with resolved speed/duplex. */ 20533c6e15bcSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 20543c6e15bcSPyun YongHyeon case IFM_10_T: 20553c6e15bcSPyun YongHyeon case IFM_100_TX: 20563c6e15bcSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 20573c6e15bcSPyun YongHyeon break; 20583c6e15bcSPyun YongHyeon case IFM_1000_T: 20593c6e15bcSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 20603c6e15bcSPyun YongHyeon break; 20613c6e15bcSPyun YongHyeon } 20623c6e15bcSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 20633c6e15bcSPyun YongHyeon reg |= MAC_CFG_FULL_DUPLEX; 20643c6e15bcSPyun YongHyeon #ifdef notyet 20653c6e15bcSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 20663c6e15bcSPyun YongHyeon reg |= MAC_CFG_TX_FC; 20673c6e15bcSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 20683c6e15bcSPyun YongHyeon reg |= MAC_CFG_RX_FC; 20693c6e15bcSPyun YongHyeon #endif 20703c6e15bcSPyun YongHyeon } 20713c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 20723c6e15bcSPyun YongHyeon } 20733c6e15bcSPyun YongHyeon 20743c6e15bcSPyun YongHyeon static void 20753c6e15bcSPyun YongHyeon ale_link_task(void *arg, int pending) 20763c6e15bcSPyun YongHyeon { 20773c6e15bcSPyun YongHyeon struct ale_softc *sc; 20783c6e15bcSPyun YongHyeon struct mii_data *mii; 20793c6e15bcSPyun YongHyeon struct ifnet *ifp; 20803c6e15bcSPyun YongHyeon uint32_t reg; 20813c6e15bcSPyun YongHyeon 20823c6e15bcSPyun YongHyeon sc = (struct ale_softc *)arg; 20833c6e15bcSPyun YongHyeon 20843c6e15bcSPyun YongHyeon ALE_LOCK(sc); 20853c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 20863c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 20873c6e15bcSPyun YongHyeon if (mii == NULL || ifp == NULL || 20883c6e15bcSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 20893c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 20903c6e15bcSPyun YongHyeon return; 20913c6e15bcSPyun YongHyeon } 20923c6e15bcSPyun YongHyeon 20933c6e15bcSPyun YongHyeon sc->ale_flags &= ~ALE_FLAG_LINK; 20943c6e15bcSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 20953c6e15bcSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 20963c6e15bcSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 20973c6e15bcSPyun YongHyeon case IFM_10_T: 20983c6e15bcSPyun YongHyeon case IFM_100_TX: 20993c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_LINK; 21003c6e15bcSPyun YongHyeon break; 21013c6e15bcSPyun YongHyeon case IFM_1000_T: 21023c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0) 21033c6e15bcSPyun YongHyeon sc->ale_flags |= ALE_FLAG_LINK; 21043c6e15bcSPyun YongHyeon break; 21053c6e15bcSPyun YongHyeon default: 21063c6e15bcSPyun YongHyeon break; 21073c6e15bcSPyun YongHyeon } 21083c6e15bcSPyun YongHyeon } 21093c6e15bcSPyun YongHyeon 21103c6e15bcSPyun YongHyeon /* Stop Rx/Tx MACs. */ 21113c6e15bcSPyun YongHyeon ale_stop_mac(sc); 21123c6e15bcSPyun YongHyeon 21133c6e15bcSPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 21143c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_LINK) != 0) { 21153c6e15bcSPyun YongHyeon ale_mac_config(sc); 21163c6e15bcSPyun YongHyeon /* Reenable Tx/Rx MACs. */ 21173c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MAC_CFG); 21183c6e15bcSPyun YongHyeon reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 21193c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 21203c6e15bcSPyun YongHyeon } 21213c6e15bcSPyun YongHyeon 21223c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 21233c6e15bcSPyun YongHyeon } 21243c6e15bcSPyun YongHyeon 21253c6e15bcSPyun YongHyeon static void 21263c6e15bcSPyun YongHyeon ale_stats_clear(struct ale_softc *sc) 21273c6e15bcSPyun YongHyeon { 21283c6e15bcSPyun YongHyeon struct smb sb; 21293c6e15bcSPyun YongHyeon uint32_t *reg; 21303c6e15bcSPyun YongHyeon int i; 21313c6e15bcSPyun YongHyeon 21323c6e15bcSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) { 21333c6e15bcSPyun YongHyeon CSR_READ_4(sc, ALE_RX_MIB_BASE + i); 21343c6e15bcSPyun YongHyeon i += sizeof(uint32_t); 21353c6e15bcSPyun YongHyeon } 21363c6e15bcSPyun YongHyeon /* Read Tx statistics. */ 21373c6e15bcSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) { 21383c6e15bcSPyun YongHyeon CSR_READ_4(sc, ALE_TX_MIB_BASE + i); 21393c6e15bcSPyun YongHyeon i += sizeof(uint32_t); 21403c6e15bcSPyun YongHyeon } 21413c6e15bcSPyun YongHyeon } 21423c6e15bcSPyun YongHyeon 21433c6e15bcSPyun YongHyeon static void 21443c6e15bcSPyun YongHyeon ale_stats_update(struct ale_softc *sc) 21453c6e15bcSPyun YongHyeon { 21463c6e15bcSPyun YongHyeon struct ale_hw_stats *stat; 21473c6e15bcSPyun YongHyeon struct smb sb, *smb; 21483c6e15bcSPyun YongHyeon struct ifnet *ifp; 21493c6e15bcSPyun YongHyeon uint32_t *reg; 21503c6e15bcSPyun YongHyeon int i; 21513c6e15bcSPyun YongHyeon 21523c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 21533c6e15bcSPyun YongHyeon 21543c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 21553c6e15bcSPyun YongHyeon stat = &sc->ale_stats; 21563c6e15bcSPyun YongHyeon smb = &sb; 21573c6e15bcSPyun YongHyeon 21583c6e15bcSPyun YongHyeon /* Read Rx statistics. */ 21593c6e15bcSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) { 21603c6e15bcSPyun YongHyeon *reg = CSR_READ_4(sc, ALE_RX_MIB_BASE + i); 21613c6e15bcSPyun YongHyeon i += sizeof(uint32_t); 21623c6e15bcSPyun YongHyeon } 21633c6e15bcSPyun YongHyeon /* Read Tx statistics. */ 21643c6e15bcSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) { 21653c6e15bcSPyun YongHyeon *reg = CSR_READ_4(sc, ALE_TX_MIB_BASE + i); 21663c6e15bcSPyun YongHyeon i += sizeof(uint32_t); 21673c6e15bcSPyun YongHyeon } 21683c6e15bcSPyun YongHyeon 21693c6e15bcSPyun YongHyeon /* Rx stats. */ 21703c6e15bcSPyun YongHyeon stat->rx_frames += smb->rx_frames; 21713c6e15bcSPyun YongHyeon stat->rx_bcast_frames += smb->rx_bcast_frames; 21723c6e15bcSPyun YongHyeon stat->rx_mcast_frames += smb->rx_mcast_frames; 21733c6e15bcSPyun YongHyeon stat->rx_pause_frames += smb->rx_pause_frames; 21743c6e15bcSPyun YongHyeon stat->rx_control_frames += smb->rx_control_frames; 21753c6e15bcSPyun YongHyeon stat->rx_crcerrs += smb->rx_crcerrs; 21763c6e15bcSPyun YongHyeon stat->rx_lenerrs += smb->rx_lenerrs; 21773c6e15bcSPyun YongHyeon stat->rx_bytes += smb->rx_bytes; 21783c6e15bcSPyun YongHyeon stat->rx_runts += smb->rx_runts; 21793c6e15bcSPyun YongHyeon stat->rx_fragments += smb->rx_fragments; 21803c6e15bcSPyun YongHyeon stat->rx_pkts_64 += smb->rx_pkts_64; 21813c6e15bcSPyun YongHyeon stat->rx_pkts_65_127 += smb->rx_pkts_65_127; 21823c6e15bcSPyun YongHyeon stat->rx_pkts_128_255 += smb->rx_pkts_128_255; 21833c6e15bcSPyun YongHyeon stat->rx_pkts_256_511 += smb->rx_pkts_256_511; 21843c6e15bcSPyun YongHyeon stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023; 21853c6e15bcSPyun YongHyeon stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518; 21863c6e15bcSPyun YongHyeon stat->rx_pkts_1519_max += smb->rx_pkts_1519_max; 21873c6e15bcSPyun YongHyeon stat->rx_pkts_truncated += smb->rx_pkts_truncated; 21883c6e15bcSPyun YongHyeon stat->rx_fifo_oflows += smb->rx_fifo_oflows; 21893c6e15bcSPyun YongHyeon stat->rx_rrs_errs += smb->rx_rrs_errs; 21903c6e15bcSPyun YongHyeon stat->rx_alignerrs += smb->rx_alignerrs; 21913c6e15bcSPyun YongHyeon stat->rx_bcast_bytes += smb->rx_bcast_bytes; 21923c6e15bcSPyun YongHyeon stat->rx_mcast_bytes += smb->rx_mcast_bytes; 21933c6e15bcSPyun YongHyeon stat->rx_pkts_filtered += smb->rx_pkts_filtered; 21943c6e15bcSPyun YongHyeon 21953c6e15bcSPyun YongHyeon /* Tx stats. */ 21963c6e15bcSPyun YongHyeon stat->tx_frames += smb->tx_frames; 21973c6e15bcSPyun YongHyeon stat->tx_bcast_frames += smb->tx_bcast_frames; 21983c6e15bcSPyun YongHyeon stat->tx_mcast_frames += smb->tx_mcast_frames; 21993c6e15bcSPyun YongHyeon stat->tx_pause_frames += smb->tx_pause_frames; 22003c6e15bcSPyun YongHyeon stat->tx_excess_defer += smb->tx_excess_defer; 22013c6e15bcSPyun YongHyeon stat->tx_control_frames += smb->tx_control_frames; 22023c6e15bcSPyun YongHyeon stat->tx_deferred += smb->tx_deferred; 22033c6e15bcSPyun YongHyeon stat->tx_bytes += smb->tx_bytes; 22043c6e15bcSPyun YongHyeon stat->tx_pkts_64 += smb->tx_pkts_64; 22053c6e15bcSPyun YongHyeon stat->tx_pkts_65_127 += smb->tx_pkts_65_127; 22063c6e15bcSPyun YongHyeon stat->tx_pkts_128_255 += smb->tx_pkts_128_255; 22073c6e15bcSPyun YongHyeon stat->tx_pkts_256_511 += smb->tx_pkts_256_511; 22083c6e15bcSPyun YongHyeon stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023; 22093c6e15bcSPyun YongHyeon stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518; 22103c6e15bcSPyun YongHyeon stat->tx_pkts_1519_max += smb->tx_pkts_1519_max; 22113c6e15bcSPyun YongHyeon stat->tx_single_colls += smb->tx_single_colls; 22123c6e15bcSPyun YongHyeon stat->tx_multi_colls += smb->tx_multi_colls; 22133c6e15bcSPyun YongHyeon stat->tx_late_colls += smb->tx_late_colls; 22143c6e15bcSPyun YongHyeon stat->tx_excess_colls += smb->tx_excess_colls; 22153c6e15bcSPyun YongHyeon stat->tx_abort += smb->tx_abort; 22163c6e15bcSPyun YongHyeon stat->tx_underrun += smb->tx_underrun; 22173c6e15bcSPyun YongHyeon stat->tx_desc_underrun += smb->tx_desc_underrun; 22183c6e15bcSPyun YongHyeon stat->tx_lenerrs += smb->tx_lenerrs; 22193c6e15bcSPyun YongHyeon stat->tx_pkts_truncated += smb->tx_pkts_truncated; 22203c6e15bcSPyun YongHyeon stat->tx_bcast_bytes += smb->tx_bcast_bytes; 22213c6e15bcSPyun YongHyeon stat->tx_mcast_bytes += smb->tx_mcast_bytes; 22223c6e15bcSPyun YongHyeon 22233c6e15bcSPyun YongHyeon /* Update counters in ifnet. */ 22243c6e15bcSPyun YongHyeon ifp->if_opackets += smb->tx_frames; 22253c6e15bcSPyun YongHyeon 22263c6e15bcSPyun YongHyeon ifp->if_collisions += smb->tx_single_colls + 22273c6e15bcSPyun YongHyeon smb->tx_multi_colls * 2 + smb->tx_late_colls + 22283c6e15bcSPyun YongHyeon smb->tx_abort * HDPX_CFG_RETRY_DEFAULT; 22293c6e15bcSPyun YongHyeon 22303c6e15bcSPyun YongHyeon /* 22313c6e15bcSPyun YongHyeon * XXX 22323c6e15bcSPyun YongHyeon * tx_pkts_truncated counter looks suspicious. It constantly 22333c6e15bcSPyun YongHyeon * increments with no sign of Tx errors. This may indicate 22343c6e15bcSPyun YongHyeon * the counter name is not correct one so I've removed the 22353c6e15bcSPyun YongHyeon * counter in output errors. 22363c6e15bcSPyun YongHyeon */ 22373c6e15bcSPyun YongHyeon ifp->if_oerrors += smb->tx_abort + smb->tx_late_colls + 22383c6e15bcSPyun YongHyeon smb->tx_underrun; 22393c6e15bcSPyun YongHyeon 22403c6e15bcSPyun YongHyeon ifp->if_ipackets += smb->rx_frames; 22413c6e15bcSPyun YongHyeon 22423c6e15bcSPyun YongHyeon ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs + 22433c6e15bcSPyun YongHyeon smb->rx_runts + smb->rx_pkts_truncated + 22443c6e15bcSPyun YongHyeon smb->rx_fifo_oflows + smb->rx_rrs_errs + 22453c6e15bcSPyun YongHyeon smb->rx_alignerrs; 22463c6e15bcSPyun YongHyeon } 22473c6e15bcSPyun YongHyeon 22483c6e15bcSPyun YongHyeon static int 22493c6e15bcSPyun YongHyeon ale_intr(void *arg) 22503c6e15bcSPyun YongHyeon { 22513c6e15bcSPyun YongHyeon struct ale_softc *sc; 22523c6e15bcSPyun YongHyeon uint32_t status; 22533c6e15bcSPyun YongHyeon 22543c6e15bcSPyun YongHyeon sc = (struct ale_softc *)arg; 22553c6e15bcSPyun YongHyeon 22563c6e15bcSPyun YongHyeon status = CSR_READ_4(sc, ALE_INTR_STATUS); 22573c6e15bcSPyun YongHyeon if ((status & ALE_INTRS) == 0) 22583c6e15bcSPyun YongHyeon return (FILTER_STRAY); 22593c6e15bcSPyun YongHyeon /* Disable interrupts. */ 22603c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, INTR_DIS_INT); 22613c6e15bcSPyun YongHyeon taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task); 22623c6e15bcSPyun YongHyeon 22633c6e15bcSPyun YongHyeon return (FILTER_HANDLED); 22643c6e15bcSPyun YongHyeon } 22653c6e15bcSPyun YongHyeon 22663c6e15bcSPyun YongHyeon static void 22673c6e15bcSPyun YongHyeon ale_int_task(void *arg, int pending) 22683c6e15bcSPyun YongHyeon { 22693c6e15bcSPyun YongHyeon struct ale_softc *sc; 22703c6e15bcSPyun YongHyeon struct ifnet *ifp; 22713c6e15bcSPyun YongHyeon uint32_t status; 22723c6e15bcSPyun YongHyeon int more; 22733c6e15bcSPyun YongHyeon 22743c6e15bcSPyun YongHyeon sc = (struct ale_softc *)arg; 22753c6e15bcSPyun YongHyeon 22763c6e15bcSPyun YongHyeon status = CSR_READ_4(sc, ALE_INTR_STATUS); 22773c6e15bcSPyun YongHyeon more = atomic_readandclear_int(&sc->ale_morework); 22783c6e15bcSPyun YongHyeon if (more != 0) 22793c6e15bcSPyun YongHyeon status |= INTR_RX_PKT; 22803c6e15bcSPyun YongHyeon if ((status & ALE_INTRS) == 0) 22813c6e15bcSPyun YongHyeon goto done; 22823c6e15bcSPyun YongHyeon 22833c6e15bcSPyun YongHyeon /* Acknowledge interrupts but still disable interrupts. */ 22843c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, status | INTR_DIS_INT); 22853c6e15bcSPyun YongHyeon 22863c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 22873c6e15bcSPyun YongHyeon more = 0; 22883c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 22893c6e15bcSPyun YongHyeon more = ale_rxeof(sc, sc->ale_process_limit); 22903c6e15bcSPyun YongHyeon if (more == EAGAIN) 22913c6e15bcSPyun YongHyeon atomic_set_int(&sc->ale_morework, 1); 22923c6e15bcSPyun YongHyeon else if (more == EIO) { 22933c6e15bcSPyun YongHyeon ALE_LOCK(sc); 22943c6e15bcSPyun YongHyeon sc->ale_stats.reset_brk_seq++; 22953c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 22963c6e15bcSPyun YongHyeon ale_init_locked(sc); 22973c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 22983c6e15bcSPyun YongHyeon return; 22993c6e15bcSPyun YongHyeon } 23003c6e15bcSPyun YongHyeon 23013c6e15bcSPyun YongHyeon if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) { 23023c6e15bcSPyun YongHyeon if ((status & INTR_DMA_RD_TO_RST) != 0) 23033c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 23043c6e15bcSPyun YongHyeon "DMA read error! -- resetting\n"); 23053c6e15bcSPyun YongHyeon if ((status & INTR_DMA_WR_TO_RST) != 0) 23063c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 23073c6e15bcSPyun YongHyeon "DMA write error! -- resetting\n"); 23083c6e15bcSPyun YongHyeon ALE_LOCK(sc); 23093c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 23103c6e15bcSPyun YongHyeon ale_init_locked(sc); 23113c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 23123c6e15bcSPyun YongHyeon return; 23133c6e15bcSPyun YongHyeon } 23143c6e15bcSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 23153c6e15bcSPyun YongHyeon taskqueue_enqueue(sc->ale_tq, &sc->ale_tx_task); 23163c6e15bcSPyun YongHyeon } 23173c6e15bcSPyun YongHyeon 23183c6e15bcSPyun YongHyeon if (more == EAGAIN || 23193c6e15bcSPyun YongHyeon (CSR_READ_4(sc, ALE_INTR_STATUS) & ALE_INTRS) != 0) { 23203c6e15bcSPyun YongHyeon taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task); 23213c6e15bcSPyun YongHyeon return; 23223c6e15bcSPyun YongHyeon } 23233c6e15bcSPyun YongHyeon 23243c6e15bcSPyun YongHyeon done: 23253c6e15bcSPyun YongHyeon /* Re-enable interrupts. */ 23263c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, 0x7FFFFFFF); 23273c6e15bcSPyun YongHyeon } 23283c6e15bcSPyun YongHyeon 23293c6e15bcSPyun YongHyeon static void 23303c6e15bcSPyun YongHyeon ale_txeof(struct ale_softc *sc) 23313c6e15bcSPyun YongHyeon { 23323c6e15bcSPyun YongHyeon struct ifnet *ifp; 23333c6e15bcSPyun YongHyeon struct ale_txdesc *txd; 23343c6e15bcSPyun YongHyeon uint32_t cons, prod; 23353c6e15bcSPyun YongHyeon int prog; 23363c6e15bcSPyun YongHyeon 23373c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 23383c6e15bcSPyun YongHyeon 23393c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 23403c6e15bcSPyun YongHyeon 23413c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cnt == 0) 23423c6e15bcSPyun YongHyeon return; 23433c6e15bcSPyun YongHyeon 23443c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 23453c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map, 23463c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 23473c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0) { 23483c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag, 23493c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map, 23503c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 23513c6e15bcSPyun YongHyeon prod = *sc->ale_cdata.ale_tx_cmb & TPD_CNT_MASK; 23523c6e15bcSPyun YongHyeon } else 23533c6e15bcSPyun YongHyeon prod = CSR_READ_2(sc, ALE_TPD_CONS_IDX); 23543c6e15bcSPyun YongHyeon cons = sc->ale_cdata.ale_tx_cons; 23553c6e15bcSPyun YongHyeon /* 23563c6e15bcSPyun YongHyeon * Go through our Tx list and free mbufs for those 23573c6e15bcSPyun YongHyeon * frames which have been transmitted. 23583c6e15bcSPyun YongHyeon */ 23593c6e15bcSPyun YongHyeon for (prog = 0; cons != prod; prog++, 23603c6e15bcSPyun YongHyeon ALE_DESC_INC(cons, ALE_TX_RING_CNT)) { 23613c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cnt <= 0) 23623c6e15bcSPyun YongHyeon break; 23633c6e15bcSPyun YongHyeon prog++; 23643c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 23653c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cnt--; 23663c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[cons]; 23673c6e15bcSPyun YongHyeon if (txd->tx_m != NULL) { 23683c6e15bcSPyun YongHyeon /* Reclaim transmitted mbufs. */ 23693c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, 23703c6e15bcSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 23713c6e15bcSPyun YongHyeon bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, 23723c6e15bcSPyun YongHyeon txd->tx_dmamap); 23733c6e15bcSPyun YongHyeon m_freem(txd->tx_m); 23743c6e15bcSPyun YongHyeon txd->tx_m = NULL; 23753c6e15bcSPyun YongHyeon } 23763c6e15bcSPyun YongHyeon } 23773c6e15bcSPyun YongHyeon 23783c6e15bcSPyun YongHyeon if (prog > 0) { 23793c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cons = cons; 23803c6e15bcSPyun YongHyeon /* 23813c6e15bcSPyun YongHyeon * Unarm watchdog timer only when there is no pending 23823c6e15bcSPyun YongHyeon * Tx descriptors in queue. 23833c6e15bcSPyun YongHyeon */ 23843c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_tx_cnt == 0) 23853c6e15bcSPyun YongHyeon sc->ale_watchdog_timer = 0; 23863c6e15bcSPyun YongHyeon } 23873c6e15bcSPyun YongHyeon } 23883c6e15bcSPyun YongHyeon 23893c6e15bcSPyun YongHyeon static void 23903c6e15bcSPyun YongHyeon ale_rx_update_page(struct ale_softc *sc, struct ale_rx_page **page, 23913c6e15bcSPyun YongHyeon uint32_t length, uint32_t *prod) 23923c6e15bcSPyun YongHyeon { 23933c6e15bcSPyun YongHyeon struct ale_rx_page *rx_page; 23943c6e15bcSPyun YongHyeon 23953c6e15bcSPyun YongHyeon rx_page = *page; 23963c6e15bcSPyun YongHyeon /* Update consumer position. */ 23973c6e15bcSPyun YongHyeon rx_page->cons += roundup(length + sizeof(struct rx_rs), 23983c6e15bcSPyun YongHyeon ALE_RX_PAGE_ALIGN); 23993c6e15bcSPyun YongHyeon if (rx_page->cons >= ALE_RX_PAGE_SZ) { 24003c6e15bcSPyun YongHyeon /* 24013c6e15bcSPyun YongHyeon * End of Rx page reached, let hardware reuse 24023c6e15bcSPyun YongHyeon * this page. 24033c6e15bcSPyun YongHyeon */ 24043c6e15bcSPyun YongHyeon rx_page->cons = 0; 24053c6e15bcSPyun YongHyeon *rx_page->cmb_addr = 0; 24063c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 24073c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 24083c6e15bcSPyun YongHyeon CSR_WRITE_1(sc, ALE_RXF0_PAGE0 + sc->ale_cdata.ale_rx_curp, 24093c6e15bcSPyun YongHyeon RXF_VALID); 24103c6e15bcSPyun YongHyeon /* Switch to alternate Rx page. */ 24113c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_curp ^= 1; 24123c6e15bcSPyun YongHyeon rx_page = *page = 24133c6e15bcSPyun YongHyeon &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp]; 24143c6e15bcSPyun YongHyeon /* Page flipped, sync CMB and Rx page. */ 24153c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 24163c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 24173c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 24183c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 24193c6e15bcSPyun YongHyeon /* Sync completed, cache updated producer index. */ 24203c6e15bcSPyun YongHyeon *prod = *rx_page->cmb_addr; 24213c6e15bcSPyun YongHyeon } 24223c6e15bcSPyun YongHyeon } 24233c6e15bcSPyun YongHyeon 24243c6e15bcSPyun YongHyeon 24253c6e15bcSPyun YongHyeon /* 24263c6e15bcSPyun YongHyeon * It seems that AR81xx controller can compute partial checksum. 24273c6e15bcSPyun YongHyeon * The partial checksum value can be used to accelerate checksum 24283c6e15bcSPyun YongHyeon * computation for fragmented TCP/UDP packets. Upper network stack 24293c6e15bcSPyun YongHyeon * already takes advantage of the partial checksum value in IP 24303c6e15bcSPyun YongHyeon * reassembly stage. But I'm not sure the correctness of the 24313c6e15bcSPyun YongHyeon * partial hardware checksum assistance due to lack of data sheet. 24323c6e15bcSPyun YongHyeon * In addition, the Rx feature of controller that requires copying 24333c6e15bcSPyun YongHyeon * for every frames effectively nullifies one of most nice offload 24343c6e15bcSPyun YongHyeon * capability of controller. 24353c6e15bcSPyun YongHyeon */ 24363c6e15bcSPyun YongHyeon static void 24373c6e15bcSPyun YongHyeon ale_rxcsum(struct ale_softc *sc, struct mbuf *m, uint32_t status) 24383c6e15bcSPyun YongHyeon { 24393c6e15bcSPyun YongHyeon struct ifnet *ifp; 24403c6e15bcSPyun YongHyeon struct ip *ip; 24413c6e15bcSPyun YongHyeon char *p; 24423c6e15bcSPyun YongHyeon 24433c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 24443c6e15bcSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 24453c6e15bcSPyun YongHyeon if ((status & ALE_RD_IPCSUM_NOK) == 0) 24463c6e15bcSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 24473c6e15bcSPyun YongHyeon 24483c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_RXCSUM_BUG) == 0) { 24493c6e15bcSPyun YongHyeon if (((status & ALE_RD_IPV4_FRAG) == 0) && 24503c6e15bcSPyun YongHyeon ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0) && 24513c6e15bcSPyun YongHyeon ((status & ALE_RD_TCP_UDPCSUM_NOK) == 0)) { 24523c6e15bcSPyun YongHyeon m->m_pkthdr.csum_flags |= 24533c6e15bcSPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 24543c6e15bcSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 24553c6e15bcSPyun YongHyeon } 24563c6e15bcSPyun YongHyeon } else { 24573c6e15bcSPyun YongHyeon if ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0 && 24583c6e15bcSPyun YongHyeon (status & ALE_RD_TCP_UDPCSUM_NOK) == 0) { 24593c6e15bcSPyun YongHyeon p = mtod(m, char *); 24603c6e15bcSPyun YongHyeon p += ETHER_HDR_LEN; 24613c6e15bcSPyun YongHyeon if ((status & ALE_RD_802_3) != 0) 24623c6e15bcSPyun YongHyeon p += LLC_SNAPFRAMELEN; 24633c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0 && 24643c6e15bcSPyun YongHyeon (status & ALE_RD_VLAN) != 0) 24653c6e15bcSPyun YongHyeon p += ETHER_VLAN_ENCAP_LEN; 24663c6e15bcSPyun YongHyeon ip = (struct ip *)p; 24673c6e15bcSPyun YongHyeon if (ip->ip_off != 0 && (status & ALE_RD_IPV4_DF) == 0) 24683c6e15bcSPyun YongHyeon return; 24693c6e15bcSPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_DATA_VALID | 24703c6e15bcSPyun YongHyeon CSUM_PSEUDO_HDR; 24713c6e15bcSPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 24723c6e15bcSPyun YongHyeon } 24733c6e15bcSPyun YongHyeon } 24743c6e15bcSPyun YongHyeon /* 24753c6e15bcSPyun YongHyeon * Don't mark bad checksum for TCP/UDP frames 24763c6e15bcSPyun YongHyeon * as fragmented frames may always have set 24773c6e15bcSPyun YongHyeon * bad checksummed bit of frame status. 24783c6e15bcSPyun YongHyeon */ 24793c6e15bcSPyun YongHyeon } 24803c6e15bcSPyun YongHyeon 24813c6e15bcSPyun YongHyeon /* Process received frames. */ 24823c6e15bcSPyun YongHyeon static int 24833c6e15bcSPyun YongHyeon ale_rxeof(struct ale_softc *sc, int count) 24843c6e15bcSPyun YongHyeon { 24853c6e15bcSPyun YongHyeon struct ale_rx_page *rx_page; 24863c6e15bcSPyun YongHyeon struct rx_rs *rs; 24873c6e15bcSPyun YongHyeon struct ifnet *ifp; 24883c6e15bcSPyun YongHyeon struct mbuf *m; 24893c6e15bcSPyun YongHyeon uint32_t length, prod, seqno, status, vtags; 24903c6e15bcSPyun YongHyeon int prog; 24913c6e15bcSPyun YongHyeon 24923c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 24933c6e15bcSPyun YongHyeon rx_page = &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp]; 24943c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 24953c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 24963c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 24973c6e15bcSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 24983c6e15bcSPyun YongHyeon /* 24993c6e15bcSPyun YongHyeon * Don't directly access producer index as hardware may 25003c6e15bcSPyun YongHyeon * update it while Rx handler is in progress. It would 25013c6e15bcSPyun YongHyeon * be even better if there is a way to let hardware 25023c6e15bcSPyun YongHyeon * know how far driver processed its received frames. 25033c6e15bcSPyun YongHyeon * Alternatively, hardware could provide a way to disable 25043c6e15bcSPyun YongHyeon * CMB updates until driver acknowledges the end of CMB 25053c6e15bcSPyun YongHyeon * access. 25063c6e15bcSPyun YongHyeon */ 25073c6e15bcSPyun YongHyeon prod = *rx_page->cmb_addr; 25083c6e15bcSPyun YongHyeon for (prog = 0; prog < count; prog++) { 25093c6e15bcSPyun YongHyeon if (rx_page->cons >= prod) 25103c6e15bcSPyun YongHyeon break; 25113c6e15bcSPyun YongHyeon rs = (struct rx_rs *)(rx_page->page_addr + rx_page->cons); 25123c6e15bcSPyun YongHyeon seqno = ALE_RX_SEQNO(le32toh(rs->seqno)); 25133c6e15bcSPyun YongHyeon if (sc->ale_cdata.ale_rx_seqno != seqno) { 25143c6e15bcSPyun YongHyeon /* 25153c6e15bcSPyun YongHyeon * Normally I believe this should not happen unless 25163c6e15bcSPyun YongHyeon * severe driver bug or corrupted memory. However 25173c6e15bcSPyun YongHyeon * it seems to happen under certain conditions which 25183c6e15bcSPyun YongHyeon * is triggered by abrupt Rx events such as initiation 25193c6e15bcSPyun YongHyeon * of bulk transfer of remote host. It's not easy to 25203c6e15bcSPyun YongHyeon * reproduce this and I doubt it could be related 25213c6e15bcSPyun YongHyeon * with FIFO overflow of hardware or activity of Tx 25223c6e15bcSPyun YongHyeon * CMB updates. I also remember similar behaviour 25233c6e15bcSPyun YongHyeon * seen on RealTek 8139 which uses resembling Rx 25243c6e15bcSPyun YongHyeon * scheme. 25253c6e15bcSPyun YongHyeon */ 25263c6e15bcSPyun YongHyeon if (bootverbose) 25273c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 25283c6e15bcSPyun YongHyeon "garbled seq: %u, expected: %u -- " 25293c6e15bcSPyun YongHyeon "resetting!\n", seqno, 25303c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_seqno); 25313c6e15bcSPyun YongHyeon return (EIO); 25323c6e15bcSPyun YongHyeon } 25333c6e15bcSPyun YongHyeon /* Frame received. */ 25343c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_seqno++; 25353c6e15bcSPyun YongHyeon length = ALE_RX_BYTES(le32toh(rs->length)); 25363c6e15bcSPyun YongHyeon status = le32toh(rs->flags); 25373c6e15bcSPyun YongHyeon if ((status & ALE_RD_ERROR) != 0) { 25383c6e15bcSPyun YongHyeon /* 25393c6e15bcSPyun YongHyeon * We want to pass the following frames to upper 25403c6e15bcSPyun YongHyeon * layer regardless of error status of Rx return 25413c6e15bcSPyun YongHyeon * status. 25423c6e15bcSPyun YongHyeon * 25433c6e15bcSPyun YongHyeon * o IP/TCP/UDP checksum is bad. 25443c6e15bcSPyun YongHyeon * o frame length and protocol specific length 25453c6e15bcSPyun YongHyeon * does not match. 25463c6e15bcSPyun YongHyeon */ 25473c6e15bcSPyun YongHyeon if ((status & (ALE_RD_CRC | ALE_RD_CODE | 25483c6e15bcSPyun YongHyeon ALE_RD_DRIBBLE | ALE_RD_RUNT | ALE_RD_OFLOW | 25493c6e15bcSPyun YongHyeon ALE_RD_TRUNC)) != 0) { 25503c6e15bcSPyun YongHyeon ale_rx_update_page(sc, &rx_page, length, &prod); 25513c6e15bcSPyun YongHyeon continue; 25523c6e15bcSPyun YongHyeon } 25533c6e15bcSPyun YongHyeon } 25543c6e15bcSPyun YongHyeon /* 25553c6e15bcSPyun YongHyeon * m_devget(9) is major bottle-neck of ale(4)(It comes 25563c6e15bcSPyun YongHyeon * from hardware limitation). For jumbo frames we could 25573c6e15bcSPyun YongHyeon * get a slightly better performance if driver use 25583c6e15bcSPyun YongHyeon * m_getjcl(9) with proper buffer size argument. However 25593c6e15bcSPyun YongHyeon * that would make code more complicated and I don't 25603c6e15bcSPyun YongHyeon * think users would expect good Rx performance numbers 25613c6e15bcSPyun YongHyeon * on these low-end consumer ethernet controller. 25623c6e15bcSPyun YongHyeon */ 25633c6e15bcSPyun YongHyeon m = m_devget((char *)(rs + 1), length - ETHER_CRC_LEN, 25643c6e15bcSPyun YongHyeon ETHER_ALIGN, ifp, NULL); 25653c6e15bcSPyun YongHyeon if (m == NULL) { 25663c6e15bcSPyun YongHyeon ifp->if_iqdrops++; 25673c6e15bcSPyun YongHyeon ale_rx_update_page(sc, &rx_page, length, &prod); 25683c6e15bcSPyun YongHyeon continue; 25693c6e15bcSPyun YongHyeon } 25703c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 25713c6e15bcSPyun YongHyeon (status & ALE_RD_IPV4) != 0) 25723c6e15bcSPyun YongHyeon ale_rxcsum(sc, m, status); 25733c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 25743c6e15bcSPyun YongHyeon (status & ALE_RD_VLAN) != 0) { 25753c6e15bcSPyun YongHyeon vtags = ALE_RX_VLAN(le32toh(rs->vtags)); 25763c6e15bcSPyun YongHyeon m->m_pkthdr.ether_vtag = ALE_RX_VLAN_TAG(vtags); 25773c6e15bcSPyun YongHyeon m->m_flags |= M_VLANTAG; 25783c6e15bcSPyun YongHyeon } 25793c6e15bcSPyun YongHyeon 25803c6e15bcSPyun YongHyeon /* Pass it to upper layer. */ 25813c6e15bcSPyun YongHyeon (*ifp->if_input)(ifp, m); 25823c6e15bcSPyun YongHyeon 25833c6e15bcSPyun YongHyeon ale_rx_update_page(sc, &rx_page, length, &prod); 25843c6e15bcSPyun YongHyeon } 25853c6e15bcSPyun YongHyeon 25863c6e15bcSPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 25873c6e15bcSPyun YongHyeon } 25883c6e15bcSPyun YongHyeon 25893c6e15bcSPyun YongHyeon static void 25903c6e15bcSPyun YongHyeon ale_tick(void *arg) 25913c6e15bcSPyun YongHyeon { 25923c6e15bcSPyun YongHyeon struct ale_softc *sc; 25933c6e15bcSPyun YongHyeon struct mii_data *mii; 25943c6e15bcSPyun YongHyeon 25953c6e15bcSPyun YongHyeon sc = (struct ale_softc *)arg; 25963c6e15bcSPyun YongHyeon 25973c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 25983c6e15bcSPyun YongHyeon 25993c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 26003c6e15bcSPyun YongHyeon mii_tick(mii); 26013c6e15bcSPyun YongHyeon ale_stats_update(sc); 26023c6e15bcSPyun YongHyeon /* 26033c6e15bcSPyun YongHyeon * Reclaim Tx buffers that have been transferred. It's not 26043c6e15bcSPyun YongHyeon * needed here but it would release allocated mbuf chains 26053c6e15bcSPyun YongHyeon * faster and limit the maximum delay to a hz. 26063c6e15bcSPyun YongHyeon */ 26073c6e15bcSPyun YongHyeon ale_txeof(sc); 26083c6e15bcSPyun YongHyeon ale_watchdog(sc); 26093c6e15bcSPyun YongHyeon callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc); 26103c6e15bcSPyun YongHyeon } 26113c6e15bcSPyun YongHyeon 26123c6e15bcSPyun YongHyeon static void 26133c6e15bcSPyun YongHyeon ale_reset(struct ale_softc *sc) 26143c6e15bcSPyun YongHyeon { 26153c6e15bcSPyun YongHyeon uint32_t reg; 26163c6e15bcSPyun YongHyeon int i; 26173c6e15bcSPyun YongHyeon 26183c6e15bcSPyun YongHyeon /* Initialize PCIe module. From Linux. */ 26193c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); 26203c6e15bcSPyun YongHyeon 26213c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MASTER_CFG, MASTER_RESET); 26223c6e15bcSPyun YongHyeon for (i = ALE_RESET_TIMEOUT; i > 0; i--) { 26233c6e15bcSPyun YongHyeon DELAY(10); 26243c6e15bcSPyun YongHyeon if ((CSR_READ_4(sc, ALE_MASTER_CFG) & MASTER_RESET) == 0) 26253c6e15bcSPyun YongHyeon break; 26263c6e15bcSPyun YongHyeon } 26273c6e15bcSPyun YongHyeon if (i == 0) 26283c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "master reset timeout!\n"); 26293c6e15bcSPyun YongHyeon 26303c6e15bcSPyun YongHyeon for (i = ALE_RESET_TIMEOUT; i > 0; i--) { 26313c6e15bcSPyun YongHyeon if ((reg = CSR_READ_4(sc, ALE_IDLE_STATUS)) == 0) 26323c6e15bcSPyun YongHyeon break; 26333c6e15bcSPyun YongHyeon DELAY(10); 26343c6e15bcSPyun YongHyeon } 26353c6e15bcSPyun YongHyeon 26363c6e15bcSPyun YongHyeon if (i == 0) 26373c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, "reset timeout(0x%08x)!\n", reg); 26383c6e15bcSPyun YongHyeon } 26393c6e15bcSPyun YongHyeon 26403c6e15bcSPyun YongHyeon static void 26413c6e15bcSPyun YongHyeon ale_init(void *xsc) 26423c6e15bcSPyun YongHyeon { 26433c6e15bcSPyun YongHyeon struct ale_softc *sc; 26443c6e15bcSPyun YongHyeon 26453c6e15bcSPyun YongHyeon sc = (struct ale_softc *)xsc; 26463c6e15bcSPyun YongHyeon ALE_LOCK(sc); 26473c6e15bcSPyun YongHyeon ale_init_locked(sc); 26483c6e15bcSPyun YongHyeon ALE_UNLOCK(sc); 26493c6e15bcSPyun YongHyeon } 26503c6e15bcSPyun YongHyeon 26513c6e15bcSPyun YongHyeon static void 26523c6e15bcSPyun YongHyeon ale_init_locked(struct ale_softc *sc) 26533c6e15bcSPyun YongHyeon { 26543c6e15bcSPyun YongHyeon struct ifnet *ifp; 26553c6e15bcSPyun YongHyeon struct mii_data *mii; 26563c6e15bcSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 26573c6e15bcSPyun YongHyeon bus_addr_t paddr; 26583c6e15bcSPyun YongHyeon uint32_t reg, rxf_hi, rxf_lo; 26593c6e15bcSPyun YongHyeon 26603c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 26613c6e15bcSPyun YongHyeon 26623c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 26633c6e15bcSPyun YongHyeon mii = device_get_softc(sc->ale_miibus); 26643c6e15bcSPyun YongHyeon 26653c6e15bcSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 26663c6e15bcSPyun YongHyeon return; 26673c6e15bcSPyun YongHyeon /* 26683c6e15bcSPyun YongHyeon * Cancel any pending I/O. 26693c6e15bcSPyun YongHyeon */ 26703c6e15bcSPyun YongHyeon ale_stop(sc); 26713c6e15bcSPyun YongHyeon /* 26723c6e15bcSPyun YongHyeon * Reset the chip to a known state. 26733c6e15bcSPyun YongHyeon */ 26743c6e15bcSPyun YongHyeon ale_reset(sc); 26753c6e15bcSPyun YongHyeon /* Initialize Tx descriptors, DMA memory blocks. */ 26763c6e15bcSPyun YongHyeon ale_init_rx_pages(sc); 26773c6e15bcSPyun YongHyeon ale_init_tx_ring(sc); 26783c6e15bcSPyun YongHyeon 26793c6e15bcSPyun YongHyeon /* Reprogram the station address. */ 26803c6e15bcSPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 26813c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_PAR0, 26823c6e15bcSPyun YongHyeon eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]); 26833c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_PAR1, eaddr[0] << 8 | eaddr[1]); 26843c6e15bcSPyun YongHyeon /* 26853c6e15bcSPyun YongHyeon * Clear WOL status and disable all WOL feature as WOL 26863c6e15bcSPyun YongHyeon * would interfere Rx operation under normal environments. 26873c6e15bcSPyun YongHyeon */ 26883c6e15bcSPyun YongHyeon CSR_READ_4(sc, ALE_WOL_CFG); 26893c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_WOL_CFG, 0); 26903c6e15bcSPyun YongHyeon /* 26913c6e15bcSPyun YongHyeon * Set Tx descriptor/RXF0/CMB base addresses. They share 26923c6e15bcSPyun YongHyeon * the same high address part of DMAable region. 26933c6e15bcSPyun YongHyeon */ 26943c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_tx_ring_paddr; 26953c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TPD_ADDR_HI, ALE_ADDR_HI(paddr)); 26963c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TPD_ADDR_LO, ALE_ADDR_LO(paddr)); 26973c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TPD_CNT, 26983c6e15bcSPyun YongHyeon (ALE_TX_RING_CNT << TPD_CNT_SHIFT) & TPD_CNT_MASK); 26993c6e15bcSPyun YongHyeon /* Set Rx page base address, note we use single queue. */ 27003c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_rx_page[0].page_paddr; 27013c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXF0_PAGE0_ADDR_LO, ALE_ADDR_LO(paddr)); 27023c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_rx_page[1].page_paddr; 27033c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXF0_PAGE1_ADDR_LO, ALE_ADDR_LO(paddr)); 27043c6e15bcSPyun YongHyeon /* Set Tx/Rx CMB addresses. */ 27053c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_tx_cmb_paddr; 27063c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TX_CMB_ADDR_LO, ALE_ADDR_LO(paddr)); 27073c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_rx_page[0].cmb_paddr; 27083c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXF0_CMB0_ADDR_LO, ALE_ADDR_LO(paddr)); 27093c6e15bcSPyun YongHyeon paddr = sc->ale_cdata.ale_rx_page[1].cmb_paddr; 27103c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXF0_CMB1_ADDR_LO, ALE_ADDR_LO(paddr)); 27113c6e15bcSPyun YongHyeon /* Mark RXF0 is valid. */ 27123c6e15bcSPyun YongHyeon CSR_WRITE_1(sc, ALE_RXF0_PAGE0, RXF_VALID); 27133c6e15bcSPyun YongHyeon CSR_WRITE_1(sc, ALE_RXF0_PAGE1, RXF_VALID); 27143c6e15bcSPyun YongHyeon /* 27153c6e15bcSPyun YongHyeon * No need to initialize RFX1/RXF2/RXF3. We don't use 27163c6e15bcSPyun YongHyeon * multi-queue yet. 27173c6e15bcSPyun YongHyeon */ 27183c6e15bcSPyun YongHyeon 27193c6e15bcSPyun YongHyeon /* Set Rx page size, excluding guard frame size. */ 27203c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXF_PAGE_SIZE, ALE_RX_PAGE_SZ); 27213c6e15bcSPyun YongHyeon /* Tell hardware that we're ready to load DMA blocks. */ 27223c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_DMA_BLOCK, DMA_BLOCK_LOAD); 27233c6e15bcSPyun YongHyeon 27243c6e15bcSPyun YongHyeon /* Set Rx/Tx interrupt trigger threshold. */ 27253c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INT_TRIG_THRESH, (1 << INT_TRIG_RX_THRESH_SHIFT) | 27263c6e15bcSPyun YongHyeon (4 << INT_TRIG_TX_THRESH_SHIFT)); 27273c6e15bcSPyun YongHyeon /* 27283c6e15bcSPyun YongHyeon * XXX 27293c6e15bcSPyun YongHyeon * Set interrupt trigger timer, its purpose and relation 27303c6e15bcSPyun YongHyeon * with interrupt moderation mechanism is not clear yet. 27313c6e15bcSPyun YongHyeon */ 27323c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INT_TRIG_TIMER, 27333c6e15bcSPyun YongHyeon ((ALE_USECS(10) << INT_TRIG_RX_TIMER_SHIFT) | 27343c6e15bcSPyun YongHyeon (ALE_USECS(1000) << INT_TRIG_TX_TIMER_SHIFT))); 27353c6e15bcSPyun YongHyeon 27363c6e15bcSPyun YongHyeon /* Configure interrupt moderation timer. */ 27373c6e15bcSPyun YongHyeon reg = ALE_USECS(sc->ale_int_rx_mod) << IM_TIMER_RX_SHIFT; 27383c6e15bcSPyun YongHyeon reg |= ALE_USECS(sc->ale_int_tx_mod) << IM_TIMER_TX_SHIFT; 27393c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_IM_TIMER, reg); 27403c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MASTER_CFG); 27413c6e15bcSPyun YongHyeon reg &= ~(MASTER_CHIP_REV_MASK | MASTER_CHIP_ID_MASK); 27423c6e15bcSPyun YongHyeon reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB); 27433c6e15bcSPyun YongHyeon if (ALE_USECS(sc->ale_int_rx_mod) != 0) 27443c6e15bcSPyun YongHyeon reg |= MASTER_IM_RX_TIMER_ENB; 27453c6e15bcSPyun YongHyeon if (ALE_USECS(sc->ale_int_tx_mod) != 0) 27463c6e15bcSPyun YongHyeon reg |= MASTER_IM_TX_TIMER_ENB; 27473c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MASTER_CFG, reg); 27483c6e15bcSPyun YongHyeon CSR_WRITE_2(sc, ALE_INTR_CLR_TIMER, ALE_USECS(1000)); 27493c6e15bcSPyun YongHyeon 27503c6e15bcSPyun YongHyeon /* Set Maximum frame size of controller. */ 27513c6e15bcSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 27523c6e15bcSPyun YongHyeon sc->ale_max_frame_size = ETHERMTU; 27533c6e15bcSPyun YongHyeon else 27543c6e15bcSPyun YongHyeon sc->ale_max_frame_size = ifp->if_mtu; 27553c6e15bcSPyun YongHyeon sc->ale_max_frame_size += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + 27563c6e15bcSPyun YongHyeon ETHER_CRC_LEN; 27573c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_FRAME_SIZE, sc->ale_max_frame_size); 27583c6e15bcSPyun YongHyeon /* Configure IPG/IFG parameters. */ 27593c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_IPG_IFG_CFG, 27603c6e15bcSPyun YongHyeon ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) | 27613c6e15bcSPyun YongHyeon ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) | 27623c6e15bcSPyun YongHyeon ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) | 27633c6e15bcSPyun YongHyeon ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK)); 27643c6e15bcSPyun YongHyeon /* Set parameters for half-duplex media. */ 27653c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_HDPX_CFG, 27663c6e15bcSPyun YongHyeon ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) & 27673c6e15bcSPyun YongHyeon HDPX_CFG_LCOL_MASK) | 27683c6e15bcSPyun YongHyeon ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) & 27693c6e15bcSPyun YongHyeon HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN | 27703c6e15bcSPyun YongHyeon ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) & 27713c6e15bcSPyun YongHyeon HDPX_CFG_ABEBT_MASK) | 27723c6e15bcSPyun YongHyeon ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) & 27733c6e15bcSPyun YongHyeon HDPX_CFG_JAMIPG_MASK)); 27743c6e15bcSPyun YongHyeon 27753c6e15bcSPyun YongHyeon /* Configure Tx jumbo frame parameters. */ 27763c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) { 27773c6e15bcSPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 27783c6e15bcSPyun YongHyeon reg = sc->ale_max_frame_size; 27793c6e15bcSPyun YongHyeon else if (ifp->if_mtu < 6 * 1024) 27803c6e15bcSPyun YongHyeon reg = (sc->ale_max_frame_size * 2) / 3; 27813c6e15bcSPyun YongHyeon else 27823c6e15bcSPyun YongHyeon reg = sc->ale_max_frame_size / 2; 27833c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TX_JUMBO_THRESH, 27843c6e15bcSPyun YongHyeon roundup(reg, TX_JUMBO_THRESH_UNIT) >> 27853c6e15bcSPyun YongHyeon TX_JUMBO_THRESH_UNIT_SHIFT); 27863c6e15bcSPyun YongHyeon } 27873c6e15bcSPyun YongHyeon /* Configure TxQ. */ 27883c6e15bcSPyun YongHyeon reg = (128 << (sc->ale_dma_rd_burst >> DMA_CFG_RD_BURST_SHIFT)) 27893c6e15bcSPyun YongHyeon << TXQ_CFG_TX_FIFO_BURST_SHIFT; 27903c6e15bcSPyun YongHyeon reg |= (TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) & 27913c6e15bcSPyun YongHyeon TXQ_CFG_TPD_BURST_MASK; 27923c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE | TXQ_CFG_ENB); 27933c6e15bcSPyun YongHyeon 27943c6e15bcSPyun YongHyeon /* Configure Rx jumbo frame & flow control parameters. */ 27953c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) { 27963c6e15bcSPyun YongHyeon reg = roundup(sc->ale_max_frame_size, RX_JUMBO_THRESH_UNIT); 27973c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RX_JUMBO_THRESH, 27983c6e15bcSPyun YongHyeon (((reg >> RX_JUMBO_THRESH_UNIT_SHIFT) << 27993c6e15bcSPyun YongHyeon RX_JUMBO_THRESH_MASK_SHIFT) & RX_JUMBO_THRESH_MASK) | 28003c6e15bcSPyun YongHyeon ((RX_JUMBO_LKAH_DEFAULT << RX_JUMBO_LKAH_SHIFT) & 28013c6e15bcSPyun YongHyeon RX_JUMBO_LKAH_MASK)); 28023c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN); 28033c6e15bcSPyun YongHyeon rxf_hi = (reg * 7) / 10; 28043c6e15bcSPyun YongHyeon rxf_lo = (reg * 3)/ 10; 28053c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RX_FIFO_PAUSE_THRESH, 28063c6e15bcSPyun YongHyeon ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) & 28073c6e15bcSPyun YongHyeon RX_FIFO_PAUSE_THRESH_LO_MASK) | 28083c6e15bcSPyun YongHyeon ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) & 28093c6e15bcSPyun YongHyeon RX_FIFO_PAUSE_THRESH_HI_MASK)); 28103c6e15bcSPyun YongHyeon } 28113c6e15bcSPyun YongHyeon 28123c6e15bcSPyun YongHyeon /* Disable RSS. */ 28133c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RSS_IDT_TABLE0, 0); 28143c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RSS_CPU, 0); 28153c6e15bcSPyun YongHyeon 28163c6e15bcSPyun YongHyeon /* Configure RxQ. */ 28173c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXQ_CFG, 28183c6e15bcSPyun YongHyeon RXQ_CFG_ALIGN_32 | RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB); 28193c6e15bcSPyun YongHyeon 28203c6e15bcSPyun YongHyeon /* Configure DMA parameters. */ 28213c6e15bcSPyun YongHyeon reg = 0; 28223c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0) 28233c6e15bcSPyun YongHyeon reg |= DMA_CFG_TXCMB_ENB; 28243c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_DMA_CFG, 28253c6e15bcSPyun YongHyeon DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI | DMA_CFG_RCB_64 | 28263c6e15bcSPyun YongHyeon sc->ale_dma_rd_burst | reg | 28273c6e15bcSPyun YongHyeon sc->ale_dma_wr_burst | DMA_CFG_RXCMB_ENB | 28283c6e15bcSPyun YongHyeon ((DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) & 28293c6e15bcSPyun YongHyeon DMA_CFG_RD_DELAY_CNT_MASK) | 28303c6e15bcSPyun YongHyeon ((DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) & 28313c6e15bcSPyun YongHyeon DMA_CFG_WR_DELAY_CNT_MASK)); 28323c6e15bcSPyun YongHyeon 28333c6e15bcSPyun YongHyeon /* 28343c6e15bcSPyun YongHyeon * Hardware can be configured to issue SMB interrupt based 28353c6e15bcSPyun YongHyeon * on programmed interval. Since there is a callout that is 28363c6e15bcSPyun YongHyeon * invoked for every hz in driver we use that instead of 28373c6e15bcSPyun YongHyeon * relying on periodic SMB interrupt. 28383c6e15bcSPyun YongHyeon */ 28393c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_SMB_STAT_TIMER, ALE_USECS(0)); 28403c6e15bcSPyun YongHyeon /* Clear MAC statistics. */ 28413c6e15bcSPyun YongHyeon ale_stats_clear(sc); 28423c6e15bcSPyun YongHyeon 28433c6e15bcSPyun YongHyeon /* 28443c6e15bcSPyun YongHyeon * Configure Tx/Rx MACs. 28453c6e15bcSPyun YongHyeon * - Auto-padding for short frames. 28463c6e15bcSPyun YongHyeon * - Enable CRC generation. 28473c6e15bcSPyun YongHyeon * Actual reconfiguration of MAC for resolved speed/duplex 28483c6e15bcSPyun YongHyeon * is followed after detection of link establishment. 28493c6e15bcSPyun YongHyeon * AR81xx always does checksum computation regardless of 28503c6e15bcSPyun YongHyeon * MAC_CFG_RXCSUM_ENB bit. In fact, setting the bit will 28513c6e15bcSPyun YongHyeon * cause Rx handling issue for fragmented IP datagrams due 28523c6e15bcSPyun YongHyeon * to silicon bug. 28533c6e15bcSPyun YongHyeon */ 28543c6e15bcSPyun YongHyeon reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX | 28553c6e15bcSPyun YongHyeon ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) & 28563c6e15bcSPyun YongHyeon MAC_CFG_PREAMBLE_MASK); 28573c6e15bcSPyun YongHyeon if ((sc->ale_flags & ALE_FLAG_FASTETHER) != 0) 28583c6e15bcSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 28593c6e15bcSPyun YongHyeon else 28603c6e15bcSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 28613c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 28623c6e15bcSPyun YongHyeon 28633c6e15bcSPyun YongHyeon /* Set up the receive filter. */ 28643c6e15bcSPyun YongHyeon ale_rxfilter(sc); 28653c6e15bcSPyun YongHyeon ale_rxvlan(sc); 28663c6e15bcSPyun YongHyeon 28673c6e15bcSPyun YongHyeon /* Acknowledge all pending interrupts and clear it. */ 28683c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_MASK, ALE_INTRS); 28693c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 28703c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, 0); 28713c6e15bcSPyun YongHyeon 28723c6e15bcSPyun YongHyeon sc->ale_flags &= ~ALE_FLAG_LINK; 28733c6e15bcSPyun YongHyeon /* Switch to the current media. */ 28743c6e15bcSPyun YongHyeon mii_mediachg(mii); 28753c6e15bcSPyun YongHyeon 28763c6e15bcSPyun YongHyeon callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc); 28773c6e15bcSPyun YongHyeon 28783c6e15bcSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 28793c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 28803c6e15bcSPyun YongHyeon } 28813c6e15bcSPyun YongHyeon 28823c6e15bcSPyun YongHyeon static void 28833c6e15bcSPyun YongHyeon ale_stop(struct ale_softc *sc) 28843c6e15bcSPyun YongHyeon { 28853c6e15bcSPyun YongHyeon struct ifnet *ifp; 28863c6e15bcSPyun YongHyeon struct ale_txdesc *txd; 28873c6e15bcSPyun YongHyeon uint32_t reg; 28883c6e15bcSPyun YongHyeon int i; 28893c6e15bcSPyun YongHyeon 28903c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 28913c6e15bcSPyun YongHyeon /* 28923c6e15bcSPyun YongHyeon * Mark the interface down and cancel the watchdog timer. 28933c6e15bcSPyun YongHyeon */ 28943c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 28953c6e15bcSPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 28963c6e15bcSPyun YongHyeon sc->ale_flags &= ~ALE_FLAG_LINK; 28973c6e15bcSPyun YongHyeon callout_stop(&sc->ale_tick_ch); 28983c6e15bcSPyun YongHyeon sc->ale_watchdog_timer = 0; 28993c6e15bcSPyun YongHyeon ale_stats_update(sc); 29003c6e15bcSPyun YongHyeon /* Disable interrupts. */ 29013c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_MASK, 0); 29023c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 29033c6e15bcSPyun YongHyeon /* Disable queue processing and DMA. */ 29043c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_TXQ_CFG); 29053c6e15bcSPyun YongHyeon reg &= ~TXQ_CFG_ENB; 29063c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_TXQ_CFG, reg); 29073c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_RXQ_CFG); 29083c6e15bcSPyun YongHyeon reg &= ~RXQ_CFG_ENB; 29093c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_RXQ_CFG, reg); 29103c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_DMA_CFG); 29113c6e15bcSPyun YongHyeon reg &= ~(DMA_CFG_TXCMB_ENB | DMA_CFG_RXCMB_ENB); 29123c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_DMA_CFG, reg); 29133c6e15bcSPyun YongHyeon DELAY(1000); 29143c6e15bcSPyun YongHyeon /* Stop Rx/Tx MACs. */ 29153c6e15bcSPyun YongHyeon ale_stop_mac(sc); 29163c6e15bcSPyun YongHyeon /* Disable interrupts which might be touched in taskq handler. */ 29173c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF); 29183c6e15bcSPyun YongHyeon 29193c6e15bcSPyun YongHyeon /* 29203c6e15bcSPyun YongHyeon * Free TX mbufs still in the queues. 29213c6e15bcSPyun YongHyeon */ 29223c6e15bcSPyun YongHyeon for (i = 0; i < ALE_TX_RING_CNT; i++) { 29233c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[i]; 29243c6e15bcSPyun YongHyeon if (txd->tx_m != NULL) { 29253c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, 29263c6e15bcSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 29273c6e15bcSPyun YongHyeon bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, 29283c6e15bcSPyun YongHyeon txd->tx_dmamap); 29293c6e15bcSPyun YongHyeon m_freem(txd->tx_m); 29303c6e15bcSPyun YongHyeon txd->tx_m = NULL; 29313c6e15bcSPyun YongHyeon } 29323c6e15bcSPyun YongHyeon } 29333c6e15bcSPyun YongHyeon } 29343c6e15bcSPyun YongHyeon 29353c6e15bcSPyun YongHyeon static void 29363c6e15bcSPyun YongHyeon ale_stop_mac(struct ale_softc *sc) 29373c6e15bcSPyun YongHyeon { 29383c6e15bcSPyun YongHyeon uint32_t reg; 29393c6e15bcSPyun YongHyeon int i; 29403c6e15bcSPyun YongHyeon 29413c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 29423c6e15bcSPyun YongHyeon 29433c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MAC_CFG); 29443c6e15bcSPyun YongHyeon if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) { 29453c6e15bcSPyun YongHyeon reg &= ~MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 29463c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 29473c6e15bcSPyun YongHyeon } 29483c6e15bcSPyun YongHyeon 29493c6e15bcSPyun YongHyeon for (i = ALE_TIMEOUT; i > 0; i--) { 29503c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_IDLE_STATUS); 29513c6e15bcSPyun YongHyeon if (reg == 0) 29523c6e15bcSPyun YongHyeon break; 29533c6e15bcSPyun YongHyeon DELAY(10); 29543c6e15bcSPyun YongHyeon } 29553c6e15bcSPyun YongHyeon if (i == 0) 29563c6e15bcSPyun YongHyeon device_printf(sc->ale_dev, 29573c6e15bcSPyun YongHyeon "could not disable Tx/Rx MAC(0x%08x)!\n", reg); 29583c6e15bcSPyun YongHyeon } 29593c6e15bcSPyun YongHyeon 29603c6e15bcSPyun YongHyeon static void 29613c6e15bcSPyun YongHyeon ale_init_tx_ring(struct ale_softc *sc) 29623c6e15bcSPyun YongHyeon { 29633c6e15bcSPyun YongHyeon struct ale_txdesc *txd; 29643c6e15bcSPyun YongHyeon int i; 29653c6e15bcSPyun YongHyeon 29663c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 29673c6e15bcSPyun YongHyeon 29683c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_prod = 0; 29693c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cons = 0; 29703c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cnt = 0; 29713c6e15bcSPyun YongHyeon 29723c6e15bcSPyun YongHyeon bzero(sc->ale_cdata.ale_tx_ring, ALE_TX_RING_SZ); 29733c6e15bcSPyun YongHyeon bzero(sc->ale_cdata.ale_tx_cmb, ALE_TX_CMB_SZ); 29743c6e15bcSPyun YongHyeon for (i = 0; i < ALE_TX_RING_CNT; i++) { 29753c6e15bcSPyun YongHyeon txd = &sc->ale_cdata.ale_txdesc[i]; 29763c6e15bcSPyun YongHyeon txd->tx_m = NULL; 29773c6e15bcSPyun YongHyeon } 29783c6e15bcSPyun YongHyeon *sc->ale_cdata.ale_tx_cmb = 0; 29793c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag, 29803c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_cmb_map, 29813c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 29823c6e15bcSPyun YongHyeon bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag, 29833c6e15bcSPyun YongHyeon sc->ale_cdata.ale_tx_ring_map, 29843c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 29853c6e15bcSPyun YongHyeon } 29863c6e15bcSPyun YongHyeon 29873c6e15bcSPyun YongHyeon static void 29883c6e15bcSPyun YongHyeon ale_init_rx_pages(struct ale_softc *sc) 29893c6e15bcSPyun YongHyeon { 29903c6e15bcSPyun YongHyeon struct ale_rx_page *rx_page; 29913c6e15bcSPyun YongHyeon int i; 29923c6e15bcSPyun YongHyeon 29933c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 29943c6e15bcSPyun YongHyeon 29953c6e15bcSPyun YongHyeon atomic_set_int(&sc->ale_morework, 0); 29963c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_seqno = 0; 29973c6e15bcSPyun YongHyeon sc->ale_cdata.ale_rx_curp = 0; 29983c6e15bcSPyun YongHyeon 29993c6e15bcSPyun YongHyeon for (i = 0; i < ALE_RX_PAGES; i++) { 30003c6e15bcSPyun YongHyeon rx_page = &sc->ale_cdata.ale_rx_page[i]; 30013c6e15bcSPyun YongHyeon bzero(rx_page->page_addr, sc->ale_pagesize); 30023c6e15bcSPyun YongHyeon bzero(rx_page->cmb_addr, ALE_RX_CMB_SZ); 30033c6e15bcSPyun YongHyeon rx_page->cons = 0; 30043c6e15bcSPyun YongHyeon *rx_page->cmb_addr = 0; 30053c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->page_tag, rx_page->page_map, 30063c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 30073c6e15bcSPyun YongHyeon bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map, 30083c6e15bcSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 30093c6e15bcSPyun YongHyeon } 30103c6e15bcSPyun YongHyeon } 30113c6e15bcSPyun YongHyeon 30123c6e15bcSPyun YongHyeon static void 30133c6e15bcSPyun YongHyeon ale_rxvlan(struct ale_softc *sc) 30143c6e15bcSPyun YongHyeon { 30153c6e15bcSPyun YongHyeon struct ifnet *ifp; 30163c6e15bcSPyun YongHyeon uint32_t reg; 30173c6e15bcSPyun YongHyeon 30183c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 30193c6e15bcSPyun YongHyeon 30203c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 30213c6e15bcSPyun YongHyeon reg = CSR_READ_4(sc, ALE_MAC_CFG); 30223c6e15bcSPyun YongHyeon reg &= ~MAC_CFG_VLAN_TAG_STRIP; 30233c6e15bcSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 30243c6e15bcSPyun YongHyeon reg |= MAC_CFG_VLAN_TAG_STRIP; 30253c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, reg); 30263c6e15bcSPyun YongHyeon } 30273c6e15bcSPyun YongHyeon 30283c6e15bcSPyun YongHyeon static void 30293c6e15bcSPyun YongHyeon ale_rxfilter(struct ale_softc *sc) 30303c6e15bcSPyun YongHyeon { 30313c6e15bcSPyun YongHyeon struct ifnet *ifp; 30323c6e15bcSPyun YongHyeon struct ifmultiaddr *ifma; 30333c6e15bcSPyun YongHyeon uint32_t crc; 30343c6e15bcSPyun YongHyeon uint32_t mchash[2]; 30353c6e15bcSPyun YongHyeon uint32_t rxcfg; 30363c6e15bcSPyun YongHyeon 30373c6e15bcSPyun YongHyeon ALE_LOCK_ASSERT(sc); 30383c6e15bcSPyun YongHyeon 30393c6e15bcSPyun YongHyeon ifp = sc->ale_ifp; 30403c6e15bcSPyun YongHyeon 30413c6e15bcSPyun YongHyeon rxcfg = CSR_READ_4(sc, ALE_MAC_CFG); 30423c6e15bcSPyun YongHyeon rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC); 30433c6e15bcSPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 30443c6e15bcSPyun YongHyeon rxcfg |= MAC_CFG_BCAST; 30453c6e15bcSPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 30463c6e15bcSPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 30473c6e15bcSPyun YongHyeon rxcfg |= MAC_CFG_PROMISC; 30483c6e15bcSPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) != 0) 30493c6e15bcSPyun YongHyeon rxcfg |= MAC_CFG_ALLMULTI; 30503c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAR0, 0xFFFFFFFF); 30513c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAR1, 0xFFFFFFFF); 30523c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg); 30533c6e15bcSPyun YongHyeon return; 30543c6e15bcSPyun YongHyeon } 30553c6e15bcSPyun YongHyeon 30563c6e15bcSPyun YongHyeon /* Program new filter. */ 30573c6e15bcSPyun YongHyeon bzero(mchash, sizeof(mchash)); 30583c6e15bcSPyun YongHyeon 3059eb956cd0SRobert Watson if_maddr_rlock(ifp); 30603c6e15bcSPyun YongHyeon TAILQ_FOREACH(ifma, &sc->ale_ifp->if_multiaddrs, ifma_link) { 30613c6e15bcSPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 30623c6e15bcSPyun YongHyeon continue; 30633c6e15bcSPyun YongHyeon crc = ether_crc32_le(LLADDR((struct sockaddr_dl *) 30643c6e15bcSPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 30653c6e15bcSPyun YongHyeon mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 30663c6e15bcSPyun YongHyeon } 3067eb956cd0SRobert Watson if_maddr_runlock(ifp); 30683c6e15bcSPyun YongHyeon 30693c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAR0, mchash[0]); 30703c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAR1, mchash[1]); 30713c6e15bcSPyun YongHyeon CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg); 30723c6e15bcSPyun YongHyeon } 30733c6e15bcSPyun YongHyeon 30743c6e15bcSPyun YongHyeon static int 30753c6e15bcSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 30763c6e15bcSPyun YongHyeon { 30773c6e15bcSPyun YongHyeon int error, value; 30783c6e15bcSPyun YongHyeon 30793c6e15bcSPyun YongHyeon if (arg1 == NULL) 30803c6e15bcSPyun YongHyeon return (EINVAL); 30813c6e15bcSPyun YongHyeon value = *(int *)arg1; 30823c6e15bcSPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 30833c6e15bcSPyun YongHyeon if (error || req->newptr == NULL) 30843c6e15bcSPyun YongHyeon return (error); 30853c6e15bcSPyun YongHyeon if (value < low || value > high) 30863c6e15bcSPyun YongHyeon return (EINVAL); 30873c6e15bcSPyun YongHyeon *(int *)arg1 = value; 30883c6e15bcSPyun YongHyeon 30893c6e15bcSPyun YongHyeon return (0); 30903c6e15bcSPyun YongHyeon } 30913c6e15bcSPyun YongHyeon 30923c6e15bcSPyun YongHyeon static int 30933c6e15bcSPyun YongHyeon sysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS) 30943c6e15bcSPyun YongHyeon { 30953c6e15bcSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 30963c6e15bcSPyun YongHyeon ALE_PROC_MIN, ALE_PROC_MAX)); 30973c6e15bcSPyun YongHyeon } 30983c6e15bcSPyun YongHyeon 30993c6e15bcSPyun YongHyeon static int 31003c6e15bcSPyun YongHyeon sysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS) 31013c6e15bcSPyun YongHyeon { 31023c6e15bcSPyun YongHyeon 31033c6e15bcSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 31043c6e15bcSPyun YongHyeon ALE_IM_TIMER_MIN, ALE_IM_TIMER_MAX)); 31053c6e15bcSPyun YongHyeon } 3106