1 /*- 2 * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice unmodified, this list of conditions, and the following 10 * disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25 * SUCH DAMAGE. 26 * 27 * $FreeBSD$ 28 */ 29 30 #ifndef _IF_ALCREG_H 31 #define _IF_ALCREG_H 32 33 /* 34 * Atheros Communucations, Inc. PCI vendor ID 35 */ 36 #define VENDORID_ATHEROS 0x1969 37 38 /* 39 * Atheros AR813x/AR815x device ID 40 */ 41 #define DEVICEID_ATHEROS_AR8131 0x1063 /* L1C */ 42 #define DEVICEID_ATHEROS_AR8132 0x1062 /* L2C */ 43 #define DEVICEID_ATHEROS_AR8151 0x1073 /* L1D V1.0 */ 44 #define DEVICEID_ATHEROS_AR8151_V2 0x1083 /* L1D V2.0 */ 45 #define DEVICEID_ATHEROS_AR8152_B 0x2060 /* L2C V1.1 */ 46 #define DEVICEID_ATHEROS_AR8152_B2 0x2062 /* L2C V2.0 */ 47 #define DEVICEID_ATHEROS_AR8161 0x1091 48 #define DEVICEID_ATHEROS_AR8162 0x1090 49 #define DEVICEID_ATHEROS_AR8171 0x10A1 50 #define DEVICEID_ATHEROS_AR8172 0x10A0 51 #define DEVICEID_ATHEROS_E2200 0xE091 52 #define DEVICEID_ATHEROS_E2400 0xE0A1 53 54 #define ATHEROS_AR8152_B_V10 0xC0 55 #define ATHEROS_AR8152_B_V11 0xC1 56 57 /* 58 * Atheros AR816x/AR817x revisions 59 */ 60 #define AR816X_REV_A0 0 61 #define AR816X_REV_A1 1 62 #define AR816X_REV_B0 2 63 #define AR816X_REV_C0 3 64 65 #define AR816X_REV_SHIFT 3 66 #define AR816X_REV(x) ((x) >> AR816X_REV_SHIFT) 67 68 /* 0x0000 - 0x02FF : PCIe configuration space */ 69 70 #define ALC_PEX_UNC_ERR_SEV 0x10C 71 #define PEX_UNC_ERR_SEV_TRN 0x00000001 72 #define PEX_UNC_ERR_SEV_DLP 0x00000010 73 #define PEX_UNC_ERR_SEV_PSN_TLP 0x00001000 74 #define PEX_UNC_ERR_SEV_FCP 0x00002000 75 #define PEX_UNC_ERR_SEV_CPL_TO 0x00004000 76 #define PEX_UNC_ERR_SEV_CA 0x00008000 77 #define PEX_UNC_ERR_SEV_UC 0x00010000 78 #define PEX_UNC_ERR_SEV_ROV 0x00020000 79 #define PEX_UNC_ERR_SEV_MLFP 0x00040000 80 #define PEX_UNC_ERR_SEV_ECRC 0x00080000 81 #define PEX_UNC_ERR_SEV_UR 0x00100000 82 83 #define ALC_EEPROM_LD 0x204 /* AR816x */ 84 #define EEPROM_LD_START 0x00000001 85 #define EEPROM_LD_IDLE 0x00000010 86 #define EEPROM_LD_DONE 0x00000000 87 #define EEPROM_LD_PROGRESS 0x00000020 88 #define EEPROM_LD_EXIST 0x00000100 89 #define EEPROM_LD_EEPROM_EXIST 0x00000200 90 #define EEPROM_LD_FLASH_EXIST 0x00000400 91 #define EEPROM_LD_FLASH_END_ADDR_MASK 0x03FF0000 92 #define EEPROM_LD_FLASH_END_ADDR_SHIFT 16 93 94 #define ALC_TWSI_CFG 0x218 95 #define TWSI_CFG_SW_LD_START 0x00000800 96 #define TWSI_CFG_HW_LD_START 0x00001000 97 #define TWSI_CFG_LD_EXIST 0x00400000 98 99 #define ALC_SLD 0x218 /* AR816x */ 100 #define SLD_START 0x00000800 101 #define SLD_PROGRESS 0x00001000 102 #define SLD_IDLE 0x00002000 103 #define SLD_SLVADDR_MASK 0x007F0000 104 #define SLD_EXIST 0x00800000 105 #define SLD_FREQ_MASK 0x03000000 106 #define SLD_FREQ_100K 0x00000000 107 #define SLD_FREQ_200K 0x01000000 108 #define SLD_FREQ_300K 0x02000000 109 #define SLD_FREQ_400K 0x03000000 110 111 #define ALC_PCIE_PHYMISC 0x1000 112 #define PCIE_PHYMISC_FORCE_RCV_DET 0x00000004 113 114 #define ALC_PCIE_PHYMISC2 0x1004 115 #define PCIE_PHYMISC2_SERDES_CDR_MASK 0x00030000 116 #define PCIE_PHYMISC2_SERDES_TH_MASK 0x000C0000 117 #define PCIE_PHYMISC2_SERDES_CDR_SHIFT 16 118 #define PCIE_PHYMISC2_SERDES_TH_SHIFT 18 119 120 #define ALC_PDLL_TRNS1 0x1104 121 #define PDLL_TRNS1_D3PLLOFF_ENB 0x00000800 122 123 #define ALC_TWSI_DEBUG 0x1108 124 #define TWSI_DEBUG_DEV_EXIST 0x20000000 125 126 #define ALC_EEPROM_CFG 0x12C0 127 #define EEPROM_CFG_DATA_HI_MASK 0x0000FFFF 128 #define EEPROM_CFG_ADDR_MASK 0x03FF0000 129 #define EEPROM_CFG_ACK 0x40000000 130 #define EEPROM_CFG_RW 0x80000000 131 #define EEPROM_CFG_DATA_HI_SHIFT 0 132 #define EEPROM_CFG_ADDR_SHIFT 16 133 134 #define ALC_EEPROM_DATA_LO 0x12C4 135 136 #define ALC_OPT_CFG 0x12F0 137 #define OPT_CFG_CLK_ENB 0x00000002 138 139 #define ALC_PM_CFG 0x12F8 140 #define PM_CFG_SERDES_ENB 0x00000001 141 #define PM_CFG_RBER_ENB 0x00000002 142 #define PM_CFG_CLK_REQ_ENB 0x00000004 143 #define PM_CFG_ASPM_L1_ENB 0x00000008 144 #define PM_CFG_SERDES_L1_ENB 0x00000010 145 #define PM_CFG_SERDES_PLL_L1_ENB 0x00000020 146 #define PM_CFG_SERDES_PD_EX_L1 0x00000040 147 #define PM_CFG_SERDES_BUDS_RX_L1_ENB 0x00000080 148 #define PM_CFG_L0S_ENTRY_TIMER_MASK 0x00000F00 149 #define PM_CFG_RX_L1_AFTER_L0S 0x00000800 150 #define PM_CFG_ASPM_L0S_ENB 0x00001000 151 #define PM_CFG_CLK_SWH_L1 0x00002000 152 #define PM_CFG_CLK_PWM_VER1_1 0x00004000 153 #define PM_CFG_PCIE_RECV 0x00008000 154 #define PM_CFG_L1_ENTRY_TIMER_MASK 0x000F0000 155 #define PM_CFG_L1_ENTRY_TIMER_816X_MASK 0x00070000 156 #define PM_CFG_TX_L1_AFTER_L0S 0x00080000 157 #define PM_CFG_PM_REQ_TIMER_MASK 0x00F00000 158 #define PM_CFG_LCKDET_TIMER_MASK 0x0F000000 159 #define PM_CFG_EN_BUFS_RX_L0S 0x10000000 160 #define PM_CFG_SA_DLY_ENB 0x20000000 161 #define PM_CFG_MAC_ASPM_CHK 0x40000000 162 #define PM_CFG_HOTRST 0x80000000 163 #define PM_CFG_L0S_ENTRY_TIMER_SHIFT 8 164 #define PM_CFG_L1_ENTRY_TIMER_SHIFT 16 165 #define PM_CFG_PM_REQ_TIMER_SHIFT 20 166 #define PM_CFG_LCKDET_TIMER_SHIFT 24 167 168 #define PM_CFG_L0S_ENTRY_TIMER_DEFAULT 6 169 #define PM_CFG_L1_ENTRY_TIMER_DEFAULT 1 170 #define PM_CFG_L1_ENTRY_TIMER_816X_DEFAULT 4 171 #define PM_CFG_LCKDET_TIMER_DEFAULT 12 172 #define PM_CFG_PM_REQ_TIMER_DEFAULT 12 173 #define PM_CFG_PM_REQ_TIMER_816X_DEFAULT 15 174 175 #define ALC_LTSSM_ID_CFG 0x12FC 176 #define LTSSM_ID_WRO_ENB 0x00001000 177 178 #define ALC_MASTER_CFG 0x1400 179 #define MASTER_RESET 0x00000001 180 #define MASTER_TEST_MODE_MASK 0x0000000C 181 #define MASTER_BERT_START 0x00000010 182 #define MASTER_WAKEN_25M 0x00000020 183 #define MASTER_OOB_DIS_OFF 0x00000040 184 #define MASTER_SA_TIMER_ENB 0x00000080 185 #define MASTER_MTIMER_ENB 0x00000100 186 #define MASTER_MANUAL_INTR_ENB 0x00000200 187 #define MASTER_IM_TX_TIMER_ENB 0x00000400 188 #define MASTER_IM_RX_TIMER_ENB 0x00000800 189 #define MASTER_CLK_SEL_DIS 0x00001000 190 #define MASTER_CLK_SWH_MODE 0x00002000 191 #define MASTER_INTR_RD_CLR 0x00004000 192 #define MASTER_CHIP_REV_MASK 0x00FF0000 193 #define MASTER_CHIP_ID_MASK 0x7F000000 194 #define MASTER_OTP_SEL 0x80000000 195 #define MASTER_TEST_MODE_SHIFT 2 196 #define MASTER_CHIP_REV_SHIFT 16 197 #define MASTER_CHIP_ID_SHIFT 24 198 199 /* Number of ticks per usec for AR813x/AR815x. */ 200 #define ALC_TICK_USECS 2 201 #define ALC_USECS(x) ((x) / ALC_TICK_USECS) 202 203 #define ALC_MANUAL_TIMER 0x1404 204 205 #define ALC_IM_TIMER 0x1408 206 #define IM_TIMER_TX_MASK 0x0000FFFF 207 #define IM_TIMER_RX_MASK 0xFFFF0000 208 #define IM_TIMER_TX_SHIFT 0 209 #define IM_TIMER_RX_SHIFT 16 210 #define ALC_IM_TIMER_MIN 0 211 #define ALC_IM_TIMER_MAX 130000 /* 130ms */ 212 /* 213 * 100us will ensure alc(4) wouldn't generate more than 10000 Rx 214 * interrupts in a second. 215 */ 216 #define ALC_IM_RX_TIMER_DEFAULT 100 /* 100us */ 217 /* 218 * alc(4) does not rely on Tx completion interrupts, so set it 219 * somewhat large value to reduce Tx completion interrupts. 220 */ 221 #define ALC_IM_TX_TIMER_DEFAULT 1000 /* 1ms */ 222 223 #define ALC_GPHY_CFG 0x140C /* 16 bits, 32 bits on AR816x */ 224 #define GPHY_CFG_EXT_RESET 0x0001 225 #define GPHY_CFG_RTL_MODE 0x0002 226 #define GPHY_CFG_LED_MODE 0x0004 227 #define GPHY_CFG_ANEG_NOW 0x0008 228 #define GPHY_CFG_RECV_ANEG 0x0010 229 #define GPHY_CFG_GATE_25M_ENB 0x0020 230 #define GPHY_CFG_LPW_EXIT 0x0040 231 #define GPHY_CFG_PHY_IDDQ 0x0080 232 #define GPHY_CFG_PHY_IDDQ_DIS 0x0100 233 #define GPHY_CFG_PCLK_SEL_DIS 0x0200 234 #define GPHY_CFG_HIB_EN 0x0400 235 #define GPHY_CFG_HIB_PULSE 0x0800 236 #define GPHY_CFG_SEL_ANA_RESET 0x1000 237 #define GPHY_CFG_PHY_PLL_ON 0x2000 238 #define GPHY_CFG_PWDOWN_HW 0x4000 239 #define GPHY_CFG_PHY_PLL_BYPASS 0x8000 240 #define GPHY_CFG_100AB_ENB 0x00020000 241 242 #define ALC_IDLE_STATUS 0x1410 243 #define IDLE_STATUS_RXMAC 0x00000001 244 #define IDLE_STATUS_TXMAC 0x00000002 245 #define IDLE_STATUS_RXQ 0x00000004 246 #define IDLE_STATUS_TXQ 0x00000008 247 #define IDLE_STATUS_DMARD 0x00000010 248 #define IDLE_STATUS_DMAWR 0x00000020 249 #define IDLE_STATUS_SMB 0x00000040 250 #define IDLE_STATUS_CMB 0x00000080 251 252 #define ALC_MDIO 0x1414 253 #define MDIO_DATA_MASK 0x0000FFFF 254 #define MDIO_REG_ADDR_MASK 0x001F0000 255 #define MDIO_OP_READ 0x00200000 256 #define MDIO_OP_WRITE 0x00000000 257 #define MDIO_SUP_PREAMBLE 0x00400000 258 #define MDIO_OP_EXECUTE 0x00800000 259 #define MDIO_CLK_25_4 0x00000000 260 #define MDIO_CLK_25_6 0x02000000 261 #define MDIO_CLK_25_8 0x03000000 262 #define MDIO_CLK_25_10 0x04000000 263 #define MDIO_CLK_25_14 0x05000000 264 #define MDIO_CLK_25_20 0x06000000 265 #define MDIO_CLK_25_128 0x07000000 266 #define MDIO_OP_BUSY 0x08000000 267 #define MDIO_AP_ENB 0x10000000 268 #define MDIO_MODE_EXT 0x40000000 269 #define MDIO_DATA_SHIFT 0 270 #define MDIO_REG_ADDR_SHIFT 16 271 272 #define MDIO_REG_ADDR(x) \ 273 (((x) << MDIO_REG_ADDR_SHIFT) & MDIO_REG_ADDR_MASK) 274 /* Default PHY address. */ 275 #define ALC_PHY_ADDR 0 276 277 #define ALC_PHY_STATUS 0x1418 278 #define PHY_STATUS_RECV_ENB 0x00000001 279 #define PHY_STATUS_GENERAL_MASK 0x0000FFFF 280 #define PHY_STATUS_OE_PWSP_MASK 0x07FF0000 281 #define PHY_STATUS_LPW_STATE 0x80000000 282 #define PHY_STATIS_OE_PWSP_SHIFT 16 283 284 /* Packet memory BIST. */ 285 #define ALC_BIST0 0x141C 286 #define BIST0_ENB 0x00000001 287 #define BIST0_SRAM_FAIL 0x00000002 288 #define BIST0_FUSE_FLAG 0x00000004 289 290 /* PCIe retry buffer BIST. */ 291 #define ALC_BIST1 0x1420 292 #define BIST1_ENB 0x00000001 293 #define BIST1_SRAM_FAIL 0x00000002 294 #define BIST1_FUSE_FLAG 0x00000004 295 296 #define ALC_SERDES_LOCK 0x1424 297 #define SERDES_LOCK_DET 0x00000001 298 #define SERDES_LOCK_DET_ENB 0x00000002 299 #define SERDES_MAC_CLK_SLOWDOWN 0x00020000 300 #define SERDES_PHY_CLK_SLOWDOWN 0x00040000 301 302 #define ALC_LPI_CTL 0x1440 303 #define LPI_CTL_ENB 0x00000001 304 305 #define ALC_EXT_MDIO 0x1448 306 #define EXT_MDIO_REG_MASK 0x0000FFFF 307 #define EXT_MDIO_DEVADDR_MASK 0x001F0000 308 #define EXT_MDIO_REG_SHIFT 0 309 #define EXT_MDIO_DEVADDR_SHIFT 16 310 311 #define EXT_MDIO_REG(x) \ 312 (((x) << EXT_MDIO_REG_SHIFT) & EXT_MDIO_REG_MASK) 313 #define EXT_MDIO_DEVADDR(x) \ 314 (((x) << EXT_MDIO_DEVADDR_SHIFT) & EXT_MDIO_DEVADDR_MASK) 315 316 #define ALC_IDLE_DECISN_TIMER 0x1474 317 #define IDLE_DECISN_TIMER_DEFAULT_1MS 0x400 318 319 #define ALC_MAC_CFG 0x1480 320 #define MAC_CFG_TX_ENB 0x00000001 321 #define MAC_CFG_RX_ENB 0x00000002 322 #define MAC_CFG_TX_FC 0x00000004 323 #define MAC_CFG_RX_FC 0x00000008 324 #define MAC_CFG_LOOP 0x00000010 325 #define MAC_CFG_FULL_DUPLEX 0x00000020 326 #define MAC_CFG_TX_CRC_ENB 0x00000040 327 #define MAC_CFG_TX_AUTO_PAD 0x00000080 328 #define MAC_CFG_TX_LENCHK 0x00000100 329 #define MAC_CFG_RX_JUMBO_ENB 0x00000200 330 #define MAC_CFG_PREAMBLE_MASK 0x00003C00 331 #define MAC_CFG_VLAN_TAG_STRIP 0x00004000 332 #define MAC_CFG_PROMISC 0x00008000 333 #define MAC_CFG_TX_PAUSE 0x00010000 334 #define MAC_CFG_SCNT 0x00020000 335 #define MAC_CFG_SYNC_RST_TX 0x00040000 336 #define MAC_CFG_SIM_RST_TX 0x00080000 337 #define MAC_CFG_SPEED_MASK 0x00300000 338 #define MAC_CFG_SPEED_10_100 0x00100000 339 #define MAC_CFG_SPEED_1000 0x00200000 340 #define MAC_CFG_DBG_TX_BACKOFF 0x00400000 341 #define MAC_CFG_TX_JUMBO_ENB 0x00800000 342 #define MAC_CFG_RXCSUM_ENB 0x01000000 343 #define MAC_CFG_ALLMULTI 0x02000000 344 #define MAC_CFG_BCAST 0x04000000 345 #define MAC_CFG_DBG 0x08000000 346 #define MAC_CFG_SINGLE_PAUSE_ENB 0x10000000 347 #define MAC_CFG_HASH_ALG_CRC32 0x20000000 348 #define MAC_CFG_SPEED_MODE_SW 0x40000000 349 #define MAC_CFG_FAST_PAUSE 0x80000000 350 #define MAC_CFG_PREAMBLE_SHIFT 10 351 #define MAC_CFG_PREAMBLE_DEFAULT 7 352 353 #define ALC_IPG_IFG_CFG 0x1484 354 #define IPG_IFG_IPGT_MASK 0x0000007F 355 #define IPG_IFG_MIFG_MASK 0x0000FF00 356 #define IPG_IFG_IPG1_MASK 0x007F0000 357 #define IPG_IFG_IPG2_MASK 0x7F000000 358 #define IPG_IFG_IPGT_SHIFT 0 359 #define IPG_IFG_IPGT_DEFAULT 0x60 360 #define IPG_IFG_MIFG_SHIFT 8 361 #define IPG_IFG_MIFG_DEFAULT 0x50 362 #define IPG_IFG_IPG1_SHIFT 16 363 #define IPG_IFG_IPG1_DEFAULT 0x40 364 #define IPG_IFG_IPG2_SHIFT 24 365 #define IPG_IFG_IPG2_DEFAULT 0x60 366 367 /* Station address. */ 368 #define ALC_PAR0 0x1488 369 #define ALC_PAR1 0x148C 370 371 /* 64bit multicast hash register. */ 372 #define ALC_MAR0 0x1490 373 #define ALC_MAR1 0x1494 374 375 /* half-duplex parameter configuration. */ 376 #define ALC_HDPX_CFG 0x1498 377 #define HDPX_CFG_LCOL_MASK 0x000003FF 378 #define HDPX_CFG_RETRY_MASK 0x0000F000 379 #define HDPX_CFG_EXC_DEF_EN 0x00010000 380 #define HDPX_CFG_NO_BACK_C 0x00020000 381 #define HDPX_CFG_NO_BACK_P 0x00040000 382 #define HDPX_CFG_ABEBE 0x00080000 383 #define HDPX_CFG_ABEBT_MASK 0x00F00000 384 #define HDPX_CFG_JAMIPG_MASK 0x0F000000 385 #define HDPX_CFG_LCOL_SHIFT 0 386 #define HDPX_CFG_LCOL_DEFAULT 0x37 387 #define HDPX_CFG_RETRY_SHIFT 12 388 #define HDPX_CFG_RETRY_DEFAULT 0x0F 389 #define HDPX_CFG_ABEBT_SHIFT 20 390 #define HDPX_CFG_ABEBT_DEFAULT 0x0A 391 #define HDPX_CFG_JAMIPG_SHIFT 24 392 #define HDPX_CFG_JAMIPG_DEFAULT 0x07 393 394 #define ALC_FRAME_SIZE 0x149C 395 396 #define ALC_WOL_CFG 0x14A0 397 #define WOL_CFG_PATTERN 0x00000001 398 #define WOL_CFG_PATTERN_ENB 0x00000002 399 #define WOL_CFG_MAGIC 0x00000004 400 #define WOL_CFG_MAGIC_ENB 0x00000008 401 #define WOL_CFG_LINK_CHG 0x00000010 402 #define WOL_CFG_LINK_CHG_ENB 0x00000020 403 #define WOL_CFG_PATTERN_DET 0x00000100 404 #define WOL_CFG_MAGIC_DET 0x00000200 405 #define WOL_CFG_LINK_CHG_DET 0x00000400 406 #define WOL_CFG_CLK_SWITCH_ENB 0x00008000 407 #define WOL_CFG_PATTERN0 0x00010000 408 #define WOL_CFG_PATTERN1 0x00020000 409 #define WOL_CFG_PATTERN2 0x00040000 410 #define WOL_CFG_PATTERN3 0x00080000 411 #define WOL_CFG_PATTERN4 0x00100000 412 #define WOL_CFG_PATTERN5 0x00200000 413 #define WOL_CFG_PATTERN6 0x00400000 414 415 /* WOL pattern length. */ 416 #define ALC_PATTERN_CFG0 0x14A4 417 #define PATTERN_CFG_0_LEN_MASK 0x0000007F 418 #define PATTERN_CFG_1_LEN_MASK 0x00007F00 419 #define PATTERN_CFG_2_LEN_MASK 0x007F0000 420 #define PATTERN_CFG_3_LEN_MASK 0x7F000000 421 422 #define ALC_PATTERN_CFG1 0x14A8 423 #define PATTERN_CFG_4_LEN_MASK 0x0000007F 424 #define PATTERN_CFG_5_LEN_MASK 0x00007F00 425 #define PATTERN_CFG_6_LEN_MASK 0x007F0000 426 427 /* RSS */ 428 #define ALC_RSS_KEY0 0x14B0 429 430 #define ALC_RSS_KEY1 0x14B4 431 432 #define ALC_RSS_KEY2 0x14B8 433 434 #define ALC_RSS_KEY3 0x14BC 435 436 #define ALC_RSS_KEY4 0x14C0 437 438 #define ALC_RSS_KEY5 0x14C4 439 440 #define ALC_RSS_KEY6 0x14C8 441 442 #define ALC_RSS_KEY7 0x14CC 443 444 #define ALC_RSS_KEY8 0x14D0 445 446 #define ALC_RSS_KEY9 0x14D4 447 448 #define ALC_RSS_IDT_TABLE0 0x14E0 449 450 #define ALC_TD_PRI2_HEAD_ADDR_LO 0x14E0 /* AR816x */ 451 452 #define ALC_RSS_IDT_TABLE1 0x14E4 453 454 #define ALC_TD_PRI3_HEAD_ADDR_LO 0x14E4 /* AR816x */ 455 456 #define ALC_RSS_IDT_TABLE2 0x14E8 457 458 #define ALC_RSS_IDT_TABLE3 0x14EC 459 460 #define ALC_RSS_IDT_TABLE4 0x14F0 461 462 #define ALC_RSS_IDT_TABLE5 0x14F4 463 464 #define ALC_RSS_IDT_TABLE6 0x14F8 465 466 #define ALC_RSS_IDT_TABLE7 0x14FC 467 468 #define ALC_SRAM_RD0_ADDR 0x1500 469 470 #define ALC_SRAM_RD1_ADDR 0x1504 471 472 #define ALC_SRAM_RD2_ADDR 0x1508 473 474 #define ALC_SRAM_RD3_ADDR 0x150C 475 476 #define RD_HEAD_ADDR_MASK 0x000003FF 477 #define RD_TAIL_ADDR_MASK 0x03FF0000 478 #define RD_HEAD_ADDR_SHIFT 0 479 #define RD_TAIL_ADDR_SHIFT 16 480 481 #define ALC_RD_NIC_LEN0 0x1510 /* 8 bytes unit */ 482 #define RD_NIC_LEN_MASK 0x000003FF 483 484 #define ALC_RD_NIC_LEN1 0x1514 485 486 #define ALC_SRAM_TD_ADDR 0x1518 487 #define TD_HEAD_ADDR_MASK 0x000003FF 488 #define TD_TAIL_ADDR_MASK 0x03FF0000 489 #define TD_HEAD_ADDR_SHIFT 0 490 #define TD_TAIL_ADDR_SHIFT 16 491 492 #define ALC_SRAM_TD_LEN 0x151C /* 8 bytes unit */ 493 #define SRAM_TD_LEN_MASK 0x000003FF 494 495 #define ALC_SRAM_RX_FIFO_ADDR 0x1520 496 497 #define ALC_SRAM_RX_FIFO_LEN 0x1524 498 #define SRAM_RX_FIFO_LEN_MASK 0x00000FFF 499 #define SRAM_RX_FIFO_LEN_SHIFT 0 500 501 #define ALC_SRAM_TX_FIFO_ADDR 0x1528 502 503 #define ALC_SRAM_TX_FIFO_LEN 0x152C 504 505 #define ALC_SRAM_TCPH_ADDR 0x1530 506 #define SRAM_TCPH_ADDR_MASK 0x00000FFF 507 #define SRAM_PATH_ADDR_MASK 0x0FFF0000 508 #define SRAM_TCPH_ADDR_SHIFT 0 509 #define SRAM_PKTH_ADDR_SHIFT 16 510 511 #define ALC_DMA_BLOCK 0x1534 512 #define DMA_BLOCK_LOAD 0x00000001 513 514 #define ALC_RX_BASE_ADDR_HI 0x1540 515 516 #define ALC_TX_BASE_ADDR_HI 0x1544 517 518 #define ALC_SMB_BASE_ADDR_HI 0x1548 519 520 #define ALC_SMB_BASE_ADDR_LO 0x154C 521 522 #define ALC_RD0_HEAD_ADDR_LO 0x1550 523 524 #define ALC_RD1_HEAD_ADDR_LO 0x1554 525 526 #define ALC_RD2_HEAD_ADDR_LO 0x1558 527 528 #define ALC_RD3_HEAD_ADDR_LO 0x155C 529 530 #define ALC_RD_RING_CNT 0x1560 531 #define RD_RING_CNT_MASK 0x00000FFF 532 #define RD_RING_CNT_SHIFT 0 533 534 #define ALC_RX_BUF_SIZE 0x1564 535 #define RX_BUF_SIZE_MASK 0x0000FFFF 536 /* 537 * If larger buffer size than 1536 is specified the controller 538 * will be locked up. This is hardware limitation. 539 */ 540 #define RX_BUF_SIZE_MAX 1536 541 542 #define ALC_RRD0_HEAD_ADDR_LO 0x1568 543 544 #define ALC_RRD1_HEAD_ADDR_LO 0x156C 545 546 #define ALC_RRD2_HEAD_ADDR_LO 0x1570 547 548 #define ALC_RRD3_HEAD_ADDR_LO 0x1574 549 550 #define ALC_RRD_RING_CNT 0x1578 551 #define RRD_RING_CNT_MASK 0x00000FFF 552 #define RRD_RING_CNT_SHIFT 0 553 554 #define ALC_TDH_HEAD_ADDR_LO 0x157C 555 556 #define ALC_TD_PRI1_HEAD_ADDR_LO 0x157C /* AR816x */ 557 558 #define ALC_TDL_HEAD_ADDR_LO 0x1580 559 560 #define ALC_TD_PRI0_HEAD_ADDR_LO 0x1580 /* AR816x */ 561 562 #define ALC_TD_RING_CNT 0x1584 563 #define TD_RING_CNT_MASK 0x0000FFFF 564 #define TD_RING_CNT_SHIFT 0 565 566 #define ALC_CMB_BASE_ADDR_LO 0x1588 567 568 #define ALC_TXQ_CFG 0x1590 569 #define TXQ_CFG_TD_BURST_MASK 0x0000000F 570 #define TXQ_CFG_IP_OPTION_ENB 0x00000010 571 #define TXQ_CFG_ENB 0x00000020 572 #define TXQ_CFG_ENHANCED_MODE 0x00000040 573 #define TXQ_CFG_8023_ENB 0x00000080 574 #define TXQ_CFG_TX_FIFO_BURST_MASK 0xFFFF0000 575 #define TXQ_CFG_TD_BURST_SHIFT 0 576 #define TXQ_CFG_TD_BURST_DEFAULT 5 577 #define TXQ_CFG_TX_FIFO_BURST_SHIFT 16 578 579 #define ALC_TSO_OFFLOAD_THRESH 0x1594 /* 8 bytes unit */ 580 #define TSO_OFFLOAD_THRESH_MASK 0x000007FF 581 #define TSO_OFFLOAD_ERRLGPKT_DROP_ENB 0x00000800 582 #define TSO_OFFLOAD_THRESH_SHIFT 0 583 #define TSO_OFFLOAD_THRESH_UNIT 8 584 #define TSO_OFFLOAD_THRESH_UNIT_SHIFT 3 585 586 #define ALC_TXF_WATER_MARK 0x1598 /* 8 bytes unit */ 587 #define TXF_WATER_MARK_HI_MASK 0x00000FFF 588 #define TXF_WATER_MARK_LO_MASK 0x0FFF0000 589 #define TXF_WATER_MARK_BURST_ENB 0x80000000 590 #define TXF_WATER_MARK_LO_SHIFT 0 591 #define TXF_WATER_MARK_HI_SHIFT 16 592 593 #define ALC_THROUGHPUT_MON 0x159C 594 #define THROUGHPUT_MON_RATE_MASK 0x00000003 595 #define THROUGHPUT_MON_ENB 0x00000080 596 #define THROUGHPUT_MON_RATE_SHIFT 0 597 598 #define ALC_RXQ_CFG 0x15A0 599 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_MASK 0x00000003 600 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_NONE 0x00000000 601 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_1M 0x00000001 602 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_10M 0x00000002 603 #define RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M 0x00000003 604 #define RXQ_CFG_QUEUE1_ENB 0x00000010 605 #define RXQ_CFG_QUEUE2_ENB 0x00000020 606 #define RXQ_CFG_QUEUE3_ENB 0x00000040 607 #define RXQ_CFG_IPV6_CSUM_ENB 0x00000080 608 #define RXQ_CFG_RSS_HASH_TBL_LEN_MASK 0x0000FF00 609 #define RXQ_CFG_RSS_HASH_IPV4 0x00010000 610 #define RXQ_CFG_RSS_HASH_IPV4_TCP 0x00020000 611 #define RXQ_CFG_RSS_HASH_IPV6 0x00040000 612 #define RXQ_CFG_RSS_HASH_IPV6_TCP 0x00080000 613 #define RXQ_CFG_RD_BURST_MASK 0x03F00000 614 #define RXQ_CFG_RSS_MODE_DIS 0x00000000 615 #define RXQ_CFG_RSS_MODE_SQSINT 0x04000000 616 #define RXQ_CFG_RSS_MODE_MQUESINT 0x08000000 617 #define RXQ_CFG_RSS_MODE_MQUEMINT 0x0C000000 618 #define RXQ_CFG_NIP_QUEUE_SEL_TBL 0x10000000 619 #define RXQ_CFG_RSS_HASH_ENB 0x20000000 620 #define RXQ_CFG_CUT_THROUGH_ENB 0x40000000 621 #define RXQ_CFG_QUEUE0_ENB 0x80000000 622 #define RXQ_CFG_RSS_HASH_TBL_LEN_SHIFT 8 623 #define RXQ_CFG_RD_BURST_DEFAULT 8 624 #define RXQ_CFG_RD_BURST_SHIFT 20 625 #define RXQ_CFG_ENB \ 626 (RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | \ 627 RXQ_CFG_QUEUE2_ENB | RXQ_CFG_QUEUE3_ENB) 628 629 /* AR816x specific bits */ 630 #define RXQ_CFG_816X_RSS_HASH_IPV4 0x00000004 631 #define RXQ_CFG_816X_RSS_HASH_IPV4_TCP 0x00000008 632 #define RXQ_CFG_816X_RSS_HASH_IPV6 0x00000010 633 #define RXQ_CFG_816X_RSS_HASH_IPV6_TCP 0x00000020 634 #define RXQ_CFG_816X_RSS_HASH_MASK 0x0000003C 635 #define RXQ_CFG_816X_IPV6_PARSE_ENB 0x00000080 636 #define RXQ_CFG_816X_IDT_TBL_SIZE_MASK 0x0001FF00 637 #define RXQ_CFG_816X_IDT_TBL_SIZE_SHIFT 8 638 #define RXQ_CFG_816X_IDT_TBL_SIZE_DEFAULT 0x100 639 640 #define ALC_RX_RD_FREE_THRESH 0x15A4 /* 8 bytes unit. */ 641 #define RX_RD_FREE_THRESH_HI_MASK 0x0000003F 642 #define RX_RD_FREE_THRESH_LO_MASK 0x00000FC0 643 #define RX_RD_FREE_THRESH_HI_SHIFT 0 644 #define RX_RD_FREE_THRESH_LO_SHIFT 6 645 #define RX_RD_FREE_THRESH_HI_DEFAULT 16 646 #define RX_RD_FREE_THRESH_LO_DEFAULT 8 647 648 #define ALC_RX_FIFO_PAUSE_THRESH 0x15A8 649 #define RX_FIFO_PAUSE_THRESH_LO_MASK 0x00000FFF 650 #define RX_FIFO_PAUSE_THRESH_HI_MASK 0x0FFF0000 651 #define RX_FIFO_PAUSE_THRESH_LO_SHIFT 0 652 #define RX_FIFO_PAUSE_THRESH_HI_SHIFT 16 653 /* 654 * Size = tx-packet(1522) + IPG(12) + SOF(8) + 64(Pause) + IPG(12) + SOF(8) + 655 * rx-packet(1522) + delay-of-link(64) 656 * = 3212. 657 */ 658 #define RX_FIFO_PAUSE_816X_RSVD 3212 659 660 #define ALC_RD_DMA_CFG 0x15AC 661 #define RD_DMA_CFG_THRESH_MASK 0x00000FFF /* 8 bytes unit */ 662 #define RD_DMA_CFG_TIMER_MASK 0xFFFF0000 663 #define RD_DMA_CFG_THRESH_SHIFT 0 664 #define RD_DMA_CFG_TIMER_SHIFT 16 665 #define RD_DMA_CFG_THRESH_DEFAULT 0x100 666 #define RD_DMA_CFG_TIMER_DEFAULT 0 667 #define RD_DMA_CFG_TICK_USECS 8 668 #define ALC_RD_DMA_CFG_USECS(x) ((x) / RD_DMA_CFG_TICK_USECS) 669 670 #define ALC_RSS_HASH_VALUE 0x15B0 671 672 #define ALC_RSS_HASH_FLAG 0x15B4 673 674 #define ALC_RSS_CPU 0x15B8 675 676 #define ALC_DMA_CFG 0x15C0 677 #define DMA_CFG_IN_ORDER 0x00000001 678 #define DMA_CFG_ENH_ORDER 0x00000002 679 #define DMA_CFG_OUT_ORDER 0x00000004 680 #define DMA_CFG_RCB_64 0x00000000 681 #define DMA_CFG_RCB_128 0x00000008 682 #define DMA_CFG_PEND_AUTO_RST 0x00000008 683 #define DMA_CFG_RD_BURST_128 0x00000000 684 #define DMA_CFG_RD_BURST_256 0x00000010 685 #define DMA_CFG_RD_BURST_512 0x00000020 686 #define DMA_CFG_RD_BURST_1024 0x00000030 687 #define DMA_CFG_RD_BURST_2048 0x00000040 688 #define DMA_CFG_RD_BURST_4096 0x00000050 689 #define DMA_CFG_WR_BURST_128 0x00000000 690 #define DMA_CFG_WR_BURST_256 0x00000080 691 #define DMA_CFG_WR_BURST_512 0x00000100 692 #define DMA_CFG_WR_BURST_1024 0x00000180 693 #define DMA_CFG_WR_BURST_2048 0x00000200 694 #define DMA_CFG_WR_BURST_4096 0x00000280 695 #define DMA_CFG_RD_REQ_PRI 0x00000400 696 #define DMA_CFG_RD_DELAY_CNT_MASK 0x0000F800 697 #define DMA_CFG_WR_DELAY_CNT_MASK 0x000F0000 698 #define DMA_CFG_CMB_ENB 0x00100000 699 #define DMA_CFG_SMB_ENB 0x00200000 700 #define DMA_CFG_CMB_NOW 0x00400000 701 #define DMA_CFG_SMB_DIS 0x01000000 702 #define DMA_CFG_RD_CHNL_SEL_MASK 0x0C000000 703 #define DMA_CFG_RD_CHNL_SEL_1 0x00000000 704 #define DMA_CFG_RD_CHNL_SEL_2 0x04000000 705 #define DMA_CFG_RD_CHNL_SEL_3 0x08000000 706 #define DMA_CFG_RD_CHNL_SEL_4 0x0C000000 707 #define DMA_CFG_WSRAM_RDCTL 0x10000000 708 #define DMA_CFG_RD_PEND_CLR 0x20000000 709 #define DMA_CFG_WR_PEND_CLR 0x40000000 710 #define DMA_CFG_SMB_NOW 0x80000000 711 #define DMA_CFG_RD_BURST_MASK 0x07 712 #define DMA_CFG_RD_BURST_SHIFT 4 713 #define DMA_CFG_WR_BURST_MASK 0x07 714 #define DMA_CFG_WR_BURST_SHIFT 7 715 #define DMA_CFG_RD_DELAY_CNT_SHIFT 11 716 #define DMA_CFG_WR_DELAY_CNT_SHIFT 16 717 #define DMA_CFG_RD_DELAY_CNT_DEFAULT 15 718 #define DMA_CFG_WR_DELAY_CNT_DEFAULT 4 719 720 #define ALC_SMB_STAT_TIMER 0x15C4 721 #define SMB_STAT_TIMER_MASK 0x00FFFFFF 722 #define SMB_STAT_TIMER_SHIFT 0 723 724 #define ALC_CMB_TD_THRESH 0x15C8 725 #define CMB_TD_THRESH_MASK 0x0000FFFF 726 #define CMB_TD_THRESH_SHIFT 0 727 728 #define ALC_CMB_TX_TIMER 0x15CC 729 #define CMB_TX_TIMER_MASK 0x0000FFFF 730 #define CMB_TX_TIMER_SHIFT 0 731 732 #define ALC_MSI_MAP_TBL1 0x15D0 733 734 #define ALC_MSI_ID_MAP 0x15D4 735 736 #define ALC_MSI_MAP_TBL2 0x15D8 737 738 #define ALC_MBOX_RD0_PROD_IDX 0x15E0 739 740 #define ALC_MBOX_RD1_PROD_IDX 0x15E4 741 742 #define ALC_MBOX_RD2_PROD_IDX 0x15E8 743 744 #define ALC_MBOX_RD3_PROD_IDX 0x15EC 745 746 #define ALC_MBOX_RD_PROD_MASK 0x0000FFFF 747 #define MBOX_RD_PROD_SHIFT 0 748 749 #define ALC_MBOX_TD_PROD_IDX 0x15F0 750 #define MBOX_TD_PROD_HI_IDX_MASK 0x0000FFFF 751 #define MBOX_TD_PROD_LO_IDX_MASK 0xFFFF0000 752 #define MBOX_TD_PROD_HI_IDX_SHIFT 0 753 #define MBOX_TD_PROD_LO_IDX_SHIFT 16 754 755 #define ALC_MBOX_TD_PRI1_PROD_IDX 0x15F0 /* 16 bits AR816x */ 756 757 #define ALC_MBOX_TD_PRI0_PROD_IDX 0x15F2 /* 16 bits AR816x */ 758 759 #define ALC_MBOX_TD_CONS_IDX 0x15F4 760 #define MBOX_TD_CONS_HI_IDX_MASK 0x0000FFFF 761 #define MBOX_TD_CONS_LO_IDX_MASK 0xFFFF0000 762 #define MBOX_TD_CONS_HI_IDX_SHIFT 0 763 #define MBOX_TD_CONS_LO_IDX_SHIFT 16 764 765 #define ALC_MBOX_TD_PRI1_CONS_IDX 0x15F4 /* 16 bits AR816x */ 766 767 #define ALC_MBOX_TD_PRI0_CONS_IDX 0x15F6 /* 16 bits AR816x */ 768 769 #define ALC_MBOX_RD01_CONS_IDX 0x15F8 770 #define MBOX_RD0_CONS_IDX_MASK 0x0000FFFF 771 #define MBOX_RD1_CONS_IDX_MASK 0xFFFF0000 772 #define MBOX_RD0_CONS_IDX_SHIFT 0 773 #define MBOX_RD1_CONS_IDX_SHIFT 16 774 775 #define ALC_MBOX_RD23_CONS_IDX 0x15FC 776 #define MBOX_RD2_CONS_IDX_MASK 0x0000FFFF 777 #define MBOX_RD3_CONS_IDX_MASK 0xFFFF0000 778 #define MBOX_RD2_CONS_IDX_SHIFT 0 779 #define MBOX_RD3_CONS_IDX_SHIFT 16 780 781 #define ALC_INTR_STATUS 0x1600 782 #define INTR_SMB 0x00000001 783 #define INTR_TIMER 0x00000002 784 #define INTR_MANUAL_TIMER 0x00000004 785 #define INTR_RX_FIFO_OFLOW 0x00000008 786 #define INTR_RD0_UNDERRUN 0x00000010 787 #define INTR_RD1_UNDERRUN 0x00000020 788 #define INTR_RD2_UNDERRUN 0x00000040 789 #define INTR_RD3_UNDERRUN 0x00000080 790 #define INTR_TX_FIFO_UNDERRUN 0x00000100 791 #define INTR_DMA_RD_TO_RST 0x00000200 792 #define INTR_DMA_WR_TO_RST 0x00000400 793 #define INTR_TX_CREDIT 0x00000800 794 #define INTR_GPHY 0x00001000 795 #define INTR_GPHY_LOW_PW 0x00002000 796 #define INTR_TXQ_TO_RST 0x00004000 797 #define INTR_TX_PKT0 0x00008000 798 #define INTR_RX_PKT0 0x00010000 799 #define INTR_RX_PKT1 0x00020000 800 #define INTR_RX_PKT2 0x00040000 801 #define INTR_RX_PKT3 0x00080000 802 #define INTR_MAC_RX 0x00100000 803 #define INTR_MAC_TX 0x00200000 804 #define INTR_UNDERRUN 0x00400000 805 #define INTR_FRAME_ERROR 0x00800000 806 #define INTR_FRAME_OK 0x01000000 807 #define INTR_CSUM_ERROR 0x02000000 808 #define INTR_PHY_LINK_DOWN 0x04000000 809 #define INTR_DIS_INT 0x80000000 810 811 /* INTR status for AR816x/AR817x 4 TX queues, 8 RX queues */ 812 #define INTR_TX_PKT1 0x00000020 813 #define INTR_TX_PKT2 0x00000040 814 #define INTR_TX_PKT3 0x00000080 815 #define INTR_RX_PKT4 0x08000000 816 #define INTR_RX_PKT5 0x10000000 817 #define INTR_RX_PKT6 0x20000000 818 #define INTR_RX_PKT7 0x40000000 819 820 /* Interrupt Mask Register */ 821 #define ALC_INTR_MASK 0x1604 822 823 #ifdef notyet 824 #define INTR_RX_PKT \ 825 (INTR_RX_PKT0 | INTR_RX_PKT1 | INTR_RX_PKT2 | \ 826 INTR_RX_PKT3) 827 #define INTR_RD_UNDERRUN \ 828 (INTR_RD0_UNDERRUN | INTR_RD1_UNDERRUN | \ 829 INTR_RD2_UNDERRUN | INTR_RD3_UNDERRUN) 830 #else 831 #define INTR_TX_PKT INTR_TX_PKT0 832 #define INTR_RX_PKT INTR_RX_PKT0 833 #define INTR_RD_UNDERRUN INTR_RD0_UNDERRUN 834 #endif 835 836 #define ALC_INTRS \ 837 (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | \ 838 INTR_TXQ_TO_RST | INTR_RX_PKT | INTR_TX_PKT | \ 839 INTR_RX_FIFO_OFLOW | INTR_RD_UNDERRUN | \ 840 INTR_TX_FIFO_UNDERRUN) 841 842 #define ALC_INTR_RETRIG_TIMER 0x1608 843 #define INTR_RETRIG_TIMER_MASK 0x0000FFFF 844 #define INTR_RETRIG_TIMER_SHIFT 0 845 846 #define ALC_HDS_CFG 0x160C 847 #define HDS_CFG_ENB 0x00000001 848 #define HDS_CFG_BACKFILLSIZE_MASK 0x000FFF00 849 #define HDS_CFG_MAX_HDRSIZE_MASK 0xFFF00000 850 #define HDS_CFG_BACKFILLSIZE_SHIFT 8 851 #define HDS_CFG_MAX_HDRSIZE_SHIFT 20 852 853 #define ALC_MBOX_TD_PRI3_PROD_IDX 0x1618 /* 16 bits AR816x */ 854 855 #define ALC_MBOX_TD_PRI2_PROD_IDX 0x161A /* 16 bits AR816x */ 856 857 #define ALC_MBOX_TD_PRI3_CONS_IDX 0x161C /* 16 bits AR816x */ 858 859 #define ALC_MBOX_TD_PRI2_CONS_IDX 0x161E /* 16 bits AR816x */ 860 861 /* AR813x/AR815x registers for MAC statistics */ 862 #define ALC_RX_MIB_BASE 0x1700 863 864 #define ALC_TX_MIB_BASE 0x1760 865 866 #define ALC_DRV 0x1804 /* AR816x */ 867 #define DRV_ASPM_SPD10LMT_1M 0x00000000 868 #define DRV_ASPM_SPD10LMT_10M 0x00000001 869 #define DRV_ASPM_SPD10LMT_100M 0x00000002 870 #define DRV_ASPM_SPD10LMT_NO 0x00000003 871 #define DRV_ASPM_SPD10LMT_MASK 0x00000003 872 #define DRV_ASPM_SPD100LMT_1M 0x00000000 873 #define DRV_ASPM_SPD100LMT_10M 0x00000004 874 #define DRV_ASPM_SPD100LMT_100M 0x00000008 875 #define DRV_ASPM_SPD100LMT_NO 0x0000000C 876 #define DRV_ASPM_SPD100LMT_MASK 0x0000000C 877 #define DRV_ASPM_SPD1000LMT_100M 0x00000000 878 #define DRV_ASPM_SPD1000LMT_NO 0x00000010 879 #define DRV_ASPM_SPD1000LMT_1M 0x00000020 880 #define DRV_ASPM_SPD1000LMT_10M 0x00000030 881 #define DRV_ASPM_SPD1000LMT_MASK 0x00000000 882 #define DRV_WOLCAP_BIOS_EN 0x00000100 883 #define DRV_WOLMAGIC_EN 0x00000200 884 #define DRV_WOLLINKUP_EN 0x00000400 885 #define DRV_WOLPATTERN_EN 0x00000800 886 #define DRV_AZ_EN 0x00001000 887 #define DRV_WOLS5_BIOS_EN 0x00010000 888 #define DRV_WOLS5_EN 0x00020000 889 #define DRV_DISABLE 0x00040000 890 #define DRV_PHY_MASK 0x1FE00000 891 #define DRV_PHY_EEE 0x00200000 892 #define DRV_PHY_APAUSE 0x00400000 893 #define DRV_PHY_PAUSE 0x00800000 894 #define DRV_PHY_DUPLEX 0x01000000 895 #define DRV_PHY_10 0x02000000 896 #define DRV_PHY_100 0x04000000 897 #define DRV_PHY_1000 0x08000000 898 #define DRV_PHY_AUTO 0x10000000 899 #define DRV_PHY_SHIFT 21 900 901 #define ALC_CLK_GATING_CFG 0x1814 902 #define CLK_GATING_DMAW_ENB 0x0001 903 #define CLK_GATING_DMAR_ENB 0x0002 904 #define CLK_GATING_TXQ_ENB 0x0004 905 #define CLK_GATING_RXQ_ENB 0x0008 906 #define CLK_GATING_TXMAC_ENB 0x0010 907 #define CLK_GATING_RXMAC_ENB 0x0020 908 909 #define ALC_DEBUG_DATA0 0x1900 910 911 #define ALC_DEBUG_DATA1 0x1904 912 913 #define ALC_MSI_RETRANS_TIMER 0x1920 914 #define MSI_RETRANS_TIMER_MASK 0x0000FFFF 915 #define MSI_RETRANS_MASK_SEL_STD 0x00000000 916 #define MSI_RETRANS_MASK_SEL_LINE 0x00010000 917 #define MSI_RETRANS_TIMER_SHIFT 0 918 919 #define ALC_WRR 0x1938 920 #define WRR_PRI0_MASK 0x0000001F 921 #define WRR_PRI1_MASK 0x00001F00 922 #define WRR_PRI2_MASK 0x001F0000 923 #define WRR_PRI3_MASK 0x1F000000 924 #define WRR_PRI_RESTRICT_MASK 0x60000000 925 #define WRR_PRI_RESTRICT_ALL 0x00000000 926 #define WRR_PRI_RESTRICT_HI 0x20000000 927 #define WRR_PRI_RESTRICT_HI2 0x40000000 928 #define WRR_PRI_RESTRICT_NONE 0x60000000 929 #define WRR_PRI0_SHIFT 0 930 #define WRR_PRI1_SHIFT 8 931 #define WRR_PRI2_SHIFT 16 932 #define WRR_PRI3_SHIFT 24 933 #define WRR_PRI_DEFAULT 4 934 #define WRR_PRI_RESTRICT_SHIFT 29 935 936 #define ALC_HQTD_CFG 0x193C 937 #define HQTD_CFG_Q1_BURST_MASK 0x0000000F 938 #define HQTD_CFG_Q2_BURST_MASK 0x000000F0 939 #define HQTD_CFG_Q3_BURST_MASK 0x00000F00 940 #define HQTD_CFG_BURST_ENB 0x80000000 941 #define HQTD_CFG_Q1_BURST_SHIFT 0 942 #define HQTD_CFG_Q2_BURST_SHIFT 4 943 #define HQTD_CFG_Q3_BURST_SHIFT 8 944 945 #define ALC_MISC 0x19C0 946 #define MISC_INTNLOSC_OPEN 0x00000008 947 #define MISC_ISO_ENB 0x00001000 948 #define MISC_PSW_OCP_MASK 0x00E00000 949 #define MISC_PSW_OCP_SHIFT 21 950 #define MISC_PSW_OCP_DEFAULT 7 951 952 #define ALC_MISC2 0x19C8 953 #define MISC2_CALB_START 0x00000001 954 955 #define ALC_MISC3 0x19CC 956 #define MISC3_25M_NOTO_INTNL 0x00000001 957 #define MISC3_25M_BY_SW 0x00000002 958 959 #define ALC_MII_DBG_ADDR 0x1D 960 #define ALC_MII_DBG_DATA 0x1E 961 962 #define MII_ANA_CFG0 0x00 963 #define ANA_RESTART_CAL 0x0001 964 #define ANA_MANUL_SWICH_ON_MASK 0x001E 965 #define ANA_MAN_ENABLE 0x0020 966 #define ANA_SEL_HSP 0x0040 967 #define ANA_EN_HB 0x0080 968 #define ANA_EN_HBIAS 0x0100 969 #define ANA_OEN_125M 0x0200 970 #define ANA_EN_LCKDT 0x0400 971 #define ANA_LCKDT_PHY 0x0800 972 #define ANA_AFE_MODE 0x1000 973 #define ANA_VCO_SLOW 0x2000 974 #define ANA_VCO_FAST 0x4000 975 #define ANA_SEL_CLK125M_DSP 0x8000 976 #define ANA_MANUL_SWICH_ON_SHIFT 1 977 978 #define MII_DBG_ANACTL 0x00 979 #define DBG_ANACTL_DEFAULT 0x02EF 980 981 #define MII_ANA_CFG4 0x04 982 #define ANA_IECHO_ADJ_MASK 0x0F 983 #define ANA_IECHO_ADJ_3_MASK 0x000F 984 #define ANA_IECHO_ADJ_2_MASK 0x00F0 985 #define ANA_IECHO_ADJ_1_MASK 0x0F00 986 #define ANA_IECHO_ADJ_0_MASK 0xF000 987 #define ANA_IECHO_ADJ_3_SHIFT 0 988 #define ANA_IECHO_ADJ_2_SHIFT 4 989 #define ANA_IECHO_ADJ_1_SHIFT 8 990 #define ANA_IECHO_ADJ_0_SHIFT 12 991 992 #define MII_DBG_SYSMODCTL 0x04 993 #define DBG_SYSMODCTL_DEFAULT 0xBB8B 994 995 #define MII_ANA_CFG5 0x05 996 #define ANA_SERDES_CDR_BW_MASK 0x0003 997 #define ANA_MS_PAD_DBG 0x0004 998 #define ANA_SPEEDUP_DBG 0x0008 999 #define ANA_SERDES_TH_LOS_MASK 0x0030 1000 #define ANA_SERDES_EN_DEEM 0x0040 1001 #define ANA_SERDES_TXELECIDLE 0x0080 1002 #define ANA_SERDES_BEACON 0x0100 1003 #define ANA_SERDES_HALFTXDR 0x0200 1004 #define ANA_SERDES_SEL_HSP 0x0400 1005 #define ANA_SERDES_EN_PLL 0x0800 1006 #define ANA_SERDES_EN 0x1000 1007 #define ANA_SERDES_EN_LCKDT 0x2000 1008 #define ANA_SERDES_CDR_BW_SHIFT 0 1009 #define ANA_SERDES_TH_LOS_SHIFT 4 1010 1011 #define MII_DBG_SRDSYSMOD 0x05 1012 #define DBG_SRDSYSMOD_DEFAULT 0x2C46 1013 1014 #define MII_ANA_CFG11 0x0B 1015 #define ANA_PS_HIB_EN 0x8000 1016 1017 #define MII_DBG_HIBNEG 0x0B 1018 #define DBG_HIBNEG_HIB_PULSE 0x1000 1019 #define DBG_HIBNEG_PSHIB_EN 0x8000 1020 #define DBG_HIBNEG_DEFAULT 0xBC40 1021 1022 #define MII_ANA_CFG18 0x12 1023 #define ANA_TEST_MODE_10BT_01MASK 0x0003 1024 #define ANA_LOOP_SEL_10BT 0x0004 1025 #define ANA_RGMII_MODE_SW 0x0008 1026 #define ANA_EN_LONGECABLE 0x0010 1027 #define ANA_TEST_MODE_10BT_2 0x0020 1028 #define ANA_EN_10BT_IDLE 0x0400 1029 #define ANA_EN_MASK_TB 0x0800 1030 #define ANA_TRIGGER_SEL_TIMER_MASK 0x3000 1031 #define ANA_INTERVAL_SEL_TIMER_MASK 0xC000 1032 #define ANA_TEST_MODE_10BT_01SHIFT 0 1033 #define ANA_TRIGGER_SEL_TIMER_SHIFT 12 1034 #define ANA_INTERVAL_SEL_TIMER_SHIFT 14 1035 1036 #define MII_DBG_TST10BTCFG 0x12 1037 #define DBG_TST10BTCFG_DEFAULT 0x4C04 1038 1039 #define MII_DBG_AZ_ANADECT 0x15 1040 #define DBG_AZ_ANADECT_DEFAULT 0x3220 1041 #define DBG_AZ_ANADECT_LONG 0x3210 1042 1043 #define MII_DBG_MSE16DB 0x18 1044 #define DBG_MSE16DB_UP 0x05EA 1045 #define DBG_MSE16DB_DOWN 0x02EA 1046 1047 #define MII_DBG_MSE20DB 0x1C 1048 #define DBG_MSE20DB_TH_MASK 0x01FC 1049 #define DBG_MSE20DB_TH_DEFAULT 0x2E 1050 #define DBG_MSE20DB_TH_HI 0x54 1051 #define DBG_MSE20DB_TH_SHIFT 2 1052 1053 #define MII_DBG_AGC 0x23 1054 #define DBG_AGC_2_VGA_MASK 0x3F00 1055 #define DBG_AGC_2_VGA_SHIFT 8 1056 #define DBG_AGC_LONG1G_LIMT 40 1057 #define DBG_AGC_LONG100M_LIMT 44 1058 1059 #define MII_ANA_CFG41 0x29 1060 #define ANA_TOP_PS_EN 0x8000 1061 1062 #define MII_DBG_LEGCYPS 0x29 1063 #define DBG_LEGCYPS_ENB 0x8000 1064 #define DBG_LEGCYPS_DEFAULT 0x129D 1065 1066 #define MII_ANA_CFG54 0x36 1067 #define ANA_LONG_CABLE_TH_100_MASK 0x003F 1068 #define ANA_DESERVED 0x0040 1069 #define ANA_EN_LIT_CH 0x0080 1070 #define ANA_SHORT_CABLE_TH_100_MASK 0x3F00 1071 #define ANA_BP_BAD_LINK_ACCUM 0x4000 1072 #define ANA_BP_SMALL_BW 0x8000 1073 #define ANA_LONG_CABLE_TH_100_SHIFT 0 1074 #define ANA_SHORT_CABLE_TH_100_SHIFT 8 1075 1076 #define MII_DBG_TST100BTCFG 0x36 1077 #define DBG_TST100BTCFG_DEFAULT 0xE12C 1078 1079 #define MII_DBG_GREENCFG 0x3B 1080 #define DBG_GREENCFG_DEFAULT 0x7078 1081 1082 #define MII_DBG_GREENCFG2 0x3D 1083 #define DBG_GREENCFG2_GATE_DFSE_EN 0x0080 1084 #define DBG_GREENCFG2_BP_GREEN 0x8000 1085 1086 /* Device addr 3 */ 1087 #define MII_EXT_PCS 3 1088 1089 #define MII_EXT_CLDCTL3 0x8003 1090 #define EXT_CLDCTL3_BP_CABLE1TH_DET_GT 0x8000 1091 1092 #define MII_EXT_CLDCTL5 0x8005 1093 #define EXT_CLDCTL5_BP_VD_HLFBIAS 0x4000 1094 1095 #define MII_EXT_CLDCTL6 0x8006 1096 #define EXT_CLDCTL6_CAB_LEN_MASK 0x00FF 1097 #define EXT_CLDCTL6_CAB_LEN_SHIFT 0 1098 #define EXT_CLDCTL6_CAB_LEN_SHORT1G 116 1099 #define EXT_CLDCTL6_CAB_LEN_SHORT100M 152 1100 1101 #define MII_EXT_VDRVBIAS 0x8062 1102 #define EXT_VDRVBIAS_DEFAULT 3 1103 1104 /* Device addr 7 */ 1105 #define MII_EXT_ANEG 7 1106 1107 #define MII_EXT_ANEG_LOCAL_EEEADV 0x3C 1108 #define ANEG_LOCA_EEEADV_100BT 0x0002 1109 #define ANEG_LOCA_EEEADV_1000BT 0x0004 1110 1111 #define MII_EXT_ANEG_AFE 0x801A 1112 #define ANEG_AFEE_10BT_100M_TH 0x0040 1113 1114 #define MII_EXT_ANEG_S3DIG10 0x8023 1115 #define ANEG_S3DIG10_SL 0x0001 1116 #define ANEG_S3DIG10_DEFAULT 0 1117 1118 #define MII_EXT_ANEG_NLP78 0x8027 1119 #define ANEG_NLP78_120M_DEFAULT 0x8A05 1120 1121 /* Statistics counters collected by the MAC. */ 1122 struct smb { 1123 /* Rx stats. */ 1124 uint32_t rx_frames; 1125 uint32_t rx_bcast_frames; 1126 uint32_t rx_mcast_frames; 1127 uint32_t rx_pause_frames; 1128 uint32_t rx_control_frames; 1129 uint32_t rx_crcerrs; 1130 uint32_t rx_lenerrs; 1131 uint32_t rx_bytes; 1132 uint32_t rx_runts; 1133 uint32_t rx_fragments; 1134 uint32_t rx_pkts_64; 1135 uint32_t rx_pkts_65_127; 1136 uint32_t rx_pkts_128_255; 1137 uint32_t rx_pkts_256_511; 1138 uint32_t rx_pkts_512_1023; 1139 uint32_t rx_pkts_1024_1518; 1140 uint32_t rx_pkts_1519_max; 1141 uint32_t rx_pkts_truncated; 1142 uint32_t rx_fifo_oflows; 1143 uint32_t rx_rrs_errs; 1144 uint32_t rx_alignerrs; 1145 uint32_t rx_bcast_bytes; 1146 uint32_t rx_mcast_bytes; 1147 uint32_t rx_pkts_filtered; 1148 /* Tx stats. */ 1149 uint32_t tx_frames; 1150 uint32_t tx_bcast_frames; 1151 uint32_t tx_mcast_frames; 1152 uint32_t tx_pause_frames; 1153 uint32_t tx_excess_defer; 1154 uint32_t tx_control_frames; 1155 uint32_t tx_deferred; 1156 uint32_t tx_bytes; 1157 uint32_t tx_pkts_64; 1158 uint32_t tx_pkts_65_127; 1159 uint32_t tx_pkts_128_255; 1160 uint32_t tx_pkts_256_511; 1161 uint32_t tx_pkts_512_1023; 1162 uint32_t tx_pkts_1024_1518; 1163 uint32_t tx_pkts_1519_max; 1164 uint32_t tx_single_colls; 1165 uint32_t tx_multi_colls; 1166 uint32_t tx_late_colls; 1167 uint32_t tx_excess_colls; 1168 uint32_t tx_underrun; 1169 uint32_t tx_desc_underrun; 1170 uint32_t tx_lenerrs; 1171 uint32_t tx_pkts_truncated; 1172 uint32_t tx_bcast_bytes; 1173 uint32_t tx_mcast_bytes; 1174 uint32_t updated; 1175 }; 1176 1177 /* CMB(Coalesing message block) */ 1178 struct cmb { 1179 uint32_t cons; 1180 }; 1181 1182 /* Rx free descriptor */ 1183 struct rx_desc { 1184 uint64_t addr; 1185 }; 1186 1187 /* Rx return descriptor */ 1188 struct rx_rdesc { 1189 uint32_t rdinfo; 1190 #define RRD_CSUM_MASK 0x0000FFFF 1191 #define RRD_RD_CNT_MASK 0x000F0000 1192 #define RRD_RD_IDX_MASK 0xFFF00000 1193 #define RRD_CSUM_SHIFT 0 1194 #define RRD_RD_CNT_SHIFT 16 1195 #define RRD_RD_IDX_SHIFT 20 1196 #define RRD_CSUM(x) \ 1197 (((x) & RRD_CSUM_MASK) >> RRD_CSUM_SHIFT) 1198 #define RRD_RD_CNT(x) \ 1199 (((x) & RRD_RD_CNT_MASK) >> RRD_RD_CNT_SHIFT) 1200 #define RRD_RD_IDX(x) \ 1201 (((x) & RRD_RD_IDX_MASK) >> RRD_RD_IDX_SHIFT) 1202 uint32_t rss; 1203 uint32_t vtag; 1204 #define RRD_VLAN_MASK 0x0000FFFF 1205 #define RRD_HEAD_LEN_MASK 0x00FF0000 1206 #define RRD_HDS_MASK 0x03000000 1207 #define RRD_HDS_NONE 0x00000000 1208 #define RRD_HDS_HEAD 0x01000000 1209 #define RRD_HDS_DATA 0x02000000 1210 #define RRD_CPU_MASK 0x0C000000 1211 #define RRD_HASH_FLAG_MASK 0xF0000000 1212 #define RRD_VLAN_SHIFT 0 1213 #define RRD_HEAD_LEN_SHIFT 16 1214 #define RRD_HDS_SHIFT 24 1215 #define RRD_CPU_SHIFT 26 1216 #define RRD_HASH_FLAG_SHIFT 28 1217 #define RRD_VLAN(x) \ 1218 (((x) & RRD_VLAN_MASK) >> RRD_VLAN_SHIFT) 1219 #define RRD_HEAD_LEN(x) \ 1220 (((x) & RRD_HEAD_LEN_MASK) >> RRD_HEAD_LEN_SHIFT) 1221 #define RRD_CPU(x) \ 1222 (((x) & RRD_CPU_MASK) >> RRD_CPU_SHIFT) 1223 uint32_t status; 1224 #define RRD_LEN_MASK 0x00003FFF 1225 #define RRD_LEN_SHIFT 0 1226 #define RRD_TCP_UDPCSUM_NOK 0x00004000 1227 #define RRD_IPCSUM_NOK 0x00008000 1228 #define RRD_VLAN_TAG 0x00010000 1229 #define RRD_PROTO_MASK 0x000E0000 1230 #define RRD_PROTO_IPV4 0x00020000 1231 #define RRD_PROTO_IPV6 0x000C0000 1232 #define RRD_ERR_SUM 0x00100000 1233 #define RRD_ERR_CRC 0x00200000 1234 #define RRD_ERR_ALIGN 0x00400000 1235 #define RRD_ERR_TRUNC 0x00800000 1236 #define RRD_ERR_RUNT 0x01000000 1237 #define RRD_ERR_ICMP 0x02000000 1238 #define RRD_BCAST 0x04000000 1239 #define RRD_MCAST 0x08000000 1240 #define RRD_SNAP_LLC 0x10000000 1241 #define RRD_ETHER 0x00000000 1242 #define RRD_FIFO_FULL 0x20000000 1243 #define RRD_ERR_LENGTH 0x40000000 1244 #define RRD_VALID 0x80000000 1245 #define RRD_BYTES(x) \ 1246 (((x) & RRD_LEN_MASK) >> RRD_LEN_SHIFT) 1247 #define RRD_IPV4(x) \ 1248 (((x) & RRD_PROTO_MASK) == RRD_PROTO_IPV4) 1249 }; 1250 1251 /* Tx descriptor */ 1252 struct tx_desc { 1253 uint32_t len; 1254 #define TD_BUFLEN_MASK 0x00003FFF 1255 #define TD_VLAN_MASK 0xFFFF0000 1256 #define TD_BUFLEN_SHIFT 0 1257 #define TX_BYTES(x) \ 1258 (((x) << TD_BUFLEN_SHIFT) & TD_BUFLEN_MASK) 1259 #define TD_VLAN_SHIFT 16 1260 uint32_t flags; 1261 #define TD_L4HDR_OFFSET_MASK 0x000000FF /* byte unit */ 1262 #define TD_TCPHDR_OFFSET_MASK 0x000000FF /* byte unit */ 1263 #define TD_PLOAD_OFFSET_MASK 0x000000FF /* 2 bytes unit */ 1264 #define TD_CUSTOM_CSUM 0x00000100 1265 #define TD_IPCSUM 0x00000200 1266 #define TD_TCPCSUM 0x00000400 1267 #define TD_UDPCSUM 0x00000800 1268 #define TD_TSO 0x00001000 1269 #define TD_TSO_DESCV1 0x00000000 1270 #define TD_TSO_DESCV2 0x00002000 1271 #define TD_CON_VLAN_TAG 0x00004000 1272 #define TD_INS_VLAN_TAG 0x00008000 1273 #define TD_IPV4_DESCV2 0x00010000 1274 #define TD_LLC_SNAP 0x00020000 1275 #define TD_ETHERNET 0x00000000 1276 #define TD_CUSTOM_CSUM_OFFSET_MASK 0x03FC0000 /* 2 bytes unit */ 1277 #define TD_CUSTOM_CSUM_EVEN_PAD 0x40000000 1278 #define TD_MSS_MASK 0x7FFC0000 1279 #define TD_EOP 0x80000000 1280 #define TD_L4HDR_OFFSET_SHIFT 0 1281 #define TD_TCPHDR_OFFSET_SHIFT 0 1282 #define TD_PLOAD_OFFSET_SHIFT 0 1283 #define TD_CUSTOM_CSUM_OFFSET_SHIFT 18 1284 #define TD_MSS_SHIFT 18 1285 uint64_t addr; 1286 }; 1287 1288 #endif /* _IF_ALCREG_H */ 1289