xref: /freebsd/sys/dev/alc/if_alc.c (revision d68875eb7ef724ab00ea64abe44a9a0f15ae7484)
1d68875ebSPyun YongHyeon /*-
2d68875ebSPyun YongHyeon  * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org>
3d68875ebSPyun YongHyeon  * All rights reserved.
4d68875ebSPyun YongHyeon  *
5d68875ebSPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
6d68875ebSPyun YongHyeon  * modification, are permitted provided that the following conditions
7d68875ebSPyun YongHyeon  * are met:
8d68875ebSPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
9d68875ebSPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
10d68875ebSPyun YongHyeon  *    disclaimer.
11d68875ebSPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
12d68875ebSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
13d68875ebSPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
14d68875ebSPyun YongHyeon  *
15d68875ebSPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16d68875ebSPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17d68875ebSPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18d68875ebSPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19d68875ebSPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20d68875ebSPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21d68875ebSPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22d68875ebSPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23d68875ebSPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24d68875ebSPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25d68875ebSPyun YongHyeon  * SUCH DAMAGE.
26d68875ebSPyun YongHyeon  */
27d68875ebSPyun YongHyeon 
28d68875ebSPyun YongHyeon /* Driver for Atheros AR8131/AR8132 PCIe Ethernet. */
29d68875ebSPyun YongHyeon 
30d68875ebSPyun YongHyeon #include <sys/cdefs.h>
31d68875ebSPyun YongHyeon __FBSDID("$FreeBSD$");
32d68875ebSPyun YongHyeon 
33d68875ebSPyun YongHyeon #include <sys/param.h>
34d68875ebSPyun YongHyeon #include <sys/systm.h>
35d68875ebSPyun YongHyeon #include <sys/bus.h>
36d68875ebSPyun YongHyeon #include <sys/endian.h>
37d68875ebSPyun YongHyeon #include <sys/kernel.h>
38d68875ebSPyun YongHyeon #include <sys/lock.h>
39d68875ebSPyun YongHyeon #include <sys/malloc.h>
40d68875ebSPyun YongHyeon #include <sys/mbuf.h>
41d68875ebSPyun YongHyeon #include <sys/module.h>
42d68875ebSPyun YongHyeon #include <sys/mutex.h>
43d68875ebSPyun YongHyeon #include <sys/rman.h>
44d68875ebSPyun YongHyeon #include <sys/queue.h>
45d68875ebSPyun YongHyeon #include <sys/socket.h>
46d68875ebSPyun YongHyeon #include <sys/sockio.h>
47d68875ebSPyun YongHyeon #include <sys/sysctl.h>
48d68875ebSPyun YongHyeon #include <sys/taskqueue.h>
49d68875ebSPyun YongHyeon 
50d68875ebSPyun YongHyeon #include <net/bpf.h>
51d68875ebSPyun YongHyeon #include <net/if.h>
52d68875ebSPyun YongHyeon #include <net/if_arp.h>
53d68875ebSPyun YongHyeon #include <net/ethernet.h>
54d68875ebSPyun YongHyeon #include <net/if_dl.h>
55d68875ebSPyun YongHyeon #include <net/if_llc.h>
56d68875ebSPyun YongHyeon #include <net/if_media.h>
57d68875ebSPyun YongHyeon #include <net/if_types.h>
58d68875ebSPyun YongHyeon #include <net/if_vlan_var.h>
59d68875ebSPyun YongHyeon 
60d68875ebSPyun YongHyeon #include <netinet/in.h>
61d68875ebSPyun YongHyeon #include <netinet/in_systm.h>
62d68875ebSPyun YongHyeon #include <netinet/ip.h>
63d68875ebSPyun YongHyeon #include <netinet/tcp.h>
64d68875ebSPyun YongHyeon 
65d68875ebSPyun YongHyeon #include <dev/mii/mii.h>
66d68875ebSPyun YongHyeon #include <dev/mii/miivar.h>
67d68875ebSPyun YongHyeon 
68d68875ebSPyun YongHyeon #include <dev/pci/pcireg.h>
69d68875ebSPyun YongHyeon #include <dev/pci/pcivar.h>
70d68875ebSPyun YongHyeon 
71d68875ebSPyun YongHyeon #include <machine/atomic.h>
72d68875ebSPyun YongHyeon #include <machine/bus.h>
73d68875ebSPyun YongHyeon #include <machine/in_cksum.h>
74d68875ebSPyun YongHyeon 
75d68875ebSPyun YongHyeon #include <dev/alc/if_alcreg.h>
76d68875ebSPyun YongHyeon #include <dev/alc/if_alcvar.h>
77d68875ebSPyun YongHyeon 
78d68875ebSPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
79d68875ebSPyun YongHyeon #include "miibus_if.h"
80d68875ebSPyun YongHyeon #undef ALC_USE_CUSTOM_CSUM
81d68875ebSPyun YongHyeon 
82d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
83d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
84d68875ebSPyun YongHyeon #else
85d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
86d68875ebSPyun YongHyeon #endif
87d68875ebSPyun YongHyeon #ifndef	IFCAP_VLAN_HWTSO
88d68875ebSPyun YongHyeon #define	IFCAP_VLAN_HWTSO	0
89d68875ebSPyun YongHyeon #endif
90d68875ebSPyun YongHyeon 
91d68875ebSPyun YongHyeon MODULE_DEPEND(alc, pci, 1, 1, 1);
92d68875ebSPyun YongHyeon MODULE_DEPEND(alc, ether, 1, 1, 1);
93d68875ebSPyun YongHyeon MODULE_DEPEND(alc, miibus, 1, 1, 1);
94d68875ebSPyun YongHyeon 
95d68875ebSPyun YongHyeon /* Tunables. */
96d68875ebSPyun YongHyeon static int msi_disable = 0;
97d68875ebSPyun YongHyeon static int msix_disable = 0;
98d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msi_disable", &msi_disable);
99d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msix_disable", &msix_disable);
100d68875ebSPyun YongHyeon 
101d68875ebSPyun YongHyeon /*
102d68875ebSPyun YongHyeon  * Devices supported by this driver.
103d68875ebSPyun YongHyeon  */
104d68875ebSPyun YongHyeon static struct alc_dev {
105d68875ebSPyun YongHyeon 	uint16_t	alc_vendorid;
106d68875ebSPyun YongHyeon 	uint16_t	alc_deviceid;
107d68875ebSPyun YongHyeon 	const char	*alc_name;
108d68875ebSPyun YongHyeon } alc_devs[] = {
109d68875ebSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8131,
110d68875ebSPyun YongHyeon 		"Atheros AR8131 PCIe Gigabit Ethernet" },
111d68875ebSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8132,
112d68875ebSPyun YongHyeon 		"Atheros AR8132 PCIe Fast Ethernet" }
113d68875ebSPyun YongHyeon };
114d68875ebSPyun YongHyeon 
115d68875ebSPyun YongHyeon static void	alc_aspm(struct alc_softc *);
116d68875ebSPyun YongHyeon static int	alc_attach(device_t);
117d68875ebSPyun YongHyeon static int	alc_check_boundary(struct alc_softc *);
118d68875ebSPyun YongHyeon static int	alc_detach(device_t);
119d68875ebSPyun YongHyeon static void	alc_disable_l0s_l1(struct alc_softc *);
120d68875ebSPyun YongHyeon static int	alc_dma_alloc(struct alc_softc *);
121d68875ebSPyun YongHyeon static void	alc_dma_free(struct alc_softc *);
122d68875ebSPyun YongHyeon static void	alc_dmamap_cb(void *, bus_dma_segment_t *, int, int);
123d68875ebSPyun YongHyeon static int	alc_encap(struct alc_softc *, struct mbuf **);
124d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
125d68875ebSPyun YongHyeon static struct mbuf *
126d68875ebSPyun YongHyeon 		alc_fixup_rx(struct ifnet *, struct mbuf *);
127d68875ebSPyun YongHyeon #endif
128d68875ebSPyun YongHyeon static void	alc_get_macaddr(struct alc_softc *);
129d68875ebSPyun YongHyeon static void	alc_init(void *);
130d68875ebSPyun YongHyeon static void	alc_init_cmb(struct alc_softc *);
131d68875ebSPyun YongHyeon static void	alc_init_locked(struct alc_softc *);
132d68875ebSPyun YongHyeon static void	alc_init_rr_ring(struct alc_softc *);
133d68875ebSPyun YongHyeon static int	alc_init_rx_ring(struct alc_softc *);
134d68875ebSPyun YongHyeon static void	alc_init_smb(struct alc_softc *);
135d68875ebSPyun YongHyeon static void	alc_init_tx_ring(struct alc_softc *);
136d68875ebSPyun YongHyeon static void	alc_int_task(void *, int);
137d68875ebSPyun YongHyeon static int	alc_intr(void *);
138d68875ebSPyun YongHyeon static int	alc_ioctl(struct ifnet *, u_long, caddr_t);
139d68875ebSPyun YongHyeon static void	alc_mac_config(struct alc_softc *);
140d68875ebSPyun YongHyeon static int	alc_miibus_readreg(device_t, int, int);
141d68875ebSPyun YongHyeon static void	alc_miibus_statchg(device_t);
142d68875ebSPyun YongHyeon static int	alc_miibus_writereg(device_t, int, int, int);
143d68875ebSPyun YongHyeon static int	alc_mediachange(struct ifnet *);
144d68875ebSPyun YongHyeon static void	alc_mediastatus(struct ifnet *, struct ifmediareq *);
145d68875ebSPyun YongHyeon static int	alc_newbuf(struct alc_softc *, struct alc_rxdesc *);
146d68875ebSPyun YongHyeon static void	alc_phy_down(struct alc_softc *);
147d68875ebSPyun YongHyeon static void	alc_phy_reset(struct alc_softc *);
148d68875ebSPyun YongHyeon static int	alc_probe(device_t);
149d68875ebSPyun YongHyeon static void	alc_reset(struct alc_softc *);
150d68875ebSPyun YongHyeon static int	alc_resume(device_t);
151d68875ebSPyun YongHyeon static void	alc_rxeof(struct alc_softc *, struct rx_rdesc *);
152d68875ebSPyun YongHyeon static int	alc_rxintr(struct alc_softc *, int);
153d68875ebSPyun YongHyeon static void	alc_rxfilter(struct alc_softc *);
154d68875ebSPyun YongHyeon static void	alc_rxvlan(struct alc_softc *);
155d68875ebSPyun YongHyeon static void	alc_setlinkspeed(struct alc_softc *);
156d68875ebSPyun YongHyeon static void	alc_setwol(struct alc_softc *);
157d68875ebSPyun YongHyeon static int	alc_shutdown(device_t);
158d68875ebSPyun YongHyeon static void	alc_start(struct ifnet *);
159d68875ebSPyun YongHyeon static void	alc_start_queue(struct alc_softc *);
160d68875ebSPyun YongHyeon static void	alc_stats_clear(struct alc_softc *);
161d68875ebSPyun YongHyeon static void	alc_stats_update(struct alc_softc *);
162d68875ebSPyun YongHyeon static void	alc_stop(struct alc_softc *);
163d68875ebSPyun YongHyeon static void	alc_stop_mac(struct alc_softc *);
164d68875ebSPyun YongHyeon static void	alc_stop_queue(struct alc_softc *);
165d68875ebSPyun YongHyeon static int	alc_suspend(device_t);
166d68875ebSPyun YongHyeon static void	alc_sysctl_node(struct alc_softc *);
167d68875ebSPyun YongHyeon static void	alc_tick(void *);
168d68875ebSPyun YongHyeon static void	alc_tx_task(void *, int);
169d68875ebSPyun YongHyeon static void	alc_txeof(struct alc_softc *);
170d68875ebSPyun YongHyeon static void	alc_watchdog(struct alc_softc *);
171d68875ebSPyun YongHyeon static int	sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
172d68875ebSPyun YongHyeon static int	sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS);
173d68875ebSPyun YongHyeon static int	sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS);
174d68875ebSPyun YongHyeon 
175d68875ebSPyun YongHyeon static device_method_t alc_methods[] = {
176d68875ebSPyun YongHyeon 	/* Device interface. */
177d68875ebSPyun YongHyeon 	DEVMETHOD(device_probe,		alc_probe),
178d68875ebSPyun YongHyeon 	DEVMETHOD(device_attach,	alc_attach),
179d68875ebSPyun YongHyeon 	DEVMETHOD(device_detach,	alc_detach),
180d68875ebSPyun YongHyeon 	DEVMETHOD(device_shutdown,	alc_shutdown),
181d68875ebSPyun YongHyeon 	DEVMETHOD(device_suspend,	alc_suspend),
182d68875ebSPyun YongHyeon 	DEVMETHOD(device_resume,	alc_resume),
183d68875ebSPyun YongHyeon 
184d68875ebSPyun YongHyeon 	/* MII interface. */
185d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_readreg,	alc_miibus_readreg),
186d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_writereg,	alc_miibus_writereg),
187d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_statchg,	alc_miibus_statchg),
188d68875ebSPyun YongHyeon 
189d68875ebSPyun YongHyeon 	{ NULL, NULL }
190d68875ebSPyun YongHyeon };
191d68875ebSPyun YongHyeon 
192d68875ebSPyun YongHyeon static driver_t alc_driver = {
193d68875ebSPyun YongHyeon 	"alc",
194d68875ebSPyun YongHyeon 	alc_methods,
195d68875ebSPyun YongHyeon 	sizeof(struct alc_softc)
196d68875ebSPyun YongHyeon };
197d68875ebSPyun YongHyeon 
198d68875ebSPyun YongHyeon static devclass_t alc_devclass;
199d68875ebSPyun YongHyeon 
200d68875ebSPyun YongHyeon DRIVER_MODULE(alc, pci, alc_driver, alc_devclass, 0, 0);
201d68875ebSPyun YongHyeon DRIVER_MODULE(miibus, alc, miibus_driver, miibus_devclass, 0, 0);
202d68875ebSPyun YongHyeon 
203d68875ebSPyun YongHyeon static struct resource_spec alc_res_spec_mem[] = {
204d68875ebSPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
205d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
206d68875ebSPyun YongHyeon };
207d68875ebSPyun YongHyeon 
208d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_legacy[] = {
209d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
210d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
211d68875ebSPyun YongHyeon };
212d68875ebSPyun YongHyeon 
213d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msi[] = {
214d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
215d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
216d68875ebSPyun YongHyeon };
217d68875ebSPyun YongHyeon 
218d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msix[] = {
219d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
220d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
221d68875ebSPyun YongHyeon };
222d68875ebSPyun YongHyeon 
223d68875ebSPyun YongHyeon static uint32_t alc_dma_burst[] = { 128, 256, 512, 1024, 2048, 4096, 0 };
224d68875ebSPyun YongHyeon 
225d68875ebSPyun YongHyeon static int
226d68875ebSPyun YongHyeon alc_miibus_readreg(device_t dev, int phy, int reg)
227d68875ebSPyun YongHyeon {
228d68875ebSPyun YongHyeon 	struct alc_softc *sc;
229d68875ebSPyun YongHyeon 	uint32_t v;
230d68875ebSPyun YongHyeon 	int i;
231d68875ebSPyun YongHyeon 
232d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
233d68875ebSPyun YongHyeon 
234d68875ebSPyun YongHyeon 	if (phy != sc->alc_phyaddr)
235d68875ebSPyun YongHyeon 		return (0);
236d68875ebSPyun YongHyeon 
237d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
238d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
239d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
240d68875ebSPyun YongHyeon 		DELAY(5);
241d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
242d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
243d68875ebSPyun YongHyeon 			break;
244d68875ebSPyun YongHyeon 	}
245d68875ebSPyun YongHyeon 
246d68875ebSPyun YongHyeon 	if (i == 0) {
247d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy read timeout : %d\n", reg);
248d68875ebSPyun YongHyeon 		return (0);
249d68875ebSPyun YongHyeon 	}
250d68875ebSPyun YongHyeon 
251d68875ebSPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
252d68875ebSPyun YongHyeon }
253d68875ebSPyun YongHyeon 
254d68875ebSPyun YongHyeon static int
255d68875ebSPyun YongHyeon alc_miibus_writereg(device_t dev, int phy, int reg, int val)
256d68875ebSPyun YongHyeon {
257d68875ebSPyun YongHyeon 	struct alc_softc *sc;
258d68875ebSPyun YongHyeon 	uint32_t v;
259d68875ebSPyun YongHyeon 	int i;
260d68875ebSPyun YongHyeon 
261d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
262d68875ebSPyun YongHyeon 
263d68875ebSPyun YongHyeon 	if (phy != sc->alc_phyaddr)
264d68875ebSPyun YongHyeon 		return (0);
265d68875ebSPyun YongHyeon 
266d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
267d68875ebSPyun YongHyeon 	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
268d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
269d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
270d68875ebSPyun YongHyeon 		DELAY(5);
271d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
272d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
273d68875ebSPyun YongHyeon 			break;
274d68875ebSPyun YongHyeon 	}
275d68875ebSPyun YongHyeon 
276d68875ebSPyun YongHyeon 	if (i == 0)
277d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy write timeout : %d\n", reg);
278d68875ebSPyun YongHyeon 
279d68875ebSPyun YongHyeon 	return (0);
280d68875ebSPyun YongHyeon }
281d68875ebSPyun YongHyeon 
282d68875ebSPyun YongHyeon static void
283d68875ebSPyun YongHyeon alc_miibus_statchg(device_t dev)
284d68875ebSPyun YongHyeon {
285d68875ebSPyun YongHyeon 	struct alc_softc *sc;
286d68875ebSPyun YongHyeon 	struct mii_data *mii;
287d68875ebSPyun YongHyeon 	struct ifnet *ifp;
288d68875ebSPyun YongHyeon 	uint32_t reg;
289d68875ebSPyun YongHyeon 
290d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
291d68875ebSPyun YongHyeon 
292d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
293d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
294d68875ebSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
295d68875ebSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
296d68875ebSPyun YongHyeon 		return;
297d68875ebSPyun YongHyeon 
298d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
299d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
300d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
301d68875ebSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
302d68875ebSPyun YongHyeon 		case IFM_10_T:
303d68875ebSPyun YongHyeon 		case IFM_100_TX:
304d68875ebSPyun YongHyeon 			sc->alc_flags |= ALC_FLAG_LINK;
305d68875ebSPyun YongHyeon 			break;
306d68875ebSPyun YongHyeon 		case IFM_1000_T:
307d68875ebSPyun YongHyeon 			if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
308d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_LINK;
309d68875ebSPyun YongHyeon 			break;
310d68875ebSPyun YongHyeon 		default:
311d68875ebSPyun YongHyeon 			break;
312d68875ebSPyun YongHyeon 		}
313d68875ebSPyun YongHyeon 	}
314d68875ebSPyun YongHyeon 	alc_stop_queue(sc);
315d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
316d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
317d68875ebSPyun YongHyeon 
318d68875ebSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
319d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
320d68875ebSPyun YongHyeon 		alc_start_queue(sc);
321d68875ebSPyun YongHyeon 		alc_mac_config(sc);
322d68875ebSPyun YongHyeon 		/* Re-enable Tx/Rx MACs. */
323d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MAC_CFG);
324d68875ebSPyun YongHyeon 		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
325d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
326d68875ebSPyun YongHyeon 	}
327d68875ebSPyun YongHyeon 	alc_aspm(sc);
328d68875ebSPyun YongHyeon }
329d68875ebSPyun YongHyeon 
330d68875ebSPyun YongHyeon static void
331d68875ebSPyun YongHyeon alc_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
332d68875ebSPyun YongHyeon {
333d68875ebSPyun YongHyeon 	struct alc_softc *sc;
334d68875ebSPyun YongHyeon 	struct mii_data *mii;
335d68875ebSPyun YongHyeon 
336d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
337d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
338d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
339d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
340d68875ebSPyun YongHyeon 		return;
341d68875ebSPyun YongHyeon 	}
342d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
343d68875ebSPyun YongHyeon 
344d68875ebSPyun YongHyeon 	mii_pollstat(mii);
345d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
346d68875ebSPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
347d68875ebSPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
348d68875ebSPyun YongHyeon }
349d68875ebSPyun YongHyeon 
350d68875ebSPyun YongHyeon static int
351d68875ebSPyun YongHyeon alc_mediachange(struct ifnet *ifp)
352d68875ebSPyun YongHyeon {
353d68875ebSPyun YongHyeon 	struct alc_softc *sc;
354d68875ebSPyun YongHyeon 	struct mii_data *mii;
355d68875ebSPyun YongHyeon 	struct mii_softc *miisc;
356d68875ebSPyun YongHyeon 	int error;
357d68875ebSPyun YongHyeon 
358d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
359d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
360d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
361d68875ebSPyun YongHyeon 	if (mii->mii_instance != 0) {
362d68875ebSPyun YongHyeon 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
363d68875ebSPyun YongHyeon 			mii_phy_reset(miisc);
364d68875ebSPyun YongHyeon 	}
365d68875ebSPyun YongHyeon 	error = mii_mediachg(mii);
366d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
367d68875ebSPyun YongHyeon 
368d68875ebSPyun YongHyeon 	return (error);
369d68875ebSPyun YongHyeon }
370d68875ebSPyun YongHyeon 
371d68875ebSPyun YongHyeon static int
372d68875ebSPyun YongHyeon alc_probe(device_t dev)
373d68875ebSPyun YongHyeon {
374d68875ebSPyun YongHyeon 	struct alc_dev *sp;
375d68875ebSPyun YongHyeon 	int i;
376d68875ebSPyun YongHyeon 	uint16_t vendor, devid;
377d68875ebSPyun YongHyeon 
378d68875ebSPyun YongHyeon 	vendor = pci_get_vendor(dev);
379d68875ebSPyun YongHyeon 	devid = pci_get_device(dev);
380d68875ebSPyun YongHyeon 	sp = alc_devs;
381d68875ebSPyun YongHyeon 	for (i = 0; i < sizeof(alc_devs) / sizeof(alc_devs[0]); i++) {
382d68875ebSPyun YongHyeon 		if (vendor == sp->alc_vendorid &&
383d68875ebSPyun YongHyeon 		    devid == sp->alc_deviceid) {
384d68875ebSPyun YongHyeon 			device_set_desc(dev, sp->alc_name);
385d68875ebSPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
386d68875ebSPyun YongHyeon 		}
387d68875ebSPyun YongHyeon 		sp++;
388d68875ebSPyun YongHyeon 	}
389d68875ebSPyun YongHyeon 
390d68875ebSPyun YongHyeon 	return (ENXIO);
391d68875ebSPyun YongHyeon }
392d68875ebSPyun YongHyeon 
393d68875ebSPyun YongHyeon static void
394d68875ebSPyun YongHyeon alc_get_macaddr(struct alc_softc *sc)
395d68875ebSPyun YongHyeon {
396d68875ebSPyun YongHyeon 	uint32_t ea[2], opt;
397d68875ebSPyun YongHyeon 	int i;
398d68875ebSPyun YongHyeon 
399d68875ebSPyun YongHyeon 	opt = CSR_READ_4(sc, ALC_OPT_CFG);
400d68875ebSPyun YongHyeon 	if ((CSR_READ_4(sc, ALC_TWSI_DEBUG) & TWSI_DEBUG_DEV_EXIST) != 0) {
401d68875ebSPyun YongHyeon 		/*
402d68875ebSPyun YongHyeon 		 * EEPROM found, let TWSI reload EEPROM configuration.
403d68875ebSPyun YongHyeon 		 * This will set ethernet address of controller.
404d68875ebSPyun YongHyeon 		 */
405d68875ebSPyun YongHyeon 		if ((opt & OPT_CFG_CLK_ENB) == 0) {
406d68875ebSPyun YongHyeon 			opt |= OPT_CFG_CLK_ENB;
407d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
408d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_OPT_CFG);
409d68875ebSPyun YongHyeon 			DELAY(1000);
410d68875ebSPyun YongHyeon 		}
411d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TWSI_CFG, CSR_READ_4(sc, ALC_TWSI_CFG) |
412d68875ebSPyun YongHyeon 		    TWSI_CFG_SW_LD_START);
413d68875ebSPyun YongHyeon 		for (i = 100; i > 0; i--) {
414d68875ebSPyun YongHyeon 			DELAY(1000);
415d68875ebSPyun YongHyeon 			if ((CSR_READ_4(sc, ALC_TWSI_CFG) &
416d68875ebSPyun YongHyeon 			    TWSI_CFG_SW_LD_START) == 0)
417d68875ebSPyun YongHyeon 				break;
418d68875ebSPyun YongHyeon 		}
419d68875ebSPyun YongHyeon 		if (i == 0)
420d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
421d68875ebSPyun YongHyeon 			    "reloading EEPROM timeout!\n");
422d68875ebSPyun YongHyeon 	} else {
423d68875ebSPyun YongHyeon 		if (bootverbose)
424d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "EEPROM not found!\n");
425d68875ebSPyun YongHyeon 	}
426d68875ebSPyun YongHyeon 	if ((opt & OPT_CFG_CLK_ENB) != 0) {
427d68875ebSPyun YongHyeon 		opt &= ~OPT_CFG_CLK_ENB;
428d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
429d68875ebSPyun YongHyeon 		CSR_READ_4(sc, ALC_OPT_CFG);
430d68875ebSPyun YongHyeon 		DELAY(1000);
431d68875ebSPyun YongHyeon 	}
432d68875ebSPyun YongHyeon 
433d68875ebSPyun YongHyeon 	ea[0] = CSR_READ_4(sc, ALC_PAR0);
434d68875ebSPyun YongHyeon 	ea[1] = CSR_READ_4(sc, ALC_PAR1);
435d68875ebSPyun YongHyeon 	sc->alc_eaddr[0] = (ea[1] >> 8) & 0xFF;
436d68875ebSPyun YongHyeon 	sc->alc_eaddr[1] = (ea[1] >> 0) & 0xFF;
437d68875ebSPyun YongHyeon 	sc->alc_eaddr[2] = (ea[0] >> 24) & 0xFF;
438d68875ebSPyun YongHyeon 	sc->alc_eaddr[3] = (ea[0] >> 16) & 0xFF;
439d68875ebSPyun YongHyeon 	sc->alc_eaddr[4] = (ea[0] >> 8) & 0xFF;
440d68875ebSPyun YongHyeon 	sc->alc_eaddr[5] = (ea[0] >> 0) & 0xFF;
441d68875ebSPyun YongHyeon }
442d68875ebSPyun YongHyeon 
443d68875ebSPyun YongHyeon static void
444d68875ebSPyun YongHyeon alc_disable_l0s_l1(struct alc_softc *sc)
445d68875ebSPyun YongHyeon {
446d68875ebSPyun YongHyeon 	uint32_t pmcfg;
447d68875ebSPyun YongHyeon 
448d68875ebSPyun YongHyeon 	/* Another magic from vendor. */
449d68875ebSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
450d68875ebSPyun YongHyeon 	pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_CLK_SWH_L1 |
451d68875ebSPyun YongHyeon 	    PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | PM_CFG_MAC_ASPM_CHK |
452d68875ebSPyun YongHyeon 	    PM_CFG_SERDES_PD_EX_L1);
453d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB |
454d68875ebSPyun YongHyeon 	    PM_CFG_SERDES_L1_ENB;
455d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
456d68875ebSPyun YongHyeon }
457d68875ebSPyun YongHyeon 
458d68875ebSPyun YongHyeon static void
459d68875ebSPyun YongHyeon alc_phy_reset(struct alc_softc *sc)
460d68875ebSPyun YongHyeon {
461d68875ebSPyun YongHyeon 	uint16_t data;
462d68875ebSPyun YongHyeon 
463d68875ebSPyun YongHyeon 	/* Reset magic from Linux. */
464d68875ebSPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG,
465d68875ebSPyun YongHyeon 	    GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | GPHY_CFG_SEL_ANA_RESET);
466d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
467d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
468d68875ebSPyun YongHyeon 
469d68875ebSPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG,
470d68875ebSPyun YongHyeon 	    GPHY_CFG_EXT_RESET | GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE |
471d68875ebSPyun YongHyeon 	    GPHY_CFG_SEL_ANA_RESET);
472d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
473d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
474d68875ebSPyun YongHyeon 
475d68875ebSPyun YongHyeon 	/* Load DSP codes, vendor magic. */
476d68875ebSPyun YongHyeon 	data = ANA_LOOP_SEL_10BT | ANA_EN_MASK_TB | ANA_EN_10BT_IDLE |
477d68875ebSPyun YongHyeon 	    ((1 << ANA_INTERVAL_SEL_TIMER_SHIFT) & ANA_INTERVAL_SEL_TIMER_MASK);
478d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
479d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG18);
480d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
481d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
482d68875ebSPyun YongHyeon 
483d68875ebSPyun YongHyeon 	data = ((2 << ANA_SERDES_CDR_BW_SHIFT) & ANA_SERDES_CDR_BW_MASK) |
484d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_DEEM | ANA_SERDES_SEL_HSP | ANA_SERDES_EN_PLL |
485d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_LCKDT;
486d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
487d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG5);
488d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
489d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
490d68875ebSPyun YongHyeon 
491d68875ebSPyun YongHyeon 	data = ((44 << ANA_LONG_CABLE_TH_100_SHIFT) &
492d68875ebSPyun YongHyeon 	    ANA_LONG_CABLE_TH_100_MASK) |
493d68875ebSPyun YongHyeon 	    ((33 << ANA_SHORT_CABLE_TH_100_SHIFT) &
494d68875ebSPyun YongHyeon 	    ANA_SHORT_CABLE_TH_100_SHIFT) |
495d68875ebSPyun YongHyeon 	    ANA_BP_BAD_LINK_ACCUM | ANA_BP_SMALL_BW;
496d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
497d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG54);
498d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
499d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
500d68875ebSPyun YongHyeon 
501d68875ebSPyun YongHyeon 	data = ((11 << ANA_IECHO_ADJ_3_SHIFT) & ANA_IECHO_ADJ_3_MASK) |
502d68875ebSPyun YongHyeon 	    ((11 << ANA_IECHO_ADJ_2_SHIFT) & ANA_IECHO_ADJ_2_MASK) |
503d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_1_SHIFT) & ANA_IECHO_ADJ_1_MASK) |
504d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_0_SHIFT) & ANA_IECHO_ADJ_0_MASK);
505d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
506d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG4);
507d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
508d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
509d68875ebSPyun YongHyeon 
510d68875ebSPyun YongHyeon 	data = ((7 & ANA_MANUL_SWICH_ON_SHIFT) & ANA_MANUL_SWICH_ON_MASK) |
511d68875ebSPyun YongHyeon 	    ANA_RESTART_CAL | ANA_MAN_ENABLE | ANA_SEL_HSP | ANA_EN_HB |
512d68875ebSPyun YongHyeon 	    ANA_OEN_125M;
513d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
514d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG0);
515d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
516d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
517d68875ebSPyun YongHyeon 	DELAY(1000);
518d68875ebSPyun YongHyeon }
519d68875ebSPyun YongHyeon 
520d68875ebSPyun YongHyeon static void
521d68875ebSPyun YongHyeon alc_phy_down(struct alc_softc *sc)
522d68875ebSPyun YongHyeon {
523d68875ebSPyun YongHyeon 
524d68875ebSPyun YongHyeon 	/* Force PHY down. */
525d68875ebSPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG,
526d68875ebSPyun YongHyeon 	    GPHY_CFG_EXT_RESET | GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE |
527d68875ebSPyun YongHyeon 	    GPHY_CFG_SEL_ANA_RESET | GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW);
528d68875ebSPyun YongHyeon 	DELAY(1000);
529d68875ebSPyun YongHyeon }
530d68875ebSPyun YongHyeon 
531d68875ebSPyun YongHyeon static void
532d68875ebSPyun YongHyeon alc_aspm(struct alc_softc *sc)
533d68875ebSPyun YongHyeon {
534d68875ebSPyun YongHyeon 	uint32_t pmcfg;
535d68875ebSPyun YongHyeon 
536d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
537d68875ebSPyun YongHyeon 
538d68875ebSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
539d68875ebSPyun YongHyeon 	pmcfg &= ~PM_CFG_SERDES_PD_EX_L1;
540d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB;
541d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_SERDES_L1_ENB;
542d68875ebSPyun YongHyeon 	pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_MASK;
543d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_MAC_ASPM_CHK;
544d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
545d68875ebSPyun YongHyeon 		pmcfg |= PM_CFG_SERDES_PLL_L1_ENB;
546d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_CLK_SWH_L1;
547d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_ASPM_L1_ENB;
548d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_ASPM_L0S_ENB;
549d68875ebSPyun YongHyeon 	} else {
550d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_SERDES_PLL_L1_ENB;
551d68875ebSPyun YongHyeon 		pmcfg |= PM_CFG_CLK_SWH_L1;
552d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_ASPM_L1_ENB;
553d68875ebSPyun YongHyeon 		pmcfg &= ~PM_CFG_ASPM_L0S_ENB;
554d68875ebSPyun YongHyeon 	}
555d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
556d68875ebSPyun YongHyeon }
557d68875ebSPyun YongHyeon 
558d68875ebSPyun YongHyeon static int
559d68875ebSPyun YongHyeon alc_attach(device_t dev)
560d68875ebSPyun YongHyeon {
561d68875ebSPyun YongHyeon 	struct alc_softc *sc;
562d68875ebSPyun YongHyeon 	struct ifnet *ifp;
563d68875ebSPyun YongHyeon 	char *aspm_state[] = { "L0s/L1", "L0s", "L1", "L0s/l1" };
564d68875ebSPyun YongHyeon 	uint16_t burst;
565d68875ebSPyun YongHyeon 	int base, error, i, msic, msixc, pmc, state;
566d68875ebSPyun YongHyeon 	uint32_t cap, ctl, val;
567d68875ebSPyun YongHyeon 
568d68875ebSPyun YongHyeon 	error = 0;
569d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
570d68875ebSPyun YongHyeon 	sc->alc_dev = dev;
571d68875ebSPyun YongHyeon 
572d68875ebSPyun YongHyeon 	mtx_init(&sc->alc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
573d68875ebSPyun YongHyeon 	    MTX_DEF);
574d68875ebSPyun YongHyeon 	callout_init_mtx(&sc->alc_tick_ch, &sc->alc_mtx, 0);
575d68875ebSPyun YongHyeon 	TASK_INIT(&sc->alc_int_task, 0, alc_int_task, sc);
576d68875ebSPyun YongHyeon 
577d68875ebSPyun YongHyeon 	/* Map the device. */
578d68875ebSPyun YongHyeon 	pci_enable_busmaster(dev);
579d68875ebSPyun YongHyeon 	sc->alc_res_spec = alc_res_spec_mem;
580d68875ebSPyun YongHyeon 	sc->alc_irq_spec = alc_irq_spec_legacy;
581d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_res_spec, sc->alc_res);
582d68875ebSPyun YongHyeon 	if (error != 0) {
583d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
584d68875ebSPyun YongHyeon 		goto fail;
585d68875ebSPyun YongHyeon 	}
586d68875ebSPyun YongHyeon 
587d68875ebSPyun YongHyeon 	/* Set PHY address. */
588d68875ebSPyun YongHyeon 	sc->alc_phyaddr = ALC_PHY_ADDR;
589d68875ebSPyun YongHyeon 
590d68875ebSPyun YongHyeon 	/* Initialize DMA parameters. */
591d68875ebSPyun YongHyeon 	sc->alc_dma_rd_burst = 0;
592d68875ebSPyun YongHyeon 	sc->alc_dma_wr_burst = 0;
593d68875ebSPyun YongHyeon 	sc->alc_rcb = DMA_CFG_RCB_64;
594d68875ebSPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_EXPRESS, &base) == 0) {
595d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_PCIE;
596d68875ebSPyun YongHyeon 		burst = CSR_READ_2(sc, base + PCIR_EXPRESS_DEVICE_CTL);
597d68875ebSPyun YongHyeon 		sc->alc_dma_rd_burst =
598d68875ebSPyun YongHyeon 		    (burst & PCIM_EXP_CTL_MAX_READ_REQUEST) >> 12;
599d68875ebSPyun YongHyeon 		sc->alc_dma_wr_burst = (burst & PCIM_EXP_CTL_MAX_PAYLOAD) >> 5;
600d68875ebSPyun YongHyeon 		if (bootverbose) {
601d68875ebSPyun YongHyeon 			device_printf(dev, "Read request size : %u bytes.\n",
602d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_rd_burst]);
603d68875ebSPyun YongHyeon 			device_printf(dev, "TLP payload size : %u bytes.\n",
604d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_wr_burst]);
605d68875ebSPyun YongHyeon 		}
606d68875ebSPyun YongHyeon 		/* Clear data link and flow-control protocol error. */
607d68875ebSPyun YongHyeon 		val = CSR_READ_4(sc, ALC_PEX_UNC_ERR_SEV);
608d68875ebSPyun YongHyeon 		val &= ~(PEX_UNC_ERR_SEV_DLP | PEX_UNC_ERR_SEV_FCP);
609d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PEX_UNC_ERR_SEV, val);
610d68875ebSPyun YongHyeon 		/* Disable ASPM L0S and L1. */
611d68875ebSPyun YongHyeon 		cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CAP);
612d68875ebSPyun YongHyeon 		if ((cap & PCIM_LINK_CAP_ASPM) != 0) {
613d68875ebSPyun YongHyeon 			ctl = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CTL);
614d68875ebSPyun YongHyeon 			if ((ctl & 0x08) != 0)
615d68875ebSPyun YongHyeon 				sc->alc_rcb = DMA_CFG_RCB_128;
616d68875ebSPyun YongHyeon 			if (bootverbose)
617d68875ebSPyun YongHyeon 				device_printf(dev, "RCB %u bytes\n",
618d68875ebSPyun YongHyeon 				    sc->alc_rcb == DMA_CFG_RCB_64 ? 64 : 128);
619d68875ebSPyun YongHyeon 			state = ctl & 0x03;
620d68875ebSPyun YongHyeon 			if (bootverbose)
621d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev, "ASPM %s %s\n",
622d68875ebSPyun YongHyeon 				    aspm_state[state],
623d68875ebSPyun YongHyeon 				    state == 0 ? "disabled" : "enabled");
624d68875ebSPyun YongHyeon 			if (state != 0)
625d68875ebSPyun YongHyeon 				alc_disable_l0s_l1(sc);
626d68875ebSPyun YongHyeon 		}
627d68875ebSPyun YongHyeon 	}
628d68875ebSPyun YongHyeon 
629d68875ebSPyun YongHyeon 	/* Reset PHY. */
630d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
631d68875ebSPyun YongHyeon 
632d68875ebSPyun YongHyeon 	/* Reset the ethernet controller. */
633d68875ebSPyun YongHyeon 	alc_reset(sc);
634d68875ebSPyun YongHyeon 
635d68875ebSPyun YongHyeon 	/*
636d68875ebSPyun YongHyeon 	 * One odd thing is AR8132 uses the same PHY hardware(F1
637d68875ebSPyun YongHyeon 	 * gigabit PHY) of AR8131. So atphy(4) of AR8132 reports
638d68875ebSPyun YongHyeon 	 * the PHY supports 1000Mbps but that's not true. The PHY
639d68875ebSPyun YongHyeon 	 * used in AR8132 can't establish gigabit link even if it
640d68875ebSPyun YongHyeon 	 * shows the same PHY model/revision number of AR8131.
641d68875ebSPyun YongHyeon 	 */
642d68875ebSPyun YongHyeon 	if (pci_get_device(dev) == DEVICEID_ATHEROS_AR8132)
643d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_FASTETHER | ALC_FLAG_JUMBO;
644d68875ebSPyun YongHyeon 	else
645d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_JUMBO | ALC_FLAG_ASPM_MON;
646d68875ebSPyun YongHyeon 	/*
647d68875ebSPyun YongHyeon 	 * It seems that AR8131/AR8132 has silicon bug for SMB. In
648d68875ebSPyun YongHyeon 	 * addition, Atheros said that enabling SMB wouldn't improve
649d68875ebSPyun YongHyeon 	 * performance. However I think it's bad to access lots of
650d68875ebSPyun YongHyeon 	 * registers to extract MAC statistics.
651d68875ebSPyun YongHyeon 	 */
652d68875ebSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_SMB_BUG;
653d68875ebSPyun YongHyeon 	/*
654d68875ebSPyun YongHyeon 	 * Don't use Tx CMB. It is known to have silicon bug.
655d68875ebSPyun YongHyeon 	 */
656d68875ebSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_CMB_BUG;
657d68875ebSPyun YongHyeon 	sc->alc_rev = pci_get_revid(dev);
658d68875ebSPyun YongHyeon 	sc->alc_chip_rev = CSR_READ_4(sc, ALC_MASTER_CFG) >>
659d68875ebSPyun YongHyeon 	    MASTER_CHIP_REV_SHIFT;
660d68875ebSPyun YongHyeon 	if (bootverbose) {
661d68875ebSPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
662d68875ebSPyun YongHyeon 		    sc->alc_rev);
663d68875ebSPyun YongHyeon 		device_printf(dev, "Chip id/revision : 0x%04x\n",
664d68875ebSPyun YongHyeon 		    sc->alc_chip_rev);
665d68875ebSPyun YongHyeon 	}
666d68875ebSPyun YongHyeon 	device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n",
667d68875ebSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_TX_FIFO_LEN) * 8,
668d68875ebSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN) * 8);
669d68875ebSPyun YongHyeon 
670d68875ebSPyun YongHyeon 	/* Allocate IRQ resources. */
671d68875ebSPyun YongHyeon 	msixc = pci_msix_count(dev);
672d68875ebSPyun YongHyeon 	msic = pci_msi_count(dev);
673d68875ebSPyun YongHyeon 	if (bootverbose) {
674d68875ebSPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
675d68875ebSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
676d68875ebSPyun YongHyeon 	}
677d68875ebSPyun YongHyeon 	/* Prefer MSIX over MSI. */
678d68875ebSPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
679d68875ebSPyun YongHyeon 		if (msix_disable == 0 && msixc == ALC_MSIX_MESSAGES &&
680d68875ebSPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
681d68875ebSPyun YongHyeon 			if (msic == ALC_MSIX_MESSAGES) {
682d68875ebSPyun YongHyeon 				device_printf(dev,
683d68875ebSPyun YongHyeon 				    "Using %d MSIX message(s).\n", msixc);
684d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSIX;
685d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msix;
686d68875ebSPyun YongHyeon 			} else
687d68875ebSPyun YongHyeon 				pci_release_msi(dev);
688d68875ebSPyun YongHyeon 		}
689d68875ebSPyun YongHyeon 		if (msi_disable == 0 && (sc->alc_flags & ALC_FLAG_MSIX) == 0 &&
690d68875ebSPyun YongHyeon 		    msic == ALC_MSI_MESSAGES &&
691d68875ebSPyun YongHyeon 		    pci_alloc_msi(dev, &msic) == 0) {
692d68875ebSPyun YongHyeon 			if (msic == ALC_MSI_MESSAGES) {
693d68875ebSPyun YongHyeon 				device_printf(dev,
694d68875ebSPyun YongHyeon 				    "Using %d MSI message(s).\n", msic);
695d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSI;
696d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msi;
697d68875ebSPyun YongHyeon 			} else
698d68875ebSPyun YongHyeon 				pci_release_msi(dev);
699d68875ebSPyun YongHyeon 		}
700d68875ebSPyun YongHyeon 	}
701d68875ebSPyun YongHyeon 
702d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_irq_spec, sc->alc_irq);
703d68875ebSPyun YongHyeon 	if (error != 0) {
704d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
705d68875ebSPyun YongHyeon 		goto fail;
706d68875ebSPyun YongHyeon 	}
707d68875ebSPyun YongHyeon 
708d68875ebSPyun YongHyeon 	/* Create device sysctl node. */
709d68875ebSPyun YongHyeon 	alc_sysctl_node(sc);
710d68875ebSPyun YongHyeon 
711d68875ebSPyun YongHyeon 	if ((error = alc_dma_alloc(sc) != 0))
712d68875ebSPyun YongHyeon 		goto fail;
713d68875ebSPyun YongHyeon 
714d68875ebSPyun YongHyeon 	/* Load station address. */
715d68875ebSPyun YongHyeon 	alc_get_macaddr(sc);
716d68875ebSPyun YongHyeon 
717d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp = if_alloc(IFT_ETHER);
718d68875ebSPyun YongHyeon 	if (ifp == NULL) {
719d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
720d68875ebSPyun YongHyeon 		error = ENXIO;
721d68875ebSPyun YongHyeon 		goto fail;
722d68875ebSPyun YongHyeon 	}
723d68875ebSPyun YongHyeon 
724d68875ebSPyun YongHyeon 	ifp->if_softc = sc;
725d68875ebSPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
726d68875ebSPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
727d68875ebSPyun YongHyeon 	ifp->if_ioctl = alc_ioctl;
728d68875ebSPyun YongHyeon 	ifp->if_start = alc_start;
729d68875ebSPyun YongHyeon 	ifp->if_init = alc_init;
730d68875ebSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = ALC_TX_RING_CNT - 1;
731d68875ebSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
732d68875ebSPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
733d68875ebSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
734d68875ebSPyun YongHyeon 	ifp->if_hwassist = ALC_CSUM_FEATURES | CSUM_TSO;
735d68875ebSPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0)
736d68875ebSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
737d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
738d68875ebSPyun YongHyeon 
739d68875ebSPyun YongHyeon 	/* Set up MII bus. */
740d68875ebSPyun YongHyeon 	if ((error = mii_phy_probe(dev, &sc->alc_miibus, alc_mediachange,
741d68875ebSPyun YongHyeon 	    alc_mediastatus)) != 0) {
742d68875ebSPyun YongHyeon 		device_printf(dev, "no PHY found!\n");
743d68875ebSPyun YongHyeon 		goto fail;
744d68875ebSPyun YongHyeon 	}
745d68875ebSPyun YongHyeon 
746d68875ebSPyun YongHyeon 	ether_ifattach(ifp, sc->alc_eaddr);
747d68875ebSPyun YongHyeon 
748d68875ebSPyun YongHyeon 	/* VLAN capability setup. */
749d68875ebSPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU;
750d68875ebSPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWCSUM;
751d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
752d68875ebSPyun YongHyeon 	/*
753d68875ebSPyun YongHyeon 	 * XXX
754d68875ebSPyun YongHyeon 	 * It seems enabling Tx checksum offloading makes more trouble.
755d68875ebSPyun YongHyeon 	 * Sometimes the controller does not receive any frames when
756d68875ebSPyun YongHyeon 	 * Tx checksum offloading is enabled. I'm not sure whether this
757d68875ebSPyun YongHyeon 	 * is a bug in Tx checksum offloading logic or I got broken
758d68875ebSPyun YongHyeon 	 * sample boards. To safety, don't enable Tx checksum offloading
759d68875ebSPyun YongHyeon 	 * by default but give chance to users to toggle it if they know
760d68875ebSPyun YongHyeon 	 * their controllers work without problems.
761d68875ebSPyun YongHyeon 	 */
762d68875ebSPyun YongHyeon 	ifp->if_capenable &= ~IFCAP_TXCSUM;
763d68875ebSPyun YongHyeon 	ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
764d68875ebSPyun YongHyeon 
765d68875ebSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
766d68875ebSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
767d68875ebSPyun YongHyeon 
768d68875ebSPyun YongHyeon 	/* Create local taskq. */
769d68875ebSPyun YongHyeon 	TASK_INIT(&sc->alc_tx_task, 1, alc_tx_task, ifp);
770d68875ebSPyun YongHyeon 	sc->alc_tq = taskqueue_create_fast("alc_taskq", M_WAITOK,
771d68875ebSPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->alc_tq);
772d68875ebSPyun YongHyeon 	if (sc->alc_tq == NULL) {
773d68875ebSPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
774d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
775d68875ebSPyun YongHyeon 		error = ENXIO;
776d68875ebSPyun YongHyeon 		goto fail;
777d68875ebSPyun YongHyeon 	}
778d68875ebSPyun YongHyeon 	taskqueue_start_threads(&sc->alc_tq, 1, PI_NET, "%s taskq",
779d68875ebSPyun YongHyeon 	    device_get_nameunit(sc->alc_dev));
780d68875ebSPyun YongHyeon 
781d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
782d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
783d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
784d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
785d68875ebSPyun YongHyeon 	else
786d68875ebSPyun YongHyeon 		msic = 1;
787d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
788d68875ebSPyun YongHyeon 		error = bus_setup_intr(dev, sc->alc_irq[i],
789d68875ebSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, alc_intr, NULL, sc,
790d68875ebSPyun YongHyeon 		    &sc->alc_intrhand[i]);
791d68875ebSPyun YongHyeon 		if (error != 0)
792d68875ebSPyun YongHyeon 			break;
793d68875ebSPyun YongHyeon 	}
794d68875ebSPyun YongHyeon 	if (error != 0) {
795d68875ebSPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
796d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
797d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
798d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
799d68875ebSPyun YongHyeon 		goto fail;
800d68875ebSPyun YongHyeon 	}
801d68875ebSPyun YongHyeon 
802d68875ebSPyun YongHyeon fail:
803d68875ebSPyun YongHyeon 	if (error != 0)
804d68875ebSPyun YongHyeon 		alc_detach(dev);
805d68875ebSPyun YongHyeon 
806d68875ebSPyun YongHyeon 	return (error);
807d68875ebSPyun YongHyeon }
808d68875ebSPyun YongHyeon 
809d68875ebSPyun YongHyeon static int
810d68875ebSPyun YongHyeon alc_detach(device_t dev)
811d68875ebSPyun YongHyeon {
812d68875ebSPyun YongHyeon 	struct alc_softc *sc;
813d68875ebSPyun YongHyeon 	struct ifnet *ifp;
814d68875ebSPyun YongHyeon 	int i, msic;
815d68875ebSPyun YongHyeon 
816d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
817d68875ebSPyun YongHyeon 
818d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
819d68875ebSPyun YongHyeon 	if (device_is_attached(dev)) {
820d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
821d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_DETACH;
822d68875ebSPyun YongHyeon 		alc_stop(sc);
823d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
824d68875ebSPyun YongHyeon 		callout_drain(&sc->alc_tick_ch);
825d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
826d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_tx_task);
827d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
828d68875ebSPyun YongHyeon 	}
829d68875ebSPyun YongHyeon 
830d68875ebSPyun YongHyeon 	if (sc->alc_tq != NULL) {
831d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
832d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
833d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
834d68875ebSPyun YongHyeon 	}
835d68875ebSPyun YongHyeon 
836d68875ebSPyun YongHyeon 	if (sc->alc_miibus != NULL) {
837d68875ebSPyun YongHyeon 		device_delete_child(dev, sc->alc_miibus);
838d68875ebSPyun YongHyeon 		sc->alc_miibus = NULL;
839d68875ebSPyun YongHyeon 	}
840d68875ebSPyun YongHyeon 	bus_generic_detach(dev);
841d68875ebSPyun YongHyeon 	alc_dma_free(sc);
842d68875ebSPyun YongHyeon 
843d68875ebSPyun YongHyeon 	if (ifp != NULL) {
844d68875ebSPyun YongHyeon 		if_free(ifp);
845d68875ebSPyun YongHyeon 		sc->alc_ifp = NULL;
846d68875ebSPyun YongHyeon 	}
847d68875ebSPyun YongHyeon 
848d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
849d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
850d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
851d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
852d68875ebSPyun YongHyeon 	else
853d68875ebSPyun YongHyeon 		msic = 1;
854d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
855d68875ebSPyun YongHyeon 		if (sc->alc_intrhand[i] != NULL) {
856d68875ebSPyun YongHyeon 			bus_teardown_intr(dev, sc->alc_irq[i],
857d68875ebSPyun YongHyeon 			    sc->alc_intrhand[i]);
858d68875ebSPyun YongHyeon 			sc->alc_intrhand[i] = NULL;
859d68875ebSPyun YongHyeon 		}
860d68875ebSPyun YongHyeon 	}
861d68875ebSPyun YongHyeon 	alc_phy_down(sc);
862d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_irq_spec, sc->alc_irq);
863d68875ebSPyun YongHyeon 	if ((sc->alc_flags & (ALC_FLAG_MSI | ALC_FLAG_MSIX)) != 0)
864d68875ebSPyun YongHyeon 		pci_release_msi(dev);
865d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_res_spec, sc->alc_res);
866d68875ebSPyun YongHyeon 	mtx_destroy(&sc->alc_mtx);
867d68875ebSPyun YongHyeon 
868d68875ebSPyun YongHyeon 	return (0);
869d68875ebSPyun YongHyeon }
870d68875ebSPyun YongHyeon 
871d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
872d68875ebSPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
873d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
874d68875ebSPyun YongHyeon 	    SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
875d68875ebSPyun YongHyeon 
876d68875ebSPyun YongHyeon static void
877d68875ebSPyun YongHyeon alc_sysctl_node(struct alc_softc *sc)
878d68875ebSPyun YongHyeon {
879d68875ebSPyun YongHyeon 	struct sysctl_ctx_list *ctx;
880d68875ebSPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
881d68875ebSPyun YongHyeon 	struct sysctl_oid *tree;
882d68875ebSPyun YongHyeon 	struct alc_hw_stats *stats;
883d68875ebSPyun YongHyeon 	int error;
884d68875ebSPyun YongHyeon 
885d68875ebSPyun YongHyeon 	stats = &sc->alc_stats;
886d68875ebSPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->alc_dev);
887d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->alc_dev));
888d68875ebSPyun YongHyeon 
889d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod",
890d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_rx_mod, 0,
891d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Rx interrupt moderation");
892d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod",
893d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_tx_mod, 0,
894d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Tx interrupt moderation");
895d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
896d68875ebSPyun YongHyeon 	sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
897d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
898d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_rx_mod", &sc->alc_int_rx_mod);
899d68875ebSPyun YongHyeon 	if (error == 0) {
900d68875ebSPyun YongHyeon 		if (sc->alc_int_rx_mod < ALC_IM_TIMER_MIN ||
901d68875ebSPyun YongHyeon 		    sc->alc_int_rx_mod > ALC_IM_TIMER_MAX) {
902d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_rx_mod value out of "
903d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
904d68875ebSPyun YongHyeon 			    ALC_IM_RX_TIMER_DEFAULT);
905d68875ebSPyun YongHyeon 			sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
906d68875ebSPyun YongHyeon 		}
907d68875ebSPyun YongHyeon 	}
908d68875ebSPyun YongHyeon 	sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
909d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
910d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_tx_mod", &sc->alc_int_tx_mod);
911d68875ebSPyun YongHyeon 	if (error == 0) {
912d68875ebSPyun YongHyeon 		if (sc->alc_int_tx_mod < ALC_IM_TIMER_MIN ||
913d68875ebSPyun YongHyeon 		    sc->alc_int_tx_mod > ALC_IM_TIMER_MAX) {
914d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_tx_mod value out of "
915d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
916d68875ebSPyun YongHyeon 			    ALC_IM_TX_TIMER_DEFAULT);
917d68875ebSPyun YongHyeon 			sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
918d68875ebSPyun YongHyeon 		}
919d68875ebSPyun YongHyeon 	}
920d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
921d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_process_limit, 0,
922d68875ebSPyun YongHyeon 	    sysctl_hw_alc_proc_limit, "I",
923d68875ebSPyun YongHyeon 	    "max number of Rx events to process");
924d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
925d68875ebSPyun YongHyeon 	sc->alc_process_limit = ALC_PROC_DEFAULT;
926d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
927d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "process_limit",
928d68875ebSPyun YongHyeon 	    &sc->alc_process_limit);
929d68875ebSPyun YongHyeon 	if (error == 0) {
930d68875ebSPyun YongHyeon 		if (sc->alc_process_limit < ALC_PROC_MIN ||
931d68875ebSPyun YongHyeon 		    sc->alc_process_limit > ALC_PROC_MAX) {
932d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
933d68875ebSPyun YongHyeon 			    "process_limit value out of range; "
934d68875ebSPyun YongHyeon 			    "using default: %d\n", ALC_PROC_DEFAULT);
935d68875ebSPyun YongHyeon 			sc->alc_process_limit = ALC_PROC_DEFAULT;
936d68875ebSPyun YongHyeon 		}
937d68875ebSPyun YongHyeon 	}
938d68875ebSPyun YongHyeon 
939d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
940d68875ebSPyun YongHyeon 	    NULL, "ALC statistics");
941d68875ebSPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
942d68875ebSPyun YongHyeon 
943d68875ebSPyun YongHyeon 	/* Rx statistics. */
944d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
945d68875ebSPyun YongHyeon 	    NULL, "Rx MAC statistics");
946d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
947d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
948d68875ebSPyun YongHyeon 	    &stats->rx_frames, "Good frames");
949d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
950d68875ebSPyun YongHyeon 	    &stats->rx_bcast_frames, "Good broadcast frames");
951d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
952d68875ebSPyun YongHyeon 	    &stats->rx_mcast_frames, "Good multicast frames");
953d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
954d68875ebSPyun YongHyeon 	    &stats->rx_pause_frames, "Pause control frames");
955d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
956d68875ebSPyun YongHyeon 	    &stats->rx_control_frames, "Control frames");
957d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
958d68875ebSPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
959d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
960d68875ebSPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
961d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
962d68875ebSPyun YongHyeon 	    &stats->rx_bytes, "Good octets");
963d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
964d68875ebSPyun YongHyeon 	    &stats->rx_bcast_bytes, "Good broadcast octets");
965d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
966d68875ebSPyun YongHyeon 	    &stats->rx_mcast_bytes, "Good multicast octets");
967d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "runts",
968d68875ebSPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
969d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fragments",
970d68875ebSPyun YongHyeon 	    &stats->rx_fragments, "Fragmented frames");
971d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
972d68875ebSPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
973d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
974d68875ebSPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
975d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
976d68875ebSPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
977d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
978d68875ebSPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
979d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
980d68875ebSPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
981d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
982d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
983d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
984d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
985d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
986d68875ebSPyun YongHyeon 	    &stats->rx_pkts_truncated, "Truncated frames due to MTU size");
987d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
988d68875ebSPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
989d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs",
990d68875ebSPyun YongHyeon 	    &stats->rx_rrs_errs, "Return status write-back errors");
991d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
992d68875ebSPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
993d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "filtered",
994d68875ebSPyun YongHyeon 	    &stats->rx_pkts_filtered,
995d68875ebSPyun YongHyeon 	    "Frames dropped due to address filtering");
996d68875ebSPyun YongHyeon 
997d68875ebSPyun YongHyeon 	/* Tx statistics. */
998d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
999d68875ebSPyun YongHyeon 	    NULL, "Tx MAC statistics");
1000d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1001d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1002d68875ebSPyun YongHyeon 	    &stats->tx_frames, "Good frames");
1003d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
1004d68875ebSPyun YongHyeon 	    &stats->tx_bcast_frames, "Good broadcast frames");
1005d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
1006d68875ebSPyun YongHyeon 	    &stats->tx_mcast_frames, "Good multicast frames");
1007d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
1008d68875ebSPyun YongHyeon 	    &stats->tx_pause_frames, "Pause control frames");
1009d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
1010d68875ebSPyun YongHyeon 	    &stats->tx_control_frames, "Control frames");
1011d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
1012d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with excessive derferrals");
1013d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "defers",
1014d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with derferrals");
1015d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
1016d68875ebSPyun YongHyeon 	    &stats->tx_bytes, "Good octets");
1017d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
1018d68875ebSPyun YongHyeon 	    &stats->tx_bcast_bytes, "Good broadcast octets");
1019d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
1020d68875ebSPyun YongHyeon 	    &stats->tx_mcast_bytes, "Good multicast octets");
1021d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
1022d68875ebSPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
1023d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
1024d68875ebSPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
1025d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
1026d68875ebSPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
1027d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
1028d68875ebSPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
1029d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
1030d68875ebSPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
1031d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
1032d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
1033d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
1034d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1519_max, "1519 to max frames");
1035d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
1036d68875ebSPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
1037d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
1038d68875ebSPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
1039d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
1040d68875ebSPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
1041d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_colls",
1042d68875ebSPyun YongHyeon 	    &stats->tx_excess_colls, "Excessive collisions");
1043d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "abort",
1044d68875ebSPyun YongHyeon 	    &stats->tx_abort, "Aborted frames due to Excessive collisions");
1045d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "underruns",
1046d68875ebSPyun YongHyeon 	    &stats->tx_underrun, "FIFO underruns");
1047d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns",
1048d68875ebSPyun YongHyeon 	    &stats->tx_desc_underrun, "Descriptor write-back errors");
1049d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
1050d68875ebSPyun YongHyeon 	    &stats->tx_lenerrs, "Frames with length mismatched");
1051d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
1052d68875ebSPyun YongHyeon 	    &stats->tx_pkts_truncated, "Truncated frames due to MTU size");
1053d68875ebSPyun YongHyeon }
1054d68875ebSPyun YongHyeon 
1055d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD32
1056d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD64
1057d68875ebSPyun YongHyeon 
1058d68875ebSPyun YongHyeon struct alc_dmamap_arg {
1059d68875ebSPyun YongHyeon 	bus_addr_t	alc_busaddr;
1060d68875ebSPyun YongHyeon };
1061d68875ebSPyun YongHyeon 
1062d68875ebSPyun YongHyeon static void
1063d68875ebSPyun YongHyeon alc_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1064d68875ebSPyun YongHyeon {
1065d68875ebSPyun YongHyeon 	struct alc_dmamap_arg *ctx;
1066d68875ebSPyun YongHyeon 
1067d68875ebSPyun YongHyeon 	if (error != 0)
1068d68875ebSPyun YongHyeon 		return;
1069d68875ebSPyun YongHyeon 
1070d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1071d68875ebSPyun YongHyeon 
1072d68875ebSPyun YongHyeon 	ctx = (struct alc_dmamap_arg *)arg;
1073d68875ebSPyun YongHyeon 	ctx->alc_busaddr = segs[0].ds_addr;
1074d68875ebSPyun YongHyeon }
1075d68875ebSPyun YongHyeon 
1076d68875ebSPyun YongHyeon /*
1077d68875ebSPyun YongHyeon  * Normal and high Tx descriptors shares single Tx high address.
1078d68875ebSPyun YongHyeon  * Four Rx descriptor/return rings and CMB shares the same Rx
1079d68875ebSPyun YongHyeon  * high address.
1080d68875ebSPyun YongHyeon  */
1081d68875ebSPyun YongHyeon static int
1082d68875ebSPyun YongHyeon alc_check_boundary(struct alc_softc *sc)
1083d68875ebSPyun YongHyeon {
1084d68875ebSPyun YongHyeon 	bus_addr_t cmb_end, rx_ring_end, rr_ring_end, tx_ring_end;
1085d68875ebSPyun YongHyeon 
1086d68875ebSPyun YongHyeon 	rx_ring_end = sc->alc_rdata.alc_rx_ring_paddr + ALC_RX_RING_SZ;
1087d68875ebSPyun YongHyeon 	rr_ring_end = sc->alc_rdata.alc_rr_ring_paddr + ALC_RR_RING_SZ;
1088d68875ebSPyun YongHyeon 	cmb_end = sc->alc_rdata.alc_cmb_paddr + ALC_CMB_SZ;
1089d68875ebSPyun YongHyeon 	tx_ring_end = sc->alc_rdata.alc_tx_ring_paddr + ALC_TX_RING_SZ;
1090d68875ebSPyun YongHyeon 
1091d68875ebSPyun YongHyeon 	/* 4GB boundary crossing is not allowed. */
1092d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) !=
1093d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rx_ring_paddr)) ||
1094d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rr_ring_end) !=
1095d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rr_ring_paddr)) ||
1096d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(cmb_end) !=
1097d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_cmb_paddr)) ||
1098d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(tx_ring_end) !=
1099d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_tx_ring_paddr)))
1100d68875ebSPyun YongHyeon 		return (EFBIG);
1101d68875ebSPyun YongHyeon 	/*
1102d68875ebSPyun YongHyeon 	 * Make sure Rx return descriptor/Rx descriptor/CMB use
1103d68875ebSPyun YongHyeon 	 * the same high address.
1104d68875ebSPyun YongHyeon 	 */
1105d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(rr_ring_end)) ||
1106d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(cmb_end)))
1107d68875ebSPyun YongHyeon 		return (EFBIG);
1108d68875ebSPyun YongHyeon 
1109d68875ebSPyun YongHyeon 	return (0);
1110d68875ebSPyun YongHyeon }
1111d68875ebSPyun YongHyeon 
1112d68875ebSPyun YongHyeon static int
1113d68875ebSPyun YongHyeon alc_dma_alloc(struct alc_softc *sc)
1114d68875ebSPyun YongHyeon {
1115d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
1116d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
1117d68875ebSPyun YongHyeon 	bus_addr_t lowaddr;
1118d68875ebSPyun YongHyeon 	struct alc_dmamap_arg ctx;
1119d68875ebSPyun YongHyeon 	int error, i;
1120d68875ebSPyun YongHyeon 
1121d68875ebSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1122d68875ebSPyun YongHyeon again:
1123d68875ebSPyun YongHyeon 	/* Create parent DMA tag. */
1124d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1125d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
1126d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1127d68875ebSPyun YongHyeon 	    lowaddr,			/* lowaddr */
1128d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1129d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1130d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1131d68875ebSPyun YongHyeon 	    0,				/* nsegments */
1132d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1133d68875ebSPyun YongHyeon 	    0,				/* flags */
1134d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1135d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_parent_tag);
1136d68875ebSPyun YongHyeon 	if (error != 0) {
1137d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1138d68875ebSPyun YongHyeon 		    "could not create parent DMA tag.\n");
1139d68875ebSPyun YongHyeon 		goto fail;
1140d68875ebSPyun YongHyeon 	}
1141d68875ebSPyun YongHyeon 
1142d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx descriptor ring. */
1143d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1144d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1145d68875ebSPyun YongHyeon 	    ALC_TX_RING_ALIGN, 0,	/* alignment, boundary */
1146d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1147d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1148d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1149d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsize */
1150d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1151d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsegsize */
1152d68875ebSPyun YongHyeon 	    0,				/* flags */
1153d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1154d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_tag);
1155d68875ebSPyun YongHyeon 	if (error != 0) {
1156d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1157d68875ebSPyun YongHyeon 		    "could not create Tx ring DMA tag.\n");
1158d68875ebSPyun YongHyeon 		goto fail;
1159d68875ebSPyun YongHyeon 	}
1160d68875ebSPyun YongHyeon 
1161d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx free descriptor ring. */
1162d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1163d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1164d68875ebSPyun YongHyeon 	    ALC_RX_RING_ALIGN, 0,	/* alignment, boundary */
1165d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1166d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1167d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1168d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsize */
1169d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1170d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsegsize */
1171d68875ebSPyun YongHyeon 	    0,				/* flags */
1172d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1173d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_tag);
1174d68875ebSPyun YongHyeon 	if (error != 0) {
1175d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1176d68875ebSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
1177d68875ebSPyun YongHyeon 		goto fail;
1178d68875ebSPyun YongHyeon 	}
1179d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx return descriptor ring. */
1180d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1181d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1182d68875ebSPyun YongHyeon 	    ALC_RR_RING_ALIGN, 0,	/* alignment, boundary */
1183d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1184d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1185d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1186d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsize */
1187d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1188d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsegsize */
1189d68875ebSPyun YongHyeon 	    0,				/* flags */
1190d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1191d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_tag);
1192d68875ebSPyun YongHyeon 	if (error != 0) {
1193d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1194d68875ebSPyun YongHyeon 		    "could not create Rx return ring DMA tag.\n");
1195d68875ebSPyun YongHyeon 		goto fail;
1196d68875ebSPyun YongHyeon 	}
1197d68875ebSPyun YongHyeon 
1198d68875ebSPyun YongHyeon 	/* Create DMA tag for coalescing message block. */
1199d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1200d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1201d68875ebSPyun YongHyeon 	    ALC_CMB_ALIGN, 0,		/* alignment, boundary */
1202d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1203d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1204d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1205d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsize */
1206d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1207d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsegsize */
1208d68875ebSPyun YongHyeon 	    0,				/* flags */
1209d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1210d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_tag);
1211d68875ebSPyun YongHyeon 	if (error != 0) {
1212d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1213d68875ebSPyun YongHyeon 		    "could not create CMB DMA tag.\n");
1214d68875ebSPyun YongHyeon 		goto fail;
1215d68875ebSPyun YongHyeon 	}
1216d68875ebSPyun YongHyeon 	/* Create DMA tag for status message block. */
1217d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1218d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1219d68875ebSPyun YongHyeon 	    ALC_SMB_ALIGN, 0,		/* alignment, boundary */
1220d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1221d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1222d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1223d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsize */
1224d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1225d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsegsize */
1226d68875ebSPyun YongHyeon 	    0,				/* flags */
1227d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1228d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_tag);
1229d68875ebSPyun YongHyeon 	if (error != 0) {
1230d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1231d68875ebSPyun YongHyeon 		    "could not create SMB DMA tag.\n");
1232d68875ebSPyun YongHyeon 		goto fail;
1233d68875ebSPyun YongHyeon 	}
1234d68875ebSPyun YongHyeon 
1235d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1236d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_tx_ring_tag,
1237d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_tx_ring,
1238d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1239d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_map);
1240d68875ebSPyun YongHyeon 	if (error != 0) {
1241d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1242d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
1243d68875ebSPyun YongHyeon 		goto fail;
1244d68875ebSPyun YongHyeon 	}
1245d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1246d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_tx_ring_tag,
1247d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, sc->alc_rdata.alc_tx_ring,
1248d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ, alc_dmamap_cb, &ctx, 0);
1249d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1250d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1251d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1252d68875ebSPyun YongHyeon 		goto fail;
1253d68875ebSPyun YongHyeon 	}
1254d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_tx_ring_paddr = ctx.alc_busaddr;
1255d68875ebSPyun YongHyeon 
1256d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
1257d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rx_ring_tag,
1258d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rx_ring,
1259d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1260d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_map);
1261d68875ebSPyun YongHyeon 	if (error != 0) {
1262d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1263d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
1264d68875ebSPyun YongHyeon 		goto fail;
1265d68875ebSPyun YongHyeon 	}
1266d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1267d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rx_ring_tag,
1268d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, sc->alc_rdata.alc_rx_ring,
1269d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ, alc_dmamap_cb, &ctx, 0);
1270d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1271d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1272d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
1273d68875ebSPyun YongHyeon 		goto fail;
1274d68875ebSPyun YongHyeon 	}
1275d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rx_ring_paddr = ctx.alc_busaddr;
1276d68875ebSPyun YongHyeon 
1277d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx return ring. */
1278d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rr_ring_tag,
1279d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rr_ring,
1280d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1281d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_map);
1282d68875ebSPyun YongHyeon 	if (error != 0) {
1283d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1284d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx return ring.\n");
1285d68875ebSPyun YongHyeon 		goto fail;
1286d68875ebSPyun YongHyeon 	}
1287d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1288d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rr_ring_tag,
1289d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map, sc->alc_rdata.alc_rr_ring,
1290d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ, alc_dmamap_cb, &ctx, 0);
1291d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1292d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1293d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1294d68875ebSPyun YongHyeon 		goto fail;
1295d68875ebSPyun YongHyeon 	}
1296d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rr_ring_paddr = ctx.alc_busaddr;
1297d68875ebSPyun YongHyeon 
1298d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for CMB. */
1299d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_cmb_tag,
1300d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_cmb,
1301d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1302d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_map);
1303d68875ebSPyun YongHyeon 	if (error != 0) {
1304d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1305d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for CMB.\n");
1306d68875ebSPyun YongHyeon 		goto fail;
1307d68875ebSPyun YongHyeon 	}
1308d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1309d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_cmb_tag,
1310d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_cmb_map, sc->alc_rdata.alc_cmb,
1311d68875ebSPyun YongHyeon 	    ALC_CMB_SZ, alc_dmamap_cb, &ctx, 0);
1312d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1313d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1314d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
1315d68875ebSPyun YongHyeon 		goto fail;
1316d68875ebSPyun YongHyeon 	}
1317d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_cmb_paddr = ctx.alc_busaddr;
1318d68875ebSPyun YongHyeon 
1319d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for SMB. */
1320d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_smb_tag,
1321d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_smb,
1322d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1323d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_map);
1324d68875ebSPyun YongHyeon 	if (error != 0) {
1325d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1326d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for SMB.\n");
1327d68875ebSPyun YongHyeon 		goto fail;
1328d68875ebSPyun YongHyeon 	}
1329d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1330d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_smb_tag,
1331d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_smb_map, sc->alc_rdata.alc_smb,
1332d68875ebSPyun YongHyeon 	    ALC_SMB_SZ, alc_dmamap_cb, &ctx, 0);
1333d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1334d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1335d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
1336d68875ebSPyun YongHyeon 		goto fail;
1337d68875ebSPyun YongHyeon 	}
1338d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_smb_paddr = ctx.alc_busaddr;
1339d68875ebSPyun YongHyeon 
1340d68875ebSPyun YongHyeon 	/* Make sure we've not crossed 4GB boundary. */
1341d68875ebSPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
1342d68875ebSPyun YongHyeon 	    (error = alc_check_boundary(sc)) != 0) {
1343d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "4GB boundary crossed, "
1344d68875ebSPyun YongHyeon 		    "switching to 32bit DMA addressing mode.\n");
1345d68875ebSPyun YongHyeon 		alc_dma_free(sc);
1346d68875ebSPyun YongHyeon 		/*
1347d68875ebSPyun YongHyeon 		 * Limit max allowable DMA address space to 32bit
1348d68875ebSPyun YongHyeon 		 * and try again.
1349d68875ebSPyun YongHyeon 		 */
1350d68875ebSPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1351d68875ebSPyun YongHyeon 		goto again;
1352d68875ebSPyun YongHyeon 	}
1353d68875ebSPyun YongHyeon 
1354d68875ebSPyun YongHyeon 	/*
1355d68875ebSPyun YongHyeon 	 * Create Tx buffer parent tag.
1356d68875ebSPyun YongHyeon 	 * AR8131/AR8132 allows 64bit DMA addressing of Tx/Rx buffers
1357d68875ebSPyun YongHyeon 	 * so it needs separate parent DMA tag as parent DMA address
1358d68875ebSPyun YongHyeon 	 * space could be restricted to be within 32bit address space
1359d68875ebSPyun YongHyeon 	 * by 4GB boundary crossing.
1360d68875ebSPyun YongHyeon 	 */
1361d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1362d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
1363d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1364d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1365d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1366d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1367d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1368d68875ebSPyun YongHyeon 	    0,				/* nsegments */
1369d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1370d68875ebSPyun YongHyeon 	    0,				/* flags */
1371d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1372d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_buffer_tag);
1373d68875ebSPyun YongHyeon 	if (error != 0) {
1374d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1375d68875ebSPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
1376d68875ebSPyun YongHyeon 		goto fail;
1377d68875ebSPyun YongHyeon 	}
1378d68875ebSPyun YongHyeon 
1379d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
1380d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1381d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
1382d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1383d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1384d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1385d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1386d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSIZE,		/* maxsize */
1387d68875ebSPyun YongHyeon 	    ALC_MAXTXSEGS,		/* nsegments */
1388d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSEGSIZE,		/* maxsegsize */
1389d68875ebSPyun YongHyeon 	    0,				/* flags */
1390d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1391d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_tag);
1392d68875ebSPyun YongHyeon 	if (error != 0) {
1393d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Tx DMA tag.\n");
1394d68875ebSPyun YongHyeon 		goto fail;
1395d68875ebSPyun YongHyeon 	}
1396d68875ebSPyun YongHyeon 
1397d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
1398d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1399d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
1400d68875ebSPyun YongHyeon 	    ALC_RX_BUF_ALIGN, 0,	/* alignment, boundary */
1401d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1402d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1403d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1404d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1405d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1406d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1407d68875ebSPyun YongHyeon 	    0,				/* flags */
1408d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1409d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_tag);
1410d68875ebSPyun YongHyeon 	if (error != 0) {
1411d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Rx DMA tag.\n");
1412d68875ebSPyun YongHyeon 		goto fail;
1413d68875ebSPyun YongHyeon 	}
1414d68875ebSPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1415d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
1416d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
1417d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
1418d68875ebSPyun YongHyeon 		txd->tx_dmamap = NULL;
1419d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_tx_tag, 0,
1420d68875ebSPyun YongHyeon 		    &txd->tx_dmamap);
1421d68875ebSPyun YongHyeon 		if (error != 0) {
1422d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1423d68875ebSPyun YongHyeon 			    "could not create Tx dmamap.\n");
1424d68875ebSPyun YongHyeon 			goto fail;
1425d68875ebSPyun YongHyeon 		}
1426d68875ebSPyun YongHyeon 	}
1427d68875ebSPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1428d68875ebSPyun YongHyeon 	if ((error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
1429d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_sparemap)) != 0) {
1430d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1431d68875ebSPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1432d68875ebSPyun YongHyeon 		goto fail;
1433d68875ebSPyun YongHyeon 	}
1434d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
1435d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
1436d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
1437d68875ebSPyun YongHyeon 		rxd->rx_dmamap = NULL;
1438d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
1439d68875ebSPyun YongHyeon 		    &rxd->rx_dmamap);
1440d68875ebSPyun YongHyeon 		if (error != 0) {
1441d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1442d68875ebSPyun YongHyeon 			    "could not create Rx dmamap.\n");
1443d68875ebSPyun YongHyeon 			goto fail;
1444d68875ebSPyun YongHyeon 		}
1445d68875ebSPyun YongHyeon 	}
1446d68875ebSPyun YongHyeon 
1447d68875ebSPyun YongHyeon fail:
1448d68875ebSPyun YongHyeon 	return (error);
1449d68875ebSPyun YongHyeon }
1450d68875ebSPyun YongHyeon 
1451d68875ebSPyun YongHyeon static void
1452d68875ebSPyun YongHyeon alc_dma_free(struct alc_softc *sc)
1453d68875ebSPyun YongHyeon {
1454d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
1455d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
1456d68875ebSPyun YongHyeon 	int i;
1457d68875ebSPyun YongHyeon 
1458d68875ebSPyun YongHyeon 	/* Tx buffers. */
1459d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_tag != NULL) {
1460d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_TX_RING_CNT; i++) {
1461d68875ebSPyun YongHyeon 			txd = &sc->alc_cdata.alc_txdesc[i];
1462d68875ebSPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
1463d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_tx_tag,
1464d68875ebSPyun YongHyeon 				    txd->tx_dmamap);
1465d68875ebSPyun YongHyeon 				txd->tx_dmamap = NULL;
1466d68875ebSPyun YongHyeon 			}
1467d68875ebSPyun YongHyeon 		}
1468d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_tag);
1469d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_tag = NULL;
1470d68875ebSPyun YongHyeon 	}
1471d68875ebSPyun YongHyeon 	/* Rx buffers */
1472d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rx_tag != NULL) {
1473d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_RX_RING_CNT; i++) {
1474d68875ebSPyun YongHyeon 			rxd = &sc->alc_cdata.alc_rxdesc[i];
1475d68875ebSPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
1476d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
1477d68875ebSPyun YongHyeon 				    rxd->rx_dmamap);
1478d68875ebSPyun YongHyeon 				rxd->rx_dmamap = NULL;
1479d68875ebSPyun YongHyeon 			}
1480d68875ebSPyun YongHyeon 		}
1481d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rx_sparemap != NULL) {
1482d68875ebSPyun YongHyeon 			bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
1483d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rx_sparemap);
1484d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rx_sparemap = NULL;
1485d68875ebSPyun YongHyeon 		}
1486d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rx_tag);
1487d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_tag = NULL;
1488d68875ebSPyun YongHyeon 	}
1489d68875ebSPyun YongHyeon 	/* Tx descriptor ring. */
1490d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_ring_tag != NULL) {
1491d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_tx_ring_map != NULL)
1492d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_ring_tag,
1493d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
1494d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_tx_ring_map != NULL &&
1495d68875ebSPyun YongHyeon 		    sc->alc_rdata.alc_tx_ring != NULL)
1496d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_tx_ring_tag,
1497d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_tx_ring,
1498d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
1499d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_tx_ring = NULL;
1500d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_ring_map = NULL;
1501d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_ring_tag);
1502d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_ring_tag = NULL;
1503d68875ebSPyun YongHyeon 	}
1504d68875ebSPyun YongHyeon 	/* Rx return ring. */
1505d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rr_ring_tag != NULL) {
1506d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rr_ring_map != NULL)
1507d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rr_ring_tag,
1508d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
1509d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rr_ring_map != NULL &&
1510d68875ebSPyun YongHyeon 		    sc->alc_rdata.alc_rr_ring != NULL)
1511d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_rr_ring_tag,
1512d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_rr_ring,
1513d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
1514d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_rr_ring = NULL;
1515d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_ring_map = NULL;
1516d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rr_ring_tag);
1517d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_ring_tag = NULL;
1518d68875ebSPyun YongHyeon 	}
1519d68875ebSPyun YongHyeon 	/* CMB block */
1520d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_cmb_tag != NULL) {
1521d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_cmb_map != NULL)
1522d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_cmb_tag,
1523d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
1524d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_cmb_map != NULL &&
1525d68875ebSPyun YongHyeon 		    sc->alc_rdata.alc_cmb != NULL)
1526d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_cmb_tag,
1527d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_cmb,
1528d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
1529d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_cmb = NULL;
1530d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_cmb_map = NULL;
1531d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_cmb_tag);
1532d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_cmb_tag = NULL;
1533d68875ebSPyun YongHyeon 	}
1534d68875ebSPyun YongHyeon 	/* SMB block */
1535d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_smb_tag != NULL) {
1536d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_smb_map != NULL)
1537d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_smb_tag,
1538d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
1539d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_smb_map != NULL &&
1540d68875ebSPyun YongHyeon 		    sc->alc_rdata.alc_smb != NULL)
1541d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_smb_tag,
1542d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_smb,
1543d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
1544d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_smb = NULL;
1545d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_smb_map = NULL;
1546d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_smb_tag);
1547d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_smb_tag = NULL;
1548d68875ebSPyun YongHyeon 	}
1549d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_buffer_tag != NULL) {
1550d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_buffer_tag);
1551d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_buffer_tag = NULL;
1552d68875ebSPyun YongHyeon 	}
1553d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_parent_tag != NULL) {
1554d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_parent_tag);
1555d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_parent_tag = NULL;
1556d68875ebSPyun YongHyeon 	}
1557d68875ebSPyun YongHyeon }
1558d68875ebSPyun YongHyeon 
1559d68875ebSPyun YongHyeon static int
1560d68875ebSPyun YongHyeon alc_shutdown(device_t dev)
1561d68875ebSPyun YongHyeon {
1562d68875ebSPyun YongHyeon 
1563d68875ebSPyun YongHyeon 	return (alc_suspend(dev));
1564d68875ebSPyun YongHyeon }
1565d68875ebSPyun YongHyeon 
1566d68875ebSPyun YongHyeon /*
1567d68875ebSPyun YongHyeon  * Note, this driver resets the link speed to 10/100Mbps by
1568d68875ebSPyun YongHyeon  * restarting auto-negotiation in suspend/shutdown phase but we
1569d68875ebSPyun YongHyeon  * don't know whether that auto-negotiation would succeed or not
1570d68875ebSPyun YongHyeon  * as driver has no control after powering off/suspend operation.
1571d68875ebSPyun YongHyeon  * If the renegotiation fail WOL may not work. Running at 1Gbps
1572d68875ebSPyun YongHyeon  * will draw more power than 375mA at 3.3V which is specified in
1573d68875ebSPyun YongHyeon  * PCI specification and that would result in complete
1574d68875ebSPyun YongHyeon  * shutdowning power to ethernet controller.
1575d68875ebSPyun YongHyeon  *
1576d68875ebSPyun YongHyeon  * TODO
1577d68875ebSPyun YongHyeon  * Save current negotiated media speed/duplex/flow-control to
1578d68875ebSPyun YongHyeon  * softc and restore the same link again after resuming. PHY
1579d68875ebSPyun YongHyeon  * handling such as power down/resetting to 100Mbps may be better
1580d68875ebSPyun YongHyeon  * handled in suspend method in phy driver.
1581d68875ebSPyun YongHyeon  */
1582d68875ebSPyun YongHyeon static void
1583d68875ebSPyun YongHyeon alc_setlinkspeed(struct alc_softc *sc)
1584d68875ebSPyun YongHyeon {
1585d68875ebSPyun YongHyeon 	struct mii_data *mii;
1586d68875ebSPyun YongHyeon 	int aneg, i;
1587d68875ebSPyun YongHyeon 
1588d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
1589d68875ebSPyun YongHyeon 	mii_pollstat(mii);
1590d68875ebSPyun YongHyeon 	aneg = 0;
1591d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
1592d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
1593d68875ebSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
1594d68875ebSPyun YongHyeon 		case IFM_10_T:
1595d68875ebSPyun YongHyeon 		case IFM_100_TX:
1596d68875ebSPyun YongHyeon 			return;
1597d68875ebSPyun YongHyeon 		case IFM_1000_T:
1598d68875ebSPyun YongHyeon 			aneg++;
1599d68875ebSPyun YongHyeon 			break;
1600d68875ebSPyun YongHyeon 		default:
1601d68875ebSPyun YongHyeon 			break;
1602d68875ebSPyun YongHyeon 		}
1603d68875ebSPyun YongHyeon 	}
1604d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, MII_100T2CR, 0);
1605d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
1606d68875ebSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1607d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
1608d68875ebSPyun YongHyeon 	    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
1609d68875ebSPyun YongHyeon 	DELAY(1000);
1610d68875ebSPyun YongHyeon 	if (aneg != 0) {
1611d68875ebSPyun YongHyeon 		/*
1612d68875ebSPyun YongHyeon 		 * Poll link state until alc(4) get a 10/100Mbps link.
1613d68875ebSPyun YongHyeon 		 */
1614d68875ebSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1615d68875ebSPyun YongHyeon 			mii_pollstat(mii);
1616d68875ebSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
1617d68875ebSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
1618d68875ebSPyun YongHyeon 				switch (IFM_SUBTYPE(
1619d68875ebSPyun YongHyeon 				    mii->mii_media_active)) {
1620d68875ebSPyun YongHyeon 				case IFM_10_T:
1621d68875ebSPyun YongHyeon 				case IFM_100_TX:
1622d68875ebSPyun YongHyeon 					alc_mac_config(sc);
1623d68875ebSPyun YongHyeon 					return;
1624d68875ebSPyun YongHyeon 				default:
1625d68875ebSPyun YongHyeon 					break;
1626d68875ebSPyun YongHyeon 				}
1627d68875ebSPyun YongHyeon 			}
1628d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
1629d68875ebSPyun YongHyeon 			pause("alclnk", hz);
1630d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
1631d68875ebSPyun YongHyeon 		}
1632d68875ebSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
1633d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1634d68875ebSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
1635d68875ebSPyun YongHyeon 	}
1636d68875ebSPyun YongHyeon 	/*
1637d68875ebSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
1638d68875ebSPyun YongHyeon 	 * This is the last resort and may/may not work.
1639d68875ebSPyun YongHyeon 	 */
1640d68875ebSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1641d68875ebSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1642d68875ebSPyun YongHyeon 	alc_mac_config(sc);
1643d68875ebSPyun YongHyeon }
1644d68875ebSPyun YongHyeon 
1645d68875ebSPyun YongHyeon static void
1646d68875ebSPyun YongHyeon alc_setwol(struct alc_softc *sc)
1647d68875ebSPyun YongHyeon {
1648d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1649d68875ebSPyun YongHyeon 	uint32_t cap, reg, pmcs;
1650d68875ebSPyun YongHyeon 	uint16_t pmstat;
1651d68875ebSPyun YongHyeon 	int base, pmc;
1652d68875ebSPyun YongHyeon 
1653d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
1654d68875ebSPyun YongHyeon 
1655d68875ebSPyun YongHyeon 	if (pci_find_extcap(sc->alc_dev, PCIY_EXPRESS, &base) == 0) {
1656d68875ebSPyun YongHyeon 		cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CAP);
1657d68875ebSPyun YongHyeon 		if ((cap & PCIM_LINK_CAP_ASPM) != 0) {
1658d68875ebSPyun YongHyeon 			cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CTL);
1659d68875ebSPyun YongHyeon 			alc_disable_l0s_l1(sc);
1660d68875ebSPyun YongHyeon 		}
1661d68875ebSPyun YongHyeon 	}
1662d68875ebSPyun YongHyeon 	if (pci_find_extcap(sc->alc_dev, PCIY_PMG, &pmc) != 0) {
1663d68875ebSPyun YongHyeon 		/* Disable WOL. */
1664d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
1665d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
1666d68875ebSPyun YongHyeon 		reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1667d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
1668d68875ebSPyun YongHyeon 		/* Force PHY power down. */
1669d68875ebSPyun YongHyeon 		alc_phy_down(sc);
1670d68875ebSPyun YongHyeon 		return;
1671d68875ebSPyun YongHyeon 	}
1672d68875ebSPyun YongHyeon 
1673d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
1674d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
1675d68875ebSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
1676d68875ebSPyun YongHyeon 			alc_setlinkspeed(sc);
1677d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MASTER_CFG);
1678d68875ebSPyun YongHyeon 		reg &= ~MASTER_CLK_SEL_DIS;
1679d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
1680d68875ebSPyun YongHyeon 	}
1681d68875ebSPyun YongHyeon 
1682d68875ebSPyun YongHyeon 	pmcs = 0;
1683d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
1684d68875ebSPyun YongHyeon 		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
1685d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs);
1686d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
1687d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI |
1688d68875ebSPyun YongHyeon 	    MAC_CFG_BCAST);
1689d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
1690d68875ebSPyun YongHyeon 		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
1691d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1692d68875ebSPyun YongHyeon 		reg |= MAC_CFG_RX_ENB;
1693d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
1694d68875ebSPyun YongHyeon 
1695d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
1696d68875ebSPyun YongHyeon 	reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1697d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
1698d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
1699d68875ebSPyun YongHyeon 		/* WOL disabled, PHY power down. */
1700d68875ebSPyun YongHyeon 		alc_phy_down(sc);
1701d68875ebSPyun YongHyeon 	}
1702d68875ebSPyun YongHyeon 	/* Request PME. */
1703d68875ebSPyun YongHyeon 	pmstat = pci_read_config(sc->alc_dev, pmc + PCIR_POWER_STATUS, 2);
1704d68875ebSPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
1705d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1706d68875ebSPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1707d68875ebSPyun YongHyeon 	pci_write_config(sc->alc_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1708d68875ebSPyun YongHyeon }
1709d68875ebSPyun YongHyeon 
1710d68875ebSPyun YongHyeon static int
1711d68875ebSPyun YongHyeon alc_suspend(device_t dev)
1712d68875ebSPyun YongHyeon {
1713d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1714d68875ebSPyun YongHyeon 
1715d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1716d68875ebSPyun YongHyeon 
1717d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
1718d68875ebSPyun YongHyeon 	alc_stop(sc);
1719d68875ebSPyun YongHyeon 	alc_setwol(sc);
1720d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
1721d68875ebSPyun YongHyeon 
1722d68875ebSPyun YongHyeon 	return (0);
1723d68875ebSPyun YongHyeon }
1724d68875ebSPyun YongHyeon 
1725d68875ebSPyun YongHyeon static int
1726d68875ebSPyun YongHyeon alc_resume(device_t dev)
1727d68875ebSPyun YongHyeon {
1728d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1729d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1730d68875ebSPyun YongHyeon 	int pmc;
1731d68875ebSPyun YongHyeon 	uint16_t pmstat;
1732d68875ebSPyun YongHyeon 
1733d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1734d68875ebSPyun YongHyeon 
1735d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
1736d68875ebSPyun YongHyeon 	if (pci_find_extcap(sc->alc_dev, PCIY_PMG, &pmc) == 0) {
1737d68875ebSPyun YongHyeon 		/* Disable PME and clear PME status. */
1738d68875ebSPyun YongHyeon 		pmstat = pci_read_config(sc->alc_dev,
1739d68875ebSPyun YongHyeon 		    pmc + PCIR_POWER_STATUS, 2);
1740d68875ebSPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
1741d68875ebSPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
1742d68875ebSPyun YongHyeon 			pci_write_config(sc->alc_dev,
1743d68875ebSPyun YongHyeon 			    pmc + PCIR_POWER_STATUS, pmstat, 2);
1744d68875ebSPyun YongHyeon 		}
1745d68875ebSPyun YongHyeon 	}
1746d68875ebSPyun YongHyeon 	/* Reset PHY. */
1747d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
1748d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
1749d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
1750d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1751d68875ebSPyun YongHyeon 		alc_init_locked(sc);
1752d68875ebSPyun YongHyeon 	}
1753d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
1754d68875ebSPyun YongHyeon 
1755d68875ebSPyun YongHyeon 	return (0);
1756d68875ebSPyun YongHyeon }
1757d68875ebSPyun YongHyeon 
1758d68875ebSPyun YongHyeon static int
1759d68875ebSPyun YongHyeon alc_encap(struct alc_softc *sc, struct mbuf **m_head)
1760d68875ebSPyun YongHyeon {
1761d68875ebSPyun YongHyeon 	struct alc_txdesc *txd, *txd_last;
1762d68875ebSPyun YongHyeon 	struct tx_desc *desc;
1763d68875ebSPyun YongHyeon 	struct mbuf *m;
1764d68875ebSPyun YongHyeon 	struct ip *ip;
1765d68875ebSPyun YongHyeon 	struct tcphdr *tcp;
1766d68875ebSPyun YongHyeon 	bus_dma_segment_t txsegs[ALC_MAXTXSEGS];
1767d68875ebSPyun YongHyeon 	bus_dmamap_t map;
1768d68875ebSPyun YongHyeon 	uint32_t cflags, hdrlen, ip_off, poff, vtag;
1769d68875ebSPyun YongHyeon 	int error, idx, nsegs, prod;
1770d68875ebSPyun YongHyeon 
1771d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
1772d68875ebSPyun YongHyeon 
1773d68875ebSPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
1774d68875ebSPyun YongHyeon 
1775d68875ebSPyun YongHyeon 	m = *m_head;
1776d68875ebSPyun YongHyeon 	ip = NULL;
1777d68875ebSPyun YongHyeon 	tcp = NULL;
1778d68875ebSPyun YongHyeon 	ip_off = poff = 0;
1779d68875ebSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (ALC_CSUM_FEATURES | CSUM_TSO)) != 0) {
1780d68875ebSPyun YongHyeon 		/*
1781d68875ebSPyun YongHyeon 		 * AR8131/AR8132 requires offset of TCP/UDP header in its
1782d68875ebSPyun YongHyeon 		 * Tx descriptor to perform Tx checksum offloading. TSO
1783d68875ebSPyun YongHyeon 		 * also requires TCP header offset and modification of
1784d68875ebSPyun YongHyeon 		 * IP/TCP header. This kind of operation takes many CPU
1785d68875ebSPyun YongHyeon 		 * cycles on FreeBSD so fast host CPU is required to get
1786d68875ebSPyun YongHyeon 		 * smooth TSO performance.
1787d68875ebSPyun YongHyeon 		 */
1788d68875ebSPyun YongHyeon 		struct ether_header *eh;
1789d68875ebSPyun YongHyeon 
1790d68875ebSPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
1791d68875ebSPyun YongHyeon 			/* Get a writable copy. */
1792d68875ebSPyun YongHyeon 			m = m_dup(*m_head, M_DONTWAIT);
1793d68875ebSPyun YongHyeon 			/* Release original mbufs. */
1794d68875ebSPyun YongHyeon 			m_freem(*m_head);
1795d68875ebSPyun YongHyeon 			if (m == NULL) {
1796d68875ebSPyun YongHyeon 				*m_head = NULL;
1797d68875ebSPyun YongHyeon 				return (ENOBUFS);
1798d68875ebSPyun YongHyeon 			}
1799d68875ebSPyun YongHyeon 			*m_head = m;
1800d68875ebSPyun YongHyeon 		}
1801d68875ebSPyun YongHyeon 
1802d68875ebSPyun YongHyeon 		ip_off = sizeof(struct ether_header);
1803d68875ebSPyun YongHyeon 		m = m_pullup(m, ip_off);
1804d68875ebSPyun YongHyeon 		if (m == NULL) {
1805d68875ebSPyun YongHyeon 			*m_head = NULL;
1806d68875ebSPyun YongHyeon 			return (ENOBUFS);
1807d68875ebSPyun YongHyeon 		}
1808d68875ebSPyun YongHyeon 		eh = mtod(m, struct ether_header *);
1809d68875ebSPyun YongHyeon 		/*
1810d68875ebSPyun YongHyeon 		 * Check if hardware VLAN insertion is off.
1811d68875ebSPyun YongHyeon 		 * Additional check for LLC/SNAP frame?
1812d68875ebSPyun YongHyeon 		 */
1813d68875ebSPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1814d68875ebSPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
1815d68875ebSPyun YongHyeon 			m = m_pullup(m, ip_off);
1816d68875ebSPyun YongHyeon 			if (m == NULL) {
1817d68875ebSPyun YongHyeon 				*m_head = NULL;
1818d68875ebSPyun YongHyeon 				return (ENOBUFS);
1819d68875ebSPyun YongHyeon 			}
1820d68875ebSPyun YongHyeon 		}
1821d68875ebSPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
1822d68875ebSPyun YongHyeon 		if (m == NULL) {
1823d68875ebSPyun YongHyeon 			*m_head = NULL;
1824d68875ebSPyun YongHyeon 			return (ENOBUFS);
1825d68875ebSPyun YongHyeon 		}
1826d68875ebSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
1827d68875ebSPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
1828d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1829d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + sizeof(struct tcphdr));
1830d68875ebSPyun YongHyeon 			if (m == NULL) {
1831d68875ebSPyun YongHyeon 				*m_head = NULL;
1832d68875ebSPyun YongHyeon 				return (ENOBUFS);
1833d68875ebSPyun YongHyeon 			}
1834d68875ebSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1835d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + (tcp->th_off << 2));
1836d68875ebSPyun YongHyeon 			if (m == NULL) {
1837d68875ebSPyun YongHyeon 				*m_head = NULL;
1838d68875ebSPyun YongHyeon 				return (ENOBUFS);
1839d68875ebSPyun YongHyeon 			}
1840d68875ebSPyun YongHyeon 			/*
1841d68875ebSPyun YongHyeon 			 * Due to strict adherence of Microsoft NDIS
1842d68875ebSPyun YongHyeon 			 * Large Send specification, hardware expects
1843d68875ebSPyun YongHyeon 			 * a pseudo TCP checksum inserted by upper
1844d68875ebSPyun YongHyeon 			 * stack. Unfortunately the pseudo TCP
1845d68875ebSPyun YongHyeon 			 * checksum that NDIS refers to does not include
1846d68875ebSPyun YongHyeon 			 * TCP payload length so driver should recompute
1847d68875ebSPyun YongHyeon 			 * the pseudo checksum here. Hopefully this
1848d68875ebSPyun YongHyeon 			 * wouldn't be much burden on modern CPUs.
1849d68875ebSPyun YongHyeon 			 *
1850d68875ebSPyun YongHyeon 			 * Reset IP checksum and recompute TCP pseudo
1851d68875ebSPyun YongHyeon 			 * checksum as NDIS specification said.
1852d68875ebSPyun YongHyeon 			 */
1853d68875ebSPyun YongHyeon 			ip->ip_sum = 0;
1854d68875ebSPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1855d68875ebSPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1856d68875ebSPyun YongHyeon 		}
1857d68875ebSPyun YongHyeon 		*m_head = m;
1858d68875ebSPyun YongHyeon 	}
1859d68875ebSPyun YongHyeon 
1860d68875ebSPyun YongHyeon 	prod = sc->alc_cdata.alc_tx_prod;
1861d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
1862d68875ebSPyun YongHyeon 	txd_last = txd;
1863d68875ebSPyun YongHyeon 	map = txd->tx_dmamap;
1864d68875ebSPyun YongHyeon 
1865d68875ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
1866d68875ebSPyun YongHyeon 	    *m_head, txsegs, &nsegs, 0);
1867d68875ebSPyun YongHyeon 	if (error == EFBIG) {
1868d68875ebSPyun YongHyeon 		m = m_collapse(*m_head, M_DONTWAIT, ALC_MAXTXSEGS);
1869d68875ebSPyun YongHyeon 		if (m == NULL) {
1870d68875ebSPyun YongHyeon 			m_freem(*m_head);
1871d68875ebSPyun YongHyeon 			*m_head = NULL;
1872d68875ebSPyun YongHyeon 			return (ENOMEM);
1873d68875ebSPyun YongHyeon 		}
1874d68875ebSPyun YongHyeon 		*m_head = m;
1875d68875ebSPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
1876d68875ebSPyun YongHyeon 		    *m_head, txsegs, &nsegs, 0);
1877d68875ebSPyun YongHyeon 		if (error != 0) {
1878d68875ebSPyun YongHyeon 			m_freem(*m_head);
1879d68875ebSPyun YongHyeon 			*m_head = NULL;
1880d68875ebSPyun YongHyeon 			return (error);
1881d68875ebSPyun YongHyeon 		}
1882d68875ebSPyun YongHyeon 	} else if (error != 0)
1883d68875ebSPyun YongHyeon 		return (error);
1884d68875ebSPyun YongHyeon 	if (nsegs == 0) {
1885d68875ebSPyun YongHyeon 		m_freem(*m_head);
1886d68875ebSPyun YongHyeon 		*m_head = NULL;
1887d68875ebSPyun YongHyeon 		return (EIO);
1888d68875ebSPyun YongHyeon 	}
1889d68875ebSPyun YongHyeon 
1890d68875ebSPyun YongHyeon 	/* Check descriptor overrun. */
1891d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt + nsegs >= ALC_TX_RING_CNT - 3) {
1892d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, map);
1893d68875ebSPyun YongHyeon 		return (ENOBUFS);
1894d68875ebSPyun YongHyeon 	}
1895d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, map, BUS_DMASYNC_PREWRITE);
1896d68875ebSPyun YongHyeon 
1897d68875ebSPyun YongHyeon 	m = *m_head;
1898d68875ebSPyun YongHyeon 	cflags = TD_ETHERNET;
1899d68875ebSPyun YongHyeon 	vtag = 0;
1900d68875ebSPyun YongHyeon 	desc = NULL;
1901d68875ebSPyun YongHyeon 	idx = 0;
1902d68875ebSPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
1903d68875ebSPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
1904d68875ebSPyun YongHyeon 		vtag = htons(m->m_pkthdr.ether_vtag);
1905d68875ebSPyun YongHyeon 		vtag = (vtag << TD_VLAN_SHIFT) & TD_VLAN_MASK;
1906d68875ebSPyun YongHyeon 		cflags |= TD_INS_VLAN_TAG;
1907d68875ebSPyun YongHyeon 	}
1908d68875ebSPyun YongHyeon 	/* Configure Tx checksum offload. */
1909d68875ebSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & ALC_CSUM_FEATURES) != 0) {
1910d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
1911d68875ebSPyun YongHyeon 		cflags |= TD_CUSTOM_CSUM;
1912d68875ebSPyun YongHyeon 		/* Set checksum start offset. */
1913d68875ebSPyun YongHyeon 		cflags |= ((poff >> 1) << TD_PLOAD_OFFSET_SHIFT) &
1914d68875ebSPyun YongHyeon 		    TD_PLOAD_OFFSET_MASK;
1915d68875ebSPyun YongHyeon 		/* Set checksum insertion position of TCP/UDP. */
1916d68875ebSPyun YongHyeon 		cflags |= (((poff + m->m_pkthdr.csum_data) >> 1) <<
1917d68875ebSPyun YongHyeon 		    TD_CUSTOM_CSUM_OFFSET_SHIFT) & TD_CUSTOM_CSUM_OFFSET_MASK;
1918d68875ebSPyun YongHyeon #else
1919d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
1920d68875ebSPyun YongHyeon 			cflags |= TD_IPCSUM;
1921d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
1922d68875ebSPyun YongHyeon 			cflags |= TD_TCPCSUM;
1923d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
1924d68875ebSPyun YongHyeon 			cflags |= TD_UDPCSUM;
1925d68875ebSPyun YongHyeon 		/* Set TCP/UDP header offset. */
1926d68875ebSPyun YongHyeon 		cflags |= (poff << TD_L4HDR_OFFSET_SHIFT) &
1927d68875ebSPyun YongHyeon 		    TD_L4HDR_OFFSET_MASK;
1928d68875ebSPyun YongHyeon #endif
1929d68875ebSPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1930d68875ebSPyun YongHyeon 		/* Request TSO and set MSS. */
1931d68875ebSPyun YongHyeon 		cflags |= TD_TSO | TD_TSO_DESCV1;
1932d68875ebSPyun YongHyeon 		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << TD_MSS_SHIFT) &
1933d68875ebSPyun YongHyeon 		    TD_MSS_MASK;
1934d68875ebSPyun YongHyeon 		/* Set TCP header offset. */
1935d68875ebSPyun YongHyeon 		cflags |= (poff << TD_TCPHDR_OFFSET_SHIFT) &
1936d68875ebSPyun YongHyeon 		    TD_TCPHDR_OFFSET_MASK;
1937d68875ebSPyun YongHyeon 		/*
1938d68875ebSPyun YongHyeon 		 * AR8131/AR8132 requires the first buffer should
1939d68875ebSPyun YongHyeon 		 * only hold IP/TCP header data. Payload should
1940d68875ebSPyun YongHyeon 		 * be handled in other descriptors.
1941d68875ebSPyun YongHyeon 		 */
1942d68875ebSPyun YongHyeon 		hdrlen = poff + (tcp->th_off << 2);
1943d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
1944d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(hdrlen | vtag));
1945d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
1946d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[0].ds_addr);
1947d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
1948d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
1949d68875ebSPyun YongHyeon 		if (m->m_len - hdrlen > 0) {
1950d68875ebSPyun YongHyeon 			/* Handle remaining payload of the first fragment. */
1951d68875ebSPyun YongHyeon 			desc = &sc->alc_rdata.alc_tx_ring[prod];
1952d68875ebSPyun YongHyeon 			desc->len = htole32(TX_BYTES((m->m_len - hdrlen) |
1953d68875ebSPyun YongHyeon 			    vtag));
1954d68875ebSPyun YongHyeon 			desc->flags = htole32(cflags);
1955d68875ebSPyun YongHyeon 			desc->addr = htole64(txsegs[0].ds_addr + hdrlen);
1956d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_tx_cnt++;
1957d68875ebSPyun YongHyeon 			ALC_DESC_INC(prod, ALC_TX_RING_CNT);
1958d68875ebSPyun YongHyeon 		}
1959d68875ebSPyun YongHyeon 		/* Handle remaining fragments. */
1960d68875ebSPyun YongHyeon 		idx = 1;
1961d68875ebSPyun YongHyeon 	}
1962d68875ebSPyun YongHyeon 	for (; idx < nsegs; idx++) {
1963d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
1964d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(txsegs[idx].ds_len) | vtag);
1965d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
1966d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[idx].ds_addr);
1967d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
1968d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
1969d68875ebSPyun YongHyeon 	}
1970d68875ebSPyun YongHyeon 	/* Update producer index. */
1971d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = prod;
1972d68875ebSPyun YongHyeon 
1973d68875ebSPyun YongHyeon 	/* Finally set EOP on the last descriptor. */
1974d68875ebSPyun YongHyeon 	prod = (prod + ALC_TX_RING_CNT - 1) % ALC_TX_RING_CNT;
1975d68875ebSPyun YongHyeon 	desc = &sc->alc_rdata.alc_tx_ring[prod];
1976d68875ebSPyun YongHyeon 	desc->flags |= htole32(TD_EOP);
1977d68875ebSPyun YongHyeon 
1978d68875ebSPyun YongHyeon 	/* Swap dmamap of the first and the last. */
1979d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
1980d68875ebSPyun YongHyeon 	map = txd_last->tx_dmamap;
1981d68875ebSPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
1982d68875ebSPyun YongHyeon 	txd->tx_dmamap = map;
1983d68875ebSPyun YongHyeon 	txd->tx_m = m;
1984d68875ebSPyun YongHyeon 
1985d68875ebSPyun YongHyeon 	return (0);
1986d68875ebSPyun YongHyeon }
1987d68875ebSPyun YongHyeon 
1988d68875ebSPyun YongHyeon static void
1989d68875ebSPyun YongHyeon alc_tx_task(void *arg, int pending)
1990d68875ebSPyun YongHyeon {
1991d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1992d68875ebSPyun YongHyeon 
1993d68875ebSPyun YongHyeon 	ifp = (struct ifnet *)arg;
1994d68875ebSPyun YongHyeon 	alc_start(ifp);
1995d68875ebSPyun YongHyeon }
1996d68875ebSPyun YongHyeon 
1997d68875ebSPyun YongHyeon static void
1998d68875ebSPyun YongHyeon alc_start(struct ifnet *ifp)
1999d68875ebSPyun YongHyeon {
2000d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2001d68875ebSPyun YongHyeon 	struct mbuf *m_head;
2002d68875ebSPyun YongHyeon 	int enq;
2003d68875ebSPyun YongHyeon 
2004d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
2005d68875ebSPyun YongHyeon 
2006d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
2007d68875ebSPyun YongHyeon 
2008d68875ebSPyun YongHyeon 	/* Reclaim transmitted frames. */
2009d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt >= ALC_TX_DESC_HIWAT)
2010d68875ebSPyun YongHyeon 		alc_txeof(sc);
2011d68875ebSPyun YongHyeon 
2012d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2013d68875ebSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->alc_flags & ALC_FLAG_LINK) == 0) {
2014d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2015d68875ebSPyun YongHyeon 		return;
2016d68875ebSPyun YongHyeon 	}
2017d68875ebSPyun YongHyeon 
2018d68875ebSPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
2019d68875ebSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2020d68875ebSPyun YongHyeon 		if (m_head == NULL)
2021d68875ebSPyun YongHyeon 			break;
2022d68875ebSPyun YongHyeon 		/*
2023d68875ebSPyun YongHyeon 		 * Pack the data into the transmit ring. If we
2024d68875ebSPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
2025d68875ebSPyun YongHyeon 		 * for the NIC to drain the ring.
2026d68875ebSPyun YongHyeon 		 */
2027d68875ebSPyun YongHyeon 		if (alc_encap(sc, &m_head)) {
2028d68875ebSPyun YongHyeon 			if (m_head == NULL)
2029d68875ebSPyun YongHyeon 				break;
2030d68875ebSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
2031d68875ebSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2032d68875ebSPyun YongHyeon 			break;
2033d68875ebSPyun YongHyeon 		}
2034d68875ebSPyun YongHyeon 
2035d68875ebSPyun YongHyeon 		enq++;
2036d68875ebSPyun YongHyeon 		/*
2037d68875ebSPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
2038d68875ebSPyun YongHyeon 		 * to him.
2039d68875ebSPyun YongHyeon 		 */
2040d68875ebSPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
2041d68875ebSPyun YongHyeon 	}
2042d68875ebSPyun YongHyeon 
2043d68875ebSPyun YongHyeon 	if (enq > 0) {
2044d68875ebSPyun YongHyeon 		/* Sync descriptors. */
2045d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
2046d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
2047d68875ebSPyun YongHyeon 		/* Kick. Assume we're using normal Tx priority queue. */
2048d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MBOX_TD_PROD_IDX,
2049d68875ebSPyun YongHyeon 		    (sc->alc_cdata.alc_tx_prod <<
2050d68875ebSPyun YongHyeon 		    MBOX_TD_PROD_LO_IDX_SHIFT) &
2051d68875ebSPyun YongHyeon 		    MBOX_TD_PROD_LO_IDX_MASK);
2052d68875ebSPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
2053d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = ALC_TX_TIMEOUT;
2054d68875ebSPyun YongHyeon 	}
2055d68875ebSPyun YongHyeon 
2056d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
2057d68875ebSPyun YongHyeon }
2058d68875ebSPyun YongHyeon 
2059d68875ebSPyun YongHyeon static void
2060d68875ebSPyun YongHyeon alc_watchdog(struct alc_softc *sc)
2061d68875ebSPyun YongHyeon {
2062d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2063d68875ebSPyun YongHyeon 
2064d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2065d68875ebSPyun YongHyeon 
2066d68875ebSPyun YongHyeon 	if (sc->alc_watchdog_timer == 0 || --sc->alc_watchdog_timer)
2067d68875ebSPyun YongHyeon 		return;
2068d68875ebSPyun YongHyeon 
2069d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2070d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) == 0) {
2071d68875ebSPyun YongHyeon 		if_printf(sc->alc_ifp, "watchdog timeout (lost link)\n");
2072d68875ebSPyun YongHyeon 		ifp->if_oerrors++;
2073d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2074d68875ebSPyun YongHyeon 		alc_init_locked(sc);
2075d68875ebSPyun YongHyeon 		return;
2076d68875ebSPyun YongHyeon 	}
2077d68875ebSPyun YongHyeon 	if_printf(sc->alc_ifp, "watchdog timeout -- resetting\n");
2078d68875ebSPyun YongHyeon 	ifp->if_oerrors++;
2079d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2080d68875ebSPyun YongHyeon 	alc_init_locked(sc);
2081d68875ebSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2082d68875ebSPyun YongHyeon 		taskqueue_enqueue(sc->alc_tq, &sc->alc_tx_task);
2083d68875ebSPyun YongHyeon }
2084d68875ebSPyun YongHyeon 
2085d68875ebSPyun YongHyeon static int
2086d68875ebSPyun YongHyeon alc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
2087d68875ebSPyun YongHyeon {
2088d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2089d68875ebSPyun YongHyeon 	struct ifreq *ifr;
2090d68875ebSPyun YongHyeon 	struct mii_data *mii;
2091d68875ebSPyun YongHyeon 	int error, mask;
2092d68875ebSPyun YongHyeon 
2093d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
2094d68875ebSPyun YongHyeon 	ifr = (struct ifreq *)data;
2095d68875ebSPyun YongHyeon 	error = 0;
2096d68875ebSPyun YongHyeon 	switch (cmd) {
2097d68875ebSPyun YongHyeon 	case SIOCSIFMTU:
2098d68875ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ALC_JUMBO_MTU ||
2099d68875ebSPyun YongHyeon 		    ((sc->alc_flags & ALC_FLAG_JUMBO) == 0 &&
2100d68875ebSPyun YongHyeon 		    ifr->ifr_mtu > ETHERMTU))
2101d68875ebSPyun YongHyeon 			error = EINVAL;
2102d68875ebSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
2103d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
2104d68875ebSPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
2105d68875ebSPyun YongHyeon 			/* AR8131/AR8132 has 13 bits MSS field. */
2106d68875ebSPyun YongHyeon 			if (ifp->if_mtu > ALC_TSO_MTU &&
2107d68875ebSPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
2108d68875ebSPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
2109d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2110d68875ebSPyun YongHyeon 			}
2111d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
2112d68875ebSPyun YongHyeon 		}
2113d68875ebSPyun YongHyeon 		break;
2114d68875ebSPyun YongHyeon 	case SIOCSIFFLAGS:
2115d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2116d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
2117d68875ebSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2118d68875ebSPyun YongHyeon 			    ((ifp->if_flags ^ sc->alc_if_flags) &
2119d68875ebSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2120d68875ebSPyun YongHyeon 				alc_rxfilter(sc);
2121d68875ebSPyun YongHyeon 			else if ((sc->alc_flags & ALC_FLAG_DETACH) == 0)
2122d68875ebSPyun YongHyeon 				alc_init_locked(sc);
2123d68875ebSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2124d68875ebSPyun YongHyeon 			alc_stop(sc);
2125d68875ebSPyun YongHyeon 		sc->alc_if_flags = ifp->if_flags;
2126d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2127d68875ebSPyun YongHyeon 		break;
2128d68875ebSPyun YongHyeon 	case SIOCADDMULTI:
2129d68875ebSPyun YongHyeon 	case SIOCDELMULTI:
2130d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2131d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2132d68875ebSPyun YongHyeon 			alc_rxfilter(sc);
2133d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2134d68875ebSPyun YongHyeon 		break;
2135d68875ebSPyun YongHyeon 	case SIOCSIFMEDIA:
2136d68875ebSPyun YongHyeon 	case SIOCGIFMEDIA:
2137d68875ebSPyun YongHyeon 		mii = device_get_softc(sc->alc_miibus);
2138d68875ebSPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2139d68875ebSPyun YongHyeon 		break;
2140d68875ebSPyun YongHyeon 	case SIOCSIFCAP:
2141d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2142d68875ebSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2143d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
2144d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
2145d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
2146d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
2147d68875ebSPyun YongHyeon 				ifp->if_hwassist |= ALC_CSUM_FEATURES;
2148d68875ebSPyun YongHyeon 			else
2149d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
2150d68875ebSPyun YongHyeon 		}
2151d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2152d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
2153d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
2154d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0) {
2155d68875ebSPyun YongHyeon 				/* AR8131/AR8132 has 13 bits MSS field. */
2156d68875ebSPyun YongHyeon 				if (ifp->if_mtu > ALC_TSO_MTU) {
2157d68875ebSPyun YongHyeon 					ifp->if_capenable &= ~IFCAP_TSO4;
2158d68875ebSPyun YongHyeon 					ifp->if_hwassist &= ~CSUM_TSO;
2159d68875ebSPyun YongHyeon 				} else
2160d68875ebSPyun YongHyeon 					ifp->if_hwassist |= CSUM_TSO;
2161d68875ebSPyun YongHyeon 			} else
2162d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2163d68875ebSPyun YongHyeon 		}
2164d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
2165d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
2166d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
2167d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2168d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
2169d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2170d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2171d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
2172d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2173d68875ebSPyun YongHyeon 			alc_rxvlan(sc);
2174d68875ebSPyun YongHyeon 		}
2175d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2176d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2177d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
2178d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
2179d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
2180d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2181d68875ebSPyun YongHyeon 		/*
2182d68875ebSPyun YongHyeon 		 * VLAN hardware tagging is required to do checksum
2183d68875ebSPyun YongHyeon 		 * offload or TSO on VLAN interface. Checksum offload
2184d68875ebSPyun YongHyeon 		 * on VLAN interface also requires hardware checksum
2185d68875ebSPyun YongHyeon 		 * offload of parent interface.
2186d68875ebSPyun YongHyeon 		 */
2187d68875ebSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_TXCSUM) == 0)
2188d68875ebSPyun YongHyeon 			ifp->if_capenable &= ~IFCAP_VLAN_HWCSUM;
2189d68875ebSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
2190d68875ebSPyun YongHyeon 			ifp->if_capenable &=
2191d68875ebSPyun YongHyeon 			    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
2192d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2193d68875ebSPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2194d68875ebSPyun YongHyeon 		break;
2195d68875ebSPyun YongHyeon 	default:
2196d68875ebSPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
2197d68875ebSPyun YongHyeon 		break;
2198d68875ebSPyun YongHyeon 	}
2199d68875ebSPyun YongHyeon 
2200d68875ebSPyun YongHyeon 	return (error);
2201d68875ebSPyun YongHyeon }
2202d68875ebSPyun YongHyeon 
2203d68875ebSPyun YongHyeon static void
2204d68875ebSPyun YongHyeon alc_mac_config(struct alc_softc *sc)
2205d68875ebSPyun YongHyeon {
2206d68875ebSPyun YongHyeon 	struct mii_data *mii;
2207d68875ebSPyun YongHyeon 	uint32_t reg;
2208d68875ebSPyun YongHyeon 
2209d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2210d68875ebSPyun YongHyeon 
2211d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
2212d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
2213d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC |
2214d68875ebSPyun YongHyeon 	    MAC_CFG_SPEED_MASK);
2215d68875ebSPyun YongHyeon 	/* Reprogram MAC with resolved speed/duplex. */
2216d68875ebSPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2217d68875ebSPyun YongHyeon 	case IFM_10_T:
2218d68875ebSPyun YongHyeon 	case IFM_100_TX:
2219d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
2220d68875ebSPyun YongHyeon 		break;
2221d68875ebSPyun YongHyeon 	case IFM_1000_T:
2222d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
2223d68875ebSPyun YongHyeon 		break;
2224d68875ebSPyun YongHyeon 	}
2225d68875ebSPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2226d68875ebSPyun YongHyeon 		reg |= MAC_CFG_FULL_DUPLEX;
2227d68875ebSPyun YongHyeon #ifdef notyet
2228d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2229d68875ebSPyun YongHyeon 			reg |= MAC_CFG_TX_FC;
2230d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2231d68875ebSPyun YongHyeon 			reg |= MAC_CFG_RX_FC;
2232d68875ebSPyun YongHyeon #endif
2233d68875ebSPyun YongHyeon 	}
2234d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
2235d68875ebSPyun YongHyeon }
2236d68875ebSPyun YongHyeon 
2237d68875ebSPyun YongHyeon static void
2238d68875ebSPyun YongHyeon alc_stats_clear(struct alc_softc *sc)
2239d68875ebSPyun YongHyeon {
2240d68875ebSPyun YongHyeon 	struct smb sb, *smb;
2241d68875ebSPyun YongHyeon 	uint32_t *reg;
2242d68875ebSPyun YongHyeon 	int i;
2243d68875ebSPyun YongHyeon 
2244d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2245d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2246d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2247d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2248d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
2249d68875ebSPyun YongHyeon 		/* Update done, clear. */
2250d68875ebSPyun YongHyeon 		smb->updated = 0;
2251d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2252d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2253d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2254d68875ebSPyun YongHyeon 	} else {
2255d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
2256d68875ebSPyun YongHyeon 		    reg++) {
2257d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
2258d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2259d68875ebSPyun YongHyeon 		}
2260d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
2261d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
2262d68875ebSPyun YongHyeon 		    reg++) {
2263d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
2264d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2265d68875ebSPyun YongHyeon 		}
2266d68875ebSPyun YongHyeon 	}
2267d68875ebSPyun YongHyeon }
2268d68875ebSPyun YongHyeon 
2269d68875ebSPyun YongHyeon static void
2270d68875ebSPyun YongHyeon alc_stats_update(struct alc_softc *sc)
2271d68875ebSPyun YongHyeon {
2272d68875ebSPyun YongHyeon 	struct alc_hw_stats *stat;
2273d68875ebSPyun YongHyeon 	struct smb sb, *smb;
2274d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2275d68875ebSPyun YongHyeon 	uint32_t *reg;
2276d68875ebSPyun YongHyeon 	int i;
2277d68875ebSPyun YongHyeon 
2278d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2279d68875ebSPyun YongHyeon 
2280d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2281d68875ebSPyun YongHyeon 	stat = &sc->alc_stats;
2282d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2283d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2284d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2285d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2286d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
2287d68875ebSPyun YongHyeon 		if (smb->updated == 0)
2288d68875ebSPyun YongHyeon 			return;
2289d68875ebSPyun YongHyeon 	} else {
2290d68875ebSPyun YongHyeon 		smb = &sb;
2291d68875ebSPyun YongHyeon 		/* Read Rx statistics. */
2292d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
2293d68875ebSPyun YongHyeon 		    reg++) {
2294d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
2295d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2296d68875ebSPyun YongHyeon 		}
2297d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
2298d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
2299d68875ebSPyun YongHyeon 		    reg++) {
2300d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
2301d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2302d68875ebSPyun YongHyeon 		}
2303d68875ebSPyun YongHyeon 	}
2304d68875ebSPyun YongHyeon 
2305d68875ebSPyun YongHyeon 	/* Rx stats. */
2306d68875ebSPyun YongHyeon 	stat->rx_frames += smb->rx_frames;
2307d68875ebSPyun YongHyeon 	stat->rx_bcast_frames += smb->rx_bcast_frames;
2308d68875ebSPyun YongHyeon 	stat->rx_mcast_frames += smb->rx_mcast_frames;
2309d68875ebSPyun YongHyeon 	stat->rx_pause_frames += smb->rx_pause_frames;
2310d68875ebSPyun YongHyeon 	stat->rx_control_frames += smb->rx_control_frames;
2311d68875ebSPyun YongHyeon 	stat->rx_crcerrs += smb->rx_crcerrs;
2312d68875ebSPyun YongHyeon 	stat->rx_lenerrs += smb->rx_lenerrs;
2313d68875ebSPyun YongHyeon 	stat->rx_bytes += smb->rx_bytes;
2314d68875ebSPyun YongHyeon 	stat->rx_runts += smb->rx_runts;
2315d68875ebSPyun YongHyeon 	stat->rx_fragments += smb->rx_fragments;
2316d68875ebSPyun YongHyeon 	stat->rx_pkts_64 += smb->rx_pkts_64;
2317d68875ebSPyun YongHyeon 	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
2318d68875ebSPyun YongHyeon 	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
2319d68875ebSPyun YongHyeon 	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
2320d68875ebSPyun YongHyeon 	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
2321d68875ebSPyun YongHyeon 	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
2322d68875ebSPyun YongHyeon 	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
2323d68875ebSPyun YongHyeon 	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
2324d68875ebSPyun YongHyeon 	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
2325d68875ebSPyun YongHyeon 	stat->rx_rrs_errs += smb->rx_rrs_errs;
2326d68875ebSPyun YongHyeon 	stat->rx_alignerrs += smb->rx_alignerrs;
2327d68875ebSPyun YongHyeon 	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
2328d68875ebSPyun YongHyeon 	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
2329d68875ebSPyun YongHyeon 	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
2330d68875ebSPyun YongHyeon 
2331d68875ebSPyun YongHyeon 	/* Tx stats. */
2332d68875ebSPyun YongHyeon 	stat->tx_frames += smb->tx_frames;
2333d68875ebSPyun YongHyeon 	stat->tx_bcast_frames += smb->tx_bcast_frames;
2334d68875ebSPyun YongHyeon 	stat->tx_mcast_frames += smb->tx_mcast_frames;
2335d68875ebSPyun YongHyeon 	stat->tx_pause_frames += smb->tx_pause_frames;
2336d68875ebSPyun YongHyeon 	stat->tx_excess_defer += smb->tx_excess_defer;
2337d68875ebSPyun YongHyeon 	stat->tx_control_frames += smb->tx_control_frames;
2338d68875ebSPyun YongHyeon 	stat->tx_deferred += smb->tx_deferred;
2339d68875ebSPyun YongHyeon 	stat->tx_bytes += smb->tx_bytes;
2340d68875ebSPyun YongHyeon 	stat->tx_pkts_64 += smb->tx_pkts_64;
2341d68875ebSPyun YongHyeon 	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
2342d68875ebSPyun YongHyeon 	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
2343d68875ebSPyun YongHyeon 	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
2344d68875ebSPyun YongHyeon 	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
2345d68875ebSPyun YongHyeon 	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
2346d68875ebSPyun YongHyeon 	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
2347d68875ebSPyun YongHyeon 	stat->tx_single_colls += smb->tx_single_colls;
2348d68875ebSPyun YongHyeon 	stat->tx_multi_colls += smb->tx_multi_colls;
2349d68875ebSPyun YongHyeon 	stat->tx_late_colls += smb->tx_late_colls;
2350d68875ebSPyun YongHyeon 	stat->tx_excess_colls += smb->tx_excess_colls;
2351d68875ebSPyun YongHyeon 	stat->tx_abort += smb->tx_abort;
2352d68875ebSPyun YongHyeon 	stat->tx_underrun += smb->tx_underrun;
2353d68875ebSPyun YongHyeon 	stat->tx_desc_underrun += smb->tx_desc_underrun;
2354d68875ebSPyun YongHyeon 	stat->tx_lenerrs += smb->tx_lenerrs;
2355d68875ebSPyun YongHyeon 	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
2356d68875ebSPyun YongHyeon 	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
2357d68875ebSPyun YongHyeon 	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
2358d68875ebSPyun YongHyeon 
2359d68875ebSPyun YongHyeon 	/* Update counters in ifnet. */
2360d68875ebSPyun YongHyeon 	ifp->if_opackets += smb->tx_frames;
2361d68875ebSPyun YongHyeon 
2362d68875ebSPyun YongHyeon 	ifp->if_collisions += smb->tx_single_colls +
2363d68875ebSPyun YongHyeon 	    smb->tx_multi_colls * 2 + smb->tx_late_colls +
2364d68875ebSPyun YongHyeon 	    smb->tx_abort * HDPX_CFG_RETRY_DEFAULT;
2365d68875ebSPyun YongHyeon 
2366d68875ebSPyun YongHyeon 	/*
2367d68875ebSPyun YongHyeon 	 * XXX
2368d68875ebSPyun YongHyeon 	 * tx_pkts_truncated counter looks suspicious. It constantly
2369d68875ebSPyun YongHyeon 	 * increments with no sign of Tx errors. This may indicate
2370d68875ebSPyun YongHyeon 	 * the counter name is not correct one so I've removed the
2371d68875ebSPyun YongHyeon 	 * counter in output errors.
2372d68875ebSPyun YongHyeon 	 */
2373d68875ebSPyun YongHyeon 	ifp->if_oerrors += smb->tx_abort + smb->tx_late_colls +
2374d68875ebSPyun YongHyeon 	    smb->tx_underrun;
2375d68875ebSPyun YongHyeon 
2376d68875ebSPyun YongHyeon 	ifp->if_ipackets += smb->rx_frames;
2377d68875ebSPyun YongHyeon 
2378d68875ebSPyun YongHyeon 	ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs +
2379d68875ebSPyun YongHyeon 	    smb->rx_runts + smb->rx_pkts_truncated +
2380d68875ebSPyun YongHyeon 	    smb->rx_fifo_oflows + smb->rx_rrs_errs +
2381d68875ebSPyun YongHyeon 	    smb->rx_alignerrs;
2382d68875ebSPyun YongHyeon 
2383d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2384d68875ebSPyun YongHyeon 		/* Update done, clear. */
2385d68875ebSPyun YongHyeon 		smb->updated = 0;
2386d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2387d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2388d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2389d68875ebSPyun YongHyeon 	}
2390d68875ebSPyun YongHyeon }
2391d68875ebSPyun YongHyeon 
2392d68875ebSPyun YongHyeon static int
2393d68875ebSPyun YongHyeon alc_intr(void *arg)
2394d68875ebSPyun YongHyeon {
2395d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2396d68875ebSPyun YongHyeon 	uint32_t status;
2397d68875ebSPyun YongHyeon 
2398d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
2399d68875ebSPyun YongHyeon 
2400d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
2401d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
2402d68875ebSPyun YongHyeon 		return (FILTER_STRAY);
2403d68875ebSPyun YongHyeon 	/* Disable interrupts. */
2404d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, INTR_DIS_INT);
2405d68875ebSPyun YongHyeon 	taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
2406d68875ebSPyun YongHyeon 
2407d68875ebSPyun YongHyeon 	return (FILTER_HANDLED);
2408d68875ebSPyun YongHyeon }
2409d68875ebSPyun YongHyeon 
2410d68875ebSPyun YongHyeon static void
2411d68875ebSPyun YongHyeon alc_int_task(void *arg, int pending)
2412d68875ebSPyun YongHyeon {
2413d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2414d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2415d68875ebSPyun YongHyeon 	uint32_t status;
2416d68875ebSPyun YongHyeon 	int more;
2417d68875ebSPyun YongHyeon 
2418d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
2419d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2420d68875ebSPyun YongHyeon 
2421d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
2422d68875ebSPyun YongHyeon 	more = atomic_readandclear_int(&sc->alc_morework);
2423d68875ebSPyun YongHyeon 	if (more != 0)
2424d68875ebSPyun YongHyeon 		status |= INTR_RX_PKT;
2425d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
2426d68875ebSPyun YongHyeon 		goto done;
2427d68875ebSPyun YongHyeon 
2428d68875ebSPyun YongHyeon 	/* Acknowledge interrupts but still disable interrupts. */
2429d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, status | INTR_DIS_INT);
2430d68875ebSPyun YongHyeon 
2431d68875ebSPyun YongHyeon 	more = 0;
2432d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2433d68875ebSPyun YongHyeon 		if ((status & INTR_RX_PKT) != 0) {
2434d68875ebSPyun YongHyeon 			more = alc_rxintr(sc, sc->alc_process_limit);
2435d68875ebSPyun YongHyeon 			if (more == EAGAIN)
2436d68875ebSPyun YongHyeon 				atomic_set_int(&sc->alc_morework, 1);
2437d68875ebSPyun YongHyeon 			else if (more == EIO) {
2438d68875ebSPyun YongHyeon 				ALC_LOCK(sc);
2439d68875ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2440d68875ebSPyun YongHyeon 				alc_init_locked(sc);
2441d68875ebSPyun YongHyeon 				ALC_UNLOCK(sc);
2442d68875ebSPyun YongHyeon 				return;
2443d68875ebSPyun YongHyeon 			}
2444d68875ebSPyun YongHyeon 		}
2445d68875ebSPyun YongHyeon 		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |
2446d68875ebSPyun YongHyeon 		    INTR_TXQ_TO_RST)) != 0) {
2447d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_RD_TO_RST) != 0)
2448d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2449d68875ebSPyun YongHyeon 				    "DMA read error! -- resetting\n");
2450d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_WR_TO_RST) != 0)
2451d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2452d68875ebSPyun YongHyeon 				    "DMA write error! -- resetting\n");
2453d68875ebSPyun YongHyeon 			if ((status & INTR_TXQ_TO_RST) != 0)
2454d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2455d68875ebSPyun YongHyeon 				    "TxQ reset! -- resetting\n");
2456d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
2457d68875ebSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2458d68875ebSPyun YongHyeon 			alc_init_locked(sc);
2459d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
2460d68875ebSPyun YongHyeon 			return;
2461d68875ebSPyun YongHyeon 		}
2462d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2463d68875ebSPyun YongHyeon 		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2464d68875ebSPyun YongHyeon 			taskqueue_enqueue(sc->alc_tq, &sc->alc_tx_task);
2465d68875ebSPyun YongHyeon 	}
2466d68875ebSPyun YongHyeon 
2467d68875ebSPyun YongHyeon 	if (more == EAGAIN ||
2468d68875ebSPyun YongHyeon 	    (CSR_READ_4(sc, ALC_INTR_STATUS) & ALC_INTRS) != 0) {
2469d68875ebSPyun YongHyeon 		taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
2470d68875ebSPyun YongHyeon 		return;
2471d68875ebSPyun YongHyeon 	}
2472d68875ebSPyun YongHyeon 
2473d68875ebSPyun YongHyeon done:
2474d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2475d68875ebSPyun YongHyeon 		/* Re-enable interrupts if we're running. */
2476d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_INTR_STATUS, 0x7FFFFFFF);
2477d68875ebSPyun YongHyeon 	}
2478d68875ebSPyun YongHyeon }
2479d68875ebSPyun YongHyeon 
2480d68875ebSPyun YongHyeon static void
2481d68875ebSPyun YongHyeon alc_txeof(struct alc_softc *sc)
2482d68875ebSPyun YongHyeon {
2483d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2484d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
2485d68875ebSPyun YongHyeon 	uint32_t cons, prod;
2486d68875ebSPyun YongHyeon 	int prog;
2487d68875ebSPyun YongHyeon 
2488d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2489d68875ebSPyun YongHyeon 
2490d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2491d68875ebSPyun YongHyeon 
2492d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
2493d68875ebSPyun YongHyeon 		return;
2494d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
2495d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_POSTWRITE);
2496d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) {
2497d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
2498d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_POSTREAD);
2499d68875ebSPyun YongHyeon 		prod = sc->alc_rdata.alc_cmb->cons;
2500d68875ebSPyun YongHyeon 	} else
2501d68875ebSPyun YongHyeon 		prod = CSR_READ_4(sc, ALC_MBOX_TD_CONS_IDX);
2502d68875ebSPyun YongHyeon 	/* Assume we're using normal Tx priority queue. */
2503d68875ebSPyun YongHyeon 	prod = (prod & MBOX_TD_CONS_LO_IDX_MASK) >>
2504d68875ebSPyun YongHyeon 	    MBOX_TD_CONS_LO_IDX_SHIFT;
2505d68875ebSPyun YongHyeon 	cons = sc->alc_cdata.alc_tx_cons;
2506d68875ebSPyun YongHyeon 	/*
2507d68875ebSPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
2508d68875ebSPyun YongHyeon 	 * frames which have been transmitted.
2509d68875ebSPyun YongHyeon 	 */
2510d68875ebSPyun YongHyeon 	for (prog = 0; cons != prod; prog++,
2511d68875ebSPyun YongHyeon 	    ALC_DESC_INC(cons, ALC_TX_RING_CNT)) {
2512d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_tx_cnt <= 0)
2513d68875ebSPyun YongHyeon 			break;
2514d68875ebSPyun YongHyeon 		prog++;
2515d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2516d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt--;
2517d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[cons];
2518d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
2519d68875ebSPyun YongHyeon 			/* Reclaim transmitted mbufs. */
2520d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
2521d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2522d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
2523d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
2524d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
2525d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
2526d68875ebSPyun YongHyeon 		}
2527d68875ebSPyun YongHyeon 	}
2528d68875ebSPyun YongHyeon 
2529d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
2530d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
2531d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_PREREAD);
2532d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = cons;
2533d68875ebSPyun YongHyeon 	/*
2534d68875ebSPyun YongHyeon 	 * Unarm watchdog timer only when there is no pending
2535d68875ebSPyun YongHyeon 	 * frames in Tx queue.
2536d68875ebSPyun YongHyeon 	 */
2537d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
2538d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = 0;
2539d68875ebSPyun YongHyeon }
2540d68875ebSPyun YongHyeon 
2541d68875ebSPyun YongHyeon static int
2542d68875ebSPyun YongHyeon alc_newbuf(struct alc_softc *sc, struct alc_rxdesc *rxd)
2543d68875ebSPyun YongHyeon {
2544d68875ebSPyun YongHyeon 	struct mbuf *m;
2545d68875ebSPyun YongHyeon 	bus_dma_segment_t segs[1];
2546d68875ebSPyun YongHyeon 	bus_dmamap_t map;
2547d68875ebSPyun YongHyeon 	int nsegs;
2548d68875ebSPyun YongHyeon 
2549d68875ebSPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
2550d68875ebSPyun YongHyeon 	if (m == NULL)
2551d68875ebSPyun YongHyeon 		return (ENOBUFS);
2552d68875ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = RX_BUF_SIZE_MAX;
2553d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2554d68875ebSPyun YongHyeon 	m_adj(m, sizeof(uint64_t));
2555d68875ebSPyun YongHyeon #endif
2556d68875ebSPyun YongHyeon 
2557d68875ebSPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_rx_tag,
2558d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_sparemap, m, segs, &nsegs, 0) != 0) {
2559d68875ebSPyun YongHyeon 		m_freem(m);
2560d68875ebSPyun YongHyeon 		return (ENOBUFS);
2561d68875ebSPyun YongHyeon 	}
2562d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
2563d68875ebSPyun YongHyeon 
2564d68875ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
2565d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
2566d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
2567d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap);
2568d68875ebSPyun YongHyeon 	}
2569d68875ebSPyun YongHyeon 	map = rxd->rx_dmamap;
2570d68875ebSPyun YongHyeon 	rxd->rx_dmamap = sc->alc_cdata.alc_rx_sparemap;
2571d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_sparemap = map;
2572d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
2573d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
2574d68875ebSPyun YongHyeon 	rxd->rx_m = m;
2575d68875ebSPyun YongHyeon 	rxd->rx_desc->addr = htole64(segs[0].ds_addr);
2576d68875ebSPyun YongHyeon 	return (0);
2577d68875ebSPyun YongHyeon }
2578d68875ebSPyun YongHyeon 
2579d68875ebSPyun YongHyeon static int
2580d68875ebSPyun YongHyeon alc_rxintr(struct alc_softc *sc, int count)
2581d68875ebSPyun YongHyeon {
2582d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2583d68875ebSPyun YongHyeon 	struct rx_rdesc *rrd;
2584d68875ebSPyun YongHyeon 	uint32_t nsegs, status;
2585d68875ebSPyun YongHyeon 	int rr_cons, prog;
2586d68875ebSPyun YongHyeon 
2587d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
2588d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
2589d68875ebSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2590d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
2591d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_POSTWRITE);
2592d68875ebSPyun YongHyeon 	rr_cons = sc->alc_cdata.alc_rr_cons;
2593d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2594d68875ebSPyun YongHyeon 	for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;) {
2595d68875ebSPyun YongHyeon 		if (count-- <= 0)
2596d68875ebSPyun YongHyeon 			break;
2597d68875ebSPyun YongHyeon 		rrd = &sc->alc_rdata.alc_rr_ring[rr_cons];
2598d68875ebSPyun YongHyeon 		status = le32toh(rrd->status);
2599d68875ebSPyun YongHyeon 		if ((status & RRD_VALID) == 0)
2600d68875ebSPyun YongHyeon 			break;
2601d68875ebSPyun YongHyeon 		nsegs = RRD_RD_CNT(le32toh(rrd->rdinfo));
2602d68875ebSPyun YongHyeon 		if (nsegs == 0) {
2603d68875ebSPyun YongHyeon 			/* This should not happen! */
2604d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
2605d68875ebSPyun YongHyeon 			    "unexpected segment count -- resetting\n");
2606d68875ebSPyun YongHyeon 			return (EIO);
2607d68875ebSPyun YongHyeon 		}
2608d68875ebSPyun YongHyeon 		alc_rxeof(sc, rrd);
2609d68875ebSPyun YongHyeon 		/* Clear Rx return status. */
2610d68875ebSPyun YongHyeon 		rrd->status = 0;
2611d68875ebSPyun YongHyeon 		ALC_DESC_INC(rr_cons, ALC_RR_RING_CNT);
2612d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons += nsegs;
2613d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons %= ALC_RR_RING_CNT;
2614d68875ebSPyun YongHyeon 		prog += nsegs;
2615d68875ebSPyun YongHyeon 	}
2616d68875ebSPyun YongHyeon 
2617d68875ebSPyun YongHyeon 	if (prog > 0) {
2618d68875ebSPyun YongHyeon 		/* Update the consumer index. */
2619d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_cons = rr_cons;
2620d68875ebSPyun YongHyeon 		/* Sync Rx return descriptors. */
2621d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
2622d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rr_ring_map,
2623d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2624d68875ebSPyun YongHyeon 		/*
2625d68875ebSPyun YongHyeon 		 * Sync updated Rx descriptors such that controller see
2626d68875ebSPyun YongHyeon 		 * modified buffer addresses.
2627d68875ebSPyun YongHyeon 		 */
2628d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
2629d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
2630d68875ebSPyun YongHyeon 		/*
2631d68875ebSPyun YongHyeon 		 * Let controller know availability of new Rx buffers.
2632d68875ebSPyun YongHyeon 		 * Since alc(4) use RXQ_CFG_RD_BURST_DEFAULT descriptors
2633d68875ebSPyun YongHyeon 		 * it may be possible to update ALC_MBOX_RD0_PROD_IDX
2634d68875ebSPyun YongHyeon 		 * only when Rx buffer pre-fetching is required. In
2635d68875ebSPyun YongHyeon 		 * addition we already set ALC_RX_RD_FREE_THRESH to
2636d68875ebSPyun YongHyeon 		 * RX_RD_FREE_THRESH_LO_DEFAULT descriptors. However
2637d68875ebSPyun YongHyeon 		 * it still seems that pre-fetching needs more
2638d68875ebSPyun YongHyeon 		 * experimentation.
2639d68875ebSPyun YongHyeon 		 */
2640d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX,
2641d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rx_cons);
2642d68875ebSPyun YongHyeon 	}
2643d68875ebSPyun YongHyeon 
2644d68875ebSPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
2645d68875ebSPyun YongHyeon }
2646d68875ebSPyun YongHyeon 
2647d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2648d68875ebSPyun YongHyeon static struct mbuf *
2649d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *ifp, struct mbuf *m)
2650d68875ebSPyun YongHyeon {
2651d68875ebSPyun YongHyeon 	struct mbuf *n;
2652d68875ebSPyun YongHyeon         int i;
2653d68875ebSPyun YongHyeon         uint16_t *src, *dst;
2654d68875ebSPyun YongHyeon 
2655d68875ebSPyun YongHyeon 	src = mtod(m, uint16_t *);
2656d68875ebSPyun YongHyeon 	dst = src - 3;
2657d68875ebSPyun YongHyeon 
2658d68875ebSPyun YongHyeon 	if (m->m_next == NULL) {
2659d68875ebSPyun YongHyeon 		for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
2660d68875ebSPyun YongHyeon 			*dst++ = *src++;
2661d68875ebSPyun YongHyeon 		m->m_data -= 6;
2662d68875ebSPyun YongHyeon 		return (m);
2663d68875ebSPyun YongHyeon 	}
2664d68875ebSPyun YongHyeon 	/*
2665d68875ebSPyun YongHyeon 	 * Append a new mbuf to received mbuf chain and copy ethernet
2666d68875ebSPyun YongHyeon 	 * header from the mbuf chain. This can save lots of CPU
2667d68875ebSPyun YongHyeon 	 * cycles for jumbo frame.
2668d68875ebSPyun YongHyeon 	 */
2669d68875ebSPyun YongHyeon 	MGETHDR(n, M_DONTWAIT, MT_DATA);
2670d68875ebSPyun YongHyeon 	if (n == NULL) {
2671d68875ebSPyun YongHyeon 		ifp->if_iqdrops++;
2672d68875ebSPyun YongHyeon 		m_freem(m);
2673d68875ebSPyun YongHyeon 		return (NULL);
2674d68875ebSPyun YongHyeon 	}
2675d68875ebSPyun YongHyeon 	bcopy(m->m_data, n->m_data, ETHER_HDR_LEN);
2676d68875ebSPyun YongHyeon 	m->m_data += ETHER_HDR_LEN;
2677d68875ebSPyun YongHyeon 	m->m_len -= ETHER_HDR_LEN;
2678d68875ebSPyun YongHyeon 	n->m_len = ETHER_HDR_LEN;
2679d68875ebSPyun YongHyeon 	M_MOVE_PKTHDR(n, m);
2680d68875ebSPyun YongHyeon 	n->m_next = m;
2681d68875ebSPyun YongHyeon 	return (n);
2682d68875ebSPyun YongHyeon }
2683d68875ebSPyun YongHyeon #endif
2684d68875ebSPyun YongHyeon 
2685d68875ebSPyun YongHyeon /* Receive a frame. */
2686d68875ebSPyun YongHyeon static void
2687d68875ebSPyun YongHyeon alc_rxeof(struct alc_softc *sc, struct rx_rdesc *rrd)
2688d68875ebSPyun YongHyeon {
2689d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
2690d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2691d68875ebSPyun YongHyeon 	struct mbuf *mp, *m;
2692d68875ebSPyun YongHyeon 	uint32_t rdinfo, status, vtag;
2693d68875ebSPyun YongHyeon 	int count, nsegs, rx_cons;
2694d68875ebSPyun YongHyeon 
2695d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2696d68875ebSPyun YongHyeon 	status = le32toh(rrd->status);
2697d68875ebSPyun YongHyeon 	rdinfo = le32toh(rrd->rdinfo);
2698d68875ebSPyun YongHyeon 	rx_cons = RRD_RD_IDX(rdinfo);
2699d68875ebSPyun YongHyeon 	nsegs = RRD_RD_CNT(rdinfo);
2700d68875ebSPyun YongHyeon 
2701d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rxlen = RRD_BYTES(status);
2702d68875ebSPyun YongHyeon 	if ((status & (RRD_ERR_SUM | RRD_ERR_LENGTH)) != 0) {
2703d68875ebSPyun YongHyeon 		/*
2704d68875ebSPyun YongHyeon 		 * We want to pass the following frames to upper
2705d68875ebSPyun YongHyeon 		 * layer regardless of error status of Rx return
2706d68875ebSPyun YongHyeon 		 * ring.
2707d68875ebSPyun YongHyeon 		 *
2708d68875ebSPyun YongHyeon 		 *  o IP/TCP/UDP checksum is bad.
2709d68875ebSPyun YongHyeon 		 *  o frame length and protocol specific length
2710d68875ebSPyun YongHyeon 		 *     does not match.
2711d68875ebSPyun YongHyeon 		 *
2712d68875ebSPyun YongHyeon 		 *  Force network stack compute checksum for
2713d68875ebSPyun YongHyeon 		 *  errored frames.
2714d68875ebSPyun YongHyeon 		 */
2715d68875ebSPyun YongHyeon 		status |= RRD_TCP_UDPCSUM_NOK | RRD_IPCSUM_NOK;
2716d68875ebSPyun YongHyeon 		if ((RRD_ERR_CRC | RRD_ERR_ALIGN | RRD_ERR_TRUNC |
2717d68875ebSPyun YongHyeon 		    RRD_ERR_RUNT) != 0)
2718d68875ebSPyun YongHyeon 			return;
2719d68875ebSPyun YongHyeon 	}
2720d68875ebSPyun YongHyeon 
2721d68875ebSPyun YongHyeon 	for (count = 0; count < nsegs; count++,
2722d68875ebSPyun YongHyeon 	    ALC_DESC_INC(rx_cons, ALC_RX_RING_CNT)) {
2723d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[rx_cons];
2724d68875ebSPyun YongHyeon 		mp = rxd->rx_m;
2725d68875ebSPyun YongHyeon 		/* Add a new receive buffer to the ring. */
2726d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0) {
2727d68875ebSPyun YongHyeon 			ifp->if_iqdrops++;
2728d68875ebSPyun YongHyeon 			/* Reuse Rx buffers. */
2729d68875ebSPyun YongHyeon 			if (sc->alc_cdata.alc_rxhead != NULL)
2730d68875ebSPyun YongHyeon 				m_freem(sc->alc_cdata.alc_rxhead);
2731d68875ebSPyun YongHyeon 			break;
2732d68875ebSPyun YongHyeon 		}
2733d68875ebSPyun YongHyeon 
2734d68875ebSPyun YongHyeon 		/*
2735d68875ebSPyun YongHyeon 		 * Assume we've received a full sized frame.
2736d68875ebSPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2737d68875ebSPyun YongHyeon 		 * multi-segmented frame.
2738d68875ebSPyun YongHyeon 		 */
2739d68875ebSPyun YongHyeon 		mp->m_len = sc->alc_buf_size;
2740d68875ebSPyun YongHyeon 
2741d68875ebSPyun YongHyeon 		/* Chain received mbufs. */
2742d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rxhead == NULL) {
2743d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxhead = mp;
2744d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
2745d68875ebSPyun YongHyeon 		} else {
2746d68875ebSPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
2747d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxprev_tail =
2748d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxtail;
2749d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail->m_next = mp;
2750d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
2751d68875ebSPyun YongHyeon 		}
2752d68875ebSPyun YongHyeon 
2753d68875ebSPyun YongHyeon 		if (count == nsegs - 1) {
2754d68875ebSPyun YongHyeon 			/* Last desc. for this frame. */
2755d68875ebSPyun YongHyeon 			m = sc->alc_cdata.alc_rxhead;
2756d68875ebSPyun YongHyeon 			m->m_flags |= M_PKTHDR;
2757d68875ebSPyun YongHyeon 			/*
2758d68875ebSPyun YongHyeon 			 * It seems that L1C/L2C controller has no way
2759d68875ebSPyun YongHyeon 			 * to tell hardware to strip CRC bytes.
2760d68875ebSPyun YongHyeon 			 */
2761d68875ebSPyun YongHyeon 			m->m_pkthdr.len =
2762d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxlen - ETHER_CRC_LEN;
2763d68875ebSPyun YongHyeon 			if (nsegs > 1) {
2764d68875ebSPyun YongHyeon 				/* Set last mbuf size. */
2765d68875ebSPyun YongHyeon 				mp->m_len = sc->alc_cdata.alc_rxlen -
2766d68875ebSPyun YongHyeon 				    (nsegs - 1) * sc->alc_buf_size;
2767d68875ebSPyun YongHyeon 				/* Remove the CRC bytes in chained mbufs. */
2768d68875ebSPyun YongHyeon 				if (mp->m_len <= ETHER_CRC_LEN) {
2769d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail =
2770d68875ebSPyun YongHyeon 					    sc->alc_cdata.alc_rxprev_tail;
2771d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_len -=
2772d68875ebSPyun YongHyeon 					    (ETHER_CRC_LEN - mp->m_len);
2773d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_next = NULL;
2774d68875ebSPyun YongHyeon 					m_freem(mp);
2775d68875ebSPyun YongHyeon 				} else {
2776d68875ebSPyun YongHyeon 					mp->m_len -= ETHER_CRC_LEN;
2777d68875ebSPyun YongHyeon 				}
2778d68875ebSPyun YongHyeon 			} else
2779d68875ebSPyun YongHyeon 				m->m_len = m->m_pkthdr.len;
2780d68875ebSPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
2781d68875ebSPyun YongHyeon 			/*
2782d68875ebSPyun YongHyeon 			 * Due to hardware bugs, Rx checksum offloading
2783d68875ebSPyun YongHyeon 			 * was intentionally disabled.
2784d68875ebSPyun YongHyeon 			 */
2785d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
2786d68875ebSPyun YongHyeon 			    (status & RRD_VLAN_TAG) != 0) {
2787d68875ebSPyun YongHyeon 				vtag = RRD_VLAN(le32toh(rrd->vtag));
2788d68875ebSPyun YongHyeon 				m->m_pkthdr.ether_vtag = ntohs(vtag);
2789d68875ebSPyun YongHyeon 				m->m_flags |= M_VLANTAG;
2790d68875ebSPyun YongHyeon 			}
2791d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2792d68875ebSPyun YongHyeon 			m = alc_fixup_rx(ifp, m);
2793d68875ebSPyun YongHyeon 			if (m != NULL)
2794d68875ebSPyun YongHyeon #endif
2795d68875ebSPyun YongHyeon 			{
2796d68875ebSPyun YongHyeon 			/* Pass it on. */
2797d68875ebSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
2798d68875ebSPyun YongHyeon 			}
2799d68875ebSPyun YongHyeon 		}
2800d68875ebSPyun YongHyeon 	}
2801d68875ebSPyun YongHyeon 	/* Reset mbuf chains. */
2802d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
2803d68875ebSPyun YongHyeon }
2804d68875ebSPyun YongHyeon 
2805d68875ebSPyun YongHyeon static void
2806d68875ebSPyun YongHyeon alc_tick(void *arg)
2807d68875ebSPyun YongHyeon {
2808d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2809d68875ebSPyun YongHyeon 	struct mii_data *mii;
2810d68875ebSPyun YongHyeon 
2811d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
2812d68875ebSPyun YongHyeon 
2813d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2814d68875ebSPyun YongHyeon 
2815d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
2816d68875ebSPyun YongHyeon 	mii_tick(mii);
2817d68875ebSPyun YongHyeon 	alc_stats_update(sc);
2818d68875ebSPyun YongHyeon 	/*
2819d68875ebSPyun YongHyeon 	 * alc(4) does not rely on Tx completion interrupts to reclaim
2820d68875ebSPyun YongHyeon 	 * transferred buffers. Instead Tx completion interrupts are
2821d68875ebSPyun YongHyeon 	 * used to hint for scheduling Tx task. So it's necessary to
2822d68875ebSPyun YongHyeon 	 * release transmitted buffers by kicking Tx completion
2823d68875ebSPyun YongHyeon 	 * handler. This limits the maximum reclamation delay to a hz.
2824d68875ebSPyun YongHyeon 	 */
2825d68875ebSPyun YongHyeon 	alc_txeof(sc);
2826d68875ebSPyun YongHyeon 	alc_watchdog(sc);
2827d68875ebSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
2828d68875ebSPyun YongHyeon }
2829d68875ebSPyun YongHyeon 
2830d68875ebSPyun YongHyeon static void
2831d68875ebSPyun YongHyeon alc_reset(struct alc_softc *sc)
2832d68875ebSPyun YongHyeon {
2833d68875ebSPyun YongHyeon 	uint32_t reg;
2834d68875ebSPyun YongHyeon 	int i;
2835d68875ebSPyun YongHyeon 
2836d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, MASTER_RESET);
2837d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
2838d68875ebSPyun YongHyeon 		DELAY(10);
2839d68875ebSPyun YongHyeon 		if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_RESET) == 0)
2840d68875ebSPyun YongHyeon 			break;
2841d68875ebSPyun YongHyeon 	}
2842d68875ebSPyun YongHyeon 	if (i == 0)
2843d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "master reset timeout!\n");
2844d68875ebSPyun YongHyeon 
2845d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
2846d68875ebSPyun YongHyeon 		if ((reg = CSR_READ_4(sc, ALC_IDLE_STATUS)) == 0)
2847d68875ebSPyun YongHyeon 			break;
2848d68875ebSPyun YongHyeon 		DELAY(10);
2849d68875ebSPyun YongHyeon 	}
2850d68875ebSPyun YongHyeon 
2851d68875ebSPyun YongHyeon 	if (i == 0)
2852d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "reset timeout(0x%08x)!\n", reg);
2853d68875ebSPyun YongHyeon }
2854d68875ebSPyun YongHyeon 
2855d68875ebSPyun YongHyeon static void
2856d68875ebSPyun YongHyeon alc_init(void *xsc)
2857d68875ebSPyun YongHyeon {
2858d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2859d68875ebSPyun YongHyeon 
2860d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)xsc;
2861d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
2862d68875ebSPyun YongHyeon 	alc_init_locked(sc);
2863d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
2864d68875ebSPyun YongHyeon }
2865d68875ebSPyun YongHyeon 
2866d68875ebSPyun YongHyeon static void
2867d68875ebSPyun YongHyeon alc_init_locked(struct alc_softc *sc)
2868d68875ebSPyun YongHyeon {
2869d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2870d68875ebSPyun YongHyeon 	struct mii_data *mii;
2871d68875ebSPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
2872d68875ebSPyun YongHyeon 	bus_addr_t paddr;
2873d68875ebSPyun YongHyeon 	uint32_t reg, rxf_hi, rxf_lo;
2874d68875ebSPyun YongHyeon 
2875d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2876d68875ebSPyun YongHyeon 
2877d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2878d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
2879d68875ebSPyun YongHyeon 
2880d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2881d68875ebSPyun YongHyeon 		return;
2882d68875ebSPyun YongHyeon 	/*
2883d68875ebSPyun YongHyeon 	 * Cancel any pending I/O.
2884d68875ebSPyun YongHyeon 	 */
2885d68875ebSPyun YongHyeon 	alc_stop(sc);
2886d68875ebSPyun YongHyeon 	/*
2887d68875ebSPyun YongHyeon 	 * Reset the chip to a known state.
2888d68875ebSPyun YongHyeon 	 */
2889d68875ebSPyun YongHyeon 	alc_reset(sc);
2890d68875ebSPyun YongHyeon 
2891d68875ebSPyun YongHyeon 	/* Initialize Rx descriptors. */
2892d68875ebSPyun YongHyeon 	if (alc_init_rx_ring(sc) != 0) {
2893d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "no memory for Rx buffers.\n");
2894d68875ebSPyun YongHyeon 		alc_stop(sc);
2895d68875ebSPyun YongHyeon 		return;
2896d68875ebSPyun YongHyeon 	}
2897d68875ebSPyun YongHyeon 	alc_init_rr_ring(sc);
2898d68875ebSPyun YongHyeon 	alc_init_tx_ring(sc);
2899d68875ebSPyun YongHyeon 	alc_init_cmb(sc);
2900d68875ebSPyun YongHyeon 	alc_init_smb(sc);
2901d68875ebSPyun YongHyeon 
2902d68875ebSPyun YongHyeon 	/* Reprogram the station address. */
2903d68875ebSPyun YongHyeon 	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
2904d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR0,
2905d68875ebSPyun YongHyeon 	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
2906d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR1, eaddr[0] << 8 | eaddr[1]);
2907d68875ebSPyun YongHyeon 	/*
2908d68875ebSPyun YongHyeon 	 * Clear WOL status and disable all WOL feature as WOL
2909d68875ebSPyun YongHyeon 	 * would interfere Rx operation under normal environments.
2910d68875ebSPyun YongHyeon 	 */
2911d68875ebSPyun YongHyeon 	CSR_READ_4(sc, ALC_WOL_CFG);
2912d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
2913d68875ebSPyun YongHyeon 	/* Set Tx descriptor base addresses. */
2914d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_tx_ring_paddr;
2915d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
2916d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDL_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
2917d68875ebSPyun YongHyeon 	/* We don't use high priority ring. */
2918d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDH_HEAD_ADDR_LO, 0);
2919d68875ebSPyun YongHyeon 	/* Set Tx descriptor counter. */
2920d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TD_RING_CNT,
2921d68875ebSPyun YongHyeon 	    (ALC_TX_RING_CNT << TD_RING_CNT_SHIFT) & TD_RING_CNT_MASK);
2922d68875ebSPyun YongHyeon 	/* Set Rx descriptor base addresses. */
2923d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rx_ring_paddr;
2924d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
2925d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
2926d68875ebSPyun YongHyeon 	/* We use one Rx ring. */
2927d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD1_HEAD_ADDR_LO, 0);
2928d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD2_HEAD_ADDR_LO, 0);
2929d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD3_HEAD_ADDR_LO, 0);
2930d68875ebSPyun YongHyeon 	/* Set Rx descriptor counter. */
2931d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD_RING_CNT,
2932d68875ebSPyun YongHyeon 	    (ALC_RX_RING_CNT << RD_RING_CNT_SHIFT) & RD_RING_CNT_MASK);
2933d68875ebSPyun YongHyeon 
2934d68875ebSPyun YongHyeon 	/*
2935d68875ebSPyun YongHyeon 	 * Let hardware split jumbo frames into alc_max_buf_sized chunks.
2936d68875ebSPyun YongHyeon 	 * if it do not fit the buffer size. Rx return descriptor holds
2937d68875ebSPyun YongHyeon 	 * a counter that indicates how many fragments were made by the
2938d68875ebSPyun YongHyeon 	 * hardware. The buffer size should be multiple of 8 bytes.
2939d68875ebSPyun YongHyeon 	 * Since hardware has limit on the size of buffer size, always
2940d68875ebSPyun YongHyeon 	 * use the maximum value.
2941d68875ebSPyun YongHyeon 	 * For strict-alignment architectures make sure to reduce buffer
2942d68875ebSPyun YongHyeon 	 * size by 8 bytes to make room for alignment fixup.
2943d68875ebSPyun YongHyeon 	 */
2944d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2945d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX - sizeof(uint64_t);
2946d68875ebSPyun YongHyeon #else
2947d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX;
2948d68875ebSPyun YongHyeon #endif
2949d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BUF_SIZE, sc->alc_buf_size);
2950d68875ebSPyun YongHyeon 
2951d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rr_ring_paddr;
2952d68875ebSPyun YongHyeon 	/* Set Rx return descriptor base addresses. */
2953d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
2954d68875ebSPyun YongHyeon 	/* We use one Rx return ring. */
2955d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD1_HEAD_ADDR_LO, 0);
2956d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD2_HEAD_ADDR_LO, 0);
2957d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD3_HEAD_ADDR_LO, 0);
2958d68875ebSPyun YongHyeon 	/* Set Rx return descriptor counter. */
2959d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD_RING_CNT,
2960d68875ebSPyun YongHyeon 	    (ALC_RR_RING_CNT << RRD_RING_CNT_SHIFT) & RRD_RING_CNT_MASK);
2961d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_cmb_paddr;
2962d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_CMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
2963d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_smb_paddr;
2964d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
2965d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
2966d68875ebSPyun YongHyeon 
2967d68875ebSPyun YongHyeon 	/* Tell hardware that we're ready to load DMA blocks. */
2968d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_BLOCK, DMA_BLOCK_LOAD);
2969d68875ebSPyun YongHyeon 
2970d68875ebSPyun YongHyeon 	/* Configure interrupt moderation timer. */
2971d68875ebSPyun YongHyeon 	reg = ALC_USECS(sc->alc_int_rx_mod) << IM_TIMER_RX_SHIFT;
2972d68875ebSPyun YongHyeon 	reg |= ALC_USECS(sc->alc_int_tx_mod) << IM_TIMER_TX_SHIFT;
2973d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_IM_TIMER, reg);
2974d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MASTER_CFG);
2975d68875ebSPyun YongHyeon 	reg &= ~(MASTER_CHIP_REV_MASK | MASTER_CHIP_ID_MASK);
2976d68875ebSPyun YongHyeon 	/*
2977d68875ebSPyun YongHyeon 	 * We don't want to automatic interrupt clear as task queue
2978d68875ebSPyun YongHyeon 	 * for the interrupt should know interrupt status.
2979d68875ebSPyun YongHyeon 	 */
2980d68875ebSPyun YongHyeon 	reg &= ~MASTER_INTR_RD_CLR;
2981d68875ebSPyun YongHyeon 	reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB);
2982d68875ebSPyun YongHyeon 	if (ALC_USECS(sc->alc_int_rx_mod) != 0)
2983d68875ebSPyun YongHyeon 		reg |= MASTER_IM_RX_TIMER_ENB;
2984d68875ebSPyun YongHyeon 	if (ALC_USECS(sc->alc_int_tx_mod) != 0)
2985d68875ebSPyun YongHyeon 		reg |= MASTER_IM_TX_TIMER_ENB;
2986d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
2987d68875ebSPyun YongHyeon 	/*
2988d68875ebSPyun YongHyeon 	 * Disable interrupt re-trigger timer. We don't want automatic
2989d68875ebSPyun YongHyeon 	 * re-triggering of un-ACKed interrupts.
2990d68875ebSPyun YongHyeon 	 */
2991d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_RETRIG_TIMER, ALC_USECS(0));
2992d68875ebSPyun YongHyeon 	/* Configure CMB. */
2993d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, 4);
2994d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
2995d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(5000));
2996d68875ebSPyun YongHyeon 	else
2997d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(0));
2998d68875ebSPyun YongHyeon 	/*
2999d68875ebSPyun YongHyeon 	 * Hardware can be configured to issue SMB interrupt based
3000d68875ebSPyun YongHyeon 	 * on programmed interval. Since there is a callout that is
3001d68875ebSPyun YongHyeon 	 * invoked for every hz in driver we use that instead of
3002d68875ebSPyun YongHyeon 	 * relying on periodic SMB interrupt.
3003d68875ebSPyun YongHyeon 	 */
3004d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_STAT_TIMER, ALC_USECS(0));
3005d68875ebSPyun YongHyeon 	/* Clear MAC statistics. */
3006d68875ebSPyun YongHyeon 	alc_stats_clear(sc);
3007d68875ebSPyun YongHyeon 
3008d68875ebSPyun YongHyeon 	/*
3009d68875ebSPyun YongHyeon 	 * Always use maximum frame size that controller can support.
3010d68875ebSPyun YongHyeon 	 * Otherwise received frames that has larger frame length
3011d68875ebSPyun YongHyeon 	 * than alc(4) MTU would be silently dropped in hardware. This
3012d68875ebSPyun YongHyeon 	 * would make path-MTU discovery hard as sender wouldn't get
3013d68875ebSPyun YongHyeon 	 * any responses from receiver. alc(4) supports
3014d68875ebSPyun YongHyeon 	 * multi-fragmented frames on Rx path so it has no issue on
3015d68875ebSPyun YongHyeon 	 * assembling fragmented frames. Using maximum frame size also
3016d68875ebSPyun YongHyeon 	 * removes the need to reinitialize hardware when interface
3017d68875ebSPyun YongHyeon 	 * MTU configuration was changed.
3018d68875ebSPyun YongHyeon 	 *
3019d68875ebSPyun YongHyeon 	 * Be conservative in what you do, be liberal in what you
3020d68875ebSPyun YongHyeon 	 * accept from others - RFC 793.
3021d68875ebSPyun YongHyeon 	 */
3022d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_FRAME_SIZE, ALC_JUMBO_FRAMELEN);
3023d68875ebSPyun YongHyeon 
3024d68875ebSPyun YongHyeon 	/* Disable header split(?) */
3025d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_HDS_CFG, 0);
3026d68875ebSPyun YongHyeon 
3027d68875ebSPyun YongHyeon 	/* Configure IPG/IFG parameters. */
3028d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_IPG_IFG_CFG,
3029d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) |
3030d68875ebSPyun YongHyeon 	    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) |
3031d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) |
3032d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK));
3033d68875ebSPyun YongHyeon 	/* Set parameters for half-duplex media. */
3034d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_HDPX_CFG,
3035d68875ebSPyun YongHyeon 	    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
3036d68875ebSPyun YongHyeon 	    HDPX_CFG_LCOL_MASK) |
3037d68875ebSPyun YongHyeon 	    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
3038d68875ebSPyun YongHyeon 	    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
3039d68875ebSPyun YongHyeon 	    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
3040d68875ebSPyun YongHyeon 	    HDPX_CFG_ABEBT_MASK) |
3041d68875ebSPyun YongHyeon 	    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
3042d68875ebSPyun YongHyeon 	    HDPX_CFG_JAMIPG_MASK));
3043d68875ebSPyun YongHyeon 	/*
3044d68875ebSPyun YongHyeon 	 * Set TSO/checksum offload threshold. For frames that is
3045d68875ebSPyun YongHyeon 	 * larger than this threshold, hardware wouldn't do
3046d68875ebSPyun YongHyeon 	 * TSO/checksum offloading.
3047d68875ebSPyun YongHyeon 	 */
3048d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TSO_OFFLOAD_THRESH,
3049d68875ebSPyun YongHyeon 	    (ALC_JUMBO_FRAMELEN >> TSO_OFFLOAD_THRESH_UNIT_SHIFT) &
3050d68875ebSPyun YongHyeon 	    TSO_OFFLOAD_THRESH_MASK);
3051d68875ebSPyun YongHyeon 	/* Configure TxQ. */
3052d68875ebSPyun YongHyeon 	reg = (alc_dma_burst[sc->alc_dma_rd_burst] <<
3053d68875ebSPyun YongHyeon 	    TXQ_CFG_TX_FIFO_BURST_SHIFT) & TXQ_CFG_TX_FIFO_BURST_MASK;
3054d68875ebSPyun YongHyeon 	reg |= (TXQ_CFG_TD_BURST_DEFAULT << TXQ_CFG_TD_BURST_SHIFT) &
3055d68875ebSPyun YongHyeon 	    TXQ_CFG_TD_BURST_MASK;
3056d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE);
3057d68875ebSPyun YongHyeon 
3058d68875ebSPyun YongHyeon 	/* Configure Rx free descriptor pre-fetching. */
3059d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_RD_FREE_THRESH,
3060d68875ebSPyun YongHyeon 	    ((RX_RD_FREE_THRESH_HI_DEFAULT << RX_RD_FREE_THRESH_HI_SHIFT) &
3061d68875ebSPyun YongHyeon 	    RX_RD_FREE_THRESH_HI_MASK) |
3062d68875ebSPyun YongHyeon 	    ((RX_RD_FREE_THRESH_LO_DEFAULT << RX_RD_FREE_THRESH_LO_SHIFT) &
3063d68875ebSPyun YongHyeon 	    RX_RD_FREE_THRESH_LO_MASK));
3064d68875ebSPyun YongHyeon 
3065d68875ebSPyun YongHyeon 	/*
3066d68875ebSPyun YongHyeon 	 * Configure flow control parameters.
3067d68875ebSPyun YongHyeon 	 * XON  : 80% of Rx FIFO
3068d68875ebSPyun YongHyeon 	 * XOFF : 30% of Rx FIFO
3069d68875ebSPyun YongHyeon 	 */
3070d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN);
3071d68875ebSPyun YongHyeon 	rxf_hi = (reg * 8) / 10;
3072d68875ebSPyun YongHyeon 	rxf_lo = (reg * 3)/ 10;
3073d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH,
3074d68875ebSPyun YongHyeon 	    ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) &
3075d68875ebSPyun YongHyeon 	    RX_FIFO_PAUSE_THRESH_LO_MASK) |
3076d68875ebSPyun YongHyeon 	    ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) &
3077d68875ebSPyun YongHyeon 	     RX_FIFO_PAUSE_THRESH_HI_MASK));
3078d68875ebSPyun YongHyeon 
3079d68875ebSPyun YongHyeon 	/* Disable RSS until I understand L1C/L2C's RSS logic. */
3080d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RSS_IDT_TABLE0, 0);
3081d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RSS_CPU, 0);
3082d68875ebSPyun YongHyeon 
3083d68875ebSPyun YongHyeon 	/* Configure RxQ. */
3084d68875ebSPyun YongHyeon 	reg = (RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) &
3085d68875ebSPyun YongHyeon 	    RXQ_CFG_RD_BURST_MASK;
3086d68875ebSPyun YongHyeon 	reg |= RXQ_CFG_RSS_MODE_DIS;
3087d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_ASPM_MON) != 0)
3088d68875ebSPyun YongHyeon 		reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M;
3089d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
3090d68875ebSPyun YongHyeon 
3091d68875ebSPyun YongHyeon 	/* Configure Rx DMAW request thresold. */
3092d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD_DMA_CFG,
3093d68875ebSPyun YongHyeon 	    ((RD_DMA_CFG_THRESH_DEFAULT << RD_DMA_CFG_THRESH_SHIFT) &
3094d68875ebSPyun YongHyeon 	    RD_DMA_CFG_THRESH_MASK) |
3095d68875ebSPyun YongHyeon 	    ((ALC_RD_DMA_CFG_USECS(0) << RD_DMA_CFG_TIMER_SHIFT) &
3096d68875ebSPyun YongHyeon 	    RD_DMA_CFG_TIMER_MASK));
3097d68875ebSPyun YongHyeon 	/* Configure DMA parameters. */
3098d68875ebSPyun YongHyeon 	reg = DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI;
3099d68875ebSPyun YongHyeon 	reg |= sc->alc_rcb;
3100d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
3101d68875ebSPyun YongHyeon 		reg |= DMA_CFG_CMB_ENB;
3102d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0)
3103d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_ENB;
3104d68875ebSPyun YongHyeon 	else
3105d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_DIS;
3106d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_rd_burst & DMA_CFG_RD_BURST_MASK) <<
3107d68875ebSPyun YongHyeon 	    DMA_CFG_RD_BURST_SHIFT;
3108d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_wr_burst & DMA_CFG_WR_BURST_MASK) <<
3109d68875ebSPyun YongHyeon 	    DMA_CFG_WR_BURST_SHIFT;
3110d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) &
3111d68875ebSPyun YongHyeon 	    DMA_CFG_RD_DELAY_CNT_MASK;
3112d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) &
3113d68875ebSPyun YongHyeon 	    DMA_CFG_WR_DELAY_CNT_MASK;
3114d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
3115d68875ebSPyun YongHyeon 
3116d68875ebSPyun YongHyeon 	/*
3117d68875ebSPyun YongHyeon 	 * Configure Tx/Rx MACs.
3118d68875ebSPyun YongHyeon 	 *  - Auto-padding for short frames.
3119d68875ebSPyun YongHyeon 	 *  - Enable CRC generation.
3120d68875ebSPyun YongHyeon 	 *  Actual reconfiguration of MAC for resolved speed/duplex
3121d68875ebSPyun YongHyeon 	 *  is followed after detection of link establishment.
3122d68875ebSPyun YongHyeon 	 *  AR8131/AR8132 always does checksum computation regardless
3123d68875ebSPyun YongHyeon 	 *  of MAC_CFG_RXCSUM_ENB bit. Also the controller is known to
3124d68875ebSPyun YongHyeon 	 *  have bug in protocol field in Rx return structure so
3125d68875ebSPyun YongHyeon 	 *  these controllers can't handle fragmented frames. Disable
3126d68875ebSPyun YongHyeon 	 *  Rx checksum offloading until there is a newer controller
3127d68875ebSPyun YongHyeon 	 *  that has sane implementation.
3128d68875ebSPyun YongHyeon 	 */
3129d68875ebSPyun YongHyeon 	reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX |
3130d68875ebSPyun YongHyeon 	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
3131d68875ebSPyun YongHyeon 	    MAC_CFG_PREAMBLE_MASK);
3132d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0)
3133d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
3134d68875ebSPyun YongHyeon 	else
3135d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
3136d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3137d68875ebSPyun YongHyeon 
3138d68875ebSPyun YongHyeon 	/* Set up the receive filter. */
3139d68875ebSPyun YongHyeon 	alc_rxfilter(sc);
3140d68875ebSPyun YongHyeon 	alc_rxvlan(sc);
3141d68875ebSPyun YongHyeon 
3142d68875ebSPyun YongHyeon 	/* Acknowledge all pending interrupts and clear it. */
3143d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, ALC_INTRS);
3144d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3145d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0);
3146d68875ebSPyun YongHyeon 
3147d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
3148d68875ebSPyun YongHyeon 	/* Switch to the current media. */
3149d68875ebSPyun YongHyeon 	mii_mediachg(mii);
3150d68875ebSPyun YongHyeon 
3151d68875ebSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
3152d68875ebSPyun YongHyeon 
3153d68875ebSPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
3154d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3155d68875ebSPyun YongHyeon }
3156d68875ebSPyun YongHyeon 
3157d68875ebSPyun YongHyeon static void
3158d68875ebSPyun YongHyeon alc_stop(struct alc_softc *sc)
3159d68875ebSPyun YongHyeon {
3160d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3161d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
3162d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
3163d68875ebSPyun YongHyeon 	uint32_t reg;
3164d68875ebSPyun YongHyeon 	int i;
3165d68875ebSPyun YongHyeon 
3166d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3167d68875ebSPyun YongHyeon 	/*
3168d68875ebSPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
3169d68875ebSPyun YongHyeon 	 */
3170d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3171d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3172d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
3173d68875ebSPyun YongHyeon 	callout_stop(&sc->alc_tick_ch);
3174d68875ebSPyun YongHyeon 	sc->alc_watchdog_timer = 0;
3175d68875ebSPyun YongHyeon 	alc_stats_update(sc);
3176d68875ebSPyun YongHyeon 	/* Disable interrupts. */
3177d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, 0);
3178d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3179d68875ebSPyun YongHyeon 	alc_stop_queue(sc);
3180d68875ebSPyun YongHyeon 	/* Disable DMA. */
3181d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_DMA_CFG);
3182d68875ebSPyun YongHyeon 	reg &= ~(DMA_CFG_CMB_ENB | DMA_CFG_SMB_ENB);
3183d68875ebSPyun YongHyeon 	reg |= DMA_CFG_SMB_DIS;
3184d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
3185d68875ebSPyun YongHyeon 	DELAY(1000);
3186d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
3187d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
3188d68875ebSPyun YongHyeon 	/* Disable interrupts which might be touched in taskq handler. */
3189d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3190d68875ebSPyun YongHyeon 
3191d68875ebSPyun YongHyeon 	/* Reclaim Rx buffers that have been processed. */
3192d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rxhead != NULL)
3193d68875ebSPyun YongHyeon 		m_freem(sc->alc_cdata.alc_rxhead);
3194d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3195d68875ebSPyun YongHyeon 	/*
3196d68875ebSPyun YongHyeon 	 * Free Tx/Rx mbufs still in the queues.
3197d68875ebSPyun YongHyeon 	 */
3198d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
3199d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
3200d68875ebSPyun YongHyeon 		if (rxd->rx_m != NULL) {
3201d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_rx_tag,
3202d68875ebSPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3203d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rx_tag,
3204d68875ebSPyun YongHyeon 			    rxd->rx_dmamap);
3205d68875ebSPyun YongHyeon 			m_freem(rxd->rx_m);
3206d68875ebSPyun YongHyeon 			rxd->rx_m = NULL;
3207d68875ebSPyun YongHyeon 		}
3208d68875ebSPyun YongHyeon 	}
3209d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
3210d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
3211d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
3212d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
3213d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3214d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
3215d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
3216d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
3217d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
3218d68875ebSPyun YongHyeon 		}
3219d68875ebSPyun YongHyeon 	}
3220d68875ebSPyun YongHyeon }
3221d68875ebSPyun YongHyeon 
3222d68875ebSPyun YongHyeon static void
3223d68875ebSPyun YongHyeon alc_stop_mac(struct alc_softc *sc)
3224d68875ebSPyun YongHyeon {
3225d68875ebSPyun YongHyeon 	uint32_t reg;
3226d68875ebSPyun YongHyeon 	int i;
3227d68875ebSPyun YongHyeon 
3228d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3229d68875ebSPyun YongHyeon 
3230d68875ebSPyun YongHyeon 	/* Disable Rx/Tx MAC. */
3231d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
3232d68875ebSPyun YongHyeon 	if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) {
3233d68875ebSPyun YongHyeon 		reg &= ~MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
3234d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3235d68875ebSPyun YongHyeon 	}
3236d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
3237d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
3238d68875ebSPyun YongHyeon 		if (reg == 0)
3239d68875ebSPyun YongHyeon 			break;
3240d68875ebSPyun YongHyeon 		DELAY(10);
3241d68875ebSPyun YongHyeon 	}
3242d68875ebSPyun YongHyeon 	if (i == 0)
3243d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
3244d68875ebSPyun YongHyeon 		    "could not disable Rx/Tx MAC(0x%08x)!\n", reg);
3245d68875ebSPyun YongHyeon }
3246d68875ebSPyun YongHyeon 
3247d68875ebSPyun YongHyeon static void
3248d68875ebSPyun YongHyeon alc_start_queue(struct alc_softc *sc)
3249d68875ebSPyun YongHyeon {
3250d68875ebSPyun YongHyeon 	uint32_t qcfg[] = {
3251d68875ebSPyun YongHyeon 		0,
3252d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB,
3253d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB,
3254d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | RXQ_CFG_QUEUE2_ENB,
3255d68875ebSPyun YongHyeon 		RXQ_CFG_ENB
3256d68875ebSPyun YongHyeon 	};
3257d68875ebSPyun YongHyeon 	uint32_t cfg;
3258d68875ebSPyun YongHyeon 
3259d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3260d68875ebSPyun YongHyeon 
3261d68875ebSPyun YongHyeon 	/* Enable RxQ. */
3262d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_RXQ_CFG);
3263d68875ebSPyun YongHyeon 	cfg &= ~RXQ_CFG_ENB;
3264d68875ebSPyun YongHyeon 	cfg |= qcfg[1];
3265d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, cfg);
3266d68875ebSPyun YongHyeon 	/* Enable TxQ. */
3267d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_TXQ_CFG);
3268d68875ebSPyun YongHyeon 	cfg |= TXQ_CFG_ENB;
3269d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, cfg);
3270d68875ebSPyun YongHyeon }
3271d68875ebSPyun YongHyeon 
3272d68875ebSPyun YongHyeon static void
3273d68875ebSPyun YongHyeon alc_stop_queue(struct alc_softc *sc)
3274d68875ebSPyun YongHyeon {
3275d68875ebSPyun YongHyeon 	uint32_t reg;
3276d68875ebSPyun YongHyeon 	int i;
3277d68875ebSPyun YongHyeon 
3278d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3279d68875ebSPyun YongHyeon 
3280d68875ebSPyun YongHyeon 	/* Disable RxQ. */
3281d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_RXQ_CFG);
3282d68875ebSPyun YongHyeon 	if ((reg & RXQ_CFG_ENB) != 0) {
3283d68875ebSPyun YongHyeon 		reg &= ~RXQ_CFG_ENB;
3284d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
3285d68875ebSPyun YongHyeon 	}
3286d68875ebSPyun YongHyeon 	/* Disable TxQ. */
3287d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_TXQ_CFG);
3288d68875ebSPyun YongHyeon 	if ((reg & TXQ_CFG_ENB) == 0) {
3289d68875ebSPyun YongHyeon 		reg &= ~TXQ_CFG_ENB;
3290d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TXQ_CFG, reg);
3291d68875ebSPyun YongHyeon 	}
3292d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
3293d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
3294d68875ebSPyun YongHyeon 		if ((reg & (IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0)
3295d68875ebSPyun YongHyeon 			break;
3296d68875ebSPyun YongHyeon 		DELAY(10);
3297d68875ebSPyun YongHyeon 	}
3298d68875ebSPyun YongHyeon 	if (i == 0)
3299d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
3300d68875ebSPyun YongHyeon 		    "could not disable RxQ/TxQ (0x%08x)!\n", reg);
3301d68875ebSPyun YongHyeon }
3302d68875ebSPyun YongHyeon 
3303d68875ebSPyun YongHyeon static void
3304d68875ebSPyun YongHyeon alc_init_tx_ring(struct alc_softc *sc)
3305d68875ebSPyun YongHyeon {
3306d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3307d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
3308d68875ebSPyun YongHyeon 	int i;
3309d68875ebSPyun YongHyeon 
3310d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3311d68875ebSPyun YongHyeon 
3312d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = 0;
3313d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = 0;
3314d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cnt = 0;
3315d68875ebSPyun YongHyeon 
3316d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3317d68875ebSPyun YongHyeon 	bzero(rd->alc_tx_ring, ALC_TX_RING_SZ);
3318d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
3319d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
3320d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
3321d68875ebSPyun YongHyeon 	}
3322d68875ebSPyun YongHyeon 
3323d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
3324d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
3325d68875ebSPyun YongHyeon }
3326d68875ebSPyun YongHyeon 
3327d68875ebSPyun YongHyeon static int
3328d68875ebSPyun YongHyeon alc_init_rx_ring(struct alc_softc *sc)
3329d68875ebSPyun YongHyeon {
3330d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3331d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
3332d68875ebSPyun YongHyeon 	int i;
3333d68875ebSPyun YongHyeon 
3334d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3335d68875ebSPyun YongHyeon 
3336d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_cons = ALC_RX_RING_CNT - 1;
3337d68875ebSPyun YongHyeon 	sc->alc_morework = 0;
3338d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3339d68875ebSPyun YongHyeon 	bzero(rd->alc_rx_ring, ALC_RX_RING_SZ);
3340d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
3341d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
3342d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
3343d68875ebSPyun YongHyeon 		rxd->rx_desc = &rd->alc_rx_ring[i];
3344d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0)
3345d68875ebSPyun YongHyeon 			return (ENOBUFS);
3346d68875ebSPyun YongHyeon 	}
3347d68875ebSPyun YongHyeon 
3348d68875ebSPyun YongHyeon 	/*
3349d68875ebSPyun YongHyeon 	 * Since controller does not update Rx descriptors, driver
3350d68875ebSPyun YongHyeon 	 * does have to read Rx descriptors back so BUS_DMASYNC_PREWRITE
3351d68875ebSPyun YongHyeon 	 * is enough to ensure coherence.
3352d68875ebSPyun YongHyeon 	 */
3353d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
3354d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
3355d68875ebSPyun YongHyeon 	/* Let controller know availability of new Rx buffers. */
3356d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, sc->alc_cdata.alc_rx_cons);
3357d68875ebSPyun YongHyeon 
3358d68875ebSPyun YongHyeon 	return (0);
3359d68875ebSPyun YongHyeon }
3360d68875ebSPyun YongHyeon 
3361d68875ebSPyun YongHyeon static void
3362d68875ebSPyun YongHyeon alc_init_rr_ring(struct alc_softc *sc)
3363d68875ebSPyun YongHyeon {
3364d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3365d68875ebSPyun YongHyeon 
3366d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3367d68875ebSPyun YongHyeon 
3368d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rr_cons = 0;
3369d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3370d68875ebSPyun YongHyeon 
3371d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3372d68875ebSPyun YongHyeon 	bzero(rd->alc_rr_ring, ALC_RR_RING_SZ);
3373d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
3374d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
3375d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3376d68875ebSPyun YongHyeon }
3377d68875ebSPyun YongHyeon 
3378d68875ebSPyun YongHyeon static void
3379d68875ebSPyun YongHyeon alc_init_cmb(struct alc_softc *sc)
3380d68875ebSPyun YongHyeon {
3381d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3382d68875ebSPyun YongHyeon 
3383d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3384d68875ebSPyun YongHyeon 
3385d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3386d68875ebSPyun YongHyeon 	bzero(rd->alc_cmb, ALC_CMB_SZ);
3387d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, sc->alc_cdata.alc_cmb_map,
3388d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3389d68875ebSPyun YongHyeon }
3390d68875ebSPyun YongHyeon 
3391d68875ebSPyun YongHyeon static void
3392d68875ebSPyun YongHyeon alc_init_smb(struct alc_softc *sc)
3393d68875ebSPyun YongHyeon {
3394d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3395d68875ebSPyun YongHyeon 
3396d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3397d68875ebSPyun YongHyeon 
3398d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3399d68875ebSPyun YongHyeon 	bzero(rd->alc_smb, ALC_SMB_SZ);
3400d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, sc->alc_cdata.alc_smb_map,
3401d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3402d68875ebSPyun YongHyeon }
3403d68875ebSPyun YongHyeon 
3404d68875ebSPyun YongHyeon static void
3405d68875ebSPyun YongHyeon alc_rxvlan(struct alc_softc *sc)
3406d68875ebSPyun YongHyeon {
3407d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3408d68875ebSPyun YongHyeon 	uint32_t reg;
3409d68875ebSPyun YongHyeon 
3410d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3411d68875ebSPyun YongHyeon 
3412d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3413d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
3414d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
3415d68875ebSPyun YongHyeon 		reg |= MAC_CFG_VLAN_TAG_STRIP;
3416d68875ebSPyun YongHyeon 	else
3417d68875ebSPyun YongHyeon 		reg &= ~MAC_CFG_VLAN_TAG_STRIP;
3418d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3419d68875ebSPyun YongHyeon }
3420d68875ebSPyun YongHyeon 
3421d68875ebSPyun YongHyeon static void
3422d68875ebSPyun YongHyeon alc_rxfilter(struct alc_softc *sc)
3423d68875ebSPyun YongHyeon {
3424d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3425d68875ebSPyun YongHyeon 	struct ifmultiaddr *ifma;
3426d68875ebSPyun YongHyeon 	uint32_t crc;
3427d68875ebSPyun YongHyeon 	uint32_t mchash[2];
3428d68875ebSPyun YongHyeon 	uint32_t rxcfg;
3429d68875ebSPyun YongHyeon 
3430d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3431d68875ebSPyun YongHyeon 
3432d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3433d68875ebSPyun YongHyeon 
3434d68875ebSPyun YongHyeon 	bzero(mchash, sizeof(mchash));
3435d68875ebSPyun YongHyeon 	rxcfg = CSR_READ_4(sc, ALC_MAC_CFG);
3436d68875ebSPyun YongHyeon 	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
3437d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
3438d68875ebSPyun YongHyeon 		rxcfg |= MAC_CFG_BCAST;
3439d68875ebSPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
3440d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
3441d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_PROMISC;
3442d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
3443d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_ALLMULTI;
3444d68875ebSPyun YongHyeon 		mchash[0] = 0xFFFFFFFF;
3445d68875ebSPyun YongHyeon 		mchash[1] = 0xFFFFFFFF;
3446d68875ebSPyun YongHyeon 		goto chipit;
3447d68875ebSPyun YongHyeon 	}
3448d68875ebSPyun YongHyeon 
3449d68875ebSPyun YongHyeon 	IF_ADDR_LOCK(ifp);
3450d68875ebSPyun YongHyeon 	TAILQ_FOREACH(ifma, &sc->alc_ifp->if_multiaddrs, ifma_link) {
3451d68875ebSPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
3452d68875ebSPyun YongHyeon 			continue;
3453d68875ebSPyun YongHyeon 		crc = ether_crc32_le(LLADDR((struct sockaddr_dl *)
3454d68875ebSPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
3455d68875ebSPyun YongHyeon 		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
3456d68875ebSPyun YongHyeon 	}
3457d68875ebSPyun YongHyeon 	IF_ADDR_UNLOCK(ifp);
3458d68875ebSPyun YongHyeon 
3459d68875ebSPyun YongHyeon chipit:
3460d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR0, mchash[0]);
3461d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR1, mchash[1]);
3462d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, rxcfg);
3463d68875ebSPyun YongHyeon }
3464d68875ebSPyun YongHyeon 
3465d68875ebSPyun YongHyeon static int
3466d68875ebSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3467d68875ebSPyun YongHyeon {
3468d68875ebSPyun YongHyeon 	int error, value;
3469d68875ebSPyun YongHyeon 
3470d68875ebSPyun YongHyeon 	if (arg1 == NULL)
3471d68875ebSPyun YongHyeon 		return (EINVAL);
3472d68875ebSPyun YongHyeon 	value = *(int *)arg1;
3473d68875ebSPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3474d68875ebSPyun YongHyeon 	if (error || req->newptr == NULL)
3475d68875ebSPyun YongHyeon 		return (error);
3476d68875ebSPyun YongHyeon 	if (value < low || value > high)
3477d68875ebSPyun YongHyeon 		return (EINVAL);
3478d68875ebSPyun YongHyeon 	*(int *)arg1 = value;
3479d68875ebSPyun YongHyeon 
3480d68875ebSPyun YongHyeon 	return (0);
3481d68875ebSPyun YongHyeon }
3482d68875ebSPyun YongHyeon 
3483d68875ebSPyun YongHyeon static int
3484d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS)
3485d68875ebSPyun YongHyeon {
3486d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3487d68875ebSPyun YongHyeon 	    ALC_PROC_MIN, ALC_PROC_MAX));
3488d68875ebSPyun YongHyeon }
3489d68875ebSPyun YongHyeon 
3490d68875ebSPyun YongHyeon static int
3491d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS)
3492d68875ebSPyun YongHyeon {
3493d68875ebSPyun YongHyeon 
3494d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3495d68875ebSPyun YongHyeon 	    ALC_IM_TIMER_MIN, ALC_IM_TIMER_MAX));
3496d68875ebSPyun YongHyeon }
3497