xref: /freebsd/sys/dev/alc/if_alc.c (revision 9dda5c8ffc7466f940ed2ae0b056c9ae39e3208a)
1d68875ebSPyun YongHyeon /*-
2d68875ebSPyun YongHyeon  * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org>
3d68875ebSPyun YongHyeon  * All rights reserved.
4d68875ebSPyun YongHyeon  *
5d68875ebSPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
6d68875ebSPyun YongHyeon  * modification, are permitted provided that the following conditions
7d68875ebSPyun YongHyeon  * are met:
8d68875ebSPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
9d68875ebSPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
10d68875ebSPyun YongHyeon  *    disclaimer.
11d68875ebSPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
12d68875ebSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
13d68875ebSPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
14d68875ebSPyun YongHyeon  *
15d68875ebSPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16d68875ebSPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17d68875ebSPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18d68875ebSPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19d68875ebSPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20d68875ebSPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21d68875ebSPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22d68875ebSPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23d68875ebSPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24d68875ebSPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25d68875ebSPyun YongHyeon  * SUCH DAMAGE.
26d68875ebSPyun YongHyeon  */
27d68875ebSPyun YongHyeon 
282f70cceaSPyun YongHyeon /* Driver for Atheros AR813x/AR815x PCIe Ethernet. */
29d68875ebSPyun YongHyeon 
30d68875ebSPyun YongHyeon #include <sys/cdefs.h>
31d68875ebSPyun YongHyeon __FBSDID("$FreeBSD$");
32d68875ebSPyun YongHyeon 
33d68875ebSPyun YongHyeon #include <sys/param.h>
34d68875ebSPyun YongHyeon #include <sys/systm.h>
35d68875ebSPyun YongHyeon #include <sys/bus.h>
36d68875ebSPyun YongHyeon #include <sys/endian.h>
37d68875ebSPyun YongHyeon #include <sys/kernel.h>
38d68875ebSPyun YongHyeon #include <sys/lock.h>
39d68875ebSPyun YongHyeon #include <sys/malloc.h>
40d68875ebSPyun YongHyeon #include <sys/mbuf.h>
41d68875ebSPyun YongHyeon #include <sys/module.h>
42d68875ebSPyun YongHyeon #include <sys/mutex.h>
43d68875ebSPyun YongHyeon #include <sys/rman.h>
44d68875ebSPyun YongHyeon #include <sys/queue.h>
45d68875ebSPyun YongHyeon #include <sys/socket.h>
46d68875ebSPyun YongHyeon #include <sys/sockio.h>
47d68875ebSPyun YongHyeon #include <sys/sysctl.h>
48d68875ebSPyun YongHyeon #include <sys/taskqueue.h>
49d68875ebSPyun YongHyeon 
50d68875ebSPyun YongHyeon #include <net/bpf.h>
51d68875ebSPyun YongHyeon #include <net/if.h>
5276039bc8SGleb Smirnoff #include <net/if_var.h>
53d68875ebSPyun YongHyeon #include <net/if_arp.h>
54d68875ebSPyun YongHyeon #include <net/ethernet.h>
55d68875ebSPyun YongHyeon #include <net/if_dl.h>
56d68875ebSPyun YongHyeon #include <net/if_llc.h>
57d68875ebSPyun YongHyeon #include <net/if_media.h>
58d68875ebSPyun YongHyeon #include <net/if_types.h>
59d68875ebSPyun YongHyeon #include <net/if_vlan_var.h>
60d68875ebSPyun YongHyeon 
61d68875ebSPyun YongHyeon #include <netinet/in.h>
62d68875ebSPyun YongHyeon #include <netinet/in_systm.h>
63d68875ebSPyun YongHyeon #include <netinet/ip.h>
64d68875ebSPyun YongHyeon #include <netinet/tcp.h>
65d68875ebSPyun YongHyeon 
66d68875ebSPyun YongHyeon #include <dev/mii/mii.h>
67d68875ebSPyun YongHyeon #include <dev/mii/miivar.h>
68d68875ebSPyun YongHyeon 
69d68875ebSPyun YongHyeon #include <dev/pci/pcireg.h>
70d68875ebSPyun YongHyeon #include <dev/pci/pcivar.h>
71d68875ebSPyun YongHyeon 
72d68875ebSPyun YongHyeon #include <machine/bus.h>
73d68875ebSPyun YongHyeon #include <machine/in_cksum.h>
74d68875ebSPyun YongHyeon 
75d68875ebSPyun YongHyeon #include <dev/alc/if_alcreg.h>
76d68875ebSPyun YongHyeon #include <dev/alc/if_alcvar.h>
77d68875ebSPyun YongHyeon 
78d68875ebSPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
79d68875ebSPyun YongHyeon #include "miibus_if.h"
80d68875ebSPyun YongHyeon #undef ALC_USE_CUSTOM_CSUM
81d68875ebSPyun YongHyeon 
82d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
83d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
84d68875ebSPyun YongHyeon #else
85d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
86d68875ebSPyun YongHyeon #endif
87d68875ebSPyun YongHyeon 
88d68875ebSPyun YongHyeon MODULE_DEPEND(alc, pci, 1, 1, 1);
89d68875ebSPyun YongHyeon MODULE_DEPEND(alc, ether, 1, 1, 1);
90d68875ebSPyun YongHyeon MODULE_DEPEND(alc, miibus, 1, 1, 1);
91d68875ebSPyun YongHyeon 
92d68875ebSPyun YongHyeon /* Tunables. */
93d68875ebSPyun YongHyeon static int msi_disable = 0;
94d68875ebSPyun YongHyeon static int msix_disable = 0;
95d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msi_disable", &msi_disable);
96d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msix_disable", &msix_disable);
97d68875ebSPyun YongHyeon 
98d68875ebSPyun YongHyeon /*
99d68875ebSPyun YongHyeon  * Devices supported by this driver.
100d68875ebSPyun YongHyeon  */
1012f70cceaSPyun YongHyeon static struct alc_ident alc_ident_table[] = {
1022f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8131, 9 * 1024,
103d68875ebSPyun YongHyeon 		"Atheros AR8131 PCIe Gigabit Ethernet" },
1042f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8132, 9 * 1024,
1052f70cceaSPyun YongHyeon 		"Atheros AR8132 PCIe Fast Ethernet" },
1062f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151, 6 * 1024,
1072f70cceaSPyun YongHyeon 		"Atheros AR8151 v1.0 PCIe Gigabit Ethernet" },
1082f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151_V2, 6 * 1024,
1092f70cceaSPyun YongHyeon 		"Atheros AR8151 v2.0 PCIe Gigabit Ethernet" },
1102f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B, 6 * 1024,
1112f70cceaSPyun YongHyeon 		"Atheros AR8152 v1.1 PCIe Fast Ethernet" },
1122f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B2, 6 * 1024,
1132f70cceaSPyun YongHyeon 		"Atheros AR8152 v2.0 PCIe Fast Ethernet" },
114b624ef0aSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8161, 9 * 1024,
115b624ef0aSPyun YongHyeon 		"Atheros AR8161 PCIe Gigabit Ethernet" },
116b624ef0aSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8162, 9 * 1024,
1170a9aceb8SPyun YongHyeon 		"Atheros AR8162 PCIe Fast Ethernet" },
118b624ef0aSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8171, 9 * 1024,
1190a9aceb8SPyun YongHyeon 		"Atheros AR8171 PCIe Gigabit Ethernet" },
120b624ef0aSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8172, 9 * 1024,
1210a9aceb8SPyun YongHyeon 		"Atheros AR8172 PCIe Fast Ethernet" },
122b624ef0aSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_E2200, 9 * 1024,
123b624ef0aSPyun YongHyeon 		"Killer E2200 Gigabit Ethernet" },
1242f70cceaSPyun YongHyeon 	{ 0, 0, 0, NULL}
125d68875ebSPyun YongHyeon };
126d68875ebSPyun YongHyeon 
127b624ef0aSPyun YongHyeon static void	alc_aspm(struct alc_softc *, int, int);
128b624ef0aSPyun YongHyeon static void	alc_aspm_813x(struct alc_softc *, int);
129b624ef0aSPyun YongHyeon static void	alc_aspm_816x(struct alc_softc *, int);
130d68875ebSPyun YongHyeon static int	alc_attach(device_t);
131d68875ebSPyun YongHyeon static int	alc_check_boundary(struct alc_softc *);
132b624ef0aSPyun YongHyeon static void	alc_config_msi(struct alc_softc *);
133d68875ebSPyun YongHyeon static int	alc_detach(device_t);
134d68875ebSPyun YongHyeon static void	alc_disable_l0s_l1(struct alc_softc *);
135d68875ebSPyun YongHyeon static int	alc_dma_alloc(struct alc_softc *);
136d68875ebSPyun YongHyeon static void	alc_dma_free(struct alc_softc *);
137d68875ebSPyun YongHyeon static void	alc_dmamap_cb(void *, bus_dma_segment_t *, int, int);
138b624ef0aSPyun YongHyeon static void	alc_dsp_fixup(struct alc_softc *, int);
139d68875ebSPyun YongHyeon static int	alc_encap(struct alc_softc *, struct mbuf **);
1402f70cceaSPyun YongHyeon static struct alc_ident *
1412f70cceaSPyun YongHyeon 		alc_find_ident(device_t);
142d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
143d68875ebSPyun YongHyeon static struct mbuf *
144d68875ebSPyun YongHyeon 		alc_fixup_rx(struct ifnet *, struct mbuf *);
145d68875ebSPyun YongHyeon #endif
146d68875ebSPyun YongHyeon static void	alc_get_macaddr(struct alc_softc *);
147b624ef0aSPyun YongHyeon static void	alc_get_macaddr_813x(struct alc_softc *);
148b624ef0aSPyun YongHyeon static void	alc_get_macaddr_816x(struct alc_softc *);
149b624ef0aSPyun YongHyeon static void	alc_get_macaddr_par(struct alc_softc *);
150d68875ebSPyun YongHyeon static void	alc_init(void *);
151d68875ebSPyun YongHyeon static void	alc_init_cmb(struct alc_softc *);
152d68875ebSPyun YongHyeon static void	alc_init_locked(struct alc_softc *);
153d68875ebSPyun YongHyeon static void	alc_init_rr_ring(struct alc_softc *);
154d68875ebSPyun YongHyeon static int	alc_init_rx_ring(struct alc_softc *);
155d68875ebSPyun YongHyeon static void	alc_init_smb(struct alc_softc *);
156d68875ebSPyun YongHyeon static void	alc_init_tx_ring(struct alc_softc *);
157d68875ebSPyun YongHyeon static void	alc_int_task(void *, int);
158d68875ebSPyun YongHyeon static int	alc_intr(void *);
159d68875ebSPyun YongHyeon static int	alc_ioctl(struct ifnet *, u_long, caddr_t);
160d68875ebSPyun YongHyeon static void	alc_mac_config(struct alc_softc *);
161b624ef0aSPyun YongHyeon static uint32_t	alc_mii_readreg_813x(struct alc_softc *, int, int);
162b624ef0aSPyun YongHyeon static uint32_t	alc_mii_readreg_816x(struct alc_softc *, int, int);
163b624ef0aSPyun YongHyeon static uint32_t	alc_mii_writereg_813x(struct alc_softc *, int, int, int);
164b624ef0aSPyun YongHyeon static uint32_t	alc_mii_writereg_816x(struct alc_softc *, int, int, int);
165d68875ebSPyun YongHyeon static int	alc_miibus_readreg(device_t, int, int);
166d68875ebSPyun YongHyeon static void	alc_miibus_statchg(device_t);
167d68875ebSPyun YongHyeon static int	alc_miibus_writereg(device_t, int, int, int);
168b624ef0aSPyun YongHyeon static uint32_t	alc_miidbg_readreg(struct alc_softc *, int);
169b624ef0aSPyun YongHyeon static uint32_t	alc_miidbg_writereg(struct alc_softc *, int, int);
170b624ef0aSPyun YongHyeon static uint32_t	alc_miiext_readreg(struct alc_softc *, int, int);
171b624ef0aSPyun YongHyeon static uint32_t	alc_miiext_writereg(struct alc_softc *, int, int, int);
172d68875ebSPyun YongHyeon static int	alc_mediachange(struct ifnet *);
173b624ef0aSPyun YongHyeon static int	alc_mediachange_locked(struct alc_softc *);
174d68875ebSPyun YongHyeon static void	alc_mediastatus(struct ifnet *, struct ifmediareq *);
175d68875ebSPyun YongHyeon static int	alc_newbuf(struct alc_softc *, struct alc_rxdesc *);
176b624ef0aSPyun YongHyeon static void	alc_osc_reset(struct alc_softc *);
177d68875ebSPyun YongHyeon static void	alc_phy_down(struct alc_softc *);
178d68875ebSPyun YongHyeon static void	alc_phy_reset(struct alc_softc *);
179b624ef0aSPyun YongHyeon static void	alc_phy_reset_813x(struct alc_softc *);
180b624ef0aSPyun YongHyeon static void	alc_phy_reset_816x(struct alc_softc *);
181d68875ebSPyun YongHyeon static int	alc_probe(device_t);
182d68875ebSPyun YongHyeon static void	alc_reset(struct alc_softc *);
183d68875ebSPyun YongHyeon static int	alc_resume(device_t);
184d68875ebSPyun YongHyeon static void	alc_rxeof(struct alc_softc *, struct rx_rdesc *);
185d68875ebSPyun YongHyeon static int	alc_rxintr(struct alc_softc *, int);
186d68875ebSPyun YongHyeon static void	alc_rxfilter(struct alc_softc *);
187d68875ebSPyun YongHyeon static void	alc_rxvlan(struct alc_softc *);
188d68875ebSPyun YongHyeon static void	alc_setlinkspeed(struct alc_softc *);
189d68875ebSPyun YongHyeon static void	alc_setwol(struct alc_softc *);
190b624ef0aSPyun YongHyeon static void	alc_setwol_813x(struct alc_softc *);
191b624ef0aSPyun YongHyeon static void	alc_setwol_816x(struct alc_softc *);
192d68875ebSPyun YongHyeon static int	alc_shutdown(device_t);
193d68875ebSPyun YongHyeon static void	alc_start(struct ifnet *);
19432341ad6SJohn Baldwin static void	alc_start_locked(struct ifnet *);
195d68875ebSPyun YongHyeon static void	alc_start_queue(struct alc_softc *);
196d68875ebSPyun YongHyeon static void	alc_stats_clear(struct alc_softc *);
197d68875ebSPyun YongHyeon static void	alc_stats_update(struct alc_softc *);
198d68875ebSPyun YongHyeon static void	alc_stop(struct alc_softc *);
199d68875ebSPyun YongHyeon static void	alc_stop_mac(struct alc_softc *);
200d68875ebSPyun YongHyeon static void	alc_stop_queue(struct alc_softc *);
201d68875ebSPyun YongHyeon static int	alc_suspend(device_t);
202d68875ebSPyun YongHyeon static void	alc_sysctl_node(struct alc_softc *);
203d68875ebSPyun YongHyeon static void	alc_tick(void *);
204d68875ebSPyun YongHyeon static void	alc_txeof(struct alc_softc *);
205d68875ebSPyun YongHyeon static void	alc_watchdog(struct alc_softc *);
206d68875ebSPyun YongHyeon static int	sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
207d68875ebSPyun YongHyeon static int	sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS);
208d68875ebSPyun YongHyeon static int	sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS);
209d68875ebSPyun YongHyeon 
210d68875ebSPyun YongHyeon static device_method_t alc_methods[] = {
211d68875ebSPyun YongHyeon 	/* Device interface. */
212d68875ebSPyun YongHyeon 	DEVMETHOD(device_probe,		alc_probe),
213d68875ebSPyun YongHyeon 	DEVMETHOD(device_attach,	alc_attach),
214d68875ebSPyun YongHyeon 	DEVMETHOD(device_detach,	alc_detach),
215d68875ebSPyun YongHyeon 	DEVMETHOD(device_shutdown,	alc_shutdown),
216d68875ebSPyun YongHyeon 	DEVMETHOD(device_suspend,	alc_suspend),
217d68875ebSPyun YongHyeon 	DEVMETHOD(device_resume,	alc_resume),
218d68875ebSPyun YongHyeon 
219d68875ebSPyun YongHyeon 	/* MII interface. */
220d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_readreg,	alc_miibus_readreg),
221d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_writereg,	alc_miibus_writereg),
222d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_statchg,	alc_miibus_statchg),
223d68875ebSPyun YongHyeon 
224d68875ebSPyun YongHyeon 	{ NULL, NULL }
225d68875ebSPyun YongHyeon };
226d68875ebSPyun YongHyeon 
227d68875ebSPyun YongHyeon static driver_t alc_driver = {
228d68875ebSPyun YongHyeon 	"alc",
229d68875ebSPyun YongHyeon 	alc_methods,
230d68875ebSPyun YongHyeon 	sizeof(struct alc_softc)
231d68875ebSPyun YongHyeon };
232d68875ebSPyun YongHyeon 
233d68875ebSPyun YongHyeon static devclass_t alc_devclass;
234d68875ebSPyun YongHyeon 
235d68875ebSPyun YongHyeon DRIVER_MODULE(alc, pci, alc_driver, alc_devclass, 0, 0);
236d68875ebSPyun YongHyeon DRIVER_MODULE(miibus, alc, miibus_driver, miibus_devclass, 0, 0);
237d68875ebSPyun YongHyeon 
238d68875ebSPyun YongHyeon static struct resource_spec alc_res_spec_mem[] = {
239d68875ebSPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
240d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
241d68875ebSPyun YongHyeon };
242d68875ebSPyun YongHyeon 
243d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_legacy[] = {
244d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
245d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
246d68875ebSPyun YongHyeon };
247d68875ebSPyun YongHyeon 
248d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msi[] = {
249d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
250d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
251d68875ebSPyun YongHyeon };
252d68875ebSPyun YongHyeon 
253d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msix[] = {
254d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
255d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
256d68875ebSPyun YongHyeon };
257d68875ebSPyun YongHyeon 
258d68875ebSPyun YongHyeon static uint32_t alc_dma_burst[] = { 128, 256, 512, 1024, 2048, 4096, 0 };
259d68875ebSPyun YongHyeon 
260d68875ebSPyun YongHyeon static int
261d68875ebSPyun YongHyeon alc_miibus_readreg(device_t dev, int phy, int reg)
262d68875ebSPyun YongHyeon {
263d68875ebSPyun YongHyeon 	struct alc_softc *sc;
264b624ef0aSPyun YongHyeon 	int v;
265d68875ebSPyun YongHyeon 
266d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
267b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
268b624ef0aSPyun YongHyeon 		v = alc_mii_readreg_816x(sc, phy, reg);
269b624ef0aSPyun YongHyeon 	else
270b624ef0aSPyun YongHyeon 		v = alc_mii_readreg_813x(sc, phy, reg);
271b624ef0aSPyun YongHyeon 	return (v);
272b624ef0aSPyun YongHyeon }
273b624ef0aSPyun YongHyeon 
274b624ef0aSPyun YongHyeon static uint32_t
275b624ef0aSPyun YongHyeon alc_mii_readreg_813x(struct alc_softc *sc, int phy, int reg)
276b624ef0aSPyun YongHyeon {
277b624ef0aSPyun YongHyeon 	uint32_t v;
278b624ef0aSPyun YongHyeon 	int i;
279d68875ebSPyun YongHyeon 
280e3413501SPyun YongHyeon 	/*
281e3413501SPyun YongHyeon 	 * For AR8132 fast ethernet controller, do not report 1000baseT
282e3413501SPyun YongHyeon 	 * capability to mii(4). Even though AR8132 uses the same
283e3413501SPyun YongHyeon 	 * model/revision number of F1 gigabit PHY, the PHY has no
284e3413501SPyun YongHyeon 	 * ability to establish 1000baseT link.
285e3413501SPyun YongHyeon 	 */
286e3413501SPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0 &&
287e3413501SPyun YongHyeon 	    reg == MII_EXTSR)
288e3413501SPyun YongHyeon 		return (0);
289e3413501SPyun YongHyeon 
290d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
291d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
292d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
293d68875ebSPyun YongHyeon 		DELAY(5);
294d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
295d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
296d68875ebSPyun YongHyeon 			break;
297d68875ebSPyun YongHyeon 	}
298d68875ebSPyun YongHyeon 
299d68875ebSPyun YongHyeon 	if (i == 0) {
300d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy read timeout : %d\n", reg);
301d68875ebSPyun YongHyeon 		return (0);
302d68875ebSPyun YongHyeon 	}
303d68875ebSPyun YongHyeon 
304d68875ebSPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
305d68875ebSPyun YongHyeon }
306d68875ebSPyun YongHyeon 
307b624ef0aSPyun YongHyeon static uint32_t
308b624ef0aSPyun YongHyeon alc_mii_readreg_816x(struct alc_softc *sc, int phy, int reg)
309b624ef0aSPyun YongHyeon {
310b624ef0aSPyun YongHyeon 	uint32_t clk, v;
311b624ef0aSPyun YongHyeon 	int i;
312b624ef0aSPyun YongHyeon 
313b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0)
314b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_128;
315b624ef0aSPyun YongHyeon 	else
316b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_4;
317b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
318b624ef0aSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | clk | MDIO_REG_ADDR(reg));
319b624ef0aSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
320b624ef0aSPyun YongHyeon 		DELAY(5);
321b624ef0aSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
322b624ef0aSPyun YongHyeon 		if ((v & MDIO_OP_BUSY) == 0)
323b624ef0aSPyun YongHyeon 			break;
324b624ef0aSPyun YongHyeon 	}
325b624ef0aSPyun YongHyeon 
326b624ef0aSPyun YongHyeon 	if (i == 0) {
327b624ef0aSPyun YongHyeon 		device_printf(sc->alc_dev, "phy read timeout : %d\n", reg);
328b624ef0aSPyun YongHyeon 		return (0);
329b624ef0aSPyun YongHyeon 	}
330b624ef0aSPyun YongHyeon 
331b624ef0aSPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
332b624ef0aSPyun YongHyeon }
333b624ef0aSPyun YongHyeon 
334d68875ebSPyun YongHyeon static int
335d68875ebSPyun YongHyeon alc_miibus_writereg(device_t dev, int phy, int reg, int val)
336d68875ebSPyun YongHyeon {
337d68875ebSPyun YongHyeon 	struct alc_softc *sc;
338b624ef0aSPyun YongHyeon 	int v;
339d68875ebSPyun YongHyeon 
340d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
341b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
342b624ef0aSPyun YongHyeon 		v = alc_mii_writereg_816x(sc, phy, reg, val);
343b624ef0aSPyun YongHyeon 	else
344b624ef0aSPyun YongHyeon 		v = alc_mii_writereg_813x(sc, phy, reg, val);
345b624ef0aSPyun YongHyeon 	return (v);
346b624ef0aSPyun YongHyeon }
347b624ef0aSPyun YongHyeon 
348b624ef0aSPyun YongHyeon static uint32_t
349b624ef0aSPyun YongHyeon alc_mii_writereg_813x(struct alc_softc *sc, int phy, int reg, int val)
350b624ef0aSPyun YongHyeon {
351b624ef0aSPyun YongHyeon 	uint32_t v;
352b624ef0aSPyun YongHyeon 	int i;
353d68875ebSPyun YongHyeon 
354d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
355d68875ebSPyun YongHyeon 	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
356d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
357d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
358d68875ebSPyun YongHyeon 		DELAY(5);
359d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
360d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
361d68875ebSPyun YongHyeon 			break;
362d68875ebSPyun YongHyeon 	}
363d68875ebSPyun YongHyeon 
364d68875ebSPyun YongHyeon 	if (i == 0)
365d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy write timeout : %d\n", reg);
366d68875ebSPyun YongHyeon 
367d68875ebSPyun YongHyeon 	return (0);
368d68875ebSPyun YongHyeon }
369d68875ebSPyun YongHyeon 
370b624ef0aSPyun YongHyeon static uint32_t
371b624ef0aSPyun YongHyeon alc_mii_writereg_816x(struct alc_softc *sc, int phy, int reg, int val)
372b624ef0aSPyun YongHyeon {
373b624ef0aSPyun YongHyeon 	uint32_t clk, v;
374b624ef0aSPyun YongHyeon 	int i;
375b624ef0aSPyun YongHyeon 
376b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0)
377b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_128;
378b624ef0aSPyun YongHyeon 	else
379b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_4;
380b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
381b624ef0aSPyun YongHyeon 	    ((val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT) | MDIO_REG_ADDR(reg) |
382b624ef0aSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | clk);
383b624ef0aSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
384b624ef0aSPyun YongHyeon 		DELAY(5);
385b624ef0aSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
386b624ef0aSPyun YongHyeon 		if ((v & MDIO_OP_BUSY) == 0)
387b624ef0aSPyun YongHyeon 			break;
388b624ef0aSPyun YongHyeon 	}
389b624ef0aSPyun YongHyeon 
390b624ef0aSPyun YongHyeon 	if (i == 0)
391b624ef0aSPyun YongHyeon 		device_printf(sc->alc_dev, "phy write timeout : %d\n", reg);
392b624ef0aSPyun YongHyeon 
393b624ef0aSPyun YongHyeon 	return (0);
394b624ef0aSPyun YongHyeon }
395b624ef0aSPyun YongHyeon 
396d68875ebSPyun YongHyeon static void
397d68875ebSPyun YongHyeon alc_miibus_statchg(device_t dev)
398d68875ebSPyun YongHyeon {
399d68875ebSPyun YongHyeon 	struct alc_softc *sc;
400d68875ebSPyun YongHyeon 	struct mii_data *mii;
401d68875ebSPyun YongHyeon 	struct ifnet *ifp;
402d68875ebSPyun YongHyeon 	uint32_t reg;
403d68875ebSPyun YongHyeon 
404d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
405d68875ebSPyun YongHyeon 
406d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
407d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
408d68875ebSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
409d68875ebSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
410d68875ebSPyun YongHyeon 		return;
411d68875ebSPyun YongHyeon 
412d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
413d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
414d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
415d68875ebSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
416d68875ebSPyun YongHyeon 		case IFM_10_T:
417d68875ebSPyun YongHyeon 		case IFM_100_TX:
418d68875ebSPyun YongHyeon 			sc->alc_flags |= ALC_FLAG_LINK;
419d68875ebSPyun YongHyeon 			break;
420d68875ebSPyun YongHyeon 		case IFM_1000_T:
421d68875ebSPyun YongHyeon 			if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
422d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_LINK;
423d68875ebSPyun YongHyeon 			break;
424d68875ebSPyun YongHyeon 		default:
425d68875ebSPyun YongHyeon 			break;
426d68875ebSPyun YongHyeon 		}
427d68875ebSPyun YongHyeon 	}
428d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
429d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
430d68875ebSPyun YongHyeon 
431d68875ebSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
432d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
433d68875ebSPyun YongHyeon 		alc_start_queue(sc);
434d68875ebSPyun YongHyeon 		alc_mac_config(sc);
435d68875ebSPyun YongHyeon 		/* Re-enable Tx/Rx MACs. */
436d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MAC_CFG);
437d68875ebSPyun YongHyeon 		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
438d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
439b624ef0aSPyun YongHyeon 	}
440b624ef0aSPyun YongHyeon 	alc_aspm(sc, 0, IFM_SUBTYPE(mii->mii_media_active));
441b624ef0aSPyun YongHyeon 	alc_dsp_fixup(sc, IFM_SUBTYPE(mii->mii_media_active));
442b624ef0aSPyun YongHyeon }
443b624ef0aSPyun YongHyeon 
444b624ef0aSPyun YongHyeon static uint32_t
445b624ef0aSPyun YongHyeon alc_miidbg_readreg(struct alc_softc *sc, int reg)
446b624ef0aSPyun YongHyeon {
447b624ef0aSPyun YongHyeon 
448b624ef0aSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
449b624ef0aSPyun YongHyeon 	    reg);
450b624ef0aSPyun YongHyeon 	return (alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
451b624ef0aSPyun YongHyeon 	    ALC_MII_DBG_DATA));
452b624ef0aSPyun YongHyeon }
453b624ef0aSPyun YongHyeon 
454b624ef0aSPyun YongHyeon static uint32_t
455b624ef0aSPyun YongHyeon alc_miidbg_writereg(struct alc_softc *sc, int reg, int val)
456b624ef0aSPyun YongHyeon {
457b624ef0aSPyun YongHyeon 
458b624ef0aSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
459b624ef0aSPyun YongHyeon 	    reg);
460b624ef0aSPyun YongHyeon 	return (alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
461b624ef0aSPyun YongHyeon 	    ALC_MII_DBG_DATA, val));
462b624ef0aSPyun YongHyeon }
463b624ef0aSPyun YongHyeon 
464b624ef0aSPyun YongHyeon static uint32_t
465b624ef0aSPyun YongHyeon alc_miiext_readreg(struct alc_softc *sc, int devaddr, int reg)
466b624ef0aSPyun YongHyeon {
467b624ef0aSPyun YongHyeon 	uint32_t clk, v;
468b624ef0aSPyun YongHyeon 	int i;
469b624ef0aSPyun YongHyeon 
470b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_EXT_MDIO, EXT_MDIO_REG(reg) |
471b624ef0aSPyun YongHyeon 	    EXT_MDIO_DEVADDR(devaddr));
472b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0)
473b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_128;
474b624ef0aSPyun YongHyeon 	else
475b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_4;
476b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
477b624ef0aSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | clk | MDIO_MODE_EXT);
478b624ef0aSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
479b624ef0aSPyun YongHyeon 		DELAY(5);
480b624ef0aSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
481b624ef0aSPyun YongHyeon 		if ((v & MDIO_OP_BUSY) == 0)
482b624ef0aSPyun YongHyeon 			break;
483b624ef0aSPyun YongHyeon 	}
484b624ef0aSPyun YongHyeon 
485b624ef0aSPyun YongHyeon 	if (i == 0) {
486b624ef0aSPyun YongHyeon 		device_printf(sc->alc_dev, "phy ext read timeout : %d, %d\n",
487b624ef0aSPyun YongHyeon 		    devaddr, reg);
488b624ef0aSPyun YongHyeon 		return (0);
489b624ef0aSPyun YongHyeon 	}
490b624ef0aSPyun YongHyeon 
491b624ef0aSPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
492b624ef0aSPyun YongHyeon }
493b624ef0aSPyun YongHyeon 
494b624ef0aSPyun YongHyeon static uint32_t
495b624ef0aSPyun YongHyeon alc_miiext_writereg(struct alc_softc *sc, int devaddr, int reg, int val)
496b624ef0aSPyun YongHyeon {
497b624ef0aSPyun YongHyeon 	uint32_t clk, v;
498b624ef0aSPyun YongHyeon 	int i;
499b624ef0aSPyun YongHyeon 
500b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_EXT_MDIO, EXT_MDIO_REG(reg) |
501b624ef0aSPyun YongHyeon 	    EXT_MDIO_DEVADDR(devaddr));
502b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0)
503b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_128;
504b624ef0aSPyun YongHyeon 	else
505b624ef0aSPyun YongHyeon 		clk = MDIO_CLK_25_4;
506b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
507b624ef0aSPyun YongHyeon 	    ((val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT) |
508b624ef0aSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | clk | MDIO_MODE_EXT);
509b624ef0aSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
510b624ef0aSPyun YongHyeon 		DELAY(5);
511b624ef0aSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
512b624ef0aSPyun YongHyeon 		if ((v & MDIO_OP_BUSY) == 0)
513b624ef0aSPyun YongHyeon 			break;
514b624ef0aSPyun YongHyeon 	}
515b624ef0aSPyun YongHyeon 
516b624ef0aSPyun YongHyeon 	if (i == 0)
517b624ef0aSPyun YongHyeon 		device_printf(sc->alc_dev, "phy ext write timeout : %d, %d\n",
518b624ef0aSPyun YongHyeon 		    devaddr, reg);
519b624ef0aSPyun YongHyeon 
520b624ef0aSPyun YongHyeon 	return (0);
521b624ef0aSPyun YongHyeon }
522b624ef0aSPyun YongHyeon 
523b624ef0aSPyun YongHyeon static void
524b624ef0aSPyun YongHyeon alc_dsp_fixup(struct alc_softc *sc, int media)
525b624ef0aSPyun YongHyeon {
526b624ef0aSPyun YongHyeon 	uint16_t agc, len, val;
527b624ef0aSPyun YongHyeon 
528b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
529b624ef0aSPyun YongHyeon 		return;
530b624ef0aSPyun YongHyeon 	if (AR816X_REV(sc->alc_rev) >= AR816X_REV_C0)
531b624ef0aSPyun YongHyeon 		return;
532b624ef0aSPyun YongHyeon 
533b624ef0aSPyun YongHyeon 	/*
534b624ef0aSPyun YongHyeon 	 * Vendor PHY magic.
535b624ef0aSPyun YongHyeon 	 * 1000BT/AZ, wrong cable length
536b624ef0aSPyun YongHyeon 	 */
537b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
538b624ef0aSPyun YongHyeon 		len = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL6);
539b624ef0aSPyun YongHyeon 		len = (len >> EXT_CLDCTL6_CAB_LEN_SHIFT) &
540b624ef0aSPyun YongHyeon 		    EXT_CLDCTL6_CAB_LEN_MASK;
541b624ef0aSPyun YongHyeon 		agc = alc_miidbg_readreg(sc, MII_DBG_AGC);
542b624ef0aSPyun YongHyeon 		agc = (agc >> DBG_AGC_2_VGA_SHIFT) & DBG_AGC_2_VGA_MASK;
543b624ef0aSPyun YongHyeon 		if ((media == IFM_1000_T && len > EXT_CLDCTL6_CAB_LEN_SHORT1G &&
544b624ef0aSPyun YongHyeon 		    agc > DBG_AGC_LONG1G_LIMT) ||
545b624ef0aSPyun YongHyeon 		    (media == IFM_100_TX && len > DBG_AGC_LONG100M_LIMT &&
546b624ef0aSPyun YongHyeon 		    agc > DBG_AGC_LONG1G_LIMT)) {
547b624ef0aSPyun YongHyeon 			alc_miidbg_writereg(sc, MII_DBG_AZ_ANADECT,
548b624ef0aSPyun YongHyeon 			    DBG_AZ_ANADECT_LONG);
549b624ef0aSPyun YongHyeon 			val = alc_miiext_readreg(sc, MII_EXT_ANEG,
550b624ef0aSPyun YongHyeon 			    MII_EXT_ANEG_AFE);
551b624ef0aSPyun YongHyeon 			val |= ANEG_AFEE_10BT_100M_TH;
552b624ef0aSPyun YongHyeon 			alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE,
553b624ef0aSPyun YongHyeon 			    val);
554b624ef0aSPyun YongHyeon 		} else {
555b624ef0aSPyun YongHyeon 			alc_miidbg_writereg(sc, MII_DBG_AZ_ANADECT,
556b624ef0aSPyun YongHyeon 			    DBG_AZ_ANADECT_DEFAULT);
557b624ef0aSPyun YongHyeon 			val = alc_miiext_readreg(sc, MII_EXT_ANEG,
558b624ef0aSPyun YongHyeon 			    MII_EXT_ANEG_AFE);
559b624ef0aSPyun YongHyeon 			val &= ~ANEG_AFEE_10BT_100M_TH;
560b624ef0aSPyun YongHyeon 			alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE,
561b624ef0aSPyun YongHyeon 			    val);
562b624ef0aSPyun YongHyeon 		}
563b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0 &&
564b624ef0aSPyun YongHyeon 		    AR816X_REV(sc->alc_rev) == AR816X_REV_B0) {
565b624ef0aSPyun YongHyeon 			if (media == IFM_1000_T) {
566b624ef0aSPyun YongHyeon 				/*
567b624ef0aSPyun YongHyeon 				 * Giga link threshold, raise the tolerance of
568b624ef0aSPyun YongHyeon 				 * noise 50%.
569b624ef0aSPyun YongHyeon 				 */
570b624ef0aSPyun YongHyeon 				val = alc_miidbg_readreg(sc, MII_DBG_MSE20DB);
571b624ef0aSPyun YongHyeon 				val &= ~DBG_MSE20DB_TH_MASK;
572b624ef0aSPyun YongHyeon 				val |= (DBG_MSE20DB_TH_HI <<
573b624ef0aSPyun YongHyeon 				    DBG_MSE20DB_TH_SHIFT);
574b624ef0aSPyun YongHyeon 				alc_miidbg_writereg(sc, MII_DBG_MSE20DB, val);
575b624ef0aSPyun YongHyeon 			} else if (media == IFM_100_TX)
576b624ef0aSPyun YongHyeon 				alc_miidbg_writereg(sc, MII_DBG_MSE16DB,
577b624ef0aSPyun YongHyeon 				    DBG_MSE16DB_UP);
578b624ef0aSPyun YongHyeon 		}
579b624ef0aSPyun YongHyeon 	} else {
580b624ef0aSPyun YongHyeon 		val = alc_miiext_readreg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE);
581b624ef0aSPyun YongHyeon 		val &= ~ANEG_AFEE_10BT_100M_TH;
582b624ef0aSPyun YongHyeon 		alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE, val);
583b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0 &&
584b624ef0aSPyun YongHyeon 		    AR816X_REV(sc->alc_rev) == AR816X_REV_B0) {
585b624ef0aSPyun YongHyeon 			alc_miidbg_writereg(sc, MII_DBG_MSE16DB,
586b624ef0aSPyun YongHyeon 			    DBG_MSE16DB_DOWN);
587b624ef0aSPyun YongHyeon 			val = alc_miidbg_readreg(sc, MII_DBG_MSE20DB);
588b624ef0aSPyun YongHyeon 			val &= ~DBG_MSE20DB_TH_MASK;
589b624ef0aSPyun YongHyeon 			val |= (DBG_MSE20DB_TH_DEFAULT << DBG_MSE20DB_TH_SHIFT);
590b624ef0aSPyun YongHyeon 			alc_miidbg_writereg(sc, MII_DBG_MSE20DB, val);
591b624ef0aSPyun YongHyeon 		}
592d68875ebSPyun YongHyeon 	}
593d0b2f7efSPyun YongHyeon }
594d68875ebSPyun YongHyeon 
595d68875ebSPyun YongHyeon static void
596d68875ebSPyun YongHyeon alc_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
597d68875ebSPyun YongHyeon {
598d68875ebSPyun YongHyeon 	struct alc_softc *sc;
599d68875ebSPyun YongHyeon 	struct mii_data *mii;
600d68875ebSPyun YongHyeon 
601d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
602d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
603d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
604d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
605d68875ebSPyun YongHyeon 		return;
606d68875ebSPyun YongHyeon 	}
607d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
608d68875ebSPyun YongHyeon 
609d68875ebSPyun YongHyeon 	mii_pollstat(mii);
610d68875ebSPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
611d68875ebSPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
61257c81d92SPyun YongHyeon 	ALC_UNLOCK(sc);
613d68875ebSPyun YongHyeon }
614d68875ebSPyun YongHyeon 
615d68875ebSPyun YongHyeon static int
616d68875ebSPyun YongHyeon alc_mediachange(struct ifnet *ifp)
617d68875ebSPyun YongHyeon {
618d68875ebSPyun YongHyeon 	struct alc_softc *sc;
619d68875ebSPyun YongHyeon 	int error;
620d68875ebSPyun YongHyeon 
621d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
622d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
623b624ef0aSPyun YongHyeon 	error = alc_mediachange_locked(sc);
624b624ef0aSPyun YongHyeon 	ALC_UNLOCK(sc);
625b624ef0aSPyun YongHyeon 
626b624ef0aSPyun YongHyeon 	return (error);
627b624ef0aSPyun YongHyeon }
628b624ef0aSPyun YongHyeon 
629b624ef0aSPyun YongHyeon static int
630b624ef0aSPyun YongHyeon alc_mediachange_locked(struct alc_softc *sc)
631b624ef0aSPyun YongHyeon {
632b624ef0aSPyun YongHyeon 	struct mii_data *mii;
633b624ef0aSPyun YongHyeon 	struct mii_softc *miisc;
634b624ef0aSPyun YongHyeon 	int error;
635b624ef0aSPyun YongHyeon 
636b624ef0aSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
637b624ef0aSPyun YongHyeon 
638d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
639d68875ebSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
6403fcb7a53SMarius Strobl 		PHY_RESET(miisc);
641d68875ebSPyun YongHyeon 	error = mii_mediachg(mii);
642d68875ebSPyun YongHyeon 
643d68875ebSPyun YongHyeon 	return (error);
644d68875ebSPyun YongHyeon }
645d68875ebSPyun YongHyeon 
6462f70cceaSPyun YongHyeon static struct alc_ident *
6472f70cceaSPyun YongHyeon alc_find_ident(device_t dev)
648d68875ebSPyun YongHyeon {
6492f70cceaSPyun YongHyeon 	struct alc_ident *ident;
650d68875ebSPyun YongHyeon 	uint16_t vendor, devid;
651d68875ebSPyun YongHyeon 
652d68875ebSPyun YongHyeon 	vendor = pci_get_vendor(dev);
653d68875ebSPyun YongHyeon 	devid = pci_get_device(dev);
6542f70cceaSPyun YongHyeon 	for (ident = alc_ident_table; ident->name != NULL; ident++) {
6552f70cceaSPyun YongHyeon 		if (vendor == ident->vendorid && devid == ident->deviceid)
6562f70cceaSPyun YongHyeon 			return (ident);
657d68875ebSPyun YongHyeon 	}
6582f70cceaSPyun YongHyeon 
6592f70cceaSPyun YongHyeon 	return (NULL);
6602f70cceaSPyun YongHyeon }
6612f70cceaSPyun YongHyeon 
6622f70cceaSPyun YongHyeon static int
6632f70cceaSPyun YongHyeon alc_probe(device_t dev)
6642f70cceaSPyun YongHyeon {
6652f70cceaSPyun YongHyeon 	struct alc_ident *ident;
6662f70cceaSPyun YongHyeon 
6672f70cceaSPyun YongHyeon 	ident = alc_find_ident(dev);
6682f70cceaSPyun YongHyeon 	if (ident != NULL) {
6692f70cceaSPyun YongHyeon 		device_set_desc(dev, ident->name);
6702f70cceaSPyun YongHyeon 		return (BUS_PROBE_DEFAULT);
671d68875ebSPyun YongHyeon 	}
672d68875ebSPyun YongHyeon 
673d68875ebSPyun YongHyeon 	return (ENXIO);
674d68875ebSPyun YongHyeon }
675d68875ebSPyun YongHyeon 
676d68875ebSPyun YongHyeon static void
677d68875ebSPyun YongHyeon alc_get_macaddr(struct alc_softc *sc)
678d68875ebSPyun YongHyeon {
679b624ef0aSPyun YongHyeon 
680b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
681b624ef0aSPyun YongHyeon 		alc_get_macaddr_816x(sc);
682b624ef0aSPyun YongHyeon 	else
683b624ef0aSPyun YongHyeon 		alc_get_macaddr_813x(sc);
684b624ef0aSPyun YongHyeon }
685b624ef0aSPyun YongHyeon 
686b624ef0aSPyun YongHyeon static void
687b624ef0aSPyun YongHyeon alc_get_macaddr_813x(struct alc_softc *sc)
688b624ef0aSPyun YongHyeon {
689b624ef0aSPyun YongHyeon 	uint32_t opt;
6902f70cceaSPyun YongHyeon 	uint16_t val;
6912f70cceaSPyun YongHyeon 	int eeprom, i;
692d68875ebSPyun YongHyeon 
6932f70cceaSPyun YongHyeon 	eeprom = 0;
694d68875ebSPyun YongHyeon 	opt = CSR_READ_4(sc, ALC_OPT_CFG);
6952f70cceaSPyun YongHyeon 	if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_OTP_SEL) != 0 &&
6962f70cceaSPyun YongHyeon 	    (CSR_READ_4(sc, ALC_TWSI_DEBUG) & TWSI_DEBUG_DEV_EXIST) != 0) {
697d68875ebSPyun YongHyeon 		/*
698d68875ebSPyun YongHyeon 		 * EEPROM found, let TWSI reload EEPROM configuration.
699d68875ebSPyun YongHyeon 		 * This will set ethernet address of controller.
700d68875ebSPyun YongHyeon 		 */
7012f70cceaSPyun YongHyeon 		eeprom++;
7022f70cceaSPyun YongHyeon 		switch (sc->alc_ident->deviceid) {
7032f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8131:
7042f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8132:
705d68875ebSPyun YongHyeon 			if ((opt & OPT_CFG_CLK_ENB) == 0) {
706d68875ebSPyun YongHyeon 				opt |= OPT_CFG_CLK_ENB;
707d68875ebSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
708d68875ebSPyun YongHyeon 				CSR_READ_4(sc, ALC_OPT_CFG);
709d68875ebSPyun YongHyeon 				DELAY(1000);
710d68875ebSPyun YongHyeon 			}
7112f70cceaSPyun YongHyeon 			break;
7122f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151:
7132f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151_V2:
7142f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B:
7152f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B2:
7162f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7172f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x00);
7182f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
7192f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
7202f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7212f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val & 0xFF7F);
7222f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7232f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x3B);
7242f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
7252f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
7262f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7272f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val | 0x0008);
7282f70cceaSPyun YongHyeon 			DELAY(20);
7292f70cceaSPyun YongHyeon 			break;
7302f70cceaSPyun YongHyeon 		}
7312f70cceaSPyun YongHyeon 
7322f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG,
7332f70cceaSPyun YongHyeon 		    CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB);
7342f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
7352f70cceaSPyun YongHyeon 		CSR_READ_4(sc, ALC_WOL_CFG);
7362f70cceaSPyun YongHyeon 
737d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TWSI_CFG, CSR_READ_4(sc, ALC_TWSI_CFG) |
738d68875ebSPyun YongHyeon 		    TWSI_CFG_SW_LD_START);
739d68875ebSPyun YongHyeon 		for (i = 100; i > 0; i--) {
740d68875ebSPyun YongHyeon 			DELAY(1000);
741d68875ebSPyun YongHyeon 			if ((CSR_READ_4(sc, ALC_TWSI_CFG) &
742d68875ebSPyun YongHyeon 			    TWSI_CFG_SW_LD_START) == 0)
743d68875ebSPyun YongHyeon 				break;
744d68875ebSPyun YongHyeon 		}
745d68875ebSPyun YongHyeon 		if (i == 0)
746d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
747d68875ebSPyun YongHyeon 			    "reloading EEPROM timeout!\n");
748d68875ebSPyun YongHyeon 	} else {
749d68875ebSPyun YongHyeon 		if (bootverbose)
750d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "EEPROM not found!\n");
751d68875ebSPyun YongHyeon 	}
7522f70cceaSPyun YongHyeon 	if (eeprom != 0) {
7532f70cceaSPyun YongHyeon 		switch (sc->alc_ident->deviceid) {
7542f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8131:
7552f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8132:
756d68875ebSPyun YongHyeon 			if ((opt & OPT_CFG_CLK_ENB) != 0) {
757d68875ebSPyun YongHyeon 				opt &= ~OPT_CFG_CLK_ENB;
758d68875ebSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
759d68875ebSPyun YongHyeon 				CSR_READ_4(sc, ALC_OPT_CFG);
760d68875ebSPyun YongHyeon 				DELAY(1000);
761d68875ebSPyun YongHyeon 			}
7622f70cceaSPyun YongHyeon 			break;
7632f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151:
7642f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151_V2:
7652f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B:
7662f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B2:
7672f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7682f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x00);
7692f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
7702f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
7712f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7722f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val | 0x0080);
7732f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7742f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x3B);
7752f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
7762f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
7772f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
7782f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val & 0xFFF7);
7792f70cceaSPyun YongHyeon 			DELAY(20);
7802f70cceaSPyun YongHyeon 			break;
7812f70cceaSPyun YongHyeon 		}
7822f70cceaSPyun YongHyeon 	}
783d68875ebSPyun YongHyeon 
784b624ef0aSPyun YongHyeon 	alc_get_macaddr_par(sc);
785b624ef0aSPyun YongHyeon }
786b624ef0aSPyun YongHyeon 
787b624ef0aSPyun YongHyeon static void
788b624ef0aSPyun YongHyeon alc_get_macaddr_816x(struct alc_softc *sc)
789b624ef0aSPyun YongHyeon {
790b624ef0aSPyun YongHyeon 	uint32_t reg;
791b624ef0aSPyun YongHyeon 	int i, reloaded;
792b624ef0aSPyun YongHyeon 
793b624ef0aSPyun YongHyeon 	reloaded = 0;
794b624ef0aSPyun YongHyeon 	/* Try to reload station address via TWSI. */
795b624ef0aSPyun YongHyeon 	for (i = 100; i > 0; i--) {
796b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_SLD);
797b624ef0aSPyun YongHyeon 		if ((reg & (SLD_PROGRESS | SLD_START)) == 0)
798b624ef0aSPyun YongHyeon 			break;
799b624ef0aSPyun YongHyeon 		DELAY(1000);
800b624ef0aSPyun YongHyeon 	}
801b624ef0aSPyun YongHyeon 	if (i != 0) {
802b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SLD, reg | SLD_START);
803b624ef0aSPyun YongHyeon 		for (i = 100; i > 0; i--) {
804b624ef0aSPyun YongHyeon 			DELAY(1000);
805b624ef0aSPyun YongHyeon 			reg = CSR_READ_4(sc, ALC_SLD);
806b624ef0aSPyun YongHyeon 			if ((reg & SLD_START) == 0)
807b624ef0aSPyun YongHyeon 				break;
808b624ef0aSPyun YongHyeon 		}
809b624ef0aSPyun YongHyeon 		if (i != 0)
810b624ef0aSPyun YongHyeon 			reloaded++;
811b624ef0aSPyun YongHyeon 		else if (bootverbose)
812b624ef0aSPyun YongHyeon 			device_printf(sc->alc_dev,
813b624ef0aSPyun YongHyeon 			    "reloading station address via TWSI timed out!\n");
814b624ef0aSPyun YongHyeon 	}
815b624ef0aSPyun YongHyeon 
816b624ef0aSPyun YongHyeon 	/* Try to reload station address from EEPROM or FLASH. */
817b624ef0aSPyun YongHyeon 	if (reloaded == 0) {
818b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_EEPROM_LD);
819b624ef0aSPyun YongHyeon 		if ((reg & (EEPROM_LD_EEPROM_EXIST |
820b624ef0aSPyun YongHyeon 		    EEPROM_LD_FLASH_EXIST)) != 0) {
821b624ef0aSPyun YongHyeon 			for (i = 100; i > 0; i--) {
822b624ef0aSPyun YongHyeon 				reg = CSR_READ_4(sc, ALC_EEPROM_LD);
823b624ef0aSPyun YongHyeon 				if ((reg & (EEPROM_LD_PROGRESS |
824b624ef0aSPyun YongHyeon 				    EEPROM_LD_START)) == 0)
825b624ef0aSPyun YongHyeon 					break;
826b624ef0aSPyun YongHyeon 				DELAY(1000);
827b624ef0aSPyun YongHyeon 			}
828b624ef0aSPyun YongHyeon 			if (i != 0) {
829b624ef0aSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_EEPROM_LD, reg |
830b624ef0aSPyun YongHyeon 				    EEPROM_LD_START);
831b624ef0aSPyun YongHyeon 				for (i = 100; i > 0; i--) {
832b624ef0aSPyun YongHyeon 					DELAY(1000);
833b624ef0aSPyun YongHyeon 					reg = CSR_READ_4(sc, ALC_EEPROM_LD);
834b624ef0aSPyun YongHyeon 					if ((reg & EEPROM_LD_START) == 0)
835b624ef0aSPyun YongHyeon 						break;
836b624ef0aSPyun YongHyeon 				}
837b624ef0aSPyun YongHyeon 			} else if (bootverbose)
838b624ef0aSPyun YongHyeon 				device_printf(sc->alc_dev,
839b624ef0aSPyun YongHyeon 				    "reloading EEPROM/FLASH timed out!\n");
840b624ef0aSPyun YongHyeon 		}
841b624ef0aSPyun YongHyeon 	}
842b624ef0aSPyun YongHyeon 
843b624ef0aSPyun YongHyeon 	alc_get_macaddr_par(sc);
844b624ef0aSPyun YongHyeon }
845b624ef0aSPyun YongHyeon 
846b624ef0aSPyun YongHyeon static void
847b624ef0aSPyun YongHyeon alc_get_macaddr_par(struct alc_softc *sc)
848b624ef0aSPyun YongHyeon {
849b624ef0aSPyun YongHyeon 	uint32_t ea[2];
850b624ef0aSPyun YongHyeon 
851d68875ebSPyun YongHyeon 	ea[0] = CSR_READ_4(sc, ALC_PAR0);
852d68875ebSPyun YongHyeon 	ea[1] = CSR_READ_4(sc, ALC_PAR1);
853d68875ebSPyun YongHyeon 	sc->alc_eaddr[0] = (ea[1] >> 8) & 0xFF;
854d68875ebSPyun YongHyeon 	sc->alc_eaddr[1] = (ea[1] >> 0) & 0xFF;
855d68875ebSPyun YongHyeon 	sc->alc_eaddr[2] = (ea[0] >> 24) & 0xFF;
856d68875ebSPyun YongHyeon 	sc->alc_eaddr[3] = (ea[0] >> 16) & 0xFF;
857d68875ebSPyun YongHyeon 	sc->alc_eaddr[4] = (ea[0] >> 8) & 0xFF;
858d68875ebSPyun YongHyeon 	sc->alc_eaddr[5] = (ea[0] >> 0) & 0xFF;
859d68875ebSPyun YongHyeon }
860d68875ebSPyun YongHyeon 
861d68875ebSPyun YongHyeon static void
862d68875ebSPyun YongHyeon alc_disable_l0s_l1(struct alc_softc *sc)
863d68875ebSPyun YongHyeon {
864d68875ebSPyun YongHyeon 	uint32_t pmcfg;
865d68875ebSPyun YongHyeon 
866b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
867d68875ebSPyun YongHyeon 		/* Another magic from vendor. */
868d68875ebSPyun YongHyeon 		pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
869d68875ebSPyun YongHyeon 		pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_CLK_SWH_L1 |
870b624ef0aSPyun YongHyeon 		    PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB |
871b624ef0aSPyun YongHyeon 		    PM_CFG_MAC_ASPM_CHK | PM_CFG_SERDES_PD_EX_L1);
872b624ef0aSPyun YongHyeon 		pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB |
873b624ef0aSPyun YongHyeon 		    PM_CFG_SERDES_PLL_L1_ENB | PM_CFG_SERDES_L1_ENB;
874d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
875d68875ebSPyun YongHyeon 	}
876b624ef0aSPyun YongHyeon }
877d68875ebSPyun YongHyeon 
878d68875ebSPyun YongHyeon static void
879d68875ebSPyun YongHyeon alc_phy_reset(struct alc_softc *sc)
880d68875ebSPyun YongHyeon {
881b624ef0aSPyun YongHyeon 
882b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
883b624ef0aSPyun YongHyeon 		alc_phy_reset_816x(sc);
884b624ef0aSPyun YongHyeon 	else
885b624ef0aSPyun YongHyeon 		alc_phy_reset_813x(sc);
886b624ef0aSPyun YongHyeon }
887b624ef0aSPyun YongHyeon 
888b624ef0aSPyun YongHyeon static void
889b624ef0aSPyun YongHyeon alc_phy_reset_813x(struct alc_softc *sc)
890b624ef0aSPyun YongHyeon {
891d68875ebSPyun YongHyeon 	uint16_t data;
892d68875ebSPyun YongHyeon 
893d68875ebSPyun YongHyeon 	/* Reset magic from Linux. */
894462d5251SPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_SEL_ANA_RESET);
895d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
896d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
897d68875ebSPyun YongHyeon 
898462d5251SPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET |
899d68875ebSPyun YongHyeon 	    GPHY_CFG_SEL_ANA_RESET);
900d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
901d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
902d68875ebSPyun YongHyeon 
9032f70cceaSPyun YongHyeon 	/* DSP fixup, Vendor magic. */
9042f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) {
9052f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9062f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x000A);
9072f70cceaSPyun YongHyeon 		data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
9082f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA);
9092f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9102f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, data & 0xDFFF);
9112f70cceaSPyun YongHyeon 	}
9122f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
9132f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
9142f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
9152f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) {
9162f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9172f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x003B);
9182f70cceaSPyun YongHyeon 		data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
9192f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA);
9202f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9212f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, data & 0xFFF7);
9222f70cceaSPyun YongHyeon 		DELAY(20 * 1000);
9232f70cceaSPyun YongHyeon 	}
9242f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151) {
9252f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9262f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x0029);
9272f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9282f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, 0x929D);
9292f70cceaSPyun YongHyeon 	}
9302f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 ||
9312f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132 ||
9322f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
9332f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) {
9342f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9352f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x0029);
9362f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
9372f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, 0xB6DD);
9382f70cceaSPyun YongHyeon 	}
9392f70cceaSPyun YongHyeon 
940d68875ebSPyun YongHyeon 	/* Load DSP codes, vendor magic. */
941d68875ebSPyun YongHyeon 	data = ANA_LOOP_SEL_10BT | ANA_EN_MASK_TB | ANA_EN_10BT_IDLE |
942d68875ebSPyun YongHyeon 	    ((1 << ANA_INTERVAL_SEL_TIMER_SHIFT) & ANA_INTERVAL_SEL_TIMER_MASK);
943d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
944d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG18);
945d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
946d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
947d68875ebSPyun YongHyeon 
948d68875ebSPyun YongHyeon 	data = ((2 << ANA_SERDES_CDR_BW_SHIFT) & ANA_SERDES_CDR_BW_MASK) |
949d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_DEEM | ANA_SERDES_SEL_HSP | ANA_SERDES_EN_PLL |
950d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_LCKDT;
951d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
952d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG5);
953d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
954d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
955d68875ebSPyun YongHyeon 
956d68875ebSPyun YongHyeon 	data = ((44 << ANA_LONG_CABLE_TH_100_SHIFT) &
957d68875ebSPyun YongHyeon 	    ANA_LONG_CABLE_TH_100_MASK) |
958d68875ebSPyun YongHyeon 	    ((33 << ANA_SHORT_CABLE_TH_100_SHIFT) &
959d68875ebSPyun YongHyeon 	    ANA_SHORT_CABLE_TH_100_SHIFT) |
960d68875ebSPyun YongHyeon 	    ANA_BP_BAD_LINK_ACCUM | ANA_BP_SMALL_BW;
961d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
962d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG54);
963d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
964d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
965d68875ebSPyun YongHyeon 
966d68875ebSPyun YongHyeon 	data = ((11 << ANA_IECHO_ADJ_3_SHIFT) & ANA_IECHO_ADJ_3_MASK) |
967d68875ebSPyun YongHyeon 	    ((11 << ANA_IECHO_ADJ_2_SHIFT) & ANA_IECHO_ADJ_2_MASK) |
968d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_1_SHIFT) & ANA_IECHO_ADJ_1_MASK) |
969d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_0_SHIFT) & ANA_IECHO_ADJ_0_MASK);
970d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
971d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG4);
972d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
973d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
974d68875ebSPyun YongHyeon 
975d68875ebSPyun YongHyeon 	data = ((7 & ANA_MANUL_SWICH_ON_SHIFT) & ANA_MANUL_SWICH_ON_MASK) |
976d68875ebSPyun YongHyeon 	    ANA_RESTART_CAL | ANA_MAN_ENABLE | ANA_SEL_HSP | ANA_EN_HB |
977d68875ebSPyun YongHyeon 	    ANA_OEN_125M;
978d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
979d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG0);
980d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
981d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
982d68875ebSPyun YongHyeon 	DELAY(1000);
983462d5251SPyun YongHyeon 
984462d5251SPyun YongHyeon 	/* Disable hibernation. */
985462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
986462d5251SPyun YongHyeon 	    0x0029);
987462d5251SPyun YongHyeon 	data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
988462d5251SPyun YongHyeon 	    ALC_MII_DBG_DATA);
989462d5251SPyun YongHyeon 	data &= ~0x8000;
990462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA,
991462d5251SPyun YongHyeon 	    data);
992462d5251SPyun YongHyeon 
993462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
994462d5251SPyun YongHyeon 	    0x000B);
995462d5251SPyun YongHyeon 	data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
996462d5251SPyun YongHyeon 	    ALC_MII_DBG_DATA);
997462d5251SPyun YongHyeon 	data &= ~0x8000;
998462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA,
999462d5251SPyun YongHyeon 	    data);
1000d68875ebSPyun YongHyeon }
1001d68875ebSPyun YongHyeon 
1002d68875ebSPyun YongHyeon static void
1003b624ef0aSPyun YongHyeon alc_phy_reset_816x(struct alc_softc *sc)
1004b624ef0aSPyun YongHyeon {
1005b624ef0aSPyun YongHyeon 	uint32_t val;
1006b624ef0aSPyun YongHyeon 
1007b624ef0aSPyun YongHyeon 	val = CSR_READ_4(sc, ALC_GPHY_CFG);
1008b624ef0aSPyun YongHyeon 	val &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE |
1009b624ef0aSPyun YongHyeon 	    GPHY_CFG_GATE_25M_ENB | GPHY_CFG_PHY_IDDQ | GPHY_CFG_PHY_PLL_ON |
1010b624ef0aSPyun YongHyeon 	    GPHY_CFG_PWDOWN_HW | GPHY_CFG_100AB_ENB);
1011b624ef0aSPyun YongHyeon 	val |= GPHY_CFG_SEL_ANA_RESET;
1012b624ef0aSPyun YongHyeon #ifdef notyet
1013b624ef0aSPyun YongHyeon 	val |= GPHY_CFG_HIB_PULSE | GPHY_CFG_HIB_EN | GPHY_CFG_SEL_ANA_RESET;
1014b624ef0aSPyun YongHyeon #else
1015b624ef0aSPyun YongHyeon 	/* Disable PHY hibernation. */
1016b624ef0aSPyun YongHyeon 	val &= ~(GPHY_CFG_HIB_PULSE | GPHY_CFG_HIB_EN);
1017b624ef0aSPyun YongHyeon #endif
1018b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_GPHY_CFG, val);
1019b624ef0aSPyun YongHyeon 	DELAY(10);
1020b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_GPHY_CFG, val | GPHY_CFG_EXT_RESET);
1021b624ef0aSPyun YongHyeon 	DELAY(800);
1022b624ef0aSPyun YongHyeon 
1023b624ef0aSPyun YongHyeon 	/* Vendor PHY magic. */
1024b624ef0aSPyun YongHyeon #ifdef notyet
1025b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_LEGCYPS, DBG_LEGCYPS_DEFAULT);
1026b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_SYSMODCTL, DBG_SYSMODCTL_DEFAULT);
1027b624ef0aSPyun YongHyeon 	alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_VDRVBIAS,
1028b624ef0aSPyun YongHyeon 	    EXT_VDRVBIAS_DEFAULT);
1029b624ef0aSPyun YongHyeon #else
1030b624ef0aSPyun YongHyeon 	/* Disable PHY hibernation. */
1031b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_LEGCYPS,
1032b624ef0aSPyun YongHyeon 	    DBG_LEGCYPS_DEFAULT & ~DBG_LEGCYPS_ENB);
1033b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_HIBNEG,
1034b624ef0aSPyun YongHyeon 	    DBG_HIBNEG_DEFAULT & ~(DBG_HIBNEG_PSHIB_EN | DBG_HIBNEG_HIB_PULSE));
1035b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_GREENCFG, DBG_GREENCFG_DEFAULT);
1036b624ef0aSPyun YongHyeon #endif
1037b624ef0aSPyun YongHyeon 
1038b624ef0aSPyun YongHyeon 	/* XXX Disable EEE. */
1039b624ef0aSPyun YongHyeon 	val = CSR_READ_4(sc, ALC_LPI_CTL);
1040b624ef0aSPyun YongHyeon 	val &= ~LPI_CTL_ENB;
1041b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_LPI_CTL, val);
1042b624ef0aSPyun YongHyeon 	alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_LOCAL_EEEADV, 0);
1043b624ef0aSPyun YongHyeon 
1044b624ef0aSPyun YongHyeon 	/* PHY power saving. */
1045b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_TST10BTCFG, DBG_TST10BTCFG_DEFAULT);
1046b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_SRDSYSMOD, DBG_SRDSYSMOD_DEFAULT);
1047b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_TST100BTCFG, DBG_TST100BTCFG_DEFAULT);
1048b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_ANACTL, DBG_ANACTL_DEFAULT);
1049b624ef0aSPyun YongHyeon 	val = alc_miidbg_readreg(sc, MII_DBG_GREENCFG2);
1050b624ef0aSPyun YongHyeon 	val &= ~DBG_GREENCFG2_GATE_DFSE_EN;
1051b624ef0aSPyun YongHyeon 	alc_miidbg_writereg(sc, MII_DBG_GREENCFG2, val);
1052b624ef0aSPyun YongHyeon 
1053b624ef0aSPyun YongHyeon 	/* RTL8139C, 120m issue. */
1054b624ef0aSPyun YongHyeon 	alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_NLP78,
1055b624ef0aSPyun YongHyeon 	    ANEG_NLP78_120M_DEFAULT);
1056b624ef0aSPyun YongHyeon 	alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_S3DIG10,
1057b624ef0aSPyun YongHyeon 	    ANEG_S3DIG10_DEFAULT);
1058b624ef0aSPyun YongHyeon 
1059b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0) {
1060b624ef0aSPyun YongHyeon 		/* Turn off half amplitude. */
1061b624ef0aSPyun YongHyeon 		val = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL3);
1062b624ef0aSPyun YongHyeon 		val |= EXT_CLDCTL3_BP_CABLE1TH_DET_GT;
1063b624ef0aSPyun YongHyeon 		alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_CLDCTL3, val);
1064b624ef0aSPyun YongHyeon 		/* Turn off Green feature. */
1065b624ef0aSPyun YongHyeon 		val = alc_miidbg_readreg(sc, MII_DBG_GREENCFG2);
1066b624ef0aSPyun YongHyeon 		val |= DBG_GREENCFG2_BP_GREEN;
1067b624ef0aSPyun YongHyeon 		alc_miidbg_writereg(sc, MII_DBG_GREENCFG2, val);
1068b624ef0aSPyun YongHyeon 		/* Turn off half bias. */
1069b624ef0aSPyun YongHyeon 		val = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL5);
1070b624ef0aSPyun YongHyeon 		val |= EXT_CLDCTL5_BP_VD_HLFBIAS;
1071b624ef0aSPyun YongHyeon 		alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_CLDCTL5, val);
1072b624ef0aSPyun YongHyeon 	}
1073b624ef0aSPyun YongHyeon }
1074b624ef0aSPyun YongHyeon 
1075b624ef0aSPyun YongHyeon static void
1076d68875ebSPyun YongHyeon alc_phy_down(struct alc_softc *sc)
1077d68875ebSPyun YongHyeon {
1078b624ef0aSPyun YongHyeon 	uint32_t gphy;
1079d68875ebSPyun YongHyeon 
10802f70cceaSPyun YongHyeon 	switch (sc->alc_ident->deviceid) {
1081b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8161:
1082b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_E2200:
1083b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8162:
1084b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8171:
1085b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8172:
1086b624ef0aSPyun YongHyeon 		gphy = CSR_READ_4(sc, ALC_GPHY_CFG);
1087b624ef0aSPyun YongHyeon 		gphy &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE |
1088b624ef0aSPyun YongHyeon 		    GPHY_CFG_100AB_ENB | GPHY_CFG_PHY_PLL_ON);
1089b624ef0aSPyun YongHyeon 		gphy |= GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE |
1090b624ef0aSPyun YongHyeon 		    GPHY_CFG_SEL_ANA_RESET;
1091b624ef0aSPyun YongHyeon 		gphy |= GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW;
1092b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_GPHY_CFG, gphy);
1093b624ef0aSPyun YongHyeon 		break;
10942f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151:
10952f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151_V2:
1096b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B:
1097b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B2:
10982f70cceaSPyun YongHyeon 		/*
10992f70cceaSPyun YongHyeon 		 * GPHY power down caused more problems on AR8151 v2.0.
11002f70cceaSPyun YongHyeon 		 * When driver is reloaded after GPHY power down,
11012f70cceaSPyun YongHyeon 		 * accesses to PHY/MAC registers hung the system. Only
11022f70cceaSPyun YongHyeon 		 * cold boot recovered from it.  I'm not sure whether
11032f70cceaSPyun YongHyeon 		 * AR8151 v1.0 also requires this one though.  I don't
11042f70cceaSPyun YongHyeon 		 * have AR8151 v1.0 controller in hand.
11052f70cceaSPyun YongHyeon 		 * The only option left is to isolate the PHY and
11062f70cceaSPyun YongHyeon 		 * initiates power down the PHY which in turn saves
11072f70cceaSPyun YongHyeon 		 * more power when driver is unloaded.
11082f70cceaSPyun YongHyeon 		 */
11092f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
11102f70cceaSPyun YongHyeon 		    MII_BMCR, BMCR_ISO | BMCR_PDOWN);
11112f70cceaSPyun YongHyeon 		break;
11122f70cceaSPyun YongHyeon 	default:
1113d68875ebSPyun YongHyeon 		/* Force PHY down. */
1114462d5251SPyun YongHyeon 		CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET |
11152f70cceaSPyun YongHyeon 		    GPHY_CFG_SEL_ANA_RESET | GPHY_CFG_PHY_IDDQ |
11162f70cceaSPyun YongHyeon 		    GPHY_CFG_PWDOWN_HW);
1117d68875ebSPyun YongHyeon 		DELAY(1000);
11182f70cceaSPyun YongHyeon 		break;
11192f70cceaSPyun YongHyeon 	}
1120d68875ebSPyun YongHyeon }
1121d68875ebSPyun YongHyeon 
1122d68875ebSPyun YongHyeon static void
1123b624ef0aSPyun YongHyeon alc_aspm(struct alc_softc *sc, int init, int media)
1124b624ef0aSPyun YongHyeon {
1125b624ef0aSPyun YongHyeon 
1126b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
1127b624ef0aSPyun YongHyeon 		alc_aspm_816x(sc, init);
1128b624ef0aSPyun YongHyeon 	else
1129b624ef0aSPyun YongHyeon 		alc_aspm_813x(sc, media);
1130b624ef0aSPyun YongHyeon }
1131b624ef0aSPyun YongHyeon 
1132b624ef0aSPyun YongHyeon static void
1133b624ef0aSPyun YongHyeon alc_aspm_813x(struct alc_softc *sc, int media)
1134d68875ebSPyun YongHyeon {
1135d68875ebSPyun YongHyeon 	uint32_t pmcfg;
11362f70cceaSPyun YongHyeon 	uint16_t linkcfg;
1137d68875ebSPyun YongHyeon 
1138b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) == 0)
1139b624ef0aSPyun YongHyeon 		return;
1140d68875ebSPyun YongHyeon 
1141d68875ebSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
11422f70cceaSPyun YongHyeon 	if ((sc->alc_flags & (ALC_FLAG_APS | ALC_FLAG_PCIE)) ==
11432f70cceaSPyun YongHyeon 	    (ALC_FLAG_APS | ALC_FLAG_PCIE))
11442f70cceaSPyun YongHyeon 		linkcfg = CSR_READ_2(sc, sc->alc_expcap +
1145389c8bd5SGavin Atkinson 		    PCIER_LINK_CTL);
11462f70cceaSPyun YongHyeon 	else
11472f70cceaSPyun YongHyeon 		linkcfg = 0;
1148d68875ebSPyun YongHyeon 	pmcfg &= ~PM_CFG_SERDES_PD_EX_L1;
11492f70cceaSPyun YongHyeon 	pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_LCKDET_TIMER_MASK);
1150d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_MAC_ASPM_CHK;
1151c27d7a76SPyun YongHyeon 	pmcfg |= (PM_CFG_LCKDET_TIMER_DEFAULT << PM_CFG_LCKDET_TIMER_SHIFT);
11522f70cceaSPyun YongHyeon 	pmcfg &= ~(PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB);
11532f70cceaSPyun YongHyeon 
11542f70cceaSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_APS) != 0) {
11552f70cceaSPyun YongHyeon 		/* Disable extended sync except AR8152 B v1.0 */
1156e935190aSGavin Atkinson 		linkcfg &= ~PCIEM_LINK_CTL_EXTENDED_SYNC;
11572f70cceaSPyun YongHyeon 		if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B &&
11582f70cceaSPyun YongHyeon 		    sc->alc_rev == ATHEROS_AR8152_B_V10)
1159e935190aSGavin Atkinson 			linkcfg |= PCIEM_LINK_CTL_EXTENDED_SYNC;
1160389c8bd5SGavin Atkinson 		CSR_WRITE_2(sc, sc->alc_expcap + PCIER_LINK_CTL,
11612f70cceaSPyun YongHyeon 		    linkcfg);
11622f70cceaSPyun YongHyeon 		pmcfg &= ~(PM_CFG_EN_BUFS_RX_L0S | PM_CFG_SA_DLY_ENB |
11632f70cceaSPyun YongHyeon 		    PM_CFG_HOTRST);
11642f70cceaSPyun YongHyeon 		pmcfg |= (PM_CFG_L1_ENTRY_TIMER_DEFAULT <<
11652f70cceaSPyun YongHyeon 		    PM_CFG_L1_ENTRY_TIMER_SHIFT);
11662f70cceaSPyun YongHyeon 		pmcfg &= ~PM_CFG_PM_REQ_TIMER_MASK;
11672f70cceaSPyun YongHyeon 		pmcfg |= (PM_CFG_PM_REQ_TIMER_DEFAULT <<
11682f70cceaSPyun YongHyeon 		    PM_CFG_PM_REQ_TIMER_SHIFT);
11692f70cceaSPyun YongHyeon 		pmcfg |= PM_CFG_SERDES_PD_EX_L1 | PM_CFG_PCIE_RECV;
11702f70cceaSPyun YongHyeon 	}
11712f70cceaSPyun YongHyeon 
1172d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
11732f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L0S) != 0)
11742f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L0S_ENB;
11752f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L1S) != 0)
11762f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L1_ENB;
11772f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_APS) != 0) {
11782f70cceaSPyun YongHyeon 			if (sc->alc_ident->deviceid ==
11792f70cceaSPyun YongHyeon 			    DEVICEID_ATHEROS_AR8152_B)
1180d68875ebSPyun YongHyeon 				pmcfg &= ~PM_CFG_ASPM_L0S_ENB;
11812f70cceaSPyun YongHyeon 			pmcfg &= ~(PM_CFG_SERDES_L1_ENB |
11822f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_PLL_L1_ENB |
11832f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_BUDS_RX_L1_ENB);
1184d68875ebSPyun YongHyeon 			pmcfg |= PM_CFG_CLK_SWH_L1;
11852f70cceaSPyun YongHyeon 			if (media == IFM_100_TX || media == IFM_1000_T) {
11862f70cceaSPyun YongHyeon 				pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_MASK;
11872f70cceaSPyun YongHyeon 				switch (sc->alc_ident->deviceid) {
11882f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8152_B:
11892f70cceaSPyun YongHyeon 					pmcfg |= (7 <<
11902f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
11912f70cceaSPyun YongHyeon 					break;
11922f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8152_B2:
11932f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8151_V2:
11942f70cceaSPyun YongHyeon 					pmcfg |= (4 <<
11952f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
11962f70cceaSPyun YongHyeon 					break;
11972f70cceaSPyun YongHyeon 				default:
11982f70cceaSPyun YongHyeon 					pmcfg |= (15 <<
11992f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
12002f70cceaSPyun YongHyeon 					break;
12012f70cceaSPyun YongHyeon 				}
12022f70cceaSPyun YongHyeon 			}
12032f70cceaSPyun YongHyeon 		} else {
12042f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_SERDES_L1_ENB |
12052f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_PLL_L1_ENB |
12062f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_BUDS_RX_L1_ENB;
12072f70cceaSPyun YongHyeon 			pmcfg &= ~(PM_CFG_CLK_SWH_L1 |
12082f70cceaSPyun YongHyeon 			    PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB);
12092f70cceaSPyun YongHyeon 		}
12102f70cceaSPyun YongHyeon 	} else {
12112f70cceaSPyun YongHyeon 		pmcfg &= ~(PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_L1_ENB |
12122f70cceaSPyun YongHyeon 		    PM_CFG_SERDES_PLL_L1_ENB);
12132f70cceaSPyun YongHyeon 		pmcfg |= PM_CFG_CLK_SWH_L1;
12142f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L1S) != 0)
12152f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L1_ENB;
1216d68875ebSPyun YongHyeon 	}
1217d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
1218d68875ebSPyun YongHyeon }
1219d68875ebSPyun YongHyeon 
1220b624ef0aSPyun YongHyeon static void
1221b624ef0aSPyun YongHyeon alc_aspm_816x(struct alc_softc *sc, int init)
1222b624ef0aSPyun YongHyeon {
1223b624ef0aSPyun YongHyeon 	uint32_t pmcfg;
1224b624ef0aSPyun YongHyeon 
1225b624ef0aSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
1226b624ef0aSPyun YongHyeon 	pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_816X_MASK;
1227b624ef0aSPyun YongHyeon 	pmcfg |= PM_CFG_L1_ENTRY_TIMER_816X_DEFAULT;
1228b624ef0aSPyun YongHyeon 	pmcfg &= ~PM_CFG_PM_REQ_TIMER_MASK;
1229b624ef0aSPyun YongHyeon 	pmcfg |= PM_CFG_PM_REQ_TIMER_816X_DEFAULT;
1230b624ef0aSPyun YongHyeon 	pmcfg &= ~PM_CFG_LCKDET_TIMER_MASK;
1231b624ef0aSPyun YongHyeon 	pmcfg |= PM_CFG_LCKDET_TIMER_DEFAULT;
1232b624ef0aSPyun YongHyeon 	pmcfg |= PM_CFG_SERDES_PD_EX_L1 | PM_CFG_CLK_SWH_L1 | PM_CFG_PCIE_RECV;
1233b624ef0aSPyun YongHyeon 	pmcfg &= ~(PM_CFG_RX_L1_AFTER_L0S | PM_CFG_TX_L1_AFTER_L0S |
1234b624ef0aSPyun YongHyeon 	    PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB |
1235b624ef0aSPyun YongHyeon 	    PM_CFG_SERDES_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB |
1236b624ef0aSPyun YongHyeon 	    PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SA_DLY_ENB |
1237b624ef0aSPyun YongHyeon 	    PM_CFG_MAC_ASPM_CHK | PM_CFG_HOTRST);
1238b624ef0aSPyun YongHyeon 	if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 &&
1239b624ef0aSPyun YongHyeon 	    (sc->alc_rev & 0x01) != 0)
1240b624ef0aSPyun YongHyeon 		pmcfg |= PM_CFG_SERDES_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB;
1241b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
1242b624ef0aSPyun YongHyeon 		/* Link up, enable both L0s, L1s. */
1243b624ef0aSPyun YongHyeon 		pmcfg |= PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB |
1244b624ef0aSPyun YongHyeon 		    PM_CFG_MAC_ASPM_CHK;
1245b624ef0aSPyun YongHyeon 	} else {
1246b624ef0aSPyun YongHyeon 		if (init != 0)
1247b624ef0aSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB |
1248b624ef0aSPyun YongHyeon 			    PM_CFG_MAC_ASPM_CHK;
1249b624ef0aSPyun YongHyeon 		else if ((sc->alc_ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
1250b624ef0aSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L1_ENB | PM_CFG_MAC_ASPM_CHK;
1251b624ef0aSPyun YongHyeon 	}
1252b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
1253b624ef0aSPyun YongHyeon }
1254b624ef0aSPyun YongHyeon 
1255b624ef0aSPyun YongHyeon static void
1256b624ef0aSPyun YongHyeon alc_init_pcie(struct alc_softc *sc)
1257b624ef0aSPyun YongHyeon {
1258b624ef0aSPyun YongHyeon 	const char *aspm_state[] = { "L0s/L1", "L0s", "L1", "L0s/L1" };
1259b624ef0aSPyun YongHyeon 	uint32_t cap, ctl, val;
1260b624ef0aSPyun YongHyeon 	int state;
1261b624ef0aSPyun YongHyeon 
1262b624ef0aSPyun YongHyeon 	/* Clear data link and flow-control protocol error. */
1263b624ef0aSPyun YongHyeon 	val = CSR_READ_4(sc, ALC_PEX_UNC_ERR_SEV);
1264b624ef0aSPyun YongHyeon 	val &= ~(PEX_UNC_ERR_SEV_DLP | PEX_UNC_ERR_SEV_FCP);
1265b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PEX_UNC_ERR_SEV, val);
1266b624ef0aSPyun YongHyeon 
1267b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
1268b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG,
1269b624ef0aSPyun YongHyeon 		    CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB);
1270b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PCIE_PHYMISC,
1271b624ef0aSPyun YongHyeon 		    CSR_READ_4(sc, ALC_PCIE_PHYMISC) |
1272b624ef0aSPyun YongHyeon 		    PCIE_PHYMISC_FORCE_RCV_DET);
1273b624ef0aSPyun YongHyeon 		if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B &&
1274b624ef0aSPyun YongHyeon 		    sc->alc_rev == ATHEROS_AR8152_B_V10) {
1275b624ef0aSPyun YongHyeon 			val = CSR_READ_4(sc, ALC_PCIE_PHYMISC2);
1276b624ef0aSPyun YongHyeon 			val &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK |
1277b624ef0aSPyun YongHyeon 			    PCIE_PHYMISC2_SERDES_TH_MASK);
1278b624ef0aSPyun YongHyeon 			val |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT;
1279b624ef0aSPyun YongHyeon 			val |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT;
1280b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_PCIE_PHYMISC2, val);
1281b624ef0aSPyun YongHyeon 		}
1282b624ef0aSPyun YongHyeon 		/* Disable ASPM L0S and L1. */
1283b624ef0aSPyun YongHyeon 		cap = CSR_READ_2(sc, sc->alc_expcap + PCIER_LINK_CAP);
1284b624ef0aSPyun YongHyeon 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
1285b624ef0aSPyun YongHyeon 			ctl = CSR_READ_2(sc, sc->alc_expcap + PCIER_LINK_CTL);
1286b624ef0aSPyun YongHyeon 			if ((ctl & PCIEM_LINK_CTL_RCB) != 0)
1287b624ef0aSPyun YongHyeon 				sc->alc_rcb = DMA_CFG_RCB_128;
1288b624ef0aSPyun YongHyeon 			if (bootverbose)
1289b624ef0aSPyun YongHyeon 				device_printf(sc->alc_dev, "RCB %u bytes\n",
1290b624ef0aSPyun YongHyeon 				    sc->alc_rcb == DMA_CFG_RCB_64 ? 64 : 128);
1291b624ef0aSPyun YongHyeon 			state = ctl & PCIEM_LINK_CTL_ASPMC;
1292b624ef0aSPyun YongHyeon 			if (state & PCIEM_LINK_CTL_ASPMC_L0S)
1293b624ef0aSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_L0S;
1294b624ef0aSPyun YongHyeon 			if (state & PCIEM_LINK_CTL_ASPMC_L1)
1295b624ef0aSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_L1S;
1296b624ef0aSPyun YongHyeon 			if (bootverbose)
1297b624ef0aSPyun YongHyeon 				device_printf(sc->alc_dev, "ASPM %s %s\n",
1298b624ef0aSPyun YongHyeon 				    aspm_state[state],
1299b624ef0aSPyun YongHyeon 				    state == 0 ? "disabled" : "enabled");
1300b624ef0aSPyun YongHyeon 			alc_disable_l0s_l1(sc);
1301b624ef0aSPyun YongHyeon 		} else {
1302b624ef0aSPyun YongHyeon 			if (bootverbose)
1303b624ef0aSPyun YongHyeon 				device_printf(sc->alc_dev,
1304b624ef0aSPyun YongHyeon 				    "no ASPM support\n");
1305b624ef0aSPyun YongHyeon 		}
1306b624ef0aSPyun YongHyeon 	} else {
1307b624ef0aSPyun YongHyeon 		val = CSR_READ_4(sc, ALC_PDLL_TRNS1);
1308b624ef0aSPyun YongHyeon 		val &= ~PDLL_TRNS1_D3PLLOFF_ENB;
1309b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PDLL_TRNS1, val);
1310b624ef0aSPyun YongHyeon 		val = CSR_READ_4(sc, ALC_MASTER_CFG);
1311b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 &&
1312b624ef0aSPyun YongHyeon 		    (sc->alc_rev & 0x01) != 0) {
1313b624ef0aSPyun YongHyeon 			if ((val & MASTER_WAKEN_25M) == 0 ||
1314b624ef0aSPyun YongHyeon 			    (val & MASTER_CLK_SEL_DIS) == 0) {
1315b624ef0aSPyun YongHyeon 				val |= MASTER_WAKEN_25M | MASTER_CLK_SEL_DIS;
1316b624ef0aSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_MASTER_CFG, val);
1317b624ef0aSPyun YongHyeon 			}
1318b624ef0aSPyun YongHyeon 		} else {
1319b624ef0aSPyun YongHyeon 			if ((val & MASTER_WAKEN_25M) == 0 ||
1320b624ef0aSPyun YongHyeon 			    (val & MASTER_CLK_SEL_DIS) != 0) {
1321b624ef0aSPyun YongHyeon 				val |= MASTER_WAKEN_25M;
1322b624ef0aSPyun YongHyeon 				val &= ~MASTER_CLK_SEL_DIS;
1323b624ef0aSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_MASTER_CFG, val);
1324b624ef0aSPyun YongHyeon 			}
1325b624ef0aSPyun YongHyeon 		}
1326b624ef0aSPyun YongHyeon 	}
1327b624ef0aSPyun YongHyeon 	alc_aspm(sc, 1, IFM_UNKNOWN);
1328b624ef0aSPyun YongHyeon }
1329b624ef0aSPyun YongHyeon 
1330b624ef0aSPyun YongHyeon static void
1331b624ef0aSPyun YongHyeon alc_config_msi(struct alc_softc *sc)
1332b624ef0aSPyun YongHyeon {
1333b624ef0aSPyun YongHyeon 	uint32_t ctl, mod;
1334b624ef0aSPyun YongHyeon 
1335b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
1336b624ef0aSPyun YongHyeon 		/*
1337b624ef0aSPyun YongHyeon 		 * It seems interrupt moderation is controlled by
1338b624ef0aSPyun YongHyeon 		 * ALC_MSI_RETRANS_TIMER register if MSI/MSIX is active.
1339b624ef0aSPyun YongHyeon 		 * Driver uses RX interrupt moderation parameter to
1340b624ef0aSPyun YongHyeon 		 * program ALC_MSI_RETRANS_TIMER register.
1341b624ef0aSPyun YongHyeon 		 */
1342b624ef0aSPyun YongHyeon 		ctl = CSR_READ_4(sc, ALC_MSI_RETRANS_TIMER);
1343b624ef0aSPyun YongHyeon 		ctl &= ~MSI_RETRANS_TIMER_MASK;
1344b624ef0aSPyun YongHyeon 		ctl &= ~MSI_RETRANS_MASK_SEL_LINE;
1345b624ef0aSPyun YongHyeon 		mod = ALC_USECS(sc->alc_int_rx_mod);
1346b624ef0aSPyun YongHyeon 		if (mod == 0)
1347b624ef0aSPyun YongHyeon 			mod = 1;
1348b624ef0aSPyun YongHyeon 		ctl |= mod;
1349b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
1350b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, ctl |
1351b624ef0aSPyun YongHyeon 			    MSI_RETRANS_MASK_SEL_STD);
1352b624ef0aSPyun YongHyeon 		else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
1353b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, ctl |
1354b624ef0aSPyun YongHyeon 			    MSI_RETRANS_MASK_SEL_LINE);
1355b624ef0aSPyun YongHyeon 		else
1356b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, 0);
1357b624ef0aSPyun YongHyeon 	}
1358b624ef0aSPyun YongHyeon }
1359b624ef0aSPyun YongHyeon 
1360d68875ebSPyun YongHyeon static int
1361d68875ebSPyun YongHyeon alc_attach(device_t dev)
1362d68875ebSPyun YongHyeon {
1363d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1364d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1365b624ef0aSPyun YongHyeon 	int base, error, i, msic, msixc;
1366d68875ebSPyun YongHyeon 	uint16_t burst;
1367d68875ebSPyun YongHyeon 
1368d68875ebSPyun YongHyeon 	error = 0;
1369d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1370d68875ebSPyun YongHyeon 	sc->alc_dev = dev;
1371b624ef0aSPyun YongHyeon 	sc->alc_rev = pci_get_revid(dev);
1372d68875ebSPyun YongHyeon 
1373d68875ebSPyun YongHyeon 	mtx_init(&sc->alc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1374d68875ebSPyun YongHyeon 	    MTX_DEF);
1375d68875ebSPyun YongHyeon 	callout_init_mtx(&sc->alc_tick_ch, &sc->alc_mtx, 0);
1376d68875ebSPyun YongHyeon 	TASK_INIT(&sc->alc_int_task, 0, alc_int_task, sc);
13772f70cceaSPyun YongHyeon 	sc->alc_ident = alc_find_ident(dev);
1378d68875ebSPyun YongHyeon 
1379d68875ebSPyun YongHyeon 	/* Map the device. */
1380d68875ebSPyun YongHyeon 	pci_enable_busmaster(dev);
1381d68875ebSPyun YongHyeon 	sc->alc_res_spec = alc_res_spec_mem;
1382d68875ebSPyun YongHyeon 	sc->alc_irq_spec = alc_irq_spec_legacy;
1383d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_res_spec, sc->alc_res);
1384d68875ebSPyun YongHyeon 	if (error != 0) {
1385d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
1386d68875ebSPyun YongHyeon 		goto fail;
1387d68875ebSPyun YongHyeon 	}
1388d68875ebSPyun YongHyeon 
1389d68875ebSPyun YongHyeon 	/* Set PHY address. */
1390d68875ebSPyun YongHyeon 	sc->alc_phyaddr = ALC_PHY_ADDR;
1391d68875ebSPyun YongHyeon 
1392b624ef0aSPyun YongHyeon 	/*
1393b624ef0aSPyun YongHyeon 	 * One odd thing is AR8132 uses the same PHY hardware(F1
1394b624ef0aSPyun YongHyeon 	 * gigabit PHY) of AR8131. So atphy(4) of AR8132 reports
1395b624ef0aSPyun YongHyeon 	 * the PHY supports 1000Mbps but that's not true. The PHY
1396b624ef0aSPyun YongHyeon 	 * used in AR8132 can't establish gigabit link even if it
1397b624ef0aSPyun YongHyeon 	 * shows the same PHY model/revision number of AR8131.
1398b624ef0aSPyun YongHyeon 	 */
1399b624ef0aSPyun YongHyeon 	switch (sc->alc_ident->deviceid) {
1400b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8161:
1401b624ef0aSPyun YongHyeon 		if (pci_get_subvendor(dev) == VENDORID_ATHEROS &&
1402b624ef0aSPyun YongHyeon 		    pci_get_subdevice(dev) == 0x0091 && sc->alc_rev == 0)
1403b624ef0aSPyun YongHyeon 			sc->alc_flags |= ALC_FLAG_LINK_WAR;
1404b624ef0aSPyun YongHyeon 		/* FALLTHROUGH */
1405b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_E2200:
1406b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8171:
1407b624ef0aSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_AR816X_FAMILY;
1408b624ef0aSPyun YongHyeon 		break;
1409b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8162:
1410b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8172:
1411b624ef0aSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_FASTETHER | ALC_FLAG_AR816X_FAMILY;
1412b624ef0aSPyun YongHyeon 		break;
1413b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B:
1414b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B2:
1415b624ef0aSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_APS;
1416b624ef0aSPyun YongHyeon 		/* FALLTHROUGH */
1417b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8132:
1418b624ef0aSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_FASTETHER;
1419b624ef0aSPyun YongHyeon 		break;
1420b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151:
1421b624ef0aSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151_V2:
1422b624ef0aSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_APS;
1423b624ef0aSPyun YongHyeon 		/* FALLTHROUGH */
1424b624ef0aSPyun YongHyeon 	default:
1425b624ef0aSPyun YongHyeon 		break;
1426b624ef0aSPyun YongHyeon 	}
1427b624ef0aSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_JUMBO;
1428b624ef0aSPyun YongHyeon 
1429b624ef0aSPyun YongHyeon 	/*
1430b624ef0aSPyun YongHyeon 	 * It seems that AR813x/AR815x has silicon bug for SMB. In
1431b624ef0aSPyun YongHyeon 	 * addition, Atheros said that enabling SMB wouldn't improve
1432b624ef0aSPyun YongHyeon 	 * performance. However I think it's bad to access lots of
1433b624ef0aSPyun YongHyeon 	 * registers to extract MAC statistics.
1434b624ef0aSPyun YongHyeon 	 */
1435b624ef0aSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_SMB_BUG;
1436b624ef0aSPyun YongHyeon 	/*
1437b624ef0aSPyun YongHyeon 	 * Don't use Tx CMB. It is known to have silicon bug.
1438b624ef0aSPyun YongHyeon 	 */
1439b624ef0aSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_CMB_BUG;
1440b624ef0aSPyun YongHyeon 	sc->alc_chip_rev = CSR_READ_4(sc, ALC_MASTER_CFG) >>
1441b624ef0aSPyun YongHyeon 	    MASTER_CHIP_REV_SHIFT;
1442b624ef0aSPyun YongHyeon 	if (bootverbose) {
1443b624ef0aSPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
1444b624ef0aSPyun YongHyeon 		    sc->alc_rev);
1445b624ef0aSPyun YongHyeon 		device_printf(dev, "Chip id/revision : 0x%04x\n",
1446b624ef0aSPyun YongHyeon 		    sc->alc_chip_rev);
1447b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
1448b624ef0aSPyun YongHyeon 			device_printf(dev, "AR816x revision : 0x%x\n",
1449b624ef0aSPyun YongHyeon 			    AR816X_REV(sc->alc_rev));
1450b624ef0aSPyun YongHyeon 	}
1451b624ef0aSPyun YongHyeon 	device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n",
1452b624ef0aSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_TX_FIFO_LEN) * 8,
1453b624ef0aSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN) * 8);
1454b624ef0aSPyun YongHyeon 
1455d68875ebSPyun YongHyeon 	/* Initialize DMA parameters. */
1456d68875ebSPyun YongHyeon 	sc->alc_dma_rd_burst = 0;
1457d68875ebSPyun YongHyeon 	sc->alc_dma_wr_burst = 0;
1458d68875ebSPyun YongHyeon 	sc->alc_rcb = DMA_CFG_RCB_64;
14593b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &base) == 0) {
1460d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_PCIE;
1461a4d3574cSPyun YongHyeon 		sc->alc_expcap = base;
1462389c8bd5SGavin Atkinson 		burst = CSR_READ_2(sc, base + PCIER_DEVICE_CTL);
1463d68875ebSPyun YongHyeon 		sc->alc_dma_rd_burst =
1464389c8bd5SGavin Atkinson 		    (burst & PCIEM_CTL_MAX_READ_REQUEST) >> 12;
1465389c8bd5SGavin Atkinson 		sc->alc_dma_wr_burst = (burst & PCIEM_CTL_MAX_PAYLOAD) >> 5;
1466d68875ebSPyun YongHyeon 		if (bootverbose) {
1467d68875ebSPyun YongHyeon 			device_printf(dev, "Read request size : %u bytes.\n",
1468d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_rd_burst]);
1469d68875ebSPyun YongHyeon 			device_printf(dev, "TLP payload size : %u bytes.\n",
1470d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_wr_burst]);
1471d68875ebSPyun YongHyeon 		}
14721e77baedSPyun YongHyeon 		if (alc_dma_burst[sc->alc_dma_rd_burst] > 1024)
14731e77baedSPyun YongHyeon 			sc->alc_dma_rd_burst = 3;
14741e77baedSPyun YongHyeon 		if (alc_dma_burst[sc->alc_dma_wr_burst] > 1024)
14751e77baedSPyun YongHyeon 			sc->alc_dma_wr_burst = 3;
1476b624ef0aSPyun YongHyeon 		alc_init_pcie(sc);
1477d68875ebSPyun YongHyeon 	}
1478d68875ebSPyun YongHyeon 
1479d68875ebSPyun YongHyeon 	/* Reset PHY. */
1480d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
1481d68875ebSPyun YongHyeon 
1482d68875ebSPyun YongHyeon 	/* Reset the ethernet controller. */
1483b624ef0aSPyun YongHyeon 	alc_stop_mac(sc);
1484d68875ebSPyun YongHyeon 	alc_reset(sc);
1485d68875ebSPyun YongHyeon 
1486d68875ebSPyun YongHyeon 	/* Allocate IRQ resources. */
1487d68875ebSPyun YongHyeon 	msixc = pci_msix_count(dev);
1488d68875ebSPyun YongHyeon 	msic = pci_msi_count(dev);
1489d68875ebSPyun YongHyeon 	if (bootverbose) {
1490d68875ebSPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
1491d68875ebSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
1492d68875ebSPyun YongHyeon 	}
1493b624ef0aSPyun YongHyeon 	if (msixc > 1)
1494b624ef0aSPyun YongHyeon 		msixc = 1;
1495b624ef0aSPyun YongHyeon 	if (msic > 1)
1496b624ef0aSPyun YongHyeon 		msic = 1;
1497b624ef0aSPyun YongHyeon 	/*
1498b624ef0aSPyun YongHyeon 	 * Prefer MSIX over MSI.
1499b624ef0aSPyun YongHyeon 	 * AR816x controller has a silicon bug that MSI interrupt
1500b624ef0aSPyun YongHyeon 	 * does not assert if PCIM_CMD_INTxDIS bit of command
1501b624ef0aSPyun YongHyeon 	 * register is set.  pci(4) was taught to handle that case.
1502b624ef0aSPyun YongHyeon 	 */
1503d68875ebSPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
1504b624ef0aSPyun YongHyeon 		if (msix_disable == 0 && msixc > 0 &&
1505d68875ebSPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
1506b624ef0aSPyun YongHyeon 			if (msic == 1) {
1507d68875ebSPyun YongHyeon 				device_printf(dev,
1508d68875ebSPyun YongHyeon 				    "Using %d MSIX message(s).\n", msixc);
1509d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSIX;
1510d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msix;
1511d68875ebSPyun YongHyeon 			} else
1512d68875ebSPyun YongHyeon 				pci_release_msi(dev);
1513d68875ebSPyun YongHyeon 		}
1514d68875ebSPyun YongHyeon 		if (msi_disable == 0 && (sc->alc_flags & ALC_FLAG_MSIX) == 0 &&
1515b624ef0aSPyun YongHyeon 		    msic > 0 && pci_alloc_msi(dev, &msic) == 0) {
1516b624ef0aSPyun YongHyeon 			if (msic == 1) {
1517d68875ebSPyun YongHyeon 				device_printf(dev,
1518d68875ebSPyun YongHyeon 				    "Using %d MSI message(s).\n", msic);
1519d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSI;
1520d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msi;
1521d68875ebSPyun YongHyeon 			} else
1522d68875ebSPyun YongHyeon 				pci_release_msi(dev);
1523d68875ebSPyun YongHyeon 		}
1524d68875ebSPyun YongHyeon 	}
1525d68875ebSPyun YongHyeon 
1526d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_irq_spec, sc->alc_irq);
1527d68875ebSPyun YongHyeon 	if (error != 0) {
1528d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
1529d68875ebSPyun YongHyeon 		goto fail;
1530d68875ebSPyun YongHyeon 	}
1531d68875ebSPyun YongHyeon 
1532d68875ebSPyun YongHyeon 	/* Create device sysctl node. */
1533d68875ebSPyun YongHyeon 	alc_sysctl_node(sc);
1534d68875ebSPyun YongHyeon 
1535*9dda5c8fSPyun YongHyeon 	if ((error = alc_dma_alloc(sc)) != 0)
1536d68875ebSPyun YongHyeon 		goto fail;
1537d68875ebSPyun YongHyeon 
1538d68875ebSPyun YongHyeon 	/* Load station address. */
1539d68875ebSPyun YongHyeon 	alc_get_macaddr(sc);
1540d68875ebSPyun YongHyeon 
1541d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp = if_alloc(IFT_ETHER);
1542d68875ebSPyun YongHyeon 	if (ifp == NULL) {
1543d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
1544d68875ebSPyun YongHyeon 		error = ENXIO;
1545d68875ebSPyun YongHyeon 		goto fail;
1546d68875ebSPyun YongHyeon 	}
1547d68875ebSPyun YongHyeon 
1548d68875ebSPyun YongHyeon 	ifp->if_softc = sc;
1549d68875ebSPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1550d68875ebSPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1551d68875ebSPyun YongHyeon 	ifp->if_ioctl = alc_ioctl;
1552d68875ebSPyun YongHyeon 	ifp->if_start = alc_start;
1553d68875ebSPyun YongHyeon 	ifp->if_init = alc_init;
1554d68875ebSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = ALC_TX_RING_CNT - 1;
1555d68875ebSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
1556d68875ebSPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
1557d68875ebSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
1558d68875ebSPyun YongHyeon 	ifp->if_hwassist = ALC_CSUM_FEATURES | CSUM_TSO;
15593b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &base) == 0) {
1560d68875ebSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
1561a4d3574cSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_PM;
1562a4d3574cSPyun YongHyeon 		sc->alc_pmcap = base;
1563a4d3574cSPyun YongHyeon 	}
1564d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1565d68875ebSPyun YongHyeon 
1566d68875ebSPyun YongHyeon 	/* Set up MII bus. */
15678e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->alc_miibus, ifp, alc_mediachange,
15688e5d93dbSMarius Strobl 	    alc_mediastatus, BMSR_DEFCAPMASK, sc->alc_phyaddr, MII_OFFSET_ANY,
15699f4e8f46SPyun YongHyeon 	    MIIF_DOPAUSE);
15708e5d93dbSMarius Strobl 	if (error != 0) {
15718e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1572d68875ebSPyun YongHyeon 		goto fail;
1573d68875ebSPyun YongHyeon 	}
1574d68875ebSPyun YongHyeon 
1575d68875ebSPyun YongHyeon 	ether_ifattach(ifp, sc->alc_eaddr);
1576d68875ebSPyun YongHyeon 
1577d68875ebSPyun YongHyeon 	/* VLAN capability setup. */
1578e67344a3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
1579e67344a3SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
1580d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1581d68875ebSPyun YongHyeon 	/*
1582d68875ebSPyun YongHyeon 	 * XXX
1583d68875ebSPyun YongHyeon 	 * It seems enabling Tx checksum offloading makes more trouble.
1584d68875ebSPyun YongHyeon 	 * Sometimes the controller does not receive any frames when
1585d68875ebSPyun YongHyeon 	 * Tx checksum offloading is enabled. I'm not sure whether this
1586d68875ebSPyun YongHyeon 	 * is a bug in Tx checksum offloading logic or I got broken
1587d68875ebSPyun YongHyeon 	 * sample boards. To safety, don't enable Tx checksum offloading
1588d68875ebSPyun YongHyeon 	 * by default but give chance to users to toggle it if they know
1589d68875ebSPyun YongHyeon 	 * their controllers work without problems.
1590b624ef0aSPyun YongHyeon 	 * Fortunately, Tx checksum offloading for AR816x family
1591b624ef0aSPyun YongHyeon 	 * seems to work.
1592d68875ebSPyun YongHyeon 	 */
1593b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
1594d68875ebSPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TXCSUM;
1595d68875ebSPyun YongHyeon 		ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
1596b624ef0aSPyun YongHyeon 	}
1597d68875ebSPyun YongHyeon 
1598d68875ebSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
15991bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1600d68875ebSPyun YongHyeon 
1601d68875ebSPyun YongHyeon 	/* Create local taskq. */
1602d68875ebSPyun YongHyeon 	sc->alc_tq = taskqueue_create_fast("alc_taskq", M_WAITOK,
1603d68875ebSPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->alc_tq);
1604d68875ebSPyun YongHyeon 	if (sc->alc_tq == NULL) {
1605d68875ebSPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
1606d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
1607d68875ebSPyun YongHyeon 		error = ENXIO;
1608d68875ebSPyun YongHyeon 		goto fail;
1609d68875ebSPyun YongHyeon 	}
1610d68875ebSPyun YongHyeon 	taskqueue_start_threads(&sc->alc_tq, 1, PI_NET, "%s taskq",
1611d68875ebSPyun YongHyeon 	    device_get_nameunit(sc->alc_dev));
1612d68875ebSPyun YongHyeon 
1613b624ef0aSPyun YongHyeon 	alc_config_msi(sc);
1614d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
1615d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
1616d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
1617d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
1618d68875ebSPyun YongHyeon 	else
1619d68875ebSPyun YongHyeon 		msic = 1;
1620d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
1621d68875ebSPyun YongHyeon 		error = bus_setup_intr(dev, sc->alc_irq[i],
1622d68875ebSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, alc_intr, NULL, sc,
1623d68875ebSPyun YongHyeon 		    &sc->alc_intrhand[i]);
1624d68875ebSPyun YongHyeon 		if (error != 0)
1625d68875ebSPyun YongHyeon 			break;
1626d68875ebSPyun YongHyeon 	}
1627d68875ebSPyun YongHyeon 	if (error != 0) {
1628d68875ebSPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
1629d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
1630d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
1631d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
1632d68875ebSPyun YongHyeon 		goto fail;
1633d68875ebSPyun YongHyeon 	}
1634d68875ebSPyun YongHyeon 
1635d68875ebSPyun YongHyeon fail:
1636d68875ebSPyun YongHyeon 	if (error != 0)
1637d68875ebSPyun YongHyeon 		alc_detach(dev);
1638d68875ebSPyun YongHyeon 
1639d68875ebSPyun YongHyeon 	return (error);
1640d68875ebSPyun YongHyeon }
1641d68875ebSPyun YongHyeon 
1642d68875ebSPyun YongHyeon static int
1643d68875ebSPyun YongHyeon alc_detach(device_t dev)
1644d68875ebSPyun YongHyeon {
1645d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1646d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1647d68875ebSPyun YongHyeon 	int i, msic;
1648d68875ebSPyun YongHyeon 
1649d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1650d68875ebSPyun YongHyeon 
1651d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
1652d68875ebSPyun YongHyeon 	if (device_is_attached(dev)) {
16533b33d630SJohn Baldwin 		ether_ifdetach(ifp);
1654d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
1655d68875ebSPyun YongHyeon 		alc_stop(sc);
1656d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
1657d68875ebSPyun YongHyeon 		callout_drain(&sc->alc_tick_ch);
1658d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
1659d68875ebSPyun YongHyeon 	}
1660d68875ebSPyun YongHyeon 
1661d68875ebSPyun YongHyeon 	if (sc->alc_tq != NULL) {
1662d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
1663d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
1664d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
1665d68875ebSPyun YongHyeon 	}
1666d68875ebSPyun YongHyeon 
1667d68875ebSPyun YongHyeon 	if (sc->alc_miibus != NULL) {
1668d68875ebSPyun YongHyeon 		device_delete_child(dev, sc->alc_miibus);
1669d68875ebSPyun YongHyeon 		sc->alc_miibus = NULL;
1670d68875ebSPyun YongHyeon 	}
1671d68875ebSPyun YongHyeon 	bus_generic_detach(dev);
1672d68875ebSPyun YongHyeon 	alc_dma_free(sc);
1673d68875ebSPyun YongHyeon 
1674d68875ebSPyun YongHyeon 	if (ifp != NULL) {
1675d68875ebSPyun YongHyeon 		if_free(ifp);
1676d68875ebSPyun YongHyeon 		sc->alc_ifp = NULL;
1677d68875ebSPyun YongHyeon 	}
1678d68875ebSPyun YongHyeon 
1679d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
1680d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
1681d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
1682d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
1683d68875ebSPyun YongHyeon 	else
1684d68875ebSPyun YongHyeon 		msic = 1;
1685d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
1686d68875ebSPyun YongHyeon 		if (sc->alc_intrhand[i] != NULL) {
1687d68875ebSPyun YongHyeon 			bus_teardown_intr(dev, sc->alc_irq[i],
1688d68875ebSPyun YongHyeon 			    sc->alc_intrhand[i]);
1689d68875ebSPyun YongHyeon 			sc->alc_intrhand[i] = NULL;
1690d68875ebSPyun YongHyeon 		}
1691d68875ebSPyun YongHyeon 	}
1692e4d5e248SPyun YongHyeon 	if (sc->alc_res[0] != NULL)
1693d68875ebSPyun YongHyeon 		alc_phy_down(sc);
1694d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_irq_spec, sc->alc_irq);
1695d68875ebSPyun YongHyeon 	if ((sc->alc_flags & (ALC_FLAG_MSI | ALC_FLAG_MSIX)) != 0)
1696d68875ebSPyun YongHyeon 		pci_release_msi(dev);
1697d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_res_spec, sc->alc_res);
1698d68875ebSPyun YongHyeon 	mtx_destroy(&sc->alc_mtx);
1699d68875ebSPyun YongHyeon 
1700d68875ebSPyun YongHyeon 	return (0);
1701d68875ebSPyun YongHyeon }
1702d68875ebSPyun YongHyeon 
1703d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
1704d68875ebSPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
1705d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
17066dc7dc9aSMatthew D Fleming 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
1707d68875ebSPyun YongHyeon 
1708d68875ebSPyun YongHyeon static void
1709d68875ebSPyun YongHyeon alc_sysctl_node(struct alc_softc *sc)
1710d68875ebSPyun YongHyeon {
1711d68875ebSPyun YongHyeon 	struct sysctl_ctx_list *ctx;
1712d68875ebSPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
1713d68875ebSPyun YongHyeon 	struct sysctl_oid *tree;
1714d68875ebSPyun YongHyeon 	struct alc_hw_stats *stats;
1715d68875ebSPyun YongHyeon 	int error;
1716d68875ebSPyun YongHyeon 
1717d68875ebSPyun YongHyeon 	stats = &sc->alc_stats;
1718d68875ebSPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->alc_dev);
1719d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->alc_dev));
1720d68875ebSPyun YongHyeon 
1721d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod",
1722d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_rx_mod, 0,
1723d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Rx interrupt moderation");
1724d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod",
1725d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_tx_mod, 0,
1726d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Tx interrupt moderation");
1727d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
1728d68875ebSPyun YongHyeon 	sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
1729d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1730d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_rx_mod", &sc->alc_int_rx_mod);
1731d68875ebSPyun YongHyeon 	if (error == 0) {
1732d68875ebSPyun YongHyeon 		if (sc->alc_int_rx_mod < ALC_IM_TIMER_MIN ||
1733d68875ebSPyun YongHyeon 		    sc->alc_int_rx_mod > ALC_IM_TIMER_MAX) {
1734d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_rx_mod value out of "
1735d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
1736d68875ebSPyun YongHyeon 			    ALC_IM_RX_TIMER_DEFAULT);
1737d68875ebSPyun YongHyeon 			sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
1738d68875ebSPyun YongHyeon 		}
1739d68875ebSPyun YongHyeon 	}
1740d68875ebSPyun YongHyeon 	sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
1741d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1742d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_tx_mod", &sc->alc_int_tx_mod);
1743d68875ebSPyun YongHyeon 	if (error == 0) {
1744d68875ebSPyun YongHyeon 		if (sc->alc_int_tx_mod < ALC_IM_TIMER_MIN ||
1745d68875ebSPyun YongHyeon 		    sc->alc_int_tx_mod > ALC_IM_TIMER_MAX) {
1746d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_tx_mod value out of "
1747d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
1748d68875ebSPyun YongHyeon 			    ALC_IM_TX_TIMER_DEFAULT);
1749d68875ebSPyun YongHyeon 			sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
1750d68875ebSPyun YongHyeon 		}
1751d68875ebSPyun YongHyeon 	}
1752d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
1753d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_process_limit, 0,
1754d68875ebSPyun YongHyeon 	    sysctl_hw_alc_proc_limit, "I",
1755d68875ebSPyun YongHyeon 	    "max number of Rx events to process");
1756d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
1757d68875ebSPyun YongHyeon 	sc->alc_process_limit = ALC_PROC_DEFAULT;
1758d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1759d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "process_limit",
1760d68875ebSPyun YongHyeon 	    &sc->alc_process_limit);
1761d68875ebSPyun YongHyeon 	if (error == 0) {
1762d68875ebSPyun YongHyeon 		if (sc->alc_process_limit < ALC_PROC_MIN ||
1763d68875ebSPyun YongHyeon 		    sc->alc_process_limit > ALC_PROC_MAX) {
1764d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1765d68875ebSPyun YongHyeon 			    "process_limit value out of range; "
1766d68875ebSPyun YongHyeon 			    "using default: %d\n", ALC_PROC_DEFAULT);
1767d68875ebSPyun YongHyeon 			sc->alc_process_limit = ALC_PROC_DEFAULT;
1768d68875ebSPyun YongHyeon 		}
1769d68875ebSPyun YongHyeon 	}
1770d68875ebSPyun YongHyeon 
1771d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
1772d68875ebSPyun YongHyeon 	    NULL, "ALC statistics");
1773d68875ebSPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
1774d68875ebSPyun YongHyeon 
1775d68875ebSPyun YongHyeon 	/* Rx statistics. */
1776d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
1777d68875ebSPyun YongHyeon 	    NULL, "Rx MAC statistics");
1778d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1779d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1780d68875ebSPyun YongHyeon 	    &stats->rx_frames, "Good frames");
1781d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
1782d68875ebSPyun YongHyeon 	    &stats->rx_bcast_frames, "Good broadcast frames");
1783d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
1784d68875ebSPyun YongHyeon 	    &stats->rx_mcast_frames, "Good multicast frames");
1785d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
1786d68875ebSPyun YongHyeon 	    &stats->rx_pause_frames, "Pause control frames");
1787d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
1788d68875ebSPyun YongHyeon 	    &stats->rx_control_frames, "Control frames");
1789d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
1790d68875ebSPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
1791d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
1792d68875ebSPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
1793d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
1794d68875ebSPyun YongHyeon 	    &stats->rx_bytes, "Good octets");
1795d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
1796d68875ebSPyun YongHyeon 	    &stats->rx_bcast_bytes, "Good broadcast octets");
1797d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
1798d68875ebSPyun YongHyeon 	    &stats->rx_mcast_bytes, "Good multicast octets");
1799d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "runts",
1800d68875ebSPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
1801d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fragments",
1802d68875ebSPyun YongHyeon 	    &stats->rx_fragments, "Fragmented frames");
1803d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
1804d68875ebSPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
1805d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
1806d68875ebSPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
1807d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
1808d68875ebSPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
1809d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
1810d68875ebSPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
1811d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
1812d68875ebSPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
1813d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
1814d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
1815d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
1816d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
1817d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
1818d68875ebSPyun YongHyeon 	    &stats->rx_pkts_truncated, "Truncated frames due to MTU size");
1819d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
1820d68875ebSPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
1821d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs",
1822d68875ebSPyun YongHyeon 	    &stats->rx_rrs_errs, "Return status write-back errors");
1823d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
1824d68875ebSPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
1825d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "filtered",
1826d68875ebSPyun YongHyeon 	    &stats->rx_pkts_filtered,
1827d68875ebSPyun YongHyeon 	    "Frames dropped due to address filtering");
1828d68875ebSPyun YongHyeon 
1829d68875ebSPyun YongHyeon 	/* Tx statistics. */
1830d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
1831d68875ebSPyun YongHyeon 	    NULL, "Tx MAC statistics");
1832d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1833d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1834d68875ebSPyun YongHyeon 	    &stats->tx_frames, "Good frames");
1835d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
1836d68875ebSPyun YongHyeon 	    &stats->tx_bcast_frames, "Good broadcast frames");
1837d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
1838d68875ebSPyun YongHyeon 	    &stats->tx_mcast_frames, "Good multicast frames");
1839d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
1840d68875ebSPyun YongHyeon 	    &stats->tx_pause_frames, "Pause control frames");
1841d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
1842d68875ebSPyun YongHyeon 	    &stats->tx_control_frames, "Control frames");
1843d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
1844d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with excessive derferrals");
1845d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "defers",
1846d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with derferrals");
1847d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
1848d68875ebSPyun YongHyeon 	    &stats->tx_bytes, "Good octets");
1849d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
1850d68875ebSPyun YongHyeon 	    &stats->tx_bcast_bytes, "Good broadcast octets");
1851d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
1852d68875ebSPyun YongHyeon 	    &stats->tx_mcast_bytes, "Good multicast octets");
1853d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
1854d68875ebSPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
1855d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
1856d68875ebSPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
1857d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
1858d68875ebSPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
1859d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
1860d68875ebSPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
1861d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
1862d68875ebSPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
1863d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
1864d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
1865d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
1866d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1519_max, "1519 to max frames");
1867d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
1868d68875ebSPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
1869d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
1870d68875ebSPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
1871d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
1872d68875ebSPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
1873d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_colls",
1874d68875ebSPyun YongHyeon 	    &stats->tx_excess_colls, "Excessive collisions");
1875d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "underruns",
1876d68875ebSPyun YongHyeon 	    &stats->tx_underrun, "FIFO underruns");
1877d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns",
1878d68875ebSPyun YongHyeon 	    &stats->tx_desc_underrun, "Descriptor write-back errors");
1879d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
1880d68875ebSPyun YongHyeon 	    &stats->tx_lenerrs, "Frames with length mismatched");
1881d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
1882d68875ebSPyun YongHyeon 	    &stats->tx_pkts_truncated, "Truncated frames due to MTU size");
1883d68875ebSPyun YongHyeon }
1884d68875ebSPyun YongHyeon 
1885d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD32
1886d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD64
1887d68875ebSPyun YongHyeon 
1888d68875ebSPyun YongHyeon struct alc_dmamap_arg {
1889d68875ebSPyun YongHyeon 	bus_addr_t	alc_busaddr;
1890d68875ebSPyun YongHyeon };
1891d68875ebSPyun YongHyeon 
1892d68875ebSPyun YongHyeon static void
1893d68875ebSPyun YongHyeon alc_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1894d68875ebSPyun YongHyeon {
1895d68875ebSPyun YongHyeon 	struct alc_dmamap_arg *ctx;
1896d68875ebSPyun YongHyeon 
1897d68875ebSPyun YongHyeon 	if (error != 0)
1898d68875ebSPyun YongHyeon 		return;
1899d68875ebSPyun YongHyeon 
1900d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1901d68875ebSPyun YongHyeon 
1902d68875ebSPyun YongHyeon 	ctx = (struct alc_dmamap_arg *)arg;
1903d68875ebSPyun YongHyeon 	ctx->alc_busaddr = segs[0].ds_addr;
1904d68875ebSPyun YongHyeon }
1905d68875ebSPyun YongHyeon 
1906d68875ebSPyun YongHyeon /*
1907d68875ebSPyun YongHyeon  * Normal and high Tx descriptors shares single Tx high address.
1908d68875ebSPyun YongHyeon  * Four Rx descriptor/return rings and CMB shares the same Rx
1909d68875ebSPyun YongHyeon  * high address.
1910d68875ebSPyun YongHyeon  */
1911d68875ebSPyun YongHyeon static int
1912d68875ebSPyun YongHyeon alc_check_boundary(struct alc_softc *sc)
1913d68875ebSPyun YongHyeon {
1914d68875ebSPyun YongHyeon 	bus_addr_t cmb_end, rx_ring_end, rr_ring_end, tx_ring_end;
1915d68875ebSPyun YongHyeon 
1916d68875ebSPyun YongHyeon 	rx_ring_end = sc->alc_rdata.alc_rx_ring_paddr + ALC_RX_RING_SZ;
1917d68875ebSPyun YongHyeon 	rr_ring_end = sc->alc_rdata.alc_rr_ring_paddr + ALC_RR_RING_SZ;
1918d68875ebSPyun YongHyeon 	cmb_end = sc->alc_rdata.alc_cmb_paddr + ALC_CMB_SZ;
1919d68875ebSPyun YongHyeon 	tx_ring_end = sc->alc_rdata.alc_tx_ring_paddr + ALC_TX_RING_SZ;
1920d68875ebSPyun YongHyeon 
1921d68875ebSPyun YongHyeon 	/* 4GB boundary crossing is not allowed. */
1922d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) !=
1923d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rx_ring_paddr)) ||
1924d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rr_ring_end) !=
1925d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rr_ring_paddr)) ||
1926d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(cmb_end) !=
1927d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_cmb_paddr)) ||
1928d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(tx_ring_end) !=
1929d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_tx_ring_paddr)))
1930d68875ebSPyun YongHyeon 		return (EFBIG);
1931d68875ebSPyun YongHyeon 	/*
1932d68875ebSPyun YongHyeon 	 * Make sure Rx return descriptor/Rx descriptor/CMB use
1933d68875ebSPyun YongHyeon 	 * the same high address.
1934d68875ebSPyun YongHyeon 	 */
1935d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(rr_ring_end)) ||
1936d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(cmb_end)))
1937d68875ebSPyun YongHyeon 		return (EFBIG);
1938d68875ebSPyun YongHyeon 
1939d68875ebSPyun YongHyeon 	return (0);
1940d68875ebSPyun YongHyeon }
1941d68875ebSPyun YongHyeon 
1942d68875ebSPyun YongHyeon static int
1943d68875ebSPyun YongHyeon alc_dma_alloc(struct alc_softc *sc)
1944d68875ebSPyun YongHyeon {
1945d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
1946d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
1947d68875ebSPyun YongHyeon 	bus_addr_t lowaddr;
1948d68875ebSPyun YongHyeon 	struct alc_dmamap_arg ctx;
1949d68875ebSPyun YongHyeon 	int error, i;
1950d68875ebSPyun YongHyeon 
1951d68875ebSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1952d68875ebSPyun YongHyeon again:
1953d68875ebSPyun YongHyeon 	/* Create parent DMA tag. */
1954d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1955d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
1956d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1957d68875ebSPyun YongHyeon 	    lowaddr,			/* lowaddr */
1958d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1959d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1960d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1961d68875ebSPyun YongHyeon 	    0,				/* nsegments */
1962d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1963d68875ebSPyun YongHyeon 	    0,				/* flags */
1964d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1965d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_parent_tag);
1966d68875ebSPyun YongHyeon 	if (error != 0) {
1967d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1968d68875ebSPyun YongHyeon 		    "could not create parent DMA tag.\n");
1969d68875ebSPyun YongHyeon 		goto fail;
1970d68875ebSPyun YongHyeon 	}
1971d68875ebSPyun YongHyeon 
1972d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx descriptor ring. */
1973d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1974d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1975d68875ebSPyun YongHyeon 	    ALC_TX_RING_ALIGN, 0,	/* alignment, boundary */
1976d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1977d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1978d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1979d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsize */
1980d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1981d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsegsize */
1982d68875ebSPyun YongHyeon 	    0,				/* flags */
1983d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1984d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_tag);
1985d68875ebSPyun YongHyeon 	if (error != 0) {
1986d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1987d68875ebSPyun YongHyeon 		    "could not create Tx ring DMA tag.\n");
1988d68875ebSPyun YongHyeon 		goto fail;
1989d68875ebSPyun YongHyeon 	}
1990d68875ebSPyun YongHyeon 
1991d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx free descriptor ring. */
1992d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1993d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1994d68875ebSPyun YongHyeon 	    ALC_RX_RING_ALIGN, 0,	/* alignment, boundary */
1995d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1996d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1997d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1998d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsize */
1999d68875ebSPyun YongHyeon 	    1,				/* nsegments */
2000d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsegsize */
2001d68875ebSPyun YongHyeon 	    0,				/* flags */
2002d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2003d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_tag);
2004d68875ebSPyun YongHyeon 	if (error != 0) {
2005d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2006d68875ebSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
2007d68875ebSPyun YongHyeon 		goto fail;
2008d68875ebSPyun YongHyeon 	}
2009d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx return descriptor ring. */
2010d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2011d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
2012d68875ebSPyun YongHyeon 	    ALC_RR_RING_ALIGN, 0,	/* alignment, boundary */
2013d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2014d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2015d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2016d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsize */
2017d68875ebSPyun YongHyeon 	    1,				/* nsegments */
2018d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsegsize */
2019d68875ebSPyun YongHyeon 	    0,				/* flags */
2020d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2021d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_tag);
2022d68875ebSPyun YongHyeon 	if (error != 0) {
2023d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2024d68875ebSPyun YongHyeon 		    "could not create Rx return ring DMA tag.\n");
2025d68875ebSPyun YongHyeon 		goto fail;
2026d68875ebSPyun YongHyeon 	}
2027d68875ebSPyun YongHyeon 
2028d68875ebSPyun YongHyeon 	/* Create DMA tag for coalescing message block. */
2029d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2030d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
2031d68875ebSPyun YongHyeon 	    ALC_CMB_ALIGN, 0,		/* alignment, boundary */
2032d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2033d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2034d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2035d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsize */
2036d68875ebSPyun YongHyeon 	    1,				/* nsegments */
2037d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsegsize */
2038d68875ebSPyun YongHyeon 	    0,				/* flags */
2039d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2040d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_tag);
2041d68875ebSPyun YongHyeon 	if (error != 0) {
2042d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2043d68875ebSPyun YongHyeon 		    "could not create CMB DMA tag.\n");
2044d68875ebSPyun YongHyeon 		goto fail;
2045d68875ebSPyun YongHyeon 	}
2046d68875ebSPyun YongHyeon 	/* Create DMA tag for status message block. */
2047d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2048d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
2049d68875ebSPyun YongHyeon 	    ALC_SMB_ALIGN, 0,		/* alignment, boundary */
2050d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2051d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2052d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2053d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsize */
2054d68875ebSPyun YongHyeon 	    1,				/* nsegments */
2055d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsegsize */
2056d68875ebSPyun YongHyeon 	    0,				/* flags */
2057d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2058d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_tag);
2059d68875ebSPyun YongHyeon 	if (error != 0) {
2060d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2061d68875ebSPyun YongHyeon 		    "could not create SMB DMA tag.\n");
2062d68875ebSPyun YongHyeon 		goto fail;
2063d68875ebSPyun YongHyeon 	}
2064d68875ebSPyun YongHyeon 
2065d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
2066d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_tx_ring_tag,
2067d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_tx_ring,
2068d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
2069d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_map);
2070d68875ebSPyun YongHyeon 	if (error != 0) {
2071d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2072d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
2073d68875ebSPyun YongHyeon 		goto fail;
2074d68875ebSPyun YongHyeon 	}
2075d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
2076d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_tx_ring_tag,
2077d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, sc->alc_rdata.alc_tx_ring,
2078d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ, alc_dmamap_cb, &ctx, 0);
2079d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
2080d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2081d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
2082d68875ebSPyun YongHyeon 		goto fail;
2083d68875ebSPyun YongHyeon 	}
2084d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_tx_ring_paddr = ctx.alc_busaddr;
2085d68875ebSPyun YongHyeon 
2086d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
2087d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rx_ring_tag,
2088d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rx_ring,
2089d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
2090d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_map);
2091d68875ebSPyun YongHyeon 	if (error != 0) {
2092d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2093d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
2094d68875ebSPyun YongHyeon 		goto fail;
2095d68875ebSPyun YongHyeon 	}
2096d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
2097d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rx_ring_tag,
2098d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, sc->alc_rdata.alc_rx_ring,
2099d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ, alc_dmamap_cb, &ctx, 0);
2100d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
2101d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2102d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
2103d68875ebSPyun YongHyeon 		goto fail;
2104d68875ebSPyun YongHyeon 	}
2105d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rx_ring_paddr = ctx.alc_busaddr;
2106d68875ebSPyun YongHyeon 
2107d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx return ring. */
2108d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rr_ring_tag,
2109d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rr_ring,
2110d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
2111d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_map);
2112d68875ebSPyun YongHyeon 	if (error != 0) {
2113d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2114d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx return ring.\n");
2115d68875ebSPyun YongHyeon 		goto fail;
2116d68875ebSPyun YongHyeon 	}
2117d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
2118d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rr_ring_tag,
2119d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map, sc->alc_rdata.alc_rr_ring,
2120d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ, alc_dmamap_cb, &ctx, 0);
2121d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
2122d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2123d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
2124d68875ebSPyun YongHyeon 		goto fail;
2125d68875ebSPyun YongHyeon 	}
2126d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rr_ring_paddr = ctx.alc_busaddr;
2127d68875ebSPyun YongHyeon 
2128d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for CMB. */
2129d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_cmb_tag,
2130d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_cmb,
2131d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
2132d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_map);
2133d68875ebSPyun YongHyeon 	if (error != 0) {
2134d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2135d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for CMB.\n");
2136d68875ebSPyun YongHyeon 		goto fail;
2137d68875ebSPyun YongHyeon 	}
2138d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
2139d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_cmb_tag,
2140d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_cmb_map, sc->alc_rdata.alc_cmb,
2141d68875ebSPyun YongHyeon 	    ALC_CMB_SZ, alc_dmamap_cb, &ctx, 0);
2142d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
2143d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2144d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
2145d68875ebSPyun YongHyeon 		goto fail;
2146d68875ebSPyun YongHyeon 	}
2147d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_cmb_paddr = ctx.alc_busaddr;
2148d68875ebSPyun YongHyeon 
2149d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for SMB. */
2150d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_smb_tag,
2151d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_smb,
2152d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
2153d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_map);
2154d68875ebSPyun YongHyeon 	if (error != 0) {
2155d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2156d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for SMB.\n");
2157d68875ebSPyun YongHyeon 		goto fail;
2158d68875ebSPyun YongHyeon 	}
2159d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
2160d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_smb_tag,
2161d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_smb_map, sc->alc_rdata.alc_smb,
2162d68875ebSPyun YongHyeon 	    ALC_SMB_SZ, alc_dmamap_cb, &ctx, 0);
2163d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
2164d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2165d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
2166d68875ebSPyun YongHyeon 		goto fail;
2167d68875ebSPyun YongHyeon 	}
2168d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_smb_paddr = ctx.alc_busaddr;
2169d68875ebSPyun YongHyeon 
2170d68875ebSPyun YongHyeon 	/* Make sure we've not crossed 4GB boundary. */
2171d68875ebSPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
2172d68875ebSPyun YongHyeon 	    (error = alc_check_boundary(sc)) != 0) {
2173d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "4GB boundary crossed, "
2174d68875ebSPyun YongHyeon 		    "switching to 32bit DMA addressing mode.\n");
2175d68875ebSPyun YongHyeon 		alc_dma_free(sc);
2176d68875ebSPyun YongHyeon 		/*
2177d68875ebSPyun YongHyeon 		 * Limit max allowable DMA address space to 32bit
2178d68875ebSPyun YongHyeon 		 * and try again.
2179d68875ebSPyun YongHyeon 		 */
2180d68875ebSPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
2181d68875ebSPyun YongHyeon 		goto again;
2182d68875ebSPyun YongHyeon 	}
2183d68875ebSPyun YongHyeon 
2184d68875ebSPyun YongHyeon 	/*
2185d68875ebSPyun YongHyeon 	 * Create Tx buffer parent tag.
2186b624ef0aSPyun YongHyeon 	 * AR81[3567]x allows 64bit DMA addressing of Tx/Rx buffers
2187d68875ebSPyun YongHyeon 	 * so it needs separate parent DMA tag as parent DMA address
2188d68875ebSPyun YongHyeon 	 * space could be restricted to be within 32bit address space
2189d68875ebSPyun YongHyeon 	 * by 4GB boundary crossing.
2190d68875ebSPyun YongHyeon 	 */
2191d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2192d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
2193d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
2194d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2195d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2196d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2197d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
2198d68875ebSPyun YongHyeon 	    0,				/* nsegments */
2199d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
2200d68875ebSPyun YongHyeon 	    0,				/* flags */
2201d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2202d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_buffer_tag);
2203d68875ebSPyun YongHyeon 	if (error != 0) {
2204d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2205d68875ebSPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
2206d68875ebSPyun YongHyeon 		goto fail;
2207d68875ebSPyun YongHyeon 	}
2208d68875ebSPyun YongHyeon 
2209d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
2210d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2211d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
2212d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
2213d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2214d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2215d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2216d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSIZE,		/* maxsize */
2217d68875ebSPyun YongHyeon 	    ALC_MAXTXSEGS,		/* nsegments */
2218d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSEGSIZE,		/* maxsegsize */
2219d68875ebSPyun YongHyeon 	    0,				/* flags */
2220d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2221d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_tag);
2222d68875ebSPyun YongHyeon 	if (error != 0) {
2223d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Tx DMA tag.\n");
2224d68875ebSPyun YongHyeon 		goto fail;
2225d68875ebSPyun YongHyeon 	}
2226d68875ebSPyun YongHyeon 
2227d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
2228d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
2229d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
2230d68875ebSPyun YongHyeon 	    ALC_RX_BUF_ALIGN, 0,	/* alignment, boundary */
2231d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
2232d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
2233d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
2234d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsize */
2235d68875ebSPyun YongHyeon 	    1,				/* nsegments */
2236d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
2237d68875ebSPyun YongHyeon 	    0,				/* flags */
2238d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
2239d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_tag);
2240d68875ebSPyun YongHyeon 	if (error != 0) {
2241d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Rx DMA tag.\n");
2242d68875ebSPyun YongHyeon 		goto fail;
2243d68875ebSPyun YongHyeon 	}
2244d68875ebSPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
2245d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
2246d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
2247d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
2248d68875ebSPyun YongHyeon 		txd->tx_dmamap = NULL;
2249d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_tx_tag, 0,
2250d68875ebSPyun YongHyeon 		    &txd->tx_dmamap);
2251d68875ebSPyun YongHyeon 		if (error != 0) {
2252d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
2253d68875ebSPyun YongHyeon 			    "could not create Tx dmamap.\n");
2254d68875ebSPyun YongHyeon 			goto fail;
2255d68875ebSPyun YongHyeon 		}
2256d68875ebSPyun YongHyeon 	}
2257d68875ebSPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
2258d68875ebSPyun YongHyeon 	if ((error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
2259d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_sparemap)) != 0) {
2260d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
2261d68875ebSPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
2262d68875ebSPyun YongHyeon 		goto fail;
2263d68875ebSPyun YongHyeon 	}
2264d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
2265d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
2266d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
2267d68875ebSPyun YongHyeon 		rxd->rx_dmamap = NULL;
2268d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
2269d68875ebSPyun YongHyeon 		    &rxd->rx_dmamap);
2270d68875ebSPyun YongHyeon 		if (error != 0) {
2271d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
2272d68875ebSPyun YongHyeon 			    "could not create Rx dmamap.\n");
2273d68875ebSPyun YongHyeon 			goto fail;
2274d68875ebSPyun YongHyeon 		}
2275d68875ebSPyun YongHyeon 	}
2276d68875ebSPyun YongHyeon 
2277d68875ebSPyun YongHyeon fail:
2278d68875ebSPyun YongHyeon 	return (error);
2279d68875ebSPyun YongHyeon }
2280d68875ebSPyun YongHyeon 
2281d68875ebSPyun YongHyeon static void
2282d68875ebSPyun YongHyeon alc_dma_free(struct alc_softc *sc)
2283d68875ebSPyun YongHyeon {
2284d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
2285d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
2286d68875ebSPyun YongHyeon 	int i;
2287d68875ebSPyun YongHyeon 
2288d68875ebSPyun YongHyeon 	/* Tx buffers. */
2289d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_tag != NULL) {
2290d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_TX_RING_CNT; i++) {
2291d68875ebSPyun YongHyeon 			txd = &sc->alc_cdata.alc_txdesc[i];
2292d68875ebSPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
2293d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_tx_tag,
2294d68875ebSPyun YongHyeon 				    txd->tx_dmamap);
2295d68875ebSPyun YongHyeon 				txd->tx_dmamap = NULL;
2296d68875ebSPyun YongHyeon 			}
2297d68875ebSPyun YongHyeon 		}
2298d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_tag);
2299d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_tag = NULL;
2300d68875ebSPyun YongHyeon 	}
2301d68875ebSPyun YongHyeon 	/* Rx buffers */
2302d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rx_tag != NULL) {
2303d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_RX_RING_CNT; i++) {
2304d68875ebSPyun YongHyeon 			rxd = &sc->alc_cdata.alc_rxdesc[i];
2305d68875ebSPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
2306d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
2307d68875ebSPyun YongHyeon 				    rxd->rx_dmamap);
2308d68875ebSPyun YongHyeon 				rxd->rx_dmamap = NULL;
2309d68875ebSPyun YongHyeon 			}
2310d68875ebSPyun YongHyeon 		}
2311d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rx_sparemap != NULL) {
2312d68875ebSPyun YongHyeon 			bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
2313d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rx_sparemap);
2314d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rx_sparemap = NULL;
2315d68875ebSPyun YongHyeon 		}
2316d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rx_tag);
2317d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_tag = NULL;
2318d68875ebSPyun YongHyeon 	}
2319d68875ebSPyun YongHyeon 	/* Tx descriptor ring. */
2320d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_ring_tag != NULL) {
2321068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_tx_ring_paddr != 0)
2322d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_ring_tag,
2323d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
2324068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_tx_ring != NULL)
2325d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_tx_ring_tag,
2326d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_tx_ring,
2327d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
2328068d8643SJohn Baldwin 		sc->alc_rdata.alc_tx_ring_paddr = 0;
2329d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_tx_ring = NULL;
2330d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_ring_tag);
2331d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_ring_tag = NULL;
2332d68875ebSPyun YongHyeon 	}
23336ece67d8SKevin Lo 	/* Rx ring. */
23346ece67d8SKevin Lo 	if (sc->alc_cdata.alc_rx_ring_tag != NULL) {
2335068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rx_ring_paddr != 0)
23366ece67d8SKevin Lo 			bus_dmamap_unload(sc->alc_cdata.alc_rx_ring_tag,
23376ece67d8SKevin Lo 			    sc->alc_cdata.alc_rx_ring_map);
2338068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rx_ring != NULL)
23396ece67d8SKevin Lo 			bus_dmamem_free(sc->alc_cdata.alc_rx_ring_tag,
23406ece67d8SKevin Lo 			    sc->alc_rdata.alc_rx_ring,
23416ece67d8SKevin Lo 			    sc->alc_cdata.alc_rx_ring_map);
2342068d8643SJohn Baldwin 		sc->alc_rdata.alc_rx_ring_paddr = 0;
23436ece67d8SKevin Lo 		sc->alc_rdata.alc_rx_ring = NULL;
23446ece67d8SKevin Lo 		bus_dma_tag_destroy(sc->alc_cdata.alc_rx_ring_tag);
23456ece67d8SKevin Lo 		sc->alc_cdata.alc_rx_ring_tag = NULL;
23466ece67d8SKevin Lo 	}
2347d68875ebSPyun YongHyeon 	/* Rx return ring. */
2348d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rr_ring_tag != NULL) {
2349068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rr_ring_paddr != 0)
2350d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rr_ring_tag,
2351d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
2352068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rr_ring != NULL)
2353d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_rr_ring_tag,
2354d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_rr_ring,
2355d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
2356068d8643SJohn Baldwin 		sc->alc_rdata.alc_rr_ring_paddr = 0;
2357d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_rr_ring = NULL;
2358d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rr_ring_tag);
2359d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_ring_tag = NULL;
2360d68875ebSPyun YongHyeon 	}
2361d68875ebSPyun YongHyeon 	/* CMB block */
2362d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_cmb_tag != NULL) {
2363068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_cmb_paddr != 0)
2364d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_cmb_tag,
2365d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
2366068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_cmb != NULL)
2367d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_cmb_tag,
2368d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_cmb,
2369d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
2370068d8643SJohn Baldwin 		sc->alc_rdata.alc_cmb_paddr = 0;
2371d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_cmb = NULL;
2372d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_cmb_tag);
2373d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_cmb_tag = NULL;
2374d68875ebSPyun YongHyeon 	}
2375d68875ebSPyun YongHyeon 	/* SMB block */
2376d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_smb_tag != NULL) {
2377068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_smb_paddr != 0)
2378d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_smb_tag,
2379d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
2380068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_smb != NULL)
2381d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_smb_tag,
2382d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_smb,
2383d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
2384068d8643SJohn Baldwin 		sc->alc_rdata.alc_smb_paddr = 0;
2385d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_smb = NULL;
2386d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_smb_tag);
2387d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_smb_tag = NULL;
2388d68875ebSPyun YongHyeon 	}
2389d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_buffer_tag != NULL) {
2390d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_buffer_tag);
2391d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_buffer_tag = NULL;
2392d68875ebSPyun YongHyeon 	}
2393d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_parent_tag != NULL) {
2394d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_parent_tag);
2395d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_parent_tag = NULL;
2396d68875ebSPyun YongHyeon 	}
2397d68875ebSPyun YongHyeon }
2398d68875ebSPyun YongHyeon 
2399d68875ebSPyun YongHyeon static int
2400d68875ebSPyun YongHyeon alc_shutdown(device_t dev)
2401d68875ebSPyun YongHyeon {
2402d68875ebSPyun YongHyeon 
2403d68875ebSPyun YongHyeon 	return (alc_suspend(dev));
2404d68875ebSPyun YongHyeon }
2405d68875ebSPyun YongHyeon 
2406d68875ebSPyun YongHyeon /*
2407d68875ebSPyun YongHyeon  * Note, this driver resets the link speed to 10/100Mbps by
2408d68875ebSPyun YongHyeon  * restarting auto-negotiation in suspend/shutdown phase but we
2409d68875ebSPyun YongHyeon  * don't know whether that auto-negotiation would succeed or not
2410d68875ebSPyun YongHyeon  * as driver has no control after powering off/suspend operation.
2411d68875ebSPyun YongHyeon  * If the renegotiation fail WOL may not work. Running at 1Gbps
2412d68875ebSPyun YongHyeon  * will draw more power than 375mA at 3.3V which is specified in
2413d68875ebSPyun YongHyeon  * PCI specification and that would result in complete
2414d68875ebSPyun YongHyeon  * shutdowning power to ethernet controller.
2415d68875ebSPyun YongHyeon  *
2416d68875ebSPyun YongHyeon  * TODO
2417d68875ebSPyun YongHyeon  * Save current negotiated media speed/duplex/flow-control to
2418d68875ebSPyun YongHyeon  * softc and restore the same link again after resuming. PHY
2419d68875ebSPyun YongHyeon  * handling such as power down/resetting to 100Mbps may be better
2420d68875ebSPyun YongHyeon  * handled in suspend method in phy driver.
2421d68875ebSPyun YongHyeon  */
2422d68875ebSPyun YongHyeon static void
2423d68875ebSPyun YongHyeon alc_setlinkspeed(struct alc_softc *sc)
2424d68875ebSPyun YongHyeon {
2425d68875ebSPyun YongHyeon 	struct mii_data *mii;
2426d68875ebSPyun YongHyeon 	int aneg, i;
2427d68875ebSPyun YongHyeon 
2428d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
2429d68875ebSPyun YongHyeon 	mii_pollstat(mii);
2430d68875ebSPyun YongHyeon 	aneg = 0;
2431d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
2432d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
2433d68875ebSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
2434d68875ebSPyun YongHyeon 		case IFM_10_T:
2435d68875ebSPyun YongHyeon 		case IFM_100_TX:
2436d68875ebSPyun YongHyeon 			return;
2437d68875ebSPyun YongHyeon 		case IFM_1000_T:
2438d68875ebSPyun YongHyeon 			aneg++;
2439d68875ebSPyun YongHyeon 			break;
2440d68875ebSPyun YongHyeon 		default:
2441d68875ebSPyun YongHyeon 			break;
2442d68875ebSPyun YongHyeon 		}
2443d68875ebSPyun YongHyeon 	}
2444d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, MII_100T2CR, 0);
2445d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
2446d68875ebSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
2447d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
2448d68875ebSPyun YongHyeon 	    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
2449d68875ebSPyun YongHyeon 	DELAY(1000);
2450d68875ebSPyun YongHyeon 	if (aneg != 0) {
2451d68875ebSPyun YongHyeon 		/*
2452d68875ebSPyun YongHyeon 		 * Poll link state until alc(4) get a 10/100Mbps link.
2453d68875ebSPyun YongHyeon 		 */
2454d68875ebSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
2455d68875ebSPyun YongHyeon 			mii_pollstat(mii);
2456d68875ebSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
2457d68875ebSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
2458d68875ebSPyun YongHyeon 				switch (IFM_SUBTYPE(
2459d68875ebSPyun YongHyeon 				    mii->mii_media_active)) {
2460d68875ebSPyun YongHyeon 				case IFM_10_T:
2461d68875ebSPyun YongHyeon 				case IFM_100_TX:
2462d68875ebSPyun YongHyeon 					alc_mac_config(sc);
2463d68875ebSPyun YongHyeon 					return;
2464d68875ebSPyun YongHyeon 				default:
2465d68875ebSPyun YongHyeon 					break;
2466d68875ebSPyun YongHyeon 				}
2467d68875ebSPyun YongHyeon 			}
2468d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
2469d68875ebSPyun YongHyeon 			pause("alclnk", hz);
2470d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
2471d68875ebSPyun YongHyeon 		}
2472d68875ebSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
2473d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
2474d68875ebSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
2475d68875ebSPyun YongHyeon 	}
2476d68875ebSPyun YongHyeon 	/*
2477d68875ebSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
2478d68875ebSPyun YongHyeon 	 * This is the last resort and may/may not work.
2479d68875ebSPyun YongHyeon 	 */
2480d68875ebSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
2481d68875ebSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
2482d68875ebSPyun YongHyeon 	alc_mac_config(sc);
2483d68875ebSPyun YongHyeon }
2484d68875ebSPyun YongHyeon 
2485d68875ebSPyun YongHyeon static void
2486d68875ebSPyun YongHyeon alc_setwol(struct alc_softc *sc)
2487d68875ebSPyun YongHyeon {
2488b624ef0aSPyun YongHyeon 
2489b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
2490b624ef0aSPyun YongHyeon 		alc_setwol_816x(sc);
2491b624ef0aSPyun YongHyeon 	else
2492b624ef0aSPyun YongHyeon 		alc_setwol_813x(sc);
2493b624ef0aSPyun YongHyeon }
2494b624ef0aSPyun YongHyeon 
2495b624ef0aSPyun YongHyeon static void
2496b624ef0aSPyun YongHyeon alc_setwol_813x(struct alc_softc *sc)
2497b624ef0aSPyun YongHyeon {
2498d68875ebSPyun YongHyeon 	struct ifnet *ifp;
249947ae892cSPyun YongHyeon 	uint32_t reg, pmcs;
2500d68875ebSPyun YongHyeon 	uint16_t pmstat;
2501d68875ebSPyun YongHyeon 
2502d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2503d68875ebSPyun YongHyeon 
2504d68875ebSPyun YongHyeon 	alc_disable_l0s_l1(sc);
250547ae892cSPyun YongHyeon 	ifp = sc->alc_ifp;
2506a4d3574cSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) == 0) {
2507d68875ebSPyun YongHyeon 		/* Disable WOL. */
2508d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
2509d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
2510d68875ebSPyun YongHyeon 		reg |= PCIE_PHYMISC_FORCE_RCV_DET;
2511d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
2512d68875ebSPyun YongHyeon 		/* Force PHY power down. */
2513d68875ebSPyun YongHyeon 		alc_phy_down(sc);
251447ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
251547ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS);
2516d68875ebSPyun YongHyeon 		return;
2517d68875ebSPyun YongHyeon 	}
2518d68875ebSPyun YongHyeon 
2519d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
2520d68875ebSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
2521d68875ebSPyun YongHyeon 			alc_setlinkspeed(sc);
252247ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
252347ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) & ~MASTER_CLK_SEL_DIS);
2524d68875ebSPyun YongHyeon 	}
2525d68875ebSPyun YongHyeon 
2526d68875ebSPyun YongHyeon 	pmcs = 0;
2527d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2528d68875ebSPyun YongHyeon 		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
2529d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs);
2530d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
2531d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI |
2532d68875ebSPyun YongHyeon 	    MAC_CFG_BCAST);
2533d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
2534d68875ebSPyun YongHyeon 		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
2535d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
2536d68875ebSPyun YongHyeon 		reg |= MAC_CFG_RX_ENB;
2537d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
2538d68875ebSPyun YongHyeon 
2539d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
2540d68875ebSPyun YongHyeon 	reg |= PCIE_PHYMISC_FORCE_RCV_DET;
2541d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
2542d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
2543d68875ebSPyun YongHyeon 		/* WOL disabled, PHY power down. */
2544d68875ebSPyun YongHyeon 		alc_phy_down(sc);
254547ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
254647ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS);
2547d68875ebSPyun YongHyeon 	}
2548d68875ebSPyun YongHyeon 	/* Request PME. */
2549a4d3574cSPyun YongHyeon 	pmstat = pci_read_config(sc->alc_dev,
2550a4d3574cSPyun YongHyeon 	    sc->alc_pmcap + PCIR_POWER_STATUS, 2);
2551d68875ebSPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2552d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
2553d68875ebSPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2554a4d3574cSPyun YongHyeon 	pci_write_config(sc->alc_dev,
2555a4d3574cSPyun YongHyeon 	    sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2);
2556d68875ebSPyun YongHyeon }
2557d68875ebSPyun YongHyeon 
2558b624ef0aSPyun YongHyeon static void
2559b624ef0aSPyun YongHyeon alc_setwol_816x(struct alc_softc *sc)
2560b624ef0aSPyun YongHyeon {
2561b624ef0aSPyun YongHyeon 	struct ifnet *ifp;
2562b624ef0aSPyun YongHyeon 	uint32_t gphy, mac, master, pmcs, reg;
2563b624ef0aSPyun YongHyeon 	uint16_t pmstat;
2564b624ef0aSPyun YongHyeon 
2565b624ef0aSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2566b624ef0aSPyun YongHyeon 
2567b624ef0aSPyun YongHyeon 	ifp = sc->alc_ifp;
2568b624ef0aSPyun YongHyeon 	master = CSR_READ_4(sc, ALC_MASTER_CFG);
2569b624ef0aSPyun YongHyeon 	master &= ~MASTER_CLK_SEL_DIS;
2570b624ef0aSPyun YongHyeon 	gphy = CSR_READ_4(sc, ALC_GPHY_CFG);
2571b624ef0aSPyun YongHyeon 	gphy &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE | GPHY_CFG_100AB_ENB |
2572b624ef0aSPyun YongHyeon 	    GPHY_CFG_PHY_PLL_ON);
2573b624ef0aSPyun YongHyeon 	gphy |= GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | GPHY_CFG_SEL_ANA_RESET;
2574b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) == 0) {
2575b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
2576b624ef0aSPyun YongHyeon 		gphy |= GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW;
2577b624ef0aSPyun YongHyeon 		mac = CSR_READ_4(sc, ALC_MAC_CFG);
2578b624ef0aSPyun YongHyeon 	} else {
2579b624ef0aSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL) != 0) {
2580b624ef0aSPyun YongHyeon 			gphy |= GPHY_CFG_EXT_RESET;
2581b624ef0aSPyun YongHyeon 			if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
2582b624ef0aSPyun YongHyeon 				alc_setlinkspeed(sc);
2583b624ef0aSPyun YongHyeon 		}
2584b624ef0aSPyun YongHyeon 		pmcs = 0;
2585b624ef0aSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
2586b624ef0aSPyun YongHyeon 			pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
2587b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs);
2588b624ef0aSPyun YongHyeon 		mac = CSR_READ_4(sc, ALC_MAC_CFG);
2589b624ef0aSPyun YongHyeon 		mac &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI |
2590b624ef0aSPyun YongHyeon 		    MAC_CFG_BCAST);
2591b624ef0aSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
2592b624ef0aSPyun YongHyeon 			mac |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
2593b624ef0aSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL) != 0)
2594b624ef0aSPyun YongHyeon 			mac |= MAC_CFG_RX_ENB;
2595b624ef0aSPyun YongHyeon 		alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_S3DIG10,
2596b624ef0aSPyun YongHyeon 		    ANEG_S3DIG10_SL);
2597b624ef0aSPyun YongHyeon 	}
2598b624ef0aSPyun YongHyeon 
2599b624ef0aSPyun YongHyeon 	/* Enable OSC. */
2600b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MISC);
2601b624ef0aSPyun YongHyeon 	reg &= ~MISC_INTNLOSC_OPEN;
2602b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MISC, reg);
2603b624ef0aSPyun YongHyeon 	reg |= MISC_INTNLOSC_OPEN;
2604b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MISC, reg);
2605b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, master);
2606b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, mac);
2607b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_GPHY_CFG, gphy);
2608b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_PDLL_TRNS1);
2609b624ef0aSPyun YongHyeon 	reg |= PDLL_TRNS1_D3PLLOFF_ENB;
2610b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PDLL_TRNS1, reg);
2611b624ef0aSPyun YongHyeon 
2612b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) != 0) {
2613b624ef0aSPyun YongHyeon 		/* Request PME. */
2614b624ef0aSPyun YongHyeon 		pmstat = pci_read_config(sc->alc_dev,
2615b624ef0aSPyun YongHyeon 		    sc->alc_pmcap + PCIR_POWER_STATUS, 2);
2616b624ef0aSPyun YongHyeon 		pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
2617b624ef0aSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_WOL) != 0)
2618b624ef0aSPyun YongHyeon 			pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
2619b624ef0aSPyun YongHyeon 		pci_write_config(sc->alc_dev,
2620b624ef0aSPyun YongHyeon 		    sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2);
2621b624ef0aSPyun YongHyeon 	}
2622b624ef0aSPyun YongHyeon }
2623b624ef0aSPyun YongHyeon 
2624d68875ebSPyun YongHyeon static int
2625d68875ebSPyun YongHyeon alc_suspend(device_t dev)
2626d68875ebSPyun YongHyeon {
2627d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2628d68875ebSPyun YongHyeon 
2629d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
2630d68875ebSPyun YongHyeon 
2631d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
2632d68875ebSPyun YongHyeon 	alc_stop(sc);
2633d68875ebSPyun YongHyeon 	alc_setwol(sc);
2634d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
2635d68875ebSPyun YongHyeon 
2636d68875ebSPyun YongHyeon 	return (0);
2637d68875ebSPyun YongHyeon }
2638d68875ebSPyun YongHyeon 
2639d68875ebSPyun YongHyeon static int
2640d68875ebSPyun YongHyeon alc_resume(device_t dev)
2641d68875ebSPyun YongHyeon {
2642d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2643d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2644d68875ebSPyun YongHyeon 	uint16_t pmstat;
2645d68875ebSPyun YongHyeon 
2646d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
2647d68875ebSPyun YongHyeon 
2648d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
2649a4d3574cSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) != 0) {
2650d68875ebSPyun YongHyeon 		/* Disable PME and clear PME status. */
2651d68875ebSPyun YongHyeon 		pmstat = pci_read_config(sc->alc_dev,
2652a4d3574cSPyun YongHyeon 		    sc->alc_pmcap + PCIR_POWER_STATUS, 2);
2653d68875ebSPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
2654d68875ebSPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
2655d68875ebSPyun YongHyeon 			pci_write_config(sc->alc_dev,
2656a4d3574cSPyun YongHyeon 			    sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2);
2657d68875ebSPyun YongHyeon 		}
2658d68875ebSPyun YongHyeon 	}
2659d68875ebSPyun YongHyeon 	/* Reset PHY. */
2660d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
2661d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2662d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2663d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2664d68875ebSPyun YongHyeon 		alc_init_locked(sc);
2665d68875ebSPyun YongHyeon 	}
2666d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
2667d68875ebSPyun YongHyeon 
2668d68875ebSPyun YongHyeon 	return (0);
2669d68875ebSPyun YongHyeon }
2670d68875ebSPyun YongHyeon 
2671d68875ebSPyun YongHyeon static int
2672d68875ebSPyun YongHyeon alc_encap(struct alc_softc *sc, struct mbuf **m_head)
2673d68875ebSPyun YongHyeon {
2674d68875ebSPyun YongHyeon 	struct alc_txdesc *txd, *txd_last;
2675d68875ebSPyun YongHyeon 	struct tx_desc *desc;
2676d68875ebSPyun YongHyeon 	struct mbuf *m;
2677d68875ebSPyun YongHyeon 	struct ip *ip;
2678d68875ebSPyun YongHyeon 	struct tcphdr *tcp;
2679d68875ebSPyun YongHyeon 	bus_dma_segment_t txsegs[ALC_MAXTXSEGS];
2680d68875ebSPyun YongHyeon 	bus_dmamap_t map;
2681cb2f3e7fSPyun YongHyeon 	uint32_t cflags, hdrlen, ip_off, poff, vtag;
2682d68875ebSPyun YongHyeon 	int error, idx, nsegs, prod;
2683d68875ebSPyun YongHyeon 
2684d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2685d68875ebSPyun YongHyeon 
2686d68875ebSPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
2687d68875ebSPyun YongHyeon 
2688d68875ebSPyun YongHyeon 	m = *m_head;
2689d68875ebSPyun YongHyeon 	ip = NULL;
2690d68875ebSPyun YongHyeon 	tcp = NULL;
2691cb2f3e7fSPyun YongHyeon 	ip_off = poff = 0;
2692d68875ebSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (ALC_CSUM_FEATURES | CSUM_TSO)) != 0) {
2693d68875ebSPyun YongHyeon 		/*
2694b624ef0aSPyun YongHyeon 		 * AR81[3567]x requires offset of TCP/UDP header in its
2695d68875ebSPyun YongHyeon 		 * Tx descriptor to perform Tx checksum offloading. TSO
2696d68875ebSPyun YongHyeon 		 * also requires TCP header offset and modification of
2697d68875ebSPyun YongHyeon 		 * IP/TCP header. This kind of operation takes many CPU
2698d68875ebSPyun YongHyeon 		 * cycles on FreeBSD so fast host CPU is required to get
2699d68875ebSPyun YongHyeon 		 * smooth TSO performance.
2700d68875ebSPyun YongHyeon 		 */
2701cb2f3e7fSPyun YongHyeon 		struct ether_header *eh;
2702d68875ebSPyun YongHyeon 
2703d68875ebSPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
2704d68875ebSPyun YongHyeon 			/* Get a writable copy. */
2705c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
2706d68875ebSPyun YongHyeon 			/* Release original mbufs. */
2707d68875ebSPyun YongHyeon 			m_freem(*m_head);
2708d68875ebSPyun YongHyeon 			if (m == NULL) {
2709d68875ebSPyun YongHyeon 				*m_head = NULL;
2710d68875ebSPyun YongHyeon 				return (ENOBUFS);
2711d68875ebSPyun YongHyeon 			}
2712d68875ebSPyun YongHyeon 			*m_head = m;
2713d68875ebSPyun YongHyeon 		}
2714d68875ebSPyun YongHyeon 
2715cb2f3e7fSPyun YongHyeon 		ip_off = sizeof(struct ether_header);
2716cb2f3e7fSPyun YongHyeon 		m = m_pullup(m, ip_off);
2717d68875ebSPyun YongHyeon 		if (m == NULL) {
2718d68875ebSPyun YongHyeon 			*m_head = NULL;
2719d68875ebSPyun YongHyeon 			return (ENOBUFS);
2720d68875ebSPyun YongHyeon 		}
2721cb2f3e7fSPyun YongHyeon 		eh = mtod(m, struct ether_header *);
2722cb2f3e7fSPyun YongHyeon 		/*
2723cb2f3e7fSPyun YongHyeon 		 * Check if hardware VLAN insertion is off.
2724cb2f3e7fSPyun YongHyeon 		 * Additional check for LLC/SNAP frame?
2725cb2f3e7fSPyun YongHyeon 		 */
2726cb2f3e7fSPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
2727cb2f3e7fSPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
2728cb2f3e7fSPyun YongHyeon 			m = m_pullup(m, ip_off);
2729cb2f3e7fSPyun YongHyeon 			if (m == NULL) {
2730cb2f3e7fSPyun YongHyeon 				*m_head = NULL;
2731cb2f3e7fSPyun YongHyeon 				return (ENOBUFS);
2732cb2f3e7fSPyun YongHyeon 			}
2733cb2f3e7fSPyun YongHyeon 		}
2734cb2f3e7fSPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
2735cb2f3e7fSPyun YongHyeon 		if (m == NULL) {
2736cb2f3e7fSPyun YongHyeon 			*m_head = NULL;
2737cb2f3e7fSPyun YongHyeon 			return (ENOBUFS);
2738cb2f3e7fSPyun YongHyeon 		}
2739cb2f3e7fSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
2740cb2f3e7fSPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
2741d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2742d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + sizeof(struct tcphdr));
2743d68875ebSPyun YongHyeon 			if (m == NULL) {
2744d68875ebSPyun YongHyeon 				*m_head = NULL;
2745d68875ebSPyun YongHyeon 				return (ENOBUFS);
2746d68875ebSPyun YongHyeon 			}
2747d68875ebSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
2748d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + (tcp->th_off << 2));
2749d68875ebSPyun YongHyeon 			if (m == NULL) {
2750d68875ebSPyun YongHyeon 				*m_head = NULL;
2751d68875ebSPyun YongHyeon 				return (ENOBUFS);
2752d68875ebSPyun YongHyeon 			}
2753d68875ebSPyun YongHyeon 			/*
2754d68875ebSPyun YongHyeon 			 * Due to strict adherence of Microsoft NDIS
2755d68875ebSPyun YongHyeon 			 * Large Send specification, hardware expects
2756d68875ebSPyun YongHyeon 			 * a pseudo TCP checksum inserted by upper
2757d68875ebSPyun YongHyeon 			 * stack. Unfortunately the pseudo TCP
2758d68875ebSPyun YongHyeon 			 * checksum that NDIS refers to does not include
2759d68875ebSPyun YongHyeon 			 * TCP payload length so driver should recompute
2760d68875ebSPyun YongHyeon 			 * the pseudo checksum here. Hopefully this
2761d68875ebSPyun YongHyeon 			 * wouldn't be much burden on modern CPUs.
2762d68875ebSPyun YongHyeon 			 *
2763d68875ebSPyun YongHyeon 			 * Reset IP checksum and recompute TCP pseudo
2764d68875ebSPyun YongHyeon 			 * checksum as NDIS specification said.
2765d68875ebSPyun YongHyeon 			 */
276696486faaSPyun YongHyeon 			ip = (struct ip *)(mtod(m, char *) + ip_off);
276796486faaSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
2768d68875ebSPyun YongHyeon 			ip->ip_sum = 0;
2769d68875ebSPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
2770d68875ebSPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2771d68875ebSPyun YongHyeon 		}
2772d68875ebSPyun YongHyeon 		*m_head = m;
2773d68875ebSPyun YongHyeon 	}
2774d68875ebSPyun YongHyeon 
2775d68875ebSPyun YongHyeon 	prod = sc->alc_cdata.alc_tx_prod;
2776d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
2777d68875ebSPyun YongHyeon 	txd_last = txd;
2778d68875ebSPyun YongHyeon 	map = txd->tx_dmamap;
2779d68875ebSPyun YongHyeon 
2780d68875ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
2781d68875ebSPyun YongHyeon 	    *m_head, txsegs, &nsegs, 0);
2782d68875ebSPyun YongHyeon 	if (error == EFBIG) {
2783c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, ALC_MAXTXSEGS);
2784d68875ebSPyun YongHyeon 		if (m == NULL) {
2785d68875ebSPyun YongHyeon 			m_freem(*m_head);
2786d68875ebSPyun YongHyeon 			*m_head = NULL;
2787d68875ebSPyun YongHyeon 			return (ENOMEM);
2788d68875ebSPyun YongHyeon 		}
2789d68875ebSPyun YongHyeon 		*m_head = m;
2790d68875ebSPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
2791d68875ebSPyun YongHyeon 		    *m_head, txsegs, &nsegs, 0);
2792d68875ebSPyun YongHyeon 		if (error != 0) {
2793d68875ebSPyun YongHyeon 			m_freem(*m_head);
2794d68875ebSPyun YongHyeon 			*m_head = NULL;
2795d68875ebSPyun YongHyeon 			return (error);
2796d68875ebSPyun YongHyeon 		}
2797d68875ebSPyun YongHyeon 	} else if (error != 0)
2798d68875ebSPyun YongHyeon 		return (error);
2799d68875ebSPyun YongHyeon 	if (nsegs == 0) {
2800d68875ebSPyun YongHyeon 		m_freem(*m_head);
2801d68875ebSPyun YongHyeon 		*m_head = NULL;
2802d68875ebSPyun YongHyeon 		return (EIO);
2803d68875ebSPyun YongHyeon 	}
2804d68875ebSPyun YongHyeon 
2805d68875ebSPyun YongHyeon 	/* Check descriptor overrun. */
2806d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt + nsegs >= ALC_TX_RING_CNT - 3) {
2807d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, map);
2808d68875ebSPyun YongHyeon 		return (ENOBUFS);
2809d68875ebSPyun YongHyeon 	}
2810d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, map, BUS_DMASYNC_PREWRITE);
2811d68875ebSPyun YongHyeon 
2812d68875ebSPyun YongHyeon 	m = *m_head;
2813d68875ebSPyun YongHyeon 	cflags = TD_ETHERNET;
2814d68875ebSPyun YongHyeon 	vtag = 0;
2815d68875ebSPyun YongHyeon 	desc = NULL;
2816d68875ebSPyun YongHyeon 	idx = 0;
2817d68875ebSPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
2818d68875ebSPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
2819d68875ebSPyun YongHyeon 		vtag = htons(m->m_pkthdr.ether_vtag);
2820d68875ebSPyun YongHyeon 		vtag = (vtag << TD_VLAN_SHIFT) & TD_VLAN_MASK;
2821d68875ebSPyun YongHyeon 		cflags |= TD_INS_VLAN_TAG;
2822d68875ebSPyun YongHyeon 	}
28236da6d0a9SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2824d68875ebSPyun YongHyeon 		/* Request TSO and set MSS. */
2825d68875ebSPyun YongHyeon 		cflags |= TD_TSO | TD_TSO_DESCV1;
2826d68875ebSPyun YongHyeon 		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << TD_MSS_SHIFT) &
2827d68875ebSPyun YongHyeon 		    TD_MSS_MASK;
2828d68875ebSPyun YongHyeon 		/* Set TCP header offset. */
2829d68875ebSPyun YongHyeon 		cflags |= (poff << TD_TCPHDR_OFFSET_SHIFT) &
2830d68875ebSPyun YongHyeon 		    TD_TCPHDR_OFFSET_MASK;
2831d68875ebSPyun YongHyeon 		/*
2832b624ef0aSPyun YongHyeon 		 * AR81[3567]x requires the first buffer should
2833d68875ebSPyun YongHyeon 		 * only hold IP/TCP header data. Payload should
2834d68875ebSPyun YongHyeon 		 * be handled in other descriptors.
2835d68875ebSPyun YongHyeon 		 */
2836d68875ebSPyun YongHyeon 		hdrlen = poff + (tcp->th_off << 2);
2837d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
2838d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(hdrlen | vtag));
2839d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
2840d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[0].ds_addr);
2841d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
2842d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2843d68875ebSPyun YongHyeon 		if (m->m_len - hdrlen > 0) {
2844d68875ebSPyun YongHyeon 			/* Handle remaining payload of the first fragment. */
2845d68875ebSPyun YongHyeon 			desc = &sc->alc_rdata.alc_tx_ring[prod];
2846d68875ebSPyun YongHyeon 			desc->len = htole32(TX_BYTES((m->m_len - hdrlen) |
2847d68875ebSPyun YongHyeon 			    vtag));
2848d68875ebSPyun YongHyeon 			desc->flags = htole32(cflags);
2849d68875ebSPyun YongHyeon 			desc->addr = htole64(txsegs[0].ds_addr + hdrlen);
2850d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_tx_cnt++;
2851d68875ebSPyun YongHyeon 			ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2852d68875ebSPyun YongHyeon 		}
2853d68875ebSPyun YongHyeon 		/* Handle remaining fragments. */
2854d68875ebSPyun YongHyeon 		idx = 1;
28556da6d0a9SPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & ALC_CSUM_FEATURES) != 0) {
28566da6d0a9SPyun YongHyeon 		/* Configure Tx checksum offload. */
28576da6d0a9SPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
28586da6d0a9SPyun YongHyeon 		cflags |= TD_CUSTOM_CSUM;
28596da6d0a9SPyun YongHyeon 		/* Set checksum start offset. */
28606da6d0a9SPyun YongHyeon 		cflags |= ((poff >> 1) << TD_PLOAD_OFFSET_SHIFT) &
28616da6d0a9SPyun YongHyeon 		    TD_PLOAD_OFFSET_MASK;
28626da6d0a9SPyun YongHyeon 		/* Set checksum insertion position of TCP/UDP. */
28636da6d0a9SPyun YongHyeon 		cflags |= (((poff + m->m_pkthdr.csum_data) >> 1) <<
28646da6d0a9SPyun YongHyeon 		    TD_CUSTOM_CSUM_OFFSET_SHIFT) & TD_CUSTOM_CSUM_OFFSET_MASK;
28656da6d0a9SPyun YongHyeon #else
28666da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
28676da6d0a9SPyun YongHyeon 			cflags |= TD_IPCSUM;
28686da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
28696da6d0a9SPyun YongHyeon 			cflags |= TD_TCPCSUM;
28706da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
28716da6d0a9SPyun YongHyeon 			cflags |= TD_UDPCSUM;
28726da6d0a9SPyun YongHyeon 		/* Set TCP/UDP header offset. */
28736da6d0a9SPyun YongHyeon 		cflags |= (poff << TD_L4HDR_OFFSET_SHIFT) &
28746da6d0a9SPyun YongHyeon 		    TD_L4HDR_OFFSET_MASK;
28756da6d0a9SPyun YongHyeon #endif
2876d68875ebSPyun YongHyeon 	}
2877d68875ebSPyun YongHyeon 	for (; idx < nsegs; idx++) {
2878d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
2879d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(txsegs[idx].ds_len) | vtag);
2880d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
2881d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[idx].ds_addr);
2882d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
2883d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2884d68875ebSPyun YongHyeon 	}
2885d68875ebSPyun YongHyeon 	/* Update producer index. */
2886d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = prod;
2887d68875ebSPyun YongHyeon 
2888d68875ebSPyun YongHyeon 	/* Finally set EOP on the last descriptor. */
2889d68875ebSPyun YongHyeon 	prod = (prod + ALC_TX_RING_CNT - 1) % ALC_TX_RING_CNT;
2890d68875ebSPyun YongHyeon 	desc = &sc->alc_rdata.alc_tx_ring[prod];
2891d68875ebSPyun YongHyeon 	desc->flags |= htole32(TD_EOP);
2892d68875ebSPyun YongHyeon 
2893d68875ebSPyun YongHyeon 	/* Swap dmamap of the first and the last. */
2894d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
2895d68875ebSPyun YongHyeon 	map = txd_last->tx_dmamap;
2896d68875ebSPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
2897d68875ebSPyun YongHyeon 	txd->tx_dmamap = map;
2898d68875ebSPyun YongHyeon 	txd->tx_m = m;
2899d68875ebSPyun YongHyeon 
2900d68875ebSPyun YongHyeon 	return (0);
2901d68875ebSPyun YongHyeon }
2902d68875ebSPyun YongHyeon 
2903d68875ebSPyun YongHyeon static void
290432341ad6SJohn Baldwin alc_start(struct ifnet *ifp)
2905d68875ebSPyun YongHyeon {
290632341ad6SJohn Baldwin 	struct alc_softc *sc;
2907d68875ebSPyun YongHyeon 
290832341ad6SJohn Baldwin 	sc = ifp->if_softc;
290932341ad6SJohn Baldwin 	ALC_LOCK(sc);
291032341ad6SJohn Baldwin 	alc_start_locked(ifp);
291132341ad6SJohn Baldwin 	ALC_UNLOCK(sc);
2912d68875ebSPyun YongHyeon }
2913d68875ebSPyun YongHyeon 
2914d68875ebSPyun YongHyeon static void
291532341ad6SJohn Baldwin alc_start_locked(struct ifnet *ifp)
2916d68875ebSPyun YongHyeon {
2917d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2918d68875ebSPyun YongHyeon 	struct mbuf *m_head;
2919d68875ebSPyun YongHyeon 	int enq;
2920d68875ebSPyun YongHyeon 
2921d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
2922d68875ebSPyun YongHyeon 
292332341ad6SJohn Baldwin 	ALC_LOCK_ASSERT(sc);
2924d68875ebSPyun YongHyeon 
2925d68875ebSPyun YongHyeon 	/* Reclaim transmitted frames. */
2926d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt >= ALC_TX_DESC_HIWAT)
2927d68875ebSPyun YongHyeon 		alc_txeof(sc);
2928d68875ebSPyun YongHyeon 
2929d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
293032341ad6SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->alc_flags & ALC_FLAG_LINK) == 0)
2931d68875ebSPyun YongHyeon 		return;
2932d68875ebSPyun YongHyeon 
2933d68875ebSPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
2934d68875ebSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2935d68875ebSPyun YongHyeon 		if (m_head == NULL)
2936d68875ebSPyun YongHyeon 			break;
2937d68875ebSPyun YongHyeon 		/*
2938d68875ebSPyun YongHyeon 		 * Pack the data into the transmit ring. If we
2939d68875ebSPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
2940d68875ebSPyun YongHyeon 		 * for the NIC to drain the ring.
2941d68875ebSPyun YongHyeon 		 */
2942d68875ebSPyun YongHyeon 		if (alc_encap(sc, &m_head)) {
2943d68875ebSPyun YongHyeon 			if (m_head == NULL)
2944d68875ebSPyun YongHyeon 				break;
2945d68875ebSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
2946d68875ebSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2947d68875ebSPyun YongHyeon 			break;
2948d68875ebSPyun YongHyeon 		}
2949d68875ebSPyun YongHyeon 
2950d68875ebSPyun YongHyeon 		enq++;
2951d68875ebSPyun YongHyeon 		/*
2952d68875ebSPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
2953d68875ebSPyun YongHyeon 		 * to him.
2954d68875ebSPyun YongHyeon 		 */
2955d68875ebSPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
2956d68875ebSPyun YongHyeon 	}
2957d68875ebSPyun YongHyeon 
2958d68875ebSPyun YongHyeon 	if (enq > 0) {
2959d68875ebSPyun YongHyeon 		/* Sync descriptors. */
2960d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
2961d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
2962d68875ebSPyun YongHyeon 		/* Kick. Assume we're using normal Tx priority queue. */
2963b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
2964b624ef0aSPyun YongHyeon 			CSR_WRITE_2(sc, ALC_MBOX_TD_PRI0_PROD_IDX,
2965b624ef0aSPyun YongHyeon 			    (uint16_t)sc->alc_cdata.alc_tx_prod);
2966b624ef0aSPyun YongHyeon 		else
2967d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MBOX_TD_PROD_IDX,
2968d68875ebSPyun YongHyeon 			    (sc->alc_cdata.alc_tx_prod <<
2969d68875ebSPyun YongHyeon 			    MBOX_TD_PROD_LO_IDX_SHIFT) &
2970d68875ebSPyun YongHyeon 			    MBOX_TD_PROD_LO_IDX_MASK);
2971d68875ebSPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
2972d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = ALC_TX_TIMEOUT;
2973d68875ebSPyun YongHyeon 	}
2974d68875ebSPyun YongHyeon }
2975d68875ebSPyun YongHyeon 
2976d68875ebSPyun YongHyeon static void
2977d68875ebSPyun YongHyeon alc_watchdog(struct alc_softc *sc)
2978d68875ebSPyun YongHyeon {
2979d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2980d68875ebSPyun YongHyeon 
2981d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2982d68875ebSPyun YongHyeon 
2983d68875ebSPyun YongHyeon 	if (sc->alc_watchdog_timer == 0 || --sc->alc_watchdog_timer)
2984d68875ebSPyun YongHyeon 		return;
2985d68875ebSPyun YongHyeon 
2986d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2987d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) == 0) {
2988d68875ebSPyun YongHyeon 		if_printf(sc->alc_ifp, "watchdog timeout (lost link)\n");
29899bce9009SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2990d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2991d68875ebSPyun YongHyeon 		alc_init_locked(sc);
2992d68875ebSPyun YongHyeon 		return;
2993d68875ebSPyun YongHyeon 	}
2994d68875ebSPyun YongHyeon 	if_printf(sc->alc_ifp, "watchdog timeout -- resetting\n");
29959bce9009SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2996d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2997d68875ebSPyun YongHyeon 	alc_init_locked(sc);
2998d68875ebSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
299932341ad6SJohn Baldwin 		alc_start_locked(ifp);
3000d68875ebSPyun YongHyeon }
3001d68875ebSPyun YongHyeon 
3002d68875ebSPyun YongHyeon static int
3003d68875ebSPyun YongHyeon alc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
3004d68875ebSPyun YongHyeon {
3005d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3006d68875ebSPyun YongHyeon 	struct ifreq *ifr;
3007d68875ebSPyun YongHyeon 	struct mii_data *mii;
3008d68875ebSPyun YongHyeon 	int error, mask;
3009d68875ebSPyun YongHyeon 
3010d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
3011d68875ebSPyun YongHyeon 	ifr = (struct ifreq *)data;
3012d68875ebSPyun YongHyeon 	error = 0;
3013d68875ebSPyun YongHyeon 	switch (cmd) {
3014d68875ebSPyun YongHyeon 	case SIOCSIFMTU:
30152f70cceaSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
30162f70cceaSPyun YongHyeon 		    ifr->ifr_mtu > (sc->alc_ident->max_framelen -
30172f70cceaSPyun YongHyeon 		    sizeof(struct ether_vlan_header) - ETHER_CRC_LEN) ||
3018d68875ebSPyun YongHyeon 		    ((sc->alc_flags & ALC_FLAG_JUMBO) == 0 &&
3019d68875ebSPyun YongHyeon 		    ifr->ifr_mtu > ETHERMTU))
3020d68875ebSPyun YongHyeon 			error = EINVAL;
3021d68875ebSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
3022d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
3023d68875ebSPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
3024b624ef0aSPyun YongHyeon 			/* AR81[3567]x has 13 bits MSS field. */
3025d68875ebSPyun YongHyeon 			if (ifp->if_mtu > ALC_TSO_MTU &&
3026d68875ebSPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3027d68875ebSPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3028d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3029e67344a3SPyun YongHyeon 				VLAN_CAPABILITIES(ifp);
3030d68875ebSPyun YongHyeon 			}
3031d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
3032d68875ebSPyun YongHyeon 		}
3033d68875ebSPyun YongHyeon 		break;
3034d68875ebSPyun YongHyeon 	case SIOCSIFFLAGS:
3035d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
3036d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3037d68875ebSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3038d68875ebSPyun YongHyeon 			    ((ifp->if_flags ^ sc->alc_if_flags) &
3039d68875ebSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3040d68875ebSPyun YongHyeon 				alc_rxfilter(sc);
30413b33d630SJohn Baldwin 			else
3042d68875ebSPyun YongHyeon 				alc_init_locked(sc);
3043d68875ebSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3044d68875ebSPyun YongHyeon 			alc_stop(sc);
3045d68875ebSPyun YongHyeon 		sc->alc_if_flags = ifp->if_flags;
3046d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
3047d68875ebSPyun YongHyeon 		break;
3048d68875ebSPyun YongHyeon 	case SIOCADDMULTI:
3049d68875ebSPyun YongHyeon 	case SIOCDELMULTI:
3050d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
3051d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3052d68875ebSPyun YongHyeon 			alc_rxfilter(sc);
3053d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
3054d68875ebSPyun YongHyeon 		break;
3055d68875ebSPyun YongHyeon 	case SIOCSIFMEDIA:
3056d68875ebSPyun YongHyeon 	case SIOCGIFMEDIA:
3057d68875ebSPyun YongHyeon 		mii = device_get_softc(sc->alc_miibus);
3058d68875ebSPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
3059d68875ebSPyun YongHyeon 		break;
3060d68875ebSPyun YongHyeon 	case SIOCSIFCAP:
3061d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
3062d68875ebSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3063d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3064d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3065d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
3066d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
3067d68875ebSPyun YongHyeon 				ifp->if_hwassist |= ALC_CSUM_FEATURES;
3068d68875ebSPyun YongHyeon 			else
3069d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
3070d68875ebSPyun YongHyeon 		}
3071d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3072d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
3073d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3074d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0) {
3075b624ef0aSPyun YongHyeon 				/* AR81[3567]x has 13 bits MSS field. */
3076d68875ebSPyun YongHyeon 				if (ifp->if_mtu > ALC_TSO_MTU) {
3077d68875ebSPyun YongHyeon 					ifp->if_capenable &= ~IFCAP_TSO4;
3078d68875ebSPyun YongHyeon 					ifp->if_hwassist &= ~CSUM_TSO;
3079d68875ebSPyun YongHyeon 				} else
3080d68875ebSPyun YongHyeon 					ifp->if_hwassist |= CSUM_TSO;
3081d68875ebSPyun YongHyeon 			} else
3082d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3083d68875ebSPyun YongHyeon 		}
3084d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
3085d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
3086d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
3087d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
3088d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
3089d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
3090d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3091d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3092d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3093d68875ebSPyun YongHyeon 			alc_rxvlan(sc);
3094d68875ebSPyun YongHyeon 		}
3095d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
3096d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
3097d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
3098d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3099d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3100d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3101d68875ebSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3102d68875ebSPyun YongHyeon 			ifp->if_capenable &=
3103d68875ebSPyun YongHyeon 			    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
3104d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
3105d68875ebSPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
3106d68875ebSPyun YongHyeon 		break;
3107d68875ebSPyun YongHyeon 	default:
3108d68875ebSPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
3109d68875ebSPyun YongHyeon 		break;
3110d68875ebSPyun YongHyeon 	}
3111d68875ebSPyun YongHyeon 
3112d68875ebSPyun YongHyeon 	return (error);
3113d68875ebSPyun YongHyeon }
3114d68875ebSPyun YongHyeon 
3115d68875ebSPyun YongHyeon static void
3116d68875ebSPyun YongHyeon alc_mac_config(struct alc_softc *sc)
3117d68875ebSPyun YongHyeon {
3118d68875ebSPyun YongHyeon 	struct mii_data *mii;
3119d68875ebSPyun YongHyeon 	uint32_t reg;
3120d68875ebSPyun YongHyeon 
3121d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3122d68875ebSPyun YongHyeon 
3123d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
3124d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
3125d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC |
3126d68875ebSPyun YongHyeon 	    MAC_CFG_SPEED_MASK);
3127b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 ||
3128b624ef0aSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
31292f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
31302f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
31312f70cceaSPyun YongHyeon 		reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW;
3132d68875ebSPyun YongHyeon 	/* Reprogram MAC with resolved speed/duplex. */
3133d68875ebSPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
3134d68875ebSPyun YongHyeon 	case IFM_10_T:
3135d68875ebSPyun YongHyeon 	case IFM_100_TX:
3136d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
3137d68875ebSPyun YongHyeon 		break;
3138d68875ebSPyun YongHyeon 	case IFM_1000_T:
3139d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
3140d68875ebSPyun YongHyeon 		break;
3141d68875ebSPyun YongHyeon 	}
3142d68875ebSPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
3143d68875ebSPyun YongHyeon 		reg |= MAC_CFG_FULL_DUPLEX;
3144d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
3145d68875ebSPyun YongHyeon 			reg |= MAC_CFG_TX_FC;
3146d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
3147d68875ebSPyun YongHyeon 			reg |= MAC_CFG_RX_FC;
3148d68875ebSPyun YongHyeon 	}
3149d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3150d68875ebSPyun YongHyeon }
3151d68875ebSPyun YongHyeon 
3152d68875ebSPyun YongHyeon static void
3153d68875ebSPyun YongHyeon alc_stats_clear(struct alc_softc *sc)
3154d68875ebSPyun YongHyeon {
3155d68875ebSPyun YongHyeon 	struct smb sb, *smb;
3156d68875ebSPyun YongHyeon 	uint32_t *reg;
3157d68875ebSPyun YongHyeon 	int i;
3158d68875ebSPyun YongHyeon 
3159d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
3160d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
3161d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
3162d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3163d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
3164d68875ebSPyun YongHyeon 		/* Update done, clear. */
3165d68875ebSPyun YongHyeon 		smb->updated = 0;
3166d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
3167d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
3168d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3169d68875ebSPyun YongHyeon 	} else {
3170d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
3171d68875ebSPyun YongHyeon 		    reg++) {
3172d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
3173d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
3174d68875ebSPyun YongHyeon 		}
3175d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
3176d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
3177d68875ebSPyun YongHyeon 		    reg++) {
3178d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
3179d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
3180d68875ebSPyun YongHyeon 		}
3181d68875ebSPyun YongHyeon 	}
3182d68875ebSPyun YongHyeon }
3183d68875ebSPyun YongHyeon 
3184d68875ebSPyun YongHyeon static void
3185d68875ebSPyun YongHyeon alc_stats_update(struct alc_softc *sc)
3186d68875ebSPyun YongHyeon {
3187d68875ebSPyun YongHyeon 	struct alc_hw_stats *stat;
3188d68875ebSPyun YongHyeon 	struct smb sb, *smb;
3189d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3190d68875ebSPyun YongHyeon 	uint32_t *reg;
3191d68875ebSPyun YongHyeon 	int i;
3192d68875ebSPyun YongHyeon 
3193d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3194d68875ebSPyun YongHyeon 
3195d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3196d68875ebSPyun YongHyeon 	stat = &sc->alc_stats;
3197d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
3198d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
3199d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
3200d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3201d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
3202d68875ebSPyun YongHyeon 		if (smb->updated == 0)
3203d68875ebSPyun YongHyeon 			return;
3204d68875ebSPyun YongHyeon 	} else {
3205d68875ebSPyun YongHyeon 		smb = &sb;
3206d68875ebSPyun YongHyeon 		/* Read Rx statistics. */
3207d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
3208d68875ebSPyun YongHyeon 		    reg++) {
3209d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
3210d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
3211d68875ebSPyun YongHyeon 		}
3212d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
3213d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
3214d68875ebSPyun YongHyeon 		    reg++) {
3215d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
3216d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
3217d68875ebSPyun YongHyeon 		}
3218d68875ebSPyun YongHyeon 	}
3219d68875ebSPyun YongHyeon 
3220d68875ebSPyun YongHyeon 	/* Rx stats. */
3221d68875ebSPyun YongHyeon 	stat->rx_frames += smb->rx_frames;
3222d68875ebSPyun YongHyeon 	stat->rx_bcast_frames += smb->rx_bcast_frames;
3223d68875ebSPyun YongHyeon 	stat->rx_mcast_frames += smb->rx_mcast_frames;
3224d68875ebSPyun YongHyeon 	stat->rx_pause_frames += smb->rx_pause_frames;
3225d68875ebSPyun YongHyeon 	stat->rx_control_frames += smb->rx_control_frames;
3226d68875ebSPyun YongHyeon 	stat->rx_crcerrs += smb->rx_crcerrs;
3227d68875ebSPyun YongHyeon 	stat->rx_lenerrs += smb->rx_lenerrs;
3228d68875ebSPyun YongHyeon 	stat->rx_bytes += smb->rx_bytes;
3229d68875ebSPyun YongHyeon 	stat->rx_runts += smb->rx_runts;
3230d68875ebSPyun YongHyeon 	stat->rx_fragments += smb->rx_fragments;
3231d68875ebSPyun YongHyeon 	stat->rx_pkts_64 += smb->rx_pkts_64;
3232d68875ebSPyun YongHyeon 	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
3233d68875ebSPyun YongHyeon 	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
3234d68875ebSPyun YongHyeon 	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
3235d68875ebSPyun YongHyeon 	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
3236d68875ebSPyun YongHyeon 	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
3237d68875ebSPyun YongHyeon 	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
3238d68875ebSPyun YongHyeon 	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
3239d68875ebSPyun YongHyeon 	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
3240d68875ebSPyun YongHyeon 	stat->rx_rrs_errs += smb->rx_rrs_errs;
3241d68875ebSPyun YongHyeon 	stat->rx_alignerrs += smb->rx_alignerrs;
3242d68875ebSPyun YongHyeon 	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
3243d68875ebSPyun YongHyeon 	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
3244d68875ebSPyun YongHyeon 	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
3245d68875ebSPyun YongHyeon 
3246d68875ebSPyun YongHyeon 	/* Tx stats. */
3247d68875ebSPyun YongHyeon 	stat->tx_frames += smb->tx_frames;
3248d68875ebSPyun YongHyeon 	stat->tx_bcast_frames += smb->tx_bcast_frames;
3249d68875ebSPyun YongHyeon 	stat->tx_mcast_frames += smb->tx_mcast_frames;
3250d68875ebSPyun YongHyeon 	stat->tx_pause_frames += smb->tx_pause_frames;
3251d68875ebSPyun YongHyeon 	stat->tx_excess_defer += smb->tx_excess_defer;
3252d68875ebSPyun YongHyeon 	stat->tx_control_frames += smb->tx_control_frames;
3253d68875ebSPyun YongHyeon 	stat->tx_deferred += smb->tx_deferred;
3254d68875ebSPyun YongHyeon 	stat->tx_bytes += smb->tx_bytes;
3255d68875ebSPyun YongHyeon 	stat->tx_pkts_64 += smb->tx_pkts_64;
3256d68875ebSPyun YongHyeon 	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
3257d68875ebSPyun YongHyeon 	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
3258d68875ebSPyun YongHyeon 	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
3259d68875ebSPyun YongHyeon 	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
3260d68875ebSPyun YongHyeon 	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
3261d68875ebSPyun YongHyeon 	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
3262d68875ebSPyun YongHyeon 	stat->tx_single_colls += smb->tx_single_colls;
3263d68875ebSPyun YongHyeon 	stat->tx_multi_colls += smb->tx_multi_colls;
3264d68875ebSPyun YongHyeon 	stat->tx_late_colls += smb->tx_late_colls;
3265d68875ebSPyun YongHyeon 	stat->tx_excess_colls += smb->tx_excess_colls;
3266d68875ebSPyun YongHyeon 	stat->tx_underrun += smb->tx_underrun;
3267d68875ebSPyun YongHyeon 	stat->tx_desc_underrun += smb->tx_desc_underrun;
3268d68875ebSPyun YongHyeon 	stat->tx_lenerrs += smb->tx_lenerrs;
3269d68875ebSPyun YongHyeon 	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
3270d68875ebSPyun YongHyeon 	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
3271d68875ebSPyun YongHyeon 	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
3272d68875ebSPyun YongHyeon 
3273d68875ebSPyun YongHyeon 	/* Update counters in ifnet. */
32749bce9009SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OPACKETS, smb->tx_frames);
3275d68875ebSPyun YongHyeon 
32769bce9009SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_COLLISIONS, smb->tx_single_colls +
3277d68875ebSPyun YongHyeon 	    smb->tx_multi_colls * 2 + smb->tx_late_colls +
32780999f75aSPyun YongHyeon 	    smb->tx_excess_colls * HDPX_CFG_RETRY_DEFAULT);
3279d68875ebSPyun YongHyeon 
32800999f75aSPyun YongHyeon 	if_inc_counter(ifp, IFCOUNTER_OERRORS, smb->tx_late_colls +
32810999f75aSPyun YongHyeon 	    smb->tx_excess_colls + smb->tx_underrun + smb->tx_pkts_truncated);
3282d68875ebSPyun YongHyeon 
32839bce9009SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_IPACKETS, smb->rx_frames);
3284d68875ebSPyun YongHyeon 
32859bce9009SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_IERRORS,
32869bce9009SGleb Smirnoff 	    smb->rx_crcerrs + smb->rx_lenerrs +
3287d68875ebSPyun YongHyeon 	    smb->rx_runts + smb->rx_pkts_truncated +
3288d68875ebSPyun YongHyeon 	    smb->rx_fifo_oflows + smb->rx_rrs_errs +
32899bce9009SGleb Smirnoff 	    smb->rx_alignerrs);
3290d68875ebSPyun YongHyeon 
3291d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
3292d68875ebSPyun YongHyeon 		/* Update done, clear. */
3293d68875ebSPyun YongHyeon 		smb->updated = 0;
3294d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
3295d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
3296d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3297d68875ebSPyun YongHyeon 	}
3298d68875ebSPyun YongHyeon }
3299d68875ebSPyun YongHyeon 
3300d68875ebSPyun YongHyeon static int
3301d68875ebSPyun YongHyeon alc_intr(void *arg)
3302d68875ebSPyun YongHyeon {
3303d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3304d68875ebSPyun YongHyeon 	uint32_t status;
3305d68875ebSPyun YongHyeon 
3306d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
3307d68875ebSPyun YongHyeon 
3308d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
3309d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
3310d68875ebSPyun YongHyeon 		return (FILTER_STRAY);
3311d68875ebSPyun YongHyeon 	/* Disable interrupts. */
3312d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, INTR_DIS_INT);
3313d68875ebSPyun YongHyeon 	taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
3314d68875ebSPyun YongHyeon 
3315d68875ebSPyun YongHyeon 	return (FILTER_HANDLED);
3316d68875ebSPyun YongHyeon }
3317d68875ebSPyun YongHyeon 
3318d68875ebSPyun YongHyeon static void
3319d68875ebSPyun YongHyeon alc_int_task(void *arg, int pending)
3320d68875ebSPyun YongHyeon {
3321d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3322d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3323d68875ebSPyun YongHyeon 	uint32_t status;
3324d68875ebSPyun YongHyeon 	int more;
3325d68875ebSPyun YongHyeon 
3326d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
3327d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3328d68875ebSPyun YongHyeon 
3329d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
33303b33d630SJohn Baldwin 	ALC_LOCK(sc);
33317e86a37eSPyun YongHyeon 	if (sc->alc_morework != 0) {
33327e86a37eSPyun YongHyeon 		sc->alc_morework = 0;
3333d68875ebSPyun YongHyeon 		status |= INTR_RX_PKT;
33347e86a37eSPyun YongHyeon 	}
3335d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
3336d68875ebSPyun YongHyeon 		goto done;
3337d68875ebSPyun YongHyeon 
3338d68875ebSPyun YongHyeon 	/* Acknowledge interrupts but still disable interrupts. */
3339d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, status | INTR_DIS_INT);
3340d68875ebSPyun YongHyeon 
3341d68875ebSPyun YongHyeon 	more = 0;
3342d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3343d68875ebSPyun YongHyeon 		if ((status & INTR_RX_PKT) != 0) {
3344d68875ebSPyun YongHyeon 			more = alc_rxintr(sc, sc->alc_process_limit);
3345d68875ebSPyun YongHyeon 			if (more == EAGAIN)
33467e86a37eSPyun YongHyeon 				sc->alc_morework = 1;
3347d68875ebSPyun YongHyeon 			else if (more == EIO) {
3348d68875ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3349d68875ebSPyun YongHyeon 				alc_init_locked(sc);
3350d68875ebSPyun YongHyeon 				ALC_UNLOCK(sc);
3351d68875ebSPyun YongHyeon 				return;
3352d68875ebSPyun YongHyeon 			}
3353d68875ebSPyun YongHyeon 		}
3354d68875ebSPyun YongHyeon 		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |
3355d68875ebSPyun YongHyeon 		    INTR_TXQ_TO_RST)) != 0) {
3356d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_RD_TO_RST) != 0)
3357d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
3358d68875ebSPyun YongHyeon 				    "DMA read error! -- resetting\n");
3359d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_WR_TO_RST) != 0)
3360d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
3361d68875ebSPyun YongHyeon 				    "DMA write error! -- resetting\n");
3362d68875ebSPyun YongHyeon 			if ((status & INTR_TXQ_TO_RST) != 0)
3363d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
3364d68875ebSPyun YongHyeon 				    "TxQ reset! -- resetting\n");
3365d68875ebSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3366d68875ebSPyun YongHyeon 			alc_init_locked(sc);
3367d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
3368d68875ebSPyun YongHyeon 			return;
3369d68875ebSPyun YongHyeon 		}
3370d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
3371d68875ebSPyun YongHyeon 		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
33723b33d630SJohn Baldwin 			alc_start_locked(ifp);
3373d68875ebSPyun YongHyeon 	}
3374d68875ebSPyun YongHyeon 
3375d68875ebSPyun YongHyeon 	if (more == EAGAIN ||
3376d68875ebSPyun YongHyeon 	    (CSR_READ_4(sc, ALC_INTR_STATUS) & ALC_INTRS) != 0) {
33773b33d630SJohn Baldwin 		ALC_UNLOCK(sc);
3378d68875ebSPyun YongHyeon 		taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
3379d68875ebSPyun YongHyeon 		return;
3380d68875ebSPyun YongHyeon 	}
3381d68875ebSPyun YongHyeon 
3382d68875ebSPyun YongHyeon done:
3383d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3384d68875ebSPyun YongHyeon 		/* Re-enable interrupts if we're running. */
3385d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_INTR_STATUS, 0x7FFFFFFF);
3386d68875ebSPyun YongHyeon 	}
33873b33d630SJohn Baldwin 	ALC_UNLOCK(sc);
3388d68875ebSPyun YongHyeon }
3389d68875ebSPyun YongHyeon 
3390d68875ebSPyun YongHyeon static void
3391d68875ebSPyun YongHyeon alc_txeof(struct alc_softc *sc)
3392d68875ebSPyun YongHyeon {
3393d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3394d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
3395d68875ebSPyun YongHyeon 	uint32_t cons, prod;
3396d68875ebSPyun YongHyeon 	int prog;
3397d68875ebSPyun YongHyeon 
3398d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3399d68875ebSPyun YongHyeon 
3400d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3401d68875ebSPyun YongHyeon 
3402d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
3403d68875ebSPyun YongHyeon 		return;
3404d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
3405d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_POSTWRITE);
3406d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) {
3407d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
3408d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_POSTREAD);
3409d68875ebSPyun YongHyeon 		prod = sc->alc_rdata.alc_cmb->cons;
3410b624ef0aSPyun YongHyeon 	} else {
3411b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
3412b624ef0aSPyun YongHyeon 			prod = CSR_READ_2(sc, ALC_MBOX_TD_PRI0_CONS_IDX);
3413b624ef0aSPyun YongHyeon 		else {
3414d68875ebSPyun YongHyeon 			prod = CSR_READ_4(sc, ALC_MBOX_TD_CONS_IDX);
3415d68875ebSPyun YongHyeon 			/* Assume we're using normal Tx priority queue. */
3416d68875ebSPyun YongHyeon 			prod = (prod & MBOX_TD_CONS_LO_IDX_MASK) >>
3417d68875ebSPyun YongHyeon 			    MBOX_TD_CONS_LO_IDX_SHIFT;
3418b624ef0aSPyun YongHyeon 		}
3419b624ef0aSPyun YongHyeon 	}
3420d68875ebSPyun YongHyeon 	cons = sc->alc_cdata.alc_tx_cons;
3421d68875ebSPyun YongHyeon 	/*
3422d68875ebSPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
3423d68875ebSPyun YongHyeon 	 * frames which have been transmitted.
3424d68875ebSPyun YongHyeon 	 */
3425d68875ebSPyun YongHyeon 	for (prog = 0; cons != prod; prog++,
3426d68875ebSPyun YongHyeon 	    ALC_DESC_INC(cons, ALC_TX_RING_CNT)) {
3427d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_tx_cnt <= 0)
3428d68875ebSPyun YongHyeon 			break;
3429d68875ebSPyun YongHyeon 		prog++;
3430d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3431d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt--;
3432d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[cons];
3433d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
3434d68875ebSPyun YongHyeon 			/* Reclaim transmitted mbufs. */
3435d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
3436d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3437d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
3438d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
3439d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
3440d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
3441d68875ebSPyun YongHyeon 		}
3442d68875ebSPyun YongHyeon 	}
3443d68875ebSPyun YongHyeon 
3444d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
3445d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
3446d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_PREREAD);
3447d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = cons;
3448d68875ebSPyun YongHyeon 	/*
3449d68875ebSPyun YongHyeon 	 * Unarm watchdog timer only when there is no pending
3450d68875ebSPyun YongHyeon 	 * frames in Tx queue.
3451d68875ebSPyun YongHyeon 	 */
3452d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
3453d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = 0;
3454d68875ebSPyun YongHyeon }
3455d68875ebSPyun YongHyeon 
3456d68875ebSPyun YongHyeon static int
3457d68875ebSPyun YongHyeon alc_newbuf(struct alc_softc *sc, struct alc_rxdesc *rxd)
3458d68875ebSPyun YongHyeon {
3459d68875ebSPyun YongHyeon 	struct mbuf *m;
3460d68875ebSPyun YongHyeon 	bus_dma_segment_t segs[1];
3461d68875ebSPyun YongHyeon 	bus_dmamap_t map;
3462d68875ebSPyun YongHyeon 	int nsegs;
3463d68875ebSPyun YongHyeon 
3464c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
3465d68875ebSPyun YongHyeon 	if (m == NULL)
3466d68875ebSPyun YongHyeon 		return (ENOBUFS);
3467d68875ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = RX_BUF_SIZE_MAX;
3468d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3469d68875ebSPyun YongHyeon 	m_adj(m, sizeof(uint64_t));
3470d68875ebSPyun YongHyeon #endif
3471d68875ebSPyun YongHyeon 
3472d68875ebSPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_rx_tag,
3473d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_sparemap, m, segs, &nsegs, 0) != 0) {
3474d68875ebSPyun YongHyeon 		m_freem(m);
3475d68875ebSPyun YongHyeon 		return (ENOBUFS);
3476d68875ebSPyun YongHyeon 	}
3477d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
3478d68875ebSPyun YongHyeon 
3479d68875ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
3480d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
3481d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
3482d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap);
3483d68875ebSPyun YongHyeon 	}
3484d68875ebSPyun YongHyeon 	map = rxd->rx_dmamap;
3485d68875ebSPyun YongHyeon 	rxd->rx_dmamap = sc->alc_cdata.alc_rx_sparemap;
3486d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_sparemap = map;
3487d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
3488d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
3489d68875ebSPyun YongHyeon 	rxd->rx_m = m;
3490d68875ebSPyun YongHyeon 	rxd->rx_desc->addr = htole64(segs[0].ds_addr);
3491d68875ebSPyun YongHyeon 	return (0);
3492d68875ebSPyun YongHyeon }
3493d68875ebSPyun YongHyeon 
3494d68875ebSPyun YongHyeon static int
3495d68875ebSPyun YongHyeon alc_rxintr(struct alc_softc *sc, int count)
3496d68875ebSPyun YongHyeon {
3497d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3498d68875ebSPyun YongHyeon 	struct rx_rdesc *rrd;
3499d68875ebSPyun YongHyeon 	uint32_t nsegs, status;
3500d68875ebSPyun YongHyeon 	int rr_cons, prog;
3501d68875ebSPyun YongHyeon 
3502d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
3503d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
3504d68875ebSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3505d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
3506d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_POSTWRITE);
3507d68875ebSPyun YongHyeon 	rr_cons = sc->alc_cdata.alc_rr_cons;
3508d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3509d68875ebSPyun YongHyeon 	for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;) {
3510d68875ebSPyun YongHyeon 		if (count-- <= 0)
3511d68875ebSPyun YongHyeon 			break;
3512d68875ebSPyun YongHyeon 		rrd = &sc->alc_rdata.alc_rr_ring[rr_cons];
3513d68875ebSPyun YongHyeon 		status = le32toh(rrd->status);
3514d68875ebSPyun YongHyeon 		if ((status & RRD_VALID) == 0)
3515d68875ebSPyun YongHyeon 			break;
3516d68875ebSPyun YongHyeon 		nsegs = RRD_RD_CNT(le32toh(rrd->rdinfo));
3517d68875ebSPyun YongHyeon 		if (nsegs == 0) {
3518d68875ebSPyun YongHyeon 			/* This should not happen! */
3519d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
3520d68875ebSPyun YongHyeon 			    "unexpected segment count -- resetting\n");
3521d68875ebSPyun YongHyeon 			return (EIO);
3522d68875ebSPyun YongHyeon 		}
3523d68875ebSPyun YongHyeon 		alc_rxeof(sc, rrd);
3524d68875ebSPyun YongHyeon 		/* Clear Rx return status. */
3525d68875ebSPyun YongHyeon 		rrd->status = 0;
3526d68875ebSPyun YongHyeon 		ALC_DESC_INC(rr_cons, ALC_RR_RING_CNT);
3527d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons += nsegs;
3528d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons %= ALC_RR_RING_CNT;
3529d68875ebSPyun YongHyeon 		prog += nsegs;
3530d68875ebSPyun YongHyeon 	}
3531d68875ebSPyun YongHyeon 
3532d68875ebSPyun YongHyeon 	if (prog > 0) {
3533d68875ebSPyun YongHyeon 		/* Update the consumer index. */
3534d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_cons = rr_cons;
3535d68875ebSPyun YongHyeon 		/* Sync Rx return descriptors. */
3536d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
3537d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rr_ring_map,
3538d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3539d68875ebSPyun YongHyeon 		/*
3540d68875ebSPyun YongHyeon 		 * Sync updated Rx descriptors such that controller see
3541d68875ebSPyun YongHyeon 		 * modified buffer addresses.
3542d68875ebSPyun YongHyeon 		 */
3543d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
3544d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
3545d68875ebSPyun YongHyeon 		/*
3546d68875ebSPyun YongHyeon 		 * Let controller know availability of new Rx buffers.
3547d68875ebSPyun YongHyeon 		 * Since alc(4) use RXQ_CFG_RD_BURST_DEFAULT descriptors
3548d68875ebSPyun YongHyeon 		 * it may be possible to update ALC_MBOX_RD0_PROD_IDX
3549d68875ebSPyun YongHyeon 		 * only when Rx buffer pre-fetching is required. In
3550d68875ebSPyun YongHyeon 		 * addition we already set ALC_RX_RD_FREE_THRESH to
3551d68875ebSPyun YongHyeon 		 * RX_RD_FREE_THRESH_LO_DEFAULT descriptors. However
3552d68875ebSPyun YongHyeon 		 * it still seems that pre-fetching needs more
3553d68875ebSPyun YongHyeon 		 * experimentation.
3554d68875ebSPyun YongHyeon 		 */
3555b624ef0aSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
3556b624ef0aSPyun YongHyeon 			CSR_WRITE_2(sc, ALC_MBOX_RD0_PROD_IDX,
3557b624ef0aSPyun YongHyeon 			    (uint16_t)sc->alc_cdata.alc_rx_cons);
3558b624ef0aSPyun YongHyeon 		else
3559d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX,
3560d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rx_cons);
3561d68875ebSPyun YongHyeon 	}
3562d68875ebSPyun YongHyeon 
3563d68875ebSPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
3564d68875ebSPyun YongHyeon }
3565d68875ebSPyun YongHyeon 
3566d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3567d68875ebSPyun YongHyeon static struct mbuf *
3568d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *ifp, struct mbuf *m)
3569d68875ebSPyun YongHyeon {
3570d68875ebSPyun YongHyeon 	struct mbuf *n;
3571d68875ebSPyun YongHyeon         int i;
3572d68875ebSPyun YongHyeon         uint16_t *src, *dst;
3573d68875ebSPyun YongHyeon 
3574d68875ebSPyun YongHyeon 	src = mtod(m, uint16_t *);
3575d68875ebSPyun YongHyeon 	dst = src - 3;
3576d68875ebSPyun YongHyeon 
3577d68875ebSPyun YongHyeon 	if (m->m_next == NULL) {
3578d68875ebSPyun YongHyeon 		for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
3579d68875ebSPyun YongHyeon 			*dst++ = *src++;
3580d68875ebSPyun YongHyeon 		m->m_data -= 6;
3581d68875ebSPyun YongHyeon 		return (m);
3582d68875ebSPyun YongHyeon 	}
3583d68875ebSPyun YongHyeon 	/*
3584d68875ebSPyun YongHyeon 	 * Append a new mbuf to received mbuf chain and copy ethernet
3585d68875ebSPyun YongHyeon 	 * header from the mbuf chain. This can save lots of CPU
3586d68875ebSPyun YongHyeon 	 * cycles for jumbo frame.
3587d68875ebSPyun YongHyeon 	 */
3588c6499eccSGleb Smirnoff 	MGETHDR(n, M_NOWAIT, MT_DATA);
3589d68875ebSPyun YongHyeon 	if (n == NULL) {
35909bce9009SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
3591d68875ebSPyun YongHyeon 		m_freem(m);
3592d68875ebSPyun YongHyeon 		return (NULL);
3593d68875ebSPyun YongHyeon 	}
3594d68875ebSPyun YongHyeon 	bcopy(m->m_data, n->m_data, ETHER_HDR_LEN);
3595d68875ebSPyun YongHyeon 	m->m_data += ETHER_HDR_LEN;
3596d68875ebSPyun YongHyeon 	m->m_len -= ETHER_HDR_LEN;
3597d68875ebSPyun YongHyeon 	n->m_len = ETHER_HDR_LEN;
3598d68875ebSPyun YongHyeon 	M_MOVE_PKTHDR(n, m);
3599d68875ebSPyun YongHyeon 	n->m_next = m;
3600d68875ebSPyun YongHyeon 	return (n);
3601d68875ebSPyun YongHyeon }
3602d68875ebSPyun YongHyeon #endif
3603d68875ebSPyun YongHyeon 
3604d68875ebSPyun YongHyeon /* Receive a frame. */
3605d68875ebSPyun YongHyeon static void
3606d68875ebSPyun YongHyeon alc_rxeof(struct alc_softc *sc, struct rx_rdesc *rrd)
3607d68875ebSPyun YongHyeon {
3608d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
3609d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3610d68875ebSPyun YongHyeon 	struct mbuf *mp, *m;
3611d68875ebSPyun YongHyeon 	uint32_t rdinfo, status, vtag;
3612d68875ebSPyun YongHyeon 	int count, nsegs, rx_cons;
3613d68875ebSPyun YongHyeon 
3614d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3615d68875ebSPyun YongHyeon 	status = le32toh(rrd->status);
3616d68875ebSPyun YongHyeon 	rdinfo = le32toh(rrd->rdinfo);
3617d68875ebSPyun YongHyeon 	rx_cons = RRD_RD_IDX(rdinfo);
3618d68875ebSPyun YongHyeon 	nsegs = RRD_RD_CNT(rdinfo);
3619d68875ebSPyun YongHyeon 
3620d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rxlen = RRD_BYTES(status);
3621d68875ebSPyun YongHyeon 	if ((status & (RRD_ERR_SUM | RRD_ERR_LENGTH)) != 0) {
3622d68875ebSPyun YongHyeon 		/*
3623d68875ebSPyun YongHyeon 		 * We want to pass the following frames to upper
3624d68875ebSPyun YongHyeon 		 * layer regardless of error status of Rx return
3625d68875ebSPyun YongHyeon 		 * ring.
3626d68875ebSPyun YongHyeon 		 *
3627d68875ebSPyun YongHyeon 		 *  o IP/TCP/UDP checksum is bad.
3628d68875ebSPyun YongHyeon 		 *  o frame length and protocol specific length
3629d68875ebSPyun YongHyeon 		 *     does not match.
3630d68875ebSPyun YongHyeon 		 *
3631d68875ebSPyun YongHyeon 		 *  Force network stack compute checksum for
3632d68875ebSPyun YongHyeon 		 *  errored frames.
3633d68875ebSPyun YongHyeon 		 */
3634d68875ebSPyun YongHyeon 		status |= RRD_TCP_UDPCSUM_NOK | RRD_IPCSUM_NOK;
36359ed03f02SXin LI 		if ((status & (RRD_ERR_CRC | RRD_ERR_ALIGN |
36369ed03f02SXin LI 		    RRD_ERR_TRUNC | RRD_ERR_RUNT)) != 0)
3637d68875ebSPyun YongHyeon 			return;
3638d68875ebSPyun YongHyeon 	}
3639d68875ebSPyun YongHyeon 
3640d68875ebSPyun YongHyeon 	for (count = 0; count < nsegs; count++,
3641d68875ebSPyun YongHyeon 	    ALC_DESC_INC(rx_cons, ALC_RX_RING_CNT)) {
3642d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[rx_cons];
3643d68875ebSPyun YongHyeon 		mp = rxd->rx_m;
3644d68875ebSPyun YongHyeon 		/* Add a new receive buffer to the ring. */
3645d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0) {
36469bce9009SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
3647d68875ebSPyun YongHyeon 			/* Reuse Rx buffers. */
3648d68875ebSPyun YongHyeon 			if (sc->alc_cdata.alc_rxhead != NULL)
3649d68875ebSPyun YongHyeon 				m_freem(sc->alc_cdata.alc_rxhead);
3650d68875ebSPyun YongHyeon 			break;
3651d68875ebSPyun YongHyeon 		}
3652d68875ebSPyun YongHyeon 
3653d68875ebSPyun YongHyeon 		/*
3654d68875ebSPyun YongHyeon 		 * Assume we've received a full sized frame.
3655d68875ebSPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
3656d68875ebSPyun YongHyeon 		 * multi-segmented frame.
3657d68875ebSPyun YongHyeon 		 */
3658d68875ebSPyun YongHyeon 		mp->m_len = sc->alc_buf_size;
3659d68875ebSPyun YongHyeon 
3660d68875ebSPyun YongHyeon 		/* Chain received mbufs. */
3661d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rxhead == NULL) {
3662d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxhead = mp;
3663d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
3664d68875ebSPyun YongHyeon 		} else {
3665d68875ebSPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
3666d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxprev_tail =
3667d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxtail;
3668d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail->m_next = mp;
3669d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
3670d68875ebSPyun YongHyeon 		}
3671d68875ebSPyun YongHyeon 
3672d68875ebSPyun YongHyeon 		if (count == nsegs - 1) {
3673d68875ebSPyun YongHyeon 			/* Last desc. for this frame. */
3674d68875ebSPyun YongHyeon 			m = sc->alc_cdata.alc_rxhead;
3675d68875ebSPyun YongHyeon 			m->m_flags |= M_PKTHDR;
3676d68875ebSPyun YongHyeon 			/*
3677d68875ebSPyun YongHyeon 			 * It seems that L1C/L2C controller has no way
3678d68875ebSPyun YongHyeon 			 * to tell hardware to strip CRC bytes.
3679d68875ebSPyun YongHyeon 			 */
3680d68875ebSPyun YongHyeon 			m->m_pkthdr.len =
3681d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxlen - ETHER_CRC_LEN;
3682d68875ebSPyun YongHyeon 			if (nsegs > 1) {
3683d68875ebSPyun YongHyeon 				/* Set last mbuf size. */
3684d68875ebSPyun YongHyeon 				mp->m_len = sc->alc_cdata.alc_rxlen -
3685d68875ebSPyun YongHyeon 				    (nsegs - 1) * sc->alc_buf_size;
3686d68875ebSPyun YongHyeon 				/* Remove the CRC bytes in chained mbufs. */
3687d68875ebSPyun YongHyeon 				if (mp->m_len <= ETHER_CRC_LEN) {
3688d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail =
3689d68875ebSPyun YongHyeon 					    sc->alc_cdata.alc_rxprev_tail;
3690d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_len -=
3691d68875ebSPyun YongHyeon 					    (ETHER_CRC_LEN - mp->m_len);
3692d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_next = NULL;
3693d68875ebSPyun YongHyeon 					m_freem(mp);
3694d68875ebSPyun YongHyeon 				} else {
3695d68875ebSPyun YongHyeon 					mp->m_len -= ETHER_CRC_LEN;
3696d68875ebSPyun YongHyeon 				}
3697d68875ebSPyun YongHyeon 			} else
3698d68875ebSPyun YongHyeon 				m->m_len = m->m_pkthdr.len;
3699d68875ebSPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
3700d68875ebSPyun YongHyeon 			/*
3701d68875ebSPyun YongHyeon 			 * Due to hardware bugs, Rx checksum offloading
3702d68875ebSPyun YongHyeon 			 * was intentionally disabled.
3703d68875ebSPyun YongHyeon 			 */
3704d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
3705d68875ebSPyun YongHyeon 			    (status & RRD_VLAN_TAG) != 0) {
3706d68875ebSPyun YongHyeon 				vtag = RRD_VLAN(le32toh(rrd->vtag));
3707d68875ebSPyun YongHyeon 				m->m_pkthdr.ether_vtag = ntohs(vtag);
3708d68875ebSPyun YongHyeon 				m->m_flags |= M_VLANTAG;
3709d68875ebSPyun YongHyeon 			}
3710d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3711d68875ebSPyun YongHyeon 			m = alc_fixup_rx(ifp, m);
3712d68875ebSPyun YongHyeon 			if (m != NULL)
3713d68875ebSPyun YongHyeon #endif
3714d68875ebSPyun YongHyeon 			{
3715d68875ebSPyun YongHyeon 			/* Pass it on. */
37163b33d630SJohn Baldwin 			ALC_UNLOCK(sc);
3717d68875ebSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
37183b33d630SJohn Baldwin 			ALC_LOCK(sc);
3719d68875ebSPyun YongHyeon 			}
3720d68875ebSPyun YongHyeon 		}
3721d68875ebSPyun YongHyeon 	}
3722d68875ebSPyun YongHyeon 	/* Reset mbuf chains. */
3723d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3724d68875ebSPyun YongHyeon }
3725d68875ebSPyun YongHyeon 
3726d68875ebSPyun YongHyeon static void
3727d68875ebSPyun YongHyeon alc_tick(void *arg)
3728d68875ebSPyun YongHyeon {
3729d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3730d68875ebSPyun YongHyeon 	struct mii_data *mii;
3731d68875ebSPyun YongHyeon 
3732d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
3733d68875ebSPyun YongHyeon 
3734d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3735d68875ebSPyun YongHyeon 
3736d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
3737d68875ebSPyun YongHyeon 	mii_tick(mii);
3738d68875ebSPyun YongHyeon 	alc_stats_update(sc);
3739d68875ebSPyun YongHyeon 	/*
3740d68875ebSPyun YongHyeon 	 * alc(4) does not rely on Tx completion interrupts to reclaim
3741d68875ebSPyun YongHyeon 	 * transferred buffers. Instead Tx completion interrupts are
3742d68875ebSPyun YongHyeon 	 * used to hint for scheduling Tx task. So it's necessary to
3743d68875ebSPyun YongHyeon 	 * release transmitted buffers by kicking Tx completion
3744d68875ebSPyun YongHyeon 	 * handler. This limits the maximum reclamation delay to a hz.
3745d68875ebSPyun YongHyeon 	 */
3746d68875ebSPyun YongHyeon 	alc_txeof(sc);
3747d68875ebSPyun YongHyeon 	alc_watchdog(sc);
3748d68875ebSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
3749d68875ebSPyun YongHyeon }
3750d68875ebSPyun YongHyeon 
3751d68875ebSPyun YongHyeon static void
3752b624ef0aSPyun YongHyeon alc_osc_reset(struct alc_softc *sc)
3753d68875ebSPyun YongHyeon {
3754d68875ebSPyun YongHyeon 	uint32_t reg;
3755b624ef0aSPyun YongHyeon 
3756b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MISC3);
3757b624ef0aSPyun YongHyeon 	reg &= ~MISC3_25M_BY_SW;
3758b624ef0aSPyun YongHyeon 	reg |= MISC3_25M_NOTO_INTNL;
3759b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MISC3, reg);
3760b624ef0aSPyun YongHyeon 
3761b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MISC);
3762b624ef0aSPyun YongHyeon 	if (AR816X_REV(sc->alc_rev) >= AR816X_REV_B0) {
3763b624ef0aSPyun YongHyeon 		/*
3764b624ef0aSPyun YongHyeon 		 * Restore over-current protection default value.
3765b624ef0aSPyun YongHyeon 		 * This value could be reset by MAC reset.
3766b624ef0aSPyun YongHyeon 		 */
3767b624ef0aSPyun YongHyeon 		reg &= ~MISC_PSW_OCP_MASK;
3768b624ef0aSPyun YongHyeon 		reg |= (MISC_PSW_OCP_DEFAULT << MISC_PSW_OCP_SHIFT);
3769b624ef0aSPyun YongHyeon 		reg &= ~MISC_INTNLOSC_OPEN;
3770b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC, reg);
3771b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC, reg | MISC_INTNLOSC_OPEN);
3772b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MISC2);
3773b624ef0aSPyun YongHyeon 		reg &= ~MISC2_CALB_START;
3774b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC2, reg);
3775b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC2, reg | MISC2_CALB_START);
3776b624ef0aSPyun YongHyeon 
3777b624ef0aSPyun YongHyeon 	} else {
3778b624ef0aSPyun YongHyeon 		reg &= ~MISC_INTNLOSC_OPEN;
3779b624ef0aSPyun YongHyeon 		/* Disable isolate for revision A devices. */
3780b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1)
3781b624ef0aSPyun YongHyeon 			reg &= ~MISC_ISO_ENB;
3782b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC, reg | MISC_INTNLOSC_OPEN);
3783b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC, reg);
3784b624ef0aSPyun YongHyeon 	}
3785b624ef0aSPyun YongHyeon 
3786b624ef0aSPyun YongHyeon 	DELAY(20);
3787b624ef0aSPyun YongHyeon }
3788b624ef0aSPyun YongHyeon 
3789b624ef0aSPyun YongHyeon static void
3790b624ef0aSPyun YongHyeon alc_reset(struct alc_softc *sc)
3791b624ef0aSPyun YongHyeon {
3792b624ef0aSPyun YongHyeon 	uint32_t pmcfg, reg;
3793d68875ebSPyun YongHyeon 	int i;
3794d68875ebSPyun YongHyeon 
3795b624ef0aSPyun YongHyeon 	pmcfg = 0;
3796b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
3797b624ef0aSPyun YongHyeon 		/* Reset workaround. */
3798b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, 1);
3799b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 &&
3800b624ef0aSPyun YongHyeon 		    (sc->alc_rev & 0x01) != 0) {
3801b624ef0aSPyun YongHyeon 			/* Disable L0s/L1s before reset. */
3802b624ef0aSPyun YongHyeon 			pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
3803b624ef0aSPyun YongHyeon 			if ((pmcfg & (PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB))
3804b624ef0aSPyun YongHyeon 			    != 0) {
3805b624ef0aSPyun YongHyeon 				pmcfg &= ~(PM_CFG_ASPM_L0S_ENB |
3806b624ef0aSPyun YongHyeon 				    PM_CFG_ASPM_L1_ENB);
3807b624ef0aSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
3808b624ef0aSPyun YongHyeon 			}
3809b624ef0aSPyun YongHyeon 		}
3810b624ef0aSPyun YongHyeon 	}
3811b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MASTER_CFG);
38122f70cceaSPyun YongHyeon 	reg |= MASTER_OOB_DIS_OFF | MASTER_RESET;
38132f70cceaSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
3814b624ef0aSPyun YongHyeon 
3815b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
3816b624ef0aSPyun YongHyeon 		for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
3817b624ef0aSPyun YongHyeon 			DELAY(10);
3818b624ef0aSPyun YongHyeon 			if (CSR_READ_4(sc, ALC_MBOX_RD0_PROD_IDX) == 0)
3819b624ef0aSPyun YongHyeon 				break;
3820b624ef0aSPyun YongHyeon 		}
3821b624ef0aSPyun YongHyeon 		if (i == 0)
3822b624ef0aSPyun YongHyeon 			device_printf(sc->alc_dev, "MAC reset timeout!\n");
3823b624ef0aSPyun YongHyeon 	}
3824d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
3825d68875ebSPyun YongHyeon 		DELAY(10);
3826d68875ebSPyun YongHyeon 		if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_RESET) == 0)
3827d68875ebSPyun YongHyeon 			break;
3828d68875ebSPyun YongHyeon 	}
3829d68875ebSPyun YongHyeon 	if (i == 0)
3830d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "master reset timeout!\n");
3831d68875ebSPyun YongHyeon 
3832d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
3833b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
3834b624ef0aSPyun YongHyeon 		if ((reg & (IDLE_STATUS_RXMAC | IDLE_STATUS_TXMAC |
3835b624ef0aSPyun YongHyeon 		    IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0)
3836d68875ebSPyun YongHyeon 			break;
3837d68875ebSPyun YongHyeon 		DELAY(10);
3838d68875ebSPyun YongHyeon 	}
3839d68875ebSPyun YongHyeon 	if (i == 0)
3840d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "reset timeout(0x%08x)!\n", reg);
3841b624ef0aSPyun YongHyeon 
3842b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
3843b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 &&
3844b624ef0aSPyun YongHyeon 		    (sc->alc_rev & 0x01) != 0) {
3845b624ef0aSPyun YongHyeon 			reg = CSR_READ_4(sc, ALC_MASTER_CFG);
3846b624ef0aSPyun YongHyeon 			reg |= MASTER_CLK_SEL_DIS;
3847b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
3848b624ef0aSPyun YongHyeon 			/* Restore L0s/L1s config. */
3849b624ef0aSPyun YongHyeon 			if ((pmcfg & (PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB))
3850b624ef0aSPyun YongHyeon 			    != 0)
3851b624ef0aSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
3852b624ef0aSPyun YongHyeon 		}
3853b624ef0aSPyun YongHyeon 
3854b624ef0aSPyun YongHyeon 		alc_osc_reset(sc);
3855b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MISC3);
3856b624ef0aSPyun YongHyeon 		reg &= ~MISC3_25M_BY_SW;
3857b624ef0aSPyun YongHyeon 		reg |= MISC3_25M_NOTO_INTNL;
3858b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC3, reg);
3859b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MISC);
3860b624ef0aSPyun YongHyeon 		reg &= ~MISC_INTNLOSC_OPEN;
3861b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1)
3862b624ef0aSPyun YongHyeon 			reg &= ~MISC_ISO_ENB;
3863b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MISC, reg);
3864b624ef0aSPyun YongHyeon 		DELAY(20);
3865b624ef0aSPyun YongHyeon 	}
3866b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 ||
3867b624ef0aSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
3868b624ef0aSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2)
3869b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SERDES_LOCK,
3870b624ef0aSPyun YongHyeon 		    CSR_READ_4(sc, ALC_SERDES_LOCK) | SERDES_MAC_CLK_SLOWDOWN |
3871b624ef0aSPyun YongHyeon 		    SERDES_PHY_CLK_SLOWDOWN);
3872d68875ebSPyun YongHyeon }
3873d68875ebSPyun YongHyeon 
3874d68875ebSPyun YongHyeon static void
3875d68875ebSPyun YongHyeon alc_init(void *xsc)
3876d68875ebSPyun YongHyeon {
3877d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3878d68875ebSPyun YongHyeon 
3879d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)xsc;
3880d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
3881d68875ebSPyun YongHyeon 	alc_init_locked(sc);
3882d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
3883d68875ebSPyun YongHyeon }
3884d68875ebSPyun YongHyeon 
3885d68875ebSPyun YongHyeon static void
3886d68875ebSPyun YongHyeon alc_init_locked(struct alc_softc *sc)
3887d68875ebSPyun YongHyeon {
3888d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3889d68875ebSPyun YongHyeon 	struct mii_data *mii;
3890d68875ebSPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
3891d68875ebSPyun YongHyeon 	bus_addr_t paddr;
3892d68875ebSPyun YongHyeon 	uint32_t reg, rxf_hi, rxf_lo;
3893d68875ebSPyun YongHyeon 
3894d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3895d68875ebSPyun YongHyeon 
3896d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3897d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
3898d68875ebSPyun YongHyeon 
3899d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3900d68875ebSPyun YongHyeon 		return;
3901d68875ebSPyun YongHyeon 	/*
3902d68875ebSPyun YongHyeon 	 * Cancel any pending I/O.
3903d68875ebSPyun YongHyeon 	 */
3904d68875ebSPyun YongHyeon 	alc_stop(sc);
3905d68875ebSPyun YongHyeon 	/*
3906d68875ebSPyun YongHyeon 	 * Reset the chip to a known state.
3907d68875ebSPyun YongHyeon 	 */
3908d68875ebSPyun YongHyeon 	alc_reset(sc);
3909d68875ebSPyun YongHyeon 
3910d68875ebSPyun YongHyeon 	/* Initialize Rx descriptors. */
3911d68875ebSPyun YongHyeon 	if (alc_init_rx_ring(sc) != 0) {
3912d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "no memory for Rx buffers.\n");
3913d68875ebSPyun YongHyeon 		alc_stop(sc);
3914d68875ebSPyun YongHyeon 		return;
3915d68875ebSPyun YongHyeon 	}
3916d68875ebSPyun YongHyeon 	alc_init_rr_ring(sc);
3917d68875ebSPyun YongHyeon 	alc_init_tx_ring(sc);
3918d68875ebSPyun YongHyeon 	alc_init_cmb(sc);
3919d68875ebSPyun YongHyeon 	alc_init_smb(sc);
3920d68875ebSPyun YongHyeon 
3921c27d7a76SPyun YongHyeon 	/* Enable all clocks. */
3922b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
3923b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CLK_GATING_CFG, CLK_GATING_DMAW_ENB |
3924b624ef0aSPyun YongHyeon 		    CLK_GATING_DMAR_ENB | CLK_GATING_TXQ_ENB |
3925b624ef0aSPyun YongHyeon 		    CLK_GATING_RXQ_ENB | CLK_GATING_TXMAC_ENB |
3926b624ef0aSPyun YongHyeon 		    CLK_GATING_RXMAC_ENB);
3927b624ef0aSPyun YongHyeon 		if (AR816X_REV(sc->alc_rev) >= AR816X_REV_B0)
3928b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_IDLE_DECISN_TIMER,
3929b624ef0aSPyun YongHyeon 			    IDLE_DECISN_TIMER_DEFAULT_1MS);
3930b624ef0aSPyun YongHyeon 	} else
3931c27d7a76SPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CLK_GATING_CFG, 0);
3932c27d7a76SPyun YongHyeon 
3933d68875ebSPyun YongHyeon 	/* Reprogram the station address. */
3934d68875ebSPyun YongHyeon 	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
3935d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR0,
3936d68875ebSPyun YongHyeon 	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
3937d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR1, eaddr[0] << 8 | eaddr[1]);
3938d68875ebSPyun YongHyeon 	/*
3939d68875ebSPyun YongHyeon 	 * Clear WOL status and disable all WOL feature as WOL
3940d68875ebSPyun YongHyeon 	 * would interfere Rx operation under normal environments.
3941d68875ebSPyun YongHyeon 	 */
3942d68875ebSPyun YongHyeon 	CSR_READ_4(sc, ALC_WOL_CFG);
3943d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
3944d68875ebSPyun YongHyeon 	/* Set Tx descriptor base addresses. */
3945d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_tx_ring_paddr;
3946d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
3947d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDL_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3948d68875ebSPyun YongHyeon 	/* We don't use high priority ring. */
3949d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDH_HEAD_ADDR_LO, 0);
3950d68875ebSPyun YongHyeon 	/* Set Tx descriptor counter. */
3951d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TD_RING_CNT,
3952d68875ebSPyun YongHyeon 	    (ALC_TX_RING_CNT << TD_RING_CNT_SHIFT) & TD_RING_CNT_MASK);
3953d68875ebSPyun YongHyeon 	/* Set Rx descriptor base addresses. */
3954d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rx_ring_paddr;
3955d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
3956d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3957b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
3958d68875ebSPyun YongHyeon 		/* We use one Rx ring. */
3959d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RD1_HEAD_ADDR_LO, 0);
3960d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RD2_HEAD_ADDR_LO, 0);
3961d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RD3_HEAD_ADDR_LO, 0);
3962b624ef0aSPyun YongHyeon 	}
3963d68875ebSPyun YongHyeon 	/* Set Rx descriptor counter. */
3964d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD_RING_CNT,
3965d68875ebSPyun YongHyeon 	    (ALC_RX_RING_CNT << RD_RING_CNT_SHIFT) & RD_RING_CNT_MASK);
3966d68875ebSPyun YongHyeon 
3967d68875ebSPyun YongHyeon 	/*
3968d68875ebSPyun YongHyeon 	 * Let hardware split jumbo frames into alc_max_buf_sized chunks.
3969d68875ebSPyun YongHyeon 	 * if it do not fit the buffer size. Rx return descriptor holds
3970d68875ebSPyun YongHyeon 	 * a counter that indicates how many fragments were made by the
3971d68875ebSPyun YongHyeon 	 * hardware. The buffer size should be multiple of 8 bytes.
3972d68875ebSPyun YongHyeon 	 * Since hardware has limit on the size of buffer size, always
3973d68875ebSPyun YongHyeon 	 * use the maximum value.
3974d68875ebSPyun YongHyeon 	 * For strict-alignment architectures make sure to reduce buffer
3975d68875ebSPyun YongHyeon 	 * size by 8 bytes to make room for alignment fixup.
3976d68875ebSPyun YongHyeon 	 */
3977d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3978d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX - sizeof(uint64_t);
3979d68875ebSPyun YongHyeon #else
3980d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX;
3981d68875ebSPyun YongHyeon #endif
3982d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BUF_SIZE, sc->alc_buf_size);
3983d68875ebSPyun YongHyeon 
3984d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rr_ring_paddr;
3985d68875ebSPyun YongHyeon 	/* Set Rx return descriptor base addresses. */
3986d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3987b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
3988d68875ebSPyun YongHyeon 		/* We use one Rx return ring. */
3989d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RRD1_HEAD_ADDR_LO, 0);
3990d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RRD2_HEAD_ADDR_LO, 0);
3991d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RRD3_HEAD_ADDR_LO, 0);
3992b624ef0aSPyun YongHyeon 	}
3993d68875ebSPyun YongHyeon 	/* Set Rx return descriptor counter. */
3994d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD_RING_CNT,
3995d68875ebSPyun YongHyeon 	    (ALC_RR_RING_CNT << RRD_RING_CNT_SHIFT) & RRD_RING_CNT_MASK);
3996d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_cmb_paddr;
3997d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_CMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
3998d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_smb_paddr;
3999d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
4000d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
4001d68875ebSPyun YongHyeon 
40022f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) {
40032f70cceaSPyun YongHyeon 		/* Reconfigure SRAM - Vendor magic. */
40042f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_LEN, 0x000002A0);
40052f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_LEN, 0x00000100);
40062f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_ADDR, 0x029F0000);
40072f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RD0_ADDR, 0x02BF02A0);
40082f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_ADDR, 0x03BF02C0);
40092f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TD_ADDR, 0x03DF03C0);
40102f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TXF_WATER_MARK, 0x00000000);
40112f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RD_DMA_CFG, 0x00000000);
40122f70cceaSPyun YongHyeon 	}
40132f70cceaSPyun YongHyeon 
4014d68875ebSPyun YongHyeon 	/* Tell hardware that we're ready to load DMA blocks. */
4015d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_BLOCK, DMA_BLOCK_LOAD);
4016d68875ebSPyun YongHyeon 
4017d68875ebSPyun YongHyeon 	/* Configure interrupt moderation timer. */
4018d68875ebSPyun YongHyeon 	reg = ALC_USECS(sc->alc_int_rx_mod) << IM_TIMER_RX_SHIFT;
4019b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0)
4020d68875ebSPyun YongHyeon 		reg |= ALC_USECS(sc->alc_int_tx_mod) << IM_TIMER_TX_SHIFT;
4021d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_IM_TIMER, reg);
4022d68875ebSPyun YongHyeon 	/*
4023d68875ebSPyun YongHyeon 	 * We don't want to automatic interrupt clear as task queue
4024d68875ebSPyun YongHyeon 	 * for the interrupt should know interrupt status.
4025d68875ebSPyun YongHyeon 	 */
4026b624ef0aSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MASTER_CFG);
4027b624ef0aSPyun YongHyeon 	reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB);
4028b624ef0aSPyun YongHyeon 	reg |= MASTER_SA_TIMER_ENB;
4029d68875ebSPyun YongHyeon 	if (ALC_USECS(sc->alc_int_rx_mod) != 0)
4030d68875ebSPyun YongHyeon 		reg |= MASTER_IM_RX_TIMER_ENB;
4031b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0 &&
4032b624ef0aSPyun YongHyeon 	    ALC_USECS(sc->alc_int_tx_mod) != 0)
4033d68875ebSPyun YongHyeon 		reg |= MASTER_IM_TX_TIMER_ENB;
4034d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
4035d68875ebSPyun YongHyeon 	/*
4036d68875ebSPyun YongHyeon 	 * Disable interrupt re-trigger timer. We don't want automatic
4037d68875ebSPyun YongHyeon 	 * re-triggering of un-ACKed interrupts.
4038d68875ebSPyun YongHyeon 	 */
4039d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_RETRIG_TIMER, ALC_USECS(0));
4040d68875ebSPyun YongHyeon 	/* Configure CMB. */
4041b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
4042b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, ALC_TX_RING_CNT / 3);
4043b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TX_TIMER,
4044b624ef0aSPyun YongHyeon 		    ALC_USECS(sc->alc_int_tx_mod));
4045b624ef0aSPyun YongHyeon 	} else {
4046a0bca955SPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) {
4047d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, 4);
4048d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(5000));
4049a0bca955SPyun YongHyeon 		} else
4050d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(0));
4051b624ef0aSPyun YongHyeon 	}
4052d68875ebSPyun YongHyeon 	/*
4053d68875ebSPyun YongHyeon 	 * Hardware can be configured to issue SMB interrupt based
4054d68875ebSPyun YongHyeon 	 * on programmed interval. Since there is a callout that is
4055d68875ebSPyun YongHyeon 	 * invoked for every hz in driver we use that instead of
4056d68875ebSPyun YongHyeon 	 * relying on periodic SMB interrupt.
4057d68875ebSPyun YongHyeon 	 */
4058d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_STAT_TIMER, ALC_USECS(0));
4059d68875ebSPyun YongHyeon 	/* Clear MAC statistics. */
4060d68875ebSPyun YongHyeon 	alc_stats_clear(sc);
4061d68875ebSPyun YongHyeon 
4062d68875ebSPyun YongHyeon 	/*
4063d68875ebSPyun YongHyeon 	 * Always use maximum frame size that controller can support.
4064d68875ebSPyun YongHyeon 	 * Otherwise received frames that has larger frame length
4065d68875ebSPyun YongHyeon 	 * than alc(4) MTU would be silently dropped in hardware. This
4066d68875ebSPyun YongHyeon 	 * would make path-MTU discovery hard as sender wouldn't get
4067d68875ebSPyun YongHyeon 	 * any responses from receiver. alc(4) supports
4068d68875ebSPyun YongHyeon 	 * multi-fragmented frames on Rx path so it has no issue on
4069d68875ebSPyun YongHyeon 	 * assembling fragmented frames. Using maximum frame size also
4070d68875ebSPyun YongHyeon 	 * removes the need to reinitialize hardware when interface
4071d68875ebSPyun YongHyeon 	 * MTU configuration was changed.
4072d68875ebSPyun YongHyeon 	 *
4073d68875ebSPyun YongHyeon 	 * Be conservative in what you do, be liberal in what you
4074d68875ebSPyun YongHyeon 	 * accept from others - RFC 793.
4075d68875ebSPyun YongHyeon 	 */
40762f70cceaSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_FRAME_SIZE, sc->alc_ident->max_framelen);
4077d68875ebSPyun YongHyeon 
4078b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
4079d68875ebSPyun YongHyeon 		/* Disable header split(?) */
4080d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_HDS_CFG, 0);
4081d68875ebSPyun YongHyeon 
4082d68875ebSPyun YongHyeon 		/* Configure IPG/IFG parameters. */
4083d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_IPG_IFG_CFG,
4084b624ef0aSPyun YongHyeon 		    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) &
4085b624ef0aSPyun YongHyeon 		    IPG_IFG_IPGT_MASK) |
4086b624ef0aSPyun YongHyeon 		    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) &
4087b624ef0aSPyun YongHyeon 		    IPG_IFG_MIFG_MASK) |
4088b624ef0aSPyun YongHyeon 		    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) &
4089b624ef0aSPyun YongHyeon 		    IPG_IFG_IPG1_MASK) |
4090b624ef0aSPyun YongHyeon 		    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) &
4091b624ef0aSPyun YongHyeon 		    IPG_IFG_IPG2_MASK));
4092d68875ebSPyun YongHyeon 		/* Set parameters for half-duplex media. */
4093d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_HDPX_CFG,
4094d68875ebSPyun YongHyeon 		    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
4095d68875ebSPyun YongHyeon 		    HDPX_CFG_LCOL_MASK) |
4096d68875ebSPyun YongHyeon 		    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
4097d68875ebSPyun YongHyeon 		    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
4098d68875ebSPyun YongHyeon 		    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
4099d68875ebSPyun YongHyeon 		    HDPX_CFG_ABEBT_MASK) |
4100d68875ebSPyun YongHyeon 		    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
4101d68875ebSPyun YongHyeon 		    HDPX_CFG_JAMIPG_MASK));
4102b624ef0aSPyun YongHyeon 	}
4103b624ef0aSPyun YongHyeon 
4104d68875ebSPyun YongHyeon 	/*
4105d68875ebSPyun YongHyeon 	 * Set TSO/checksum offload threshold. For frames that is
4106d68875ebSPyun YongHyeon 	 * larger than this threshold, hardware wouldn't do
4107d68875ebSPyun YongHyeon 	 * TSO/checksum offloading.
4108d68875ebSPyun YongHyeon 	 */
4109b624ef0aSPyun YongHyeon 	reg = (sc->alc_ident->max_framelen >> TSO_OFFLOAD_THRESH_UNIT_SHIFT) &
4110b624ef0aSPyun YongHyeon 	    TSO_OFFLOAD_THRESH_MASK;
4111b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
4112b624ef0aSPyun YongHyeon 		reg |= TSO_OFFLOAD_ERRLGPKT_DROP_ENB;
4113b624ef0aSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TSO_OFFLOAD_THRESH, reg);
4114d68875ebSPyun YongHyeon 	/* Configure TxQ. */
4115d68875ebSPyun YongHyeon 	reg = (alc_dma_burst[sc->alc_dma_rd_burst] <<
4116d68875ebSPyun YongHyeon 	    TXQ_CFG_TX_FIFO_BURST_SHIFT) & TXQ_CFG_TX_FIFO_BURST_MASK;
41172f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
41182f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
41192f70cceaSPyun YongHyeon 		reg >>= 1;
4120d68875ebSPyun YongHyeon 	reg |= (TXQ_CFG_TD_BURST_DEFAULT << TXQ_CFG_TD_BURST_SHIFT) &
4121d68875ebSPyun YongHyeon 	    TXQ_CFG_TD_BURST_MASK;
4122b624ef0aSPyun YongHyeon 	reg |= TXQ_CFG_IP_OPTION_ENB | TXQ_CFG_8023_ENB;
4123d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE);
4124b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
4125b624ef0aSPyun YongHyeon 		reg = (TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q1_BURST_SHIFT |
4126b624ef0aSPyun YongHyeon 		    TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q2_BURST_SHIFT |
4127b624ef0aSPyun YongHyeon 		    TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q3_BURST_SHIFT |
4128b624ef0aSPyun YongHyeon 		    HQTD_CFG_BURST_ENB);
4129b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_HQTD_CFG, reg);
4130b624ef0aSPyun YongHyeon 		reg = WRR_PRI_RESTRICT_NONE;
4131b624ef0aSPyun YongHyeon 		reg |= (WRR_PRI_DEFAULT << WRR_PRI0_SHIFT |
4132b624ef0aSPyun YongHyeon 		    WRR_PRI_DEFAULT << WRR_PRI1_SHIFT |
4133b624ef0aSPyun YongHyeon 		    WRR_PRI_DEFAULT << WRR_PRI2_SHIFT |
4134b624ef0aSPyun YongHyeon 		    WRR_PRI_DEFAULT << WRR_PRI3_SHIFT);
4135b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WRR, reg);
4136b624ef0aSPyun YongHyeon 	} else {
4137d68875ebSPyun YongHyeon 		/* Configure Rx free descriptor pre-fetching. */
4138d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RX_RD_FREE_THRESH,
4139b624ef0aSPyun YongHyeon 		    ((RX_RD_FREE_THRESH_HI_DEFAULT <<
4140b624ef0aSPyun YongHyeon 		    RX_RD_FREE_THRESH_HI_SHIFT) & RX_RD_FREE_THRESH_HI_MASK) |
4141b624ef0aSPyun YongHyeon 		    ((RX_RD_FREE_THRESH_LO_DEFAULT <<
4142b624ef0aSPyun YongHyeon 		    RX_RD_FREE_THRESH_LO_SHIFT) & RX_RD_FREE_THRESH_LO_MASK));
4143b624ef0aSPyun YongHyeon 	}
4144d68875ebSPyun YongHyeon 
4145d68875ebSPyun YongHyeon 	/*
4146d68875ebSPyun YongHyeon 	 * Configure flow control parameters.
4147d68875ebSPyun YongHyeon 	 * XON  : 80% of Rx FIFO
4148d68875ebSPyun YongHyeon 	 * XOFF : 30% of Rx FIFO
4149d68875ebSPyun YongHyeon 	 */
4150b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
4151b624ef0aSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN);
4152b624ef0aSPyun YongHyeon 		reg &= SRAM_RX_FIFO_LEN_MASK;
4153b624ef0aSPyun YongHyeon 		reg *= 8;
4154b624ef0aSPyun YongHyeon 		if (reg > 8 * 1024)
4155b624ef0aSPyun YongHyeon 			reg -= RX_FIFO_PAUSE_816X_RSVD;
4156b624ef0aSPyun YongHyeon 		else
4157b624ef0aSPyun YongHyeon 			reg -= RX_BUF_SIZE_MAX;
4158b624ef0aSPyun YongHyeon 		reg /= 8;
4159b624ef0aSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH,
4160b624ef0aSPyun YongHyeon 		    ((reg << RX_FIFO_PAUSE_THRESH_LO_SHIFT) &
4161b624ef0aSPyun YongHyeon 		    RX_FIFO_PAUSE_THRESH_LO_MASK) |
4162b624ef0aSPyun YongHyeon 		    (((RX_FIFO_PAUSE_816X_RSVD / 8) <<
4163b624ef0aSPyun YongHyeon 		    RX_FIFO_PAUSE_THRESH_HI_SHIFT) &
4164b624ef0aSPyun YongHyeon 		    RX_FIFO_PAUSE_THRESH_HI_MASK));
4165b624ef0aSPyun YongHyeon 	} else if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 ||
41662f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132) {
4167d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN);
4168d68875ebSPyun YongHyeon 		rxf_hi = (reg * 8) / 10;
4169d68875ebSPyun YongHyeon 		rxf_lo = (reg * 3) / 10;
4170d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH,
4171d68875ebSPyun YongHyeon 		    ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) &
4172d68875ebSPyun YongHyeon 		     RX_FIFO_PAUSE_THRESH_LO_MASK) |
4173d68875ebSPyun YongHyeon 		    ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) &
4174d68875ebSPyun YongHyeon 		     RX_FIFO_PAUSE_THRESH_HI_MASK));
41752f70cceaSPyun YongHyeon 	}
41762f70cceaSPyun YongHyeon 
4177b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
4178d68875ebSPyun YongHyeon 		/* Disable RSS until I understand L1C/L2C's RSS logic. */
4179d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RSS_IDT_TABLE0, 0);
4180d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RSS_CPU, 0);
4181b624ef0aSPyun YongHyeon 	}
4182d68875ebSPyun YongHyeon 
4183d68875ebSPyun YongHyeon 	/* Configure RxQ. */
4184d68875ebSPyun YongHyeon 	reg = (RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) &
4185d68875ebSPyun YongHyeon 	    RXQ_CFG_RD_BURST_MASK;
4186d68875ebSPyun YongHyeon 	reg |= RXQ_CFG_RSS_MODE_DIS;
4187b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0)
4188b624ef0aSPyun YongHyeon 		reg |= (RXQ_CFG_816X_IDT_TBL_SIZE_DEFAULT <<
4189b624ef0aSPyun YongHyeon 		    RXQ_CFG_816X_IDT_TBL_SIZE_SHIFT) &
4190b624ef0aSPyun YongHyeon 		    RXQ_CFG_816X_IDT_TBL_SIZE_MASK;
4191b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0 &&
4192b624ef0aSPyun YongHyeon 	    sc->alc_ident->deviceid != DEVICEID_ATHEROS_AR8151_V2)
41932f70cceaSPyun YongHyeon 		reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_1M;
4194d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
4195d68875ebSPyun YongHyeon 
4196d68875ebSPyun YongHyeon 	/* Configure DMA parameters. */
4197d68875ebSPyun YongHyeon 	reg = DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI;
4198d68875ebSPyun YongHyeon 	reg |= sc->alc_rcb;
4199d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
4200d68875ebSPyun YongHyeon 		reg |= DMA_CFG_CMB_ENB;
4201d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0)
4202d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_ENB;
4203d68875ebSPyun YongHyeon 	else
4204d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_DIS;
4205d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_rd_burst & DMA_CFG_RD_BURST_MASK) <<
4206d68875ebSPyun YongHyeon 	    DMA_CFG_RD_BURST_SHIFT;
4207d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_wr_burst & DMA_CFG_WR_BURST_MASK) <<
4208d68875ebSPyun YongHyeon 	    DMA_CFG_WR_BURST_SHIFT;
4209d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) &
4210d68875ebSPyun YongHyeon 	    DMA_CFG_RD_DELAY_CNT_MASK;
4211d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) &
4212d68875ebSPyun YongHyeon 	    DMA_CFG_WR_DELAY_CNT_MASK;
4213b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) {
4214b624ef0aSPyun YongHyeon 		switch (AR816X_REV(sc->alc_rev)) {
4215b624ef0aSPyun YongHyeon 		case AR816X_REV_A0:
4216b624ef0aSPyun YongHyeon 		case AR816X_REV_A1:
4217b624ef0aSPyun YongHyeon 			reg |= DMA_CFG_RD_CHNL_SEL_1;
4218b624ef0aSPyun YongHyeon 			break;
4219b624ef0aSPyun YongHyeon 		case AR816X_REV_B0:
4220b624ef0aSPyun YongHyeon 			/* FALLTHROUGH */
4221b624ef0aSPyun YongHyeon 		default:
4222b624ef0aSPyun YongHyeon 			reg |= DMA_CFG_RD_CHNL_SEL_3;
4223b624ef0aSPyun YongHyeon 			break;
4224b624ef0aSPyun YongHyeon 		}
4225b624ef0aSPyun YongHyeon 	}
4226d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
4227d68875ebSPyun YongHyeon 
4228d68875ebSPyun YongHyeon 	/*
4229d68875ebSPyun YongHyeon 	 * Configure Tx/Rx MACs.
4230d68875ebSPyun YongHyeon 	 *  - Auto-padding for short frames.
4231d68875ebSPyun YongHyeon 	 *  - Enable CRC generation.
4232d68875ebSPyun YongHyeon 	 *  Actual reconfiguration of MAC for resolved speed/duplex
4233d68875ebSPyun YongHyeon 	 *  is followed after detection of link establishment.
42342f70cceaSPyun YongHyeon 	 *  AR813x/AR815x always does checksum computation regardless
4235d68875ebSPyun YongHyeon 	 *  of MAC_CFG_RXCSUM_ENB bit. Also the controller is known to
4236d68875ebSPyun YongHyeon 	 *  have bug in protocol field in Rx return structure so
4237d68875ebSPyun YongHyeon 	 *  these controllers can't handle fragmented frames. Disable
4238d68875ebSPyun YongHyeon 	 *  Rx checksum offloading until there is a newer controller
4239d68875ebSPyun YongHyeon 	 *  that has sane implementation.
4240d68875ebSPyun YongHyeon 	 */
4241d68875ebSPyun YongHyeon 	reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX |
4242d68875ebSPyun YongHyeon 	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
4243d68875ebSPyun YongHyeon 	    MAC_CFG_PREAMBLE_MASK);
4244b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 ||
4245b624ef0aSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
42462f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
42472f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
42482f70cceaSPyun YongHyeon 		reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW;
4249d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0)
4250d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
4251d68875ebSPyun YongHyeon 	else
4252d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
4253d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
4254d68875ebSPyun YongHyeon 
4255d68875ebSPyun YongHyeon 	/* Set up the receive filter. */
4256d68875ebSPyun YongHyeon 	alc_rxfilter(sc);
4257d68875ebSPyun YongHyeon 	alc_rxvlan(sc);
4258d68875ebSPyun YongHyeon 
4259d68875ebSPyun YongHyeon 	/* Acknowledge all pending interrupts and clear it. */
4260d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, ALC_INTRS);
4261d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
4262d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0);
4263d68875ebSPyun YongHyeon 
4264d68875ebSPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
4265d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
4266b624ef0aSPyun YongHyeon 
4267b624ef0aSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
4268b624ef0aSPyun YongHyeon 	/* Switch to the current media. */
4269b624ef0aSPyun YongHyeon 	alc_mediachange_locked(sc);
4270b624ef0aSPyun YongHyeon 
4271b624ef0aSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
4272d68875ebSPyun YongHyeon }
4273d68875ebSPyun YongHyeon 
4274d68875ebSPyun YongHyeon static void
4275d68875ebSPyun YongHyeon alc_stop(struct alc_softc *sc)
4276d68875ebSPyun YongHyeon {
4277d68875ebSPyun YongHyeon 	struct ifnet *ifp;
4278d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
4279d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
4280d68875ebSPyun YongHyeon 	uint32_t reg;
4281d68875ebSPyun YongHyeon 	int i;
4282d68875ebSPyun YongHyeon 
4283d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4284d68875ebSPyun YongHyeon 	/*
4285d68875ebSPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
4286d68875ebSPyun YongHyeon 	 */
4287d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
4288d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
4289d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
4290d68875ebSPyun YongHyeon 	callout_stop(&sc->alc_tick_ch);
4291d68875ebSPyun YongHyeon 	sc->alc_watchdog_timer = 0;
4292d68875ebSPyun YongHyeon 	alc_stats_update(sc);
4293d68875ebSPyun YongHyeon 	/* Disable interrupts. */
4294d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, 0);
4295d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
4296d68875ebSPyun YongHyeon 	/* Disable DMA. */
4297d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_DMA_CFG);
4298d68875ebSPyun YongHyeon 	reg &= ~(DMA_CFG_CMB_ENB | DMA_CFG_SMB_ENB);
4299d68875ebSPyun YongHyeon 	reg |= DMA_CFG_SMB_DIS;
4300d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
4301d68875ebSPyun YongHyeon 	DELAY(1000);
4302d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
4303d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
4304d68875ebSPyun YongHyeon 	/* Disable interrupts which might be touched in taskq handler. */
4305d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
4306b624ef0aSPyun YongHyeon 	/* Disable L0s/L1s */
4307b624ef0aSPyun YongHyeon 	alc_aspm(sc, 0, IFM_UNKNOWN);
4308d68875ebSPyun YongHyeon 	/* Reclaim Rx buffers that have been processed. */
4309d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rxhead != NULL)
4310d68875ebSPyun YongHyeon 		m_freem(sc->alc_cdata.alc_rxhead);
4311d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
4312d68875ebSPyun YongHyeon 	/*
4313d68875ebSPyun YongHyeon 	 * Free Tx/Rx mbufs still in the queues.
4314d68875ebSPyun YongHyeon 	 */
4315d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
4316d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
4317d68875ebSPyun YongHyeon 		if (rxd->rx_m != NULL) {
4318d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_rx_tag,
4319d68875ebSPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
4320d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rx_tag,
4321d68875ebSPyun YongHyeon 			    rxd->rx_dmamap);
4322d68875ebSPyun YongHyeon 			m_freem(rxd->rx_m);
4323d68875ebSPyun YongHyeon 			rxd->rx_m = NULL;
4324d68875ebSPyun YongHyeon 		}
4325d68875ebSPyun YongHyeon 	}
4326d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
4327d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
4328d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
4329d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
4330d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
4331d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
4332d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
4333d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
4334d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
4335d68875ebSPyun YongHyeon 		}
4336d68875ebSPyun YongHyeon 	}
4337d68875ebSPyun YongHyeon }
4338d68875ebSPyun YongHyeon 
4339d68875ebSPyun YongHyeon static void
4340d68875ebSPyun YongHyeon alc_stop_mac(struct alc_softc *sc)
4341d68875ebSPyun YongHyeon {
4342d68875ebSPyun YongHyeon 	uint32_t reg;
4343d68875ebSPyun YongHyeon 	int i;
4344d68875ebSPyun YongHyeon 
4345b624ef0aSPyun YongHyeon 	alc_stop_queue(sc);
4346d68875ebSPyun YongHyeon 	/* Disable Rx/Tx MAC. */
4347d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
4348d68875ebSPyun YongHyeon 	if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) {
43495bec76e7SPyun YongHyeon 		reg &= ~(MAC_CFG_TX_ENB | MAC_CFG_RX_ENB);
4350d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
4351d68875ebSPyun YongHyeon 	}
4352d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
4353d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
4354b624ef0aSPyun YongHyeon 		if ((reg & (IDLE_STATUS_RXMAC | IDLE_STATUS_TXMAC)) == 0)
4355d68875ebSPyun YongHyeon 			break;
4356d68875ebSPyun YongHyeon 		DELAY(10);
4357d68875ebSPyun YongHyeon 	}
4358d68875ebSPyun YongHyeon 	if (i == 0)
4359d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
4360d68875ebSPyun YongHyeon 		    "could not disable Rx/Tx MAC(0x%08x)!\n", reg);
4361d68875ebSPyun YongHyeon }
4362d68875ebSPyun YongHyeon 
4363d68875ebSPyun YongHyeon static void
4364d68875ebSPyun YongHyeon alc_start_queue(struct alc_softc *sc)
4365d68875ebSPyun YongHyeon {
4366d68875ebSPyun YongHyeon 	uint32_t qcfg[] = {
4367d68875ebSPyun YongHyeon 		0,
4368d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB,
4369d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB,
4370d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | RXQ_CFG_QUEUE2_ENB,
4371d68875ebSPyun YongHyeon 		RXQ_CFG_ENB
4372d68875ebSPyun YongHyeon 	};
4373d68875ebSPyun YongHyeon 	uint32_t cfg;
4374d68875ebSPyun YongHyeon 
4375d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4376d68875ebSPyun YongHyeon 
4377d68875ebSPyun YongHyeon 	/* Enable RxQ. */
4378d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_RXQ_CFG);
4379b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
4380d68875ebSPyun YongHyeon 		cfg &= ~RXQ_CFG_ENB;
4381d68875ebSPyun YongHyeon 		cfg |= qcfg[1];
4382b624ef0aSPyun YongHyeon 	} else
4383b624ef0aSPyun YongHyeon 		cfg |= RXQ_CFG_QUEUE0_ENB;
4384d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, cfg);
4385d68875ebSPyun YongHyeon 	/* Enable TxQ. */
4386d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_TXQ_CFG);
4387d68875ebSPyun YongHyeon 	cfg |= TXQ_CFG_ENB;
4388d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, cfg);
4389d68875ebSPyun YongHyeon }
4390d68875ebSPyun YongHyeon 
4391d68875ebSPyun YongHyeon static void
4392d68875ebSPyun YongHyeon alc_stop_queue(struct alc_softc *sc)
4393d68875ebSPyun YongHyeon {
4394d68875ebSPyun YongHyeon 	uint32_t reg;
4395d68875ebSPyun YongHyeon 	int i;
4396d68875ebSPyun YongHyeon 
4397d68875ebSPyun YongHyeon 	/* Disable RxQ. */
4398d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_RXQ_CFG);
4399b624ef0aSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) {
4400d68875ebSPyun YongHyeon 		if ((reg & RXQ_CFG_ENB) != 0) {
4401d68875ebSPyun YongHyeon 			reg &= ~RXQ_CFG_ENB;
4402d68875ebSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
4403d68875ebSPyun YongHyeon 		}
4404b624ef0aSPyun YongHyeon 	} else {
4405b624ef0aSPyun YongHyeon 		if ((reg & RXQ_CFG_QUEUE0_ENB) != 0) {
4406b624ef0aSPyun YongHyeon 			reg &= ~RXQ_CFG_QUEUE0_ENB;
4407b624ef0aSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
4408b624ef0aSPyun YongHyeon 		}
4409b624ef0aSPyun YongHyeon 	}
4410d68875ebSPyun YongHyeon 	/* Disable TxQ. */
4411d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_TXQ_CFG);
4412f69ddfbbSPyun YongHyeon 	if ((reg & TXQ_CFG_ENB) != 0) {
4413d68875ebSPyun YongHyeon 		reg &= ~TXQ_CFG_ENB;
4414d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TXQ_CFG, reg);
4415d68875ebSPyun YongHyeon 	}
4416b624ef0aSPyun YongHyeon 	DELAY(40);
4417d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
4418d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
4419d68875ebSPyun YongHyeon 		if ((reg & (IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0)
4420d68875ebSPyun YongHyeon 			break;
4421d68875ebSPyun YongHyeon 		DELAY(10);
4422d68875ebSPyun YongHyeon 	}
4423d68875ebSPyun YongHyeon 	if (i == 0)
4424d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
4425d68875ebSPyun YongHyeon 		    "could not disable RxQ/TxQ (0x%08x)!\n", reg);
4426d68875ebSPyun YongHyeon }
4427d68875ebSPyun YongHyeon 
4428d68875ebSPyun YongHyeon static void
4429d68875ebSPyun YongHyeon alc_init_tx_ring(struct alc_softc *sc)
4430d68875ebSPyun YongHyeon {
4431d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
4432d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
4433d68875ebSPyun YongHyeon 	int i;
4434d68875ebSPyun YongHyeon 
4435d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4436d68875ebSPyun YongHyeon 
4437d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = 0;
4438d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = 0;
4439d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cnt = 0;
4440d68875ebSPyun YongHyeon 
4441d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
4442d68875ebSPyun YongHyeon 	bzero(rd->alc_tx_ring, ALC_TX_RING_SZ);
4443d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
4444d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
4445d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
4446d68875ebSPyun YongHyeon 	}
4447d68875ebSPyun YongHyeon 
4448d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
4449d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
4450d68875ebSPyun YongHyeon }
4451d68875ebSPyun YongHyeon 
4452d68875ebSPyun YongHyeon static int
4453d68875ebSPyun YongHyeon alc_init_rx_ring(struct alc_softc *sc)
4454d68875ebSPyun YongHyeon {
4455d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
4456d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
4457d68875ebSPyun YongHyeon 	int i;
4458d68875ebSPyun YongHyeon 
4459d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4460d68875ebSPyun YongHyeon 
4461d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_cons = ALC_RX_RING_CNT - 1;
4462d68875ebSPyun YongHyeon 	sc->alc_morework = 0;
4463d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
4464d68875ebSPyun YongHyeon 	bzero(rd->alc_rx_ring, ALC_RX_RING_SZ);
4465d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
4466d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
4467d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
4468d68875ebSPyun YongHyeon 		rxd->rx_desc = &rd->alc_rx_ring[i];
4469d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0)
4470d68875ebSPyun YongHyeon 			return (ENOBUFS);
4471d68875ebSPyun YongHyeon 	}
4472d68875ebSPyun YongHyeon 
4473d68875ebSPyun YongHyeon 	/*
4474d68875ebSPyun YongHyeon 	 * Since controller does not update Rx descriptors, driver
4475d68875ebSPyun YongHyeon 	 * does have to read Rx descriptors back so BUS_DMASYNC_PREWRITE
4476d68875ebSPyun YongHyeon 	 * is enough to ensure coherence.
4477d68875ebSPyun YongHyeon 	 */
4478d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
4479d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
4480d68875ebSPyun YongHyeon 	/* Let controller know availability of new Rx buffers. */
4481d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, sc->alc_cdata.alc_rx_cons);
4482d68875ebSPyun YongHyeon 
4483d68875ebSPyun YongHyeon 	return (0);
4484d68875ebSPyun YongHyeon }
4485d68875ebSPyun YongHyeon 
4486d68875ebSPyun YongHyeon static void
4487d68875ebSPyun YongHyeon alc_init_rr_ring(struct alc_softc *sc)
4488d68875ebSPyun YongHyeon {
4489d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
4490d68875ebSPyun YongHyeon 
4491d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4492d68875ebSPyun YongHyeon 
4493d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rr_cons = 0;
4494d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
4495d68875ebSPyun YongHyeon 
4496d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
4497d68875ebSPyun YongHyeon 	bzero(rd->alc_rr_ring, ALC_RR_RING_SZ);
4498d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
4499d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
4500d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4501d68875ebSPyun YongHyeon }
4502d68875ebSPyun YongHyeon 
4503d68875ebSPyun YongHyeon static void
4504d68875ebSPyun YongHyeon alc_init_cmb(struct alc_softc *sc)
4505d68875ebSPyun YongHyeon {
4506d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
4507d68875ebSPyun YongHyeon 
4508d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4509d68875ebSPyun YongHyeon 
4510d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
4511d68875ebSPyun YongHyeon 	bzero(rd->alc_cmb, ALC_CMB_SZ);
4512d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, sc->alc_cdata.alc_cmb_map,
4513d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4514d68875ebSPyun YongHyeon }
4515d68875ebSPyun YongHyeon 
4516d68875ebSPyun YongHyeon static void
4517d68875ebSPyun YongHyeon alc_init_smb(struct alc_softc *sc)
4518d68875ebSPyun YongHyeon {
4519d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
4520d68875ebSPyun YongHyeon 
4521d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4522d68875ebSPyun YongHyeon 
4523d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
4524d68875ebSPyun YongHyeon 	bzero(rd->alc_smb, ALC_SMB_SZ);
4525d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, sc->alc_cdata.alc_smb_map,
4526d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4527d68875ebSPyun YongHyeon }
4528d68875ebSPyun YongHyeon 
4529d68875ebSPyun YongHyeon static void
4530d68875ebSPyun YongHyeon alc_rxvlan(struct alc_softc *sc)
4531d68875ebSPyun YongHyeon {
4532d68875ebSPyun YongHyeon 	struct ifnet *ifp;
4533d68875ebSPyun YongHyeon 	uint32_t reg;
4534d68875ebSPyun YongHyeon 
4535d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4536d68875ebSPyun YongHyeon 
4537d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
4538d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
4539d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
4540d68875ebSPyun YongHyeon 		reg |= MAC_CFG_VLAN_TAG_STRIP;
4541d68875ebSPyun YongHyeon 	else
4542d68875ebSPyun YongHyeon 		reg &= ~MAC_CFG_VLAN_TAG_STRIP;
4543d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
4544d68875ebSPyun YongHyeon }
4545d68875ebSPyun YongHyeon 
4546d68875ebSPyun YongHyeon static void
4547d68875ebSPyun YongHyeon alc_rxfilter(struct alc_softc *sc)
4548d68875ebSPyun YongHyeon {
4549d68875ebSPyun YongHyeon 	struct ifnet *ifp;
4550d68875ebSPyun YongHyeon 	struct ifmultiaddr *ifma;
4551d68875ebSPyun YongHyeon 	uint32_t crc;
4552d68875ebSPyun YongHyeon 	uint32_t mchash[2];
4553d68875ebSPyun YongHyeon 	uint32_t rxcfg;
4554d68875ebSPyun YongHyeon 
4555d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
4556d68875ebSPyun YongHyeon 
4557d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
4558d68875ebSPyun YongHyeon 
4559d68875ebSPyun YongHyeon 	bzero(mchash, sizeof(mchash));
4560d68875ebSPyun YongHyeon 	rxcfg = CSR_READ_4(sc, ALC_MAC_CFG);
4561d68875ebSPyun YongHyeon 	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
4562d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
4563d68875ebSPyun YongHyeon 		rxcfg |= MAC_CFG_BCAST;
4564d68875ebSPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
4565d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
4566d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_PROMISC;
4567d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
4568d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_ALLMULTI;
4569d68875ebSPyun YongHyeon 		mchash[0] = 0xFFFFFFFF;
4570d68875ebSPyun YongHyeon 		mchash[1] = 0xFFFFFFFF;
4571d68875ebSPyun YongHyeon 		goto chipit;
4572d68875ebSPyun YongHyeon 	}
4573d68875ebSPyun YongHyeon 
4574eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
4575d68875ebSPyun YongHyeon 	TAILQ_FOREACH(ifma, &sc->alc_ifp->if_multiaddrs, ifma_link) {
4576d68875ebSPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
4577d68875ebSPyun YongHyeon 			continue;
4578cb2cdeceSPyun YongHyeon 		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
4579d68875ebSPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
4580d68875ebSPyun YongHyeon 		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
4581d68875ebSPyun YongHyeon 	}
4582eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
4583d68875ebSPyun YongHyeon 
4584d68875ebSPyun YongHyeon chipit:
4585d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR0, mchash[0]);
4586d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR1, mchash[1]);
4587d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, rxcfg);
4588d68875ebSPyun YongHyeon }
4589d68875ebSPyun YongHyeon 
4590d68875ebSPyun YongHyeon static int
4591d68875ebSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
4592d68875ebSPyun YongHyeon {
4593d68875ebSPyun YongHyeon 	int error, value;
4594d68875ebSPyun YongHyeon 
4595d68875ebSPyun YongHyeon 	if (arg1 == NULL)
4596d68875ebSPyun YongHyeon 		return (EINVAL);
4597d68875ebSPyun YongHyeon 	value = *(int *)arg1;
4598d68875ebSPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
4599d68875ebSPyun YongHyeon 	if (error || req->newptr == NULL)
4600d68875ebSPyun YongHyeon 		return (error);
4601d68875ebSPyun YongHyeon 	if (value < low || value > high)
4602d68875ebSPyun YongHyeon 		return (EINVAL);
4603d68875ebSPyun YongHyeon 	*(int *)arg1 = value;
4604d68875ebSPyun YongHyeon 
4605d68875ebSPyun YongHyeon 	return (0);
4606d68875ebSPyun YongHyeon }
4607d68875ebSPyun YongHyeon 
4608d68875ebSPyun YongHyeon static int
4609d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS)
4610d68875ebSPyun YongHyeon {
4611d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
4612d68875ebSPyun YongHyeon 	    ALC_PROC_MIN, ALC_PROC_MAX));
4613d68875ebSPyun YongHyeon }
4614d68875ebSPyun YongHyeon 
4615d68875ebSPyun YongHyeon static int
4616d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS)
4617d68875ebSPyun YongHyeon {
4618d68875ebSPyun YongHyeon 
4619d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
4620d68875ebSPyun YongHyeon 	    ALC_IM_TIMER_MIN, ALC_IM_TIMER_MAX));
4621d68875ebSPyun YongHyeon }
4622