1d68875ebSPyun YongHyeon /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 4d68875ebSPyun YongHyeon * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org> 5d68875ebSPyun YongHyeon * All rights reserved. 6d68875ebSPyun YongHyeon * 7d68875ebSPyun YongHyeon * Redistribution and use in source and binary forms, with or without 8d68875ebSPyun YongHyeon * modification, are permitted provided that the following conditions 9d68875ebSPyun YongHyeon * are met: 10d68875ebSPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 11d68875ebSPyun YongHyeon * notice unmodified, this list of conditions, and the following 12d68875ebSPyun YongHyeon * disclaimer. 13d68875ebSPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 14d68875ebSPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 15d68875ebSPyun YongHyeon * documentation and/or other materials provided with the distribution. 16d68875ebSPyun YongHyeon * 17d68875ebSPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18d68875ebSPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19d68875ebSPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20d68875ebSPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21d68875ebSPyun YongHyeon * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22d68875ebSPyun YongHyeon * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23d68875ebSPyun YongHyeon * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24d68875ebSPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25d68875ebSPyun YongHyeon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26d68875ebSPyun YongHyeon * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27d68875ebSPyun YongHyeon * SUCH DAMAGE. 28d68875ebSPyun YongHyeon */ 29d68875ebSPyun YongHyeon 302f70cceaSPyun YongHyeon /* Driver for Atheros AR813x/AR815x PCIe Ethernet. */ 31d68875ebSPyun YongHyeon 32d68875ebSPyun YongHyeon #include <sys/cdefs.h> 33d68875ebSPyun YongHyeon __FBSDID("$FreeBSD$"); 34d68875ebSPyun YongHyeon 35d68875ebSPyun YongHyeon #include <sys/param.h> 36d68875ebSPyun YongHyeon #include <sys/systm.h> 37d68875ebSPyun YongHyeon #include <sys/bus.h> 38d68875ebSPyun YongHyeon #include <sys/endian.h> 39d68875ebSPyun YongHyeon #include <sys/kernel.h> 40d68875ebSPyun YongHyeon #include <sys/lock.h> 41d68875ebSPyun YongHyeon #include <sys/malloc.h> 42d68875ebSPyun YongHyeon #include <sys/mbuf.h> 43d68875ebSPyun YongHyeon #include <sys/module.h> 44d68875ebSPyun YongHyeon #include <sys/mutex.h> 45d68875ebSPyun YongHyeon #include <sys/rman.h> 46d68875ebSPyun YongHyeon #include <sys/queue.h> 47d68875ebSPyun YongHyeon #include <sys/socket.h> 48d68875ebSPyun YongHyeon #include <sys/sockio.h> 49d68875ebSPyun YongHyeon #include <sys/sysctl.h> 50d68875ebSPyun YongHyeon #include <sys/taskqueue.h> 51d68875ebSPyun YongHyeon 52d68875ebSPyun YongHyeon #include <net/bpf.h> 537790c8c1SConrad Meyer #include <net/debugnet.h> 54d68875ebSPyun YongHyeon #include <net/if.h> 5576039bc8SGleb Smirnoff #include <net/if_var.h> 56d68875ebSPyun YongHyeon #include <net/if_arp.h> 57d68875ebSPyun YongHyeon #include <net/ethernet.h> 58d68875ebSPyun YongHyeon #include <net/if_dl.h> 59d68875ebSPyun YongHyeon #include <net/if_llc.h> 60d68875ebSPyun YongHyeon #include <net/if_media.h> 61d68875ebSPyun YongHyeon #include <net/if_types.h> 62d68875ebSPyun YongHyeon #include <net/if_vlan_var.h> 63d68875ebSPyun YongHyeon 64d68875ebSPyun YongHyeon #include <netinet/in.h> 65d68875ebSPyun YongHyeon #include <netinet/in_systm.h> 66d68875ebSPyun YongHyeon #include <netinet/ip.h> 67d68875ebSPyun YongHyeon #include <netinet/tcp.h> 68d68875ebSPyun YongHyeon 69d68875ebSPyun YongHyeon #include <dev/mii/mii.h> 70d68875ebSPyun YongHyeon #include <dev/mii/miivar.h> 71d68875ebSPyun YongHyeon 72d68875ebSPyun YongHyeon #include <dev/pci/pcireg.h> 73d68875ebSPyun YongHyeon #include <dev/pci/pcivar.h> 74d68875ebSPyun YongHyeon 75d68875ebSPyun YongHyeon #include <machine/bus.h> 76d68875ebSPyun YongHyeon #include <machine/in_cksum.h> 77d68875ebSPyun YongHyeon 78d68875ebSPyun YongHyeon #include <dev/alc/if_alcreg.h> 79d68875ebSPyun YongHyeon #include <dev/alc/if_alcvar.h> 80d68875ebSPyun YongHyeon 81d68875ebSPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 82d68875ebSPyun YongHyeon #include "miibus_if.h" 83d68875ebSPyun YongHyeon #undef ALC_USE_CUSTOM_CSUM 84d68875ebSPyun YongHyeon 85d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM 86d68875ebSPyun YongHyeon #define ALC_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 87d68875ebSPyun YongHyeon #else 88d68875ebSPyun YongHyeon #define ALC_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 89d68875ebSPyun YongHyeon #endif 90d68875ebSPyun YongHyeon 91d68875ebSPyun YongHyeon MODULE_DEPEND(alc, pci, 1, 1, 1); 92d68875ebSPyun YongHyeon MODULE_DEPEND(alc, ether, 1, 1, 1); 93d68875ebSPyun YongHyeon MODULE_DEPEND(alc, miibus, 1, 1, 1); 94d68875ebSPyun YongHyeon 95d68875ebSPyun YongHyeon /* Tunables. */ 96d68875ebSPyun YongHyeon static int msi_disable = 0; 97d68875ebSPyun YongHyeon static int msix_disable = 0; 98d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msi_disable", &msi_disable); 99d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msix_disable", &msix_disable); 100d68875ebSPyun YongHyeon 101d68875ebSPyun YongHyeon /* 102d68875ebSPyun YongHyeon * Devices supported by this driver. 103d68875ebSPyun YongHyeon */ 1042f70cceaSPyun YongHyeon static struct alc_ident alc_ident_table[] = { 1052f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8131, 9 * 1024, 106d68875ebSPyun YongHyeon "Atheros AR8131 PCIe Gigabit Ethernet" }, 1072f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8132, 9 * 1024, 1082f70cceaSPyun YongHyeon "Atheros AR8132 PCIe Fast Ethernet" }, 1092f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151, 6 * 1024, 1102f70cceaSPyun YongHyeon "Atheros AR8151 v1.0 PCIe Gigabit Ethernet" }, 1112f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151_V2, 6 * 1024, 1122f70cceaSPyun YongHyeon "Atheros AR8151 v2.0 PCIe Gigabit Ethernet" }, 1132f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B, 6 * 1024, 1142f70cceaSPyun YongHyeon "Atheros AR8152 v1.1 PCIe Fast Ethernet" }, 1152f70cceaSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B2, 6 * 1024, 1162f70cceaSPyun YongHyeon "Atheros AR8152 v2.0 PCIe Fast Ethernet" }, 117b624ef0aSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8161, 9 * 1024, 118b624ef0aSPyun YongHyeon "Atheros AR8161 PCIe Gigabit Ethernet" }, 119b624ef0aSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8162, 9 * 1024, 1200a9aceb8SPyun YongHyeon "Atheros AR8162 PCIe Fast Ethernet" }, 121b624ef0aSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8171, 9 * 1024, 1220a9aceb8SPyun YongHyeon "Atheros AR8171 PCIe Gigabit Ethernet" }, 123b624ef0aSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8172, 9 * 1024, 1240a9aceb8SPyun YongHyeon "Atheros AR8172 PCIe Fast Ethernet" }, 125b624ef0aSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_E2200, 9 * 1024, 126b624ef0aSPyun YongHyeon "Killer E2200 Gigabit Ethernet" }, 127477cba21SPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_E2400, 9 * 1024, 128477cba21SPyun YongHyeon "Killer E2400 Gigabit Ethernet" }, 1291536a1b8SSepherosa Ziehau { VENDORID_ATHEROS, DEVICEID_ATHEROS_E2500, 9 * 1024, 1301536a1b8SSepherosa Ziehau "Killer E2500 Gigabit Ethernet" }, 1312f70cceaSPyun YongHyeon { 0, 0, 0, NULL} 132d68875ebSPyun YongHyeon }; 133d68875ebSPyun YongHyeon 134b624ef0aSPyun YongHyeon static void alc_aspm(struct alc_softc *, int, int); 135b624ef0aSPyun YongHyeon static void alc_aspm_813x(struct alc_softc *, int); 136b624ef0aSPyun YongHyeon static void alc_aspm_816x(struct alc_softc *, int); 137d68875ebSPyun YongHyeon static int alc_attach(device_t); 138d68875ebSPyun YongHyeon static int alc_check_boundary(struct alc_softc *); 139b624ef0aSPyun YongHyeon static void alc_config_msi(struct alc_softc *); 140d68875ebSPyun YongHyeon static int alc_detach(device_t); 141d68875ebSPyun YongHyeon static void alc_disable_l0s_l1(struct alc_softc *); 142d68875ebSPyun YongHyeon static int alc_dma_alloc(struct alc_softc *); 143d68875ebSPyun YongHyeon static void alc_dma_free(struct alc_softc *); 144d68875ebSPyun YongHyeon static void alc_dmamap_cb(void *, bus_dma_segment_t *, int, int); 145b624ef0aSPyun YongHyeon static void alc_dsp_fixup(struct alc_softc *, int); 146d68875ebSPyun YongHyeon static int alc_encap(struct alc_softc *, struct mbuf **); 1472f70cceaSPyun YongHyeon static struct alc_ident * 1482f70cceaSPyun YongHyeon alc_find_ident(device_t); 149d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 150d68875ebSPyun YongHyeon static struct mbuf * 151d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *, struct mbuf *); 152d68875ebSPyun YongHyeon #endif 153d68875ebSPyun YongHyeon static void alc_get_macaddr(struct alc_softc *); 154b624ef0aSPyun YongHyeon static void alc_get_macaddr_813x(struct alc_softc *); 155b624ef0aSPyun YongHyeon static void alc_get_macaddr_816x(struct alc_softc *); 156b624ef0aSPyun YongHyeon static void alc_get_macaddr_par(struct alc_softc *); 157d68875ebSPyun YongHyeon static void alc_init(void *); 158d68875ebSPyun YongHyeon static void alc_init_cmb(struct alc_softc *); 159d68875ebSPyun YongHyeon static void alc_init_locked(struct alc_softc *); 160d68875ebSPyun YongHyeon static void alc_init_rr_ring(struct alc_softc *); 161d68875ebSPyun YongHyeon static int alc_init_rx_ring(struct alc_softc *); 162d68875ebSPyun YongHyeon static void alc_init_smb(struct alc_softc *); 163d68875ebSPyun YongHyeon static void alc_init_tx_ring(struct alc_softc *); 164d68875ebSPyun YongHyeon static void alc_int_task(void *, int); 165d68875ebSPyun YongHyeon static int alc_intr(void *); 166d68875ebSPyun YongHyeon static int alc_ioctl(struct ifnet *, u_long, caddr_t); 167d68875ebSPyun YongHyeon static void alc_mac_config(struct alc_softc *); 168b624ef0aSPyun YongHyeon static uint32_t alc_mii_readreg_813x(struct alc_softc *, int, int); 169b624ef0aSPyun YongHyeon static uint32_t alc_mii_readreg_816x(struct alc_softc *, int, int); 170b624ef0aSPyun YongHyeon static uint32_t alc_mii_writereg_813x(struct alc_softc *, int, int, int); 171b624ef0aSPyun YongHyeon static uint32_t alc_mii_writereg_816x(struct alc_softc *, int, int, int); 172d68875ebSPyun YongHyeon static int alc_miibus_readreg(device_t, int, int); 173d68875ebSPyun YongHyeon static void alc_miibus_statchg(device_t); 174d68875ebSPyun YongHyeon static int alc_miibus_writereg(device_t, int, int, int); 175b624ef0aSPyun YongHyeon static uint32_t alc_miidbg_readreg(struct alc_softc *, int); 176b624ef0aSPyun YongHyeon static uint32_t alc_miidbg_writereg(struct alc_softc *, int, int); 177b624ef0aSPyun YongHyeon static uint32_t alc_miiext_readreg(struct alc_softc *, int, int); 178b624ef0aSPyun YongHyeon static uint32_t alc_miiext_writereg(struct alc_softc *, int, int, int); 179d68875ebSPyun YongHyeon static int alc_mediachange(struct ifnet *); 180b624ef0aSPyun YongHyeon static int alc_mediachange_locked(struct alc_softc *); 181d68875ebSPyun YongHyeon static void alc_mediastatus(struct ifnet *, struct ifmediareq *); 182d68875ebSPyun YongHyeon static int alc_newbuf(struct alc_softc *, struct alc_rxdesc *); 183b624ef0aSPyun YongHyeon static void alc_osc_reset(struct alc_softc *); 184d68875ebSPyun YongHyeon static void alc_phy_down(struct alc_softc *); 185d68875ebSPyun YongHyeon static void alc_phy_reset(struct alc_softc *); 186b624ef0aSPyun YongHyeon static void alc_phy_reset_813x(struct alc_softc *); 187b624ef0aSPyun YongHyeon static void alc_phy_reset_816x(struct alc_softc *); 188d68875ebSPyun YongHyeon static int alc_probe(device_t); 189d68875ebSPyun YongHyeon static void alc_reset(struct alc_softc *); 190d68875ebSPyun YongHyeon static int alc_resume(device_t); 191d68875ebSPyun YongHyeon static void alc_rxeof(struct alc_softc *, struct rx_rdesc *); 192d68875ebSPyun YongHyeon static int alc_rxintr(struct alc_softc *, int); 193d68875ebSPyun YongHyeon static void alc_rxfilter(struct alc_softc *); 194d68875ebSPyun YongHyeon static void alc_rxvlan(struct alc_softc *); 195d68875ebSPyun YongHyeon static void alc_setlinkspeed(struct alc_softc *); 196d68875ebSPyun YongHyeon static void alc_setwol(struct alc_softc *); 197b624ef0aSPyun YongHyeon static void alc_setwol_813x(struct alc_softc *); 198b624ef0aSPyun YongHyeon static void alc_setwol_816x(struct alc_softc *); 199d68875ebSPyun YongHyeon static int alc_shutdown(device_t); 200d68875ebSPyun YongHyeon static void alc_start(struct ifnet *); 20132341ad6SJohn Baldwin static void alc_start_locked(struct ifnet *); 202d68875ebSPyun YongHyeon static void alc_start_queue(struct alc_softc *); 2038a466583SMark Johnston static void alc_start_tx(struct alc_softc *); 204d68875ebSPyun YongHyeon static void alc_stats_clear(struct alc_softc *); 205d68875ebSPyun YongHyeon static void alc_stats_update(struct alc_softc *); 206d68875ebSPyun YongHyeon static void alc_stop(struct alc_softc *); 207d68875ebSPyun YongHyeon static void alc_stop_mac(struct alc_softc *); 208d68875ebSPyun YongHyeon static void alc_stop_queue(struct alc_softc *); 209d68875ebSPyun YongHyeon static int alc_suspend(device_t); 210d68875ebSPyun YongHyeon static void alc_sysctl_node(struct alc_softc *); 211d68875ebSPyun YongHyeon static void alc_tick(void *); 212d68875ebSPyun YongHyeon static void alc_txeof(struct alc_softc *); 213d68875ebSPyun YongHyeon static void alc_watchdog(struct alc_softc *); 214d68875ebSPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 215d68875ebSPyun YongHyeon static int sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS); 216d68875ebSPyun YongHyeon static int sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS); 217d68875ebSPyun YongHyeon 2187790c8c1SConrad Meyer DEBUGNET_DEFINE(alc); 2198a466583SMark Johnston 220d68875ebSPyun YongHyeon static device_method_t alc_methods[] = { 221d68875ebSPyun YongHyeon /* Device interface. */ 222d68875ebSPyun YongHyeon DEVMETHOD(device_probe, alc_probe), 223d68875ebSPyun YongHyeon DEVMETHOD(device_attach, alc_attach), 224d68875ebSPyun YongHyeon DEVMETHOD(device_detach, alc_detach), 225d68875ebSPyun YongHyeon DEVMETHOD(device_shutdown, alc_shutdown), 226d68875ebSPyun YongHyeon DEVMETHOD(device_suspend, alc_suspend), 227d68875ebSPyun YongHyeon DEVMETHOD(device_resume, alc_resume), 228d68875ebSPyun YongHyeon 229d68875ebSPyun YongHyeon /* MII interface. */ 230d68875ebSPyun YongHyeon DEVMETHOD(miibus_readreg, alc_miibus_readreg), 231d68875ebSPyun YongHyeon DEVMETHOD(miibus_writereg, alc_miibus_writereg), 232d68875ebSPyun YongHyeon DEVMETHOD(miibus_statchg, alc_miibus_statchg), 233d68875ebSPyun YongHyeon 2348a466583SMark Johnston DEVMETHOD_END 235d68875ebSPyun YongHyeon }; 236d68875ebSPyun YongHyeon 237d68875ebSPyun YongHyeon static driver_t alc_driver = { 238d68875ebSPyun YongHyeon "alc", 239d68875ebSPyun YongHyeon alc_methods, 240d68875ebSPyun YongHyeon sizeof(struct alc_softc) 241d68875ebSPyun YongHyeon }; 242d68875ebSPyun YongHyeon 243d68875ebSPyun YongHyeon static devclass_t alc_devclass; 244d68875ebSPyun YongHyeon 245d68875ebSPyun YongHyeon DRIVER_MODULE(alc, pci, alc_driver, alc_devclass, 0, 0); 246b042bc51SWarner Losh MODULE_PNP_INFO("U16:vendor;U16:device", pci, alc, alc_ident_table, 247329e817fSWarner Losh nitems(alc_ident_table) - 1); 248d68875ebSPyun YongHyeon DRIVER_MODULE(miibus, alc, miibus_driver, miibus_devclass, 0, 0); 249d68875ebSPyun YongHyeon 250d68875ebSPyun YongHyeon static struct resource_spec alc_res_spec_mem[] = { 251d68875ebSPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 252d68875ebSPyun YongHyeon { -1, 0, 0 } 253d68875ebSPyun YongHyeon }; 254d68875ebSPyun YongHyeon 255d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_legacy[] = { 256d68875ebSPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 257d68875ebSPyun YongHyeon { -1, 0, 0 } 258d68875ebSPyun YongHyeon }; 259d68875ebSPyun YongHyeon 260d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msi[] = { 261d68875ebSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 262d68875ebSPyun YongHyeon { -1, 0, 0 } 263d68875ebSPyun YongHyeon }; 264d68875ebSPyun YongHyeon 265d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msix[] = { 266d68875ebSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 267d68875ebSPyun YongHyeon { -1, 0, 0 } 268d68875ebSPyun YongHyeon }; 269d68875ebSPyun YongHyeon 27003b4253bSPyun YongHyeon static uint32_t alc_dma_burst[] = { 128, 256, 512, 1024, 2048, 4096, 0, 0 }; 271d68875ebSPyun YongHyeon 272d68875ebSPyun YongHyeon static int 273d68875ebSPyun YongHyeon alc_miibus_readreg(device_t dev, int phy, int reg) 274d68875ebSPyun YongHyeon { 275d68875ebSPyun YongHyeon struct alc_softc *sc; 276b624ef0aSPyun YongHyeon int v; 277d68875ebSPyun YongHyeon 278d68875ebSPyun YongHyeon sc = device_get_softc(dev); 279b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 280b624ef0aSPyun YongHyeon v = alc_mii_readreg_816x(sc, phy, reg); 281b624ef0aSPyun YongHyeon else 282b624ef0aSPyun YongHyeon v = alc_mii_readreg_813x(sc, phy, reg); 283b624ef0aSPyun YongHyeon return (v); 284b624ef0aSPyun YongHyeon } 285b624ef0aSPyun YongHyeon 286b624ef0aSPyun YongHyeon static uint32_t 287b624ef0aSPyun YongHyeon alc_mii_readreg_813x(struct alc_softc *sc, int phy, int reg) 288b624ef0aSPyun YongHyeon { 289b624ef0aSPyun YongHyeon uint32_t v; 290b624ef0aSPyun YongHyeon int i; 291d68875ebSPyun YongHyeon 292e3413501SPyun YongHyeon /* 293e3413501SPyun YongHyeon * For AR8132 fast ethernet controller, do not report 1000baseT 294e3413501SPyun YongHyeon * capability to mii(4). Even though AR8132 uses the same 295e3413501SPyun YongHyeon * model/revision number of F1 gigabit PHY, the PHY has no 296e3413501SPyun YongHyeon * ability to establish 1000baseT link. 297e3413501SPyun YongHyeon */ 298e3413501SPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0 && 299e3413501SPyun YongHyeon reg == MII_EXTSR) 300e3413501SPyun YongHyeon return (0); 301e3413501SPyun YongHyeon 302d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 303d68875ebSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 304d68875ebSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 305d68875ebSPyun YongHyeon DELAY(5); 306d68875ebSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 307d68875ebSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 308d68875ebSPyun YongHyeon break; 309d68875ebSPyun YongHyeon } 310d68875ebSPyun YongHyeon 311d68875ebSPyun YongHyeon if (i == 0) { 312d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "phy read timeout : %d\n", reg); 313d68875ebSPyun YongHyeon return (0); 314d68875ebSPyun YongHyeon } 315d68875ebSPyun YongHyeon 316d68875ebSPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 317d68875ebSPyun YongHyeon } 318d68875ebSPyun YongHyeon 319b624ef0aSPyun YongHyeon static uint32_t 320b624ef0aSPyun YongHyeon alc_mii_readreg_816x(struct alc_softc *sc, int phy, int reg) 321b624ef0aSPyun YongHyeon { 322b624ef0aSPyun YongHyeon uint32_t clk, v; 323b624ef0aSPyun YongHyeon int i; 324b624ef0aSPyun YongHyeon 325b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) 326b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_128; 327b624ef0aSPyun YongHyeon else 328b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_4; 329b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 330b624ef0aSPyun YongHyeon MDIO_SUP_PREAMBLE | clk | MDIO_REG_ADDR(reg)); 331b624ef0aSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 332b624ef0aSPyun YongHyeon DELAY(5); 333b624ef0aSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 334b624ef0aSPyun YongHyeon if ((v & MDIO_OP_BUSY) == 0) 335b624ef0aSPyun YongHyeon break; 336b624ef0aSPyun YongHyeon } 337b624ef0aSPyun YongHyeon 338b624ef0aSPyun YongHyeon if (i == 0) { 339b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "phy read timeout : %d\n", reg); 340b624ef0aSPyun YongHyeon return (0); 341b624ef0aSPyun YongHyeon } 342b624ef0aSPyun YongHyeon 343b624ef0aSPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 344b624ef0aSPyun YongHyeon } 345b624ef0aSPyun YongHyeon 346d68875ebSPyun YongHyeon static int 347d68875ebSPyun YongHyeon alc_miibus_writereg(device_t dev, int phy, int reg, int val) 348d68875ebSPyun YongHyeon { 349d68875ebSPyun YongHyeon struct alc_softc *sc; 350b624ef0aSPyun YongHyeon int v; 351d68875ebSPyun YongHyeon 352d68875ebSPyun YongHyeon sc = device_get_softc(dev); 353b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 354b624ef0aSPyun YongHyeon v = alc_mii_writereg_816x(sc, phy, reg, val); 355b624ef0aSPyun YongHyeon else 356b624ef0aSPyun YongHyeon v = alc_mii_writereg_813x(sc, phy, reg, val); 357b624ef0aSPyun YongHyeon return (v); 358b624ef0aSPyun YongHyeon } 359b624ef0aSPyun YongHyeon 360b624ef0aSPyun YongHyeon static uint32_t 361b624ef0aSPyun YongHyeon alc_mii_writereg_813x(struct alc_softc *sc, int phy, int reg, int val) 362b624ef0aSPyun YongHyeon { 363b624ef0aSPyun YongHyeon uint32_t v; 364b624ef0aSPyun YongHyeon int i; 365d68875ebSPyun YongHyeon 366d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 367d68875ebSPyun YongHyeon (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT | 368d68875ebSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 369d68875ebSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 370d68875ebSPyun YongHyeon DELAY(5); 371d68875ebSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 372d68875ebSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 373d68875ebSPyun YongHyeon break; 374d68875ebSPyun YongHyeon } 375d68875ebSPyun YongHyeon 376d68875ebSPyun YongHyeon if (i == 0) 377d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "phy write timeout : %d\n", reg); 378d68875ebSPyun YongHyeon 379d68875ebSPyun YongHyeon return (0); 380d68875ebSPyun YongHyeon } 381d68875ebSPyun YongHyeon 382b624ef0aSPyun YongHyeon static uint32_t 383b624ef0aSPyun YongHyeon alc_mii_writereg_816x(struct alc_softc *sc, int phy, int reg, int val) 384b624ef0aSPyun YongHyeon { 385b624ef0aSPyun YongHyeon uint32_t clk, v; 386b624ef0aSPyun YongHyeon int i; 387b624ef0aSPyun YongHyeon 388b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) 389b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_128; 390b624ef0aSPyun YongHyeon else 391b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_4; 392b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 393b624ef0aSPyun YongHyeon ((val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT) | MDIO_REG_ADDR(reg) | 394b624ef0aSPyun YongHyeon MDIO_SUP_PREAMBLE | clk); 395b624ef0aSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 396b624ef0aSPyun YongHyeon DELAY(5); 397b624ef0aSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 398b624ef0aSPyun YongHyeon if ((v & MDIO_OP_BUSY) == 0) 399b624ef0aSPyun YongHyeon break; 400b624ef0aSPyun YongHyeon } 401b624ef0aSPyun YongHyeon 402b624ef0aSPyun YongHyeon if (i == 0) 403b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "phy write timeout : %d\n", reg); 404b624ef0aSPyun YongHyeon 405b624ef0aSPyun YongHyeon return (0); 406b624ef0aSPyun YongHyeon } 407b624ef0aSPyun YongHyeon 408d68875ebSPyun YongHyeon static void 409d68875ebSPyun YongHyeon alc_miibus_statchg(device_t dev) 410d68875ebSPyun YongHyeon { 411d68875ebSPyun YongHyeon struct alc_softc *sc; 412d68875ebSPyun YongHyeon struct mii_data *mii; 413d68875ebSPyun YongHyeon struct ifnet *ifp; 414d68875ebSPyun YongHyeon uint32_t reg; 415d68875ebSPyun YongHyeon 416d68875ebSPyun YongHyeon sc = device_get_softc(dev); 417d68875ebSPyun YongHyeon 418d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 419d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 420d68875ebSPyun YongHyeon if (mii == NULL || ifp == NULL || 421d68875ebSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 422d68875ebSPyun YongHyeon return; 423d68875ebSPyun YongHyeon 424d68875ebSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 425d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 426d68875ebSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 427d68875ebSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 428d68875ebSPyun YongHyeon case IFM_10_T: 429d68875ebSPyun YongHyeon case IFM_100_TX: 430d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_LINK; 431d68875ebSPyun YongHyeon break; 432d68875ebSPyun YongHyeon case IFM_1000_T: 433d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 434d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_LINK; 435d68875ebSPyun YongHyeon break; 436d68875ebSPyun YongHyeon default: 437d68875ebSPyun YongHyeon break; 438d68875ebSPyun YongHyeon } 439d68875ebSPyun YongHyeon } 440d68875ebSPyun YongHyeon /* Stop Rx/Tx MACs. */ 441d68875ebSPyun YongHyeon alc_stop_mac(sc); 442d68875ebSPyun YongHyeon 443d68875ebSPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 444d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 445d68875ebSPyun YongHyeon alc_start_queue(sc); 446d68875ebSPyun YongHyeon alc_mac_config(sc); 447d68875ebSPyun YongHyeon /* Re-enable Tx/Rx MACs. */ 448d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 449d68875ebSPyun YongHyeon reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 450d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 451b624ef0aSPyun YongHyeon } 452b624ef0aSPyun YongHyeon alc_aspm(sc, 0, IFM_SUBTYPE(mii->mii_media_active)); 453b624ef0aSPyun YongHyeon alc_dsp_fixup(sc, IFM_SUBTYPE(mii->mii_media_active)); 454b624ef0aSPyun YongHyeon } 455b624ef0aSPyun YongHyeon 456b624ef0aSPyun YongHyeon static uint32_t 457b624ef0aSPyun YongHyeon alc_miidbg_readreg(struct alc_softc *sc, int reg) 458b624ef0aSPyun YongHyeon { 459b624ef0aSPyun YongHyeon 460b624ef0aSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR, 461b624ef0aSPyun YongHyeon reg); 462b624ef0aSPyun YongHyeon return (alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 463b624ef0aSPyun YongHyeon ALC_MII_DBG_DATA)); 464b624ef0aSPyun YongHyeon } 465b624ef0aSPyun YongHyeon 466b624ef0aSPyun YongHyeon static uint32_t 467b624ef0aSPyun YongHyeon alc_miidbg_writereg(struct alc_softc *sc, int reg, int val) 468b624ef0aSPyun YongHyeon { 469b624ef0aSPyun YongHyeon 470b624ef0aSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR, 471b624ef0aSPyun YongHyeon reg); 472b624ef0aSPyun YongHyeon return (alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 473b624ef0aSPyun YongHyeon ALC_MII_DBG_DATA, val)); 474b624ef0aSPyun YongHyeon } 475b624ef0aSPyun YongHyeon 476b624ef0aSPyun YongHyeon static uint32_t 477b624ef0aSPyun YongHyeon alc_miiext_readreg(struct alc_softc *sc, int devaddr, int reg) 478b624ef0aSPyun YongHyeon { 479b624ef0aSPyun YongHyeon uint32_t clk, v; 480b624ef0aSPyun YongHyeon int i; 481b624ef0aSPyun YongHyeon 482b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_EXT_MDIO, EXT_MDIO_REG(reg) | 483b624ef0aSPyun YongHyeon EXT_MDIO_DEVADDR(devaddr)); 484b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) 485b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_128; 486b624ef0aSPyun YongHyeon else 487b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_4; 488b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 489b624ef0aSPyun YongHyeon MDIO_SUP_PREAMBLE | clk | MDIO_MODE_EXT); 490b624ef0aSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 491b624ef0aSPyun YongHyeon DELAY(5); 492b624ef0aSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 493b624ef0aSPyun YongHyeon if ((v & MDIO_OP_BUSY) == 0) 494b624ef0aSPyun YongHyeon break; 495b624ef0aSPyun YongHyeon } 496b624ef0aSPyun YongHyeon 497b624ef0aSPyun YongHyeon if (i == 0) { 498b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "phy ext read timeout : %d, %d\n", 499b624ef0aSPyun YongHyeon devaddr, reg); 500b624ef0aSPyun YongHyeon return (0); 501b624ef0aSPyun YongHyeon } 502b624ef0aSPyun YongHyeon 503b624ef0aSPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 504b624ef0aSPyun YongHyeon } 505b624ef0aSPyun YongHyeon 506b624ef0aSPyun YongHyeon static uint32_t 507b624ef0aSPyun YongHyeon alc_miiext_writereg(struct alc_softc *sc, int devaddr, int reg, int val) 508b624ef0aSPyun YongHyeon { 509b624ef0aSPyun YongHyeon uint32_t clk, v; 510b624ef0aSPyun YongHyeon int i; 511b624ef0aSPyun YongHyeon 512b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_EXT_MDIO, EXT_MDIO_REG(reg) | 513b624ef0aSPyun YongHyeon EXT_MDIO_DEVADDR(devaddr)); 514b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) 515b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_128; 516b624ef0aSPyun YongHyeon else 517b624ef0aSPyun YongHyeon clk = MDIO_CLK_25_4; 518b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 519b624ef0aSPyun YongHyeon ((val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT) | 520b624ef0aSPyun YongHyeon MDIO_SUP_PREAMBLE | clk | MDIO_MODE_EXT); 521b624ef0aSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 522b624ef0aSPyun YongHyeon DELAY(5); 523b624ef0aSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 524b624ef0aSPyun YongHyeon if ((v & MDIO_OP_BUSY) == 0) 525b624ef0aSPyun YongHyeon break; 526b624ef0aSPyun YongHyeon } 527b624ef0aSPyun YongHyeon 528b624ef0aSPyun YongHyeon if (i == 0) 529b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "phy ext write timeout : %d, %d\n", 530b624ef0aSPyun YongHyeon devaddr, reg); 531b624ef0aSPyun YongHyeon 532b624ef0aSPyun YongHyeon return (0); 533b624ef0aSPyun YongHyeon } 534b624ef0aSPyun YongHyeon 535b624ef0aSPyun YongHyeon static void 536b624ef0aSPyun YongHyeon alc_dsp_fixup(struct alc_softc *sc, int media) 537b624ef0aSPyun YongHyeon { 538b624ef0aSPyun YongHyeon uint16_t agc, len, val; 539b624ef0aSPyun YongHyeon 540b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 541b624ef0aSPyun YongHyeon return; 542b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) >= AR816X_REV_C0) 543b624ef0aSPyun YongHyeon return; 544b624ef0aSPyun YongHyeon 545b624ef0aSPyun YongHyeon /* 546b624ef0aSPyun YongHyeon * Vendor PHY magic. 547b624ef0aSPyun YongHyeon * 1000BT/AZ, wrong cable length 548b624ef0aSPyun YongHyeon */ 549b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 550b624ef0aSPyun YongHyeon len = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL6); 551b624ef0aSPyun YongHyeon len = (len >> EXT_CLDCTL6_CAB_LEN_SHIFT) & 552b624ef0aSPyun YongHyeon EXT_CLDCTL6_CAB_LEN_MASK; 553b624ef0aSPyun YongHyeon agc = alc_miidbg_readreg(sc, MII_DBG_AGC); 554b624ef0aSPyun YongHyeon agc = (agc >> DBG_AGC_2_VGA_SHIFT) & DBG_AGC_2_VGA_MASK; 555b624ef0aSPyun YongHyeon if ((media == IFM_1000_T && len > EXT_CLDCTL6_CAB_LEN_SHORT1G && 556b624ef0aSPyun YongHyeon agc > DBG_AGC_LONG1G_LIMT) || 557b624ef0aSPyun YongHyeon (media == IFM_100_TX && len > DBG_AGC_LONG100M_LIMT && 558b624ef0aSPyun YongHyeon agc > DBG_AGC_LONG1G_LIMT)) { 559b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_AZ_ANADECT, 560b624ef0aSPyun YongHyeon DBG_AZ_ANADECT_LONG); 561b624ef0aSPyun YongHyeon val = alc_miiext_readreg(sc, MII_EXT_ANEG, 562b624ef0aSPyun YongHyeon MII_EXT_ANEG_AFE); 563b624ef0aSPyun YongHyeon val |= ANEG_AFEE_10BT_100M_TH; 564b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE, 565b624ef0aSPyun YongHyeon val); 566b624ef0aSPyun YongHyeon } else { 567b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_AZ_ANADECT, 568b624ef0aSPyun YongHyeon DBG_AZ_ANADECT_DEFAULT); 569b624ef0aSPyun YongHyeon val = alc_miiext_readreg(sc, MII_EXT_ANEG, 570b624ef0aSPyun YongHyeon MII_EXT_ANEG_AFE); 571b624ef0aSPyun YongHyeon val &= ~ANEG_AFEE_10BT_100M_TH; 572b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE, 573b624ef0aSPyun YongHyeon val); 574b624ef0aSPyun YongHyeon } 575b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0 && 576b624ef0aSPyun YongHyeon AR816X_REV(sc->alc_rev) == AR816X_REV_B0) { 577b624ef0aSPyun YongHyeon if (media == IFM_1000_T) { 578b624ef0aSPyun YongHyeon /* 579b624ef0aSPyun YongHyeon * Giga link threshold, raise the tolerance of 580b624ef0aSPyun YongHyeon * noise 50%. 581b624ef0aSPyun YongHyeon */ 582b624ef0aSPyun YongHyeon val = alc_miidbg_readreg(sc, MII_DBG_MSE20DB); 583b624ef0aSPyun YongHyeon val &= ~DBG_MSE20DB_TH_MASK; 584b624ef0aSPyun YongHyeon val |= (DBG_MSE20DB_TH_HI << 585b624ef0aSPyun YongHyeon DBG_MSE20DB_TH_SHIFT); 586b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_MSE20DB, val); 587b624ef0aSPyun YongHyeon } else if (media == IFM_100_TX) 588b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_MSE16DB, 589b624ef0aSPyun YongHyeon DBG_MSE16DB_UP); 590b624ef0aSPyun YongHyeon } 591b624ef0aSPyun YongHyeon } else { 592b624ef0aSPyun YongHyeon val = alc_miiext_readreg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE); 593b624ef0aSPyun YongHyeon val &= ~ANEG_AFEE_10BT_100M_TH; 594b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_AFE, val); 595b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0 && 596b624ef0aSPyun YongHyeon AR816X_REV(sc->alc_rev) == AR816X_REV_B0) { 597b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_MSE16DB, 598b624ef0aSPyun YongHyeon DBG_MSE16DB_DOWN); 599b624ef0aSPyun YongHyeon val = alc_miidbg_readreg(sc, MII_DBG_MSE20DB); 600b624ef0aSPyun YongHyeon val &= ~DBG_MSE20DB_TH_MASK; 601b624ef0aSPyun YongHyeon val |= (DBG_MSE20DB_TH_DEFAULT << DBG_MSE20DB_TH_SHIFT); 602b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_MSE20DB, val); 603b624ef0aSPyun YongHyeon } 604d68875ebSPyun YongHyeon } 605d0b2f7efSPyun YongHyeon } 606d68875ebSPyun YongHyeon 607d68875ebSPyun YongHyeon static void 608d68875ebSPyun YongHyeon alc_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 609d68875ebSPyun YongHyeon { 610d68875ebSPyun YongHyeon struct alc_softc *sc; 611d68875ebSPyun YongHyeon struct mii_data *mii; 612d68875ebSPyun YongHyeon 613d68875ebSPyun YongHyeon sc = ifp->if_softc; 614d68875ebSPyun YongHyeon ALC_LOCK(sc); 615d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 616d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 617d68875ebSPyun YongHyeon return; 618d68875ebSPyun YongHyeon } 619d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 620d68875ebSPyun YongHyeon 621d68875ebSPyun YongHyeon mii_pollstat(mii); 622d68875ebSPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 623d68875ebSPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 62457c81d92SPyun YongHyeon ALC_UNLOCK(sc); 625d68875ebSPyun YongHyeon } 626d68875ebSPyun YongHyeon 627d68875ebSPyun YongHyeon static int 628d68875ebSPyun YongHyeon alc_mediachange(struct ifnet *ifp) 629d68875ebSPyun YongHyeon { 630d68875ebSPyun YongHyeon struct alc_softc *sc; 631d68875ebSPyun YongHyeon int error; 632d68875ebSPyun YongHyeon 633d68875ebSPyun YongHyeon sc = ifp->if_softc; 634d68875ebSPyun YongHyeon ALC_LOCK(sc); 635b624ef0aSPyun YongHyeon error = alc_mediachange_locked(sc); 636b624ef0aSPyun YongHyeon ALC_UNLOCK(sc); 637b624ef0aSPyun YongHyeon 638b624ef0aSPyun YongHyeon return (error); 639b624ef0aSPyun YongHyeon } 640b624ef0aSPyun YongHyeon 641b624ef0aSPyun YongHyeon static int 642b624ef0aSPyun YongHyeon alc_mediachange_locked(struct alc_softc *sc) 643b624ef0aSPyun YongHyeon { 644b624ef0aSPyun YongHyeon struct mii_data *mii; 645b624ef0aSPyun YongHyeon struct mii_softc *miisc; 646b624ef0aSPyun YongHyeon int error; 647b624ef0aSPyun YongHyeon 648b624ef0aSPyun YongHyeon ALC_LOCK_ASSERT(sc); 649b624ef0aSPyun YongHyeon 650d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 651d68875ebSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 6523fcb7a53SMarius Strobl PHY_RESET(miisc); 653d68875ebSPyun YongHyeon error = mii_mediachg(mii); 654d68875ebSPyun YongHyeon 655d68875ebSPyun YongHyeon return (error); 656d68875ebSPyun YongHyeon } 657d68875ebSPyun YongHyeon 6582f70cceaSPyun YongHyeon static struct alc_ident * 6592f70cceaSPyun YongHyeon alc_find_ident(device_t dev) 660d68875ebSPyun YongHyeon { 6612f70cceaSPyun YongHyeon struct alc_ident *ident; 662d68875ebSPyun YongHyeon uint16_t vendor, devid; 663d68875ebSPyun YongHyeon 664d68875ebSPyun YongHyeon vendor = pci_get_vendor(dev); 665d68875ebSPyun YongHyeon devid = pci_get_device(dev); 6662f70cceaSPyun YongHyeon for (ident = alc_ident_table; ident->name != NULL; ident++) { 6672f70cceaSPyun YongHyeon if (vendor == ident->vendorid && devid == ident->deviceid) 6682f70cceaSPyun YongHyeon return (ident); 669d68875ebSPyun YongHyeon } 6702f70cceaSPyun YongHyeon 6712f70cceaSPyun YongHyeon return (NULL); 6722f70cceaSPyun YongHyeon } 6732f70cceaSPyun YongHyeon 6742f70cceaSPyun YongHyeon static int 6752f70cceaSPyun YongHyeon alc_probe(device_t dev) 6762f70cceaSPyun YongHyeon { 6772f70cceaSPyun YongHyeon struct alc_ident *ident; 6782f70cceaSPyun YongHyeon 6792f70cceaSPyun YongHyeon ident = alc_find_ident(dev); 6802f70cceaSPyun YongHyeon if (ident != NULL) { 6812f70cceaSPyun YongHyeon device_set_desc(dev, ident->name); 6822f70cceaSPyun YongHyeon return (BUS_PROBE_DEFAULT); 683d68875ebSPyun YongHyeon } 684d68875ebSPyun YongHyeon 685d68875ebSPyun YongHyeon return (ENXIO); 686d68875ebSPyun YongHyeon } 687d68875ebSPyun YongHyeon 688d68875ebSPyun YongHyeon static void 689d68875ebSPyun YongHyeon alc_get_macaddr(struct alc_softc *sc) 690d68875ebSPyun YongHyeon { 691b624ef0aSPyun YongHyeon 692b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 693b624ef0aSPyun YongHyeon alc_get_macaddr_816x(sc); 694b624ef0aSPyun YongHyeon else 695b624ef0aSPyun YongHyeon alc_get_macaddr_813x(sc); 696b624ef0aSPyun YongHyeon } 697b624ef0aSPyun YongHyeon 698b624ef0aSPyun YongHyeon static void 699b624ef0aSPyun YongHyeon alc_get_macaddr_813x(struct alc_softc *sc) 700b624ef0aSPyun YongHyeon { 701b624ef0aSPyun YongHyeon uint32_t opt; 7022f70cceaSPyun YongHyeon uint16_t val; 7032f70cceaSPyun YongHyeon int eeprom, i; 704d68875ebSPyun YongHyeon 7052f70cceaSPyun YongHyeon eeprom = 0; 706d68875ebSPyun YongHyeon opt = CSR_READ_4(sc, ALC_OPT_CFG); 7072f70cceaSPyun YongHyeon if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_OTP_SEL) != 0 && 7082f70cceaSPyun YongHyeon (CSR_READ_4(sc, ALC_TWSI_DEBUG) & TWSI_DEBUG_DEV_EXIST) != 0) { 709d68875ebSPyun YongHyeon /* 710d68875ebSPyun YongHyeon * EEPROM found, let TWSI reload EEPROM configuration. 711d68875ebSPyun YongHyeon * This will set ethernet address of controller. 712d68875ebSPyun YongHyeon */ 7132f70cceaSPyun YongHyeon eeprom++; 7142f70cceaSPyun YongHyeon switch (sc->alc_ident->deviceid) { 7152f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8131: 7162f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8132: 717d68875ebSPyun YongHyeon if ((opt & OPT_CFG_CLK_ENB) == 0) { 718d68875ebSPyun YongHyeon opt |= OPT_CFG_CLK_ENB; 719d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_OPT_CFG, opt); 720d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_OPT_CFG); 721d68875ebSPyun YongHyeon DELAY(1000); 722d68875ebSPyun YongHyeon } 7232f70cceaSPyun YongHyeon break; 7242f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151: 7252f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151_V2: 7262f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B: 7272f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B2: 7282f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7292f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x00); 7302f70cceaSPyun YongHyeon val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 7312f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 7322f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7332f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, val & 0xFF7F); 7342f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7352f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x3B); 7362f70cceaSPyun YongHyeon val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 7372f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 7382f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7392f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, val | 0x0008); 7402f70cceaSPyun YongHyeon DELAY(20); 7412f70cceaSPyun YongHyeon break; 7422f70cceaSPyun YongHyeon } 7432f70cceaSPyun YongHyeon 7442f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG, 7452f70cceaSPyun YongHyeon CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB); 7462f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 7472f70cceaSPyun YongHyeon CSR_READ_4(sc, ALC_WOL_CFG); 7482f70cceaSPyun YongHyeon 749d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TWSI_CFG, CSR_READ_4(sc, ALC_TWSI_CFG) | 750d68875ebSPyun YongHyeon TWSI_CFG_SW_LD_START); 751d68875ebSPyun YongHyeon for (i = 100; i > 0; i--) { 752d68875ebSPyun YongHyeon DELAY(1000); 753d68875ebSPyun YongHyeon if ((CSR_READ_4(sc, ALC_TWSI_CFG) & 754d68875ebSPyun YongHyeon TWSI_CFG_SW_LD_START) == 0) 755d68875ebSPyun YongHyeon break; 756d68875ebSPyun YongHyeon } 757d68875ebSPyun YongHyeon if (i == 0) 758d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 759d68875ebSPyun YongHyeon "reloading EEPROM timeout!\n"); 760d68875ebSPyun YongHyeon } else { 761d68875ebSPyun YongHyeon if (bootverbose) 762d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "EEPROM not found!\n"); 763d68875ebSPyun YongHyeon } 7642f70cceaSPyun YongHyeon if (eeprom != 0) { 7652f70cceaSPyun YongHyeon switch (sc->alc_ident->deviceid) { 7662f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8131: 7672f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8132: 768d68875ebSPyun YongHyeon if ((opt & OPT_CFG_CLK_ENB) != 0) { 769d68875ebSPyun YongHyeon opt &= ~OPT_CFG_CLK_ENB; 770d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_OPT_CFG, opt); 771d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_OPT_CFG); 772d68875ebSPyun YongHyeon DELAY(1000); 773d68875ebSPyun YongHyeon } 7742f70cceaSPyun YongHyeon break; 7752f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151: 7762f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151_V2: 7772f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B: 7782f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B2: 7792f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7802f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x00); 7812f70cceaSPyun YongHyeon val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 7822f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 7832f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7842f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, val | 0x0080); 7852f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7862f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x3B); 7872f70cceaSPyun YongHyeon val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 7882f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 7892f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 7902f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, val & 0xFFF7); 7912f70cceaSPyun YongHyeon DELAY(20); 7922f70cceaSPyun YongHyeon break; 7932f70cceaSPyun YongHyeon } 7942f70cceaSPyun YongHyeon } 795d68875ebSPyun YongHyeon 796b624ef0aSPyun YongHyeon alc_get_macaddr_par(sc); 797b624ef0aSPyun YongHyeon } 798b624ef0aSPyun YongHyeon 799b624ef0aSPyun YongHyeon static void 800b624ef0aSPyun YongHyeon alc_get_macaddr_816x(struct alc_softc *sc) 801b624ef0aSPyun YongHyeon { 802b624ef0aSPyun YongHyeon uint32_t reg; 803b624ef0aSPyun YongHyeon int i, reloaded; 804b624ef0aSPyun YongHyeon 805b624ef0aSPyun YongHyeon reloaded = 0; 806b624ef0aSPyun YongHyeon /* Try to reload station address via TWSI. */ 807b624ef0aSPyun YongHyeon for (i = 100; i > 0; i--) { 808b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_SLD); 809b624ef0aSPyun YongHyeon if ((reg & (SLD_PROGRESS | SLD_START)) == 0) 810b624ef0aSPyun YongHyeon break; 811b624ef0aSPyun YongHyeon DELAY(1000); 812b624ef0aSPyun YongHyeon } 813b624ef0aSPyun YongHyeon if (i != 0) { 814b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_SLD, reg | SLD_START); 815b624ef0aSPyun YongHyeon for (i = 100; i > 0; i--) { 816b624ef0aSPyun YongHyeon DELAY(1000); 817b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_SLD); 818b624ef0aSPyun YongHyeon if ((reg & SLD_START) == 0) 819b624ef0aSPyun YongHyeon break; 820b624ef0aSPyun YongHyeon } 821b624ef0aSPyun YongHyeon if (i != 0) 822b624ef0aSPyun YongHyeon reloaded++; 823b624ef0aSPyun YongHyeon else if (bootverbose) 824b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, 825b624ef0aSPyun YongHyeon "reloading station address via TWSI timed out!\n"); 826b624ef0aSPyun YongHyeon } 827b624ef0aSPyun YongHyeon 828b624ef0aSPyun YongHyeon /* Try to reload station address from EEPROM or FLASH. */ 829b624ef0aSPyun YongHyeon if (reloaded == 0) { 830b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_EEPROM_LD); 831b624ef0aSPyun YongHyeon if ((reg & (EEPROM_LD_EEPROM_EXIST | 832b624ef0aSPyun YongHyeon EEPROM_LD_FLASH_EXIST)) != 0) { 833b624ef0aSPyun YongHyeon for (i = 100; i > 0; i--) { 834b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_EEPROM_LD); 835b624ef0aSPyun YongHyeon if ((reg & (EEPROM_LD_PROGRESS | 836b624ef0aSPyun YongHyeon EEPROM_LD_START)) == 0) 837b624ef0aSPyun YongHyeon break; 838b624ef0aSPyun YongHyeon DELAY(1000); 839b624ef0aSPyun YongHyeon } 840b624ef0aSPyun YongHyeon if (i != 0) { 841b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_EEPROM_LD, reg | 842b624ef0aSPyun YongHyeon EEPROM_LD_START); 843b624ef0aSPyun YongHyeon for (i = 100; i > 0; i--) { 844b624ef0aSPyun YongHyeon DELAY(1000); 845b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_EEPROM_LD); 846b624ef0aSPyun YongHyeon if ((reg & EEPROM_LD_START) == 0) 847b624ef0aSPyun YongHyeon break; 848b624ef0aSPyun YongHyeon } 849b624ef0aSPyun YongHyeon } else if (bootverbose) 850b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, 851b624ef0aSPyun YongHyeon "reloading EEPROM/FLASH timed out!\n"); 852b624ef0aSPyun YongHyeon } 853b624ef0aSPyun YongHyeon } 854b624ef0aSPyun YongHyeon 855b624ef0aSPyun YongHyeon alc_get_macaddr_par(sc); 856b624ef0aSPyun YongHyeon } 857b624ef0aSPyun YongHyeon 858b624ef0aSPyun YongHyeon static void 859b624ef0aSPyun YongHyeon alc_get_macaddr_par(struct alc_softc *sc) 860b624ef0aSPyun YongHyeon { 861b624ef0aSPyun YongHyeon uint32_t ea[2]; 862b624ef0aSPyun YongHyeon 863d68875ebSPyun YongHyeon ea[0] = CSR_READ_4(sc, ALC_PAR0); 864d68875ebSPyun YongHyeon ea[1] = CSR_READ_4(sc, ALC_PAR1); 865d68875ebSPyun YongHyeon sc->alc_eaddr[0] = (ea[1] >> 8) & 0xFF; 866d68875ebSPyun YongHyeon sc->alc_eaddr[1] = (ea[1] >> 0) & 0xFF; 867d68875ebSPyun YongHyeon sc->alc_eaddr[2] = (ea[0] >> 24) & 0xFF; 868d68875ebSPyun YongHyeon sc->alc_eaddr[3] = (ea[0] >> 16) & 0xFF; 869d68875ebSPyun YongHyeon sc->alc_eaddr[4] = (ea[0] >> 8) & 0xFF; 870d68875ebSPyun YongHyeon sc->alc_eaddr[5] = (ea[0] >> 0) & 0xFF; 871d68875ebSPyun YongHyeon } 872d68875ebSPyun YongHyeon 873d68875ebSPyun YongHyeon static void 874d68875ebSPyun YongHyeon alc_disable_l0s_l1(struct alc_softc *sc) 875d68875ebSPyun YongHyeon { 876d68875ebSPyun YongHyeon uint32_t pmcfg; 877d68875ebSPyun YongHyeon 878b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 879d68875ebSPyun YongHyeon /* Another magic from vendor. */ 880d68875ebSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 881d68875ebSPyun YongHyeon pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_CLK_SWH_L1 | 882b624ef0aSPyun YongHyeon PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | 883b624ef0aSPyun YongHyeon PM_CFG_MAC_ASPM_CHK | PM_CFG_SERDES_PD_EX_L1); 884b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB | 885b624ef0aSPyun YongHyeon PM_CFG_SERDES_PLL_L1_ENB | PM_CFG_SERDES_L1_ENB; 886d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 887d68875ebSPyun YongHyeon } 888b624ef0aSPyun YongHyeon } 889d68875ebSPyun YongHyeon 890d68875ebSPyun YongHyeon static void 891d68875ebSPyun YongHyeon alc_phy_reset(struct alc_softc *sc) 892d68875ebSPyun YongHyeon { 893b624ef0aSPyun YongHyeon 894b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 895b624ef0aSPyun YongHyeon alc_phy_reset_816x(sc); 896b624ef0aSPyun YongHyeon else 897b624ef0aSPyun YongHyeon alc_phy_reset_813x(sc); 898b624ef0aSPyun YongHyeon } 899b624ef0aSPyun YongHyeon 900b624ef0aSPyun YongHyeon static void 901b624ef0aSPyun YongHyeon alc_phy_reset_813x(struct alc_softc *sc) 902b624ef0aSPyun YongHyeon { 903d68875ebSPyun YongHyeon uint16_t data; 904d68875ebSPyun YongHyeon 905d68875ebSPyun YongHyeon /* Reset magic from Linux. */ 906462d5251SPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_SEL_ANA_RESET); 907d68875ebSPyun YongHyeon CSR_READ_2(sc, ALC_GPHY_CFG); 908d68875ebSPyun YongHyeon DELAY(10 * 1000); 909d68875ebSPyun YongHyeon 910462d5251SPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET | 911d68875ebSPyun YongHyeon GPHY_CFG_SEL_ANA_RESET); 912d68875ebSPyun YongHyeon CSR_READ_2(sc, ALC_GPHY_CFG); 913d68875ebSPyun YongHyeon DELAY(10 * 1000); 914d68875ebSPyun YongHyeon 9152f70cceaSPyun YongHyeon /* DSP fixup, Vendor magic. */ 9162f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) { 9172f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9182f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x000A); 9192f70cceaSPyun YongHyeon data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 9202f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 9212f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9222f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, data & 0xDFFF); 9232f70cceaSPyun YongHyeon } 9242f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 || 9252f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 || 9262f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B || 9272f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) { 9282f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9292f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x003B); 9302f70cceaSPyun YongHyeon data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 9312f70cceaSPyun YongHyeon ALC_MII_DBG_DATA); 9322f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9332f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, data & 0xFFF7); 9342f70cceaSPyun YongHyeon DELAY(20 * 1000); 9352f70cceaSPyun YongHyeon } 9362f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151) { 9372f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9382f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x0029); 9392f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9402f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, 0x929D); 9412f70cceaSPyun YongHyeon } 9422f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 || 9432f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132 || 9442f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 || 9452f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) { 9462f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9472f70cceaSPyun YongHyeon ALC_MII_DBG_ADDR, 0x0029); 9482f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 9492f70cceaSPyun YongHyeon ALC_MII_DBG_DATA, 0xB6DD); 9502f70cceaSPyun YongHyeon } 9512f70cceaSPyun YongHyeon 952d68875ebSPyun YongHyeon /* Load DSP codes, vendor magic. */ 953d68875ebSPyun YongHyeon data = ANA_LOOP_SEL_10BT | ANA_EN_MASK_TB | ANA_EN_10BT_IDLE | 954d68875ebSPyun YongHyeon ((1 << ANA_INTERVAL_SEL_TIMER_SHIFT) & ANA_INTERVAL_SEL_TIMER_MASK); 955d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 956d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG18); 957d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 958d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 959d68875ebSPyun YongHyeon 960d68875ebSPyun YongHyeon data = ((2 << ANA_SERDES_CDR_BW_SHIFT) & ANA_SERDES_CDR_BW_MASK) | 961d68875ebSPyun YongHyeon ANA_SERDES_EN_DEEM | ANA_SERDES_SEL_HSP | ANA_SERDES_EN_PLL | 962d68875ebSPyun YongHyeon ANA_SERDES_EN_LCKDT; 963d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 964d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG5); 965d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 966d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 967d68875ebSPyun YongHyeon 968d68875ebSPyun YongHyeon data = ((44 << ANA_LONG_CABLE_TH_100_SHIFT) & 969d68875ebSPyun YongHyeon ANA_LONG_CABLE_TH_100_MASK) | 970d68875ebSPyun YongHyeon ((33 << ANA_SHORT_CABLE_TH_100_SHIFT) & 971d68875ebSPyun YongHyeon ANA_SHORT_CABLE_TH_100_SHIFT) | 972d68875ebSPyun YongHyeon ANA_BP_BAD_LINK_ACCUM | ANA_BP_SMALL_BW; 973d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 974d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG54); 975d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 976d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 977d68875ebSPyun YongHyeon 978d68875ebSPyun YongHyeon data = ((11 << ANA_IECHO_ADJ_3_SHIFT) & ANA_IECHO_ADJ_3_MASK) | 979d68875ebSPyun YongHyeon ((11 << ANA_IECHO_ADJ_2_SHIFT) & ANA_IECHO_ADJ_2_MASK) | 980d68875ebSPyun YongHyeon ((8 << ANA_IECHO_ADJ_1_SHIFT) & ANA_IECHO_ADJ_1_MASK) | 981d68875ebSPyun YongHyeon ((8 << ANA_IECHO_ADJ_0_SHIFT) & ANA_IECHO_ADJ_0_MASK); 982d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 983d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG4); 984d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 985d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 986d68875ebSPyun YongHyeon 987d68875ebSPyun YongHyeon data = ((7 & ANA_MANUL_SWICH_ON_SHIFT) & ANA_MANUL_SWICH_ON_MASK) | 988d68875ebSPyun YongHyeon ANA_RESTART_CAL | ANA_MAN_ENABLE | ANA_SEL_HSP | ANA_EN_HB | 989d68875ebSPyun YongHyeon ANA_OEN_125M; 990d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 991d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG0); 992d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 993d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 994d68875ebSPyun YongHyeon DELAY(1000); 995462d5251SPyun YongHyeon 996462d5251SPyun YongHyeon /* Disable hibernation. */ 997462d5251SPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR, 998462d5251SPyun YongHyeon 0x0029); 999462d5251SPyun YongHyeon data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 1000462d5251SPyun YongHyeon ALC_MII_DBG_DATA); 1001462d5251SPyun YongHyeon data &= ~0x8000; 1002462d5251SPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA, 1003462d5251SPyun YongHyeon data); 1004462d5251SPyun YongHyeon 1005462d5251SPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR, 1006462d5251SPyun YongHyeon 0x000B); 1007462d5251SPyun YongHyeon data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr, 1008462d5251SPyun YongHyeon ALC_MII_DBG_DATA); 1009462d5251SPyun YongHyeon data &= ~0x8000; 1010462d5251SPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA, 1011462d5251SPyun YongHyeon data); 1012d68875ebSPyun YongHyeon } 1013d68875ebSPyun YongHyeon 1014d68875ebSPyun YongHyeon static void 1015b624ef0aSPyun YongHyeon alc_phy_reset_816x(struct alc_softc *sc) 1016b624ef0aSPyun YongHyeon { 1017b624ef0aSPyun YongHyeon uint32_t val; 1018b624ef0aSPyun YongHyeon 1019b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_GPHY_CFG); 1020b624ef0aSPyun YongHyeon val &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE | 1021b624ef0aSPyun YongHyeon GPHY_CFG_GATE_25M_ENB | GPHY_CFG_PHY_IDDQ | GPHY_CFG_PHY_PLL_ON | 1022b624ef0aSPyun YongHyeon GPHY_CFG_PWDOWN_HW | GPHY_CFG_100AB_ENB); 1023b624ef0aSPyun YongHyeon val |= GPHY_CFG_SEL_ANA_RESET; 1024b624ef0aSPyun YongHyeon #ifdef notyet 1025b624ef0aSPyun YongHyeon val |= GPHY_CFG_HIB_PULSE | GPHY_CFG_HIB_EN | GPHY_CFG_SEL_ANA_RESET; 1026b624ef0aSPyun YongHyeon #else 1027b624ef0aSPyun YongHyeon /* Disable PHY hibernation. */ 1028b624ef0aSPyun YongHyeon val &= ~(GPHY_CFG_HIB_PULSE | GPHY_CFG_HIB_EN); 1029b624ef0aSPyun YongHyeon #endif 1030b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_GPHY_CFG, val); 1031b624ef0aSPyun YongHyeon DELAY(10); 1032b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_GPHY_CFG, val | GPHY_CFG_EXT_RESET); 1033b624ef0aSPyun YongHyeon DELAY(800); 1034b624ef0aSPyun YongHyeon 1035b624ef0aSPyun YongHyeon /* Vendor PHY magic. */ 1036b624ef0aSPyun YongHyeon #ifdef notyet 1037b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_LEGCYPS, DBG_LEGCYPS_DEFAULT); 1038b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_SYSMODCTL, DBG_SYSMODCTL_DEFAULT); 1039b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_VDRVBIAS, 1040b624ef0aSPyun YongHyeon EXT_VDRVBIAS_DEFAULT); 1041b624ef0aSPyun YongHyeon #else 1042b624ef0aSPyun YongHyeon /* Disable PHY hibernation. */ 1043b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_LEGCYPS, 1044b624ef0aSPyun YongHyeon DBG_LEGCYPS_DEFAULT & ~DBG_LEGCYPS_ENB); 1045b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_HIBNEG, 1046b624ef0aSPyun YongHyeon DBG_HIBNEG_DEFAULT & ~(DBG_HIBNEG_PSHIB_EN | DBG_HIBNEG_HIB_PULSE)); 1047b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_GREENCFG, DBG_GREENCFG_DEFAULT); 1048b624ef0aSPyun YongHyeon #endif 1049b624ef0aSPyun YongHyeon 1050b624ef0aSPyun YongHyeon /* XXX Disable EEE. */ 1051b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_LPI_CTL); 1052b624ef0aSPyun YongHyeon val &= ~LPI_CTL_ENB; 1053b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_LPI_CTL, val); 1054b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_LOCAL_EEEADV, 0); 1055b624ef0aSPyun YongHyeon 1056b624ef0aSPyun YongHyeon /* PHY power saving. */ 1057b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_TST10BTCFG, DBG_TST10BTCFG_DEFAULT); 1058b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_SRDSYSMOD, DBG_SRDSYSMOD_DEFAULT); 1059b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_TST100BTCFG, DBG_TST100BTCFG_DEFAULT); 1060b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_ANACTL, DBG_ANACTL_DEFAULT); 1061b624ef0aSPyun YongHyeon val = alc_miidbg_readreg(sc, MII_DBG_GREENCFG2); 1062b624ef0aSPyun YongHyeon val &= ~DBG_GREENCFG2_GATE_DFSE_EN; 1063b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_GREENCFG2, val); 1064b624ef0aSPyun YongHyeon 1065b624ef0aSPyun YongHyeon /* RTL8139C, 120m issue. */ 1066b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_NLP78, 1067b624ef0aSPyun YongHyeon ANEG_NLP78_120M_DEFAULT); 1068b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_S3DIG10, 1069b624ef0aSPyun YongHyeon ANEG_S3DIG10_DEFAULT); 1070b624ef0aSPyun YongHyeon 1071b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK_WAR) != 0) { 1072b624ef0aSPyun YongHyeon /* Turn off half amplitude. */ 1073b624ef0aSPyun YongHyeon val = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL3); 1074b624ef0aSPyun YongHyeon val |= EXT_CLDCTL3_BP_CABLE1TH_DET_GT; 1075b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_CLDCTL3, val); 1076b624ef0aSPyun YongHyeon /* Turn off Green feature. */ 1077b624ef0aSPyun YongHyeon val = alc_miidbg_readreg(sc, MII_DBG_GREENCFG2); 1078b624ef0aSPyun YongHyeon val |= DBG_GREENCFG2_BP_GREEN; 1079b624ef0aSPyun YongHyeon alc_miidbg_writereg(sc, MII_DBG_GREENCFG2, val); 1080b624ef0aSPyun YongHyeon /* Turn off half bias. */ 1081b624ef0aSPyun YongHyeon val = alc_miiext_readreg(sc, MII_EXT_PCS, MII_EXT_CLDCTL5); 1082b624ef0aSPyun YongHyeon val |= EXT_CLDCTL5_BP_VD_HLFBIAS; 1083b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_PCS, MII_EXT_CLDCTL5, val); 1084b624ef0aSPyun YongHyeon } 1085b624ef0aSPyun YongHyeon } 1086b624ef0aSPyun YongHyeon 1087b624ef0aSPyun YongHyeon static void 1088d68875ebSPyun YongHyeon alc_phy_down(struct alc_softc *sc) 1089d68875ebSPyun YongHyeon { 1090b624ef0aSPyun YongHyeon uint32_t gphy; 1091d68875ebSPyun YongHyeon 10922f70cceaSPyun YongHyeon switch (sc->alc_ident->deviceid) { 1093b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8161: 1094b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_E2200: 1095477cba21SPyun YongHyeon case DEVICEID_ATHEROS_E2400: 10961536a1b8SSepherosa Ziehau case DEVICEID_ATHEROS_E2500: 1097b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8162: 1098b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8171: 1099b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8172: 1100b624ef0aSPyun YongHyeon gphy = CSR_READ_4(sc, ALC_GPHY_CFG); 1101b624ef0aSPyun YongHyeon gphy &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE | 1102b624ef0aSPyun YongHyeon GPHY_CFG_100AB_ENB | GPHY_CFG_PHY_PLL_ON); 1103b624ef0aSPyun YongHyeon gphy |= GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | 1104b624ef0aSPyun YongHyeon GPHY_CFG_SEL_ANA_RESET; 1105b624ef0aSPyun YongHyeon gphy |= GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW; 1106b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_GPHY_CFG, gphy); 1107b624ef0aSPyun YongHyeon break; 11082f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151: 11092f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151_V2: 1110b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B: 1111b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B2: 11122f70cceaSPyun YongHyeon /* 11132f70cceaSPyun YongHyeon * GPHY power down caused more problems on AR8151 v2.0. 11142f70cceaSPyun YongHyeon * When driver is reloaded after GPHY power down, 11152f70cceaSPyun YongHyeon * accesses to PHY/MAC registers hung the system. Only 11162f70cceaSPyun YongHyeon * cold boot recovered from it. I'm not sure whether 11172f70cceaSPyun YongHyeon * AR8151 v1.0 also requires this one though. I don't 11182f70cceaSPyun YongHyeon * have AR8151 v1.0 controller in hand. 11192f70cceaSPyun YongHyeon * The only option left is to isolate the PHY and 11202f70cceaSPyun YongHyeon * initiates power down the PHY which in turn saves 11212f70cceaSPyun YongHyeon * more power when driver is unloaded. 11222f70cceaSPyun YongHyeon */ 11232f70cceaSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 11242f70cceaSPyun YongHyeon MII_BMCR, BMCR_ISO | BMCR_PDOWN); 11252f70cceaSPyun YongHyeon break; 11262f70cceaSPyun YongHyeon default: 1127d68875ebSPyun YongHyeon /* Force PHY down. */ 1128462d5251SPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET | 11292f70cceaSPyun YongHyeon GPHY_CFG_SEL_ANA_RESET | GPHY_CFG_PHY_IDDQ | 11302f70cceaSPyun YongHyeon GPHY_CFG_PWDOWN_HW); 1131d68875ebSPyun YongHyeon DELAY(1000); 11322f70cceaSPyun YongHyeon break; 11332f70cceaSPyun YongHyeon } 1134d68875ebSPyun YongHyeon } 1135d68875ebSPyun YongHyeon 1136d68875ebSPyun YongHyeon static void 1137b624ef0aSPyun YongHyeon alc_aspm(struct alc_softc *sc, int init, int media) 1138b624ef0aSPyun YongHyeon { 1139b624ef0aSPyun YongHyeon 1140b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 1141b624ef0aSPyun YongHyeon alc_aspm_816x(sc, init); 1142b624ef0aSPyun YongHyeon else 1143b624ef0aSPyun YongHyeon alc_aspm_813x(sc, media); 1144b624ef0aSPyun YongHyeon } 1145b624ef0aSPyun YongHyeon 1146b624ef0aSPyun YongHyeon static void 1147b624ef0aSPyun YongHyeon alc_aspm_813x(struct alc_softc *sc, int media) 1148d68875ebSPyun YongHyeon { 1149d68875ebSPyun YongHyeon uint32_t pmcfg; 11502f70cceaSPyun YongHyeon uint16_t linkcfg; 1151d68875ebSPyun YongHyeon 1152b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) == 0) 1153b624ef0aSPyun YongHyeon return; 1154d68875ebSPyun YongHyeon 1155d68875ebSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 11562f70cceaSPyun YongHyeon if ((sc->alc_flags & (ALC_FLAG_APS | ALC_FLAG_PCIE)) == 11572f70cceaSPyun YongHyeon (ALC_FLAG_APS | ALC_FLAG_PCIE)) 11582f70cceaSPyun YongHyeon linkcfg = CSR_READ_2(sc, sc->alc_expcap + 1159389c8bd5SGavin Atkinson PCIER_LINK_CTL); 11602f70cceaSPyun YongHyeon else 11612f70cceaSPyun YongHyeon linkcfg = 0; 1162d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_SERDES_PD_EX_L1; 11632f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_LCKDET_TIMER_MASK); 1164d68875ebSPyun YongHyeon pmcfg |= PM_CFG_MAC_ASPM_CHK; 1165c27d7a76SPyun YongHyeon pmcfg |= (PM_CFG_LCKDET_TIMER_DEFAULT << PM_CFG_LCKDET_TIMER_SHIFT); 11662f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB); 11672f70cceaSPyun YongHyeon 11682f70cceaSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_APS) != 0) { 11692f70cceaSPyun YongHyeon /* Disable extended sync except AR8152 B v1.0 */ 1170e935190aSGavin Atkinson linkcfg &= ~PCIEM_LINK_CTL_EXTENDED_SYNC; 11712f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B && 11722f70cceaSPyun YongHyeon sc->alc_rev == ATHEROS_AR8152_B_V10) 1173e935190aSGavin Atkinson linkcfg |= PCIEM_LINK_CTL_EXTENDED_SYNC; 1174389c8bd5SGavin Atkinson CSR_WRITE_2(sc, sc->alc_expcap + PCIER_LINK_CTL, 11752f70cceaSPyun YongHyeon linkcfg); 11762f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_EN_BUFS_RX_L0S | PM_CFG_SA_DLY_ENB | 11772f70cceaSPyun YongHyeon PM_CFG_HOTRST); 11782f70cceaSPyun YongHyeon pmcfg |= (PM_CFG_L1_ENTRY_TIMER_DEFAULT << 11792f70cceaSPyun YongHyeon PM_CFG_L1_ENTRY_TIMER_SHIFT); 11802f70cceaSPyun YongHyeon pmcfg &= ~PM_CFG_PM_REQ_TIMER_MASK; 11812f70cceaSPyun YongHyeon pmcfg |= (PM_CFG_PM_REQ_TIMER_DEFAULT << 11822f70cceaSPyun YongHyeon PM_CFG_PM_REQ_TIMER_SHIFT); 11832f70cceaSPyun YongHyeon pmcfg |= PM_CFG_SERDES_PD_EX_L1 | PM_CFG_PCIE_RECV; 11842f70cceaSPyun YongHyeon } 11852f70cceaSPyun YongHyeon 1186d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 11872f70cceaSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_L0S) != 0) 11882f70cceaSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L0S_ENB; 11892f70cceaSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_L1S) != 0) 11902f70cceaSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L1_ENB; 11912f70cceaSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_APS) != 0) { 11922f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == 11932f70cceaSPyun YongHyeon DEVICEID_ATHEROS_AR8152_B) 1194d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_ASPM_L0S_ENB; 11952f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_SERDES_L1_ENB | 11962f70cceaSPyun YongHyeon PM_CFG_SERDES_PLL_L1_ENB | 11972f70cceaSPyun YongHyeon PM_CFG_SERDES_BUDS_RX_L1_ENB); 1198d68875ebSPyun YongHyeon pmcfg |= PM_CFG_CLK_SWH_L1; 11992f70cceaSPyun YongHyeon if (media == IFM_100_TX || media == IFM_1000_T) { 12002f70cceaSPyun YongHyeon pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_MASK; 12012f70cceaSPyun YongHyeon switch (sc->alc_ident->deviceid) { 12022f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B: 12032f70cceaSPyun YongHyeon pmcfg |= (7 << 12042f70cceaSPyun YongHyeon PM_CFG_L1_ENTRY_TIMER_SHIFT); 12052f70cceaSPyun YongHyeon break; 12062f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B2: 12072f70cceaSPyun YongHyeon case DEVICEID_ATHEROS_AR8151_V2: 12082f70cceaSPyun YongHyeon pmcfg |= (4 << 12092f70cceaSPyun YongHyeon PM_CFG_L1_ENTRY_TIMER_SHIFT); 12102f70cceaSPyun YongHyeon break; 12112f70cceaSPyun YongHyeon default: 12122f70cceaSPyun YongHyeon pmcfg |= (15 << 12132f70cceaSPyun YongHyeon PM_CFG_L1_ENTRY_TIMER_SHIFT); 12142f70cceaSPyun YongHyeon break; 12152f70cceaSPyun YongHyeon } 12162f70cceaSPyun YongHyeon } 12172f70cceaSPyun YongHyeon } else { 12182f70cceaSPyun YongHyeon pmcfg |= PM_CFG_SERDES_L1_ENB | 12192f70cceaSPyun YongHyeon PM_CFG_SERDES_PLL_L1_ENB | 12202f70cceaSPyun YongHyeon PM_CFG_SERDES_BUDS_RX_L1_ENB; 12212f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_CLK_SWH_L1 | 12222f70cceaSPyun YongHyeon PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB); 12232f70cceaSPyun YongHyeon } 12242f70cceaSPyun YongHyeon } else { 12252f70cceaSPyun YongHyeon pmcfg &= ~(PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_L1_ENB | 12262f70cceaSPyun YongHyeon PM_CFG_SERDES_PLL_L1_ENB); 12272f70cceaSPyun YongHyeon pmcfg |= PM_CFG_CLK_SWH_L1; 12282f70cceaSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_L1S) != 0) 12292f70cceaSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L1_ENB; 1230d68875ebSPyun YongHyeon } 1231d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 1232d68875ebSPyun YongHyeon } 1233d68875ebSPyun YongHyeon 1234b624ef0aSPyun YongHyeon static void 1235b624ef0aSPyun YongHyeon alc_aspm_816x(struct alc_softc *sc, int init) 1236b624ef0aSPyun YongHyeon { 1237b624ef0aSPyun YongHyeon uint32_t pmcfg; 1238b624ef0aSPyun YongHyeon 1239b624ef0aSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 1240b624ef0aSPyun YongHyeon pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_816X_MASK; 1241b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_L1_ENTRY_TIMER_816X_DEFAULT; 1242b624ef0aSPyun YongHyeon pmcfg &= ~PM_CFG_PM_REQ_TIMER_MASK; 1243b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_PM_REQ_TIMER_816X_DEFAULT; 1244b624ef0aSPyun YongHyeon pmcfg &= ~PM_CFG_LCKDET_TIMER_MASK; 1245b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_LCKDET_TIMER_DEFAULT; 1246b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_SERDES_PD_EX_L1 | PM_CFG_CLK_SWH_L1 | PM_CFG_PCIE_RECV; 1247b624ef0aSPyun YongHyeon pmcfg &= ~(PM_CFG_RX_L1_AFTER_L0S | PM_CFG_TX_L1_AFTER_L0S | 1248b624ef0aSPyun YongHyeon PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB | 1249b624ef0aSPyun YongHyeon PM_CFG_SERDES_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB | 1250b624ef0aSPyun YongHyeon PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SA_DLY_ENB | 1251b624ef0aSPyun YongHyeon PM_CFG_MAC_ASPM_CHK | PM_CFG_HOTRST); 1252b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 && 1253b624ef0aSPyun YongHyeon (sc->alc_rev & 0x01) != 0) 1254b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_SERDES_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB; 1255b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 1256b624ef0aSPyun YongHyeon /* Link up, enable both L0s, L1s. */ 1257b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | 1258b624ef0aSPyun YongHyeon PM_CFG_MAC_ASPM_CHK; 1259b624ef0aSPyun YongHyeon } else { 1260b624ef0aSPyun YongHyeon if (init != 0) 1261b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | 1262b624ef0aSPyun YongHyeon PM_CFG_MAC_ASPM_CHK; 1263b624ef0aSPyun YongHyeon else if ((sc->alc_ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 1264b624ef0aSPyun YongHyeon pmcfg |= PM_CFG_ASPM_L1_ENB | PM_CFG_MAC_ASPM_CHK; 1265b624ef0aSPyun YongHyeon } 1266b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 1267b624ef0aSPyun YongHyeon } 1268b624ef0aSPyun YongHyeon 1269b624ef0aSPyun YongHyeon static void 1270b624ef0aSPyun YongHyeon alc_init_pcie(struct alc_softc *sc) 1271b624ef0aSPyun YongHyeon { 1272b624ef0aSPyun YongHyeon const char *aspm_state[] = { "L0s/L1", "L0s", "L1", "L0s/L1" }; 1273b624ef0aSPyun YongHyeon uint32_t cap, ctl, val; 1274b624ef0aSPyun YongHyeon int state; 1275b624ef0aSPyun YongHyeon 1276b624ef0aSPyun YongHyeon /* Clear data link and flow-control protocol error. */ 1277b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_PEX_UNC_ERR_SEV); 1278b624ef0aSPyun YongHyeon val &= ~(PEX_UNC_ERR_SEV_DLP | PEX_UNC_ERR_SEV_FCP); 1279b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PEX_UNC_ERR_SEV, val); 1280b624ef0aSPyun YongHyeon 1281b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 1282b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG, 1283b624ef0aSPyun YongHyeon CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB); 1284b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, 1285b624ef0aSPyun YongHyeon CSR_READ_4(sc, ALC_PCIE_PHYMISC) | 1286b624ef0aSPyun YongHyeon PCIE_PHYMISC_FORCE_RCV_DET); 1287b624ef0aSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B && 1288b624ef0aSPyun YongHyeon sc->alc_rev == ATHEROS_AR8152_B_V10) { 1289b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_PCIE_PHYMISC2); 1290b624ef0aSPyun YongHyeon val &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK | 1291b624ef0aSPyun YongHyeon PCIE_PHYMISC2_SERDES_TH_MASK); 1292b624ef0aSPyun YongHyeon val |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT; 1293b624ef0aSPyun YongHyeon val |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT; 1294b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC2, val); 1295b624ef0aSPyun YongHyeon } 1296b624ef0aSPyun YongHyeon /* Disable ASPM L0S and L1. */ 1297b624ef0aSPyun YongHyeon cap = CSR_READ_2(sc, sc->alc_expcap + PCIER_LINK_CAP); 1298b624ef0aSPyun YongHyeon if ((cap & PCIEM_LINK_CAP_ASPM) != 0) { 1299b624ef0aSPyun YongHyeon ctl = CSR_READ_2(sc, sc->alc_expcap + PCIER_LINK_CTL); 1300b624ef0aSPyun YongHyeon if ((ctl & PCIEM_LINK_CTL_RCB) != 0) 1301b624ef0aSPyun YongHyeon sc->alc_rcb = DMA_CFG_RCB_128; 1302b624ef0aSPyun YongHyeon if (bootverbose) 1303b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "RCB %u bytes\n", 1304b624ef0aSPyun YongHyeon sc->alc_rcb == DMA_CFG_RCB_64 ? 64 : 128); 1305b624ef0aSPyun YongHyeon state = ctl & PCIEM_LINK_CTL_ASPMC; 1306b624ef0aSPyun YongHyeon if (state & PCIEM_LINK_CTL_ASPMC_L0S) 1307b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_L0S; 1308b624ef0aSPyun YongHyeon if (state & PCIEM_LINK_CTL_ASPMC_L1) 1309b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_L1S; 1310b624ef0aSPyun YongHyeon if (bootverbose) 1311b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "ASPM %s %s\n", 1312b624ef0aSPyun YongHyeon aspm_state[state], 1313b624ef0aSPyun YongHyeon state == 0 ? "disabled" : "enabled"); 1314b624ef0aSPyun YongHyeon alc_disable_l0s_l1(sc); 1315b624ef0aSPyun YongHyeon } else { 1316b624ef0aSPyun YongHyeon if (bootverbose) 1317b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, 1318b624ef0aSPyun YongHyeon "no ASPM support\n"); 1319b624ef0aSPyun YongHyeon } 1320b624ef0aSPyun YongHyeon } else { 1321b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_PDLL_TRNS1); 1322b624ef0aSPyun YongHyeon val &= ~PDLL_TRNS1_D3PLLOFF_ENB; 1323b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PDLL_TRNS1, val); 1324b624ef0aSPyun YongHyeon val = CSR_READ_4(sc, ALC_MASTER_CFG); 1325b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 && 1326b624ef0aSPyun YongHyeon (sc->alc_rev & 0x01) != 0) { 1327b624ef0aSPyun YongHyeon if ((val & MASTER_WAKEN_25M) == 0 || 1328b624ef0aSPyun YongHyeon (val & MASTER_CLK_SEL_DIS) == 0) { 1329b624ef0aSPyun YongHyeon val |= MASTER_WAKEN_25M | MASTER_CLK_SEL_DIS; 1330b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, val); 1331b624ef0aSPyun YongHyeon } 1332b624ef0aSPyun YongHyeon } else { 1333b624ef0aSPyun YongHyeon if ((val & MASTER_WAKEN_25M) == 0 || 1334b624ef0aSPyun YongHyeon (val & MASTER_CLK_SEL_DIS) != 0) { 1335b624ef0aSPyun YongHyeon val |= MASTER_WAKEN_25M; 1336b624ef0aSPyun YongHyeon val &= ~MASTER_CLK_SEL_DIS; 1337b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, val); 1338b624ef0aSPyun YongHyeon } 1339b624ef0aSPyun YongHyeon } 1340b624ef0aSPyun YongHyeon } 1341b624ef0aSPyun YongHyeon alc_aspm(sc, 1, IFM_UNKNOWN); 1342b624ef0aSPyun YongHyeon } 1343b624ef0aSPyun YongHyeon 1344b624ef0aSPyun YongHyeon static void 1345b624ef0aSPyun YongHyeon alc_config_msi(struct alc_softc *sc) 1346b624ef0aSPyun YongHyeon { 1347b624ef0aSPyun YongHyeon uint32_t ctl, mod; 1348b624ef0aSPyun YongHyeon 1349b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 1350b624ef0aSPyun YongHyeon /* 1351b624ef0aSPyun YongHyeon * It seems interrupt moderation is controlled by 1352b624ef0aSPyun YongHyeon * ALC_MSI_RETRANS_TIMER register if MSI/MSIX is active. 1353b624ef0aSPyun YongHyeon * Driver uses RX interrupt moderation parameter to 1354b624ef0aSPyun YongHyeon * program ALC_MSI_RETRANS_TIMER register. 1355b624ef0aSPyun YongHyeon */ 1356b624ef0aSPyun YongHyeon ctl = CSR_READ_4(sc, ALC_MSI_RETRANS_TIMER); 1357b624ef0aSPyun YongHyeon ctl &= ~MSI_RETRANS_TIMER_MASK; 1358b624ef0aSPyun YongHyeon ctl &= ~MSI_RETRANS_MASK_SEL_LINE; 1359b624ef0aSPyun YongHyeon mod = ALC_USECS(sc->alc_int_rx_mod); 1360b624ef0aSPyun YongHyeon if (mod == 0) 1361b624ef0aSPyun YongHyeon mod = 1; 1362b624ef0aSPyun YongHyeon ctl |= mod; 1363b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_MSIX) != 0) 1364b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, ctl | 1365b624ef0aSPyun YongHyeon MSI_RETRANS_MASK_SEL_STD); 1366b624ef0aSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_MSI) != 0) 1367b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, ctl | 1368b624ef0aSPyun YongHyeon MSI_RETRANS_MASK_SEL_LINE); 1369b624ef0aSPyun YongHyeon else 1370b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MSI_RETRANS_TIMER, 0); 1371b624ef0aSPyun YongHyeon } 1372b624ef0aSPyun YongHyeon } 1373b624ef0aSPyun YongHyeon 1374d68875ebSPyun YongHyeon static int 1375d68875ebSPyun YongHyeon alc_attach(device_t dev) 1376d68875ebSPyun YongHyeon { 1377d68875ebSPyun YongHyeon struct alc_softc *sc; 1378d68875ebSPyun YongHyeon struct ifnet *ifp; 1379b624ef0aSPyun YongHyeon int base, error, i, msic, msixc; 1380d68875ebSPyun YongHyeon uint16_t burst; 1381d68875ebSPyun YongHyeon 1382d68875ebSPyun YongHyeon error = 0; 1383d68875ebSPyun YongHyeon sc = device_get_softc(dev); 1384d68875ebSPyun YongHyeon sc->alc_dev = dev; 1385b624ef0aSPyun YongHyeon sc->alc_rev = pci_get_revid(dev); 1386d68875ebSPyun YongHyeon 1387d68875ebSPyun YongHyeon mtx_init(&sc->alc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 1388d68875ebSPyun YongHyeon MTX_DEF); 1389d68875ebSPyun YongHyeon callout_init_mtx(&sc->alc_tick_ch, &sc->alc_mtx, 0); 13906c3e93cbSGleb Smirnoff NET_TASK_INIT(&sc->alc_int_task, 0, alc_int_task, sc); 13912f70cceaSPyun YongHyeon sc->alc_ident = alc_find_ident(dev); 1392d68875ebSPyun YongHyeon 1393d68875ebSPyun YongHyeon /* Map the device. */ 1394d68875ebSPyun YongHyeon pci_enable_busmaster(dev); 1395d68875ebSPyun YongHyeon sc->alc_res_spec = alc_res_spec_mem; 1396d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_legacy; 1397d68875ebSPyun YongHyeon error = bus_alloc_resources(dev, sc->alc_res_spec, sc->alc_res); 1398d68875ebSPyun YongHyeon if (error != 0) { 1399d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate memory resources.\n"); 1400d68875ebSPyun YongHyeon goto fail; 1401d68875ebSPyun YongHyeon } 1402d68875ebSPyun YongHyeon 1403d68875ebSPyun YongHyeon /* Set PHY address. */ 1404d68875ebSPyun YongHyeon sc->alc_phyaddr = ALC_PHY_ADDR; 1405d68875ebSPyun YongHyeon 1406b624ef0aSPyun YongHyeon /* 1407b624ef0aSPyun YongHyeon * One odd thing is AR8132 uses the same PHY hardware(F1 1408b624ef0aSPyun YongHyeon * gigabit PHY) of AR8131. So atphy(4) of AR8132 reports 1409b624ef0aSPyun YongHyeon * the PHY supports 1000Mbps but that's not true. The PHY 1410b624ef0aSPyun YongHyeon * used in AR8132 can't establish gigabit link even if it 1411b624ef0aSPyun YongHyeon * shows the same PHY model/revision number of AR8131. 1412b624ef0aSPyun YongHyeon */ 1413b624ef0aSPyun YongHyeon switch (sc->alc_ident->deviceid) { 1414477cba21SPyun YongHyeon case DEVICEID_ATHEROS_E2200: 1415477cba21SPyun YongHyeon case DEVICEID_ATHEROS_E2400: 14161536a1b8SSepherosa Ziehau case DEVICEID_ATHEROS_E2500: 1417477cba21SPyun YongHyeon sc->alc_flags |= ALC_FLAG_E2X00; 1418477cba21SPyun YongHyeon /* FALLTHROUGH */ 1419b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8161: 1420b624ef0aSPyun YongHyeon if (pci_get_subvendor(dev) == VENDORID_ATHEROS && 1421b624ef0aSPyun YongHyeon pci_get_subdevice(dev) == 0x0091 && sc->alc_rev == 0) 1422b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_LINK_WAR; 1423b624ef0aSPyun YongHyeon /* FALLTHROUGH */ 1424b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8171: 1425b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_AR816X_FAMILY; 1426b624ef0aSPyun YongHyeon break; 1427b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8162: 1428b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8172: 1429b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_FASTETHER | ALC_FLAG_AR816X_FAMILY; 1430b624ef0aSPyun YongHyeon break; 1431b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B: 1432b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8152_B2: 1433b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_APS; 1434b624ef0aSPyun YongHyeon /* FALLTHROUGH */ 1435b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8132: 1436b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_FASTETHER; 1437b624ef0aSPyun YongHyeon break; 1438b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8151: 1439b624ef0aSPyun YongHyeon case DEVICEID_ATHEROS_AR8151_V2: 1440b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_APS; 1441b624ef0aSPyun YongHyeon /* FALLTHROUGH */ 1442b624ef0aSPyun YongHyeon default: 1443b624ef0aSPyun YongHyeon break; 1444b624ef0aSPyun YongHyeon } 1445b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_JUMBO; 1446b624ef0aSPyun YongHyeon 1447b624ef0aSPyun YongHyeon /* 1448b624ef0aSPyun YongHyeon * It seems that AR813x/AR815x has silicon bug for SMB. In 1449b624ef0aSPyun YongHyeon * addition, Atheros said that enabling SMB wouldn't improve 1450b624ef0aSPyun YongHyeon * performance. However I think it's bad to access lots of 1451b624ef0aSPyun YongHyeon * registers to extract MAC statistics. 1452b624ef0aSPyun YongHyeon */ 1453b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_SMB_BUG; 1454b624ef0aSPyun YongHyeon /* 1455b624ef0aSPyun YongHyeon * Don't use Tx CMB. It is known to have silicon bug. 1456b624ef0aSPyun YongHyeon */ 1457b624ef0aSPyun YongHyeon sc->alc_flags |= ALC_FLAG_CMB_BUG; 1458b624ef0aSPyun YongHyeon sc->alc_chip_rev = CSR_READ_4(sc, ALC_MASTER_CFG) >> 1459b624ef0aSPyun YongHyeon MASTER_CHIP_REV_SHIFT; 1460b624ef0aSPyun YongHyeon if (bootverbose) { 1461b624ef0aSPyun YongHyeon device_printf(dev, "PCI device revision : 0x%04x\n", 1462b624ef0aSPyun YongHyeon sc->alc_rev); 1463b624ef0aSPyun YongHyeon device_printf(dev, "Chip id/revision : 0x%04x\n", 1464b624ef0aSPyun YongHyeon sc->alc_chip_rev); 1465b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 1466b624ef0aSPyun YongHyeon device_printf(dev, "AR816x revision : 0x%x\n", 1467b624ef0aSPyun YongHyeon AR816X_REV(sc->alc_rev)); 1468b624ef0aSPyun YongHyeon } 1469b624ef0aSPyun YongHyeon device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n", 1470b624ef0aSPyun YongHyeon CSR_READ_4(sc, ALC_SRAM_TX_FIFO_LEN) * 8, 1471b624ef0aSPyun YongHyeon CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN) * 8); 1472b624ef0aSPyun YongHyeon 1473d68875ebSPyun YongHyeon /* Initialize DMA parameters. */ 1474d68875ebSPyun YongHyeon sc->alc_dma_rd_burst = 0; 1475d68875ebSPyun YongHyeon sc->alc_dma_wr_burst = 0; 1476d68875ebSPyun YongHyeon sc->alc_rcb = DMA_CFG_RCB_64; 14773b0a4aefSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, &base) == 0) { 1478d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_PCIE; 1479a4d3574cSPyun YongHyeon sc->alc_expcap = base; 1480389c8bd5SGavin Atkinson burst = CSR_READ_2(sc, base + PCIER_DEVICE_CTL); 1481d68875ebSPyun YongHyeon sc->alc_dma_rd_burst = 1482389c8bd5SGavin Atkinson (burst & PCIEM_CTL_MAX_READ_REQUEST) >> 12; 1483389c8bd5SGavin Atkinson sc->alc_dma_wr_burst = (burst & PCIEM_CTL_MAX_PAYLOAD) >> 5; 1484d68875ebSPyun YongHyeon if (bootverbose) { 1485d68875ebSPyun YongHyeon device_printf(dev, "Read request size : %u bytes.\n", 1486d68875ebSPyun YongHyeon alc_dma_burst[sc->alc_dma_rd_burst]); 1487d68875ebSPyun YongHyeon device_printf(dev, "TLP payload size : %u bytes.\n", 1488d68875ebSPyun YongHyeon alc_dma_burst[sc->alc_dma_wr_burst]); 1489d68875ebSPyun YongHyeon } 14901e77baedSPyun YongHyeon if (alc_dma_burst[sc->alc_dma_rd_burst] > 1024) 14911e77baedSPyun YongHyeon sc->alc_dma_rd_burst = 3; 14921e77baedSPyun YongHyeon if (alc_dma_burst[sc->alc_dma_wr_burst] > 1024) 14931e77baedSPyun YongHyeon sc->alc_dma_wr_burst = 3; 1494477cba21SPyun YongHyeon /* 14951536a1b8SSepherosa Ziehau * Force maximum payload size to 128 bytes for 14961536a1b8SSepherosa Ziehau * E2200/E2400/E2500. 1497477cba21SPyun YongHyeon * Otherwise it triggers DMA write error. 1498477cba21SPyun YongHyeon */ 1499477cba21SPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_E2X00) != 0) 1500477cba21SPyun YongHyeon sc->alc_dma_wr_burst = 0; 1501b624ef0aSPyun YongHyeon alc_init_pcie(sc); 1502d68875ebSPyun YongHyeon } 1503d68875ebSPyun YongHyeon 1504d68875ebSPyun YongHyeon /* Reset PHY. */ 1505d68875ebSPyun YongHyeon alc_phy_reset(sc); 1506d68875ebSPyun YongHyeon 1507d68875ebSPyun YongHyeon /* Reset the ethernet controller. */ 1508b624ef0aSPyun YongHyeon alc_stop_mac(sc); 1509d68875ebSPyun YongHyeon alc_reset(sc); 1510d68875ebSPyun YongHyeon 1511d68875ebSPyun YongHyeon /* Allocate IRQ resources. */ 1512d68875ebSPyun YongHyeon msixc = pci_msix_count(dev); 1513d68875ebSPyun YongHyeon msic = pci_msi_count(dev); 1514d68875ebSPyun YongHyeon if (bootverbose) { 1515d68875ebSPyun YongHyeon device_printf(dev, "MSIX count : %d\n", msixc); 1516d68875ebSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 1517d68875ebSPyun YongHyeon } 1518b624ef0aSPyun YongHyeon if (msixc > 1) 1519b624ef0aSPyun YongHyeon msixc = 1; 1520b624ef0aSPyun YongHyeon if (msic > 1) 1521b624ef0aSPyun YongHyeon msic = 1; 1522b624ef0aSPyun YongHyeon /* 1523b624ef0aSPyun YongHyeon * Prefer MSIX over MSI. 1524b624ef0aSPyun YongHyeon * AR816x controller has a silicon bug that MSI interrupt 1525b624ef0aSPyun YongHyeon * does not assert if PCIM_CMD_INTxDIS bit of command 1526b624ef0aSPyun YongHyeon * register is set. pci(4) was taught to handle that case. 1527b624ef0aSPyun YongHyeon */ 1528d68875ebSPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 1529b624ef0aSPyun YongHyeon if (msix_disable == 0 && msixc > 0 && 1530d68875ebSPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 1531b624ef0aSPyun YongHyeon if (msic == 1) { 1532d68875ebSPyun YongHyeon device_printf(dev, 1533d68875ebSPyun YongHyeon "Using %d MSIX message(s).\n", msixc); 1534d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_MSIX; 1535d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_msix; 1536d68875ebSPyun YongHyeon } else 1537d68875ebSPyun YongHyeon pci_release_msi(dev); 1538d68875ebSPyun YongHyeon } 1539d68875ebSPyun YongHyeon if (msi_disable == 0 && (sc->alc_flags & ALC_FLAG_MSIX) == 0 && 1540b624ef0aSPyun YongHyeon msic > 0 && pci_alloc_msi(dev, &msic) == 0) { 1541b624ef0aSPyun YongHyeon if (msic == 1) { 1542d68875ebSPyun YongHyeon device_printf(dev, 1543d68875ebSPyun YongHyeon "Using %d MSI message(s).\n", msic); 1544d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_MSI; 1545d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_msi; 1546d68875ebSPyun YongHyeon } else 1547d68875ebSPyun YongHyeon pci_release_msi(dev); 1548d68875ebSPyun YongHyeon } 1549d68875ebSPyun YongHyeon } 1550d68875ebSPyun YongHyeon 1551d68875ebSPyun YongHyeon error = bus_alloc_resources(dev, sc->alc_irq_spec, sc->alc_irq); 1552d68875ebSPyun YongHyeon if (error != 0) { 1553d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate IRQ resources.\n"); 1554d68875ebSPyun YongHyeon goto fail; 1555d68875ebSPyun YongHyeon } 1556d68875ebSPyun YongHyeon 1557d68875ebSPyun YongHyeon /* Create device sysctl node. */ 1558d68875ebSPyun YongHyeon alc_sysctl_node(sc); 1559d68875ebSPyun YongHyeon 15609dda5c8fSPyun YongHyeon if ((error = alc_dma_alloc(sc)) != 0) 1561d68875ebSPyun YongHyeon goto fail; 1562d68875ebSPyun YongHyeon 1563d68875ebSPyun YongHyeon /* Load station address. */ 1564d68875ebSPyun YongHyeon alc_get_macaddr(sc); 1565d68875ebSPyun YongHyeon 1566d68875ebSPyun YongHyeon ifp = sc->alc_ifp = if_alloc(IFT_ETHER); 1567d68875ebSPyun YongHyeon if (ifp == NULL) { 1568d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 1569d68875ebSPyun YongHyeon error = ENXIO; 1570d68875ebSPyun YongHyeon goto fail; 1571d68875ebSPyun YongHyeon } 1572d68875ebSPyun YongHyeon 1573d68875ebSPyun YongHyeon ifp->if_softc = sc; 1574d68875ebSPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1575d68875ebSPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1576d68875ebSPyun YongHyeon ifp->if_ioctl = alc_ioctl; 1577d68875ebSPyun YongHyeon ifp->if_start = alc_start; 1578d68875ebSPyun YongHyeon ifp->if_init = alc_init; 1579d68875ebSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ALC_TX_RING_CNT - 1; 1580d68875ebSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 1581d68875ebSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 1582d68875ebSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 1583d68875ebSPyun YongHyeon ifp->if_hwassist = ALC_CSUM_FEATURES | CSUM_TSO; 15843b0a4aefSJohn Baldwin if (pci_find_cap(dev, PCIY_PMG, &base) == 0) { 1585d68875ebSPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST; 1586a4d3574cSPyun YongHyeon sc->alc_flags |= ALC_FLAG_PM; 1587a4d3574cSPyun YongHyeon sc->alc_pmcap = base; 1588a4d3574cSPyun YongHyeon } 1589d68875ebSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1590d68875ebSPyun YongHyeon 1591d68875ebSPyun YongHyeon /* Set up MII bus. */ 15928e5d93dbSMarius Strobl error = mii_attach(dev, &sc->alc_miibus, ifp, alc_mediachange, 15938e5d93dbSMarius Strobl alc_mediastatus, BMSR_DEFCAPMASK, sc->alc_phyaddr, MII_OFFSET_ANY, 15949f4e8f46SPyun YongHyeon MIIF_DOPAUSE); 15958e5d93dbSMarius Strobl if (error != 0) { 15968e5d93dbSMarius Strobl device_printf(dev, "attaching PHYs failed\n"); 1597d68875ebSPyun YongHyeon goto fail; 1598d68875ebSPyun YongHyeon } 1599d68875ebSPyun YongHyeon 1600d68875ebSPyun YongHyeon ether_ifattach(ifp, sc->alc_eaddr); 1601d68875ebSPyun YongHyeon 1602d68875ebSPyun YongHyeon /* VLAN capability setup. */ 1603e67344a3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | 1604e67344a3SPyun YongHyeon IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 1605d68875ebSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1606d68875ebSPyun YongHyeon /* 1607d68875ebSPyun YongHyeon * XXX 1608d68875ebSPyun YongHyeon * It seems enabling Tx checksum offloading makes more trouble. 1609d68875ebSPyun YongHyeon * Sometimes the controller does not receive any frames when 1610d68875ebSPyun YongHyeon * Tx checksum offloading is enabled. I'm not sure whether this 1611d68875ebSPyun YongHyeon * is a bug in Tx checksum offloading logic or I got broken 1612d68875ebSPyun YongHyeon * sample boards. To safety, don't enable Tx checksum offloading 1613d68875ebSPyun YongHyeon * by default but give chance to users to toggle it if they know 1614d68875ebSPyun YongHyeon * their controllers work without problems. 1615b624ef0aSPyun YongHyeon * Fortunately, Tx checksum offloading for AR816x family 1616b624ef0aSPyun YongHyeon * seems to work. 1617d68875ebSPyun YongHyeon */ 1618b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 1619d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TXCSUM; 1620d68875ebSPyun YongHyeon ifp->if_hwassist &= ~ALC_CSUM_FEATURES; 1621b624ef0aSPyun YongHyeon } 1622d68875ebSPyun YongHyeon 1623d68875ebSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 16241bffa951SGleb Smirnoff ifp->if_hdrlen = sizeof(struct ether_vlan_header); 1625d68875ebSPyun YongHyeon 1626d68875ebSPyun YongHyeon /* Create local taskq. */ 1627d68875ebSPyun YongHyeon sc->alc_tq = taskqueue_create_fast("alc_taskq", M_WAITOK, 1628d68875ebSPyun YongHyeon taskqueue_thread_enqueue, &sc->alc_tq); 1629d68875ebSPyun YongHyeon if (sc->alc_tq == NULL) { 1630d68875ebSPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 1631d68875ebSPyun YongHyeon ether_ifdetach(ifp); 1632d68875ebSPyun YongHyeon error = ENXIO; 1633d68875ebSPyun YongHyeon goto fail; 1634d68875ebSPyun YongHyeon } 1635d68875ebSPyun YongHyeon taskqueue_start_threads(&sc->alc_tq, 1, PI_NET, "%s taskq", 1636d68875ebSPyun YongHyeon device_get_nameunit(sc->alc_dev)); 1637d68875ebSPyun YongHyeon 1638b624ef0aSPyun YongHyeon alc_config_msi(sc); 1639d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_MSIX) != 0) 1640d68875ebSPyun YongHyeon msic = ALC_MSIX_MESSAGES; 1641d68875ebSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_MSI) != 0) 1642d68875ebSPyun YongHyeon msic = ALC_MSI_MESSAGES; 1643d68875ebSPyun YongHyeon else 1644d68875ebSPyun YongHyeon msic = 1; 1645d68875ebSPyun YongHyeon for (i = 0; i < msic; i++) { 1646d68875ebSPyun YongHyeon error = bus_setup_intr(dev, sc->alc_irq[i], 1647d68875ebSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, alc_intr, NULL, sc, 1648d68875ebSPyun YongHyeon &sc->alc_intrhand[i]); 1649d68875ebSPyun YongHyeon if (error != 0) 1650d68875ebSPyun YongHyeon break; 1651d68875ebSPyun YongHyeon } 1652d68875ebSPyun YongHyeon if (error != 0) { 1653d68875ebSPyun YongHyeon device_printf(dev, "could not set up interrupt handler.\n"); 1654d68875ebSPyun YongHyeon taskqueue_free(sc->alc_tq); 1655d68875ebSPyun YongHyeon sc->alc_tq = NULL; 1656d68875ebSPyun YongHyeon ether_ifdetach(ifp); 1657d68875ebSPyun YongHyeon goto fail; 1658d68875ebSPyun YongHyeon } 1659d68875ebSPyun YongHyeon 16607790c8c1SConrad Meyer /* Attach driver debugnet methods. */ 16617790c8c1SConrad Meyer DEBUGNET_SET(ifp, alc); 16628a466583SMark Johnston 1663d68875ebSPyun YongHyeon fail: 1664d68875ebSPyun YongHyeon if (error != 0) 1665d68875ebSPyun YongHyeon alc_detach(dev); 1666d68875ebSPyun YongHyeon 1667d68875ebSPyun YongHyeon return (error); 1668d68875ebSPyun YongHyeon } 1669d68875ebSPyun YongHyeon 1670d68875ebSPyun YongHyeon static int 1671d68875ebSPyun YongHyeon alc_detach(device_t dev) 1672d68875ebSPyun YongHyeon { 1673d68875ebSPyun YongHyeon struct alc_softc *sc; 1674d68875ebSPyun YongHyeon struct ifnet *ifp; 1675d68875ebSPyun YongHyeon int i, msic; 1676d68875ebSPyun YongHyeon 1677d68875ebSPyun YongHyeon sc = device_get_softc(dev); 1678d68875ebSPyun YongHyeon 1679d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 1680d68875ebSPyun YongHyeon if (device_is_attached(dev)) { 16813b33d630SJohn Baldwin ether_ifdetach(ifp); 1682d68875ebSPyun YongHyeon ALC_LOCK(sc); 1683d68875ebSPyun YongHyeon alc_stop(sc); 1684d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 1685d68875ebSPyun YongHyeon callout_drain(&sc->alc_tick_ch); 1686d68875ebSPyun YongHyeon taskqueue_drain(sc->alc_tq, &sc->alc_int_task); 1687d68875ebSPyun YongHyeon } 1688d68875ebSPyun YongHyeon 1689d68875ebSPyun YongHyeon if (sc->alc_tq != NULL) { 1690d68875ebSPyun YongHyeon taskqueue_drain(sc->alc_tq, &sc->alc_int_task); 1691d68875ebSPyun YongHyeon taskqueue_free(sc->alc_tq); 1692d68875ebSPyun YongHyeon sc->alc_tq = NULL; 1693d68875ebSPyun YongHyeon } 1694d68875ebSPyun YongHyeon 1695d68875ebSPyun YongHyeon if (sc->alc_miibus != NULL) { 1696d68875ebSPyun YongHyeon device_delete_child(dev, sc->alc_miibus); 1697d68875ebSPyun YongHyeon sc->alc_miibus = NULL; 1698d68875ebSPyun YongHyeon } 1699d68875ebSPyun YongHyeon bus_generic_detach(dev); 1700d68875ebSPyun YongHyeon alc_dma_free(sc); 1701d68875ebSPyun YongHyeon 1702d68875ebSPyun YongHyeon if (ifp != NULL) { 1703d68875ebSPyun YongHyeon if_free(ifp); 1704d68875ebSPyun YongHyeon sc->alc_ifp = NULL; 1705d68875ebSPyun YongHyeon } 1706d68875ebSPyun YongHyeon 1707d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_MSIX) != 0) 1708d68875ebSPyun YongHyeon msic = ALC_MSIX_MESSAGES; 1709d68875ebSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_MSI) != 0) 1710d68875ebSPyun YongHyeon msic = ALC_MSI_MESSAGES; 1711d68875ebSPyun YongHyeon else 1712d68875ebSPyun YongHyeon msic = 1; 1713d68875ebSPyun YongHyeon for (i = 0; i < msic; i++) { 1714d68875ebSPyun YongHyeon if (sc->alc_intrhand[i] != NULL) { 1715d68875ebSPyun YongHyeon bus_teardown_intr(dev, sc->alc_irq[i], 1716d68875ebSPyun YongHyeon sc->alc_intrhand[i]); 1717d68875ebSPyun YongHyeon sc->alc_intrhand[i] = NULL; 1718d68875ebSPyun YongHyeon } 1719d68875ebSPyun YongHyeon } 1720e4d5e248SPyun YongHyeon if (sc->alc_res[0] != NULL) 1721d68875ebSPyun YongHyeon alc_phy_down(sc); 1722d68875ebSPyun YongHyeon bus_release_resources(dev, sc->alc_irq_spec, sc->alc_irq); 1723d68875ebSPyun YongHyeon if ((sc->alc_flags & (ALC_FLAG_MSI | ALC_FLAG_MSIX)) != 0) 1724d68875ebSPyun YongHyeon pci_release_msi(dev); 1725d68875ebSPyun YongHyeon bus_release_resources(dev, sc->alc_res_spec, sc->alc_res); 1726d68875ebSPyun YongHyeon mtx_destroy(&sc->alc_mtx); 1727d68875ebSPyun YongHyeon 1728d68875ebSPyun YongHyeon return (0); 1729d68875ebSPyun YongHyeon } 1730d68875ebSPyun YongHyeon 1731d68875ebSPyun YongHyeon #define ALC_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 1732d68875ebSPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 1733d68875ebSPyun YongHyeon #define ALC_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 17346dc7dc9aSMatthew D Fleming SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 1735d68875ebSPyun YongHyeon 1736d68875ebSPyun YongHyeon static void 1737d68875ebSPyun YongHyeon alc_sysctl_node(struct alc_softc *sc) 1738d68875ebSPyun YongHyeon { 1739d68875ebSPyun YongHyeon struct sysctl_ctx_list *ctx; 1740d68875ebSPyun YongHyeon struct sysctl_oid_list *child, *parent; 1741d68875ebSPyun YongHyeon struct sysctl_oid *tree; 1742d68875ebSPyun YongHyeon struct alc_hw_stats *stats; 1743d68875ebSPyun YongHyeon int error; 1744d68875ebSPyun YongHyeon 1745d68875ebSPyun YongHyeon stats = &sc->alc_stats; 1746d68875ebSPyun YongHyeon ctx = device_get_sysctl_ctx(sc->alc_dev); 1747d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->alc_dev)); 1748d68875ebSPyun YongHyeon 1749d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod", 1750*7029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->alc_int_rx_mod, 1751*7029da5cSPawel Biernacki 0, sysctl_hw_alc_int_mod, "I", "alc Rx interrupt moderation"); 1752d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod", 1753*7029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, &sc->alc_int_tx_mod, 1754*7029da5cSPawel Biernacki 0, sysctl_hw_alc_int_mod, "I", "alc Tx interrupt moderation"); 1755d68875ebSPyun YongHyeon /* Pull in device tunables. */ 1756d68875ebSPyun YongHyeon sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT; 1757d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 1758d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "int_rx_mod", &sc->alc_int_rx_mod); 1759d68875ebSPyun YongHyeon if (error == 0) { 1760d68875ebSPyun YongHyeon if (sc->alc_int_rx_mod < ALC_IM_TIMER_MIN || 1761d68875ebSPyun YongHyeon sc->alc_int_rx_mod > ALC_IM_TIMER_MAX) { 1762d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "int_rx_mod value out of " 1763d68875ebSPyun YongHyeon "range; using default: %d\n", 1764d68875ebSPyun YongHyeon ALC_IM_RX_TIMER_DEFAULT); 1765d68875ebSPyun YongHyeon sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT; 1766d68875ebSPyun YongHyeon } 1767d68875ebSPyun YongHyeon } 1768d68875ebSPyun YongHyeon sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT; 1769d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 1770d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "int_tx_mod", &sc->alc_int_tx_mod); 1771d68875ebSPyun YongHyeon if (error == 0) { 1772d68875ebSPyun YongHyeon if (sc->alc_int_tx_mod < ALC_IM_TIMER_MIN || 1773d68875ebSPyun YongHyeon sc->alc_int_tx_mod > ALC_IM_TIMER_MAX) { 1774d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "int_tx_mod value out of " 1775d68875ebSPyun YongHyeon "range; using default: %d\n", 1776d68875ebSPyun YongHyeon ALC_IM_TX_TIMER_DEFAULT); 1777d68875ebSPyun YongHyeon sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT; 1778d68875ebSPyun YongHyeon } 1779d68875ebSPyun YongHyeon } 1780d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit", 1781*7029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, 1782*7029da5cSPawel Biernacki &sc->alc_process_limit, 0, sysctl_hw_alc_proc_limit, "I", 1783d68875ebSPyun YongHyeon "max number of Rx events to process"); 1784d68875ebSPyun YongHyeon /* Pull in device tunables. */ 1785d68875ebSPyun YongHyeon sc->alc_process_limit = ALC_PROC_DEFAULT; 1786d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 1787d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "process_limit", 1788d68875ebSPyun YongHyeon &sc->alc_process_limit); 1789d68875ebSPyun YongHyeon if (error == 0) { 1790d68875ebSPyun YongHyeon if (sc->alc_process_limit < ALC_PROC_MIN || 1791d68875ebSPyun YongHyeon sc->alc_process_limit > ALC_PROC_MAX) { 1792d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1793d68875ebSPyun YongHyeon "process_limit value out of range; " 1794d68875ebSPyun YongHyeon "using default: %d\n", ALC_PROC_DEFAULT); 1795d68875ebSPyun YongHyeon sc->alc_process_limit = ALC_PROC_DEFAULT; 1796d68875ebSPyun YongHyeon } 1797d68875ebSPyun YongHyeon } 1798d68875ebSPyun YongHyeon 1799*7029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", 1800*7029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "ALC statistics"); 1801d68875ebSPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 1802d68875ebSPyun YongHyeon 1803d68875ebSPyun YongHyeon /* Rx statistics. */ 1804*7029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", 1805*7029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Rx MAC statistics"); 1806d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 1807d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 1808d68875ebSPyun YongHyeon &stats->rx_frames, "Good frames"); 1809d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 1810d68875ebSPyun YongHyeon &stats->rx_bcast_frames, "Good broadcast frames"); 1811d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 1812d68875ebSPyun YongHyeon &stats->rx_mcast_frames, "Good multicast frames"); 1813d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 1814d68875ebSPyun YongHyeon &stats->rx_pause_frames, "Pause control frames"); 1815d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 1816d68875ebSPyun YongHyeon &stats->rx_control_frames, "Control frames"); 1817d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "crc_errs", 1818d68875ebSPyun YongHyeon &stats->rx_crcerrs, "CRC errors"); 1819d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 1820d68875ebSPyun YongHyeon &stats->rx_lenerrs, "Frames with length mismatched"); 1821d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 1822d68875ebSPyun YongHyeon &stats->rx_bytes, "Good octets"); 1823d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 1824d68875ebSPyun YongHyeon &stats->rx_bcast_bytes, "Good broadcast octets"); 1825d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 1826d68875ebSPyun YongHyeon &stats->rx_mcast_bytes, "Good multicast octets"); 1827d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "runts", 1828d68875ebSPyun YongHyeon &stats->rx_runts, "Too short frames"); 1829d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "fragments", 1830d68875ebSPyun YongHyeon &stats->rx_fragments, "Fragmented frames"); 1831d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 1832d68875ebSPyun YongHyeon &stats->rx_pkts_64, "64 bytes frames"); 1833d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 1834d68875ebSPyun YongHyeon &stats->rx_pkts_65_127, "65 to 127 bytes frames"); 1835d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 1836d68875ebSPyun YongHyeon &stats->rx_pkts_128_255, "128 to 255 bytes frames"); 1837d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 1838d68875ebSPyun YongHyeon &stats->rx_pkts_256_511, "256 to 511 bytes frames"); 1839d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 1840d68875ebSPyun YongHyeon &stats->rx_pkts_512_1023, "512 to 1023 bytes frames"); 1841d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 1842d68875ebSPyun YongHyeon &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 1843d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 1844d68875ebSPyun YongHyeon &stats->rx_pkts_1519_max, "1519 to max frames"); 1845d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 1846d68875ebSPyun YongHyeon &stats->rx_pkts_truncated, "Truncated frames due to MTU size"); 1847d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows", 1848d68875ebSPyun YongHyeon &stats->rx_fifo_oflows, "FIFO overflows"); 1849d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs", 1850d68875ebSPyun YongHyeon &stats->rx_rrs_errs, "Return status write-back errors"); 1851d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "align_errs", 1852d68875ebSPyun YongHyeon &stats->rx_alignerrs, "Alignment errors"); 1853d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "filtered", 1854d68875ebSPyun YongHyeon &stats->rx_pkts_filtered, 1855d68875ebSPyun YongHyeon "Frames dropped due to address filtering"); 1856d68875ebSPyun YongHyeon 1857d68875ebSPyun YongHyeon /* Tx statistics. */ 1858*7029da5cSPawel Biernacki tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", 1859*7029da5cSPawel Biernacki CTLFLAG_RD | CTLFLAG_MPSAFE, NULL, "Tx MAC statistics"); 1860d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 1861d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 1862d68875ebSPyun YongHyeon &stats->tx_frames, "Good frames"); 1863d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 1864d68875ebSPyun YongHyeon &stats->tx_bcast_frames, "Good broadcast frames"); 1865d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 1866d68875ebSPyun YongHyeon &stats->tx_mcast_frames, "Good multicast frames"); 1867d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 1868d68875ebSPyun YongHyeon &stats->tx_pause_frames, "Pause control frames"); 1869d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 1870d68875ebSPyun YongHyeon &stats->tx_control_frames, "Control frames"); 1871d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_defers", 1872d68875ebSPyun YongHyeon &stats->tx_excess_defer, "Frames with excessive derferrals"); 1873d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "defers", 1874d68875ebSPyun YongHyeon &stats->tx_excess_defer, "Frames with derferrals"); 1875d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 1876d68875ebSPyun YongHyeon &stats->tx_bytes, "Good octets"); 1877d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 1878d68875ebSPyun YongHyeon &stats->tx_bcast_bytes, "Good broadcast octets"); 1879d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 1880d68875ebSPyun YongHyeon &stats->tx_mcast_bytes, "Good multicast octets"); 1881d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 1882d68875ebSPyun YongHyeon &stats->tx_pkts_64, "64 bytes frames"); 1883d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 1884d68875ebSPyun YongHyeon &stats->tx_pkts_65_127, "65 to 127 bytes frames"); 1885d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 1886d68875ebSPyun YongHyeon &stats->tx_pkts_128_255, "128 to 255 bytes frames"); 1887d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 1888d68875ebSPyun YongHyeon &stats->tx_pkts_256_511, "256 to 511 bytes frames"); 1889d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 1890d68875ebSPyun YongHyeon &stats->tx_pkts_512_1023, "512 to 1023 bytes frames"); 1891d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 1892d68875ebSPyun YongHyeon &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 1893d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 1894d68875ebSPyun YongHyeon &stats->tx_pkts_1519_max, "1519 to max frames"); 1895d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "single_colls", 1896d68875ebSPyun YongHyeon &stats->tx_single_colls, "Single collisions"); 1897d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "multi_colls", 1898d68875ebSPyun YongHyeon &stats->tx_multi_colls, "Multiple collisions"); 1899d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "late_colls", 1900d68875ebSPyun YongHyeon &stats->tx_late_colls, "Late collisions"); 1901d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_colls", 1902d68875ebSPyun YongHyeon &stats->tx_excess_colls, "Excessive collisions"); 1903d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "underruns", 1904d68875ebSPyun YongHyeon &stats->tx_underrun, "FIFO underruns"); 1905d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns", 1906d68875ebSPyun YongHyeon &stats->tx_desc_underrun, "Descriptor write-back errors"); 1907d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 1908d68875ebSPyun YongHyeon &stats->tx_lenerrs, "Frames with length mismatched"); 1909d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 1910d68875ebSPyun YongHyeon &stats->tx_pkts_truncated, "Truncated frames due to MTU size"); 1911d68875ebSPyun YongHyeon } 1912d68875ebSPyun YongHyeon 1913d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD32 1914d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD64 1915d68875ebSPyun YongHyeon 1916d68875ebSPyun YongHyeon struct alc_dmamap_arg { 1917d68875ebSPyun YongHyeon bus_addr_t alc_busaddr; 1918d68875ebSPyun YongHyeon }; 1919d68875ebSPyun YongHyeon 1920d68875ebSPyun YongHyeon static void 1921d68875ebSPyun YongHyeon alc_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1922d68875ebSPyun YongHyeon { 1923d68875ebSPyun YongHyeon struct alc_dmamap_arg *ctx; 1924d68875ebSPyun YongHyeon 1925d68875ebSPyun YongHyeon if (error != 0) 1926d68875ebSPyun YongHyeon return; 1927d68875ebSPyun YongHyeon 1928d68875ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1929d68875ebSPyun YongHyeon 1930d68875ebSPyun YongHyeon ctx = (struct alc_dmamap_arg *)arg; 1931d68875ebSPyun YongHyeon ctx->alc_busaddr = segs[0].ds_addr; 1932d68875ebSPyun YongHyeon } 1933d68875ebSPyun YongHyeon 1934d68875ebSPyun YongHyeon /* 1935d68875ebSPyun YongHyeon * Normal and high Tx descriptors shares single Tx high address. 1936d68875ebSPyun YongHyeon * Four Rx descriptor/return rings and CMB shares the same Rx 1937d68875ebSPyun YongHyeon * high address. 1938d68875ebSPyun YongHyeon */ 1939d68875ebSPyun YongHyeon static int 1940d68875ebSPyun YongHyeon alc_check_boundary(struct alc_softc *sc) 1941d68875ebSPyun YongHyeon { 1942d68875ebSPyun YongHyeon bus_addr_t cmb_end, rx_ring_end, rr_ring_end, tx_ring_end; 1943d68875ebSPyun YongHyeon 1944d68875ebSPyun YongHyeon rx_ring_end = sc->alc_rdata.alc_rx_ring_paddr + ALC_RX_RING_SZ; 1945d68875ebSPyun YongHyeon rr_ring_end = sc->alc_rdata.alc_rr_ring_paddr + ALC_RR_RING_SZ; 1946d68875ebSPyun YongHyeon cmb_end = sc->alc_rdata.alc_cmb_paddr + ALC_CMB_SZ; 1947d68875ebSPyun YongHyeon tx_ring_end = sc->alc_rdata.alc_tx_ring_paddr + ALC_TX_RING_SZ; 1948d68875ebSPyun YongHyeon 1949d68875ebSPyun YongHyeon /* 4GB boundary crossing is not allowed. */ 1950d68875ebSPyun YongHyeon if ((ALC_ADDR_HI(rx_ring_end) != 1951d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_rx_ring_paddr)) || 1952d68875ebSPyun YongHyeon (ALC_ADDR_HI(rr_ring_end) != 1953d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_rr_ring_paddr)) || 1954d68875ebSPyun YongHyeon (ALC_ADDR_HI(cmb_end) != 1955d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_cmb_paddr)) || 1956d68875ebSPyun YongHyeon (ALC_ADDR_HI(tx_ring_end) != 1957d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_tx_ring_paddr))) 1958d68875ebSPyun YongHyeon return (EFBIG); 1959d68875ebSPyun YongHyeon /* 1960d68875ebSPyun YongHyeon * Make sure Rx return descriptor/Rx descriptor/CMB use 1961d68875ebSPyun YongHyeon * the same high address. 1962d68875ebSPyun YongHyeon */ 1963d68875ebSPyun YongHyeon if ((ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(rr_ring_end)) || 1964d68875ebSPyun YongHyeon (ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(cmb_end))) 1965d68875ebSPyun YongHyeon return (EFBIG); 1966d68875ebSPyun YongHyeon 1967d68875ebSPyun YongHyeon return (0); 1968d68875ebSPyun YongHyeon } 1969d68875ebSPyun YongHyeon 1970d68875ebSPyun YongHyeon static int 1971d68875ebSPyun YongHyeon alc_dma_alloc(struct alc_softc *sc) 1972d68875ebSPyun YongHyeon { 1973d68875ebSPyun YongHyeon struct alc_txdesc *txd; 1974d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 1975d68875ebSPyun YongHyeon bus_addr_t lowaddr; 1976d68875ebSPyun YongHyeon struct alc_dmamap_arg ctx; 1977d68875ebSPyun YongHyeon int error, i; 1978d68875ebSPyun YongHyeon 1979d68875ebSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 1980d68875ebSPyun YongHyeon again: 1981d68875ebSPyun YongHyeon /* Create parent DMA tag. */ 1982d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1983d68875ebSPyun YongHyeon bus_get_dma_tag(sc->alc_dev), /* parent */ 1984d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 1985d68875ebSPyun YongHyeon lowaddr, /* lowaddr */ 1986d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1987d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1988d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1989d68875ebSPyun YongHyeon 0, /* nsegments */ 1990d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1991d68875ebSPyun YongHyeon 0, /* flags */ 1992d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1993d68875ebSPyun YongHyeon &sc->alc_cdata.alc_parent_tag); 1994d68875ebSPyun YongHyeon if (error != 0) { 1995d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1996d68875ebSPyun YongHyeon "could not create parent DMA tag.\n"); 1997d68875ebSPyun YongHyeon goto fail; 1998d68875ebSPyun YongHyeon } 1999d68875ebSPyun YongHyeon 2000d68875ebSPyun YongHyeon /* Create DMA tag for Tx descriptor ring. */ 2001d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2002d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 2003d68875ebSPyun YongHyeon ALC_TX_RING_ALIGN, 0, /* alignment, boundary */ 2004d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2005d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2006d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2007d68875ebSPyun YongHyeon ALC_TX_RING_SZ, /* maxsize */ 2008d68875ebSPyun YongHyeon 1, /* nsegments */ 2009d68875ebSPyun YongHyeon ALC_TX_RING_SZ, /* maxsegsize */ 2010d68875ebSPyun YongHyeon 0, /* flags */ 2011d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2012d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_ring_tag); 2013d68875ebSPyun YongHyeon if (error != 0) { 2014d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2015d68875ebSPyun YongHyeon "could not create Tx ring DMA tag.\n"); 2016d68875ebSPyun YongHyeon goto fail; 2017d68875ebSPyun YongHyeon } 2018d68875ebSPyun YongHyeon 2019d68875ebSPyun YongHyeon /* Create DMA tag for Rx free descriptor ring. */ 2020d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2021d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 2022d68875ebSPyun YongHyeon ALC_RX_RING_ALIGN, 0, /* alignment, boundary */ 2023d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2024d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2025d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2026d68875ebSPyun YongHyeon ALC_RX_RING_SZ, /* maxsize */ 2027d68875ebSPyun YongHyeon 1, /* nsegments */ 2028d68875ebSPyun YongHyeon ALC_RX_RING_SZ, /* maxsegsize */ 2029d68875ebSPyun YongHyeon 0, /* flags */ 2030d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2031d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_ring_tag); 2032d68875ebSPyun YongHyeon if (error != 0) { 2033d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2034d68875ebSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 2035d68875ebSPyun YongHyeon goto fail; 2036d68875ebSPyun YongHyeon } 2037d68875ebSPyun YongHyeon /* Create DMA tag for Rx return descriptor ring. */ 2038d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2039d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 2040d68875ebSPyun YongHyeon ALC_RR_RING_ALIGN, 0, /* alignment, boundary */ 2041d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2042d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2043d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2044d68875ebSPyun YongHyeon ALC_RR_RING_SZ, /* maxsize */ 2045d68875ebSPyun YongHyeon 1, /* nsegments */ 2046d68875ebSPyun YongHyeon ALC_RR_RING_SZ, /* maxsegsize */ 2047d68875ebSPyun YongHyeon 0, /* flags */ 2048d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2049d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rr_ring_tag); 2050d68875ebSPyun YongHyeon if (error != 0) { 2051d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2052d68875ebSPyun YongHyeon "could not create Rx return ring DMA tag.\n"); 2053d68875ebSPyun YongHyeon goto fail; 2054d68875ebSPyun YongHyeon } 2055d68875ebSPyun YongHyeon 2056d68875ebSPyun YongHyeon /* Create DMA tag for coalescing message block. */ 2057d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2058d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 2059d68875ebSPyun YongHyeon ALC_CMB_ALIGN, 0, /* alignment, boundary */ 2060d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2061d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2062d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2063d68875ebSPyun YongHyeon ALC_CMB_SZ, /* maxsize */ 2064d68875ebSPyun YongHyeon 1, /* nsegments */ 2065d68875ebSPyun YongHyeon ALC_CMB_SZ, /* maxsegsize */ 2066d68875ebSPyun YongHyeon 0, /* flags */ 2067d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2068d68875ebSPyun YongHyeon &sc->alc_cdata.alc_cmb_tag); 2069d68875ebSPyun YongHyeon if (error != 0) { 2070d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2071d68875ebSPyun YongHyeon "could not create CMB DMA tag.\n"); 2072d68875ebSPyun YongHyeon goto fail; 2073d68875ebSPyun YongHyeon } 2074d68875ebSPyun YongHyeon /* Create DMA tag for status message block. */ 2075d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2076d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 2077d68875ebSPyun YongHyeon ALC_SMB_ALIGN, 0, /* alignment, boundary */ 2078d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2079d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2080d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2081d68875ebSPyun YongHyeon ALC_SMB_SZ, /* maxsize */ 2082d68875ebSPyun YongHyeon 1, /* nsegments */ 2083d68875ebSPyun YongHyeon ALC_SMB_SZ, /* maxsegsize */ 2084d68875ebSPyun YongHyeon 0, /* flags */ 2085d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2086d68875ebSPyun YongHyeon &sc->alc_cdata.alc_smb_tag); 2087d68875ebSPyun YongHyeon if (error != 0) { 2088d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2089d68875ebSPyun YongHyeon "could not create SMB DMA tag.\n"); 2090d68875ebSPyun YongHyeon goto fail; 2091d68875ebSPyun YongHyeon } 2092d68875ebSPyun YongHyeon 2093d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 2094d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_tx_ring_tag, 2095d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_tx_ring, 2096d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 2097d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_ring_map); 2098d68875ebSPyun YongHyeon if (error != 0) { 2099d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2100d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 2101d68875ebSPyun YongHyeon goto fail; 2102d68875ebSPyun YongHyeon } 2103d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 2104d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_tx_ring_tag, 2105d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, sc->alc_rdata.alc_tx_ring, 2106d68875ebSPyun YongHyeon ALC_TX_RING_SZ, alc_dmamap_cb, &ctx, 0); 2107d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 2108d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2109d68875ebSPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 2110d68875ebSPyun YongHyeon goto fail; 2111d68875ebSPyun YongHyeon } 2112d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring_paddr = ctx.alc_busaddr; 2113d68875ebSPyun YongHyeon 2114d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 2115d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_rx_ring_tag, 2116d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_rx_ring, 2117d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 2118d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_ring_map); 2119d68875ebSPyun YongHyeon if (error != 0) { 2120d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2121d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 2122d68875ebSPyun YongHyeon goto fail; 2123d68875ebSPyun YongHyeon } 2124d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 2125d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_rx_ring_tag, 2126d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, sc->alc_rdata.alc_rx_ring, 2127d68875ebSPyun YongHyeon ALC_RX_RING_SZ, alc_dmamap_cb, &ctx, 0); 2128d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 2129d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2130d68875ebSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 2131d68875ebSPyun YongHyeon goto fail; 2132d68875ebSPyun YongHyeon } 2133d68875ebSPyun YongHyeon sc->alc_rdata.alc_rx_ring_paddr = ctx.alc_busaddr; 2134d68875ebSPyun YongHyeon 2135d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx return ring. */ 2136d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_rr_ring_tag, 2137d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_rr_ring, 2138d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 2139d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rr_ring_map); 2140d68875ebSPyun YongHyeon if (error != 0) { 2141d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2142d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Rx return ring.\n"); 2143d68875ebSPyun YongHyeon goto fail; 2144d68875ebSPyun YongHyeon } 2145d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 2146d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_rr_ring_tag, 2147d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, sc->alc_rdata.alc_rr_ring, 2148d68875ebSPyun YongHyeon ALC_RR_RING_SZ, alc_dmamap_cb, &ctx, 0); 2149d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 2150d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2151d68875ebSPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 2152d68875ebSPyun YongHyeon goto fail; 2153d68875ebSPyun YongHyeon } 2154d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring_paddr = ctx.alc_busaddr; 2155d68875ebSPyun YongHyeon 2156d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for CMB. */ 2157d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_cmb_tag, 2158d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_cmb, 2159d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 2160d68875ebSPyun YongHyeon &sc->alc_cdata.alc_cmb_map); 2161d68875ebSPyun YongHyeon if (error != 0) { 2162d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2163d68875ebSPyun YongHyeon "could not allocate DMA'able memory for CMB.\n"); 2164d68875ebSPyun YongHyeon goto fail; 2165d68875ebSPyun YongHyeon } 2166d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 2167d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_cmb_tag, 2168d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, sc->alc_rdata.alc_cmb, 2169d68875ebSPyun YongHyeon ALC_CMB_SZ, alc_dmamap_cb, &ctx, 0); 2170d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 2171d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2172d68875ebSPyun YongHyeon "could not load DMA'able memory for CMB.\n"); 2173d68875ebSPyun YongHyeon goto fail; 2174d68875ebSPyun YongHyeon } 2175d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb_paddr = ctx.alc_busaddr; 2176d68875ebSPyun YongHyeon 2177d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for SMB. */ 2178d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_smb_tag, 2179d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_smb, 2180d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 2181d68875ebSPyun YongHyeon &sc->alc_cdata.alc_smb_map); 2182d68875ebSPyun YongHyeon if (error != 0) { 2183d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2184d68875ebSPyun YongHyeon "could not allocate DMA'able memory for SMB.\n"); 2185d68875ebSPyun YongHyeon goto fail; 2186d68875ebSPyun YongHyeon } 2187d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 2188d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_smb_tag, 2189d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, sc->alc_rdata.alc_smb, 2190d68875ebSPyun YongHyeon ALC_SMB_SZ, alc_dmamap_cb, &ctx, 0); 2191d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 2192d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2193d68875ebSPyun YongHyeon "could not load DMA'able memory for CMB.\n"); 2194d68875ebSPyun YongHyeon goto fail; 2195d68875ebSPyun YongHyeon } 2196d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb_paddr = ctx.alc_busaddr; 2197d68875ebSPyun YongHyeon 2198d68875ebSPyun YongHyeon /* Make sure we've not crossed 4GB boundary. */ 2199d68875ebSPyun YongHyeon if (lowaddr != BUS_SPACE_MAXADDR_32BIT && 2200d68875ebSPyun YongHyeon (error = alc_check_boundary(sc)) != 0) { 2201d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "4GB boundary crossed, " 2202d68875ebSPyun YongHyeon "switching to 32bit DMA addressing mode.\n"); 2203d68875ebSPyun YongHyeon alc_dma_free(sc); 2204d68875ebSPyun YongHyeon /* 2205d68875ebSPyun YongHyeon * Limit max allowable DMA address space to 32bit 2206d68875ebSPyun YongHyeon * and try again. 2207d68875ebSPyun YongHyeon */ 2208d68875ebSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 2209d68875ebSPyun YongHyeon goto again; 2210d68875ebSPyun YongHyeon } 2211d68875ebSPyun YongHyeon 2212d68875ebSPyun YongHyeon /* 2213d68875ebSPyun YongHyeon * Create Tx buffer parent tag. 2214b624ef0aSPyun YongHyeon * AR81[3567]x allows 64bit DMA addressing of Tx/Rx buffers 2215d68875ebSPyun YongHyeon * so it needs separate parent DMA tag as parent DMA address 2216d68875ebSPyun YongHyeon * space could be restricted to be within 32bit address space 2217d68875ebSPyun YongHyeon * by 4GB boundary crossing. 2218d68875ebSPyun YongHyeon */ 2219d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2220d68875ebSPyun YongHyeon bus_get_dma_tag(sc->alc_dev), /* parent */ 2221d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 2222d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2223d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2224d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2225d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 2226d68875ebSPyun YongHyeon 0, /* nsegments */ 2227d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 2228d68875ebSPyun YongHyeon 0, /* flags */ 2229d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2230d68875ebSPyun YongHyeon &sc->alc_cdata.alc_buffer_tag); 2231d68875ebSPyun YongHyeon if (error != 0) { 2232d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2233d68875ebSPyun YongHyeon "could not create parent buffer DMA tag.\n"); 2234d68875ebSPyun YongHyeon goto fail; 2235d68875ebSPyun YongHyeon } 2236d68875ebSPyun YongHyeon 2237d68875ebSPyun YongHyeon /* Create DMA tag for Tx buffers. */ 2238d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2239d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag, /* parent */ 2240d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 2241d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2242d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2243d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2244d68875ebSPyun YongHyeon ALC_TSO_MAXSIZE, /* maxsize */ 2245d68875ebSPyun YongHyeon ALC_MAXTXSEGS, /* nsegments */ 2246d68875ebSPyun YongHyeon ALC_TSO_MAXSEGSIZE, /* maxsegsize */ 2247d68875ebSPyun YongHyeon 0, /* flags */ 2248d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2249d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_tag); 2250d68875ebSPyun YongHyeon if (error != 0) { 2251d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "could not create Tx DMA tag.\n"); 2252d68875ebSPyun YongHyeon goto fail; 2253d68875ebSPyun YongHyeon } 2254d68875ebSPyun YongHyeon 2255d68875ebSPyun YongHyeon /* Create DMA tag for Rx buffers. */ 2256d68875ebSPyun YongHyeon error = bus_dma_tag_create( 2257d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag, /* parent */ 2258d68875ebSPyun YongHyeon ALC_RX_BUF_ALIGN, 0, /* alignment, boundary */ 2259d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 2260d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 2261d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 2262d68875ebSPyun YongHyeon MCLBYTES, /* maxsize */ 2263d68875ebSPyun YongHyeon 1, /* nsegments */ 2264d68875ebSPyun YongHyeon MCLBYTES, /* maxsegsize */ 2265d68875ebSPyun YongHyeon 0, /* flags */ 2266d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 2267d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_tag); 2268d68875ebSPyun YongHyeon if (error != 0) { 2269d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "could not create Rx DMA tag.\n"); 2270d68875ebSPyun YongHyeon goto fail; 2271d68875ebSPyun YongHyeon } 2272d68875ebSPyun YongHyeon /* Create DMA maps for Tx buffers. */ 2273d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 2274d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 2275d68875ebSPyun YongHyeon txd->tx_m = NULL; 2276d68875ebSPyun YongHyeon txd->tx_dmamap = NULL; 2277d68875ebSPyun YongHyeon error = bus_dmamap_create(sc->alc_cdata.alc_tx_tag, 0, 2278d68875ebSPyun YongHyeon &txd->tx_dmamap); 2279d68875ebSPyun YongHyeon if (error != 0) { 2280d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2281d68875ebSPyun YongHyeon "could not create Tx dmamap.\n"); 2282d68875ebSPyun YongHyeon goto fail; 2283d68875ebSPyun YongHyeon } 2284d68875ebSPyun YongHyeon } 2285d68875ebSPyun YongHyeon /* Create DMA maps for Rx buffers. */ 2286d68875ebSPyun YongHyeon if ((error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0, 2287d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_sparemap)) != 0) { 2288d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2289d68875ebSPyun YongHyeon "could not create spare Rx dmamap.\n"); 2290d68875ebSPyun YongHyeon goto fail; 2291d68875ebSPyun YongHyeon } 2292d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 2293d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 2294d68875ebSPyun YongHyeon rxd->rx_m = NULL; 2295d68875ebSPyun YongHyeon rxd->rx_dmamap = NULL; 2296d68875ebSPyun YongHyeon error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0, 2297d68875ebSPyun YongHyeon &rxd->rx_dmamap); 2298d68875ebSPyun YongHyeon if (error != 0) { 2299d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2300d68875ebSPyun YongHyeon "could not create Rx dmamap.\n"); 2301d68875ebSPyun YongHyeon goto fail; 2302d68875ebSPyun YongHyeon } 2303d68875ebSPyun YongHyeon } 2304d68875ebSPyun YongHyeon 2305d68875ebSPyun YongHyeon fail: 2306d68875ebSPyun YongHyeon return (error); 2307d68875ebSPyun YongHyeon } 2308d68875ebSPyun YongHyeon 2309d68875ebSPyun YongHyeon static void 2310d68875ebSPyun YongHyeon alc_dma_free(struct alc_softc *sc) 2311d68875ebSPyun YongHyeon { 2312d68875ebSPyun YongHyeon struct alc_txdesc *txd; 2313d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 2314d68875ebSPyun YongHyeon int i; 2315d68875ebSPyun YongHyeon 2316d68875ebSPyun YongHyeon /* Tx buffers. */ 2317d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_tag != NULL) { 2318d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 2319d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 2320d68875ebSPyun YongHyeon if (txd->tx_dmamap != NULL) { 2321d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_tx_tag, 2322d68875ebSPyun YongHyeon txd->tx_dmamap); 2323d68875ebSPyun YongHyeon txd->tx_dmamap = NULL; 2324d68875ebSPyun YongHyeon } 2325d68875ebSPyun YongHyeon } 2326d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_tx_tag); 2327d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_tag = NULL; 2328d68875ebSPyun YongHyeon } 2329d68875ebSPyun YongHyeon /* Rx buffers */ 2330d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rx_tag != NULL) { 2331d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 2332d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 2333d68875ebSPyun YongHyeon if (rxd->rx_dmamap != NULL) { 2334d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag, 2335d68875ebSPyun YongHyeon rxd->rx_dmamap); 2336d68875ebSPyun YongHyeon rxd->rx_dmamap = NULL; 2337d68875ebSPyun YongHyeon } 2338d68875ebSPyun YongHyeon } 2339d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rx_sparemap != NULL) { 2340d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag, 2341d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap); 2342d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap = NULL; 2343d68875ebSPyun YongHyeon } 2344d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_rx_tag); 2345d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_tag = NULL; 2346d68875ebSPyun YongHyeon } 2347d68875ebSPyun YongHyeon /* Tx descriptor ring. */ 2348d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_ring_tag != NULL) { 2349068d8643SJohn Baldwin if (sc->alc_rdata.alc_tx_ring_paddr != 0) 2350d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_ring_tag, 2351d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map); 2352068d8643SJohn Baldwin if (sc->alc_rdata.alc_tx_ring != NULL) 2353d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_tx_ring_tag, 2354d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring, 2355d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map); 2356068d8643SJohn Baldwin sc->alc_rdata.alc_tx_ring_paddr = 0; 2357d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring = NULL; 2358d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_tx_ring_tag); 2359d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_tag = NULL; 2360d68875ebSPyun YongHyeon } 23616ece67d8SKevin Lo /* Rx ring. */ 23626ece67d8SKevin Lo if (sc->alc_cdata.alc_rx_ring_tag != NULL) { 2363068d8643SJohn Baldwin if (sc->alc_rdata.alc_rx_ring_paddr != 0) 23646ece67d8SKevin Lo bus_dmamap_unload(sc->alc_cdata.alc_rx_ring_tag, 23656ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_map); 2366068d8643SJohn Baldwin if (sc->alc_rdata.alc_rx_ring != NULL) 23676ece67d8SKevin Lo bus_dmamem_free(sc->alc_cdata.alc_rx_ring_tag, 23686ece67d8SKevin Lo sc->alc_rdata.alc_rx_ring, 23696ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_map); 2370068d8643SJohn Baldwin sc->alc_rdata.alc_rx_ring_paddr = 0; 23716ece67d8SKevin Lo sc->alc_rdata.alc_rx_ring = NULL; 23726ece67d8SKevin Lo bus_dma_tag_destroy(sc->alc_cdata.alc_rx_ring_tag); 23736ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_tag = NULL; 23746ece67d8SKevin Lo } 2375d68875ebSPyun YongHyeon /* Rx return ring. */ 2376d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rr_ring_tag != NULL) { 2377068d8643SJohn Baldwin if (sc->alc_rdata.alc_rr_ring_paddr != 0) 2378d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rr_ring_tag, 2379d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map); 2380068d8643SJohn Baldwin if (sc->alc_rdata.alc_rr_ring != NULL) 2381d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_rr_ring_tag, 2382d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring, 2383d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map); 2384068d8643SJohn Baldwin sc->alc_rdata.alc_rr_ring_paddr = 0; 2385d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring = NULL; 2386d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_rr_ring_tag); 2387d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_tag = NULL; 2388d68875ebSPyun YongHyeon } 2389d68875ebSPyun YongHyeon /* CMB block */ 2390d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_cmb_tag != NULL) { 2391068d8643SJohn Baldwin if (sc->alc_rdata.alc_cmb_paddr != 0) 2392d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_cmb_tag, 2393d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map); 2394068d8643SJohn Baldwin if (sc->alc_rdata.alc_cmb != NULL) 2395d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_cmb_tag, 2396d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb, 2397d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map); 2398068d8643SJohn Baldwin sc->alc_rdata.alc_cmb_paddr = 0; 2399d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb = NULL; 2400d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_cmb_tag); 2401d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_tag = NULL; 2402d68875ebSPyun YongHyeon } 2403d68875ebSPyun YongHyeon /* SMB block */ 2404d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_smb_tag != NULL) { 2405068d8643SJohn Baldwin if (sc->alc_rdata.alc_smb_paddr != 0) 2406d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_smb_tag, 2407d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map); 2408068d8643SJohn Baldwin if (sc->alc_rdata.alc_smb != NULL) 2409d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_smb_tag, 2410d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb, 2411d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map); 2412068d8643SJohn Baldwin sc->alc_rdata.alc_smb_paddr = 0; 2413d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb = NULL; 2414d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_smb_tag); 2415d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_tag = NULL; 2416d68875ebSPyun YongHyeon } 2417d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_buffer_tag != NULL) { 2418d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_buffer_tag); 2419d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag = NULL; 2420d68875ebSPyun YongHyeon } 2421d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_parent_tag != NULL) { 2422d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_parent_tag); 2423d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag = NULL; 2424d68875ebSPyun YongHyeon } 2425d68875ebSPyun YongHyeon } 2426d68875ebSPyun YongHyeon 2427d68875ebSPyun YongHyeon static int 2428d68875ebSPyun YongHyeon alc_shutdown(device_t dev) 2429d68875ebSPyun YongHyeon { 2430d68875ebSPyun YongHyeon 2431d68875ebSPyun YongHyeon return (alc_suspend(dev)); 2432d68875ebSPyun YongHyeon } 2433d68875ebSPyun YongHyeon 2434d68875ebSPyun YongHyeon /* 2435d68875ebSPyun YongHyeon * Note, this driver resets the link speed to 10/100Mbps by 2436d68875ebSPyun YongHyeon * restarting auto-negotiation in suspend/shutdown phase but we 2437d68875ebSPyun YongHyeon * don't know whether that auto-negotiation would succeed or not 2438d68875ebSPyun YongHyeon * as driver has no control after powering off/suspend operation. 2439d68875ebSPyun YongHyeon * If the renegotiation fail WOL may not work. Running at 1Gbps 2440d68875ebSPyun YongHyeon * will draw more power than 375mA at 3.3V which is specified in 2441d68875ebSPyun YongHyeon * PCI specification and that would result in complete 2442d68875ebSPyun YongHyeon * shutdowning power to ethernet controller. 2443d68875ebSPyun YongHyeon * 2444d68875ebSPyun YongHyeon * TODO 2445d68875ebSPyun YongHyeon * Save current negotiated media speed/duplex/flow-control to 2446d68875ebSPyun YongHyeon * softc and restore the same link again after resuming. PHY 2447d68875ebSPyun YongHyeon * handling such as power down/resetting to 100Mbps may be better 2448d68875ebSPyun YongHyeon * handled in suspend method in phy driver. 2449d68875ebSPyun YongHyeon */ 2450d68875ebSPyun YongHyeon static void 2451d68875ebSPyun YongHyeon alc_setlinkspeed(struct alc_softc *sc) 2452d68875ebSPyun YongHyeon { 2453d68875ebSPyun YongHyeon struct mii_data *mii; 2454d68875ebSPyun YongHyeon int aneg, i; 2455d68875ebSPyun YongHyeon 2456d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 2457d68875ebSPyun YongHyeon mii_pollstat(mii); 2458d68875ebSPyun YongHyeon aneg = 0; 2459d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 2460d68875ebSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 2461d68875ebSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 2462d68875ebSPyun YongHyeon case IFM_10_T: 2463d68875ebSPyun YongHyeon case IFM_100_TX: 2464d68875ebSPyun YongHyeon return; 2465d68875ebSPyun YongHyeon case IFM_1000_T: 2466d68875ebSPyun YongHyeon aneg++; 2467d68875ebSPyun YongHyeon break; 2468d68875ebSPyun YongHyeon default: 2469d68875ebSPyun YongHyeon break; 2470d68875ebSPyun YongHyeon } 2471d68875ebSPyun YongHyeon } 2472d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, MII_100T2CR, 0); 2473d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 2474d68875ebSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 2475d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 2476d68875ebSPyun YongHyeon MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 2477d68875ebSPyun YongHyeon DELAY(1000); 2478d68875ebSPyun YongHyeon if (aneg != 0) { 2479d68875ebSPyun YongHyeon /* 2480d68875ebSPyun YongHyeon * Poll link state until alc(4) get a 10/100Mbps link. 2481d68875ebSPyun YongHyeon */ 2482d68875ebSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 2483d68875ebSPyun YongHyeon mii_pollstat(mii); 2484d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 2485d68875ebSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 2486d68875ebSPyun YongHyeon switch (IFM_SUBTYPE( 2487d68875ebSPyun YongHyeon mii->mii_media_active)) { 2488d68875ebSPyun YongHyeon case IFM_10_T: 2489d68875ebSPyun YongHyeon case IFM_100_TX: 2490d68875ebSPyun YongHyeon alc_mac_config(sc); 2491d68875ebSPyun YongHyeon return; 2492d68875ebSPyun YongHyeon default: 2493d68875ebSPyun YongHyeon break; 2494d68875ebSPyun YongHyeon } 2495d68875ebSPyun YongHyeon } 2496d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2497d68875ebSPyun YongHyeon pause("alclnk", hz); 2498d68875ebSPyun YongHyeon ALC_LOCK(sc); 2499d68875ebSPyun YongHyeon } 2500d68875ebSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 2501d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2502d68875ebSPyun YongHyeon "establishing a link failed, WOL may not work!"); 2503d68875ebSPyun YongHyeon } 2504d68875ebSPyun YongHyeon /* 2505d68875ebSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 2506d68875ebSPyun YongHyeon * This is the last resort and may/may not work. 2507d68875ebSPyun YongHyeon */ 2508d68875ebSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 2509d68875ebSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 2510d68875ebSPyun YongHyeon alc_mac_config(sc); 2511d68875ebSPyun YongHyeon } 2512d68875ebSPyun YongHyeon 2513d68875ebSPyun YongHyeon static void 2514d68875ebSPyun YongHyeon alc_setwol(struct alc_softc *sc) 2515d68875ebSPyun YongHyeon { 2516b624ef0aSPyun YongHyeon 2517b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 2518b624ef0aSPyun YongHyeon alc_setwol_816x(sc); 2519b624ef0aSPyun YongHyeon else 2520b624ef0aSPyun YongHyeon alc_setwol_813x(sc); 2521b624ef0aSPyun YongHyeon } 2522b624ef0aSPyun YongHyeon 2523b624ef0aSPyun YongHyeon static void 2524b624ef0aSPyun YongHyeon alc_setwol_813x(struct alc_softc *sc) 2525b624ef0aSPyun YongHyeon { 2526d68875ebSPyun YongHyeon struct ifnet *ifp; 252747ae892cSPyun YongHyeon uint32_t reg, pmcs; 2528d68875ebSPyun YongHyeon uint16_t pmstat; 2529d68875ebSPyun YongHyeon 2530d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2531d68875ebSPyun YongHyeon 2532d68875ebSPyun YongHyeon alc_disable_l0s_l1(sc); 253347ae892cSPyun YongHyeon ifp = sc->alc_ifp; 2534a4d3574cSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_PM) == 0) { 2535d68875ebSPyun YongHyeon /* Disable WOL. */ 2536d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 2537d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC); 2538d68875ebSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 2539d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg); 2540d68875ebSPyun YongHyeon /* Force PHY power down. */ 2541d68875ebSPyun YongHyeon alc_phy_down(sc); 254247ae892cSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, 254347ae892cSPyun YongHyeon CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS); 2544d68875ebSPyun YongHyeon return; 2545d68875ebSPyun YongHyeon } 2546d68875ebSPyun YongHyeon 2547d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 2548d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 2549d68875ebSPyun YongHyeon alc_setlinkspeed(sc); 255047ae892cSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, 255147ae892cSPyun YongHyeon CSR_READ_4(sc, ALC_MASTER_CFG) & ~MASTER_CLK_SEL_DIS); 2552d68875ebSPyun YongHyeon } 2553d68875ebSPyun YongHyeon 2554d68875ebSPyun YongHyeon pmcs = 0; 2555d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 2556d68875ebSPyun YongHyeon pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 2557d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs); 2558d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 2559d68875ebSPyun YongHyeon reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI | 2560d68875ebSPyun YongHyeon MAC_CFG_BCAST); 2561d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 2562d68875ebSPyun YongHyeon reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 2563d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 2564d68875ebSPyun YongHyeon reg |= MAC_CFG_RX_ENB; 2565d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 2566d68875ebSPyun YongHyeon 2567d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC); 2568d68875ebSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 2569d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg); 2570d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0) { 2571d68875ebSPyun YongHyeon /* WOL disabled, PHY power down. */ 2572d68875ebSPyun YongHyeon alc_phy_down(sc); 257347ae892cSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, 257447ae892cSPyun YongHyeon CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS); 2575d68875ebSPyun YongHyeon } 2576d68875ebSPyun YongHyeon /* Request PME. */ 2577a4d3574cSPyun YongHyeon pmstat = pci_read_config(sc->alc_dev, 2578a4d3574cSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, 2); 2579d68875ebSPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 2580d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 2581d68875ebSPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 2582a4d3574cSPyun YongHyeon pci_write_config(sc->alc_dev, 2583a4d3574cSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2); 2584d68875ebSPyun YongHyeon } 2585d68875ebSPyun YongHyeon 2586b624ef0aSPyun YongHyeon static void 2587b624ef0aSPyun YongHyeon alc_setwol_816x(struct alc_softc *sc) 2588b624ef0aSPyun YongHyeon { 2589b624ef0aSPyun YongHyeon struct ifnet *ifp; 2590b624ef0aSPyun YongHyeon uint32_t gphy, mac, master, pmcs, reg; 2591b624ef0aSPyun YongHyeon uint16_t pmstat; 2592b624ef0aSPyun YongHyeon 2593b624ef0aSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2594b624ef0aSPyun YongHyeon 2595b624ef0aSPyun YongHyeon ifp = sc->alc_ifp; 2596b624ef0aSPyun YongHyeon master = CSR_READ_4(sc, ALC_MASTER_CFG); 2597b624ef0aSPyun YongHyeon master &= ~MASTER_CLK_SEL_DIS; 2598b624ef0aSPyun YongHyeon gphy = CSR_READ_4(sc, ALC_GPHY_CFG); 2599b624ef0aSPyun YongHyeon gphy &= ~(GPHY_CFG_EXT_RESET | GPHY_CFG_LED_MODE | GPHY_CFG_100AB_ENB | 2600b624ef0aSPyun YongHyeon GPHY_CFG_PHY_PLL_ON); 2601b624ef0aSPyun YongHyeon gphy |= GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | GPHY_CFG_SEL_ANA_RESET; 2602b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_PM) == 0) { 2603b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 2604b624ef0aSPyun YongHyeon gphy |= GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW; 2605b624ef0aSPyun YongHyeon mac = CSR_READ_4(sc, ALC_MAC_CFG); 2606b624ef0aSPyun YongHyeon } else { 2607b624ef0aSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 2608b624ef0aSPyun YongHyeon gphy |= GPHY_CFG_EXT_RESET; 2609b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 2610b624ef0aSPyun YongHyeon alc_setlinkspeed(sc); 2611b624ef0aSPyun YongHyeon } 2612b624ef0aSPyun YongHyeon pmcs = 0; 2613b624ef0aSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 2614b624ef0aSPyun YongHyeon pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 2615b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs); 2616b624ef0aSPyun YongHyeon mac = CSR_READ_4(sc, ALC_MAC_CFG); 2617b624ef0aSPyun YongHyeon mac &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI | 2618b624ef0aSPyun YongHyeon MAC_CFG_BCAST); 2619b624ef0aSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 2620b624ef0aSPyun YongHyeon mac |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 2621b624ef0aSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 2622b624ef0aSPyun YongHyeon mac |= MAC_CFG_RX_ENB; 2623b624ef0aSPyun YongHyeon alc_miiext_writereg(sc, MII_EXT_ANEG, MII_EXT_ANEG_S3DIG10, 2624b624ef0aSPyun YongHyeon ANEG_S3DIG10_SL); 2625b624ef0aSPyun YongHyeon } 2626b624ef0aSPyun YongHyeon 2627b624ef0aSPyun YongHyeon /* Enable OSC. */ 2628b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC); 2629b624ef0aSPyun YongHyeon reg &= ~MISC_INTNLOSC_OPEN; 2630b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg); 2631b624ef0aSPyun YongHyeon reg |= MISC_INTNLOSC_OPEN; 2632b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg); 2633b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, master); 2634b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, mac); 2635b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_GPHY_CFG, gphy); 2636b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_PDLL_TRNS1); 2637b624ef0aSPyun YongHyeon reg |= PDLL_TRNS1_D3PLLOFF_ENB; 2638b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PDLL_TRNS1, reg); 2639b624ef0aSPyun YongHyeon 2640b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_PM) != 0) { 2641b624ef0aSPyun YongHyeon /* Request PME. */ 2642b624ef0aSPyun YongHyeon pmstat = pci_read_config(sc->alc_dev, 2643b624ef0aSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, 2); 2644b624ef0aSPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 2645b624ef0aSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 2646b624ef0aSPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 2647b624ef0aSPyun YongHyeon pci_write_config(sc->alc_dev, 2648b624ef0aSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2); 2649b624ef0aSPyun YongHyeon } 2650b624ef0aSPyun YongHyeon } 2651b624ef0aSPyun YongHyeon 2652d68875ebSPyun YongHyeon static int 2653d68875ebSPyun YongHyeon alc_suspend(device_t dev) 2654d68875ebSPyun YongHyeon { 2655d68875ebSPyun YongHyeon struct alc_softc *sc; 2656d68875ebSPyun YongHyeon 2657d68875ebSPyun YongHyeon sc = device_get_softc(dev); 2658d68875ebSPyun YongHyeon 2659d68875ebSPyun YongHyeon ALC_LOCK(sc); 2660d68875ebSPyun YongHyeon alc_stop(sc); 2661d68875ebSPyun YongHyeon alc_setwol(sc); 2662d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2663d68875ebSPyun YongHyeon 2664d68875ebSPyun YongHyeon return (0); 2665d68875ebSPyun YongHyeon } 2666d68875ebSPyun YongHyeon 2667d68875ebSPyun YongHyeon static int 2668d68875ebSPyun YongHyeon alc_resume(device_t dev) 2669d68875ebSPyun YongHyeon { 2670d68875ebSPyun YongHyeon struct alc_softc *sc; 2671d68875ebSPyun YongHyeon struct ifnet *ifp; 2672d68875ebSPyun YongHyeon uint16_t pmstat; 2673d68875ebSPyun YongHyeon 2674d68875ebSPyun YongHyeon sc = device_get_softc(dev); 2675d68875ebSPyun YongHyeon 2676d68875ebSPyun YongHyeon ALC_LOCK(sc); 2677a4d3574cSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_PM) != 0) { 2678d68875ebSPyun YongHyeon /* Disable PME and clear PME status. */ 2679d68875ebSPyun YongHyeon pmstat = pci_read_config(sc->alc_dev, 2680a4d3574cSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, 2); 2681d68875ebSPyun YongHyeon if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) { 2682d68875ebSPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 2683d68875ebSPyun YongHyeon pci_write_config(sc->alc_dev, 2684a4d3574cSPyun YongHyeon sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2); 2685d68875ebSPyun YongHyeon } 2686d68875ebSPyun YongHyeon } 2687d68875ebSPyun YongHyeon /* Reset PHY. */ 2688d68875ebSPyun YongHyeon alc_phy_reset(sc); 2689d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2690d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2691d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2692d68875ebSPyun YongHyeon alc_init_locked(sc); 2693d68875ebSPyun YongHyeon } 2694d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2695d68875ebSPyun YongHyeon 2696d68875ebSPyun YongHyeon return (0); 2697d68875ebSPyun YongHyeon } 2698d68875ebSPyun YongHyeon 2699d68875ebSPyun YongHyeon static int 2700d68875ebSPyun YongHyeon alc_encap(struct alc_softc *sc, struct mbuf **m_head) 2701d68875ebSPyun YongHyeon { 2702d68875ebSPyun YongHyeon struct alc_txdesc *txd, *txd_last; 2703d68875ebSPyun YongHyeon struct tx_desc *desc; 2704d68875ebSPyun YongHyeon struct mbuf *m; 2705d68875ebSPyun YongHyeon struct ip *ip; 2706d68875ebSPyun YongHyeon struct tcphdr *tcp; 2707d68875ebSPyun YongHyeon bus_dma_segment_t txsegs[ALC_MAXTXSEGS]; 2708d68875ebSPyun YongHyeon bus_dmamap_t map; 2709cb2f3e7fSPyun YongHyeon uint32_t cflags, hdrlen, ip_off, poff, vtag; 2710d68875ebSPyun YongHyeon int error, idx, nsegs, prod; 2711d68875ebSPyun YongHyeon 2712d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2713d68875ebSPyun YongHyeon 2714d68875ebSPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 2715d68875ebSPyun YongHyeon 2716d68875ebSPyun YongHyeon m = *m_head; 2717d68875ebSPyun YongHyeon ip = NULL; 2718d68875ebSPyun YongHyeon tcp = NULL; 2719cb2f3e7fSPyun YongHyeon ip_off = poff = 0; 2720d68875ebSPyun YongHyeon if ((m->m_pkthdr.csum_flags & (ALC_CSUM_FEATURES | CSUM_TSO)) != 0) { 2721d68875ebSPyun YongHyeon /* 2722b624ef0aSPyun YongHyeon * AR81[3567]x requires offset of TCP/UDP header in its 2723d68875ebSPyun YongHyeon * Tx descriptor to perform Tx checksum offloading. TSO 2724d68875ebSPyun YongHyeon * also requires TCP header offset and modification of 2725d68875ebSPyun YongHyeon * IP/TCP header. This kind of operation takes many CPU 2726d68875ebSPyun YongHyeon * cycles on FreeBSD so fast host CPU is required to get 2727d68875ebSPyun YongHyeon * smooth TSO performance. 2728d68875ebSPyun YongHyeon */ 2729cb2f3e7fSPyun YongHyeon struct ether_header *eh; 2730d68875ebSPyun YongHyeon 2731d68875ebSPyun YongHyeon if (M_WRITABLE(m) == 0) { 2732d68875ebSPyun YongHyeon /* Get a writable copy. */ 2733c6499eccSGleb Smirnoff m = m_dup(*m_head, M_NOWAIT); 2734d68875ebSPyun YongHyeon /* Release original mbufs. */ 2735d68875ebSPyun YongHyeon m_freem(*m_head); 2736d68875ebSPyun YongHyeon if (m == NULL) { 2737d68875ebSPyun YongHyeon *m_head = NULL; 2738d68875ebSPyun YongHyeon return (ENOBUFS); 2739d68875ebSPyun YongHyeon } 2740d68875ebSPyun YongHyeon *m_head = m; 2741d68875ebSPyun YongHyeon } 2742d68875ebSPyun YongHyeon 2743cb2f3e7fSPyun YongHyeon ip_off = sizeof(struct ether_header); 2744cb2f3e7fSPyun YongHyeon m = m_pullup(m, ip_off); 2745d68875ebSPyun YongHyeon if (m == NULL) { 2746d68875ebSPyun YongHyeon *m_head = NULL; 2747d68875ebSPyun YongHyeon return (ENOBUFS); 2748d68875ebSPyun YongHyeon } 2749cb2f3e7fSPyun YongHyeon eh = mtod(m, struct ether_header *); 2750cb2f3e7fSPyun YongHyeon /* 2751cb2f3e7fSPyun YongHyeon * Check if hardware VLAN insertion is off. 2752cb2f3e7fSPyun YongHyeon * Additional check for LLC/SNAP frame? 2753cb2f3e7fSPyun YongHyeon */ 2754cb2f3e7fSPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 2755cb2f3e7fSPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 2756cb2f3e7fSPyun YongHyeon m = m_pullup(m, ip_off); 2757cb2f3e7fSPyun YongHyeon if (m == NULL) { 2758cb2f3e7fSPyun YongHyeon *m_head = NULL; 2759cb2f3e7fSPyun YongHyeon return (ENOBUFS); 2760cb2f3e7fSPyun YongHyeon } 2761cb2f3e7fSPyun YongHyeon } 2762cb2f3e7fSPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 2763cb2f3e7fSPyun YongHyeon if (m == NULL) { 2764cb2f3e7fSPyun YongHyeon *m_head = NULL; 2765cb2f3e7fSPyun YongHyeon return (ENOBUFS); 2766cb2f3e7fSPyun YongHyeon } 2767cb2f3e7fSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 2768cb2f3e7fSPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 2769d68875ebSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2770d68875ebSPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 2771d68875ebSPyun YongHyeon if (m == NULL) { 2772d68875ebSPyun YongHyeon *m_head = NULL; 2773d68875ebSPyun YongHyeon return (ENOBUFS); 2774d68875ebSPyun YongHyeon } 2775d68875ebSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 2776d68875ebSPyun YongHyeon m = m_pullup(m, poff + (tcp->th_off << 2)); 2777d68875ebSPyun YongHyeon if (m == NULL) { 2778d68875ebSPyun YongHyeon *m_head = NULL; 2779d68875ebSPyun YongHyeon return (ENOBUFS); 2780d68875ebSPyun YongHyeon } 2781d68875ebSPyun YongHyeon /* 2782d68875ebSPyun YongHyeon * Due to strict adherence of Microsoft NDIS 2783d68875ebSPyun YongHyeon * Large Send specification, hardware expects 2784d68875ebSPyun YongHyeon * a pseudo TCP checksum inserted by upper 2785d68875ebSPyun YongHyeon * stack. Unfortunately the pseudo TCP 2786d68875ebSPyun YongHyeon * checksum that NDIS refers to does not include 2787d68875ebSPyun YongHyeon * TCP payload length so driver should recompute 2788d68875ebSPyun YongHyeon * the pseudo checksum here. Hopefully this 2789d68875ebSPyun YongHyeon * wouldn't be much burden on modern CPUs. 2790d68875ebSPyun YongHyeon * 2791d68875ebSPyun YongHyeon * Reset IP checksum and recompute TCP pseudo 2792d68875ebSPyun YongHyeon * checksum as NDIS specification said. 2793d68875ebSPyun YongHyeon */ 279496486faaSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 279596486faaSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 2796d68875ebSPyun YongHyeon ip->ip_sum = 0; 2797d68875ebSPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 2798d68875ebSPyun YongHyeon ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 2799d68875ebSPyun YongHyeon } 2800d68875ebSPyun YongHyeon *m_head = m; 2801d68875ebSPyun YongHyeon } 2802d68875ebSPyun YongHyeon 2803d68875ebSPyun YongHyeon prod = sc->alc_cdata.alc_tx_prod; 2804d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[prod]; 2805d68875ebSPyun YongHyeon txd_last = txd; 2806d68875ebSPyun YongHyeon map = txd->tx_dmamap; 2807d68875ebSPyun YongHyeon 2808d68875ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map, 2809d68875ebSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 2810d68875ebSPyun YongHyeon if (error == EFBIG) { 2811c6499eccSGleb Smirnoff m = m_collapse(*m_head, M_NOWAIT, ALC_MAXTXSEGS); 2812d68875ebSPyun YongHyeon if (m == NULL) { 2813d68875ebSPyun YongHyeon m_freem(*m_head); 2814d68875ebSPyun YongHyeon *m_head = NULL; 2815d68875ebSPyun YongHyeon return (ENOMEM); 2816d68875ebSPyun YongHyeon } 2817d68875ebSPyun YongHyeon *m_head = m; 2818d68875ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map, 2819d68875ebSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 2820d68875ebSPyun YongHyeon if (error != 0) { 2821d68875ebSPyun YongHyeon m_freem(*m_head); 2822d68875ebSPyun YongHyeon *m_head = NULL; 2823d68875ebSPyun YongHyeon return (error); 2824d68875ebSPyun YongHyeon } 2825d68875ebSPyun YongHyeon } else if (error != 0) 2826d68875ebSPyun YongHyeon return (error); 2827d68875ebSPyun YongHyeon if (nsegs == 0) { 2828d68875ebSPyun YongHyeon m_freem(*m_head); 2829d68875ebSPyun YongHyeon *m_head = NULL; 2830d68875ebSPyun YongHyeon return (EIO); 2831d68875ebSPyun YongHyeon } 2832d68875ebSPyun YongHyeon 2833d68875ebSPyun YongHyeon /* Check descriptor overrun. */ 2834d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt + nsegs >= ALC_TX_RING_CNT - 3) { 2835d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, map); 2836d68875ebSPyun YongHyeon return (ENOBUFS); 2837d68875ebSPyun YongHyeon } 2838d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, map, BUS_DMASYNC_PREWRITE); 2839d68875ebSPyun YongHyeon 2840d68875ebSPyun YongHyeon m = *m_head; 2841d68875ebSPyun YongHyeon cflags = TD_ETHERNET; 2842d68875ebSPyun YongHyeon vtag = 0; 2843d68875ebSPyun YongHyeon desc = NULL; 2844d68875ebSPyun YongHyeon idx = 0; 2845d68875ebSPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 2846d68875ebSPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 2847d68875ebSPyun YongHyeon vtag = htons(m->m_pkthdr.ether_vtag); 2848d68875ebSPyun YongHyeon vtag = (vtag << TD_VLAN_SHIFT) & TD_VLAN_MASK; 2849d68875ebSPyun YongHyeon cflags |= TD_INS_VLAN_TAG; 2850d68875ebSPyun YongHyeon } 28516da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2852d68875ebSPyun YongHyeon /* Request TSO and set MSS. */ 2853d68875ebSPyun YongHyeon cflags |= TD_TSO | TD_TSO_DESCV1; 2854d68875ebSPyun YongHyeon cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << TD_MSS_SHIFT) & 2855d68875ebSPyun YongHyeon TD_MSS_MASK; 2856d68875ebSPyun YongHyeon /* Set TCP header offset. */ 2857d68875ebSPyun YongHyeon cflags |= (poff << TD_TCPHDR_OFFSET_SHIFT) & 2858d68875ebSPyun YongHyeon TD_TCPHDR_OFFSET_MASK; 2859d68875ebSPyun YongHyeon /* 2860b624ef0aSPyun YongHyeon * AR81[3567]x requires the first buffer should 2861d68875ebSPyun YongHyeon * only hold IP/TCP header data. Payload should 2862d68875ebSPyun YongHyeon * be handled in other descriptors. 2863d68875ebSPyun YongHyeon */ 2864d68875ebSPyun YongHyeon hdrlen = poff + (tcp->th_off << 2); 2865d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 2866d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES(hdrlen | vtag)); 2867d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 2868d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[0].ds_addr); 2869d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 2870d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 2871d68875ebSPyun YongHyeon if (m->m_len - hdrlen > 0) { 2872d68875ebSPyun YongHyeon /* Handle remaining payload of the first fragment. */ 2873d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 2874d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES((m->m_len - hdrlen) | 2875d68875ebSPyun YongHyeon vtag)); 2876d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 2877d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[0].ds_addr + hdrlen); 2878d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 2879d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 2880d68875ebSPyun YongHyeon } 2881d68875ebSPyun YongHyeon /* Handle remaining fragments. */ 2882d68875ebSPyun YongHyeon idx = 1; 28836da6d0a9SPyun YongHyeon } else if ((m->m_pkthdr.csum_flags & ALC_CSUM_FEATURES) != 0) { 28846da6d0a9SPyun YongHyeon /* Configure Tx checksum offload. */ 28856da6d0a9SPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM 28866da6d0a9SPyun YongHyeon cflags |= TD_CUSTOM_CSUM; 28876da6d0a9SPyun YongHyeon /* Set checksum start offset. */ 28886da6d0a9SPyun YongHyeon cflags |= ((poff >> 1) << TD_PLOAD_OFFSET_SHIFT) & 28896da6d0a9SPyun YongHyeon TD_PLOAD_OFFSET_MASK; 28906da6d0a9SPyun YongHyeon /* Set checksum insertion position of TCP/UDP. */ 28916da6d0a9SPyun YongHyeon cflags |= (((poff + m->m_pkthdr.csum_data) >> 1) << 28926da6d0a9SPyun YongHyeon TD_CUSTOM_CSUM_OFFSET_SHIFT) & TD_CUSTOM_CSUM_OFFSET_MASK; 28936da6d0a9SPyun YongHyeon #else 28946da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 28956da6d0a9SPyun YongHyeon cflags |= TD_IPCSUM; 28966da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 28976da6d0a9SPyun YongHyeon cflags |= TD_TCPCSUM; 28986da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 28996da6d0a9SPyun YongHyeon cflags |= TD_UDPCSUM; 29006da6d0a9SPyun YongHyeon /* Set TCP/UDP header offset. */ 29016da6d0a9SPyun YongHyeon cflags |= (poff << TD_L4HDR_OFFSET_SHIFT) & 29026da6d0a9SPyun YongHyeon TD_L4HDR_OFFSET_MASK; 29036da6d0a9SPyun YongHyeon #endif 2904d68875ebSPyun YongHyeon } 2905d68875ebSPyun YongHyeon for (; idx < nsegs; idx++) { 2906d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 2907d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES(txsegs[idx].ds_len) | vtag); 2908d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 2909d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[idx].ds_addr); 2910d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 2911d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 2912d68875ebSPyun YongHyeon } 2913d68875ebSPyun YongHyeon /* Update producer index. */ 2914d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_prod = prod; 2915d68875ebSPyun YongHyeon 2916d68875ebSPyun YongHyeon /* Finally set EOP on the last descriptor. */ 2917d68875ebSPyun YongHyeon prod = (prod + ALC_TX_RING_CNT - 1) % ALC_TX_RING_CNT; 2918d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 2919d68875ebSPyun YongHyeon desc->flags |= htole32(TD_EOP); 2920d68875ebSPyun YongHyeon 2921d68875ebSPyun YongHyeon /* Swap dmamap of the first and the last. */ 2922d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[prod]; 2923d68875ebSPyun YongHyeon map = txd_last->tx_dmamap; 2924d68875ebSPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 2925d68875ebSPyun YongHyeon txd->tx_dmamap = map; 2926d68875ebSPyun YongHyeon txd->tx_m = m; 2927d68875ebSPyun YongHyeon 2928d68875ebSPyun YongHyeon return (0); 2929d68875ebSPyun YongHyeon } 2930d68875ebSPyun YongHyeon 2931d68875ebSPyun YongHyeon static void 293232341ad6SJohn Baldwin alc_start(struct ifnet *ifp) 2933d68875ebSPyun YongHyeon { 293432341ad6SJohn Baldwin struct alc_softc *sc; 2935d68875ebSPyun YongHyeon 293632341ad6SJohn Baldwin sc = ifp->if_softc; 293732341ad6SJohn Baldwin ALC_LOCK(sc); 293832341ad6SJohn Baldwin alc_start_locked(ifp); 293932341ad6SJohn Baldwin ALC_UNLOCK(sc); 2940d68875ebSPyun YongHyeon } 2941d68875ebSPyun YongHyeon 2942d68875ebSPyun YongHyeon static void 294332341ad6SJohn Baldwin alc_start_locked(struct ifnet *ifp) 2944d68875ebSPyun YongHyeon { 2945d68875ebSPyun YongHyeon struct alc_softc *sc; 2946d68875ebSPyun YongHyeon struct mbuf *m_head; 2947d68875ebSPyun YongHyeon int enq; 2948d68875ebSPyun YongHyeon 2949d68875ebSPyun YongHyeon sc = ifp->if_softc; 2950d68875ebSPyun YongHyeon 295132341ad6SJohn Baldwin ALC_LOCK_ASSERT(sc); 2952d68875ebSPyun YongHyeon 2953d68875ebSPyun YongHyeon /* Reclaim transmitted frames. */ 2954d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt >= ALC_TX_DESC_HIWAT) 2955d68875ebSPyun YongHyeon alc_txeof(sc); 2956d68875ebSPyun YongHyeon 2957d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 295832341ad6SJohn Baldwin IFF_DRV_RUNNING || (sc->alc_flags & ALC_FLAG_LINK) == 0) 2959d68875ebSPyun YongHyeon return; 2960d68875ebSPyun YongHyeon 2961d68875ebSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 2962d68875ebSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2963d68875ebSPyun YongHyeon if (m_head == NULL) 2964d68875ebSPyun YongHyeon break; 2965d68875ebSPyun YongHyeon /* 2966d68875ebSPyun YongHyeon * Pack the data into the transmit ring. If we 2967d68875ebSPyun YongHyeon * don't have room, set the OACTIVE flag and wait 2968d68875ebSPyun YongHyeon * for the NIC to drain the ring. 2969d68875ebSPyun YongHyeon */ 2970d68875ebSPyun YongHyeon if (alc_encap(sc, &m_head)) { 2971d68875ebSPyun YongHyeon if (m_head == NULL) 2972d68875ebSPyun YongHyeon break; 2973d68875ebSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 2974d68875ebSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2975d68875ebSPyun YongHyeon break; 2976d68875ebSPyun YongHyeon } 2977d68875ebSPyun YongHyeon 2978d68875ebSPyun YongHyeon enq++; 2979d68875ebSPyun YongHyeon /* 2980d68875ebSPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 2981d68875ebSPyun YongHyeon * to him. 2982d68875ebSPyun YongHyeon */ 2983d68875ebSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 2984d68875ebSPyun YongHyeon } 2985d68875ebSPyun YongHyeon 29868a466583SMark Johnston if (enq > 0) 29878a466583SMark Johnston alc_start_tx(sc); 29888a466583SMark Johnston } 29898a466583SMark Johnston 29908a466583SMark Johnston static void 29918a466583SMark Johnston alc_start_tx(struct alc_softc *sc) 29928a466583SMark Johnston { 29938a466583SMark Johnston 2994d68875ebSPyun YongHyeon /* Sync descriptors. */ 2995d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 2996d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE); 2997d68875ebSPyun YongHyeon /* Kick. Assume we're using normal Tx priority queue. */ 2998b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 2999b624ef0aSPyun YongHyeon CSR_WRITE_2(sc, ALC_MBOX_TD_PRI0_PROD_IDX, 3000b624ef0aSPyun YongHyeon (uint16_t)sc->alc_cdata.alc_tx_prod); 3001b624ef0aSPyun YongHyeon else 3002d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_TD_PROD_IDX, 3003d68875ebSPyun YongHyeon (sc->alc_cdata.alc_tx_prod << 3004d68875ebSPyun YongHyeon MBOX_TD_PROD_LO_IDX_SHIFT) & 3005d68875ebSPyun YongHyeon MBOX_TD_PROD_LO_IDX_MASK); 3006d68875ebSPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 3007d68875ebSPyun YongHyeon sc->alc_watchdog_timer = ALC_TX_TIMEOUT; 3008d68875ebSPyun YongHyeon } 3009d68875ebSPyun YongHyeon 3010d68875ebSPyun YongHyeon static void 3011d68875ebSPyun YongHyeon alc_watchdog(struct alc_softc *sc) 3012d68875ebSPyun YongHyeon { 3013d68875ebSPyun YongHyeon struct ifnet *ifp; 3014d68875ebSPyun YongHyeon 3015d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3016d68875ebSPyun YongHyeon 3017d68875ebSPyun YongHyeon if (sc->alc_watchdog_timer == 0 || --sc->alc_watchdog_timer) 3018d68875ebSPyun YongHyeon return; 3019d68875ebSPyun YongHyeon 3020d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3021d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) == 0) { 3022d68875ebSPyun YongHyeon if_printf(sc->alc_ifp, "watchdog timeout (lost link)\n"); 30239bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 3024d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3025d68875ebSPyun YongHyeon alc_init_locked(sc); 3026d68875ebSPyun YongHyeon return; 3027d68875ebSPyun YongHyeon } 3028d68875ebSPyun YongHyeon if_printf(sc->alc_ifp, "watchdog timeout -- resetting\n"); 30299bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 3030d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3031d68875ebSPyun YongHyeon alc_init_locked(sc); 3032d68875ebSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 303332341ad6SJohn Baldwin alc_start_locked(ifp); 3034d68875ebSPyun YongHyeon } 3035d68875ebSPyun YongHyeon 3036d68875ebSPyun YongHyeon static int 3037d68875ebSPyun YongHyeon alc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 3038d68875ebSPyun YongHyeon { 3039d68875ebSPyun YongHyeon struct alc_softc *sc; 3040d68875ebSPyun YongHyeon struct ifreq *ifr; 3041d68875ebSPyun YongHyeon struct mii_data *mii; 3042d68875ebSPyun YongHyeon int error, mask; 3043d68875ebSPyun YongHyeon 3044d68875ebSPyun YongHyeon sc = ifp->if_softc; 3045d68875ebSPyun YongHyeon ifr = (struct ifreq *)data; 3046d68875ebSPyun YongHyeon error = 0; 3047d68875ebSPyun YongHyeon switch (cmd) { 3048d68875ebSPyun YongHyeon case SIOCSIFMTU: 30492f70cceaSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || 30502f70cceaSPyun YongHyeon ifr->ifr_mtu > (sc->alc_ident->max_framelen - 30512f70cceaSPyun YongHyeon sizeof(struct ether_vlan_header) - ETHER_CRC_LEN) || 3052d68875ebSPyun YongHyeon ((sc->alc_flags & ALC_FLAG_JUMBO) == 0 && 3053d68875ebSPyun YongHyeon ifr->ifr_mtu > ETHERMTU)) 3054d68875ebSPyun YongHyeon error = EINVAL; 3055d68875ebSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 3056d68875ebSPyun YongHyeon ALC_LOCK(sc); 3057d68875ebSPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 3058b624ef0aSPyun YongHyeon /* AR81[3567]x has 13 bits MSS field. */ 3059d68875ebSPyun YongHyeon if (ifp->if_mtu > ALC_TSO_MTU && 3060d68875ebSPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 3061d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3062d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3063e67344a3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 3064d68875ebSPyun YongHyeon } 3065d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3066d68875ebSPyun YongHyeon } 3067d68875ebSPyun YongHyeon break; 3068d68875ebSPyun YongHyeon case SIOCSIFFLAGS: 3069d68875ebSPyun YongHyeon ALC_LOCK(sc); 3070d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 3071d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3072d68875ebSPyun YongHyeon ((ifp->if_flags ^ sc->alc_if_flags) & 3073d68875ebSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 3074d68875ebSPyun YongHyeon alc_rxfilter(sc); 30753b33d630SJohn Baldwin else 3076d68875ebSPyun YongHyeon alc_init_locked(sc); 3077d68875ebSPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3078d68875ebSPyun YongHyeon alc_stop(sc); 3079d68875ebSPyun YongHyeon sc->alc_if_flags = ifp->if_flags; 3080d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3081d68875ebSPyun YongHyeon break; 3082d68875ebSPyun YongHyeon case SIOCADDMULTI: 3083d68875ebSPyun YongHyeon case SIOCDELMULTI: 3084d68875ebSPyun YongHyeon ALC_LOCK(sc); 3085d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3086d68875ebSPyun YongHyeon alc_rxfilter(sc); 3087d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3088d68875ebSPyun YongHyeon break; 3089d68875ebSPyun YongHyeon case SIOCSIFMEDIA: 3090d68875ebSPyun YongHyeon case SIOCGIFMEDIA: 3091d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 3092d68875ebSPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 3093d68875ebSPyun YongHyeon break; 3094d68875ebSPyun YongHyeon case SIOCSIFCAP: 3095d68875ebSPyun YongHyeon ALC_LOCK(sc); 3096d68875ebSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 3097d68875ebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 3098d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 3099d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 3100d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 3101d68875ebSPyun YongHyeon ifp->if_hwassist |= ALC_CSUM_FEATURES; 3102d68875ebSPyun YongHyeon else 3103d68875ebSPyun YongHyeon ifp->if_hwassist &= ~ALC_CSUM_FEATURES; 3104d68875ebSPyun YongHyeon } 3105d68875ebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 3106d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 3107d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 3108d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) { 3109b624ef0aSPyun YongHyeon /* AR81[3567]x has 13 bits MSS field. */ 3110d68875ebSPyun YongHyeon if (ifp->if_mtu > ALC_TSO_MTU) { 3111d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3112d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3113d68875ebSPyun YongHyeon } else 3114d68875ebSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 3115d68875ebSPyun YongHyeon } else 3116d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3117d68875ebSPyun YongHyeon } 3118d68875ebSPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0 && 3119d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0) 3120d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 3121d68875ebSPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 3122d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 3123d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 3124d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 3125d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 3126d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 3127d68875ebSPyun YongHyeon alc_rxvlan(sc); 3128d68875ebSPyun YongHyeon } 3129d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 3130d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 3131d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 3132d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 3133d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 3134d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 3135d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 3136d68875ebSPyun YongHyeon ifp->if_capenable &= 3137d68875ebSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 3138d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3139d68875ebSPyun YongHyeon VLAN_CAPABILITIES(ifp); 3140d68875ebSPyun YongHyeon break; 3141d68875ebSPyun YongHyeon default: 3142d68875ebSPyun YongHyeon error = ether_ioctl(ifp, cmd, data); 3143d68875ebSPyun YongHyeon break; 3144d68875ebSPyun YongHyeon } 3145d68875ebSPyun YongHyeon 3146d68875ebSPyun YongHyeon return (error); 3147d68875ebSPyun YongHyeon } 3148d68875ebSPyun YongHyeon 3149d68875ebSPyun YongHyeon static void 3150d68875ebSPyun YongHyeon alc_mac_config(struct alc_softc *sc) 3151d68875ebSPyun YongHyeon { 3152d68875ebSPyun YongHyeon struct mii_data *mii; 3153d68875ebSPyun YongHyeon uint32_t reg; 3154d68875ebSPyun YongHyeon 3155d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3156d68875ebSPyun YongHyeon 3157d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 3158d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 3159d68875ebSPyun YongHyeon reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC | 3160d68875ebSPyun YongHyeon MAC_CFG_SPEED_MASK); 3161b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 || 3162b624ef0aSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 || 31632f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 || 31642f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) 31652f70cceaSPyun YongHyeon reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW; 3166d68875ebSPyun YongHyeon /* Reprogram MAC with resolved speed/duplex. */ 3167d68875ebSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 3168d68875ebSPyun YongHyeon case IFM_10_T: 3169d68875ebSPyun YongHyeon case IFM_100_TX: 3170d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 3171d68875ebSPyun YongHyeon break; 3172d68875ebSPyun YongHyeon case IFM_1000_T: 3173d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 3174d68875ebSPyun YongHyeon break; 3175d68875ebSPyun YongHyeon } 3176d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 3177d68875ebSPyun YongHyeon reg |= MAC_CFG_FULL_DUPLEX; 3178d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 3179d68875ebSPyun YongHyeon reg |= MAC_CFG_TX_FC; 3180d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 3181d68875ebSPyun YongHyeon reg |= MAC_CFG_RX_FC; 3182d68875ebSPyun YongHyeon } 3183d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 3184d68875ebSPyun YongHyeon } 3185d68875ebSPyun YongHyeon 3186d68875ebSPyun YongHyeon static void 3187d68875ebSPyun YongHyeon alc_stats_clear(struct alc_softc *sc) 3188d68875ebSPyun YongHyeon { 3189d68875ebSPyun YongHyeon struct smb sb, *smb; 3190d68875ebSPyun YongHyeon uint32_t *reg; 3191d68875ebSPyun YongHyeon int i; 3192d68875ebSPyun YongHyeon 3193d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 3194d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 3195d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 3196d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3197d68875ebSPyun YongHyeon smb = sc->alc_rdata.alc_smb; 3198d68875ebSPyun YongHyeon /* Update done, clear. */ 3199d68875ebSPyun YongHyeon smb->updated = 0; 3200d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 3201d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 3202d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3203d68875ebSPyun YongHyeon } else { 3204d68875ebSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; 3205d68875ebSPyun YongHyeon reg++) { 3206d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_RX_MIB_BASE + i); 3207d68875ebSPyun YongHyeon i += sizeof(uint32_t); 3208d68875ebSPyun YongHyeon } 3209d68875ebSPyun YongHyeon /* Read Tx statistics. */ 3210d68875ebSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; 3211d68875ebSPyun YongHyeon reg++) { 3212d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_TX_MIB_BASE + i); 3213d68875ebSPyun YongHyeon i += sizeof(uint32_t); 3214d68875ebSPyun YongHyeon } 3215d68875ebSPyun YongHyeon } 3216d68875ebSPyun YongHyeon } 3217d68875ebSPyun YongHyeon 3218d68875ebSPyun YongHyeon static void 3219d68875ebSPyun YongHyeon alc_stats_update(struct alc_softc *sc) 3220d68875ebSPyun YongHyeon { 3221d68875ebSPyun YongHyeon struct alc_hw_stats *stat; 3222d68875ebSPyun YongHyeon struct smb sb, *smb; 3223d68875ebSPyun YongHyeon struct ifnet *ifp; 3224d68875ebSPyun YongHyeon uint32_t *reg; 3225d68875ebSPyun YongHyeon int i; 3226d68875ebSPyun YongHyeon 3227d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3228d68875ebSPyun YongHyeon 3229d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3230d68875ebSPyun YongHyeon stat = &sc->alc_stats; 3231d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 3232d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 3233d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 3234d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3235d68875ebSPyun YongHyeon smb = sc->alc_rdata.alc_smb; 3236d68875ebSPyun YongHyeon if (smb->updated == 0) 3237d68875ebSPyun YongHyeon return; 3238d68875ebSPyun YongHyeon } else { 3239d68875ebSPyun YongHyeon smb = &sb; 3240d68875ebSPyun YongHyeon /* Read Rx statistics. */ 3241d68875ebSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; 3242d68875ebSPyun YongHyeon reg++) { 3243d68875ebSPyun YongHyeon *reg = CSR_READ_4(sc, ALC_RX_MIB_BASE + i); 3244d68875ebSPyun YongHyeon i += sizeof(uint32_t); 3245d68875ebSPyun YongHyeon } 3246d68875ebSPyun YongHyeon /* Read Tx statistics. */ 3247d68875ebSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; 3248d68875ebSPyun YongHyeon reg++) { 3249d68875ebSPyun YongHyeon *reg = CSR_READ_4(sc, ALC_TX_MIB_BASE + i); 3250d68875ebSPyun YongHyeon i += sizeof(uint32_t); 3251d68875ebSPyun YongHyeon } 3252d68875ebSPyun YongHyeon } 3253d68875ebSPyun YongHyeon 3254d68875ebSPyun YongHyeon /* Rx stats. */ 3255d68875ebSPyun YongHyeon stat->rx_frames += smb->rx_frames; 3256d68875ebSPyun YongHyeon stat->rx_bcast_frames += smb->rx_bcast_frames; 3257d68875ebSPyun YongHyeon stat->rx_mcast_frames += smb->rx_mcast_frames; 3258d68875ebSPyun YongHyeon stat->rx_pause_frames += smb->rx_pause_frames; 3259d68875ebSPyun YongHyeon stat->rx_control_frames += smb->rx_control_frames; 3260d68875ebSPyun YongHyeon stat->rx_crcerrs += smb->rx_crcerrs; 3261d68875ebSPyun YongHyeon stat->rx_lenerrs += smb->rx_lenerrs; 3262d68875ebSPyun YongHyeon stat->rx_bytes += smb->rx_bytes; 3263d68875ebSPyun YongHyeon stat->rx_runts += smb->rx_runts; 3264d68875ebSPyun YongHyeon stat->rx_fragments += smb->rx_fragments; 3265d68875ebSPyun YongHyeon stat->rx_pkts_64 += smb->rx_pkts_64; 3266d68875ebSPyun YongHyeon stat->rx_pkts_65_127 += smb->rx_pkts_65_127; 3267d68875ebSPyun YongHyeon stat->rx_pkts_128_255 += smb->rx_pkts_128_255; 3268d68875ebSPyun YongHyeon stat->rx_pkts_256_511 += smb->rx_pkts_256_511; 3269d68875ebSPyun YongHyeon stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023; 3270d68875ebSPyun YongHyeon stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518; 3271d68875ebSPyun YongHyeon stat->rx_pkts_1519_max += smb->rx_pkts_1519_max; 3272d68875ebSPyun YongHyeon stat->rx_pkts_truncated += smb->rx_pkts_truncated; 3273d68875ebSPyun YongHyeon stat->rx_fifo_oflows += smb->rx_fifo_oflows; 3274d68875ebSPyun YongHyeon stat->rx_rrs_errs += smb->rx_rrs_errs; 3275d68875ebSPyun YongHyeon stat->rx_alignerrs += smb->rx_alignerrs; 3276d68875ebSPyun YongHyeon stat->rx_bcast_bytes += smb->rx_bcast_bytes; 3277d68875ebSPyun YongHyeon stat->rx_mcast_bytes += smb->rx_mcast_bytes; 3278d68875ebSPyun YongHyeon stat->rx_pkts_filtered += smb->rx_pkts_filtered; 3279d68875ebSPyun YongHyeon 3280d68875ebSPyun YongHyeon /* Tx stats. */ 3281d68875ebSPyun YongHyeon stat->tx_frames += smb->tx_frames; 3282d68875ebSPyun YongHyeon stat->tx_bcast_frames += smb->tx_bcast_frames; 3283d68875ebSPyun YongHyeon stat->tx_mcast_frames += smb->tx_mcast_frames; 3284d68875ebSPyun YongHyeon stat->tx_pause_frames += smb->tx_pause_frames; 3285d68875ebSPyun YongHyeon stat->tx_excess_defer += smb->tx_excess_defer; 3286d68875ebSPyun YongHyeon stat->tx_control_frames += smb->tx_control_frames; 3287d68875ebSPyun YongHyeon stat->tx_deferred += smb->tx_deferred; 3288d68875ebSPyun YongHyeon stat->tx_bytes += smb->tx_bytes; 3289d68875ebSPyun YongHyeon stat->tx_pkts_64 += smb->tx_pkts_64; 3290d68875ebSPyun YongHyeon stat->tx_pkts_65_127 += smb->tx_pkts_65_127; 3291d68875ebSPyun YongHyeon stat->tx_pkts_128_255 += smb->tx_pkts_128_255; 3292d68875ebSPyun YongHyeon stat->tx_pkts_256_511 += smb->tx_pkts_256_511; 3293d68875ebSPyun YongHyeon stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023; 3294d68875ebSPyun YongHyeon stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518; 3295d68875ebSPyun YongHyeon stat->tx_pkts_1519_max += smb->tx_pkts_1519_max; 3296d68875ebSPyun YongHyeon stat->tx_single_colls += smb->tx_single_colls; 3297d68875ebSPyun YongHyeon stat->tx_multi_colls += smb->tx_multi_colls; 3298d68875ebSPyun YongHyeon stat->tx_late_colls += smb->tx_late_colls; 3299d68875ebSPyun YongHyeon stat->tx_excess_colls += smb->tx_excess_colls; 3300d68875ebSPyun YongHyeon stat->tx_underrun += smb->tx_underrun; 3301d68875ebSPyun YongHyeon stat->tx_desc_underrun += smb->tx_desc_underrun; 3302d68875ebSPyun YongHyeon stat->tx_lenerrs += smb->tx_lenerrs; 3303d68875ebSPyun YongHyeon stat->tx_pkts_truncated += smb->tx_pkts_truncated; 3304d68875ebSPyun YongHyeon stat->tx_bcast_bytes += smb->tx_bcast_bytes; 3305d68875ebSPyun YongHyeon stat->tx_mcast_bytes += smb->tx_mcast_bytes; 3306d68875ebSPyun YongHyeon 3307d68875ebSPyun YongHyeon /* Update counters in ifnet. */ 33089bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, smb->tx_frames); 3309d68875ebSPyun YongHyeon 33109bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_COLLISIONS, smb->tx_single_colls + 3311d68875ebSPyun YongHyeon smb->tx_multi_colls * 2 + smb->tx_late_colls + 33120999f75aSPyun YongHyeon smb->tx_excess_colls * HDPX_CFG_RETRY_DEFAULT); 3313d68875ebSPyun YongHyeon 33140999f75aSPyun YongHyeon if_inc_counter(ifp, IFCOUNTER_OERRORS, smb->tx_late_colls + 33150999f75aSPyun YongHyeon smb->tx_excess_colls + smb->tx_underrun + smb->tx_pkts_truncated); 3316d68875ebSPyun YongHyeon 33179bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, smb->rx_frames); 3318d68875ebSPyun YongHyeon 33199bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 33209bce9009SGleb Smirnoff smb->rx_crcerrs + smb->rx_lenerrs + 3321d68875ebSPyun YongHyeon smb->rx_runts + smb->rx_pkts_truncated + 3322d68875ebSPyun YongHyeon smb->rx_fifo_oflows + smb->rx_rrs_errs + 33239bce9009SGleb Smirnoff smb->rx_alignerrs); 3324d68875ebSPyun YongHyeon 3325d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 3326d68875ebSPyun YongHyeon /* Update done, clear. */ 3327d68875ebSPyun YongHyeon smb->updated = 0; 3328d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 3329d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 3330d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3331d68875ebSPyun YongHyeon } 3332d68875ebSPyun YongHyeon } 3333d68875ebSPyun YongHyeon 3334d68875ebSPyun YongHyeon static int 3335d68875ebSPyun YongHyeon alc_intr(void *arg) 3336d68875ebSPyun YongHyeon { 3337d68875ebSPyun YongHyeon struct alc_softc *sc; 3338d68875ebSPyun YongHyeon uint32_t status; 3339d68875ebSPyun YongHyeon 3340d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 3341d68875ebSPyun YongHyeon 3342d68875ebSPyun YongHyeon status = CSR_READ_4(sc, ALC_INTR_STATUS); 3343d68875ebSPyun YongHyeon if ((status & ALC_INTRS) == 0) 3344d68875ebSPyun YongHyeon return (FILTER_STRAY); 3345d68875ebSPyun YongHyeon /* Disable interrupts. */ 3346d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, INTR_DIS_INT); 3347d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task); 3348d68875ebSPyun YongHyeon 3349d68875ebSPyun YongHyeon return (FILTER_HANDLED); 3350d68875ebSPyun YongHyeon } 3351d68875ebSPyun YongHyeon 3352d68875ebSPyun YongHyeon static void 3353d68875ebSPyun YongHyeon alc_int_task(void *arg, int pending) 3354d68875ebSPyun YongHyeon { 3355d68875ebSPyun YongHyeon struct alc_softc *sc; 3356d68875ebSPyun YongHyeon struct ifnet *ifp; 3357d68875ebSPyun YongHyeon uint32_t status; 3358d68875ebSPyun YongHyeon int more; 3359d68875ebSPyun YongHyeon 3360d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 3361d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3362d68875ebSPyun YongHyeon 3363d68875ebSPyun YongHyeon status = CSR_READ_4(sc, ALC_INTR_STATUS); 33643b33d630SJohn Baldwin ALC_LOCK(sc); 33657e86a37eSPyun YongHyeon if (sc->alc_morework != 0) { 33667e86a37eSPyun YongHyeon sc->alc_morework = 0; 3367d68875ebSPyun YongHyeon status |= INTR_RX_PKT; 33687e86a37eSPyun YongHyeon } 3369d68875ebSPyun YongHyeon if ((status & ALC_INTRS) == 0) 3370d68875ebSPyun YongHyeon goto done; 3371d68875ebSPyun YongHyeon 3372d68875ebSPyun YongHyeon /* Acknowledge interrupts but still disable interrupts. */ 3373d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, status | INTR_DIS_INT); 3374d68875ebSPyun YongHyeon 3375d68875ebSPyun YongHyeon more = 0; 3376d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 3377d68875ebSPyun YongHyeon if ((status & INTR_RX_PKT) != 0) { 3378d68875ebSPyun YongHyeon more = alc_rxintr(sc, sc->alc_process_limit); 3379d68875ebSPyun YongHyeon if (more == EAGAIN) 33807e86a37eSPyun YongHyeon sc->alc_morework = 1; 3381d68875ebSPyun YongHyeon else if (more == EIO) { 3382d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3383d68875ebSPyun YongHyeon alc_init_locked(sc); 3384d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3385d68875ebSPyun YongHyeon return; 3386d68875ebSPyun YongHyeon } 3387d68875ebSPyun YongHyeon } 3388d68875ebSPyun YongHyeon if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | 3389d68875ebSPyun YongHyeon INTR_TXQ_TO_RST)) != 0) { 3390d68875ebSPyun YongHyeon if ((status & INTR_DMA_RD_TO_RST) != 0) 3391d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3392d68875ebSPyun YongHyeon "DMA read error! -- resetting\n"); 3393d68875ebSPyun YongHyeon if ((status & INTR_DMA_WR_TO_RST) != 0) 3394d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3395d68875ebSPyun YongHyeon "DMA write error! -- resetting\n"); 3396d68875ebSPyun YongHyeon if ((status & INTR_TXQ_TO_RST) != 0) 3397d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3398d68875ebSPyun YongHyeon "TxQ reset! -- resetting\n"); 3399d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3400d68875ebSPyun YongHyeon alc_init_locked(sc); 3401d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3402d68875ebSPyun YongHyeon return; 3403d68875ebSPyun YongHyeon } 3404d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 3405d68875ebSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 34063b33d630SJohn Baldwin alc_start_locked(ifp); 3407d68875ebSPyun YongHyeon } 3408d68875ebSPyun YongHyeon 3409d68875ebSPyun YongHyeon if (more == EAGAIN || 3410d68875ebSPyun YongHyeon (CSR_READ_4(sc, ALC_INTR_STATUS) & ALC_INTRS) != 0) { 34113b33d630SJohn Baldwin ALC_UNLOCK(sc); 3412d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task); 3413d68875ebSPyun YongHyeon return; 3414d68875ebSPyun YongHyeon } 3415d68875ebSPyun YongHyeon 3416d68875ebSPyun YongHyeon done: 3417d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 3418d68875ebSPyun YongHyeon /* Re-enable interrupts if we're running. */ 3419d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0x7FFFFFFF); 3420d68875ebSPyun YongHyeon } 34213b33d630SJohn Baldwin ALC_UNLOCK(sc); 3422d68875ebSPyun YongHyeon } 3423d68875ebSPyun YongHyeon 3424d68875ebSPyun YongHyeon static void 3425d68875ebSPyun YongHyeon alc_txeof(struct alc_softc *sc) 3426d68875ebSPyun YongHyeon { 3427d68875ebSPyun YongHyeon struct ifnet *ifp; 3428d68875ebSPyun YongHyeon struct alc_txdesc *txd; 3429d68875ebSPyun YongHyeon uint32_t cons, prod; 3430d68875ebSPyun YongHyeon int prog; 3431d68875ebSPyun YongHyeon 3432d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3433d68875ebSPyun YongHyeon 3434d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3435d68875ebSPyun YongHyeon 3436d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt == 0) 3437d68875ebSPyun YongHyeon return; 3438d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 3439d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_POSTWRITE); 3440d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) { 3441d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, 3442d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_POSTREAD); 3443d68875ebSPyun YongHyeon prod = sc->alc_rdata.alc_cmb->cons; 3444b624ef0aSPyun YongHyeon } else { 3445b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 3446b624ef0aSPyun YongHyeon prod = CSR_READ_2(sc, ALC_MBOX_TD_PRI0_CONS_IDX); 3447b624ef0aSPyun YongHyeon else { 3448d68875ebSPyun YongHyeon prod = CSR_READ_4(sc, ALC_MBOX_TD_CONS_IDX); 3449d68875ebSPyun YongHyeon /* Assume we're using normal Tx priority queue. */ 3450d68875ebSPyun YongHyeon prod = (prod & MBOX_TD_CONS_LO_IDX_MASK) >> 3451d68875ebSPyun YongHyeon MBOX_TD_CONS_LO_IDX_SHIFT; 3452b624ef0aSPyun YongHyeon } 3453b624ef0aSPyun YongHyeon } 3454d68875ebSPyun YongHyeon cons = sc->alc_cdata.alc_tx_cons; 3455d68875ebSPyun YongHyeon /* 3456d68875ebSPyun YongHyeon * Go through our Tx list and free mbufs for those 3457d68875ebSPyun YongHyeon * frames which have been transmitted. 3458d68875ebSPyun YongHyeon */ 3459d68875ebSPyun YongHyeon for (prog = 0; cons != prod; prog++, 3460d68875ebSPyun YongHyeon ALC_DESC_INC(cons, ALC_TX_RING_CNT)) { 3461d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt <= 0) 3462d68875ebSPyun YongHyeon break; 3463d68875ebSPyun YongHyeon prog++; 3464d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 3465d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt--; 3466d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[cons]; 3467d68875ebSPyun YongHyeon if (txd->tx_m != NULL) { 3468d68875ebSPyun YongHyeon /* Reclaim transmitted mbufs. */ 3469d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, 3470d68875ebSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 3471d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, 3472d68875ebSPyun YongHyeon txd->tx_dmamap); 3473d68875ebSPyun YongHyeon m_freem(txd->tx_m); 3474d68875ebSPyun YongHyeon txd->tx_m = NULL; 3475d68875ebSPyun YongHyeon } 3476d68875ebSPyun YongHyeon } 3477d68875ebSPyun YongHyeon 3478d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) 3479d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, 3480d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_PREREAD); 3481d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cons = cons; 3482d68875ebSPyun YongHyeon /* 3483d68875ebSPyun YongHyeon * Unarm watchdog timer only when there is no pending 3484d68875ebSPyun YongHyeon * frames in Tx queue. 3485d68875ebSPyun YongHyeon */ 3486d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt == 0) 3487d68875ebSPyun YongHyeon sc->alc_watchdog_timer = 0; 3488d68875ebSPyun YongHyeon } 3489d68875ebSPyun YongHyeon 3490d68875ebSPyun YongHyeon static int 3491d68875ebSPyun YongHyeon alc_newbuf(struct alc_softc *sc, struct alc_rxdesc *rxd) 3492d68875ebSPyun YongHyeon { 3493d68875ebSPyun YongHyeon struct mbuf *m; 3494d68875ebSPyun YongHyeon bus_dma_segment_t segs[1]; 3495d68875ebSPyun YongHyeon bus_dmamap_t map; 3496d68875ebSPyun YongHyeon int nsegs; 3497d68875ebSPyun YongHyeon 3498c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 3499d68875ebSPyun YongHyeon if (m == NULL) 3500d68875ebSPyun YongHyeon return (ENOBUFS); 3501d68875ebSPyun YongHyeon m->m_len = m->m_pkthdr.len = RX_BUF_SIZE_MAX; 3502d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3503d68875ebSPyun YongHyeon m_adj(m, sizeof(uint64_t)); 3504d68875ebSPyun YongHyeon #endif 3505d68875ebSPyun YongHyeon 3506d68875ebSPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_rx_tag, 3507d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap, m, segs, &nsegs, 0) != 0) { 3508d68875ebSPyun YongHyeon m_freem(m); 3509d68875ebSPyun YongHyeon return (ENOBUFS); 3510d68875ebSPyun YongHyeon } 3511d68875ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 3512d68875ebSPyun YongHyeon 3513d68875ebSPyun YongHyeon if (rxd->rx_m != NULL) { 3514d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap, 3515d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD); 3516d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap); 3517d68875ebSPyun YongHyeon } 3518d68875ebSPyun YongHyeon map = rxd->rx_dmamap; 3519d68875ebSPyun YongHyeon rxd->rx_dmamap = sc->alc_cdata.alc_rx_sparemap; 3520d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap = map; 3521d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap, 3522d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD); 3523d68875ebSPyun YongHyeon rxd->rx_m = m; 3524d68875ebSPyun YongHyeon rxd->rx_desc->addr = htole64(segs[0].ds_addr); 3525d68875ebSPyun YongHyeon return (0); 3526d68875ebSPyun YongHyeon } 3527d68875ebSPyun YongHyeon 3528d68875ebSPyun YongHyeon static int 3529d68875ebSPyun YongHyeon alc_rxintr(struct alc_softc *sc, int count) 3530d68875ebSPyun YongHyeon { 3531d68875ebSPyun YongHyeon struct ifnet *ifp; 3532d68875ebSPyun YongHyeon struct rx_rdesc *rrd; 3533d68875ebSPyun YongHyeon uint32_t nsegs, status; 3534d68875ebSPyun YongHyeon int rr_cons, prog; 3535d68875ebSPyun YongHyeon 3536d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 3537d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 3538d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3539d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 3540d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_POSTWRITE); 3541d68875ebSPyun YongHyeon rr_cons = sc->alc_cdata.alc_rr_cons; 3542d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3543d68875ebSPyun YongHyeon for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;) { 3544d68875ebSPyun YongHyeon if (count-- <= 0) 3545d68875ebSPyun YongHyeon break; 3546d68875ebSPyun YongHyeon rrd = &sc->alc_rdata.alc_rr_ring[rr_cons]; 3547d68875ebSPyun YongHyeon status = le32toh(rrd->status); 3548d68875ebSPyun YongHyeon if ((status & RRD_VALID) == 0) 3549d68875ebSPyun YongHyeon break; 3550d68875ebSPyun YongHyeon nsegs = RRD_RD_CNT(le32toh(rrd->rdinfo)); 3551d68875ebSPyun YongHyeon if (nsegs == 0) { 3552d68875ebSPyun YongHyeon /* This should not happen! */ 3553d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3554d68875ebSPyun YongHyeon "unexpected segment count -- resetting\n"); 3555d68875ebSPyun YongHyeon return (EIO); 3556d68875ebSPyun YongHyeon } 3557d68875ebSPyun YongHyeon alc_rxeof(sc, rrd); 3558d68875ebSPyun YongHyeon /* Clear Rx return status. */ 3559d68875ebSPyun YongHyeon rrd->status = 0; 3560d68875ebSPyun YongHyeon ALC_DESC_INC(rr_cons, ALC_RR_RING_CNT); 3561d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons += nsegs; 3562d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons %= ALC_RR_RING_CNT; 3563d68875ebSPyun YongHyeon prog += nsegs; 3564d68875ebSPyun YongHyeon } 3565d68875ebSPyun YongHyeon 3566d68875ebSPyun YongHyeon if (prog > 0) { 3567d68875ebSPyun YongHyeon /* Update the consumer index. */ 3568d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_cons = rr_cons; 3569d68875ebSPyun YongHyeon /* Sync Rx return descriptors. */ 3570d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 3571d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 3572d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3573d68875ebSPyun YongHyeon /* 3574d68875ebSPyun YongHyeon * Sync updated Rx descriptors such that controller see 3575d68875ebSPyun YongHyeon * modified buffer addresses. 3576d68875ebSPyun YongHyeon */ 3577d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 3578d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE); 3579d68875ebSPyun YongHyeon /* 3580d68875ebSPyun YongHyeon * Let controller know availability of new Rx buffers. 3581d68875ebSPyun YongHyeon * Since alc(4) use RXQ_CFG_RD_BURST_DEFAULT descriptors 3582d68875ebSPyun YongHyeon * it may be possible to update ALC_MBOX_RD0_PROD_IDX 3583d68875ebSPyun YongHyeon * only when Rx buffer pre-fetching is required. In 3584d68875ebSPyun YongHyeon * addition we already set ALC_RX_RD_FREE_THRESH to 3585d68875ebSPyun YongHyeon * RX_RD_FREE_THRESH_LO_DEFAULT descriptors. However 3586d68875ebSPyun YongHyeon * it still seems that pre-fetching needs more 3587d68875ebSPyun YongHyeon * experimentation. 3588d68875ebSPyun YongHyeon */ 3589b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 3590b624ef0aSPyun YongHyeon CSR_WRITE_2(sc, ALC_MBOX_RD0_PROD_IDX, 3591b624ef0aSPyun YongHyeon (uint16_t)sc->alc_cdata.alc_rx_cons); 3592b624ef0aSPyun YongHyeon else 3593d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, 3594d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons); 3595d68875ebSPyun YongHyeon } 3596d68875ebSPyun YongHyeon 3597d68875ebSPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 3598d68875ebSPyun YongHyeon } 3599d68875ebSPyun YongHyeon 3600d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3601d68875ebSPyun YongHyeon static struct mbuf * 3602d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *ifp, struct mbuf *m) 3603d68875ebSPyun YongHyeon { 3604d68875ebSPyun YongHyeon struct mbuf *n; 3605d68875ebSPyun YongHyeon int i; 3606d68875ebSPyun YongHyeon uint16_t *src, *dst; 3607d68875ebSPyun YongHyeon 3608d68875ebSPyun YongHyeon src = mtod(m, uint16_t *); 3609d68875ebSPyun YongHyeon dst = src - 3; 3610d68875ebSPyun YongHyeon 3611d68875ebSPyun YongHyeon if (m->m_next == NULL) { 3612d68875ebSPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 3613d68875ebSPyun YongHyeon *dst++ = *src++; 3614d68875ebSPyun YongHyeon m->m_data -= 6; 3615d68875ebSPyun YongHyeon return (m); 3616d68875ebSPyun YongHyeon } 3617d68875ebSPyun YongHyeon /* 3618d68875ebSPyun YongHyeon * Append a new mbuf to received mbuf chain and copy ethernet 3619d68875ebSPyun YongHyeon * header from the mbuf chain. This can save lots of CPU 3620d68875ebSPyun YongHyeon * cycles for jumbo frame. 3621d68875ebSPyun YongHyeon */ 3622c6499eccSGleb Smirnoff MGETHDR(n, M_NOWAIT, MT_DATA); 3623d68875ebSPyun YongHyeon if (n == NULL) { 36249bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 3625d68875ebSPyun YongHyeon m_freem(m); 3626d68875ebSPyun YongHyeon return (NULL); 3627d68875ebSPyun YongHyeon } 3628d68875ebSPyun YongHyeon bcopy(m->m_data, n->m_data, ETHER_HDR_LEN); 3629d68875ebSPyun YongHyeon m->m_data += ETHER_HDR_LEN; 3630d68875ebSPyun YongHyeon m->m_len -= ETHER_HDR_LEN; 3631d68875ebSPyun YongHyeon n->m_len = ETHER_HDR_LEN; 3632d68875ebSPyun YongHyeon M_MOVE_PKTHDR(n, m); 3633d68875ebSPyun YongHyeon n->m_next = m; 3634d68875ebSPyun YongHyeon return (n); 3635d68875ebSPyun YongHyeon } 3636d68875ebSPyun YongHyeon #endif 3637d68875ebSPyun YongHyeon 3638d68875ebSPyun YongHyeon /* Receive a frame. */ 3639d68875ebSPyun YongHyeon static void 3640d68875ebSPyun YongHyeon alc_rxeof(struct alc_softc *sc, struct rx_rdesc *rrd) 3641d68875ebSPyun YongHyeon { 3642d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 3643d68875ebSPyun YongHyeon struct ifnet *ifp; 3644d68875ebSPyun YongHyeon struct mbuf *mp, *m; 3645d68875ebSPyun YongHyeon uint32_t rdinfo, status, vtag; 3646d68875ebSPyun YongHyeon int count, nsegs, rx_cons; 3647d68875ebSPyun YongHyeon 3648d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3649d68875ebSPyun YongHyeon status = le32toh(rrd->status); 3650d68875ebSPyun YongHyeon rdinfo = le32toh(rrd->rdinfo); 3651d68875ebSPyun YongHyeon rx_cons = RRD_RD_IDX(rdinfo); 3652d68875ebSPyun YongHyeon nsegs = RRD_RD_CNT(rdinfo); 3653d68875ebSPyun YongHyeon 3654d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxlen = RRD_BYTES(status); 3655d68875ebSPyun YongHyeon if ((status & (RRD_ERR_SUM | RRD_ERR_LENGTH)) != 0) { 3656d68875ebSPyun YongHyeon /* 3657d68875ebSPyun YongHyeon * We want to pass the following frames to upper 3658d68875ebSPyun YongHyeon * layer regardless of error status of Rx return 3659d68875ebSPyun YongHyeon * ring. 3660d68875ebSPyun YongHyeon * 3661d68875ebSPyun YongHyeon * o IP/TCP/UDP checksum is bad. 3662d68875ebSPyun YongHyeon * o frame length and protocol specific length 3663d68875ebSPyun YongHyeon * does not match. 3664d68875ebSPyun YongHyeon * 3665d68875ebSPyun YongHyeon * Force network stack compute checksum for 3666d68875ebSPyun YongHyeon * errored frames. 3667d68875ebSPyun YongHyeon */ 3668d68875ebSPyun YongHyeon status |= RRD_TCP_UDPCSUM_NOK | RRD_IPCSUM_NOK; 36699ed03f02SXin LI if ((status & (RRD_ERR_CRC | RRD_ERR_ALIGN | 36709ed03f02SXin LI RRD_ERR_TRUNC | RRD_ERR_RUNT)) != 0) 3671d68875ebSPyun YongHyeon return; 3672d68875ebSPyun YongHyeon } 3673d68875ebSPyun YongHyeon 3674d68875ebSPyun YongHyeon for (count = 0; count < nsegs; count++, 3675d68875ebSPyun YongHyeon ALC_DESC_INC(rx_cons, ALC_RX_RING_CNT)) { 3676d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[rx_cons]; 3677d68875ebSPyun YongHyeon mp = rxd->rx_m; 3678d68875ebSPyun YongHyeon /* Add a new receive buffer to the ring. */ 3679d68875ebSPyun YongHyeon if (alc_newbuf(sc, rxd) != 0) { 36809bce9009SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 3681d68875ebSPyun YongHyeon /* Reuse Rx buffers. */ 3682d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead != NULL) 3683d68875ebSPyun YongHyeon m_freem(sc->alc_cdata.alc_rxhead); 3684d68875ebSPyun YongHyeon break; 3685d68875ebSPyun YongHyeon } 3686d68875ebSPyun YongHyeon 3687d68875ebSPyun YongHyeon /* 3688d68875ebSPyun YongHyeon * Assume we've received a full sized frame. 3689d68875ebSPyun YongHyeon * Actual size is fixed when we encounter the end of 3690d68875ebSPyun YongHyeon * multi-segmented frame. 3691d68875ebSPyun YongHyeon */ 3692d68875ebSPyun YongHyeon mp->m_len = sc->alc_buf_size; 3693d68875ebSPyun YongHyeon 3694d68875ebSPyun YongHyeon /* Chain received mbufs. */ 3695d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead == NULL) { 3696d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxhead = mp; 3697d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = mp; 3698d68875ebSPyun YongHyeon } else { 3699d68875ebSPyun YongHyeon mp->m_flags &= ~M_PKTHDR; 3700d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxprev_tail = 3701d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail; 3702d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_next = mp; 3703d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = mp; 3704d68875ebSPyun YongHyeon } 3705d68875ebSPyun YongHyeon 3706d68875ebSPyun YongHyeon if (count == nsegs - 1) { 3707d68875ebSPyun YongHyeon /* Last desc. for this frame. */ 3708d68875ebSPyun YongHyeon m = sc->alc_cdata.alc_rxhead; 3709d68875ebSPyun YongHyeon m->m_flags |= M_PKTHDR; 3710d68875ebSPyun YongHyeon /* 3711d68875ebSPyun YongHyeon * It seems that L1C/L2C controller has no way 3712d68875ebSPyun YongHyeon * to tell hardware to strip CRC bytes. 3713d68875ebSPyun YongHyeon */ 3714d68875ebSPyun YongHyeon m->m_pkthdr.len = 3715d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxlen - ETHER_CRC_LEN; 3716d68875ebSPyun YongHyeon if (nsegs > 1) { 3717d68875ebSPyun YongHyeon /* Set last mbuf size. */ 3718d68875ebSPyun YongHyeon mp->m_len = sc->alc_cdata.alc_rxlen - 3719d68875ebSPyun YongHyeon (nsegs - 1) * sc->alc_buf_size; 3720d68875ebSPyun YongHyeon /* Remove the CRC bytes in chained mbufs. */ 3721d68875ebSPyun YongHyeon if (mp->m_len <= ETHER_CRC_LEN) { 3722d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = 3723d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxprev_tail; 3724d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_len -= 3725d68875ebSPyun YongHyeon (ETHER_CRC_LEN - mp->m_len); 3726d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_next = NULL; 3727d68875ebSPyun YongHyeon m_freem(mp); 3728d68875ebSPyun YongHyeon } else { 3729d68875ebSPyun YongHyeon mp->m_len -= ETHER_CRC_LEN; 3730d68875ebSPyun YongHyeon } 3731d68875ebSPyun YongHyeon } else 3732d68875ebSPyun YongHyeon m->m_len = m->m_pkthdr.len; 3733d68875ebSPyun YongHyeon m->m_pkthdr.rcvif = ifp; 3734d68875ebSPyun YongHyeon /* 3735d68875ebSPyun YongHyeon * Due to hardware bugs, Rx checksum offloading 3736d68875ebSPyun YongHyeon * was intentionally disabled. 3737d68875ebSPyun YongHyeon */ 3738d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 3739d68875ebSPyun YongHyeon (status & RRD_VLAN_TAG) != 0) { 3740d68875ebSPyun YongHyeon vtag = RRD_VLAN(le32toh(rrd->vtag)); 3741d68875ebSPyun YongHyeon m->m_pkthdr.ether_vtag = ntohs(vtag); 3742d68875ebSPyun YongHyeon m->m_flags |= M_VLANTAG; 3743d68875ebSPyun YongHyeon } 3744d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3745d68875ebSPyun YongHyeon m = alc_fixup_rx(ifp, m); 3746d68875ebSPyun YongHyeon if (m != NULL) 3747d68875ebSPyun YongHyeon #endif 3748d68875ebSPyun YongHyeon { 3749d68875ebSPyun YongHyeon /* Pass it on. */ 37503b33d630SJohn Baldwin ALC_UNLOCK(sc); 3751d68875ebSPyun YongHyeon (*ifp->if_input)(ifp, m); 37523b33d630SJohn Baldwin ALC_LOCK(sc); 3753d68875ebSPyun YongHyeon } 3754d68875ebSPyun YongHyeon } 3755d68875ebSPyun YongHyeon } 3756d68875ebSPyun YongHyeon /* Reset mbuf chains. */ 3757d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 3758d68875ebSPyun YongHyeon } 3759d68875ebSPyun YongHyeon 3760d68875ebSPyun YongHyeon static void 3761d68875ebSPyun YongHyeon alc_tick(void *arg) 3762d68875ebSPyun YongHyeon { 3763d68875ebSPyun YongHyeon struct alc_softc *sc; 3764d68875ebSPyun YongHyeon struct mii_data *mii; 3765d68875ebSPyun YongHyeon 3766d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 3767d68875ebSPyun YongHyeon 3768d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3769d68875ebSPyun YongHyeon 3770d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 3771d68875ebSPyun YongHyeon mii_tick(mii); 3772d68875ebSPyun YongHyeon alc_stats_update(sc); 3773d68875ebSPyun YongHyeon /* 3774d68875ebSPyun YongHyeon * alc(4) does not rely on Tx completion interrupts to reclaim 3775d68875ebSPyun YongHyeon * transferred buffers. Instead Tx completion interrupts are 3776d68875ebSPyun YongHyeon * used to hint for scheduling Tx task. So it's necessary to 3777d68875ebSPyun YongHyeon * release transmitted buffers by kicking Tx completion 3778d68875ebSPyun YongHyeon * handler. This limits the maximum reclamation delay to a hz. 3779d68875ebSPyun YongHyeon */ 3780d68875ebSPyun YongHyeon alc_txeof(sc); 3781d68875ebSPyun YongHyeon alc_watchdog(sc); 3782d68875ebSPyun YongHyeon callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc); 3783d68875ebSPyun YongHyeon } 3784d68875ebSPyun YongHyeon 3785d68875ebSPyun YongHyeon static void 3786b624ef0aSPyun YongHyeon alc_osc_reset(struct alc_softc *sc) 3787d68875ebSPyun YongHyeon { 3788d68875ebSPyun YongHyeon uint32_t reg; 3789b624ef0aSPyun YongHyeon 3790b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC3); 3791b624ef0aSPyun YongHyeon reg &= ~MISC3_25M_BY_SW; 3792b624ef0aSPyun YongHyeon reg |= MISC3_25M_NOTO_INTNL; 3793b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC3, reg); 3794b624ef0aSPyun YongHyeon 3795b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC); 3796b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) >= AR816X_REV_B0) { 3797b624ef0aSPyun YongHyeon /* 3798b624ef0aSPyun YongHyeon * Restore over-current protection default value. 3799b624ef0aSPyun YongHyeon * This value could be reset by MAC reset. 3800b624ef0aSPyun YongHyeon */ 3801b624ef0aSPyun YongHyeon reg &= ~MISC_PSW_OCP_MASK; 3802b624ef0aSPyun YongHyeon reg |= (MISC_PSW_OCP_DEFAULT << MISC_PSW_OCP_SHIFT); 3803b624ef0aSPyun YongHyeon reg &= ~MISC_INTNLOSC_OPEN; 3804b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg); 3805b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg | MISC_INTNLOSC_OPEN); 3806b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC2); 3807b624ef0aSPyun YongHyeon reg &= ~MISC2_CALB_START; 3808b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC2, reg); 3809b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC2, reg | MISC2_CALB_START); 3810b624ef0aSPyun YongHyeon 3811b624ef0aSPyun YongHyeon } else { 3812b624ef0aSPyun YongHyeon reg &= ~MISC_INTNLOSC_OPEN; 3813b624ef0aSPyun YongHyeon /* Disable isolate for revision A devices. */ 3814b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1) 3815b624ef0aSPyun YongHyeon reg &= ~MISC_ISO_ENB; 3816b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg | MISC_INTNLOSC_OPEN); 3817b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg); 3818b624ef0aSPyun YongHyeon } 3819b624ef0aSPyun YongHyeon 3820b624ef0aSPyun YongHyeon DELAY(20); 3821b624ef0aSPyun YongHyeon } 3822b624ef0aSPyun YongHyeon 3823b624ef0aSPyun YongHyeon static void 3824b624ef0aSPyun YongHyeon alc_reset(struct alc_softc *sc) 3825b624ef0aSPyun YongHyeon { 3826b624ef0aSPyun YongHyeon uint32_t pmcfg, reg; 3827d68875ebSPyun YongHyeon int i; 3828d68875ebSPyun YongHyeon 3829b624ef0aSPyun YongHyeon pmcfg = 0; 3830b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 3831b624ef0aSPyun YongHyeon /* Reset workaround. */ 3832b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, 1); 3833b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 && 3834b624ef0aSPyun YongHyeon (sc->alc_rev & 0x01) != 0) { 3835b624ef0aSPyun YongHyeon /* Disable L0s/L1s before reset. */ 3836b624ef0aSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 3837b624ef0aSPyun YongHyeon if ((pmcfg & (PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB)) 3838b624ef0aSPyun YongHyeon != 0) { 3839b624ef0aSPyun YongHyeon pmcfg &= ~(PM_CFG_ASPM_L0S_ENB | 3840b624ef0aSPyun YongHyeon PM_CFG_ASPM_L1_ENB); 3841b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 3842b624ef0aSPyun YongHyeon } 3843b624ef0aSPyun YongHyeon } 3844b624ef0aSPyun YongHyeon } 3845b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MASTER_CFG); 38462f70cceaSPyun YongHyeon reg |= MASTER_OOB_DIS_OFF | MASTER_RESET; 38472f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, reg); 3848b624ef0aSPyun YongHyeon 3849b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 3850b624ef0aSPyun YongHyeon for (i = ALC_RESET_TIMEOUT; i > 0; i--) { 3851b624ef0aSPyun YongHyeon DELAY(10); 3852b624ef0aSPyun YongHyeon if (CSR_READ_4(sc, ALC_MBOX_RD0_PROD_IDX) == 0) 3853b624ef0aSPyun YongHyeon break; 3854b624ef0aSPyun YongHyeon } 3855b624ef0aSPyun YongHyeon if (i == 0) 3856b624ef0aSPyun YongHyeon device_printf(sc->alc_dev, "MAC reset timeout!\n"); 3857b624ef0aSPyun YongHyeon } 3858d68875ebSPyun YongHyeon for (i = ALC_RESET_TIMEOUT; i > 0; i--) { 3859d68875ebSPyun YongHyeon DELAY(10); 3860d68875ebSPyun YongHyeon if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_RESET) == 0) 3861d68875ebSPyun YongHyeon break; 3862d68875ebSPyun YongHyeon } 3863d68875ebSPyun YongHyeon if (i == 0) 3864d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "master reset timeout!\n"); 3865d68875ebSPyun YongHyeon 3866d68875ebSPyun YongHyeon for (i = ALC_RESET_TIMEOUT; i > 0; i--) { 3867b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_IDLE_STATUS); 3868b624ef0aSPyun YongHyeon if ((reg & (IDLE_STATUS_RXMAC | IDLE_STATUS_TXMAC | 3869b624ef0aSPyun YongHyeon IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0) 3870d68875ebSPyun YongHyeon break; 3871d68875ebSPyun YongHyeon DELAY(10); 3872d68875ebSPyun YongHyeon } 3873d68875ebSPyun YongHyeon if (i == 0) 3874d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "reset timeout(0x%08x)!\n", reg); 3875b624ef0aSPyun YongHyeon 3876b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 3877b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1 && 3878b624ef0aSPyun YongHyeon (sc->alc_rev & 0x01) != 0) { 3879b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MASTER_CFG); 3880b624ef0aSPyun YongHyeon reg |= MASTER_CLK_SEL_DIS; 3881b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, reg); 3882b624ef0aSPyun YongHyeon /* Restore L0s/L1s config. */ 3883b624ef0aSPyun YongHyeon if ((pmcfg & (PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB)) 3884b624ef0aSPyun YongHyeon != 0) 3885b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 3886b624ef0aSPyun YongHyeon } 3887b624ef0aSPyun YongHyeon 3888b624ef0aSPyun YongHyeon alc_osc_reset(sc); 3889b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC3); 3890b624ef0aSPyun YongHyeon reg &= ~MISC3_25M_BY_SW; 3891b624ef0aSPyun YongHyeon reg |= MISC3_25M_NOTO_INTNL; 3892b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC3, reg); 3893b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MISC); 3894b624ef0aSPyun YongHyeon reg &= ~MISC_INTNLOSC_OPEN; 3895b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) <= AR816X_REV_A1) 3896b624ef0aSPyun YongHyeon reg &= ~MISC_ISO_ENB; 3897b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_MISC, reg); 3898b624ef0aSPyun YongHyeon DELAY(20); 3899b624ef0aSPyun YongHyeon } 3900b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 || 3901b624ef0aSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B || 3902b624ef0aSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2) 3903b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_SERDES_LOCK, 3904b624ef0aSPyun YongHyeon CSR_READ_4(sc, ALC_SERDES_LOCK) | SERDES_MAC_CLK_SLOWDOWN | 3905b624ef0aSPyun YongHyeon SERDES_PHY_CLK_SLOWDOWN); 3906d68875ebSPyun YongHyeon } 3907d68875ebSPyun YongHyeon 3908d68875ebSPyun YongHyeon static void 3909d68875ebSPyun YongHyeon alc_init(void *xsc) 3910d68875ebSPyun YongHyeon { 3911d68875ebSPyun YongHyeon struct alc_softc *sc; 3912d68875ebSPyun YongHyeon 3913d68875ebSPyun YongHyeon sc = (struct alc_softc *)xsc; 3914d68875ebSPyun YongHyeon ALC_LOCK(sc); 3915d68875ebSPyun YongHyeon alc_init_locked(sc); 3916d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 3917d68875ebSPyun YongHyeon } 3918d68875ebSPyun YongHyeon 3919d68875ebSPyun YongHyeon static void 3920d68875ebSPyun YongHyeon alc_init_locked(struct alc_softc *sc) 3921d68875ebSPyun YongHyeon { 3922d68875ebSPyun YongHyeon struct ifnet *ifp; 3923d68875ebSPyun YongHyeon struct mii_data *mii; 3924d68875ebSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 3925d68875ebSPyun YongHyeon bus_addr_t paddr; 3926d68875ebSPyun YongHyeon uint32_t reg, rxf_hi, rxf_lo; 3927d68875ebSPyun YongHyeon 3928d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3929d68875ebSPyun YongHyeon 3930d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3931d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 3932d68875ebSPyun YongHyeon 3933d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3934d68875ebSPyun YongHyeon return; 3935d68875ebSPyun YongHyeon /* 3936d68875ebSPyun YongHyeon * Cancel any pending I/O. 3937d68875ebSPyun YongHyeon */ 3938d68875ebSPyun YongHyeon alc_stop(sc); 3939d68875ebSPyun YongHyeon /* 3940d68875ebSPyun YongHyeon * Reset the chip to a known state. 3941d68875ebSPyun YongHyeon */ 3942d68875ebSPyun YongHyeon alc_reset(sc); 3943d68875ebSPyun YongHyeon 3944d68875ebSPyun YongHyeon /* Initialize Rx descriptors. */ 3945d68875ebSPyun YongHyeon if (alc_init_rx_ring(sc) != 0) { 3946d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "no memory for Rx buffers.\n"); 3947d68875ebSPyun YongHyeon alc_stop(sc); 3948d68875ebSPyun YongHyeon return; 3949d68875ebSPyun YongHyeon } 3950d68875ebSPyun YongHyeon alc_init_rr_ring(sc); 3951d68875ebSPyun YongHyeon alc_init_tx_ring(sc); 3952d68875ebSPyun YongHyeon alc_init_cmb(sc); 3953d68875ebSPyun YongHyeon alc_init_smb(sc); 3954d68875ebSPyun YongHyeon 3955c27d7a76SPyun YongHyeon /* Enable all clocks. */ 3956b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 3957b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_CLK_GATING_CFG, CLK_GATING_DMAW_ENB | 3958b624ef0aSPyun YongHyeon CLK_GATING_DMAR_ENB | CLK_GATING_TXQ_ENB | 3959b624ef0aSPyun YongHyeon CLK_GATING_RXQ_ENB | CLK_GATING_TXMAC_ENB | 3960b624ef0aSPyun YongHyeon CLK_GATING_RXMAC_ENB); 3961b624ef0aSPyun YongHyeon if (AR816X_REV(sc->alc_rev) >= AR816X_REV_B0) 3962b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_IDLE_DECISN_TIMER, 3963b624ef0aSPyun YongHyeon IDLE_DECISN_TIMER_DEFAULT_1MS); 3964b624ef0aSPyun YongHyeon } else 3965c27d7a76SPyun YongHyeon CSR_WRITE_4(sc, ALC_CLK_GATING_CFG, 0); 3966c27d7a76SPyun YongHyeon 3967d68875ebSPyun YongHyeon /* Reprogram the station address. */ 3968d68875ebSPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 3969d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PAR0, 3970d68875ebSPyun YongHyeon eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]); 3971d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PAR1, eaddr[0] << 8 | eaddr[1]); 3972d68875ebSPyun YongHyeon /* 3973d68875ebSPyun YongHyeon * Clear WOL status and disable all WOL feature as WOL 3974d68875ebSPyun YongHyeon * would interfere Rx operation under normal environments. 3975d68875ebSPyun YongHyeon */ 3976d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_WOL_CFG); 3977d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 3978d68875ebSPyun YongHyeon /* Set Tx descriptor base addresses. */ 3979d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_tx_ring_paddr; 3980d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TX_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 3981d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TDL_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 3982d68875ebSPyun YongHyeon /* We don't use high priority ring. */ 3983d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TDH_HEAD_ADDR_LO, 0); 3984d68875ebSPyun YongHyeon /* Set Tx descriptor counter. */ 3985d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TD_RING_CNT, 3986d68875ebSPyun YongHyeon (ALC_TX_RING_CNT << TD_RING_CNT_SHIFT) & TD_RING_CNT_MASK); 3987d68875ebSPyun YongHyeon /* Set Rx descriptor base addresses. */ 3988d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_rx_ring_paddr; 3989d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 3990d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 3991b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 3992d68875ebSPyun YongHyeon /* We use one Rx ring. */ 3993d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD1_HEAD_ADDR_LO, 0); 3994d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD2_HEAD_ADDR_LO, 0); 3995d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD3_HEAD_ADDR_LO, 0); 3996b624ef0aSPyun YongHyeon } 3997d68875ebSPyun YongHyeon /* Set Rx descriptor counter. */ 3998d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD_RING_CNT, 3999d68875ebSPyun YongHyeon (ALC_RX_RING_CNT << RD_RING_CNT_SHIFT) & RD_RING_CNT_MASK); 4000d68875ebSPyun YongHyeon 4001d68875ebSPyun YongHyeon /* 4002d68875ebSPyun YongHyeon * Let hardware split jumbo frames into alc_max_buf_sized chunks. 4003d68875ebSPyun YongHyeon * if it do not fit the buffer size. Rx return descriptor holds 4004d68875ebSPyun YongHyeon * a counter that indicates how many fragments were made by the 4005d68875ebSPyun YongHyeon * hardware. The buffer size should be multiple of 8 bytes. 4006d68875ebSPyun YongHyeon * Since hardware has limit on the size of buffer size, always 4007d68875ebSPyun YongHyeon * use the maximum value. 4008d68875ebSPyun YongHyeon * For strict-alignment architectures make sure to reduce buffer 4009d68875ebSPyun YongHyeon * size by 8 bytes to make room for alignment fixup. 4010d68875ebSPyun YongHyeon */ 4011d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 4012d68875ebSPyun YongHyeon sc->alc_buf_size = RX_BUF_SIZE_MAX - sizeof(uint64_t); 4013d68875ebSPyun YongHyeon #else 4014d68875ebSPyun YongHyeon sc->alc_buf_size = RX_BUF_SIZE_MAX; 4015d68875ebSPyun YongHyeon #endif 4016d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_BUF_SIZE, sc->alc_buf_size); 4017d68875ebSPyun YongHyeon 4018d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_rr_ring_paddr; 4019d68875ebSPyun YongHyeon /* Set Rx return descriptor base addresses. */ 4020d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 4021b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 4022d68875ebSPyun YongHyeon /* We use one Rx return ring. */ 4023d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD1_HEAD_ADDR_LO, 0); 4024d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD2_HEAD_ADDR_LO, 0); 4025d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD3_HEAD_ADDR_LO, 0); 4026b624ef0aSPyun YongHyeon } 4027d68875ebSPyun YongHyeon /* Set Rx return descriptor counter. */ 4028d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD_RING_CNT, 4029d68875ebSPyun YongHyeon (ALC_RR_RING_CNT << RRD_RING_CNT_SHIFT) & RRD_RING_CNT_MASK); 4030d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_cmb_paddr; 4031d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr)); 4032d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_smb_paddr; 4033d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 4034d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr)); 4035d68875ebSPyun YongHyeon 40362f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) { 40372f70cceaSPyun YongHyeon /* Reconfigure SRAM - Vendor magic. */ 40382f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_LEN, 0x000002A0); 40392f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_LEN, 0x00000100); 40402f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_ADDR, 0x029F0000); 40412f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_RD0_ADDR, 0x02BF02A0); 40422f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_ADDR, 0x03BF02C0); 40432f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_SRAM_TD_ADDR, 0x03DF03C0); 40442f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXF_WATER_MARK, 0x00000000); 40452f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD_DMA_CFG, 0x00000000); 40462f70cceaSPyun YongHyeon } 40472f70cceaSPyun YongHyeon 4048d68875ebSPyun YongHyeon /* Tell hardware that we're ready to load DMA blocks. */ 4049d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_BLOCK, DMA_BLOCK_LOAD); 4050d68875ebSPyun YongHyeon 4051d68875ebSPyun YongHyeon /* Configure interrupt moderation timer. */ 4052d68875ebSPyun YongHyeon reg = ALC_USECS(sc->alc_int_rx_mod) << IM_TIMER_RX_SHIFT; 4053b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) 4054d68875ebSPyun YongHyeon reg |= ALC_USECS(sc->alc_int_tx_mod) << IM_TIMER_TX_SHIFT; 4055d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_IM_TIMER, reg); 4056d68875ebSPyun YongHyeon /* 4057d68875ebSPyun YongHyeon * We don't want to automatic interrupt clear as task queue 4058d68875ebSPyun YongHyeon * for the interrupt should know interrupt status. 4059d68875ebSPyun YongHyeon */ 4060b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MASTER_CFG); 4061b624ef0aSPyun YongHyeon reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB); 4062b624ef0aSPyun YongHyeon reg |= MASTER_SA_TIMER_ENB; 4063d68875ebSPyun YongHyeon if (ALC_USECS(sc->alc_int_rx_mod) != 0) 4064d68875ebSPyun YongHyeon reg |= MASTER_IM_RX_TIMER_ENB; 4065b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0 && 4066b624ef0aSPyun YongHyeon ALC_USECS(sc->alc_int_tx_mod) != 0) 4067d68875ebSPyun YongHyeon reg |= MASTER_IM_TX_TIMER_ENB; 4068d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, reg); 4069d68875ebSPyun YongHyeon /* 4070d68875ebSPyun YongHyeon * Disable interrupt re-trigger timer. We don't want automatic 4071d68875ebSPyun YongHyeon * re-triggering of un-ACKed interrupts. 4072d68875ebSPyun YongHyeon */ 4073d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_RETRIG_TIMER, ALC_USECS(0)); 4074d68875ebSPyun YongHyeon /* Configure CMB. */ 4075b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 4076b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, ALC_TX_RING_CNT / 3); 4077b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, 4078b624ef0aSPyun YongHyeon ALC_USECS(sc->alc_int_tx_mod)); 4079b624ef0aSPyun YongHyeon } else { 4080a0bca955SPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) { 4081d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, 4); 4082d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(5000)); 4083a0bca955SPyun YongHyeon } else 4084d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(0)); 4085b624ef0aSPyun YongHyeon } 4086d68875ebSPyun YongHyeon /* 4087d68875ebSPyun YongHyeon * Hardware can be configured to issue SMB interrupt based 4088d68875ebSPyun YongHyeon * on programmed interval. Since there is a callout that is 4089d68875ebSPyun YongHyeon * invoked for every hz in driver we use that instead of 4090d68875ebSPyun YongHyeon * relying on periodic SMB interrupt. 4091d68875ebSPyun YongHyeon */ 4092d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_STAT_TIMER, ALC_USECS(0)); 4093d68875ebSPyun YongHyeon /* Clear MAC statistics. */ 4094d68875ebSPyun YongHyeon alc_stats_clear(sc); 4095d68875ebSPyun YongHyeon 4096d68875ebSPyun YongHyeon /* 4097d68875ebSPyun YongHyeon * Always use maximum frame size that controller can support. 4098d68875ebSPyun YongHyeon * Otherwise received frames that has larger frame length 4099d68875ebSPyun YongHyeon * than alc(4) MTU would be silently dropped in hardware. This 4100d68875ebSPyun YongHyeon * would make path-MTU discovery hard as sender wouldn't get 4101d68875ebSPyun YongHyeon * any responses from receiver. alc(4) supports 4102d68875ebSPyun YongHyeon * multi-fragmented frames on Rx path so it has no issue on 4103d68875ebSPyun YongHyeon * assembling fragmented frames. Using maximum frame size also 4104d68875ebSPyun YongHyeon * removes the need to reinitialize hardware when interface 4105d68875ebSPyun YongHyeon * MTU configuration was changed. 4106d68875ebSPyun YongHyeon * 4107d68875ebSPyun YongHyeon * Be conservative in what you do, be liberal in what you 4108d68875ebSPyun YongHyeon * accept from others - RFC 793. 4109d68875ebSPyun YongHyeon */ 41102f70cceaSPyun YongHyeon CSR_WRITE_4(sc, ALC_FRAME_SIZE, sc->alc_ident->max_framelen); 4111d68875ebSPyun YongHyeon 4112b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 4113d68875ebSPyun YongHyeon /* Disable header split(?) */ 4114d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_HDS_CFG, 0); 4115d68875ebSPyun YongHyeon 4116d68875ebSPyun YongHyeon /* Configure IPG/IFG parameters. */ 4117d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_IPG_IFG_CFG, 4118b624ef0aSPyun YongHyeon ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & 4119b624ef0aSPyun YongHyeon IPG_IFG_IPGT_MASK) | 4120b624ef0aSPyun YongHyeon ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & 4121b624ef0aSPyun YongHyeon IPG_IFG_MIFG_MASK) | 4122b624ef0aSPyun YongHyeon ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & 4123b624ef0aSPyun YongHyeon IPG_IFG_IPG1_MASK) | 4124b624ef0aSPyun YongHyeon ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & 4125b624ef0aSPyun YongHyeon IPG_IFG_IPG2_MASK)); 4126d68875ebSPyun YongHyeon /* Set parameters for half-duplex media. */ 4127d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_HDPX_CFG, 4128d68875ebSPyun YongHyeon ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) & 4129d68875ebSPyun YongHyeon HDPX_CFG_LCOL_MASK) | 4130d68875ebSPyun YongHyeon ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) & 4131d68875ebSPyun YongHyeon HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN | 4132d68875ebSPyun YongHyeon ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) & 4133d68875ebSPyun YongHyeon HDPX_CFG_ABEBT_MASK) | 4134d68875ebSPyun YongHyeon ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) & 4135d68875ebSPyun YongHyeon HDPX_CFG_JAMIPG_MASK)); 4136b624ef0aSPyun YongHyeon } 4137b624ef0aSPyun YongHyeon 4138d68875ebSPyun YongHyeon /* 4139d68875ebSPyun YongHyeon * Set TSO/checksum offload threshold. For frames that is 4140d68875ebSPyun YongHyeon * larger than this threshold, hardware wouldn't do 4141d68875ebSPyun YongHyeon * TSO/checksum offloading. 4142d68875ebSPyun YongHyeon */ 4143b624ef0aSPyun YongHyeon reg = (sc->alc_ident->max_framelen >> TSO_OFFLOAD_THRESH_UNIT_SHIFT) & 4144b624ef0aSPyun YongHyeon TSO_OFFLOAD_THRESH_MASK; 4145b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) 4146b624ef0aSPyun YongHyeon reg |= TSO_OFFLOAD_ERRLGPKT_DROP_ENB; 4147b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_TSO_OFFLOAD_THRESH, reg); 4148d68875ebSPyun YongHyeon /* Configure TxQ. */ 4149d68875ebSPyun YongHyeon reg = (alc_dma_burst[sc->alc_dma_rd_burst] << 4150d68875ebSPyun YongHyeon TXQ_CFG_TX_FIFO_BURST_SHIFT) & TXQ_CFG_TX_FIFO_BURST_MASK; 41512f70cceaSPyun YongHyeon if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B || 41522f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) 41532f70cceaSPyun YongHyeon reg >>= 1; 4154d68875ebSPyun YongHyeon reg |= (TXQ_CFG_TD_BURST_DEFAULT << TXQ_CFG_TD_BURST_SHIFT) & 4155d68875ebSPyun YongHyeon TXQ_CFG_TD_BURST_MASK; 4156b624ef0aSPyun YongHyeon reg |= TXQ_CFG_IP_OPTION_ENB | TXQ_CFG_8023_ENB; 4157d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE); 4158b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 4159b624ef0aSPyun YongHyeon reg = (TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q1_BURST_SHIFT | 4160b624ef0aSPyun YongHyeon TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q2_BURST_SHIFT | 4161b624ef0aSPyun YongHyeon TXQ_CFG_TD_BURST_DEFAULT << HQTD_CFG_Q3_BURST_SHIFT | 4162b624ef0aSPyun YongHyeon HQTD_CFG_BURST_ENB); 4163b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_HQTD_CFG, reg); 4164b624ef0aSPyun YongHyeon reg = WRR_PRI_RESTRICT_NONE; 4165b624ef0aSPyun YongHyeon reg |= (WRR_PRI_DEFAULT << WRR_PRI0_SHIFT | 4166b624ef0aSPyun YongHyeon WRR_PRI_DEFAULT << WRR_PRI1_SHIFT | 4167b624ef0aSPyun YongHyeon WRR_PRI_DEFAULT << WRR_PRI2_SHIFT | 4168b624ef0aSPyun YongHyeon WRR_PRI_DEFAULT << WRR_PRI3_SHIFT); 4169b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_WRR, reg); 4170b624ef0aSPyun YongHyeon } else { 4171d68875ebSPyun YongHyeon /* Configure Rx free descriptor pre-fetching. */ 4172d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_RD_FREE_THRESH, 4173b624ef0aSPyun YongHyeon ((RX_RD_FREE_THRESH_HI_DEFAULT << 4174b624ef0aSPyun YongHyeon RX_RD_FREE_THRESH_HI_SHIFT) & RX_RD_FREE_THRESH_HI_MASK) | 4175b624ef0aSPyun YongHyeon ((RX_RD_FREE_THRESH_LO_DEFAULT << 4176b624ef0aSPyun YongHyeon RX_RD_FREE_THRESH_LO_SHIFT) & RX_RD_FREE_THRESH_LO_MASK)); 4177b624ef0aSPyun YongHyeon } 4178d68875ebSPyun YongHyeon 4179d68875ebSPyun YongHyeon /* 4180d68875ebSPyun YongHyeon * Configure flow control parameters. 4181d68875ebSPyun YongHyeon * XON : 80% of Rx FIFO 4182d68875ebSPyun YongHyeon * XOFF : 30% of Rx FIFO 4183d68875ebSPyun YongHyeon */ 4184b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 4185b624ef0aSPyun YongHyeon reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN); 4186b624ef0aSPyun YongHyeon reg &= SRAM_RX_FIFO_LEN_MASK; 4187b624ef0aSPyun YongHyeon reg *= 8; 4188b624ef0aSPyun YongHyeon if (reg > 8 * 1024) 4189b624ef0aSPyun YongHyeon reg -= RX_FIFO_PAUSE_816X_RSVD; 4190b624ef0aSPyun YongHyeon else 4191b624ef0aSPyun YongHyeon reg -= RX_BUF_SIZE_MAX; 4192b624ef0aSPyun YongHyeon reg /= 8; 4193b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH, 4194b624ef0aSPyun YongHyeon ((reg << RX_FIFO_PAUSE_THRESH_LO_SHIFT) & 4195b624ef0aSPyun YongHyeon RX_FIFO_PAUSE_THRESH_LO_MASK) | 4196b624ef0aSPyun YongHyeon (((RX_FIFO_PAUSE_816X_RSVD / 8) << 4197b624ef0aSPyun YongHyeon RX_FIFO_PAUSE_THRESH_HI_SHIFT) & 4198b624ef0aSPyun YongHyeon RX_FIFO_PAUSE_THRESH_HI_MASK)); 4199b624ef0aSPyun YongHyeon } else if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 || 42002f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132) { 4201d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN); 4202d68875ebSPyun YongHyeon rxf_hi = (reg * 8) / 10; 4203d68875ebSPyun YongHyeon rxf_lo = (reg * 3) / 10; 4204d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH, 4205d68875ebSPyun YongHyeon ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) & 4206d68875ebSPyun YongHyeon RX_FIFO_PAUSE_THRESH_LO_MASK) | 4207d68875ebSPyun YongHyeon ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) & 4208d68875ebSPyun YongHyeon RX_FIFO_PAUSE_THRESH_HI_MASK)); 42092f70cceaSPyun YongHyeon } 42102f70cceaSPyun YongHyeon 4211b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 4212d68875ebSPyun YongHyeon /* Disable RSS until I understand L1C/L2C's RSS logic. */ 4213d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RSS_IDT_TABLE0, 0); 4214d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RSS_CPU, 0); 4215b624ef0aSPyun YongHyeon } 4216d68875ebSPyun YongHyeon 4217d68875ebSPyun YongHyeon /* Configure RxQ. */ 4218d68875ebSPyun YongHyeon reg = (RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) & 4219d68875ebSPyun YongHyeon RXQ_CFG_RD_BURST_MASK; 4220d68875ebSPyun YongHyeon reg |= RXQ_CFG_RSS_MODE_DIS; 422103b4253bSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 4222b624ef0aSPyun YongHyeon reg |= (RXQ_CFG_816X_IDT_TBL_SIZE_DEFAULT << 4223b624ef0aSPyun YongHyeon RXQ_CFG_816X_IDT_TBL_SIZE_SHIFT) & 4224b624ef0aSPyun YongHyeon RXQ_CFG_816X_IDT_TBL_SIZE_MASK; 422503b4253bSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 422603b4253bSPyun YongHyeon reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M; 422703b4253bSPyun YongHyeon } else { 4228b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0 && 4229b624ef0aSPyun YongHyeon sc->alc_ident->deviceid != DEVICEID_ATHEROS_AR8151_V2) 423003b4253bSPyun YongHyeon reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M; 423103b4253bSPyun YongHyeon } 4232d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, reg); 4233d68875ebSPyun YongHyeon 4234d68875ebSPyun YongHyeon /* Configure DMA parameters. */ 4235d68875ebSPyun YongHyeon reg = DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI; 4236d68875ebSPyun YongHyeon reg |= sc->alc_rcb; 4237d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) 4238d68875ebSPyun YongHyeon reg |= DMA_CFG_CMB_ENB; 4239d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) 4240d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_ENB; 4241d68875ebSPyun YongHyeon else 4242d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_DIS; 4243d68875ebSPyun YongHyeon reg |= (sc->alc_dma_rd_burst & DMA_CFG_RD_BURST_MASK) << 4244d68875ebSPyun YongHyeon DMA_CFG_RD_BURST_SHIFT; 4245d68875ebSPyun YongHyeon reg |= (sc->alc_dma_wr_burst & DMA_CFG_WR_BURST_MASK) << 4246d68875ebSPyun YongHyeon DMA_CFG_WR_BURST_SHIFT; 4247d68875ebSPyun YongHyeon reg |= (DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) & 4248d68875ebSPyun YongHyeon DMA_CFG_RD_DELAY_CNT_MASK; 4249d68875ebSPyun YongHyeon reg |= (DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) & 4250d68875ebSPyun YongHyeon DMA_CFG_WR_DELAY_CNT_MASK; 4251b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0) { 4252b624ef0aSPyun YongHyeon switch (AR816X_REV(sc->alc_rev)) { 4253b624ef0aSPyun YongHyeon case AR816X_REV_A0: 4254b624ef0aSPyun YongHyeon case AR816X_REV_A1: 425503b4253bSPyun YongHyeon reg |= DMA_CFG_RD_CHNL_SEL_2; 4256b624ef0aSPyun YongHyeon break; 4257b624ef0aSPyun YongHyeon case AR816X_REV_B0: 4258b624ef0aSPyun YongHyeon /* FALLTHROUGH */ 4259b624ef0aSPyun YongHyeon default: 426003b4253bSPyun YongHyeon reg |= DMA_CFG_RD_CHNL_SEL_4; 4261b624ef0aSPyun YongHyeon break; 4262b624ef0aSPyun YongHyeon } 4263b624ef0aSPyun YongHyeon } 4264d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_CFG, reg); 4265d68875ebSPyun YongHyeon 4266d68875ebSPyun YongHyeon /* 4267d68875ebSPyun YongHyeon * Configure Tx/Rx MACs. 4268d68875ebSPyun YongHyeon * - Auto-padding for short frames. 4269d68875ebSPyun YongHyeon * - Enable CRC generation. 4270d68875ebSPyun YongHyeon * Actual reconfiguration of MAC for resolved speed/duplex 4271d68875ebSPyun YongHyeon * is followed after detection of link establishment. 42722f70cceaSPyun YongHyeon * AR813x/AR815x always does checksum computation regardless 4273d68875ebSPyun YongHyeon * of MAC_CFG_RXCSUM_ENB bit. Also the controller is known to 4274d68875ebSPyun YongHyeon * have bug in protocol field in Rx return structure so 4275d68875ebSPyun YongHyeon * these controllers can't handle fragmented frames. Disable 4276d68875ebSPyun YongHyeon * Rx checksum offloading until there is a newer controller 4277d68875ebSPyun YongHyeon * that has sane implementation. 4278d68875ebSPyun YongHyeon */ 4279d68875ebSPyun YongHyeon reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX | 4280d68875ebSPyun YongHyeon ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) & 4281d68875ebSPyun YongHyeon MAC_CFG_PREAMBLE_MASK); 4282b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) != 0 || 4283b624ef0aSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 || 42842f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 || 42852f70cceaSPyun YongHyeon sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) 42862f70cceaSPyun YongHyeon reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW; 4287d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0) 4288d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 4289d68875ebSPyun YongHyeon else 4290d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 4291d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 4292d68875ebSPyun YongHyeon 4293d68875ebSPyun YongHyeon /* Set up the receive filter. */ 4294d68875ebSPyun YongHyeon alc_rxfilter(sc); 4295d68875ebSPyun YongHyeon alc_rxvlan(sc); 4296d68875ebSPyun YongHyeon 4297d68875ebSPyun YongHyeon /* Acknowledge all pending interrupts and clear it. */ 4298d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_MASK, ALC_INTRS); 4299d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 4300d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0); 4301d68875ebSPyun YongHyeon 4302d68875ebSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 4303d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 4304b624ef0aSPyun YongHyeon 4305b624ef0aSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 4306b624ef0aSPyun YongHyeon /* Switch to the current media. */ 4307b624ef0aSPyun YongHyeon alc_mediachange_locked(sc); 4308b624ef0aSPyun YongHyeon 4309b624ef0aSPyun YongHyeon callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc); 4310d68875ebSPyun YongHyeon } 4311d68875ebSPyun YongHyeon 4312d68875ebSPyun YongHyeon static void 4313d68875ebSPyun YongHyeon alc_stop(struct alc_softc *sc) 4314d68875ebSPyun YongHyeon { 4315d68875ebSPyun YongHyeon struct ifnet *ifp; 4316d68875ebSPyun YongHyeon struct alc_txdesc *txd; 4317d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 4318d68875ebSPyun YongHyeon uint32_t reg; 4319d68875ebSPyun YongHyeon int i; 4320d68875ebSPyun YongHyeon 4321d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4322d68875ebSPyun YongHyeon /* 4323d68875ebSPyun YongHyeon * Mark the interface down and cancel the watchdog timer. 4324d68875ebSPyun YongHyeon */ 4325d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 4326d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 4327d68875ebSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 4328d68875ebSPyun YongHyeon callout_stop(&sc->alc_tick_ch); 4329d68875ebSPyun YongHyeon sc->alc_watchdog_timer = 0; 4330d68875ebSPyun YongHyeon alc_stats_update(sc); 4331d68875ebSPyun YongHyeon /* Disable interrupts. */ 4332d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_MASK, 0); 4333d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 4334d68875ebSPyun YongHyeon /* Disable DMA. */ 4335d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_DMA_CFG); 4336d68875ebSPyun YongHyeon reg &= ~(DMA_CFG_CMB_ENB | DMA_CFG_SMB_ENB); 4337d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_DIS; 4338d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_CFG, reg); 4339d68875ebSPyun YongHyeon DELAY(1000); 4340d68875ebSPyun YongHyeon /* Stop Rx/Tx MACs. */ 4341d68875ebSPyun YongHyeon alc_stop_mac(sc); 4342d68875ebSPyun YongHyeon /* Disable interrupts which might be touched in taskq handler. */ 4343d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 4344b624ef0aSPyun YongHyeon /* Disable L0s/L1s */ 4345b624ef0aSPyun YongHyeon alc_aspm(sc, 0, IFM_UNKNOWN); 4346d68875ebSPyun YongHyeon /* Reclaim Rx buffers that have been processed. */ 4347d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead != NULL) 4348d68875ebSPyun YongHyeon m_freem(sc->alc_cdata.alc_rxhead); 4349d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 4350d68875ebSPyun YongHyeon /* 4351d68875ebSPyun YongHyeon * Free Tx/Rx mbufs still in the queues. 4352d68875ebSPyun YongHyeon */ 4353d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 4354d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 4355d68875ebSPyun YongHyeon if (rxd->rx_m != NULL) { 4356d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, 4357d68875ebSPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 4358d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, 4359d68875ebSPyun YongHyeon rxd->rx_dmamap); 4360d68875ebSPyun YongHyeon m_freem(rxd->rx_m); 4361d68875ebSPyun YongHyeon rxd->rx_m = NULL; 4362d68875ebSPyun YongHyeon } 4363d68875ebSPyun YongHyeon } 4364d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 4365d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 4366d68875ebSPyun YongHyeon if (txd->tx_m != NULL) { 4367d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, 4368d68875ebSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 4369d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, 4370d68875ebSPyun YongHyeon txd->tx_dmamap); 4371d68875ebSPyun YongHyeon m_freem(txd->tx_m); 4372d68875ebSPyun YongHyeon txd->tx_m = NULL; 4373d68875ebSPyun YongHyeon } 4374d68875ebSPyun YongHyeon } 4375d68875ebSPyun YongHyeon } 4376d68875ebSPyun YongHyeon 4377d68875ebSPyun YongHyeon static void 4378d68875ebSPyun YongHyeon alc_stop_mac(struct alc_softc *sc) 4379d68875ebSPyun YongHyeon { 4380d68875ebSPyun YongHyeon uint32_t reg; 4381d68875ebSPyun YongHyeon int i; 4382d68875ebSPyun YongHyeon 4383b624ef0aSPyun YongHyeon alc_stop_queue(sc); 4384d68875ebSPyun YongHyeon /* Disable Rx/Tx MAC. */ 4385d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 4386d68875ebSPyun YongHyeon if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) { 43875bec76e7SPyun YongHyeon reg &= ~(MAC_CFG_TX_ENB | MAC_CFG_RX_ENB); 4388d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 4389d68875ebSPyun YongHyeon } 4390d68875ebSPyun YongHyeon for (i = ALC_TIMEOUT; i > 0; i--) { 4391d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_IDLE_STATUS); 4392b624ef0aSPyun YongHyeon if ((reg & (IDLE_STATUS_RXMAC | IDLE_STATUS_TXMAC)) == 0) 4393d68875ebSPyun YongHyeon break; 4394d68875ebSPyun YongHyeon DELAY(10); 4395d68875ebSPyun YongHyeon } 4396d68875ebSPyun YongHyeon if (i == 0) 4397d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 4398d68875ebSPyun YongHyeon "could not disable Rx/Tx MAC(0x%08x)!\n", reg); 4399d68875ebSPyun YongHyeon } 4400d68875ebSPyun YongHyeon 4401d68875ebSPyun YongHyeon static void 4402d68875ebSPyun YongHyeon alc_start_queue(struct alc_softc *sc) 4403d68875ebSPyun YongHyeon { 4404d68875ebSPyun YongHyeon uint32_t qcfg[] = { 4405d68875ebSPyun YongHyeon 0, 4406d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB, 4407d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB, 4408d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | RXQ_CFG_QUEUE2_ENB, 4409d68875ebSPyun YongHyeon RXQ_CFG_ENB 4410d68875ebSPyun YongHyeon }; 4411d68875ebSPyun YongHyeon uint32_t cfg; 4412d68875ebSPyun YongHyeon 4413d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4414d68875ebSPyun YongHyeon 4415d68875ebSPyun YongHyeon /* Enable RxQ. */ 4416d68875ebSPyun YongHyeon cfg = CSR_READ_4(sc, ALC_RXQ_CFG); 4417b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 4418d68875ebSPyun YongHyeon cfg &= ~RXQ_CFG_ENB; 4419d68875ebSPyun YongHyeon cfg |= qcfg[1]; 4420b624ef0aSPyun YongHyeon } else 4421b624ef0aSPyun YongHyeon cfg |= RXQ_CFG_QUEUE0_ENB; 4422d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, cfg); 4423d68875ebSPyun YongHyeon /* Enable TxQ. */ 4424d68875ebSPyun YongHyeon cfg = CSR_READ_4(sc, ALC_TXQ_CFG); 4425d68875ebSPyun YongHyeon cfg |= TXQ_CFG_ENB; 4426d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, cfg); 4427d68875ebSPyun YongHyeon } 4428d68875ebSPyun YongHyeon 4429d68875ebSPyun YongHyeon static void 4430d68875ebSPyun YongHyeon alc_stop_queue(struct alc_softc *sc) 4431d68875ebSPyun YongHyeon { 4432d68875ebSPyun YongHyeon uint32_t reg; 4433d68875ebSPyun YongHyeon int i; 4434d68875ebSPyun YongHyeon 4435d68875ebSPyun YongHyeon /* Disable RxQ. */ 4436d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_RXQ_CFG); 4437b624ef0aSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_AR816X_FAMILY) == 0) { 4438d68875ebSPyun YongHyeon if ((reg & RXQ_CFG_ENB) != 0) { 4439d68875ebSPyun YongHyeon reg &= ~RXQ_CFG_ENB; 4440d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, reg); 4441d68875ebSPyun YongHyeon } 4442b624ef0aSPyun YongHyeon } else { 4443b624ef0aSPyun YongHyeon if ((reg & RXQ_CFG_QUEUE0_ENB) != 0) { 4444b624ef0aSPyun YongHyeon reg &= ~RXQ_CFG_QUEUE0_ENB; 4445b624ef0aSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, reg); 4446b624ef0aSPyun YongHyeon } 4447b624ef0aSPyun YongHyeon } 4448d68875ebSPyun YongHyeon /* Disable TxQ. */ 4449d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_TXQ_CFG); 4450f69ddfbbSPyun YongHyeon if ((reg & TXQ_CFG_ENB) != 0) { 4451d68875ebSPyun YongHyeon reg &= ~TXQ_CFG_ENB; 4452d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, reg); 4453d68875ebSPyun YongHyeon } 4454b624ef0aSPyun YongHyeon DELAY(40); 4455d68875ebSPyun YongHyeon for (i = ALC_TIMEOUT; i > 0; i--) { 4456d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_IDLE_STATUS); 4457d68875ebSPyun YongHyeon if ((reg & (IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0) 4458d68875ebSPyun YongHyeon break; 4459d68875ebSPyun YongHyeon DELAY(10); 4460d68875ebSPyun YongHyeon } 4461d68875ebSPyun YongHyeon if (i == 0) 4462d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 4463d68875ebSPyun YongHyeon "could not disable RxQ/TxQ (0x%08x)!\n", reg); 4464d68875ebSPyun YongHyeon } 4465d68875ebSPyun YongHyeon 4466d68875ebSPyun YongHyeon static void 4467d68875ebSPyun YongHyeon alc_init_tx_ring(struct alc_softc *sc) 4468d68875ebSPyun YongHyeon { 4469d68875ebSPyun YongHyeon struct alc_ring_data *rd; 4470d68875ebSPyun YongHyeon struct alc_txdesc *txd; 4471d68875ebSPyun YongHyeon int i; 4472d68875ebSPyun YongHyeon 4473d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4474d68875ebSPyun YongHyeon 4475d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_prod = 0; 4476d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cons = 0; 4477d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt = 0; 4478d68875ebSPyun YongHyeon 4479d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 4480d68875ebSPyun YongHyeon bzero(rd->alc_tx_ring, ALC_TX_RING_SZ); 4481d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 4482d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 4483d68875ebSPyun YongHyeon txd->tx_m = NULL; 4484d68875ebSPyun YongHyeon } 4485d68875ebSPyun YongHyeon 4486d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 4487d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE); 4488d68875ebSPyun YongHyeon } 4489d68875ebSPyun YongHyeon 4490d68875ebSPyun YongHyeon static int 4491d68875ebSPyun YongHyeon alc_init_rx_ring(struct alc_softc *sc) 4492d68875ebSPyun YongHyeon { 4493d68875ebSPyun YongHyeon struct alc_ring_data *rd; 4494d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 4495d68875ebSPyun YongHyeon int i; 4496d68875ebSPyun YongHyeon 4497d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4498d68875ebSPyun YongHyeon 4499d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons = ALC_RX_RING_CNT - 1; 4500d68875ebSPyun YongHyeon sc->alc_morework = 0; 4501d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 4502d68875ebSPyun YongHyeon bzero(rd->alc_rx_ring, ALC_RX_RING_SZ); 4503d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 4504d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 4505d68875ebSPyun YongHyeon rxd->rx_m = NULL; 4506d68875ebSPyun YongHyeon rxd->rx_desc = &rd->alc_rx_ring[i]; 4507d68875ebSPyun YongHyeon if (alc_newbuf(sc, rxd) != 0) 4508d68875ebSPyun YongHyeon return (ENOBUFS); 4509d68875ebSPyun YongHyeon } 4510d68875ebSPyun YongHyeon 4511d68875ebSPyun YongHyeon /* 4512d68875ebSPyun YongHyeon * Since controller does not update Rx descriptors, driver 4513d68875ebSPyun YongHyeon * does have to read Rx descriptors back so BUS_DMASYNC_PREWRITE 4514d68875ebSPyun YongHyeon * is enough to ensure coherence. 4515d68875ebSPyun YongHyeon */ 4516d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 4517d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE); 4518d68875ebSPyun YongHyeon /* Let controller know availability of new Rx buffers. */ 4519d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, sc->alc_cdata.alc_rx_cons); 4520d68875ebSPyun YongHyeon 4521d68875ebSPyun YongHyeon return (0); 4522d68875ebSPyun YongHyeon } 4523d68875ebSPyun YongHyeon 4524d68875ebSPyun YongHyeon static void 4525d68875ebSPyun YongHyeon alc_init_rr_ring(struct alc_softc *sc) 4526d68875ebSPyun YongHyeon { 4527d68875ebSPyun YongHyeon struct alc_ring_data *rd; 4528d68875ebSPyun YongHyeon 4529d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4530d68875ebSPyun YongHyeon 4531d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_cons = 0; 4532d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 4533d68875ebSPyun YongHyeon 4534d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 4535d68875ebSPyun YongHyeon bzero(rd->alc_rr_ring, ALC_RR_RING_SZ); 4536d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 4537d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 4538d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 4539d68875ebSPyun YongHyeon } 4540d68875ebSPyun YongHyeon 4541d68875ebSPyun YongHyeon static void 4542d68875ebSPyun YongHyeon alc_init_cmb(struct alc_softc *sc) 4543d68875ebSPyun YongHyeon { 4544d68875ebSPyun YongHyeon struct alc_ring_data *rd; 4545d68875ebSPyun YongHyeon 4546d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4547d68875ebSPyun YongHyeon 4548d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 4549d68875ebSPyun YongHyeon bzero(rd->alc_cmb, ALC_CMB_SZ); 4550d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, sc->alc_cdata.alc_cmb_map, 4551d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 4552d68875ebSPyun YongHyeon } 4553d68875ebSPyun YongHyeon 4554d68875ebSPyun YongHyeon static void 4555d68875ebSPyun YongHyeon alc_init_smb(struct alc_softc *sc) 4556d68875ebSPyun YongHyeon { 4557d68875ebSPyun YongHyeon struct alc_ring_data *rd; 4558d68875ebSPyun YongHyeon 4559d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4560d68875ebSPyun YongHyeon 4561d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 4562d68875ebSPyun YongHyeon bzero(rd->alc_smb, ALC_SMB_SZ); 4563d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, sc->alc_cdata.alc_smb_map, 4564d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 4565d68875ebSPyun YongHyeon } 4566d68875ebSPyun YongHyeon 4567d68875ebSPyun YongHyeon static void 4568d68875ebSPyun YongHyeon alc_rxvlan(struct alc_softc *sc) 4569d68875ebSPyun YongHyeon { 4570d68875ebSPyun YongHyeon struct ifnet *ifp; 4571d68875ebSPyun YongHyeon uint32_t reg; 4572d68875ebSPyun YongHyeon 4573d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4574d68875ebSPyun YongHyeon 4575d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 4576d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 4577d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 4578d68875ebSPyun YongHyeon reg |= MAC_CFG_VLAN_TAG_STRIP; 4579d68875ebSPyun YongHyeon else 4580d68875ebSPyun YongHyeon reg &= ~MAC_CFG_VLAN_TAG_STRIP; 4581d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 4582d68875ebSPyun YongHyeon } 4583d68875ebSPyun YongHyeon 4584eed57e32SGleb Smirnoff static u_int 4585eed57e32SGleb Smirnoff alc_hash_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt) 4586eed57e32SGleb Smirnoff { 4587eed57e32SGleb Smirnoff uint32_t *mchash = arg; 4588eed57e32SGleb Smirnoff uint32_t crc; 4589eed57e32SGleb Smirnoff 4590eed57e32SGleb Smirnoff crc = ether_crc32_be(LLADDR(sdl), ETHER_ADDR_LEN); 4591eed57e32SGleb Smirnoff mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 4592eed57e32SGleb Smirnoff 4593eed57e32SGleb Smirnoff return (1); 4594eed57e32SGleb Smirnoff } 4595eed57e32SGleb Smirnoff 4596d68875ebSPyun YongHyeon static void 4597d68875ebSPyun YongHyeon alc_rxfilter(struct alc_softc *sc) 4598d68875ebSPyun YongHyeon { 4599d68875ebSPyun YongHyeon struct ifnet *ifp; 4600d68875ebSPyun YongHyeon uint32_t mchash[2]; 4601d68875ebSPyun YongHyeon uint32_t rxcfg; 4602d68875ebSPyun YongHyeon 4603d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 4604d68875ebSPyun YongHyeon 4605d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 4606d68875ebSPyun YongHyeon 4607d68875ebSPyun YongHyeon bzero(mchash, sizeof(mchash)); 4608d68875ebSPyun YongHyeon rxcfg = CSR_READ_4(sc, ALC_MAC_CFG); 4609d68875ebSPyun YongHyeon rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC); 4610d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 4611d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_BCAST; 4612d68875ebSPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 4613d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 4614d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_PROMISC; 4615d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) != 0) 4616d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_ALLMULTI; 4617d68875ebSPyun YongHyeon mchash[0] = 0xFFFFFFFF; 4618d68875ebSPyun YongHyeon mchash[1] = 0xFFFFFFFF; 4619d68875ebSPyun YongHyeon goto chipit; 4620d68875ebSPyun YongHyeon } 4621d68875ebSPyun YongHyeon 4622eed57e32SGleb Smirnoff if_foreach_llmaddr(ifp, alc_hash_maddr, mchash); 4623d68875ebSPyun YongHyeon 4624d68875ebSPyun YongHyeon chipit: 4625d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAR0, mchash[0]); 4626d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAR1, mchash[1]); 4627d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, rxcfg); 4628d68875ebSPyun YongHyeon } 4629d68875ebSPyun YongHyeon 4630d68875ebSPyun YongHyeon static int 4631d68875ebSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 4632d68875ebSPyun YongHyeon { 4633d68875ebSPyun YongHyeon int error, value; 4634d68875ebSPyun YongHyeon 4635d68875ebSPyun YongHyeon if (arg1 == NULL) 4636d68875ebSPyun YongHyeon return (EINVAL); 4637d68875ebSPyun YongHyeon value = *(int *)arg1; 4638d68875ebSPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 4639d68875ebSPyun YongHyeon if (error || req->newptr == NULL) 4640d68875ebSPyun YongHyeon return (error); 4641d68875ebSPyun YongHyeon if (value < low || value > high) 4642d68875ebSPyun YongHyeon return (EINVAL); 4643d68875ebSPyun YongHyeon *(int *)arg1 = value; 4644d68875ebSPyun YongHyeon 4645d68875ebSPyun YongHyeon return (0); 4646d68875ebSPyun YongHyeon } 4647d68875ebSPyun YongHyeon 4648d68875ebSPyun YongHyeon static int 4649d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS) 4650d68875ebSPyun YongHyeon { 4651d68875ebSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 4652d68875ebSPyun YongHyeon ALC_PROC_MIN, ALC_PROC_MAX)); 4653d68875ebSPyun YongHyeon } 4654d68875ebSPyun YongHyeon 4655d68875ebSPyun YongHyeon static int 4656d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS) 4657d68875ebSPyun YongHyeon { 4658d68875ebSPyun YongHyeon 4659d68875ebSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 4660d68875ebSPyun YongHyeon ALC_IM_TIMER_MIN, ALC_IM_TIMER_MAX)); 4661d68875ebSPyun YongHyeon } 46628a466583SMark Johnston 46637790c8c1SConrad Meyer #ifdef DEBUGNET 46648a466583SMark Johnston static void 46657790c8c1SConrad Meyer alc_debugnet_init(struct ifnet *ifp, int *nrxr, int *ncl, int *clsize) 46668a466583SMark Johnston { 46678a466583SMark Johnston struct alc_softc *sc; 46688a466583SMark Johnston 46698a466583SMark Johnston sc = if_getsoftc(ifp); 46708a466583SMark Johnston KASSERT(sc->alc_buf_size <= MCLBYTES, ("incorrect cluster size")); 46718a466583SMark Johnston 46728a466583SMark Johnston *nrxr = ALC_RX_RING_CNT; 46737790c8c1SConrad Meyer *ncl = DEBUGNET_MAX_IN_FLIGHT; 46748a466583SMark Johnston *clsize = MCLBYTES; 46758a466583SMark Johnston } 46768a466583SMark Johnston 46778a466583SMark Johnston static void 46787790c8c1SConrad Meyer alc_debugnet_event(struct ifnet *ifp __unused, enum debugnet_ev event __unused) 46798a466583SMark Johnston { 46808a466583SMark Johnston } 46818a466583SMark Johnston 46828a466583SMark Johnston static int 46837790c8c1SConrad Meyer alc_debugnet_transmit(struct ifnet *ifp, struct mbuf *m) 46848a466583SMark Johnston { 46858a466583SMark Johnston struct alc_softc *sc; 46868a466583SMark Johnston int error; 46878a466583SMark Johnston 46888a466583SMark Johnston sc = if_getsoftc(ifp); 46898a466583SMark Johnston if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 46908a466583SMark Johnston IFF_DRV_RUNNING) 46918a466583SMark Johnston return (EBUSY); 46928a466583SMark Johnston 46938a466583SMark Johnston error = alc_encap(sc, &m); 46948a466583SMark Johnston if (error == 0) 46958a466583SMark Johnston alc_start_tx(sc); 46968a466583SMark Johnston return (error); 46978a466583SMark Johnston } 46988a466583SMark Johnston 46998a466583SMark Johnston static int 47007790c8c1SConrad Meyer alc_debugnet_poll(struct ifnet *ifp, int count) 47018a466583SMark Johnston { 47028a466583SMark Johnston struct alc_softc *sc; 47038a466583SMark Johnston 47048a466583SMark Johnston sc = if_getsoftc(ifp); 47058a466583SMark Johnston if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 47068a466583SMark Johnston IFF_DRV_RUNNING) 47078a466583SMark Johnston return (EBUSY); 47088a466583SMark Johnston 47098a466583SMark Johnston alc_txeof(sc); 47108a466583SMark Johnston return (alc_rxintr(sc, count)); 47118a466583SMark Johnston } 47127790c8c1SConrad Meyer #endif /* DEBUGNET */ 4713