1d68875ebSPyun YongHyeon /*- 2d68875ebSPyun YongHyeon * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org> 3d68875ebSPyun YongHyeon * All rights reserved. 4d68875ebSPyun YongHyeon * 5d68875ebSPyun YongHyeon * Redistribution and use in source and binary forms, with or without 6d68875ebSPyun YongHyeon * modification, are permitted provided that the following conditions 7d68875ebSPyun YongHyeon * are met: 8d68875ebSPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 9d68875ebSPyun YongHyeon * notice unmodified, this list of conditions, and the following 10d68875ebSPyun YongHyeon * disclaimer. 11d68875ebSPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 12d68875ebSPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 13d68875ebSPyun YongHyeon * documentation and/or other materials provided with the distribution. 14d68875ebSPyun YongHyeon * 15d68875ebSPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16d68875ebSPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17d68875ebSPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18d68875ebSPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19d68875ebSPyun YongHyeon * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20d68875ebSPyun YongHyeon * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21d68875ebSPyun YongHyeon * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22d68875ebSPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23d68875ebSPyun YongHyeon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24d68875ebSPyun YongHyeon * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25d68875ebSPyun YongHyeon * SUCH DAMAGE. 26d68875ebSPyun YongHyeon */ 27d68875ebSPyun YongHyeon 28d68875ebSPyun YongHyeon /* Driver for Atheros AR8131/AR8132 PCIe Ethernet. */ 29d68875ebSPyun YongHyeon 30d68875ebSPyun YongHyeon #include <sys/cdefs.h> 31d68875ebSPyun YongHyeon __FBSDID("$FreeBSD$"); 32d68875ebSPyun YongHyeon 33d68875ebSPyun YongHyeon #include <sys/param.h> 34d68875ebSPyun YongHyeon #include <sys/systm.h> 35d68875ebSPyun YongHyeon #include <sys/bus.h> 36d68875ebSPyun YongHyeon #include <sys/endian.h> 37d68875ebSPyun YongHyeon #include <sys/kernel.h> 38d68875ebSPyun YongHyeon #include <sys/lock.h> 39d68875ebSPyun YongHyeon #include <sys/malloc.h> 40d68875ebSPyun YongHyeon #include <sys/mbuf.h> 41d68875ebSPyun YongHyeon #include <sys/module.h> 42d68875ebSPyun YongHyeon #include <sys/mutex.h> 43d68875ebSPyun YongHyeon #include <sys/rman.h> 44d68875ebSPyun YongHyeon #include <sys/queue.h> 45d68875ebSPyun YongHyeon #include <sys/socket.h> 46d68875ebSPyun YongHyeon #include <sys/sockio.h> 47d68875ebSPyun YongHyeon #include <sys/sysctl.h> 48d68875ebSPyun YongHyeon #include <sys/taskqueue.h> 49d68875ebSPyun YongHyeon 50d68875ebSPyun YongHyeon #include <net/bpf.h> 51d68875ebSPyun YongHyeon #include <net/if.h> 52d68875ebSPyun YongHyeon #include <net/if_arp.h> 53d68875ebSPyun YongHyeon #include <net/ethernet.h> 54d68875ebSPyun YongHyeon #include <net/if_dl.h> 55d68875ebSPyun YongHyeon #include <net/if_llc.h> 56d68875ebSPyun YongHyeon #include <net/if_media.h> 57d68875ebSPyun YongHyeon #include <net/if_types.h> 58d68875ebSPyun YongHyeon #include <net/if_vlan_var.h> 59d68875ebSPyun YongHyeon 60d68875ebSPyun YongHyeon #include <netinet/in.h> 61d68875ebSPyun YongHyeon #include <netinet/in_systm.h> 62d68875ebSPyun YongHyeon #include <netinet/ip.h> 63d68875ebSPyun YongHyeon #include <netinet/tcp.h> 64d68875ebSPyun YongHyeon 65d68875ebSPyun YongHyeon #include <dev/mii/mii.h> 66d68875ebSPyun YongHyeon #include <dev/mii/miivar.h> 67d68875ebSPyun YongHyeon 68d68875ebSPyun YongHyeon #include <dev/pci/pcireg.h> 69d68875ebSPyun YongHyeon #include <dev/pci/pcivar.h> 70d68875ebSPyun YongHyeon 71d68875ebSPyun YongHyeon #include <machine/atomic.h> 72d68875ebSPyun YongHyeon #include <machine/bus.h> 73d68875ebSPyun YongHyeon #include <machine/in_cksum.h> 74d68875ebSPyun YongHyeon 75d68875ebSPyun YongHyeon #include <dev/alc/if_alcreg.h> 76d68875ebSPyun YongHyeon #include <dev/alc/if_alcvar.h> 77d68875ebSPyun YongHyeon 78d68875ebSPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 79d68875ebSPyun YongHyeon #include "miibus_if.h" 80d68875ebSPyun YongHyeon #undef ALC_USE_CUSTOM_CSUM 81d68875ebSPyun YongHyeon 82d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM 83d68875ebSPyun YongHyeon #define ALC_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 84d68875ebSPyun YongHyeon #else 85d68875ebSPyun YongHyeon #define ALC_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 86d68875ebSPyun YongHyeon #endif 87d68875ebSPyun YongHyeon 88d68875ebSPyun YongHyeon MODULE_DEPEND(alc, pci, 1, 1, 1); 89d68875ebSPyun YongHyeon MODULE_DEPEND(alc, ether, 1, 1, 1); 90d68875ebSPyun YongHyeon MODULE_DEPEND(alc, miibus, 1, 1, 1); 91d68875ebSPyun YongHyeon 92d68875ebSPyun YongHyeon /* Tunables. */ 93d68875ebSPyun YongHyeon static int msi_disable = 0; 94d68875ebSPyun YongHyeon static int msix_disable = 0; 95d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msi_disable", &msi_disable); 96d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msix_disable", &msix_disable); 97d68875ebSPyun YongHyeon 98d68875ebSPyun YongHyeon /* 99d68875ebSPyun YongHyeon * Devices supported by this driver. 100d68875ebSPyun YongHyeon */ 101d68875ebSPyun YongHyeon static struct alc_dev { 102d68875ebSPyun YongHyeon uint16_t alc_vendorid; 103d68875ebSPyun YongHyeon uint16_t alc_deviceid; 104d68875ebSPyun YongHyeon const char *alc_name; 105d68875ebSPyun YongHyeon } alc_devs[] = { 106d68875ebSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8131, 107d68875ebSPyun YongHyeon "Atheros AR8131 PCIe Gigabit Ethernet" }, 108d68875ebSPyun YongHyeon { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8132, 109d68875ebSPyun YongHyeon "Atheros AR8132 PCIe Fast Ethernet" } 110d68875ebSPyun YongHyeon }; 111d68875ebSPyun YongHyeon 112d68875ebSPyun YongHyeon static void alc_aspm(struct alc_softc *); 113d68875ebSPyun YongHyeon static int alc_attach(device_t); 114d68875ebSPyun YongHyeon static int alc_check_boundary(struct alc_softc *); 115d68875ebSPyun YongHyeon static int alc_detach(device_t); 116d68875ebSPyun YongHyeon static void alc_disable_l0s_l1(struct alc_softc *); 117d68875ebSPyun YongHyeon static int alc_dma_alloc(struct alc_softc *); 118d68875ebSPyun YongHyeon static void alc_dma_free(struct alc_softc *); 119d68875ebSPyun YongHyeon static void alc_dmamap_cb(void *, bus_dma_segment_t *, int, int); 120d68875ebSPyun YongHyeon static int alc_encap(struct alc_softc *, struct mbuf **); 121d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 122d68875ebSPyun YongHyeon static struct mbuf * 123d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *, struct mbuf *); 124d68875ebSPyun YongHyeon #endif 125d68875ebSPyun YongHyeon static void alc_get_macaddr(struct alc_softc *); 126d68875ebSPyun YongHyeon static void alc_init(void *); 127d68875ebSPyun YongHyeon static void alc_init_cmb(struct alc_softc *); 128d68875ebSPyun YongHyeon static void alc_init_locked(struct alc_softc *); 129d68875ebSPyun YongHyeon static void alc_init_rr_ring(struct alc_softc *); 130d68875ebSPyun YongHyeon static int alc_init_rx_ring(struct alc_softc *); 131d68875ebSPyun YongHyeon static void alc_init_smb(struct alc_softc *); 132d68875ebSPyun YongHyeon static void alc_init_tx_ring(struct alc_softc *); 133d68875ebSPyun YongHyeon static void alc_int_task(void *, int); 134d68875ebSPyun YongHyeon static int alc_intr(void *); 135d68875ebSPyun YongHyeon static int alc_ioctl(struct ifnet *, u_long, caddr_t); 136d68875ebSPyun YongHyeon static void alc_mac_config(struct alc_softc *); 137d68875ebSPyun YongHyeon static int alc_miibus_readreg(device_t, int, int); 138d68875ebSPyun YongHyeon static void alc_miibus_statchg(device_t); 139d68875ebSPyun YongHyeon static int alc_miibus_writereg(device_t, int, int, int); 140d68875ebSPyun YongHyeon static int alc_mediachange(struct ifnet *); 141d68875ebSPyun YongHyeon static void alc_mediastatus(struct ifnet *, struct ifmediareq *); 142d68875ebSPyun YongHyeon static int alc_newbuf(struct alc_softc *, struct alc_rxdesc *); 143d68875ebSPyun YongHyeon static void alc_phy_down(struct alc_softc *); 144d68875ebSPyun YongHyeon static void alc_phy_reset(struct alc_softc *); 145d68875ebSPyun YongHyeon static int alc_probe(device_t); 146d68875ebSPyun YongHyeon static void alc_reset(struct alc_softc *); 147d68875ebSPyun YongHyeon static int alc_resume(device_t); 148d68875ebSPyun YongHyeon static void alc_rxeof(struct alc_softc *, struct rx_rdesc *); 149d68875ebSPyun YongHyeon static int alc_rxintr(struct alc_softc *, int); 150d68875ebSPyun YongHyeon static void alc_rxfilter(struct alc_softc *); 151d68875ebSPyun YongHyeon static void alc_rxvlan(struct alc_softc *); 152d68875ebSPyun YongHyeon static void alc_setlinkspeed(struct alc_softc *); 153d68875ebSPyun YongHyeon static void alc_setwol(struct alc_softc *); 154d68875ebSPyun YongHyeon static int alc_shutdown(device_t); 155d68875ebSPyun YongHyeon static void alc_start(struct ifnet *); 156d68875ebSPyun YongHyeon static void alc_start_queue(struct alc_softc *); 157d68875ebSPyun YongHyeon static void alc_stats_clear(struct alc_softc *); 158d68875ebSPyun YongHyeon static void alc_stats_update(struct alc_softc *); 159d68875ebSPyun YongHyeon static void alc_stop(struct alc_softc *); 160d68875ebSPyun YongHyeon static void alc_stop_mac(struct alc_softc *); 161d68875ebSPyun YongHyeon static void alc_stop_queue(struct alc_softc *); 162d68875ebSPyun YongHyeon static int alc_suspend(device_t); 163d68875ebSPyun YongHyeon static void alc_sysctl_node(struct alc_softc *); 164d68875ebSPyun YongHyeon static void alc_tick(void *); 165d68875ebSPyun YongHyeon static void alc_tx_task(void *, int); 166d68875ebSPyun YongHyeon static void alc_txeof(struct alc_softc *); 167d68875ebSPyun YongHyeon static void alc_watchdog(struct alc_softc *); 168d68875ebSPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 169d68875ebSPyun YongHyeon static int sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS); 170d68875ebSPyun YongHyeon static int sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS); 171d68875ebSPyun YongHyeon 172d68875ebSPyun YongHyeon static device_method_t alc_methods[] = { 173d68875ebSPyun YongHyeon /* Device interface. */ 174d68875ebSPyun YongHyeon DEVMETHOD(device_probe, alc_probe), 175d68875ebSPyun YongHyeon DEVMETHOD(device_attach, alc_attach), 176d68875ebSPyun YongHyeon DEVMETHOD(device_detach, alc_detach), 177d68875ebSPyun YongHyeon DEVMETHOD(device_shutdown, alc_shutdown), 178d68875ebSPyun YongHyeon DEVMETHOD(device_suspend, alc_suspend), 179d68875ebSPyun YongHyeon DEVMETHOD(device_resume, alc_resume), 180d68875ebSPyun YongHyeon 181d68875ebSPyun YongHyeon /* MII interface. */ 182d68875ebSPyun YongHyeon DEVMETHOD(miibus_readreg, alc_miibus_readreg), 183d68875ebSPyun YongHyeon DEVMETHOD(miibus_writereg, alc_miibus_writereg), 184d68875ebSPyun YongHyeon DEVMETHOD(miibus_statchg, alc_miibus_statchg), 185d68875ebSPyun YongHyeon 186d68875ebSPyun YongHyeon { NULL, NULL } 187d68875ebSPyun YongHyeon }; 188d68875ebSPyun YongHyeon 189d68875ebSPyun YongHyeon static driver_t alc_driver = { 190d68875ebSPyun YongHyeon "alc", 191d68875ebSPyun YongHyeon alc_methods, 192d68875ebSPyun YongHyeon sizeof(struct alc_softc) 193d68875ebSPyun YongHyeon }; 194d68875ebSPyun YongHyeon 195d68875ebSPyun YongHyeon static devclass_t alc_devclass; 196d68875ebSPyun YongHyeon 197d68875ebSPyun YongHyeon DRIVER_MODULE(alc, pci, alc_driver, alc_devclass, 0, 0); 198d68875ebSPyun YongHyeon DRIVER_MODULE(miibus, alc, miibus_driver, miibus_devclass, 0, 0); 199d68875ebSPyun YongHyeon 200d68875ebSPyun YongHyeon static struct resource_spec alc_res_spec_mem[] = { 201d68875ebSPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 202d68875ebSPyun YongHyeon { -1, 0, 0 } 203d68875ebSPyun YongHyeon }; 204d68875ebSPyun YongHyeon 205d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_legacy[] = { 206d68875ebSPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 207d68875ebSPyun YongHyeon { -1, 0, 0 } 208d68875ebSPyun YongHyeon }; 209d68875ebSPyun YongHyeon 210d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msi[] = { 211d68875ebSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 212d68875ebSPyun YongHyeon { -1, 0, 0 } 213d68875ebSPyun YongHyeon }; 214d68875ebSPyun YongHyeon 215d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msix[] = { 216d68875ebSPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 217d68875ebSPyun YongHyeon { -1, 0, 0 } 218d68875ebSPyun YongHyeon }; 219d68875ebSPyun YongHyeon 220d68875ebSPyun YongHyeon static uint32_t alc_dma_burst[] = { 128, 256, 512, 1024, 2048, 4096, 0 }; 221d68875ebSPyun YongHyeon 222d68875ebSPyun YongHyeon static int 223d68875ebSPyun YongHyeon alc_miibus_readreg(device_t dev, int phy, int reg) 224d68875ebSPyun YongHyeon { 225d68875ebSPyun YongHyeon struct alc_softc *sc; 226d68875ebSPyun YongHyeon uint32_t v; 227d68875ebSPyun YongHyeon int i; 228d68875ebSPyun YongHyeon 229d68875ebSPyun YongHyeon sc = device_get_softc(dev); 230d68875ebSPyun YongHyeon 231d68875ebSPyun YongHyeon if (phy != sc->alc_phyaddr) 232d68875ebSPyun YongHyeon return (0); 233d68875ebSPyun YongHyeon 234e3413501SPyun YongHyeon /* 235e3413501SPyun YongHyeon * For AR8132 fast ethernet controller, do not report 1000baseT 236e3413501SPyun YongHyeon * capability to mii(4). Even though AR8132 uses the same 237e3413501SPyun YongHyeon * model/revision number of F1 gigabit PHY, the PHY has no 238e3413501SPyun YongHyeon * ability to establish 1000baseT link. 239e3413501SPyun YongHyeon */ 240e3413501SPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0 && 241e3413501SPyun YongHyeon reg == MII_EXTSR) 242e3413501SPyun YongHyeon return (0); 243e3413501SPyun YongHyeon 244d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 245d68875ebSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 246d68875ebSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 247d68875ebSPyun YongHyeon DELAY(5); 248d68875ebSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 249d68875ebSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 250d68875ebSPyun YongHyeon break; 251d68875ebSPyun YongHyeon } 252d68875ebSPyun YongHyeon 253d68875ebSPyun YongHyeon if (i == 0) { 254d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "phy read timeout : %d\n", reg); 255d68875ebSPyun YongHyeon return (0); 256d68875ebSPyun YongHyeon } 257d68875ebSPyun YongHyeon 258d68875ebSPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 259d68875ebSPyun YongHyeon } 260d68875ebSPyun YongHyeon 261d68875ebSPyun YongHyeon static int 262d68875ebSPyun YongHyeon alc_miibus_writereg(device_t dev, int phy, int reg, int val) 263d68875ebSPyun YongHyeon { 264d68875ebSPyun YongHyeon struct alc_softc *sc; 265d68875ebSPyun YongHyeon uint32_t v; 266d68875ebSPyun YongHyeon int i; 267d68875ebSPyun YongHyeon 268d68875ebSPyun YongHyeon sc = device_get_softc(dev); 269d68875ebSPyun YongHyeon 270d68875ebSPyun YongHyeon if (phy != sc->alc_phyaddr) 271d68875ebSPyun YongHyeon return (0); 272d68875ebSPyun YongHyeon 273d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 274d68875ebSPyun YongHyeon (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT | 275d68875ebSPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 276d68875ebSPyun YongHyeon for (i = ALC_PHY_TIMEOUT; i > 0; i--) { 277d68875ebSPyun YongHyeon DELAY(5); 278d68875ebSPyun YongHyeon v = CSR_READ_4(sc, ALC_MDIO); 279d68875ebSPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 280d68875ebSPyun YongHyeon break; 281d68875ebSPyun YongHyeon } 282d68875ebSPyun YongHyeon 283d68875ebSPyun YongHyeon if (i == 0) 284d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "phy write timeout : %d\n", reg); 285d68875ebSPyun YongHyeon 286d68875ebSPyun YongHyeon return (0); 287d68875ebSPyun YongHyeon } 288d68875ebSPyun YongHyeon 289d68875ebSPyun YongHyeon static void 290d68875ebSPyun YongHyeon alc_miibus_statchg(device_t dev) 291d68875ebSPyun YongHyeon { 292d68875ebSPyun YongHyeon struct alc_softc *sc; 293d68875ebSPyun YongHyeon struct mii_data *mii; 294d68875ebSPyun YongHyeon struct ifnet *ifp; 295d68875ebSPyun YongHyeon uint32_t reg; 296d68875ebSPyun YongHyeon 297d68875ebSPyun YongHyeon sc = device_get_softc(dev); 298d68875ebSPyun YongHyeon 299d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 300d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 301d68875ebSPyun YongHyeon if (mii == NULL || ifp == NULL || 302d68875ebSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 303d68875ebSPyun YongHyeon return; 304d68875ebSPyun YongHyeon 305d68875ebSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 306d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 307d68875ebSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 308d68875ebSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 309d68875ebSPyun YongHyeon case IFM_10_T: 310d68875ebSPyun YongHyeon case IFM_100_TX: 311d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_LINK; 312d68875ebSPyun YongHyeon break; 313d68875ebSPyun YongHyeon case IFM_1000_T: 314d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 315d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_LINK; 316d68875ebSPyun YongHyeon break; 317d68875ebSPyun YongHyeon default: 318d68875ebSPyun YongHyeon break; 319d68875ebSPyun YongHyeon } 320d68875ebSPyun YongHyeon } 321d68875ebSPyun YongHyeon alc_stop_queue(sc); 322d68875ebSPyun YongHyeon /* Stop Rx/Tx MACs. */ 323d68875ebSPyun YongHyeon alc_stop_mac(sc); 324d68875ebSPyun YongHyeon 325d68875ebSPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 326d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 327d68875ebSPyun YongHyeon alc_start_queue(sc); 328d68875ebSPyun YongHyeon alc_mac_config(sc); 329d68875ebSPyun YongHyeon /* Re-enable Tx/Rx MACs. */ 330d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 331d68875ebSPyun YongHyeon reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 332d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 333d68875ebSPyun YongHyeon } 334d68875ebSPyun YongHyeon alc_aspm(sc); 335d68875ebSPyun YongHyeon } 336d68875ebSPyun YongHyeon 337d68875ebSPyun YongHyeon static void 338d68875ebSPyun YongHyeon alc_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 339d68875ebSPyun YongHyeon { 340d68875ebSPyun YongHyeon struct alc_softc *sc; 341d68875ebSPyun YongHyeon struct mii_data *mii; 342d68875ebSPyun YongHyeon 343d68875ebSPyun YongHyeon sc = ifp->if_softc; 344d68875ebSPyun YongHyeon ALC_LOCK(sc); 345d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) == 0) { 346d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 347d68875ebSPyun YongHyeon return; 348d68875ebSPyun YongHyeon } 349d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 350d68875ebSPyun YongHyeon 351d68875ebSPyun YongHyeon mii_pollstat(mii); 352d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 353d68875ebSPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 354d68875ebSPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 355d68875ebSPyun YongHyeon } 356d68875ebSPyun YongHyeon 357d68875ebSPyun YongHyeon static int 358d68875ebSPyun YongHyeon alc_mediachange(struct ifnet *ifp) 359d68875ebSPyun YongHyeon { 360d68875ebSPyun YongHyeon struct alc_softc *sc; 361d68875ebSPyun YongHyeon struct mii_data *mii; 362d68875ebSPyun YongHyeon struct mii_softc *miisc; 363d68875ebSPyun YongHyeon int error; 364d68875ebSPyun YongHyeon 365d68875ebSPyun YongHyeon sc = ifp->if_softc; 366d68875ebSPyun YongHyeon ALC_LOCK(sc); 367d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 368d68875ebSPyun YongHyeon if (mii->mii_instance != 0) { 369d68875ebSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 370d68875ebSPyun YongHyeon mii_phy_reset(miisc); 371d68875ebSPyun YongHyeon } 372d68875ebSPyun YongHyeon error = mii_mediachg(mii); 373d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 374d68875ebSPyun YongHyeon 375d68875ebSPyun YongHyeon return (error); 376d68875ebSPyun YongHyeon } 377d68875ebSPyun YongHyeon 378d68875ebSPyun YongHyeon static int 379d68875ebSPyun YongHyeon alc_probe(device_t dev) 380d68875ebSPyun YongHyeon { 381d68875ebSPyun YongHyeon struct alc_dev *sp; 382d68875ebSPyun YongHyeon int i; 383d68875ebSPyun YongHyeon uint16_t vendor, devid; 384d68875ebSPyun YongHyeon 385d68875ebSPyun YongHyeon vendor = pci_get_vendor(dev); 386d68875ebSPyun YongHyeon devid = pci_get_device(dev); 387d68875ebSPyun YongHyeon sp = alc_devs; 388d68875ebSPyun YongHyeon for (i = 0; i < sizeof(alc_devs) / sizeof(alc_devs[0]); i++) { 389d68875ebSPyun YongHyeon if (vendor == sp->alc_vendorid && 390d68875ebSPyun YongHyeon devid == sp->alc_deviceid) { 391d68875ebSPyun YongHyeon device_set_desc(dev, sp->alc_name); 392d68875ebSPyun YongHyeon return (BUS_PROBE_DEFAULT); 393d68875ebSPyun YongHyeon } 394d68875ebSPyun YongHyeon sp++; 395d68875ebSPyun YongHyeon } 396d68875ebSPyun YongHyeon 397d68875ebSPyun YongHyeon return (ENXIO); 398d68875ebSPyun YongHyeon } 399d68875ebSPyun YongHyeon 400d68875ebSPyun YongHyeon static void 401d68875ebSPyun YongHyeon alc_get_macaddr(struct alc_softc *sc) 402d68875ebSPyun YongHyeon { 403d68875ebSPyun YongHyeon uint32_t ea[2], opt; 404d68875ebSPyun YongHyeon int i; 405d68875ebSPyun YongHyeon 406d68875ebSPyun YongHyeon opt = CSR_READ_4(sc, ALC_OPT_CFG); 407d68875ebSPyun YongHyeon if ((CSR_READ_4(sc, ALC_TWSI_DEBUG) & TWSI_DEBUG_DEV_EXIST) != 0) { 408d68875ebSPyun YongHyeon /* 409d68875ebSPyun YongHyeon * EEPROM found, let TWSI reload EEPROM configuration. 410d68875ebSPyun YongHyeon * This will set ethernet address of controller. 411d68875ebSPyun YongHyeon */ 412d68875ebSPyun YongHyeon if ((opt & OPT_CFG_CLK_ENB) == 0) { 413d68875ebSPyun YongHyeon opt |= OPT_CFG_CLK_ENB; 414d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_OPT_CFG, opt); 415d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_OPT_CFG); 416d68875ebSPyun YongHyeon DELAY(1000); 417d68875ebSPyun YongHyeon } 418d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TWSI_CFG, CSR_READ_4(sc, ALC_TWSI_CFG) | 419d68875ebSPyun YongHyeon TWSI_CFG_SW_LD_START); 420d68875ebSPyun YongHyeon for (i = 100; i > 0; i--) { 421d68875ebSPyun YongHyeon DELAY(1000); 422d68875ebSPyun YongHyeon if ((CSR_READ_4(sc, ALC_TWSI_CFG) & 423d68875ebSPyun YongHyeon TWSI_CFG_SW_LD_START) == 0) 424d68875ebSPyun YongHyeon break; 425d68875ebSPyun YongHyeon } 426d68875ebSPyun YongHyeon if (i == 0) 427d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 428d68875ebSPyun YongHyeon "reloading EEPROM timeout!\n"); 429d68875ebSPyun YongHyeon } else { 430d68875ebSPyun YongHyeon if (bootverbose) 431d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "EEPROM not found!\n"); 432d68875ebSPyun YongHyeon } 433d68875ebSPyun YongHyeon if ((opt & OPT_CFG_CLK_ENB) != 0) { 434d68875ebSPyun YongHyeon opt &= ~OPT_CFG_CLK_ENB; 435d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_OPT_CFG, opt); 436d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_OPT_CFG); 437d68875ebSPyun YongHyeon DELAY(1000); 438d68875ebSPyun YongHyeon } 439d68875ebSPyun YongHyeon 440d68875ebSPyun YongHyeon ea[0] = CSR_READ_4(sc, ALC_PAR0); 441d68875ebSPyun YongHyeon ea[1] = CSR_READ_4(sc, ALC_PAR1); 442d68875ebSPyun YongHyeon sc->alc_eaddr[0] = (ea[1] >> 8) & 0xFF; 443d68875ebSPyun YongHyeon sc->alc_eaddr[1] = (ea[1] >> 0) & 0xFF; 444d68875ebSPyun YongHyeon sc->alc_eaddr[2] = (ea[0] >> 24) & 0xFF; 445d68875ebSPyun YongHyeon sc->alc_eaddr[3] = (ea[0] >> 16) & 0xFF; 446d68875ebSPyun YongHyeon sc->alc_eaddr[4] = (ea[0] >> 8) & 0xFF; 447d68875ebSPyun YongHyeon sc->alc_eaddr[5] = (ea[0] >> 0) & 0xFF; 448d68875ebSPyun YongHyeon } 449d68875ebSPyun YongHyeon 450d68875ebSPyun YongHyeon static void 451d68875ebSPyun YongHyeon alc_disable_l0s_l1(struct alc_softc *sc) 452d68875ebSPyun YongHyeon { 453d68875ebSPyun YongHyeon uint32_t pmcfg; 454d68875ebSPyun YongHyeon 455d68875ebSPyun YongHyeon /* Another magic from vendor. */ 456d68875ebSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 457d68875ebSPyun YongHyeon pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_CLK_SWH_L1 | 458d68875ebSPyun YongHyeon PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | PM_CFG_MAC_ASPM_CHK | 459d68875ebSPyun YongHyeon PM_CFG_SERDES_PD_EX_L1); 460d68875ebSPyun YongHyeon pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB | 461d68875ebSPyun YongHyeon PM_CFG_SERDES_L1_ENB; 462d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 463d68875ebSPyun YongHyeon } 464d68875ebSPyun YongHyeon 465d68875ebSPyun YongHyeon static void 466d68875ebSPyun YongHyeon alc_phy_reset(struct alc_softc *sc) 467d68875ebSPyun YongHyeon { 468d68875ebSPyun YongHyeon uint16_t data; 469d68875ebSPyun YongHyeon 470d68875ebSPyun YongHyeon /* Reset magic from Linux. */ 471d68875ebSPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, 472d68875ebSPyun YongHyeon GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | GPHY_CFG_SEL_ANA_RESET); 473d68875ebSPyun YongHyeon CSR_READ_2(sc, ALC_GPHY_CFG); 474d68875ebSPyun YongHyeon DELAY(10 * 1000); 475d68875ebSPyun YongHyeon 476d68875ebSPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, 477d68875ebSPyun YongHyeon GPHY_CFG_EXT_RESET | GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | 478d68875ebSPyun YongHyeon GPHY_CFG_SEL_ANA_RESET); 479d68875ebSPyun YongHyeon CSR_READ_2(sc, ALC_GPHY_CFG); 480d68875ebSPyun YongHyeon DELAY(10 * 1000); 481d68875ebSPyun YongHyeon 482d68875ebSPyun YongHyeon /* Load DSP codes, vendor magic. */ 483d68875ebSPyun YongHyeon data = ANA_LOOP_SEL_10BT | ANA_EN_MASK_TB | ANA_EN_10BT_IDLE | 484d68875ebSPyun YongHyeon ((1 << ANA_INTERVAL_SEL_TIMER_SHIFT) & ANA_INTERVAL_SEL_TIMER_MASK); 485d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 486d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG18); 487d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 488d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 489d68875ebSPyun YongHyeon 490d68875ebSPyun YongHyeon data = ((2 << ANA_SERDES_CDR_BW_SHIFT) & ANA_SERDES_CDR_BW_MASK) | 491d68875ebSPyun YongHyeon ANA_SERDES_EN_DEEM | ANA_SERDES_SEL_HSP | ANA_SERDES_EN_PLL | 492d68875ebSPyun YongHyeon ANA_SERDES_EN_LCKDT; 493d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 494d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG5); 495d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 496d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 497d68875ebSPyun YongHyeon 498d68875ebSPyun YongHyeon data = ((44 << ANA_LONG_CABLE_TH_100_SHIFT) & 499d68875ebSPyun YongHyeon ANA_LONG_CABLE_TH_100_MASK) | 500d68875ebSPyun YongHyeon ((33 << ANA_SHORT_CABLE_TH_100_SHIFT) & 501d68875ebSPyun YongHyeon ANA_SHORT_CABLE_TH_100_SHIFT) | 502d68875ebSPyun YongHyeon ANA_BP_BAD_LINK_ACCUM | ANA_BP_SMALL_BW; 503d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 504d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG54); 505d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 506d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 507d68875ebSPyun YongHyeon 508d68875ebSPyun YongHyeon data = ((11 << ANA_IECHO_ADJ_3_SHIFT) & ANA_IECHO_ADJ_3_MASK) | 509d68875ebSPyun YongHyeon ((11 << ANA_IECHO_ADJ_2_SHIFT) & ANA_IECHO_ADJ_2_MASK) | 510d68875ebSPyun YongHyeon ((8 << ANA_IECHO_ADJ_1_SHIFT) & ANA_IECHO_ADJ_1_MASK) | 511d68875ebSPyun YongHyeon ((8 << ANA_IECHO_ADJ_0_SHIFT) & ANA_IECHO_ADJ_0_MASK); 512d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 513d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG4); 514d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 515d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 516d68875ebSPyun YongHyeon 517d68875ebSPyun YongHyeon data = ((7 & ANA_MANUL_SWICH_ON_SHIFT) & ANA_MANUL_SWICH_ON_MASK) | 518d68875ebSPyun YongHyeon ANA_RESTART_CAL | ANA_MAN_ENABLE | ANA_SEL_HSP | ANA_EN_HB | 519d68875ebSPyun YongHyeon ANA_OEN_125M; 520d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 521d68875ebSPyun YongHyeon ALC_MII_DBG_ADDR, MII_ANA_CFG0); 522d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 523d68875ebSPyun YongHyeon ALC_MII_DBG_DATA, data); 524d68875ebSPyun YongHyeon DELAY(1000); 525d68875ebSPyun YongHyeon } 526d68875ebSPyun YongHyeon 527d68875ebSPyun YongHyeon static void 528d68875ebSPyun YongHyeon alc_phy_down(struct alc_softc *sc) 529d68875ebSPyun YongHyeon { 530d68875ebSPyun YongHyeon 531d68875ebSPyun YongHyeon /* Force PHY down. */ 532d68875ebSPyun YongHyeon CSR_WRITE_2(sc, ALC_GPHY_CFG, 533d68875ebSPyun YongHyeon GPHY_CFG_EXT_RESET | GPHY_CFG_HIB_EN | GPHY_CFG_HIB_PULSE | 534d68875ebSPyun YongHyeon GPHY_CFG_SEL_ANA_RESET | GPHY_CFG_PHY_IDDQ | GPHY_CFG_PWDOWN_HW); 535d68875ebSPyun YongHyeon DELAY(1000); 536d68875ebSPyun YongHyeon } 537d68875ebSPyun YongHyeon 538d68875ebSPyun YongHyeon static void 539d68875ebSPyun YongHyeon alc_aspm(struct alc_softc *sc) 540d68875ebSPyun YongHyeon { 541d68875ebSPyun YongHyeon uint32_t pmcfg; 542d68875ebSPyun YongHyeon 543d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 544d68875ebSPyun YongHyeon 545d68875ebSPyun YongHyeon pmcfg = CSR_READ_4(sc, ALC_PM_CFG); 546d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_SERDES_PD_EX_L1; 547d68875ebSPyun YongHyeon pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB; 548d68875ebSPyun YongHyeon pmcfg |= PM_CFG_SERDES_L1_ENB; 549d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_MASK; 550d68875ebSPyun YongHyeon pmcfg |= PM_CFG_MAC_ASPM_CHK; 551d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) != 0) { 552d68875ebSPyun YongHyeon pmcfg |= PM_CFG_SERDES_PLL_L1_ENB; 553d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_CLK_SWH_L1; 554d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_ASPM_L1_ENB; 555d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_ASPM_L0S_ENB; 556d68875ebSPyun YongHyeon } else { 557d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_SERDES_PLL_L1_ENB; 558d68875ebSPyun YongHyeon pmcfg |= PM_CFG_CLK_SWH_L1; 559d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_ASPM_L1_ENB; 560d68875ebSPyun YongHyeon pmcfg &= ~PM_CFG_ASPM_L0S_ENB; 561d68875ebSPyun YongHyeon } 562d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg); 563d68875ebSPyun YongHyeon } 564d68875ebSPyun YongHyeon 565d68875ebSPyun YongHyeon static int 566d68875ebSPyun YongHyeon alc_attach(device_t dev) 567d68875ebSPyun YongHyeon { 568d68875ebSPyun YongHyeon struct alc_softc *sc; 569d68875ebSPyun YongHyeon struct ifnet *ifp; 570d68875ebSPyun YongHyeon char *aspm_state[] = { "L0s/L1", "L0s", "L1", "L0s/l1" }; 571d68875ebSPyun YongHyeon uint16_t burst; 572d68875ebSPyun YongHyeon int base, error, i, msic, msixc, pmc, state; 573d68875ebSPyun YongHyeon uint32_t cap, ctl, val; 574d68875ebSPyun YongHyeon 575d68875ebSPyun YongHyeon error = 0; 576d68875ebSPyun YongHyeon sc = device_get_softc(dev); 577d68875ebSPyun YongHyeon sc->alc_dev = dev; 578d68875ebSPyun YongHyeon 579d68875ebSPyun YongHyeon mtx_init(&sc->alc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 580d68875ebSPyun YongHyeon MTX_DEF); 581d68875ebSPyun YongHyeon callout_init_mtx(&sc->alc_tick_ch, &sc->alc_mtx, 0); 582d68875ebSPyun YongHyeon TASK_INIT(&sc->alc_int_task, 0, alc_int_task, sc); 583d68875ebSPyun YongHyeon 584d68875ebSPyun YongHyeon /* Map the device. */ 585d68875ebSPyun YongHyeon pci_enable_busmaster(dev); 586d68875ebSPyun YongHyeon sc->alc_res_spec = alc_res_spec_mem; 587d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_legacy; 588d68875ebSPyun YongHyeon error = bus_alloc_resources(dev, sc->alc_res_spec, sc->alc_res); 589d68875ebSPyun YongHyeon if (error != 0) { 590d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate memory resources.\n"); 591d68875ebSPyun YongHyeon goto fail; 592d68875ebSPyun YongHyeon } 593d68875ebSPyun YongHyeon 594d68875ebSPyun YongHyeon /* Set PHY address. */ 595d68875ebSPyun YongHyeon sc->alc_phyaddr = ALC_PHY_ADDR; 596d68875ebSPyun YongHyeon 597d68875ebSPyun YongHyeon /* Initialize DMA parameters. */ 598d68875ebSPyun YongHyeon sc->alc_dma_rd_burst = 0; 599d68875ebSPyun YongHyeon sc->alc_dma_wr_burst = 0; 600d68875ebSPyun YongHyeon sc->alc_rcb = DMA_CFG_RCB_64; 601d68875ebSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, &base) == 0) { 602d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_PCIE; 603d68875ebSPyun YongHyeon burst = CSR_READ_2(sc, base + PCIR_EXPRESS_DEVICE_CTL); 604d68875ebSPyun YongHyeon sc->alc_dma_rd_burst = 605d68875ebSPyun YongHyeon (burst & PCIM_EXP_CTL_MAX_READ_REQUEST) >> 12; 606d68875ebSPyun YongHyeon sc->alc_dma_wr_burst = (burst & PCIM_EXP_CTL_MAX_PAYLOAD) >> 5; 607d68875ebSPyun YongHyeon if (bootverbose) { 608d68875ebSPyun YongHyeon device_printf(dev, "Read request size : %u bytes.\n", 609d68875ebSPyun YongHyeon alc_dma_burst[sc->alc_dma_rd_burst]); 610d68875ebSPyun YongHyeon device_printf(dev, "TLP payload size : %u bytes.\n", 611d68875ebSPyun YongHyeon alc_dma_burst[sc->alc_dma_wr_burst]); 612d68875ebSPyun YongHyeon } 613d68875ebSPyun YongHyeon /* Clear data link and flow-control protocol error. */ 614d68875ebSPyun YongHyeon val = CSR_READ_4(sc, ALC_PEX_UNC_ERR_SEV); 615d68875ebSPyun YongHyeon val &= ~(PEX_UNC_ERR_SEV_DLP | PEX_UNC_ERR_SEV_FCP); 616d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PEX_UNC_ERR_SEV, val); 617d68875ebSPyun YongHyeon /* Disable ASPM L0S and L1. */ 618d68875ebSPyun YongHyeon cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CAP); 619d68875ebSPyun YongHyeon if ((cap & PCIM_LINK_CAP_ASPM) != 0) { 620d68875ebSPyun YongHyeon ctl = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CTL); 621d68875ebSPyun YongHyeon if ((ctl & 0x08) != 0) 622d68875ebSPyun YongHyeon sc->alc_rcb = DMA_CFG_RCB_128; 623d68875ebSPyun YongHyeon if (bootverbose) 624d68875ebSPyun YongHyeon device_printf(dev, "RCB %u bytes\n", 625d68875ebSPyun YongHyeon sc->alc_rcb == DMA_CFG_RCB_64 ? 64 : 128); 626d68875ebSPyun YongHyeon state = ctl & 0x03; 627d68875ebSPyun YongHyeon if (bootverbose) 628d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "ASPM %s %s\n", 629d68875ebSPyun YongHyeon aspm_state[state], 630d68875ebSPyun YongHyeon state == 0 ? "disabled" : "enabled"); 631d68875ebSPyun YongHyeon if (state != 0) 632d68875ebSPyun YongHyeon alc_disable_l0s_l1(sc); 633d68875ebSPyun YongHyeon } 634d68875ebSPyun YongHyeon } 635d68875ebSPyun YongHyeon 636d68875ebSPyun YongHyeon /* Reset PHY. */ 637d68875ebSPyun YongHyeon alc_phy_reset(sc); 638d68875ebSPyun YongHyeon 639d68875ebSPyun YongHyeon /* Reset the ethernet controller. */ 640d68875ebSPyun YongHyeon alc_reset(sc); 641d68875ebSPyun YongHyeon 642d68875ebSPyun YongHyeon /* 643d68875ebSPyun YongHyeon * One odd thing is AR8132 uses the same PHY hardware(F1 644d68875ebSPyun YongHyeon * gigabit PHY) of AR8131. So atphy(4) of AR8132 reports 645d68875ebSPyun YongHyeon * the PHY supports 1000Mbps but that's not true. The PHY 646d68875ebSPyun YongHyeon * used in AR8132 can't establish gigabit link even if it 647d68875ebSPyun YongHyeon * shows the same PHY model/revision number of AR8131. 648d68875ebSPyun YongHyeon */ 649d68875ebSPyun YongHyeon if (pci_get_device(dev) == DEVICEID_ATHEROS_AR8132) 650d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_FASTETHER | ALC_FLAG_JUMBO; 651d68875ebSPyun YongHyeon else 652d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_JUMBO | ALC_FLAG_ASPM_MON; 653d68875ebSPyun YongHyeon /* 654d68875ebSPyun YongHyeon * It seems that AR8131/AR8132 has silicon bug for SMB. In 655d68875ebSPyun YongHyeon * addition, Atheros said that enabling SMB wouldn't improve 656d68875ebSPyun YongHyeon * performance. However I think it's bad to access lots of 657d68875ebSPyun YongHyeon * registers to extract MAC statistics. 658d68875ebSPyun YongHyeon */ 659d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_SMB_BUG; 660d68875ebSPyun YongHyeon /* 661d68875ebSPyun YongHyeon * Don't use Tx CMB. It is known to have silicon bug. 662d68875ebSPyun YongHyeon */ 663d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_CMB_BUG; 664d68875ebSPyun YongHyeon sc->alc_rev = pci_get_revid(dev); 665d68875ebSPyun YongHyeon sc->alc_chip_rev = CSR_READ_4(sc, ALC_MASTER_CFG) >> 666d68875ebSPyun YongHyeon MASTER_CHIP_REV_SHIFT; 667d68875ebSPyun YongHyeon if (bootverbose) { 668d68875ebSPyun YongHyeon device_printf(dev, "PCI device revision : 0x%04x\n", 669d68875ebSPyun YongHyeon sc->alc_rev); 670d68875ebSPyun YongHyeon device_printf(dev, "Chip id/revision : 0x%04x\n", 671d68875ebSPyun YongHyeon sc->alc_chip_rev); 672d68875ebSPyun YongHyeon } 673d68875ebSPyun YongHyeon device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n", 674d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_SRAM_TX_FIFO_LEN) * 8, 675d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN) * 8); 676d68875ebSPyun YongHyeon 677d68875ebSPyun YongHyeon /* Allocate IRQ resources. */ 678d68875ebSPyun YongHyeon msixc = pci_msix_count(dev); 679d68875ebSPyun YongHyeon msic = pci_msi_count(dev); 680d68875ebSPyun YongHyeon if (bootverbose) { 681d68875ebSPyun YongHyeon device_printf(dev, "MSIX count : %d\n", msixc); 682d68875ebSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 683d68875ebSPyun YongHyeon } 684d68875ebSPyun YongHyeon /* Prefer MSIX over MSI. */ 685d68875ebSPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 686d68875ebSPyun YongHyeon if (msix_disable == 0 && msixc == ALC_MSIX_MESSAGES && 687d68875ebSPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 688d68875ebSPyun YongHyeon if (msic == ALC_MSIX_MESSAGES) { 689d68875ebSPyun YongHyeon device_printf(dev, 690d68875ebSPyun YongHyeon "Using %d MSIX message(s).\n", msixc); 691d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_MSIX; 692d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_msix; 693d68875ebSPyun YongHyeon } else 694d68875ebSPyun YongHyeon pci_release_msi(dev); 695d68875ebSPyun YongHyeon } 696d68875ebSPyun YongHyeon if (msi_disable == 0 && (sc->alc_flags & ALC_FLAG_MSIX) == 0 && 697d68875ebSPyun YongHyeon msic == ALC_MSI_MESSAGES && 698d68875ebSPyun YongHyeon pci_alloc_msi(dev, &msic) == 0) { 699d68875ebSPyun YongHyeon if (msic == ALC_MSI_MESSAGES) { 700d68875ebSPyun YongHyeon device_printf(dev, 701d68875ebSPyun YongHyeon "Using %d MSI message(s).\n", msic); 702d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_MSI; 703d68875ebSPyun YongHyeon sc->alc_irq_spec = alc_irq_spec_msi; 704d68875ebSPyun YongHyeon } else 705d68875ebSPyun YongHyeon pci_release_msi(dev); 706d68875ebSPyun YongHyeon } 707d68875ebSPyun YongHyeon } 708d68875ebSPyun YongHyeon 709d68875ebSPyun YongHyeon error = bus_alloc_resources(dev, sc->alc_irq_spec, sc->alc_irq); 710d68875ebSPyun YongHyeon if (error != 0) { 711d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate IRQ resources.\n"); 712d68875ebSPyun YongHyeon goto fail; 713d68875ebSPyun YongHyeon } 714d68875ebSPyun YongHyeon 715d68875ebSPyun YongHyeon /* Create device sysctl node. */ 716d68875ebSPyun YongHyeon alc_sysctl_node(sc); 717d68875ebSPyun YongHyeon 718d68875ebSPyun YongHyeon if ((error = alc_dma_alloc(sc) != 0)) 719d68875ebSPyun YongHyeon goto fail; 720d68875ebSPyun YongHyeon 721d68875ebSPyun YongHyeon /* Load station address. */ 722d68875ebSPyun YongHyeon alc_get_macaddr(sc); 723d68875ebSPyun YongHyeon 724d68875ebSPyun YongHyeon ifp = sc->alc_ifp = if_alloc(IFT_ETHER); 725d68875ebSPyun YongHyeon if (ifp == NULL) { 726d68875ebSPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 727d68875ebSPyun YongHyeon error = ENXIO; 728d68875ebSPyun YongHyeon goto fail; 729d68875ebSPyun YongHyeon } 730d68875ebSPyun YongHyeon 731d68875ebSPyun YongHyeon ifp->if_softc = sc; 732d68875ebSPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 733d68875ebSPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 734d68875ebSPyun YongHyeon ifp->if_ioctl = alc_ioctl; 735d68875ebSPyun YongHyeon ifp->if_start = alc_start; 736d68875ebSPyun YongHyeon ifp->if_init = alc_init; 737d68875ebSPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = ALC_TX_RING_CNT - 1; 738d68875ebSPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 739d68875ebSPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 740d68875ebSPyun YongHyeon ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4; 741d68875ebSPyun YongHyeon ifp->if_hwassist = ALC_CSUM_FEATURES | CSUM_TSO; 742d68875ebSPyun YongHyeon if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0) 743d68875ebSPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST; 744d68875ebSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 745d68875ebSPyun YongHyeon 746d68875ebSPyun YongHyeon /* Set up MII bus. */ 747d68875ebSPyun YongHyeon if ((error = mii_phy_probe(dev, &sc->alc_miibus, alc_mediachange, 748d68875ebSPyun YongHyeon alc_mediastatus)) != 0) { 749d68875ebSPyun YongHyeon device_printf(dev, "no PHY found!\n"); 750d68875ebSPyun YongHyeon goto fail; 751d68875ebSPyun YongHyeon } 752d68875ebSPyun YongHyeon 753d68875ebSPyun YongHyeon ether_ifattach(ifp, sc->alc_eaddr); 754d68875ebSPyun YongHyeon 755d68875ebSPyun YongHyeon /* VLAN capability setup. */ 756e67344a3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | 757e67344a3SPyun YongHyeon IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO; 758d68875ebSPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 759d68875ebSPyun YongHyeon /* 760d68875ebSPyun YongHyeon * XXX 761d68875ebSPyun YongHyeon * It seems enabling Tx checksum offloading makes more trouble. 762d68875ebSPyun YongHyeon * Sometimes the controller does not receive any frames when 763d68875ebSPyun YongHyeon * Tx checksum offloading is enabled. I'm not sure whether this 764d68875ebSPyun YongHyeon * is a bug in Tx checksum offloading logic or I got broken 765d68875ebSPyun YongHyeon * sample boards. To safety, don't enable Tx checksum offloading 766d68875ebSPyun YongHyeon * by default but give chance to users to toggle it if they know 767d68875ebSPyun YongHyeon * their controllers work without problems. 768d68875ebSPyun YongHyeon */ 769d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TXCSUM; 770d68875ebSPyun YongHyeon ifp->if_hwassist &= ~ALC_CSUM_FEATURES; 771d68875ebSPyun YongHyeon 772d68875ebSPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 773d68875ebSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 774d68875ebSPyun YongHyeon 775d68875ebSPyun YongHyeon /* Create local taskq. */ 776d68875ebSPyun YongHyeon TASK_INIT(&sc->alc_tx_task, 1, alc_tx_task, ifp); 777d68875ebSPyun YongHyeon sc->alc_tq = taskqueue_create_fast("alc_taskq", M_WAITOK, 778d68875ebSPyun YongHyeon taskqueue_thread_enqueue, &sc->alc_tq); 779d68875ebSPyun YongHyeon if (sc->alc_tq == NULL) { 780d68875ebSPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 781d68875ebSPyun YongHyeon ether_ifdetach(ifp); 782d68875ebSPyun YongHyeon error = ENXIO; 783d68875ebSPyun YongHyeon goto fail; 784d68875ebSPyun YongHyeon } 785d68875ebSPyun YongHyeon taskqueue_start_threads(&sc->alc_tq, 1, PI_NET, "%s taskq", 786d68875ebSPyun YongHyeon device_get_nameunit(sc->alc_dev)); 787d68875ebSPyun YongHyeon 788d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_MSIX) != 0) 789d68875ebSPyun YongHyeon msic = ALC_MSIX_MESSAGES; 790d68875ebSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_MSI) != 0) 791d68875ebSPyun YongHyeon msic = ALC_MSI_MESSAGES; 792d68875ebSPyun YongHyeon else 793d68875ebSPyun YongHyeon msic = 1; 794d68875ebSPyun YongHyeon for (i = 0; i < msic; i++) { 795d68875ebSPyun YongHyeon error = bus_setup_intr(dev, sc->alc_irq[i], 796d68875ebSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, alc_intr, NULL, sc, 797d68875ebSPyun YongHyeon &sc->alc_intrhand[i]); 798d68875ebSPyun YongHyeon if (error != 0) 799d68875ebSPyun YongHyeon break; 800d68875ebSPyun YongHyeon } 801d68875ebSPyun YongHyeon if (error != 0) { 802d68875ebSPyun YongHyeon device_printf(dev, "could not set up interrupt handler.\n"); 803d68875ebSPyun YongHyeon taskqueue_free(sc->alc_tq); 804d68875ebSPyun YongHyeon sc->alc_tq = NULL; 805d68875ebSPyun YongHyeon ether_ifdetach(ifp); 806d68875ebSPyun YongHyeon goto fail; 807d68875ebSPyun YongHyeon } 808d68875ebSPyun YongHyeon 809d68875ebSPyun YongHyeon fail: 810d68875ebSPyun YongHyeon if (error != 0) 811d68875ebSPyun YongHyeon alc_detach(dev); 812d68875ebSPyun YongHyeon 813d68875ebSPyun YongHyeon return (error); 814d68875ebSPyun YongHyeon } 815d68875ebSPyun YongHyeon 816d68875ebSPyun YongHyeon static int 817d68875ebSPyun YongHyeon alc_detach(device_t dev) 818d68875ebSPyun YongHyeon { 819d68875ebSPyun YongHyeon struct alc_softc *sc; 820d68875ebSPyun YongHyeon struct ifnet *ifp; 821d68875ebSPyun YongHyeon int i, msic; 822d68875ebSPyun YongHyeon 823d68875ebSPyun YongHyeon sc = device_get_softc(dev); 824d68875ebSPyun YongHyeon 825d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 826d68875ebSPyun YongHyeon if (device_is_attached(dev)) { 827d68875ebSPyun YongHyeon ALC_LOCK(sc); 828d68875ebSPyun YongHyeon sc->alc_flags |= ALC_FLAG_DETACH; 829d68875ebSPyun YongHyeon alc_stop(sc); 830d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 831d68875ebSPyun YongHyeon callout_drain(&sc->alc_tick_ch); 832d68875ebSPyun YongHyeon taskqueue_drain(sc->alc_tq, &sc->alc_int_task); 833d68875ebSPyun YongHyeon taskqueue_drain(sc->alc_tq, &sc->alc_tx_task); 834d68875ebSPyun YongHyeon ether_ifdetach(ifp); 835d68875ebSPyun YongHyeon } 836d68875ebSPyun YongHyeon 837d68875ebSPyun YongHyeon if (sc->alc_tq != NULL) { 838d68875ebSPyun YongHyeon taskqueue_drain(sc->alc_tq, &sc->alc_int_task); 839d68875ebSPyun YongHyeon taskqueue_free(sc->alc_tq); 840d68875ebSPyun YongHyeon sc->alc_tq = NULL; 841d68875ebSPyun YongHyeon } 842d68875ebSPyun YongHyeon 843d68875ebSPyun YongHyeon if (sc->alc_miibus != NULL) { 844d68875ebSPyun YongHyeon device_delete_child(dev, sc->alc_miibus); 845d68875ebSPyun YongHyeon sc->alc_miibus = NULL; 846d68875ebSPyun YongHyeon } 847d68875ebSPyun YongHyeon bus_generic_detach(dev); 848d68875ebSPyun YongHyeon alc_dma_free(sc); 849d68875ebSPyun YongHyeon 850d68875ebSPyun YongHyeon if (ifp != NULL) { 851d68875ebSPyun YongHyeon if_free(ifp); 852d68875ebSPyun YongHyeon sc->alc_ifp = NULL; 853d68875ebSPyun YongHyeon } 854d68875ebSPyun YongHyeon 855d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_MSIX) != 0) 856d68875ebSPyun YongHyeon msic = ALC_MSIX_MESSAGES; 857d68875ebSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_MSI) != 0) 858d68875ebSPyun YongHyeon msic = ALC_MSI_MESSAGES; 859d68875ebSPyun YongHyeon else 860d68875ebSPyun YongHyeon msic = 1; 861d68875ebSPyun YongHyeon for (i = 0; i < msic; i++) { 862d68875ebSPyun YongHyeon if (sc->alc_intrhand[i] != NULL) { 863d68875ebSPyun YongHyeon bus_teardown_intr(dev, sc->alc_irq[i], 864d68875ebSPyun YongHyeon sc->alc_intrhand[i]); 865d68875ebSPyun YongHyeon sc->alc_intrhand[i] = NULL; 866d68875ebSPyun YongHyeon } 867d68875ebSPyun YongHyeon } 868e4d5e248SPyun YongHyeon if (sc->alc_res[0] != NULL) 869d68875ebSPyun YongHyeon alc_phy_down(sc); 870d68875ebSPyun YongHyeon bus_release_resources(dev, sc->alc_irq_spec, sc->alc_irq); 871d68875ebSPyun YongHyeon if ((sc->alc_flags & (ALC_FLAG_MSI | ALC_FLAG_MSIX)) != 0) 872d68875ebSPyun YongHyeon pci_release_msi(dev); 873d68875ebSPyun YongHyeon bus_release_resources(dev, sc->alc_res_spec, sc->alc_res); 874d68875ebSPyun YongHyeon mtx_destroy(&sc->alc_mtx); 875d68875ebSPyun YongHyeon 876d68875ebSPyun YongHyeon return (0); 877d68875ebSPyun YongHyeon } 878d68875ebSPyun YongHyeon 879d68875ebSPyun YongHyeon #define ALC_SYSCTL_STAT_ADD32(c, h, n, p, d) \ 880d68875ebSPyun YongHyeon SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d) 881d68875ebSPyun YongHyeon #define ALC_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 882d68875ebSPyun YongHyeon SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 883d68875ebSPyun YongHyeon 884d68875ebSPyun YongHyeon static void 885d68875ebSPyun YongHyeon alc_sysctl_node(struct alc_softc *sc) 886d68875ebSPyun YongHyeon { 887d68875ebSPyun YongHyeon struct sysctl_ctx_list *ctx; 888d68875ebSPyun YongHyeon struct sysctl_oid_list *child, *parent; 889d68875ebSPyun YongHyeon struct sysctl_oid *tree; 890d68875ebSPyun YongHyeon struct alc_hw_stats *stats; 891d68875ebSPyun YongHyeon int error; 892d68875ebSPyun YongHyeon 893d68875ebSPyun YongHyeon stats = &sc->alc_stats; 894d68875ebSPyun YongHyeon ctx = device_get_sysctl_ctx(sc->alc_dev); 895d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->alc_dev)); 896d68875ebSPyun YongHyeon 897d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod", 898d68875ebSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_rx_mod, 0, 899d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod, "I", "alc Rx interrupt moderation"); 900d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod", 901d68875ebSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_tx_mod, 0, 902d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod, "I", "alc Tx interrupt moderation"); 903d68875ebSPyun YongHyeon /* Pull in device tunables. */ 904d68875ebSPyun YongHyeon sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT; 905d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 906d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "int_rx_mod", &sc->alc_int_rx_mod); 907d68875ebSPyun YongHyeon if (error == 0) { 908d68875ebSPyun YongHyeon if (sc->alc_int_rx_mod < ALC_IM_TIMER_MIN || 909d68875ebSPyun YongHyeon sc->alc_int_rx_mod > ALC_IM_TIMER_MAX) { 910d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "int_rx_mod value out of " 911d68875ebSPyun YongHyeon "range; using default: %d\n", 912d68875ebSPyun YongHyeon ALC_IM_RX_TIMER_DEFAULT); 913d68875ebSPyun YongHyeon sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT; 914d68875ebSPyun YongHyeon } 915d68875ebSPyun YongHyeon } 916d68875ebSPyun YongHyeon sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT; 917d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 918d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "int_tx_mod", &sc->alc_int_tx_mod); 919d68875ebSPyun YongHyeon if (error == 0) { 920d68875ebSPyun YongHyeon if (sc->alc_int_tx_mod < ALC_IM_TIMER_MIN || 921d68875ebSPyun YongHyeon sc->alc_int_tx_mod > ALC_IM_TIMER_MAX) { 922d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "int_tx_mod value out of " 923d68875ebSPyun YongHyeon "range; using default: %d\n", 924d68875ebSPyun YongHyeon ALC_IM_TX_TIMER_DEFAULT); 925d68875ebSPyun YongHyeon sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT; 926d68875ebSPyun YongHyeon } 927d68875ebSPyun YongHyeon } 928d68875ebSPyun YongHyeon SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit", 929d68875ebSPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->alc_process_limit, 0, 930d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit, "I", 931d68875ebSPyun YongHyeon "max number of Rx events to process"); 932d68875ebSPyun YongHyeon /* Pull in device tunables. */ 933d68875ebSPyun YongHyeon sc->alc_process_limit = ALC_PROC_DEFAULT; 934d68875ebSPyun YongHyeon error = resource_int_value(device_get_name(sc->alc_dev), 935d68875ebSPyun YongHyeon device_get_unit(sc->alc_dev), "process_limit", 936d68875ebSPyun YongHyeon &sc->alc_process_limit); 937d68875ebSPyun YongHyeon if (error == 0) { 938d68875ebSPyun YongHyeon if (sc->alc_process_limit < ALC_PROC_MIN || 939d68875ebSPyun YongHyeon sc->alc_process_limit > ALC_PROC_MAX) { 940d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 941d68875ebSPyun YongHyeon "process_limit value out of range; " 942d68875ebSPyun YongHyeon "using default: %d\n", ALC_PROC_DEFAULT); 943d68875ebSPyun YongHyeon sc->alc_process_limit = ALC_PROC_DEFAULT; 944d68875ebSPyun YongHyeon } 945d68875ebSPyun YongHyeon } 946d68875ebSPyun YongHyeon 947d68875ebSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD, 948d68875ebSPyun YongHyeon NULL, "ALC statistics"); 949d68875ebSPyun YongHyeon parent = SYSCTL_CHILDREN(tree); 950d68875ebSPyun YongHyeon 951d68875ebSPyun YongHyeon /* Rx statistics. */ 952d68875ebSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD, 953d68875ebSPyun YongHyeon NULL, "Rx MAC statistics"); 954d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 955d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 956d68875ebSPyun YongHyeon &stats->rx_frames, "Good frames"); 957d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 958d68875ebSPyun YongHyeon &stats->rx_bcast_frames, "Good broadcast frames"); 959d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 960d68875ebSPyun YongHyeon &stats->rx_mcast_frames, "Good multicast frames"); 961d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 962d68875ebSPyun YongHyeon &stats->rx_pause_frames, "Pause control frames"); 963d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 964d68875ebSPyun YongHyeon &stats->rx_control_frames, "Control frames"); 965d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "crc_errs", 966d68875ebSPyun YongHyeon &stats->rx_crcerrs, "CRC errors"); 967d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 968d68875ebSPyun YongHyeon &stats->rx_lenerrs, "Frames with length mismatched"); 969d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 970d68875ebSPyun YongHyeon &stats->rx_bytes, "Good octets"); 971d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 972d68875ebSPyun YongHyeon &stats->rx_bcast_bytes, "Good broadcast octets"); 973d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 974d68875ebSPyun YongHyeon &stats->rx_mcast_bytes, "Good multicast octets"); 975d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "runts", 976d68875ebSPyun YongHyeon &stats->rx_runts, "Too short frames"); 977d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "fragments", 978d68875ebSPyun YongHyeon &stats->rx_fragments, "Fragmented frames"); 979d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 980d68875ebSPyun YongHyeon &stats->rx_pkts_64, "64 bytes frames"); 981d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 982d68875ebSPyun YongHyeon &stats->rx_pkts_65_127, "65 to 127 bytes frames"); 983d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 984d68875ebSPyun YongHyeon &stats->rx_pkts_128_255, "128 to 255 bytes frames"); 985d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 986d68875ebSPyun YongHyeon &stats->rx_pkts_256_511, "256 to 511 bytes frames"); 987d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 988d68875ebSPyun YongHyeon &stats->rx_pkts_512_1023, "512 to 1023 bytes frames"); 989d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 990d68875ebSPyun YongHyeon &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames"); 991d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 992d68875ebSPyun YongHyeon &stats->rx_pkts_1519_max, "1519 to max frames"); 993d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 994d68875ebSPyun YongHyeon &stats->rx_pkts_truncated, "Truncated frames due to MTU size"); 995d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows", 996d68875ebSPyun YongHyeon &stats->rx_fifo_oflows, "FIFO overflows"); 997d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs", 998d68875ebSPyun YongHyeon &stats->rx_rrs_errs, "Return status write-back errors"); 999d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "align_errs", 1000d68875ebSPyun YongHyeon &stats->rx_alignerrs, "Alignment errors"); 1001d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "filtered", 1002d68875ebSPyun YongHyeon &stats->rx_pkts_filtered, 1003d68875ebSPyun YongHyeon "Frames dropped due to address filtering"); 1004d68875ebSPyun YongHyeon 1005d68875ebSPyun YongHyeon /* Tx statistics. */ 1006d68875ebSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD, 1007d68875ebSPyun YongHyeon NULL, "Tx MAC statistics"); 1008d68875ebSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 1009d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames", 1010d68875ebSPyun YongHyeon &stats->tx_frames, "Good frames"); 1011d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames", 1012d68875ebSPyun YongHyeon &stats->tx_bcast_frames, "Good broadcast frames"); 1013d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames", 1014d68875ebSPyun YongHyeon &stats->tx_mcast_frames, "Good multicast frames"); 1015d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames", 1016d68875ebSPyun YongHyeon &stats->tx_pause_frames, "Pause control frames"); 1017d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames", 1018d68875ebSPyun YongHyeon &stats->tx_control_frames, "Control frames"); 1019d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_defers", 1020d68875ebSPyun YongHyeon &stats->tx_excess_defer, "Frames with excessive derferrals"); 1021d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "defers", 1022d68875ebSPyun YongHyeon &stats->tx_excess_defer, "Frames with derferrals"); 1023d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets", 1024d68875ebSPyun YongHyeon &stats->tx_bytes, "Good octets"); 1025d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets", 1026d68875ebSPyun YongHyeon &stats->tx_bcast_bytes, "Good broadcast octets"); 1027d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets", 1028d68875ebSPyun YongHyeon &stats->tx_mcast_bytes, "Good multicast octets"); 1029d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64", 1030d68875ebSPyun YongHyeon &stats->tx_pkts_64, "64 bytes frames"); 1031d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127", 1032d68875ebSPyun YongHyeon &stats->tx_pkts_65_127, "65 to 127 bytes frames"); 1033d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255", 1034d68875ebSPyun YongHyeon &stats->tx_pkts_128_255, "128 to 255 bytes frames"); 1035d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511", 1036d68875ebSPyun YongHyeon &stats->tx_pkts_256_511, "256 to 511 bytes frames"); 1037d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023", 1038d68875ebSPyun YongHyeon &stats->tx_pkts_512_1023, "512 to 1023 bytes frames"); 1039d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518", 1040d68875ebSPyun YongHyeon &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames"); 1041d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max", 1042d68875ebSPyun YongHyeon &stats->tx_pkts_1519_max, "1519 to max frames"); 1043d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "single_colls", 1044d68875ebSPyun YongHyeon &stats->tx_single_colls, "Single collisions"); 1045d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "multi_colls", 1046d68875ebSPyun YongHyeon &stats->tx_multi_colls, "Multiple collisions"); 1047d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "late_colls", 1048d68875ebSPyun YongHyeon &stats->tx_late_colls, "Late collisions"); 1049d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_colls", 1050d68875ebSPyun YongHyeon &stats->tx_excess_colls, "Excessive collisions"); 1051d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "abort", 1052d68875ebSPyun YongHyeon &stats->tx_abort, "Aborted frames due to Excessive collisions"); 1053d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "underruns", 1054d68875ebSPyun YongHyeon &stats->tx_underrun, "FIFO underruns"); 1055d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns", 1056d68875ebSPyun YongHyeon &stats->tx_desc_underrun, "Descriptor write-back errors"); 1057d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs", 1058d68875ebSPyun YongHyeon &stats->tx_lenerrs, "Frames with length mismatched"); 1059d68875ebSPyun YongHyeon ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs", 1060d68875ebSPyun YongHyeon &stats->tx_pkts_truncated, "Truncated frames due to MTU size"); 1061d68875ebSPyun YongHyeon } 1062d68875ebSPyun YongHyeon 1063d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD32 1064d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD64 1065d68875ebSPyun YongHyeon 1066d68875ebSPyun YongHyeon struct alc_dmamap_arg { 1067d68875ebSPyun YongHyeon bus_addr_t alc_busaddr; 1068d68875ebSPyun YongHyeon }; 1069d68875ebSPyun YongHyeon 1070d68875ebSPyun YongHyeon static void 1071d68875ebSPyun YongHyeon alc_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 1072d68875ebSPyun YongHyeon { 1073d68875ebSPyun YongHyeon struct alc_dmamap_arg *ctx; 1074d68875ebSPyun YongHyeon 1075d68875ebSPyun YongHyeon if (error != 0) 1076d68875ebSPyun YongHyeon return; 1077d68875ebSPyun YongHyeon 1078d68875ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 1079d68875ebSPyun YongHyeon 1080d68875ebSPyun YongHyeon ctx = (struct alc_dmamap_arg *)arg; 1081d68875ebSPyun YongHyeon ctx->alc_busaddr = segs[0].ds_addr; 1082d68875ebSPyun YongHyeon } 1083d68875ebSPyun YongHyeon 1084d68875ebSPyun YongHyeon /* 1085d68875ebSPyun YongHyeon * Normal and high Tx descriptors shares single Tx high address. 1086d68875ebSPyun YongHyeon * Four Rx descriptor/return rings and CMB shares the same Rx 1087d68875ebSPyun YongHyeon * high address. 1088d68875ebSPyun YongHyeon */ 1089d68875ebSPyun YongHyeon static int 1090d68875ebSPyun YongHyeon alc_check_boundary(struct alc_softc *sc) 1091d68875ebSPyun YongHyeon { 1092d68875ebSPyun YongHyeon bus_addr_t cmb_end, rx_ring_end, rr_ring_end, tx_ring_end; 1093d68875ebSPyun YongHyeon 1094d68875ebSPyun YongHyeon rx_ring_end = sc->alc_rdata.alc_rx_ring_paddr + ALC_RX_RING_SZ; 1095d68875ebSPyun YongHyeon rr_ring_end = sc->alc_rdata.alc_rr_ring_paddr + ALC_RR_RING_SZ; 1096d68875ebSPyun YongHyeon cmb_end = sc->alc_rdata.alc_cmb_paddr + ALC_CMB_SZ; 1097d68875ebSPyun YongHyeon tx_ring_end = sc->alc_rdata.alc_tx_ring_paddr + ALC_TX_RING_SZ; 1098d68875ebSPyun YongHyeon 1099d68875ebSPyun YongHyeon /* 4GB boundary crossing is not allowed. */ 1100d68875ebSPyun YongHyeon if ((ALC_ADDR_HI(rx_ring_end) != 1101d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_rx_ring_paddr)) || 1102d68875ebSPyun YongHyeon (ALC_ADDR_HI(rr_ring_end) != 1103d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_rr_ring_paddr)) || 1104d68875ebSPyun YongHyeon (ALC_ADDR_HI(cmb_end) != 1105d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_cmb_paddr)) || 1106d68875ebSPyun YongHyeon (ALC_ADDR_HI(tx_ring_end) != 1107d68875ebSPyun YongHyeon ALC_ADDR_HI(sc->alc_rdata.alc_tx_ring_paddr))) 1108d68875ebSPyun YongHyeon return (EFBIG); 1109d68875ebSPyun YongHyeon /* 1110d68875ebSPyun YongHyeon * Make sure Rx return descriptor/Rx descriptor/CMB use 1111d68875ebSPyun YongHyeon * the same high address. 1112d68875ebSPyun YongHyeon */ 1113d68875ebSPyun YongHyeon if ((ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(rr_ring_end)) || 1114d68875ebSPyun YongHyeon (ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(cmb_end))) 1115d68875ebSPyun YongHyeon return (EFBIG); 1116d68875ebSPyun YongHyeon 1117d68875ebSPyun YongHyeon return (0); 1118d68875ebSPyun YongHyeon } 1119d68875ebSPyun YongHyeon 1120d68875ebSPyun YongHyeon static int 1121d68875ebSPyun YongHyeon alc_dma_alloc(struct alc_softc *sc) 1122d68875ebSPyun YongHyeon { 1123d68875ebSPyun YongHyeon struct alc_txdesc *txd; 1124d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 1125d68875ebSPyun YongHyeon bus_addr_t lowaddr; 1126d68875ebSPyun YongHyeon struct alc_dmamap_arg ctx; 1127d68875ebSPyun YongHyeon int error, i; 1128d68875ebSPyun YongHyeon 1129d68875ebSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 1130d68875ebSPyun YongHyeon again: 1131d68875ebSPyun YongHyeon /* Create parent DMA tag. */ 1132d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1133d68875ebSPyun YongHyeon bus_get_dma_tag(sc->alc_dev), /* parent */ 1134d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 1135d68875ebSPyun YongHyeon lowaddr, /* lowaddr */ 1136d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1137d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1138d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1139d68875ebSPyun YongHyeon 0, /* nsegments */ 1140d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1141d68875ebSPyun YongHyeon 0, /* flags */ 1142d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1143d68875ebSPyun YongHyeon &sc->alc_cdata.alc_parent_tag); 1144d68875ebSPyun YongHyeon if (error != 0) { 1145d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1146d68875ebSPyun YongHyeon "could not create parent DMA tag.\n"); 1147d68875ebSPyun YongHyeon goto fail; 1148d68875ebSPyun YongHyeon } 1149d68875ebSPyun YongHyeon 1150d68875ebSPyun YongHyeon /* Create DMA tag for Tx descriptor ring. */ 1151d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1152d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 1153d68875ebSPyun YongHyeon ALC_TX_RING_ALIGN, 0, /* alignment, boundary */ 1154d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1155d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1156d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1157d68875ebSPyun YongHyeon ALC_TX_RING_SZ, /* maxsize */ 1158d68875ebSPyun YongHyeon 1, /* nsegments */ 1159d68875ebSPyun YongHyeon ALC_TX_RING_SZ, /* maxsegsize */ 1160d68875ebSPyun YongHyeon 0, /* flags */ 1161d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1162d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_ring_tag); 1163d68875ebSPyun YongHyeon if (error != 0) { 1164d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1165d68875ebSPyun YongHyeon "could not create Tx ring DMA tag.\n"); 1166d68875ebSPyun YongHyeon goto fail; 1167d68875ebSPyun YongHyeon } 1168d68875ebSPyun YongHyeon 1169d68875ebSPyun YongHyeon /* Create DMA tag for Rx free descriptor ring. */ 1170d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1171d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 1172d68875ebSPyun YongHyeon ALC_RX_RING_ALIGN, 0, /* alignment, boundary */ 1173d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1174d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1175d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1176d68875ebSPyun YongHyeon ALC_RX_RING_SZ, /* maxsize */ 1177d68875ebSPyun YongHyeon 1, /* nsegments */ 1178d68875ebSPyun YongHyeon ALC_RX_RING_SZ, /* maxsegsize */ 1179d68875ebSPyun YongHyeon 0, /* flags */ 1180d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1181d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_ring_tag); 1182d68875ebSPyun YongHyeon if (error != 0) { 1183d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1184d68875ebSPyun YongHyeon "could not create Rx ring DMA tag.\n"); 1185d68875ebSPyun YongHyeon goto fail; 1186d68875ebSPyun YongHyeon } 1187d68875ebSPyun YongHyeon /* Create DMA tag for Rx return descriptor ring. */ 1188d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1189d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 1190d68875ebSPyun YongHyeon ALC_RR_RING_ALIGN, 0, /* alignment, boundary */ 1191d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1192d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1193d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1194d68875ebSPyun YongHyeon ALC_RR_RING_SZ, /* maxsize */ 1195d68875ebSPyun YongHyeon 1, /* nsegments */ 1196d68875ebSPyun YongHyeon ALC_RR_RING_SZ, /* maxsegsize */ 1197d68875ebSPyun YongHyeon 0, /* flags */ 1198d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1199d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rr_ring_tag); 1200d68875ebSPyun YongHyeon if (error != 0) { 1201d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1202d68875ebSPyun YongHyeon "could not create Rx return ring DMA tag.\n"); 1203d68875ebSPyun YongHyeon goto fail; 1204d68875ebSPyun YongHyeon } 1205d68875ebSPyun YongHyeon 1206d68875ebSPyun YongHyeon /* Create DMA tag for coalescing message block. */ 1207d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1208d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 1209d68875ebSPyun YongHyeon ALC_CMB_ALIGN, 0, /* alignment, boundary */ 1210d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1211d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1212d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1213d68875ebSPyun YongHyeon ALC_CMB_SZ, /* maxsize */ 1214d68875ebSPyun YongHyeon 1, /* nsegments */ 1215d68875ebSPyun YongHyeon ALC_CMB_SZ, /* maxsegsize */ 1216d68875ebSPyun YongHyeon 0, /* flags */ 1217d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1218d68875ebSPyun YongHyeon &sc->alc_cdata.alc_cmb_tag); 1219d68875ebSPyun YongHyeon if (error != 0) { 1220d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1221d68875ebSPyun YongHyeon "could not create CMB DMA tag.\n"); 1222d68875ebSPyun YongHyeon goto fail; 1223d68875ebSPyun YongHyeon } 1224d68875ebSPyun YongHyeon /* Create DMA tag for status message block. */ 1225d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1226d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag, /* parent */ 1227d68875ebSPyun YongHyeon ALC_SMB_ALIGN, 0, /* alignment, boundary */ 1228d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1229d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1230d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1231d68875ebSPyun YongHyeon ALC_SMB_SZ, /* maxsize */ 1232d68875ebSPyun YongHyeon 1, /* nsegments */ 1233d68875ebSPyun YongHyeon ALC_SMB_SZ, /* maxsegsize */ 1234d68875ebSPyun YongHyeon 0, /* flags */ 1235d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1236d68875ebSPyun YongHyeon &sc->alc_cdata.alc_smb_tag); 1237d68875ebSPyun YongHyeon if (error != 0) { 1238d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1239d68875ebSPyun YongHyeon "could not create SMB DMA tag.\n"); 1240d68875ebSPyun YongHyeon goto fail; 1241d68875ebSPyun YongHyeon } 1242d68875ebSPyun YongHyeon 1243d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Tx ring. */ 1244d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_tx_ring_tag, 1245d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_tx_ring, 1246d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1247d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_ring_map); 1248d68875ebSPyun YongHyeon if (error != 0) { 1249d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1250d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 1251d68875ebSPyun YongHyeon goto fail; 1252d68875ebSPyun YongHyeon } 1253d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 1254d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_tx_ring_tag, 1255d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, sc->alc_rdata.alc_tx_ring, 1256d68875ebSPyun YongHyeon ALC_TX_RING_SZ, alc_dmamap_cb, &ctx, 0); 1257d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 1258d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1259d68875ebSPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 1260d68875ebSPyun YongHyeon goto fail; 1261d68875ebSPyun YongHyeon } 1262d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring_paddr = ctx.alc_busaddr; 1263d68875ebSPyun YongHyeon 1264d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx ring. */ 1265d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_rx_ring_tag, 1266d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_rx_ring, 1267d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1268d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_ring_map); 1269d68875ebSPyun YongHyeon if (error != 0) { 1270d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1271d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 1272d68875ebSPyun YongHyeon goto fail; 1273d68875ebSPyun YongHyeon } 1274d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 1275d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_rx_ring_tag, 1276d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, sc->alc_rdata.alc_rx_ring, 1277d68875ebSPyun YongHyeon ALC_RX_RING_SZ, alc_dmamap_cb, &ctx, 0); 1278d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 1279d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1280d68875ebSPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 1281d68875ebSPyun YongHyeon goto fail; 1282d68875ebSPyun YongHyeon } 1283d68875ebSPyun YongHyeon sc->alc_rdata.alc_rx_ring_paddr = ctx.alc_busaddr; 1284d68875ebSPyun YongHyeon 1285d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for Rx return ring. */ 1286d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_rr_ring_tag, 1287d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_rr_ring, 1288d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1289d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rr_ring_map); 1290d68875ebSPyun YongHyeon if (error != 0) { 1291d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1292d68875ebSPyun YongHyeon "could not allocate DMA'able memory for Rx return ring.\n"); 1293d68875ebSPyun YongHyeon goto fail; 1294d68875ebSPyun YongHyeon } 1295d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 1296d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_rr_ring_tag, 1297d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, sc->alc_rdata.alc_rr_ring, 1298d68875ebSPyun YongHyeon ALC_RR_RING_SZ, alc_dmamap_cb, &ctx, 0); 1299d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 1300d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1301d68875ebSPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 1302d68875ebSPyun YongHyeon goto fail; 1303d68875ebSPyun YongHyeon } 1304d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring_paddr = ctx.alc_busaddr; 1305d68875ebSPyun YongHyeon 1306d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for CMB. */ 1307d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_cmb_tag, 1308d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_cmb, 1309d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1310d68875ebSPyun YongHyeon &sc->alc_cdata.alc_cmb_map); 1311d68875ebSPyun YongHyeon if (error != 0) { 1312d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1313d68875ebSPyun YongHyeon "could not allocate DMA'able memory for CMB.\n"); 1314d68875ebSPyun YongHyeon goto fail; 1315d68875ebSPyun YongHyeon } 1316d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 1317d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_cmb_tag, 1318d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, sc->alc_rdata.alc_cmb, 1319d68875ebSPyun YongHyeon ALC_CMB_SZ, alc_dmamap_cb, &ctx, 0); 1320d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 1321d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1322d68875ebSPyun YongHyeon "could not load DMA'able memory for CMB.\n"); 1323d68875ebSPyun YongHyeon goto fail; 1324d68875ebSPyun YongHyeon } 1325d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb_paddr = ctx.alc_busaddr; 1326d68875ebSPyun YongHyeon 1327d68875ebSPyun YongHyeon /* Allocate DMA'able memory and load the DMA map for SMB. */ 1328d68875ebSPyun YongHyeon error = bus_dmamem_alloc(sc->alc_cdata.alc_smb_tag, 1329d68875ebSPyun YongHyeon (void **)&sc->alc_rdata.alc_smb, 1330d68875ebSPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 1331d68875ebSPyun YongHyeon &sc->alc_cdata.alc_smb_map); 1332d68875ebSPyun YongHyeon if (error != 0) { 1333d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1334d68875ebSPyun YongHyeon "could not allocate DMA'able memory for SMB.\n"); 1335d68875ebSPyun YongHyeon goto fail; 1336d68875ebSPyun YongHyeon } 1337d68875ebSPyun YongHyeon ctx.alc_busaddr = 0; 1338d68875ebSPyun YongHyeon error = bus_dmamap_load(sc->alc_cdata.alc_smb_tag, 1339d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, sc->alc_rdata.alc_smb, 1340d68875ebSPyun YongHyeon ALC_SMB_SZ, alc_dmamap_cb, &ctx, 0); 1341d68875ebSPyun YongHyeon if (error != 0 || ctx.alc_busaddr == 0) { 1342d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1343d68875ebSPyun YongHyeon "could not load DMA'able memory for CMB.\n"); 1344d68875ebSPyun YongHyeon goto fail; 1345d68875ebSPyun YongHyeon } 1346d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb_paddr = ctx.alc_busaddr; 1347d68875ebSPyun YongHyeon 1348d68875ebSPyun YongHyeon /* Make sure we've not crossed 4GB boundary. */ 1349d68875ebSPyun YongHyeon if (lowaddr != BUS_SPACE_MAXADDR_32BIT && 1350d68875ebSPyun YongHyeon (error = alc_check_boundary(sc)) != 0) { 1351d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "4GB boundary crossed, " 1352d68875ebSPyun YongHyeon "switching to 32bit DMA addressing mode.\n"); 1353d68875ebSPyun YongHyeon alc_dma_free(sc); 1354d68875ebSPyun YongHyeon /* 1355d68875ebSPyun YongHyeon * Limit max allowable DMA address space to 32bit 1356d68875ebSPyun YongHyeon * and try again. 1357d68875ebSPyun YongHyeon */ 1358d68875ebSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1359d68875ebSPyun YongHyeon goto again; 1360d68875ebSPyun YongHyeon } 1361d68875ebSPyun YongHyeon 1362d68875ebSPyun YongHyeon /* 1363d68875ebSPyun YongHyeon * Create Tx buffer parent tag. 1364d68875ebSPyun YongHyeon * AR8131/AR8132 allows 64bit DMA addressing of Tx/Rx buffers 1365d68875ebSPyun YongHyeon * so it needs separate parent DMA tag as parent DMA address 1366d68875ebSPyun YongHyeon * space could be restricted to be within 32bit address space 1367d68875ebSPyun YongHyeon * by 4GB boundary crossing. 1368d68875ebSPyun YongHyeon */ 1369d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1370d68875ebSPyun YongHyeon bus_get_dma_tag(sc->alc_dev), /* parent */ 1371d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 1372d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1373d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1374d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1375d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 1376d68875ebSPyun YongHyeon 0, /* nsegments */ 1377d68875ebSPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 1378d68875ebSPyun YongHyeon 0, /* flags */ 1379d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1380d68875ebSPyun YongHyeon &sc->alc_cdata.alc_buffer_tag); 1381d68875ebSPyun YongHyeon if (error != 0) { 1382d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1383d68875ebSPyun YongHyeon "could not create parent buffer DMA tag.\n"); 1384d68875ebSPyun YongHyeon goto fail; 1385d68875ebSPyun YongHyeon } 1386d68875ebSPyun YongHyeon 1387d68875ebSPyun YongHyeon /* Create DMA tag for Tx buffers. */ 1388d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1389d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag, /* parent */ 1390d68875ebSPyun YongHyeon 1, 0, /* alignment, boundary */ 1391d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1392d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1393d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1394d68875ebSPyun YongHyeon ALC_TSO_MAXSIZE, /* maxsize */ 1395d68875ebSPyun YongHyeon ALC_MAXTXSEGS, /* nsegments */ 1396d68875ebSPyun YongHyeon ALC_TSO_MAXSEGSIZE, /* maxsegsize */ 1397d68875ebSPyun YongHyeon 0, /* flags */ 1398d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1399d68875ebSPyun YongHyeon &sc->alc_cdata.alc_tx_tag); 1400d68875ebSPyun YongHyeon if (error != 0) { 1401d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "could not create Tx DMA tag.\n"); 1402d68875ebSPyun YongHyeon goto fail; 1403d68875ebSPyun YongHyeon } 1404d68875ebSPyun YongHyeon 1405d68875ebSPyun YongHyeon /* Create DMA tag for Rx buffers. */ 1406d68875ebSPyun YongHyeon error = bus_dma_tag_create( 1407d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag, /* parent */ 1408d68875ebSPyun YongHyeon ALC_RX_BUF_ALIGN, 0, /* alignment, boundary */ 1409d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 1410d68875ebSPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 1411d68875ebSPyun YongHyeon NULL, NULL, /* filter, filterarg */ 1412d68875ebSPyun YongHyeon MCLBYTES, /* maxsize */ 1413d68875ebSPyun YongHyeon 1, /* nsegments */ 1414d68875ebSPyun YongHyeon MCLBYTES, /* maxsegsize */ 1415d68875ebSPyun YongHyeon 0, /* flags */ 1416d68875ebSPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 1417d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_tag); 1418d68875ebSPyun YongHyeon if (error != 0) { 1419d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "could not create Rx DMA tag.\n"); 1420d68875ebSPyun YongHyeon goto fail; 1421d68875ebSPyun YongHyeon } 1422d68875ebSPyun YongHyeon /* Create DMA maps for Tx buffers. */ 1423d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 1424d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 1425d68875ebSPyun YongHyeon txd->tx_m = NULL; 1426d68875ebSPyun YongHyeon txd->tx_dmamap = NULL; 1427d68875ebSPyun YongHyeon error = bus_dmamap_create(sc->alc_cdata.alc_tx_tag, 0, 1428d68875ebSPyun YongHyeon &txd->tx_dmamap); 1429d68875ebSPyun YongHyeon if (error != 0) { 1430d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1431d68875ebSPyun YongHyeon "could not create Tx dmamap.\n"); 1432d68875ebSPyun YongHyeon goto fail; 1433d68875ebSPyun YongHyeon } 1434d68875ebSPyun YongHyeon } 1435d68875ebSPyun YongHyeon /* Create DMA maps for Rx buffers. */ 1436d68875ebSPyun YongHyeon if ((error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0, 1437d68875ebSPyun YongHyeon &sc->alc_cdata.alc_rx_sparemap)) != 0) { 1438d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1439d68875ebSPyun YongHyeon "could not create spare Rx dmamap.\n"); 1440d68875ebSPyun YongHyeon goto fail; 1441d68875ebSPyun YongHyeon } 1442d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 1443d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 1444d68875ebSPyun YongHyeon rxd->rx_m = NULL; 1445d68875ebSPyun YongHyeon rxd->rx_dmamap = NULL; 1446d68875ebSPyun YongHyeon error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0, 1447d68875ebSPyun YongHyeon &rxd->rx_dmamap); 1448d68875ebSPyun YongHyeon if (error != 0) { 1449d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1450d68875ebSPyun YongHyeon "could not create Rx dmamap.\n"); 1451d68875ebSPyun YongHyeon goto fail; 1452d68875ebSPyun YongHyeon } 1453d68875ebSPyun YongHyeon } 1454d68875ebSPyun YongHyeon 1455d68875ebSPyun YongHyeon fail: 1456d68875ebSPyun YongHyeon return (error); 1457d68875ebSPyun YongHyeon } 1458d68875ebSPyun YongHyeon 1459d68875ebSPyun YongHyeon static void 1460d68875ebSPyun YongHyeon alc_dma_free(struct alc_softc *sc) 1461d68875ebSPyun YongHyeon { 1462d68875ebSPyun YongHyeon struct alc_txdesc *txd; 1463d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 1464d68875ebSPyun YongHyeon int i; 1465d68875ebSPyun YongHyeon 1466d68875ebSPyun YongHyeon /* Tx buffers. */ 1467d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_tag != NULL) { 1468d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 1469d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 1470d68875ebSPyun YongHyeon if (txd->tx_dmamap != NULL) { 1471d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_tx_tag, 1472d68875ebSPyun YongHyeon txd->tx_dmamap); 1473d68875ebSPyun YongHyeon txd->tx_dmamap = NULL; 1474d68875ebSPyun YongHyeon } 1475d68875ebSPyun YongHyeon } 1476d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_tx_tag); 1477d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_tag = NULL; 1478d68875ebSPyun YongHyeon } 1479d68875ebSPyun YongHyeon /* Rx buffers */ 1480d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rx_tag != NULL) { 1481d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 1482d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 1483d68875ebSPyun YongHyeon if (rxd->rx_dmamap != NULL) { 1484d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag, 1485d68875ebSPyun YongHyeon rxd->rx_dmamap); 1486d68875ebSPyun YongHyeon rxd->rx_dmamap = NULL; 1487d68875ebSPyun YongHyeon } 1488d68875ebSPyun YongHyeon } 1489d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rx_sparemap != NULL) { 1490d68875ebSPyun YongHyeon bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag, 1491d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap); 1492d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap = NULL; 1493d68875ebSPyun YongHyeon } 1494d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_rx_tag); 1495d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_tag = NULL; 1496d68875ebSPyun YongHyeon } 1497d68875ebSPyun YongHyeon /* Tx descriptor ring. */ 1498d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_ring_tag != NULL) { 1499d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_ring_map != NULL) 1500d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_ring_tag, 1501d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map); 1502d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_ring_map != NULL && 1503d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring != NULL) 1504d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_tx_ring_tag, 1505d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring, 1506d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map); 1507d68875ebSPyun YongHyeon sc->alc_rdata.alc_tx_ring = NULL; 1508d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map = NULL; 1509d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_tx_ring_tag); 1510d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_tag = NULL; 1511d68875ebSPyun YongHyeon } 15126ece67d8SKevin Lo /* Rx ring. */ 15136ece67d8SKevin Lo if (sc->alc_cdata.alc_rx_ring_tag != NULL) { 15146ece67d8SKevin Lo if (sc->alc_cdata.alc_rx_ring_map != NULL) 15156ece67d8SKevin Lo bus_dmamap_unload(sc->alc_cdata.alc_rx_ring_tag, 15166ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_map); 15176ece67d8SKevin Lo if (sc->alc_cdata.alc_rx_ring_map != NULL && 15186ece67d8SKevin Lo sc->alc_rdata.alc_rx_ring != NULL) 15196ece67d8SKevin Lo bus_dmamem_free(sc->alc_cdata.alc_rx_ring_tag, 15206ece67d8SKevin Lo sc->alc_rdata.alc_rx_ring, 15216ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_map); 15226ece67d8SKevin Lo sc->alc_rdata.alc_rx_ring = NULL; 15236ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_map = NULL; 15246ece67d8SKevin Lo bus_dma_tag_destroy(sc->alc_cdata.alc_rx_ring_tag); 15256ece67d8SKevin Lo sc->alc_cdata.alc_rx_ring_tag = NULL; 15266ece67d8SKevin Lo } 1527d68875ebSPyun YongHyeon /* Rx return ring. */ 1528d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rr_ring_tag != NULL) { 1529d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rr_ring_map != NULL) 1530d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rr_ring_tag, 1531d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map); 1532d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rr_ring_map != NULL && 1533d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring != NULL) 1534d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_rr_ring_tag, 1535d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring, 1536d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map); 1537d68875ebSPyun YongHyeon sc->alc_rdata.alc_rr_ring = NULL; 1538d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map = NULL; 1539d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_rr_ring_tag); 1540d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_tag = NULL; 1541d68875ebSPyun YongHyeon } 1542d68875ebSPyun YongHyeon /* CMB block */ 1543d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_cmb_tag != NULL) { 1544d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_cmb_map != NULL) 1545d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_cmb_tag, 1546d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map); 1547d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_cmb_map != NULL && 1548d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb != NULL) 1549d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_cmb_tag, 1550d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb, 1551d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map); 1552d68875ebSPyun YongHyeon sc->alc_rdata.alc_cmb = NULL; 1553d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map = NULL; 1554d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_cmb_tag); 1555d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_tag = NULL; 1556d68875ebSPyun YongHyeon } 1557d68875ebSPyun YongHyeon /* SMB block */ 1558d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_smb_tag != NULL) { 1559d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_smb_map != NULL) 1560d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_smb_tag, 1561d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map); 1562d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_smb_map != NULL && 1563d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb != NULL) 1564d68875ebSPyun YongHyeon bus_dmamem_free(sc->alc_cdata.alc_smb_tag, 1565d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb, 1566d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map); 1567d68875ebSPyun YongHyeon sc->alc_rdata.alc_smb = NULL; 1568d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map = NULL; 1569d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_smb_tag); 1570d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_tag = NULL; 1571d68875ebSPyun YongHyeon } 1572d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_buffer_tag != NULL) { 1573d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_buffer_tag); 1574d68875ebSPyun YongHyeon sc->alc_cdata.alc_buffer_tag = NULL; 1575d68875ebSPyun YongHyeon } 1576d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_parent_tag != NULL) { 1577d68875ebSPyun YongHyeon bus_dma_tag_destroy(sc->alc_cdata.alc_parent_tag); 1578d68875ebSPyun YongHyeon sc->alc_cdata.alc_parent_tag = NULL; 1579d68875ebSPyun YongHyeon } 1580d68875ebSPyun YongHyeon } 1581d68875ebSPyun YongHyeon 1582d68875ebSPyun YongHyeon static int 1583d68875ebSPyun YongHyeon alc_shutdown(device_t dev) 1584d68875ebSPyun YongHyeon { 1585d68875ebSPyun YongHyeon 1586d68875ebSPyun YongHyeon return (alc_suspend(dev)); 1587d68875ebSPyun YongHyeon } 1588d68875ebSPyun YongHyeon 1589d68875ebSPyun YongHyeon /* 1590d68875ebSPyun YongHyeon * Note, this driver resets the link speed to 10/100Mbps by 1591d68875ebSPyun YongHyeon * restarting auto-negotiation in suspend/shutdown phase but we 1592d68875ebSPyun YongHyeon * don't know whether that auto-negotiation would succeed or not 1593d68875ebSPyun YongHyeon * as driver has no control after powering off/suspend operation. 1594d68875ebSPyun YongHyeon * If the renegotiation fail WOL may not work. Running at 1Gbps 1595d68875ebSPyun YongHyeon * will draw more power than 375mA at 3.3V which is specified in 1596d68875ebSPyun YongHyeon * PCI specification and that would result in complete 1597d68875ebSPyun YongHyeon * shutdowning power to ethernet controller. 1598d68875ebSPyun YongHyeon * 1599d68875ebSPyun YongHyeon * TODO 1600d68875ebSPyun YongHyeon * Save current negotiated media speed/duplex/flow-control to 1601d68875ebSPyun YongHyeon * softc and restore the same link again after resuming. PHY 1602d68875ebSPyun YongHyeon * handling such as power down/resetting to 100Mbps may be better 1603d68875ebSPyun YongHyeon * handled in suspend method in phy driver. 1604d68875ebSPyun YongHyeon */ 1605d68875ebSPyun YongHyeon static void 1606d68875ebSPyun YongHyeon alc_setlinkspeed(struct alc_softc *sc) 1607d68875ebSPyun YongHyeon { 1608d68875ebSPyun YongHyeon struct mii_data *mii; 1609d68875ebSPyun YongHyeon int aneg, i; 1610d68875ebSPyun YongHyeon 1611d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 1612d68875ebSPyun YongHyeon mii_pollstat(mii); 1613d68875ebSPyun YongHyeon aneg = 0; 1614d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 1615d68875ebSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 1616d68875ebSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 1617d68875ebSPyun YongHyeon case IFM_10_T: 1618d68875ebSPyun YongHyeon case IFM_100_TX: 1619d68875ebSPyun YongHyeon return; 1620d68875ebSPyun YongHyeon case IFM_1000_T: 1621d68875ebSPyun YongHyeon aneg++; 1622d68875ebSPyun YongHyeon break; 1623d68875ebSPyun YongHyeon default: 1624d68875ebSPyun YongHyeon break; 1625d68875ebSPyun YongHyeon } 1626d68875ebSPyun YongHyeon } 1627d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, MII_100T2CR, 0); 1628d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 1629d68875ebSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 1630d68875ebSPyun YongHyeon alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, 1631d68875ebSPyun YongHyeon MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 1632d68875ebSPyun YongHyeon DELAY(1000); 1633d68875ebSPyun YongHyeon if (aneg != 0) { 1634d68875ebSPyun YongHyeon /* 1635d68875ebSPyun YongHyeon * Poll link state until alc(4) get a 10/100Mbps link. 1636d68875ebSPyun YongHyeon */ 1637d68875ebSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 1638d68875ebSPyun YongHyeon mii_pollstat(mii); 1639d68875ebSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 1640d68875ebSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 1641d68875ebSPyun YongHyeon switch (IFM_SUBTYPE( 1642d68875ebSPyun YongHyeon mii->mii_media_active)) { 1643d68875ebSPyun YongHyeon case IFM_10_T: 1644d68875ebSPyun YongHyeon case IFM_100_TX: 1645d68875ebSPyun YongHyeon alc_mac_config(sc); 1646d68875ebSPyun YongHyeon return; 1647d68875ebSPyun YongHyeon default: 1648d68875ebSPyun YongHyeon break; 1649d68875ebSPyun YongHyeon } 1650d68875ebSPyun YongHyeon } 1651d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 1652d68875ebSPyun YongHyeon pause("alclnk", hz); 1653d68875ebSPyun YongHyeon ALC_LOCK(sc); 1654d68875ebSPyun YongHyeon } 1655d68875ebSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 1656d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 1657d68875ebSPyun YongHyeon "establishing a link failed, WOL may not work!"); 1658d68875ebSPyun YongHyeon } 1659d68875ebSPyun YongHyeon /* 1660d68875ebSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 1661d68875ebSPyun YongHyeon * This is the last resort and may/may not work. 1662d68875ebSPyun YongHyeon */ 1663d68875ebSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 1664d68875ebSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 1665d68875ebSPyun YongHyeon alc_mac_config(sc); 1666d68875ebSPyun YongHyeon } 1667d68875ebSPyun YongHyeon 1668d68875ebSPyun YongHyeon static void 1669d68875ebSPyun YongHyeon alc_setwol(struct alc_softc *sc) 1670d68875ebSPyun YongHyeon { 1671d68875ebSPyun YongHyeon struct ifnet *ifp; 1672d68875ebSPyun YongHyeon uint32_t cap, reg, pmcs; 1673d68875ebSPyun YongHyeon uint16_t pmstat; 1674d68875ebSPyun YongHyeon int base, pmc; 1675d68875ebSPyun YongHyeon 1676d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 1677d68875ebSPyun YongHyeon 1678d68875ebSPyun YongHyeon if (pci_find_extcap(sc->alc_dev, PCIY_EXPRESS, &base) == 0) { 1679d68875ebSPyun YongHyeon cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CAP); 1680d68875ebSPyun YongHyeon if ((cap & PCIM_LINK_CAP_ASPM) != 0) { 1681d68875ebSPyun YongHyeon cap = CSR_READ_2(sc, base + PCIR_EXPRESS_LINK_CTL); 1682d68875ebSPyun YongHyeon alc_disable_l0s_l1(sc); 1683d68875ebSPyun YongHyeon } 1684d68875ebSPyun YongHyeon } 1685d68875ebSPyun YongHyeon if (pci_find_extcap(sc->alc_dev, PCIY_PMG, &pmc) != 0) { 1686d68875ebSPyun YongHyeon /* Disable WOL. */ 1687d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 1688d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC); 1689d68875ebSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 1690d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg); 1691d68875ebSPyun YongHyeon /* Force PHY power down. */ 1692d68875ebSPyun YongHyeon alc_phy_down(sc); 1693d68875ebSPyun YongHyeon return; 1694d68875ebSPyun YongHyeon } 1695d68875ebSPyun YongHyeon 1696d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 1697d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 1698d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0) 1699d68875ebSPyun YongHyeon alc_setlinkspeed(sc); 1700d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MASTER_CFG); 1701d68875ebSPyun YongHyeon reg &= ~MASTER_CLK_SEL_DIS; 1702d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, reg); 1703d68875ebSPyun YongHyeon } 1704d68875ebSPyun YongHyeon 1705d68875ebSPyun YongHyeon pmcs = 0; 1706d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 1707d68875ebSPyun YongHyeon pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 1708d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs); 1709d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 1710d68875ebSPyun YongHyeon reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI | 1711d68875ebSPyun YongHyeon MAC_CFG_BCAST); 1712d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 1713d68875ebSPyun YongHyeon reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 1714d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 1715d68875ebSPyun YongHyeon reg |= MAC_CFG_RX_ENB; 1716d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 1717d68875ebSPyun YongHyeon 1718d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC); 1719d68875ebSPyun YongHyeon reg |= PCIE_PHYMISC_FORCE_RCV_DET; 1720d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg); 1721d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0) { 1722d68875ebSPyun YongHyeon /* WOL disabled, PHY power down. */ 1723d68875ebSPyun YongHyeon alc_phy_down(sc); 1724d68875ebSPyun YongHyeon } 1725d68875ebSPyun YongHyeon /* Request PME. */ 1726d68875ebSPyun YongHyeon pmstat = pci_read_config(sc->alc_dev, pmc + PCIR_POWER_STATUS, 2); 1727d68875ebSPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 1728d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 1729d68875ebSPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 1730d68875ebSPyun YongHyeon pci_write_config(sc->alc_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 1731d68875ebSPyun YongHyeon } 1732d68875ebSPyun YongHyeon 1733d68875ebSPyun YongHyeon static int 1734d68875ebSPyun YongHyeon alc_suspend(device_t dev) 1735d68875ebSPyun YongHyeon { 1736d68875ebSPyun YongHyeon struct alc_softc *sc; 1737d68875ebSPyun YongHyeon 1738d68875ebSPyun YongHyeon sc = device_get_softc(dev); 1739d68875ebSPyun YongHyeon 1740d68875ebSPyun YongHyeon ALC_LOCK(sc); 1741d68875ebSPyun YongHyeon alc_stop(sc); 1742d68875ebSPyun YongHyeon alc_setwol(sc); 1743d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 1744d68875ebSPyun YongHyeon 1745d68875ebSPyun YongHyeon return (0); 1746d68875ebSPyun YongHyeon } 1747d68875ebSPyun YongHyeon 1748d68875ebSPyun YongHyeon static int 1749d68875ebSPyun YongHyeon alc_resume(device_t dev) 1750d68875ebSPyun YongHyeon { 1751d68875ebSPyun YongHyeon struct alc_softc *sc; 1752d68875ebSPyun YongHyeon struct ifnet *ifp; 1753d68875ebSPyun YongHyeon int pmc; 1754d68875ebSPyun YongHyeon uint16_t pmstat; 1755d68875ebSPyun YongHyeon 1756d68875ebSPyun YongHyeon sc = device_get_softc(dev); 1757d68875ebSPyun YongHyeon 1758d68875ebSPyun YongHyeon ALC_LOCK(sc); 1759d68875ebSPyun YongHyeon if (pci_find_extcap(sc->alc_dev, PCIY_PMG, &pmc) == 0) { 1760d68875ebSPyun YongHyeon /* Disable PME and clear PME status. */ 1761d68875ebSPyun YongHyeon pmstat = pci_read_config(sc->alc_dev, 1762d68875ebSPyun YongHyeon pmc + PCIR_POWER_STATUS, 2); 1763d68875ebSPyun YongHyeon if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) { 1764d68875ebSPyun YongHyeon pmstat &= ~PCIM_PSTAT_PMEENABLE; 1765d68875ebSPyun YongHyeon pci_write_config(sc->alc_dev, 1766d68875ebSPyun YongHyeon pmc + PCIR_POWER_STATUS, pmstat, 2); 1767d68875ebSPyun YongHyeon } 1768d68875ebSPyun YongHyeon } 1769d68875ebSPyun YongHyeon /* Reset PHY. */ 1770d68875ebSPyun YongHyeon alc_phy_reset(sc); 1771d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 1772d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 1773d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 1774d68875ebSPyun YongHyeon alc_init_locked(sc); 1775d68875ebSPyun YongHyeon } 1776d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 1777d68875ebSPyun YongHyeon 1778d68875ebSPyun YongHyeon return (0); 1779d68875ebSPyun YongHyeon } 1780d68875ebSPyun YongHyeon 1781d68875ebSPyun YongHyeon static int 1782d68875ebSPyun YongHyeon alc_encap(struct alc_softc *sc, struct mbuf **m_head) 1783d68875ebSPyun YongHyeon { 1784d68875ebSPyun YongHyeon struct alc_txdesc *txd, *txd_last; 1785d68875ebSPyun YongHyeon struct tx_desc *desc; 1786d68875ebSPyun YongHyeon struct mbuf *m; 1787d68875ebSPyun YongHyeon struct ip *ip; 1788d68875ebSPyun YongHyeon struct tcphdr *tcp; 1789d68875ebSPyun YongHyeon bus_dma_segment_t txsegs[ALC_MAXTXSEGS]; 1790d68875ebSPyun YongHyeon bus_dmamap_t map; 179101d60a65SPyun YongHyeon uint32_t cflags, hdrlen, poff, vtag; 1792d68875ebSPyun YongHyeon int error, idx, nsegs, prod; 1793d68875ebSPyun YongHyeon 1794d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 1795d68875ebSPyun YongHyeon 1796d68875ebSPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 1797d68875ebSPyun YongHyeon 1798d68875ebSPyun YongHyeon m = *m_head; 1799d68875ebSPyun YongHyeon ip = NULL; 1800d68875ebSPyun YongHyeon tcp = NULL; 180101d60a65SPyun YongHyeon poff = 0; 1802d68875ebSPyun YongHyeon if ((m->m_pkthdr.csum_flags & (ALC_CSUM_FEATURES | CSUM_TSO)) != 0) { 1803d68875ebSPyun YongHyeon /* 1804d68875ebSPyun YongHyeon * AR8131/AR8132 requires offset of TCP/UDP header in its 1805d68875ebSPyun YongHyeon * Tx descriptor to perform Tx checksum offloading. TSO 1806d68875ebSPyun YongHyeon * also requires TCP header offset and modification of 1807d68875ebSPyun YongHyeon * IP/TCP header. This kind of operation takes many CPU 1808d68875ebSPyun YongHyeon * cycles on FreeBSD so fast host CPU is required to get 1809d68875ebSPyun YongHyeon * smooth TSO performance. 1810d68875ebSPyun YongHyeon */ 1811d68875ebSPyun YongHyeon 1812d68875ebSPyun YongHyeon if (M_WRITABLE(m) == 0) { 1813d68875ebSPyun YongHyeon /* Get a writable copy. */ 1814d68875ebSPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 1815d68875ebSPyun YongHyeon /* Release original mbufs. */ 1816d68875ebSPyun YongHyeon m_freem(*m_head); 1817d68875ebSPyun YongHyeon if (m == NULL) { 1818d68875ebSPyun YongHyeon *m_head = NULL; 1819d68875ebSPyun YongHyeon return (ENOBUFS); 1820d68875ebSPyun YongHyeon } 1821d68875ebSPyun YongHyeon *m_head = m; 1822d68875ebSPyun YongHyeon } 1823d68875ebSPyun YongHyeon 182401d60a65SPyun YongHyeon m = m_pullup(m, sizeof(struct ether_header) + sizeof(struct ip)); 1825d68875ebSPyun YongHyeon if (m == NULL) { 1826d68875ebSPyun YongHyeon *m_head = NULL; 1827d68875ebSPyun YongHyeon return (ENOBUFS); 1828d68875ebSPyun YongHyeon } 182901d60a65SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header)); 183001d60a65SPyun YongHyeon poff = sizeof(struct ether_header) + (ip->ip_hl << 2); 1831d68875ebSPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1832d68875ebSPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 1833d68875ebSPyun YongHyeon if (m == NULL) { 1834d68875ebSPyun YongHyeon *m_head = NULL; 1835d68875ebSPyun YongHyeon return (ENOBUFS); 1836d68875ebSPyun YongHyeon } 1837d68875ebSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 1838d68875ebSPyun YongHyeon m = m_pullup(m, poff + (tcp->th_off << 2)); 1839d68875ebSPyun YongHyeon if (m == NULL) { 1840d68875ebSPyun YongHyeon *m_head = NULL; 1841d68875ebSPyun YongHyeon return (ENOBUFS); 1842d68875ebSPyun YongHyeon } 1843d68875ebSPyun YongHyeon /* 1844d68875ebSPyun YongHyeon * Due to strict adherence of Microsoft NDIS 1845d68875ebSPyun YongHyeon * Large Send specification, hardware expects 1846d68875ebSPyun YongHyeon * a pseudo TCP checksum inserted by upper 1847d68875ebSPyun YongHyeon * stack. Unfortunately the pseudo TCP 1848d68875ebSPyun YongHyeon * checksum that NDIS refers to does not include 1849d68875ebSPyun YongHyeon * TCP payload length so driver should recompute 1850d68875ebSPyun YongHyeon * the pseudo checksum here. Hopefully this 1851d68875ebSPyun YongHyeon * wouldn't be much burden on modern CPUs. 1852d68875ebSPyun YongHyeon * 1853d68875ebSPyun YongHyeon * Reset IP checksum and recompute TCP pseudo 1854d68875ebSPyun YongHyeon * checksum as NDIS specification said. 1855d68875ebSPyun YongHyeon */ 1856d68875ebSPyun YongHyeon ip->ip_sum = 0; 1857d68875ebSPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 1858d68875ebSPyun YongHyeon ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 1859d68875ebSPyun YongHyeon } 1860d68875ebSPyun YongHyeon *m_head = m; 1861d68875ebSPyun YongHyeon } 1862d68875ebSPyun YongHyeon 1863d68875ebSPyun YongHyeon prod = sc->alc_cdata.alc_tx_prod; 1864d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[prod]; 1865d68875ebSPyun YongHyeon txd_last = txd; 1866d68875ebSPyun YongHyeon map = txd->tx_dmamap; 1867d68875ebSPyun YongHyeon 1868d68875ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map, 1869d68875ebSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 1870d68875ebSPyun YongHyeon if (error == EFBIG) { 1871d68875ebSPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, ALC_MAXTXSEGS); 1872d68875ebSPyun YongHyeon if (m == NULL) { 1873d68875ebSPyun YongHyeon m_freem(*m_head); 1874d68875ebSPyun YongHyeon *m_head = NULL; 1875d68875ebSPyun YongHyeon return (ENOMEM); 1876d68875ebSPyun YongHyeon } 1877d68875ebSPyun YongHyeon *m_head = m; 1878d68875ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map, 1879d68875ebSPyun YongHyeon *m_head, txsegs, &nsegs, 0); 1880d68875ebSPyun YongHyeon if (error != 0) { 1881d68875ebSPyun YongHyeon m_freem(*m_head); 1882d68875ebSPyun YongHyeon *m_head = NULL; 1883d68875ebSPyun YongHyeon return (error); 1884d68875ebSPyun YongHyeon } 1885d68875ebSPyun YongHyeon } else if (error != 0) 1886d68875ebSPyun YongHyeon return (error); 1887d68875ebSPyun YongHyeon if (nsegs == 0) { 1888d68875ebSPyun YongHyeon m_freem(*m_head); 1889d68875ebSPyun YongHyeon *m_head = NULL; 1890d68875ebSPyun YongHyeon return (EIO); 1891d68875ebSPyun YongHyeon } 1892d68875ebSPyun YongHyeon 1893d68875ebSPyun YongHyeon /* Check descriptor overrun. */ 1894d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt + nsegs >= ALC_TX_RING_CNT - 3) { 1895d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, map); 1896d68875ebSPyun YongHyeon return (ENOBUFS); 1897d68875ebSPyun YongHyeon } 1898d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, map, BUS_DMASYNC_PREWRITE); 1899d68875ebSPyun YongHyeon 1900d68875ebSPyun YongHyeon m = *m_head; 1901d68875ebSPyun YongHyeon cflags = TD_ETHERNET; 1902d68875ebSPyun YongHyeon vtag = 0; 1903d68875ebSPyun YongHyeon desc = NULL; 1904d68875ebSPyun YongHyeon idx = 0; 1905d68875ebSPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 1906d68875ebSPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 1907d68875ebSPyun YongHyeon vtag = htons(m->m_pkthdr.ether_vtag); 1908d68875ebSPyun YongHyeon vtag = (vtag << TD_VLAN_SHIFT) & TD_VLAN_MASK; 1909d68875ebSPyun YongHyeon cflags |= TD_INS_VLAN_TAG; 1910d68875ebSPyun YongHyeon } 1911*6da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 1912d68875ebSPyun YongHyeon /* Request TSO and set MSS. */ 1913d68875ebSPyun YongHyeon cflags |= TD_TSO | TD_TSO_DESCV1; 1914d68875ebSPyun YongHyeon cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << TD_MSS_SHIFT) & 1915d68875ebSPyun YongHyeon TD_MSS_MASK; 1916d68875ebSPyun YongHyeon /* Set TCP header offset. */ 1917d68875ebSPyun YongHyeon cflags |= (poff << TD_TCPHDR_OFFSET_SHIFT) & 1918d68875ebSPyun YongHyeon TD_TCPHDR_OFFSET_MASK; 1919d68875ebSPyun YongHyeon /* 1920d68875ebSPyun YongHyeon * AR8131/AR8132 requires the first buffer should 1921d68875ebSPyun YongHyeon * only hold IP/TCP header data. Payload should 1922d68875ebSPyun YongHyeon * be handled in other descriptors. 1923d68875ebSPyun YongHyeon */ 1924d68875ebSPyun YongHyeon hdrlen = poff + (tcp->th_off << 2); 1925d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 1926d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES(hdrlen | vtag)); 1927d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 1928d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[0].ds_addr); 1929d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 1930d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 1931d68875ebSPyun YongHyeon if (m->m_len - hdrlen > 0) { 1932d68875ebSPyun YongHyeon /* Handle remaining payload of the first fragment. */ 1933d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 1934d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES((m->m_len - hdrlen) | 1935d68875ebSPyun YongHyeon vtag)); 1936d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 1937d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[0].ds_addr + hdrlen); 1938d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 1939d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 1940d68875ebSPyun YongHyeon } 1941d68875ebSPyun YongHyeon /* Handle remaining fragments. */ 1942d68875ebSPyun YongHyeon idx = 1; 1943*6da6d0a9SPyun YongHyeon } else if ((m->m_pkthdr.csum_flags & ALC_CSUM_FEATURES) != 0) { 1944*6da6d0a9SPyun YongHyeon /* Configure Tx checksum offload. */ 1945*6da6d0a9SPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM 1946*6da6d0a9SPyun YongHyeon cflags |= TD_CUSTOM_CSUM; 1947*6da6d0a9SPyun YongHyeon /* Set checksum start offset. */ 1948*6da6d0a9SPyun YongHyeon cflags |= ((poff >> 1) << TD_PLOAD_OFFSET_SHIFT) & 1949*6da6d0a9SPyun YongHyeon TD_PLOAD_OFFSET_MASK; 1950*6da6d0a9SPyun YongHyeon /* Set checksum insertion position of TCP/UDP. */ 1951*6da6d0a9SPyun YongHyeon cflags |= (((poff + m->m_pkthdr.csum_data) >> 1) << 1952*6da6d0a9SPyun YongHyeon TD_CUSTOM_CSUM_OFFSET_SHIFT) & TD_CUSTOM_CSUM_OFFSET_MASK; 1953*6da6d0a9SPyun YongHyeon #else 1954*6da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0) 1955*6da6d0a9SPyun YongHyeon cflags |= TD_IPCSUM; 1956*6da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 1957*6da6d0a9SPyun YongHyeon cflags |= TD_TCPCSUM; 1958*6da6d0a9SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 1959*6da6d0a9SPyun YongHyeon cflags |= TD_UDPCSUM; 1960*6da6d0a9SPyun YongHyeon /* Set TCP/UDP header offset. */ 1961*6da6d0a9SPyun YongHyeon cflags |= (poff << TD_L4HDR_OFFSET_SHIFT) & 1962*6da6d0a9SPyun YongHyeon TD_L4HDR_OFFSET_MASK; 1963*6da6d0a9SPyun YongHyeon #endif 1964d68875ebSPyun YongHyeon } 1965d68875ebSPyun YongHyeon for (; idx < nsegs; idx++) { 1966d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 1967d68875ebSPyun YongHyeon desc->len = htole32(TX_BYTES(txsegs[idx].ds_len) | vtag); 1968d68875ebSPyun YongHyeon desc->flags = htole32(cflags); 1969d68875ebSPyun YongHyeon desc->addr = htole64(txsegs[idx].ds_addr); 1970d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt++; 1971d68875ebSPyun YongHyeon ALC_DESC_INC(prod, ALC_TX_RING_CNT); 1972d68875ebSPyun YongHyeon } 1973d68875ebSPyun YongHyeon /* Update producer index. */ 1974d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_prod = prod; 1975d68875ebSPyun YongHyeon 1976d68875ebSPyun YongHyeon /* Finally set EOP on the last descriptor. */ 1977d68875ebSPyun YongHyeon prod = (prod + ALC_TX_RING_CNT - 1) % ALC_TX_RING_CNT; 1978d68875ebSPyun YongHyeon desc = &sc->alc_rdata.alc_tx_ring[prod]; 1979d68875ebSPyun YongHyeon desc->flags |= htole32(TD_EOP); 1980d68875ebSPyun YongHyeon 1981d68875ebSPyun YongHyeon /* Swap dmamap of the first and the last. */ 1982d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[prod]; 1983d68875ebSPyun YongHyeon map = txd_last->tx_dmamap; 1984d68875ebSPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 1985d68875ebSPyun YongHyeon txd->tx_dmamap = map; 1986d68875ebSPyun YongHyeon txd->tx_m = m; 1987d68875ebSPyun YongHyeon 1988d68875ebSPyun YongHyeon return (0); 1989d68875ebSPyun YongHyeon } 1990d68875ebSPyun YongHyeon 1991d68875ebSPyun YongHyeon static void 1992d68875ebSPyun YongHyeon alc_tx_task(void *arg, int pending) 1993d68875ebSPyun YongHyeon { 1994d68875ebSPyun YongHyeon struct ifnet *ifp; 1995d68875ebSPyun YongHyeon 1996d68875ebSPyun YongHyeon ifp = (struct ifnet *)arg; 1997d68875ebSPyun YongHyeon alc_start(ifp); 1998d68875ebSPyun YongHyeon } 1999d68875ebSPyun YongHyeon 2000d68875ebSPyun YongHyeon static void 2001d68875ebSPyun YongHyeon alc_start(struct ifnet *ifp) 2002d68875ebSPyun YongHyeon { 2003d68875ebSPyun YongHyeon struct alc_softc *sc; 2004d68875ebSPyun YongHyeon struct mbuf *m_head; 2005d68875ebSPyun YongHyeon int enq; 2006d68875ebSPyun YongHyeon 2007d68875ebSPyun YongHyeon sc = ifp->if_softc; 2008d68875ebSPyun YongHyeon 2009d68875ebSPyun YongHyeon ALC_LOCK(sc); 2010d68875ebSPyun YongHyeon 2011d68875ebSPyun YongHyeon /* Reclaim transmitted frames. */ 2012d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt >= ALC_TX_DESC_HIWAT) 2013d68875ebSPyun YongHyeon alc_txeof(sc); 2014d68875ebSPyun YongHyeon 2015d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2016d68875ebSPyun YongHyeon IFF_DRV_RUNNING || (sc->alc_flags & ALC_FLAG_LINK) == 0) { 2017d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2018d68875ebSPyun YongHyeon return; 2019d68875ebSPyun YongHyeon } 2020d68875ebSPyun YongHyeon 2021d68875ebSPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 2022d68875ebSPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2023d68875ebSPyun YongHyeon if (m_head == NULL) 2024d68875ebSPyun YongHyeon break; 2025d68875ebSPyun YongHyeon /* 2026d68875ebSPyun YongHyeon * Pack the data into the transmit ring. If we 2027d68875ebSPyun YongHyeon * don't have room, set the OACTIVE flag and wait 2028d68875ebSPyun YongHyeon * for the NIC to drain the ring. 2029d68875ebSPyun YongHyeon */ 2030d68875ebSPyun YongHyeon if (alc_encap(sc, &m_head)) { 2031d68875ebSPyun YongHyeon if (m_head == NULL) 2032d68875ebSPyun YongHyeon break; 2033d68875ebSPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 2034d68875ebSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2035d68875ebSPyun YongHyeon break; 2036d68875ebSPyun YongHyeon } 2037d68875ebSPyun YongHyeon 2038d68875ebSPyun YongHyeon enq++; 2039d68875ebSPyun YongHyeon /* 2040d68875ebSPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 2041d68875ebSPyun YongHyeon * to him. 2042d68875ebSPyun YongHyeon */ 2043d68875ebSPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 2044d68875ebSPyun YongHyeon } 2045d68875ebSPyun YongHyeon 2046d68875ebSPyun YongHyeon if (enq > 0) { 2047d68875ebSPyun YongHyeon /* Sync descriptors. */ 2048d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 2049d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE); 2050d68875ebSPyun YongHyeon /* Kick. Assume we're using normal Tx priority queue. */ 2051d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_TD_PROD_IDX, 2052d68875ebSPyun YongHyeon (sc->alc_cdata.alc_tx_prod << 2053d68875ebSPyun YongHyeon MBOX_TD_PROD_LO_IDX_SHIFT) & 2054d68875ebSPyun YongHyeon MBOX_TD_PROD_LO_IDX_MASK); 2055d68875ebSPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 2056d68875ebSPyun YongHyeon sc->alc_watchdog_timer = ALC_TX_TIMEOUT; 2057d68875ebSPyun YongHyeon } 2058d68875ebSPyun YongHyeon 2059d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2060d68875ebSPyun YongHyeon } 2061d68875ebSPyun YongHyeon 2062d68875ebSPyun YongHyeon static void 2063d68875ebSPyun YongHyeon alc_watchdog(struct alc_softc *sc) 2064d68875ebSPyun YongHyeon { 2065d68875ebSPyun YongHyeon struct ifnet *ifp; 2066d68875ebSPyun YongHyeon 2067d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2068d68875ebSPyun YongHyeon 2069d68875ebSPyun YongHyeon if (sc->alc_watchdog_timer == 0 || --sc->alc_watchdog_timer) 2070d68875ebSPyun YongHyeon return; 2071d68875ebSPyun YongHyeon 2072d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2073d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_LINK) == 0) { 2074d68875ebSPyun YongHyeon if_printf(sc->alc_ifp, "watchdog timeout (lost link)\n"); 2075d68875ebSPyun YongHyeon ifp->if_oerrors++; 2076d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2077d68875ebSPyun YongHyeon alc_init_locked(sc); 2078d68875ebSPyun YongHyeon return; 2079d68875ebSPyun YongHyeon } 2080d68875ebSPyun YongHyeon if_printf(sc->alc_ifp, "watchdog timeout -- resetting\n"); 2081d68875ebSPyun YongHyeon ifp->if_oerrors++; 2082d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2083d68875ebSPyun YongHyeon alc_init_locked(sc); 2084d68875ebSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2085d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_tx_task); 2086d68875ebSPyun YongHyeon } 2087d68875ebSPyun YongHyeon 2088d68875ebSPyun YongHyeon static int 2089d68875ebSPyun YongHyeon alc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 2090d68875ebSPyun YongHyeon { 2091d68875ebSPyun YongHyeon struct alc_softc *sc; 2092d68875ebSPyun YongHyeon struct ifreq *ifr; 2093d68875ebSPyun YongHyeon struct mii_data *mii; 2094d68875ebSPyun YongHyeon int error, mask; 2095d68875ebSPyun YongHyeon 2096d68875ebSPyun YongHyeon sc = ifp->if_softc; 2097d68875ebSPyun YongHyeon ifr = (struct ifreq *)data; 2098d68875ebSPyun YongHyeon error = 0; 2099d68875ebSPyun YongHyeon switch (cmd) { 2100d68875ebSPyun YongHyeon case SIOCSIFMTU: 2101d68875ebSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ALC_JUMBO_MTU || 2102d68875ebSPyun YongHyeon ((sc->alc_flags & ALC_FLAG_JUMBO) == 0 && 2103d68875ebSPyun YongHyeon ifr->ifr_mtu > ETHERMTU)) 2104d68875ebSPyun YongHyeon error = EINVAL; 2105d68875ebSPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 2106d68875ebSPyun YongHyeon ALC_LOCK(sc); 2107d68875ebSPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 2108d68875ebSPyun YongHyeon /* AR8131/AR8132 has 13 bits MSS field. */ 2109d68875ebSPyun YongHyeon if (ifp->if_mtu > ALC_TSO_MTU && 2110d68875ebSPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 2111d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 2112d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2113e67344a3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 2114d68875ebSPyun YongHyeon } 2115d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2116d68875ebSPyun YongHyeon } 2117d68875ebSPyun YongHyeon break; 2118d68875ebSPyun YongHyeon case SIOCSIFFLAGS: 2119d68875ebSPyun YongHyeon ALC_LOCK(sc); 2120d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2121d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 2122d68875ebSPyun YongHyeon ((ifp->if_flags ^ sc->alc_if_flags) & 2123d68875ebSPyun YongHyeon (IFF_PROMISC | IFF_ALLMULTI)) != 0) 2124d68875ebSPyun YongHyeon alc_rxfilter(sc); 2125d68875ebSPyun YongHyeon else if ((sc->alc_flags & ALC_FLAG_DETACH) == 0) 2126d68875ebSPyun YongHyeon alc_init_locked(sc); 2127d68875ebSPyun YongHyeon } else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2128d68875ebSPyun YongHyeon alc_stop(sc); 2129d68875ebSPyun YongHyeon sc->alc_if_flags = ifp->if_flags; 2130d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2131d68875ebSPyun YongHyeon break; 2132d68875ebSPyun YongHyeon case SIOCADDMULTI: 2133d68875ebSPyun YongHyeon case SIOCDELMULTI: 2134d68875ebSPyun YongHyeon ALC_LOCK(sc); 2135d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2136d68875ebSPyun YongHyeon alc_rxfilter(sc); 2137d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2138d68875ebSPyun YongHyeon break; 2139d68875ebSPyun YongHyeon case SIOCSIFMEDIA: 2140d68875ebSPyun YongHyeon case SIOCGIFMEDIA: 2141d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 2142d68875ebSPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 2143d68875ebSPyun YongHyeon break; 2144d68875ebSPyun YongHyeon case SIOCSIFCAP: 2145d68875ebSPyun YongHyeon ALC_LOCK(sc); 2146d68875ebSPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2147d68875ebSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 2148d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 2149d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 2150d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 2151d68875ebSPyun YongHyeon ifp->if_hwassist |= ALC_CSUM_FEATURES; 2152d68875ebSPyun YongHyeon else 2153d68875ebSPyun YongHyeon ifp->if_hwassist &= ~ALC_CSUM_FEATURES; 2154d68875ebSPyun YongHyeon } 2155d68875ebSPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 2156d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 2157d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2158d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) { 2159d68875ebSPyun YongHyeon /* AR8131/AR8132 has 13 bits MSS field. */ 2160d68875ebSPyun YongHyeon if (ifp->if_mtu > ALC_TSO_MTU) { 2161d68875ebSPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 2162d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2163d68875ebSPyun YongHyeon } else 2164d68875ebSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2165d68875ebSPyun YongHyeon } else 2166d68875ebSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2167d68875ebSPyun YongHyeon } 2168d68875ebSPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0 && 2169d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0) 2170d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 2171d68875ebSPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 2172d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 2173d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 2174d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 2175d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 2176d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2177d68875ebSPyun YongHyeon alc_rxvlan(sc); 2178d68875ebSPyun YongHyeon } 2179d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 2180d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 2181d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 2182d68875ebSPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 2183d68875ebSPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 2184d68875ebSPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 2185d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 2186d68875ebSPyun YongHyeon ifp->if_capenable &= 2187d68875ebSPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 2188d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2189d68875ebSPyun YongHyeon VLAN_CAPABILITIES(ifp); 2190d68875ebSPyun YongHyeon break; 2191d68875ebSPyun YongHyeon default: 2192d68875ebSPyun YongHyeon error = ether_ioctl(ifp, cmd, data); 2193d68875ebSPyun YongHyeon break; 2194d68875ebSPyun YongHyeon } 2195d68875ebSPyun YongHyeon 2196d68875ebSPyun YongHyeon return (error); 2197d68875ebSPyun YongHyeon } 2198d68875ebSPyun YongHyeon 2199d68875ebSPyun YongHyeon static void 2200d68875ebSPyun YongHyeon alc_mac_config(struct alc_softc *sc) 2201d68875ebSPyun YongHyeon { 2202d68875ebSPyun YongHyeon struct mii_data *mii; 2203d68875ebSPyun YongHyeon uint32_t reg; 2204d68875ebSPyun YongHyeon 2205d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2206d68875ebSPyun YongHyeon 2207d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 2208d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 2209d68875ebSPyun YongHyeon reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC | 2210d68875ebSPyun YongHyeon MAC_CFG_SPEED_MASK); 2211d68875ebSPyun YongHyeon /* Reprogram MAC with resolved speed/duplex. */ 2212d68875ebSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 2213d68875ebSPyun YongHyeon case IFM_10_T: 2214d68875ebSPyun YongHyeon case IFM_100_TX: 2215d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 2216d68875ebSPyun YongHyeon break; 2217d68875ebSPyun YongHyeon case IFM_1000_T: 2218d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 2219d68875ebSPyun YongHyeon break; 2220d68875ebSPyun YongHyeon } 2221d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 2222d68875ebSPyun YongHyeon reg |= MAC_CFG_FULL_DUPLEX; 2223d68875ebSPyun YongHyeon #ifdef notyet 2224d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 2225d68875ebSPyun YongHyeon reg |= MAC_CFG_TX_FC; 2226d68875ebSPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 2227d68875ebSPyun YongHyeon reg |= MAC_CFG_RX_FC; 2228d68875ebSPyun YongHyeon #endif 2229d68875ebSPyun YongHyeon } 2230d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 2231d68875ebSPyun YongHyeon } 2232d68875ebSPyun YongHyeon 2233d68875ebSPyun YongHyeon static void 2234d68875ebSPyun YongHyeon alc_stats_clear(struct alc_softc *sc) 2235d68875ebSPyun YongHyeon { 2236d68875ebSPyun YongHyeon struct smb sb, *smb; 2237d68875ebSPyun YongHyeon uint32_t *reg; 2238d68875ebSPyun YongHyeon int i; 2239d68875ebSPyun YongHyeon 2240d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 2241d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 2242d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 2243d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2244d68875ebSPyun YongHyeon smb = sc->alc_rdata.alc_smb; 2245d68875ebSPyun YongHyeon /* Update done, clear. */ 2246d68875ebSPyun YongHyeon smb->updated = 0; 2247d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 2248d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 2249d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2250d68875ebSPyun YongHyeon } else { 2251d68875ebSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; 2252d68875ebSPyun YongHyeon reg++) { 2253d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_RX_MIB_BASE + i); 2254d68875ebSPyun YongHyeon i += sizeof(uint32_t); 2255d68875ebSPyun YongHyeon } 2256d68875ebSPyun YongHyeon /* Read Tx statistics. */ 2257d68875ebSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; 2258d68875ebSPyun YongHyeon reg++) { 2259d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_TX_MIB_BASE + i); 2260d68875ebSPyun YongHyeon i += sizeof(uint32_t); 2261d68875ebSPyun YongHyeon } 2262d68875ebSPyun YongHyeon } 2263d68875ebSPyun YongHyeon } 2264d68875ebSPyun YongHyeon 2265d68875ebSPyun YongHyeon static void 2266d68875ebSPyun YongHyeon alc_stats_update(struct alc_softc *sc) 2267d68875ebSPyun YongHyeon { 2268d68875ebSPyun YongHyeon struct alc_hw_stats *stat; 2269d68875ebSPyun YongHyeon struct smb sb, *smb; 2270d68875ebSPyun YongHyeon struct ifnet *ifp; 2271d68875ebSPyun YongHyeon uint32_t *reg; 2272d68875ebSPyun YongHyeon int i; 2273d68875ebSPyun YongHyeon 2274d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2275d68875ebSPyun YongHyeon 2276d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2277d68875ebSPyun YongHyeon stat = &sc->alc_stats; 2278d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 2279d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 2280d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 2281d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2282d68875ebSPyun YongHyeon smb = sc->alc_rdata.alc_smb; 2283d68875ebSPyun YongHyeon if (smb->updated == 0) 2284d68875ebSPyun YongHyeon return; 2285d68875ebSPyun YongHyeon } else { 2286d68875ebSPyun YongHyeon smb = &sb; 2287d68875ebSPyun YongHyeon /* Read Rx statistics. */ 2288d68875ebSPyun YongHyeon for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; 2289d68875ebSPyun YongHyeon reg++) { 2290d68875ebSPyun YongHyeon *reg = CSR_READ_4(sc, ALC_RX_MIB_BASE + i); 2291d68875ebSPyun YongHyeon i += sizeof(uint32_t); 2292d68875ebSPyun YongHyeon } 2293d68875ebSPyun YongHyeon /* Read Tx statistics. */ 2294d68875ebSPyun YongHyeon for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; 2295d68875ebSPyun YongHyeon reg++) { 2296d68875ebSPyun YongHyeon *reg = CSR_READ_4(sc, ALC_TX_MIB_BASE + i); 2297d68875ebSPyun YongHyeon i += sizeof(uint32_t); 2298d68875ebSPyun YongHyeon } 2299d68875ebSPyun YongHyeon } 2300d68875ebSPyun YongHyeon 2301d68875ebSPyun YongHyeon /* Rx stats. */ 2302d68875ebSPyun YongHyeon stat->rx_frames += smb->rx_frames; 2303d68875ebSPyun YongHyeon stat->rx_bcast_frames += smb->rx_bcast_frames; 2304d68875ebSPyun YongHyeon stat->rx_mcast_frames += smb->rx_mcast_frames; 2305d68875ebSPyun YongHyeon stat->rx_pause_frames += smb->rx_pause_frames; 2306d68875ebSPyun YongHyeon stat->rx_control_frames += smb->rx_control_frames; 2307d68875ebSPyun YongHyeon stat->rx_crcerrs += smb->rx_crcerrs; 2308d68875ebSPyun YongHyeon stat->rx_lenerrs += smb->rx_lenerrs; 2309d68875ebSPyun YongHyeon stat->rx_bytes += smb->rx_bytes; 2310d68875ebSPyun YongHyeon stat->rx_runts += smb->rx_runts; 2311d68875ebSPyun YongHyeon stat->rx_fragments += smb->rx_fragments; 2312d68875ebSPyun YongHyeon stat->rx_pkts_64 += smb->rx_pkts_64; 2313d68875ebSPyun YongHyeon stat->rx_pkts_65_127 += smb->rx_pkts_65_127; 2314d68875ebSPyun YongHyeon stat->rx_pkts_128_255 += smb->rx_pkts_128_255; 2315d68875ebSPyun YongHyeon stat->rx_pkts_256_511 += smb->rx_pkts_256_511; 2316d68875ebSPyun YongHyeon stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023; 2317d68875ebSPyun YongHyeon stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518; 2318d68875ebSPyun YongHyeon stat->rx_pkts_1519_max += smb->rx_pkts_1519_max; 2319d68875ebSPyun YongHyeon stat->rx_pkts_truncated += smb->rx_pkts_truncated; 2320d68875ebSPyun YongHyeon stat->rx_fifo_oflows += smb->rx_fifo_oflows; 2321d68875ebSPyun YongHyeon stat->rx_rrs_errs += smb->rx_rrs_errs; 2322d68875ebSPyun YongHyeon stat->rx_alignerrs += smb->rx_alignerrs; 2323d68875ebSPyun YongHyeon stat->rx_bcast_bytes += smb->rx_bcast_bytes; 2324d68875ebSPyun YongHyeon stat->rx_mcast_bytes += smb->rx_mcast_bytes; 2325d68875ebSPyun YongHyeon stat->rx_pkts_filtered += smb->rx_pkts_filtered; 2326d68875ebSPyun YongHyeon 2327d68875ebSPyun YongHyeon /* Tx stats. */ 2328d68875ebSPyun YongHyeon stat->tx_frames += smb->tx_frames; 2329d68875ebSPyun YongHyeon stat->tx_bcast_frames += smb->tx_bcast_frames; 2330d68875ebSPyun YongHyeon stat->tx_mcast_frames += smb->tx_mcast_frames; 2331d68875ebSPyun YongHyeon stat->tx_pause_frames += smb->tx_pause_frames; 2332d68875ebSPyun YongHyeon stat->tx_excess_defer += smb->tx_excess_defer; 2333d68875ebSPyun YongHyeon stat->tx_control_frames += smb->tx_control_frames; 2334d68875ebSPyun YongHyeon stat->tx_deferred += smb->tx_deferred; 2335d68875ebSPyun YongHyeon stat->tx_bytes += smb->tx_bytes; 2336d68875ebSPyun YongHyeon stat->tx_pkts_64 += smb->tx_pkts_64; 2337d68875ebSPyun YongHyeon stat->tx_pkts_65_127 += smb->tx_pkts_65_127; 2338d68875ebSPyun YongHyeon stat->tx_pkts_128_255 += smb->tx_pkts_128_255; 2339d68875ebSPyun YongHyeon stat->tx_pkts_256_511 += smb->tx_pkts_256_511; 2340d68875ebSPyun YongHyeon stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023; 2341d68875ebSPyun YongHyeon stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518; 2342d68875ebSPyun YongHyeon stat->tx_pkts_1519_max += smb->tx_pkts_1519_max; 2343d68875ebSPyun YongHyeon stat->tx_single_colls += smb->tx_single_colls; 2344d68875ebSPyun YongHyeon stat->tx_multi_colls += smb->tx_multi_colls; 2345d68875ebSPyun YongHyeon stat->tx_late_colls += smb->tx_late_colls; 2346d68875ebSPyun YongHyeon stat->tx_excess_colls += smb->tx_excess_colls; 2347d68875ebSPyun YongHyeon stat->tx_abort += smb->tx_abort; 2348d68875ebSPyun YongHyeon stat->tx_underrun += smb->tx_underrun; 2349d68875ebSPyun YongHyeon stat->tx_desc_underrun += smb->tx_desc_underrun; 2350d68875ebSPyun YongHyeon stat->tx_lenerrs += smb->tx_lenerrs; 2351d68875ebSPyun YongHyeon stat->tx_pkts_truncated += smb->tx_pkts_truncated; 2352d68875ebSPyun YongHyeon stat->tx_bcast_bytes += smb->tx_bcast_bytes; 2353d68875ebSPyun YongHyeon stat->tx_mcast_bytes += smb->tx_mcast_bytes; 2354d68875ebSPyun YongHyeon 2355d68875ebSPyun YongHyeon /* Update counters in ifnet. */ 2356d68875ebSPyun YongHyeon ifp->if_opackets += smb->tx_frames; 2357d68875ebSPyun YongHyeon 2358d68875ebSPyun YongHyeon ifp->if_collisions += smb->tx_single_colls + 2359d68875ebSPyun YongHyeon smb->tx_multi_colls * 2 + smb->tx_late_colls + 2360d68875ebSPyun YongHyeon smb->tx_abort * HDPX_CFG_RETRY_DEFAULT; 2361d68875ebSPyun YongHyeon 2362d68875ebSPyun YongHyeon /* 2363d68875ebSPyun YongHyeon * XXX 2364d68875ebSPyun YongHyeon * tx_pkts_truncated counter looks suspicious. It constantly 2365d68875ebSPyun YongHyeon * increments with no sign of Tx errors. This may indicate 2366d68875ebSPyun YongHyeon * the counter name is not correct one so I've removed the 2367d68875ebSPyun YongHyeon * counter in output errors. 2368d68875ebSPyun YongHyeon */ 2369d68875ebSPyun YongHyeon ifp->if_oerrors += smb->tx_abort + smb->tx_late_colls + 2370d68875ebSPyun YongHyeon smb->tx_underrun; 2371d68875ebSPyun YongHyeon 2372d68875ebSPyun YongHyeon ifp->if_ipackets += smb->rx_frames; 2373d68875ebSPyun YongHyeon 2374d68875ebSPyun YongHyeon ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs + 2375d68875ebSPyun YongHyeon smb->rx_runts + smb->rx_pkts_truncated + 2376d68875ebSPyun YongHyeon smb->rx_fifo_oflows + smb->rx_rrs_errs + 2377d68875ebSPyun YongHyeon smb->rx_alignerrs; 2378d68875ebSPyun YongHyeon 2379d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) { 2380d68875ebSPyun YongHyeon /* Update done, clear. */ 2381d68875ebSPyun YongHyeon smb->updated = 0; 2382d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, 2383d68875ebSPyun YongHyeon sc->alc_cdata.alc_smb_map, 2384d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2385d68875ebSPyun YongHyeon } 2386d68875ebSPyun YongHyeon } 2387d68875ebSPyun YongHyeon 2388d68875ebSPyun YongHyeon static int 2389d68875ebSPyun YongHyeon alc_intr(void *arg) 2390d68875ebSPyun YongHyeon { 2391d68875ebSPyun YongHyeon struct alc_softc *sc; 2392d68875ebSPyun YongHyeon uint32_t status; 2393d68875ebSPyun YongHyeon 2394d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 2395d68875ebSPyun YongHyeon 2396d68875ebSPyun YongHyeon status = CSR_READ_4(sc, ALC_INTR_STATUS); 2397d68875ebSPyun YongHyeon if ((status & ALC_INTRS) == 0) 2398d68875ebSPyun YongHyeon return (FILTER_STRAY); 2399d68875ebSPyun YongHyeon /* Disable interrupts. */ 2400d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, INTR_DIS_INT); 2401d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task); 2402d68875ebSPyun YongHyeon 2403d68875ebSPyun YongHyeon return (FILTER_HANDLED); 2404d68875ebSPyun YongHyeon } 2405d68875ebSPyun YongHyeon 2406d68875ebSPyun YongHyeon static void 2407d68875ebSPyun YongHyeon alc_int_task(void *arg, int pending) 2408d68875ebSPyun YongHyeon { 2409d68875ebSPyun YongHyeon struct alc_softc *sc; 2410d68875ebSPyun YongHyeon struct ifnet *ifp; 2411d68875ebSPyun YongHyeon uint32_t status; 2412d68875ebSPyun YongHyeon int more; 2413d68875ebSPyun YongHyeon 2414d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 2415d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2416d68875ebSPyun YongHyeon 2417d68875ebSPyun YongHyeon status = CSR_READ_4(sc, ALC_INTR_STATUS); 2418d68875ebSPyun YongHyeon more = atomic_readandclear_int(&sc->alc_morework); 2419d68875ebSPyun YongHyeon if (more != 0) 2420d68875ebSPyun YongHyeon status |= INTR_RX_PKT; 2421d68875ebSPyun YongHyeon if ((status & ALC_INTRS) == 0) 2422d68875ebSPyun YongHyeon goto done; 2423d68875ebSPyun YongHyeon 2424d68875ebSPyun YongHyeon /* Acknowledge interrupts but still disable interrupts. */ 2425d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, status | INTR_DIS_INT); 2426d68875ebSPyun YongHyeon 2427d68875ebSPyun YongHyeon more = 0; 2428d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2429d68875ebSPyun YongHyeon if ((status & INTR_RX_PKT) != 0) { 2430d68875ebSPyun YongHyeon more = alc_rxintr(sc, sc->alc_process_limit); 2431d68875ebSPyun YongHyeon if (more == EAGAIN) 2432d68875ebSPyun YongHyeon atomic_set_int(&sc->alc_morework, 1); 2433d68875ebSPyun YongHyeon else if (more == EIO) { 2434d68875ebSPyun YongHyeon ALC_LOCK(sc); 2435d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2436d68875ebSPyun YongHyeon alc_init_locked(sc); 2437d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2438d68875ebSPyun YongHyeon return; 2439d68875ebSPyun YongHyeon } 2440d68875ebSPyun YongHyeon } 2441d68875ebSPyun YongHyeon if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST | 2442d68875ebSPyun YongHyeon INTR_TXQ_TO_RST)) != 0) { 2443d68875ebSPyun YongHyeon if ((status & INTR_DMA_RD_TO_RST) != 0) 2444d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2445d68875ebSPyun YongHyeon "DMA read error! -- resetting\n"); 2446d68875ebSPyun YongHyeon if ((status & INTR_DMA_WR_TO_RST) != 0) 2447d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2448d68875ebSPyun YongHyeon "DMA write error! -- resetting\n"); 2449d68875ebSPyun YongHyeon if ((status & INTR_TXQ_TO_RST) != 0) 2450d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2451d68875ebSPyun YongHyeon "TxQ reset! -- resetting\n"); 2452d68875ebSPyun YongHyeon ALC_LOCK(sc); 2453d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2454d68875ebSPyun YongHyeon alc_init_locked(sc); 2455d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2456d68875ebSPyun YongHyeon return; 2457d68875ebSPyun YongHyeon } 2458d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 && 2459d68875ebSPyun YongHyeon !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2460d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_tx_task); 2461d68875ebSPyun YongHyeon } 2462d68875ebSPyun YongHyeon 2463d68875ebSPyun YongHyeon if (more == EAGAIN || 2464d68875ebSPyun YongHyeon (CSR_READ_4(sc, ALC_INTR_STATUS) & ALC_INTRS) != 0) { 2465d68875ebSPyun YongHyeon taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task); 2466d68875ebSPyun YongHyeon return; 2467d68875ebSPyun YongHyeon } 2468d68875ebSPyun YongHyeon 2469d68875ebSPyun YongHyeon done: 2470d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2471d68875ebSPyun YongHyeon /* Re-enable interrupts if we're running. */ 2472d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0x7FFFFFFF); 2473d68875ebSPyun YongHyeon } 2474d68875ebSPyun YongHyeon } 2475d68875ebSPyun YongHyeon 2476d68875ebSPyun YongHyeon static void 2477d68875ebSPyun YongHyeon alc_txeof(struct alc_softc *sc) 2478d68875ebSPyun YongHyeon { 2479d68875ebSPyun YongHyeon struct ifnet *ifp; 2480d68875ebSPyun YongHyeon struct alc_txdesc *txd; 2481d68875ebSPyun YongHyeon uint32_t cons, prod; 2482d68875ebSPyun YongHyeon int prog; 2483d68875ebSPyun YongHyeon 2484d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2485d68875ebSPyun YongHyeon 2486d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2487d68875ebSPyun YongHyeon 2488d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt == 0) 2489d68875ebSPyun YongHyeon return; 2490d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 2491d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_POSTWRITE); 2492d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) { 2493d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, 2494d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_POSTREAD); 2495d68875ebSPyun YongHyeon prod = sc->alc_rdata.alc_cmb->cons; 2496d68875ebSPyun YongHyeon } else 2497d68875ebSPyun YongHyeon prod = CSR_READ_4(sc, ALC_MBOX_TD_CONS_IDX); 2498d68875ebSPyun YongHyeon /* Assume we're using normal Tx priority queue. */ 2499d68875ebSPyun YongHyeon prod = (prod & MBOX_TD_CONS_LO_IDX_MASK) >> 2500d68875ebSPyun YongHyeon MBOX_TD_CONS_LO_IDX_SHIFT; 2501d68875ebSPyun YongHyeon cons = sc->alc_cdata.alc_tx_cons; 2502d68875ebSPyun YongHyeon /* 2503d68875ebSPyun YongHyeon * Go through our Tx list and free mbufs for those 2504d68875ebSPyun YongHyeon * frames which have been transmitted. 2505d68875ebSPyun YongHyeon */ 2506d68875ebSPyun YongHyeon for (prog = 0; cons != prod; prog++, 2507d68875ebSPyun YongHyeon ALC_DESC_INC(cons, ALC_TX_RING_CNT)) { 2508d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt <= 0) 2509d68875ebSPyun YongHyeon break; 2510d68875ebSPyun YongHyeon prog++; 2511d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2512d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt--; 2513d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[cons]; 2514d68875ebSPyun YongHyeon if (txd->tx_m != NULL) { 2515d68875ebSPyun YongHyeon /* Reclaim transmitted mbufs. */ 2516d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, 2517d68875ebSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2518d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, 2519d68875ebSPyun YongHyeon txd->tx_dmamap); 2520d68875ebSPyun YongHyeon m_freem(txd->tx_m); 2521d68875ebSPyun YongHyeon txd->tx_m = NULL; 2522d68875ebSPyun YongHyeon } 2523d68875ebSPyun YongHyeon } 2524d68875ebSPyun YongHyeon 2525d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) 2526d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, 2527d68875ebSPyun YongHyeon sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_PREREAD); 2528d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cons = cons; 2529d68875ebSPyun YongHyeon /* 2530d68875ebSPyun YongHyeon * Unarm watchdog timer only when there is no pending 2531d68875ebSPyun YongHyeon * frames in Tx queue. 2532d68875ebSPyun YongHyeon */ 2533d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_tx_cnt == 0) 2534d68875ebSPyun YongHyeon sc->alc_watchdog_timer = 0; 2535d68875ebSPyun YongHyeon } 2536d68875ebSPyun YongHyeon 2537d68875ebSPyun YongHyeon static int 2538d68875ebSPyun YongHyeon alc_newbuf(struct alc_softc *sc, struct alc_rxdesc *rxd) 2539d68875ebSPyun YongHyeon { 2540d68875ebSPyun YongHyeon struct mbuf *m; 2541d68875ebSPyun YongHyeon bus_dma_segment_t segs[1]; 2542d68875ebSPyun YongHyeon bus_dmamap_t map; 2543d68875ebSPyun YongHyeon int nsegs; 2544d68875ebSPyun YongHyeon 2545d68875ebSPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 2546d68875ebSPyun YongHyeon if (m == NULL) 2547d68875ebSPyun YongHyeon return (ENOBUFS); 2548d68875ebSPyun YongHyeon m->m_len = m->m_pkthdr.len = RX_BUF_SIZE_MAX; 2549d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2550d68875ebSPyun YongHyeon m_adj(m, sizeof(uint64_t)); 2551d68875ebSPyun YongHyeon #endif 2552d68875ebSPyun YongHyeon 2553d68875ebSPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_rx_tag, 2554d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap, m, segs, &nsegs, 0) != 0) { 2555d68875ebSPyun YongHyeon m_freem(m); 2556d68875ebSPyun YongHyeon return (ENOBUFS); 2557d68875ebSPyun YongHyeon } 2558d68875ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 2559d68875ebSPyun YongHyeon 2560d68875ebSPyun YongHyeon if (rxd->rx_m != NULL) { 2561d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap, 2562d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD); 2563d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap); 2564d68875ebSPyun YongHyeon } 2565d68875ebSPyun YongHyeon map = rxd->rx_dmamap; 2566d68875ebSPyun YongHyeon rxd->rx_dmamap = sc->alc_cdata.alc_rx_sparemap; 2567d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_sparemap = map; 2568d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap, 2569d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD); 2570d68875ebSPyun YongHyeon rxd->rx_m = m; 2571d68875ebSPyun YongHyeon rxd->rx_desc->addr = htole64(segs[0].ds_addr); 2572d68875ebSPyun YongHyeon return (0); 2573d68875ebSPyun YongHyeon } 2574d68875ebSPyun YongHyeon 2575d68875ebSPyun YongHyeon static int 2576d68875ebSPyun YongHyeon alc_rxintr(struct alc_softc *sc, int count) 2577d68875ebSPyun YongHyeon { 2578d68875ebSPyun YongHyeon struct ifnet *ifp; 2579d68875ebSPyun YongHyeon struct rx_rdesc *rrd; 2580d68875ebSPyun YongHyeon uint32_t nsegs, status; 2581d68875ebSPyun YongHyeon int rr_cons, prog; 2582d68875ebSPyun YongHyeon 2583d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 2584d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 2585d68875ebSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2586d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 2587d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_POSTWRITE); 2588d68875ebSPyun YongHyeon rr_cons = sc->alc_cdata.alc_rr_cons; 2589d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2590d68875ebSPyun YongHyeon for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;) { 2591d68875ebSPyun YongHyeon if (count-- <= 0) 2592d68875ebSPyun YongHyeon break; 2593d68875ebSPyun YongHyeon rrd = &sc->alc_rdata.alc_rr_ring[rr_cons]; 2594d68875ebSPyun YongHyeon status = le32toh(rrd->status); 2595d68875ebSPyun YongHyeon if ((status & RRD_VALID) == 0) 2596d68875ebSPyun YongHyeon break; 2597d68875ebSPyun YongHyeon nsegs = RRD_RD_CNT(le32toh(rrd->rdinfo)); 2598d68875ebSPyun YongHyeon if (nsegs == 0) { 2599d68875ebSPyun YongHyeon /* This should not happen! */ 2600d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 2601d68875ebSPyun YongHyeon "unexpected segment count -- resetting\n"); 2602d68875ebSPyun YongHyeon return (EIO); 2603d68875ebSPyun YongHyeon } 2604d68875ebSPyun YongHyeon alc_rxeof(sc, rrd); 2605d68875ebSPyun YongHyeon /* Clear Rx return status. */ 2606d68875ebSPyun YongHyeon rrd->status = 0; 2607d68875ebSPyun YongHyeon ALC_DESC_INC(rr_cons, ALC_RR_RING_CNT); 2608d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons += nsegs; 2609d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons %= ALC_RR_RING_CNT; 2610d68875ebSPyun YongHyeon prog += nsegs; 2611d68875ebSPyun YongHyeon } 2612d68875ebSPyun YongHyeon 2613d68875ebSPyun YongHyeon if (prog > 0) { 2614d68875ebSPyun YongHyeon /* Update the consumer index. */ 2615d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_cons = rr_cons; 2616d68875ebSPyun YongHyeon /* Sync Rx return descriptors. */ 2617d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 2618d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 2619d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2620d68875ebSPyun YongHyeon /* 2621d68875ebSPyun YongHyeon * Sync updated Rx descriptors such that controller see 2622d68875ebSPyun YongHyeon * modified buffer addresses. 2623d68875ebSPyun YongHyeon */ 2624d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 2625d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE); 2626d68875ebSPyun YongHyeon /* 2627d68875ebSPyun YongHyeon * Let controller know availability of new Rx buffers. 2628d68875ebSPyun YongHyeon * Since alc(4) use RXQ_CFG_RD_BURST_DEFAULT descriptors 2629d68875ebSPyun YongHyeon * it may be possible to update ALC_MBOX_RD0_PROD_IDX 2630d68875ebSPyun YongHyeon * only when Rx buffer pre-fetching is required. In 2631d68875ebSPyun YongHyeon * addition we already set ALC_RX_RD_FREE_THRESH to 2632d68875ebSPyun YongHyeon * RX_RD_FREE_THRESH_LO_DEFAULT descriptors. However 2633d68875ebSPyun YongHyeon * it still seems that pre-fetching needs more 2634d68875ebSPyun YongHyeon * experimentation. 2635d68875ebSPyun YongHyeon */ 2636d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, 2637d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons); 2638d68875ebSPyun YongHyeon } 2639d68875ebSPyun YongHyeon 2640d68875ebSPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 2641d68875ebSPyun YongHyeon } 2642d68875ebSPyun YongHyeon 2643d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2644d68875ebSPyun YongHyeon static struct mbuf * 2645d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *ifp, struct mbuf *m) 2646d68875ebSPyun YongHyeon { 2647d68875ebSPyun YongHyeon struct mbuf *n; 2648d68875ebSPyun YongHyeon int i; 2649d68875ebSPyun YongHyeon uint16_t *src, *dst; 2650d68875ebSPyun YongHyeon 2651d68875ebSPyun YongHyeon src = mtod(m, uint16_t *); 2652d68875ebSPyun YongHyeon dst = src - 3; 2653d68875ebSPyun YongHyeon 2654d68875ebSPyun YongHyeon if (m->m_next == NULL) { 2655d68875ebSPyun YongHyeon for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 2656d68875ebSPyun YongHyeon *dst++ = *src++; 2657d68875ebSPyun YongHyeon m->m_data -= 6; 2658d68875ebSPyun YongHyeon return (m); 2659d68875ebSPyun YongHyeon } 2660d68875ebSPyun YongHyeon /* 2661d68875ebSPyun YongHyeon * Append a new mbuf to received mbuf chain and copy ethernet 2662d68875ebSPyun YongHyeon * header from the mbuf chain. This can save lots of CPU 2663d68875ebSPyun YongHyeon * cycles for jumbo frame. 2664d68875ebSPyun YongHyeon */ 2665d68875ebSPyun YongHyeon MGETHDR(n, M_DONTWAIT, MT_DATA); 2666d68875ebSPyun YongHyeon if (n == NULL) { 2667d68875ebSPyun YongHyeon ifp->if_iqdrops++; 2668d68875ebSPyun YongHyeon m_freem(m); 2669d68875ebSPyun YongHyeon return (NULL); 2670d68875ebSPyun YongHyeon } 2671d68875ebSPyun YongHyeon bcopy(m->m_data, n->m_data, ETHER_HDR_LEN); 2672d68875ebSPyun YongHyeon m->m_data += ETHER_HDR_LEN; 2673d68875ebSPyun YongHyeon m->m_len -= ETHER_HDR_LEN; 2674d68875ebSPyun YongHyeon n->m_len = ETHER_HDR_LEN; 2675d68875ebSPyun YongHyeon M_MOVE_PKTHDR(n, m); 2676d68875ebSPyun YongHyeon n->m_next = m; 2677d68875ebSPyun YongHyeon return (n); 2678d68875ebSPyun YongHyeon } 2679d68875ebSPyun YongHyeon #endif 2680d68875ebSPyun YongHyeon 2681d68875ebSPyun YongHyeon /* Receive a frame. */ 2682d68875ebSPyun YongHyeon static void 2683d68875ebSPyun YongHyeon alc_rxeof(struct alc_softc *sc, struct rx_rdesc *rrd) 2684d68875ebSPyun YongHyeon { 2685d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 2686d68875ebSPyun YongHyeon struct ifnet *ifp; 2687d68875ebSPyun YongHyeon struct mbuf *mp, *m; 2688d68875ebSPyun YongHyeon uint32_t rdinfo, status, vtag; 2689d68875ebSPyun YongHyeon int count, nsegs, rx_cons; 2690d68875ebSPyun YongHyeon 2691d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2692d68875ebSPyun YongHyeon status = le32toh(rrd->status); 2693d68875ebSPyun YongHyeon rdinfo = le32toh(rrd->rdinfo); 2694d68875ebSPyun YongHyeon rx_cons = RRD_RD_IDX(rdinfo); 2695d68875ebSPyun YongHyeon nsegs = RRD_RD_CNT(rdinfo); 2696d68875ebSPyun YongHyeon 2697d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxlen = RRD_BYTES(status); 2698d68875ebSPyun YongHyeon if ((status & (RRD_ERR_SUM | RRD_ERR_LENGTH)) != 0) { 2699d68875ebSPyun YongHyeon /* 2700d68875ebSPyun YongHyeon * We want to pass the following frames to upper 2701d68875ebSPyun YongHyeon * layer regardless of error status of Rx return 2702d68875ebSPyun YongHyeon * ring. 2703d68875ebSPyun YongHyeon * 2704d68875ebSPyun YongHyeon * o IP/TCP/UDP checksum is bad. 2705d68875ebSPyun YongHyeon * o frame length and protocol specific length 2706d68875ebSPyun YongHyeon * does not match. 2707d68875ebSPyun YongHyeon * 2708d68875ebSPyun YongHyeon * Force network stack compute checksum for 2709d68875ebSPyun YongHyeon * errored frames. 2710d68875ebSPyun YongHyeon */ 2711d68875ebSPyun YongHyeon status |= RRD_TCP_UDPCSUM_NOK | RRD_IPCSUM_NOK; 2712d68875ebSPyun YongHyeon if ((RRD_ERR_CRC | RRD_ERR_ALIGN | RRD_ERR_TRUNC | 2713d68875ebSPyun YongHyeon RRD_ERR_RUNT) != 0) 2714d68875ebSPyun YongHyeon return; 2715d68875ebSPyun YongHyeon } 2716d68875ebSPyun YongHyeon 2717d68875ebSPyun YongHyeon for (count = 0; count < nsegs; count++, 2718d68875ebSPyun YongHyeon ALC_DESC_INC(rx_cons, ALC_RX_RING_CNT)) { 2719d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[rx_cons]; 2720d68875ebSPyun YongHyeon mp = rxd->rx_m; 2721d68875ebSPyun YongHyeon /* Add a new receive buffer to the ring. */ 2722d68875ebSPyun YongHyeon if (alc_newbuf(sc, rxd) != 0) { 2723d68875ebSPyun YongHyeon ifp->if_iqdrops++; 2724d68875ebSPyun YongHyeon /* Reuse Rx buffers. */ 2725d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead != NULL) 2726d68875ebSPyun YongHyeon m_freem(sc->alc_cdata.alc_rxhead); 2727d68875ebSPyun YongHyeon break; 2728d68875ebSPyun YongHyeon } 2729d68875ebSPyun YongHyeon 2730d68875ebSPyun YongHyeon /* 2731d68875ebSPyun YongHyeon * Assume we've received a full sized frame. 2732d68875ebSPyun YongHyeon * Actual size is fixed when we encounter the end of 2733d68875ebSPyun YongHyeon * multi-segmented frame. 2734d68875ebSPyun YongHyeon */ 2735d68875ebSPyun YongHyeon mp->m_len = sc->alc_buf_size; 2736d68875ebSPyun YongHyeon 2737d68875ebSPyun YongHyeon /* Chain received mbufs. */ 2738d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead == NULL) { 2739d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxhead = mp; 2740d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = mp; 2741d68875ebSPyun YongHyeon } else { 2742d68875ebSPyun YongHyeon mp->m_flags &= ~M_PKTHDR; 2743d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxprev_tail = 2744d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail; 2745d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_next = mp; 2746d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = mp; 2747d68875ebSPyun YongHyeon } 2748d68875ebSPyun YongHyeon 2749d68875ebSPyun YongHyeon if (count == nsegs - 1) { 2750d68875ebSPyun YongHyeon /* Last desc. for this frame. */ 2751d68875ebSPyun YongHyeon m = sc->alc_cdata.alc_rxhead; 2752d68875ebSPyun YongHyeon m->m_flags |= M_PKTHDR; 2753d68875ebSPyun YongHyeon /* 2754d68875ebSPyun YongHyeon * It seems that L1C/L2C controller has no way 2755d68875ebSPyun YongHyeon * to tell hardware to strip CRC bytes. 2756d68875ebSPyun YongHyeon */ 2757d68875ebSPyun YongHyeon m->m_pkthdr.len = 2758d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxlen - ETHER_CRC_LEN; 2759d68875ebSPyun YongHyeon if (nsegs > 1) { 2760d68875ebSPyun YongHyeon /* Set last mbuf size. */ 2761d68875ebSPyun YongHyeon mp->m_len = sc->alc_cdata.alc_rxlen - 2762d68875ebSPyun YongHyeon (nsegs - 1) * sc->alc_buf_size; 2763d68875ebSPyun YongHyeon /* Remove the CRC bytes in chained mbufs. */ 2764d68875ebSPyun YongHyeon if (mp->m_len <= ETHER_CRC_LEN) { 2765d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail = 2766d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxprev_tail; 2767d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_len -= 2768d68875ebSPyun YongHyeon (ETHER_CRC_LEN - mp->m_len); 2769d68875ebSPyun YongHyeon sc->alc_cdata.alc_rxtail->m_next = NULL; 2770d68875ebSPyun YongHyeon m_freem(mp); 2771d68875ebSPyun YongHyeon } else { 2772d68875ebSPyun YongHyeon mp->m_len -= ETHER_CRC_LEN; 2773d68875ebSPyun YongHyeon } 2774d68875ebSPyun YongHyeon } else 2775d68875ebSPyun YongHyeon m->m_len = m->m_pkthdr.len; 2776d68875ebSPyun YongHyeon m->m_pkthdr.rcvif = ifp; 2777d68875ebSPyun YongHyeon /* 2778d68875ebSPyun YongHyeon * Due to hardware bugs, Rx checksum offloading 2779d68875ebSPyun YongHyeon * was intentionally disabled. 2780d68875ebSPyun YongHyeon */ 2781d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 2782d68875ebSPyun YongHyeon (status & RRD_VLAN_TAG) != 0) { 2783d68875ebSPyun YongHyeon vtag = RRD_VLAN(le32toh(rrd->vtag)); 2784d68875ebSPyun YongHyeon m->m_pkthdr.ether_vtag = ntohs(vtag); 2785d68875ebSPyun YongHyeon m->m_flags |= M_VLANTAG; 2786d68875ebSPyun YongHyeon } 2787d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2788d68875ebSPyun YongHyeon m = alc_fixup_rx(ifp, m); 2789d68875ebSPyun YongHyeon if (m != NULL) 2790d68875ebSPyun YongHyeon #endif 2791d68875ebSPyun YongHyeon { 2792d68875ebSPyun YongHyeon /* Pass it on. */ 2793d68875ebSPyun YongHyeon (*ifp->if_input)(ifp, m); 2794d68875ebSPyun YongHyeon } 2795d68875ebSPyun YongHyeon } 2796d68875ebSPyun YongHyeon } 2797d68875ebSPyun YongHyeon /* Reset mbuf chains. */ 2798d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 2799d68875ebSPyun YongHyeon } 2800d68875ebSPyun YongHyeon 2801d68875ebSPyun YongHyeon static void 2802d68875ebSPyun YongHyeon alc_tick(void *arg) 2803d68875ebSPyun YongHyeon { 2804d68875ebSPyun YongHyeon struct alc_softc *sc; 2805d68875ebSPyun YongHyeon struct mii_data *mii; 2806d68875ebSPyun YongHyeon 2807d68875ebSPyun YongHyeon sc = (struct alc_softc *)arg; 2808d68875ebSPyun YongHyeon 2809d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2810d68875ebSPyun YongHyeon 2811d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 2812d68875ebSPyun YongHyeon mii_tick(mii); 2813d68875ebSPyun YongHyeon alc_stats_update(sc); 2814d68875ebSPyun YongHyeon /* 2815d68875ebSPyun YongHyeon * alc(4) does not rely on Tx completion interrupts to reclaim 2816d68875ebSPyun YongHyeon * transferred buffers. Instead Tx completion interrupts are 2817d68875ebSPyun YongHyeon * used to hint for scheduling Tx task. So it's necessary to 2818d68875ebSPyun YongHyeon * release transmitted buffers by kicking Tx completion 2819d68875ebSPyun YongHyeon * handler. This limits the maximum reclamation delay to a hz. 2820d68875ebSPyun YongHyeon */ 2821d68875ebSPyun YongHyeon alc_txeof(sc); 2822d68875ebSPyun YongHyeon alc_watchdog(sc); 2823d68875ebSPyun YongHyeon callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc); 2824d68875ebSPyun YongHyeon } 2825d68875ebSPyun YongHyeon 2826d68875ebSPyun YongHyeon static void 2827d68875ebSPyun YongHyeon alc_reset(struct alc_softc *sc) 2828d68875ebSPyun YongHyeon { 2829d68875ebSPyun YongHyeon uint32_t reg; 2830d68875ebSPyun YongHyeon int i; 2831d68875ebSPyun YongHyeon 2832d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, MASTER_RESET); 2833d68875ebSPyun YongHyeon for (i = ALC_RESET_TIMEOUT; i > 0; i--) { 2834d68875ebSPyun YongHyeon DELAY(10); 2835d68875ebSPyun YongHyeon if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_RESET) == 0) 2836d68875ebSPyun YongHyeon break; 2837d68875ebSPyun YongHyeon } 2838d68875ebSPyun YongHyeon if (i == 0) 2839d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "master reset timeout!\n"); 2840d68875ebSPyun YongHyeon 2841d68875ebSPyun YongHyeon for (i = ALC_RESET_TIMEOUT; i > 0; i--) { 2842d68875ebSPyun YongHyeon if ((reg = CSR_READ_4(sc, ALC_IDLE_STATUS)) == 0) 2843d68875ebSPyun YongHyeon break; 2844d68875ebSPyun YongHyeon DELAY(10); 2845d68875ebSPyun YongHyeon } 2846d68875ebSPyun YongHyeon 2847d68875ebSPyun YongHyeon if (i == 0) 2848d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "reset timeout(0x%08x)!\n", reg); 2849d68875ebSPyun YongHyeon } 2850d68875ebSPyun YongHyeon 2851d68875ebSPyun YongHyeon static void 2852d68875ebSPyun YongHyeon alc_init(void *xsc) 2853d68875ebSPyun YongHyeon { 2854d68875ebSPyun YongHyeon struct alc_softc *sc; 2855d68875ebSPyun YongHyeon 2856d68875ebSPyun YongHyeon sc = (struct alc_softc *)xsc; 2857d68875ebSPyun YongHyeon ALC_LOCK(sc); 2858d68875ebSPyun YongHyeon alc_init_locked(sc); 2859d68875ebSPyun YongHyeon ALC_UNLOCK(sc); 2860d68875ebSPyun YongHyeon } 2861d68875ebSPyun YongHyeon 2862d68875ebSPyun YongHyeon static void 2863d68875ebSPyun YongHyeon alc_init_locked(struct alc_softc *sc) 2864d68875ebSPyun YongHyeon { 2865d68875ebSPyun YongHyeon struct ifnet *ifp; 2866d68875ebSPyun YongHyeon struct mii_data *mii; 2867d68875ebSPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 2868d68875ebSPyun YongHyeon bus_addr_t paddr; 2869d68875ebSPyun YongHyeon uint32_t reg, rxf_hi, rxf_lo; 2870d68875ebSPyun YongHyeon 2871d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 2872d68875ebSPyun YongHyeon 2873d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 2874d68875ebSPyun YongHyeon mii = device_get_softc(sc->alc_miibus); 2875d68875ebSPyun YongHyeon 2876d68875ebSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2877d68875ebSPyun YongHyeon return; 2878d68875ebSPyun YongHyeon /* 2879d68875ebSPyun YongHyeon * Cancel any pending I/O. 2880d68875ebSPyun YongHyeon */ 2881d68875ebSPyun YongHyeon alc_stop(sc); 2882d68875ebSPyun YongHyeon /* 2883d68875ebSPyun YongHyeon * Reset the chip to a known state. 2884d68875ebSPyun YongHyeon */ 2885d68875ebSPyun YongHyeon alc_reset(sc); 2886d68875ebSPyun YongHyeon 2887d68875ebSPyun YongHyeon /* Initialize Rx descriptors. */ 2888d68875ebSPyun YongHyeon if (alc_init_rx_ring(sc) != 0) { 2889d68875ebSPyun YongHyeon device_printf(sc->alc_dev, "no memory for Rx buffers.\n"); 2890d68875ebSPyun YongHyeon alc_stop(sc); 2891d68875ebSPyun YongHyeon return; 2892d68875ebSPyun YongHyeon } 2893d68875ebSPyun YongHyeon alc_init_rr_ring(sc); 2894d68875ebSPyun YongHyeon alc_init_tx_ring(sc); 2895d68875ebSPyun YongHyeon alc_init_cmb(sc); 2896d68875ebSPyun YongHyeon alc_init_smb(sc); 2897d68875ebSPyun YongHyeon 2898d68875ebSPyun YongHyeon /* Reprogram the station address. */ 2899d68875ebSPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 2900d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PAR0, 2901d68875ebSPyun YongHyeon eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]); 2902d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_PAR1, eaddr[0] << 8 | eaddr[1]); 2903d68875ebSPyun YongHyeon /* 2904d68875ebSPyun YongHyeon * Clear WOL status and disable all WOL feature as WOL 2905d68875ebSPyun YongHyeon * would interfere Rx operation under normal environments. 2906d68875ebSPyun YongHyeon */ 2907d68875ebSPyun YongHyeon CSR_READ_4(sc, ALC_WOL_CFG); 2908d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_WOL_CFG, 0); 2909d68875ebSPyun YongHyeon /* Set Tx descriptor base addresses. */ 2910d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_tx_ring_paddr; 2911d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TX_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 2912d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TDL_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 2913d68875ebSPyun YongHyeon /* We don't use high priority ring. */ 2914d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TDH_HEAD_ADDR_LO, 0); 2915d68875ebSPyun YongHyeon /* Set Tx descriptor counter. */ 2916d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TD_RING_CNT, 2917d68875ebSPyun YongHyeon (ALC_TX_RING_CNT << TD_RING_CNT_SHIFT) & TD_RING_CNT_MASK); 2918d68875ebSPyun YongHyeon /* Set Rx descriptor base addresses. */ 2919d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_rx_ring_paddr; 2920d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 2921d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 2922d68875ebSPyun YongHyeon /* We use one Rx ring. */ 2923d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD1_HEAD_ADDR_LO, 0); 2924d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD2_HEAD_ADDR_LO, 0); 2925d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD3_HEAD_ADDR_LO, 0); 2926d68875ebSPyun YongHyeon /* Set Rx descriptor counter. */ 2927d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD_RING_CNT, 2928d68875ebSPyun YongHyeon (ALC_RX_RING_CNT << RD_RING_CNT_SHIFT) & RD_RING_CNT_MASK); 2929d68875ebSPyun YongHyeon 2930d68875ebSPyun YongHyeon /* 2931d68875ebSPyun YongHyeon * Let hardware split jumbo frames into alc_max_buf_sized chunks. 2932d68875ebSPyun YongHyeon * if it do not fit the buffer size. Rx return descriptor holds 2933d68875ebSPyun YongHyeon * a counter that indicates how many fragments were made by the 2934d68875ebSPyun YongHyeon * hardware. The buffer size should be multiple of 8 bytes. 2935d68875ebSPyun YongHyeon * Since hardware has limit on the size of buffer size, always 2936d68875ebSPyun YongHyeon * use the maximum value. 2937d68875ebSPyun YongHyeon * For strict-alignment architectures make sure to reduce buffer 2938d68875ebSPyun YongHyeon * size by 8 bytes to make room for alignment fixup. 2939d68875ebSPyun YongHyeon */ 2940d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2941d68875ebSPyun YongHyeon sc->alc_buf_size = RX_BUF_SIZE_MAX - sizeof(uint64_t); 2942d68875ebSPyun YongHyeon #else 2943d68875ebSPyun YongHyeon sc->alc_buf_size = RX_BUF_SIZE_MAX; 2944d68875ebSPyun YongHyeon #endif 2945d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_BUF_SIZE, sc->alc_buf_size); 2946d68875ebSPyun YongHyeon 2947d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_rr_ring_paddr; 2948d68875ebSPyun YongHyeon /* Set Rx return descriptor base addresses. */ 2949d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr)); 2950d68875ebSPyun YongHyeon /* We use one Rx return ring. */ 2951d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD1_HEAD_ADDR_LO, 0); 2952d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD2_HEAD_ADDR_LO, 0); 2953d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD3_HEAD_ADDR_LO, 0); 2954d68875ebSPyun YongHyeon /* Set Rx return descriptor counter. */ 2955d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RRD_RING_CNT, 2956d68875ebSPyun YongHyeon (ALC_RR_RING_CNT << RRD_RING_CNT_SHIFT) & RRD_RING_CNT_MASK); 2957d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_cmb_paddr; 2958d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr)); 2959d68875ebSPyun YongHyeon paddr = sc->alc_rdata.alc_smb_paddr; 2960d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_HI, ALC_ADDR_HI(paddr)); 2961d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr)); 2962d68875ebSPyun YongHyeon 2963d68875ebSPyun YongHyeon /* Tell hardware that we're ready to load DMA blocks. */ 2964d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_BLOCK, DMA_BLOCK_LOAD); 2965d68875ebSPyun YongHyeon 2966d68875ebSPyun YongHyeon /* Configure interrupt moderation timer. */ 2967d68875ebSPyun YongHyeon reg = ALC_USECS(sc->alc_int_rx_mod) << IM_TIMER_RX_SHIFT; 2968d68875ebSPyun YongHyeon reg |= ALC_USECS(sc->alc_int_tx_mod) << IM_TIMER_TX_SHIFT; 2969d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_IM_TIMER, reg); 2970d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MASTER_CFG); 2971d68875ebSPyun YongHyeon reg &= ~(MASTER_CHIP_REV_MASK | MASTER_CHIP_ID_MASK); 2972d68875ebSPyun YongHyeon /* 2973d68875ebSPyun YongHyeon * We don't want to automatic interrupt clear as task queue 2974d68875ebSPyun YongHyeon * for the interrupt should know interrupt status. 2975d68875ebSPyun YongHyeon */ 2976d68875ebSPyun YongHyeon reg &= ~MASTER_INTR_RD_CLR; 2977d68875ebSPyun YongHyeon reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB); 2978d68875ebSPyun YongHyeon if (ALC_USECS(sc->alc_int_rx_mod) != 0) 2979d68875ebSPyun YongHyeon reg |= MASTER_IM_RX_TIMER_ENB; 2980d68875ebSPyun YongHyeon if (ALC_USECS(sc->alc_int_tx_mod) != 0) 2981d68875ebSPyun YongHyeon reg |= MASTER_IM_TX_TIMER_ENB; 2982d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MASTER_CFG, reg); 2983d68875ebSPyun YongHyeon /* 2984d68875ebSPyun YongHyeon * Disable interrupt re-trigger timer. We don't want automatic 2985d68875ebSPyun YongHyeon * re-triggering of un-ACKed interrupts. 2986d68875ebSPyun YongHyeon */ 2987d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_RETRIG_TIMER, ALC_USECS(0)); 2988d68875ebSPyun YongHyeon /* Configure CMB. */ 2989d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, 4); 2990d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) 2991d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(5000)); 2992d68875ebSPyun YongHyeon else 2993d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(0)); 2994d68875ebSPyun YongHyeon /* 2995d68875ebSPyun YongHyeon * Hardware can be configured to issue SMB interrupt based 2996d68875ebSPyun YongHyeon * on programmed interval. Since there is a callout that is 2997d68875ebSPyun YongHyeon * invoked for every hz in driver we use that instead of 2998d68875ebSPyun YongHyeon * relying on periodic SMB interrupt. 2999d68875ebSPyun YongHyeon */ 3000d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_SMB_STAT_TIMER, ALC_USECS(0)); 3001d68875ebSPyun YongHyeon /* Clear MAC statistics. */ 3002d68875ebSPyun YongHyeon alc_stats_clear(sc); 3003d68875ebSPyun YongHyeon 3004d68875ebSPyun YongHyeon /* 3005d68875ebSPyun YongHyeon * Always use maximum frame size that controller can support. 3006d68875ebSPyun YongHyeon * Otherwise received frames that has larger frame length 3007d68875ebSPyun YongHyeon * than alc(4) MTU would be silently dropped in hardware. This 3008d68875ebSPyun YongHyeon * would make path-MTU discovery hard as sender wouldn't get 3009d68875ebSPyun YongHyeon * any responses from receiver. alc(4) supports 3010d68875ebSPyun YongHyeon * multi-fragmented frames on Rx path so it has no issue on 3011d68875ebSPyun YongHyeon * assembling fragmented frames. Using maximum frame size also 3012d68875ebSPyun YongHyeon * removes the need to reinitialize hardware when interface 3013d68875ebSPyun YongHyeon * MTU configuration was changed. 3014d68875ebSPyun YongHyeon * 3015d68875ebSPyun YongHyeon * Be conservative in what you do, be liberal in what you 3016d68875ebSPyun YongHyeon * accept from others - RFC 793. 3017d68875ebSPyun YongHyeon */ 3018d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_FRAME_SIZE, ALC_JUMBO_FRAMELEN); 3019d68875ebSPyun YongHyeon 3020d68875ebSPyun YongHyeon /* Disable header split(?) */ 3021d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_HDS_CFG, 0); 3022d68875ebSPyun YongHyeon 3023d68875ebSPyun YongHyeon /* Configure IPG/IFG parameters. */ 3024d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_IPG_IFG_CFG, 3025d68875ebSPyun YongHyeon ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) | 3026d68875ebSPyun YongHyeon ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) | 3027d68875ebSPyun YongHyeon ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) | 3028d68875ebSPyun YongHyeon ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK)); 3029d68875ebSPyun YongHyeon /* Set parameters for half-duplex media. */ 3030d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_HDPX_CFG, 3031d68875ebSPyun YongHyeon ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) & 3032d68875ebSPyun YongHyeon HDPX_CFG_LCOL_MASK) | 3033d68875ebSPyun YongHyeon ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) & 3034d68875ebSPyun YongHyeon HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN | 3035d68875ebSPyun YongHyeon ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) & 3036d68875ebSPyun YongHyeon HDPX_CFG_ABEBT_MASK) | 3037d68875ebSPyun YongHyeon ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) & 3038d68875ebSPyun YongHyeon HDPX_CFG_JAMIPG_MASK)); 3039d68875ebSPyun YongHyeon /* 3040d68875ebSPyun YongHyeon * Set TSO/checksum offload threshold. For frames that is 3041d68875ebSPyun YongHyeon * larger than this threshold, hardware wouldn't do 3042d68875ebSPyun YongHyeon * TSO/checksum offloading. 3043d68875ebSPyun YongHyeon */ 3044d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TSO_OFFLOAD_THRESH, 3045d68875ebSPyun YongHyeon (ALC_JUMBO_FRAMELEN >> TSO_OFFLOAD_THRESH_UNIT_SHIFT) & 3046d68875ebSPyun YongHyeon TSO_OFFLOAD_THRESH_MASK); 3047d68875ebSPyun YongHyeon /* Configure TxQ. */ 3048d68875ebSPyun YongHyeon reg = (alc_dma_burst[sc->alc_dma_rd_burst] << 3049d68875ebSPyun YongHyeon TXQ_CFG_TX_FIFO_BURST_SHIFT) & TXQ_CFG_TX_FIFO_BURST_MASK; 3050d68875ebSPyun YongHyeon reg |= (TXQ_CFG_TD_BURST_DEFAULT << TXQ_CFG_TD_BURST_SHIFT) & 3051d68875ebSPyun YongHyeon TXQ_CFG_TD_BURST_MASK; 3052d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE); 3053d68875ebSPyun YongHyeon 3054d68875ebSPyun YongHyeon /* Configure Rx free descriptor pre-fetching. */ 3055d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_RD_FREE_THRESH, 3056d68875ebSPyun YongHyeon ((RX_RD_FREE_THRESH_HI_DEFAULT << RX_RD_FREE_THRESH_HI_SHIFT) & 3057d68875ebSPyun YongHyeon RX_RD_FREE_THRESH_HI_MASK) | 3058d68875ebSPyun YongHyeon ((RX_RD_FREE_THRESH_LO_DEFAULT << RX_RD_FREE_THRESH_LO_SHIFT) & 3059d68875ebSPyun YongHyeon RX_RD_FREE_THRESH_LO_MASK)); 3060d68875ebSPyun YongHyeon 3061d68875ebSPyun YongHyeon /* 3062d68875ebSPyun YongHyeon * Configure flow control parameters. 3063d68875ebSPyun YongHyeon * XON : 80% of Rx FIFO 3064d68875ebSPyun YongHyeon * XOFF : 30% of Rx FIFO 3065d68875ebSPyun YongHyeon */ 3066d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN); 3067d68875ebSPyun YongHyeon rxf_hi = (reg * 8) / 10; 3068d68875ebSPyun YongHyeon rxf_lo = (reg * 3)/ 10; 3069d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH, 3070d68875ebSPyun YongHyeon ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) & 3071d68875ebSPyun YongHyeon RX_FIFO_PAUSE_THRESH_LO_MASK) | 3072d68875ebSPyun YongHyeon ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) & 3073d68875ebSPyun YongHyeon RX_FIFO_PAUSE_THRESH_HI_MASK)); 3074d68875ebSPyun YongHyeon 3075d68875ebSPyun YongHyeon /* Disable RSS until I understand L1C/L2C's RSS logic. */ 3076d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RSS_IDT_TABLE0, 0); 3077d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RSS_CPU, 0); 3078d68875ebSPyun YongHyeon 3079d68875ebSPyun YongHyeon /* Configure RxQ. */ 3080d68875ebSPyun YongHyeon reg = (RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) & 3081d68875ebSPyun YongHyeon RXQ_CFG_RD_BURST_MASK; 3082d68875ebSPyun YongHyeon reg |= RXQ_CFG_RSS_MODE_DIS; 3083d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_ASPM_MON) != 0) 3084d68875ebSPyun YongHyeon reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_100M; 3085d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, reg); 3086d68875ebSPyun YongHyeon 3087d68875ebSPyun YongHyeon /* Configure Rx DMAW request thresold. */ 3088d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RD_DMA_CFG, 3089d68875ebSPyun YongHyeon ((RD_DMA_CFG_THRESH_DEFAULT << RD_DMA_CFG_THRESH_SHIFT) & 3090d68875ebSPyun YongHyeon RD_DMA_CFG_THRESH_MASK) | 3091d68875ebSPyun YongHyeon ((ALC_RD_DMA_CFG_USECS(0) << RD_DMA_CFG_TIMER_SHIFT) & 3092d68875ebSPyun YongHyeon RD_DMA_CFG_TIMER_MASK)); 3093d68875ebSPyun YongHyeon /* Configure DMA parameters. */ 3094d68875ebSPyun YongHyeon reg = DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI; 3095d68875ebSPyun YongHyeon reg |= sc->alc_rcb; 3096d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) 3097d68875ebSPyun YongHyeon reg |= DMA_CFG_CMB_ENB; 3098d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) 3099d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_ENB; 3100d68875ebSPyun YongHyeon else 3101d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_DIS; 3102d68875ebSPyun YongHyeon reg |= (sc->alc_dma_rd_burst & DMA_CFG_RD_BURST_MASK) << 3103d68875ebSPyun YongHyeon DMA_CFG_RD_BURST_SHIFT; 3104d68875ebSPyun YongHyeon reg |= (sc->alc_dma_wr_burst & DMA_CFG_WR_BURST_MASK) << 3105d68875ebSPyun YongHyeon DMA_CFG_WR_BURST_SHIFT; 3106d68875ebSPyun YongHyeon reg |= (DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) & 3107d68875ebSPyun YongHyeon DMA_CFG_RD_DELAY_CNT_MASK; 3108d68875ebSPyun YongHyeon reg |= (DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) & 3109d68875ebSPyun YongHyeon DMA_CFG_WR_DELAY_CNT_MASK; 3110d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_CFG, reg); 3111d68875ebSPyun YongHyeon 3112d68875ebSPyun YongHyeon /* 3113d68875ebSPyun YongHyeon * Configure Tx/Rx MACs. 3114d68875ebSPyun YongHyeon * - Auto-padding for short frames. 3115d68875ebSPyun YongHyeon * - Enable CRC generation. 3116d68875ebSPyun YongHyeon * Actual reconfiguration of MAC for resolved speed/duplex 3117d68875ebSPyun YongHyeon * is followed after detection of link establishment. 3118d68875ebSPyun YongHyeon * AR8131/AR8132 always does checksum computation regardless 3119d68875ebSPyun YongHyeon * of MAC_CFG_RXCSUM_ENB bit. Also the controller is known to 3120d68875ebSPyun YongHyeon * have bug in protocol field in Rx return structure so 3121d68875ebSPyun YongHyeon * these controllers can't handle fragmented frames. Disable 3122d68875ebSPyun YongHyeon * Rx checksum offloading until there is a newer controller 3123d68875ebSPyun YongHyeon * that has sane implementation. 3124d68875ebSPyun YongHyeon */ 3125d68875ebSPyun YongHyeon reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX | 3126d68875ebSPyun YongHyeon ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) & 3127d68875ebSPyun YongHyeon MAC_CFG_PREAMBLE_MASK); 3128d68875ebSPyun YongHyeon if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0) 3129d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 3130d68875ebSPyun YongHyeon else 3131d68875ebSPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 3132d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 3133d68875ebSPyun YongHyeon 3134d68875ebSPyun YongHyeon /* Set up the receive filter. */ 3135d68875ebSPyun YongHyeon alc_rxfilter(sc); 3136d68875ebSPyun YongHyeon alc_rxvlan(sc); 3137d68875ebSPyun YongHyeon 3138d68875ebSPyun YongHyeon /* Acknowledge all pending interrupts and clear it. */ 3139d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_MASK, ALC_INTRS); 3140d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 3141d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0); 3142d68875ebSPyun YongHyeon 3143d68875ebSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 3144d68875ebSPyun YongHyeon /* Switch to the current media. */ 3145d68875ebSPyun YongHyeon mii_mediachg(mii); 3146d68875ebSPyun YongHyeon 3147d68875ebSPyun YongHyeon callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc); 3148d68875ebSPyun YongHyeon 3149d68875ebSPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 3150d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 3151d68875ebSPyun YongHyeon } 3152d68875ebSPyun YongHyeon 3153d68875ebSPyun YongHyeon static void 3154d68875ebSPyun YongHyeon alc_stop(struct alc_softc *sc) 3155d68875ebSPyun YongHyeon { 3156d68875ebSPyun YongHyeon struct ifnet *ifp; 3157d68875ebSPyun YongHyeon struct alc_txdesc *txd; 3158d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 3159d68875ebSPyun YongHyeon uint32_t reg; 3160d68875ebSPyun YongHyeon int i; 3161d68875ebSPyun YongHyeon 3162d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3163d68875ebSPyun YongHyeon /* 3164d68875ebSPyun YongHyeon * Mark the interface down and cancel the watchdog timer. 3165d68875ebSPyun YongHyeon */ 3166d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3167d68875ebSPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 3168d68875ebSPyun YongHyeon sc->alc_flags &= ~ALC_FLAG_LINK; 3169d68875ebSPyun YongHyeon callout_stop(&sc->alc_tick_ch); 3170d68875ebSPyun YongHyeon sc->alc_watchdog_timer = 0; 3171d68875ebSPyun YongHyeon alc_stats_update(sc); 3172d68875ebSPyun YongHyeon /* Disable interrupts. */ 3173d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_MASK, 0); 3174d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 3175d68875ebSPyun YongHyeon alc_stop_queue(sc); 3176d68875ebSPyun YongHyeon /* Disable DMA. */ 3177d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_DMA_CFG); 3178d68875ebSPyun YongHyeon reg &= ~(DMA_CFG_CMB_ENB | DMA_CFG_SMB_ENB); 3179d68875ebSPyun YongHyeon reg |= DMA_CFG_SMB_DIS; 3180d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_DMA_CFG, reg); 3181d68875ebSPyun YongHyeon DELAY(1000); 3182d68875ebSPyun YongHyeon /* Stop Rx/Tx MACs. */ 3183d68875ebSPyun YongHyeon alc_stop_mac(sc); 3184d68875ebSPyun YongHyeon /* Disable interrupts which might be touched in taskq handler. */ 3185d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF); 3186d68875ebSPyun YongHyeon 3187d68875ebSPyun YongHyeon /* Reclaim Rx buffers that have been processed. */ 3188d68875ebSPyun YongHyeon if (sc->alc_cdata.alc_rxhead != NULL) 3189d68875ebSPyun YongHyeon m_freem(sc->alc_cdata.alc_rxhead); 3190d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 3191d68875ebSPyun YongHyeon /* 3192d68875ebSPyun YongHyeon * Free Tx/Rx mbufs still in the queues. 3193d68875ebSPyun YongHyeon */ 3194d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 3195d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 3196d68875ebSPyun YongHyeon if (rxd->rx_m != NULL) { 3197d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, 3198d68875ebSPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 3199d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, 3200d68875ebSPyun YongHyeon rxd->rx_dmamap); 3201d68875ebSPyun YongHyeon m_freem(rxd->rx_m); 3202d68875ebSPyun YongHyeon rxd->rx_m = NULL; 3203d68875ebSPyun YongHyeon } 3204d68875ebSPyun YongHyeon } 3205d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 3206d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 3207d68875ebSPyun YongHyeon if (txd->tx_m != NULL) { 3208d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, 3209d68875ebSPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 3210d68875ebSPyun YongHyeon bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, 3211d68875ebSPyun YongHyeon txd->tx_dmamap); 3212d68875ebSPyun YongHyeon m_freem(txd->tx_m); 3213d68875ebSPyun YongHyeon txd->tx_m = NULL; 3214d68875ebSPyun YongHyeon } 3215d68875ebSPyun YongHyeon } 3216d68875ebSPyun YongHyeon } 3217d68875ebSPyun YongHyeon 3218d68875ebSPyun YongHyeon static void 3219d68875ebSPyun YongHyeon alc_stop_mac(struct alc_softc *sc) 3220d68875ebSPyun YongHyeon { 3221d68875ebSPyun YongHyeon uint32_t reg; 3222d68875ebSPyun YongHyeon int i; 3223d68875ebSPyun YongHyeon 3224d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3225d68875ebSPyun YongHyeon 3226d68875ebSPyun YongHyeon /* Disable Rx/Tx MAC. */ 3227d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 3228d68875ebSPyun YongHyeon if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) { 3229d68875ebSPyun YongHyeon reg &= ~MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 3230d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 3231d68875ebSPyun YongHyeon } 3232d68875ebSPyun YongHyeon for (i = ALC_TIMEOUT; i > 0; i--) { 3233d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_IDLE_STATUS); 3234d68875ebSPyun YongHyeon if (reg == 0) 3235d68875ebSPyun YongHyeon break; 3236d68875ebSPyun YongHyeon DELAY(10); 3237d68875ebSPyun YongHyeon } 3238d68875ebSPyun YongHyeon if (i == 0) 3239d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3240d68875ebSPyun YongHyeon "could not disable Rx/Tx MAC(0x%08x)!\n", reg); 3241d68875ebSPyun YongHyeon } 3242d68875ebSPyun YongHyeon 3243d68875ebSPyun YongHyeon static void 3244d68875ebSPyun YongHyeon alc_start_queue(struct alc_softc *sc) 3245d68875ebSPyun YongHyeon { 3246d68875ebSPyun YongHyeon uint32_t qcfg[] = { 3247d68875ebSPyun YongHyeon 0, 3248d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB, 3249d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB, 3250d68875ebSPyun YongHyeon RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | RXQ_CFG_QUEUE2_ENB, 3251d68875ebSPyun YongHyeon RXQ_CFG_ENB 3252d68875ebSPyun YongHyeon }; 3253d68875ebSPyun YongHyeon uint32_t cfg; 3254d68875ebSPyun YongHyeon 3255d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3256d68875ebSPyun YongHyeon 3257d68875ebSPyun YongHyeon /* Enable RxQ. */ 3258d68875ebSPyun YongHyeon cfg = CSR_READ_4(sc, ALC_RXQ_CFG); 3259d68875ebSPyun YongHyeon cfg &= ~RXQ_CFG_ENB; 3260d68875ebSPyun YongHyeon cfg |= qcfg[1]; 3261d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, cfg); 3262d68875ebSPyun YongHyeon /* Enable TxQ. */ 3263d68875ebSPyun YongHyeon cfg = CSR_READ_4(sc, ALC_TXQ_CFG); 3264d68875ebSPyun YongHyeon cfg |= TXQ_CFG_ENB; 3265d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, cfg); 3266d68875ebSPyun YongHyeon } 3267d68875ebSPyun YongHyeon 3268d68875ebSPyun YongHyeon static void 3269d68875ebSPyun YongHyeon alc_stop_queue(struct alc_softc *sc) 3270d68875ebSPyun YongHyeon { 3271d68875ebSPyun YongHyeon uint32_t reg; 3272d68875ebSPyun YongHyeon int i; 3273d68875ebSPyun YongHyeon 3274d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3275d68875ebSPyun YongHyeon 3276d68875ebSPyun YongHyeon /* Disable RxQ. */ 3277d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_RXQ_CFG); 3278d68875ebSPyun YongHyeon if ((reg & RXQ_CFG_ENB) != 0) { 3279d68875ebSPyun YongHyeon reg &= ~RXQ_CFG_ENB; 3280d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_RXQ_CFG, reg); 3281d68875ebSPyun YongHyeon } 3282d68875ebSPyun YongHyeon /* Disable TxQ. */ 3283d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_TXQ_CFG); 3284d68875ebSPyun YongHyeon if ((reg & TXQ_CFG_ENB) == 0) { 3285d68875ebSPyun YongHyeon reg &= ~TXQ_CFG_ENB; 3286d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_TXQ_CFG, reg); 3287d68875ebSPyun YongHyeon } 3288d68875ebSPyun YongHyeon for (i = ALC_TIMEOUT; i > 0; i--) { 3289d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_IDLE_STATUS); 3290d68875ebSPyun YongHyeon if ((reg & (IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0) 3291d68875ebSPyun YongHyeon break; 3292d68875ebSPyun YongHyeon DELAY(10); 3293d68875ebSPyun YongHyeon } 3294d68875ebSPyun YongHyeon if (i == 0) 3295d68875ebSPyun YongHyeon device_printf(sc->alc_dev, 3296d68875ebSPyun YongHyeon "could not disable RxQ/TxQ (0x%08x)!\n", reg); 3297d68875ebSPyun YongHyeon } 3298d68875ebSPyun YongHyeon 3299d68875ebSPyun YongHyeon static void 3300d68875ebSPyun YongHyeon alc_init_tx_ring(struct alc_softc *sc) 3301d68875ebSPyun YongHyeon { 3302d68875ebSPyun YongHyeon struct alc_ring_data *rd; 3303d68875ebSPyun YongHyeon struct alc_txdesc *txd; 3304d68875ebSPyun YongHyeon int i; 3305d68875ebSPyun YongHyeon 3306d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3307d68875ebSPyun YongHyeon 3308d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_prod = 0; 3309d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cons = 0; 3310d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_cnt = 0; 3311d68875ebSPyun YongHyeon 3312d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 3313d68875ebSPyun YongHyeon bzero(rd->alc_tx_ring, ALC_TX_RING_SZ); 3314d68875ebSPyun YongHyeon for (i = 0; i < ALC_TX_RING_CNT; i++) { 3315d68875ebSPyun YongHyeon txd = &sc->alc_cdata.alc_txdesc[i]; 3316d68875ebSPyun YongHyeon txd->tx_m = NULL; 3317d68875ebSPyun YongHyeon } 3318d68875ebSPyun YongHyeon 3319d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag, 3320d68875ebSPyun YongHyeon sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE); 3321d68875ebSPyun YongHyeon } 3322d68875ebSPyun YongHyeon 3323d68875ebSPyun YongHyeon static int 3324d68875ebSPyun YongHyeon alc_init_rx_ring(struct alc_softc *sc) 3325d68875ebSPyun YongHyeon { 3326d68875ebSPyun YongHyeon struct alc_ring_data *rd; 3327d68875ebSPyun YongHyeon struct alc_rxdesc *rxd; 3328d68875ebSPyun YongHyeon int i; 3329d68875ebSPyun YongHyeon 3330d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3331d68875ebSPyun YongHyeon 3332d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_cons = ALC_RX_RING_CNT - 1; 3333d68875ebSPyun YongHyeon sc->alc_morework = 0; 3334d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 3335d68875ebSPyun YongHyeon bzero(rd->alc_rx_ring, ALC_RX_RING_SZ); 3336d68875ebSPyun YongHyeon for (i = 0; i < ALC_RX_RING_CNT; i++) { 3337d68875ebSPyun YongHyeon rxd = &sc->alc_cdata.alc_rxdesc[i]; 3338d68875ebSPyun YongHyeon rxd->rx_m = NULL; 3339d68875ebSPyun YongHyeon rxd->rx_desc = &rd->alc_rx_ring[i]; 3340d68875ebSPyun YongHyeon if (alc_newbuf(sc, rxd) != 0) 3341d68875ebSPyun YongHyeon return (ENOBUFS); 3342d68875ebSPyun YongHyeon } 3343d68875ebSPyun YongHyeon 3344d68875ebSPyun YongHyeon /* 3345d68875ebSPyun YongHyeon * Since controller does not update Rx descriptors, driver 3346d68875ebSPyun YongHyeon * does have to read Rx descriptors back so BUS_DMASYNC_PREWRITE 3347d68875ebSPyun YongHyeon * is enough to ensure coherence. 3348d68875ebSPyun YongHyeon */ 3349d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag, 3350d68875ebSPyun YongHyeon sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE); 3351d68875ebSPyun YongHyeon /* Let controller know availability of new Rx buffers. */ 3352d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, sc->alc_cdata.alc_rx_cons); 3353d68875ebSPyun YongHyeon 3354d68875ebSPyun YongHyeon return (0); 3355d68875ebSPyun YongHyeon } 3356d68875ebSPyun YongHyeon 3357d68875ebSPyun YongHyeon static void 3358d68875ebSPyun YongHyeon alc_init_rr_ring(struct alc_softc *sc) 3359d68875ebSPyun YongHyeon { 3360d68875ebSPyun YongHyeon struct alc_ring_data *rd; 3361d68875ebSPyun YongHyeon 3362d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3363d68875ebSPyun YongHyeon 3364d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_cons = 0; 3365d68875ebSPyun YongHyeon ALC_RXCHAIN_RESET(sc); 3366d68875ebSPyun YongHyeon 3367d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 3368d68875ebSPyun YongHyeon bzero(rd->alc_rr_ring, ALC_RR_RING_SZ); 3369d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag, 3370d68875ebSPyun YongHyeon sc->alc_cdata.alc_rr_ring_map, 3371d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3372d68875ebSPyun YongHyeon } 3373d68875ebSPyun YongHyeon 3374d68875ebSPyun YongHyeon static void 3375d68875ebSPyun YongHyeon alc_init_cmb(struct alc_softc *sc) 3376d68875ebSPyun YongHyeon { 3377d68875ebSPyun YongHyeon struct alc_ring_data *rd; 3378d68875ebSPyun YongHyeon 3379d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3380d68875ebSPyun YongHyeon 3381d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 3382d68875ebSPyun YongHyeon bzero(rd->alc_cmb, ALC_CMB_SZ); 3383d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, sc->alc_cdata.alc_cmb_map, 3384d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3385d68875ebSPyun YongHyeon } 3386d68875ebSPyun YongHyeon 3387d68875ebSPyun YongHyeon static void 3388d68875ebSPyun YongHyeon alc_init_smb(struct alc_softc *sc) 3389d68875ebSPyun YongHyeon { 3390d68875ebSPyun YongHyeon struct alc_ring_data *rd; 3391d68875ebSPyun YongHyeon 3392d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3393d68875ebSPyun YongHyeon 3394d68875ebSPyun YongHyeon rd = &sc->alc_rdata; 3395d68875ebSPyun YongHyeon bzero(rd->alc_smb, ALC_SMB_SZ); 3396d68875ebSPyun YongHyeon bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, sc->alc_cdata.alc_smb_map, 3397d68875ebSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3398d68875ebSPyun YongHyeon } 3399d68875ebSPyun YongHyeon 3400d68875ebSPyun YongHyeon static void 3401d68875ebSPyun YongHyeon alc_rxvlan(struct alc_softc *sc) 3402d68875ebSPyun YongHyeon { 3403d68875ebSPyun YongHyeon struct ifnet *ifp; 3404d68875ebSPyun YongHyeon uint32_t reg; 3405d68875ebSPyun YongHyeon 3406d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3407d68875ebSPyun YongHyeon 3408d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3409d68875ebSPyun YongHyeon reg = CSR_READ_4(sc, ALC_MAC_CFG); 3410d68875ebSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 3411d68875ebSPyun YongHyeon reg |= MAC_CFG_VLAN_TAG_STRIP; 3412d68875ebSPyun YongHyeon else 3413d68875ebSPyun YongHyeon reg &= ~MAC_CFG_VLAN_TAG_STRIP; 3414d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, reg); 3415d68875ebSPyun YongHyeon } 3416d68875ebSPyun YongHyeon 3417d68875ebSPyun YongHyeon static void 3418d68875ebSPyun YongHyeon alc_rxfilter(struct alc_softc *sc) 3419d68875ebSPyun YongHyeon { 3420d68875ebSPyun YongHyeon struct ifnet *ifp; 3421d68875ebSPyun YongHyeon struct ifmultiaddr *ifma; 3422d68875ebSPyun YongHyeon uint32_t crc; 3423d68875ebSPyun YongHyeon uint32_t mchash[2]; 3424d68875ebSPyun YongHyeon uint32_t rxcfg; 3425d68875ebSPyun YongHyeon 3426d68875ebSPyun YongHyeon ALC_LOCK_ASSERT(sc); 3427d68875ebSPyun YongHyeon 3428d68875ebSPyun YongHyeon ifp = sc->alc_ifp; 3429d68875ebSPyun YongHyeon 3430d68875ebSPyun YongHyeon bzero(mchash, sizeof(mchash)); 3431d68875ebSPyun YongHyeon rxcfg = CSR_READ_4(sc, ALC_MAC_CFG); 3432d68875ebSPyun YongHyeon rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC); 3433d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 3434d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_BCAST; 3435d68875ebSPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 3436d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 3437d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_PROMISC; 3438d68875ebSPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) != 0) 3439d68875ebSPyun YongHyeon rxcfg |= MAC_CFG_ALLMULTI; 3440d68875ebSPyun YongHyeon mchash[0] = 0xFFFFFFFF; 3441d68875ebSPyun YongHyeon mchash[1] = 0xFFFFFFFF; 3442d68875ebSPyun YongHyeon goto chipit; 3443d68875ebSPyun YongHyeon } 3444d68875ebSPyun YongHyeon 3445eb956cd0SRobert Watson if_maddr_rlock(ifp); 3446d68875ebSPyun YongHyeon TAILQ_FOREACH(ifma, &sc->alc_ifp->if_multiaddrs, ifma_link) { 3447d68875ebSPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 3448d68875ebSPyun YongHyeon continue; 3449cb2cdeceSPyun YongHyeon crc = ether_crc32_be(LLADDR((struct sockaddr_dl *) 3450d68875ebSPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 3451d68875ebSPyun YongHyeon mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 3452d68875ebSPyun YongHyeon } 3453eb956cd0SRobert Watson if_maddr_runlock(ifp); 3454d68875ebSPyun YongHyeon 3455d68875ebSPyun YongHyeon chipit: 3456d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAR0, mchash[0]); 3457d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAR1, mchash[1]); 3458d68875ebSPyun YongHyeon CSR_WRITE_4(sc, ALC_MAC_CFG, rxcfg); 3459d68875ebSPyun YongHyeon } 3460d68875ebSPyun YongHyeon 3461d68875ebSPyun YongHyeon static int 3462d68875ebSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 3463d68875ebSPyun YongHyeon { 3464d68875ebSPyun YongHyeon int error, value; 3465d68875ebSPyun YongHyeon 3466d68875ebSPyun YongHyeon if (arg1 == NULL) 3467d68875ebSPyun YongHyeon return (EINVAL); 3468d68875ebSPyun YongHyeon value = *(int *)arg1; 3469d68875ebSPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 3470d68875ebSPyun YongHyeon if (error || req->newptr == NULL) 3471d68875ebSPyun YongHyeon return (error); 3472d68875ebSPyun YongHyeon if (value < low || value > high) 3473d68875ebSPyun YongHyeon return (EINVAL); 3474d68875ebSPyun YongHyeon *(int *)arg1 = value; 3475d68875ebSPyun YongHyeon 3476d68875ebSPyun YongHyeon return (0); 3477d68875ebSPyun YongHyeon } 3478d68875ebSPyun YongHyeon 3479d68875ebSPyun YongHyeon static int 3480d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS) 3481d68875ebSPyun YongHyeon { 3482d68875ebSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3483d68875ebSPyun YongHyeon ALC_PROC_MIN, ALC_PROC_MAX)); 3484d68875ebSPyun YongHyeon } 3485d68875ebSPyun YongHyeon 3486d68875ebSPyun YongHyeon static int 3487d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS) 3488d68875ebSPyun YongHyeon { 3489d68875ebSPyun YongHyeon 3490d68875ebSPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 3491d68875ebSPyun YongHyeon ALC_IM_TIMER_MIN, ALC_IM_TIMER_MAX)); 3492d68875ebSPyun YongHyeon } 3493