xref: /freebsd/sys/dev/alc/if_alc.c (revision 068d8643adb13434b57fdd5febf43a11194d508f)
1d68875ebSPyun YongHyeon /*-
2d68875ebSPyun YongHyeon  * Copyright (c) 2009, Pyun YongHyeon <yongari@FreeBSD.org>
3d68875ebSPyun YongHyeon  * All rights reserved.
4d68875ebSPyun YongHyeon  *
5d68875ebSPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
6d68875ebSPyun YongHyeon  * modification, are permitted provided that the following conditions
7d68875ebSPyun YongHyeon  * are met:
8d68875ebSPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
9d68875ebSPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
10d68875ebSPyun YongHyeon  *    disclaimer.
11d68875ebSPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
12d68875ebSPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
13d68875ebSPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
14d68875ebSPyun YongHyeon  *
15d68875ebSPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16d68875ebSPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17d68875ebSPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18d68875ebSPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19d68875ebSPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20d68875ebSPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21d68875ebSPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22d68875ebSPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23d68875ebSPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24d68875ebSPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25d68875ebSPyun YongHyeon  * SUCH DAMAGE.
26d68875ebSPyun YongHyeon  */
27d68875ebSPyun YongHyeon 
282f70cceaSPyun YongHyeon /* Driver for Atheros AR813x/AR815x PCIe Ethernet. */
29d68875ebSPyun YongHyeon 
30d68875ebSPyun YongHyeon #include <sys/cdefs.h>
31d68875ebSPyun YongHyeon __FBSDID("$FreeBSD$");
32d68875ebSPyun YongHyeon 
33d68875ebSPyun YongHyeon #include <sys/param.h>
34d68875ebSPyun YongHyeon #include <sys/systm.h>
35d68875ebSPyun YongHyeon #include <sys/bus.h>
36d68875ebSPyun YongHyeon #include <sys/endian.h>
37d68875ebSPyun YongHyeon #include <sys/kernel.h>
38d68875ebSPyun YongHyeon #include <sys/lock.h>
39d68875ebSPyun YongHyeon #include <sys/malloc.h>
40d68875ebSPyun YongHyeon #include <sys/mbuf.h>
41d68875ebSPyun YongHyeon #include <sys/module.h>
42d68875ebSPyun YongHyeon #include <sys/mutex.h>
43d68875ebSPyun YongHyeon #include <sys/rman.h>
44d68875ebSPyun YongHyeon #include <sys/queue.h>
45d68875ebSPyun YongHyeon #include <sys/socket.h>
46d68875ebSPyun YongHyeon #include <sys/sockio.h>
47d68875ebSPyun YongHyeon #include <sys/sysctl.h>
48d68875ebSPyun YongHyeon #include <sys/taskqueue.h>
49d68875ebSPyun YongHyeon 
50d68875ebSPyun YongHyeon #include <net/bpf.h>
51d68875ebSPyun YongHyeon #include <net/if.h>
5276039bc8SGleb Smirnoff #include <net/if_var.h>
53d68875ebSPyun YongHyeon #include <net/if_arp.h>
54d68875ebSPyun YongHyeon #include <net/ethernet.h>
55d68875ebSPyun YongHyeon #include <net/if_dl.h>
56d68875ebSPyun YongHyeon #include <net/if_llc.h>
57d68875ebSPyun YongHyeon #include <net/if_media.h>
58d68875ebSPyun YongHyeon #include <net/if_types.h>
59d68875ebSPyun YongHyeon #include <net/if_vlan_var.h>
60d68875ebSPyun YongHyeon 
61d68875ebSPyun YongHyeon #include <netinet/in.h>
62d68875ebSPyun YongHyeon #include <netinet/in_systm.h>
63d68875ebSPyun YongHyeon #include <netinet/ip.h>
64d68875ebSPyun YongHyeon #include <netinet/tcp.h>
65d68875ebSPyun YongHyeon 
66d68875ebSPyun YongHyeon #include <dev/mii/mii.h>
67d68875ebSPyun YongHyeon #include <dev/mii/miivar.h>
68d68875ebSPyun YongHyeon 
69d68875ebSPyun YongHyeon #include <dev/pci/pcireg.h>
70d68875ebSPyun YongHyeon #include <dev/pci/pcivar.h>
71d68875ebSPyun YongHyeon 
72d68875ebSPyun YongHyeon #include <machine/bus.h>
73d68875ebSPyun YongHyeon #include <machine/in_cksum.h>
74d68875ebSPyun YongHyeon 
75d68875ebSPyun YongHyeon #include <dev/alc/if_alcreg.h>
76d68875ebSPyun YongHyeon #include <dev/alc/if_alcvar.h>
77d68875ebSPyun YongHyeon 
78d68875ebSPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
79d68875ebSPyun YongHyeon #include "miibus_if.h"
80d68875ebSPyun YongHyeon #undef ALC_USE_CUSTOM_CSUM
81d68875ebSPyun YongHyeon 
82d68875ebSPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
83d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
84d68875ebSPyun YongHyeon #else
85d68875ebSPyun YongHyeon #define	ALC_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
86d68875ebSPyun YongHyeon #endif
87d68875ebSPyun YongHyeon 
88d68875ebSPyun YongHyeon MODULE_DEPEND(alc, pci, 1, 1, 1);
89d68875ebSPyun YongHyeon MODULE_DEPEND(alc, ether, 1, 1, 1);
90d68875ebSPyun YongHyeon MODULE_DEPEND(alc, miibus, 1, 1, 1);
91d68875ebSPyun YongHyeon 
92d68875ebSPyun YongHyeon /* Tunables. */
93d68875ebSPyun YongHyeon static int msi_disable = 0;
94d68875ebSPyun YongHyeon static int msix_disable = 0;
95d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msi_disable", &msi_disable);
96d68875ebSPyun YongHyeon TUNABLE_INT("hw.alc.msix_disable", &msix_disable);
97d68875ebSPyun YongHyeon 
98d68875ebSPyun YongHyeon /*
99d68875ebSPyun YongHyeon  * Devices supported by this driver.
100d68875ebSPyun YongHyeon  */
1012f70cceaSPyun YongHyeon static struct alc_ident alc_ident_table[] = {
1022f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8131, 9 * 1024,
103d68875ebSPyun YongHyeon 		"Atheros AR8131 PCIe Gigabit Ethernet" },
1042f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8132, 9 * 1024,
1052f70cceaSPyun YongHyeon 		"Atheros AR8132 PCIe Fast Ethernet" },
1062f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151, 6 * 1024,
1072f70cceaSPyun YongHyeon 		"Atheros AR8151 v1.0 PCIe Gigabit Ethernet" },
1082f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8151_V2, 6 * 1024,
1092f70cceaSPyun YongHyeon 		"Atheros AR8151 v2.0 PCIe Gigabit Ethernet" },
1102f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B, 6 * 1024,
1112f70cceaSPyun YongHyeon 		"Atheros AR8152 v1.1 PCIe Fast Ethernet" },
1122f70cceaSPyun YongHyeon 	{ VENDORID_ATHEROS, DEVICEID_ATHEROS_AR8152_B2, 6 * 1024,
1132f70cceaSPyun YongHyeon 		"Atheros AR8152 v2.0 PCIe Fast Ethernet" },
1142f70cceaSPyun YongHyeon 	{ 0, 0, 0, NULL}
115d68875ebSPyun YongHyeon };
116d68875ebSPyun YongHyeon 
1172f70cceaSPyun YongHyeon static void	alc_aspm(struct alc_softc *, int);
118d68875ebSPyun YongHyeon static int	alc_attach(device_t);
119d68875ebSPyun YongHyeon static int	alc_check_boundary(struct alc_softc *);
120d68875ebSPyun YongHyeon static int	alc_detach(device_t);
121d68875ebSPyun YongHyeon static void	alc_disable_l0s_l1(struct alc_softc *);
122d68875ebSPyun YongHyeon static int	alc_dma_alloc(struct alc_softc *);
123d68875ebSPyun YongHyeon static void	alc_dma_free(struct alc_softc *);
124d68875ebSPyun YongHyeon static void	alc_dmamap_cb(void *, bus_dma_segment_t *, int, int);
125d68875ebSPyun YongHyeon static int	alc_encap(struct alc_softc *, struct mbuf **);
1262f70cceaSPyun YongHyeon static struct alc_ident *
1272f70cceaSPyun YongHyeon 		alc_find_ident(device_t);
128d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
129d68875ebSPyun YongHyeon static struct mbuf *
130d68875ebSPyun YongHyeon 		alc_fixup_rx(struct ifnet *, struct mbuf *);
131d68875ebSPyun YongHyeon #endif
132d68875ebSPyun YongHyeon static void	alc_get_macaddr(struct alc_softc *);
133d68875ebSPyun YongHyeon static void	alc_init(void *);
134d68875ebSPyun YongHyeon static void	alc_init_cmb(struct alc_softc *);
135d68875ebSPyun YongHyeon static void	alc_init_locked(struct alc_softc *);
136d68875ebSPyun YongHyeon static void	alc_init_rr_ring(struct alc_softc *);
137d68875ebSPyun YongHyeon static int	alc_init_rx_ring(struct alc_softc *);
138d68875ebSPyun YongHyeon static void	alc_init_smb(struct alc_softc *);
139d68875ebSPyun YongHyeon static void	alc_init_tx_ring(struct alc_softc *);
140d68875ebSPyun YongHyeon static void	alc_int_task(void *, int);
141d68875ebSPyun YongHyeon static int	alc_intr(void *);
142d68875ebSPyun YongHyeon static int	alc_ioctl(struct ifnet *, u_long, caddr_t);
143d68875ebSPyun YongHyeon static void	alc_mac_config(struct alc_softc *);
144d68875ebSPyun YongHyeon static int	alc_miibus_readreg(device_t, int, int);
145d68875ebSPyun YongHyeon static void	alc_miibus_statchg(device_t);
146d68875ebSPyun YongHyeon static int	alc_miibus_writereg(device_t, int, int, int);
147d68875ebSPyun YongHyeon static int	alc_mediachange(struct ifnet *);
148d68875ebSPyun YongHyeon static void	alc_mediastatus(struct ifnet *, struct ifmediareq *);
149d68875ebSPyun YongHyeon static int	alc_newbuf(struct alc_softc *, struct alc_rxdesc *);
150d68875ebSPyun YongHyeon static void	alc_phy_down(struct alc_softc *);
151d68875ebSPyun YongHyeon static void	alc_phy_reset(struct alc_softc *);
152d68875ebSPyun YongHyeon static int	alc_probe(device_t);
153d68875ebSPyun YongHyeon static void	alc_reset(struct alc_softc *);
154d68875ebSPyun YongHyeon static int	alc_resume(device_t);
155d68875ebSPyun YongHyeon static void	alc_rxeof(struct alc_softc *, struct rx_rdesc *);
156d68875ebSPyun YongHyeon static int	alc_rxintr(struct alc_softc *, int);
157d68875ebSPyun YongHyeon static void	alc_rxfilter(struct alc_softc *);
158d68875ebSPyun YongHyeon static void	alc_rxvlan(struct alc_softc *);
159d68875ebSPyun YongHyeon static void	alc_setlinkspeed(struct alc_softc *);
160d68875ebSPyun YongHyeon static void	alc_setwol(struct alc_softc *);
161d68875ebSPyun YongHyeon static int	alc_shutdown(device_t);
162d68875ebSPyun YongHyeon static void	alc_start(struct ifnet *);
16332341ad6SJohn Baldwin static void	alc_start_locked(struct ifnet *);
164d68875ebSPyun YongHyeon static void	alc_start_queue(struct alc_softc *);
165d68875ebSPyun YongHyeon static void	alc_stats_clear(struct alc_softc *);
166d68875ebSPyun YongHyeon static void	alc_stats_update(struct alc_softc *);
167d68875ebSPyun YongHyeon static void	alc_stop(struct alc_softc *);
168d68875ebSPyun YongHyeon static void	alc_stop_mac(struct alc_softc *);
169d68875ebSPyun YongHyeon static void	alc_stop_queue(struct alc_softc *);
170d68875ebSPyun YongHyeon static int	alc_suspend(device_t);
171d68875ebSPyun YongHyeon static void	alc_sysctl_node(struct alc_softc *);
172d68875ebSPyun YongHyeon static void	alc_tick(void *);
173d68875ebSPyun YongHyeon static void	alc_txeof(struct alc_softc *);
174d68875ebSPyun YongHyeon static void	alc_watchdog(struct alc_softc *);
175d68875ebSPyun YongHyeon static int	sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
176d68875ebSPyun YongHyeon static int	sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS);
177d68875ebSPyun YongHyeon static int	sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS);
178d68875ebSPyun YongHyeon 
179d68875ebSPyun YongHyeon static device_method_t alc_methods[] = {
180d68875ebSPyun YongHyeon 	/* Device interface. */
181d68875ebSPyun YongHyeon 	DEVMETHOD(device_probe,		alc_probe),
182d68875ebSPyun YongHyeon 	DEVMETHOD(device_attach,	alc_attach),
183d68875ebSPyun YongHyeon 	DEVMETHOD(device_detach,	alc_detach),
184d68875ebSPyun YongHyeon 	DEVMETHOD(device_shutdown,	alc_shutdown),
185d68875ebSPyun YongHyeon 	DEVMETHOD(device_suspend,	alc_suspend),
186d68875ebSPyun YongHyeon 	DEVMETHOD(device_resume,	alc_resume),
187d68875ebSPyun YongHyeon 
188d68875ebSPyun YongHyeon 	/* MII interface. */
189d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_readreg,	alc_miibus_readreg),
190d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_writereg,	alc_miibus_writereg),
191d68875ebSPyun YongHyeon 	DEVMETHOD(miibus_statchg,	alc_miibus_statchg),
192d68875ebSPyun YongHyeon 
193d68875ebSPyun YongHyeon 	{ NULL, NULL }
194d68875ebSPyun YongHyeon };
195d68875ebSPyun YongHyeon 
196d68875ebSPyun YongHyeon static driver_t alc_driver = {
197d68875ebSPyun YongHyeon 	"alc",
198d68875ebSPyun YongHyeon 	alc_methods,
199d68875ebSPyun YongHyeon 	sizeof(struct alc_softc)
200d68875ebSPyun YongHyeon };
201d68875ebSPyun YongHyeon 
202d68875ebSPyun YongHyeon static devclass_t alc_devclass;
203d68875ebSPyun YongHyeon 
204d68875ebSPyun YongHyeon DRIVER_MODULE(alc, pci, alc_driver, alc_devclass, 0, 0);
205d68875ebSPyun YongHyeon DRIVER_MODULE(miibus, alc, miibus_driver, miibus_devclass, 0, 0);
206d68875ebSPyun YongHyeon 
207d68875ebSPyun YongHyeon static struct resource_spec alc_res_spec_mem[] = {
208d68875ebSPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
209d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
210d68875ebSPyun YongHyeon };
211d68875ebSPyun YongHyeon 
212d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_legacy[] = {
213d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
214d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
215d68875ebSPyun YongHyeon };
216d68875ebSPyun YongHyeon 
217d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msi[] = {
218d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
219d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
220d68875ebSPyun YongHyeon };
221d68875ebSPyun YongHyeon 
222d68875ebSPyun YongHyeon static struct resource_spec alc_irq_spec_msix[] = {
223d68875ebSPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
224d68875ebSPyun YongHyeon 	{ -1,			0,		0 }
225d68875ebSPyun YongHyeon };
226d68875ebSPyun YongHyeon 
227d68875ebSPyun YongHyeon static uint32_t alc_dma_burst[] = { 128, 256, 512, 1024, 2048, 4096, 0 };
228d68875ebSPyun YongHyeon 
229d68875ebSPyun YongHyeon static int
230d68875ebSPyun YongHyeon alc_miibus_readreg(device_t dev, int phy, int reg)
231d68875ebSPyun YongHyeon {
232d68875ebSPyun YongHyeon 	struct alc_softc *sc;
233d68875ebSPyun YongHyeon 	uint32_t v;
234d68875ebSPyun YongHyeon 	int i;
235d68875ebSPyun YongHyeon 
236d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
237d68875ebSPyun YongHyeon 
238e3413501SPyun YongHyeon 	/*
239e3413501SPyun YongHyeon 	 * For AR8132 fast ethernet controller, do not report 1000baseT
240e3413501SPyun YongHyeon 	 * capability to mii(4). Even though AR8132 uses the same
241e3413501SPyun YongHyeon 	 * model/revision number of F1 gigabit PHY, the PHY has no
242e3413501SPyun YongHyeon 	 * ability to establish 1000baseT link.
243e3413501SPyun YongHyeon 	 */
244e3413501SPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0 &&
245e3413501SPyun YongHyeon 	    reg == MII_EXTSR)
246e3413501SPyun YongHyeon 		return (0);
247e3413501SPyun YongHyeon 
248d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
249d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
250d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
251d68875ebSPyun YongHyeon 		DELAY(5);
252d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
253d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
254d68875ebSPyun YongHyeon 			break;
255d68875ebSPyun YongHyeon 	}
256d68875ebSPyun YongHyeon 
257d68875ebSPyun YongHyeon 	if (i == 0) {
258d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy read timeout : %d\n", reg);
259d68875ebSPyun YongHyeon 		return (0);
260d68875ebSPyun YongHyeon 	}
261d68875ebSPyun YongHyeon 
262d68875ebSPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
263d68875ebSPyun YongHyeon }
264d68875ebSPyun YongHyeon 
265d68875ebSPyun YongHyeon static int
266d68875ebSPyun YongHyeon alc_miibus_writereg(device_t dev, int phy, int reg, int val)
267d68875ebSPyun YongHyeon {
268d68875ebSPyun YongHyeon 	struct alc_softc *sc;
269d68875ebSPyun YongHyeon 	uint32_t v;
270d68875ebSPyun YongHyeon 	int i;
271d68875ebSPyun YongHyeon 
272d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
273d68875ebSPyun YongHyeon 
274d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
275d68875ebSPyun YongHyeon 	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
276d68875ebSPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
277d68875ebSPyun YongHyeon 	for (i = ALC_PHY_TIMEOUT; i > 0; i--) {
278d68875ebSPyun YongHyeon 		DELAY(5);
279d68875ebSPyun YongHyeon 		v = CSR_READ_4(sc, ALC_MDIO);
280d68875ebSPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
281d68875ebSPyun YongHyeon 			break;
282d68875ebSPyun YongHyeon 	}
283d68875ebSPyun YongHyeon 
284d68875ebSPyun YongHyeon 	if (i == 0)
285d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "phy write timeout : %d\n", reg);
286d68875ebSPyun YongHyeon 
287d68875ebSPyun YongHyeon 	return (0);
288d68875ebSPyun YongHyeon }
289d68875ebSPyun YongHyeon 
290d68875ebSPyun YongHyeon static void
291d68875ebSPyun YongHyeon alc_miibus_statchg(device_t dev)
292d68875ebSPyun YongHyeon {
293d68875ebSPyun YongHyeon 	struct alc_softc *sc;
294d68875ebSPyun YongHyeon 	struct mii_data *mii;
295d68875ebSPyun YongHyeon 	struct ifnet *ifp;
296d68875ebSPyun YongHyeon 	uint32_t reg;
297d68875ebSPyun YongHyeon 
298d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
299d68875ebSPyun YongHyeon 
300d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
301d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
302d68875ebSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
303d68875ebSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
304d68875ebSPyun YongHyeon 		return;
305d68875ebSPyun YongHyeon 
306d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
307d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
308d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
309d68875ebSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
310d68875ebSPyun YongHyeon 		case IFM_10_T:
311d68875ebSPyun YongHyeon 		case IFM_100_TX:
312d68875ebSPyun YongHyeon 			sc->alc_flags |= ALC_FLAG_LINK;
313d68875ebSPyun YongHyeon 			break;
314d68875ebSPyun YongHyeon 		case IFM_1000_T:
315d68875ebSPyun YongHyeon 			if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
316d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_LINK;
317d68875ebSPyun YongHyeon 			break;
318d68875ebSPyun YongHyeon 		default:
319d68875ebSPyun YongHyeon 			break;
320d68875ebSPyun YongHyeon 		}
321d68875ebSPyun YongHyeon 	}
322d68875ebSPyun YongHyeon 	alc_stop_queue(sc);
323d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
324d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
325d68875ebSPyun YongHyeon 
326d68875ebSPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
327d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
328d68875ebSPyun YongHyeon 		alc_start_queue(sc);
329d68875ebSPyun YongHyeon 		alc_mac_config(sc);
330d68875ebSPyun YongHyeon 		/* Re-enable Tx/Rx MACs. */
331d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_MAC_CFG);
332d68875ebSPyun YongHyeon 		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
333d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3342f70cceaSPyun YongHyeon 		alc_aspm(sc, IFM_SUBTYPE(mii->mii_media_active));
335d68875ebSPyun YongHyeon 	}
336d0b2f7efSPyun YongHyeon }
337d68875ebSPyun YongHyeon 
338d68875ebSPyun YongHyeon static void
339d68875ebSPyun YongHyeon alc_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
340d68875ebSPyun YongHyeon {
341d68875ebSPyun YongHyeon 	struct alc_softc *sc;
342d68875ebSPyun YongHyeon 	struct mii_data *mii;
343d68875ebSPyun YongHyeon 
344d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
345d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
346d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) == 0) {
347d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
348d68875ebSPyun YongHyeon 		return;
349d68875ebSPyun YongHyeon 	}
350d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
351d68875ebSPyun YongHyeon 
352d68875ebSPyun YongHyeon 	mii_pollstat(mii);
353d68875ebSPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
354d68875ebSPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
35557c81d92SPyun YongHyeon 	ALC_UNLOCK(sc);
356d68875ebSPyun YongHyeon }
357d68875ebSPyun YongHyeon 
358d68875ebSPyun YongHyeon static int
359d68875ebSPyun YongHyeon alc_mediachange(struct ifnet *ifp)
360d68875ebSPyun YongHyeon {
361d68875ebSPyun YongHyeon 	struct alc_softc *sc;
362d68875ebSPyun YongHyeon 	struct mii_data *mii;
363d68875ebSPyun YongHyeon 	struct mii_softc *miisc;
364d68875ebSPyun YongHyeon 	int error;
365d68875ebSPyun YongHyeon 
366d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
367d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
368d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
369d68875ebSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3703fcb7a53SMarius Strobl 		PHY_RESET(miisc);
371d68875ebSPyun YongHyeon 	error = mii_mediachg(mii);
372d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
373d68875ebSPyun YongHyeon 
374d68875ebSPyun YongHyeon 	return (error);
375d68875ebSPyun YongHyeon }
376d68875ebSPyun YongHyeon 
3772f70cceaSPyun YongHyeon static struct alc_ident *
3782f70cceaSPyun YongHyeon alc_find_ident(device_t dev)
379d68875ebSPyun YongHyeon {
3802f70cceaSPyun YongHyeon 	struct alc_ident *ident;
381d68875ebSPyun YongHyeon 	uint16_t vendor, devid;
382d68875ebSPyun YongHyeon 
383d68875ebSPyun YongHyeon 	vendor = pci_get_vendor(dev);
384d68875ebSPyun YongHyeon 	devid = pci_get_device(dev);
3852f70cceaSPyun YongHyeon 	for (ident = alc_ident_table; ident->name != NULL; ident++) {
3862f70cceaSPyun YongHyeon 		if (vendor == ident->vendorid && devid == ident->deviceid)
3872f70cceaSPyun YongHyeon 			return (ident);
388d68875ebSPyun YongHyeon 	}
3892f70cceaSPyun YongHyeon 
3902f70cceaSPyun YongHyeon 	return (NULL);
3912f70cceaSPyun YongHyeon }
3922f70cceaSPyun YongHyeon 
3932f70cceaSPyun YongHyeon static int
3942f70cceaSPyun YongHyeon alc_probe(device_t dev)
3952f70cceaSPyun YongHyeon {
3962f70cceaSPyun YongHyeon 	struct alc_ident *ident;
3972f70cceaSPyun YongHyeon 
3982f70cceaSPyun YongHyeon 	ident = alc_find_ident(dev);
3992f70cceaSPyun YongHyeon 	if (ident != NULL) {
4002f70cceaSPyun YongHyeon 		device_set_desc(dev, ident->name);
4012f70cceaSPyun YongHyeon 		return (BUS_PROBE_DEFAULT);
402d68875ebSPyun YongHyeon 	}
403d68875ebSPyun YongHyeon 
404d68875ebSPyun YongHyeon 	return (ENXIO);
405d68875ebSPyun YongHyeon }
406d68875ebSPyun YongHyeon 
407d68875ebSPyun YongHyeon static void
408d68875ebSPyun YongHyeon alc_get_macaddr(struct alc_softc *sc)
409d68875ebSPyun YongHyeon {
410d68875ebSPyun YongHyeon 	uint32_t ea[2], opt;
4112f70cceaSPyun YongHyeon 	uint16_t val;
4122f70cceaSPyun YongHyeon 	int eeprom, i;
413d68875ebSPyun YongHyeon 
4142f70cceaSPyun YongHyeon 	eeprom = 0;
415d68875ebSPyun YongHyeon 	opt = CSR_READ_4(sc, ALC_OPT_CFG);
4162f70cceaSPyun YongHyeon 	if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_OTP_SEL) != 0 &&
4172f70cceaSPyun YongHyeon 	    (CSR_READ_4(sc, ALC_TWSI_DEBUG) & TWSI_DEBUG_DEV_EXIST) != 0) {
418d68875ebSPyun YongHyeon 		/*
419d68875ebSPyun YongHyeon 		 * EEPROM found, let TWSI reload EEPROM configuration.
420d68875ebSPyun YongHyeon 		 * This will set ethernet address of controller.
421d68875ebSPyun YongHyeon 		 */
4222f70cceaSPyun YongHyeon 		eeprom++;
4232f70cceaSPyun YongHyeon 		switch (sc->alc_ident->deviceid) {
4242f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8131:
4252f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8132:
426d68875ebSPyun YongHyeon 			if ((opt & OPT_CFG_CLK_ENB) == 0) {
427d68875ebSPyun YongHyeon 				opt |= OPT_CFG_CLK_ENB;
428d68875ebSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
429d68875ebSPyun YongHyeon 				CSR_READ_4(sc, ALC_OPT_CFG);
430d68875ebSPyun YongHyeon 				DELAY(1000);
431d68875ebSPyun YongHyeon 			}
4322f70cceaSPyun YongHyeon 			break;
4332f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151:
4342f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151_V2:
4352f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B:
4362f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B2:
4372f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4382f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x00);
4392f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
4402f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
4412f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4422f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val & 0xFF7F);
4432f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4442f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x3B);
4452f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
4462f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
4472f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4482f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val | 0x0008);
4492f70cceaSPyun YongHyeon 			DELAY(20);
4502f70cceaSPyun YongHyeon 			break;
4512f70cceaSPyun YongHyeon 		}
4522f70cceaSPyun YongHyeon 
4532f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG,
4542f70cceaSPyun YongHyeon 		    CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB);
4552f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
4562f70cceaSPyun YongHyeon 		CSR_READ_4(sc, ALC_WOL_CFG);
4572f70cceaSPyun YongHyeon 
458d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TWSI_CFG, CSR_READ_4(sc, ALC_TWSI_CFG) |
459d68875ebSPyun YongHyeon 		    TWSI_CFG_SW_LD_START);
460d68875ebSPyun YongHyeon 		for (i = 100; i > 0; i--) {
461d68875ebSPyun YongHyeon 			DELAY(1000);
462d68875ebSPyun YongHyeon 			if ((CSR_READ_4(sc, ALC_TWSI_CFG) &
463d68875ebSPyun YongHyeon 			    TWSI_CFG_SW_LD_START) == 0)
464d68875ebSPyun YongHyeon 				break;
465d68875ebSPyun YongHyeon 		}
466d68875ebSPyun YongHyeon 		if (i == 0)
467d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
468d68875ebSPyun YongHyeon 			    "reloading EEPROM timeout!\n");
469d68875ebSPyun YongHyeon 	} else {
470d68875ebSPyun YongHyeon 		if (bootverbose)
471d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "EEPROM not found!\n");
472d68875ebSPyun YongHyeon 	}
4732f70cceaSPyun YongHyeon 	if (eeprom != 0) {
4742f70cceaSPyun YongHyeon 		switch (sc->alc_ident->deviceid) {
4752f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8131:
4762f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8132:
477d68875ebSPyun YongHyeon 			if ((opt & OPT_CFG_CLK_ENB) != 0) {
478d68875ebSPyun YongHyeon 				opt &= ~OPT_CFG_CLK_ENB;
479d68875ebSPyun YongHyeon 				CSR_WRITE_4(sc, ALC_OPT_CFG, opt);
480d68875ebSPyun YongHyeon 				CSR_READ_4(sc, ALC_OPT_CFG);
481d68875ebSPyun YongHyeon 				DELAY(1000);
482d68875ebSPyun YongHyeon 			}
4832f70cceaSPyun YongHyeon 			break;
4842f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151:
4852f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8151_V2:
4862f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B:
4872f70cceaSPyun YongHyeon 		case DEVICEID_ATHEROS_AR8152_B2:
4882f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4892f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x00);
4902f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
4912f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
4922f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4932f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val | 0x0080);
4942f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4952f70cceaSPyun YongHyeon 			    ALC_MII_DBG_ADDR, 0x3B);
4962f70cceaSPyun YongHyeon 			val = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
4972f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA);
4982f70cceaSPyun YongHyeon 			alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
4992f70cceaSPyun YongHyeon 			    ALC_MII_DBG_DATA, val & 0xFFF7);
5002f70cceaSPyun YongHyeon 			DELAY(20);
5012f70cceaSPyun YongHyeon 			break;
5022f70cceaSPyun YongHyeon 		}
5032f70cceaSPyun YongHyeon 	}
504d68875ebSPyun YongHyeon 
505d68875ebSPyun YongHyeon 	ea[0] = CSR_READ_4(sc, ALC_PAR0);
506d68875ebSPyun YongHyeon 	ea[1] = CSR_READ_4(sc, ALC_PAR1);
507d68875ebSPyun YongHyeon 	sc->alc_eaddr[0] = (ea[1] >> 8) & 0xFF;
508d68875ebSPyun YongHyeon 	sc->alc_eaddr[1] = (ea[1] >> 0) & 0xFF;
509d68875ebSPyun YongHyeon 	sc->alc_eaddr[2] = (ea[0] >> 24) & 0xFF;
510d68875ebSPyun YongHyeon 	sc->alc_eaddr[3] = (ea[0] >> 16) & 0xFF;
511d68875ebSPyun YongHyeon 	sc->alc_eaddr[4] = (ea[0] >> 8) & 0xFF;
512d68875ebSPyun YongHyeon 	sc->alc_eaddr[5] = (ea[0] >> 0) & 0xFF;
513d68875ebSPyun YongHyeon }
514d68875ebSPyun YongHyeon 
515d68875ebSPyun YongHyeon static void
516d68875ebSPyun YongHyeon alc_disable_l0s_l1(struct alc_softc *sc)
517d68875ebSPyun YongHyeon {
518d68875ebSPyun YongHyeon 	uint32_t pmcfg;
519d68875ebSPyun YongHyeon 
520d68875ebSPyun YongHyeon 	/* Another magic from vendor. */
521d68875ebSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
522d68875ebSPyun YongHyeon 	pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_CLK_SWH_L1 |
523d68875ebSPyun YongHyeon 	    PM_CFG_ASPM_L0S_ENB | PM_CFG_ASPM_L1_ENB | PM_CFG_MAC_ASPM_CHK |
524d68875ebSPyun YongHyeon 	    PM_CFG_SERDES_PD_EX_L1);
525d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_PLL_L1_ENB |
526d68875ebSPyun YongHyeon 	    PM_CFG_SERDES_L1_ENB;
527d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
528d68875ebSPyun YongHyeon }
529d68875ebSPyun YongHyeon 
530d68875ebSPyun YongHyeon static void
531d68875ebSPyun YongHyeon alc_phy_reset(struct alc_softc *sc)
532d68875ebSPyun YongHyeon {
533d68875ebSPyun YongHyeon 	uint16_t data;
534d68875ebSPyun YongHyeon 
535d68875ebSPyun YongHyeon 	/* Reset magic from Linux. */
536462d5251SPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_SEL_ANA_RESET);
537d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
538d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
539d68875ebSPyun YongHyeon 
540462d5251SPyun YongHyeon 	CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET |
541d68875ebSPyun YongHyeon 	    GPHY_CFG_SEL_ANA_RESET);
542d68875ebSPyun YongHyeon 	CSR_READ_2(sc, ALC_GPHY_CFG);
543d68875ebSPyun YongHyeon 	DELAY(10 * 1000);
544d68875ebSPyun YongHyeon 
5452f70cceaSPyun YongHyeon 	/* DSP fixup, Vendor magic. */
5462f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) {
5472f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5482f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x000A);
5492f70cceaSPyun YongHyeon 		data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
5502f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA);
5512f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5522f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, data & 0xDFFF);
5532f70cceaSPyun YongHyeon 	}
5542f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
5552f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
5562f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
5572f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) {
5582f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5592f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x003B);
5602f70cceaSPyun YongHyeon 		data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
5612f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA);
5622f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5632f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, data & 0xFFF7);
5642f70cceaSPyun YongHyeon 		DELAY(20 * 1000);
5652f70cceaSPyun YongHyeon 	}
5662f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151) {
5672f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5682f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x0029);
5692f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5702f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, 0x929D);
5712f70cceaSPyun YongHyeon 	}
5722f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 ||
5732f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132 ||
5742f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
5752f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2) {
5762f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5772f70cceaSPyun YongHyeon 		    ALC_MII_DBG_ADDR, 0x0029);
5782f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
5792f70cceaSPyun YongHyeon 		    ALC_MII_DBG_DATA, 0xB6DD);
5802f70cceaSPyun YongHyeon 	}
5812f70cceaSPyun YongHyeon 
582d68875ebSPyun YongHyeon 	/* Load DSP codes, vendor magic. */
583d68875ebSPyun YongHyeon 	data = ANA_LOOP_SEL_10BT | ANA_EN_MASK_TB | ANA_EN_10BT_IDLE |
584d68875ebSPyun YongHyeon 	    ((1 << ANA_INTERVAL_SEL_TIMER_SHIFT) & ANA_INTERVAL_SEL_TIMER_MASK);
585d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
586d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG18);
587d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
588d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
589d68875ebSPyun YongHyeon 
590d68875ebSPyun YongHyeon 	data = ((2 << ANA_SERDES_CDR_BW_SHIFT) & ANA_SERDES_CDR_BW_MASK) |
591d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_DEEM | ANA_SERDES_SEL_HSP | ANA_SERDES_EN_PLL |
592d68875ebSPyun YongHyeon 	    ANA_SERDES_EN_LCKDT;
593d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
594d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG5);
595d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
596d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
597d68875ebSPyun YongHyeon 
598d68875ebSPyun YongHyeon 	data = ((44 << ANA_LONG_CABLE_TH_100_SHIFT) &
599d68875ebSPyun YongHyeon 	    ANA_LONG_CABLE_TH_100_MASK) |
600d68875ebSPyun YongHyeon 	    ((33 << ANA_SHORT_CABLE_TH_100_SHIFT) &
601d68875ebSPyun YongHyeon 	    ANA_SHORT_CABLE_TH_100_SHIFT) |
602d68875ebSPyun YongHyeon 	    ANA_BP_BAD_LINK_ACCUM | ANA_BP_SMALL_BW;
603d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
604d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG54);
605d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
606d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
607d68875ebSPyun YongHyeon 
608d68875ebSPyun YongHyeon 	data = ((11 << ANA_IECHO_ADJ_3_SHIFT) & ANA_IECHO_ADJ_3_MASK) |
609d68875ebSPyun YongHyeon 	    ((11 << ANA_IECHO_ADJ_2_SHIFT) & ANA_IECHO_ADJ_2_MASK) |
610d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_1_SHIFT) & ANA_IECHO_ADJ_1_MASK) |
611d68875ebSPyun YongHyeon 	    ((8 << ANA_IECHO_ADJ_0_SHIFT) & ANA_IECHO_ADJ_0_MASK);
612d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
613d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG4);
614d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
615d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
616d68875ebSPyun YongHyeon 
617d68875ebSPyun YongHyeon 	data = ((7 & ANA_MANUL_SWICH_ON_SHIFT) & ANA_MANUL_SWICH_ON_MASK) |
618d68875ebSPyun YongHyeon 	    ANA_RESTART_CAL | ANA_MAN_ENABLE | ANA_SEL_HSP | ANA_EN_HB |
619d68875ebSPyun YongHyeon 	    ANA_OEN_125M;
620d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
621d68875ebSPyun YongHyeon 	    ALC_MII_DBG_ADDR, MII_ANA_CFG0);
622d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
623d68875ebSPyun YongHyeon 	    ALC_MII_DBG_DATA, data);
624d68875ebSPyun YongHyeon 	DELAY(1000);
625462d5251SPyun YongHyeon 
626462d5251SPyun YongHyeon 	/* Disable hibernation. */
627462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
628462d5251SPyun YongHyeon 	    0x0029);
629462d5251SPyun YongHyeon 	data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
630462d5251SPyun YongHyeon 	    ALC_MII_DBG_DATA);
631462d5251SPyun YongHyeon 	data &= ~0x8000;
632462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA,
633462d5251SPyun YongHyeon 	    data);
634462d5251SPyun YongHyeon 
635462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_ADDR,
636462d5251SPyun YongHyeon 	    0x000B);
637462d5251SPyun YongHyeon 	data = alc_miibus_readreg(sc->alc_dev, sc->alc_phyaddr,
638462d5251SPyun YongHyeon 	    ALC_MII_DBG_DATA);
639462d5251SPyun YongHyeon 	data &= ~0x8000;
640462d5251SPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, ALC_MII_DBG_DATA,
641462d5251SPyun YongHyeon 	    data);
642d68875ebSPyun YongHyeon }
643d68875ebSPyun YongHyeon 
644d68875ebSPyun YongHyeon static void
645d68875ebSPyun YongHyeon alc_phy_down(struct alc_softc *sc)
646d68875ebSPyun YongHyeon {
647d68875ebSPyun YongHyeon 
6482f70cceaSPyun YongHyeon 	switch (sc->alc_ident->deviceid) {
6492f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151:
6502f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151_V2:
6512f70cceaSPyun YongHyeon 		/*
6522f70cceaSPyun YongHyeon 		 * GPHY power down caused more problems on AR8151 v2.0.
6532f70cceaSPyun YongHyeon 		 * When driver is reloaded after GPHY power down,
6542f70cceaSPyun YongHyeon 		 * accesses to PHY/MAC registers hung the system. Only
6552f70cceaSPyun YongHyeon 		 * cold boot recovered from it.  I'm not sure whether
6562f70cceaSPyun YongHyeon 		 * AR8151 v1.0 also requires this one though.  I don't
6572f70cceaSPyun YongHyeon 		 * have AR8151 v1.0 controller in hand.
6582f70cceaSPyun YongHyeon 		 * The only option left is to isolate the PHY and
6592f70cceaSPyun YongHyeon 		 * initiates power down the PHY which in turn saves
6602f70cceaSPyun YongHyeon 		 * more power when driver is unloaded.
6612f70cceaSPyun YongHyeon 		 */
6622f70cceaSPyun YongHyeon 		alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
6632f70cceaSPyun YongHyeon 		    MII_BMCR, BMCR_ISO | BMCR_PDOWN);
6642f70cceaSPyun YongHyeon 		break;
6652f70cceaSPyun YongHyeon 	default:
666d68875ebSPyun YongHyeon 		/* Force PHY down. */
667462d5251SPyun YongHyeon 		CSR_WRITE_2(sc, ALC_GPHY_CFG, GPHY_CFG_EXT_RESET |
6682f70cceaSPyun YongHyeon 		    GPHY_CFG_SEL_ANA_RESET | GPHY_CFG_PHY_IDDQ |
6692f70cceaSPyun YongHyeon 		    GPHY_CFG_PWDOWN_HW);
670d68875ebSPyun YongHyeon 		DELAY(1000);
6712f70cceaSPyun YongHyeon 		break;
6722f70cceaSPyun YongHyeon 	}
673d68875ebSPyun YongHyeon }
674d68875ebSPyun YongHyeon 
675d68875ebSPyun YongHyeon static void
6762f70cceaSPyun YongHyeon alc_aspm(struct alc_softc *sc, int media)
677d68875ebSPyun YongHyeon {
678d68875ebSPyun YongHyeon 	uint32_t pmcfg;
6792f70cceaSPyun YongHyeon 	uint16_t linkcfg;
680d68875ebSPyun YongHyeon 
681d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
682d68875ebSPyun YongHyeon 
683d68875ebSPyun YongHyeon 	pmcfg = CSR_READ_4(sc, ALC_PM_CFG);
6842f70cceaSPyun YongHyeon 	if ((sc->alc_flags & (ALC_FLAG_APS | ALC_FLAG_PCIE)) ==
6852f70cceaSPyun YongHyeon 	    (ALC_FLAG_APS | ALC_FLAG_PCIE))
6862f70cceaSPyun YongHyeon 		linkcfg = CSR_READ_2(sc, sc->alc_expcap +
687389c8bd5SGavin Atkinson 		    PCIER_LINK_CTL);
6882f70cceaSPyun YongHyeon 	else
6892f70cceaSPyun YongHyeon 		linkcfg = 0;
690d68875ebSPyun YongHyeon 	pmcfg &= ~PM_CFG_SERDES_PD_EX_L1;
6912f70cceaSPyun YongHyeon 	pmcfg &= ~(PM_CFG_L1_ENTRY_TIMER_MASK | PM_CFG_LCKDET_TIMER_MASK);
692d68875ebSPyun YongHyeon 	pmcfg |= PM_CFG_MAC_ASPM_CHK;
693c27d7a76SPyun YongHyeon 	pmcfg |= (PM_CFG_LCKDET_TIMER_DEFAULT << PM_CFG_LCKDET_TIMER_SHIFT);
6942f70cceaSPyun YongHyeon 	pmcfg &= ~(PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB);
6952f70cceaSPyun YongHyeon 
6962f70cceaSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_APS) != 0) {
6972f70cceaSPyun YongHyeon 		/* Disable extended sync except AR8152 B v1.0 */
698e935190aSGavin Atkinson 		linkcfg &= ~PCIEM_LINK_CTL_EXTENDED_SYNC;
6992f70cceaSPyun YongHyeon 		if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B &&
7002f70cceaSPyun YongHyeon 		    sc->alc_rev == ATHEROS_AR8152_B_V10)
701e935190aSGavin Atkinson 			linkcfg |= PCIEM_LINK_CTL_EXTENDED_SYNC;
702389c8bd5SGavin Atkinson 		CSR_WRITE_2(sc, sc->alc_expcap + PCIER_LINK_CTL,
7032f70cceaSPyun YongHyeon 		    linkcfg);
7042f70cceaSPyun YongHyeon 		pmcfg &= ~(PM_CFG_EN_BUFS_RX_L0S | PM_CFG_SA_DLY_ENB |
7052f70cceaSPyun YongHyeon 		    PM_CFG_HOTRST);
7062f70cceaSPyun YongHyeon 		pmcfg |= (PM_CFG_L1_ENTRY_TIMER_DEFAULT <<
7072f70cceaSPyun YongHyeon 		    PM_CFG_L1_ENTRY_TIMER_SHIFT);
7082f70cceaSPyun YongHyeon 		pmcfg &= ~PM_CFG_PM_REQ_TIMER_MASK;
7092f70cceaSPyun YongHyeon 		pmcfg |= (PM_CFG_PM_REQ_TIMER_DEFAULT <<
7102f70cceaSPyun YongHyeon 		    PM_CFG_PM_REQ_TIMER_SHIFT);
7112f70cceaSPyun YongHyeon 		pmcfg |= PM_CFG_SERDES_PD_EX_L1 | PM_CFG_PCIE_RECV;
7122f70cceaSPyun YongHyeon 	}
7132f70cceaSPyun YongHyeon 
714d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) != 0) {
7152f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L0S) != 0)
7162f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L0S_ENB;
7172f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L1S) != 0)
7182f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L1_ENB;
7192f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_APS) != 0) {
7202f70cceaSPyun YongHyeon 			if (sc->alc_ident->deviceid ==
7212f70cceaSPyun YongHyeon 			    DEVICEID_ATHEROS_AR8152_B)
722d68875ebSPyun YongHyeon 				pmcfg &= ~PM_CFG_ASPM_L0S_ENB;
7232f70cceaSPyun YongHyeon 			pmcfg &= ~(PM_CFG_SERDES_L1_ENB |
7242f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_PLL_L1_ENB |
7252f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_BUDS_RX_L1_ENB);
726d68875ebSPyun YongHyeon 			pmcfg |= PM_CFG_CLK_SWH_L1;
7272f70cceaSPyun YongHyeon 			if (media == IFM_100_TX || media == IFM_1000_T) {
7282f70cceaSPyun YongHyeon 				pmcfg &= ~PM_CFG_L1_ENTRY_TIMER_MASK;
7292f70cceaSPyun YongHyeon 				switch (sc->alc_ident->deviceid) {
7302f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8152_B:
7312f70cceaSPyun YongHyeon 					pmcfg |= (7 <<
7322f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
7332f70cceaSPyun YongHyeon 					break;
7342f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8152_B2:
7352f70cceaSPyun YongHyeon 				case DEVICEID_ATHEROS_AR8151_V2:
7362f70cceaSPyun YongHyeon 					pmcfg |= (4 <<
7372f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
7382f70cceaSPyun YongHyeon 					break;
7392f70cceaSPyun YongHyeon 				default:
7402f70cceaSPyun YongHyeon 					pmcfg |= (15 <<
7412f70cceaSPyun YongHyeon 					    PM_CFG_L1_ENTRY_TIMER_SHIFT);
7422f70cceaSPyun YongHyeon 					break;
7432f70cceaSPyun YongHyeon 				}
7442f70cceaSPyun YongHyeon 			}
7452f70cceaSPyun YongHyeon 		} else {
7462f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_SERDES_L1_ENB |
7472f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_PLL_L1_ENB |
7482f70cceaSPyun YongHyeon 			    PM_CFG_SERDES_BUDS_RX_L1_ENB;
7492f70cceaSPyun YongHyeon 			pmcfg &= ~(PM_CFG_CLK_SWH_L1 |
7502f70cceaSPyun YongHyeon 			    PM_CFG_ASPM_L1_ENB | PM_CFG_ASPM_L0S_ENB);
7512f70cceaSPyun YongHyeon 		}
7522f70cceaSPyun YongHyeon 	} else {
7532f70cceaSPyun YongHyeon 		pmcfg &= ~(PM_CFG_SERDES_BUDS_RX_L1_ENB | PM_CFG_SERDES_L1_ENB |
7542f70cceaSPyun YongHyeon 		    PM_CFG_SERDES_PLL_L1_ENB);
7552f70cceaSPyun YongHyeon 		pmcfg |= PM_CFG_CLK_SWH_L1;
7562f70cceaSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_L1S) != 0)
7572f70cceaSPyun YongHyeon 			pmcfg |= PM_CFG_ASPM_L1_ENB;
758d68875ebSPyun YongHyeon 	}
759d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PM_CFG, pmcfg);
760d68875ebSPyun YongHyeon }
761d68875ebSPyun YongHyeon 
762d68875ebSPyun YongHyeon static int
763d68875ebSPyun YongHyeon alc_attach(device_t dev)
764d68875ebSPyun YongHyeon {
765d68875ebSPyun YongHyeon 	struct alc_softc *sc;
766d68875ebSPyun YongHyeon 	struct ifnet *ifp;
7672f70cceaSPyun YongHyeon 	char *aspm_state[] = { "L0s/L1", "L0s", "L1", "L0s/L1" };
768d68875ebSPyun YongHyeon 	uint16_t burst;
769a4d3574cSPyun YongHyeon 	int base, error, i, msic, msixc, state;
770d68875ebSPyun YongHyeon 	uint32_t cap, ctl, val;
771d68875ebSPyun YongHyeon 
772d68875ebSPyun YongHyeon 	error = 0;
773d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
774d68875ebSPyun YongHyeon 	sc->alc_dev = dev;
775d68875ebSPyun YongHyeon 
776d68875ebSPyun YongHyeon 	mtx_init(&sc->alc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
777d68875ebSPyun YongHyeon 	    MTX_DEF);
778d68875ebSPyun YongHyeon 	callout_init_mtx(&sc->alc_tick_ch, &sc->alc_mtx, 0);
779d68875ebSPyun YongHyeon 	TASK_INIT(&sc->alc_int_task, 0, alc_int_task, sc);
7802f70cceaSPyun YongHyeon 	sc->alc_ident = alc_find_ident(dev);
781d68875ebSPyun YongHyeon 
782d68875ebSPyun YongHyeon 	/* Map the device. */
783d68875ebSPyun YongHyeon 	pci_enable_busmaster(dev);
784d68875ebSPyun YongHyeon 	sc->alc_res_spec = alc_res_spec_mem;
785d68875ebSPyun YongHyeon 	sc->alc_irq_spec = alc_irq_spec_legacy;
786d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_res_spec, sc->alc_res);
787d68875ebSPyun YongHyeon 	if (error != 0) {
788d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
789d68875ebSPyun YongHyeon 		goto fail;
790d68875ebSPyun YongHyeon 	}
791d68875ebSPyun YongHyeon 
792d68875ebSPyun YongHyeon 	/* Set PHY address. */
793d68875ebSPyun YongHyeon 	sc->alc_phyaddr = ALC_PHY_ADDR;
794d68875ebSPyun YongHyeon 
795d68875ebSPyun YongHyeon 	/* Initialize DMA parameters. */
796d68875ebSPyun YongHyeon 	sc->alc_dma_rd_burst = 0;
797d68875ebSPyun YongHyeon 	sc->alc_dma_wr_burst = 0;
798d68875ebSPyun YongHyeon 	sc->alc_rcb = DMA_CFG_RCB_64;
7993b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &base) == 0) {
800d68875ebSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_PCIE;
801a4d3574cSPyun YongHyeon 		sc->alc_expcap = base;
802389c8bd5SGavin Atkinson 		burst = CSR_READ_2(sc, base + PCIER_DEVICE_CTL);
803d68875ebSPyun YongHyeon 		sc->alc_dma_rd_burst =
804389c8bd5SGavin Atkinson 		    (burst & PCIEM_CTL_MAX_READ_REQUEST) >> 12;
805389c8bd5SGavin Atkinson 		sc->alc_dma_wr_burst = (burst & PCIEM_CTL_MAX_PAYLOAD) >> 5;
806d68875ebSPyun YongHyeon 		if (bootverbose) {
807d68875ebSPyun YongHyeon 			device_printf(dev, "Read request size : %u bytes.\n",
808d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_rd_burst]);
809d68875ebSPyun YongHyeon 			device_printf(dev, "TLP payload size : %u bytes.\n",
810d68875ebSPyun YongHyeon 			    alc_dma_burst[sc->alc_dma_wr_burst]);
811d68875ebSPyun YongHyeon 		}
8121e77baedSPyun YongHyeon 		if (alc_dma_burst[sc->alc_dma_rd_burst] > 1024)
8131e77baedSPyun YongHyeon 			sc->alc_dma_rd_burst = 3;
8141e77baedSPyun YongHyeon 		if (alc_dma_burst[sc->alc_dma_wr_burst] > 1024)
8151e77baedSPyun YongHyeon 			sc->alc_dma_wr_burst = 3;
816d68875ebSPyun YongHyeon 		/* Clear data link and flow-control protocol error. */
817d68875ebSPyun YongHyeon 		val = CSR_READ_4(sc, ALC_PEX_UNC_ERR_SEV);
818d68875ebSPyun YongHyeon 		val &= ~(PEX_UNC_ERR_SEV_DLP | PEX_UNC_ERR_SEV_FCP);
819d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PEX_UNC_ERR_SEV, val);
8202f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_LTSSM_ID_CFG,
8212f70cceaSPyun YongHyeon 		    CSR_READ_4(sc, ALC_LTSSM_ID_CFG) & ~LTSSM_ID_WRO_ENB);
8222f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PCIE_PHYMISC,
8232f70cceaSPyun YongHyeon 		    CSR_READ_4(sc, ALC_PCIE_PHYMISC) |
8242f70cceaSPyun YongHyeon 		    PCIE_PHYMISC_FORCE_RCV_DET);
8252f70cceaSPyun YongHyeon 		if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B &&
826a280fae7SPyun YongHyeon 		    pci_get_revid(dev) == ATHEROS_AR8152_B_V10) {
8272f70cceaSPyun YongHyeon 			val = CSR_READ_4(sc, ALC_PCIE_PHYMISC2);
8282f70cceaSPyun YongHyeon 			val &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK |
8292f70cceaSPyun YongHyeon 			    PCIE_PHYMISC2_SERDES_TH_MASK);
8302f70cceaSPyun YongHyeon 			val |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT;
8312f70cceaSPyun YongHyeon 			val |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT;
8322f70cceaSPyun YongHyeon 			CSR_WRITE_4(sc, ALC_PCIE_PHYMISC2, val);
8332f70cceaSPyun YongHyeon 		}
834d68875ebSPyun YongHyeon 		/* Disable ASPM L0S and L1. */
835389c8bd5SGavin Atkinson 		cap = CSR_READ_2(sc, base + PCIER_LINK_CAP);
836389c8bd5SGavin Atkinson 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
837389c8bd5SGavin Atkinson 			ctl = CSR_READ_2(sc, base + PCIER_LINK_CTL);
838e935190aSGavin Atkinson 			if ((ctl & PCIEM_LINK_CTL_RCB) != 0)
839d68875ebSPyun YongHyeon 				sc->alc_rcb = DMA_CFG_RCB_128;
840d68875ebSPyun YongHyeon 			if (bootverbose)
841d68875ebSPyun YongHyeon 				device_printf(dev, "RCB %u bytes\n",
842d68875ebSPyun YongHyeon 				    sc->alc_rcb == DMA_CFG_RCB_64 ? 64 : 128);
843e935190aSGavin Atkinson 			state = ctl & PCIEM_LINK_CTL_ASPMC;
844e935190aSGavin Atkinson 			if (state & PCIEM_LINK_CTL_ASPMC_L0S)
8452f70cceaSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_L0S;
846e935190aSGavin Atkinson 			if (state & PCIEM_LINK_CTL_ASPMC_L1)
8472f70cceaSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_L1S;
848d68875ebSPyun YongHyeon 			if (bootverbose)
849d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev, "ASPM %s %s\n",
850d68875ebSPyun YongHyeon 				    aspm_state[state],
851d68875ebSPyun YongHyeon 				    state == 0 ? "disabled" : "enabled");
852d68875ebSPyun YongHyeon 			alc_disable_l0s_l1(sc);
8532f70cceaSPyun YongHyeon 		} else {
8542f70cceaSPyun YongHyeon 			if (bootverbose)
8552f70cceaSPyun YongHyeon 				device_printf(sc->alc_dev,
8562f70cceaSPyun YongHyeon 				    "no ASPM support\n");
857d68875ebSPyun YongHyeon 		}
858d68875ebSPyun YongHyeon 	}
859d68875ebSPyun YongHyeon 
860d68875ebSPyun YongHyeon 	/* Reset PHY. */
861d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
862d68875ebSPyun YongHyeon 
863d68875ebSPyun YongHyeon 	/* Reset the ethernet controller. */
864d68875ebSPyun YongHyeon 	alc_reset(sc);
865d68875ebSPyun YongHyeon 
866d68875ebSPyun YongHyeon 	/*
867d68875ebSPyun YongHyeon 	 * One odd thing is AR8132 uses the same PHY hardware(F1
868d68875ebSPyun YongHyeon 	 * gigabit PHY) of AR8131. So atphy(4) of AR8132 reports
869d68875ebSPyun YongHyeon 	 * the PHY supports 1000Mbps but that's not true. The PHY
870d68875ebSPyun YongHyeon 	 * used in AR8132 can't establish gigabit link even if it
871d68875ebSPyun YongHyeon 	 * shows the same PHY model/revision number of AR8131.
872d68875ebSPyun YongHyeon 	 */
8732f70cceaSPyun YongHyeon 	switch (sc->alc_ident->deviceid) {
8742f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B:
8752f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8152_B2:
8762f70cceaSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_APS;
8772f70cceaSPyun YongHyeon 		/* FALLTHROUGH */
8782f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8132:
8792f70cceaSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_FASTETHER;
8802f70cceaSPyun YongHyeon 		break;
8812f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151:
8822f70cceaSPyun YongHyeon 	case DEVICEID_ATHEROS_AR8151_V2:
8832f70cceaSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_APS;
8842f70cceaSPyun YongHyeon 		/* FALLTHROUGH */
8852f70cceaSPyun YongHyeon 	default:
8862f70cceaSPyun YongHyeon 		break;
8872f70cceaSPyun YongHyeon 	}
8882f70cceaSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_ASPM_MON | ALC_FLAG_JUMBO;
8892f70cceaSPyun YongHyeon 
890d68875ebSPyun YongHyeon 	/*
8912f70cceaSPyun YongHyeon 	 * It seems that AR813x/AR815x has silicon bug for SMB. In
892d68875ebSPyun YongHyeon 	 * addition, Atheros said that enabling SMB wouldn't improve
893d68875ebSPyun YongHyeon 	 * performance. However I think it's bad to access lots of
894d68875ebSPyun YongHyeon 	 * registers to extract MAC statistics.
895d68875ebSPyun YongHyeon 	 */
896d68875ebSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_SMB_BUG;
897d68875ebSPyun YongHyeon 	/*
898d68875ebSPyun YongHyeon 	 * Don't use Tx CMB. It is known to have silicon bug.
899d68875ebSPyun YongHyeon 	 */
900d68875ebSPyun YongHyeon 	sc->alc_flags |= ALC_FLAG_CMB_BUG;
901d68875ebSPyun YongHyeon 	sc->alc_rev = pci_get_revid(dev);
902d68875ebSPyun YongHyeon 	sc->alc_chip_rev = CSR_READ_4(sc, ALC_MASTER_CFG) >>
903d68875ebSPyun YongHyeon 	    MASTER_CHIP_REV_SHIFT;
904d68875ebSPyun YongHyeon 	if (bootverbose) {
905d68875ebSPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
906d68875ebSPyun YongHyeon 		    sc->alc_rev);
907d68875ebSPyun YongHyeon 		device_printf(dev, "Chip id/revision : 0x%04x\n",
908d68875ebSPyun YongHyeon 		    sc->alc_chip_rev);
909d68875ebSPyun YongHyeon 	}
910d68875ebSPyun YongHyeon 	device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n",
911d68875ebSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_TX_FIFO_LEN) * 8,
912d68875ebSPyun YongHyeon 	    CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN) * 8);
913d68875ebSPyun YongHyeon 
914d68875ebSPyun YongHyeon 	/* Allocate IRQ resources. */
915d68875ebSPyun YongHyeon 	msixc = pci_msix_count(dev);
916d68875ebSPyun YongHyeon 	msic = pci_msi_count(dev);
917d68875ebSPyun YongHyeon 	if (bootverbose) {
918d68875ebSPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
919d68875ebSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
920d68875ebSPyun YongHyeon 	}
921d68875ebSPyun YongHyeon 	/* Prefer MSIX over MSI. */
922d68875ebSPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
923d68875ebSPyun YongHyeon 		if (msix_disable == 0 && msixc == ALC_MSIX_MESSAGES &&
924d68875ebSPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
925d68875ebSPyun YongHyeon 			if (msic == ALC_MSIX_MESSAGES) {
926d68875ebSPyun YongHyeon 				device_printf(dev,
927d68875ebSPyun YongHyeon 				    "Using %d MSIX message(s).\n", msixc);
928d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSIX;
929d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msix;
930d68875ebSPyun YongHyeon 			} else
931d68875ebSPyun YongHyeon 				pci_release_msi(dev);
932d68875ebSPyun YongHyeon 		}
933d68875ebSPyun YongHyeon 		if (msi_disable == 0 && (sc->alc_flags & ALC_FLAG_MSIX) == 0 &&
934d68875ebSPyun YongHyeon 		    msic == ALC_MSI_MESSAGES &&
935d68875ebSPyun YongHyeon 		    pci_alloc_msi(dev, &msic) == 0) {
936d68875ebSPyun YongHyeon 			if (msic == ALC_MSI_MESSAGES) {
937d68875ebSPyun YongHyeon 				device_printf(dev,
938d68875ebSPyun YongHyeon 				    "Using %d MSI message(s).\n", msic);
939d68875ebSPyun YongHyeon 				sc->alc_flags |= ALC_FLAG_MSI;
940d68875ebSPyun YongHyeon 				sc->alc_irq_spec = alc_irq_spec_msi;
941d68875ebSPyun YongHyeon 			} else
942d68875ebSPyun YongHyeon 				pci_release_msi(dev);
943d68875ebSPyun YongHyeon 		}
944d68875ebSPyun YongHyeon 	}
945d68875ebSPyun YongHyeon 
946d68875ebSPyun YongHyeon 	error = bus_alloc_resources(dev, sc->alc_irq_spec, sc->alc_irq);
947d68875ebSPyun YongHyeon 	if (error != 0) {
948d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
949d68875ebSPyun YongHyeon 		goto fail;
950d68875ebSPyun YongHyeon 	}
951d68875ebSPyun YongHyeon 
952d68875ebSPyun YongHyeon 	/* Create device sysctl node. */
953d68875ebSPyun YongHyeon 	alc_sysctl_node(sc);
954d68875ebSPyun YongHyeon 
955d68875ebSPyun YongHyeon 	if ((error = alc_dma_alloc(sc) != 0))
956d68875ebSPyun YongHyeon 		goto fail;
957d68875ebSPyun YongHyeon 
958d68875ebSPyun YongHyeon 	/* Load station address. */
959d68875ebSPyun YongHyeon 	alc_get_macaddr(sc);
960d68875ebSPyun YongHyeon 
961d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp = if_alloc(IFT_ETHER);
962d68875ebSPyun YongHyeon 	if (ifp == NULL) {
963d68875ebSPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
964d68875ebSPyun YongHyeon 		error = ENXIO;
965d68875ebSPyun YongHyeon 		goto fail;
966d68875ebSPyun YongHyeon 	}
967d68875ebSPyun YongHyeon 
968d68875ebSPyun YongHyeon 	ifp->if_softc = sc;
969d68875ebSPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
970d68875ebSPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
971d68875ebSPyun YongHyeon 	ifp->if_ioctl = alc_ioctl;
972d68875ebSPyun YongHyeon 	ifp->if_start = alc_start;
973d68875ebSPyun YongHyeon 	ifp->if_init = alc_init;
974d68875ebSPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = ALC_TX_RING_CNT - 1;
975d68875ebSPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
976d68875ebSPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
977d68875ebSPyun YongHyeon 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_TSO4;
978d68875ebSPyun YongHyeon 	ifp->if_hwassist = ALC_CSUM_FEATURES | CSUM_TSO;
9793b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &base) == 0) {
980d68875ebSPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
981a4d3574cSPyun YongHyeon 		sc->alc_flags |= ALC_FLAG_PM;
982a4d3574cSPyun YongHyeon 		sc->alc_pmcap = base;
983a4d3574cSPyun YongHyeon 	}
984d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
985d68875ebSPyun YongHyeon 
986d68875ebSPyun YongHyeon 	/* Set up MII bus. */
9878e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->alc_miibus, ifp, alc_mediachange,
9888e5d93dbSMarius Strobl 	    alc_mediastatus, BMSR_DEFCAPMASK, sc->alc_phyaddr, MII_OFFSET_ANY,
9899f4e8f46SPyun YongHyeon 	    MIIF_DOPAUSE);
9908e5d93dbSMarius Strobl 	if (error != 0) {
9918e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
992d68875ebSPyun YongHyeon 		goto fail;
993d68875ebSPyun YongHyeon 	}
994d68875ebSPyun YongHyeon 
995d68875ebSPyun YongHyeon 	ether_ifattach(ifp, sc->alc_eaddr);
996d68875ebSPyun YongHyeon 
997d68875ebSPyun YongHyeon 	/* VLAN capability setup. */
998e67344a3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
999e67344a3SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
1000d68875ebSPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1001d68875ebSPyun YongHyeon 	/*
1002d68875ebSPyun YongHyeon 	 * XXX
1003d68875ebSPyun YongHyeon 	 * It seems enabling Tx checksum offloading makes more trouble.
1004d68875ebSPyun YongHyeon 	 * Sometimes the controller does not receive any frames when
1005d68875ebSPyun YongHyeon 	 * Tx checksum offloading is enabled. I'm not sure whether this
1006d68875ebSPyun YongHyeon 	 * is a bug in Tx checksum offloading logic or I got broken
1007d68875ebSPyun YongHyeon 	 * sample boards. To safety, don't enable Tx checksum offloading
1008d68875ebSPyun YongHyeon 	 * by default but give chance to users to toggle it if they know
1009d68875ebSPyun YongHyeon 	 * their controllers work without problems.
1010d68875ebSPyun YongHyeon 	 */
1011d68875ebSPyun YongHyeon 	ifp->if_capenable &= ~IFCAP_TXCSUM;
1012d68875ebSPyun YongHyeon 	ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
1013d68875ebSPyun YongHyeon 
1014d68875ebSPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
1015d68875ebSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1016d68875ebSPyun YongHyeon 
1017d68875ebSPyun YongHyeon 	/* Create local taskq. */
1018d68875ebSPyun YongHyeon 	sc->alc_tq = taskqueue_create_fast("alc_taskq", M_WAITOK,
1019d68875ebSPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->alc_tq);
1020d68875ebSPyun YongHyeon 	if (sc->alc_tq == NULL) {
1021d68875ebSPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
1022d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
1023d68875ebSPyun YongHyeon 		error = ENXIO;
1024d68875ebSPyun YongHyeon 		goto fail;
1025d68875ebSPyun YongHyeon 	}
1026d68875ebSPyun YongHyeon 	taskqueue_start_threads(&sc->alc_tq, 1, PI_NET, "%s taskq",
1027d68875ebSPyun YongHyeon 	    device_get_nameunit(sc->alc_dev));
1028d68875ebSPyun YongHyeon 
1029d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
1030d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
1031d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
1032d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
1033d68875ebSPyun YongHyeon 	else
1034d68875ebSPyun YongHyeon 		msic = 1;
1035d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
1036d68875ebSPyun YongHyeon 		error = bus_setup_intr(dev, sc->alc_irq[i],
1037d68875ebSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, alc_intr, NULL, sc,
1038d68875ebSPyun YongHyeon 		    &sc->alc_intrhand[i]);
1039d68875ebSPyun YongHyeon 		if (error != 0)
1040d68875ebSPyun YongHyeon 			break;
1041d68875ebSPyun YongHyeon 	}
1042d68875ebSPyun YongHyeon 	if (error != 0) {
1043d68875ebSPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
1044d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
1045d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
1046d68875ebSPyun YongHyeon 		ether_ifdetach(ifp);
1047d68875ebSPyun YongHyeon 		goto fail;
1048d68875ebSPyun YongHyeon 	}
1049d68875ebSPyun YongHyeon 
1050d68875ebSPyun YongHyeon fail:
1051d68875ebSPyun YongHyeon 	if (error != 0)
1052d68875ebSPyun YongHyeon 		alc_detach(dev);
1053d68875ebSPyun YongHyeon 
1054d68875ebSPyun YongHyeon 	return (error);
1055d68875ebSPyun YongHyeon }
1056d68875ebSPyun YongHyeon 
1057d68875ebSPyun YongHyeon static int
1058d68875ebSPyun YongHyeon alc_detach(device_t dev)
1059d68875ebSPyun YongHyeon {
1060d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1061d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1062d68875ebSPyun YongHyeon 	int i, msic;
1063d68875ebSPyun YongHyeon 
1064d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1065d68875ebSPyun YongHyeon 
1066d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
1067d68875ebSPyun YongHyeon 	if (device_is_attached(dev)) {
10683b33d630SJohn Baldwin 		ether_ifdetach(ifp);
1069d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
1070d68875ebSPyun YongHyeon 		alc_stop(sc);
1071d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
1072d68875ebSPyun YongHyeon 		callout_drain(&sc->alc_tick_ch);
1073d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
1074d68875ebSPyun YongHyeon 	}
1075d68875ebSPyun YongHyeon 
1076d68875ebSPyun YongHyeon 	if (sc->alc_tq != NULL) {
1077d68875ebSPyun YongHyeon 		taskqueue_drain(sc->alc_tq, &sc->alc_int_task);
1078d68875ebSPyun YongHyeon 		taskqueue_free(sc->alc_tq);
1079d68875ebSPyun YongHyeon 		sc->alc_tq = NULL;
1080d68875ebSPyun YongHyeon 	}
1081d68875ebSPyun YongHyeon 
1082d68875ebSPyun YongHyeon 	if (sc->alc_miibus != NULL) {
1083d68875ebSPyun YongHyeon 		device_delete_child(dev, sc->alc_miibus);
1084d68875ebSPyun YongHyeon 		sc->alc_miibus = NULL;
1085d68875ebSPyun YongHyeon 	}
1086d68875ebSPyun YongHyeon 	bus_generic_detach(dev);
1087d68875ebSPyun YongHyeon 	alc_dma_free(sc);
1088d68875ebSPyun YongHyeon 
1089d68875ebSPyun YongHyeon 	if (ifp != NULL) {
1090d68875ebSPyun YongHyeon 		if_free(ifp);
1091d68875ebSPyun YongHyeon 		sc->alc_ifp = NULL;
1092d68875ebSPyun YongHyeon 	}
1093d68875ebSPyun YongHyeon 
1094d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_MSIX) != 0)
1095d68875ebSPyun YongHyeon 		msic = ALC_MSIX_MESSAGES;
1096d68875ebSPyun YongHyeon 	else if ((sc->alc_flags & ALC_FLAG_MSI) != 0)
1097d68875ebSPyun YongHyeon 		msic = ALC_MSI_MESSAGES;
1098d68875ebSPyun YongHyeon 	else
1099d68875ebSPyun YongHyeon 		msic = 1;
1100d68875ebSPyun YongHyeon 	for (i = 0; i < msic; i++) {
1101d68875ebSPyun YongHyeon 		if (sc->alc_intrhand[i] != NULL) {
1102d68875ebSPyun YongHyeon 			bus_teardown_intr(dev, sc->alc_irq[i],
1103d68875ebSPyun YongHyeon 			    sc->alc_intrhand[i]);
1104d68875ebSPyun YongHyeon 			sc->alc_intrhand[i] = NULL;
1105d68875ebSPyun YongHyeon 		}
1106d68875ebSPyun YongHyeon 	}
1107e4d5e248SPyun YongHyeon 	if (sc->alc_res[0] != NULL)
1108d68875ebSPyun YongHyeon 		alc_phy_down(sc);
1109d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_irq_spec, sc->alc_irq);
1110d68875ebSPyun YongHyeon 	if ((sc->alc_flags & (ALC_FLAG_MSI | ALC_FLAG_MSIX)) != 0)
1111d68875ebSPyun YongHyeon 		pci_release_msi(dev);
1112d68875ebSPyun YongHyeon 	bus_release_resources(dev, sc->alc_res_spec, sc->alc_res);
1113d68875ebSPyun YongHyeon 	mtx_destroy(&sc->alc_mtx);
1114d68875ebSPyun YongHyeon 
1115d68875ebSPyun YongHyeon 	return (0);
1116d68875ebSPyun YongHyeon }
1117d68875ebSPyun YongHyeon 
1118d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
1119d68875ebSPyun YongHyeon 	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
1120d68875ebSPyun YongHyeon #define	ALC_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
11216dc7dc9aSMatthew D Fleming 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
1122d68875ebSPyun YongHyeon 
1123d68875ebSPyun YongHyeon static void
1124d68875ebSPyun YongHyeon alc_sysctl_node(struct alc_softc *sc)
1125d68875ebSPyun YongHyeon {
1126d68875ebSPyun YongHyeon 	struct sysctl_ctx_list *ctx;
1127d68875ebSPyun YongHyeon 	struct sysctl_oid_list *child, *parent;
1128d68875ebSPyun YongHyeon 	struct sysctl_oid *tree;
1129d68875ebSPyun YongHyeon 	struct alc_hw_stats *stats;
1130d68875ebSPyun YongHyeon 	int error;
1131d68875ebSPyun YongHyeon 
1132d68875ebSPyun YongHyeon 	stats = &sc->alc_stats;
1133d68875ebSPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->alc_dev);
1134d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->alc_dev));
1135d68875ebSPyun YongHyeon 
1136d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod",
1137d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_rx_mod, 0,
1138d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Rx interrupt moderation");
1139d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod",
1140d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_int_tx_mod, 0,
1141d68875ebSPyun YongHyeon 	    sysctl_hw_alc_int_mod, "I", "alc Tx interrupt moderation");
1142d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
1143d68875ebSPyun YongHyeon 	sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
1144d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1145d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_rx_mod", &sc->alc_int_rx_mod);
1146d68875ebSPyun YongHyeon 	if (error == 0) {
1147d68875ebSPyun YongHyeon 		if (sc->alc_int_rx_mod < ALC_IM_TIMER_MIN ||
1148d68875ebSPyun YongHyeon 		    sc->alc_int_rx_mod > ALC_IM_TIMER_MAX) {
1149d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_rx_mod value out of "
1150d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
1151d68875ebSPyun YongHyeon 			    ALC_IM_RX_TIMER_DEFAULT);
1152d68875ebSPyun YongHyeon 			sc->alc_int_rx_mod = ALC_IM_RX_TIMER_DEFAULT;
1153d68875ebSPyun YongHyeon 		}
1154d68875ebSPyun YongHyeon 	}
1155d68875ebSPyun YongHyeon 	sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
1156d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1157d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "int_tx_mod", &sc->alc_int_tx_mod);
1158d68875ebSPyun YongHyeon 	if (error == 0) {
1159d68875ebSPyun YongHyeon 		if (sc->alc_int_tx_mod < ALC_IM_TIMER_MIN ||
1160d68875ebSPyun YongHyeon 		    sc->alc_int_tx_mod > ALC_IM_TIMER_MAX) {
1161d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev, "int_tx_mod value out of "
1162d68875ebSPyun YongHyeon 			    "range; using default: %d\n",
1163d68875ebSPyun YongHyeon 			    ALC_IM_TX_TIMER_DEFAULT);
1164d68875ebSPyun YongHyeon 			sc->alc_int_tx_mod = ALC_IM_TX_TIMER_DEFAULT;
1165d68875ebSPyun YongHyeon 		}
1166d68875ebSPyun YongHyeon 	}
1167d68875ebSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
1168d68875ebSPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->alc_process_limit, 0,
1169d68875ebSPyun YongHyeon 	    sysctl_hw_alc_proc_limit, "I",
1170d68875ebSPyun YongHyeon 	    "max number of Rx events to process");
1171d68875ebSPyun YongHyeon 	/* Pull in device tunables. */
1172d68875ebSPyun YongHyeon 	sc->alc_process_limit = ALC_PROC_DEFAULT;
1173d68875ebSPyun YongHyeon 	error = resource_int_value(device_get_name(sc->alc_dev),
1174d68875ebSPyun YongHyeon 	    device_get_unit(sc->alc_dev), "process_limit",
1175d68875ebSPyun YongHyeon 	    &sc->alc_process_limit);
1176d68875ebSPyun YongHyeon 	if (error == 0) {
1177d68875ebSPyun YongHyeon 		if (sc->alc_process_limit < ALC_PROC_MIN ||
1178d68875ebSPyun YongHyeon 		    sc->alc_process_limit > ALC_PROC_MAX) {
1179d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1180d68875ebSPyun YongHyeon 			    "process_limit value out of range; "
1181d68875ebSPyun YongHyeon 			    "using default: %d\n", ALC_PROC_DEFAULT);
1182d68875ebSPyun YongHyeon 			sc->alc_process_limit = ALC_PROC_DEFAULT;
1183d68875ebSPyun YongHyeon 		}
1184d68875ebSPyun YongHyeon 	}
1185d68875ebSPyun YongHyeon 
1186d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
1187d68875ebSPyun YongHyeon 	    NULL, "ALC statistics");
1188d68875ebSPyun YongHyeon 	parent = SYSCTL_CHILDREN(tree);
1189d68875ebSPyun YongHyeon 
1190d68875ebSPyun YongHyeon 	/* Rx statistics. */
1191d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
1192d68875ebSPyun YongHyeon 	    NULL, "Rx MAC statistics");
1193d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1194d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1195d68875ebSPyun YongHyeon 	    &stats->rx_frames, "Good frames");
1196d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
1197d68875ebSPyun YongHyeon 	    &stats->rx_bcast_frames, "Good broadcast frames");
1198d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
1199d68875ebSPyun YongHyeon 	    &stats->rx_mcast_frames, "Good multicast frames");
1200d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
1201d68875ebSPyun YongHyeon 	    &stats->rx_pause_frames, "Pause control frames");
1202d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
1203d68875ebSPyun YongHyeon 	    &stats->rx_control_frames, "Control frames");
1204d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
1205d68875ebSPyun YongHyeon 	    &stats->rx_crcerrs, "CRC errors");
1206d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
1207d68875ebSPyun YongHyeon 	    &stats->rx_lenerrs, "Frames with length mismatched");
1208d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
1209d68875ebSPyun YongHyeon 	    &stats->rx_bytes, "Good octets");
1210d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
1211d68875ebSPyun YongHyeon 	    &stats->rx_bcast_bytes, "Good broadcast octets");
1212d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
1213d68875ebSPyun YongHyeon 	    &stats->rx_mcast_bytes, "Good multicast octets");
1214d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "runts",
1215d68875ebSPyun YongHyeon 	    &stats->rx_runts, "Too short frames");
1216d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fragments",
1217d68875ebSPyun YongHyeon 	    &stats->rx_fragments, "Fragmented frames");
1218d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
1219d68875ebSPyun YongHyeon 	    &stats->rx_pkts_64, "64 bytes frames");
1220d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
1221d68875ebSPyun YongHyeon 	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
1222d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
1223d68875ebSPyun YongHyeon 	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
1224d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
1225d68875ebSPyun YongHyeon 	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
1226d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
1227d68875ebSPyun YongHyeon 	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
1228d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
1229d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
1230d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
1231d68875ebSPyun YongHyeon 	    &stats->rx_pkts_1519_max, "1519 to max frames");
1232d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
1233d68875ebSPyun YongHyeon 	    &stats->rx_pkts_truncated, "Truncated frames due to MTU size");
1234d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
1235d68875ebSPyun YongHyeon 	    &stats->rx_fifo_oflows, "FIFO overflows");
1236d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs",
1237d68875ebSPyun YongHyeon 	    &stats->rx_rrs_errs, "Return status write-back errors");
1238d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
1239d68875ebSPyun YongHyeon 	    &stats->rx_alignerrs, "Alignment errors");
1240d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "filtered",
1241d68875ebSPyun YongHyeon 	    &stats->rx_pkts_filtered,
1242d68875ebSPyun YongHyeon 	    "Frames dropped due to address filtering");
1243d68875ebSPyun YongHyeon 
1244d68875ebSPyun YongHyeon 	/* Tx statistics. */
1245d68875ebSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
1246d68875ebSPyun YongHyeon 	    NULL, "Tx MAC statistics");
1247d68875ebSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
1248d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
1249d68875ebSPyun YongHyeon 	    &stats->tx_frames, "Good frames");
1250d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
1251d68875ebSPyun YongHyeon 	    &stats->tx_bcast_frames, "Good broadcast frames");
1252d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
1253d68875ebSPyun YongHyeon 	    &stats->tx_mcast_frames, "Good multicast frames");
1254d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
1255d68875ebSPyun YongHyeon 	    &stats->tx_pause_frames, "Pause control frames");
1256d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
1257d68875ebSPyun YongHyeon 	    &stats->tx_control_frames, "Control frames");
1258d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
1259d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with excessive derferrals");
1260d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "defers",
1261d68875ebSPyun YongHyeon 	    &stats->tx_excess_defer, "Frames with derferrals");
1262d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
1263d68875ebSPyun YongHyeon 	    &stats->tx_bytes, "Good octets");
1264d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
1265d68875ebSPyun YongHyeon 	    &stats->tx_bcast_bytes, "Good broadcast octets");
1266d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
1267d68875ebSPyun YongHyeon 	    &stats->tx_mcast_bytes, "Good multicast octets");
1268d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
1269d68875ebSPyun YongHyeon 	    &stats->tx_pkts_64, "64 bytes frames");
1270d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
1271d68875ebSPyun YongHyeon 	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
1272d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
1273d68875ebSPyun YongHyeon 	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
1274d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
1275d68875ebSPyun YongHyeon 	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
1276d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
1277d68875ebSPyun YongHyeon 	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
1278d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
1279d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
1280d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
1281d68875ebSPyun YongHyeon 	    &stats->tx_pkts_1519_max, "1519 to max frames");
1282d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
1283d68875ebSPyun YongHyeon 	    &stats->tx_single_colls, "Single collisions");
1284d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
1285d68875ebSPyun YongHyeon 	    &stats->tx_multi_colls, "Multiple collisions");
1286d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
1287d68875ebSPyun YongHyeon 	    &stats->tx_late_colls, "Late collisions");
1288d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "excess_colls",
1289d68875ebSPyun YongHyeon 	    &stats->tx_excess_colls, "Excessive collisions");
1290d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "abort",
1291d68875ebSPyun YongHyeon 	    &stats->tx_abort, "Aborted frames due to Excessive collisions");
1292d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "underruns",
1293d68875ebSPyun YongHyeon 	    &stats->tx_underrun, "FIFO underruns");
1294d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns",
1295d68875ebSPyun YongHyeon 	    &stats->tx_desc_underrun, "Descriptor write-back errors");
1296d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
1297d68875ebSPyun YongHyeon 	    &stats->tx_lenerrs, "Frames with length mismatched");
1298d68875ebSPyun YongHyeon 	ALC_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
1299d68875ebSPyun YongHyeon 	    &stats->tx_pkts_truncated, "Truncated frames due to MTU size");
1300d68875ebSPyun YongHyeon }
1301d68875ebSPyun YongHyeon 
1302d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD32
1303d68875ebSPyun YongHyeon #undef ALC_SYSCTL_STAT_ADD64
1304d68875ebSPyun YongHyeon 
1305d68875ebSPyun YongHyeon struct alc_dmamap_arg {
1306d68875ebSPyun YongHyeon 	bus_addr_t	alc_busaddr;
1307d68875ebSPyun YongHyeon };
1308d68875ebSPyun YongHyeon 
1309d68875ebSPyun YongHyeon static void
1310d68875ebSPyun YongHyeon alc_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
1311d68875ebSPyun YongHyeon {
1312d68875ebSPyun YongHyeon 	struct alc_dmamap_arg *ctx;
1313d68875ebSPyun YongHyeon 
1314d68875ebSPyun YongHyeon 	if (error != 0)
1315d68875ebSPyun YongHyeon 		return;
1316d68875ebSPyun YongHyeon 
1317d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
1318d68875ebSPyun YongHyeon 
1319d68875ebSPyun YongHyeon 	ctx = (struct alc_dmamap_arg *)arg;
1320d68875ebSPyun YongHyeon 	ctx->alc_busaddr = segs[0].ds_addr;
1321d68875ebSPyun YongHyeon }
1322d68875ebSPyun YongHyeon 
1323d68875ebSPyun YongHyeon /*
1324d68875ebSPyun YongHyeon  * Normal and high Tx descriptors shares single Tx high address.
1325d68875ebSPyun YongHyeon  * Four Rx descriptor/return rings and CMB shares the same Rx
1326d68875ebSPyun YongHyeon  * high address.
1327d68875ebSPyun YongHyeon  */
1328d68875ebSPyun YongHyeon static int
1329d68875ebSPyun YongHyeon alc_check_boundary(struct alc_softc *sc)
1330d68875ebSPyun YongHyeon {
1331d68875ebSPyun YongHyeon 	bus_addr_t cmb_end, rx_ring_end, rr_ring_end, tx_ring_end;
1332d68875ebSPyun YongHyeon 
1333d68875ebSPyun YongHyeon 	rx_ring_end = sc->alc_rdata.alc_rx_ring_paddr + ALC_RX_RING_SZ;
1334d68875ebSPyun YongHyeon 	rr_ring_end = sc->alc_rdata.alc_rr_ring_paddr + ALC_RR_RING_SZ;
1335d68875ebSPyun YongHyeon 	cmb_end = sc->alc_rdata.alc_cmb_paddr + ALC_CMB_SZ;
1336d68875ebSPyun YongHyeon 	tx_ring_end = sc->alc_rdata.alc_tx_ring_paddr + ALC_TX_RING_SZ;
1337d68875ebSPyun YongHyeon 
1338d68875ebSPyun YongHyeon 	/* 4GB boundary crossing is not allowed. */
1339d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) !=
1340d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rx_ring_paddr)) ||
1341d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rr_ring_end) !=
1342d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_rr_ring_paddr)) ||
1343d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(cmb_end) !=
1344d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_cmb_paddr)) ||
1345d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(tx_ring_end) !=
1346d68875ebSPyun YongHyeon 	    ALC_ADDR_HI(sc->alc_rdata.alc_tx_ring_paddr)))
1347d68875ebSPyun YongHyeon 		return (EFBIG);
1348d68875ebSPyun YongHyeon 	/*
1349d68875ebSPyun YongHyeon 	 * Make sure Rx return descriptor/Rx descriptor/CMB use
1350d68875ebSPyun YongHyeon 	 * the same high address.
1351d68875ebSPyun YongHyeon 	 */
1352d68875ebSPyun YongHyeon 	if ((ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(rr_ring_end)) ||
1353d68875ebSPyun YongHyeon 	    (ALC_ADDR_HI(rx_ring_end) != ALC_ADDR_HI(cmb_end)))
1354d68875ebSPyun YongHyeon 		return (EFBIG);
1355d68875ebSPyun YongHyeon 
1356d68875ebSPyun YongHyeon 	return (0);
1357d68875ebSPyun YongHyeon }
1358d68875ebSPyun YongHyeon 
1359d68875ebSPyun YongHyeon static int
1360d68875ebSPyun YongHyeon alc_dma_alloc(struct alc_softc *sc)
1361d68875ebSPyun YongHyeon {
1362d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
1363d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
1364d68875ebSPyun YongHyeon 	bus_addr_t lowaddr;
1365d68875ebSPyun YongHyeon 	struct alc_dmamap_arg ctx;
1366d68875ebSPyun YongHyeon 	int error, i;
1367d68875ebSPyun YongHyeon 
1368d68875ebSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
1369d68875ebSPyun YongHyeon again:
1370d68875ebSPyun YongHyeon 	/* Create parent DMA tag. */
1371d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1372d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
1373d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1374d68875ebSPyun YongHyeon 	    lowaddr,			/* lowaddr */
1375d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1376d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1377d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1378d68875ebSPyun YongHyeon 	    0,				/* nsegments */
1379d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1380d68875ebSPyun YongHyeon 	    0,				/* flags */
1381d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1382d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_parent_tag);
1383d68875ebSPyun YongHyeon 	if (error != 0) {
1384d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1385d68875ebSPyun YongHyeon 		    "could not create parent DMA tag.\n");
1386d68875ebSPyun YongHyeon 		goto fail;
1387d68875ebSPyun YongHyeon 	}
1388d68875ebSPyun YongHyeon 
1389d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx descriptor ring. */
1390d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1391d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1392d68875ebSPyun YongHyeon 	    ALC_TX_RING_ALIGN, 0,	/* alignment, boundary */
1393d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1394d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1395d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1396d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsize */
1397d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1398d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ,		/* maxsegsize */
1399d68875ebSPyun YongHyeon 	    0,				/* flags */
1400d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1401d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_tag);
1402d68875ebSPyun YongHyeon 	if (error != 0) {
1403d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1404d68875ebSPyun YongHyeon 		    "could not create Tx ring DMA tag.\n");
1405d68875ebSPyun YongHyeon 		goto fail;
1406d68875ebSPyun YongHyeon 	}
1407d68875ebSPyun YongHyeon 
1408d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx free descriptor ring. */
1409d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1410d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1411d68875ebSPyun YongHyeon 	    ALC_RX_RING_ALIGN, 0,	/* alignment, boundary */
1412d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1413d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1414d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1415d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsize */
1416d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1417d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ,		/* maxsegsize */
1418d68875ebSPyun YongHyeon 	    0,				/* flags */
1419d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1420d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_tag);
1421d68875ebSPyun YongHyeon 	if (error != 0) {
1422d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1423d68875ebSPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
1424d68875ebSPyun YongHyeon 		goto fail;
1425d68875ebSPyun YongHyeon 	}
1426d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx return descriptor ring. */
1427d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1428d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1429d68875ebSPyun YongHyeon 	    ALC_RR_RING_ALIGN, 0,	/* alignment, boundary */
1430d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1431d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1432d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1433d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsize */
1434d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1435d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ,		/* maxsegsize */
1436d68875ebSPyun YongHyeon 	    0,				/* flags */
1437d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1438d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_tag);
1439d68875ebSPyun YongHyeon 	if (error != 0) {
1440d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1441d68875ebSPyun YongHyeon 		    "could not create Rx return ring DMA tag.\n");
1442d68875ebSPyun YongHyeon 		goto fail;
1443d68875ebSPyun YongHyeon 	}
1444d68875ebSPyun YongHyeon 
1445d68875ebSPyun YongHyeon 	/* Create DMA tag for coalescing message block. */
1446d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1447d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1448d68875ebSPyun YongHyeon 	    ALC_CMB_ALIGN, 0,		/* alignment, boundary */
1449d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1450d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1451d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1452d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsize */
1453d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1454d68875ebSPyun YongHyeon 	    ALC_CMB_SZ,			/* maxsegsize */
1455d68875ebSPyun YongHyeon 	    0,				/* flags */
1456d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1457d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_tag);
1458d68875ebSPyun YongHyeon 	if (error != 0) {
1459d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1460d68875ebSPyun YongHyeon 		    "could not create CMB DMA tag.\n");
1461d68875ebSPyun YongHyeon 		goto fail;
1462d68875ebSPyun YongHyeon 	}
1463d68875ebSPyun YongHyeon 	/* Create DMA tag for status message block. */
1464d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1465d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_parent_tag, /* parent */
1466d68875ebSPyun YongHyeon 	    ALC_SMB_ALIGN, 0,		/* alignment, boundary */
1467d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1468d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1469d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1470d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsize */
1471d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1472d68875ebSPyun YongHyeon 	    ALC_SMB_SZ,			/* maxsegsize */
1473d68875ebSPyun YongHyeon 	    0,				/* flags */
1474d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1475d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_tag);
1476d68875ebSPyun YongHyeon 	if (error != 0) {
1477d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1478d68875ebSPyun YongHyeon 		    "could not create SMB DMA tag.\n");
1479d68875ebSPyun YongHyeon 		goto fail;
1480d68875ebSPyun YongHyeon 	}
1481d68875ebSPyun YongHyeon 
1482d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1483d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_tx_ring_tag,
1484d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_tx_ring,
1485d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1486d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_ring_map);
1487d68875ebSPyun YongHyeon 	if (error != 0) {
1488d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1489d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
1490d68875ebSPyun YongHyeon 		goto fail;
1491d68875ebSPyun YongHyeon 	}
1492d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1493d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_tx_ring_tag,
1494d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, sc->alc_rdata.alc_tx_ring,
1495d68875ebSPyun YongHyeon 	    ALC_TX_RING_SZ, alc_dmamap_cb, &ctx, 0);
1496d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1497d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1498d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1499d68875ebSPyun YongHyeon 		goto fail;
1500d68875ebSPyun YongHyeon 	}
1501d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_tx_ring_paddr = ctx.alc_busaddr;
1502d68875ebSPyun YongHyeon 
1503d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx ring. */
1504d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rx_ring_tag,
1505d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rx_ring,
1506d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1507d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_ring_map);
1508d68875ebSPyun YongHyeon 	if (error != 0) {
1509d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1510d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
1511d68875ebSPyun YongHyeon 		goto fail;
1512d68875ebSPyun YongHyeon 	}
1513d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1514d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rx_ring_tag,
1515d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, sc->alc_rdata.alc_rx_ring,
1516d68875ebSPyun YongHyeon 	    ALC_RX_RING_SZ, alc_dmamap_cb, &ctx, 0);
1517d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1518d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1519d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
1520d68875ebSPyun YongHyeon 		goto fail;
1521d68875ebSPyun YongHyeon 	}
1522d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rx_ring_paddr = ctx.alc_busaddr;
1523d68875ebSPyun YongHyeon 
1524d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for Rx return ring. */
1525d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_rr_ring_tag,
1526d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_rr_ring,
1527d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1528d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rr_ring_map);
1529d68875ebSPyun YongHyeon 	if (error != 0) {
1530d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1531d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for Rx return ring.\n");
1532d68875ebSPyun YongHyeon 		goto fail;
1533d68875ebSPyun YongHyeon 	}
1534d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1535d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_rr_ring_tag,
1536d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map, sc->alc_rdata.alc_rr_ring,
1537d68875ebSPyun YongHyeon 	    ALC_RR_RING_SZ, alc_dmamap_cb, &ctx, 0);
1538d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1539d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1540d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
1541d68875ebSPyun YongHyeon 		goto fail;
1542d68875ebSPyun YongHyeon 	}
1543d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_rr_ring_paddr = ctx.alc_busaddr;
1544d68875ebSPyun YongHyeon 
1545d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for CMB. */
1546d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_cmb_tag,
1547d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_cmb,
1548d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1549d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_cmb_map);
1550d68875ebSPyun YongHyeon 	if (error != 0) {
1551d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1552d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for CMB.\n");
1553d68875ebSPyun YongHyeon 		goto fail;
1554d68875ebSPyun YongHyeon 	}
1555d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1556d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_cmb_tag,
1557d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_cmb_map, sc->alc_rdata.alc_cmb,
1558d68875ebSPyun YongHyeon 	    ALC_CMB_SZ, alc_dmamap_cb, &ctx, 0);
1559d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1560d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1561d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
1562d68875ebSPyun YongHyeon 		goto fail;
1563d68875ebSPyun YongHyeon 	}
1564d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_cmb_paddr = ctx.alc_busaddr;
1565d68875ebSPyun YongHyeon 
1566d68875ebSPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map for SMB. */
1567d68875ebSPyun YongHyeon 	error = bus_dmamem_alloc(sc->alc_cdata.alc_smb_tag,
1568d68875ebSPyun YongHyeon 	    (void **)&sc->alc_rdata.alc_smb,
1569d68875ebSPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1570d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_smb_map);
1571d68875ebSPyun YongHyeon 	if (error != 0) {
1572d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1573d68875ebSPyun YongHyeon 		    "could not allocate DMA'able memory for SMB.\n");
1574d68875ebSPyun YongHyeon 		goto fail;
1575d68875ebSPyun YongHyeon 	}
1576d68875ebSPyun YongHyeon 	ctx.alc_busaddr = 0;
1577d68875ebSPyun YongHyeon 	error = bus_dmamap_load(sc->alc_cdata.alc_smb_tag,
1578d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_smb_map, sc->alc_rdata.alc_smb,
1579d68875ebSPyun YongHyeon 	    ALC_SMB_SZ, alc_dmamap_cb, &ctx, 0);
1580d68875ebSPyun YongHyeon 	if (error != 0 || ctx.alc_busaddr == 0) {
1581d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1582d68875ebSPyun YongHyeon 		    "could not load DMA'able memory for CMB.\n");
1583d68875ebSPyun YongHyeon 		goto fail;
1584d68875ebSPyun YongHyeon 	}
1585d68875ebSPyun YongHyeon 	sc->alc_rdata.alc_smb_paddr = ctx.alc_busaddr;
1586d68875ebSPyun YongHyeon 
1587d68875ebSPyun YongHyeon 	/* Make sure we've not crossed 4GB boundary. */
1588d68875ebSPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
1589d68875ebSPyun YongHyeon 	    (error = alc_check_boundary(sc)) != 0) {
1590d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "4GB boundary crossed, "
1591d68875ebSPyun YongHyeon 		    "switching to 32bit DMA addressing mode.\n");
1592d68875ebSPyun YongHyeon 		alc_dma_free(sc);
1593d68875ebSPyun YongHyeon 		/*
1594d68875ebSPyun YongHyeon 		 * Limit max allowable DMA address space to 32bit
1595d68875ebSPyun YongHyeon 		 * and try again.
1596d68875ebSPyun YongHyeon 		 */
1597d68875ebSPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1598d68875ebSPyun YongHyeon 		goto again;
1599d68875ebSPyun YongHyeon 	}
1600d68875ebSPyun YongHyeon 
1601d68875ebSPyun YongHyeon 	/*
1602d68875ebSPyun YongHyeon 	 * Create Tx buffer parent tag.
16032f70cceaSPyun YongHyeon 	 * AR813x/AR815x allows 64bit DMA addressing of Tx/Rx buffers
1604d68875ebSPyun YongHyeon 	 * so it needs separate parent DMA tag as parent DMA address
1605d68875ebSPyun YongHyeon 	 * space could be restricted to be within 32bit address space
1606d68875ebSPyun YongHyeon 	 * by 4GB boundary crossing.
1607d68875ebSPyun YongHyeon 	 */
1608d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1609d68875ebSPyun YongHyeon 	    bus_get_dma_tag(sc->alc_dev), /* parent */
1610d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1611d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1612d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1613d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1614d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1615d68875ebSPyun YongHyeon 	    0,				/* nsegments */
1616d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1617d68875ebSPyun YongHyeon 	    0,				/* flags */
1618d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1619d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_buffer_tag);
1620d68875ebSPyun YongHyeon 	if (error != 0) {
1621d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1622d68875ebSPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
1623d68875ebSPyun YongHyeon 		goto fail;
1624d68875ebSPyun YongHyeon 	}
1625d68875ebSPyun YongHyeon 
1626d68875ebSPyun YongHyeon 	/* Create DMA tag for Tx buffers. */
1627d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1628d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
1629d68875ebSPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1630d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1631d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1632d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1633d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSIZE,		/* maxsize */
1634d68875ebSPyun YongHyeon 	    ALC_MAXTXSEGS,		/* nsegments */
1635d68875ebSPyun YongHyeon 	    ALC_TSO_MAXSEGSIZE,		/* maxsegsize */
1636d68875ebSPyun YongHyeon 	    0,				/* flags */
1637d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1638d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_tx_tag);
1639d68875ebSPyun YongHyeon 	if (error != 0) {
1640d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Tx DMA tag.\n");
1641d68875ebSPyun YongHyeon 		goto fail;
1642d68875ebSPyun YongHyeon 	}
1643d68875ebSPyun YongHyeon 
1644d68875ebSPyun YongHyeon 	/* Create DMA tag for Rx buffers. */
1645d68875ebSPyun YongHyeon 	error = bus_dma_tag_create(
1646d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_buffer_tag, /* parent */
1647d68875ebSPyun YongHyeon 	    ALC_RX_BUF_ALIGN, 0,	/* alignment, boundary */
1648d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
1649d68875ebSPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
1650d68875ebSPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
1651d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsize */
1652d68875ebSPyun YongHyeon 	    1,				/* nsegments */
1653d68875ebSPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
1654d68875ebSPyun YongHyeon 	    0,				/* flags */
1655d68875ebSPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
1656d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_tag);
1657d68875ebSPyun YongHyeon 	if (error != 0) {
1658d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "could not create Rx DMA tag.\n");
1659d68875ebSPyun YongHyeon 		goto fail;
1660d68875ebSPyun YongHyeon 	}
1661d68875ebSPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
1662d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
1663d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
1664d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
1665d68875ebSPyun YongHyeon 		txd->tx_dmamap = NULL;
1666d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_tx_tag, 0,
1667d68875ebSPyun YongHyeon 		    &txd->tx_dmamap);
1668d68875ebSPyun YongHyeon 		if (error != 0) {
1669d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1670d68875ebSPyun YongHyeon 			    "could not create Tx dmamap.\n");
1671d68875ebSPyun YongHyeon 			goto fail;
1672d68875ebSPyun YongHyeon 		}
1673d68875ebSPyun YongHyeon 	}
1674d68875ebSPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
1675d68875ebSPyun YongHyeon 	if ((error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
1676d68875ebSPyun YongHyeon 	    &sc->alc_cdata.alc_rx_sparemap)) != 0) {
1677d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
1678d68875ebSPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
1679d68875ebSPyun YongHyeon 		goto fail;
1680d68875ebSPyun YongHyeon 	}
1681d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
1682d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
1683d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
1684d68875ebSPyun YongHyeon 		rxd->rx_dmamap = NULL;
1685d68875ebSPyun YongHyeon 		error = bus_dmamap_create(sc->alc_cdata.alc_rx_tag, 0,
1686d68875ebSPyun YongHyeon 		    &rxd->rx_dmamap);
1687d68875ebSPyun YongHyeon 		if (error != 0) {
1688d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1689d68875ebSPyun YongHyeon 			    "could not create Rx dmamap.\n");
1690d68875ebSPyun YongHyeon 			goto fail;
1691d68875ebSPyun YongHyeon 		}
1692d68875ebSPyun YongHyeon 	}
1693d68875ebSPyun YongHyeon 
1694d68875ebSPyun YongHyeon fail:
1695d68875ebSPyun YongHyeon 	return (error);
1696d68875ebSPyun YongHyeon }
1697d68875ebSPyun YongHyeon 
1698d68875ebSPyun YongHyeon static void
1699d68875ebSPyun YongHyeon alc_dma_free(struct alc_softc *sc)
1700d68875ebSPyun YongHyeon {
1701d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
1702d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
1703d68875ebSPyun YongHyeon 	int i;
1704d68875ebSPyun YongHyeon 
1705d68875ebSPyun YongHyeon 	/* Tx buffers. */
1706d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_tag != NULL) {
1707d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_TX_RING_CNT; i++) {
1708d68875ebSPyun YongHyeon 			txd = &sc->alc_cdata.alc_txdesc[i];
1709d68875ebSPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
1710d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_tx_tag,
1711d68875ebSPyun YongHyeon 				    txd->tx_dmamap);
1712d68875ebSPyun YongHyeon 				txd->tx_dmamap = NULL;
1713d68875ebSPyun YongHyeon 			}
1714d68875ebSPyun YongHyeon 		}
1715d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_tag);
1716d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_tag = NULL;
1717d68875ebSPyun YongHyeon 	}
1718d68875ebSPyun YongHyeon 	/* Rx buffers */
1719d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rx_tag != NULL) {
1720d68875ebSPyun YongHyeon 		for (i = 0; i < ALC_RX_RING_CNT; i++) {
1721d68875ebSPyun YongHyeon 			rxd = &sc->alc_cdata.alc_rxdesc[i];
1722d68875ebSPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
1723d68875ebSPyun YongHyeon 				bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
1724d68875ebSPyun YongHyeon 				    rxd->rx_dmamap);
1725d68875ebSPyun YongHyeon 				rxd->rx_dmamap = NULL;
1726d68875ebSPyun YongHyeon 			}
1727d68875ebSPyun YongHyeon 		}
1728d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rx_sparemap != NULL) {
1729d68875ebSPyun YongHyeon 			bus_dmamap_destroy(sc->alc_cdata.alc_rx_tag,
1730d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rx_sparemap);
1731d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rx_sparemap = NULL;
1732d68875ebSPyun YongHyeon 		}
1733d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rx_tag);
1734d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_tag = NULL;
1735d68875ebSPyun YongHyeon 	}
1736d68875ebSPyun YongHyeon 	/* Tx descriptor ring. */
1737d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_ring_tag != NULL) {
1738*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_tx_ring_paddr != 0)
1739d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_ring_tag,
1740d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
1741*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_tx_ring != NULL)
1742d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_tx_ring_tag,
1743d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_tx_ring,
1744d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_tx_ring_map);
1745*068d8643SJohn Baldwin 		sc->alc_rdata.alc_tx_ring_paddr = 0;
1746d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_tx_ring = NULL;
1747d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_tx_ring_tag);
1748d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_ring_tag = NULL;
1749d68875ebSPyun YongHyeon 	}
17506ece67d8SKevin Lo 	/* Rx ring. */
17516ece67d8SKevin Lo 	if (sc->alc_cdata.alc_rx_ring_tag != NULL) {
1752*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rx_ring_paddr != 0)
17536ece67d8SKevin Lo 			bus_dmamap_unload(sc->alc_cdata.alc_rx_ring_tag,
17546ece67d8SKevin Lo 			    sc->alc_cdata.alc_rx_ring_map);
1755*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rx_ring != NULL)
17566ece67d8SKevin Lo 			bus_dmamem_free(sc->alc_cdata.alc_rx_ring_tag,
17576ece67d8SKevin Lo 			    sc->alc_rdata.alc_rx_ring,
17586ece67d8SKevin Lo 			    sc->alc_cdata.alc_rx_ring_map);
1759*068d8643SJohn Baldwin 		sc->alc_rdata.alc_rx_ring_paddr = 0;
17606ece67d8SKevin Lo 		sc->alc_rdata.alc_rx_ring = NULL;
17616ece67d8SKevin Lo 		bus_dma_tag_destroy(sc->alc_cdata.alc_rx_ring_tag);
17626ece67d8SKevin Lo 		sc->alc_cdata.alc_rx_ring_tag = NULL;
17636ece67d8SKevin Lo 	}
1764d68875ebSPyun YongHyeon 	/* Rx return ring. */
1765d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rr_ring_tag != NULL) {
1766*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rr_ring_paddr != 0)
1767d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rr_ring_tag,
1768d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
1769*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_rr_ring != NULL)
1770d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_rr_ring_tag,
1771d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_rr_ring,
1772d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rr_ring_map);
1773*068d8643SJohn Baldwin 		sc->alc_rdata.alc_rr_ring_paddr = 0;
1774d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_rr_ring = NULL;
1775d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_rr_ring_tag);
1776d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_ring_tag = NULL;
1777d68875ebSPyun YongHyeon 	}
1778d68875ebSPyun YongHyeon 	/* CMB block */
1779d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_cmb_tag != NULL) {
1780*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_cmb_paddr != 0)
1781d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_cmb_tag,
1782d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
1783*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_cmb != NULL)
1784d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_cmb_tag,
1785d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_cmb,
1786d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_cmb_map);
1787*068d8643SJohn Baldwin 		sc->alc_rdata.alc_cmb_paddr = 0;
1788d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_cmb = NULL;
1789d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_cmb_tag);
1790d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_cmb_tag = NULL;
1791d68875ebSPyun YongHyeon 	}
1792d68875ebSPyun YongHyeon 	/* SMB block */
1793d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_smb_tag != NULL) {
1794*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_smb_paddr != 0)
1795d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_smb_tag,
1796d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
1797*068d8643SJohn Baldwin 		if (sc->alc_rdata.alc_smb != NULL)
1798d68875ebSPyun YongHyeon 			bus_dmamem_free(sc->alc_cdata.alc_smb_tag,
1799d68875ebSPyun YongHyeon 			    sc->alc_rdata.alc_smb,
1800d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_smb_map);
1801*068d8643SJohn Baldwin 		sc->alc_rdata.alc_smb_paddr = 0;
1802d68875ebSPyun YongHyeon 		sc->alc_rdata.alc_smb = NULL;
1803d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_smb_tag);
1804d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_smb_tag = NULL;
1805d68875ebSPyun YongHyeon 	}
1806d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_buffer_tag != NULL) {
1807d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_buffer_tag);
1808d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_buffer_tag = NULL;
1809d68875ebSPyun YongHyeon 	}
1810d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_parent_tag != NULL) {
1811d68875ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->alc_cdata.alc_parent_tag);
1812d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_parent_tag = NULL;
1813d68875ebSPyun YongHyeon 	}
1814d68875ebSPyun YongHyeon }
1815d68875ebSPyun YongHyeon 
1816d68875ebSPyun YongHyeon static int
1817d68875ebSPyun YongHyeon alc_shutdown(device_t dev)
1818d68875ebSPyun YongHyeon {
1819d68875ebSPyun YongHyeon 
1820d68875ebSPyun YongHyeon 	return (alc_suspend(dev));
1821d68875ebSPyun YongHyeon }
1822d68875ebSPyun YongHyeon 
1823d68875ebSPyun YongHyeon /*
1824d68875ebSPyun YongHyeon  * Note, this driver resets the link speed to 10/100Mbps by
1825d68875ebSPyun YongHyeon  * restarting auto-negotiation in suspend/shutdown phase but we
1826d68875ebSPyun YongHyeon  * don't know whether that auto-negotiation would succeed or not
1827d68875ebSPyun YongHyeon  * as driver has no control after powering off/suspend operation.
1828d68875ebSPyun YongHyeon  * If the renegotiation fail WOL may not work. Running at 1Gbps
1829d68875ebSPyun YongHyeon  * will draw more power than 375mA at 3.3V which is specified in
1830d68875ebSPyun YongHyeon  * PCI specification and that would result in complete
1831d68875ebSPyun YongHyeon  * shutdowning power to ethernet controller.
1832d68875ebSPyun YongHyeon  *
1833d68875ebSPyun YongHyeon  * TODO
1834d68875ebSPyun YongHyeon  * Save current negotiated media speed/duplex/flow-control to
1835d68875ebSPyun YongHyeon  * softc and restore the same link again after resuming. PHY
1836d68875ebSPyun YongHyeon  * handling such as power down/resetting to 100Mbps may be better
1837d68875ebSPyun YongHyeon  * handled in suspend method in phy driver.
1838d68875ebSPyun YongHyeon  */
1839d68875ebSPyun YongHyeon static void
1840d68875ebSPyun YongHyeon alc_setlinkspeed(struct alc_softc *sc)
1841d68875ebSPyun YongHyeon {
1842d68875ebSPyun YongHyeon 	struct mii_data *mii;
1843d68875ebSPyun YongHyeon 	int aneg, i;
1844d68875ebSPyun YongHyeon 
1845d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
1846d68875ebSPyun YongHyeon 	mii_pollstat(mii);
1847d68875ebSPyun YongHyeon 	aneg = 0;
1848d68875ebSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
1849d68875ebSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
1850d68875ebSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
1851d68875ebSPyun YongHyeon 		case IFM_10_T:
1852d68875ebSPyun YongHyeon 		case IFM_100_TX:
1853d68875ebSPyun YongHyeon 			return;
1854d68875ebSPyun YongHyeon 		case IFM_1000_T:
1855d68875ebSPyun YongHyeon 			aneg++;
1856d68875ebSPyun YongHyeon 			break;
1857d68875ebSPyun YongHyeon 		default:
1858d68875ebSPyun YongHyeon 			break;
1859d68875ebSPyun YongHyeon 		}
1860d68875ebSPyun YongHyeon 	}
1861d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr, MII_100T2CR, 0);
1862d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
1863d68875ebSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1864d68875ebSPyun YongHyeon 	alc_miibus_writereg(sc->alc_dev, sc->alc_phyaddr,
1865d68875ebSPyun YongHyeon 	    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
1866d68875ebSPyun YongHyeon 	DELAY(1000);
1867d68875ebSPyun YongHyeon 	if (aneg != 0) {
1868d68875ebSPyun YongHyeon 		/*
1869d68875ebSPyun YongHyeon 		 * Poll link state until alc(4) get a 10/100Mbps link.
1870d68875ebSPyun YongHyeon 		 */
1871d68875ebSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1872d68875ebSPyun YongHyeon 			mii_pollstat(mii);
1873d68875ebSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
1874d68875ebSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
1875d68875ebSPyun YongHyeon 				switch (IFM_SUBTYPE(
1876d68875ebSPyun YongHyeon 				    mii->mii_media_active)) {
1877d68875ebSPyun YongHyeon 				case IFM_10_T:
1878d68875ebSPyun YongHyeon 				case IFM_100_TX:
1879d68875ebSPyun YongHyeon 					alc_mac_config(sc);
1880d68875ebSPyun YongHyeon 					return;
1881d68875ebSPyun YongHyeon 				default:
1882d68875ebSPyun YongHyeon 					break;
1883d68875ebSPyun YongHyeon 				}
1884d68875ebSPyun YongHyeon 			}
1885d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
1886d68875ebSPyun YongHyeon 			pause("alclnk", hz);
1887d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
1888d68875ebSPyun YongHyeon 		}
1889d68875ebSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
1890d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
1891d68875ebSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
1892d68875ebSPyun YongHyeon 	}
1893d68875ebSPyun YongHyeon 	/*
1894d68875ebSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
1895d68875ebSPyun YongHyeon 	 * This is the last resort and may/may not work.
1896d68875ebSPyun YongHyeon 	 */
1897d68875ebSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1898d68875ebSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1899d68875ebSPyun YongHyeon 	alc_mac_config(sc);
1900d68875ebSPyun YongHyeon }
1901d68875ebSPyun YongHyeon 
1902d68875ebSPyun YongHyeon static void
1903d68875ebSPyun YongHyeon alc_setwol(struct alc_softc *sc)
1904d68875ebSPyun YongHyeon {
1905d68875ebSPyun YongHyeon 	struct ifnet *ifp;
190647ae892cSPyun YongHyeon 	uint32_t reg, pmcs;
1907d68875ebSPyun YongHyeon 	uint16_t pmstat;
1908d68875ebSPyun YongHyeon 
1909d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
1910d68875ebSPyun YongHyeon 
1911d68875ebSPyun YongHyeon 	alc_disable_l0s_l1(sc);
191247ae892cSPyun YongHyeon 	ifp = sc->alc_ifp;
1913a4d3574cSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) == 0) {
1914d68875ebSPyun YongHyeon 		/* Disable WOL. */
1915d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
1916d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
1917d68875ebSPyun YongHyeon 		reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1918d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
1919d68875ebSPyun YongHyeon 		/* Force PHY power down. */
1920d68875ebSPyun YongHyeon 		alc_phy_down(sc);
192147ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
192247ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS);
1923d68875ebSPyun YongHyeon 		return;
1924d68875ebSPyun YongHyeon 	}
1925d68875ebSPyun YongHyeon 
1926d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
1927d68875ebSPyun YongHyeon 		if ((sc->alc_flags & ALC_FLAG_FASTETHER) == 0)
1928d68875ebSPyun YongHyeon 			alc_setlinkspeed(sc);
192947ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
193047ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) & ~MASTER_CLK_SEL_DIS);
1931d68875ebSPyun YongHyeon 	}
1932d68875ebSPyun YongHyeon 
1933d68875ebSPyun YongHyeon 	pmcs = 0;
1934d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
1935d68875ebSPyun YongHyeon 		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
1936d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, pmcs);
1937d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
1938d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI |
1939d68875ebSPyun YongHyeon 	    MAC_CFG_BCAST);
1940d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
1941d68875ebSPyun YongHyeon 		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
1942d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1943d68875ebSPyun YongHyeon 		reg |= MAC_CFG_RX_ENB;
1944d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
1945d68875ebSPyun YongHyeon 
1946d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_PCIE_PHYMISC);
1947d68875ebSPyun YongHyeon 	reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1948d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PCIE_PHYMISC, reg);
1949d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
1950d68875ebSPyun YongHyeon 		/* WOL disabled, PHY power down. */
1951d68875ebSPyun YongHyeon 		alc_phy_down(sc);
195247ae892cSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MASTER_CFG,
195347ae892cSPyun YongHyeon 		    CSR_READ_4(sc, ALC_MASTER_CFG) | MASTER_CLK_SEL_DIS);
1954d68875ebSPyun YongHyeon 	}
1955d68875ebSPyun YongHyeon 	/* Request PME. */
1956a4d3574cSPyun YongHyeon 	pmstat = pci_read_config(sc->alc_dev,
1957a4d3574cSPyun YongHyeon 	    sc->alc_pmcap + PCIR_POWER_STATUS, 2);
1958d68875ebSPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
1959d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1960d68875ebSPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1961a4d3574cSPyun YongHyeon 	pci_write_config(sc->alc_dev,
1962a4d3574cSPyun YongHyeon 	    sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2);
1963d68875ebSPyun YongHyeon }
1964d68875ebSPyun YongHyeon 
1965d68875ebSPyun YongHyeon static int
1966d68875ebSPyun YongHyeon alc_suspend(device_t dev)
1967d68875ebSPyun YongHyeon {
1968d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1969d68875ebSPyun YongHyeon 
1970d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1971d68875ebSPyun YongHyeon 
1972d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
1973d68875ebSPyun YongHyeon 	alc_stop(sc);
1974d68875ebSPyun YongHyeon 	alc_setwol(sc);
1975d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
1976d68875ebSPyun YongHyeon 
1977d68875ebSPyun YongHyeon 	return (0);
1978d68875ebSPyun YongHyeon }
1979d68875ebSPyun YongHyeon 
1980d68875ebSPyun YongHyeon static int
1981d68875ebSPyun YongHyeon alc_resume(device_t dev)
1982d68875ebSPyun YongHyeon {
1983d68875ebSPyun YongHyeon 	struct alc_softc *sc;
1984d68875ebSPyun YongHyeon 	struct ifnet *ifp;
1985d68875ebSPyun YongHyeon 	uint16_t pmstat;
1986d68875ebSPyun YongHyeon 
1987d68875ebSPyun YongHyeon 	sc = device_get_softc(dev);
1988d68875ebSPyun YongHyeon 
1989d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
1990a4d3574cSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_PM) != 0) {
1991d68875ebSPyun YongHyeon 		/* Disable PME and clear PME status. */
1992d68875ebSPyun YongHyeon 		pmstat = pci_read_config(sc->alc_dev,
1993a4d3574cSPyun YongHyeon 		    sc->alc_pmcap + PCIR_POWER_STATUS, 2);
1994d68875ebSPyun YongHyeon 		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
1995d68875ebSPyun YongHyeon 			pmstat &= ~PCIM_PSTAT_PMEENABLE;
1996d68875ebSPyun YongHyeon 			pci_write_config(sc->alc_dev,
1997a4d3574cSPyun YongHyeon 			    sc->alc_pmcap + PCIR_POWER_STATUS, pmstat, 2);
1998d68875ebSPyun YongHyeon 		}
1999d68875ebSPyun YongHyeon 	}
2000d68875ebSPyun YongHyeon 	/* Reset PHY. */
2001d68875ebSPyun YongHyeon 	alc_phy_reset(sc);
2002d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2003d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0) {
2004d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2005d68875ebSPyun YongHyeon 		alc_init_locked(sc);
2006d68875ebSPyun YongHyeon 	}
2007d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
2008d68875ebSPyun YongHyeon 
2009d68875ebSPyun YongHyeon 	return (0);
2010d68875ebSPyun YongHyeon }
2011d68875ebSPyun YongHyeon 
2012d68875ebSPyun YongHyeon static int
2013d68875ebSPyun YongHyeon alc_encap(struct alc_softc *sc, struct mbuf **m_head)
2014d68875ebSPyun YongHyeon {
2015d68875ebSPyun YongHyeon 	struct alc_txdesc *txd, *txd_last;
2016d68875ebSPyun YongHyeon 	struct tx_desc *desc;
2017d68875ebSPyun YongHyeon 	struct mbuf *m;
2018d68875ebSPyun YongHyeon 	struct ip *ip;
2019d68875ebSPyun YongHyeon 	struct tcphdr *tcp;
2020d68875ebSPyun YongHyeon 	bus_dma_segment_t txsegs[ALC_MAXTXSEGS];
2021d68875ebSPyun YongHyeon 	bus_dmamap_t map;
2022cb2f3e7fSPyun YongHyeon 	uint32_t cflags, hdrlen, ip_off, poff, vtag;
2023d68875ebSPyun YongHyeon 	int error, idx, nsegs, prod;
2024d68875ebSPyun YongHyeon 
2025d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2026d68875ebSPyun YongHyeon 
2027d68875ebSPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
2028d68875ebSPyun YongHyeon 
2029d68875ebSPyun YongHyeon 	m = *m_head;
2030d68875ebSPyun YongHyeon 	ip = NULL;
2031d68875ebSPyun YongHyeon 	tcp = NULL;
2032cb2f3e7fSPyun YongHyeon 	ip_off = poff = 0;
2033d68875ebSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (ALC_CSUM_FEATURES | CSUM_TSO)) != 0) {
2034d68875ebSPyun YongHyeon 		/*
20352f70cceaSPyun YongHyeon 		 * AR813x/AR815x requires offset of TCP/UDP header in its
2036d68875ebSPyun YongHyeon 		 * Tx descriptor to perform Tx checksum offloading. TSO
2037d68875ebSPyun YongHyeon 		 * also requires TCP header offset and modification of
2038d68875ebSPyun YongHyeon 		 * IP/TCP header. This kind of operation takes many CPU
2039d68875ebSPyun YongHyeon 		 * cycles on FreeBSD so fast host CPU is required to get
2040d68875ebSPyun YongHyeon 		 * smooth TSO performance.
2041d68875ebSPyun YongHyeon 		 */
2042cb2f3e7fSPyun YongHyeon 		struct ether_header *eh;
2043d68875ebSPyun YongHyeon 
2044d68875ebSPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
2045d68875ebSPyun YongHyeon 			/* Get a writable copy. */
2046c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
2047d68875ebSPyun YongHyeon 			/* Release original mbufs. */
2048d68875ebSPyun YongHyeon 			m_freem(*m_head);
2049d68875ebSPyun YongHyeon 			if (m == NULL) {
2050d68875ebSPyun YongHyeon 				*m_head = NULL;
2051d68875ebSPyun YongHyeon 				return (ENOBUFS);
2052d68875ebSPyun YongHyeon 			}
2053d68875ebSPyun YongHyeon 			*m_head = m;
2054d68875ebSPyun YongHyeon 		}
2055d68875ebSPyun YongHyeon 
2056cb2f3e7fSPyun YongHyeon 		ip_off = sizeof(struct ether_header);
2057cb2f3e7fSPyun YongHyeon 		m = m_pullup(m, ip_off);
2058d68875ebSPyun YongHyeon 		if (m == NULL) {
2059d68875ebSPyun YongHyeon 			*m_head = NULL;
2060d68875ebSPyun YongHyeon 			return (ENOBUFS);
2061d68875ebSPyun YongHyeon 		}
2062cb2f3e7fSPyun YongHyeon 		eh = mtod(m, struct ether_header *);
2063cb2f3e7fSPyun YongHyeon 		/*
2064cb2f3e7fSPyun YongHyeon 		 * Check if hardware VLAN insertion is off.
2065cb2f3e7fSPyun YongHyeon 		 * Additional check for LLC/SNAP frame?
2066cb2f3e7fSPyun YongHyeon 		 */
2067cb2f3e7fSPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
2068cb2f3e7fSPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
2069cb2f3e7fSPyun YongHyeon 			m = m_pullup(m, ip_off);
2070cb2f3e7fSPyun YongHyeon 			if (m == NULL) {
2071cb2f3e7fSPyun YongHyeon 				*m_head = NULL;
2072cb2f3e7fSPyun YongHyeon 				return (ENOBUFS);
2073cb2f3e7fSPyun YongHyeon 			}
2074cb2f3e7fSPyun YongHyeon 		}
2075cb2f3e7fSPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
2076cb2f3e7fSPyun YongHyeon 		if (m == NULL) {
2077cb2f3e7fSPyun YongHyeon 			*m_head = NULL;
2078cb2f3e7fSPyun YongHyeon 			return (ENOBUFS);
2079cb2f3e7fSPyun YongHyeon 		}
2080cb2f3e7fSPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
2081cb2f3e7fSPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
2082d68875ebSPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2083d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + sizeof(struct tcphdr));
2084d68875ebSPyun YongHyeon 			if (m == NULL) {
2085d68875ebSPyun YongHyeon 				*m_head = NULL;
2086d68875ebSPyun YongHyeon 				return (ENOBUFS);
2087d68875ebSPyun YongHyeon 			}
2088d68875ebSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
2089d68875ebSPyun YongHyeon 			m = m_pullup(m, poff + (tcp->th_off << 2));
2090d68875ebSPyun YongHyeon 			if (m == NULL) {
2091d68875ebSPyun YongHyeon 				*m_head = NULL;
2092d68875ebSPyun YongHyeon 				return (ENOBUFS);
2093d68875ebSPyun YongHyeon 			}
2094d68875ebSPyun YongHyeon 			/*
2095d68875ebSPyun YongHyeon 			 * Due to strict adherence of Microsoft NDIS
2096d68875ebSPyun YongHyeon 			 * Large Send specification, hardware expects
2097d68875ebSPyun YongHyeon 			 * a pseudo TCP checksum inserted by upper
2098d68875ebSPyun YongHyeon 			 * stack. Unfortunately the pseudo TCP
2099d68875ebSPyun YongHyeon 			 * checksum that NDIS refers to does not include
2100d68875ebSPyun YongHyeon 			 * TCP payload length so driver should recompute
2101d68875ebSPyun YongHyeon 			 * the pseudo checksum here. Hopefully this
2102d68875ebSPyun YongHyeon 			 * wouldn't be much burden on modern CPUs.
2103d68875ebSPyun YongHyeon 			 *
2104d68875ebSPyun YongHyeon 			 * Reset IP checksum and recompute TCP pseudo
2105d68875ebSPyun YongHyeon 			 * checksum as NDIS specification said.
2106d68875ebSPyun YongHyeon 			 */
210796486faaSPyun YongHyeon 			ip = (struct ip *)(mtod(m, char *) + ip_off);
210896486faaSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
2109d68875ebSPyun YongHyeon 			ip->ip_sum = 0;
2110d68875ebSPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
2111d68875ebSPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
2112d68875ebSPyun YongHyeon 		}
2113d68875ebSPyun YongHyeon 		*m_head = m;
2114d68875ebSPyun YongHyeon 	}
2115d68875ebSPyun YongHyeon 
2116d68875ebSPyun YongHyeon 	prod = sc->alc_cdata.alc_tx_prod;
2117d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
2118d68875ebSPyun YongHyeon 	txd_last = txd;
2119d68875ebSPyun YongHyeon 	map = txd->tx_dmamap;
2120d68875ebSPyun YongHyeon 
2121d68875ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
2122d68875ebSPyun YongHyeon 	    *m_head, txsegs, &nsegs, 0);
2123d68875ebSPyun YongHyeon 	if (error == EFBIG) {
2124c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, ALC_MAXTXSEGS);
2125d68875ebSPyun YongHyeon 		if (m == NULL) {
2126d68875ebSPyun YongHyeon 			m_freem(*m_head);
2127d68875ebSPyun YongHyeon 			*m_head = NULL;
2128d68875ebSPyun YongHyeon 			return (ENOMEM);
2129d68875ebSPyun YongHyeon 		}
2130d68875ebSPyun YongHyeon 		*m_head = m;
2131d68875ebSPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_tx_tag, map,
2132d68875ebSPyun YongHyeon 		    *m_head, txsegs, &nsegs, 0);
2133d68875ebSPyun YongHyeon 		if (error != 0) {
2134d68875ebSPyun YongHyeon 			m_freem(*m_head);
2135d68875ebSPyun YongHyeon 			*m_head = NULL;
2136d68875ebSPyun YongHyeon 			return (error);
2137d68875ebSPyun YongHyeon 		}
2138d68875ebSPyun YongHyeon 	} else if (error != 0)
2139d68875ebSPyun YongHyeon 		return (error);
2140d68875ebSPyun YongHyeon 	if (nsegs == 0) {
2141d68875ebSPyun YongHyeon 		m_freem(*m_head);
2142d68875ebSPyun YongHyeon 		*m_head = NULL;
2143d68875ebSPyun YongHyeon 		return (EIO);
2144d68875ebSPyun YongHyeon 	}
2145d68875ebSPyun YongHyeon 
2146d68875ebSPyun YongHyeon 	/* Check descriptor overrun. */
2147d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt + nsegs >= ALC_TX_RING_CNT - 3) {
2148d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_tx_tag, map);
2149d68875ebSPyun YongHyeon 		return (ENOBUFS);
2150d68875ebSPyun YongHyeon 	}
2151d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_tag, map, BUS_DMASYNC_PREWRITE);
2152d68875ebSPyun YongHyeon 
2153d68875ebSPyun YongHyeon 	m = *m_head;
2154d68875ebSPyun YongHyeon 	cflags = TD_ETHERNET;
2155d68875ebSPyun YongHyeon 	vtag = 0;
2156d68875ebSPyun YongHyeon 	desc = NULL;
2157d68875ebSPyun YongHyeon 	idx = 0;
2158d68875ebSPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
2159d68875ebSPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
2160d68875ebSPyun YongHyeon 		vtag = htons(m->m_pkthdr.ether_vtag);
2161d68875ebSPyun YongHyeon 		vtag = (vtag << TD_VLAN_SHIFT) & TD_VLAN_MASK;
2162d68875ebSPyun YongHyeon 		cflags |= TD_INS_VLAN_TAG;
2163d68875ebSPyun YongHyeon 	}
21646da6d0a9SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2165d68875ebSPyun YongHyeon 		/* Request TSO and set MSS. */
2166d68875ebSPyun YongHyeon 		cflags |= TD_TSO | TD_TSO_DESCV1;
2167d68875ebSPyun YongHyeon 		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << TD_MSS_SHIFT) &
2168d68875ebSPyun YongHyeon 		    TD_MSS_MASK;
2169d68875ebSPyun YongHyeon 		/* Set TCP header offset. */
2170d68875ebSPyun YongHyeon 		cflags |= (poff << TD_TCPHDR_OFFSET_SHIFT) &
2171d68875ebSPyun YongHyeon 		    TD_TCPHDR_OFFSET_MASK;
2172d68875ebSPyun YongHyeon 		/*
21732f70cceaSPyun YongHyeon 		 * AR813x/AR815x requires the first buffer should
2174d68875ebSPyun YongHyeon 		 * only hold IP/TCP header data. Payload should
2175d68875ebSPyun YongHyeon 		 * be handled in other descriptors.
2176d68875ebSPyun YongHyeon 		 */
2177d68875ebSPyun YongHyeon 		hdrlen = poff + (tcp->th_off << 2);
2178d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
2179d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(hdrlen | vtag));
2180d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
2181d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[0].ds_addr);
2182d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
2183d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2184d68875ebSPyun YongHyeon 		if (m->m_len - hdrlen > 0) {
2185d68875ebSPyun YongHyeon 			/* Handle remaining payload of the first fragment. */
2186d68875ebSPyun YongHyeon 			desc = &sc->alc_rdata.alc_tx_ring[prod];
2187d68875ebSPyun YongHyeon 			desc->len = htole32(TX_BYTES((m->m_len - hdrlen) |
2188d68875ebSPyun YongHyeon 			    vtag));
2189d68875ebSPyun YongHyeon 			desc->flags = htole32(cflags);
2190d68875ebSPyun YongHyeon 			desc->addr = htole64(txsegs[0].ds_addr + hdrlen);
2191d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_tx_cnt++;
2192d68875ebSPyun YongHyeon 			ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2193d68875ebSPyun YongHyeon 		}
2194d68875ebSPyun YongHyeon 		/* Handle remaining fragments. */
2195d68875ebSPyun YongHyeon 		idx = 1;
21966da6d0a9SPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & ALC_CSUM_FEATURES) != 0) {
21976da6d0a9SPyun YongHyeon 		/* Configure Tx checksum offload. */
21986da6d0a9SPyun YongHyeon #ifdef ALC_USE_CUSTOM_CSUM
21996da6d0a9SPyun YongHyeon 		cflags |= TD_CUSTOM_CSUM;
22006da6d0a9SPyun YongHyeon 		/* Set checksum start offset. */
22016da6d0a9SPyun YongHyeon 		cflags |= ((poff >> 1) << TD_PLOAD_OFFSET_SHIFT) &
22026da6d0a9SPyun YongHyeon 		    TD_PLOAD_OFFSET_MASK;
22036da6d0a9SPyun YongHyeon 		/* Set checksum insertion position of TCP/UDP. */
22046da6d0a9SPyun YongHyeon 		cflags |= (((poff + m->m_pkthdr.csum_data) >> 1) <<
22056da6d0a9SPyun YongHyeon 		    TD_CUSTOM_CSUM_OFFSET_SHIFT) & TD_CUSTOM_CSUM_OFFSET_MASK;
22066da6d0a9SPyun YongHyeon #else
22076da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_IP) != 0)
22086da6d0a9SPyun YongHyeon 			cflags |= TD_IPCSUM;
22096da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
22106da6d0a9SPyun YongHyeon 			cflags |= TD_TCPCSUM;
22116da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
22126da6d0a9SPyun YongHyeon 			cflags |= TD_UDPCSUM;
22136da6d0a9SPyun YongHyeon 		/* Set TCP/UDP header offset. */
22146da6d0a9SPyun YongHyeon 		cflags |= (poff << TD_L4HDR_OFFSET_SHIFT) &
22156da6d0a9SPyun YongHyeon 		    TD_L4HDR_OFFSET_MASK;
22166da6d0a9SPyun YongHyeon #endif
2217d68875ebSPyun YongHyeon 	}
2218d68875ebSPyun YongHyeon 	for (; idx < nsegs; idx++) {
2219d68875ebSPyun YongHyeon 		desc = &sc->alc_rdata.alc_tx_ring[prod];
2220d68875ebSPyun YongHyeon 		desc->len = htole32(TX_BYTES(txsegs[idx].ds_len) | vtag);
2221d68875ebSPyun YongHyeon 		desc->flags = htole32(cflags);
2222d68875ebSPyun YongHyeon 		desc->addr = htole64(txsegs[idx].ds_addr);
2223d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt++;
2224d68875ebSPyun YongHyeon 		ALC_DESC_INC(prod, ALC_TX_RING_CNT);
2225d68875ebSPyun YongHyeon 	}
2226d68875ebSPyun YongHyeon 	/* Update producer index. */
2227d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = prod;
2228d68875ebSPyun YongHyeon 
2229d68875ebSPyun YongHyeon 	/* Finally set EOP on the last descriptor. */
2230d68875ebSPyun YongHyeon 	prod = (prod + ALC_TX_RING_CNT - 1) % ALC_TX_RING_CNT;
2231d68875ebSPyun YongHyeon 	desc = &sc->alc_rdata.alc_tx_ring[prod];
2232d68875ebSPyun YongHyeon 	desc->flags |= htole32(TD_EOP);
2233d68875ebSPyun YongHyeon 
2234d68875ebSPyun YongHyeon 	/* Swap dmamap of the first and the last. */
2235d68875ebSPyun YongHyeon 	txd = &sc->alc_cdata.alc_txdesc[prod];
2236d68875ebSPyun YongHyeon 	map = txd_last->tx_dmamap;
2237d68875ebSPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
2238d68875ebSPyun YongHyeon 	txd->tx_dmamap = map;
2239d68875ebSPyun YongHyeon 	txd->tx_m = m;
2240d68875ebSPyun YongHyeon 
2241d68875ebSPyun YongHyeon 	return (0);
2242d68875ebSPyun YongHyeon }
2243d68875ebSPyun YongHyeon 
2244d68875ebSPyun YongHyeon static void
224532341ad6SJohn Baldwin alc_start(struct ifnet *ifp)
2246d68875ebSPyun YongHyeon {
224732341ad6SJohn Baldwin 	struct alc_softc *sc;
2248d68875ebSPyun YongHyeon 
224932341ad6SJohn Baldwin 	sc = ifp->if_softc;
225032341ad6SJohn Baldwin 	ALC_LOCK(sc);
225132341ad6SJohn Baldwin 	alc_start_locked(ifp);
225232341ad6SJohn Baldwin 	ALC_UNLOCK(sc);
2253d68875ebSPyun YongHyeon }
2254d68875ebSPyun YongHyeon 
2255d68875ebSPyun YongHyeon static void
225632341ad6SJohn Baldwin alc_start_locked(struct ifnet *ifp)
2257d68875ebSPyun YongHyeon {
2258d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2259d68875ebSPyun YongHyeon 	struct mbuf *m_head;
2260d68875ebSPyun YongHyeon 	int enq;
2261d68875ebSPyun YongHyeon 
2262d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
2263d68875ebSPyun YongHyeon 
226432341ad6SJohn Baldwin 	ALC_LOCK_ASSERT(sc);
2265d68875ebSPyun YongHyeon 
2266d68875ebSPyun YongHyeon 	/* Reclaim transmitted frames. */
2267d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt >= ALC_TX_DESC_HIWAT)
2268d68875ebSPyun YongHyeon 		alc_txeof(sc);
2269d68875ebSPyun YongHyeon 
2270d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
227132341ad6SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->alc_flags & ALC_FLAG_LINK) == 0)
2272d68875ebSPyun YongHyeon 		return;
2273d68875ebSPyun YongHyeon 
2274d68875ebSPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
2275d68875ebSPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2276d68875ebSPyun YongHyeon 		if (m_head == NULL)
2277d68875ebSPyun YongHyeon 			break;
2278d68875ebSPyun YongHyeon 		/*
2279d68875ebSPyun YongHyeon 		 * Pack the data into the transmit ring. If we
2280d68875ebSPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
2281d68875ebSPyun YongHyeon 		 * for the NIC to drain the ring.
2282d68875ebSPyun YongHyeon 		 */
2283d68875ebSPyun YongHyeon 		if (alc_encap(sc, &m_head)) {
2284d68875ebSPyun YongHyeon 			if (m_head == NULL)
2285d68875ebSPyun YongHyeon 				break;
2286d68875ebSPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
2287d68875ebSPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2288d68875ebSPyun YongHyeon 			break;
2289d68875ebSPyun YongHyeon 		}
2290d68875ebSPyun YongHyeon 
2291d68875ebSPyun YongHyeon 		enq++;
2292d68875ebSPyun YongHyeon 		/*
2293d68875ebSPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
2294d68875ebSPyun YongHyeon 		 * to him.
2295d68875ebSPyun YongHyeon 		 */
2296d68875ebSPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
2297d68875ebSPyun YongHyeon 	}
2298d68875ebSPyun YongHyeon 
2299d68875ebSPyun YongHyeon 	if (enq > 0) {
2300d68875ebSPyun YongHyeon 		/* Sync descriptors. */
2301d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
2302d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
2303d68875ebSPyun YongHyeon 		/* Kick. Assume we're using normal Tx priority queue. */
2304d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MBOX_TD_PROD_IDX,
2305d68875ebSPyun YongHyeon 		    (sc->alc_cdata.alc_tx_prod <<
2306d68875ebSPyun YongHyeon 		    MBOX_TD_PROD_LO_IDX_SHIFT) &
2307d68875ebSPyun YongHyeon 		    MBOX_TD_PROD_LO_IDX_MASK);
2308d68875ebSPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
2309d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = ALC_TX_TIMEOUT;
2310d68875ebSPyun YongHyeon 	}
2311d68875ebSPyun YongHyeon }
2312d68875ebSPyun YongHyeon 
2313d68875ebSPyun YongHyeon static void
2314d68875ebSPyun YongHyeon alc_watchdog(struct alc_softc *sc)
2315d68875ebSPyun YongHyeon {
2316d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2317d68875ebSPyun YongHyeon 
2318d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2319d68875ebSPyun YongHyeon 
2320d68875ebSPyun YongHyeon 	if (sc->alc_watchdog_timer == 0 || --sc->alc_watchdog_timer)
2321d68875ebSPyun YongHyeon 		return;
2322d68875ebSPyun YongHyeon 
2323d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2324d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_LINK) == 0) {
2325d68875ebSPyun YongHyeon 		if_printf(sc->alc_ifp, "watchdog timeout (lost link)\n");
2326d68875ebSPyun YongHyeon 		ifp->if_oerrors++;
2327d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2328d68875ebSPyun YongHyeon 		alc_init_locked(sc);
2329d68875ebSPyun YongHyeon 		return;
2330d68875ebSPyun YongHyeon 	}
2331d68875ebSPyun YongHyeon 	if_printf(sc->alc_ifp, "watchdog timeout -- resetting\n");
2332d68875ebSPyun YongHyeon 	ifp->if_oerrors++;
2333d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2334d68875ebSPyun YongHyeon 	alc_init_locked(sc);
2335d68875ebSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
233632341ad6SJohn Baldwin 		alc_start_locked(ifp);
2337d68875ebSPyun YongHyeon }
2338d68875ebSPyun YongHyeon 
2339d68875ebSPyun YongHyeon static int
2340d68875ebSPyun YongHyeon alc_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
2341d68875ebSPyun YongHyeon {
2342d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2343d68875ebSPyun YongHyeon 	struct ifreq *ifr;
2344d68875ebSPyun YongHyeon 	struct mii_data *mii;
2345d68875ebSPyun YongHyeon 	int error, mask;
2346d68875ebSPyun YongHyeon 
2347d68875ebSPyun YongHyeon 	sc = ifp->if_softc;
2348d68875ebSPyun YongHyeon 	ifr = (struct ifreq *)data;
2349d68875ebSPyun YongHyeon 	error = 0;
2350d68875ebSPyun YongHyeon 	switch (cmd) {
2351d68875ebSPyun YongHyeon 	case SIOCSIFMTU:
23522f70cceaSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
23532f70cceaSPyun YongHyeon 		    ifr->ifr_mtu > (sc->alc_ident->max_framelen -
23542f70cceaSPyun YongHyeon 		    sizeof(struct ether_vlan_header) - ETHER_CRC_LEN) ||
2355d68875ebSPyun YongHyeon 		    ((sc->alc_flags & ALC_FLAG_JUMBO) == 0 &&
2356d68875ebSPyun YongHyeon 		    ifr->ifr_mtu > ETHERMTU))
2357d68875ebSPyun YongHyeon 			error = EINVAL;
2358d68875ebSPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
2359d68875ebSPyun YongHyeon 			ALC_LOCK(sc);
2360d68875ebSPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
23612f70cceaSPyun YongHyeon 			/* AR813x/AR815x has 13 bits MSS field. */
2362d68875ebSPyun YongHyeon 			if (ifp->if_mtu > ALC_TSO_MTU &&
2363d68875ebSPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
2364d68875ebSPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
2365d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2366e67344a3SPyun YongHyeon 				VLAN_CAPABILITIES(ifp);
2367d68875ebSPyun YongHyeon 			}
2368d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
2369d68875ebSPyun YongHyeon 		}
2370d68875ebSPyun YongHyeon 		break;
2371d68875ebSPyun YongHyeon 	case SIOCSIFFLAGS:
2372d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2373d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
2374d68875ebSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2375d68875ebSPyun YongHyeon 			    ((ifp->if_flags ^ sc->alc_if_flags) &
2376d68875ebSPyun YongHyeon 			    (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2377d68875ebSPyun YongHyeon 				alc_rxfilter(sc);
23783b33d630SJohn Baldwin 			else
2379d68875ebSPyun YongHyeon 				alc_init_locked(sc);
2380d68875ebSPyun YongHyeon 		} else if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2381d68875ebSPyun YongHyeon 			alc_stop(sc);
2382d68875ebSPyun YongHyeon 		sc->alc_if_flags = ifp->if_flags;
2383d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2384d68875ebSPyun YongHyeon 		break;
2385d68875ebSPyun YongHyeon 	case SIOCADDMULTI:
2386d68875ebSPyun YongHyeon 	case SIOCDELMULTI:
2387d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2388d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2389d68875ebSPyun YongHyeon 			alc_rxfilter(sc);
2390d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2391d68875ebSPyun YongHyeon 		break;
2392d68875ebSPyun YongHyeon 	case SIOCSIFMEDIA:
2393d68875ebSPyun YongHyeon 	case SIOCGIFMEDIA:
2394d68875ebSPyun YongHyeon 		mii = device_get_softc(sc->alc_miibus);
2395d68875ebSPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2396d68875ebSPyun YongHyeon 		break;
2397d68875ebSPyun YongHyeon 	case SIOCSIFCAP:
2398d68875ebSPyun YongHyeon 		ALC_LOCK(sc);
2399d68875ebSPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2400d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
2401d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
2402d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
2403d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
2404d68875ebSPyun YongHyeon 				ifp->if_hwassist |= ALC_CSUM_FEATURES;
2405d68875ebSPyun YongHyeon 			else
2406d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~ALC_CSUM_FEATURES;
2407d68875ebSPyun YongHyeon 		}
2408d68875ebSPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
2409d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
2410d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
2411d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0) {
24122f70cceaSPyun YongHyeon 				/* AR813x/AR815x has 13 bits MSS field. */
2413d68875ebSPyun YongHyeon 				if (ifp->if_mtu > ALC_TSO_MTU) {
2414d68875ebSPyun YongHyeon 					ifp->if_capenable &= ~IFCAP_TSO4;
2415d68875ebSPyun YongHyeon 					ifp->if_hwassist &= ~CSUM_TSO;
2416d68875ebSPyun YongHyeon 				} else
2417d68875ebSPyun YongHyeon 					ifp->if_hwassist |= CSUM_TSO;
2418d68875ebSPyun YongHyeon 			} else
2419d68875ebSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2420d68875ebSPyun YongHyeon 		}
2421d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
2422d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
2423d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
2424d68875ebSPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2425d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
2426d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2427d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2428d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
2429d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2430d68875ebSPyun YongHyeon 			alc_rxvlan(sc);
2431d68875ebSPyun YongHyeon 		}
2432d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2433d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2434d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
2435d68875ebSPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
2436d68875ebSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
2437d68875ebSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2438d68875ebSPyun YongHyeon 		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
2439d68875ebSPyun YongHyeon 			ifp->if_capenable &=
2440d68875ebSPyun YongHyeon 			    ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM);
2441d68875ebSPyun YongHyeon 		ALC_UNLOCK(sc);
2442d68875ebSPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
2443d68875ebSPyun YongHyeon 		break;
2444d68875ebSPyun YongHyeon 	default:
2445d68875ebSPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
2446d68875ebSPyun YongHyeon 		break;
2447d68875ebSPyun YongHyeon 	}
2448d68875ebSPyun YongHyeon 
2449d68875ebSPyun YongHyeon 	return (error);
2450d68875ebSPyun YongHyeon }
2451d68875ebSPyun YongHyeon 
2452d68875ebSPyun YongHyeon static void
2453d68875ebSPyun YongHyeon alc_mac_config(struct alc_softc *sc)
2454d68875ebSPyun YongHyeon {
2455d68875ebSPyun YongHyeon 	struct mii_data *mii;
2456d68875ebSPyun YongHyeon 	uint32_t reg;
2457d68875ebSPyun YongHyeon 
2458d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2459d68875ebSPyun YongHyeon 
2460d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
2461d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
2462d68875ebSPyun YongHyeon 	reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC |
2463d68875ebSPyun YongHyeon 	    MAC_CFG_SPEED_MASK);
24642f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
24652f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
24662f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
24672f70cceaSPyun YongHyeon 		reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW;
2468d68875ebSPyun YongHyeon 	/* Reprogram MAC with resolved speed/duplex. */
2469d68875ebSPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2470d68875ebSPyun YongHyeon 	case IFM_10_T:
2471d68875ebSPyun YongHyeon 	case IFM_100_TX:
2472d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
2473d68875ebSPyun YongHyeon 		break;
2474d68875ebSPyun YongHyeon 	case IFM_1000_T:
2475d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
2476d68875ebSPyun YongHyeon 		break;
2477d68875ebSPyun YongHyeon 	}
2478d68875ebSPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2479d68875ebSPyun YongHyeon 		reg |= MAC_CFG_FULL_DUPLEX;
2480d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2481d68875ebSPyun YongHyeon 			reg |= MAC_CFG_TX_FC;
2482d68875ebSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2483d68875ebSPyun YongHyeon 			reg |= MAC_CFG_RX_FC;
2484d68875ebSPyun YongHyeon 	}
2485d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
2486d68875ebSPyun YongHyeon }
2487d68875ebSPyun YongHyeon 
2488d68875ebSPyun YongHyeon static void
2489d68875ebSPyun YongHyeon alc_stats_clear(struct alc_softc *sc)
2490d68875ebSPyun YongHyeon {
2491d68875ebSPyun YongHyeon 	struct smb sb, *smb;
2492d68875ebSPyun YongHyeon 	uint32_t *reg;
2493d68875ebSPyun YongHyeon 	int i;
2494d68875ebSPyun YongHyeon 
2495d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2496d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2497d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2498d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2499d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
2500d68875ebSPyun YongHyeon 		/* Update done, clear. */
2501d68875ebSPyun YongHyeon 		smb->updated = 0;
2502d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2503d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2504d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2505d68875ebSPyun YongHyeon 	} else {
2506d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
2507d68875ebSPyun YongHyeon 		    reg++) {
2508d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
2509d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2510d68875ebSPyun YongHyeon 		}
2511d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
2512d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
2513d68875ebSPyun YongHyeon 		    reg++) {
2514d68875ebSPyun YongHyeon 			CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
2515d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2516d68875ebSPyun YongHyeon 		}
2517d68875ebSPyun YongHyeon 	}
2518d68875ebSPyun YongHyeon }
2519d68875ebSPyun YongHyeon 
2520d68875ebSPyun YongHyeon static void
2521d68875ebSPyun YongHyeon alc_stats_update(struct alc_softc *sc)
2522d68875ebSPyun YongHyeon {
2523d68875ebSPyun YongHyeon 	struct alc_hw_stats *stat;
2524d68875ebSPyun YongHyeon 	struct smb sb, *smb;
2525d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2526d68875ebSPyun YongHyeon 	uint32_t *reg;
2527d68875ebSPyun YongHyeon 	int i;
2528d68875ebSPyun YongHyeon 
2529d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2530d68875ebSPyun YongHyeon 
2531d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2532d68875ebSPyun YongHyeon 	stat = &sc->alc_stats;
2533d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2534d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2535d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2536d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2537d68875ebSPyun YongHyeon 		smb = sc->alc_rdata.alc_smb;
2538d68875ebSPyun YongHyeon 		if (smb->updated == 0)
2539d68875ebSPyun YongHyeon 			return;
2540d68875ebSPyun YongHyeon 	} else {
2541d68875ebSPyun YongHyeon 		smb = &sb;
2542d68875ebSPyun YongHyeon 		/* Read Rx statistics. */
2543d68875ebSPyun YongHyeon 		for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered;
2544d68875ebSPyun YongHyeon 		    reg++) {
2545d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_RX_MIB_BASE + i);
2546d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2547d68875ebSPyun YongHyeon 		}
2548d68875ebSPyun YongHyeon 		/* Read Tx statistics. */
2549d68875ebSPyun YongHyeon 		for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes;
2550d68875ebSPyun YongHyeon 		    reg++) {
2551d68875ebSPyun YongHyeon 			*reg = CSR_READ_4(sc, ALC_TX_MIB_BASE + i);
2552d68875ebSPyun YongHyeon 			i += sizeof(uint32_t);
2553d68875ebSPyun YongHyeon 		}
2554d68875ebSPyun YongHyeon 	}
2555d68875ebSPyun YongHyeon 
2556d68875ebSPyun YongHyeon 	/* Rx stats. */
2557d68875ebSPyun YongHyeon 	stat->rx_frames += smb->rx_frames;
2558d68875ebSPyun YongHyeon 	stat->rx_bcast_frames += smb->rx_bcast_frames;
2559d68875ebSPyun YongHyeon 	stat->rx_mcast_frames += smb->rx_mcast_frames;
2560d68875ebSPyun YongHyeon 	stat->rx_pause_frames += smb->rx_pause_frames;
2561d68875ebSPyun YongHyeon 	stat->rx_control_frames += smb->rx_control_frames;
2562d68875ebSPyun YongHyeon 	stat->rx_crcerrs += smb->rx_crcerrs;
2563d68875ebSPyun YongHyeon 	stat->rx_lenerrs += smb->rx_lenerrs;
2564d68875ebSPyun YongHyeon 	stat->rx_bytes += smb->rx_bytes;
2565d68875ebSPyun YongHyeon 	stat->rx_runts += smb->rx_runts;
2566d68875ebSPyun YongHyeon 	stat->rx_fragments += smb->rx_fragments;
2567d68875ebSPyun YongHyeon 	stat->rx_pkts_64 += smb->rx_pkts_64;
2568d68875ebSPyun YongHyeon 	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
2569d68875ebSPyun YongHyeon 	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
2570d68875ebSPyun YongHyeon 	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
2571d68875ebSPyun YongHyeon 	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
2572d68875ebSPyun YongHyeon 	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
2573d68875ebSPyun YongHyeon 	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
2574d68875ebSPyun YongHyeon 	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
2575d68875ebSPyun YongHyeon 	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
2576d68875ebSPyun YongHyeon 	stat->rx_rrs_errs += smb->rx_rrs_errs;
2577d68875ebSPyun YongHyeon 	stat->rx_alignerrs += smb->rx_alignerrs;
2578d68875ebSPyun YongHyeon 	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
2579d68875ebSPyun YongHyeon 	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
2580d68875ebSPyun YongHyeon 	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
2581d68875ebSPyun YongHyeon 
2582d68875ebSPyun YongHyeon 	/* Tx stats. */
2583d68875ebSPyun YongHyeon 	stat->tx_frames += smb->tx_frames;
2584d68875ebSPyun YongHyeon 	stat->tx_bcast_frames += smb->tx_bcast_frames;
2585d68875ebSPyun YongHyeon 	stat->tx_mcast_frames += smb->tx_mcast_frames;
2586d68875ebSPyun YongHyeon 	stat->tx_pause_frames += smb->tx_pause_frames;
2587d68875ebSPyun YongHyeon 	stat->tx_excess_defer += smb->tx_excess_defer;
2588d68875ebSPyun YongHyeon 	stat->tx_control_frames += smb->tx_control_frames;
2589d68875ebSPyun YongHyeon 	stat->tx_deferred += smb->tx_deferred;
2590d68875ebSPyun YongHyeon 	stat->tx_bytes += smb->tx_bytes;
2591d68875ebSPyun YongHyeon 	stat->tx_pkts_64 += smb->tx_pkts_64;
2592d68875ebSPyun YongHyeon 	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
2593d68875ebSPyun YongHyeon 	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
2594d68875ebSPyun YongHyeon 	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
2595d68875ebSPyun YongHyeon 	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
2596d68875ebSPyun YongHyeon 	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
2597d68875ebSPyun YongHyeon 	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
2598d68875ebSPyun YongHyeon 	stat->tx_single_colls += smb->tx_single_colls;
2599d68875ebSPyun YongHyeon 	stat->tx_multi_colls += smb->tx_multi_colls;
2600d68875ebSPyun YongHyeon 	stat->tx_late_colls += smb->tx_late_colls;
2601d68875ebSPyun YongHyeon 	stat->tx_excess_colls += smb->tx_excess_colls;
2602d68875ebSPyun YongHyeon 	stat->tx_abort += smb->tx_abort;
2603d68875ebSPyun YongHyeon 	stat->tx_underrun += smb->tx_underrun;
2604d68875ebSPyun YongHyeon 	stat->tx_desc_underrun += smb->tx_desc_underrun;
2605d68875ebSPyun YongHyeon 	stat->tx_lenerrs += smb->tx_lenerrs;
2606d68875ebSPyun YongHyeon 	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
2607d68875ebSPyun YongHyeon 	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
2608d68875ebSPyun YongHyeon 	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
2609d68875ebSPyun YongHyeon 
2610d68875ebSPyun YongHyeon 	/* Update counters in ifnet. */
2611d68875ebSPyun YongHyeon 	ifp->if_opackets += smb->tx_frames;
2612d68875ebSPyun YongHyeon 
2613d68875ebSPyun YongHyeon 	ifp->if_collisions += smb->tx_single_colls +
2614d68875ebSPyun YongHyeon 	    smb->tx_multi_colls * 2 + smb->tx_late_colls +
2615d68875ebSPyun YongHyeon 	    smb->tx_abort * HDPX_CFG_RETRY_DEFAULT;
2616d68875ebSPyun YongHyeon 
2617d68875ebSPyun YongHyeon 	/*
2618d68875ebSPyun YongHyeon 	 * XXX
2619d68875ebSPyun YongHyeon 	 * tx_pkts_truncated counter looks suspicious. It constantly
2620d68875ebSPyun YongHyeon 	 * increments with no sign of Tx errors. This may indicate
2621d68875ebSPyun YongHyeon 	 * the counter name is not correct one so I've removed the
2622d68875ebSPyun YongHyeon 	 * counter in output errors.
2623d68875ebSPyun YongHyeon 	 */
2624d68875ebSPyun YongHyeon 	ifp->if_oerrors += smb->tx_abort + smb->tx_late_colls +
2625d68875ebSPyun YongHyeon 	    smb->tx_underrun;
2626d68875ebSPyun YongHyeon 
2627d68875ebSPyun YongHyeon 	ifp->if_ipackets += smb->rx_frames;
2628d68875ebSPyun YongHyeon 
2629d68875ebSPyun YongHyeon 	ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs +
2630d68875ebSPyun YongHyeon 	    smb->rx_runts + smb->rx_pkts_truncated +
2631d68875ebSPyun YongHyeon 	    smb->rx_fifo_oflows + smb->rx_rrs_errs +
2632d68875ebSPyun YongHyeon 	    smb->rx_alignerrs;
2633d68875ebSPyun YongHyeon 
2634d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0) {
2635d68875ebSPyun YongHyeon 		/* Update done, clear. */
2636d68875ebSPyun YongHyeon 		smb->updated = 0;
2637d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_smb_tag,
2638d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_smb_map,
2639d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2640d68875ebSPyun YongHyeon 	}
2641d68875ebSPyun YongHyeon }
2642d68875ebSPyun YongHyeon 
2643d68875ebSPyun YongHyeon static int
2644d68875ebSPyun YongHyeon alc_intr(void *arg)
2645d68875ebSPyun YongHyeon {
2646d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2647d68875ebSPyun YongHyeon 	uint32_t status;
2648d68875ebSPyun YongHyeon 
2649d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
2650d68875ebSPyun YongHyeon 
2651d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
2652d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
2653d68875ebSPyun YongHyeon 		return (FILTER_STRAY);
2654d68875ebSPyun YongHyeon 	/* Disable interrupts. */
2655d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, INTR_DIS_INT);
2656d68875ebSPyun YongHyeon 	taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
2657d68875ebSPyun YongHyeon 
2658d68875ebSPyun YongHyeon 	return (FILTER_HANDLED);
2659d68875ebSPyun YongHyeon }
2660d68875ebSPyun YongHyeon 
2661d68875ebSPyun YongHyeon static void
2662d68875ebSPyun YongHyeon alc_int_task(void *arg, int pending)
2663d68875ebSPyun YongHyeon {
2664d68875ebSPyun YongHyeon 	struct alc_softc *sc;
2665d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2666d68875ebSPyun YongHyeon 	uint32_t status;
2667d68875ebSPyun YongHyeon 	int more;
2668d68875ebSPyun YongHyeon 
2669d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
2670d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2671d68875ebSPyun YongHyeon 
2672d68875ebSPyun YongHyeon 	status = CSR_READ_4(sc, ALC_INTR_STATUS);
26733b33d630SJohn Baldwin 	ALC_LOCK(sc);
26747e86a37eSPyun YongHyeon 	if (sc->alc_morework != 0) {
26757e86a37eSPyun YongHyeon 		sc->alc_morework = 0;
2676d68875ebSPyun YongHyeon 		status |= INTR_RX_PKT;
26777e86a37eSPyun YongHyeon 	}
2678d68875ebSPyun YongHyeon 	if ((status & ALC_INTRS) == 0)
2679d68875ebSPyun YongHyeon 		goto done;
2680d68875ebSPyun YongHyeon 
2681d68875ebSPyun YongHyeon 	/* Acknowledge interrupts but still disable interrupts. */
2682d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, status | INTR_DIS_INT);
2683d68875ebSPyun YongHyeon 
2684d68875ebSPyun YongHyeon 	more = 0;
2685d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2686d68875ebSPyun YongHyeon 		if ((status & INTR_RX_PKT) != 0) {
2687d68875ebSPyun YongHyeon 			more = alc_rxintr(sc, sc->alc_process_limit);
2688d68875ebSPyun YongHyeon 			if (more == EAGAIN)
26897e86a37eSPyun YongHyeon 				sc->alc_morework = 1;
2690d68875ebSPyun YongHyeon 			else if (more == EIO) {
2691d68875ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2692d68875ebSPyun YongHyeon 				alc_init_locked(sc);
2693d68875ebSPyun YongHyeon 				ALC_UNLOCK(sc);
2694d68875ebSPyun YongHyeon 				return;
2695d68875ebSPyun YongHyeon 			}
2696d68875ebSPyun YongHyeon 		}
2697d68875ebSPyun YongHyeon 		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST |
2698d68875ebSPyun YongHyeon 		    INTR_TXQ_TO_RST)) != 0) {
2699d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_RD_TO_RST) != 0)
2700d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2701d68875ebSPyun YongHyeon 				    "DMA read error! -- resetting\n");
2702d68875ebSPyun YongHyeon 			if ((status & INTR_DMA_WR_TO_RST) != 0)
2703d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2704d68875ebSPyun YongHyeon 				    "DMA write error! -- resetting\n");
2705d68875ebSPyun YongHyeon 			if ((status & INTR_TXQ_TO_RST) != 0)
2706d68875ebSPyun YongHyeon 				device_printf(sc->alc_dev,
2707d68875ebSPyun YongHyeon 				    "TxQ reset! -- resetting\n");
2708d68875ebSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2709d68875ebSPyun YongHyeon 			alc_init_locked(sc);
2710d68875ebSPyun YongHyeon 			ALC_UNLOCK(sc);
2711d68875ebSPyun YongHyeon 			return;
2712d68875ebSPyun YongHyeon 		}
2713d68875ebSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0 &&
2714d68875ebSPyun YongHyeon 		    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
27153b33d630SJohn Baldwin 			alc_start_locked(ifp);
2716d68875ebSPyun YongHyeon 	}
2717d68875ebSPyun YongHyeon 
2718d68875ebSPyun YongHyeon 	if (more == EAGAIN ||
2719d68875ebSPyun YongHyeon 	    (CSR_READ_4(sc, ALC_INTR_STATUS) & ALC_INTRS) != 0) {
27203b33d630SJohn Baldwin 		ALC_UNLOCK(sc);
2721d68875ebSPyun YongHyeon 		taskqueue_enqueue(sc->alc_tq, &sc->alc_int_task);
2722d68875ebSPyun YongHyeon 		return;
2723d68875ebSPyun YongHyeon 	}
2724d68875ebSPyun YongHyeon 
2725d68875ebSPyun YongHyeon done:
2726d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2727d68875ebSPyun YongHyeon 		/* Re-enable interrupts if we're running. */
2728d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_INTR_STATUS, 0x7FFFFFFF);
2729d68875ebSPyun YongHyeon 	}
27303b33d630SJohn Baldwin 	ALC_UNLOCK(sc);
2731d68875ebSPyun YongHyeon }
2732d68875ebSPyun YongHyeon 
2733d68875ebSPyun YongHyeon static void
2734d68875ebSPyun YongHyeon alc_txeof(struct alc_softc *sc)
2735d68875ebSPyun YongHyeon {
2736d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2737d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
2738d68875ebSPyun YongHyeon 	uint32_t cons, prod;
2739d68875ebSPyun YongHyeon 	int prog;
2740d68875ebSPyun YongHyeon 
2741d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
2742d68875ebSPyun YongHyeon 
2743d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2744d68875ebSPyun YongHyeon 
2745d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
2746d68875ebSPyun YongHyeon 		return;
2747d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
2748d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_POSTWRITE);
2749d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) {
2750d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
2751d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_POSTREAD);
2752d68875ebSPyun YongHyeon 		prod = sc->alc_rdata.alc_cmb->cons;
2753d68875ebSPyun YongHyeon 	} else
2754d68875ebSPyun YongHyeon 		prod = CSR_READ_4(sc, ALC_MBOX_TD_CONS_IDX);
2755d68875ebSPyun YongHyeon 	/* Assume we're using normal Tx priority queue. */
2756d68875ebSPyun YongHyeon 	prod = (prod & MBOX_TD_CONS_LO_IDX_MASK) >>
2757d68875ebSPyun YongHyeon 	    MBOX_TD_CONS_LO_IDX_SHIFT;
2758d68875ebSPyun YongHyeon 	cons = sc->alc_cdata.alc_tx_cons;
2759d68875ebSPyun YongHyeon 	/*
2760d68875ebSPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
2761d68875ebSPyun YongHyeon 	 * frames which have been transmitted.
2762d68875ebSPyun YongHyeon 	 */
2763d68875ebSPyun YongHyeon 	for (prog = 0; cons != prod; prog++,
2764d68875ebSPyun YongHyeon 	    ALC_DESC_INC(cons, ALC_TX_RING_CNT)) {
2765d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_tx_cnt <= 0)
2766d68875ebSPyun YongHyeon 			break;
2767d68875ebSPyun YongHyeon 		prog++;
2768d68875ebSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2769d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_tx_cnt--;
2770d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[cons];
2771d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
2772d68875ebSPyun YongHyeon 			/* Reclaim transmitted mbufs. */
2773d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
2774d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2775d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
2776d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
2777d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
2778d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
2779d68875ebSPyun YongHyeon 		}
2780d68875ebSPyun YongHyeon 	}
2781d68875ebSPyun YongHyeon 
2782d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
2783d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag,
2784d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_cmb_map, BUS_DMASYNC_PREREAD);
2785d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = cons;
2786d68875ebSPyun YongHyeon 	/*
2787d68875ebSPyun YongHyeon 	 * Unarm watchdog timer only when there is no pending
2788d68875ebSPyun YongHyeon 	 * frames in Tx queue.
2789d68875ebSPyun YongHyeon 	 */
2790d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_tx_cnt == 0)
2791d68875ebSPyun YongHyeon 		sc->alc_watchdog_timer = 0;
2792d68875ebSPyun YongHyeon }
2793d68875ebSPyun YongHyeon 
2794d68875ebSPyun YongHyeon static int
2795d68875ebSPyun YongHyeon alc_newbuf(struct alc_softc *sc, struct alc_rxdesc *rxd)
2796d68875ebSPyun YongHyeon {
2797d68875ebSPyun YongHyeon 	struct mbuf *m;
2798d68875ebSPyun YongHyeon 	bus_dma_segment_t segs[1];
2799d68875ebSPyun YongHyeon 	bus_dmamap_t map;
2800d68875ebSPyun YongHyeon 	int nsegs;
2801d68875ebSPyun YongHyeon 
2802c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
2803d68875ebSPyun YongHyeon 	if (m == NULL)
2804d68875ebSPyun YongHyeon 		return (ENOBUFS);
2805d68875ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = RX_BUF_SIZE_MAX;
2806d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2807d68875ebSPyun YongHyeon 	m_adj(m, sizeof(uint64_t));
2808d68875ebSPyun YongHyeon #endif
2809d68875ebSPyun YongHyeon 
2810d68875ebSPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->alc_cdata.alc_rx_tag,
2811d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_sparemap, m, segs, &nsegs, 0) != 0) {
2812d68875ebSPyun YongHyeon 		m_freem(m);
2813d68875ebSPyun YongHyeon 		return (ENOBUFS);
2814d68875ebSPyun YongHyeon 	}
2815d68875ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
2816d68875ebSPyun YongHyeon 
2817d68875ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
2818d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
2819d68875ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
2820d68875ebSPyun YongHyeon 		bus_dmamap_unload(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap);
2821d68875ebSPyun YongHyeon 	}
2822d68875ebSPyun YongHyeon 	map = rxd->rx_dmamap;
2823d68875ebSPyun YongHyeon 	rxd->rx_dmamap = sc->alc_cdata.alc_rx_sparemap;
2824d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_sparemap = map;
2825d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_tag, rxd->rx_dmamap,
2826d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
2827d68875ebSPyun YongHyeon 	rxd->rx_m = m;
2828d68875ebSPyun YongHyeon 	rxd->rx_desc->addr = htole64(segs[0].ds_addr);
2829d68875ebSPyun YongHyeon 	return (0);
2830d68875ebSPyun YongHyeon }
2831d68875ebSPyun YongHyeon 
2832d68875ebSPyun YongHyeon static int
2833d68875ebSPyun YongHyeon alc_rxintr(struct alc_softc *sc, int count)
2834d68875ebSPyun YongHyeon {
2835d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2836d68875ebSPyun YongHyeon 	struct rx_rdesc *rrd;
2837d68875ebSPyun YongHyeon 	uint32_t nsegs, status;
2838d68875ebSPyun YongHyeon 	int rr_cons, prog;
2839d68875ebSPyun YongHyeon 
2840d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
2841d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
2842d68875ebSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2843d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
2844d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_POSTWRITE);
2845d68875ebSPyun YongHyeon 	rr_cons = sc->alc_cdata.alc_rr_cons;
2846d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2847d68875ebSPyun YongHyeon 	for (prog = 0; (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0;) {
2848d68875ebSPyun YongHyeon 		if (count-- <= 0)
2849d68875ebSPyun YongHyeon 			break;
2850d68875ebSPyun YongHyeon 		rrd = &sc->alc_rdata.alc_rr_ring[rr_cons];
2851d68875ebSPyun YongHyeon 		status = le32toh(rrd->status);
2852d68875ebSPyun YongHyeon 		if ((status & RRD_VALID) == 0)
2853d68875ebSPyun YongHyeon 			break;
2854d68875ebSPyun YongHyeon 		nsegs = RRD_RD_CNT(le32toh(rrd->rdinfo));
2855d68875ebSPyun YongHyeon 		if (nsegs == 0) {
2856d68875ebSPyun YongHyeon 			/* This should not happen! */
2857d68875ebSPyun YongHyeon 			device_printf(sc->alc_dev,
2858d68875ebSPyun YongHyeon 			    "unexpected segment count -- resetting\n");
2859d68875ebSPyun YongHyeon 			return (EIO);
2860d68875ebSPyun YongHyeon 		}
2861d68875ebSPyun YongHyeon 		alc_rxeof(sc, rrd);
2862d68875ebSPyun YongHyeon 		/* Clear Rx return status. */
2863d68875ebSPyun YongHyeon 		rrd->status = 0;
2864d68875ebSPyun YongHyeon 		ALC_DESC_INC(rr_cons, ALC_RR_RING_CNT);
2865d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons += nsegs;
2866d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rx_cons %= ALC_RR_RING_CNT;
2867d68875ebSPyun YongHyeon 		prog += nsegs;
2868d68875ebSPyun YongHyeon 	}
2869d68875ebSPyun YongHyeon 
2870d68875ebSPyun YongHyeon 	if (prog > 0) {
2871d68875ebSPyun YongHyeon 		/* Update the consumer index. */
2872d68875ebSPyun YongHyeon 		sc->alc_cdata.alc_rr_cons = rr_cons;
2873d68875ebSPyun YongHyeon 		/* Sync Rx return descriptors. */
2874d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
2875d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rr_ring_map,
2876d68875ebSPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2877d68875ebSPyun YongHyeon 		/*
2878d68875ebSPyun YongHyeon 		 * Sync updated Rx descriptors such that controller see
2879d68875ebSPyun YongHyeon 		 * modified buffer addresses.
2880d68875ebSPyun YongHyeon 		 */
2881d68875ebSPyun YongHyeon 		bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
2882d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
2883d68875ebSPyun YongHyeon 		/*
2884d68875ebSPyun YongHyeon 		 * Let controller know availability of new Rx buffers.
2885d68875ebSPyun YongHyeon 		 * Since alc(4) use RXQ_CFG_RD_BURST_DEFAULT descriptors
2886d68875ebSPyun YongHyeon 		 * it may be possible to update ALC_MBOX_RD0_PROD_IDX
2887d68875ebSPyun YongHyeon 		 * only when Rx buffer pre-fetching is required. In
2888d68875ebSPyun YongHyeon 		 * addition we already set ALC_RX_RD_FREE_THRESH to
2889d68875ebSPyun YongHyeon 		 * RX_RD_FREE_THRESH_LO_DEFAULT descriptors. However
2890d68875ebSPyun YongHyeon 		 * it still seems that pre-fetching needs more
2891d68875ebSPyun YongHyeon 		 * experimentation.
2892d68875ebSPyun YongHyeon 		 */
2893d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX,
2894d68875ebSPyun YongHyeon 		    sc->alc_cdata.alc_rx_cons);
2895d68875ebSPyun YongHyeon 	}
2896d68875ebSPyun YongHyeon 
2897d68875ebSPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
2898d68875ebSPyun YongHyeon }
2899d68875ebSPyun YongHyeon 
2900d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2901d68875ebSPyun YongHyeon static struct mbuf *
2902d68875ebSPyun YongHyeon alc_fixup_rx(struct ifnet *ifp, struct mbuf *m)
2903d68875ebSPyun YongHyeon {
2904d68875ebSPyun YongHyeon 	struct mbuf *n;
2905d68875ebSPyun YongHyeon         int i;
2906d68875ebSPyun YongHyeon         uint16_t *src, *dst;
2907d68875ebSPyun YongHyeon 
2908d68875ebSPyun YongHyeon 	src = mtod(m, uint16_t *);
2909d68875ebSPyun YongHyeon 	dst = src - 3;
2910d68875ebSPyun YongHyeon 
2911d68875ebSPyun YongHyeon 	if (m->m_next == NULL) {
2912d68875ebSPyun YongHyeon 		for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
2913d68875ebSPyun YongHyeon 			*dst++ = *src++;
2914d68875ebSPyun YongHyeon 		m->m_data -= 6;
2915d68875ebSPyun YongHyeon 		return (m);
2916d68875ebSPyun YongHyeon 	}
2917d68875ebSPyun YongHyeon 	/*
2918d68875ebSPyun YongHyeon 	 * Append a new mbuf to received mbuf chain and copy ethernet
2919d68875ebSPyun YongHyeon 	 * header from the mbuf chain. This can save lots of CPU
2920d68875ebSPyun YongHyeon 	 * cycles for jumbo frame.
2921d68875ebSPyun YongHyeon 	 */
2922c6499eccSGleb Smirnoff 	MGETHDR(n, M_NOWAIT, MT_DATA);
2923d68875ebSPyun YongHyeon 	if (n == NULL) {
2924d68875ebSPyun YongHyeon 		ifp->if_iqdrops++;
2925d68875ebSPyun YongHyeon 		m_freem(m);
2926d68875ebSPyun YongHyeon 		return (NULL);
2927d68875ebSPyun YongHyeon 	}
2928d68875ebSPyun YongHyeon 	bcopy(m->m_data, n->m_data, ETHER_HDR_LEN);
2929d68875ebSPyun YongHyeon 	m->m_data += ETHER_HDR_LEN;
2930d68875ebSPyun YongHyeon 	m->m_len -= ETHER_HDR_LEN;
2931d68875ebSPyun YongHyeon 	n->m_len = ETHER_HDR_LEN;
2932d68875ebSPyun YongHyeon 	M_MOVE_PKTHDR(n, m);
2933d68875ebSPyun YongHyeon 	n->m_next = m;
2934d68875ebSPyun YongHyeon 	return (n);
2935d68875ebSPyun YongHyeon }
2936d68875ebSPyun YongHyeon #endif
2937d68875ebSPyun YongHyeon 
2938d68875ebSPyun YongHyeon /* Receive a frame. */
2939d68875ebSPyun YongHyeon static void
2940d68875ebSPyun YongHyeon alc_rxeof(struct alc_softc *sc, struct rx_rdesc *rrd)
2941d68875ebSPyun YongHyeon {
2942d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
2943d68875ebSPyun YongHyeon 	struct ifnet *ifp;
2944d68875ebSPyun YongHyeon 	struct mbuf *mp, *m;
2945d68875ebSPyun YongHyeon 	uint32_t rdinfo, status, vtag;
2946d68875ebSPyun YongHyeon 	int count, nsegs, rx_cons;
2947d68875ebSPyun YongHyeon 
2948d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
2949d68875ebSPyun YongHyeon 	status = le32toh(rrd->status);
2950d68875ebSPyun YongHyeon 	rdinfo = le32toh(rrd->rdinfo);
2951d68875ebSPyun YongHyeon 	rx_cons = RRD_RD_IDX(rdinfo);
2952d68875ebSPyun YongHyeon 	nsegs = RRD_RD_CNT(rdinfo);
2953d68875ebSPyun YongHyeon 
2954d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rxlen = RRD_BYTES(status);
2955d68875ebSPyun YongHyeon 	if ((status & (RRD_ERR_SUM | RRD_ERR_LENGTH)) != 0) {
2956d68875ebSPyun YongHyeon 		/*
2957d68875ebSPyun YongHyeon 		 * We want to pass the following frames to upper
2958d68875ebSPyun YongHyeon 		 * layer regardless of error status of Rx return
2959d68875ebSPyun YongHyeon 		 * ring.
2960d68875ebSPyun YongHyeon 		 *
2961d68875ebSPyun YongHyeon 		 *  o IP/TCP/UDP checksum is bad.
2962d68875ebSPyun YongHyeon 		 *  o frame length and protocol specific length
2963d68875ebSPyun YongHyeon 		 *     does not match.
2964d68875ebSPyun YongHyeon 		 *
2965d68875ebSPyun YongHyeon 		 *  Force network stack compute checksum for
2966d68875ebSPyun YongHyeon 		 *  errored frames.
2967d68875ebSPyun YongHyeon 		 */
2968d68875ebSPyun YongHyeon 		status |= RRD_TCP_UDPCSUM_NOK | RRD_IPCSUM_NOK;
29699ed03f02SXin LI 		if ((status & (RRD_ERR_CRC | RRD_ERR_ALIGN |
29709ed03f02SXin LI 		    RRD_ERR_TRUNC | RRD_ERR_RUNT)) != 0)
2971d68875ebSPyun YongHyeon 			return;
2972d68875ebSPyun YongHyeon 	}
2973d68875ebSPyun YongHyeon 
2974d68875ebSPyun YongHyeon 	for (count = 0; count < nsegs; count++,
2975d68875ebSPyun YongHyeon 	    ALC_DESC_INC(rx_cons, ALC_RX_RING_CNT)) {
2976d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[rx_cons];
2977d68875ebSPyun YongHyeon 		mp = rxd->rx_m;
2978d68875ebSPyun YongHyeon 		/* Add a new receive buffer to the ring. */
2979d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0) {
2980d68875ebSPyun YongHyeon 			ifp->if_iqdrops++;
2981d68875ebSPyun YongHyeon 			/* Reuse Rx buffers. */
2982d68875ebSPyun YongHyeon 			if (sc->alc_cdata.alc_rxhead != NULL)
2983d68875ebSPyun YongHyeon 				m_freem(sc->alc_cdata.alc_rxhead);
2984d68875ebSPyun YongHyeon 			break;
2985d68875ebSPyun YongHyeon 		}
2986d68875ebSPyun YongHyeon 
2987d68875ebSPyun YongHyeon 		/*
2988d68875ebSPyun YongHyeon 		 * Assume we've received a full sized frame.
2989d68875ebSPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2990d68875ebSPyun YongHyeon 		 * multi-segmented frame.
2991d68875ebSPyun YongHyeon 		 */
2992d68875ebSPyun YongHyeon 		mp->m_len = sc->alc_buf_size;
2993d68875ebSPyun YongHyeon 
2994d68875ebSPyun YongHyeon 		/* Chain received mbufs. */
2995d68875ebSPyun YongHyeon 		if (sc->alc_cdata.alc_rxhead == NULL) {
2996d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxhead = mp;
2997d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
2998d68875ebSPyun YongHyeon 		} else {
2999d68875ebSPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
3000d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxprev_tail =
3001d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxtail;
3002d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail->m_next = mp;
3003d68875ebSPyun YongHyeon 			sc->alc_cdata.alc_rxtail = mp;
3004d68875ebSPyun YongHyeon 		}
3005d68875ebSPyun YongHyeon 
3006d68875ebSPyun YongHyeon 		if (count == nsegs - 1) {
3007d68875ebSPyun YongHyeon 			/* Last desc. for this frame. */
3008d68875ebSPyun YongHyeon 			m = sc->alc_cdata.alc_rxhead;
3009d68875ebSPyun YongHyeon 			m->m_flags |= M_PKTHDR;
3010d68875ebSPyun YongHyeon 			/*
3011d68875ebSPyun YongHyeon 			 * It seems that L1C/L2C controller has no way
3012d68875ebSPyun YongHyeon 			 * to tell hardware to strip CRC bytes.
3013d68875ebSPyun YongHyeon 			 */
3014d68875ebSPyun YongHyeon 			m->m_pkthdr.len =
3015d68875ebSPyun YongHyeon 			    sc->alc_cdata.alc_rxlen - ETHER_CRC_LEN;
3016d68875ebSPyun YongHyeon 			if (nsegs > 1) {
3017d68875ebSPyun YongHyeon 				/* Set last mbuf size. */
3018d68875ebSPyun YongHyeon 				mp->m_len = sc->alc_cdata.alc_rxlen -
3019d68875ebSPyun YongHyeon 				    (nsegs - 1) * sc->alc_buf_size;
3020d68875ebSPyun YongHyeon 				/* Remove the CRC bytes in chained mbufs. */
3021d68875ebSPyun YongHyeon 				if (mp->m_len <= ETHER_CRC_LEN) {
3022d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail =
3023d68875ebSPyun YongHyeon 					    sc->alc_cdata.alc_rxprev_tail;
3024d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_len -=
3025d68875ebSPyun YongHyeon 					    (ETHER_CRC_LEN - mp->m_len);
3026d68875ebSPyun YongHyeon 					sc->alc_cdata.alc_rxtail->m_next = NULL;
3027d68875ebSPyun YongHyeon 					m_freem(mp);
3028d68875ebSPyun YongHyeon 				} else {
3029d68875ebSPyun YongHyeon 					mp->m_len -= ETHER_CRC_LEN;
3030d68875ebSPyun YongHyeon 				}
3031d68875ebSPyun YongHyeon 			} else
3032d68875ebSPyun YongHyeon 				m->m_len = m->m_pkthdr.len;
3033d68875ebSPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
3034d68875ebSPyun YongHyeon 			/*
3035d68875ebSPyun YongHyeon 			 * Due to hardware bugs, Rx checksum offloading
3036d68875ebSPyun YongHyeon 			 * was intentionally disabled.
3037d68875ebSPyun YongHyeon 			 */
3038d68875ebSPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
3039d68875ebSPyun YongHyeon 			    (status & RRD_VLAN_TAG) != 0) {
3040d68875ebSPyun YongHyeon 				vtag = RRD_VLAN(le32toh(rrd->vtag));
3041d68875ebSPyun YongHyeon 				m->m_pkthdr.ether_vtag = ntohs(vtag);
3042d68875ebSPyun YongHyeon 				m->m_flags |= M_VLANTAG;
3043d68875ebSPyun YongHyeon 			}
3044d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3045d68875ebSPyun YongHyeon 			m = alc_fixup_rx(ifp, m);
3046d68875ebSPyun YongHyeon 			if (m != NULL)
3047d68875ebSPyun YongHyeon #endif
3048d68875ebSPyun YongHyeon 			{
3049d68875ebSPyun YongHyeon 			/* Pass it on. */
30503b33d630SJohn Baldwin 			ALC_UNLOCK(sc);
3051d68875ebSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
30523b33d630SJohn Baldwin 			ALC_LOCK(sc);
3053d68875ebSPyun YongHyeon 			}
3054d68875ebSPyun YongHyeon 		}
3055d68875ebSPyun YongHyeon 	}
3056d68875ebSPyun YongHyeon 	/* Reset mbuf chains. */
3057d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3058d68875ebSPyun YongHyeon }
3059d68875ebSPyun YongHyeon 
3060d68875ebSPyun YongHyeon static void
3061d68875ebSPyun YongHyeon alc_tick(void *arg)
3062d68875ebSPyun YongHyeon {
3063d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3064d68875ebSPyun YongHyeon 	struct mii_data *mii;
3065d68875ebSPyun YongHyeon 
3066d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)arg;
3067d68875ebSPyun YongHyeon 
3068d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3069d68875ebSPyun YongHyeon 
3070d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
3071d68875ebSPyun YongHyeon 	mii_tick(mii);
3072d68875ebSPyun YongHyeon 	alc_stats_update(sc);
3073d68875ebSPyun YongHyeon 	/*
3074d68875ebSPyun YongHyeon 	 * alc(4) does not rely on Tx completion interrupts to reclaim
3075d68875ebSPyun YongHyeon 	 * transferred buffers. Instead Tx completion interrupts are
3076d68875ebSPyun YongHyeon 	 * used to hint for scheduling Tx task. So it's necessary to
3077d68875ebSPyun YongHyeon 	 * release transmitted buffers by kicking Tx completion
3078d68875ebSPyun YongHyeon 	 * handler. This limits the maximum reclamation delay to a hz.
3079d68875ebSPyun YongHyeon 	 */
3080d68875ebSPyun YongHyeon 	alc_txeof(sc);
3081d68875ebSPyun YongHyeon 	alc_watchdog(sc);
3082d68875ebSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
3083d68875ebSPyun YongHyeon }
3084d68875ebSPyun YongHyeon 
3085d68875ebSPyun YongHyeon static void
3086d68875ebSPyun YongHyeon alc_reset(struct alc_softc *sc)
3087d68875ebSPyun YongHyeon {
3088d68875ebSPyun YongHyeon 	uint32_t reg;
3089d68875ebSPyun YongHyeon 	int i;
3090d68875ebSPyun YongHyeon 
30912f70cceaSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MASTER_CFG) & 0xFFFF;
30922f70cceaSPyun YongHyeon 	reg |= MASTER_OOB_DIS_OFF | MASTER_RESET;
30932f70cceaSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
3094d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
3095d68875ebSPyun YongHyeon 		DELAY(10);
3096d68875ebSPyun YongHyeon 		if ((CSR_READ_4(sc, ALC_MASTER_CFG) & MASTER_RESET) == 0)
3097d68875ebSPyun YongHyeon 			break;
3098d68875ebSPyun YongHyeon 	}
3099d68875ebSPyun YongHyeon 	if (i == 0)
3100d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "master reset timeout!\n");
3101d68875ebSPyun YongHyeon 
3102d68875ebSPyun YongHyeon 	for (i = ALC_RESET_TIMEOUT; i > 0; i--) {
3103d68875ebSPyun YongHyeon 		if ((reg = CSR_READ_4(sc, ALC_IDLE_STATUS)) == 0)
3104d68875ebSPyun YongHyeon 			break;
3105d68875ebSPyun YongHyeon 		DELAY(10);
3106d68875ebSPyun YongHyeon 	}
3107d68875ebSPyun YongHyeon 
3108d68875ebSPyun YongHyeon 	if (i == 0)
3109d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "reset timeout(0x%08x)!\n", reg);
3110d68875ebSPyun YongHyeon }
3111d68875ebSPyun YongHyeon 
3112d68875ebSPyun YongHyeon static void
3113d68875ebSPyun YongHyeon alc_init(void *xsc)
3114d68875ebSPyun YongHyeon {
3115d68875ebSPyun YongHyeon 	struct alc_softc *sc;
3116d68875ebSPyun YongHyeon 
3117d68875ebSPyun YongHyeon 	sc = (struct alc_softc *)xsc;
3118d68875ebSPyun YongHyeon 	ALC_LOCK(sc);
3119d68875ebSPyun YongHyeon 	alc_init_locked(sc);
3120d68875ebSPyun YongHyeon 	ALC_UNLOCK(sc);
3121d68875ebSPyun YongHyeon }
3122d68875ebSPyun YongHyeon 
3123d68875ebSPyun YongHyeon static void
3124d68875ebSPyun YongHyeon alc_init_locked(struct alc_softc *sc)
3125d68875ebSPyun YongHyeon {
3126d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3127d68875ebSPyun YongHyeon 	struct mii_data *mii;
3128d68875ebSPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
3129d68875ebSPyun YongHyeon 	bus_addr_t paddr;
3130d68875ebSPyun YongHyeon 	uint32_t reg, rxf_hi, rxf_lo;
3131d68875ebSPyun YongHyeon 
3132d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3133d68875ebSPyun YongHyeon 
3134d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3135d68875ebSPyun YongHyeon 	mii = device_get_softc(sc->alc_miibus);
3136d68875ebSPyun YongHyeon 
3137d68875ebSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3138d68875ebSPyun YongHyeon 		return;
3139d68875ebSPyun YongHyeon 	/*
3140d68875ebSPyun YongHyeon 	 * Cancel any pending I/O.
3141d68875ebSPyun YongHyeon 	 */
3142d68875ebSPyun YongHyeon 	alc_stop(sc);
3143d68875ebSPyun YongHyeon 	/*
3144d68875ebSPyun YongHyeon 	 * Reset the chip to a known state.
3145d68875ebSPyun YongHyeon 	 */
3146d68875ebSPyun YongHyeon 	alc_reset(sc);
3147d68875ebSPyun YongHyeon 
3148d68875ebSPyun YongHyeon 	/* Initialize Rx descriptors. */
3149d68875ebSPyun YongHyeon 	if (alc_init_rx_ring(sc) != 0) {
3150d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev, "no memory for Rx buffers.\n");
3151d68875ebSPyun YongHyeon 		alc_stop(sc);
3152d68875ebSPyun YongHyeon 		return;
3153d68875ebSPyun YongHyeon 	}
3154d68875ebSPyun YongHyeon 	alc_init_rr_ring(sc);
3155d68875ebSPyun YongHyeon 	alc_init_tx_ring(sc);
3156d68875ebSPyun YongHyeon 	alc_init_cmb(sc);
3157d68875ebSPyun YongHyeon 	alc_init_smb(sc);
3158d68875ebSPyun YongHyeon 
3159c27d7a76SPyun YongHyeon 	/* Enable all clocks. */
3160c27d7a76SPyun YongHyeon 	CSR_WRITE_4(sc, ALC_CLK_GATING_CFG, 0);
3161c27d7a76SPyun YongHyeon 
3162d68875ebSPyun YongHyeon 	/* Reprogram the station address. */
3163d68875ebSPyun YongHyeon 	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
3164d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR0,
3165d68875ebSPyun YongHyeon 	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
3166d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_PAR1, eaddr[0] << 8 | eaddr[1]);
3167d68875ebSPyun YongHyeon 	/*
3168d68875ebSPyun YongHyeon 	 * Clear WOL status and disable all WOL feature as WOL
3169d68875ebSPyun YongHyeon 	 * would interfere Rx operation under normal environments.
3170d68875ebSPyun YongHyeon 	 */
3171d68875ebSPyun YongHyeon 	CSR_READ_4(sc, ALC_WOL_CFG);
3172d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_WOL_CFG, 0);
3173d68875ebSPyun YongHyeon 	/* Set Tx descriptor base addresses. */
3174d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_tx_ring_paddr;
3175d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
3176d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDL_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3177d68875ebSPyun YongHyeon 	/* We don't use high priority ring. */
3178d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TDH_HEAD_ADDR_LO, 0);
3179d68875ebSPyun YongHyeon 	/* Set Tx descriptor counter. */
3180d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TD_RING_CNT,
3181d68875ebSPyun YongHyeon 	    (ALC_TX_RING_CNT << TD_RING_CNT_SHIFT) & TD_RING_CNT_MASK);
3182d68875ebSPyun YongHyeon 	/* Set Rx descriptor base addresses. */
3183d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rx_ring_paddr;
3184d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
3185d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3186d68875ebSPyun YongHyeon 	/* We use one Rx ring. */
3187d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD1_HEAD_ADDR_LO, 0);
3188d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD2_HEAD_ADDR_LO, 0);
3189d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD3_HEAD_ADDR_LO, 0);
3190d68875ebSPyun YongHyeon 	/* Set Rx descriptor counter. */
3191d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RD_RING_CNT,
3192d68875ebSPyun YongHyeon 	    (ALC_RX_RING_CNT << RD_RING_CNT_SHIFT) & RD_RING_CNT_MASK);
3193d68875ebSPyun YongHyeon 
3194d68875ebSPyun YongHyeon 	/*
3195d68875ebSPyun YongHyeon 	 * Let hardware split jumbo frames into alc_max_buf_sized chunks.
3196d68875ebSPyun YongHyeon 	 * if it do not fit the buffer size. Rx return descriptor holds
3197d68875ebSPyun YongHyeon 	 * a counter that indicates how many fragments were made by the
3198d68875ebSPyun YongHyeon 	 * hardware. The buffer size should be multiple of 8 bytes.
3199d68875ebSPyun YongHyeon 	 * Since hardware has limit on the size of buffer size, always
3200d68875ebSPyun YongHyeon 	 * use the maximum value.
3201d68875ebSPyun YongHyeon 	 * For strict-alignment architectures make sure to reduce buffer
3202d68875ebSPyun YongHyeon 	 * size by 8 bytes to make room for alignment fixup.
3203d68875ebSPyun YongHyeon 	 */
3204d68875ebSPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3205d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX - sizeof(uint64_t);
3206d68875ebSPyun YongHyeon #else
3207d68875ebSPyun YongHyeon 	sc->alc_buf_size = RX_BUF_SIZE_MAX;
3208d68875ebSPyun YongHyeon #endif
3209d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_BUF_SIZE, sc->alc_buf_size);
3210d68875ebSPyun YongHyeon 
3211d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_rr_ring_paddr;
3212d68875ebSPyun YongHyeon 	/* Set Rx return descriptor base addresses. */
3213d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD0_HEAD_ADDR_LO, ALC_ADDR_LO(paddr));
3214d68875ebSPyun YongHyeon 	/* We use one Rx return ring. */
3215d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD1_HEAD_ADDR_LO, 0);
3216d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD2_HEAD_ADDR_LO, 0);
3217d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD3_HEAD_ADDR_LO, 0);
3218d68875ebSPyun YongHyeon 	/* Set Rx return descriptor counter. */
3219d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RRD_RING_CNT,
3220d68875ebSPyun YongHyeon 	    (ALC_RR_RING_CNT << RRD_RING_CNT_SHIFT) & RRD_RING_CNT_MASK);
3221d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_cmb_paddr;
3222d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_CMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
3223d68875ebSPyun YongHyeon 	paddr = sc->alc_rdata.alc_smb_paddr;
3224d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_HI, ALC_ADDR_HI(paddr));
3225d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_BASE_ADDR_LO, ALC_ADDR_LO(paddr));
3226d68875ebSPyun YongHyeon 
32272f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B) {
32282f70cceaSPyun YongHyeon 		/* Reconfigure SRAM - Vendor magic. */
32292f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_LEN, 0x000002A0);
32302f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_LEN, 0x00000100);
32312f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RX_FIFO_ADDR, 0x029F0000);
32322f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_RD0_ADDR, 0x02BF02A0);
32332f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TX_FIFO_ADDR, 0x03BF02C0);
32342f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SRAM_TD_ADDR, 0x03DF03C0);
32352f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TXF_WATER_MARK, 0x00000000);
32362f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RD_DMA_CFG, 0x00000000);
32372f70cceaSPyun YongHyeon 	}
32382f70cceaSPyun YongHyeon 
3239d68875ebSPyun YongHyeon 	/* Tell hardware that we're ready to load DMA blocks. */
3240d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_BLOCK, DMA_BLOCK_LOAD);
3241d68875ebSPyun YongHyeon 
3242d68875ebSPyun YongHyeon 	/* Configure interrupt moderation timer. */
3243d68875ebSPyun YongHyeon 	reg = ALC_USECS(sc->alc_int_rx_mod) << IM_TIMER_RX_SHIFT;
3244d68875ebSPyun YongHyeon 	reg |= ALC_USECS(sc->alc_int_tx_mod) << IM_TIMER_TX_SHIFT;
3245d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_IM_TIMER, reg);
3246d68875ebSPyun YongHyeon 	/*
3247d68875ebSPyun YongHyeon 	 * We don't want to automatic interrupt clear as task queue
3248d68875ebSPyun YongHyeon 	 * for the interrupt should know interrupt status.
3249d68875ebSPyun YongHyeon 	 */
32502f70cceaSPyun YongHyeon 	reg = MASTER_SA_TIMER_ENB;
3251d68875ebSPyun YongHyeon 	if (ALC_USECS(sc->alc_int_rx_mod) != 0)
3252d68875ebSPyun YongHyeon 		reg |= MASTER_IM_RX_TIMER_ENB;
3253d68875ebSPyun YongHyeon 	if (ALC_USECS(sc->alc_int_tx_mod) != 0)
3254d68875ebSPyun YongHyeon 		reg |= MASTER_IM_TX_TIMER_ENB;
3255d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MASTER_CFG, reg);
3256d68875ebSPyun YongHyeon 	/*
3257d68875ebSPyun YongHyeon 	 * Disable interrupt re-trigger timer. We don't want automatic
3258d68875ebSPyun YongHyeon 	 * re-triggering of un-ACKed interrupts.
3259d68875ebSPyun YongHyeon 	 */
3260d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_RETRIG_TIMER, ALC_USECS(0));
3261d68875ebSPyun YongHyeon 	/* Configure CMB. */
3262a0bca955SPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0) {
3263d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TD_THRESH, 4);
3264d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(5000));
3265a0bca955SPyun YongHyeon 	} else
3266d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_CMB_TX_TIMER, ALC_USECS(0));
3267d68875ebSPyun YongHyeon 	/*
3268d68875ebSPyun YongHyeon 	 * Hardware can be configured to issue SMB interrupt based
3269d68875ebSPyun YongHyeon 	 * on programmed interval. Since there is a callout that is
3270d68875ebSPyun YongHyeon 	 * invoked for every hz in driver we use that instead of
3271d68875ebSPyun YongHyeon 	 * relying on periodic SMB interrupt.
3272d68875ebSPyun YongHyeon 	 */
3273d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_SMB_STAT_TIMER, ALC_USECS(0));
3274d68875ebSPyun YongHyeon 	/* Clear MAC statistics. */
3275d68875ebSPyun YongHyeon 	alc_stats_clear(sc);
3276d68875ebSPyun YongHyeon 
3277d68875ebSPyun YongHyeon 	/*
3278d68875ebSPyun YongHyeon 	 * Always use maximum frame size that controller can support.
3279d68875ebSPyun YongHyeon 	 * Otherwise received frames that has larger frame length
3280d68875ebSPyun YongHyeon 	 * than alc(4) MTU would be silently dropped in hardware. This
3281d68875ebSPyun YongHyeon 	 * would make path-MTU discovery hard as sender wouldn't get
3282d68875ebSPyun YongHyeon 	 * any responses from receiver. alc(4) supports
3283d68875ebSPyun YongHyeon 	 * multi-fragmented frames on Rx path so it has no issue on
3284d68875ebSPyun YongHyeon 	 * assembling fragmented frames. Using maximum frame size also
3285d68875ebSPyun YongHyeon 	 * removes the need to reinitialize hardware when interface
3286d68875ebSPyun YongHyeon 	 * MTU configuration was changed.
3287d68875ebSPyun YongHyeon 	 *
3288d68875ebSPyun YongHyeon 	 * Be conservative in what you do, be liberal in what you
3289d68875ebSPyun YongHyeon 	 * accept from others - RFC 793.
3290d68875ebSPyun YongHyeon 	 */
32912f70cceaSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_FRAME_SIZE, sc->alc_ident->max_framelen);
3292d68875ebSPyun YongHyeon 
3293d68875ebSPyun YongHyeon 	/* Disable header split(?) */
3294d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_HDS_CFG, 0);
3295d68875ebSPyun YongHyeon 
3296d68875ebSPyun YongHyeon 	/* Configure IPG/IFG parameters. */
3297d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_IPG_IFG_CFG,
3298d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) |
3299d68875ebSPyun YongHyeon 	    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) |
3300d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) |
3301d68875ebSPyun YongHyeon 	    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK));
3302d68875ebSPyun YongHyeon 	/* Set parameters for half-duplex media. */
3303d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_HDPX_CFG,
3304d68875ebSPyun YongHyeon 	    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
3305d68875ebSPyun YongHyeon 	    HDPX_CFG_LCOL_MASK) |
3306d68875ebSPyun YongHyeon 	    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
3307d68875ebSPyun YongHyeon 	    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
3308d68875ebSPyun YongHyeon 	    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
3309d68875ebSPyun YongHyeon 	    HDPX_CFG_ABEBT_MASK) |
3310d68875ebSPyun YongHyeon 	    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
3311d68875ebSPyun YongHyeon 	    HDPX_CFG_JAMIPG_MASK));
3312d68875ebSPyun YongHyeon 	/*
3313d68875ebSPyun YongHyeon 	 * Set TSO/checksum offload threshold. For frames that is
3314d68875ebSPyun YongHyeon 	 * larger than this threshold, hardware wouldn't do
3315d68875ebSPyun YongHyeon 	 * TSO/checksum offloading.
3316d68875ebSPyun YongHyeon 	 */
3317d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TSO_OFFLOAD_THRESH,
33182f70cceaSPyun YongHyeon 	    (sc->alc_ident->max_framelen >> TSO_OFFLOAD_THRESH_UNIT_SHIFT) &
3319d68875ebSPyun YongHyeon 	    TSO_OFFLOAD_THRESH_MASK);
3320d68875ebSPyun YongHyeon 	/* Configure TxQ. */
3321d68875ebSPyun YongHyeon 	reg = (alc_dma_burst[sc->alc_dma_rd_burst] <<
3322d68875ebSPyun YongHyeon 	    TXQ_CFG_TX_FIFO_BURST_SHIFT) & TXQ_CFG_TX_FIFO_BURST_MASK;
33232f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
33242f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
33252f70cceaSPyun YongHyeon 		reg >>= 1;
3326d68875ebSPyun YongHyeon 	reg |= (TXQ_CFG_TD_BURST_DEFAULT << TXQ_CFG_TD_BURST_SHIFT) &
3327d68875ebSPyun YongHyeon 	    TXQ_CFG_TD_BURST_MASK;
3328d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE);
3329d68875ebSPyun YongHyeon 
3330d68875ebSPyun YongHyeon 	/* Configure Rx free descriptor pre-fetching. */
3331d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RX_RD_FREE_THRESH,
3332d68875ebSPyun YongHyeon 	    ((RX_RD_FREE_THRESH_HI_DEFAULT << RX_RD_FREE_THRESH_HI_SHIFT) &
3333d68875ebSPyun YongHyeon 	    RX_RD_FREE_THRESH_HI_MASK) |
3334d68875ebSPyun YongHyeon 	    ((RX_RD_FREE_THRESH_LO_DEFAULT << RX_RD_FREE_THRESH_LO_SHIFT) &
3335d68875ebSPyun YongHyeon 	    RX_RD_FREE_THRESH_LO_MASK));
3336d68875ebSPyun YongHyeon 
3337d68875ebSPyun YongHyeon 	/*
3338d68875ebSPyun YongHyeon 	 * Configure flow control parameters.
3339d68875ebSPyun YongHyeon 	 * XON  : 80% of Rx FIFO
3340d68875ebSPyun YongHyeon 	 * XOFF : 30% of Rx FIFO
3341d68875ebSPyun YongHyeon 	 */
33422f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8131 ||
33432f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8132) {
3344d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_SRAM_RX_FIFO_LEN);
3345d68875ebSPyun YongHyeon 		rxf_hi = (reg * 8) / 10;
3346d68875ebSPyun YongHyeon 		rxf_lo = (reg * 3) / 10;
3347d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RX_FIFO_PAUSE_THRESH,
3348d68875ebSPyun YongHyeon 		    ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) &
3349d68875ebSPyun YongHyeon 		     RX_FIFO_PAUSE_THRESH_LO_MASK) |
3350d68875ebSPyun YongHyeon 		    ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) &
3351d68875ebSPyun YongHyeon 		     RX_FIFO_PAUSE_THRESH_HI_MASK));
33522f70cceaSPyun YongHyeon 	}
33532f70cceaSPyun YongHyeon 
33542f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B ||
33552f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2)
33562f70cceaSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_SERDES_LOCK,
33572f70cceaSPyun YongHyeon 		    CSR_READ_4(sc, ALC_SERDES_LOCK) | SERDES_MAC_CLK_SLOWDOWN |
33582f70cceaSPyun YongHyeon 		    SERDES_PHY_CLK_SLOWDOWN);
3359d68875ebSPyun YongHyeon 
3360d68875ebSPyun YongHyeon 	/* Disable RSS until I understand L1C/L2C's RSS logic. */
3361d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RSS_IDT_TABLE0, 0);
3362d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RSS_CPU, 0);
3363d68875ebSPyun YongHyeon 
3364d68875ebSPyun YongHyeon 	/* Configure RxQ. */
3365d68875ebSPyun YongHyeon 	reg = (RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) &
3366d68875ebSPyun YongHyeon 	    RXQ_CFG_RD_BURST_MASK;
3367d68875ebSPyun YongHyeon 	reg |= RXQ_CFG_RSS_MODE_DIS;
3368d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_ASPM_MON) != 0)
33692f70cceaSPyun YongHyeon 		reg |= RXQ_CFG_ASPM_THROUGHPUT_LIMIT_1M;
3370d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
3371d68875ebSPyun YongHyeon 
3372d68875ebSPyun YongHyeon 	/* Configure DMA parameters. */
3373d68875ebSPyun YongHyeon 	reg = DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI;
3374d68875ebSPyun YongHyeon 	reg |= sc->alc_rcb;
3375d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_CMB_BUG) == 0)
3376d68875ebSPyun YongHyeon 		reg |= DMA_CFG_CMB_ENB;
3377d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_SMB_BUG) == 0)
3378d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_ENB;
3379d68875ebSPyun YongHyeon 	else
3380d68875ebSPyun YongHyeon 		reg |= DMA_CFG_SMB_DIS;
3381d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_rd_burst & DMA_CFG_RD_BURST_MASK) <<
3382d68875ebSPyun YongHyeon 	    DMA_CFG_RD_BURST_SHIFT;
3383d68875ebSPyun YongHyeon 	reg |= (sc->alc_dma_wr_burst & DMA_CFG_WR_BURST_MASK) <<
3384d68875ebSPyun YongHyeon 	    DMA_CFG_WR_BURST_SHIFT;
3385d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) &
3386d68875ebSPyun YongHyeon 	    DMA_CFG_RD_DELAY_CNT_MASK;
3387d68875ebSPyun YongHyeon 	reg |= (DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) &
3388d68875ebSPyun YongHyeon 	    DMA_CFG_WR_DELAY_CNT_MASK;
3389d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
3390d68875ebSPyun YongHyeon 
3391d68875ebSPyun YongHyeon 	/*
3392d68875ebSPyun YongHyeon 	 * Configure Tx/Rx MACs.
3393d68875ebSPyun YongHyeon 	 *  - Auto-padding for short frames.
3394d68875ebSPyun YongHyeon 	 *  - Enable CRC generation.
3395d68875ebSPyun YongHyeon 	 *  Actual reconfiguration of MAC for resolved speed/duplex
3396d68875ebSPyun YongHyeon 	 *  is followed after detection of link establishment.
33972f70cceaSPyun YongHyeon 	 *  AR813x/AR815x always does checksum computation regardless
3398d68875ebSPyun YongHyeon 	 *  of MAC_CFG_RXCSUM_ENB bit. Also the controller is known to
3399d68875ebSPyun YongHyeon 	 *  have bug in protocol field in Rx return structure so
3400d68875ebSPyun YongHyeon 	 *  these controllers can't handle fragmented frames. Disable
3401d68875ebSPyun YongHyeon 	 *  Rx checksum offloading until there is a newer controller
3402d68875ebSPyun YongHyeon 	 *  that has sane implementation.
3403d68875ebSPyun YongHyeon 	 */
3404d68875ebSPyun YongHyeon 	reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX |
3405d68875ebSPyun YongHyeon 	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
3406d68875ebSPyun YongHyeon 	    MAC_CFG_PREAMBLE_MASK);
34072f70cceaSPyun YongHyeon 	if (sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151 ||
34082f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8151_V2 ||
34092f70cceaSPyun YongHyeon 	    sc->alc_ident->deviceid == DEVICEID_ATHEROS_AR8152_B2)
34102f70cceaSPyun YongHyeon 		reg |= MAC_CFG_HASH_ALG_CRC32 | MAC_CFG_SPEED_MODE_SW;
3411d68875ebSPyun YongHyeon 	if ((sc->alc_flags & ALC_FLAG_FASTETHER) != 0)
3412d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
3413d68875ebSPyun YongHyeon 	else
3414d68875ebSPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
3415d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3416d68875ebSPyun YongHyeon 
3417d68875ebSPyun YongHyeon 	/* Set up the receive filter. */
3418d68875ebSPyun YongHyeon 	alc_rxfilter(sc);
3419d68875ebSPyun YongHyeon 	alc_rxvlan(sc);
3420d68875ebSPyun YongHyeon 
3421d68875ebSPyun YongHyeon 	/* Acknowledge all pending interrupts and clear it. */
3422d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, ALC_INTRS);
3423d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3424d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0);
3425d68875ebSPyun YongHyeon 
3426d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
3427d68875ebSPyun YongHyeon 	/* Switch to the current media. */
3428d68875ebSPyun YongHyeon 	mii_mediachg(mii);
3429d68875ebSPyun YongHyeon 
3430d68875ebSPyun YongHyeon 	callout_reset(&sc->alc_tick_ch, hz, alc_tick, sc);
3431d68875ebSPyun YongHyeon 
3432d68875ebSPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
3433d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3434d68875ebSPyun YongHyeon }
3435d68875ebSPyun YongHyeon 
3436d68875ebSPyun YongHyeon static void
3437d68875ebSPyun YongHyeon alc_stop(struct alc_softc *sc)
3438d68875ebSPyun YongHyeon {
3439d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3440d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
3441d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
3442d68875ebSPyun YongHyeon 	uint32_t reg;
3443d68875ebSPyun YongHyeon 	int i;
3444d68875ebSPyun YongHyeon 
3445d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3446d68875ebSPyun YongHyeon 	/*
3447d68875ebSPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
3448d68875ebSPyun YongHyeon 	 */
3449d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3450d68875ebSPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3451d68875ebSPyun YongHyeon 	sc->alc_flags &= ~ALC_FLAG_LINK;
3452d68875ebSPyun YongHyeon 	callout_stop(&sc->alc_tick_ch);
3453d68875ebSPyun YongHyeon 	sc->alc_watchdog_timer = 0;
3454d68875ebSPyun YongHyeon 	alc_stats_update(sc);
3455d68875ebSPyun YongHyeon 	/* Disable interrupts. */
3456d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_MASK, 0);
3457d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3458d68875ebSPyun YongHyeon 	alc_stop_queue(sc);
3459d68875ebSPyun YongHyeon 	/* Disable DMA. */
3460d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_DMA_CFG);
3461d68875ebSPyun YongHyeon 	reg &= ~(DMA_CFG_CMB_ENB | DMA_CFG_SMB_ENB);
3462d68875ebSPyun YongHyeon 	reg |= DMA_CFG_SMB_DIS;
3463d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_DMA_CFG, reg);
3464d68875ebSPyun YongHyeon 	DELAY(1000);
3465d68875ebSPyun YongHyeon 	/* Stop Rx/Tx MACs. */
3466d68875ebSPyun YongHyeon 	alc_stop_mac(sc);
3467d68875ebSPyun YongHyeon 	/* Disable interrupts which might be touched in taskq handler. */
3468d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_INTR_STATUS, 0xFFFFFFFF);
3469d68875ebSPyun YongHyeon 
3470d68875ebSPyun YongHyeon 	/* Reclaim Rx buffers that have been processed. */
3471d68875ebSPyun YongHyeon 	if (sc->alc_cdata.alc_rxhead != NULL)
3472d68875ebSPyun YongHyeon 		m_freem(sc->alc_cdata.alc_rxhead);
3473d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3474d68875ebSPyun YongHyeon 	/*
3475d68875ebSPyun YongHyeon 	 * Free Tx/Rx mbufs still in the queues.
3476d68875ebSPyun YongHyeon 	 */
3477d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
3478d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
3479d68875ebSPyun YongHyeon 		if (rxd->rx_m != NULL) {
3480d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_rx_tag,
3481d68875ebSPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3482d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_rx_tag,
3483d68875ebSPyun YongHyeon 			    rxd->rx_dmamap);
3484d68875ebSPyun YongHyeon 			m_freem(rxd->rx_m);
3485d68875ebSPyun YongHyeon 			rxd->rx_m = NULL;
3486d68875ebSPyun YongHyeon 		}
3487d68875ebSPyun YongHyeon 	}
3488d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
3489d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
3490d68875ebSPyun YongHyeon 		if (txd->tx_m != NULL) {
3491d68875ebSPyun YongHyeon 			bus_dmamap_sync(sc->alc_cdata.alc_tx_tag,
3492d68875ebSPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3493d68875ebSPyun YongHyeon 			bus_dmamap_unload(sc->alc_cdata.alc_tx_tag,
3494d68875ebSPyun YongHyeon 			    txd->tx_dmamap);
3495d68875ebSPyun YongHyeon 			m_freem(txd->tx_m);
3496d68875ebSPyun YongHyeon 			txd->tx_m = NULL;
3497d68875ebSPyun YongHyeon 		}
3498d68875ebSPyun YongHyeon 	}
3499d68875ebSPyun YongHyeon }
3500d68875ebSPyun YongHyeon 
3501d68875ebSPyun YongHyeon static void
3502d68875ebSPyun YongHyeon alc_stop_mac(struct alc_softc *sc)
3503d68875ebSPyun YongHyeon {
3504d68875ebSPyun YongHyeon 	uint32_t reg;
3505d68875ebSPyun YongHyeon 	int i;
3506d68875ebSPyun YongHyeon 
3507d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3508d68875ebSPyun YongHyeon 
3509d68875ebSPyun YongHyeon 	/* Disable Rx/Tx MAC. */
3510d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
3511d68875ebSPyun YongHyeon 	if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) {
35125bec76e7SPyun YongHyeon 		reg &= ~(MAC_CFG_TX_ENB | MAC_CFG_RX_ENB);
3513d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3514d68875ebSPyun YongHyeon 	}
3515d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
3516d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
3517d68875ebSPyun YongHyeon 		if (reg == 0)
3518d68875ebSPyun YongHyeon 			break;
3519d68875ebSPyun YongHyeon 		DELAY(10);
3520d68875ebSPyun YongHyeon 	}
3521d68875ebSPyun YongHyeon 	if (i == 0)
3522d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
3523d68875ebSPyun YongHyeon 		    "could not disable Rx/Tx MAC(0x%08x)!\n", reg);
3524d68875ebSPyun YongHyeon }
3525d68875ebSPyun YongHyeon 
3526d68875ebSPyun YongHyeon static void
3527d68875ebSPyun YongHyeon alc_start_queue(struct alc_softc *sc)
3528d68875ebSPyun YongHyeon {
3529d68875ebSPyun YongHyeon 	uint32_t qcfg[] = {
3530d68875ebSPyun YongHyeon 		0,
3531d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB,
3532d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB,
3533d68875ebSPyun YongHyeon 		RXQ_CFG_QUEUE0_ENB | RXQ_CFG_QUEUE1_ENB | RXQ_CFG_QUEUE2_ENB,
3534d68875ebSPyun YongHyeon 		RXQ_CFG_ENB
3535d68875ebSPyun YongHyeon 	};
3536d68875ebSPyun YongHyeon 	uint32_t cfg;
3537d68875ebSPyun YongHyeon 
3538d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3539d68875ebSPyun YongHyeon 
3540d68875ebSPyun YongHyeon 	/* Enable RxQ. */
3541d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_RXQ_CFG);
3542d68875ebSPyun YongHyeon 	cfg &= ~RXQ_CFG_ENB;
3543d68875ebSPyun YongHyeon 	cfg |= qcfg[1];
3544d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_RXQ_CFG, cfg);
3545d68875ebSPyun YongHyeon 	/* Enable TxQ. */
3546d68875ebSPyun YongHyeon 	cfg = CSR_READ_4(sc, ALC_TXQ_CFG);
3547d68875ebSPyun YongHyeon 	cfg |= TXQ_CFG_ENB;
3548d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_TXQ_CFG, cfg);
3549d68875ebSPyun YongHyeon }
3550d68875ebSPyun YongHyeon 
3551d68875ebSPyun YongHyeon static void
3552d68875ebSPyun YongHyeon alc_stop_queue(struct alc_softc *sc)
3553d68875ebSPyun YongHyeon {
3554d68875ebSPyun YongHyeon 	uint32_t reg;
3555d68875ebSPyun YongHyeon 	int i;
3556d68875ebSPyun YongHyeon 
3557d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3558d68875ebSPyun YongHyeon 
3559d68875ebSPyun YongHyeon 	/* Disable RxQ. */
3560d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_RXQ_CFG);
3561d68875ebSPyun YongHyeon 	if ((reg & RXQ_CFG_ENB) != 0) {
3562d68875ebSPyun YongHyeon 		reg &= ~RXQ_CFG_ENB;
3563d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_RXQ_CFG, reg);
3564d68875ebSPyun YongHyeon 	}
3565d68875ebSPyun YongHyeon 	/* Disable TxQ. */
3566d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_TXQ_CFG);
3567f69ddfbbSPyun YongHyeon 	if ((reg & TXQ_CFG_ENB) != 0) {
3568d68875ebSPyun YongHyeon 		reg &= ~TXQ_CFG_ENB;
3569d68875ebSPyun YongHyeon 		CSR_WRITE_4(sc, ALC_TXQ_CFG, reg);
3570d68875ebSPyun YongHyeon 	}
3571d68875ebSPyun YongHyeon 	for (i = ALC_TIMEOUT; i > 0; i--) {
3572d68875ebSPyun YongHyeon 		reg = CSR_READ_4(sc, ALC_IDLE_STATUS);
3573d68875ebSPyun YongHyeon 		if ((reg & (IDLE_STATUS_RXQ | IDLE_STATUS_TXQ)) == 0)
3574d68875ebSPyun YongHyeon 			break;
3575d68875ebSPyun YongHyeon 		DELAY(10);
3576d68875ebSPyun YongHyeon 	}
3577d68875ebSPyun YongHyeon 	if (i == 0)
3578d68875ebSPyun YongHyeon 		device_printf(sc->alc_dev,
3579d68875ebSPyun YongHyeon 		    "could not disable RxQ/TxQ (0x%08x)!\n", reg);
3580d68875ebSPyun YongHyeon }
3581d68875ebSPyun YongHyeon 
3582d68875ebSPyun YongHyeon static void
3583d68875ebSPyun YongHyeon alc_init_tx_ring(struct alc_softc *sc)
3584d68875ebSPyun YongHyeon {
3585d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3586d68875ebSPyun YongHyeon 	struct alc_txdesc *txd;
3587d68875ebSPyun YongHyeon 	int i;
3588d68875ebSPyun YongHyeon 
3589d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3590d68875ebSPyun YongHyeon 
3591d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_prod = 0;
3592d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cons = 0;
3593d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_tx_cnt = 0;
3594d68875ebSPyun YongHyeon 
3595d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3596d68875ebSPyun YongHyeon 	bzero(rd->alc_tx_ring, ALC_TX_RING_SZ);
3597d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_TX_RING_CNT; i++) {
3598d68875ebSPyun YongHyeon 		txd = &sc->alc_cdata.alc_txdesc[i];
3599d68875ebSPyun YongHyeon 		txd->tx_m = NULL;
3600d68875ebSPyun YongHyeon 	}
3601d68875ebSPyun YongHyeon 
3602d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_tx_ring_tag,
3603d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_tx_ring_map, BUS_DMASYNC_PREWRITE);
3604d68875ebSPyun YongHyeon }
3605d68875ebSPyun YongHyeon 
3606d68875ebSPyun YongHyeon static int
3607d68875ebSPyun YongHyeon alc_init_rx_ring(struct alc_softc *sc)
3608d68875ebSPyun YongHyeon {
3609d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3610d68875ebSPyun YongHyeon 	struct alc_rxdesc *rxd;
3611d68875ebSPyun YongHyeon 	int i;
3612d68875ebSPyun YongHyeon 
3613d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3614d68875ebSPyun YongHyeon 
3615d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rx_cons = ALC_RX_RING_CNT - 1;
3616d68875ebSPyun YongHyeon 	sc->alc_morework = 0;
3617d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3618d68875ebSPyun YongHyeon 	bzero(rd->alc_rx_ring, ALC_RX_RING_SZ);
3619d68875ebSPyun YongHyeon 	for (i = 0; i < ALC_RX_RING_CNT; i++) {
3620d68875ebSPyun YongHyeon 		rxd = &sc->alc_cdata.alc_rxdesc[i];
3621d68875ebSPyun YongHyeon 		rxd->rx_m = NULL;
3622d68875ebSPyun YongHyeon 		rxd->rx_desc = &rd->alc_rx_ring[i];
3623d68875ebSPyun YongHyeon 		if (alc_newbuf(sc, rxd) != 0)
3624d68875ebSPyun YongHyeon 			return (ENOBUFS);
3625d68875ebSPyun YongHyeon 	}
3626d68875ebSPyun YongHyeon 
3627d68875ebSPyun YongHyeon 	/*
3628d68875ebSPyun YongHyeon 	 * Since controller does not update Rx descriptors, driver
3629d68875ebSPyun YongHyeon 	 * does have to read Rx descriptors back so BUS_DMASYNC_PREWRITE
3630d68875ebSPyun YongHyeon 	 * is enough to ensure coherence.
3631d68875ebSPyun YongHyeon 	 */
3632d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rx_ring_tag,
3633d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rx_ring_map, BUS_DMASYNC_PREWRITE);
3634d68875ebSPyun YongHyeon 	/* Let controller know availability of new Rx buffers. */
3635d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MBOX_RD0_PROD_IDX, sc->alc_cdata.alc_rx_cons);
3636d68875ebSPyun YongHyeon 
3637d68875ebSPyun YongHyeon 	return (0);
3638d68875ebSPyun YongHyeon }
3639d68875ebSPyun YongHyeon 
3640d68875ebSPyun YongHyeon static void
3641d68875ebSPyun YongHyeon alc_init_rr_ring(struct alc_softc *sc)
3642d68875ebSPyun YongHyeon {
3643d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3644d68875ebSPyun YongHyeon 
3645d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3646d68875ebSPyun YongHyeon 
3647d68875ebSPyun YongHyeon 	sc->alc_cdata.alc_rr_cons = 0;
3648d68875ebSPyun YongHyeon 	ALC_RXCHAIN_RESET(sc);
3649d68875ebSPyun YongHyeon 
3650d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3651d68875ebSPyun YongHyeon 	bzero(rd->alc_rr_ring, ALC_RR_RING_SZ);
3652d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_rr_ring_tag,
3653d68875ebSPyun YongHyeon 	    sc->alc_cdata.alc_rr_ring_map,
3654d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3655d68875ebSPyun YongHyeon }
3656d68875ebSPyun YongHyeon 
3657d68875ebSPyun YongHyeon static void
3658d68875ebSPyun YongHyeon alc_init_cmb(struct alc_softc *sc)
3659d68875ebSPyun YongHyeon {
3660d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3661d68875ebSPyun YongHyeon 
3662d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3663d68875ebSPyun YongHyeon 
3664d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3665d68875ebSPyun YongHyeon 	bzero(rd->alc_cmb, ALC_CMB_SZ);
3666d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_cmb_tag, sc->alc_cdata.alc_cmb_map,
3667d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3668d68875ebSPyun YongHyeon }
3669d68875ebSPyun YongHyeon 
3670d68875ebSPyun YongHyeon static void
3671d68875ebSPyun YongHyeon alc_init_smb(struct alc_softc *sc)
3672d68875ebSPyun YongHyeon {
3673d68875ebSPyun YongHyeon 	struct alc_ring_data *rd;
3674d68875ebSPyun YongHyeon 
3675d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3676d68875ebSPyun YongHyeon 
3677d68875ebSPyun YongHyeon 	rd = &sc->alc_rdata;
3678d68875ebSPyun YongHyeon 	bzero(rd->alc_smb, ALC_SMB_SZ);
3679d68875ebSPyun YongHyeon 	bus_dmamap_sync(sc->alc_cdata.alc_smb_tag, sc->alc_cdata.alc_smb_map,
3680d68875ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3681d68875ebSPyun YongHyeon }
3682d68875ebSPyun YongHyeon 
3683d68875ebSPyun YongHyeon static void
3684d68875ebSPyun YongHyeon alc_rxvlan(struct alc_softc *sc)
3685d68875ebSPyun YongHyeon {
3686d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3687d68875ebSPyun YongHyeon 	uint32_t reg;
3688d68875ebSPyun YongHyeon 
3689d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3690d68875ebSPyun YongHyeon 
3691d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3692d68875ebSPyun YongHyeon 	reg = CSR_READ_4(sc, ALC_MAC_CFG);
3693d68875ebSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
3694d68875ebSPyun YongHyeon 		reg |= MAC_CFG_VLAN_TAG_STRIP;
3695d68875ebSPyun YongHyeon 	else
3696d68875ebSPyun YongHyeon 		reg &= ~MAC_CFG_VLAN_TAG_STRIP;
3697d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, reg);
3698d68875ebSPyun YongHyeon }
3699d68875ebSPyun YongHyeon 
3700d68875ebSPyun YongHyeon static void
3701d68875ebSPyun YongHyeon alc_rxfilter(struct alc_softc *sc)
3702d68875ebSPyun YongHyeon {
3703d68875ebSPyun YongHyeon 	struct ifnet *ifp;
3704d68875ebSPyun YongHyeon 	struct ifmultiaddr *ifma;
3705d68875ebSPyun YongHyeon 	uint32_t crc;
3706d68875ebSPyun YongHyeon 	uint32_t mchash[2];
3707d68875ebSPyun YongHyeon 	uint32_t rxcfg;
3708d68875ebSPyun YongHyeon 
3709d68875ebSPyun YongHyeon 	ALC_LOCK_ASSERT(sc);
3710d68875ebSPyun YongHyeon 
3711d68875ebSPyun YongHyeon 	ifp = sc->alc_ifp;
3712d68875ebSPyun YongHyeon 
3713d68875ebSPyun YongHyeon 	bzero(mchash, sizeof(mchash));
3714d68875ebSPyun YongHyeon 	rxcfg = CSR_READ_4(sc, ALC_MAC_CFG);
3715d68875ebSPyun YongHyeon 	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
3716d68875ebSPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
3717d68875ebSPyun YongHyeon 		rxcfg |= MAC_CFG_BCAST;
3718d68875ebSPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
3719d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
3720d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_PROMISC;
3721d68875ebSPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
3722d68875ebSPyun YongHyeon 			rxcfg |= MAC_CFG_ALLMULTI;
3723d68875ebSPyun YongHyeon 		mchash[0] = 0xFFFFFFFF;
3724d68875ebSPyun YongHyeon 		mchash[1] = 0xFFFFFFFF;
3725d68875ebSPyun YongHyeon 		goto chipit;
3726d68875ebSPyun YongHyeon 	}
3727d68875ebSPyun YongHyeon 
3728eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
3729d68875ebSPyun YongHyeon 	TAILQ_FOREACH(ifma, &sc->alc_ifp->if_multiaddrs, ifma_link) {
3730d68875ebSPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
3731d68875ebSPyun YongHyeon 			continue;
3732cb2cdeceSPyun YongHyeon 		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
3733d68875ebSPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
3734d68875ebSPyun YongHyeon 		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
3735d68875ebSPyun YongHyeon 	}
3736eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
3737d68875ebSPyun YongHyeon 
3738d68875ebSPyun YongHyeon chipit:
3739d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR0, mchash[0]);
3740d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAR1, mchash[1]);
3741d68875ebSPyun YongHyeon 	CSR_WRITE_4(sc, ALC_MAC_CFG, rxcfg);
3742d68875ebSPyun YongHyeon }
3743d68875ebSPyun YongHyeon 
3744d68875ebSPyun YongHyeon static int
3745d68875ebSPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3746d68875ebSPyun YongHyeon {
3747d68875ebSPyun YongHyeon 	int error, value;
3748d68875ebSPyun YongHyeon 
3749d68875ebSPyun YongHyeon 	if (arg1 == NULL)
3750d68875ebSPyun YongHyeon 		return (EINVAL);
3751d68875ebSPyun YongHyeon 	value = *(int *)arg1;
3752d68875ebSPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3753d68875ebSPyun YongHyeon 	if (error || req->newptr == NULL)
3754d68875ebSPyun YongHyeon 		return (error);
3755d68875ebSPyun YongHyeon 	if (value < low || value > high)
3756d68875ebSPyun YongHyeon 		return (EINVAL);
3757d68875ebSPyun YongHyeon 	*(int *)arg1 = value;
3758d68875ebSPyun YongHyeon 
3759d68875ebSPyun YongHyeon 	return (0);
3760d68875ebSPyun YongHyeon }
3761d68875ebSPyun YongHyeon 
3762d68875ebSPyun YongHyeon static int
3763d68875ebSPyun YongHyeon sysctl_hw_alc_proc_limit(SYSCTL_HANDLER_ARGS)
3764d68875ebSPyun YongHyeon {
3765d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3766d68875ebSPyun YongHyeon 	    ALC_PROC_MIN, ALC_PROC_MAX));
3767d68875ebSPyun YongHyeon }
3768d68875ebSPyun YongHyeon 
3769d68875ebSPyun YongHyeon static int
3770d68875ebSPyun YongHyeon sysctl_hw_alc_int_mod(SYSCTL_HANDLER_ARGS)
3771d68875ebSPyun YongHyeon {
3772d68875ebSPyun YongHyeon 
3773d68875ebSPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
3774d68875ebSPyun YongHyeon 	    ALC_IM_TIMER_MIN, ALC_IM_TIMER_MAX));
3775d68875ebSPyun YongHyeon }
3776