xref: /freebsd/sys/dev/aic7xxx/aic79xx_pci.c (revision 1d528d679252dcae621625abd0366f52d312fee8)
117d24755SJustin T. Gibbs /*
217d24755SJustin T. Gibbs  * Product specific probe and attach routines for:
317d24755SJustin T. Gibbs  *	aic7901 and aic7902 SCSI controllers
417d24755SJustin T. Gibbs  *
517d24755SJustin T. Gibbs  * Copyright (c) 1994-2001 Justin T. Gibbs.
61a1fbd0bSJustin T. Gibbs  * Copyright (c) 2000-2002 Adaptec Inc.
717d24755SJustin T. Gibbs  * All rights reserved.
817d24755SJustin T. Gibbs  *
917d24755SJustin T. Gibbs  * Redistribution and use in source and binary forms, with or without
1017d24755SJustin T. Gibbs  * modification, are permitted provided that the following conditions
1117d24755SJustin T. Gibbs  * are met:
1217d24755SJustin T. Gibbs  * 1. Redistributions of source code must retain the above copyright
1317d24755SJustin T. Gibbs  *    notice, this list of conditions, and the following disclaimer,
1417d24755SJustin T. Gibbs  *    without modification.
1517d24755SJustin T. Gibbs  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
1617d24755SJustin T. Gibbs  *    substantially similar to the "NO WARRANTY" disclaimer below
1717d24755SJustin T. Gibbs  *    ("Disclaimer") and any redistribution must be conditioned upon
1817d24755SJustin T. Gibbs  *    including a substantially similar Disclaimer requirement for further
1917d24755SJustin T. Gibbs  *    binary redistribution.
2017d24755SJustin T. Gibbs  * 3. Neither the names of the above-listed copyright holders nor the names
2117d24755SJustin T. Gibbs  *    of any contributors may be used to endorse or promote products derived
2217d24755SJustin T. Gibbs  *    from this software without specific prior written permission.
2317d24755SJustin T. Gibbs  *
2417d24755SJustin T. Gibbs  * Alternatively, this software may be distributed under the terms of the
2517d24755SJustin T. Gibbs  * GNU General Public License ("GPL") version 2 as published by the Free
2617d24755SJustin T. Gibbs  * Software Foundation.
2717d24755SJustin T. Gibbs  *
2817d24755SJustin T. Gibbs  * NO WARRANTY
2917d24755SJustin T. Gibbs  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
3017d24755SJustin T. Gibbs  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
3117d24755SJustin T. Gibbs  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
3217d24755SJustin T. Gibbs  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
3317d24755SJustin T. Gibbs  * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
3417d24755SJustin T. Gibbs  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
3517d24755SJustin T. Gibbs  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
3617d24755SJustin T. Gibbs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
3717d24755SJustin T. Gibbs  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
3817d24755SJustin T. Gibbs  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3917d24755SJustin T. Gibbs  * POSSIBILITY OF SUCH DAMAGES.
4017d24755SJustin T. Gibbs  *
411d528d67SJustin T. Gibbs  * $Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#74 $
4217d24755SJustin T. Gibbs  *
4317d24755SJustin T. Gibbs  * $FreeBSD$
4417d24755SJustin T. Gibbs  */
4517d24755SJustin T. Gibbs 
4617d24755SJustin T. Gibbs #ifdef __linux__
4717d24755SJustin T. Gibbs #include "aic79xx_osm.h"
4817d24755SJustin T. Gibbs #include "aic79xx_inline.h"
4917d24755SJustin T. Gibbs #else
5017d24755SJustin T. Gibbs #include <dev/aic7xxx/aic79xx_osm.h>
5117d24755SJustin T. Gibbs #include <dev/aic7xxx/aic79xx_inline.h>
5217d24755SJustin T. Gibbs #endif
5317d24755SJustin T. Gibbs 
5417d24755SJustin T. Gibbs static __inline uint64_t
5517d24755SJustin T. Gibbs ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
5617d24755SJustin T. Gibbs {
5717d24755SJustin T. Gibbs 	uint64_t id;
5817d24755SJustin T. Gibbs 
5917d24755SJustin T. Gibbs 	id = subvendor
6017d24755SJustin T. Gibbs 	   | (subdevice << 16)
6117d24755SJustin T. Gibbs 	   | ((uint64_t)vendor << 32)
6217d24755SJustin T. Gibbs 	   | ((uint64_t)device << 48);
6317d24755SJustin T. Gibbs 
6417d24755SJustin T. Gibbs 	return (id);
6517d24755SJustin T. Gibbs }
6617d24755SJustin T. Gibbs 
6717d24755SJustin T. Gibbs #define ID_ALL_MASK			0xFFFFFFFFFFFFFFFFull
68197696e9SJustin T. Gibbs #define ID_ALL_IROC_MASK		0xFFFFFF7FFFFFFFFFull
6917d24755SJustin T. Gibbs #define ID_DEV_VENDOR_MASK		0xFFFFFFFF00000000ull
7017d24755SJustin T. Gibbs #define ID_9005_GENERIC_MASK		0xFFF0FFFF00000000ull
71197696e9SJustin T. Gibbs #define ID_9005_GENERIC_IROC_MASK	0xFFF0FF7F00000000ull
7217d24755SJustin T. Gibbs 
7317d24755SJustin T. Gibbs #define ID_AIC7901			0x800F9005FFFF9005ull
741a1fbd0bSJustin T. Gibbs #define ID_AHA_29320A			0x8000900500609005ull
75197696e9SJustin T. Gibbs #define ID_AHA_29320ALP			0x8017900500449005ull
76197696e9SJustin T. Gibbs 
77197696e9SJustin T. Gibbs #define ID_AIC7901A			0x801E9005FFFF9005ull
78197696e9SJustin T. Gibbs #define ID_AHA_29320			0x8012900500429005ull
79197696e9SJustin T. Gibbs #define ID_AHA_29320B			0x8013900500439005ull
80454bf169SScott Long #define ID_AHA_29320LP			0x8014900500449005ull
8117d24755SJustin T. Gibbs 
8217d24755SJustin T. Gibbs #define ID_AIC7902			0x801F9005FFFF9005ull
83454bf169SScott Long #define ID_AIC7902_B			0x801D9005FFFF9005ull
8417d24755SJustin T. Gibbs #define ID_AHA_39320			0x8010900500409005ull
85197696e9SJustin T. Gibbs #define ID_AHA_39320_B			0x8015900500409005ull
86acae33b0SJustin T. Gibbs #define ID_AHA_39320A			0x8016900500409005ull
8717d24755SJustin T. Gibbs #define ID_AHA_39320D			0x8011900500419005ull
88454bf169SScott Long #define ID_AHA_39320D_B			0x801C900500419005ull
89454bf169SScott Long #define ID_AHA_39320D_HP		0x8011900500AC0E11ull
90454bf169SScott Long #define ID_AHA_39320D_B_HP		0x801C900500AC0E11ull
9117d24755SJustin T. Gibbs #define ID_AIC7902_PCI_REV_A4		0x3
921a1fbd0bSJustin T. Gibbs #define ID_AIC7902_PCI_REV_B0		0x10
93454bf169SScott Long #define SUBID_HP			0x0E11
9417d24755SJustin T. Gibbs 
9517d24755SJustin T. Gibbs #define DEVID_9005_TYPE(id) ((id) & 0xF)
9617d24755SJustin T. Gibbs #define		DEVID_9005_TYPE_HBA		0x0	/* Standard Card */
9717d24755SJustin T. Gibbs #define		DEVID_9005_TYPE_HBA_2EXT	0x1	/* 2 External Ports */
9817d24755SJustin T. Gibbs #define		DEVID_9005_TYPE_IROC		0x8	/* Raid(0,1,10) Card */
9917d24755SJustin T. Gibbs #define		DEVID_9005_TYPE_MB		0xF	/* On Motherboard */
10017d24755SJustin T. Gibbs 
10117d24755SJustin T. Gibbs #define DEVID_9005_MFUNC(id) ((id) & 0x10)
10217d24755SJustin T. Gibbs 
10317d24755SJustin T. Gibbs #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
10417d24755SJustin T. Gibbs 
10517d24755SJustin T. Gibbs #define SUBID_9005_TYPE(id) ((id) & 0xF)
10617d24755SJustin T. Gibbs #define		SUBID_9005_TYPE_HBA		0x0	/* Standard Card */
10717d24755SJustin T. Gibbs #define		SUBID_9005_TYPE_MB		0xF	/* On Motherboard */
10817d24755SJustin T. Gibbs 
10917d24755SJustin T. Gibbs #define SUBID_9005_AUTOTERM(id)	(((id) & 0x10) == 0)
11017d24755SJustin T. Gibbs 
11117d24755SJustin T. Gibbs #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
11217d24755SJustin T. Gibbs 
11317d24755SJustin T. Gibbs #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
11417d24755SJustin T. Gibbs #define		SUBID_9005_SEEPTYPE_NONE	0x0
11517d24755SJustin T. Gibbs #define		SUBID_9005_SEEPTYPE_4K		0x1
11617d24755SJustin T. Gibbs 
117197696e9SJustin T. Gibbs static ahd_device_setup_t ahd_aic7901_setup;
1181a1fbd0bSJustin T. Gibbs static ahd_device_setup_t ahd_aic7901A_setup;
119454bf169SScott Long static ahd_device_setup_t ahd_aic7902_setup;
12017d24755SJustin T. Gibbs 
12117d24755SJustin T. Gibbs struct ahd_pci_identity ahd_pci_ident_table [] =
12217d24755SJustin T. Gibbs {
123197696e9SJustin T. Gibbs 	/* aic7901 based controllers */
124197696e9SJustin T. Gibbs 	{
125197696e9SJustin T. Gibbs 		ID_AHA_29320A,
126197696e9SJustin T. Gibbs 		ID_ALL_MASK,
127197696e9SJustin T. Gibbs 		"Adaptec 29320A Ultra320 SCSI adapter",
128197696e9SJustin T. Gibbs 		ahd_aic7901_setup
129197696e9SJustin T. Gibbs 	},
130197696e9SJustin T. Gibbs 	{
131197696e9SJustin T. Gibbs 		ID_AHA_29320ALP,
132197696e9SJustin T. Gibbs 		ID_ALL_MASK,
133197696e9SJustin T. Gibbs 		"Adaptec 29320ALP Ultra320 SCSI adapter",
134197696e9SJustin T. Gibbs 		ahd_aic7901_setup
135197696e9SJustin T. Gibbs 	},
136454bf169SScott Long 	/* aic7901A based controllers */
137454bf169SScott Long 	{
138197696e9SJustin T. Gibbs 		ID_AHA_29320,
139197696e9SJustin T. Gibbs 		ID_ALL_MASK,
140197696e9SJustin T. Gibbs 		"Adaptec 29320 Ultra320 SCSI adapter",
141197696e9SJustin T. Gibbs 		ahd_aic7901A_setup
142197696e9SJustin T. Gibbs 	},
143197696e9SJustin T. Gibbs 	{
144197696e9SJustin T. Gibbs 		ID_AHA_29320B,
145197696e9SJustin T. Gibbs 		ID_ALL_MASK,
146197696e9SJustin T. Gibbs 		"Adaptec 29320B Ultra320 SCSI adapter",
147197696e9SJustin T. Gibbs 		ahd_aic7901A_setup
148197696e9SJustin T. Gibbs 	},
149197696e9SJustin T. Gibbs 	{
150454bf169SScott Long 		ID_AHA_29320LP,
151454bf169SScott Long 		ID_ALL_MASK,
152454bf169SScott Long 		"Adaptec 29320LP Ultra320 SCSI adapter",
153454bf169SScott Long 		ahd_aic7901A_setup
154454bf169SScott Long 	},
15517d24755SJustin T. Gibbs 	/* aic7902 based controllers */
15617d24755SJustin T. Gibbs 	{
15717d24755SJustin T. Gibbs 		ID_AHA_39320,
15817d24755SJustin T. Gibbs 		ID_ALL_MASK,
15917d24755SJustin T. Gibbs 		"Adaptec 39320 Ultra320 SCSI adapter",
16017d24755SJustin T. Gibbs 		ahd_aic7902_setup
16117d24755SJustin T. Gibbs 	},
16217d24755SJustin T. Gibbs 	{
163197696e9SJustin T. Gibbs 		ID_AHA_39320_B,
164197696e9SJustin T. Gibbs 		ID_ALL_MASK,
165197696e9SJustin T. Gibbs 		"Adaptec 39320 Ultra320 SCSI adapter",
166197696e9SJustin T. Gibbs 		ahd_aic7902_setup
167197696e9SJustin T. Gibbs 	},
168197696e9SJustin T. Gibbs 	{
169acae33b0SJustin T. Gibbs 		ID_AHA_39320A,
170acae33b0SJustin T. Gibbs 		ID_ALL_MASK,
171acae33b0SJustin T. Gibbs 		"Adaptec 39320A Ultra320 SCSI adapter",
172acae33b0SJustin T. Gibbs 		ahd_aic7902_setup
173acae33b0SJustin T. Gibbs 	},
174acae33b0SJustin T. Gibbs 	{
17517d24755SJustin T. Gibbs 		ID_AHA_39320D,
17617d24755SJustin T. Gibbs 		ID_ALL_MASK,
17717d24755SJustin T. Gibbs 		"Adaptec 39320D Ultra320 SCSI adapter",
17817d24755SJustin T. Gibbs 		ahd_aic7902_setup
17917d24755SJustin T. Gibbs 	},
18017d24755SJustin T. Gibbs 	{
181454bf169SScott Long 		ID_AHA_39320D_HP,
18217d24755SJustin T. Gibbs 		ID_ALL_MASK,
183454bf169SScott Long 		"Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
184454bf169SScott Long 		ahd_aic7902_setup
185454bf169SScott Long 	},
186454bf169SScott Long 	{
187454bf169SScott Long 		ID_AHA_39320D_B,
188454bf169SScott Long 		ID_ALL_MASK,
189454bf169SScott Long 		"Adaptec 39320D Ultra320 SCSI adapter",
190454bf169SScott Long 		ahd_aic7902_setup
191454bf169SScott Long 	},
192454bf169SScott Long 	{
193454bf169SScott Long 		ID_AHA_39320D_B_HP,
194454bf169SScott Long 		ID_ALL_MASK,
195454bf169SScott Long 		"Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
19617d24755SJustin T. Gibbs 		ahd_aic7902_setup
19717d24755SJustin T. Gibbs 	},
1981a1fbd0bSJustin T. Gibbs 	{
1991a1fbd0bSJustin T. Gibbs 		ID_AHA_29320,
2001a1fbd0bSJustin T. Gibbs 		ID_ALL_MASK,
2011a1fbd0bSJustin T. Gibbs 		"Adaptec 29320 Ultra320 SCSI adapter",
2021a1fbd0bSJustin T. Gibbs 		ahd_aic7902_setup
2031a1fbd0bSJustin T. Gibbs 	},
2041a1fbd0bSJustin T. Gibbs 	{
2051a1fbd0bSJustin T. Gibbs 		ID_AHA_29320B,
2061a1fbd0bSJustin T. Gibbs 		ID_ALL_MASK,
2071a1fbd0bSJustin T. Gibbs 		"Adaptec 29320B Ultra320 SCSI adapter",
2081a1fbd0bSJustin T. Gibbs 		ahd_aic7902_setup
2091a1fbd0bSJustin T. Gibbs 	},
21017d24755SJustin T. Gibbs 	/* Generic chip probes for devices we don't know 'exactly' */
21117d24755SJustin T. Gibbs 	{
212197696e9SJustin T. Gibbs 		ID_AIC7901 & ID_DEV_VENDOR_MASK,
213197696e9SJustin T. Gibbs 		ID_DEV_VENDOR_MASK,
214197696e9SJustin T. Gibbs 		"Adaptec AIC7901 Ultra320 SCSI adapter",
215197696e9SJustin T. Gibbs 		ahd_aic7901_setup
216197696e9SJustin T. Gibbs 	},
217197696e9SJustin T. Gibbs 	{
21897cae63dSScott Long 		ID_AIC7901A & ID_DEV_VENDOR_MASK,
21997cae63dSScott Long 		ID_DEV_VENDOR_MASK,
220454bf169SScott Long 		"Adaptec AIC7901A Ultra320 SCSI adapter",
221454bf169SScott Long 		ahd_aic7901A_setup
22217d24755SJustin T. Gibbs 	},
22317d24755SJustin T. Gibbs 	{
22417d24755SJustin T. Gibbs 		ID_AIC7902 & ID_9005_GENERIC_MASK,
22517d24755SJustin T. Gibbs 		ID_9005_GENERIC_MASK,
226454bf169SScott Long 		"Adaptec AIC7902 Ultra320 SCSI adapter",
22717d24755SJustin T. Gibbs 		ahd_aic7902_setup
22817d24755SJustin T. Gibbs 	}
22917d24755SJustin T. Gibbs };
23017d24755SJustin T. Gibbs 
23117d24755SJustin T. Gibbs const u_int ahd_num_pci_devs = NUM_ELEMENTS(ahd_pci_ident_table);
23217d24755SJustin T. Gibbs 
23317d24755SJustin T. Gibbs #define	DEVCONFIG		0x40
23417d24755SJustin T. Gibbs #define		PCIXINITPAT	0x0000E000ul
23517d24755SJustin T. Gibbs #define			PCIXINIT_PCI33_66	0x0000E000ul
23617d24755SJustin T. Gibbs #define			PCIXINIT_PCIX50_66	0x0000C000ul
23717d24755SJustin T. Gibbs #define			PCIXINIT_PCIX66_100	0x0000A000ul
23817d24755SJustin T. Gibbs #define			PCIXINIT_PCIX100_133	0x00008000ul
23917d24755SJustin T. Gibbs #define	PCI_BUS_MODES_INDEX(devconfig)	\
24017d24755SJustin T. Gibbs 	(((devconfig) & PCIXINITPAT) >> 13)
24117d24755SJustin T. Gibbs static const char *pci_bus_modes[] =
24217d24755SJustin T. Gibbs {
24317d24755SJustin T. Gibbs 	"PCI bus mode unknown",
24417d24755SJustin T. Gibbs 	"PCI bus mode unknown",
24517d24755SJustin T. Gibbs 	"PCI bus mode unknown",
24617d24755SJustin T. Gibbs 	"PCI bus mode unknown",
24717d24755SJustin T. Gibbs 	"PCI-X 101-133Mhz",
24817d24755SJustin T. Gibbs 	"PCI-X 67-100Mhz",
24917d24755SJustin T. Gibbs 	"PCI-X 50-66Mhz",
25017d24755SJustin T. Gibbs 	"PCI 33 or 66Mhz"
25117d24755SJustin T. Gibbs };
25217d24755SJustin T. Gibbs 
25317d24755SJustin T. Gibbs #define		TESTMODE	0x00000800ul
25417d24755SJustin T. Gibbs #define		IRDY_RST	0x00000200ul
25517d24755SJustin T. Gibbs #define		FRAME_RST	0x00000100ul
25617d24755SJustin T. Gibbs #define		PCI64BIT	0x00000080ul
25717d24755SJustin T. Gibbs #define		MRDCEN		0x00000040ul
25817d24755SJustin T. Gibbs #define		ENDIANSEL	0x00000020ul
25917d24755SJustin T. Gibbs #define		MIXQWENDIANEN	0x00000008ul
26017d24755SJustin T. Gibbs #define		DACEN		0x00000004ul
26117d24755SJustin T. Gibbs #define		STPWLEVEL	0x00000002ul
26217d24755SJustin T. Gibbs #define		QWENDIANSEL	0x00000001ul
26317d24755SJustin T. Gibbs 
26417d24755SJustin T. Gibbs #define	DEVCONFIG1		0x44
26517d24755SJustin T. Gibbs #define		PREQDIS		0x01
26617d24755SJustin T. Gibbs 
26717d24755SJustin T. Gibbs #define	CSIZE_LATTIME		0x0c
26817d24755SJustin T. Gibbs #define		CACHESIZE	0x000000fful
26917d24755SJustin T. Gibbs #define		LATTIME		0x0000ff00ul
27017d24755SJustin T. Gibbs 
27117d24755SJustin T. Gibbs static int	ahd_check_extport(struct ahd_softc *ahd);
27217d24755SJustin T. Gibbs static void	ahd_configure_termination(struct ahd_softc *ahd,
27317d24755SJustin T. Gibbs 					  u_int adapter_control);
27417d24755SJustin T. Gibbs static void	ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
27517d24755SJustin T. Gibbs 
27617d24755SJustin T. Gibbs struct ahd_pci_identity *
27717d24755SJustin T. Gibbs ahd_find_pci_device(ahd_dev_softc_t pci)
27817d24755SJustin T. Gibbs {
27917d24755SJustin T. Gibbs 	uint64_t  full_id;
28017d24755SJustin T. Gibbs 	uint16_t  device;
28117d24755SJustin T. Gibbs 	uint16_t  vendor;
28217d24755SJustin T. Gibbs 	uint16_t  subdevice;
28317d24755SJustin T. Gibbs 	uint16_t  subvendor;
28417d24755SJustin T. Gibbs 	struct	  ahd_pci_identity *entry;
28517d24755SJustin T. Gibbs 	u_int	  i;
28617d24755SJustin T. Gibbs 
28717d24755SJustin T. Gibbs 	vendor = ahd_pci_read_config(pci, PCIR_DEVVENDOR, /*bytes*/2);
28817d24755SJustin T. Gibbs 	device = ahd_pci_read_config(pci, PCIR_DEVICE, /*bytes*/2);
28917d24755SJustin T. Gibbs 	subvendor = ahd_pci_read_config(pci, PCIR_SUBVEND_0, /*bytes*/2);
29017d24755SJustin T. Gibbs 	subdevice = ahd_pci_read_config(pci, PCIR_SUBDEV_0, /*bytes*/2);
29117d24755SJustin T. Gibbs 	full_id = ahd_compose_id(device,
29217d24755SJustin T. Gibbs 				 vendor,
29317d24755SJustin T. Gibbs 				 subdevice,
29417d24755SJustin T. Gibbs 				 subvendor);
29517d24755SJustin T. Gibbs 
29617d24755SJustin T. Gibbs 	for (i = 0; i < ahd_num_pci_devs; i++) {
29717d24755SJustin T. Gibbs 		entry = &ahd_pci_ident_table[i];
29817d24755SJustin T. Gibbs 		if (entry->full_id == (full_id & entry->id_mask)) {
29917d24755SJustin T. Gibbs 			/* Honor exclusion entries. */
30017d24755SJustin T. Gibbs 			if (entry->name == NULL)
30117d24755SJustin T. Gibbs 				return (NULL);
30217d24755SJustin T. Gibbs 			return (entry);
30317d24755SJustin T. Gibbs 		}
30417d24755SJustin T. Gibbs 	}
30517d24755SJustin T. Gibbs 	return (NULL);
30617d24755SJustin T. Gibbs }
30717d24755SJustin T. Gibbs 
30817d24755SJustin T. Gibbs int
30917d24755SJustin T. Gibbs ahd_pci_config(struct ahd_softc *ahd, struct ahd_pci_identity *entry)
31017d24755SJustin T. Gibbs {
31117d24755SJustin T. Gibbs 	struct scb_data *shared_scb_data;
31217d24755SJustin T. Gibbs 	u_long		 l;
31317d24755SJustin T. Gibbs 	u_int		 command;
31417d24755SJustin T. Gibbs 	uint32_t	 devconfig;
31517d24755SJustin T. Gibbs 	uint16_t	 subvendor;
31617d24755SJustin T. Gibbs 	int		 error;
31717d24755SJustin T. Gibbs 
31817d24755SJustin T. Gibbs 	shared_scb_data = NULL;
319454bf169SScott Long 	ahd->description = entry->name;
320454bf169SScott Long 	/*
321454bf169SScott Long 	 * Record if this is an HP board.
322454bf169SScott Long 	 */
323454bf169SScott Long 	subvendor = ahd_pci_read_config(ahd->dev_softc,
324454bf169SScott Long 					PCIR_SUBVEND_0, /*bytes*/2);
325454bf169SScott Long 	if (subvendor == SUBID_HP)
326454bf169SScott Long 		ahd->flags |= AHD_HP_BOARD;
327454bf169SScott Long 
32817d24755SJustin T. Gibbs 	error = entry->setup(ahd);
32917d24755SJustin T. Gibbs 	if (error != 0)
33017d24755SJustin T. Gibbs 		return (error);
33117d24755SJustin T. Gibbs 
33217d24755SJustin T. Gibbs 	devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
33317d24755SJustin T. Gibbs 	if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
33417d24755SJustin T. Gibbs 		ahd->chip |= AHD_PCI;
33517d24755SJustin T. Gibbs 		/* Disable PCIX workarounds when running in PCI mode. */
33617d24755SJustin T. Gibbs 		ahd->bugs &= ~AHD_PCIX_BUG_MASK;
33717d24755SJustin T. Gibbs 	} else {
33817d24755SJustin T. Gibbs 		ahd->chip |= AHD_PCIX;
33917d24755SJustin T. Gibbs 	}
34017d24755SJustin T. Gibbs 	ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
34117d24755SJustin T. Gibbs 
34217d24755SJustin T. Gibbs 	ahd_power_state_change(ahd, AHD_POWER_STATE_D0);
34317d24755SJustin T. Gibbs 
34417d24755SJustin T. Gibbs 	error = ahd_pci_map_registers(ahd);
34517d24755SJustin T. Gibbs 	if (error != 0)
34617d24755SJustin T. Gibbs 		return (error);
34717d24755SJustin T. Gibbs 
34817d24755SJustin T. Gibbs 	/*
34917d24755SJustin T. Gibbs 	 * If we need to support high memory, enable dual
35017d24755SJustin T. Gibbs 	 * address cycles.  This bit must be set to enable
35117d24755SJustin T. Gibbs 	 * high address bit generation even if we are on a
35217d24755SJustin T. Gibbs 	 * 64bit bus (PCI64BIT set in devconfig).
35317d24755SJustin T. Gibbs 	 */
35417d24755SJustin T. Gibbs 	if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
35517d24755SJustin T. Gibbs 		uint32_t devconfig;
35617d24755SJustin T. Gibbs 
35717d24755SJustin T. Gibbs 		if (bootverbose)
35817d24755SJustin T. Gibbs 			printf("%s: Enabling 39Bit Addressing\n",
35917d24755SJustin T. Gibbs 			       ahd_name(ahd));
36017d24755SJustin T. Gibbs 		devconfig = ahd_pci_read_config(ahd->dev_softc,
36117d24755SJustin T. Gibbs 						DEVCONFIG, /*bytes*/4);
36217d24755SJustin T. Gibbs 		devconfig |= DACEN;
36317d24755SJustin T. Gibbs 		ahd_pci_write_config(ahd->dev_softc, DEVCONFIG,
36417d24755SJustin T. Gibbs 				     devconfig, /*bytes*/4);
36517d24755SJustin T. Gibbs 	}
36617d24755SJustin T. Gibbs 
36717d24755SJustin T. Gibbs 	/* Ensure busmastering is enabled */
368d7cff4abSJustin T. Gibbs 	command = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
36917d24755SJustin T. Gibbs 	command |= PCIM_CMD_BUSMASTEREN;
370d7cff4abSJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, command, /*bytes*/2);
37117d24755SJustin T. Gibbs 
37217d24755SJustin T. Gibbs 	error = ahd_softc_init(ahd);
37317d24755SJustin T. Gibbs 	if (error != 0)
37417d24755SJustin T. Gibbs 		return (error);
37517d24755SJustin T. Gibbs 
37617d24755SJustin T. Gibbs 	ahd->bus_intr = ahd_pci_intr;
37717d24755SJustin T. Gibbs 
3781d528d67SJustin T. Gibbs 	error = ahd_reset(ahd, /*reinit*/FALSE);
37917d24755SJustin T. Gibbs 	if (error != 0)
38017d24755SJustin T. Gibbs 		return (ENXIO);
38117d24755SJustin T. Gibbs 
38217d24755SJustin T. Gibbs 	ahd->pci_cachesize =
38317d24755SJustin T. Gibbs 	    ahd_pci_read_config(ahd->dev_softc, CSIZE_LATTIME,
38417d24755SJustin T. Gibbs 				/*bytes*/1) & CACHESIZE;
38517d24755SJustin T. Gibbs 	ahd->pci_cachesize *= 4;
38617d24755SJustin T. Gibbs 
38717d24755SJustin T. Gibbs 	ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
38817d24755SJustin T. Gibbs 	/* See if we have a SEEPROM and perform auto-term */
38917d24755SJustin T. Gibbs 	error = ahd_check_extport(ahd);
39017d24755SJustin T. Gibbs 	if (error != 0)
39117d24755SJustin T. Gibbs 		return (error);
39217d24755SJustin T. Gibbs 
39317d24755SJustin T. Gibbs 	/* Core initialization */
39417d24755SJustin T. Gibbs 	error = ahd_init(ahd);
39517d24755SJustin T. Gibbs 	if (error != 0)
39617d24755SJustin T. Gibbs 		return (error);
39717d24755SJustin T. Gibbs 
39817d24755SJustin T. Gibbs 	/*
39917d24755SJustin T. Gibbs 	 * Allow interrupts now that we are completely setup.
40017d24755SJustin T. Gibbs 	 */
40117d24755SJustin T. Gibbs 	error = ahd_pci_map_int(ahd);
40217d24755SJustin T. Gibbs 	if (error != 0)
40317d24755SJustin T. Gibbs 		return (error);
40417d24755SJustin T. Gibbs 
40517d24755SJustin T. Gibbs 	ahd_list_lock(&l);
40617d24755SJustin T. Gibbs 	/*
40717d24755SJustin T. Gibbs 	 * Link this softc in with all other ahd instances.
40817d24755SJustin T. Gibbs 	 */
40917d24755SJustin T. Gibbs 	ahd_softc_insert(ahd);
41017d24755SJustin T. Gibbs 	ahd_list_unlock(&l);
41117d24755SJustin T. Gibbs 	return (0);
41217d24755SJustin T. Gibbs }
41317d24755SJustin T. Gibbs 
41417d24755SJustin T. Gibbs /*
415454bf169SScott Long  * Perform some simple tests that should catch situations where
416454bf169SScott Long  * our registers are invalidly mapped.
417454bf169SScott Long  */
418454bf169SScott Long int
419454bf169SScott Long ahd_pci_test_register_access(struct ahd_softc *ahd)
420454bf169SScott Long {
4210794987dSJustin T. Gibbs 	uint32_t	cmd;
42297cae63dSScott Long 	int		error;
4230794987dSJustin T. Gibbs 	uint8_t		hcntrl;
42497cae63dSScott Long 
42597cae63dSScott Long 	error = EIO;
42697cae63dSScott Long 
4270794987dSJustin T. Gibbs 	/*
4280794987dSJustin T. Gibbs 	 * Enable PCI error interrupt status, but suppress NMIs
4290794987dSJustin T. Gibbs 	 * generated by SERR raised due to target aborts.
4300794987dSJustin T. Gibbs 	 */
4310794987dSJustin T. Gibbs 	cmd = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
4320794987dSJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND,
4330794987dSJustin T. Gibbs 			     cmd & ~PCIM_CMD_SERRESPEN, /*bytes*/2);
434454bf169SScott Long 
435454bf169SScott Long 	/*
436454bf169SScott Long 	 * First a simple test to see if any
437454bf169SScott Long 	 * registers can be read.  Reading
438454bf169SScott Long 	 * HCNTRL has no side effects and has
439454bf169SScott Long 	 * at least one bit that is guaranteed to
440454bf169SScott Long 	 * be zero so it is a good register to
441454bf169SScott Long 	 * use for this test.
442454bf169SScott Long 	 */
4430794987dSJustin T. Gibbs 	hcntrl = ahd_inb(ahd, HCNTRL);
4440794987dSJustin T. Gibbs 	if (hcntrl == 0xFF)
44597cae63dSScott Long 		goto fail;
446454bf169SScott Long 
447454bf169SScott Long 	/*
448454bf169SScott Long 	 * Next create a situation where write combining
449454bf169SScott Long 	 * or read prefetching could be initiated by the
450454bf169SScott Long 	 * CPU or host bridge.  Our device does not support
451454bf169SScott Long 	 * either, so look for data corruption and/or flaged
452454bf169SScott Long 	 * PCI errors.
453454bf169SScott Long 	 */
4540794987dSJustin T. Gibbs 	ahd_outb(ahd, HCNTRL, hcntrl|PAUSE);
4550794987dSJustin T. Gibbs 	while (ahd_is_paused(ahd) == 0)
4560794987dSJustin T. Gibbs 		;
4570794987dSJustin T. Gibbs 	ahd_outb(ahd, SEQCTL0, PERRORDIS);
45897cae63dSScott Long 	ahd_outl(ahd, SRAM_BASE, 0x5aa555aa);
45997cae63dSScott Long 	if (ahd_inl(ahd, SRAM_BASE) != 0x5aa555aa)
46097cae63dSScott Long 		goto fail;
461454bf169SScott Long 
462454bf169SScott Long 	if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
46397cae63dSScott Long 		u_int targpcistat;
46497cae63dSScott Long 
46597cae63dSScott Long 		ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
46697cae63dSScott Long 		targpcistat = ahd_inb(ahd, TARGPCISTAT);
46797cae63dSScott Long 		if ((targpcistat & STA) != 0)
46897cae63dSScott Long 			goto fail;
46997cae63dSScott Long 	}
47097cae63dSScott Long 
47197cae63dSScott Long 	error = 0;
47297cae63dSScott Long 
47397cae63dSScott Long fail:
47497cae63dSScott Long 	if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
475454bf169SScott Long 		u_int targpcistat;
476454bf169SScott Long 		u_int pci_status1;
477454bf169SScott Long 
478454bf169SScott Long 		ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
479454bf169SScott Long 		targpcistat = ahd_inb(ahd, TARGPCISTAT);
480454bf169SScott Long 
481454bf169SScott Long 		/* Silently clear any latched errors. */
482454bf169SScott Long 		ahd_outb(ahd, TARGPCISTAT, targpcistat);
483454bf169SScott Long 		pci_status1 = ahd_pci_read_config(ahd->dev_softc,
484454bf169SScott Long 						  PCIR_STATUS + 1, /*bytes*/1);
485454bf169SScott Long 		ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
486454bf169SScott Long 				     pci_status1, /*bytes*/1);
48797cae63dSScott Long 		ahd_outb(ahd, CLRINT, CLRPCIINT);
488454bf169SScott Long 	}
489454bf169SScott Long 
4900794987dSJustin T. Gibbs 	ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS);
4910794987dSJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
49297cae63dSScott Long 	return (error);
493454bf169SScott Long }
494454bf169SScott Long 
495454bf169SScott Long /*
49617d24755SJustin T. Gibbs  * Check the external port logic for a serial eeprom
49717d24755SJustin T. Gibbs  * and termination/cable detection contrls.
49817d24755SJustin T. Gibbs  */
49917d24755SJustin T. Gibbs static int
50017d24755SJustin T. Gibbs ahd_check_extport(struct ahd_softc *ahd)
50117d24755SJustin T. Gibbs {
502d7cff4abSJustin T. Gibbs 	struct	vpd_config vpd;
50317d24755SJustin T. Gibbs 	struct	seeprom_config *sc;
50417d24755SJustin T. Gibbs 	u_int	adapter_control;
50517d24755SJustin T. Gibbs 	int	have_seeprom;
50617d24755SJustin T. Gibbs 	int	error;
50717d24755SJustin T. Gibbs 
50817d24755SJustin T. Gibbs 	sc = ahd->seep_config;
50917d24755SJustin T. Gibbs 	have_seeprom = ahd_acquire_seeprom(ahd);
51017d24755SJustin T. Gibbs 	if (have_seeprom) {
51117d24755SJustin T. Gibbs 		u_int start_addr;
51217d24755SJustin T. Gibbs 
513d7cff4abSJustin T. Gibbs 		/*
514d7cff4abSJustin T. Gibbs 		 * Fetch VPD for this function and parse it.
515d7cff4abSJustin T. Gibbs 		 */
516d7cff4abSJustin T. Gibbs 		if (bootverbose)
517d7cff4abSJustin T. Gibbs 			printf("%s: Reading VPD from SEEPROM...",
518d7cff4abSJustin T. Gibbs 			       ahd_name(ahd));
519d7cff4abSJustin T. Gibbs 
520d7cff4abSJustin T. Gibbs 		/* Address is always in units of 16bit words */
521d7cff4abSJustin T. Gibbs 		start_addr = ((2 * sizeof(*sc))
522d7cff4abSJustin T. Gibbs 			    + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
523d7cff4abSJustin T. Gibbs 
524d7cff4abSJustin T. Gibbs 		error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
525d7cff4abSJustin T. Gibbs 					 start_addr, sizeof(vpd)/2,
526d7cff4abSJustin T. Gibbs 					 /*bytestream*/TRUE);
527d7cff4abSJustin T. Gibbs 		if (error == 0)
528d7cff4abSJustin T. Gibbs 			error = ahd_parse_vpddata(ahd, &vpd);
529d7cff4abSJustin T. Gibbs 		if (bootverbose)
530d7cff4abSJustin T. Gibbs 			printf("%s: VPD parsing %s\n",
531d7cff4abSJustin T. Gibbs 			       ahd_name(ahd),
532d7cff4abSJustin T. Gibbs 			       error == 0 ? "successful" : "failed");
533d7cff4abSJustin T. Gibbs 
53417d24755SJustin T. Gibbs 		if (bootverbose)
53517d24755SJustin T. Gibbs 			printf("%s: Reading SEEPROM...", ahd_name(ahd));
53617d24755SJustin T. Gibbs 
53717d24755SJustin T. Gibbs 		/* Address is always in units of 16bit words */
53817d24755SJustin T. Gibbs 		start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
53917d24755SJustin T. Gibbs 
54017d24755SJustin T. Gibbs 		error = ahd_read_seeprom(ahd, (uint16_t *)sc,
541d7cff4abSJustin T. Gibbs 					 start_addr, sizeof(*sc)/2,
542d7cff4abSJustin T. Gibbs 					 /*bytestream*/FALSE);
54317d24755SJustin T. Gibbs 
54417d24755SJustin T. Gibbs 		if (error != 0) {
54517d24755SJustin T. Gibbs 			printf("Unable to read SEEPROM\n");
54617d24755SJustin T. Gibbs 			have_seeprom = 0;
54717d24755SJustin T. Gibbs 		} else {
54817d24755SJustin T. Gibbs 			have_seeprom = ahd_verify_cksum(sc);
54917d24755SJustin T. Gibbs 
55017d24755SJustin T. Gibbs 			if (bootverbose) {
55117d24755SJustin T. Gibbs 				if (have_seeprom == 0)
55217d24755SJustin T. Gibbs 					printf ("checksum error\n");
55317d24755SJustin T. Gibbs 				else
55417d24755SJustin T. Gibbs 					printf ("done.\n");
55517d24755SJustin T. Gibbs 			}
55617d24755SJustin T. Gibbs 		}
55717d24755SJustin T. Gibbs 		ahd_release_seeprom(ahd);
55817d24755SJustin T. Gibbs 	}
55917d24755SJustin T. Gibbs 
56017d24755SJustin T. Gibbs 	if (!have_seeprom) {
56117d24755SJustin T. Gibbs 		u_int	  nvram_scb;
56217d24755SJustin T. Gibbs 
56317d24755SJustin T. Gibbs 		/*
56417d24755SJustin T. Gibbs 		 * Pull scratch ram settings and treat them as
56517d24755SJustin T. Gibbs 		 * if they are the contents of an seeprom if
56617d24755SJustin T. Gibbs 		 * the 'ADPT', 'BIOS', or 'ASPI' signature is found
56717d24755SJustin T. Gibbs 		 * in SCB 0xFF.  We manually compose the data as 16bit
56817d24755SJustin T. Gibbs 		 * values to avoid endian issues.
56917d24755SJustin T. Gibbs 		 */
57017d24755SJustin T. Gibbs 		ahd_set_scbptr(ahd, 0xFF);
57117d24755SJustin T. Gibbs 		nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
57217d24755SJustin T. Gibbs 		if (nvram_scb != 0xFF
57317d24755SJustin T. Gibbs 		 && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
57417d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
57517d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
57617d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
57717d24755SJustin T. Gibbs 		  || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
57817d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
57917d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
58017d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
58117d24755SJustin T. Gibbs 		  || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
58217d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
58317d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
58417d24755SJustin T. Gibbs 		   && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
58517d24755SJustin T. Gibbs 			uint16_t *sc_data;
58617d24755SJustin T. Gibbs 			int	  i;
58717d24755SJustin T. Gibbs 
58817d24755SJustin T. Gibbs 			ahd_set_scbptr(ahd, nvram_scb);
58917d24755SJustin T. Gibbs 			sc_data = (uint16_t *)sc;
59017d24755SJustin T. Gibbs 			for (i = 0; i < 64; i += 2)
59117d24755SJustin T. Gibbs 				*sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
59217d24755SJustin T. Gibbs 			have_seeprom = ahd_verify_cksum(sc);
59317d24755SJustin T. Gibbs 			if (have_seeprom)
59417d24755SJustin T. Gibbs 				ahd->flags |= AHD_SCB_CONFIG_USED;
59517d24755SJustin T. Gibbs 		}
59617d24755SJustin T. Gibbs 	}
59717d24755SJustin T. Gibbs 
59817d24755SJustin T. Gibbs #if AHD_DEBUG
59917d24755SJustin T. Gibbs 	if (have_seeprom != 0
60017d24755SJustin T. Gibbs 	 && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
601d7cff4abSJustin T. Gibbs 		uint16_t *sc_data;
60217d24755SJustin T. Gibbs 		int	  i;
60317d24755SJustin T. Gibbs 
60417d24755SJustin T. Gibbs 		printf("%s: Seeprom Contents:", ahd_name(ahd));
605d7cff4abSJustin T. Gibbs 		sc_data = (uint16_t *)sc;
60617d24755SJustin T. Gibbs 		for (i = 0; i < (sizeof(*sc)); i += 2)
607d7cff4abSJustin T. Gibbs 			printf("\n\t0x%.4x", sc_data[i]);
60817d24755SJustin T. Gibbs 		printf("\n");
60917d24755SJustin T. Gibbs 	}
61017d24755SJustin T. Gibbs #endif
61117d24755SJustin T. Gibbs 
61217d24755SJustin T. Gibbs 	if (!have_seeprom) {
61317d24755SJustin T. Gibbs 		if (bootverbose)
61417d24755SJustin T. Gibbs 			printf("%s: No SEEPROM available.\n", ahd_name(ahd));
61517d24755SJustin T. Gibbs 		ahd->flags |= AHD_USEDEFAULTS;
61617d24755SJustin T. Gibbs 		error = ahd_default_config(ahd);
61717d24755SJustin T. Gibbs 		adapter_control = CFAUTOTERM|CFSEAUTOTERM;
61817d24755SJustin T. Gibbs 		free(ahd->seep_config, M_DEVBUF);
61917d24755SJustin T. Gibbs 		ahd->seep_config = NULL;
62017d24755SJustin T. Gibbs 	} else {
62117d24755SJustin T. Gibbs 		error = ahd_parse_cfgdata(ahd, sc);
62217d24755SJustin T. Gibbs 		adapter_control = sc->adapter_control;
62317d24755SJustin T. Gibbs 	}
62417d24755SJustin T. Gibbs 	if (error != 0)
62517d24755SJustin T. Gibbs 		return (error);
62617d24755SJustin T. Gibbs 
62717d24755SJustin T. Gibbs 	ahd_configure_termination(ahd, adapter_control);
62817d24755SJustin T. Gibbs 
62917d24755SJustin T. Gibbs 	return (0);
63017d24755SJustin T. Gibbs }
63117d24755SJustin T. Gibbs 
63217d24755SJustin T. Gibbs static void
63317d24755SJustin T. Gibbs ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
63417d24755SJustin T. Gibbs {
63517d24755SJustin T. Gibbs 	int	 error;
63617d24755SJustin T. Gibbs 	u_int	 sxfrctl1;
63717d24755SJustin T. Gibbs 	uint8_t	 termctl;
63817d24755SJustin T. Gibbs 	uint32_t devconfig;
63917d24755SJustin T. Gibbs 
64017d24755SJustin T. Gibbs 	devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
64117d24755SJustin T. Gibbs 	devconfig &= ~STPWLEVEL;
6421a1fbd0bSJustin T. Gibbs 	if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
64317d24755SJustin T. Gibbs 		devconfig |= STPWLEVEL;
6441a1fbd0bSJustin T. Gibbs 	if (bootverbose)
6451a1fbd0bSJustin T. Gibbs 		printf("%s: STPWLEVEL is %s\n",
6461a1fbd0bSJustin T. Gibbs 		       ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
64717d24755SJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, DEVCONFIG, devconfig, /*bytes*/4);
64817d24755SJustin T. Gibbs 
64917d24755SJustin T. Gibbs 	/* Make sure current sensing is off. */
65017d24755SJustin T. Gibbs 	if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
65117d24755SJustin T. Gibbs 		(void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
65217d24755SJustin T. Gibbs 	}
65317d24755SJustin T. Gibbs 
65417d24755SJustin T. Gibbs 	/*
65517d24755SJustin T. Gibbs 	 * Read to sense.  Write to set.
65617d24755SJustin T. Gibbs 	 */
65717d24755SJustin T. Gibbs 	error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
65817d24755SJustin T. Gibbs 	if ((adapter_control & CFAUTOTERM) == 0) {
65917d24755SJustin T. Gibbs 		if (bootverbose)
66017d24755SJustin T. Gibbs 			printf("%s: Manual Primary Termination\n",
66117d24755SJustin T. Gibbs 			       ahd_name(ahd));
66217d24755SJustin T. Gibbs 		termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
66317d24755SJustin T. Gibbs 		if ((adapter_control & CFSTERM) != 0)
66417d24755SJustin T. Gibbs 			termctl |= FLX_TERMCTL_ENPRILOW;
66517d24755SJustin T. Gibbs 		if ((adapter_control & CFWSTERM) != 0)
66617d24755SJustin T. Gibbs 			termctl |= FLX_TERMCTL_ENPRIHIGH;
66717d24755SJustin T. Gibbs 	} else if (error != 0) {
66817d24755SJustin T. Gibbs 		printf("%s: Primary Auto-Term Sensing failed! "
66917d24755SJustin T. Gibbs 		       "Using Defaults.\n", ahd_name(ahd));
67017d24755SJustin T. Gibbs 		termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
67117d24755SJustin T. Gibbs 	}
67217d24755SJustin T. Gibbs 
67317d24755SJustin T. Gibbs 	if ((adapter_control & CFSEAUTOTERM) == 0) {
67417d24755SJustin T. Gibbs 		if (bootverbose)
67517d24755SJustin T. Gibbs 			printf("%s: Manual Secondary Termination\n",
67617d24755SJustin T. Gibbs 			       ahd_name(ahd));
67717d24755SJustin T. Gibbs 		termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
67817d24755SJustin T. Gibbs 		if ((adapter_control & CFSELOWTERM) != 0)
67917d24755SJustin T. Gibbs 			termctl |= FLX_TERMCTL_ENSECLOW;
68017d24755SJustin T. Gibbs 		if ((adapter_control & CFSEHIGHTERM) != 0)
68117d24755SJustin T. Gibbs 			termctl |= FLX_TERMCTL_ENSECHIGH;
68217d24755SJustin T. Gibbs 	} else if (error != 0) {
68317d24755SJustin T. Gibbs 		printf("%s: Secondary Auto-Term Sensing failed! "
68417d24755SJustin T. Gibbs 		       "Using Defaults.\n", ahd_name(ahd));
68517d24755SJustin T. Gibbs 		termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
68617d24755SJustin T. Gibbs 	}
68717d24755SJustin T. Gibbs 
68817d24755SJustin T. Gibbs 	/*
68917d24755SJustin T. Gibbs 	 * Now set the termination based on what we found.
69017d24755SJustin T. Gibbs 	 */
69117d24755SJustin T. Gibbs 	sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
69217d24755SJustin T. Gibbs 	if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
69317d24755SJustin T. Gibbs 		ahd->flags |= AHD_TERM_ENB_A;
69417d24755SJustin T. Gibbs 		sxfrctl1 |= STPWEN;
69517d24755SJustin T. Gibbs 	}
69617d24755SJustin T. Gibbs 	/* Must set the latch once in order to be effective. */
69717d24755SJustin T. Gibbs 	ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
69817d24755SJustin T. Gibbs 	ahd_outb(ahd, SXFRCTL1, sxfrctl1);
69917d24755SJustin T. Gibbs 
70017d24755SJustin T. Gibbs 	error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
70117d24755SJustin T. Gibbs 	if (error != 0) {
70217d24755SJustin T. Gibbs 		printf("%s: Unable to set termination settings!\n",
70317d24755SJustin T. Gibbs 		       ahd_name(ahd));
70417d24755SJustin T. Gibbs 	} else if (bootverbose) {
70517d24755SJustin T. Gibbs 		printf("%s: Primary High byte termination %sabled\n",
70617d24755SJustin T. Gibbs 		       ahd_name(ahd),
70717d24755SJustin T. Gibbs 		       (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
70817d24755SJustin T. Gibbs 
70917d24755SJustin T. Gibbs 		printf("%s: Primary Low byte termination %sabled\n",
71017d24755SJustin T. Gibbs 		       ahd_name(ahd),
71117d24755SJustin T. Gibbs 		       (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
71217d24755SJustin T. Gibbs 
71317d24755SJustin T. Gibbs 		printf("%s: Secondary High byte termination %sabled\n",
71417d24755SJustin T. Gibbs 		       ahd_name(ahd),
71517d24755SJustin T. Gibbs 		       (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
71617d24755SJustin T. Gibbs 
71717d24755SJustin T. Gibbs 		printf("%s: Secondary Low byte termination %sabled\n",
71817d24755SJustin T. Gibbs 		       ahd_name(ahd),
71917d24755SJustin T. Gibbs 		       (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
72017d24755SJustin T. Gibbs 	}
72117d24755SJustin T. Gibbs 	return;
72217d24755SJustin T. Gibbs }
72317d24755SJustin T. Gibbs 
72417d24755SJustin T. Gibbs #define	DPE	0x80
72517d24755SJustin T. Gibbs #define SSE	0x40
72617d24755SJustin T. Gibbs #define	RMA	0x20
72717d24755SJustin T. Gibbs #define	RTA	0x10
72817d24755SJustin T. Gibbs #define STA	0x08
72917d24755SJustin T. Gibbs #define DPR	0x01
73017d24755SJustin T. Gibbs 
73117d24755SJustin T. Gibbs static const char *split_status_source[] =
73217d24755SJustin T. Gibbs {
73317d24755SJustin T. Gibbs 	"DFF0",
73417d24755SJustin T. Gibbs 	"DFF1",
73517d24755SJustin T. Gibbs 	"OVLY",
73617d24755SJustin T. Gibbs 	"CMC",
73717d24755SJustin T. Gibbs };
73817d24755SJustin T. Gibbs 
73917d24755SJustin T. Gibbs static const char *pci_status_source[] =
74017d24755SJustin T. Gibbs {
74117d24755SJustin T. Gibbs 	"DFF0",
74217d24755SJustin T. Gibbs 	"DFF1",
74317d24755SJustin T. Gibbs 	"SG",
74417d24755SJustin T. Gibbs 	"CMC",
74517d24755SJustin T. Gibbs 	"OVLY",
74617d24755SJustin T. Gibbs 	"NONE",
74717d24755SJustin T. Gibbs 	"MSI",
74817d24755SJustin T. Gibbs 	"TARG"
74917d24755SJustin T. Gibbs };
75017d24755SJustin T. Gibbs 
75117d24755SJustin T. Gibbs static const char *split_status_strings[] =
75217d24755SJustin T. Gibbs {
753acae33b0SJustin T. Gibbs 	"%s: Received split response in %s.\n",
75417d24755SJustin T. Gibbs 	"%s: Received split completion error message in %s\n",
75517d24755SJustin T. Gibbs 	"%s: Receive overrun in %s\n",
75617d24755SJustin T. Gibbs 	"%s: Count not complete in %s\n",
75717d24755SJustin T. Gibbs 	"%s: Split completion data bucket in %s\n",
75817d24755SJustin T. Gibbs 	"%s: Split completion address error in %s\n",
75917d24755SJustin T. Gibbs 	"%s: Split completion byte count error in %s\n",
760acae33b0SJustin T. Gibbs 	"%s: Signaled Target-abort to early terminate a split in %s\n"
76117d24755SJustin T. Gibbs };
76217d24755SJustin T. Gibbs 
76317d24755SJustin T. Gibbs static const char *pci_status_strings[] =
76417d24755SJustin T. Gibbs {
76517d24755SJustin T. Gibbs 	"%s: Data Parity Error has been reported via PERR# in %s\n",
76617d24755SJustin T. Gibbs 	"%s: Target initial wait state error in %s\n",
76717d24755SJustin T. Gibbs 	"%s: Split completion read data parity error in %s\n",
76817d24755SJustin T. Gibbs 	"%s: Split completion address attribute parity error in %s\n",
76917d24755SJustin T. Gibbs 	"%s: Received a Target Abort in %s\n",
77017d24755SJustin T. Gibbs 	"%s: Received a Master Abort in %s\n",
77117d24755SJustin T. Gibbs 	"%s: Signal System Error Detected in %s\n",
77217d24755SJustin T. Gibbs 	"%s: Address or Write Phase Parity Error Detected in %s.\n"
77317d24755SJustin T. Gibbs };
77417d24755SJustin T. Gibbs 
77517d24755SJustin T. Gibbs void
77617d24755SJustin T. Gibbs ahd_pci_intr(struct ahd_softc *ahd)
77717d24755SJustin T. Gibbs {
77817d24755SJustin T. Gibbs 	uint8_t		pci_status[8];
77917d24755SJustin T. Gibbs 	ahd_mode_state	saved_modes;
78017d24755SJustin T. Gibbs 	u_int		pci_status1;
78117d24755SJustin T. Gibbs 	u_int		intstat;
78217d24755SJustin T. Gibbs 	u_int		i;
78317d24755SJustin T. Gibbs 	u_int		reg;
78417d24755SJustin T. Gibbs 
78517d24755SJustin T. Gibbs 	intstat = ahd_inb(ahd, INTSTAT);
78617d24755SJustin T. Gibbs 
78717d24755SJustin T. Gibbs 	if ((intstat & SPLTINT) != 0)
78817d24755SJustin T. Gibbs 		ahd_pci_split_intr(ahd, intstat);
78917d24755SJustin T. Gibbs 
79017d24755SJustin T. Gibbs 	if ((intstat & PCIINT) == 0)
79117d24755SJustin T. Gibbs 		return;
79217d24755SJustin T. Gibbs 
79317d24755SJustin T. Gibbs 	printf("%s: PCI error Interrupt\n", ahd_name(ahd));
79417d24755SJustin T. Gibbs 	saved_modes = ahd_save_modes(ahd);
79517d24755SJustin T. Gibbs 	ahd_dump_card_state(ahd);
79617d24755SJustin T. Gibbs 	ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
79717d24755SJustin T. Gibbs 	for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
79817d24755SJustin T. Gibbs 
79917d24755SJustin T. Gibbs 		if (i == 5)
80017d24755SJustin T. Gibbs 			continue;
80117d24755SJustin T. Gibbs 		pci_status[i] = ahd_inb(ahd, reg);
802acae33b0SJustin T. Gibbs 		/* Clear latched errors.  So our interrupt deasserts. */
80317d24755SJustin T. Gibbs 		ahd_outb(ahd, reg, pci_status[i]);
80417d24755SJustin T. Gibbs 	}
80517d24755SJustin T. Gibbs 
80617d24755SJustin T. Gibbs 	for (i = 0; i < 8; i++) {
80717d24755SJustin T. Gibbs 		u_int bit;
80817d24755SJustin T. Gibbs 
80917d24755SJustin T. Gibbs 		if (i == 5)
81017d24755SJustin T. Gibbs 			continue;
81117d24755SJustin T. Gibbs 
81217d24755SJustin T. Gibbs 		for (bit = 0; bit < 8; bit++) {
81317d24755SJustin T. Gibbs 
81417d24755SJustin T. Gibbs 			if ((pci_status[i] & (0x1 << bit)) != 0) {
81517d24755SJustin T. Gibbs 				static const char *s;
81617d24755SJustin T. Gibbs 
81717d24755SJustin T. Gibbs 				s = pci_status_strings[bit];
81817d24755SJustin T. Gibbs 				if (i == 7/*TARG*/ && bit == 3)
81997cae63dSScott Long 					s = "%s: Signaled Target Abort\n";
82017d24755SJustin T. Gibbs 				printf(s, ahd_name(ahd), pci_status_source[i]);
82117d24755SJustin T. Gibbs 			}
82217d24755SJustin T. Gibbs 		}
82317d24755SJustin T. Gibbs 	}
82417d24755SJustin T. Gibbs 	pci_status1 = ahd_pci_read_config(ahd->dev_softc,
82517d24755SJustin T. Gibbs 					  PCIR_STATUS + 1, /*bytes*/1);
82617d24755SJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
82717d24755SJustin T. Gibbs 			     pci_status1, /*bytes*/1);
82817d24755SJustin T. Gibbs 	ahd_restore_modes(ahd, saved_modes);
82997cae63dSScott Long 	ahd_outb(ahd, CLRINT, CLRPCIINT);
83017d24755SJustin T. Gibbs 	ahd_unpause(ahd);
83117d24755SJustin T. Gibbs }
83217d24755SJustin T. Gibbs 
83317d24755SJustin T. Gibbs static void
83417d24755SJustin T. Gibbs ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
83517d24755SJustin T. Gibbs {
83617d24755SJustin T. Gibbs 	uint8_t		split_status[4];
83717d24755SJustin T. Gibbs 	uint8_t		split_status1[4];
83817d24755SJustin T. Gibbs 	uint8_t		sg_split_status[2];
83917d24755SJustin T. Gibbs 	uint8_t		sg_split_status1[2];
84017d24755SJustin T. Gibbs 	ahd_mode_state	saved_modes;
84117d24755SJustin T. Gibbs 	u_int		i;
84217d24755SJustin T. Gibbs 	uint16_t	pcix_status;
84317d24755SJustin T. Gibbs 
84417d24755SJustin T. Gibbs 	/*
84517d24755SJustin T. Gibbs 	 * Check for splits in all modes.  Modes 0 and 1
84617d24755SJustin T. Gibbs 	 * additionally have SG engine splits to look at.
84717d24755SJustin T. Gibbs 	 */
84817d24755SJustin T. Gibbs 	pcix_status = ahd_pci_read_config(ahd->dev_softc, PCIXR_STATUS,
84917d24755SJustin T. Gibbs 					  /*bytes*/2);
85017d24755SJustin T. Gibbs 	printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
85117d24755SJustin T. Gibbs 	       ahd_name(ahd), pcix_status);
85217d24755SJustin T. Gibbs 	saved_modes = ahd_save_modes(ahd);
85317d24755SJustin T. Gibbs 	for (i = 0; i < 4; i++) {
85417d24755SJustin T. Gibbs 		ahd_set_modes(ahd, i, i);
85517d24755SJustin T. Gibbs 
85617d24755SJustin T. Gibbs 		split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
85717d24755SJustin T. Gibbs 		split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
858acae33b0SJustin T. Gibbs 		/* Clear latched errors.  So our interrupt deasserts. */
85917d24755SJustin T. Gibbs 		ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
86017d24755SJustin T. Gibbs 		ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
861d7cff4abSJustin T. Gibbs 		if (i > 1)
86217d24755SJustin T. Gibbs 			continue;
86317d24755SJustin T. Gibbs 		sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
86417d24755SJustin T. Gibbs 		sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
865acae33b0SJustin T. Gibbs 		/* Clear latched errors.  So our interrupt deasserts. */
86617d24755SJustin T. Gibbs 		ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
86717d24755SJustin T. Gibbs 		ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
86817d24755SJustin T. Gibbs 	}
86917d24755SJustin T. Gibbs 
87017d24755SJustin T. Gibbs 	for (i = 0; i < 4; i++) {
87117d24755SJustin T. Gibbs 		u_int bit;
87217d24755SJustin T. Gibbs 
87317d24755SJustin T. Gibbs 		for (bit = 0; bit < 8; bit++) {
87417d24755SJustin T. Gibbs 
87517d24755SJustin T. Gibbs 			if ((split_status[i] & (0x1 << bit)) != 0) {
87617d24755SJustin T. Gibbs 				static const char *s;
87717d24755SJustin T. Gibbs 
87817d24755SJustin T. Gibbs 				s = split_status_strings[bit];
87917d24755SJustin T. Gibbs 				printf(s, ahd_name(ahd),
88017d24755SJustin T. Gibbs 				       split_status_source[i]);
88117d24755SJustin T. Gibbs 			}
88217d24755SJustin T. Gibbs 
883d7cff4abSJustin T. Gibbs 			if (i > 1)
88417d24755SJustin T. Gibbs 				continue;
88517d24755SJustin T. Gibbs 
88617d24755SJustin T. Gibbs 			if ((sg_split_status[i] & (0x1 << bit)) != 0) {
88717d24755SJustin T. Gibbs 				static const char *s;
88817d24755SJustin T. Gibbs 
88917d24755SJustin T. Gibbs 				s = split_status_strings[bit];
89017d24755SJustin T. Gibbs 				printf(s, ahd_name(ahd), "SG");
89117d24755SJustin T. Gibbs 			}
89217d24755SJustin T. Gibbs 		}
89317d24755SJustin T. Gibbs 	}
89417d24755SJustin T. Gibbs 	/*
89517d24755SJustin T. Gibbs 	 * Clear PCI-X status bits.
89617d24755SJustin T. Gibbs 	 */
89717d24755SJustin T. Gibbs 	ahd_pci_write_config(ahd->dev_softc, PCIXR_STATUS,
89817d24755SJustin T. Gibbs 			     pcix_status, /*bytes*/2);
89997cae63dSScott Long 	ahd_outb(ahd, CLRINT, CLRSPLTINT);
90017d24755SJustin T. Gibbs 	ahd_restore_modes(ahd, saved_modes);
90117d24755SJustin T. Gibbs }
90217d24755SJustin T. Gibbs 
90317d24755SJustin T. Gibbs static int
904197696e9SJustin T. Gibbs ahd_aic7901_setup(struct ahd_softc *ahd)
905197696e9SJustin T. Gibbs {
906197696e9SJustin T. Gibbs 	int error;
907197696e9SJustin T. Gibbs 
908197696e9SJustin T. Gibbs 	error = ahd_aic7902_setup(ahd);
909197696e9SJustin T. Gibbs 	if (error != 0)
910197696e9SJustin T. Gibbs 		return (error);
911197696e9SJustin T. Gibbs 	ahd->chip = AHD_AIC7901;
912197696e9SJustin T. Gibbs 	return (0);
913197696e9SJustin T. Gibbs }
914197696e9SJustin T. Gibbs 
915197696e9SJustin T. Gibbs static int
9161a1fbd0bSJustin T. Gibbs ahd_aic7901A_setup(struct ahd_softc *ahd)
9171a1fbd0bSJustin T. Gibbs {
9181a1fbd0bSJustin T. Gibbs 	int error;
9191a1fbd0bSJustin T. Gibbs 
9201a1fbd0bSJustin T. Gibbs 	error = ahd_aic7902_setup(ahd);
9211a1fbd0bSJustin T. Gibbs 	if (error != 0)
9221a1fbd0bSJustin T. Gibbs 		return (error);
9231a1fbd0bSJustin T. Gibbs 	ahd->chip = AHD_AIC7901A;
9241a1fbd0bSJustin T. Gibbs 	return (0);
9251a1fbd0bSJustin T. Gibbs }
9261a1fbd0bSJustin T. Gibbs 
927454bf169SScott Long static int
928454bf169SScott Long ahd_aic7902_setup(struct ahd_softc *ahd)
929454bf169SScott Long {
930454bf169SScott Long 	ahd_dev_softc_t pci;
931454bf169SScott Long 	u_int rev;
932454bf169SScott Long 
933454bf169SScott Long 	pci = ahd->dev_softc;
934454bf169SScott Long 	rev = ahd_pci_read_config(pci, PCIR_REVID, /*bytes*/1);
935454bf169SScott Long 	if (rev < ID_AIC7902_PCI_REV_A4) {
936454bf169SScott Long 		printf("%s: Unable to attach to unsupported chip revision %d\n",
937454bf169SScott Long 		       ahd_name(ahd), rev);
938d7cff4abSJustin T. Gibbs 		ahd_pci_write_config(pci, PCIR_COMMAND, 0, /*bytes*/2);
939454bf169SScott Long 		return (ENXIO);
940454bf169SScott Long 	}
941454bf169SScott Long 	ahd->channel = ahd_get_pci_function(pci) + 'A';
942454bf169SScott Long 	ahd->chip = AHD_AIC7902;
943454bf169SScott Long 	ahd->features = AHD_AIC7902_FE;
944454bf169SScott Long 	if (rev < ID_AIC7902_PCI_REV_B0) {
945454bf169SScott Long 		/*
946454bf169SScott Long 		 * Enable A series workarounds.
947454bf169SScott Long 		 */
948454bf169SScott Long 		ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
949454bf169SScott Long 			  |  AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
950454bf169SScott Long 			  |  AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
951454bf169SScott Long 			  |  AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
952454bf169SScott Long 			  |  AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
9532cd3cc37SJustin T. Gibbs 			  |  AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
9542cd3cc37SJustin T. Gibbs 			  |  AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
9552cd3cc37SJustin T. Gibbs 			  |  AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
9562cd3cc37SJustin T. Gibbs 			  |  AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
957d7cff4abSJustin T. Gibbs 			  |  AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
958d7cff4abSJustin T. Gibbs 			  |  AHD_FAINT_LED_BUG;
959454bf169SScott Long 
960454bf169SScott Long 		/*
961454bf169SScott Long 		 * IO Cell paramter setup.
962454bf169SScott Long 		 */
963454bf169SScott Long 		AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
964454bf169SScott Long 
965454bf169SScott Long 		if ((ahd->flags & AHD_HP_BOARD) == 0)
966454bf169SScott Long 			AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
967454bf169SScott Long 	} else {
968454bf169SScott Long 		u_int devconfig1;
969454bf169SScott Long 
970454bf169SScott Long 		ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
971454bf169SScott Long 			      |  AHD_NEW_DFCNTRL_OPTS;
972454bf169SScott Long 		ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_ABORT_LQI_BUG
973acae33b0SJustin T. Gibbs 			  |  AHD_INTCOLLISION_BUG|AHD_EARLY_REQ_BUG;
974454bf169SScott Long 
975454bf169SScott Long 		/*
976454bf169SScott Long 		 * IO Cell paramter setup.
977454bf169SScott Long 		 */
978454bf169SScott Long 		AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
979454bf169SScott Long 		AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
980454bf169SScott Long 		AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
981454bf169SScott Long 
982454bf169SScott Long 		/*
983454bf169SScott Long 		 * Set the PREQDIS bit for H2B which disables some workaround
984454bf169SScott Long 		 * that doesn't work on regular PCI busses.
985454bf169SScott Long 		 * XXX - Find out exactly what this does from the hardware
986454bf169SScott Long 		 * 	 folks!
987454bf169SScott Long 		 */
988454bf169SScott Long 		devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
989454bf169SScott Long 		ahd_pci_write_config(pci, DEVCONFIG1,
990454bf169SScott Long 				     devconfig1|PREQDIS, /*bytes*/1);
991454bf169SScott Long 		devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
992454bf169SScott Long 	}
993454bf169SScott Long 
994454bf169SScott Long 	return (0);
995454bf169SScott Long }
996