1 /*- 2 * Core routines and tables shareable across OS platforms. 3 * 4 * Copyright (c) 1994-2002, 2004 Justin T. Gibbs. 5 * Copyright (c) 2000-2003 Adaptec Inc. 6 * All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions, and the following disclaimer, 13 * without modification. 14 * 2. Redistributions in binary form must reproduce at minimum a disclaimer 15 * substantially similar to the "NO WARRANTY" disclaimer below 16 * ("Disclaimer") and any redistribution must be conditioned upon 17 * including a substantially similar Disclaimer requirement for further 18 * binary redistribution. 19 * 3. Neither the names of the above-listed copyright holders nor the names 20 * of any contributors may be used to endorse or promote products derived 21 * from this software without specific prior written permission. 22 * 23 * Alternatively, this software may be distributed under the terms of the 24 * GNU General Public License ("GPL") version 2 as published by the Free 25 * Software Foundation. 26 * 27 * NO WARRANTY 28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 29 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 30 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR 31 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 32 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 34 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 35 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 36 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING 37 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 38 * POSSIBILITY OF SUCH DAMAGES. 39 * 40 * $Id: //depot/aic7xxx/aic7xxx/aic79xx.c#246 $ 41 */ 42 43 #ifdef __linux__ 44 #include "aic79xx_osm.h" 45 #include "aic79xx_inline.h" 46 #include "aicasm/aicasm_insformat.h" 47 #else 48 #include <sys/cdefs.h> 49 __FBSDID("$FreeBSD$"); 50 #include <dev/aic7xxx/aic79xx_osm.h> 51 #include <dev/aic7xxx/aic79xx_inline.h> 52 #include <dev/aic7xxx/aicasm/aicasm_insformat.h> 53 #endif 54 55 /******************************** Globals *************************************/ 56 struct ahd_softc_tailq ahd_tailq = TAILQ_HEAD_INITIALIZER(ahd_tailq); 57 uint32_t ahd_attach_to_HostRAID_controllers = 1; 58 59 /***************************** Lookup Tables **********************************/ 60 char *ahd_chip_names[] = 61 { 62 "NONE", 63 "aic7901", 64 "aic7902", 65 "aic7901A" 66 }; 67 static const u_int num_chip_names = NUM_ELEMENTS(ahd_chip_names); 68 69 /* 70 * Hardware error codes. 71 */ 72 struct ahd_hard_error_entry { 73 uint8_t errno; 74 char *errmesg; 75 }; 76 77 static struct ahd_hard_error_entry ahd_hard_errors[] = { 78 { DSCTMOUT, "Discard Timer has timed out" }, 79 { ILLOPCODE, "Illegal Opcode in sequencer program" }, 80 { SQPARERR, "Sequencer Parity Error" }, 81 { DPARERR, "Data-path Parity Error" }, 82 { MPARERR, "Scratch or SCB Memory Parity Error" }, 83 { CIOPARERR, "CIOBUS Parity Error" }, 84 }; 85 static const u_int num_errors = NUM_ELEMENTS(ahd_hard_errors); 86 87 static struct ahd_phase_table_entry ahd_phase_table[] = 88 { 89 { P_DATAOUT, MSG_NOOP, "in Data-out phase" }, 90 { P_DATAIN, MSG_INITIATOR_DET_ERR, "in Data-in phase" }, 91 { P_DATAOUT_DT, MSG_NOOP, "in DT Data-out phase" }, 92 { P_DATAIN_DT, MSG_INITIATOR_DET_ERR, "in DT Data-in phase" }, 93 { P_COMMAND, MSG_NOOP, "in Command phase" }, 94 { P_MESGOUT, MSG_NOOP, "in Message-out phase" }, 95 { P_STATUS, MSG_INITIATOR_DET_ERR, "in Status phase" }, 96 { P_MESGIN, MSG_PARITY_ERROR, "in Message-in phase" }, 97 { P_BUSFREE, MSG_NOOP, "while idle" }, 98 { 0, MSG_NOOP, "in unknown phase" } 99 }; 100 101 /* 102 * In most cases we only wish to itterate over real phases, so 103 * exclude the last element from the count. 104 */ 105 static const u_int num_phases = NUM_ELEMENTS(ahd_phase_table) - 1; 106 107 /* Our Sequencer Program */ 108 #include "aic79xx_seq.h" 109 110 /**************************** Function Declarations ***************************/ 111 static void ahd_handle_transmission_error(struct ahd_softc *ahd); 112 static void ahd_handle_lqiphase_error(struct ahd_softc *ahd, 113 u_int lqistat1); 114 static int ahd_handle_pkt_busfree(struct ahd_softc *ahd, 115 u_int busfreetime); 116 static int ahd_handle_nonpkt_busfree(struct ahd_softc *ahd); 117 static void ahd_handle_proto_violation(struct ahd_softc *ahd); 118 static void ahd_force_renegotiation(struct ahd_softc *ahd, 119 struct ahd_devinfo *devinfo); 120 121 static struct ahd_tmode_tstate* 122 ahd_alloc_tstate(struct ahd_softc *ahd, 123 u_int scsi_id, char channel); 124 #ifdef AHD_TARGET_MODE 125 static void ahd_free_tstate(struct ahd_softc *ahd, 126 u_int scsi_id, char channel, int force); 127 #endif 128 static void ahd_devlimited_syncrate(struct ahd_softc *ahd, 129 struct ahd_initiator_tinfo *, 130 u_int *period, 131 u_int *ppr_options, 132 role_t role); 133 static void ahd_update_neg_table(struct ahd_softc *ahd, 134 struct ahd_devinfo *devinfo, 135 struct ahd_transinfo *tinfo); 136 static void ahd_update_pending_scbs(struct ahd_softc *ahd); 137 static void ahd_fetch_devinfo(struct ahd_softc *ahd, 138 struct ahd_devinfo *devinfo); 139 static void ahd_scb_devinfo(struct ahd_softc *ahd, 140 struct ahd_devinfo *devinfo, 141 struct scb *scb); 142 static void ahd_setup_initiator_msgout(struct ahd_softc *ahd, 143 struct ahd_devinfo *devinfo, 144 struct scb *scb); 145 static void ahd_build_transfer_msg(struct ahd_softc *ahd, 146 struct ahd_devinfo *devinfo); 147 static void ahd_construct_sdtr(struct ahd_softc *ahd, 148 struct ahd_devinfo *devinfo, 149 u_int period, u_int offset); 150 static void ahd_construct_wdtr(struct ahd_softc *ahd, 151 struct ahd_devinfo *devinfo, 152 u_int bus_width); 153 static void ahd_construct_ppr(struct ahd_softc *ahd, 154 struct ahd_devinfo *devinfo, 155 u_int period, u_int offset, 156 u_int bus_width, u_int ppr_options); 157 static void ahd_clear_msg_state(struct ahd_softc *ahd); 158 static void ahd_handle_message_phase(struct ahd_softc *ahd); 159 typedef enum { 160 AHDMSG_1B, 161 AHDMSG_2B, 162 AHDMSG_EXT 163 } ahd_msgtype; 164 static int ahd_sent_msg(struct ahd_softc *ahd, ahd_msgtype type, 165 u_int msgval, int full); 166 static int ahd_parse_msg(struct ahd_softc *ahd, 167 struct ahd_devinfo *devinfo); 168 static int ahd_handle_msg_reject(struct ahd_softc *ahd, 169 struct ahd_devinfo *devinfo); 170 static void ahd_handle_ign_wide_residue(struct ahd_softc *ahd, 171 struct ahd_devinfo *devinfo); 172 static void ahd_reinitialize_dataptrs(struct ahd_softc *ahd); 173 static void ahd_handle_devreset(struct ahd_softc *ahd, 174 struct ahd_devinfo *devinfo, 175 u_int lun, cam_status status, 176 char *message, int verbose_level); 177 #ifdef AHD_TARGET_MODE 178 static void ahd_setup_target_msgin(struct ahd_softc *ahd, 179 struct ahd_devinfo *devinfo, 180 struct scb *scb); 181 #endif 182 183 static u_int ahd_sglist_size(struct ahd_softc *ahd); 184 static u_int ahd_sglist_allocsize(struct ahd_softc *ahd); 185 static bus_dmamap_callback_t 186 ahd_dmamap_cb; 187 static void ahd_initialize_hscbs(struct ahd_softc *ahd); 188 static int ahd_init_scbdata(struct ahd_softc *ahd); 189 static void ahd_fini_scbdata(struct ahd_softc *ahd); 190 static void ahd_setup_iocell_workaround(struct ahd_softc *ahd); 191 static void ahd_iocell_first_selection(struct ahd_softc *ahd); 192 static void ahd_add_col_list(struct ahd_softc *ahd, 193 struct scb *scb, u_int col_idx); 194 static void ahd_rem_col_list(struct ahd_softc *ahd, 195 struct scb *scb); 196 static void ahd_chip_init(struct ahd_softc *ahd); 197 static void ahd_qinfifo_requeue(struct ahd_softc *ahd, 198 struct scb *prev_scb, 199 struct scb *scb); 200 static int ahd_qinfifo_count(struct ahd_softc *ahd); 201 static int ahd_search_scb_list(struct ahd_softc *ahd, int target, 202 char channel, int lun, u_int tag, 203 role_t role, uint32_t status, 204 ahd_search_action action, 205 u_int *list_head, u_int *list_tail, 206 u_int tid); 207 static void ahd_stitch_tid_list(struct ahd_softc *ahd, 208 u_int tid_prev, u_int tid_cur, 209 u_int tid_next); 210 static void ahd_add_scb_to_free_list(struct ahd_softc *ahd, 211 u_int scbid); 212 static u_int ahd_rem_wscb(struct ahd_softc *ahd, u_int scbid, 213 u_int prev, u_int next, u_int tid); 214 static void ahd_reset_current_bus(struct ahd_softc *ahd); 215 static ahd_callback_t ahd_reset_poll; 216 static ahd_callback_t ahd_stat_timer; 217 #ifdef AHD_DUMP_SEQ 218 static void ahd_dumpseq(struct ahd_softc *ahd); 219 #endif 220 static void ahd_loadseq(struct ahd_softc *ahd); 221 static int ahd_check_patch(struct ahd_softc *ahd, 222 struct patch **start_patch, 223 u_int start_instr, u_int *skip_addr); 224 static u_int ahd_resolve_seqaddr(struct ahd_softc *ahd, 225 u_int address); 226 static void ahd_download_instr(struct ahd_softc *ahd, 227 u_int instrptr, uint8_t *dconsts); 228 static int ahd_probe_stack_size(struct ahd_softc *ahd); 229 static int ahd_other_scb_timeout(struct ahd_softc *ahd, 230 struct scb *scb, 231 struct scb *other_scb); 232 static int ahd_scb_active_in_fifo(struct ahd_softc *ahd, 233 struct scb *scb); 234 static void ahd_run_data_fifo(struct ahd_softc *ahd, 235 struct scb *scb); 236 237 #ifdef AHD_TARGET_MODE 238 static void ahd_queue_lstate_event(struct ahd_softc *ahd, 239 struct ahd_tmode_lstate *lstate, 240 u_int initiator_id, 241 u_int event_type, 242 u_int event_arg); 243 static void ahd_update_scsiid(struct ahd_softc *ahd, 244 u_int targid_mask); 245 static int ahd_handle_target_cmd(struct ahd_softc *ahd, 246 struct target_cmd *cmd); 247 #endif 248 249 /******************************** Private Inlines *****************************/ 250 static __inline void ahd_assert_atn(struct ahd_softc *ahd); 251 static __inline int ahd_currently_packetized(struct ahd_softc *ahd); 252 static __inline int ahd_set_active_fifo(struct ahd_softc *ahd); 253 254 static __inline void 255 ahd_assert_atn(struct ahd_softc *ahd) 256 { 257 ahd_outb(ahd, SCSISIGO, ATNO); 258 } 259 260 /* 261 * Determine if the current connection has a packetized 262 * agreement. This does not necessarily mean that we 263 * are currently in a packetized transfer. We could 264 * just as easily be sending or receiving a message. 265 */ 266 static __inline int 267 ahd_currently_packetized(struct ahd_softc *ahd) 268 { 269 ahd_mode_state saved_modes; 270 int packetized; 271 272 saved_modes = ahd_save_modes(ahd); 273 if ((ahd->bugs & AHD_PKTIZED_STATUS_BUG) != 0) { 274 /* 275 * The packetized bit refers to the last 276 * connection, not the current one. Check 277 * for non-zero LQISTATE instead. 278 */ 279 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 280 packetized = ahd_inb(ahd, LQISTATE) != 0; 281 } else { 282 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 283 packetized = ahd_inb(ahd, LQISTAT2) & PACKETIZED; 284 } 285 ahd_restore_modes(ahd, saved_modes); 286 return (packetized); 287 } 288 289 static __inline int 290 ahd_set_active_fifo(struct ahd_softc *ahd) 291 { 292 u_int active_fifo; 293 294 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 295 active_fifo = ahd_inb(ahd, DFFSTAT) & CURRFIFO; 296 switch (active_fifo) { 297 case 0: 298 case 1: 299 ahd_set_modes(ahd, active_fifo, active_fifo); 300 return (1); 301 default: 302 return (0); 303 } 304 } 305 306 /************************* Sequencer Execution Control ************************/ 307 /* 308 * Restart the sequencer program from address zero 309 */ 310 void 311 ahd_restart(struct ahd_softc *ahd) 312 { 313 314 ahd_pause(ahd); 315 316 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 317 318 /* No more pending messages */ 319 ahd_clear_msg_state(ahd); 320 ahd_outb(ahd, SCSISIGO, 0); /* De-assert BSY */ 321 ahd_outb(ahd, MSG_OUT, MSG_NOOP); /* No message to send */ 322 ahd_outb(ahd, SXFRCTL1, ahd_inb(ahd, SXFRCTL1) & ~BITBUCKET); 323 ahd_outb(ahd, SEQINTCTL, 0); 324 ahd_outb(ahd, LASTPHASE, P_BUSFREE); 325 ahd_outb(ahd, SEQ_FLAGS, 0); 326 ahd_outb(ahd, SAVED_SCSIID, 0xFF); 327 ahd_outb(ahd, SAVED_LUN, 0xFF); 328 329 /* 330 * Ensure that the sequencer's idea of TQINPOS 331 * matches our own. The sequencer increments TQINPOS 332 * only after it sees a DMA complete and a reset could 333 * occur before the increment leaving the kernel to believe 334 * the command arrived but the sequencer to not. 335 */ 336 ahd_outb(ahd, TQINPOS, ahd->tqinfifonext); 337 338 /* Always allow reselection */ 339 ahd_outb(ahd, SCSISEQ1, 340 ahd_inb(ahd, SCSISEQ_TEMPLATE) & (ENSELI|ENRSELI|ENAUTOATNP)); 341 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 342 343 /* 344 * Clear any pending sequencer interrupt. It is no 345 * longer relevant since we're resetting the Program 346 * Counter. 347 */ 348 ahd_outb(ahd, CLRINT, CLRSEQINT); 349 350 ahd_outb(ahd, SEQCTL0, FASTMODE|SEQRESET); 351 ahd_unpause(ahd); 352 } 353 354 void 355 ahd_clear_fifo(struct ahd_softc *ahd, u_int fifo) 356 { 357 ahd_mode_state saved_modes; 358 359 #ifdef AHD_DEBUG 360 if ((ahd_debug & AHD_SHOW_FIFOS) != 0) 361 printf("%s: Clearing FIFO %d\n", ahd_name(ahd), fifo); 362 #endif 363 saved_modes = ahd_save_modes(ahd); 364 ahd_set_modes(ahd, fifo, fifo); 365 ahd_outb(ahd, DFFSXFRCTL, RSTCHN|CLRSHCNT); 366 if ((ahd_inb(ahd, SG_STATE) & FETCH_INPROG) != 0) 367 ahd_outb(ahd, CCSGCTL, CCSGRESET); 368 ahd_outb(ahd, LONGJMP_ADDR + 1, INVALID_ADDR); 369 ahd_outb(ahd, SG_STATE, 0); 370 ahd_restore_modes(ahd, saved_modes); 371 } 372 373 /************************* Input/Output Queues ********************************/ 374 /* 375 * Flush and completed commands that are sitting in the command 376 * complete queues down on the chip but have yet to be dma'ed back up. 377 */ 378 void 379 ahd_flush_qoutfifo(struct ahd_softc *ahd) 380 { 381 struct scb *scb; 382 ahd_mode_state saved_modes; 383 u_int saved_scbptr; 384 u_int ccscbctl; 385 u_int scbid; 386 u_int next_scbid; 387 388 saved_modes = ahd_save_modes(ahd); 389 390 /* 391 * Flush the good status FIFO for completed packetized commands. 392 */ 393 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 394 saved_scbptr = ahd_get_scbptr(ahd); 395 while ((ahd_inb(ahd, LQISTAT2) & LQIGSAVAIL) != 0) { 396 u_int fifo_mode; 397 u_int i; 398 399 scbid = ahd_inw(ahd, GSFIFO); 400 scb = ahd_lookup_scb(ahd, scbid); 401 if (scb == NULL) { 402 printf("%s: Warning - GSFIFO SCB %d invalid\n", 403 ahd_name(ahd), scbid); 404 continue; 405 } 406 /* 407 * Determine if this transaction is still active in 408 * any FIFO. If it is, we must flush that FIFO to 409 * the host before completing the command. 410 */ 411 fifo_mode = 0; 412 rescan_fifos: 413 for (i = 0; i < 2; i++) { 414 /* Toggle to the other mode. */ 415 fifo_mode ^= 1; 416 ahd_set_modes(ahd, fifo_mode, fifo_mode); 417 418 if (ahd_scb_active_in_fifo(ahd, scb) == 0) 419 continue; 420 421 ahd_run_data_fifo(ahd, scb); 422 423 /* 424 * Running this FIFO may cause a CFG4DATA for 425 * this same transaction to assert in the other 426 * FIFO or a new snapshot SAVEPTRS interrupt 427 * in this FIFO. Even running a FIFO may not 428 * clear the transaction if we are still waiting 429 * for data to drain to the host. We must loop 430 * until the transaction is not active in either 431 * FIFO just to be sure. Reset our loop counter 432 * so we will visit both FIFOs again before 433 * declaring this transaction finished. We 434 * also delay a bit so that status has a chance 435 * to change before we look at this FIFO again. 436 */ 437 aic_delay(200); 438 goto rescan_fifos; 439 } 440 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 441 ahd_set_scbptr(ahd, scbid); 442 if ((ahd_inb_scbram(ahd, SCB_SGPTR) & SG_LIST_NULL) == 0 443 && ((ahd_inb_scbram(ahd, SCB_SGPTR) & SG_FULL_RESID) != 0 444 || (ahd_inb_scbram(ahd, SCB_RESIDUAL_SGPTR) 445 & SG_LIST_NULL) != 0)) { 446 u_int comp_head; 447 448 /* 449 * The transfer completed with a residual. 450 * Place this SCB on the complete DMA list 451 * so that we update our in-core copy of the 452 * SCB before completing the command. 453 */ 454 ahd_outb(ahd, SCB_SCSI_STATUS, 0); 455 ahd_outb(ahd, SCB_SGPTR, 456 ahd_inb_scbram(ahd, SCB_SGPTR) 457 | SG_STATUS_VALID); 458 ahd_outw(ahd, SCB_TAG, scbid); 459 ahd_outw(ahd, SCB_NEXT_COMPLETE, SCB_LIST_NULL); 460 comp_head = ahd_inw(ahd, COMPLETE_DMA_SCB_HEAD); 461 if (SCBID_IS_NULL(comp_head)) { 462 ahd_outw(ahd, COMPLETE_DMA_SCB_HEAD, scbid); 463 ahd_outw(ahd, COMPLETE_DMA_SCB_TAIL, scbid); 464 } else { 465 u_int tail; 466 467 tail = ahd_inw(ahd, COMPLETE_DMA_SCB_TAIL); 468 ahd_set_scbptr(ahd, tail); 469 ahd_outw(ahd, SCB_NEXT_COMPLETE, scbid); 470 ahd_outw(ahd, COMPLETE_DMA_SCB_TAIL, scbid); 471 ahd_set_scbptr(ahd, scbid); 472 } 473 } else 474 ahd_complete_scb(ahd, scb); 475 } 476 ahd_set_scbptr(ahd, saved_scbptr); 477 478 /* 479 * Setup for command channel portion of flush. 480 */ 481 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 482 483 /* 484 * Wait for any inprogress DMA to complete and clear DMA state 485 * if this if for an SCB in the qinfifo. 486 */ 487 while (((ccscbctl = ahd_inb(ahd, CCSCBCTL)) & (CCARREN|CCSCBEN)) != 0) { 488 489 if ((ccscbctl & (CCSCBDIR|CCARREN)) == (CCSCBDIR|CCARREN)) { 490 if ((ccscbctl & ARRDONE) != 0) 491 break; 492 } else if ((ccscbctl & CCSCBDONE) != 0) 493 break; 494 aic_delay(200); 495 } 496 /* 497 * We leave the sequencer to cleanup in the case of DMA's to 498 * update the qoutfifo. In all other cases (DMA's to the 499 * chip or a push of an SCB from the COMPLETE_DMA_SCB list), 500 * we disable the DMA engine so that the sequencer will not 501 * attempt to handle the DMA completion. 502 */ 503 if ((ccscbctl & CCSCBDIR) != 0 || (ccscbctl & ARRDONE) != 0) 504 ahd_outb(ahd, CCSCBCTL, ccscbctl & ~(CCARREN|CCSCBEN)); 505 506 /* 507 * Complete any SCBs that just finished 508 * being DMA'ed into the qoutfifo. 509 */ 510 ahd_run_qoutfifo(ahd); 511 512 saved_scbptr = ahd_get_scbptr(ahd); 513 /* 514 * Manually update/complete any completed SCBs that are waiting to be 515 * DMA'ed back up to the host. 516 */ 517 scbid = ahd_inw(ahd, COMPLETE_DMA_SCB_HEAD); 518 while (!SCBID_IS_NULL(scbid)) { 519 uint8_t *hscb_ptr; 520 u_int i; 521 522 ahd_set_scbptr(ahd, scbid); 523 next_scbid = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 524 scb = ahd_lookup_scb(ahd, scbid); 525 if (scb == NULL) { 526 printf("%s: Warning - DMA-up and complete " 527 "SCB %d invalid\n", ahd_name(ahd), scbid); 528 continue; 529 } 530 hscb_ptr = (uint8_t *)scb->hscb; 531 for (i = 0; i < sizeof(struct hardware_scb); i++) 532 *hscb_ptr++ = ahd_inb_scbram(ahd, SCB_BASE + i); 533 534 ahd_complete_scb(ahd, scb); 535 scbid = next_scbid; 536 } 537 ahd_outw(ahd, COMPLETE_DMA_SCB_HEAD, SCB_LIST_NULL); 538 ahd_outw(ahd, COMPLETE_DMA_SCB_TAIL, SCB_LIST_NULL); 539 540 scbid = ahd_inw(ahd, COMPLETE_ON_QFREEZE_HEAD); 541 while (!SCBID_IS_NULL(scbid)) { 542 543 ahd_set_scbptr(ahd, scbid); 544 next_scbid = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 545 scb = ahd_lookup_scb(ahd, scbid); 546 if (scb == NULL) { 547 printf("%s: Warning - Complete Qfrz SCB %d invalid\n", 548 ahd_name(ahd), scbid); 549 continue; 550 } 551 552 ahd_complete_scb(ahd, scb); 553 scbid = next_scbid; 554 } 555 ahd_outw(ahd, COMPLETE_ON_QFREEZE_HEAD, SCB_LIST_NULL); 556 557 scbid = ahd_inw(ahd, COMPLETE_SCB_HEAD); 558 while (!SCBID_IS_NULL(scbid)) { 559 560 ahd_set_scbptr(ahd, scbid); 561 next_scbid = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 562 scb = ahd_lookup_scb(ahd, scbid); 563 if (scb == NULL) { 564 printf("%s: Warning - Complete SCB %d invalid\n", 565 ahd_name(ahd), scbid); 566 continue; 567 } 568 569 ahd_complete_scb(ahd, scb); 570 scbid = next_scbid; 571 } 572 ahd_outw(ahd, COMPLETE_SCB_HEAD, SCB_LIST_NULL); 573 574 /* 575 * Restore state. 576 */ 577 ahd_set_scbptr(ahd, saved_scbptr); 578 ahd_restore_modes(ahd, saved_modes); 579 ahd->flags |= AHD_UPDATE_PEND_CMDS; 580 } 581 582 /* 583 * Determine if an SCB for a packetized transaction 584 * is active in a FIFO. 585 */ 586 static int 587 ahd_scb_active_in_fifo(struct ahd_softc *ahd, struct scb *scb) 588 { 589 590 /* 591 * The FIFO is only active for our transaction if 592 * the SCBPTR matches the SCB's ID and the firmware 593 * has installed a handler for the FIFO or we have 594 * a pending SAVEPTRS or CFG4DATA interrupt. 595 */ 596 if (ahd_get_scbptr(ahd) != SCB_GET_TAG(scb) 597 || ((ahd_inb(ahd, LONGJMP_ADDR+1) & INVALID_ADDR) != 0 598 && (ahd_inb(ahd, SEQINTSRC) & (CFG4DATA|SAVEPTRS)) == 0)) 599 return (0); 600 601 return (1); 602 } 603 604 /* 605 * Run a data fifo to completion for a transaction we know 606 * has completed across the SCSI bus (good status has been 607 * received). We are already set to the correct FIFO mode 608 * on entry to this routine. 609 * 610 * This function attempts to operate exactly as the firmware 611 * would when running this FIFO. Care must be taken to update 612 * this routine any time the firmware's FIFO algorithm is 613 * changed. 614 */ 615 static void 616 ahd_run_data_fifo(struct ahd_softc *ahd, struct scb *scb) 617 { 618 u_int seqintsrc; 619 620 seqintsrc = ahd_inb(ahd, SEQINTSRC); 621 if ((seqintsrc & CFG4DATA) != 0) { 622 uint32_t datacnt; 623 uint32_t sgptr; 624 625 /* 626 * Clear full residual flag. 627 */ 628 sgptr = ahd_inl_scbram(ahd, SCB_SGPTR) & ~SG_FULL_RESID; 629 ahd_outb(ahd, SCB_SGPTR, sgptr); 630 631 /* 632 * Load datacnt and address. 633 */ 634 datacnt = ahd_inl_scbram(ahd, SCB_DATACNT); 635 if ((datacnt & AHD_DMA_LAST_SEG) != 0) { 636 sgptr |= LAST_SEG; 637 ahd_outb(ahd, SG_STATE, 0); 638 } else 639 ahd_outb(ahd, SG_STATE, LOADING_NEEDED); 640 ahd_outq(ahd, HADDR, ahd_inq_scbram(ahd, SCB_DATAPTR)); 641 ahd_outl(ahd, HCNT, datacnt & AHD_SG_LEN_MASK); 642 ahd_outb(ahd, SG_CACHE_PRE, sgptr); 643 ahd_outb(ahd, DFCNTRL, PRELOADEN|SCSIEN|HDMAEN); 644 645 /* 646 * Initialize Residual Fields. 647 */ 648 ahd_outb(ahd, SCB_RESIDUAL_DATACNT+3, datacnt >> 24); 649 ahd_outl(ahd, SCB_RESIDUAL_SGPTR, sgptr & SG_PTR_MASK); 650 651 /* 652 * Mark the SCB as having a FIFO in use. 653 */ 654 ahd_outb(ahd, SCB_FIFO_USE_COUNT, 655 ahd_inb_scbram(ahd, SCB_FIFO_USE_COUNT) + 1); 656 657 /* 658 * Install a "fake" handler for this FIFO. 659 */ 660 ahd_outw(ahd, LONGJMP_ADDR, 0); 661 662 /* 663 * Notify the hardware that we have satisfied 664 * this sequencer interrupt. 665 */ 666 ahd_outb(ahd, CLRSEQINTSRC, CLRCFG4DATA); 667 } else if ((seqintsrc & SAVEPTRS) != 0) { 668 uint32_t sgptr; 669 uint32_t resid; 670 671 if ((ahd_inb(ahd, LONGJMP_ADDR+1)&INVALID_ADDR) != 0) { 672 /* 673 * Snapshot Save Pointers. All that 674 * is necessary to clear the snapshot 675 * is a CLRCHN. 676 */ 677 goto clrchn; 678 } 679 680 /* 681 * Disable S/G fetch so the DMA engine 682 * is available to future users. 683 */ 684 if ((ahd_inb(ahd, SG_STATE) & FETCH_INPROG) != 0) 685 ahd_outb(ahd, CCSGCTL, 0); 686 ahd_outb(ahd, SG_STATE, 0); 687 688 /* 689 * Flush the data FIFO. Strickly only 690 * necessary for Rev A parts. 691 */ 692 ahd_outb(ahd, DFCNTRL, ahd_inb(ahd, DFCNTRL) | FIFOFLUSH); 693 694 /* 695 * Calculate residual. 696 */ 697 sgptr = ahd_inl_scbram(ahd, SCB_RESIDUAL_SGPTR); 698 resid = ahd_inl(ahd, SHCNT); 699 resid |= ahd_inb_scbram(ahd, SCB_RESIDUAL_DATACNT+3) << 24; 700 ahd_outl(ahd, SCB_RESIDUAL_DATACNT, resid); 701 if ((ahd_inb(ahd, SG_CACHE_SHADOW) & LAST_SEG) == 0) { 702 /* 703 * Must back up to the correct S/G element. 704 * Typically this just means resetting our 705 * low byte to the offset in the SG_CACHE, 706 * but if we wrapped, we have to correct 707 * the other bytes of the sgptr too. 708 */ 709 if ((ahd_inb(ahd, SG_CACHE_SHADOW) & 0x80) != 0 710 && (sgptr & 0x80) == 0) 711 sgptr -= 0x100; 712 sgptr &= ~0xFF; 713 sgptr |= ahd_inb(ahd, SG_CACHE_SHADOW) 714 & SG_ADDR_MASK; 715 ahd_outl(ahd, SCB_RESIDUAL_SGPTR, sgptr); 716 ahd_outb(ahd, SCB_RESIDUAL_DATACNT + 3, 0); 717 } else if ((resid & AHD_SG_LEN_MASK) == 0) { 718 ahd_outb(ahd, SCB_RESIDUAL_SGPTR, 719 sgptr | SG_LIST_NULL); 720 } 721 /* 722 * Save Pointers. 723 */ 724 ahd_outq(ahd, SCB_DATAPTR, ahd_inq(ahd, SHADDR)); 725 ahd_outl(ahd, SCB_DATACNT, resid); 726 ahd_outl(ahd, SCB_SGPTR, sgptr); 727 ahd_outb(ahd, CLRSEQINTSRC, CLRSAVEPTRS); 728 ahd_outb(ahd, SEQIMODE, 729 ahd_inb(ahd, SEQIMODE) | ENSAVEPTRS); 730 /* 731 * If the data is to the SCSI bus, we are 732 * done, otherwise wait for FIFOEMP. 733 */ 734 if ((ahd_inb(ahd, DFCNTRL) & DIRECTION) != 0) 735 goto clrchn; 736 } else if ((ahd_inb(ahd, SG_STATE) & LOADING_NEEDED) != 0) { 737 uint32_t sgptr; 738 uint64_t data_addr; 739 uint32_t data_len; 740 u_int dfcntrl; 741 742 /* 743 * Disable S/G fetch so the DMA engine 744 * is available to future users. We won't 745 * be using the DMA engine to load segments. 746 */ 747 if ((ahd_inb(ahd, SG_STATE) & FETCH_INPROG) != 0) { 748 ahd_outb(ahd, CCSGCTL, 0); 749 ahd_outb(ahd, SG_STATE, LOADING_NEEDED); 750 } 751 752 /* 753 * Wait for the DMA engine to notice that the 754 * host transfer is enabled and that there is 755 * space in the S/G FIFO for new segments before 756 * loading more segments. 757 */ 758 if ((ahd_inb(ahd, DFSTATUS) & PRELOAD_AVAIL) != 0 759 && (ahd_inb(ahd, DFCNTRL) & HDMAENACK) != 0) { 760 761 /* 762 * Determine the offset of the next S/G 763 * element to load. 764 */ 765 sgptr = ahd_inl_scbram(ahd, SCB_RESIDUAL_SGPTR); 766 sgptr &= SG_PTR_MASK; 767 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) { 768 struct ahd_dma64_seg *sg; 769 770 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 771 data_addr = sg->addr; 772 data_len = sg->len; 773 sgptr += sizeof(*sg); 774 } else { 775 struct ahd_dma_seg *sg; 776 777 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 778 data_addr = sg->len & AHD_SG_HIGH_ADDR_MASK; 779 data_addr <<= 8; 780 data_addr |= sg->addr; 781 data_len = sg->len; 782 sgptr += sizeof(*sg); 783 } 784 785 /* 786 * Update residual information. 787 */ 788 ahd_outb(ahd, SCB_RESIDUAL_DATACNT+3, data_len >> 24); 789 ahd_outl(ahd, SCB_RESIDUAL_SGPTR, sgptr); 790 791 /* 792 * Load the S/G. 793 */ 794 if (data_len & AHD_DMA_LAST_SEG) { 795 sgptr |= LAST_SEG; 796 ahd_outb(ahd, SG_STATE, 0); 797 } 798 ahd_outq(ahd, HADDR, data_addr); 799 ahd_outl(ahd, HCNT, data_len & AHD_SG_LEN_MASK); 800 ahd_outb(ahd, SG_CACHE_PRE, sgptr & 0xFF); 801 802 /* 803 * Advertise the segment to the hardware. 804 */ 805 dfcntrl = ahd_inb(ahd, DFCNTRL)|PRELOADEN|HDMAEN; 806 if ((ahd->features & AHD_NEW_DFCNTRL_OPTS) != 0) { 807 /* 808 * Use SCSIENWRDIS so that SCSIEN 809 * is never modified by this 810 * operation. 811 */ 812 dfcntrl |= SCSIENWRDIS; 813 } 814 ahd_outb(ahd, DFCNTRL, dfcntrl); 815 } 816 } else if ((ahd_inb(ahd, SG_CACHE_SHADOW) & LAST_SEG_DONE) != 0) { 817 818 /* 819 * Transfer completed to the end of SG list 820 * and has flushed to the host. 821 */ 822 ahd_outb(ahd, SCB_SGPTR, 823 ahd_inb_scbram(ahd, SCB_SGPTR) | SG_LIST_NULL); 824 goto clrchn; 825 } else if ((ahd_inb(ahd, DFSTATUS) & FIFOEMP) != 0) { 826 clrchn: 827 /* 828 * Clear any handler for this FIFO, decrement 829 * the FIFO use count for the SCB, and release 830 * the FIFO. 831 */ 832 ahd_outb(ahd, LONGJMP_ADDR + 1, INVALID_ADDR); 833 ahd_outb(ahd, SCB_FIFO_USE_COUNT, 834 ahd_inb_scbram(ahd, SCB_FIFO_USE_COUNT) - 1); 835 ahd_outb(ahd, DFFSXFRCTL, CLRCHN); 836 } 837 } 838 839 /* 840 * Look for entries in the QoutFIFO that have completed. 841 * The valid_tag completion field indicates the validity 842 * of the entry - the valid value toggles each time through 843 * the queue. We use the sg_status field in the completion 844 * entry to avoid referencing the hscb if the completion 845 * occurred with no errors and no residual. sg_status is 846 * a copy of the first byte (little endian) of the sgptr 847 * hscb field. 848 */ 849 void 850 ahd_run_qoutfifo(struct ahd_softc *ahd) 851 { 852 struct ahd_completion *completion; 853 struct scb *scb; 854 u_int scb_index; 855 856 if ((ahd->flags & AHD_RUNNING_QOUTFIFO) != 0) 857 panic("ahd_run_qoutfifo recursion"); 858 ahd->flags |= AHD_RUNNING_QOUTFIFO; 859 ahd_sync_qoutfifo(ahd, BUS_DMASYNC_POSTREAD); 860 for (;;) { 861 completion = &ahd->qoutfifo[ahd->qoutfifonext]; 862 863 if (completion->valid_tag != ahd->qoutfifonext_valid_tag) 864 break; 865 866 scb_index = aic_le16toh(completion->tag); 867 scb = ahd_lookup_scb(ahd, scb_index); 868 if (scb == NULL) { 869 printf("%s: WARNING no command for scb %d " 870 "(cmdcmplt)\nQOUTPOS = %d\n", 871 ahd_name(ahd), scb_index, 872 ahd->qoutfifonext); 873 ahd_dump_card_state(ahd); 874 } else if ((completion->sg_status & SG_STATUS_VALID) != 0) { 875 ahd_handle_scb_status(ahd, scb); 876 } else { 877 ahd_done(ahd, scb); 878 } 879 880 ahd->qoutfifonext = (ahd->qoutfifonext+1) & (AHD_QOUT_SIZE-1); 881 if (ahd->qoutfifonext == 0) 882 ahd->qoutfifonext_valid_tag ^= QOUTFIFO_ENTRY_VALID; 883 } 884 ahd->flags &= ~AHD_RUNNING_QOUTFIFO; 885 } 886 887 /************************* Interrupt Handling *********************************/ 888 void 889 ahd_handle_hwerrint(struct ahd_softc *ahd) 890 { 891 /* 892 * Some catastrophic hardware error has occurred. 893 * Print it for the user and disable the controller. 894 */ 895 int i; 896 int error; 897 898 error = ahd_inb(ahd, ERROR); 899 for (i = 0; i < num_errors; i++) { 900 if ((error & ahd_hard_errors[i].errno) != 0) 901 printf("%s: hwerrint, %s\n", 902 ahd_name(ahd), ahd_hard_errors[i].errmesg); 903 } 904 905 ahd_dump_card_state(ahd); 906 panic("BRKADRINT"); 907 908 /* Tell everyone that this HBA is no longer available */ 909 ahd_abort_scbs(ahd, CAM_TARGET_WILDCARD, ALL_CHANNELS, 910 CAM_LUN_WILDCARD, SCB_LIST_NULL, ROLE_UNKNOWN, 911 CAM_NO_HBA); 912 913 /* Tell the system that this controller has gone away. */ 914 ahd_free(ahd); 915 } 916 917 void 918 ahd_handle_seqint(struct ahd_softc *ahd, u_int intstat) 919 { 920 u_int seqintcode; 921 922 /* 923 * Save the sequencer interrupt code and clear the SEQINT 924 * bit. We will unpause the sequencer, if appropriate, 925 * after servicing the request. 926 */ 927 seqintcode = ahd_inb(ahd, SEQINTCODE); 928 ahd_outb(ahd, CLRINT, CLRSEQINT); 929 if ((ahd->bugs & AHD_INTCOLLISION_BUG) != 0) { 930 /* 931 * Unpause the sequencer and let it clear 932 * SEQINT by writing NO_SEQINT to it. This 933 * will cause the sequencer to be paused again, 934 * which is the expected state of this routine. 935 */ 936 ahd_unpause(ahd); 937 while (!ahd_is_paused(ahd)) 938 ; 939 ahd_outb(ahd, CLRINT, CLRSEQINT); 940 } 941 ahd_update_modes(ahd); 942 #ifdef AHD_DEBUG 943 if ((ahd_debug & AHD_SHOW_MISC) != 0) 944 printf("%s: Handle Seqint Called for code %d\n", 945 ahd_name(ahd), seqintcode); 946 #endif 947 switch (seqintcode) { 948 case ENTERING_NONPACK: 949 { 950 struct scb *scb; 951 u_int scbid; 952 953 AHD_ASSERT_MODES(ahd, ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK), 954 ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK)); 955 scbid = ahd_get_scbptr(ahd); 956 scb = ahd_lookup_scb(ahd, scbid); 957 if (scb == NULL) { 958 /* 959 * Somehow need to know if this 960 * is from a selection or reselection. 961 * From that, we can determine target 962 * ID so we at least have an I_T nexus. 963 */ 964 } else { 965 ahd_outb(ahd, SAVED_SCSIID, scb->hscb->scsiid); 966 ahd_outb(ahd, SAVED_LUN, scb->hscb->lun); 967 ahd_outb(ahd, SEQ_FLAGS, 0x0); 968 } 969 if ((ahd_inb(ahd, LQISTAT2) & LQIPHASE_OUTPKT) != 0 970 && (ahd_inb(ahd, SCSISIGO) & ATNO) != 0) { 971 /* 972 * Phase change after read stream with 973 * CRC error with P0 asserted on last 974 * packet. 975 */ 976 #ifdef AHD_DEBUG 977 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) 978 printf("%s: Assuming LQIPHASE_NLQ with " 979 "P0 assertion\n", ahd_name(ahd)); 980 #endif 981 } 982 #ifdef AHD_DEBUG 983 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) 984 printf("%s: Entering NONPACK\n", ahd_name(ahd)); 985 #endif 986 break; 987 } 988 case INVALID_SEQINT: 989 printf("%s: Invalid Sequencer interrupt occurred.\n", 990 ahd_name(ahd)); 991 ahd_dump_card_state(ahd); 992 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 993 break; 994 case STATUS_OVERRUN: 995 { 996 struct scb *scb; 997 u_int scbid; 998 999 scbid = ahd_get_scbptr(ahd); 1000 scb = ahd_lookup_scb(ahd, scbid); 1001 if (scb != NULL) 1002 ahd_print_path(ahd, scb); 1003 else 1004 printf("%s: ", ahd_name(ahd)); 1005 printf("SCB %d Packetized Status Overrun", scbid); 1006 ahd_dump_card_state(ahd); 1007 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1008 break; 1009 } 1010 case CFG4ISTAT_INTR: 1011 { 1012 struct scb *scb; 1013 u_int scbid; 1014 1015 scbid = ahd_get_scbptr(ahd); 1016 scb = ahd_lookup_scb(ahd, scbid); 1017 if (scb == NULL) { 1018 ahd_dump_card_state(ahd); 1019 printf("CFG4ISTAT: Free SCB %d referenced", scbid); 1020 panic("For safety"); 1021 } 1022 ahd_outq(ahd, HADDR, scb->sense_busaddr); 1023 ahd_outw(ahd, HCNT, AHD_SENSE_BUFSIZE); 1024 ahd_outb(ahd, HCNT + 2, 0); 1025 ahd_outb(ahd, SG_CACHE_PRE, SG_LAST_SEG); 1026 ahd_outb(ahd, DFCNTRL, PRELOADEN|SCSIEN|HDMAEN); 1027 break; 1028 } 1029 case ILLEGAL_PHASE: 1030 { 1031 u_int bus_phase; 1032 1033 bus_phase = ahd_inb(ahd, SCSISIGI) & PHASE_MASK; 1034 printf("%s: ILLEGAL_PHASE 0x%x\n", 1035 ahd_name(ahd), bus_phase); 1036 1037 switch (bus_phase) { 1038 case P_DATAOUT: 1039 case P_DATAIN: 1040 case P_DATAOUT_DT: 1041 case P_DATAIN_DT: 1042 case P_MESGOUT: 1043 case P_STATUS: 1044 case P_MESGIN: 1045 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1046 printf("%s: Issued Bus Reset.\n", ahd_name(ahd)); 1047 break; 1048 case P_COMMAND: 1049 { 1050 struct ahd_devinfo devinfo; 1051 struct scb *scb; 1052 struct ahd_initiator_tinfo *targ_info; 1053 struct ahd_tmode_tstate *tstate; 1054 struct ahd_transinfo *tinfo; 1055 u_int scbid; 1056 1057 /* 1058 * If a target takes us into the command phase 1059 * assume that it has been externally reset and 1060 * has thus lost our previous packetized negotiation 1061 * agreement. Since we have not sent an identify 1062 * message and may not have fully qualified the 1063 * connection, we change our command to TUR, assert 1064 * ATN and ABORT the task when we go to message in 1065 * phase. The OSM will see the REQUEUE_REQUEST 1066 * status and retry the command. 1067 */ 1068 scbid = ahd_get_scbptr(ahd); 1069 scb = ahd_lookup_scb(ahd, scbid); 1070 if (scb == NULL) { 1071 printf("Invalid phase with no valid SCB. " 1072 "Resetting bus.\n"); 1073 ahd_reset_channel(ahd, 'A', 1074 /*Initiate Reset*/TRUE); 1075 break; 1076 } 1077 ahd_compile_devinfo(&devinfo, SCB_GET_OUR_ID(scb), 1078 SCB_GET_TARGET(ahd, scb), 1079 SCB_GET_LUN(scb), 1080 SCB_GET_CHANNEL(ahd, scb), 1081 ROLE_INITIATOR); 1082 targ_info = ahd_fetch_transinfo(ahd, 1083 devinfo.channel, 1084 devinfo.our_scsiid, 1085 devinfo.target, 1086 &tstate); 1087 tinfo = &targ_info->curr; 1088 ahd_set_width(ahd, &devinfo, MSG_EXT_WDTR_BUS_8_BIT, 1089 AHD_TRANS_ACTIVE, /*paused*/TRUE); 1090 ahd_set_syncrate(ahd, &devinfo, /*period*/0, 1091 /*offset*/0, /*ppr_options*/0, 1092 AHD_TRANS_ACTIVE, /*paused*/TRUE); 1093 ahd_outb(ahd, SCB_CDB_STORE, 0); 1094 ahd_outb(ahd, SCB_CDB_STORE+1, 0); 1095 ahd_outb(ahd, SCB_CDB_STORE+2, 0); 1096 ahd_outb(ahd, SCB_CDB_STORE+3, 0); 1097 ahd_outb(ahd, SCB_CDB_STORE+4, 0); 1098 ahd_outb(ahd, SCB_CDB_STORE+5, 0); 1099 ahd_outb(ahd, SCB_CDB_LEN, 6); 1100 scb->hscb->control &= ~(TAG_ENB|SCB_TAG_TYPE); 1101 scb->hscb->control |= MK_MESSAGE; 1102 ahd_outb(ahd, SCB_CONTROL, scb->hscb->control); 1103 ahd_outb(ahd, MSG_OUT, HOST_MSG); 1104 ahd_outb(ahd, SAVED_SCSIID, scb->hscb->scsiid); 1105 /* 1106 * The lun is 0, regardless of the SCB's lun 1107 * as we have not sent an identify message. 1108 */ 1109 ahd_outb(ahd, SAVED_LUN, 0); 1110 ahd_outb(ahd, SEQ_FLAGS, 0); 1111 ahd_assert_atn(ahd); 1112 scb->flags &= ~SCB_PACKETIZED; 1113 scb->flags |= SCB_ABORT|SCB_CMDPHASE_ABORT; 1114 ahd_freeze_devq(ahd, scb); 1115 aic_set_transaction_status(scb, CAM_REQUEUE_REQ); 1116 aic_freeze_scb(scb); 1117 1118 /* 1119 * Allow the sequencer to continue with 1120 * non-pack processing. 1121 */ 1122 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1123 ahd_outb(ahd, CLRLQOINT1, CLRLQOPHACHGINPKT); 1124 if ((ahd->bugs & AHD_CLRLQO_AUTOCLR_BUG) != 0) { 1125 ahd_outb(ahd, CLRLQOINT1, 0); 1126 } 1127 #ifdef AHD_DEBUG 1128 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) { 1129 ahd_print_path(ahd, scb); 1130 printf("Unexpected command phase from " 1131 "packetized target\n"); 1132 } 1133 #endif 1134 break; 1135 } 1136 } 1137 break; 1138 } 1139 case CFG4OVERRUN: 1140 { 1141 struct scb *scb; 1142 u_int scb_index; 1143 1144 #ifdef AHD_DEBUG 1145 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) { 1146 printf("%s: CFG4OVERRUN mode = %x\n", ahd_name(ahd), 1147 ahd_inb(ahd, MODE_PTR)); 1148 } 1149 #endif 1150 scb_index = ahd_get_scbptr(ahd); 1151 scb = ahd_lookup_scb(ahd, scb_index); 1152 if (scb == NULL) { 1153 /* 1154 * Attempt to transfer to an SCB that is 1155 * not outstanding. 1156 */ 1157 ahd_assert_atn(ahd); 1158 ahd_outb(ahd, MSG_OUT, HOST_MSG); 1159 ahd->msgout_buf[0] = MSG_ABORT_TASK; 1160 ahd->msgout_len = 1; 1161 ahd->msgout_index = 0; 1162 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 1163 /* 1164 * Clear status received flag to prevent any 1165 * attempt to complete this bogus SCB. 1166 */ 1167 ahd_outb(ahd, SCB_CONTROL, 1168 ahd_inb_scbram(ahd, SCB_CONTROL) 1169 & ~STATUS_RCVD); 1170 } 1171 break; 1172 } 1173 case DUMP_CARD_STATE: 1174 { 1175 ahd_dump_card_state(ahd); 1176 break; 1177 } 1178 case PDATA_REINIT: 1179 { 1180 #ifdef AHD_DEBUG 1181 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) { 1182 printf("%s: PDATA_REINIT - DFCNTRL = 0x%x " 1183 "SG_CACHE_SHADOW = 0x%x\n", 1184 ahd_name(ahd), ahd_inb(ahd, DFCNTRL), 1185 ahd_inb(ahd, SG_CACHE_SHADOW)); 1186 } 1187 #endif 1188 ahd_reinitialize_dataptrs(ahd); 1189 break; 1190 } 1191 case HOST_MSG_LOOP: 1192 { 1193 struct ahd_devinfo devinfo; 1194 1195 /* 1196 * The sequencer has encountered a message phase 1197 * that requires host assistance for completion. 1198 * While handling the message phase(s), we will be 1199 * notified by the sequencer after each byte is 1200 * transfered so we can track bus phase changes. 1201 * 1202 * If this is the first time we've seen a HOST_MSG_LOOP 1203 * interrupt, initialize the state of the host message 1204 * loop. 1205 */ 1206 ahd_fetch_devinfo(ahd, &devinfo); 1207 if (ahd->msg_type == MSG_TYPE_NONE) { 1208 struct scb *scb; 1209 u_int scb_index; 1210 u_int bus_phase; 1211 1212 bus_phase = ahd_inb(ahd, SCSISIGI) & PHASE_MASK; 1213 if (bus_phase != P_MESGIN 1214 && bus_phase != P_MESGOUT) { 1215 printf("ahd_intr: HOST_MSG_LOOP bad " 1216 "phase 0x%x\n", bus_phase); 1217 /* 1218 * Probably transitioned to bus free before 1219 * we got here. Just punt the message. 1220 */ 1221 ahd_dump_card_state(ahd); 1222 ahd_clear_intstat(ahd); 1223 ahd_restart(ahd); 1224 return; 1225 } 1226 1227 scb_index = ahd_get_scbptr(ahd); 1228 scb = ahd_lookup_scb(ahd, scb_index); 1229 if (devinfo.role == ROLE_INITIATOR) { 1230 if (bus_phase == P_MESGOUT) 1231 ahd_setup_initiator_msgout(ahd, 1232 &devinfo, 1233 scb); 1234 else { 1235 ahd->msg_type = 1236 MSG_TYPE_INITIATOR_MSGIN; 1237 ahd->msgin_index = 0; 1238 } 1239 } 1240 #ifdef AHD_TARGET_MODE 1241 else { 1242 if (bus_phase == P_MESGOUT) { 1243 ahd->msg_type = 1244 MSG_TYPE_TARGET_MSGOUT; 1245 ahd->msgin_index = 0; 1246 } 1247 else 1248 ahd_setup_target_msgin(ahd, 1249 &devinfo, 1250 scb); 1251 } 1252 #endif 1253 } 1254 1255 ahd_handle_message_phase(ahd); 1256 break; 1257 } 1258 case NO_MATCH: 1259 { 1260 /* Ensure we don't leave the selection hardware on */ 1261 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 1262 ahd_outb(ahd, SCSISEQ0, ahd_inb(ahd, SCSISEQ0) & ~ENSELO); 1263 1264 printf("%s:%c:%d: no active SCB for reconnecting " 1265 "target - issuing BUS DEVICE RESET\n", 1266 ahd_name(ahd), 'A', ahd_inb(ahd, SELID) >> 4); 1267 printf("SAVED_SCSIID == 0x%x, SAVED_LUN == 0x%x, " 1268 "REG0 == 0x%x ACCUM = 0x%x\n", 1269 ahd_inb(ahd, SAVED_SCSIID), ahd_inb(ahd, SAVED_LUN), 1270 ahd_inw(ahd, REG0), ahd_inb(ahd, ACCUM)); 1271 printf("SEQ_FLAGS == 0x%x, SCBPTR == 0x%x, BTT == 0x%x, " 1272 "SINDEX == 0x%x\n", 1273 ahd_inb(ahd, SEQ_FLAGS), ahd_get_scbptr(ahd), 1274 ahd_find_busy_tcl(ahd, 1275 BUILD_TCL(ahd_inb(ahd, SAVED_SCSIID), 1276 ahd_inb(ahd, SAVED_LUN))), 1277 ahd_inw(ahd, SINDEX)); 1278 printf("SELID == 0x%x, SCB_SCSIID == 0x%x, SCB_LUN == 0x%x, " 1279 "SCB_CONTROL == 0x%x\n", 1280 ahd_inb(ahd, SELID), ahd_inb_scbram(ahd, SCB_SCSIID), 1281 ahd_inb_scbram(ahd, SCB_LUN), 1282 ahd_inb_scbram(ahd, SCB_CONTROL)); 1283 printf("SCSIBUS[0] == 0x%x, SCSISIGI == 0x%x\n", 1284 ahd_inb(ahd, SCSIBUS), ahd_inb(ahd, SCSISIGI)); 1285 printf("SXFRCTL0 == 0x%x\n", ahd_inb(ahd, SXFRCTL0)); 1286 printf("SEQCTL0 == 0x%x\n", ahd_inb(ahd, SEQCTL0)); 1287 ahd_dump_card_state(ahd); 1288 ahd->msgout_buf[0] = MSG_BUS_DEV_RESET; 1289 ahd->msgout_len = 1; 1290 ahd->msgout_index = 0; 1291 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 1292 ahd_outb(ahd, MSG_OUT, HOST_MSG); 1293 ahd_assert_atn(ahd); 1294 break; 1295 } 1296 case PROTO_VIOLATION: 1297 { 1298 ahd_handle_proto_violation(ahd); 1299 break; 1300 } 1301 case IGN_WIDE_RES: 1302 { 1303 struct ahd_devinfo devinfo; 1304 1305 ahd_fetch_devinfo(ahd, &devinfo); 1306 ahd_handle_ign_wide_residue(ahd, &devinfo); 1307 break; 1308 } 1309 case BAD_PHASE: 1310 { 1311 u_int lastphase; 1312 1313 lastphase = ahd_inb(ahd, LASTPHASE); 1314 printf("%s:%c:%d: unknown scsi bus phase %x, " 1315 "lastphase = 0x%x. Attempting to continue\n", 1316 ahd_name(ahd), 'A', 1317 SCSIID_TARGET(ahd, ahd_inb(ahd, SAVED_SCSIID)), 1318 lastphase, ahd_inb(ahd, SCSISIGI)); 1319 break; 1320 } 1321 case MISSED_BUSFREE: 1322 { 1323 u_int lastphase; 1324 1325 lastphase = ahd_inb(ahd, LASTPHASE); 1326 printf("%s:%c:%d: Missed busfree. " 1327 "Lastphase = 0x%x, Curphase = 0x%x\n", 1328 ahd_name(ahd), 'A', 1329 SCSIID_TARGET(ahd, ahd_inb(ahd, SAVED_SCSIID)), 1330 lastphase, ahd_inb(ahd, SCSISIGI)); 1331 ahd_restart(ahd); 1332 return; 1333 } 1334 case DATA_OVERRUN: 1335 { 1336 /* 1337 * When the sequencer detects an overrun, it 1338 * places the controller in "BITBUCKET" mode 1339 * and allows the target to complete its transfer. 1340 * Unfortunately, none of the counters get updated 1341 * when the controller is in this mode, so we have 1342 * no way of knowing how large the overrun was. 1343 */ 1344 struct scb *scb; 1345 u_int scbindex; 1346 #ifdef AHD_DEBUG 1347 u_int lastphase; 1348 #endif 1349 1350 scbindex = ahd_get_scbptr(ahd); 1351 scb = ahd_lookup_scb(ahd, scbindex); 1352 #ifdef AHD_DEBUG 1353 lastphase = ahd_inb(ahd, LASTPHASE); 1354 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) { 1355 ahd_print_path(ahd, scb); 1356 printf("data overrun detected %s. Tag == 0x%x.\n", 1357 ahd_lookup_phase_entry(lastphase)->phasemsg, 1358 SCB_GET_TAG(scb)); 1359 ahd_print_path(ahd, scb); 1360 printf("%s seen Data Phase. Length = %ld. " 1361 "NumSGs = %d.\n", 1362 ahd_inb(ahd, SEQ_FLAGS) & DPHASE 1363 ? "Have" : "Haven't", 1364 aic_get_transfer_length(scb), scb->sg_count); 1365 ahd_dump_sglist(scb); 1366 } 1367 #endif 1368 1369 /* 1370 * Set this and it will take effect when the 1371 * target does a command complete. 1372 */ 1373 ahd_freeze_devq(ahd, scb); 1374 aic_set_transaction_status(scb, CAM_DATA_RUN_ERR); 1375 aic_freeze_scb(scb); 1376 break; 1377 } 1378 case MKMSG_FAILED: 1379 { 1380 struct ahd_devinfo devinfo; 1381 struct scb *scb; 1382 u_int scbid; 1383 1384 ahd_fetch_devinfo(ahd, &devinfo); 1385 printf("%s:%c:%d:%d: Attempt to issue message failed\n", 1386 ahd_name(ahd), devinfo.channel, devinfo.target, 1387 devinfo.lun); 1388 scbid = ahd_get_scbptr(ahd); 1389 scb = ahd_lookup_scb(ahd, scbid); 1390 if (scb != NULL 1391 && (scb->flags & SCB_RECOVERY_SCB) != 0) 1392 /* 1393 * Ensure that we didn't put a second instance of this 1394 * SCB into the QINFIFO. 1395 */ 1396 ahd_search_qinfifo(ahd, SCB_GET_TARGET(ahd, scb), 1397 SCB_GET_CHANNEL(ahd, scb), 1398 SCB_GET_LUN(scb), SCB_GET_TAG(scb), 1399 ROLE_INITIATOR, /*status*/0, 1400 SEARCH_REMOVE); 1401 ahd_outb(ahd, SCB_CONTROL, 1402 ahd_inb_scbram(ahd, SCB_CONTROL) & ~MK_MESSAGE); 1403 break; 1404 } 1405 case TASKMGMT_FUNC_COMPLETE: 1406 { 1407 u_int scbid; 1408 struct scb *scb; 1409 1410 scbid = ahd_get_scbptr(ahd); 1411 scb = ahd_lookup_scb(ahd, scbid); 1412 if (scb != NULL) { 1413 u_int lun; 1414 u_int tag; 1415 cam_status error; 1416 1417 ahd_print_path(ahd, scb); 1418 printf("Task Management Func 0x%x Complete\n", 1419 scb->hscb->task_management); 1420 lun = CAM_LUN_WILDCARD; 1421 tag = SCB_LIST_NULL; 1422 1423 switch (scb->hscb->task_management) { 1424 case SIU_TASKMGMT_ABORT_TASK: 1425 tag = SCB_GET_TAG(scb); 1426 case SIU_TASKMGMT_ABORT_TASK_SET: 1427 case SIU_TASKMGMT_CLEAR_TASK_SET: 1428 lun = scb->hscb->lun; 1429 error = CAM_REQ_ABORTED; 1430 ahd_abort_scbs(ahd, SCB_GET_TARGET(ahd, scb), 1431 'A', lun, tag, ROLE_INITIATOR, 1432 error); 1433 break; 1434 case SIU_TASKMGMT_LUN_RESET: 1435 lun = scb->hscb->lun; 1436 case SIU_TASKMGMT_TARGET_RESET: 1437 { 1438 struct ahd_devinfo devinfo; 1439 1440 ahd_scb_devinfo(ahd, &devinfo, scb); 1441 error = CAM_BDR_SENT; 1442 ahd_handle_devreset(ahd, &devinfo, lun, 1443 CAM_BDR_SENT, 1444 lun != CAM_LUN_WILDCARD 1445 ? "Lun Reset" 1446 : "Target Reset", 1447 /*verbose_level*/0); 1448 break; 1449 } 1450 default: 1451 panic("Unexpected TaskMgmt Func\n"); 1452 break; 1453 } 1454 } 1455 break; 1456 } 1457 case TASKMGMT_CMD_CMPLT_OKAY: 1458 { 1459 u_int scbid; 1460 struct scb *scb; 1461 1462 /* 1463 * An ABORT TASK TMF failed to be delivered before 1464 * the targeted command completed normally. 1465 */ 1466 scbid = ahd_get_scbptr(ahd); 1467 scb = ahd_lookup_scb(ahd, scbid); 1468 if (scb != NULL) { 1469 /* 1470 * Remove the second instance of this SCB from 1471 * the QINFIFO if it is still there. 1472 */ 1473 ahd_print_path(ahd, scb); 1474 printf("SCB completes before TMF\n"); 1475 /* 1476 * Handle losing the race. Wait until any 1477 * current selection completes. We will then 1478 * set the TMF back to zero in this SCB so that 1479 * the sequencer doesn't bother to issue another 1480 * sequencer interrupt for its completion. 1481 */ 1482 while ((ahd_inb(ahd, SCSISEQ0) & ENSELO) != 0 1483 && (ahd_inb(ahd, SSTAT0) & SELDO) == 0 1484 && (ahd_inb(ahd, SSTAT1) & SELTO) == 0) 1485 ; 1486 ahd_outb(ahd, SCB_TASK_MANAGEMENT, 0); 1487 ahd_search_qinfifo(ahd, SCB_GET_TARGET(ahd, scb), 1488 SCB_GET_CHANNEL(ahd, scb), 1489 SCB_GET_LUN(scb), SCB_GET_TAG(scb), 1490 ROLE_INITIATOR, /*status*/0, 1491 SEARCH_REMOVE); 1492 } 1493 break; 1494 } 1495 case TRACEPOINT0: 1496 case TRACEPOINT1: 1497 case TRACEPOINT2: 1498 case TRACEPOINT3: 1499 printf("%s: Tracepoint %d\n", ahd_name(ahd), 1500 seqintcode - TRACEPOINT0); 1501 break; 1502 case NO_SEQINT: 1503 break; 1504 case SAW_HWERR: 1505 ahd_handle_hwerrint(ahd); 1506 break; 1507 default: 1508 printf("%s: Unexpected SEQINTCODE %d\n", ahd_name(ahd), 1509 seqintcode); 1510 break; 1511 } 1512 /* 1513 * The sequencer is paused immediately on 1514 * a SEQINT, so we should restart it when 1515 * we're done. 1516 */ 1517 ahd_unpause(ahd); 1518 } 1519 1520 void 1521 ahd_handle_scsiint(struct ahd_softc *ahd, u_int intstat) 1522 { 1523 struct scb *scb; 1524 u_int status0; 1525 u_int status3; 1526 u_int status; 1527 u_int lqistat1; 1528 u_int lqostat0; 1529 u_int scbid; 1530 u_int busfreetime; 1531 1532 ahd_update_modes(ahd); 1533 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1534 1535 status3 = ahd_inb(ahd, SSTAT3) & (NTRAMPERR|OSRAMPERR); 1536 status0 = ahd_inb(ahd, SSTAT0) & (IOERR|OVERRUN|SELDI|SELDO); 1537 status = ahd_inb(ahd, SSTAT1) & (SELTO|SCSIRSTI|BUSFREE|SCSIPERR); 1538 lqistat1 = ahd_inb(ahd, LQISTAT1); 1539 lqostat0 = ahd_inb(ahd, LQOSTAT0); 1540 busfreetime = ahd_inb(ahd, SSTAT2) & BUSFREETIME; 1541 if ((status0 & (SELDI|SELDO)) != 0) { 1542 u_int simode0; 1543 1544 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 1545 simode0 = ahd_inb(ahd, SIMODE0); 1546 status0 &= simode0 & (IOERR|OVERRUN|SELDI|SELDO); 1547 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1548 } 1549 scbid = ahd_get_scbptr(ahd); 1550 scb = ahd_lookup_scb(ahd, scbid); 1551 if (scb != NULL 1552 && (ahd_inb(ahd, SEQ_FLAGS) & NOT_IDENTIFIED) != 0) 1553 scb = NULL; 1554 1555 if ((status0 & IOERR) != 0) { 1556 u_int now_lvd; 1557 1558 now_lvd = ahd_inb(ahd, SBLKCTL) & ENAB40; 1559 printf("%s: Transceiver State Has Changed to %s mode\n", 1560 ahd_name(ahd), now_lvd ? "LVD" : "SE"); 1561 ahd_outb(ahd, CLRSINT0, CLRIOERR); 1562 /* 1563 * A change in I/O mode is equivalent to a bus reset. 1564 */ 1565 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1566 ahd_pause(ahd); 1567 ahd_setup_iocell_workaround(ahd); 1568 ahd_unpause(ahd); 1569 } else if ((status0 & OVERRUN) != 0) { 1570 1571 printf("%s: SCSI offset overrun detected. Resetting bus.\n", 1572 ahd_name(ahd)); 1573 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1574 } else if ((status & SCSIRSTI) != 0) { 1575 1576 printf("%s: Someone reset channel A\n", ahd_name(ahd)); 1577 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/FALSE); 1578 } else if ((status & SCSIPERR) != 0) { 1579 1580 /* Make sure the sequencer is in a safe location. */ 1581 ahd_clear_critical_section(ahd); 1582 1583 ahd_handle_transmission_error(ahd); 1584 } else if (lqostat0 != 0) { 1585 1586 printf("%s: lqostat0 == 0x%x!\n", ahd_name(ahd), lqostat0); 1587 ahd_outb(ahd, CLRLQOINT0, lqostat0); 1588 if ((ahd->bugs & AHD_CLRLQO_AUTOCLR_BUG) != 0) 1589 ahd_outb(ahd, CLRLQOINT1, 0); 1590 } else if ((status & SELTO) != 0) { 1591 u_int scbid; 1592 1593 /* Stop the selection */ 1594 ahd_outb(ahd, SCSISEQ0, 0); 1595 1596 /* Make sure the sequencer is in a safe location. */ 1597 ahd_clear_critical_section(ahd); 1598 1599 /* No more pending messages */ 1600 ahd_clear_msg_state(ahd); 1601 1602 /* Clear interrupt state */ 1603 ahd_outb(ahd, CLRSINT1, CLRSELTIMEO|CLRBUSFREE|CLRSCSIPERR); 1604 1605 /* 1606 * Although the driver does not care about the 1607 * 'Selection in Progress' status bit, the busy 1608 * LED does. SELINGO is only cleared by a sucessfull 1609 * selection, so we must manually clear it to insure 1610 * the LED turns off just incase no future successful 1611 * selections occur (e.g. no devices on the bus). 1612 */ 1613 ahd_outb(ahd, CLRSINT0, CLRSELINGO); 1614 1615 scbid = ahd_inw(ahd, WAITING_TID_HEAD); 1616 scb = ahd_lookup_scb(ahd, scbid); 1617 if (scb == NULL) { 1618 printf("%s: ahd_intr - referenced scb not " 1619 "valid during SELTO scb(0x%x)\n", 1620 ahd_name(ahd), scbid); 1621 ahd_dump_card_state(ahd); 1622 } else { 1623 struct ahd_devinfo devinfo; 1624 #ifdef AHD_DEBUG 1625 if ((ahd_debug & AHD_SHOW_SELTO) != 0) { 1626 ahd_print_path(ahd, scb); 1627 printf("Saw Selection Timeout for SCB 0x%x\n", 1628 scbid); 1629 } 1630 #endif 1631 ahd_scb_devinfo(ahd, &devinfo, scb); 1632 aic_set_transaction_status(scb, CAM_SEL_TIMEOUT); 1633 ahd_freeze_devq(ahd, scb); 1634 1635 /* 1636 * Cancel any pending transactions on the device 1637 * now that it seems to be missing. This will 1638 * also revert us to async/narrow transfers until 1639 * we can renegotiate with the device. 1640 */ 1641 ahd_handle_devreset(ahd, &devinfo, 1642 CAM_LUN_WILDCARD, 1643 CAM_SEL_TIMEOUT, 1644 "Selection Timeout", 1645 /*verbose_level*/1); 1646 } 1647 ahd_outb(ahd, CLRINT, CLRSCSIINT); 1648 ahd_iocell_first_selection(ahd); 1649 ahd_unpause(ahd); 1650 } else if ((status0 & (SELDI|SELDO)) != 0) { 1651 1652 ahd_iocell_first_selection(ahd); 1653 ahd_unpause(ahd); 1654 } else if (status3 != 0) { 1655 printf("%s: SCSI Cell parity error SSTAT3 == 0x%x\n", 1656 ahd_name(ahd), status3); 1657 ahd_outb(ahd, CLRSINT3, status3); 1658 } else if ((lqistat1 & (LQIPHASE_LQ|LQIPHASE_NLQ)) != 0) { 1659 1660 /* Make sure the sequencer is in a safe location. */ 1661 ahd_clear_critical_section(ahd); 1662 1663 ahd_handle_lqiphase_error(ahd, lqistat1); 1664 } else if ((lqistat1 & LQICRCI_NLQ) != 0) { 1665 /* 1666 * This status can be delayed during some 1667 * streaming operations. The SCSIPHASE 1668 * handler has already dealt with this case 1669 * so just clear the error. 1670 */ 1671 ahd_outb(ahd, CLRLQIINT1, CLRLQICRCI_NLQ); 1672 } else if ((status & BUSFREE) != 0 1673 || (lqistat1 & LQOBUSFREE) != 0) { 1674 u_int lqostat1; 1675 int restart; 1676 int clear_fifo; 1677 int packetized; 1678 u_int mode; 1679 1680 /* 1681 * Clear our selection hardware as soon as possible. 1682 * We may have an entry in the waiting Q for this target, 1683 * that is affected by this busfree and we don't want to 1684 * go about selecting the target while we handle the event. 1685 */ 1686 ahd_outb(ahd, SCSISEQ0, 0); 1687 1688 /* Make sure the sequencer is in a safe location. */ 1689 ahd_clear_critical_section(ahd); 1690 1691 /* 1692 * Determine what we were up to at the time of 1693 * the busfree. 1694 */ 1695 mode = AHD_MODE_SCSI; 1696 busfreetime = ahd_inb(ahd, SSTAT2) & BUSFREETIME; 1697 lqostat1 = ahd_inb(ahd, LQOSTAT1); 1698 switch (busfreetime) { 1699 case BUSFREE_DFF0: 1700 case BUSFREE_DFF1: 1701 { 1702 u_int scbid; 1703 struct scb *scb; 1704 1705 mode = busfreetime == BUSFREE_DFF0 1706 ? AHD_MODE_DFF0 : AHD_MODE_DFF1; 1707 ahd_set_modes(ahd, mode, mode); 1708 scbid = ahd_get_scbptr(ahd); 1709 scb = ahd_lookup_scb(ahd, scbid); 1710 if (scb == NULL) { 1711 printf("%s: Invalid SCB %d in DFF%d " 1712 "during unexpected busfree\n", 1713 ahd_name(ahd), scbid, mode); 1714 packetized = 0; 1715 } else 1716 packetized = (scb->flags & SCB_PACKETIZED) != 0; 1717 clear_fifo = 1; 1718 break; 1719 } 1720 case BUSFREE_LQO: 1721 clear_fifo = 0; 1722 packetized = 1; 1723 break; 1724 default: 1725 clear_fifo = 0; 1726 packetized = (lqostat1 & LQOBUSFREE) != 0; 1727 if (!packetized 1728 && ahd_inb(ahd, LASTPHASE) == P_BUSFREE 1729 && (ahd_inb(ahd, SSTAT0) & SELDI) == 0 1730 && ((ahd_inb(ahd, SSTAT0) & SELDO) == 0 1731 || (ahd_inb(ahd, SCSISEQ0) & ENSELO) == 0)) 1732 /* 1733 * Assume packetized if we are not 1734 * on the bus in a non-packetized 1735 * capacity and any pending selection 1736 * was a packetized selection. 1737 */ 1738 packetized = 1; 1739 break; 1740 } 1741 1742 #ifdef AHD_DEBUG 1743 if ((ahd_debug & AHD_SHOW_MISC) != 0) 1744 printf("Saw Busfree. Busfreetime = 0x%x.\n", 1745 busfreetime); 1746 #endif 1747 /* 1748 * Busfrees that occur in non-packetized phases are 1749 * handled by the nonpkt_busfree handler. 1750 */ 1751 if (packetized && ahd_inb(ahd, LASTPHASE) == P_BUSFREE) { 1752 restart = ahd_handle_pkt_busfree(ahd, busfreetime); 1753 } else { 1754 packetized = 0; 1755 restart = ahd_handle_nonpkt_busfree(ahd); 1756 } 1757 /* 1758 * Clear the busfree interrupt status. The setting of 1759 * the interrupt is a pulse, so in a perfect world, we 1760 * would not need to muck with the ENBUSFREE logic. This 1761 * would ensure that if the bus moves on to another 1762 * connection, busfree protection is still in force. If 1763 * BUSFREEREV is broken, however, we must manually clear 1764 * the ENBUSFREE if the busfree occurred during a non-pack 1765 * connection so that we don't get false positives during 1766 * future, packetized, connections. 1767 */ 1768 ahd_outb(ahd, CLRSINT1, CLRBUSFREE); 1769 if (packetized == 0 1770 && (ahd->bugs & AHD_BUSFREEREV_BUG) != 0) 1771 ahd_outb(ahd, SIMODE1, 1772 ahd_inb(ahd, SIMODE1) & ~ENBUSFREE); 1773 1774 if (clear_fifo) 1775 ahd_clear_fifo(ahd, mode); 1776 1777 ahd_clear_msg_state(ahd); 1778 ahd_outb(ahd, CLRINT, CLRSCSIINT); 1779 if (restart) { 1780 ahd_restart(ahd); 1781 } else { 1782 ahd_unpause(ahd); 1783 } 1784 } else { 1785 printf("%s: Missing case in ahd_handle_scsiint. status = %x\n", 1786 ahd_name(ahd), status); 1787 ahd_dump_card_state(ahd); 1788 ahd_clear_intstat(ahd); 1789 ahd_unpause(ahd); 1790 } 1791 } 1792 1793 static void 1794 ahd_handle_transmission_error(struct ahd_softc *ahd) 1795 { 1796 struct scb *scb; 1797 u_int scbid; 1798 u_int lqistat1; 1799 u_int lqistat2; 1800 u_int msg_out; 1801 u_int curphase; 1802 u_int lastphase; 1803 u_int perrdiag; 1804 u_int cur_col; 1805 int silent; 1806 1807 scb = NULL; 1808 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1809 lqistat1 = ahd_inb(ahd, LQISTAT1) & ~(LQIPHASE_LQ|LQIPHASE_NLQ); 1810 lqistat2 = ahd_inb(ahd, LQISTAT2); 1811 if ((lqistat1 & (LQICRCI_NLQ|LQICRCI_LQ)) == 0 1812 && (ahd->bugs & AHD_NLQICRC_DELAYED_BUG) != 0) { 1813 u_int lqistate; 1814 1815 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 1816 lqistate = ahd_inb(ahd, LQISTATE); 1817 if ((lqistate >= 0x1E && lqistate <= 0x24) 1818 || (lqistate == 0x29)) { 1819 #ifdef AHD_DEBUG 1820 if ((ahd_debug & AHD_SHOW_RECOVERY) != 0) { 1821 printf("%s: NLQCRC found via LQISTATE\n", 1822 ahd_name(ahd)); 1823 } 1824 #endif 1825 lqistat1 |= LQICRCI_NLQ; 1826 } 1827 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1828 } 1829 1830 ahd_outb(ahd, CLRLQIINT1, lqistat1); 1831 lastphase = ahd_inb(ahd, LASTPHASE); 1832 curphase = ahd_inb(ahd, SCSISIGI) & PHASE_MASK; 1833 perrdiag = ahd_inb(ahd, PERRDIAG); 1834 msg_out = MSG_INITIATOR_DET_ERR; 1835 ahd_outb(ahd, CLRSINT1, CLRSCSIPERR); 1836 1837 /* 1838 * Try to find the SCB associated with this error. 1839 */ 1840 silent = FALSE; 1841 if (lqistat1 == 0 1842 || (lqistat1 & LQICRCI_NLQ) != 0) { 1843 if ((lqistat1 & (LQICRCI_NLQ|LQIOVERI_NLQ)) != 0) 1844 ahd_set_active_fifo(ahd); 1845 scbid = ahd_get_scbptr(ahd); 1846 scb = ahd_lookup_scb(ahd, scbid); 1847 if (scb != NULL && SCB_IS_SILENT(scb)) 1848 silent = TRUE; 1849 } 1850 1851 cur_col = 0; 1852 if (silent == FALSE) { 1853 printf("%s: Transmission error detected\n", ahd_name(ahd)); 1854 ahd_lqistat1_print(lqistat1, &cur_col, 50); 1855 ahd_lastphase_print(lastphase, &cur_col, 50); 1856 ahd_scsisigi_print(curphase, &cur_col, 50); 1857 ahd_perrdiag_print(perrdiag, &cur_col, 50); 1858 printf("\n"); 1859 ahd_dump_card_state(ahd); 1860 } 1861 1862 if ((lqistat1 & (LQIOVERI_LQ|LQIOVERI_NLQ)) != 0) { 1863 if (silent == FALSE) { 1864 printf("%s: Gross protocol error during incoming " 1865 "packet. lqistat1 == 0x%x. Resetting bus.\n", 1866 ahd_name(ahd), lqistat1); 1867 } 1868 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1869 return; 1870 } else if ((lqistat1 & LQICRCI_LQ) != 0) { 1871 /* 1872 * A CRC error has been detected on an incoming LQ. 1873 * The bus is currently hung on the last ACK. 1874 * Hit LQIRETRY to release the last ack, and 1875 * wait for the sequencer to determine that ATNO 1876 * is asserted while in message out to take us 1877 * to our host message loop. No NONPACKREQ or 1878 * LQIPHASE type errors will occur in this 1879 * scenario. After this first LQIRETRY, the LQI 1880 * manager will be in ISELO where it will 1881 * happily sit until another packet phase begins. 1882 * Unexpected bus free detection is enabled 1883 * through any phases that occur after we release 1884 * this last ack until the LQI manager sees a 1885 * packet phase. This implies we may have to 1886 * ignore a perfectly valid "unexected busfree" 1887 * after our "initiator detected error" message is 1888 * sent. A busfree is the expected response after 1889 * we tell the target that it's L_Q was corrupted. 1890 * (SPI4R09 10.7.3.3.3) 1891 */ 1892 ahd_outb(ahd, LQCTL2, LQIRETRY); 1893 printf("LQIRetry for LQICRCI_LQ to release ACK\n"); 1894 } else if ((lqistat1 & LQICRCI_NLQ) != 0) { 1895 /* 1896 * We detected a CRC error in a NON-LQ packet. 1897 * The hardware has varying behavior in this situation 1898 * depending on whether this packet was part of a 1899 * stream or not. 1900 * 1901 * PKT by PKT mode: 1902 * The hardware has already acked the complete packet. 1903 * If the target honors our outstanding ATN condition, 1904 * we should be (or soon will be) in MSGOUT phase. 1905 * This will trigger the LQIPHASE_LQ status bit as the 1906 * hardware was expecting another LQ. Unexpected 1907 * busfree detection is enabled. Once LQIPHASE_LQ is 1908 * true (first entry into host message loop is much 1909 * the same), we must clear LQIPHASE_LQ and hit 1910 * LQIRETRY so the hardware is ready to handle 1911 * a future LQ. NONPACKREQ will not be asserted again 1912 * once we hit LQIRETRY until another packet is 1913 * processed. The target may either go busfree 1914 * or start another packet in response to our message. 1915 * 1916 * Read Streaming P0 asserted: 1917 * If we raise ATN and the target completes the entire 1918 * stream (P0 asserted during the last packet), the 1919 * hardware will ack all data and return to the ISTART 1920 * state. When the target reponds to our ATN condition, 1921 * LQIPHASE_LQ will be asserted. We should respond to 1922 * this with an LQIRETRY to prepare for any future 1923 * packets. NONPACKREQ will not be asserted again 1924 * once we hit LQIRETRY until another packet is 1925 * processed. The target may either go busfree or 1926 * start another packet in response to our message. 1927 * Busfree detection is enabled. 1928 * 1929 * Read Streaming P0 not asserted: 1930 * If we raise ATN and the target transitions to 1931 * MSGOUT in or after a packet where P0 is not 1932 * asserted, the hardware will assert LQIPHASE_NLQ. 1933 * We should respond to the LQIPHASE_NLQ with an 1934 * LQIRETRY. Should the target stay in a non-pkt 1935 * phase after we send our message, the hardware 1936 * will assert LQIPHASE_LQ. Recovery is then just as 1937 * listed above for the read streaming with P0 asserted. 1938 * Busfree detection is enabled. 1939 */ 1940 if (silent == FALSE) 1941 printf("LQICRC_NLQ\n"); 1942 if (scb == NULL) { 1943 printf("%s: No SCB valid for LQICRC_NLQ. " 1944 "Resetting bus\n", ahd_name(ahd)); 1945 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1946 return; 1947 } 1948 } else if ((lqistat1 & LQIBADLQI) != 0) { 1949 printf("Need to handle BADLQI!\n"); 1950 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 1951 return; 1952 } else if ((perrdiag & (PARITYERR|PREVPHASE)) == PARITYERR) { 1953 if ((curphase & ~P_DATAIN_DT) != 0) { 1954 /* Ack the byte. So we can continue. */ 1955 if (silent == FALSE) 1956 printf("Acking %s to clear perror\n", 1957 ahd_lookup_phase_entry(curphase)->phasemsg); 1958 ahd_inb(ahd, SCSIDAT); 1959 } 1960 1961 if (curphase == P_MESGIN) 1962 msg_out = MSG_PARITY_ERROR; 1963 } 1964 1965 /* 1966 * We've set the hardware to assert ATN if we 1967 * get a parity error on "in" phases, so all we 1968 * need to do is stuff the message buffer with 1969 * the appropriate message. "In" phases have set 1970 * mesg_out to something other than MSG_NOP. 1971 */ 1972 ahd->send_msg_perror = msg_out; 1973 if (scb != NULL && msg_out == MSG_INITIATOR_DET_ERR) 1974 scb->flags |= SCB_TRANSMISSION_ERROR; 1975 ahd_outb(ahd, MSG_OUT, HOST_MSG); 1976 ahd_outb(ahd, CLRINT, CLRSCSIINT); 1977 ahd_unpause(ahd); 1978 } 1979 1980 static void 1981 ahd_handle_lqiphase_error(struct ahd_softc *ahd, u_int lqistat1) 1982 { 1983 /* 1984 * Clear the sources of the interrupts. 1985 */ 1986 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 1987 ahd_outb(ahd, CLRLQIINT1, lqistat1); 1988 1989 /* 1990 * If the "illegal" phase changes were in response 1991 * to our ATN to flag a CRC error, AND we ended up 1992 * on packet boundaries, clear the error, restart the 1993 * LQI manager as appropriate, and go on our merry 1994 * way toward sending the message. Otherwise, reset 1995 * the bus to clear the error. 1996 */ 1997 ahd_set_active_fifo(ahd); 1998 if ((ahd_inb(ahd, SCSISIGO) & ATNO) != 0 1999 && (ahd_inb(ahd, MDFFSTAT) & DLZERO) != 0) { 2000 if ((lqistat1 & LQIPHASE_LQ) != 0) { 2001 printf("LQIRETRY for LQIPHASE_LQ\n"); 2002 ahd_outb(ahd, LQCTL2, LQIRETRY); 2003 } else if ((lqistat1 & LQIPHASE_NLQ) != 0) { 2004 printf("LQIRETRY for LQIPHASE_NLQ\n"); 2005 ahd_outb(ahd, LQCTL2, LQIRETRY); 2006 } else 2007 panic("ahd_handle_lqiphase_error: No phase errors\n"); 2008 ahd_dump_card_state(ahd); 2009 ahd_outb(ahd, CLRINT, CLRSCSIINT); 2010 ahd_unpause(ahd); 2011 } else { 2012 printf("Reseting Channel for LQI Phase error\n"); 2013 ahd_dump_card_state(ahd); 2014 ahd_reset_channel(ahd, 'A', /*Initiate Reset*/TRUE); 2015 } 2016 } 2017 2018 /* 2019 * Packetized unexpected or expected busfree. 2020 * Entered in mode based on busfreetime. 2021 */ 2022 static int 2023 ahd_handle_pkt_busfree(struct ahd_softc *ahd, u_int busfreetime) 2024 { 2025 u_int lqostat1; 2026 2027 AHD_ASSERT_MODES(ahd, ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK), 2028 ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK)); 2029 lqostat1 = ahd_inb(ahd, LQOSTAT1); 2030 if ((lqostat1 & LQOBUSFREE) != 0) { 2031 struct scb *scb; 2032 u_int scbid; 2033 u_int saved_scbptr; 2034 u_int waiting_h; 2035 u_int waiting_t; 2036 u_int next; 2037 2038 /* 2039 * The LQO manager detected an unexpected busfree 2040 * either: 2041 * 2042 * 1) During an outgoing LQ. 2043 * 2) After an outgoing LQ but before the first 2044 * REQ of the command packet. 2045 * 3) During an outgoing command packet. 2046 * 2047 * In all cases, CURRSCB is pointing to the 2048 * SCB that encountered the failure. Clean 2049 * up the queue, clear SELDO and LQOBUSFREE, 2050 * and allow the sequencer to restart the select 2051 * out at its lesure. 2052 */ 2053 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 2054 scbid = ahd_inw(ahd, CURRSCB); 2055 scb = ahd_lookup_scb(ahd, scbid); 2056 if (scb == NULL) 2057 panic("SCB not valid during LQOBUSFREE"); 2058 /* 2059 * Clear the status. 2060 */ 2061 ahd_outb(ahd, CLRLQOINT1, CLRLQOBUSFREE); 2062 if ((ahd->bugs & AHD_CLRLQO_AUTOCLR_BUG) != 0) 2063 ahd_outb(ahd, CLRLQOINT1, 0); 2064 ahd_outb(ahd, SCSISEQ0, ahd_inb(ahd, SCSISEQ0) & ~ENSELO); 2065 ahd_flush_device_writes(ahd); 2066 ahd_outb(ahd, CLRSINT0, CLRSELDO); 2067 2068 /* 2069 * Return the LQO manager to its idle loop. It will 2070 * not do this automatically if the busfree occurs 2071 * after the first REQ of either the LQ or command 2072 * packet or between the LQ and command packet. 2073 */ 2074 ahd_outb(ahd, LQCTL2, ahd_inb(ahd, LQCTL2) | LQOTOIDLE); 2075 2076 /* 2077 * Update the waiting for selection queue so 2078 * we restart on the correct SCB. 2079 */ 2080 waiting_h = ahd_inw(ahd, WAITING_TID_HEAD); 2081 saved_scbptr = ahd_get_scbptr(ahd); 2082 if (waiting_h != scbid) { 2083 2084 ahd_outw(ahd, WAITING_TID_HEAD, scbid); 2085 waiting_t = ahd_inw(ahd, WAITING_TID_TAIL); 2086 if (waiting_t == waiting_h) { 2087 ahd_outw(ahd, WAITING_TID_TAIL, scbid); 2088 next = SCB_LIST_NULL; 2089 } else { 2090 ahd_set_scbptr(ahd, waiting_h); 2091 next = ahd_inw_scbram(ahd, SCB_NEXT2); 2092 } 2093 ahd_set_scbptr(ahd, scbid); 2094 ahd_outw(ahd, SCB_NEXT2, next); 2095 } 2096 ahd_set_scbptr(ahd, saved_scbptr); 2097 if (scb->crc_retry_count < AHD_MAX_LQ_CRC_ERRORS) { 2098 if (SCB_IS_SILENT(scb) == FALSE) { 2099 ahd_print_path(ahd, scb); 2100 printf("Probable outgoing LQ CRC error. " 2101 "Retrying command\n"); 2102 } 2103 scb->crc_retry_count++; 2104 } else { 2105 aic_set_transaction_status(scb, CAM_UNCOR_PARITY); 2106 aic_freeze_scb(scb); 2107 ahd_freeze_devq(ahd, scb); 2108 } 2109 /* Return unpausing the sequencer. */ 2110 return (0); 2111 } else if ((ahd_inb(ahd, PERRDIAG) & PARITYERR) != 0) { 2112 /* 2113 * Ignore what are really parity errors that 2114 * occur on the last REQ of a free running 2115 * clock prior to going busfree. Some drives 2116 * do not properly active negate just before 2117 * going busfree resulting in a parity glitch. 2118 */ 2119 ahd_outb(ahd, CLRSINT1, CLRSCSIPERR|CLRBUSFREE); 2120 #ifdef AHD_DEBUG 2121 if ((ahd_debug & AHD_SHOW_MASKED_ERRORS) != 0) 2122 printf("%s: Parity on last REQ detected " 2123 "during busfree phase.\n", 2124 ahd_name(ahd)); 2125 #endif 2126 /* Return unpausing the sequencer. */ 2127 return (0); 2128 } 2129 if (ahd->src_mode != AHD_MODE_SCSI) { 2130 u_int scbid; 2131 struct scb *scb; 2132 2133 scbid = ahd_get_scbptr(ahd); 2134 scb = ahd_lookup_scb(ahd, scbid); 2135 ahd_print_path(ahd, scb); 2136 printf("Unexpected PKT busfree condition\n"); 2137 ahd_dump_card_state(ahd); 2138 ahd_abort_scbs(ahd, SCB_GET_TARGET(ahd, scb), 'A', 2139 SCB_GET_LUN(scb), SCB_GET_TAG(scb), 2140 ROLE_INITIATOR, CAM_UNEXP_BUSFREE); 2141 2142 /* Return restarting the sequencer. */ 2143 return (1); 2144 } 2145 printf("%s: Unexpected PKT busfree condition\n", ahd_name(ahd)); 2146 ahd_dump_card_state(ahd); 2147 /* Restart the sequencer. */ 2148 return (1); 2149 } 2150 2151 /* 2152 * Non-packetized unexpected or expected busfree. 2153 */ 2154 static int 2155 ahd_handle_nonpkt_busfree(struct ahd_softc *ahd) 2156 { 2157 struct ahd_devinfo devinfo; 2158 struct scb *scb; 2159 u_int lastphase; 2160 u_int saved_scsiid; 2161 u_int saved_lun; 2162 u_int target; 2163 u_int initiator_role_id; 2164 u_int scbid; 2165 u_int ppr_busfree; 2166 int printerror; 2167 2168 /* 2169 * Look at what phase we were last in. If its message out, 2170 * chances are pretty good that the busfree was in response 2171 * to one of our abort requests. 2172 */ 2173 lastphase = ahd_inb(ahd, LASTPHASE); 2174 saved_scsiid = ahd_inb(ahd, SAVED_SCSIID); 2175 saved_lun = ahd_inb(ahd, SAVED_LUN); 2176 target = SCSIID_TARGET(ahd, saved_scsiid); 2177 initiator_role_id = SCSIID_OUR_ID(saved_scsiid); 2178 ahd_compile_devinfo(&devinfo, initiator_role_id, 2179 target, saved_lun, 'A', ROLE_INITIATOR); 2180 printerror = 1; 2181 2182 scbid = ahd_get_scbptr(ahd); 2183 scb = ahd_lookup_scb(ahd, scbid); 2184 if (scb != NULL 2185 && (ahd_inb(ahd, SEQ_FLAGS) & NOT_IDENTIFIED) != 0) 2186 scb = NULL; 2187 2188 ppr_busfree = (ahd->msg_flags & MSG_FLAG_EXPECT_PPR_BUSFREE) != 0; 2189 if (lastphase == P_MESGOUT) { 2190 u_int tag; 2191 2192 tag = SCB_LIST_NULL; 2193 if (ahd_sent_msg(ahd, AHDMSG_1B, MSG_ABORT_TAG, TRUE) 2194 || ahd_sent_msg(ahd, AHDMSG_1B, MSG_ABORT, TRUE)) { 2195 int found; 2196 int sent_msg; 2197 2198 if (scb == NULL) { 2199 ahd_print_devinfo(ahd, &devinfo); 2200 printf("Abort for unidentified " 2201 "connection completed.\n"); 2202 /* restart the sequencer. */ 2203 return (1); 2204 } 2205 sent_msg = ahd->msgout_buf[ahd->msgout_index - 1]; 2206 ahd_print_path(ahd, scb); 2207 printf("SCB %d - Abort%s Completed.\n", 2208 SCB_GET_TAG(scb), 2209 sent_msg == MSG_ABORT_TAG ? "" : " Tag"); 2210 2211 if (sent_msg == MSG_ABORT_TAG) 2212 tag = SCB_GET_TAG(scb); 2213 2214 if ((scb->flags & SCB_CMDPHASE_ABORT) != 0) { 2215 /* 2216 * This abort is in response to an 2217 * unexpected switch to command phase 2218 * for a packetized connection. Since 2219 * the identify message was never sent, 2220 * "saved lun" is 0. We really want to 2221 * abort only the SCB that encountered 2222 * this error, which could have a different 2223 * lun. The SCB will be retried so the OS 2224 * will see the UA after renegotiating to 2225 * packetized. 2226 */ 2227 tag = SCB_GET_TAG(scb); 2228 saved_lun = scb->hscb->lun; 2229 } 2230 found = ahd_abort_scbs(ahd, target, 'A', saved_lun, 2231 tag, ROLE_INITIATOR, 2232 CAM_REQ_ABORTED); 2233 printf("found == 0x%x\n", found); 2234 printerror = 0; 2235 } else if (ahd_sent_msg(ahd, AHDMSG_1B, 2236 MSG_BUS_DEV_RESET, TRUE)) { 2237 #ifdef __FreeBSD__ 2238 /* 2239 * Don't mark the user's request for this BDR 2240 * as completing with CAM_BDR_SENT. CAM3 2241 * specifies CAM_REQ_CMP. 2242 */ 2243 if (scb != NULL 2244 && scb->io_ctx->ccb_h.func_code== XPT_RESET_DEV 2245 && ahd_match_scb(ahd, scb, target, 'A', 2246 CAM_LUN_WILDCARD, SCB_LIST_NULL, 2247 ROLE_INITIATOR)) 2248 aic_set_transaction_status(scb, CAM_REQ_CMP); 2249 #endif 2250 ahd_handle_devreset(ahd, &devinfo, CAM_LUN_WILDCARD, 2251 CAM_BDR_SENT, "Bus Device Reset", 2252 /*verbose_level*/0); 2253 printerror = 0; 2254 } else if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_PPR, FALSE) 2255 && ppr_busfree == 0) { 2256 struct ahd_initiator_tinfo *tinfo; 2257 struct ahd_tmode_tstate *tstate; 2258 2259 /* 2260 * PPR Rejected. 2261 * 2262 * If the previous negotiation was packetized, 2263 * this could be because the device has been 2264 * reset without our knowledge. Force our 2265 * current negotiation to async and retry the 2266 * negotiation. Otherwise retry the command 2267 * with non-ppr negotiation. 2268 */ 2269 #ifdef AHD_DEBUG 2270 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2271 printf("PPR negotiation rejected busfree.\n"); 2272 #endif 2273 tinfo = ahd_fetch_transinfo(ahd, devinfo.channel, 2274 devinfo.our_scsiid, 2275 devinfo.target, &tstate); 2276 if ((tinfo->curr.ppr_options & MSG_EXT_PPR_IU_REQ)!=0) { 2277 ahd_set_width(ahd, &devinfo, 2278 MSG_EXT_WDTR_BUS_8_BIT, 2279 AHD_TRANS_CUR, 2280 /*paused*/TRUE); 2281 ahd_set_syncrate(ahd, &devinfo, 2282 /*period*/0, /*offset*/0, 2283 /*ppr_options*/0, 2284 AHD_TRANS_CUR, 2285 /*paused*/TRUE); 2286 /* 2287 * The expect PPR busfree handler below 2288 * will effect the retry and necessary 2289 * abort. 2290 */ 2291 } else { 2292 tinfo->curr.transport_version = 2; 2293 tinfo->goal.transport_version = 2; 2294 tinfo->goal.ppr_options = 0; 2295 /* 2296 * Remove any SCBs in the waiting for selection 2297 * queue that may also be for this target so 2298 * that command ordering is preserved. 2299 */ 2300 ahd_freeze_devq(ahd, scb); 2301 ahd_qinfifo_requeue_tail(ahd, scb); 2302 printerror = 0; 2303 } 2304 } else if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_WDTR, FALSE) 2305 && ppr_busfree == 0) { 2306 /* 2307 * Negotiation Rejected. Go-narrow and 2308 * retry command. 2309 */ 2310 #ifdef AHD_DEBUG 2311 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2312 printf("WDTR negotiation rejected busfree.\n"); 2313 #endif 2314 ahd_set_width(ahd, &devinfo, 2315 MSG_EXT_WDTR_BUS_8_BIT, 2316 AHD_TRANS_CUR|AHD_TRANS_GOAL, 2317 /*paused*/TRUE); 2318 /* 2319 * Remove any SCBs in the waiting for selection 2320 * queue that may also be for this target so that 2321 * command ordering is preserved. 2322 */ 2323 ahd_freeze_devq(ahd, scb); 2324 ahd_qinfifo_requeue_tail(ahd, scb); 2325 printerror = 0; 2326 } else if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_SDTR, FALSE) 2327 && ppr_busfree == 0) { 2328 /* 2329 * Negotiation Rejected. Go-async and 2330 * retry command. 2331 */ 2332 #ifdef AHD_DEBUG 2333 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2334 printf("SDTR negotiation rejected busfree.\n"); 2335 #endif 2336 ahd_set_syncrate(ahd, &devinfo, 2337 /*period*/0, /*offset*/0, 2338 /*ppr_options*/0, 2339 AHD_TRANS_CUR|AHD_TRANS_GOAL, 2340 /*paused*/TRUE); 2341 /* 2342 * Remove any SCBs in the waiting for selection 2343 * queue that may also be for this target so that 2344 * command ordering is preserved. 2345 */ 2346 ahd_freeze_devq(ahd, scb); 2347 ahd_qinfifo_requeue_tail(ahd, scb); 2348 printerror = 0; 2349 } else if ((ahd->msg_flags & MSG_FLAG_EXPECT_IDE_BUSFREE) != 0 2350 && ahd_sent_msg(ahd, AHDMSG_1B, 2351 MSG_INITIATOR_DET_ERR, TRUE)) { 2352 2353 #ifdef AHD_DEBUG 2354 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2355 printf("Expected IDE Busfree\n"); 2356 #endif 2357 printerror = 0; 2358 } else if ((ahd->msg_flags & MSG_FLAG_EXPECT_QASREJ_BUSFREE) 2359 && ahd_sent_msg(ahd, AHDMSG_1B, 2360 MSG_MESSAGE_REJECT, TRUE)) { 2361 2362 #ifdef AHD_DEBUG 2363 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2364 printf("Expected QAS Reject Busfree\n"); 2365 #endif 2366 printerror = 0; 2367 } 2368 } 2369 2370 /* 2371 * The busfree required flag is honored at the end of 2372 * the message phases. We check it last in case we 2373 * had to send some other message that caused a busfree. 2374 */ 2375 if (printerror != 0 2376 && (lastphase == P_MESGIN || lastphase == P_MESGOUT) 2377 && ((ahd->msg_flags & MSG_FLAG_EXPECT_PPR_BUSFREE) != 0)) { 2378 2379 ahd_freeze_devq(ahd, scb); 2380 aic_set_transaction_status(scb, CAM_REQUEUE_REQ); 2381 aic_freeze_scb(scb); 2382 if ((ahd->msg_flags & MSG_FLAG_IU_REQ_CHANGED) != 0) { 2383 ahd_abort_scbs(ahd, SCB_GET_TARGET(ahd, scb), 2384 SCB_GET_CHANNEL(ahd, scb), 2385 SCB_GET_LUN(scb), SCB_LIST_NULL, 2386 ROLE_INITIATOR, CAM_REQ_ABORTED); 2387 } else { 2388 #ifdef AHD_DEBUG 2389 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 2390 printf("PPR Negotiation Busfree.\n"); 2391 #endif 2392 ahd_done(ahd, scb); 2393 } 2394 printerror = 0; 2395 } 2396 if (printerror != 0) { 2397 int aborted; 2398 2399 aborted = 0; 2400 if (scb != NULL) { 2401 u_int tag; 2402 2403 if ((scb->hscb->control & TAG_ENB) != 0) 2404 tag = SCB_GET_TAG(scb); 2405 else 2406 tag = SCB_LIST_NULL; 2407 ahd_print_path(ahd, scb); 2408 aborted = ahd_abort_scbs(ahd, target, 'A', 2409 SCB_GET_LUN(scb), tag, 2410 ROLE_INITIATOR, 2411 CAM_UNEXP_BUSFREE); 2412 } else { 2413 /* 2414 * We had not fully identified this connection, 2415 * so we cannot abort anything. 2416 */ 2417 printf("%s: ", ahd_name(ahd)); 2418 } 2419 printf("Unexpected busfree %s, %d SCBs aborted, " 2420 "PRGMCNT == 0x%x\n", 2421 ahd_lookup_phase_entry(lastphase)->phasemsg, 2422 aborted, 2423 ahd_inw(ahd, PRGMCNT)); 2424 ahd_dump_card_state(ahd); 2425 if (lastphase != P_BUSFREE) 2426 ahd_force_renegotiation(ahd, &devinfo); 2427 } 2428 /* Always restart the sequencer. */ 2429 return (1); 2430 } 2431 2432 static void 2433 ahd_handle_proto_violation(struct ahd_softc *ahd) 2434 { 2435 struct ahd_devinfo devinfo; 2436 struct scb *scb; 2437 u_int scbid; 2438 u_int seq_flags; 2439 u_int curphase; 2440 u_int lastphase; 2441 int found; 2442 2443 ahd_fetch_devinfo(ahd, &devinfo); 2444 scbid = ahd_get_scbptr(ahd); 2445 scb = ahd_lookup_scb(ahd, scbid); 2446 seq_flags = ahd_inb(ahd, SEQ_FLAGS); 2447 curphase = ahd_inb(ahd, SCSISIGI) & PHASE_MASK; 2448 lastphase = ahd_inb(ahd, LASTPHASE); 2449 if ((seq_flags & NOT_IDENTIFIED) != 0) { 2450 2451 /* 2452 * The reconnecting target either did not send an 2453 * identify message, or did, but we didn't find an SCB 2454 * to match. 2455 */ 2456 ahd_print_devinfo(ahd, &devinfo); 2457 printf("Target did not send an IDENTIFY message. " 2458 "LASTPHASE = 0x%x.\n", lastphase); 2459 scb = NULL; 2460 } else if (scb == NULL) { 2461 /* 2462 * We don't seem to have an SCB active for this 2463 * transaction. Print an error and reset the bus. 2464 */ 2465 ahd_print_devinfo(ahd, &devinfo); 2466 printf("No SCB found during protocol violation\n"); 2467 goto proto_violation_reset; 2468 } else { 2469 aic_set_transaction_status(scb, CAM_SEQUENCE_FAIL); 2470 if ((seq_flags & NO_CDB_SENT) != 0) { 2471 ahd_print_path(ahd, scb); 2472 printf("No or incomplete CDB sent to device.\n"); 2473 } else if ((ahd_inb_scbram(ahd, SCB_CONTROL) 2474 & STATUS_RCVD) == 0) { 2475 /* 2476 * The target never bothered to provide status to 2477 * us prior to completing the command. Since we don't 2478 * know the disposition of this command, we must attempt 2479 * to abort it. Assert ATN and prepare to send an abort 2480 * message. 2481 */ 2482 ahd_print_path(ahd, scb); 2483 printf("Completed command without status.\n"); 2484 } else { 2485 ahd_print_path(ahd, scb); 2486 printf("Unknown protocol violation.\n"); 2487 ahd_dump_card_state(ahd); 2488 } 2489 } 2490 if ((lastphase & ~P_DATAIN_DT) == 0 2491 || lastphase == P_COMMAND) { 2492 proto_violation_reset: 2493 /* 2494 * Target either went directly to data 2495 * phase or didn't respond to our ATN. 2496 * The only safe thing to do is to blow 2497 * it away with a bus reset. 2498 */ 2499 found = ahd_reset_channel(ahd, 'A', TRUE); 2500 printf("%s: Issued Channel %c Bus Reset. " 2501 "%d SCBs aborted\n", ahd_name(ahd), 'A', found); 2502 } else { 2503 /* 2504 * Leave the selection hardware off in case 2505 * this abort attempt will affect yet to 2506 * be sent commands. 2507 */ 2508 ahd_outb(ahd, SCSISEQ0, 2509 ahd_inb(ahd, SCSISEQ0) & ~ENSELO); 2510 ahd_assert_atn(ahd); 2511 ahd_outb(ahd, MSG_OUT, HOST_MSG); 2512 if (scb == NULL) { 2513 ahd_print_devinfo(ahd, &devinfo); 2514 ahd->msgout_buf[0] = MSG_ABORT_TASK; 2515 ahd->msgout_len = 1; 2516 ahd->msgout_index = 0; 2517 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 2518 } else { 2519 ahd_print_path(ahd, scb); 2520 scb->flags |= SCB_ABORT; 2521 } 2522 printf("Protocol violation %s. Attempting to abort.\n", 2523 ahd_lookup_phase_entry(curphase)->phasemsg); 2524 } 2525 } 2526 2527 /* 2528 * Force renegotiation to occur the next time we initiate 2529 * a command to the current device. 2530 */ 2531 static void 2532 ahd_force_renegotiation(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 2533 { 2534 struct ahd_initiator_tinfo *targ_info; 2535 struct ahd_tmode_tstate *tstate; 2536 2537 #ifdef AHD_DEBUG 2538 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 2539 ahd_print_devinfo(ahd, devinfo); 2540 printf("Forcing renegotiation\n"); 2541 } 2542 #endif 2543 targ_info = ahd_fetch_transinfo(ahd, 2544 devinfo->channel, 2545 devinfo->our_scsiid, 2546 devinfo->target, 2547 &tstate); 2548 ahd_update_neg_request(ahd, devinfo, tstate, 2549 targ_info, AHD_NEG_IF_NON_ASYNC); 2550 } 2551 2552 #define AHD_MAX_STEPS 2000 2553 void 2554 ahd_clear_critical_section(struct ahd_softc *ahd) 2555 { 2556 ahd_mode_state saved_modes; 2557 int stepping; 2558 int steps; 2559 int first_instr; 2560 u_int simode0; 2561 u_int simode1; 2562 u_int simode3; 2563 u_int lqimode0; 2564 u_int lqimode1; 2565 u_int lqomode0; 2566 u_int lqomode1; 2567 2568 if (ahd->num_critical_sections == 0) 2569 return; 2570 2571 stepping = FALSE; 2572 steps = 0; 2573 first_instr = 0; 2574 simode0 = 0; 2575 simode1 = 0; 2576 simode3 = 0; 2577 lqimode0 = 0; 2578 lqimode1 = 0; 2579 lqomode0 = 0; 2580 lqomode1 = 0; 2581 saved_modes = ahd_save_modes(ahd); 2582 for (;;) { 2583 struct cs *cs; 2584 u_int seqaddr; 2585 u_int i; 2586 2587 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 2588 seqaddr = ahd_inw(ahd, CURADDR); 2589 2590 cs = ahd->critical_sections; 2591 for (i = 0; i < ahd->num_critical_sections; i++, cs++) { 2592 2593 if (cs->begin < seqaddr && cs->end >= seqaddr) 2594 break; 2595 } 2596 2597 if (i == ahd->num_critical_sections) 2598 break; 2599 2600 if (steps > AHD_MAX_STEPS) { 2601 printf("%s: Infinite loop in critical section\n" 2602 "%s: First Instruction 0x%x now 0x%x\n", 2603 ahd_name(ahd), ahd_name(ahd), first_instr, 2604 seqaddr); 2605 ahd_dump_card_state(ahd); 2606 panic("critical section loop"); 2607 } 2608 2609 steps++; 2610 #ifdef AHD_DEBUG 2611 if ((ahd_debug & AHD_SHOW_MISC) != 0) 2612 printf("%s: Single stepping at 0x%x\n", ahd_name(ahd), 2613 seqaddr); 2614 #endif 2615 if (stepping == FALSE) { 2616 2617 first_instr = seqaddr; 2618 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 2619 simode0 = ahd_inb(ahd, SIMODE0); 2620 simode3 = ahd_inb(ahd, SIMODE3); 2621 lqimode0 = ahd_inb(ahd, LQIMODE0); 2622 lqimode1 = ahd_inb(ahd, LQIMODE1); 2623 lqomode0 = ahd_inb(ahd, LQOMODE0); 2624 lqomode1 = ahd_inb(ahd, LQOMODE1); 2625 ahd_outb(ahd, SIMODE0, 0); 2626 ahd_outb(ahd, SIMODE3, 0); 2627 ahd_outb(ahd, LQIMODE0, 0); 2628 ahd_outb(ahd, LQIMODE1, 0); 2629 ahd_outb(ahd, LQOMODE0, 0); 2630 ahd_outb(ahd, LQOMODE1, 0); 2631 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 2632 simode1 = ahd_inb(ahd, SIMODE1); 2633 /* 2634 * We don't clear ENBUSFREE. Unfortunately 2635 * we cannot re-enable busfree detection within 2636 * the current connection, so we must leave it 2637 * on while single stepping. 2638 */ 2639 ahd_outb(ahd, SIMODE1, simode1 & ENBUSFREE); 2640 ahd_outb(ahd, SEQCTL0, ahd_inb(ahd, SEQCTL0) | STEP); 2641 stepping = TRUE; 2642 } 2643 ahd_outb(ahd, CLRSINT1, CLRBUSFREE); 2644 ahd_outb(ahd, CLRINT, CLRSCSIINT); 2645 ahd_set_modes(ahd, ahd->saved_src_mode, ahd->saved_dst_mode); 2646 ahd_outb(ahd, HCNTRL, ahd->unpause); 2647 while (!ahd_is_paused(ahd)) 2648 aic_delay(200); 2649 ahd_update_modes(ahd); 2650 } 2651 if (stepping) { 2652 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 2653 ahd_outb(ahd, SIMODE0, simode0); 2654 ahd_outb(ahd, SIMODE3, simode3); 2655 ahd_outb(ahd, LQIMODE0, lqimode0); 2656 ahd_outb(ahd, LQIMODE1, lqimode1); 2657 ahd_outb(ahd, LQOMODE0, lqomode0); 2658 ahd_outb(ahd, LQOMODE1, lqomode1); 2659 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 2660 ahd_outb(ahd, SEQCTL0, ahd_inb(ahd, SEQCTL0) & ~STEP); 2661 ahd_outb(ahd, SIMODE1, simode1); 2662 /* 2663 * SCSIINT seems to glitch occassionally when 2664 * the interrupt masks are restored. Clear SCSIINT 2665 * one more time so that only persistent errors 2666 * are seen as a real interrupt. 2667 */ 2668 ahd_outb(ahd, CLRINT, CLRSCSIINT); 2669 } 2670 ahd_restore_modes(ahd, saved_modes); 2671 } 2672 2673 /* 2674 * Clear any pending interrupt status. 2675 */ 2676 void 2677 ahd_clear_intstat(struct ahd_softc *ahd) 2678 { 2679 AHD_ASSERT_MODES(ahd, ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK), 2680 ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK)); 2681 /* Clear any interrupt conditions this may have caused */ 2682 ahd_outb(ahd, CLRLQIINT0, CLRLQIATNQAS|CLRLQICRCT1|CLRLQICRCT2 2683 |CLRLQIBADLQT|CLRLQIATNLQ|CLRLQIATNCMD); 2684 ahd_outb(ahd, CLRLQIINT1, CLRLQIPHASE_LQ|CLRLQIPHASE_NLQ|CLRLIQABORT 2685 |CLRLQICRCI_LQ|CLRLQICRCI_NLQ|CLRLQIBADLQI 2686 |CLRLQIOVERI_LQ|CLRLQIOVERI_NLQ|CLRNONPACKREQ); 2687 ahd_outb(ahd, CLRLQOINT0, CLRLQOTARGSCBPERR|CLRLQOSTOPT2|CLRLQOATNLQ 2688 |CLRLQOATNPKT|CLRLQOTCRC); 2689 ahd_outb(ahd, CLRLQOINT1, CLRLQOINITSCBPERR|CLRLQOSTOPI2|CLRLQOBADQAS 2690 |CLRLQOBUSFREE|CLRLQOPHACHGINPKT); 2691 if ((ahd->bugs & AHD_CLRLQO_AUTOCLR_BUG) != 0) { 2692 ahd_outb(ahd, CLRLQOINT0, 0); 2693 ahd_outb(ahd, CLRLQOINT1, 0); 2694 } 2695 ahd_outb(ahd, CLRSINT3, CLRNTRAMPERR|CLROSRAMPERR); 2696 ahd_outb(ahd, CLRSINT1, CLRSELTIMEO|CLRATNO|CLRSCSIRSTI 2697 |CLRBUSFREE|CLRSCSIPERR|CLRREQINIT); 2698 ahd_outb(ahd, CLRSINT0, CLRSELDO|CLRSELDI|CLRSELINGO 2699 |CLRIOERR|CLROVERRUN); 2700 ahd_outb(ahd, CLRINT, CLRSCSIINT); 2701 } 2702 2703 /**************************** Debugging Routines ******************************/ 2704 #ifdef AHD_DEBUG 2705 uint32_t ahd_debug = AHD_DEBUG_OPTS; 2706 #endif 2707 void 2708 ahd_print_scb(struct scb *scb) 2709 { 2710 struct hardware_scb *hscb; 2711 int i; 2712 2713 hscb = scb->hscb; 2714 printf("scb:%p control:0x%x scsiid:0x%x lun:%d cdb_len:%d\n", 2715 (void *)scb, 2716 hscb->control, 2717 hscb->scsiid, 2718 hscb->lun, 2719 hscb->cdb_len); 2720 printf("Shared Data: "); 2721 for (i = 0; i < sizeof(hscb->shared_data.idata.cdb); i++) 2722 printf("%#02x", hscb->shared_data.idata.cdb[i]); 2723 printf(" dataptr:%#x%x datacnt:%#x sgptr:%#x tag:%#x\n", 2724 (uint32_t)((aic_le64toh(hscb->dataptr) >> 32) & 0xFFFFFFFF), 2725 (uint32_t)(aic_le64toh(hscb->dataptr) & 0xFFFFFFFF), 2726 aic_le32toh(hscb->datacnt), 2727 aic_le32toh(hscb->sgptr), 2728 SCB_GET_TAG(scb)); 2729 ahd_dump_sglist(scb); 2730 } 2731 2732 void 2733 ahd_dump_sglist(struct scb *scb) 2734 { 2735 int i; 2736 2737 if (scb->sg_count > 0) { 2738 if ((scb->ahd_softc->flags & AHD_64BIT_ADDRESSING) != 0) { 2739 struct ahd_dma64_seg *sg_list; 2740 2741 sg_list = (struct ahd_dma64_seg*)scb->sg_list; 2742 for (i = 0; i < scb->sg_count; i++) { 2743 uint64_t addr; 2744 uint32_t len; 2745 2746 addr = aic_le64toh(sg_list[i].addr); 2747 len = aic_le32toh(sg_list[i].len); 2748 printf("sg[%d] - Addr 0x%x%x : Length %d%s\n", 2749 i, 2750 (uint32_t)((addr >> 32) & 0xFFFFFFFF), 2751 (uint32_t)(addr & 0xFFFFFFFF), 2752 sg_list[i].len & AHD_SG_LEN_MASK, 2753 (sg_list[i].len & AHD_DMA_LAST_SEG) 2754 ? " Last" : ""); 2755 } 2756 } else { 2757 struct ahd_dma_seg *sg_list; 2758 2759 sg_list = (struct ahd_dma_seg*)scb->sg_list; 2760 for (i = 0; i < scb->sg_count; i++) { 2761 uint32_t len; 2762 2763 len = aic_le32toh(sg_list[i].len); 2764 printf("sg[%d] - Addr 0x%x%x : Length %d%s\n", 2765 i, 2766 (len & AHD_SG_HIGH_ADDR_MASK) >> 24, 2767 aic_le32toh(sg_list[i].addr), 2768 len & AHD_SG_LEN_MASK, 2769 len & AHD_DMA_LAST_SEG ? " Last" : ""); 2770 } 2771 } 2772 } 2773 } 2774 2775 /************************* Transfer Negotiation *******************************/ 2776 /* 2777 * Allocate per target mode instance (ID we respond to as a target) 2778 * transfer negotiation data structures. 2779 */ 2780 static struct ahd_tmode_tstate * 2781 ahd_alloc_tstate(struct ahd_softc *ahd, u_int scsi_id, char channel) 2782 { 2783 struct ahd_tmode_tstate *master_tstate; 2784 struct ahd_tmode_tstate *tstate; 2785 int i; 2786 2787 master_tstate = ahd->enabled_targets[ahd->our_id]; 2788 if (ahd->enabled_targets[scsi_id] != NULL 2789 && ahd->enabled_targets[scsi_id] != master_tstate) 2790 panic("%s: ahd_alloc_tstate - Target already allocated", 2791 ahd_name(ahd)); 2792 tstate = malloc(sizeof(*tstate), M_DEVBUF, M_NOWAIT); 2793 if (tstate == NULL) 2794 return (NULL); 2795 2796 /* 2797 * If we have allocated a master tstate, copy user settings from 2798 * the master tstate (taken from SRAM or the EEPROM) for this 2799 * channel, but reset our current and goal settings to async/narrow 2800 * until an initiator talks to us. 2801 */ 2802 if (master_tstate != NULL) { 2803 memcpy(tstate, master_tstate, sizeof(*tstate)); 2804 memset(tstate->enabled_luns, 0, sizeof(tstate->enabled_luns)); 2805 for (i = 0; i < 16; i++) { 2806 memset(&tstate->transinfo[i].curr, 0, 2807 sizeof(tstate->transinfo[i].curr)); 2808 memset(&tstate->transinfo[i].goal, 0, 2809 sizeof(tstate->transinfo[i].goal)); 2810 } 2811 } else 2812 memset(tstate, 0, sizeof(*tstate)); 2813 ahd->enabled_targets[scsi_id] = tstate; 2814 return (tstate); 2815 } 2816 2817 #ifdef AHD_TARGET_MODE 2818 /* 2819 * Free per target mode instance (ID we respond to as a target) 2820 * transfer negotiation data structures. 2821 */ 2822 static void 2823 ahd_free_tstate(struct ahd_softc *ahd, u_int scsi_id, char channel, int force) 2824 { 2825 struct ahd_tmode_tstate *tstate; 2826 2827 /* 2828 * Don't clean up our "master" tstate. 2829 * It has our default user settings. 2830 */ 2831 if (scsi_id == ahd->our_id 2832 && force == FALSE) 2833 return; 2834 2835 tstate = ahd->enabled_targets[scsi_id]; 2836 if (tstate != NULL) 2837 free(tstate, M_DEVBUF); 2838 ahd->enabled_targets[scsi_id] = NULL; 2839 } 2840 #endif 2841 2842 /* 2843 * Called when we have an active connection to a target on the bus, 2844 * this function finds the nearest period to the input period limited 2845 * by the capabilities of the bus connectivity of and sync settings for 2846 * the target. 2847 */ 2848 void 2849 ahd_devlimited_syncrate(struct ahd_softc *ahd, 2850 struct ahd_initiator_tinfo *tinfo, 2851 u_int *period, u_int *ppr_options, role_t role) 2852 { 2853 struct ahd_transinfo *transinfo; 2854 u_int maxsync; 2855 2856 if ((ahd_inb(ahd, SBLKCTL) & ENAB40) != 0 2857 && (ahd_inb(ahd, SSTAT2) & EXP_ACTIVE) == 0) { 2858 maxsync = AHD_SYNCRATE_PACED; 2859 } else { 2860 maxsync = AHD_SYNCRATE_ULTRA; 2861 /* Can't do DT related options on an SE bus */ 2862 *ppr_options &= MSG_EXT_PPR_QAS_REQ; 2863 } 2864 /* 2865 * Never allow a value higher than our current goal 2866 * period otherwise we may allow a target initiated 2867 * negotiation to go above the limit as set by the 2868 * user. In the case of an initiator initiated 2869 * sync negotiation, we limit based on the user 2870 * setting. This allows the system to still accept 2871 * incoming negotiations even if target initiated 2872 * negotiation is not performed. 2873 */ 2874 if (role == ROLE_TARGET) 2875 transinfo = &tinfo->user; 2876 else 2877 transinfo = &tinfo->goal; 2878 *ppr_options &= (transinfo->ppr_options|MSG_EXT_PPR_PCOMP_EN); 2879 if (transinfo->width == MSG_EXT_WDTR_BUS_8_BIT) { 2880 maxsync = MAX(maxsync, AHD_SYNCRATE_ULTRA2); 2881 *ppr_options &= ~MSG_EXT_PPR_DT_REQ; 2882 } 2883 if (transinfo->period == 0) { 2884 *period = 0; 2885 *ppr_options = 0; 2886 } else { 2887 *period = MAX(*period, transinfo->period); 2888 ahd_find_syncrate(ahd, period, ppr_options, maxsync); 2889 } 2890 } 2891 2892 /* 2893 * Look up the valid period to SCSIRATE conversion in our table. 2894 * Return the period and offset that should be sent to the target 2895 * if this was the beginning of an SDTR. 2896 */ 2897 void 2898 ahd_find_syncrate(struct ahd_softc *ahd, u_int *period, 2899 u_int *ppr_options, u_int maxsync) 2900 { 2901 if (*period < maxsync) 2902 *period = maxsync; 2903 2904 if ((*ppr_options & MSG_EXT_PPR_DT_REQ) != 0 2905 && *period > AHD_SYNCRATE_MIN_DT) 2906 *ppr_options &= ~MSG_EXT_PPR_DT_REQ; 2907 2908 if (*period > AHD_SYNCRATE_MIN) 2909 *period = 0; 2910 2911 /* Honor PPR option conformance rules. */ 2912 if (*period > AHD_SYNCRATE_PACED) 2913 *ppr_options &= ~MSG_EXT_PPR_RTI; 2914 2915 if ((*ppr_options & MSG_EXT_PPR_IU_REQ) == 0) 2916 *ppr_options &= (MSG_EXT_PPR_DT_REQ|MSG_EXT_PPR_QAS_REQ); 2917 2918 if ((*ppr_options & MSG_EXT_PPR_DT_REQ) == 0) 2919 *ppr_options &= MSG_EXT_PPR_QAS_REQ; 2920 2921 /* Skip all PACED only entries if IU is not available */ 2922 if ((*ppr_options & MSG_EXT_PPR_IU_REQ) == 0 2923 && *period < AHD_SYNCRATE_DT) 2924 *period = AHD_SYNCRATE_DT; 2925 2926 /* Skip all DT only entries if DT is not available */ 2927 if ((*ppr_options & MSG_EXT_PPR_DT_REQ) == 0 2928 && *period < AHD_SYNCRATE_ULTRA2) 2929 *period = AHD_SYNCRATE_ULTRA2; 2930 } 2931 2932 /* 2933 * Truncate the given synchronous offset to a value the 2934 * current adapter type and syncrate are capable of. 2935 */ 2936 void 2937 ahd_validate_offset(struct ahd_softc *ahd, 2938 struct ahd_initiator_tinfo *tinfo, 2939 u_int period, u_int *offset, int wide, 2940 role_t role) 2941 { 2942 u_int maxoffset; 2943 2944 /* Limit offset to what we can do */ 2945 if (period == 0) 2946 maxoffset = 0; 2947 else if (period <= AHD_SYNCRATE_PACED) { 2948 if ((ahd->bugs & AHD_PACED_NEGTABLE_BUG) != 0) 2949 maxoffset = MAX_OFFSET_PACED_BUG; 2950 else 2951 maxoffset = MAX_OFFSET_PACED; 2952 } else 2953 maxoffset = MAX_OFFSET_NON_PACED; 2954 *offset = MIN(*offset, maxoffset); 2955 if (tinfo != NULL) { 2956 if (role == ROLE_TARGET) 2957 *offset = MIN(*offset, tinfo->user.offset); 2958 else 2959 *offset = MIN(*offset, tinfo->goal.offset); 2960 } 2961 } 2962 2963 /* 2964 * Truncate the given transfer width parameter to a value the 2965 * current adapter type is capable of. 2966 */ 2967 void 2968 ahd_validate_width(struct ahd_softc *ahd, struct ahd_initiator_tinfo *tinfo, 2969 u_int *bus_width, role_t role) 2970 { 2971 switch (*bus_width) { 2972 default: 2973 if (ahd->features & AHD_WIDE) { 2974 /* Respond Wide */ 2975 *bus_width = MSG_EXT_WDTR_BUS_16_BIT; 2976 break; 2977 } 2978 /* FALLTHROUGH */ 2979 case MSG_EXT_WDTR_BUS_8_BIT: 2980 *bus_width = MSG_EXT_WDTR_BUS_8_BIT; 2981 break; 2982 } 2983 if (tinfo != NULL) { 2984 if (role == ROLE_TARGET) 2985 *bus_width = MIN(tinfo->user.width, *bus_width); 2986 else 2987 *bus_width = MIN(tinfo->goal.width, *bus_width); 2988 } 2989 } 2990 2991 /* 2992 * Update the bitmask of targets for which the controller should 2993 * negotiate with at the next convenient oportunity. This currently 2994 * means the next time we send the initial identify messages for 2995 * a new transaction. 2996 */ 2997 int 2998 ahd_update_neg_request(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 2999 struct ahd_tmode_tstate *tstate, 3000 struct ahd_initiator_tinfo *tinfo, ahd_neg_type neg_type) 3001 { 3002 u_int auto_negotiate_orig; 3003 3004 auto_negotiate_orig = tstate->auto_negotiate; 3005 if (neg_type == AHD_NEG_ALWAYS) { 3006 /* 3007 * Force our "current" settings to be 3008 * unknown so that unless a bus reset 3009 * occurs the need to renegotiate is 3010 * recorded persistently. 3011 */ 3012 if ((ahd->features & AHD_WIDE) != 0) 3013 tinfo->curr.width = AHD_WIDTH_UNKNOWN; 3014 tinfo->curr.period = AHD_PERIOD_UNKNOWN; 3015 tinfo->curr.offset = AHD_OFFSET_UNKNOWN; 3016 } 3017 if (tinfo->curr.period != tinfo->goal.period 3018 || tinfo->curr.width != tinfo->goal.width 3019 || tinfo->curr.offset != tinfo->goal.offset 3020 || tinfo->curr.ppr_options != tinfo->goal.ppr_options 3021 || (neg_type == AHD_NEG_IF_NON_ASYNC 3022 && (tinfo->goal.offset != 0 3023 || tinfo->goal.width != MSG_EXT_WDTR_BUS_8_BIT 3024 || tinfo->goal.ppr_options != 0))) 3025 tstate->auto_negotiate |= devinfo->target_mask; 3026 else 3027 tstate->auto_negotiate &= ~devinfo->target_mask; 3028 3029 return (auto_negotiate_orig != tstate->auto_negotiate); 3030 } 3031 3032 /* 3033 * Update the user/goal/curr tables of synchronous negotiation 3034 * parameters as well as, in the case of a current or active update, 3035 * any data structures on the host controller. In the case of an 3036 * active update, the specified target is currently talking to us on 3037 * the bus, so the transfer parameter update must take effect 3038 * immediately. 3039 */ 3040 void 3041 ahd_set_syncrate(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3042 u_int period, u_int offset, u_int ppr_options, 3043 u_int type, int paused) 3044 { 3045 struct ahd_initiator_tinfo *tinfo; 3046 struct ahd_tmode_tstate *tstate; 3047 u_int old_period; 3048 u_int old_offset; 3049 u_int old_ppr; 3050 int active; 3051 int update_needed; 3052 3053 active = (type & AHD_TRANS_ACTIVE) == AHD_TRANS_ACTIVE; 3054 update_needed = 0; 3055 3056 if (period == 0 || offset == 0) { 3057 period = 0; 3058 offset = 0; 3059 } 3060 3061 tinfo = ahd_fetch_transinfo(ahd, devinfo->channel, devinfo->our_scsiid, 3062 devinfo->target, &tstate); 3063 3064 if ((type & AHD_TRANS_USER) != 0) { 3065 tinfo->user.period = period; 3066 tinfo->user.offset = offset; 3067 tinfo->user.ppr_options = ppr_options; 3068 } 3069 3070 if ((type & AHD_TRANS_GOAL) != 0) { 3071 tinfo->goal.period = period; 3072 tinfo->goal.offset = offset; 3073 tinfo->goal.ppr_options = ppr_options; 3074 } 3075 3076 old_period = tinfo->curr.period; 3077 old_offset = tinfo->curr.offset; 3078 old_ppr = tinfo->curr.ppr_options; 3079 3080 if ((type & AHD_TRANS_CUR) != 0 3081 && (old_period != period 3082 || old_offset != offset 3083 || old_ppr != ppr_options)) { 3084 3085 update_needed++; 3086 3087 tinfo->curr.period = period; 3088 tinfo->curr.offset = offset; 3089 tinfo->curr.ppr_options = ppr_options; 3090 3091 ahd_send_async(ahd, devinfo->channel, devinfo->target, 3092 CAM_LUN_WILDCARD, AC_TRANSFER_NEG, NULL); 3093 if (bootverbose) { 3094 if (offset != 0) { 3095 int options; 3096 3097 printf("%s: target %d synchronous with " 3098 "period = 0x%x, offset = 0x%x", 3099 ahd_name(ahd), devinfo->target, 3100 period, offset); 3101 options = 0; 3102 if ((ppr_options & MSG_EXT_PPR_RD_STRM) != 0) { 3103 printf("(RDSTRM"); 3104 options++; 3105 } 3106 if ((ppr_options & MSG_EXT_PPR_DT_REQ) != 0) { 3107 printf("%s", options ? "|DT" : "(DT"); 3108 options++; 3109 } 3110 if ((ppr_options & MSG_EXT_PPR_IU_REQ) != 0) { 3111 printf("%s", options ? "|IU" : "(IU"); 3112 options++; 3113 } 3114 if ((ppr_options & MSG_EXT_PPR_RTI) != 0) { 3115 printf("%s", options ? "|RTI" : "(RTI"); 3116 options++; 3117 } 3118 if ((ppr_options & MSG_EXT_PPR_QAS_REQ) != 0) { 3119 printf("%s", options ? "|QAS" : "(QAS"); 3120 options++; 3121 } 3122 if (options != 0) 3123 printf(")\n"); 3124 else 3125 printf("\n"); 3126 } else { 3127 printf("%s: target %d using " 3128 "asynchronous transfers%s\n", 3129 ahd_name(ahd), devinfo->target, 3130 (ppr_options & MSG_EXT_PPR_QAS_REQ) != 0 3131 ? "(QAS)" : ""); 3132 } 3133 } 3134 } 3135 /* 3136 * Always refresh the neg-table to handle the case of the 3137 * sequencer setting the ENATNO bit for a MK_MESSAGE request. 3138 * We will always renegotiate in that case if this is a 3139 * packetized request. Also manage the busfree expected flag 3140 * from this common routine so that we catch changes due to 3141 * WDTR or SDTR messages. 3142 */ 3143 if ((type & AHD_TRANS_CUR) != 0) { 3144 if (!paused) 3145 ahd_pause(ahd); 3146 ahd_update_neg_table(ahd, devinfo, &tinfo->curr); 3147 if (!paused) 3148 ahd_unpause(ahd); 3149 if (ahd->msg_type != MSG_TYPE_NONE) { 3150 if ((old_ppr & MSG_EXT_PPR_IU_REQ) 3151 != (ppr_options & MSG_EXT_PPR_IU_REQ)) { 3152 #ifdef AHD_DEBUG 3153 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 3154 ahd_print_devinfo(ahd, devinfo); 3155 printf("Expecting IU Change busfree\n"); 3156 } 3157 #endif 3158 ahd->msg_flags |= MSG_FLAG_EXPECT_PPR_BUSFREE 3159 | MSG_FLAG_IU_REQ_CHANGED; 3160 } 3161 if ((old_ppr & MSG_EXT_PPR_IU_REQ) != 0) { 3162 #ifdef AHD_DEBUG 3163 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 3164 printf("PPR with IU_REQ outstanding\n"); 3165 #endif 3166 ahd->msg_flags |= MSG_FLAG_EXPECT_PPR_BUSFREE; 3167 } 3168 } 3169 } 3170 3171 update_needed += ahd_update_neg_request(ahd, devinfo, tstate, 3172 tinfo, AHD_NEG_TO_GOAL); 3173 3174 if (update_needed && active) 3175 ahd_update_pending_scbs(ahd); 3176 } 3177 3178 /* 3179 * Update the user/goal/curr tables of wide negotiation 3180 * parameters as well as, in the case of a current or active update, 3181 * any data structures on the host controller. In the case of an 3182 * active update, the specified target is currently talking to us on 3183 * the bus, so the transfer parameter update must take effect 3184 * immediately. 3185 */ 3186 void 3187 ahd_set_width(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3188 u_int width, u_int type, int paused) 3189 { 3190 struct ahd_initiator_tinfo *tinfo; 3191 struct ahd_tmode_tstate *tstate; 3192 u_int oldwidth; 3193 int active; 3194 int update_needed; 3195 3196 active = (type & AHD_TRANS_ACTIVE) == AHD_TRANS_ACTIVE; 3197 update_needed = 0; 3198 tinfo = ahd_fetch_transinfo(ahd, devinfo->channel, devinfo->our_scsiid, 3199 devinfo->target, &tstate); 3200 3201 if ((type & AHD_TRANS_USER) != 0) 3202 tinfo->user.width = width; 3203 3204 if ((type & AHD_TRANS_GOAL) != 0) 3205 tinfo->goal.width = width; 3206 3207 oldwidth = tinfo->curr.width; 3208 if ((type & AHD_TRANS_CUR) != 0 && oldwidth != width) { 3209 3210 update_needed++; 3211 3212 tinfo->curr.width = width; 3213 ahd_send_async(ahd, devinfo->channel, devinfo->target, 3214 CAM_LUN_WILDCARD, AC_TRANSFER_NEG, NULL); 3215 if (bootverbose) { 3216 printf("%s: target %d using %dbit transfers\n", 3217 ahd_name(ahd), devinfo->target, 3218 8 * (0x01 << width)); 3219 } 3220 } 3221 3222 if ((type & AHD_TRANS_CUR) != 0) { 3223 if (!paused) 3224 ahd_pause(ahd); 3225 ahd_update_neg_table(ahd, devinfo, &tinfo->curr); 3226 if (!paused) 3227 ahd_unpause(ahd); 3228 } 3229 3230 update_needed += ahd_update_neg_request(ahd, devinfo, tstate, 3231 tinfo, AHD_NEG_TO_GOAL); 3232 if (update_needed && active) 3233 ahd_update_pending_scbs(ahd); 3234 3235 } 3236 3237 /* 3238 * Update the current state of tagged queuing for a given target. 3239 */ 3240 void 3241 ahd_set_tags(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3242 ahd_queue_alg alg) 3243 { 3244 ahd_platform_set_tags(ahd, devinfo, alg); 3245 ahd_send_async(ahd, devinfo->channel, devinfo->target, 3246 devinfo->lun, AC_TRANSFER_NEG, &alg); 3247 } 3248 3249 static void 3250 ahd_update_neg_table(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3251 struct ahd_transinfo *tinfo) 3252 { 3253 ahd_mode_state saved_modes; 3254 u_int period; 3255 u_int ppr_opts; 3256 u_int con_opts; 3257 u_int offset; 3258 u_int saved_negoaddr; 3259 uint8_t iocell_opts[sizeof(ahd->iocell_opts)]; 3260 3261 saved_modes = ahd_save_modes(ahd); 3262 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 3263 3264 saved_negoaddr = ahd_inb(ahd, NEGOADDR); 3265 ahd_outb(ahd, NEGOADDR, devinfo->target); 3266 period = tinfo->period; 3267 offset = tinfo->offset; 3268 memcpy(iocell_opts, ahd->iocell_opts, sizeof(ahd->iocell_opts)); 3269 ppr_opts = tinfo->ppr_options & (MSG_EXT_PPR_QAS_REQ|MSG_EXT_PPR_DT_REQ 3270 |MSG_EXT_PPR_IU_REQ|MSG_EXT_PPR_RTI); 3271 con_opts = 0; 3272 if (period == 0) 3273 period = AHD_SYNCRATE_ASYNC; 3274 if (period == AHD_SYNCRATE_160) { 3275 3276 if ((ahd->bugs & AHD_PACED_NEGTABLE_BUG) != 0) { 3277 /* 3278 * When the SPI4 spec was finalized, PACE transfers 3279 * was not made a configurable option in the PPR 3280 * message. Instead it is assumed to be enabled for 3281 * any syncrate faster than 80MHz. Nevertheless, 3282 * Harpoon2A4 allows this to be configurable. 3283 * 3284 * Harpoon2A4 also assumes at most 2 data bytes per 3285 * negotiated REQ/ACK offset. Paced transfers take 3286 * 4, so we must adjust our offset. 3287 */ 3288 ppr_opts |= PPROPT_PACE; 3289 offset *= 2; 3290 3291 /* 3292 * Harpoon2A assumed that there would be a 3293 * fallback rate between 160MHz and 80Mhz, 3294 * so 7 is used as the period factor rather 3295 * than 8 for 160MHz. 3296 */ 3297 period = AHD_SYNCRATE_REVA_160; 3298 } 3299 if ((tinfo->ppr_options & MSG_EXT_PPR_PCOMP_EN) == 0) 3300 iocell_opts[AHD_PRECOMP_SLEW_INDEX] &= 3301 ~AHD_PRECOMP_MASK; 3302 } else { 3303 /* 3304 * Precomp should be disabled for non-paced transfers. 3305 */ 3306 iocell_opts[AHD_PRECOMP_SLEW_INDEX] &= ~AHD_PRECOMP_MASK; 3307 3308 if ((ahd->features & AHD_NEW_IOCELL_OPTS) != 0 3309 && (ppr_opts & MSG_EXT_PPR_DT_REQ) != 0 3310 && (ppr_opts & MSG_EXT_PPR_IU_REQ) == 0) { 3311 /* 3312 * Slow down our CRC interval to be 3313 * compatible with non-packetized 3314 * U160 devices that can't handle a 3315 * CRC at full speed. 3316 */ 3317 con_opts |= ENSLOWCRC; 3318 } 3319 3320 if ((ahd->bugs & AHD_PACED_NEGTABLE_BUG) != 0) { 3321 /* 3322 * On H2A4, revert to a slower slewrate 3323 * on non-paced transfers. 3324 */ 3325 iocell_opts[AHD_PRECOMP_SLEW_INDEX] &= 3326 ~AHD_SLEWRATE_MASK; 3327 } 3328 } 3329 3330 ahd_outb(ahd, ANNEXCOL, AHD_ANNEXCOL_PRECOMP_SLEW); 3331 ahd_outb(ahd, ANNEXDAT, iocell_opts[AHD_PRECOMP_SLEW_INDEX]); 3332 ahd_outb(ahd, ANNEXCOL, AHD_ANNEXCOL_AMPLITUDE); 3333 ahd_outb(ahd, ANNEXDAT, iocell_opts[AHD_AMPLITUDE_INDEX]); 3334 3335 ahd_outb(ahd, NEGPERIOD, period); 3336 ahd_outb(ahd, NEGPPROPTS, ppr_opts); 3337 ahd_outb(ahd, NEGOFFSET, offset); 3338 3339 if (tinfo->width == MSG_EXT_WDTR_BUS_16_BIT) 3340 con_opts |= WIDEXFER; 3341 3342 /* 3343 * During packetized transfers, the target will 3344 * give us the oportunity to send command packets 3345 * without us asserting attention. 3346 */ 3347 if ((tinfo->ppr_options & MSG_EXT_PPR_IU_REQ) == 0) 3348 con_opts |= ENAUTOATNO; 3349 ahd_outb(ahd, NEGCONOPTS, con_opts); 3350 ahd_outb(ahd, NEGOADDR, saved_negoaddr); 3351 ahd_restore_modes(ahd, saved_modes); 3352 } 3353 3354 /* 3355 * When the transfer settings for a connection change, setup for 3356 * negotiation in pending SCBs to effect the change as quickly as 3357 * possible. We also cancel any negotiations that are scheduled 3358 * for inflight SCBs that have not been started yet. 3359 */ 3360 static void 3361 ahd_update_pending_scbs(struct ahd_softc *ahd) 3362 { 3363 struct scb *pending_scb; 3364 int pending_scb_count; 3365 int paused; 3366 u_int saved_scbptr; 3367 ahd_mode_state saved_modes; 3368 3369 /* 3370 * Traverse the pending SCB list and ensure that all of the 3371 * SCBs there have the proper settings. We can only safely 3372 * clear the negotiation required flag (setting requires the 3373 * execution queue to be modified) and this is only possible 3374 * if we are not already attempting to select out for this 3375 * SCB. For this reason, all callers only call this routine 3376 * if we are changing the negotiation settings for the currently 3377 * active transaction on the bus. 3378 */ 3379 pending_scb_count = 0; 3380 LIST_FOREACH(pending_scb, &ahd->pending_scbs, pending_links) { 3381 struct ahd_devinfo devinfo; 3382 struct ahd_initiator_tinfo *tinfo; 3383 struct ahd_tmode_tstate *tstate; 3384 3385 ahd_scb_devinfo(ahd, &devinfo, pending_scb); 3386 tinfo = ahd_fetch_transinfo(ahd, devinfo.channel, 3387 devinfo.our_scsiid, 3388 devinfo.target, &tstate); 3389 if ((tstate->auto_negotiate & devinfo.target_mask) == 0 3390 && (pending_scb->flags & SCB_AUTO_NEGOTIATE) != 0) { 3391 pending_scb->flags &= ~SCB_AUTO_NEGOTIATE; 3392 pending_scb->hscb->control &= ~MK_MESSAGE; 3393 } 3394 ahd_sync_scb(ahd, pending_scb, 3395 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 3396 pending_scb_count++; 3397 } 3398 3399 if (pending_scb_count == 0) 3400 return; 3401 3402 if (ahd_is_paused(ahd)) { 3403 paused = 1; 3404 } else { 3405 paused = 0; 3406 ahd_pause(ahd); 3407 } 3408 3409 /* 3410 * Force the sequencer to reinitialize the selection for 3411 * the command at the head of the execution queue if it 3412 * has already been setup. The negotiation changes may 3413 * effect whether we select-out with ATN. It is only 3414 * safe to clear ENSELO when the bus is not free and no 3415 * selection is in progres or completed. 3416 */ 3417 saved_modes = ahd_save_modes(ahd); 3418 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 3419 if ((ahd_inb(ahd, SCSISIGI) & BSYI) != 0 3420 && (ahd_inb(ahd, SSTAT0) & (SELDO|SELINGO)) == 0) 3421 ahd_outb(ahd, SCSISEQ0, ahd_inb(ahd, SCSISEQ0) & ~ENSELO); 3422 saved_scbptr = ahd_get_scbptr(ahd); 3423 /* Ensure that the hscbs down on the card match the new information */ 3424 LIST_FOREACH(pending_scb, &ahd->pending_scbs, pending_links) { 3425 u_int scb_tag; 3426 u_int control; 3427 3428 scb_tag = SCB_GET_TAG(pending_scb); 3429 ahd_set_scbptr(ahd, scb_tag); 3430 control = ahd_inb_scbram(ahd, SCB_CONTROL); 3431 control &= ~MK_MESSAGE; 3432 control |= pending_scb->hscb->control & MK_MESSAGE; 3433 ahd_outb(ahd, SCB_CONTROL, control); 3434 } 3435 ahd_set_scbptr(ahd, saved_scbptr); 3436 ahd_restore_modes(ahd, saved_modes); 3437 3438 if (paused == 0) 3439 ahd_unpause(ahd); 3440 } 3441 3442 /**************************** Pathing Information *****************************/ 3443 static void 3444 ahd_fetch_devinfo(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 3445 { 3446 ahd_mode_state saved_modes; 3447 u_int saved_scsiid; 3448 role_t role; 3449 int our_id; 3450 3451 saved_modes = ahd_save_modes(ahd); 3452 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 3453 3454 if (ahd_inb(ahd, SSTAT0) & TARGET) 3455 role = ROLE_TARGET; 3456 else 3457 role = ROLE_INITIATOR; 3458 3459 if (role == ROLE_TARGET 3460 && (ahd_inb(ahd, SEQ_FLAGS) & CMDPHASE_PENDING) != 0) { 3461 /* We were selected, so pull our id from TARGIDIN */ 3462 our_id = ahd_inb(ahd, TARGIDIN) & OID; 3463 } else if (role == ROLE_TARGET) 3464 our_id = ahd_inb(ahd, TOWNID); 3465 else 3466 our_id = ahd_inb(ahd, IOWNID); 3467 3468 saved_scsiid = ahd_inb(ahd, SAVED_SCSIID); 3469 ahd_compile_devinfo(devinfo, 3470 our_id, 3471 SCSIID_TARGET(ahd, saved_scsiid), 3472 ahd_inb(ahd, SAVED_LUN), 3473 SCSIID_CHANNEL(ahd, saved_scsiid), 3474 role); 3475 ahd_restore_modes(ahd, saved_modes); 3476 } 3477 3478 void 3479 ahd_print_devinfo(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 3480 { 3481 printf("%s:%c:%d:%d: ", ahd_name(ahd), 'A', 3482 devinfo->target, devinfo->lun); 3483 } 3484 3485 struct ahd_phase_table_entry* 3486 ahd_lookup_phase_entry(int phase) 3487 { 3488 struct ahd_phase_table_entry *entry; 3489 struct ahd_phase_table_entry *last_entry; 3490 3491 /* 3492 * num_phases doesn't include the default entry which 3493 * will be returned if the phase doesn't match. 3494 */ 3495 last_entry = &ahd_phase_table[num_phases]; 3496 for (entry = ahd_phase_table; entry < last_entry; entry++) { 3497 if (phase == entry->phase) 3498 break; 3499 } 3500 return (entry); 3501 } 3502 3503 void 3504 ahd_compile_devinfo(struct ahd_devinfo *devinfo, u_int our_id, u_int target, 3505 u_int lun, char channel, role_t role) 3506 { 3507 devinfo->our_scsiid = our_id; 3508 devinfo->target = target; 3509 devinfo->lun = lun; 3510 devinfo->target_offset = target; 3511 devinfo->channel = channel; 3512 devinfo->role = role; 3513 if (channel == 'B') 3514 devinfo->target_offset += 8; 3515 devinfo->target_mask = (0x01 << devinfo->target_offset); 3516 } 3517 3518 static void 3519 ahd_scb_devinfo(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3520 struct scb *scb) 3521 { 3522 role_t role; 3523 int our_id; 3524 3525 our_id = SCSIID_OUR_ID(scb->hscb->scsiid); 3526 role = ROLE_INITIATOR; 3527 if ((scb->hscb->control & TARGET_SCB) != 0) 3528 role = ROLE_TARGET; 3529 ahd_compile_devinfo(devinfo, our_id, SCB_GET_TARGET(ahd, scb), 3530 SCB_GET_LUN(scb), SCB_GET_CHANNEL(ahd, scb), role); 3531 } 3532 3533 3534 /************************ Message Phase Processing ****************************/ 3535 /* 3536 * When an initiator transaction with the MK_MESSAGE flag either reconnects 3537 * or enters the initial message out phase, we are interrupted. Fill our 3538 * outgoing message buffer with the appropriate message and beging handing 3539 * the message phase(s) manually. 3540 */ 3541 static void 3542 ahd_setup_initiator_msgout(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3543 struct scb *scb) 3544 { 3545 /* 3546 * To facilitate adding multiple messages together, 3547 * each routine should increment the index and len 3548 * variables instead of setting them explicitly. 3549 */ 3550 ahd->msgout_index = 0; 3551 ahd->msgout_len = 0; 3552 3553 if (ahd_currently_packetized(ahd)) 3554 ahd->msg_flags |= MSG_FLAG_PACKETIZED; 3555 3556 if (ahd->send_msg_perror 3557 && ahd_inb(ahd, MSG_OUT) == HOST_MSG) { 3558 ahd->msgout_buf[ahd->msgout_index++] = ahd->send_msg_perror; 3559 ahd->msgout_len++; 3560 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 3561 #ifdef AHD_DEBUG 3562 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 3563 printf("Setting up for Parity Error delivery\n"); 3564 #endif 3565 return; 3566 } else if (scb == NULL) { 3567 printf("%s: WARNING. No pending message for " 3568 "I_T msgin. Issuing NO-OP\n", ahd_name(ahd)); 3569 ahd->msgout_buf[ahd->msgout_index++] = MSG_NOOP; 3570 ahd->msgout_len++; 3571 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 3572 return; 3573 } 3574 3575 if ((scb->flags & SCB_DEVICE_RESET) == 0 3576 && (scb->flags & SCB_PACKETIZED) == 0 3577 && ahd_inb(ahd, MSG_OUT) == MSG_IDENTIFYFLAG) { 3578 u_int identify_msg; 3579 3580 identify_msg = MSG_IDENTIFYFLAG | SCB_GET_LUN(scb); 3581 if ((scb->hscb->control & DISCENB) != 0) 3582 identify_msg |= MSG_IDENTIFY_DISCFLAG; 3583 ahd->msgout_buf[ahd->msgout_index++] = identify_msg; 3584 ahd->msgout_len++; 3585 3586 if ((scb->hscb->control & TAG_ENB) != 0) { 3587 ahd->msgout_buf[ahd->msgout_index++] = 3588 scb->hscb->control & (TAG_ENB|SCB_TAG_TYPE); 3589 ahd->msgout_buf[ahd->msgout_index++] = SCB_GET_TAG(scb); 3590 ahd->msgout_len += 2; 3591 } 3592 } 3593 3594 if (scb->flags & SCB_DEVICE_RESET) { 3595 ahd->msgout_buf[ahd->msgout_index++] = MSG_BUS_DEV_RESET; 3596 ahd->msgout_len++; 3597 ahd_print_path(ahd, scb); 3598 printf("Bus Device Reset Message Sent\n"); 3599 /* 3600 * Clear our selection hardware in advance of 3601 * the busfree. We may have an entry in the waiting 3602 * Q for this target, and we don't want to go about 3603 * selecting while we handle the busfree and blow it 3604 * away. 3605 */ 3606 ahd_outb(ahd, SCSISEQ0, 0); 3607 } else if ((scb->flags & SCB_ABORT) != 0) { 3608 3609 if ((scb->hscb->control & TAG_ENB) != 0) { 3610 ahd->msgout_buf[ahd->msgout_index++] = MSG_ABORT_TAG; 3611 } else { 3612 ahd->msgout_buf[ahd->msgout_index++] = MSG_ABORT; 3613 } 3614 ahd->msgout_len++; 3615 ahd_print_path(ahd, scb); 3616 printf("Abort%s Message Sent\n", 3617 (scb->hscb->control & TAG_ENB) != 0 ? " Tag" : ""); 3618 /* 3619 * Clear our selection hardware in advance of 3620 * the busfree. We may have an entry in the waiting 3621 * Q for this target, and we don't want to go about 3622 * selecting while we handle the busfree and blow it 3623 * away. 3624 */ 3625 ahd_outb(ahd, SCSISEQ0, 0); 3626 } else if ((scb->flags & (SCB_AUTO_NEGOTIATE|SCB_NEGOTIATE)) != 0) { 3627 ahd_build_transfer_msg(ahd, devinfo); 3628 /* 3629 * Clear our selection hardware in advance of potential 3630 * PPR IU status change busfree. We may have an entry in 3631 * the waiting Q for this target, and we don't want to go 3632 * about selecting while we handle the busfree and blow 3633 * it away. 3634 */ 3635 ahd_outb(ahd, SCSISEQ0, 0); 3636 } else { 3637 printf("ahd_intr: AWAITING_MSG for an SCB that " 3638 "does not have a waiting message\n"); 3639 printf("SCSIID = %x, target_mask = %x\n", scb->hscb->scsiid, 3640 devinfo->target_mask); 3641 panic("SCB = %d, SCB Control = %x:%x, MSG_OUT = %x " 3642 "SCB flags = %x", SCB_GET_TAG(scb), scb->hscb->control, 3643 ahd_inb_scbram(ahd, SCB_CONTROL), ahd_inb(ahd, MSG_OUT), 3644 scb->flags); 3645 } 3646 3647 /* 3648 * Clear the MK_MESSAGE flag from the SCB so we aren't 3649 * asked to send this message again. 3650 */ 3651 ahd_outb(ahd, SCB_CONTROL, 3652 ahd_inb_scbram(ahd, SCB_CONTROL) & ~MK_MESSAGE); 3653 scb->hscb->control &= ~MK_MESSAGE; 3654 ahd->msgout_index = 0; 3655 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 3656 } 3657 3658 /* 3659 * Build an appropriate transfer negotiation message for the 3660 * currently active target. 3661 */ 3662 static void 3663 ahd_build_transfer_msg(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 3664 { 3665 /* 3666 * We need to initiate transfer negotiations. 3667 * If our current and goal settings are identical, 3668 * we want to renegotiate due to a check condition. 3669 */ 3670 struct ahd_initiator_tinfo *tinfo; 3671 struct ahd_tmode_tstate *tstate; 3672 int dowide; 3673 int dosync; 3674 int doppr; 3675 u_int period; 3676 u_int ppr_options; 3677 u_int offset; 3678 3679 tinfo = ahd_fetch_transinfo(ahd, devinfo->channel, devinfo->our_scsiid, 3680 devinfo->target, &tstate); 3681 /* 3682 * Filter our period based on the current connection. 3683 * If we can't perform DT transfers on this segment (not in LVD 3684 * mode for instance), then our decision to issue a PPR message 3685 * may change. 3686 */ 3687 period = tinfo->goal.period; 3688 offset = tinfo->goal.offset; 3689 ppr_options = tinfo->goal.ppr_options; 3690 /* Target initiated PPR is not allowed in the SCSI spec */ 3691 if (devinfo->role == ROLE_TARGET) 3692 ppr_options = 0; 3693 ahd_devlimited_syncrate(ahd, tinfo, &period, 3694 &ppr_options, devinfo->role); 3695 dowide = tinfo->curr.width != tinfo->goal.width; 3696 dosync = tinfo->curr.offset != offset || tinfo->curr.period != period; 3697 /* 3698 * Only use PPR if we have options that need it, even if the device 3699 * claims to support it. There might be an expander in the way 3700 * that doesn't. 3701 */ 3702 doppr = ppr_options != 0; 3703 3704 if (!dowide && !dosync && !doppr) { 3705 dowide = tinfo->goal.width != MSG_EXT_WDTR_BUS_8_BIT; 3706 dosync = tinfo->goal.offset != 0; 3707 } 3708 3709 if (!dowide && !dosync && !doppr) { 3710 /* 3711 * Force async with a WDTR message if we have a wide bus, 3712 * or just issue an SDTR with a 0 offset. 3713 */ 3714 if ((ahd->features & AHD_WIDE) != 0) 3715 dowide = 1; 3716 else 3717 dosync = 1; 3718 3719 if (bootverbose) { 3720 ahd_print_devinfo(ahd, devinfo); 3721 printf("Ensuring async\n"); 3722 } 3723 } 3724 /* Target initiated PPR is not allowed in the SCSI spec */ 3725 if (devinfo->role == ROLE_TARGET) 3726 doppr = 0; 3727 3728 /* 3729 * Both the PPR message and SDTR message require the 3730 * goal syncrate to be limited to what the target device 3731 * is capable of handling (based on whether an LVD->SE 3732 * expander is on the bus), so combine these two cases. 3733 * Regardless, guarantee that if we are using WDTR and SDTR 3734 * messages that WDTR comes first. 3735 */ 3736 if (doppr || (dosync && !dowide)) { 3737 3738 offset = tinfo->goal.offset; 3739 ahd_validate_offset(ahd, tinfo, period, &offset, 3740 doppr ? tinfo->goal.width 3741 : tinfo->curr.width, 3742 devinfo->role); 3743 if (doppr) { 3744 ahd_construct_ppr(ahd, devinfo, period, offset, 3745 tinfo->goal.width, ppr_options); 3746 } else { 3747 ahd_construct_sdtr(ahd, devinfo, period, offset); 3748 } 3749 } else { 3750 ahd_construct_wdtr(ahd, devinfo, tinfo->goal.width); 3751 } 3752 } 3753 3754 /* 3755 * Build a synchronous negotiation message in our message 3756 * buffer based on the input parameters. 3757 */ 3758 static void 3759 ahd_construct_sdtr(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3760 u_int period, u_int offset) 3761 { 3762 if (offset == 0) 3763 period = AHD_ASYNC_XFER_PERIOD; 3764 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXTENDED; 3765 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_SDTR_LEN; 3766 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_SDTR; 3767 ahd->msgout_buf[ahd->msgout_index++] = period; 3768 ahd->msgout_buf[ahd->msgout_index++] = offset; 3769 ahd->msgout_len += 5; 3770 if (bootverbose) { 3771 printf("(%s:%c:%d:%d): Sending SDTR period %x, offset %x\n", 3772 ahd_name(ahd), devinfo->channel, devinfo->target, 3773 devinfo->lun, period, offset); 3774 } 3775 } 3776 3777 /* 3778 * Build a wide negotiateion message in our message 3779 * buffer based on the input parameters. 3780 */ 3781 static void 3782 ahd_construct_wdtr(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3783 u_int bus_width) 3784 { 3785 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXTENDED; 3786 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_WDTR_LEN; 3787 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_WDTR; 3788 ahd->msgout_buf[ahd->msgout_index++] = bus_width; 3789 ahd->msgout_len += 4; 3790 if (bootverbose) { 3791 printf("(%s:%c:%d:%d): Sending WDTR %x\n", 3792 ahd_name(ahd), devinfo->channel, devinfo->target, 3793 devinfo->lun, bus_width); 3794 } 3795 } 3796 3797 /* 3798 * Build a parallel protocol request message in our message 3799 * buffer based on the input parameters. 3800 */ 3801 static void 3802 ahd_construct_ppr(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 3803 u_int period, u_int offset, u_int bus_width, 3804 u_int ppr_options) 3805 { 3806 /* 3807 * Always request precompensation from 3808 * the other target if we are running 3809 * at paced syncrates. 3810 */ 3811 if (period <= AHD_SYNCRATE_PACED) 3812 ppr_options |= MSG_EXT_PPR_PCOMP_EN; 3813 if (offset == 0) 3814 period = AHD_ASYNC_XFER_PERIOD; 3815 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXTENDED; 3816 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_PPR_LEN; 3817 ahd->msgout_buf[ahd->msgout_index++] = MSG_EXT_PPR; 3818 ahd->msgout_buf[ahd->msgout_index++] = period; 3819 ahd->msgout_buf[ahd->msgout_index++] = 0; 3820 ahd->msgout_buf[ahd->msgout_index++] = offset; 3821 ahd->msgout_buf[ahd->msgout_index++] = bus_width; 3822 ahd->msgout_buf[ahd->msgout_index++] = ppr_options; 3823 ahd->msgout_len += 8; 3824 if (bootverbose) { 3825 printf("(%s:%c:%d:%d): Sending PPR bus_width %x, period %x, " 3826 "offset %x, ppr_options %x\n", ahd_name(ahd), 3827 devinfo->channel, devinfo->target, devinfo->lun, 3828 bus_width, period, offset, ppr_options); 3829 } 3830 } 3831 3832 /* 3833 * Clear any active message state. 3834 */ 3835 static void 3836 ahd_clear_msg_state(struct ahd_softc *ahd) 3837 { 3838 ahd_mode_state saved_modes; 3839 3840 saved_modes = ahd_save_modes(ahd); 3841 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 3842 ahd->send_msg_perror = 0; 3843 ahd->msg_flags = MSG_FLAG_NONE; 3844 ahd->msgout_len = 0; 3845 ahd->msgin_index = 0; 3846 ahd->msg_type = MSG_TYPE_NONE; 3847 if ((ahd_inb(ahd, SCSISIGO) & ATNO) != 0) { 3848 /* 3849 * The target didn't care to respond to our 3850 * message request, so clear ATN. 3851 */ 3852 ahd_outb(ahd, CLRSINT1, CLRATNO); 3853 } 3854 ahd_outb(ahd, MSG_OUT, MSG_NOOP); 3855 ahd_outb(ahd, SEQ_FLAGS2, 3856 ahd_inb(ahd, SEQ_FLAGS2) & ~TARGET_MSG_PENDING); 3857 ahd_restore_modes(ahd, saved_modes); 3858 } 3859 3860 /* 3861 * Manual message loop handler. 3862 */ 3863 static void 3864 ahd_handle_message_phase(struct ahd_softc *ahd) 3865 { 3866 struct ahd_devinfo devinfo; 3867 u_int bus_phase; 3868 int end_session; 3869 3870 ahd_fetch_devinfo(ahd, &devinfo); 3871 end_session = FALSE; 3872 bus_phase = ahd_inb(ahd, LASTPHASE); 3873 3874 if ((ahd_inb(ahd, LQISTAT2) & LQIPHASE_OUTPKT) != 0) { 3875 printf("LQIRETRY for LQIPHASE_OUTPKT\n"); 3876 ahd_outb(ahd, LQCTL2, LQIRETRY); 3877 } 3878 reswitch: 3879 switch (ahd->msg_type) { 3880 case MSG_TYPE_INITIATOR_MSGOUT: 3881 { 3882 int lastbyte; 3883 int phasemis; 3884 int msgdone; 3885 3886 if (ahd->msgout_len == 0 && ahd->send_msg_perror == 0) 3887 panic("HOST_MSG_LOOP interrupt with no active message"); 3888 3889 #ifdef AHD_DEBUG 3890 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 3891 ahd_print_devinfo(ahd, &devinfo); 3892 printf("INITIATOR_MSG_OUT"); 3893 } 3894 #endif 3895 phasemis = bus_phase != P_MESGOUT; 3896 if (phasemis) { 3897 #ifdef AHD_DEBUG 3898 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 3899 printf(" PHASEMIS %s\n", 3900 ahd_lookup_phase_entry(bus_phase) 3901 ->phasemsg); 3902 } 3903 #endif 3904 if (bus_phase == P_MESGIN) { 3905 /* 3906 * Change gears and see if 3907 * this messages is of interest to 3908 * us or should be passed back to 3909 * the sequencer. 3910 */ 3911 ahd_outb(ahd, CLRSINT1, CLRATNO); 3912 ahd->send_msg_perror = 0; 3913 ahd->msg_type = MSG_TYPE_INITIATOR_MSGIN; 3914 ahd->msgin_index = 0; 3915 goto reswitch; 3916 } 3917 end_session = TRUE; 3918 break; 3919 } 3920 3921 if (ahd->send_msg_perror) { 3922 ahd_outb(ahd, CLRSINT1, CLRATNO); 3923 ahd_outb(ahd, CLRSINT1, CLRREQINIT); 3924 #ifdef AHD_DEBUG 3925 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 3926 printf(" byte 0x%x\n", ahd->send_msg_perror); 3927 #endif 3928 /* 3929 * If we are notifying the target of a CRC error 3930 * during packetized operations, the target is 3931 * within its rights to acknowledge our message 3932 * with a busfree. 3933 */ 3934 if ((ahd->msg_flags & MSG_FLAG_PACKETIZED) != 0 3935 && ahd->send_msg_perror == MSG_INITIATOR_DET_ERR) 3936 ahd->msg_flags |= MSG_FLAG_EXPECT_IDE_BUSFREE; 3937 3938 ahd_outb(ahd, RETURN_2, ahd->send_msg_perror); 3939 ahd_outb(ahd, RETURN_1, CONT_MSG_LOOP_WRITE); 3940 break; 3941 } 3942 3943 msgdone = ahd->msgout_index == ahd->msgout_len; 3944 if (msgdone) { 3945 /* 3946 * The target has requested a retry. 3947 * Re-assert ATN, reset our message index to 3948 * 0, and try again. 3949 */ 3950 ahd->msgout_index = 0; 3951 ahd_assert_atn(ahd); 3952 } 3953 3954 lastbyte = ahd->msgout_index == (ahd->msgout_len - 1); 3955 if (lastbyte) { 3956 /* Last byte is signified by dropping ATN */ 3957 ahd_outb(ahd, CLRSINT1, CLRATNO); 3958 } 3959 3960 /* 3961 * Clear our interrupt status and present 3962 * the next byte on the bus. 3963 */ 3964 ahd_outb(ahd, CLRSINT1, CLRREQINIT); 3965 #ifdef AHD_DEBUG 3966 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 3967 printf(" byte 0x%x\n", 3968 ahd->msgout_buf[ahd->msgout_index]); 3969 #endif 3970 ahd_outb(ahd, RETURN_2, ahd->msgout_buf[ahd->msgout_index++]); 3971 ahd_outb(ahd, RETURN_1, CONT_MSG_LOOP_WRITE); 3972 break; 3973 } 3974 case MSG_TYPE_INITIATOR_MSGIN: 3975 { 3976 int phasemis; 3977 int message_done; 3978 3979 #ifdef AHD_DEBUG 3980 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 3981 ahd_print_devinfo(ahd, &devinfo); 3982 printf("INITIATOR_MSG_IN"); 3983 } 3984 #endif 3985 phasemis = bus_phase != P_MESGIN; 3986 if (phasemis) { 3987 #ifdef AHD_DEBUG 3988 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 3989 printf(" PHASEMIS %s\n", 3990 ahd_lookup_phase_entry(bus_phase) 3991 ->phasemsg); 3992 } 3993 #endif 3994 ahd->msgin_index = 0; 3995 if (bus_phase == P_MESGOUT 3996 && (ahd->send_msg_perror != 0 3997 || (ahd->msgout_len != 0 3998 && ahd->msgout_index == 0))) { 3999 ahd->msg_type = MSG_TYPE_INITIATOR_MSGOUT; 4000 goto reswitch; 4001 } 4002 end_session = TRUE; 4003 break; 4004 } 4005 4006 /* Pull the byte in without acking it */ 4007 ahd->msgin_buf[ahd->msgin_index] = ahd_inb(ahd, SCSIBUS); 4008 #ifdef AHD_DEBUG 4009 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 4010 printf(" byte 0x%x\n", 4011 ahd->msgin_buf[ahd->msgin_index]); 4012 #endif 4013 4014 message_done = ahd_parse_msg(ahd, &devinfo); 4015 4016 if (message_done) { 4017 /* 4018 * Clear our incoming message buffer in case there 4019 * is another message following this one. 4020 */ 4021 ahd->msgin_index = 0; 4022 4023 /* 4024 * If this message illicited a response, 4025 * assert ATN so the target takes us to the 4026 * message out phase. 4027 */ 4028 if (ahd->msgout_len != 0) { 4029 #ifdef AHD_DEBUG 4030 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) { 4031 ahd_print_devinfo(ahd, &devinfo); 4032 printf("Asserting ATN for response\n"); 4033 } 4034 #endif 4035 ahd_assert_atn(ahd); 4036 } 4037 } else 4038 ahd->msgin_index++; 4039 4040 if (message_done == MSGLOOP_TERMINATED) { 4041 end_session = TRUE; 4042 } else { 4043 /* Ack the byte */ 4044 ahd_outb(ahd, CLRSINT1, CLRREQINIT); 4045 ahd_outb(ahd, RETURN_1, CONT_MSG_LOOP_READ); 4046 } 4047 break; 4048 } 4049 case MSG_TYPE_TARGET_MSGIN: 4050 { 4051 int msgdone; 4052 int msgout_request; 4053 4054 /* 4055 * By default, the message loop will continue. 4056 */ 4057 ahd_outb(ahd, RETURN_1, CONT_MSG_LOOP_TARG); 4058 4059 if (ahd->msgout_len == 0) 4060 panic("Target MSGIN with no active message"); 4061 4062 /* 4063 * If we interrupted a mesgout session, the initiator 4064 * will not know this until our first REQ. So, we 4065 * only honor mesgout requests after we've sent our 4066 * first byte. 4067 */ 4068 if ((ahd_inb(ahd, SCSISIGI) & ATNI) != 0 4069 && ahd->msgout_index > 0) 4070 msgout_request = TRUE; 4071 else 4072 msgout_request = FALSE; 4073 4074 if (msgout_request) { 4075 4076 /* 4077 * Change gears and see if 4078 * this messages is of interest to 4079 * us or should be passed back to 4080 * the sequencer. 4081 */ 4082 ahd->msg_type = MSG_TYPE_TARGET_MSGOUT; 4083 ahd_outb(ahd, SCSISIGO, P_MESGOUT | BSYO); 4084 ahd->msgin_index = 0; 4085 /* Dummy read to REQ for first byte */ 4086 ahd_inb(ahd, SCSIDAT); 4087 ahd_outb(ahd, SXFRCTL0, 4088 ahd_inb(ahd, SXFRCTL0) | SPIOEN); 4089 break; 4090 } 4091 4092 msgdone = ahd->msgout_index == ahd->msgout_len; 4093 if (msgdone) { 4094 ahd_outb(ahd, SXFRCTL0, 4095 ahd_inb(ahd, SXFRCTL0) & ~SPIOEN); 4096 end_session = TRUE; 4097 break; 4098 } 4099 4100 /* 4101 * Present the next byte on the bus. 4102 */ 4103 ahd_outb(ahd, SXFRCTL0, ahd_inb(ahd, SXFRCTL0) | SPIOEN); 4104 ahd_outb(ahd, SCSIDAT, ahd->msgout_buf[ahd->msgout_index++]); 4105 break; 4106 } 4107 case MSG_TYPE_TARGET_MSGOUT: 4108 { 4109 int lastbyte; 4110 int msgdone; 4111 4112 /* 4113 * By default, the message loop will continue. 4114 */ 4115 ahd_outb(ahd, RETURN_1, CONT_MSG_LOOP_TARG); 4116 4117 /* 4118 * The initiator signals that this is 4119 * the last byte by dropping ATN. 4120 */ 4121 lastbyte = (ahd_inb(ahd, SCSISIGI) & ATNI) == 0; 4122 4123 /* 4124 * Read the latched byte, but turn off SPIOEN first 4125 * so that we don't inadvertently cause a REQ for the 4126 * next byte. 4127 */ 4128 ahd_outb(ahd, SXFRCTL0, ahd_inb(ahd, SXFRCTL0) & ~SPIOEN); 4129 ahd->msgin_buf[ahd->msgin_index] = ahd_inb(ahd, SCSIDAT); 4130 msgdone = ahd_parse_msg(ahd, &devinfo); 4131 if (msgdone == MSGLOOP_TERMINATED) { 4132 /* 4133 * The message is *really* done in that it caused 4134 * us to go to bus free. The sequencer has already 4135 * been reset at this point, so pull the ejection 4136 * handle. 4137 */ 4138 return; 4139 } 4140 4141 ahd->msgin_index++; 4142 4143 /* 4144 * XXX Read spec about initiator dropping ATN too soon 4145 * and use msgdone to detect it. 4146 */ 4147 if (msgdone == MSGLOOP_MSGCOMPLETE) { 4148 ahd->msgin_index = 0; 4149 4150 /* 4151 * If this message illicited a response, transition 4152 * to the Message in phase and send it. 4153 */ 4154 if (ahd->msgout_len != 0) { 4155 ahd_outb(ahd, SCSISIGO, P_MESGIN | BSYO); 4156 ahd_outb(ahd, SXFRCTL0, 4157 ahd_inb(ahd, SXFRCTL0) | SPIOEN); 4158 ahd->msg_type = MSG_TYPE_TARGET_MSGIN; 4159 ahd->msgin_index = 0; 4160 break; 4161 } 4162 } 4163 4164 if (lastbyte) 4165 end_session = TRUE; 4166 else { 4167 /* Ask for the next byte. */ 4168 ahd_outb(ahd, SXFRCTL0, 4169 ahd_inb(ahd, SXFRCTL0) | SPIOEN); 4170 } 4171 4172 break; 4173 } 4174 default: 4175 panic("Unknown REQINIT message type"); 4176 } 4177 4178 if (end_session) { 4179 if ((ahd->msg_flags & MSG_FLAG_PACKETIZED) != 0) { 4180 printf("%s: Returning to Idle Loop\n", 4181 ahd_name(ahd)); 4182 ahd_clear_msg_state(ahd); 4183 4184 /* 4185 * Perform the equivalent of a clear_target_state. 4186 */ 4187 ahd_outb(ahd, LASTPHASE, P_BUSFREE); 4188 ahd_outb(ahd, SEQ_FLAGS, NOT_IDENTIFIED|NO_CDB_SENT); 4189 ahd_outb(ahd, SEQCTL0, FASTMODE|SEQRESET); 4190 } else { 4191 ahd_clear_msg_state(ahd); 4192 ahd_outb(ahd, RETURN_1, EXIT_MSG_LOOP); 4193 } 4194 } 4195 } 4196 4197 /* 4198 * See if we sent a particular extended message to the target. 4199 * If "full" is true, return true only if the target saw the full 4200 * message. If "full" is false, return true if the target saw at 4201 * least the first byte of the message. 4202 */ 4203 static int 4204 ahd_sent_msg(struct ahd_softc *ahd, ahd_msgtype type, u_int msgval, int full) 4205 { 4206 int found; 4207 u_int index; 4208 4209 found = FALSE; 4210 index = 0; 4211 4212 while (index < ahd->msgout_len) { 4213 if (ahd->msgout_buf[index] == MSG_EXTENDED) { 4214 u_int end_index; 4215 4216 end_index = index + 1 + ahd->msgout_buf[index + 1]; 4217 if (ahd->msgout_buf[index+2] == msgval 4218 && type == AHDMSG_EXT) { 4219 4220 if (full) { 4221 if (ahd->msgout_index > end_index) 4222 found = TRUE; 4223 } else if (ahd->msgout_index > index) 4224 found = TRUE; 4225 } 4226 index = end_index; 4227 } else if (ahd->msgout_buf[index] >= MSG_SIMPLE_TASK 4228 && ahd->msgout_buf[index] <= MSG_IGN_WIDE_RESIDUE) { 4229 4230 /* Skip tag type and tag id or residue param*/ 4231 index += 2; 4232 } else { 4233 /* Single byte message */ 4234 if (type == AHDMSG_1B 4235 && ahd->msgout_index > index 4236 && (ahd->msgout_buf[index] == msgval 4237 || ((ahd->msgout_buf[index] & MSG_IDENTIFYFLAG) != 0 4238 && msgval == MSG_IDENTIFYFLAG))) 4239 found = TRUE; 4240 index++; 4241 } 4242 4243 if (found) 4244 break; 4245 } 4246 return (found); 4247 } 4248 4249 /* 4250 * Wait for a complete incoming message, parse it, and respond accordingly. 4251 */ 4252 static int 4253 ahd_parse_msg(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 4254 { 4255 struct ahd_initiator_tinfo *tinfo; 4256 struct ahd_tmode_tstate *tstate; 4257 int reject; 4258 int done; 4259 int response; 4260 4261 done = MSGLOOP_IN_PROG; 4262 response = FALSE; 4263 reject = FALSE; 4264 tinfo = ahd_fetch_transinfo(ahd, devinfo->channel, devinfo->our_scsiid, 4265 devinfo->target, &tstate); 4266 4267 /* 4268 * Parse as much of the message as is available, 4269 * rejecting it if we don't support it. When 4270 * the entire message is available and has been 4271 * handled, return MSGLOOP_MSGCOMPLETE, indicating 4272 * that we have parsed an entire message. 4273 * 4274 * In the case of extended messages, we accept the length 4275 * byte outright and perform more checking once we know the 4276 * extended message type. 4277 */ 4278 switch (ahd->msgin_buf[0]) { 4279 case MSG_DISCONNECT: 4280 case MSG_SAVEDATAPOINTER: 4281 case MSG_CMDCOMPLETE: 4282 case MSG_RESTOREPOINTERS: 4283 case MSG_IGN_WIDE_RESIDUE: 4284 /* 4285 * End our message loop as these are messages 4286 * the sequencer handles on its own. 4287 */ 4288 done = MSGLOOP_TERMINATED; 4289 break; 4290 case MSG_MESSAGE_REJECT: 4291 response = ahd_handle_msg_reject(ahd, devinfo); 4292 /* FALLTHROUGH */ 4293 case MSG_NOOP: 4294 done = MSGLOOP_MSGCOMPLETE; 4295 break; 4296 case MSG_EXTENDED: 4297 { 4298 /* Wait for enough of the message to begin validation */ 4299 if (ahd->msgin_index < 2) 4300 break; 4301 switch (ahd->msgin_buf[2]) { 4302 case MSG_EXT_SDTR: 4303 { 4304 u_int period; 4305 u_int ppr_options; 4306 u_int offset; 4307 u_int saved_offset; 4308 4309 if (ahd->msgin_buf[1] != MSG_EXT_SDTR_LEN) { 4310 reject = TRUE; 4311 break; 4312 } 4313 4314 /* 4315 * Wait until we have both args before validating 4316 * and acting on this message. 4317 * 4318 * Add one to MSG_EXT_SDTR_LEN to account for 4319 * the extended message preamble. 4320 */ 4321 if (ahd->msgin_index < (MSG_EXT_SDTR_LEN + 1)) 4322 break; 4323 4324 period = ahd->msgin_buf[3]; 4325 ppr_options = 0; 4326 saved_offset = offset = ahd->msgin_buf[4]; 4327 ahd_devlimited_syncrate(ahd, tinfo, &period, 4328 &ppr_options, devinfo->role); 4329 ahd_validate_offset(ahd, tinfo, period, &offset, 4330 tinfo->curr.width, devinfo->role); 4331 if (bootverbose) { 4332 printf("(%s:%c:%d:%d): Received " 4333 "SDTR period %x, offset %x\n\t" 4334 "Filtered to period %x, offset %x\n", 4335 ahd_name(ahd), devinfo->channel, 4336 devinfo->target, devinfo->lun, 4337 ahd->msgin_buf[3], saved_offset, 4338 period, offset); 4339 } 4340 ahd_set_syncrate(ahd, devinfo, period, 4341 offset, ppr_options, 4342 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4343 /*paused*/TRUE); 4344 4345 /* 4346 * See if we initiated Sync Negotiation 4347 * and didn't have to fall down to async 4348 * transfers. 4349 */ 4350 if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_SDTR, TRUE)) { 4351 /* We started it */ 4352 if (saved_offset != offset) { 4353 /* Went too low - force async */ 4354 reject = TRUE; 4355 } 4356 } else { 4357 /* 4358 * Send our own SDTR in reply 4359 */ 4360 if (bootverbose 4361 && devinfo->role == ROLE_INITIATOR) { 4362 printf("(%s:%c:%d:%d): Target " 4363 "Initiated SDTR\n", 4364 ahd_name(ahd), devinfo->channel, 4365 devinfo->target, devinfo->lun); 4366 } 4367 ahd->msgout_index = 0; 4368 ahd->msgout_len = 0; 4369 ahd_construct_sdtr(ahd, devinfo, 4370 period, offset); 4371 ahd->msgout_index = 0; 4372 response = TRUE; 4373 } 4374 done = MSGLOOP_MSGCOMPLETE; 4375 break; 4376 } 4377 case MSG_EXT_WDTR: 4378 { 4379 u_int bus_width; 4380 u_int saved_width; 4381 u_int sending_reply; 4382 4383 sending_reply = FALSE; 4384 if (ahd->msgin_buf[1] != MSG_EXT_WDTR_LEN) { 4385 reject = TRUE; 4386 break; 4387 } 4388 4389 /* 4390 * Wait until we have our arg before validating 4391 * and acting on this message. 4392 * 4393 * Add one to MSG_EXT_WDTR_LEN to account for 4394 * the extended message preamble. 4395 */ 4396 if (ahd->msgin_index < (MSG_EXT_WDTR_LEN + 1)) 4397 break; 4398 4399 bus_width = ahd->msgin_buf[3]; 4400 saved_width = bus_width; 4401 ahd_validate_width(ahd, tinfo, &bus_width, 4402 devinfo->role); 4403 if (bootverbose) { 4404 printf("(%s:%c:%d:%d): Received WDTR " 4405 "%x filtered to %x\n", 4406 ahd_name(ahd), devinfo->channel, 4407 devinfo->target, devinfo->lun, 4408 saved_width, bus_width); 4409 } 4410 4411 if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_WDTR, TRUE)) { 4412 /* 4413 * Don't send a WDTR back to the 4414 * target, since we asked first. 4415 * If the width went higher than our 4416 * request, reject it. 4417 */ 4418 if (saved_width > bus_width) { 4419 reject = TRUE; 4420 printf("(%s:%c:%d:%d): requested %dBit " 4421 "transfers. Rejecting...\n", 4422 ahd_name(ahd), devinfo->channel, 4423 devinfo->target, devinfo->lun, 4424 8 * (0x01 << bus_width)); 4425 bus_width = 0; 4426 } 4427 } else { 4428 /* 4429 * Send our own WDTR in reply 4430 */ 4431 if (bootverbose 4432 && devinfo->role == ROLE_INITIATOR) { 4433 printf("(%s:%c:%d:%d): Target " 4434 "Initiated WDTR\n", 4435 ahd_name(ahd), devinfo->channel, 4436 devinfo->target, devinfo->lun); 4437 } 4438 ahd->msgout_index = 0; 4439 ahd->msgout_len = 0; 4440 ahd_construct_wdtr(ahd, devinfo, bus_width); 4441 ahd->msgout_index = 0; 4442 response = TRUE; 4443 sending_reply = TRUE; 4444 } 4445 /* 4446 * After a wide message, we are async, but 4447 * some devices don't seem to honor this portion 4448 * of the spec. Force a renegotiation of the 4449 * sync component of our transfer agreement even 4450 * if our goal is async. By updating our width 4451 * after forcing the negotiation, we avoid 4452 * renegotiating for width. 4453 */ 4454 ahd_update_neg_request(ahd, devinfo, tstate, 4455 tinfo, AHD_NEG_ALWAYS); 4456 ahd_set_width(ahd, devinfo, bus_width, 4457 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4458 /*paused*/TRUE); 4459 if (sending_reply == FALSE && reject == FALSE) { 4460 4461 /* 4462 * We will always have an SDTR to send. 4463 */ 4464 ahd->msgout_index = 0; 4465 ahd->msgout_len = 0; 4466 ahd_build_transfer_msg(ahd, devinfo); 4467 ahd->msgout_index = 0; 4468 response = TRUE; 4469 } 4470 done = MSGLOOP_MSGCOMPLETE; 4471 break; 4472 } 4473 case MSG_EXT_PPR: 4474 { 4475 u_int period; 4476 u_int offset; 4477 u_int bus_width; 4478 u_int ppr_options; 4479 u_int saved_width; 4480 u_int saved_offset; 4481 u_int saved_ppr_options; 4482 4483 if (ahd->msgin_buf[1] != MSG_EXT_PPR_LEN) { 4484 reject = TRUE; 4485 break; 4486 } 4487 4488 /* 4489 * Wait until we have all args before validating 4490 * and acting on this message. 4491 * 4492 * Add one to MSG_EXT_PPR_LEN to account for 4493 * the extended message preamble. 4494 */ 4495 if (ahd->msgin_index < (MSG_EXT_PPR_LEN + 1)) 4496 break; 4497 4498 period = ahd->msgin_buf[3]; 4499 offset = ahd->msgin_buf[5]; 4500 bus_width = ahd->msgin_buf[6]; 4501 saved_width = bus_width; 4502 ppr_options = ahd->msgin_buf[7]; 4503 /* 4504 * According to the spec, a DT only 4505 * period factor with no DT option 4506 * set implies async. 4507 */ 4508 if ((ppr_options & MSG_EXT_PPR_DT_REQ) == 0 4509 && period <= 9) 4510 offset = 0; 4511 saved_ppr_options = ppr_options; 4512 saved_offset = offset; 4513 4514 /* 4515 * Transfer options are only available if we 4516 * are negotiating wide. 4517 */ 4518 if (bus_width == 0) 4519 ppr_options &= MSG_EXT_PPR_QAS_REQ; 4520 4521 ahd_validate_width(ahd, tinfo, &bus_width, 4522 devinfo->role); 4523 ahd_devlimited_syncrate(ahd, tinfo, &period, 4524 &ppr_options, devinfo->role); 4525 ahd_validate_offset(ahd, tinfo, period, &offset, 4526 bus_width, devinfo->role); 4527 4528 if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_PPR, TRUE)) { 4529 /* 4530 * If we are unable to do any of the 4531 * requested options (we went too low), 4532 * then we'll have to reject the message. 4533 */ 4534 if (saved_width > bus_width 4535 || saved_offset != offset 4536 || saved_ppr_options != ppr_options) { 4537 reject = TRUE; 4538 period = 0; 4539 offset = 0; 4540 bus_width = 0; 4541 ppr_options = 0; 4542 } 4543 } else { 4544 if (devinfo->role != ROLE_TARGET) 4545 printf("(%s:%c:%d:%d): Target " 4546 "Initiated PPR\n", 4547 ahd_name(ahd), devinfo->channel, 4548 devinfo->target, devinfo->lun); 4549 else 4550 printf("(%s:%c:%d:%d): Initiator " 4551 "Initiated PPR\n", 4552 ahd_name(ahd), devinfo->channel, 4553 devinfo->target, devinfo->lun); 4554 ahd->msgout_index = 0; 4555 ahd->msgout_len = 0; 4556 ahd_construct_ppr(ahd, devinfo, period, offset, 4557 bus_width, ppr_options); 4558 ahd->msgout_index = 0; 4559 response = TRUE; 4560 } 4561 if (bootverbose) { 4562 printf("(%s:%c:%d:%d): Received PPR width %x, " 4563 "period %x, offset %x,options %x\n" 4564 "\tFiltered to width %x, period %x, " 4565 "offset %x, options %x\n", 4566 ahd_name(ahd), devinfo->channel, 4567 devinfo->target, devinfo->lun, 4568 saved_width, ahd->msgin_buf[3], 4569 saved_offset, saved_ppr_options, 4570 bus_width, period, offset, ppr_options); 4571 } 4572 ahd_set_width(ahd, devinfo, bus_width, 4573 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4574 /*paused*/TRUE); 4575 ahd_set_syncrate(ahd, devinfo, period, 4576 offset, ppr_options, 4577 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4578 /*paused*/TRUE); 4579 4580 done = MSGLOOP_MSGCOMPLETE; 4581 break; 4582 } 4583 default: 4584 /* Unknown extended message. Reject it. */ 4585 reject = TRUE; 4586 break; 4587 } 4588 break; 4589 } 4590 #ifdef AHD_TARGET_MODE 4591 case MSG_BUS_DEV_RESET: 4592 ahd_handle_devreset(ahd, devinfo, CAM_LUN_WILDCARD, 4593 CAM_BDR_SENT, 4594 "Bus Device Reset Received", 4595 /*verbose_level*/0); 4596 ahd_restart(ahd); 4597 done = MSGLOOP_TERMINATED; 4598 break; 4599 case MSG_ABORT_TAG: 4600 case MSG_ABORT: 4601 case MSG_CLEAR_QUEUE: 4602 { 4603 int tag; 4604 4605 /* Target mode messages */ 4606 if (devinfo->role != ROLE_TARGET) { 4607 reject = TRUE; 4608 break; 4609 } 4610 tag = SCB_LIST_NULL; 4611 if (ahd->msgin_buf[0] == MSG_ABORT_TAG) 4612 tag = ahd_inb(ahd, INITIATOR_TAG); 4613 ahd_abort_scbs(ahd, devinfo->target, devinfo->channel, 4614 devinfo->lun, tag, ROLE_TARGET, 4615 CAM_REQ_ABORTED); 4616 4617 tstate = ahd->enabled_targets[devinfo->our_scsiid]; 4618 if (tstate != NULL) { 4619 struct ahd_tmode_lstate* lstate; 4620 4621 lstate = tstate->enabled_luns[devinfo->lun]; 4622 if (lstate != NULL) { 4623 ahd_queue_lstate_event(ahd, lstate, 4624 devinfo->our_scsiid, 4625 ahd->msgin_buf[0], 4626 /*arg*/tag); 4627 ahd_send_lstate_events(ahd, lstate); 4628 } 4629 } 4630 ahd_restart(ahd); 4631 done = MSGLOOP_TERMINATED; 4632 break; 4633 } 4634 #endif 4635 case MSG_QAS_REQUEST: 4636 #ifdef AHD_DEBUG 4637 if ((ahd_debug & AHD_SHOW_MESSAGES) != 0) 4638 printf("%s: QAS request. SCSISIGI == 0x%x\n", 4639 ahd_name(ahd), ahd_inb(ahd, SCSISIGI)); 4640 #endif 4641 ahd->msg_flags |= MSG_FLAG_EXPECT_QASREJ_BUSFREE; 4642 /* FALLTHROUGH */ 4643 case MSG_TERM_IO_PROC: 4644 default: 4645 reject = TRUE; 4646 break; 4647 } 4648 4649 if (reject) { 4650 /* 4651 * Setup to reject the message. 4652 */ 4653 ahd->msgout_index = 0; 4654 ahd->msgout_len = 1; 4655 ahd->msgout_buf[0] = MSG_MESSAGE_REJECT; 4656 done = MSGLOOP_MSGCOMPLETE; 4657 response = TRUE; 4658 } 4659 4660 if (done != MSGLOOP_IN_PROG && !response) 4661 /* Clear the outgoing message buffer */ 4662 ahd->msgout_len = 0; 4663 4664 return (done); 4665 } 4666 4667 /* 4668 * Process a message reject message. 4669 */ 4670 static int 4671 ahd_handle_msg_reject(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 4672 { 4673 /* 4674 * What we care about here is if we had an 4675 * outstanding SDTR or WDTR message for this 4676 * target. If we did, this is a signal that 4677 * the target is refusing negotiation. 4678 */ 4679 struct scb *scb; 4680 struct ahd_initiator_tinfo *tinfo; 4681 struct ahd_tmode_tstate *tstate; 4682 u_int scb_index; 4683 u_int last_msg; 4684 int response = 0; 4685 4686 scb_index = ahd_get_scbptr(ahd); 4687 scb = ahd_lookup_scb(ahd, scb_index); 4688 tinfo = ahd_fetch_transinfo(ahd, devinfo->channel, 4689 devinfo->our_scsiid, 4690 devinfo->target, &tstate); 4691 /* Might be necessary */ 4692 last_msg = ahd_inb(ahd, LAST_MSG); 4693 4694 if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_PPR, /*full*/FALSE)) { 4695 if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_PPR, /*full*/TRUE) 4696 && tinfo->goal.period <= AHD_SYNCRATE_PACED) { 4697 /* 4698 * Target may not like our SPI-4 PPR Options. 4699 * Attempt to negotiate 80MHz which will turn 4700 * off these options. 4701 */ 4702 if (bootverbose) { 4703 printf("(%s:%c:%d:%d): PPR Rejected. " 4704 "Trying simple U160 PPR\n", 4705 ahd_name(ahd), devinfo->channel, 4706 devinfo->target, devinfo->lun); 4707 } 4708 tinfo->goal.period = AHD_SYNCRATE_DT; 4709 tinfo->goal.ppr_options &= MSG_EXT_PPR_IU_REQ 4710 | MSG_EXT_PPR_QAS_REQ 4711 | MSG_EXT_PPR_DT_REQ; 4712 } else { 4713 /* 4714 * Target does not support the PPR message. 4715 * Attempt to negotiate SPI-2 style. 4716 */ 4717 if (bootverbose) { 4718 printf("(%s:%c:%d:%d): PPR Rejected. " 4719 "Trying WDTR/SDTR\n", 4720 ahd_name(ahd), devinfo->channel, 4721 devinfo->target, devinfo->lun); 4722 } 4723 tinfo->goal.ppr_options = 0; 4724 tinfo->curr.transport_version = 2; 4725 tinfo->goal.transport_version = 2; 4726 } 4727 ahd->msgout_index = 0; 4728 ahd->msgout_len = 0; 4729 ahd_build_transfer_msg(ahd, devinfo); 4730 ahd->msgout_index = 0; 4731 response = 1; 4732 } else if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_WDTR, /*full*/FALSE)) { 4733 4734 /* note 8bit xfers */ 4735 printf("(%s:%c:%d:%d): refuses WIDE negotiation. Using " 4736 "8bit transfers\n", ahd_name(ahd), 4737 devinfo->channel, devinfo->target, devinfo->lun); 4738 ahd_set_width(ahd, devinfo, MSG_EXT_WDTR_BUS_8_BIT, 4739 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4740 /*paused*/TRUE); 4741 /* 4742 * No need to clear the sync rate. If the target 4743 * did not accept the command, our syncrate is 4744 * unaffected. If the target started the negotiation, 4745 * but rejected our response, we already cleared the 4746 * sync rate before sending our WDTR. 4747 */ 4748 if (tinfo->goal.offset != tinfo->curr.offset) { 4749 4750 /* Start the sync negotiation */ 4751 ahd->msgout_index = 0; 4752 ahd->msgout_len = 0; 4753 ahd_build_transfer_msg(ahd, devinfo); 4754 ahd->msgout_index = 0; 4755 response = 1; 4756 } 4757 } else if (ahd_sent_msg(ahd, AHDMSG_EXT, MSG_EXT_SDTR, /*full*/FALSE)) { 4758 /* note asynch xfers and clear flag */ 4759 ahd_set_syncrate(ahd, devinfo, /*period*/0, 4760 /*offset*/0, /*ppr_options*/0, 4761 AHD_TRANS_ACTIVE|AHD_TRANS_GOAL, 4762 /*paused*/TRUE); 4763 printf("(%s:%c:%d:%d): refuses synchronous negotiation. " 4764 "Using asynchronous transfers\n", 4765 ahd_name(ahd), devinfo->channel, 4766 devinfo->target, devinfo->lun); 4767 } else if ((scb->hscb->control & MSG_SIMPLE_TASK) != 0) { 4768 int tag_type; 4769 int mask; 4770 4771 tag_type = (scb->hscb->control & MSG_SIMPLE_TASK); 4772 4773 if (tag_type == MSG_SIMPLE_TASK) { 4774 printf("(%s:%c:%d:%d): refuses tagged commands. " 4775 "Performing non-tagged I/O\n", ahd_name(ahd), 4776 devinfo->channel, devinfo->target, devinfo->lun); 4777 ahd_set_tags(ahd, devinfo, AHD_QUEUE_NONE); 4778 mask = ~0x23; 4779 } else { 4780 printf("(%s:%c:%d:%d): refuses %s tagged commands. " 4781 "Performing simple queue tagged I/O only\n", 4782 ahd_name(ahd), devinfo->channel, devinfo->target, 4783 devinfo->lun, tag_type == MSG_ORDERED_TASK 4784 ? "ordered" : "head of queue"); 4785 ahd_set_tags(ahd, devinfo, AHD_QUEUE_BASIC); 4786 mask = ~0x03; 4787 } 4788 4789 /* 4790 * Resend the identify for this CCB as the target 4791 * may believe that the selection is invalid otherwise. 4792 */ 4793 ahd_outb(ahd, SCB_CONTROL, 4794 ahd_inb_scbram(ahd, SCB_CONTROL) & mask); 4795 scb->hscb->control &= mask; 4796 aic_set_transaction_tag(scb, /*enabled*/FALSE, 4797 /*type*/MSG_SIMPLE_TASK); 4798 ahd_outb(ahd, MSG_OUT, MSG_IDENTIFYFLAG); 4799 ahd_assert_atn(ahd); 4800 ahd_busy_tcl(ahd, BUILD_TCL(scb->hscb->scsiid, devinfo->lun), 4801 SCB_GET_TAG(scb)); 4802 4803 /* 4804 * Requeue all tagged commands for this target 4805 * currently in our posession so they can be 4806 * converted to untagged commands. 4807 */ 4808 ahd_search_qinfifo(ahd, SCB_GET_TARGET(ahd, scb), 4809 SCB_GET_CHANNEL(ahd, scb), 4810 SCB_GET_LUN(scb), /*tag*/SCB_LIST_NULL, 4811 ROLE_INITIATOR, CAM_REQUEUE_REQ, 4812 SEARCH_COMPLETE); 4813 } else if (ahd_sent_msg(ahd, AHDMSG_1B, MSG_IDENTIFYFLAG, TRUE)) { 4814 /* 4815 * Most likely the device believes that we had 4816 * previously negotiated packetized. 4817 */ 4818 ahd->msg_flags |= MSG_FLAG_EXPECT_PPR_BUSFREE 4819 | MSG_FLAG_IU_REQ_CHANGED; 4820 4821 ahd_force_renegotiation(ahd, devinfo); 4822 ahd->msgout_index = 0; 4823 ahd->msgout_len = 0; 4824 ahd_build_transfer_msg(ahd, devinfo); 4825 ahd->msgout_index = 0; 4826 response = 1; 4827 } else { 4828 /* 4829 * Otherwise, we ignore it. 4830 */ 4831 printf("%s:%c:%d: Message reject for %x -- ignored\n", 4832 ahd_name(ahd), devinfo->channel, devinfo->target, 4833 last_msg); 4834 } 4835 return (response); 4836 } 4837 4838 /* 4839 * Process an ingnore wide residue message. 4840 */ 4841 static void 4842 ahd_handle_ign_wide_residue(struct ahd_softc *ahd, struct ahd_devinfo *devinfo) 4843 { 4844 u_int scb_index; 4845 struct scb *scb; 4846 4847 scb_index = ahd_get_scbptr(ahd); 4848 scb = ahd_lookup_scb(ahd, scb_index); 4849 /* 4850 * XXX Actually check data direction in the sequencer? 4851 * Perhaps add datadir to some spare bits in the hscb? 4852 */ 4853 if ((ahd_inb(ahd, SEQ_FLAGS) & DPHASE) == 0 4854 || aic_get_transfer_dir(scb) != CAM_DIR_IN) { 4855 /* 4856 * Ignore the message if we haven't 4857 * seen an appropriate data phase yet. 4858 */ 4859 } else { 4860 /* 4861 * If the residual occurred on the last 4862 * transfer and the transfer request was 4863 * expected to end on an odd count, do 4864 * nothing. Otherwise, subtract a byte 4865 * and update the residual count accordingly. 4866 */ 4867 uint32_t sgptr; 4868 4869 sgptr = ahd_inb_scbram(ahd, SCB_RESIDUAL_SGPTR); 4870 if ((sgptr & SG_LIST_NULL) != 0 4871 && (ahd_inb_scbram(ahd, SCB_TASK_ATTRIBUTE) 4872 & SCB_XFERLEN_ODD) != 0) { 4873 /* 4874 * If the residual occurred on the last 4875 * transfer and the transfer request was 4876 * expected to end on an odd count, do 4877 * nothing. 4878 */ 4879 } else { 4880 uint32_t data_cnt; 4881 uint64_t data_addr; 4882 uint32_t sglen; 4883 4884 /* Pull in the rest of the sgptr */ 4885 sgptr = ahd_inl_scbram(ahd, SCB_RESIDUAL_SGPTR); 4886 data_cnt = ahd_inl_scbram(ahd, SCB_RESIDUAL_DATACNT); 4887 if ((sgptr & SG_LIST_NULL) != 0) { 4888 /* 4889 * The residual data count is not updated 4890 * for the command run to completion case. 4891 * Explicitly zero the count. 4892 */ 4893 data_cnt &= ~AHD_SG_LEN_MASK; 4894 } 4895 data_addr = ahd_inq(ahd, SHADDR); 4896 data_cnt += 1; 4897 data_addr -= 1; 4898 sgptr &= SG_PTR_MASK; 4899 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) { 4900 struct ahd_dma64_seg *sg; 4901 4902 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 4903 4904 /* 4905 * The residual sg ptr points to the next S/G 4906 * to load so we must go back one. 4907 */ 4908 sg--; 4909 sglen = aic_le32toh(sg->len) & AHD_SG_LEN_MASK; 4910 if (sg != scb->sg_list 4911 && sglen < (data_cnt & AHD_SG_LEN_MASK)) { 4912 4913 sg--; 4914 sglen = aic_le32toh(sg->len); 4915 /* 4916 * Preserve High Address and SG_LIST 4917 * bits while setting the count to 1. 4918 */ 4919 data_cnt = 1|(sglen&(~AHD_SG_LEN_MASK)); 4920 data_addr = aic_le64toh(sg->addr) 4921 + (sglen & AHD_SG_LEN_MASK) 4922 - 1; 4923 4924 /* 4925 * Increment sg so it points to the 4926 * "next" sg. 4927 */ 4928 sg++; 4929 sgptr = ahd_sg_virt_to_bus(ahd, scb, 4930 sg); 4931 } 4932 } else { 4933 struct ahd_dma_seg *sg; 4934 4935 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 4936 4937 /* 4938 * The residual sg ptr points to the next S/G 4939 * to load so we must go back one. 4940 */ 4941 sg--; 4942 sglen = aic_le32toh(sg->len) & AHD_SG_LEN_MASK; 4943 if (sg != scb->sg_list 4944 && sglen < (data_cnt & AHD_SG_LEN_MASK)) { 4945 4946 sg--; 4947 sglen = aic_le32toh(sg->len); 4948 /* 4949 * Preserve High Address and SG_LIST 4950 * bits while setting the count to 1. 4951 */ 4952 data_cnt = 1|(sglen&(~AHD_SG_LEN_MASK)); 4953 data_addr = aic_le32toh(sg->addr) 4954 + (sglen & AHD_SG_LEN_MASK) 4955 - 1; 4956 4957 /* 4958 * Increment sg so it points to the 4959 * "next" sg. 4960 */ 4961 sg++; 4962 sgptr = ahd_sg_virt_to_bus(ahd, scb, 4963 sg); 4964 } 4965 } 4966 /* 4967 * Toggle the "oddness" of the transfer length 4968 * to handle this mid-transfer ignore wide 4969 * residue. This ensures that the oddness is 4970 * correct for subsequent data transfers. 4971 */ 4972 ahd_outb(ahd, SCB_TASK_ATTRIBUTE, 4973 ahd_inb_scbram(ahd, SCB_TASK_ATTRIBUTE) 4974 ^ SCB_XFERLEN_ODD); 4975 4976 ahd_outl(ahd, SCB_RESIDUAL_SGPTR, sgptr); 4977 ahd_outl(ahd, SCB_RESIDUAL_DATACNT, data_cnt); 4978 /* 4979 * The FIFO's pointers will be updated if/when the 4980 * sequencer re-enters a data phase. 4981 */ 4982 } 4983 } 4984 } 4985 4986 4987 /* 4988 * Reinitialize the data pointers for the active transfer 4989 * based on its current residual. 4990 */ 4991 static void 4992 ahd_reinitialize_dataptrs(struct ahd_softc *ahd) 4993 { 4994 struct scb *scb; 4995 ahd_mode_state saved_modes; 4996 u_int scb_index; 4997 u_int wait; 4998 uint32_t sgptr; 4999 uint32_t resid; 5000 uint64_t dataptr; 5001 5002 AHD_ASSERT_MODES(ahd, AHD_MODE_DFF0_MSK|AHD_MODE_DFF1_MSK, 5003 AHD_MODE_DFF0_MSK|AHD_MODE_DFF1_MSK); 5004 5005 scb_index = ahd_get_scbptr(ahd); 5006 scb = ahd_lookup_scb(ahd, scb_index); 5007 5008 /* 5009 * Release and reacquire the FIFO so we 5010 * have a clean slate. 5011 */ 5012 ahd_outb(ahd, DFFSXFRCTL, CLRCHN); 5013 wait = 1000; 5014 while (--wait && !(ahd_inb(ahd, MDFFSTAT) & FIFOFREE)) 5015 aic_delay(100); 5016 if (wait == 0) { 5017 ahd_print_path(ahd, scb); 5018 printf("ahd_reinitialize_dataptrs: Forcing FIFO free.\n"); 5019 ahd_outb(ahd, DFFSXFRCTL, RSTCHN|CLRSHCNT); 5020 } 5021 saved_modes = ahd_save_modes(ahd); 5022 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 5023 ahd_outb(ahd, DFFSTAT, 5024 ahd_inb(ahd, DFFSTAT) 5025 | (saved_modes == 0x11 ? CURRFIFO_1 : CURRFIFO_0)); 5026 5027 /* 5028 * Determine initial values for data_addr and data_cnt 5029 * for resuming the data phase. 5030 */ 5031 sgptr = ahd_inl_scbram(ahd, SCB_RESIDUAL_SGPTR); 5032 sgptr &= SG_PTR_MASK; 5033 5034 resid = (ahd_inb_scbram(ahd, SCB_RESIDUAL_DATACNT + 2) << 16) 5035 | (ahd_inb_scbram(ahd, SCB_RESIDUAL_DATACNT + 1) << 8) 5036 | ahd_inb_scbram(ahd, SCB_RESIDUAL_DATACNT); 5037 5038 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) { 5039 struct ahd_dma64_seg *sg; 5040 5041 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 5042 5043 /* The residual sg_ptr always points to the next sg */ 5044 sg--; 5045 5046 dataptr = aic_le64toh(sg->addr) 5047 + (aic_le32toh(sg->len) & AHD_SG_LEN_MASK) 5048 - resid; 5049 ahd_outl(ahd, HADDR + 4, dataptr >> 32); 5050 } else { 5051 struct ahd_dma_seg *sg; 5052 5053 sg = ahd_sg_bus_to_virt(ahd, scb, sgptr); 5054 5055 /* The residual sg_ptr always points to the next sg */ 5056 sg--; 5057 5058 dataptr = aic_le32toh(sg->addr) 5059 + (aic_le32toh(sg->len) & AHD_SG_LEN_MASK) 5060 - resid; 5061 ahd_outb(ahd, HADDR + 4, 5062 (aic_le32toh(sg->len) & ~AHD_SG_LEN_MASK) >> 24); 5063 } 5064 ahd_outl(ahd, HADDR, dataptr); 5065 ahd_outb(ahd, HCNT + 2, resid >> 16); 5066 ahd_outb(ahd, HCNT + 1, resid >> 8); 5067 ahd_outb(ahd, HCNT, resid); 5068 } 5069 5070 /* 5071 * Handle the effects of issuing a bus device reset message. 5072 */ 5073 static void 5074 ahd_handle_devreset(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 5075 u_int lun, cam_status status, char *message, 5076 int verbose_level) 5077 { 5078 #ifdef AHD_TARGET_MODE 5079 struct ahd_tmode_tstate* tstate; 5080 #endif 5081 int found; 5082 5083 found = ahd_abort_scbs(ahd, devinfo->target, devinfo->channel, 5084 lun, SCB_LIST_NULL, devinfo->role, 5085 status); 5086 5087 #ifdef AHD_TARGET_MODE 5088 /* 5089 * Send an immediate notify ccb to all target mord peripheral 5090 * drivers affected by this action. 5091 */ 5092 tstate = ahd->enabled_targets[devinfo->our_scsiid]; 5093 if (tstate != NULL) { 5094 u_int cur_lun; 5095 u_int max_lun; 5096 5097 if (lun != CAM_LUN_WILDCARD) { 5098 cur_lun = 0; 5099 max_lun = AHD_NUM_LUNS - 1; 5100 } else { 5101 cur_lun = lun; 5102 max_lun = lun; 5103 } 5104 for (cur_lun <= max_lun; cur_lun++) { 5105 struct ahd_tmode_lstate* lstate; 5106 5107 lstate = tstate->enabled_luns[cur_lun]; 5108 if (lstate == NULL) 5109 continue; 5110 5111 ahd_queue_lstate_event(ahd, lstate, devinfo->our_scsiid, 5112 MSG_BUS_DEV_RESET, /*arg*/0); 5113 ahd_send_lstate_events(ahd, lstate); 5114 } 5115 } 5116 #endif 5117 5118 /* 5119 * Go back to async/narrow transfers and renegotiate. 5120 */ 5121 ahd_set_width(ahd, devinfo, MSG_EXT_WDTR_BUS_8_BIT, 5122 AHD_TRANS_CUR, /*paused*/TRUE); 5123 ahd_set_syncrate(ahd, devinfo, /*period*/0, /*offset*/0, 5124 /*ppr_options*/0, AHD_TRANS_CUR, 5125 /*paused*/TRUE); 5126 5127 if (status != CAM_SEL_TIMEOUT) 5128 ahd_send_async(ahd, devinfo->channel, devinfo->target, 5129 lun, AC_SENT_BDR, NULL); 5130 5131 if (message != NULL 5132 && (verbose_level <= bootverbose)) 5133 printf("%s: %s on %c:%d. %d SCBs aborted\n", ahd_name(ahd), 5134 message, devinfo->channel, devinfo->target, found); 5135 } 5136 5137 #ifdef AHD_TARGET_MODE 5138 static void 5139 ahd_setup_target_msgin(struct ahd_softc *ahd, struct ahd_devinfo *devinfo, 5140 struct scb *scb) 5141 { 5142 5143 /* 5144 * To facilitate adding multiple messages together, 5145 * each routine should increment the index and len 5146 * variables instead of setting them explicitly. 5147 */ 5148 ahd->msgout_index = 0; 5149 ahd->msgout_len = 0; 5150 5151 if (scb != NULL && (scb->flags & SCB_AUTO_NEGOTIATE) != 0) 5152 ahd_build_transfer_msg(ahd, devinfo); 5153 else 5154 panic("ahd_intr: AWAITING target message with no message"); 5155 5156 ahd->msgout_index = 0; 5157 ahd->msg_type = MSG_TYPE_TARGET_MSGIN; 5158 } 5159 #endif 5160 /**************************** Initialization **********************************/ 5161 static u_int 5162 ahd_sglist_size(struct ahd_softc *ahd) 5163 { 5164 bus_size_t list_size; 5165 5166 list_size = sizeof(struct ahd_dma_seg) * AHD_NSEG; 5167 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) 5168 list_size = sizeof(struct ahd_dma64_seg) * AHD_NSEG; 5169 return (list_size); 5170 } 5171 5172 /* 5173 * Calculate the optimum S/G List allocation size. S/G elements used 5174 * for a given transaction must be physically contiguous. Assume the 5175 * OS will allocate full pages to us, so it doesn't make sense to request 5176 * less than a page. 5177 */ 5178 static u_int 5179 ahd_sglist_allocsize(struct ahd_softc *ahd) 5180 { 5181 bus_size_t sg_list_increment; 5182 bus_size_t sg_list_size; 5183 bus_size_t max_list_size; 5184 bus_size_t best_list_size; 5185 5186 /* Start out with the minimum required for AHD_NSEG. */ 5187 sg_list_increment = ahd_sglist_size(ahd); 5188 sg_list_size = sg_list_increment; 5189 5190 /* Get us as close as possible to a page in size. */ 5191 while ((sg_list_size + sg_list_increment) <= PAGE_SIZE) 5192 sg_list_size += sg_list_increment; 5193 5194 /* 5195 * Try to reduce the amount of wastage by allocating 5196 * multiple pages. 5197 */ 5198 best_list_size = sg_list_size; 5199 max_list_size = roundup(sg_list_increment, PAGE_SIZE); 5200 if (max_list_size < 4 * PAGE_SIZE) 5201 max_list_size = 4 * PAGE_SIZE; 5202 if (max_list_size > (AHD_SCB_MAX_ALLOC * sg_list_increment)) 5203 max_list_size = (AHD_SCB_MAX_ALLOC * sg_list_increment); 5204 while ((sg_list_size + sg_list_increment) <= max_list_size 5205 && (sg_list_size % PAGE_SIZE) != 0) { 5206 bus_size_t new_mod; 5207 bus_size_t best_mod; 5208 5209 sg_list_size += sg_list_increment; 5210 new_mod = sg_list_size % PAGE_SIZE; 5211 best_mod = best_list_size % PAGE_SIZE; 5212 if (new_mod > best_mod || new_mod == 0) { 5213 best_list_size = sg_list_size; 5214 } 5215 } 5216 return (best_list_size); 5217 } 5218 5219 /* 5220 * Allocate a controller structure for a new device 5221 * and perform initial initializion. 5222 */ 5223 struct ahd_softc * 5224 ahd_alloc(void *platform_arg, char *name) 5225 { 5226 struct ahd_softc *ahd; 5227 5228 #ifndef __FreeBSD__ 5229 ahd = malloc(sizeof(*ahd), M_DEVBUF, M_NOWAIT); 5230 if (!ahd) { 5231 printf("aic7xxx: cannot malloc softc!\n"); 5232 free(name, M_DEVBUF); 5233 return NULL; 5234 } 5235 #else 5236 ahd = device_get_softc((device_t)platform_arg); 5237 #endif 5238 memset(ahd, 0, sizeof(*ahd)); 5239 ahd->seep_config = malloc(sizeof(*ahd->seep_config), 5240 M_DEVBUF, M_NOWAIT); 5241 if (ahd->seep_config == NULL) { 5242 #ifndef __FreeBSD__ 5243 free(ahd, M_DEVBUF); 5244 #endif 5245 free(name, M_DEVBUF); 5246 return (NULL); 5247 } 5248 LIST_INIT(&ahd->pending_scbs); 5249 LIST_INIT(&ahd->timedout_scbs); 5250 /* We don't know our unit number until the OSM sets it */ 5251 ahd->name = name; 5252 ahd->unit = -1; 5253 ahd->description = NULL; 5254 ahd->bus_description = NULL; 5255 ahd->channel = 'A'; 5256 ahd->chip = AHD_NONE; 5257 ahd->features = AHD_FENONE; 5258 ahd->bugs = AHD_BUGNONE; 5259 ahd->flags = AHD_SPCHK_ENB_A|AHD_RESET_BUS_A|AHD_TERM_ENB_A 5260 | AHD_EXTENDED_TRANS_A|AHD_STPWLEVEL_A; 5261 aic_timer_init(&ahd->reset_timer); 5262 aic_timer_init(&ahd->stat_timer); 5263 ahd->int_coalescing_timer = AHD_INT_COALESCING_TIMER_DEFAULT; 5264 ahd->int_coalescing_maxcmds = AHD_INT_COALESCING_MAXCMDS_DEFAULT; 5265 ahd->int_coalescing_mincmds = AHD_INT_COALESCING_MINCMDS_DEFAULT; 5266 ahd->int_coalescing_threshold = AHD_INT_COALESCING_THRESHOLD_DEFAULT; 5267 ahd->int_coalescing_stop_threshold = 5268 AHD_INT_COALESCING_STOP_THRESHOLD_DEFAULT; 5269 5270 if (ahd_platform_alloc(ahd, platform_arg) != 0) { 5271 ahd_free(ahd); 5272 ahd = NULL; 5273 } 5274 #ifdef AHD_DEBUG 5275 if ((ahd_debug & AHD_SHOW_MEMORY) != 0) { 5276 printf("%s: scb size = 0x%x, hscb size = 0x%x\n", 5277 ahd_name(ahd), (u_int)sizeof(struct scb), 5278 (u_int)sizeof(struct hardware_scb)); 5279 } 5280 #endif 5281 return (ahd); 5282 } 5283 5284 int 5285 ahd_softc_init(struct ahd_softc *ahd) 5286 { 5287 5288 ahd->unpause = 0; 5289 ahd->pause = PAUSE; 5290 return (0); 5291 } 5292 5293 void 5294 ahd_softc_insert(struct ahd_softc *ahd) 5295 { 5296 struct ahd_softc *list_ahd; 5297 5298 #if AIC_PCI_CONFIG > 0 5299 /* 5300 * Second Function PCI devices need to inherit some 5301 * settings from function 0. 5302 */ 5303 if ((ahd->features & AHD_MULTI_FUNC) != 0) { 5304 TAILQ_FOREACH(list_ahd, &ahd_tailq, links) { 5305 aic_dev_softc_t list_pci; 5306 aic_dev_softc_t pci; 5307 5308 list_pci = list_ahd->dev_softc; 5309 pci = ahd->dev_softc; 5310 if (aic_get_pci_slot(list_pci) == aic_get_pci_slot(pci) 5311 && aic_get_pci_bus(list_pci) == aic_get_pci_bus(pci)) { 5312 struct ahd_softc *master; 5313 struct ahd_softc *slave; 5314 5315 if (aic_get_pci_function(list_pci) == 0) { 5316 master = list_ahd; 5317 slave = ahd; 5318 } else { 5319 master = ahd; 5320 slave = list_ahd; 5321 } 5322 slave->flags &= ~AHD_BIOS_ENABLED; 5323 slave->flags |= 5324 master->flags & AHD_BIOS_ENABLED; 5325 break; 5326 } 5327 } 5328 } 5329 #endif 5330 5331 /* 5332 * Insertion sort into our list of softcs. 5333 */ 5334 list_ahd = TAILQ_FIRST(&ahd_tailq); 5335 while (list_ahd != NULL 5336 && ahd_softc_comp(ahd, list_ahd) <= 0) 5337 list_ahd = TAILQ_NEXT(list_ahd, links); 5338 if (list_ahd != NULL) 5339 TAILQ_INSERT_BEFORE(list_ahd, ahd, links); 5340 else 5341 TAILQ_INSERT_TAIL(&ahd_tailq, ahd, links); 5342 ahd->init_level++; 5343 } 5344 5345 /* 5346 * Verify that the passed in softc pointer is for a 5347 * controller that is still configured. 5348 */ 5349 struct ahd_softc * 5350 ahd_find_softc(struct ahd_softc *ahd) 5351 { 5352 struct ahd_softc *list_ahd; 5353 5354 TAILQ_FOREACH(list_ahd, &ahd_tailq, links) { 5355 if (list_ahd == ahd) 5356 return (ahd); 5357 } 5358 return (NULL); 5359 } 5360 5361 void 5362 ahd_set_unit(struct ahd_softc *ahd, int unit) 5363 { 5364 ahd->unit = unit; 5365 } 5366 5367 void 5368 ahd_set_name(struct ahd_softc *ahd, char *name) 5369 { 5370 if (ahd->name != NULL) 5371 free(ahd->name, M_DEVBUF); 5372 ahd->name = name; 5373 } 5374 5375 void 5376 ahd_free(struct ahd_softc *ahd) 5377 { 5378 int i; 5379 5380 ahd_terminate_recovery_thread(ahd); 5381 switch (ahd->init_level) { 5382 default: 5383 case 5: 5384 ahd_shutdown(ahd); 5385 /* FALLTHROUGH */ 5386 case 4: 5387 aic_dmamap_unload(ahd, ahd->shared_data_dmat, 5388 ahd->shared_data_map.dmamap); 5389 /* FALLTHROUGH */ 5390 case 3: 5391 aic_dmamem_free(ahd, ahd->shared_data_dmat, ahd->qoutfifo, 5392 ahd->shared_data_map.dmamap); 5393 aic_dmamap_destroy(ahd, ahd->shared_data_dmat, 5394 ahd->shared_data_map.dmamap); 5395 /* FALLTHROUGH */ 5396 case 2: 5397 aic_dma_tag_destroy(ahd, ahd->shared_data_dmat); 5398 case 1: 5399 #ifndef __linux__ 5400 aic_dma_tag_destroy(ahd, ahd->buffer_dmat); 5401 #endif 5402 break; 5403 case 0: 5404 break; 5405 } 5406 5407 #ifndef __linux__ 5408 aic_dma_tag_destroy(ahd, ahd->parent_dmat); 5409 #endif 5410 ahd_platform_free(ahd); 5411 ahd_fini_scbdata(ahd); 5412 for (i = 0; i < AHD_NUM_TARGETS; i++) { 5413 struct ahd_tmode_tstate *tstate; 5414 5415 tstate = ahd->enabled_targets[i]; 5416 if (tstate != NULL) { 5417 #ifdef AHD_TARGET_MODE 5418 int j; 5419 5420 for (j = 0; j < AHD_NUM_LUNS; j++) { 5421 struct ahd_tmode_lstate *lstate; 5422 5423 lstate = tstate->enabled_luns[j]; 5424 if (lstate != NULL) { 5425 xpt_free_path(lstate->path); 5426 free(lstate, M_DEVBUF); 5427 } 5428 } 5429 #endif 5430 free(tstate, M_DEVBUF); 5431 } 5432 } 5433 #ifdef AHD_TARGET_MODE 5434 if (ahd->black_hole != NULL) { 5435 xpt_free_path(ahd->black_hole->path); 5436 free(ahd->black_hole, M_DEVBUF); 5437 } 5438 #endif 5439 if (ahd->name != NULL) 5440 free(ahd->name, M_DEVBUF); 5441 if (ahd->seep_config != NULL) 5442 free(ahd->seep_config, M_DEVBUF); 5443 if (ahd->saved_stack != NULL) 5444 free(ahd->saved_stack, M_DEVBUF); 5445 #ifndef __FreeBSD__ 5446 free(ahd, M_DEVBUF); 5447 #endif 5448 return; 5449 } 5450 5451 void 5452 ahd_shutdown(void *arg) 5453 { 5454 struct ahd_softc *ahd; 5455 5456 ahd = (struct ahd_softc *)arg; 5457 5458 /* 5459 * Stop periodic timer callbacks. 5460 */ 5461 aic_timer_stop(&ahd->reset_timer); 5462 aic_timer_stop(&ahd->stat_timer); 5463 5464 /* This will reset most registers to 0, but not all */ 5465 ahd_reset(ahd, /*reinit*/FALSE); 5466 } 5467 5468 /* 5469 * Reset the controller and record some information about it 5470 * that is only available just after a reset. If "reinit" is 5471 * non-zero, this reset occured after initial configuration 5472 * and the caller requests that the chip be fully reinitialized 5473 * to a runable state. Chip interrupts are *not* enabled after 5474 * a reinitialization. The caller must enable interrupts via 5475 * ahd_intr_enable(). 5476 */ 5477 int 5478 ahd_reset(struct ahd_softc *ahd, int reinit) 5479 { 5480 u_int sxfrctl1; 5481 int wait; 5482 uint32_t cmd; 5483 5484 /* 5485 * Preserve the value of the SXFRCTL1 register for all channels. 5486 * It contains settings that affect termination and we don't want 5487 * to disturb the integrity of the bus. 5488 */ 5489 ahd_pause(ahd); 5490 ahd_update_modes(ahd); 5491 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 5492 sxfrctl1 = ahd_inb(ahd, SXFRCTL1); 5493 5494 cmd = aic_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2); 5495 if ((ahd->bugs & AHD_PCIX_CHIPRST_BUG) != 0) { 5496 uint32_t mod_cmd; 5497 5498 /* 5499 * A4 Razor #632 5500 * During the assertion of CHIPRST, the chip 5501 * does not disable its parity logic prior to 5502 * the start of the reset. This may cause a 5503 * parity error to be detected and thus a 5504 * spurious SERR or PERR assertion. Disble 5505 * PERR and SERR responses during the CHIPRST. 5506 */ 5507 mod_cmd = cmd & ~(PCIM_CMD_PERRESPEN|PCIM_CMD_SERRESPEN); 5508 aic_pci_write_config(ahd->dev_softc, PCIR_COMMAND, 5509 mod_cmd, /*bytes*/2); 5510 } 5511 ahd_outb(ahd, HCNTRL, CHIPRST | ahd->pause); 5512 5513 /* 5514 * Ensure that the reset has finished. We delay 1000us 5515 * prior to reading the register to make sure the chip 5516 * has sufficiently completed its reset to handle register 5517 * accesses. 5518 */ 5519 wait = 1000; 5520 do { 5521 aic_delay(1000); 5522 } while (--wait && !(ahd_inb(ahd, HCNTRL) & CHIPRSTACK)); 5523 5524 if (wait == 0) { 5525 printf("%s: WARNING - Failed chip reset! " 5526 "Trying to initialize anyway.\n", ahd_name(ahd)); 5527 } 5528 ahd_outb(ahd, HCNTRL, ahd->pause); 5529 5530 if ((ahd->bugs & AHD_PCIX_CHIPRST_BUG) != 0) { 5531 /* 5532 * Clear any latched PCI error status and restore 5533 * previous SERR and PERR response enables. 5534 */ 5535 aic_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1, 5536 0xFF, /*bytes*/1); 5537 aic_pci_write_config(ahd->dev_softc, PCIR_COMMAND, 5538 cmd, /*bytes*/2); 5539 } 5540 5541 /* 5542 * Mode should be SCSI after a chip reset, but lets 5543 * set it just to be safe. We touch the MODE_PTR 5544 * register directly so as to bypass the lazy update 5545 * code in ahd_set_modes(). 5546 */ 5547 ahd_known_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 5548 ahd_outb(ahd, MODE_PTR, 5549 ahd_build_mode_state(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI)); 5550 5551 /* 5552 * Restore SXFRCTL1. 5553 * 5554 * We must always initialize STPWEN to 1 before we 5555 * restore the saved values. STPWEN is initialized 5556 * to a tri-state condition which can only be cleared 5557 * by turning it on. 5558 */ 5559 ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN); 5560 ahd_outb(ahd, SXFRCTL1, sxfrctl1); 5561 5562 /* Determine chip configuration */ 5563 ahd->features &= ~AHD_WIDE; 5564 if ((ahd_inb(ahd, SBLKCTL) & SELWIDE) != 0) 5565 ahd->features |= AHD_WIDE; 5566 5567 /* 5568 * If a recovery action has forced a chip reset, 5569 * re-initialize the chip to our liking. 5570 */ 5571 if (reinit != 0) 5572 ahd_chip_init(ahd); 5573 5574 return (0); 5575 } 5576 5577 /* 5578 * Determine the number of SCBs available on the controller 5579 */ 5580 int 5581 ahd_probe_scbs(struct ahd_softc *ahd) { 5582 int i; 5583 5584 AHD_ASSERT_MODES(ahd, ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK), 5585 ~(AHD_MODE_UNKNOWN_MSK|AHD_MODE_CFG_MSK)); 5586 for (i = 0; i < AHD_SCB_MAX; i++) { 5587 int j; 5588 5589 ahd_set_scbptr(ahd, i); 5590 ahd_outw(ahd, SCB_BASE, i); 5591 for (j = 2; j < 64; j++) 5592 ahd_outb(ahd, SCB_BASE+j, 0); 5593 /* Start out life as unallocated (needing an abort) */ 5594 ahd_outb(ahd, SCB_CONTROL, MK_MESSAGE); 5595 if (ahd_inw_scbram(ahd, SCB_BASE) != i) 5596 break; 5597 ahd_set_scbptr(ahd, 0); 5598 if (ahd_inw_scbram(ahd, SCB_BASE) != 0) 5599 break; 5600 } 5601 return (i); 5602 } 5603 5604 static void 5605 ahd_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 5606 { 5607 bus_addr_t *baddr; 5608 5609 baddr = (bus_addr_t *)arg; 5610 *baddr = segs->ds_addr; 5611 } 5612 5613 static void 5614 ahd_initialize_hscbs(struct ahd_softc *ahd) 5615 { 5616 int i; 5617 5618 for (i = 0; i < ahd->scb_data.maxhscbs; i++) { 5619 ahd_set_scbptr(ahd, i); 5620 5621 /* Clear the control byte. */ 5622 ahd_outb(ahd, SCB_CONTROL, 0); 5623 5624 /* Set the next pointer */ 5625 ahd_outw(ahd, SCB_NEXT, SCB_LIST_NULL); 5626 } 5627 } 5628 5629 static int 5630 ahd_init_scbdata(struct ahd_softc *ahd) 5631 { 5632 struct scb_data *scb_data; 5633 int i; 5634 5635 scb_data = &ahd->scb_data; 5636 TAILQ_INIT(&scb_data->free_scbs); 5637 for (i = 0; i < AHD_NUM_TARGETS * AHD_NUM_LUNS_NONPKT; i++) 5638 LIST_INIT(&scb_data->free_scb_lists[i]); 5639 LIST_INIT(&scb_data->any_dev_free_scb_list); 5640 SLIST_INIT(&scb_data->hscb_maps); 5641 SLIST_INIT(&scb_data->sg_maps); 5642 SLIST_INIT(&scb_data->sense_maps); 5643 5644 /* Determine the number of hardware SCBs and initialize them */ 5645 scb_data->maxhscbs = ahd_probe_scbs(ahd); 5646 if (scb_data->maxhscbs == 0) { 5647 printf("%s: No SCB space found\n", ahd_name(ahd)); 5648 return (ENXIO); 5649 } 5650 5651 ahd_initialize_hscbs(ahd); 5652 5653 /* 5654 * Create our DMA tags. These tags define the kinds of device 5655 * accessible memory allocations and memory mappings we will 5656 * need to perform during normal operation. 5657 * 5658 * Unless we need to further restrict the allocation, we rely 5659 * on the restrictions of the parent dmat, hence the common 5660 * use of MAXADDR and MAXSIZE. 5661 */ 5662 5663 /* DMA tag for our hardware scb structures */ 5664 if (aic_dma_tag_create(ahd, ahd->parent_dmat, /*alignment*/1, 5665 /*boundary*/BUS_SPACE_MAXADDR_32BIT + 1, 5666 /*lowaddr*/BUS_SPACE_MAXADDR_32BIT, 5667 /*highaddr*/BUS_SPACE_MAXADDR, 5668 /*filter*/NULL, /*filterarg*/NULL, 5669 PAGE_SIZE, /*nsegments*/1, 5670 /*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT, 5671 /*flags*/0, &scb_data->hscb_dmat) != 0) { 5672 goto error_exit; 5673 } 5674 5675 scb_data->init_level++; 5676 5677 /* DMA tag for our S/G structures. */ 5678 if (aic_dma_tag_create(ahd, ahd->parent_dmat, /*alignment*/8, 5679 /*boundary*/BUS_SPACE_MAXADDR_32BIT + 1, 5680 /*lowaddr*/BUS_SPACE_MAXADDR_32BIT, 5681 /*highaddr*/BUS_SPACE_MAXADDR, 5682 /*filter*/NULL, /*filterarg*/NULL, 5683 ahd_sglist_allocsize(ahd), /*nsegments*/1, 5684 /*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT, 5685 /*flags*/0, &scb_data->sg_dmat) != 0) { 5686 goto error_exit; 5687 } 5688 #ifdef AHD_DEBUG 5689 if ((ahd_debug & AHD_SHOW_MEMORY) != 0) 5690 printf("%s: ahd_sglist_allocsize = 0x%x\n", ahd_name(ahd), 5691 ahd_sglist_allocsize(ahd)); 5692 #endif 5693 5694 scb_data->init_level++; 5695 5696 /* DMA tag for our sense buffers. We allocate in page sized chunks */ 5697 if (aic_dma_tag_create(ahd, ahd->parent_dmat, /*alignment*/1, 5698 /*boundary*/BUS_SPACE_MAXADDR_32BIT + 1, 5699 /*lowaddr*/BUS_SPACE_MAXADDR_32BIT, 5700 /*highaddr*/BUS_SPACE_MAXADDR, 5701 /*filter*/NULL, /*filterarg*/NULL, 5702 PAGE_SIZE, /*nsegments*/1, 5703 /*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT, 5704 /*flags*/0, &scb_data->sense_dmat) != 0) { 5705 goto error_exit; 5706 } 5707 5708 scb_data->init_level++; 5709 5710 /* Perform initial CCB allocation */ 5711 ahd_alloc_scbs(ahd); 5712 5713 if (scb_data->numscbs == 0) { 5714 printf("%s: ahd_init_scbdata - " 5715 "Unable to allocate initial scbs\n", 5716 ahd_name(ahd)); 5717 goto error_exit; 5718 } 5719 5720 /* 5721 * Note that we were successfull 5722 */ 5723 return (0); 5724 5725 error_exit: 5726 5727 return (ENOMEM); 5728 } 5729 5730 static struct scb * 5731 ahd_find_scb_by_tag(struct ahd_softc *ahd, u_int tag) 5732 { 5733 struct scb *scb; 5734 5735 /* 5736 * Look on the pending list. 5737 */ 5738 LIST_FOREACH(scb, &ahd->pending_scbs, pending_links) { 5739 if (SCB_GET_TAG(scb) == tag) 5740 return (scb); 5741 } 5742 5743 /* 5744 * Then on all of the collision free lists. 5745 */ 5746 TAILQ_FOREACH(scb, &ahd->scb_data.free_scbs, links.tqe) { 5747 struct scb *list_scb; 5748 5749 list_scb = scb; 5750 do { 5751 if (SCB_GET_TAG(list_scb) == tag) 5752 return (list_scb); 5753 list_scb = LIST_NEXT(list_scb, collision_links); 5754 } while (list_scb); 5755 } 5756 5757 /* 5758 * And finally on the generic free list. 5759 */ 5760 LIST_FOREACH(scb, &ahd->scb_data.any_dev_free_scb_list, links.le) { 5761 if (SCB_GET_TAG(scb) == tag) 5762 return (scb); 5763 } 5764 5765 return (NULL); 5766 } 5767 5768 static void 5769 ahd_fini_scbdata(struct ahd_softc *ahd) 5770 { 5771 struct scb_data *scb_data; 5772 5773 scb_data = &ahd->scb_data; 5774 if (scb_data == NULL) 5775 return; 5776 5777 switch (scb_data->init_level) { 5778 default: 5779 case 7: 5780 { 5781 struct map_node *sns_map; 5782 5783 while ((sns_map = SLIST_FIRST(&scb_data->sense_maps)) != NULL) { 5784 SLIST_REMOVE_HEAD(&scb_data->sense_maps, links); 5785 aic_dmamap_unload(ahd, scb_data->sense_dmat, 5786 sns_map->dmamap); 5787 aic_dmamem_free(ahd, scb_data->sense_dmat, 5788 sns_map->vaddr, sns_map->dmamap); 5789 free(sns_map, M_DEVBUF); 5790 } 5791 aic_dma_tag_destroy(ahd, scb_data->sense_dmat); 5792 /* FALLTHROUGH */ 5793 } 5794 case 6: 5795 { 5796 struct map_node *sg_map; 5797 5798 while ((sg_map = SLIST_FIRST(&scb_data->sg_maps)) != NULL) { 5799 SLIST_REMOVE_HEAD(&scb_data->sg_maps, links); 5800 aic_dmamap_unload(ahd, scb_data->sg_dmat, 5801 sg_map->dmamap); 5802 aic_dmamem_free(ahd, scb_data->sg_dmat, 5803 sg_map->vaddr, sg_map->dmamap); 5804 free(sg_map, M_DEVBUF); 5805 } 5806 aic_dma_tag_destroy(ahd, scb_data->sg_dmat); 5807 /* FALLTHROUGH */ 5808 } 5809 case 5: 5810 { 5811 struct map_node *hscb_map; 5812 5813 while ((hscb_map = SLIST_FIRST(&scb_data->hscb_maps)) != NULL) { 5814 SLIST_REMOVE_HEAD(&scb_data->hscb_maps, links); 5815 aic_dmamap_unload(ahd, scb_data->hscb_dmat, 5816 hscb_map->dmamap); 5817 aic_dmamem_free(ahd, scb_data->hscb_dmat, 5818 hscb_map->vaddr, hscb_map->dmamap); 5819 free(hscb_map, M_DEVBUF); 5820 } 5821 aic_dma_tag_destroy(ahd, scb_data->hscb_dmat); 5822 /* FALLTHROUGH */ 5823 } 5824 case 4: 5825 case 3: 5826 case 2: 5827 case 1: 5828 case 0: 5829 break; 5830 } 5831 } 5832 5833 /* 5834 * DSP filter Bypass must be enabled until the first selection 5835 * after a change in bus mode (Razor #491 and #493). 5836 */ 5837 static void 5838 ahd_setup_iocell_workaround(struct ahd_softc *ahd) 5839 { 5840 ahd_mode_state saved_modes; 5841 5842 saved_modes = ahd_save_modes(ahd); 5843 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 5844 ahd_outb(ahd, DSPDATACTL, ahd_inb(ahd, DSPDATACTL) 5845 | BYPASSENAB | RCVROFFSTDIS | XMITOFFSTDIS); 5846 ahd_outb(ahd, SIMODE0, ahd_inb(ahd, SIMODE0) | (ENSELDO|ENSELDI)); 5847 #ifdef AHD_DEBUG 5848 if ((ahd_debug & AHD_SHOW_MISC) != 0) 5849 printf("%s: Setting up iocell workaround\n", ahd_name(ahd)); 5850 #endif 5851 ahd_restore_modes(ahd, saved_modes); 5852 ahd->flags &= ~AHD_HAD_FIRST_SEL; 5853 } 5854 5855 static void 5856 ahd_iocell_first_selection(struct ahd_softc *ahd) 5857 { 5858 ahd_mode_state saved_modes; 5859 u_int sblkctl; 5860 5861 if ((ahd->flags & AHD_HAD_FIRST_SEL) != 0) 5862 return; 5863 saved_modes = ahd_save_modes(ahd); 5864 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 5865 sblkctl = ahd_inb(ahd, SBLKCTL); 5866 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 5867 #ifdef AHD_DEBUG 5868 if ((ahd_debug & AHD_SHOW_MISC) != 0) 5869 printf("%s: iocell first selection\n", ahd_name(ahd)); 5870 #endif 5871 if ((sblkctl & ENAB40) != 0) { 5872 ahd_outb(ahd, DSPDATACTL, 5873 ahd_inb(ahd, DSPDATACTL) & ~BYPASSENAB); 5874 #ifdef AHD_DEBUG 5875 if ((ahd_debug & AHD_SHOW_MISC) != 0) 5876 printf("%s: BYPASS now disabled\n", ahd_name(ahd)); 5877 #endif 5878 } 5879 ahd_outb(ahd, SIMODE0, ahd_inb(ahd, SIMODE0) & ~(ENSELDO|ENSELDI)); 5880 ahd_outb(ahd, CLRINT, CLRSCSIINT); 5881 ahd_restore_modes(ahd, saved_modes); 5882 ahd->flags |= AHD_HAD_FIRST_SEL; 5883 } 5884 5885 /*************************** SCB Management ***********************************/ 5886 static void 5887 ahd_add_col_list(struct ahd_softc *ahd, struct scb *scb, u_int col_idx) 5888 { 5889 struct scb_list *free_list; 5890 struct scb_tailq *free_tailq; 5891 struct scb *first_scb; 5892 5893 scb->flags |= SCB_ON_COL_LIST; 5894 AHD_SET_SCB_COL_IDX(scb, col_idx); 5895 free_list = &ahd->scb_data.free_scb_lists[col_idx]; 5896 free_tailq = &ahd->scb_data.free_scbs; 5897 first_scb = LIST_FIRST(free_list); 5898 if (first_scb != NULL) { 5899 LIST_INSERT_AFTER(first_scb, scb, collision_links); 5900 } else { 5901 LIST_INSERT_HEAD(free_list, scb, collision_links); 5902 TAILQ_INSERT_TAIL(free_tailq, scb, links.tqe); 5903 } 5904 } 5905 5906 static void 5907 ahd_rem_col_list(struct ahd_softc *ahd, struct scb *scb) 5908 { 5909 struct scb_list *free_list; 5910 struct scb_tailq *free_tailq; 5911 struct scb *first_scb; 5912 u_int col_idx; 5913 5914 scb->flags &= ~SCB_ON_COL_LIST; 5915 col_idx = AHD_GET_SCB_COL_IDX(ahd, scb); 5916 free_list = &ahd->scb_data.free_scb_lists[col_idx]; 5917 free_tailq = &ahd->scb_data.free_scbs; 5918 first_scb = LIST_FIRST(free_list); 5919 if (first_scb == scb) { 5920 struct scb *next_scb; 5921 5922 /* 5923 * Maintain order in the collision free 5924 * lists for fairness if this device has 5925 * other colliding tags active. 5926 */ 5927 next_scb = LIST_NEXT(scb, collision_links); 5928 if (next_scb != NULL) { 5929 TAILQ_INSERT_AFTER(free_tailq, scb, 5930 next_scb, links.tqe); 5931 } 5932 TAILQ_REMOVE(free_tailq, scb, links.tqe); 5933 } 5934 LIST_REMOVE(scb, collision_links); 5935 } 5936 5937 /* 5938 * Get a free scb. If there are none, see if we can allocate a new SCB. 5939 */ 5940 struct scb * 5941 ahd_get_scb(struct ahd_softc *ahd, u_int col_idx) 5942 { 5943 struct scb *scb; 5944 int tries; 5945 5946 tries = 0; 5947 look_again: 5948 TAILQ_FOREACH(scb, &ahd->scb_data.free_scbs, links.tqe) { 5949 if (AHD_GET_SCB_COL_IDX(ahd, scb) != col_idx) { 5950 ahd_rem_col_list(ahd, scb); 5951 goto found; 5952 } 5953 } 5954 if ((scb = LIST_FIRST(&ahd->scb_data.any_dev_free_scb_list)) == NULL) { 5955 5956 if (tries++ != 0) 5957 return (NULL); 5958 ahd_alloc_scbs(ahd); 5959 goto look_again; 5960 } 5961 LIST_REMOVE(scb, links.le); 5962 if (col_idx != AHD_NEVER_COL_IDX 5963 && (scb->col_scb != NULL) 5964 && (scb->col_scb->flags & SCB_ACTIVE) == 0) { 5965 LIST_REMOVE(scb->col_scb, links.le); 5966 ahd_add_col_list(ahd, scb->col_scb, col_idx); 5967 } 5968 found: 5969 scb->flags |= SCB_ACTIVE; 5970 return (scb); 5971 } 5972 5973 /* 5974 * Return an SCB resource to the free list. 5975 */ 5976 void 5977 ahd_free_scb(struct ahd_softc *ahd, struct scb *scb) 5978 { 5979 5980 /* Clean up for the next user */ 5981 scb->flags = SCB_FLAG_NONE; 5982 scb->hscb->control = 0; 5983 ahd->scb_data.scbindex[SCB_GET_TAG(scb)] = NULL; 5984 5985 if (scb->col_scb == NULL) { 5986 5987 /* 5988 * No collision possible. Just free normally. 5989 */ 5990 LIST_INSERT_HEAD(&ahd->scb_data.any_dev_free_scb_list, 5991 scb, links.le); 5992 } else if ((scb->col_scb->flags & SCB_ON_COL_LIST) != 0) { 5993 5994 /* 5995 * The SCB we might have collided with is on 5996 * a free collision list. Put both SCBs on 5997 * the generic list. 5998 */ 5999 ahd_rem_col_list(ahd, scb->col_scb); 6000 LIST_INSERT_HEAD(&ahd->scb_data.any_dev_free_scb_list, 6001 scb, links.le); 6002 LIST_INSERT_HEAD(&ahd->scb_data.any_dev_free_scb_list, 6003 scb->col_scb, links.le); 6004 } else if ((scb->col_scb->flags 6005 & (SCB_PACKETIZED|SCB_ACTIVE)) == SCB_ACTIVE 6006 && (scb->col_scb->hscb->control & TAG_ENB) != 0) { 6007 6008 /* 6009 * The SCB we might collide with on the next allocation 6010 * is still active in a non-packetized, tagged, context. 6011 * Put us on the SCB collision list. 6012 */ 6013 ahd_add_col_list(ahd, scb, 6014 AHD_GET_SCB_COL_IDX(ahd, scb->col_scb)); 6015 } else { 6016 /* 6017 * The SCB we might collide with on the next allocation 6018 * is either active in a packetized context, or free. 6019 * Since we can't collide, put this SCB on the generic 6020 * free list. 6021 */ 6022 LIST_INSERT_HEAD(&ahd->scb_data.any_dev_free_scb_list, 6023 scb, links.le); 6024 } 6025 6026 aic_platform_scb_free(ahd, scb); 6027 } 6028 6029 void 6030 ahd_alloc_scbs(struct ahd_softc *ahd) 6031 { 6032 struct scb_data *scb_data; 6033 struct scb *next_scb; 6034 struct hardware_scb *hscb; 6035 struct map_node *hscb_map; 6036 struct map_node *sg_map; 6037 struct map_node *sense_map; 6038 uint8_t *segs; 6039 uint8_t *sense_data; 6040 bus_addr_t hscb_busaddr; 6041 bus_addr_t sg_busaddr; 6042 bus_addr_t sense_busaddr; 6043 int newcount; 6044 int i; 6045 6046 scb_data = &ahd->scb_data; 6047 if (scb_data->numscbs >= AHD_SCB_MAX_ALLOC) 6048 /* Can't allocate any more */ 6049 return; 6050 6051 if (scb_data->scbs_left != 0) { 6052 int offset; 6053 6054 offset = (PAGE_SIZE / sizeof(*hscb)) - scb_data->scbs_left; 6055 hscb_map = SLIST_FIRST(&scb_data->hscb_maps); 6056 hscb = &((struct hardware_scb *)hscb_map->vaddr)[offset]; 6057 hscb_busaddr = hscb_map->busaddr + (offset * sizeof(*hscb)); 6058 } else { 6059 hscb_map = malloc(sizeof(*hscb_map), M_DEVBUF, M_NOWAIT); 6060 6061 if (hscb_map == NULL) 6062 return; 6063 6064 /* Allocate the next batch of hardware SCBs */ 6065 if (aic_dmamem_alloc(ahd, scb_data->hscb_dmat, 6066 (void **)&hscb_map->vaddr, 6067 BUS_DMA_NOWAIT, &hscb_map->dmamap) != 0) { 6068 free(hscb_map, M_DEVBUF); 6069 return; 6070 } 6071 6072 SLIST_INSERT_HEAD(&scb_data->hscb_maps, hscb_map, links); 6073 6074 aic_dmamap_load(ahd, scb_data->hscb_dmat, hscb_map->dmamap, 6075 hscb_map->vaddr, PAGE_SIZE, ahd_dmamap_cb, 6076 &hscb_map->busaddr, /*flags*/0); 6077 6078 hscb = (struct hardware_scb *)hscb_map->vaddr; 6079 hscb_busaddr = hscb_map->busaddr; 6080 scb_data->scbs_left = PAGE_SIZE / sizeof(*hscb); 6081 } 6082 6083 if (scb_data->sgs_left != 0) { 6084 int offset; 6085 6086 offset = ((ahd_sglist_allocsize(ahd) / ahd_sglist_size(ahd)) 6087 - scb_data->sgs_left) * ahd_sglist_size(ahd); 6088 sg_map = SLIST_FIRST(&scb_data->sg_maps); 6089 segs = sg_map->vaddr + offset; 6090 sg_busaddr = sg_map->busaddr + offset; 6091 } else { 6092 sg_map = malloc(sizeof(*sg_map), M_DEVBUF, M_NOWAIT); 6093 6094 if (sg_map == NULL) 6095 return; 6096 6097 /* Allocate the next batch of S/G lists */ 6098 if (aic_dmamem_alloc(ahd, scb_data->sg_dmat, 6099 (void **)&sg_map->vaddr, 6100 BUS_DMA_NOWAIT, &sg_map->dmamap) != 0) { 6101 free(sg_map, M_DEVBUF); 6102 return; 6103 } 6104 6105 SLIST_INSERT_HEAD(&scb_data->sg_maps, sg_map, links); 6106 6107 aic_dmamap_load(ahd, scb_data->sg_dmat, sg_map->dmamap, 6108 sg_map->vaddr, ahd_sglist_allocsize(ahd), 6109 ahd_dmamap_cb, &sg_map->busaddr, /*flags*/0); 6110 6111 segs = sg_map->vaddr; 6112 sg_busaddr = sg_map->busaddr; 6113 scb_data->sgs_left = 6114 ahd_sglist_allocsize(ahd) / ahd_sglist_size(ahd); 6115 #ifdef AHD_DEBUG 6116 if (ahd_debug & AHD_SHOW_MEMORY) 6117 printf("Mapped SG data\n"); 6118 #endif 6119 } 6120 6121 if (scb_data->sense_left != 0) { 6122 int offset; 6123 6124 offset = PAGE_SIZE - (AHD_SENSE_BUFSIZE * scb_data->sense_left); 6125 sense_map = SLIST_FIRST(&scb_data->sense_maps); 6126 sense_data = sense_map->vaddr + offset; 6127 sense_busaddr = sense_map->busaddr + offset; 6128 } else { 6129 sense_map = malloc(sizeof(*sense_map), M_DEVBUF, M_NOWAIT); 6130 6131 if (sense_map == NULL) 6132 return; 6133 6134 /* Allocate the next batch of sense buffers */ 6135 if (aic_dmamem_alloc(ahd, scb_data->sense_dmat, 6136 (void **)&sense_map->vaddr, 6137 BUS_DMA_NOWAIT, &sense_map->dmamap) != 0) { 6138 free(sense_map, M_DEVBUF); 6139 return; 6140 } 6141 6142 SLIST_INSERT_HEAD(&scb_data->sense_maps, sense_map, links); 6143 6144 aic_dmamap_load(ahd, scb_data->sense_dmat, sense_map->dmamap, 6145 sense_map->vaddr, PAGE_SIZE, ahd_dmamap_cb, 6146 &sense_map->busaddr, /*flags*/0); 6147 6148 sense_data = sense_map->vaddr; 6149 sense_busaddr = sense_map->busaddr; 6150 scb_data->sense_left = PAGE_SIZE / AHD_SENSE_BUFSIZE; 6151 #ifdef AHD_DEBUG 6152 if (ahd_debug & AHD_SHOW_MEMORY) 6153 printf("Mapped sense data\n"); 6154 #endif 6155 } 6156 6157 newcount = MIN(scb_data->sense_left, scb_data->scbs_left); 6158 newcount = MIN(newcount, scb_data->sgs_left); 6159 newcount = MIN(newcount, (AHD_SCB_MAX_ALLOC - scb_data->numscbs)); 6160 scb_data->sense_left -= newcount; 6161 scb_data->scbs_left -= newcount; 6162 scb_data->sgs_left -= newcount; 6163 for (i = 0; i < newcount; i++) { 6164 struct scb_platform_data *pdata; 6165 u_int col_tag; 6166 #ifndef __linux__ 6167 int error; 6168 #endif 6169 6170 next_scb = (struct scb *)malloc(sizeof(*next_scb), 6171 M_DEVBUF, M_NOWAIT); 6172 if (next_scb == NULL) 6173 break; 6174 6175 pdata = (struct scb_platform_data *)malloc(sizeof(*pdata), 6176 M_DEVBUF, M_NOWAIT); 6177 if (pdata == NULL) { 6178 free(next_scb, M_DEVBUF); 6179 break; 6180 } 6181 next_scb->platform_data = pdata; 6182 next_scb->hscb_map = hscb_map; 6183 next_scb->sg_map = sg_map; 6184 next_scb->sense_map = sense_map; 6185 next_scb->sg_list = segs; 6186 next_scb->sense_data = sense_data; 6187 next_scb->sense_busaddr = sense_busaddr; 6188 memset(hscb, 0, sizeof(*hscb)); 6189 next_scb->hscb = hscb; 6190 hscb->hscb_busaddr = aic_htole32(hscb_busaddr); 6191 6192 /* 6193 * The sequencer always starts with the second entry. 6194 * The first entry is embedded in the scb. 6195 */ 6196 next_scb->sg_list_busaddr = sg_busaddr; 6197 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) 6198 next_scb->sg_list_busaddr 6199 += sizeof(struct ahd_dma64_seg); 6200 else 6201 next_scb->sg_list_busaddr += sizeof(struct ahd_dma_seg); 6202 next_scb->ahd_softc = ahd; 6203 next_scb->flags = SCB_FLAG_NONE; 6204 #ifndef __linux__ 6205 error = aic_dmamap_create(ahd, ahd->buffer_dmat, /*flags*/0, 6206 &next_scb->dmamap); 6207 if (error != 0) { 6208 free(next_scb, M_DEVBUF); 6209 free(pdata, M_DEVBUF); 6210 break; 6211 } 6212 #endif 6213 next_scb->hscb->tag = aic_htole16(scb_data->numscbs); 6214 col_tag = scb_data->numscbs ^ 0x100; 6215 next_scb->col_scb = ahd_find_scb_by_tag(ahd, col_tag); 6216 if (next_scb->col_scb != NULL) 6217 next_scb->col_scb->col_scb = next_scb; 6218 ahd_free_scb(ahd, next_scb); 6219 hscb++; 6220 hscb_busaddr += sizeof(*hscb); 6221 segs += ahd_sglist_size(ahd); 6222 sg_busaddr += ahd_sglist_size(ahd); 6223 sense_data += AHD_SENSE_BUFSIZE; 6224 sense_busaddr += AHD_SENSE_BUFSIZE; 6225 scb_data->numscbs++; 6226 } 6227 } 6228 6229 void 6230 ahd_controller_info(struct ahd_softc *ahd, char *buf) 6231 { 6232 const char *speed; 6233 const char *type; 6234 int len; 6235 6236 len = sprintf(buf, "%s: ", ahd_chip_names[ahd->chip & AHD_CHIPID_MASK]); 6237 buf += len; 6238 6239 speed = "Ultra320 "; 6240 if ((ahd->features & AHD_WIDE) != 0) { 6241 type = "Wide "; 6242 } else { 6243 type = "Single "; 6244 } 6245 len = sprintf(buf, "%s%sChannel %c, SCSI Id=%d, ", 6246 speed, type, ahd->channel, ahd->our_id); 6247 buf += len; 6248 6249 sprintf(buf, "%s, %d SCBs", ahd->bus_description, 6250 ahd->scb_data.maxhscbs); 6251 } 6252 6253 static const char *channel_strings[] = { 6254 "Primary Low", 6255 "Primary High", 6256 "Secondary Low", 6257 "Secondary High" 6258 }; 6259 6260 static const char *termstat_strings[] = { 6261 "Terminated Correctly", 6262 "Over Terminated", 6263 "Under Terminated", 6264 "Not Configured" 6265 }; 6266 6267 /* 6268 * Start the board, ready for normal operation 6269 */ 6270 int 6271 ahd_init(struct ahd_softc *ahd) 6272 { 6273 uint8_t *next_vaddr; 6274 bus_addr_t next_baddr; 6275 size_t driver_data_size; 6276 int i; 6277 int error; 6278 u_int warn_user; 6279 uint8_t current_sensing; 6280 uint8_t fstat; 6281 6282 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 6283 6284 ahd->stack_size = ahd_probe_stack_size(ahd); 6285 ahd->saved_stack = malloc(ahd->stack_size * sizeof(uint16_t), 6286 M_DEVBUF, M_NOWAIT); 6287 if (ahd->saved_stack == NULL) 6288 return (ENOMEM); 6289 6290 /* 6291 * Verify that the compiler hasn't over-agressively 6292 * padded important structures. 6293 */ 6294 if (sizeof(struct hardware_scb) != 64) 6295 panic("Hardware SCB size is incorrect"); 6296 6297 #ifdef AHD_DEBUG 6298 if ((ahd_debug & AHD_DEBUG_SEQUENCER) != 0) 6299 ahd->flags |= AHD_SEQUENCER_DEBUG; 6300 #endif 6301 6302 /* 6303 * Default to allowing initiator operations. 6304 */ 6305 ahd->flags |= AHD_INITIATORROLE; 6306 6307 /* 6308 * Only allow target mode features if this unit has them enabled. 6309 */ 6310 if ((AHD_TMODE_ENABLE & (0x1 << ahd->unit)) == 0) 6311 ahd->features &= ~AHD_TARGETMODE; 6312 6313 #ifndef __linux__ 6314 /* DMA tag for mapping buffers into device visible space. */ 6315 if (aic_dma_tag_create(ahd, ahd->parent_dmat, /*alignment*/1, 6316 /*boundary*/BUS_SPACE_MAXADDR_32BIT + 1, 6317 /*lowaddr*/ahd->flags & AHD_39BIT_ADDRESSING 6318 ? (bus_addr_t)0x7FFFFFFFFFULL 6319 : BUS_SPACE_MAXADDR_32BIT, 6320 /*highaddr*/BUS_SPACE_MAXADDR, 6321 /*filter*/NULL, /*filterarg*/NULL, 6322 /*maxsize*/(AHD_NSEG - 1) * PAGE_SIZE, 6323 /*nsegments*/AHD_NSEG, 6324 /*maxsegsz*/AHD_MAXTRANSFER_SIZE, 6325 /*flags*/BUS_DMA_ALLOCNOW, 6326 &ahd->buffer_dmat) != 0) { 6327 return (ENOMEM); 6328 } 6329 #endif 6330 6331 ahd->init_level++; 6332 6333 /* 6334 * DMA tag for our command fifos and other data in system memory 6335 * the card's sequencer must be able to access. For initiator 6336 * roles, we need to allocate space for the qoutfifo. When providing 6337 * for the target mode role, we must additionally provide space for 6338 * the incoming target command fifo. 6339 */ 6340 driver_data_size = AHD_SCB_MAX * sizeof(*ahd->qoutfifo) 6341 + sizeof(struct hardware_scb); 6342 if ((ahd->features & AHD_TARGETMODE) != 0) 6343 driver_data_size += AHD_TMODE_CMDS * sizeof(struct target_cmd); 6344 if ((ahd->bugs & AHD_PKT_BITBUCKET_BUG) != 0) 6345 driver_data_size += PKT_OVERRUN_BUFSIZE; 6346 if (aic_dma_tag_create(ahd, ahd->parent_dmat, /*alignment*/1, 6347 /*boundary*/BUS_SPACE_MAXADDR_32BIT + 1, 6348 /*lowaddr*/BUS_SPACE_MAXADDR_32BIT, 6349 /*highaddr*/BUS_SPACE_MAXADDR, 6350 /*filter*/NULL, /*filterarg*/NULL, 6351 driver_data_size, 6352 /*nsegments*/1, 6353 /*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT, 6354 /*flags*/0, &ahd->shared_data_dmat) != 0) { 6355 return (ENOMEM); 6356 } 6357 6358 ahd->init_level++; 6359 6360 /* Allocation of driver data */ 6361 if (aic_dmamem_alloc(ahd, ahd->shared_data_dmat, 6362 (void **)&ahd->shared_data_map.vaddr, 6363 BUS_DMA_NOWAIT, 6364 &ahd->shared_data_map.dmamap) != 0) { 6365 return (ENOMEM); 6366 } 6367 6368 ahd->init_level++; 6369 6370 /* And permanently map it in */ 6371 aic_dmamap_load(ahd, ahd->shared_data_dmat, ahd->shared_data_map.dmamap, 6372 ahd->shared_data_map.vaddr, driver_data_size, 6373 ahd_dmamap_cb, &ahd->shared_data_map.busaddr, 6374 /*flags*/0); 6375 ahd->qoutfifo = (struct ahd_completion *)ahd->shared_data_map.vaddr; 6376 next_vaddr = (uint8_t *)&ahd->qoutfifo[AHD_QOUT_SIZE]; 6377 next_baddr = ahd->shared_data_map.busaddr 6378 + AHD_QOUT_SIZE*sizeof(struct ahd_completion); 6379 if ((ahd->features & AHD_TARGETMODE) != 0) { 6380 ahd->targetcmds = (struct target_cmd *)next_vaddr; 6381 next_vaddr += AHD_TMODE_CMDS * sizeof(struct target_cmd); 6382 next_baddr += AHD_TMODE_CMDS * sizeof(struct target_cmd); 6383 } 6384 6385 if ((ahd->bugs & AHD_PKT_BITBUCKET_BUG) != 0) { 6386 ahd->overrun_buf = next_vaddr; 6387 next_vaddr += PKT_OVERRUN_BUFSIZE; 6388 next_baddr += PKT_OVERRUN_BUFSIZE; 6389 } 6390 6391 /* 6392 * We need one SCB to serve as the "next SCB". Since the 6393 * tag identifier in this SCB will never be used, there is 6394 * no point in using a valid HSCB tag from an SCB pulled from 6395 * the standard free pool. So, we allocate this "sentinel" 6396 * specially from the DMA safe memory chunk used for the QOUTFIFO. 6397 */ 6398 ahd->next_queued_hscb = (struct hardware_scb *)next_vaddr; 6399 ahd->next_queued_hscb_map = &ahd->shared_data_map; 6400 ahd->next_queued_hscb->hscb_busaddr = aic_htole32(next_baddr); 6401 6402 ahd->init_level++; 6403 6404 /* Allocate SCB data now that buffer_dmat is initialized */ 6405 if (ahd_init_scbdata(ahd) != 0) 6406 return (ENOMEM); 6407 6408 if ((ahd->flags & AHD_INITIATORROLE) == 0) 6409 ahd->flags &= ~AHD_RESET_BUS_A; 6410 6411 /* 6412 * Before committing these settings to the chip, give 6413 * the OSM one last chance to modify our configuration. 6414 */ 6415 ahd_platform_init(ahd); 6416 6417 /* Bring up the chip. */ 6418 ahd_chip_init(ahd); 6419 6420 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 6421 6422 if ((ahd->flags & AHD_CURRENT_SENSING) == 0) 6423 goto init_done; 6424 6425 /* 6426 * Verify termination based on current draw and 6427 * warn user if the bus is over/under terminated. 6428 */ 6429 error = ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 6430 CURSENSE_ENB); 6431 if (error != 0) { 6432 printf("%s: current sensing timeout 1\n", ahd_name(ahd)); 6433 goto init_done; 6434 } 6435 for (i = 20, fstat = FLX_FSTAT_BUSY; 6436 (fstat & FLX_FSTAT_BUSY) != 0 && i; i--) { 6437 error = ahd_read_flexport(ahd, FLXADDR_FLEXSTAT, &fstat); 6438 if (error != 0) { 6439 printf("%s: current sensing timeout 2\n", 6440 ahd_name(ahd)); 6441 goto init_done; 6442 } 6443 } 6444 if (i == 0) { 6445 printf("%s: Timedout during current-sensing test\n", 6446 ahd_name(ahd)); 6447 goto init_done; 6448 } 6449 6450 /* Latch Current Sensing status. */ 6451 error = ahd_read_flexport(ahd, FLXADDR_CURRENT_STAT, ¤t_sensing); 6452 if (error != 0) { 6453 printf("%s: current sensing timeout 3\n", ahd_name(ahd)); 6454 goto init_done; 6455 } 6456 6457 /* Diable current sensing. */ 6458 ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0); 6459 6460 #ifdef AHD_DEBUG 6461 if ((ahd_debug & AHD_SHOW_TERMCTL) != 0) { 6462 printf("%s: current_sensing == 0x%x\n", 6463 ahd_name(ahd), current_sensing); 6464 } 6465 #endif 6466 warn_user = 0; 6467 for (i = 0; i < 4; i++, current_sensing >>= FLX_CSTAT_SHIFT) { 6468 u_int term_stat; 6469 6470 term_stat = (current_sensing & FLX_CSTAT_MASK); 6471 switch (term_stat) { 6472 case FLX_CSTAT_OVER: 6473 case FLX_CSTAT_UNDER: 6474 warn_user++; 6475 case FLX_CSTAT_INVALID: 6476 case FLX_CSTAT_OKAY: 6477 if (warn_user == 0 && bootverbose == 0) 6478 break; 6479 printf("%s: %s Channel %s\n", ahd_name(ahd), 6480 channel_strings[i], termstat_strings[term_stat]); 6481 break; 6482 } 6483 } 6484 if (warn_user) { 6485 printf("%s: WARNING. Termination is not configured correctly.\n" 6486 "%s: WARNING. SCSI bus operations may FAIL.\n", 6487 ahd_name(ahd), ahd_name(ahd)); 6488 } 6489 init_done: 6490 ahd_restart(ahd); 6491 aic_timer_reset(&ahd->stat_timer, AHD_STAT_UPDATE_MS, 6492 ahd_stat_timer, ahd); 6493 return (0); 6494 } 6495 6496 /* 6497 * (Re)initialize chip state after a chip reset. 6498 */ 6499 static void 6500 ahd_chip_init(struct ahd_softc *ahd) 6501 { 6502 uint32_t busaddr; 6503 u_int sxfrctl1; 6504 u_int scsiseq_template; 6505 u_int wait; 6506 u_int i; 6507 u_int target; 6508 6509 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 6510 /* 6511 * Take the LED out of diagnostic mode 6512 */ 6513 ahd_outb(ahd, SBLKCTL, ahd_inb(ahd, SBLKCTL) & ~(DIAGLEDEN|DIAGLEDON)); 6514 6515 /* 6516 * Return HS_MAILBOX to its default value. 6517 */ 6518 ahd->hs_mailbox = 0; 6519 ahd_outb(ahd, HS_MAILBOX, 0); 6520 6521 /* Set the SCSI Id, SXFRCTL0, SXFRCTL1, and SIMODE1. */ 6522 ahd_outb(ahd, IOWNID, ahd->our_id); 6523 ahd_outb(ahd, TOWNID, ahd->our_id); 6524 sxfrctl1 = (ahd->flags & AHD_TERM_ENB_A) != 0 ? STPWEN : 0; 6525 sxfrctl1 |= (ahd->flags & AHD_SPCHK_ENB_A) != 0 ? ENSPCHK : 0; 6526 if ((ahd->bugs & AHD_LONG_SETIMO_BUG) 6527 && (ahd->seltime != STIMESEL_MIN)) { 6528 /* 6529 * The selection timer duration is twice as long 6530 * as it should be. Halve it by adding "1" to 6531 * the user specified setting. 6532 */ 6533 sxfrctl1 |= ahd->seltime + STIMESEL_BUG_ADJ; 6534 } else { 6535 sxfrctl1 |= ahd->seltime; 6536 } 6537 6538 ahd_outb(ahd, SXFRCTL0, DFON); 6539 ahd_outb(ahd, SXFRCTL1, sxfrctl1|ahd->seltime|ENSTIMER|ACTNEGEN); 6540 ahd_outb(ahd, SIMODE1, ENSELTIMO|ENSCSIRST|ENSCSIPERR); 6541 6542 /* 6543 * Now that termination is set, wait for up 6544 * to 500ms for our transceivers to settle. If 6545 * the adapter does not have a cable attached, 6546 * the transceivers may never settle, so don't 6547 * complain if we fail here. 6548 */ 6549 for (wait = 10000; 6550 (ahd_inb(ahd, SBLKCTL) & (ENAB40|ENAB20)) == 0 && wait; 6551 wait--) 6552 aic_delay(100); 6553 6554 /* Clear any false bus resets due to the transceivers settling */ 6555 ahd_outb(ahd, CLRSINT1, CLRSCSIRSTI); 6556 ahd_outb(ahd, CLRINT, CLRSCSIINT); 6557 6558 /* Initialize mode specific S/G state. */ 6559 for (i = 0; i < 2; i++) { 6560 ahd_set_modes(ahd, AHD_MODE_DFF0 + i, AHD_MODE_DFF0 + i); 6561 ahd_outb(ahd, LONGJMP_ADDR + 1, INVALID_ADDR); 6562 ahd_outb(ahd, SG_STATE, 0); 6563 ahd_outb(ahd, CLRSEQINTSRC, 0xFF); 6564 ahd_outb(ahd, SEQIMODE, 6565 ENSAVEPTRS|ENCFG4DATA|ENCFG4ISTAT 6566 |ENCFG4TSTAT|ENCFG4ICMD|ENCFG4TCMD); 6567 } 6568 6569 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 6570 ahd_outb(ahd, DSCOMMAND0, ahd_inb(ahd, DSCOMMAND0)|MPARCKEN|CACHETHEN); 6571 ahd_outb(ahd, DFF_THRSH, RD_DFTHRSH_75|WR_DFTHRSH_75); 6572 ahd_outb(ahd, SIMODE0, ENIOERR|ENOVERRUN); 6573 ahd_outb(ahd, SIMODE3, ENNTRAMPERR|ENOSRAMPERR); 6574 if ((ahd->bugs & AHD_BUSFREEREV_BUG) != 0) { 6575 ahd_outb(ahd, OPTIONMODE, AUTOACKEN|AUTO_MSGOUT_DE); 6576 } else { 6577 ahd_outb(ahd, OPTIONMODE, AUTOACKEN|BUSFREEREV|AUTO_MSGOUT_DE); 6578 } 6579 ahd_outb(ahd, SCSCHKN, CURRFIFODEF|WIDERESEN|SHVALIDSTDIS); 6580 if ((ahd->chip & AHD_BUS_MASK) == AHD_PCIX) 6581 /* 6582 * Do not issue a target abort when a split completion 6583 * error occurs. Let our PCIX interrupt handler deal 6584 * with it instead. H2A4 Razor #625 6585 */ 6586 ahd_outb(ahd, PCIXCTL, ahd_inb(ahd, PCIXCTL) | SPLTSTADIS); 6587 6588 if ((ahd->bugs & AHD_LQOOVERRUN_BUG) != 0) 6589 ahd_outb(ahd, LQOSCSCTL, LQONOCHKOVER); 6590 6591 /* 6592 * Tweak IOCELL settings. 6593 */ 6594 if ((ahd->flags & AHD_HP_BOARD) != 0) { 6595 for (i = 0; i < NUMDSPS; i++) { 6596 ahd_outb(ahd, DSPSELECT, i); 6597 ahd_outb(ahd, WRTBIASCTL, WRTBIASCTL_HP_DEFAULT); 6598 } 6599 #ifdef AHD_DEBUG 6600 if ((ahd_debug & AHD_SHOW_MISC) != 0) 6601 printf("%s: WRTBIASCTL now 0x%x\n", ahd_name(ahd), 6602 WRTBIASCTL_HP_DEFAULT); 6603 #endif 6604 } 6605 ahd_setup_iocell_workaround(ahd); 6606 6607 /* 6608 * Enable LQI Manager interrupts. 6609 */ 6610 ahd_outb(ahd, LQIMODE1, ENLQIPHASE_LQ|ENLQIPHASE_NLQ|ENLIQABORT 6611 | ENLQICRCI_LQ|ENLQICRCI_NLQ|ENLQIBADLQI 6612 | ENLQIOVERI_LQ|ENLQIOVERI_NLQ); 6613 ahd_outb(ahd, LQOMODE0, ENLQOATNLQ|ENLQOATNPKT|ENLQOTCRC); 6614 /* 6615 * We choose to have the sequencer catch LQOPHCHGINPKT errors 6616 * manually for the command phase at the start of a packetized 6617 * selection case. ENLQOBUSFREE should be made redundant by 6618 * the BUSFREE interrupt, but it seems that some LQOBUSFREE 6619 * events fail to assert the BUSFREE interrupt so we must 6620 * also enable LQOBUSFREE interrupts. 6621 */ 6622 ahd_outb(ahd, LQOMODE1, ENLQOBUSFREE); 6623 6624 /* 6625 * Setup sequencer interrupt handlers. 6626 */ 6627 ahd_outw(ahd, INTVEC1_ADDR, ahd_resolve_seqaddr(ahd, LABEL_seq_isr)); 6628 ahd_outw(ahd, INTVEC2_ADDR, ahd_resolve_seqaddr(ahd, LABEL_timer_isr)); 6629 6630 /* 6631 * Setup SCB Offset registers. 6632 */ 6633 if ((ahd->bugs & AHD_PKT_LUN_BUG) != 0) { 6634 ahd_outb(ahd, LUNPTR, offsetof(struct hardware_scb, 6635 pkt_long_lun)); 6636 } else { 6637 ahd_outb(ahd, LUNPTR, offsetof(struct hardware_scb, lun)); 6638 } 6639 ahd_outb(ahd, CMDLENPTR, offsetof(struct hardware_scb, cdb_len)); 6640 ahd_outb(ahd, ATTRPTR, offsetof(struct hardware_scb, task_attribute)); 6641 ahd_outb(ahd, FLAGPTR, offsetof(struct hardware_scb, task_management)); 6642 ahd_outb(ahd, CMDPTR, offsetof(struct hardware_scb, 6643 shared_data.idata.cdb)); 6644 ahd_outb(ahd, QNEXTPTR, 6645 offsetof(struct hardware_scb, next_hscb_busaddr)); 6646 ahd_outb(ahd, ABRTBITPTR, MK_MESSAGE_BIT_OFFSET); 6647 ahd_outb(ahd, ABRTBYTEPTR, offsetof(struct hardware_scb, control)); 6648 if ((ahd->bugs & AHD_PKT_LUN_BUG) != 0) { 6649 ahd_outb(ahd, LUNLEN, 6650 sizeof(ahd->next_queued_hscb->pkt_long_lun) - 1); 6651 } else { 6652 ahd_outb(ahd, LUNLEN, LUNLEN_SINGLE_LEVEL_LUN); 6653 } 6654 ahd_outb(ahd, CDBLIMIT, SCB_CDB_LEN_PTR - 1); 6655 ahd_outb(ahd, MAXCMD, 0xFF); 6656 ahd_outb(ahd, SCBAUTOPTR, 6657 AUSCBPTR_EN | offsetof(struct hardware_scb, tag)); 6658 6659 /* We haven't been enabled for target mode yet. */ 6660 ahd_outb(ahd, MULTARGID, 0); 6661 ahd_outb(ahd, MULTARGID + 1, 0); 6662 6663 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 6664 /* Initialize the negotiation table. */ 6665 if ((ahd->features & AHD_NEW_IOCELL_OPTS) == 0) { 6666 /* 6667 * Clear the spare bytes in the neg table to avoid 6668 * spurious parity errors. 6669 */ 6670 for (target = 0; target < AHD_NUM_TARGETS; target++) { 6671 ahd_outb(ahd, NEGOADDR, target); 6672 ahd_outb(ahd, ANNEXCOL, AHD_ANNEXCOL_PER_DEV0); 6673 for (i = 0; i < AHD_NUM_PER_DEV_ANNEXCOLS; i++) 6674 ahd_outb(ahd, ANNEXDAT, 0); 6675 } 6676 } 6677 for (target = 0; target < AHD_NUM_TARGETS; target++) { 6678 struct ahd_devinfo devinfo; 6679 struct ahd_initiator_tinfo *tinfo; 6680 struct ahd_tmode_tstate *tstate; 6681 6682 tinfo = ahd_fetch_transinfo(ahd, 'A', ahd->our_id, 6683 target, &tstate); 6684 ahd_compile_devinfo(&devinfo, ahd->our_id, 6685 target, CAM_LUN_WILDCARD, 6686 'A', ROLE_INITIATOR); 6687 ahd_update_neg_table(ahd, &devinfo, &tinfo->curr); 6688 } 6689 6690 ahd_outb(ahd, CLRSINT3, NTRAMPERR|OSRAMPERR); 6691 ahd_outb(ahd, CLRINT, CLRSCSIINT); 6692 6693 #ifdef NEEDS_MORE_TESTING 6694 /* 6695 * Always enable abort on incoming L_Qs if this feature is 6696 * supported. We use this to catch invalid SCB references. 6697 */ 6698 if ((ahd->bugs & AHD_ABORT_LQI_BUG) == 0) 6699 ahd_outb(ahd, LQCTL1, ABORTPENDING); 6700 else 6701 #endif 6702 ahd_outb(ahd, LQCTL1, 0); 6703 6704 /* All of our queues are empty */ 6705 ahd->qoutfifonext = 0; 6706 ahd->qoutfifonext_valid_tag = QOUTFIFO_ENTRY_VALID; 6707 ahd_outb(ahd, QOUTFIFO_ENTRY_VALID_TAG, QOUTFIFO_ENTRY_VALID); 6708 for (i = 0; i < AHD_QOUT_SIZE; i++) 6709 ahd->qoutfifo[i].valid_tag = 0; 6710 ahd_sync_qoutfifo(ahd, BUS_DMASYNC_PREREAD); 6711 6712 ahd->qinfifonext = 0; 6713 for (i = 0; i < AHD_QIN_SIZE; i++) 6714 ahd->qinfifo[i] = SCB_LIST_NULL; 6715 6716 if ((ahd->features & AHD_TARGETMODE) != 0) { 6717 /* All target command blocks start out invalid. */ 6718 for (i = 0; i < AHD_TMODE_CMDS; i++) 6719 ahd->targetcmds[i].cmd_valid = 0; 6720 ahd_sync_tqinfifo(ahd, BUS_DMASYNC_PREREAD); 6721 ahd->tqinfifonext = 1; 6722 ahd_outb(ahd, KERNEL_TQINPOS, ahd->tqinfifonext - 1); 6723 ahd_outb(ahd, TQINPOS, ahd->tqinfifonext); 6724 } 6725 6726 /* Initialize Scratch Ram. */ 6727 ahd_outb(ahd, SEQ_FLAGS, 0); 6728 ahd_outb(ahd, SEQ_FLAGS2, 0); 6729 6730 /* We don't have any waiting selections */ 6731 ahd_outw(ahd, WAITING_TID_HEAD, SCB_LIST_NULL); 6732 ahd_outw(ahd, WAITING_TID_TAIL, SCB_LIST_NULL); 6733 ahd_outw(ahd, MK_MESSAGE_SCB, SCB_LIST_NULL); 6734 ahd_outw(ahd, MK_MESSAGE_SCSIID, 0xFF); 6735 for (i = 0; i < AHD_NUM_TARGETS; i++) 6736 ahd_outw(ahd, WAITING_SCB_TAILS + (2 * i), SCB_LIST_NULL); 6737 6738 /* 6739 * Nobody is waiting to be DMAed into the QOUTFIFO. 6740 */ 6741 ahd_outw(ahd, COMPLETE_SCB_HEAD, SCB_LIST_NULL); 6742 ahd_outw(ahd, COMPLETE_SCB_DMAINPROG_HEAD, SCB_LIST_NULL); 6743 ahd_outw(ahd, COMPLETE_DMA_SCB_HEAD, SCB_LIST_NULL); 6744 ahd_outw(ahd, COMPLETE_DMA_SCB_TAIL, SCB_LIST_NULL); 6745 ahd_outw(ahd, COMPLETE_ON_QFREEZE_HEAD, SCB_LIST_NULL); 6746 6747 /* 6748 * The Freeze Count is 0. 6749 */ 6750 ahd->qfreeze_cnt = 0; 6751 ahd_outw(ahd, QFREEZE_COUNT, 0); 6752 ahd_outw(ahd, KERNEL_QFREEZE_COUNT, 0); 6753 6754 /* 6755 * Tell the sequencer where it can find our arrays in memory. 6756 */ 6757 busaddr = ahd->shared_data_map.busaddr; 6758 ahd_outl(ahd, SHARED_DATA_ADDR, busaddr); 6759 ahd_outl(ahd, QOUTFIFO_NEXT_ADDR, busaddr); 6760 6761 /* 6762 * Setup the allowed SCSI Sequences based on operational mode. 6763 * If we are a target, we'll enable select in operations once 6764 * we've had a lun enabled. 6765 */ 6766 scsiseq_template = ENAUTOATNP; 6767 if ((ahd->flags & AHD_INITIATORROLE) != 0) 6768 scsiseq_template |= ENRSELI; 6769 ahd_outb(ahd, SCSISEQ_TEMPLATE, scsiseq_template); 6770 6771 /* There are no busy SCBs yet. */ 6772 for (target = 0; target < AHD_NUM_TARGETS; target++) { 6773 int lun; 6774 6775 for (lun = 0; lun < AHD_NUM_LUNS_NONPKT; lun++) 6776 ahd_unbusy_tcl(ahd, BUILD_TCL_RAW(target, 'A', lun)); 6777 } 6778 6779 /* 6780 * Initialize the group code to command length table. 6781 * Vendor Unique codes are set to 0 so we only capture 6782 * the first byte of the cdb. These can be overridden 6783 * when target mode is enabled. 6784 */ 6785 ahd_outb(ahd, CMDSIZE_TABLE, 5); 6786 ahd_outb(ahd, CMDSIZE_TABLE + 1, 9); 6787 ahd_outb(ahd, CMDSIZE_TABLE + 2, 9); 6788 ahd_outb(ahd, CMDSIZE_TABLE + 3, 0); 6789 ahd_outb(ahd, CMDSIZE_TABLE + 4, 15); 6790 ahd_outb(ahd, CMDSIZE_TABLE + 5, 11); 6791 ahd_outb(ahd, CMDSIZE_TABLE + 6, 0); 6792 ahd_outb(ahd, CMDSIZE_TABLE + 7, 0); 6793 6794 /* Tell the sequencer of our initial queue positions */ 6795 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 6796 ahd_outb(ahd, QOFF_CTLSTA, SCB_QSIZE_512); 6797 ahd->qinfifonext = 0; 6798 ahd_set_hnscb_qoff(ahd, ahd->qinfifonext); 6799 ahd_set_hescb_qoff(ahd, 0); 6800 ahd_set_snscb_qoff(ahd, 0); 6801 ahd_set_sescb_qoff(ahd, 0); 6802 ahd_set_sdscb_qoff(ahd, 0); 6803 6804 /* 6805 * Tell the sequencer which SCB will be the next one it receives. 6806 */ 6807 busaddr = aic_le32toh(ahd->next_queued_hscb->hscb_busaddr); 6808 ahd_outl(ahd, NEXT_QUEUED_SCB_ADDR, busaddr); 6809 6810 /* 6811 * Default to coalescing disabled. 6812 */ 6813 ahd_outw(ahd, INT_COALESCING_CMDCOUNT, 0); 6814 ahd_outw(ahd, CMDS_PENDING, 0); 6815 ahd_update_coalescing_values(ahd, ahd->int_coalescing_timer, 6816 ahd->int_coalescing_maxcmds, 6817 ahd->int_coalescing_mincmds); 6818 ahd_enable_coalescing(ahd, FALSE); 6819 6820 ahd_loadseq(ahd); 6821 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 6822 } 6823 6824 /* 6825 * Setup default device and controller settings. 6826 * This should only be called if our probe has 6827 * determined that no configuration data is available. 6828 */ 6829 int 6830 ahd_default_config(struct ahd_softc *ahd) 6831 { 6832 int targ; 6833 6834 ahd->our_id = 7; 6835 6836 /* 6837 * Allocate a tstate to house information for our 6838 * initiator presence on the bus as well as the user 6839 * data for any target mode initiator. 6840 */ 6841 if (ahd_alloc_tstate(ahd, ahd->our_id, 'A') == NULL) { 6842 printf("%s: unable to allocate ahd_tmode_tstate. " 6843 "Failing attach\n", ahd_name(ahd)); 6844 return (ENOMEM); 6845 } 6846 6847 for (targ = 0; targ < AHD_NUM_TARGETS; targ++) { 6848 struct ahd_devinfo devinfo; 6849 struct ahd_initiator_tinfo *tinfo; 6850 struct ahd_tmode_tstate *tstate; 6851 uint16_t target_mask; 6852 6853 tinfo = ahd_fetch_transinfo(ahd, 'A', ahd->our_id, 6854 targ, &tstate); 6855 /* 6856 * We support SPC2 and SPI4. 6857 */ 6858 tinfo->user.protocol_version = 4; 6859 tinfo->user.transport_version = 4; 6860 6861 target_mask = 0x01 << targ; 6862 ahd->user_discenable |= target_mask; 6863 tstate->discenable |= target_mask; 6864 ahd->user_tagenable |= target_mask; 6865 #ifdef AHD_FORCE_160 6866 tinfo->user.period = AHD_SYNCRATE_DT; 6867 #else 6868 tinfo->user.period = AHD_SYNCRATE_160; 6869 #endif 6870 tinfo->user.offset = MAX_OFFSET; 6871 tinfo->user.ppr_options = MSG_EXT_PPR_RD_STRM 6872 | MSG_EXT_PPR_WR_FLOW 6873 | MSG_EXT_PPR_HOLD_MCS 6874 | MSG_EXT_PPR_IU_REQ 6875 | MSG_EXT_PPR_QAS_REQ 6876 | MSG_EXT_PPR_DT_REQ; 6877 if ((ahd->features & AHD_RTI) != 0) 6878 tinfo->user.ppr_options |= MSG_EXT_PPR_RTI; 6879 6880 tinfo->user.width = MSG_EXT_WDTR_BUS_16_BIT; 6881 6882 /* 6883 * Start out Async/Narrow/Untagged and with 6884 * conservative protocol support. 6885 */ 6886 tinfo->goal.protocol_version = 2; 6887 tinfo->goal.transport_version = 2; 6888 tinfo->curr.protocol_version = 2; 6889 tinfo->curr.transport_version = 2; 6890 ahd_compile_devinfo(&devinfo, ahd->our_id, 6891 targ, CAM_LUN_WILDCARD, 6892 'A', ROLE_INITIATOR); 6893 tstate->tagenable &= ~target_mask; 6894 ahd_set_width(ahd, &devinfo, MSG_EXT_WDTR_BUS_8_BIT, 6895 AHD_TRANS_CUR|AHD_TRANS_GOAL, /*paused*/TRUE); 6896 ahd_set_syncrate(ahd, &devinfo, /*period*/0, /*offset*/0, 6897 /*ppr_options*/0, AHD_TRANS_CUR|AHD_TRANS_GOAL, 6898 /*paused*/TRUE); 6899 } 6900 return (0); 6901 } 6902 6903 /* 6904 * Parse device configuration information. 6905 */ 6906 int 6907 ahd_parse_cfgdata(struct ahd_softc *ahd, struct seeprom_config *sc) 6908 { 6909 int targ; 6910 int max_targ; 6911 6912 max_targ = sc->max_targets & CFMAXTARG; 6913 ahd->our_id = sc->brtime_id & CFSCSIID; 6914 6915 /* 6916 * Allocate a tstate to house information for our 6917 * initiator presence on the bus as well as the user 6918 * data for any target mode initiator. 6919 */ 6920 if (ahd_alloc_tstate(ahd, ahd->our_id, 'A') == NULL) { 6921 printf("%s: unable to allocate ahd_tmode_tstate. " 6922 "Failing attach\n", ahd_name(ahd)); 6923 return (ENOMEM); 6924 } 6925 6926 for (targ = 0; targ < max_targ; targ++) { 6927 struct ahd_devinfo devinfo; 6928 struct ahd_initiator_tinfo *tinfo; 6929 struct ahd_transinfo *user_tinfo; 6930 struct ahd_tmode_tstate *tstate; 6931 uint16_t target_mask; 6932 6933 tinfo = ahd_fetch_transinfo(ahd, 'A', ahd->our_id, 6934 targ, &tstate); 6935 user_tinfo = &tinfo->user; 6936 6937 /* 6938 * We support SPC2 and SPI4. 6939 */ 6940 tinfo->user.protocol_version = 4; 6941 tinfo->user.transport_version = 4; 6942 6943 target_mask = 0x01 << targ; 6944 ahd->user_discenable &= ~target_mask; 6945 tstate->discenable &= ~target_mask; 6946 ahd->user_tagenable &= ~target_mask; 6947 if (sc->device_flags[targ] & CFDISC) { 6948 tstate->discenable |= target_mask; 6949 ahd->user_discenable |= target_mask; 6950 ahd->user_tagenable |= target_mask; 6951 } else { 6952 /* 6953 * Cannot be packetized without disconnection. 6954 */ 6955 sc->device_flags[targ] &= ~CFPACKETIZED; 6956 } 6957 6958 user_tinfo->ppr_options = 0; 6959 user_tinfo->period = (sc->device_flags[targ] & CFXFER); 6960 if (user_tinfo->period < CFXFER_ASYNC) { 6961 if (user_tinfo->period <= AHD_PERIOD_10MHz) 6962 user_tinfo->ppr_options |= MSG_EXT_PPR_DT_REQ; 6963 user_tinfo->offset = MAX_OFFSET; 6964 } else { 6965 user_tinfo->offset = 0; 6966 user_tinfo->period = AHD_ASYNC_XFER_PERIOD; 6967 } 6968 #ifdef AHD_FORCE_160 6969 if (user_tinfo->period <= AHD_SYNCRATE_160) 6970 user_tinfo->period = AHD_SYNCRATE_DT; 6971 #endif 6972 6973 if ((sc->device_flags[targ] & CFPACKETIZED) != 0) { 6974 user_tinfo->ppr_options |= MSG_EXT_PPR_RD_STRM 6975 | MSG_EXT_PPR_WR_FLOW 6976 | MSG_EXT_PPR_HOLD_MCS 6977 | MSG_EXT_PPR_IU_REQ; 6978 if ((ahd->features & AHD_RTI) != 0) 6979 user_tinfo->ppr_options |= MSG_EXT_PPR_RTI; 6980 } 6981 6982 if ((sc->device_flags[targ] & CFQAS) != 0) 6983 user_tinfo->ppr_options |= MSG_EXT_PPR_QAS_REQ; 6984 6985 if ((sc->device_flags[targ] & CFWIDEB) != 0) 6986 user_tinfo->width = MSG_EXT_WDTR_BUS_16_BIT; 6987 else 6988 user_tinfo->width = MSG_EXT_WDTR_BUS_8_BIT; 6989 #ifdef AHD_DEBUG 6990 if ((ahd_debug & AHD_SHOW_MISC) != 0) 6991 printf("(%d): %x:%x:%x:%x\n", targ, user_tinfo->width, 6992 user_tinfo->period, user_tinfo->offset, 6993 user_tinfo->ppr_options); 6994 #endif 6995 /* 6996 * Start out Async/Narrow/Untagged and with 6997 * conservative protocol support. 6998 */ 6999 tstate->tagenable &= ~target_mask; 7000 tinfo->goal.protocol_version = 2; 7001 tinfo->goal.transport_version = 2; 7002 tinfo->curr.protocol_version = 2; 7003 tinfo->curr.transport_version = 2; 7004 ahd_compile_devinfo(&devinfo, ahd->our_id, 7005 targ, CAM_LUN_WILDCARD, 7006 'A', ROLE_INITIATOR); 7007 ahd_set_width(ahd, &devinfo, MSG_EXT_WDTR_BUS_8_BIT, 7008 AHD_TRANS_CUR|AHD_TRANS_GOAL, /*paused*/TRUE); 7009 ahd_set_syncrate(ahd, &devinfo, /*period*/0, /*offset*/0, 7010 /*ppr_options*/0, AHD_TRANS_CUR|AHD_TRANS_GOAL, 7011 /*paused*/TRUE); 7012 } 7013 7014 ahd->flags &= ~AHD_SPCHK_ENB_A; 7015 if (sc->bios_control & CFSPARITY) 7016 ahd->flags |= AHD_SPCHK_ENB_A; 7017 7018 ahd->flags &= ~AHD_RESET_BUS_A; 7019 if (sc->bios_control & CFRESETB) 7020 ahd->flags |= AHD_RESET_BUS_A; 7021 7022 ahd->flags &= ~AHD_EXTENDED_TRANS_A; 7023 if (sc->bios_control & CFEXTEND) 7024 ahd->flags |= AHD_EXTENDED_TRANS_A; 7025 7026 ahd->flags &= ~AHD_BIOS_ENABLED; 7027 if ((sc->bios_control & CFBIOSSTATE) == CFBS_ENABLED) 7028 ahd->flags |= AHD_BIOS_ENABLED; 7029 7030 ahd->flags &= ~AHD_STPWLEVEL_A; 7031 if ((sc->adapter_control & CFSTPWLEVEL) != 0) 7032 ahd->flags |= AHD_STPWLEVEL_A; 7033 7034 return (0); 7035 } 7036 7037 /* 7038 * Parse device configuration information. 7039 */ 7040 int 7041 ahd_parse_vpddata(struct ahd_softc *ahd, struct vpd_config *vpd) 7042 { 7043 int error; 7044 7045 error = ahd_verify_vpd_cksum(vpd); 7046 if (error == 0) 7047 return (EINVAL); 7048 if ((vpd->bios_flags & VPDBOOTHOST) != 0) 7049 ahd->flags |= AHD_BOOT_CHANNEL; 7050 return (0); 7051 } 7052 7053 void 7054 ahd_intr_enable(struct ahd_softc *ahd, int enable) 7055 { 7056 u_int hcntrl; 7057 7058 hcntrl = ahd_inb(ahd, HCNTRL); 7059 hcntrl &= ~INTEN; 7060 ahd->pause &= ~INTEN; 7061 ahd->unpause &= ~INTEN; 7062 if (enable) { 7063 hcntrl |= INTEN; 7064 ahd->pause |= INTEN; 7065 ahd->unpause |= INTEN; 7066 } 7067 ahd_outb(ahd, HCNTRL, hcntrl); 7068 } 7069 7070 void 7071 ahd_update_coalescing_values(struct ahd_softc *ahd, u_int timer, u_int maxcmds, 7072 u_int mincmds) 7073 { 7074 if (timer > AHD_TIMER_MAX_US) 7075 timer = AHD_TIMER_MAX_US; 7076 ahd->int_coalescing_timer = timer; 7077 7078 if (maxcmds > AHD_INT_COALESCING_MAXCMDS_MAX) 7079 maxcmds = AHD_INT_COALESCING_MAXCMDS_MAX; 7080 if (mincmds > AHD_INT_COALESCING_MINCMDS_MAX) 7081 mincmds = AHD_INT_COALESCING_MINCMDS_MAX; 7082 ahd->int_coalescing_maxcmds = maxcmds; 7083 ahd_outw(ahd, INT_COALESCING_TIMER, timer / AHD_TIMER_US_PER_TICK); 7084 ahd_outb(ahd, INT_COALESCING_MAXCMDS, -maxcmds); 7085 ahd_outb(ahd, INT_COALESCING_MINCMDS, -mincmds); 7086 } 7087 7088 void 7089 ahd_enable_coalescing(struct ahd_softc *ahd, int enable) 7090 { 7091 7092 ahd->hs_mailbox &= ~ENINT_COALESCE; 7093 if (enable) 7094 ahd->hs_mailbox |= ENINT_COALESCE; 7095 ahd_outb(ahd, HS_MAILBOX, ahd->hs_mailbox); 7096 ahd_flush_device_writes(ahd); 7097 ahd_run_qoutfifo(ahd); 7098 } 7099 7100 /* 7101 * Ensure that the card is paused in a location 7102 * outside of all critical sections and that all 7103 * pending work is completed prior to returning. 7104 * This routine should only be called from outside 7105 * an interrupt context. 7106 */ 7107 void 7108 ahd_pause_and_flushwork(struct ahd_softc *ahd) 7109 { 7110 u_int intstat; 7111 u_int maxloops; 7112 7113 maxloops = 1000; 7114 ahd->flags |= AHD_ALL_INTERRUPTS; 7115 ahd_pause(ahd); 7116 /* 7117 * Freeze the outgoing selections. We do this only 7118 * until we are safely paused without further selections 7119 * pending. 7120 */ 7121 ahd->qfreeze_cnt--; 7122 ahd_outw(ahd, KERNEL_QFREEZE_COUNT, ahd->qfreeze_cnt); 7123 ahd_outb(ahd, SEQ_FLAGS2, ahd_inb(ahd, SEQ_FLAGS2) | SELECTOUT_QFROZEN); 7124 do { 7125 7126 ahd_unpause(ahd); 7127 /* 7128 * Give the sequencer some time to service 7129 * any active selections. 7130 */ 7131 aic_delay(500); 7132 7133 ahd_intr(ahd); 7134 ahd_pause(ahd); 7135 intstat = ahd_inb(ahd, INTSTAT); 7136 if ((intstat & INT_PEND) == 0) { 7137 ahd_clear_critical_section(ahd); 7138 intstat = ahd_inb(ahd, INTSTAT); 7139 } 7140 } while (--maxloops 7141 && (intstat != 0xFF || (ahd->features & AHD_REMOVABLE) == 0) 7142 && ((intstat & INT_PEND) != 0 7143 || (ahd_inb(ahd, SCSISEQ0) & ENSELO) != 0 7144 || (ahd_inb(ahd, SSTAT0) & (SELDO|SELINGO)) != 0)); 7145 7146 if (maxloops == 0) { 7147 printf("Infinite interrupt loop, INTSTAT = %x", 7148 ahd_inb(ahd, INTSTAT)); 7149 } 7150 ahd->qfreeze_cnt++; 7151 ahd_outw(ahd, KERNEL_QFREEZE_COUNT, ahd->qfreeze_cnt); 7152 7153 ahd_flush_qoutfifo(ahd); 7154 7155 ahd_platform_flushwork(ahd); 7156 ahd->flags &= ~AHD_ALL_INTERRUPTS; 7157 } 7158 7159 int 7160 ahd_suspend(struct ahd_softc *ahd) 7161 { 7162 7163 ahd_pause_and_flushwork(ahd); 7164 7165 if (LIST_FIRST(&ahd->pending_scbs) != NULL) { 7166 ahd_unpause(ahd); 7167 return (EBUSY); 7168 } 7169 ahd_shutdown(ahd); 7170 return (0); 7171 } 7172 7173 int 7174 ahd_resume(struct ahd_softc *ahd) 7175 { 7176 7177 ahd_reset(ahd, /*reinit*/TRUE); 7178 ahd_intr_enable(ahd, TRUE); 7179 ahd_restart(ahd); 7180 return (0); 7181 } 7182 7183 /************************** Busy Target Table *********************************/ 7184 /* 7185 * Set SCBPTR to the SCB that contains the busy 7186 * table entry for TCL. Return the offset into 7187 * the SCB that contains the entry for TCL. 7188 * saved_scbid is dereferenced and set to the 7189 * scbid that should be restored once manipualtion 7190 * of the TCL entry is complete. 7191 */ 7192 static __inline u_int 7193 ahd_index_busy_tcl(struct ahd_softc *ahd, u_int *saved_scbid, u_int tcl) 7194 { 7195 /* 7196 * Index to the SCB that contains the busy entry. 7197 */ 7198 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7199 *saved_scbid = ahd_get_scbptr(ahd); 7200 ahd_set_scbptr(ahd, TCL_LUN(tcl) 7201 | ((TCL_TARGET_OFFSET(tcl) & 0xC) << 4)); 7202 7203 /* 7204 * And now calculate the SCB offset to the entry. 7205 * Each entry is 2 bytes wide, hence the 7206 * multiplication by 2. 7207 */ 7208 return (((TCL_TARGET_OFFSET(tcl) & 0x3) << 1) + SCB_DISCONNECTED_LISTS); 7209 } 7210 7211 /* 7212 * Return the untagged transaction id for a given target/channel lun. 7213 */ 7214 u_int 7215 ahd_find_busy_tcl(struct ahd_softc *ahd, u_int tcl) 7216 { 7217 u_int scbid; 7218 u_int scb_offset; 7219 u_int saved_scbptr; 7220 7221 scb_offset = ahd_index_busy_tcl(ahd, &saved_scbptr, tcl); 7222 scbid = ahd_inw_scbram(ahd, scb_offset); 7223 ahd_set_scbptr(ahd, saved_scbptr); 7224 return (scbid); 7225 } 7226 7227 void 7228 ahd_busy_tcl(struct ahd_softc *ahd, u_int tcl, u_int scbid) 7229 { 7230 u_int scb_offset; 7231 u_int saved_scbptr; 7232 7233 scb_offset = ahd_index_busy_tcl(ahd, &saved_scbptr, tcl); 7234 ahd_outw(ahd, scb_offset, scbid); 7235 ahd_set_scbptr(ahd, saved_scbptr); 7236 } 7237 7238 /************************** SCB and SCB queue management **********************/ 7239 int 7240 ahd_match_scb(struct ahd_softc *ahd, struct scb *scb, int target, 7241 char channel, int lun, u_int tag, role_t role) 7242 { 7243 int targ = SCB_GET_TARGET(ahd, scb); 7244 char chan = SCB_GET_CHANNEL(ahd, scb); 7245 int slun = SCB_GET_LUN(scb); 7246 int match; 7247 7248 match = ((chan == channel) || (channel == ALL_CHANNELS)); 7249 if (match != 0) 7250 match = ((targ == target) || (target == CAM_TARGET_WILDCARD)); 7251 if (match != 0) 7252 match = ((lun == slun) || (lun == CAM_LUN_WILDCARD)); 7253 if (match != 0) { 7254 #ifdef AHD_TARGET_MODE 7255 int group; 7256 7257 group = XPT_FC_GROUP(scb->io_ctx->ccb_h.func_code); 7258 if (role == ROLE_INITIATOR) { 7259 match = (group != XPT_FC_GROUP_TMODE) 7260 && ((tag == SCB_GET_TAG(scb)) 7261 || (tag == SCB_LIST_NULL)); 7262 } else if (role == ROLE_TARGET) { 7263 match = (group == XPT_FC_GROUP_TMODE) 7264 && ((tag == scb->io_ctx->csio.tag_id) 7265 || (tag == SCB_LIST_NULL)); 7266 } 7267 #else /* !AHD_TARGET_MODE */ 7268 match = ((tag == SCB_GET_TAG(scb)) || (tag == SCB_LIST_NULL)); 7269 #endif /* AHD_TARGET_MODE */ 7270 } 7271 7272 return match; 7273 } 7274 7275 void 7276 ahd_freeze_devq(struct ahd_softc *ahd, struct scb *scb) 7277 { 7278 int target; 7279 char channel; 7280 int lun; 7281 7282 target = SCB_GET_TARGET(ahd, scb); 7283 lun = SCB_GET_LUN(scb); 7284 channel = SCB_GET_CHANNEL(ahd, scb); 7285 7286 ahd_search_qinfifo(ahd, target, channel, lun, 7287 /*tag*/SCB_LIST_NULL, ROLE_UNKNOWN, 7288 CAM_REQUEUE_REQ, SEARCH_COMPLETE); 7289 7290 ahd_platform_freeze_devq(ahd, scb); 7291 } 7292 7293 void 7294 ahd_qinfifo_requeue_tail(struct ahd_softc *ahd, struct scb *scb) 7295 { 7296 struct scb *prev_scb; 7297 ahd_mode_state saved_modes; 7298 7299 saved_modes = ahd_save_modes(ahd); 7300 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 7301 prev_scb = NULL; 7302 if (ahd_qinfifo_count(ahd) != 0) { 7303 u_int prev_tag; 7304 u_int prev_pos; 7305 7306 prev_pos = AHD_QIN_WRAP(ahd->qinfifonext - 1); 7307 prev_tag = ahd->qinfifo[prev_pos]; 7308 prev_scb = ahd_lookup_scb(ahd, prev_tag); 7309 } 7310 ahd_qinfifo_requeue(ahd, prev_scb, scb); 7311 ahd_set_hnscb_qoff(ahd, ahd->qinfifonext); 7312 ahd_restore_modes(ahd, saved_modes); 7313 } 7314 7315 static void 7316 ahd_qinfifo_requeue(struct ahd_softc *ahd, struct scb *prev_scb, 7317 struct scb *scb) 7318 { 7319 if (prev_scb == NULL) { 7320 uint32_t busaddr; 7321 7322 busaddr = aic_le32toh(scb->hscb->hscb_busaddr); 7323 ahd_outl(ahd, NEXT_QUEUED_SCB_ADDR, busaddr); 7324 } else { 7325 prev_scb->hscb->next_hscb_busaddr = scb->hscb->hscb_busaddr; 7326 ahd_sync_scb(ahd, prev_scb, 7327 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 7328 } 7329 ahd->qinfifo[AHD_QIN_WRAP(ahd->qinfifonext)] = SCB_GET_TAG(scb); 7330 ahd->qinfifonext++; 7331 scb->hscb->next_hscb_busaddr = ahd->next_queued_hscb->hscb_busaddr; 7332 ahd_sync_scb(ahd, scb, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 7333 } 7334 7335 static int 7336 ahd_qinfifo_count(struct ahd_softc *ahd) 7337 { 7338 u_int qinpos; 7339 u_int wrap_qinpos; 7340 u_int wrap_qinfifonext; 7341 7342 AHD_ASSERT_MODES(ahd, AHD_MODE_CCHAN_MSK, AHD_MODE_CCHAN_MSK); 7343 qinpos = ahd_get_snscb_qoff(ahd); 7344 wrap_qinpos = AHD_QIN_WRAP(qinpos); 7345 wrap_qinfifonext = AHD_QIN_WRAP(ahd->qinfifonext); 7346 if (wrap_qinfifonext >= wrap_qinpos) 7347 return (wrap_qinfifonext - wrap_qinpos); 7348 else 7349 return (wrap_qinfifonext 7350 + NUM_ELEMENTS(ahd->qinfifo) - wrap_qinpos); 7351 } 7352 7353 void 7354 ahd_reset_cmds_pending(struct ahd_softc *ahd) 7355 { 7356 struct scb *scb; 7357 ahd_mode_state saved_modes; 7358 u_int pending_cmds; 7359 7360 saved_modes = ahd_save_modes(ahd); 7361 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 7362 7363 /* 7364 * Don't count any commands as outstanding that the 7365 * sequencer has already marked for completion. 7366 */ 7367 ahd_flush_qoutfifo(ahd); 7368 7369 pending_cmds = 0; 7370 LIST_FOREACH(scb, &ahd->pending_scbs, pending_links) { 7371 pending_cmds++; 7372 } 7373 ahd_outw(ahd, CMDS_PENDING, pending_cmds - ahd_qinfifo_count(ahd)); 7374 ahd_restore_modes(ahd, saved_modes); 7375 ahd->flags &= ~AHD_UPDATE_PEND_CMDS; 7376 } 7377 7378 void 7379 ahd_done_with_status(struct ahd_softc *ahd, struct scb *scb, uint32_t status) 7380 { 7381 cam_status ostat; 7382 cam_status cstat; 7383 7384 ostat = aic_get_transaction_status(scb); 7385 if (ostat == CAM_REQ_INPROG) 7386 aic_set_transaction_status(scb, status); 7387 cstat = aic_get_transaction_status(scb); 7388 if (cstat != CAM_REQ_CMP) 7389 aic_freeze_scb(scb); 7390 ahd_done(ahd, scb); 7391 } 7392 7393 int 7394 ahd_search_qinfifo(struct ahd_softc *ahd, int target, char channel, 7395 int lun, u_int tag, role_t role, uint32_t status, 7396 ahd_search_action action) 7397 { 7398 struct scb *scb; 7399 struct scb *mk_msg_scb; 7400 struct scb *prev_scb; 7401 ahd_mode_state saved_modes; 7402 u_int qinstart; 7403 u_int qinpos; 7404 u_int qintail; 7405 u_int tid_next; 7406 u_int tid_prev; 7407 u_int scbid; 7408 u_int seq_flags2; 7409 u_int savedscbptr; 7410 uint32_t busaddr; 7411 int found; 7412 int targets; 7413 7414 /* Must be in CCHAN mode */ 7415 saved_modes = ahd_save_modes(ahd); 7416 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 7417 7418 /* 7419 * Halt any pending SCB DMA. The sequencer will reinitiate 7420 * this dma if the qinfifo is not empty once we unpause. 7421 */ 7422 if ((ahd_inb(ahd, CCSCBCTL) & (CCARREN|CCSCBEN|CCSCBDIR)) 7423 == (CCARREN|CCSCBEN|CCSCBDIR)) { 7424 ahd_outb(ahd, CCSCBCTL, 7425 ahd_inb(ahd, CCSCBCTL) & ~(CCARREN|CCSCBEN)); 7426 while ((ahd_inb(ahd, CCSCBCTL) & (CCARREN|CCSCBEN)) != 0) 7427 ; 7428 } 7429 /* Determine sequencer's position in the qinfifo. */ 7430 qintail = AHD_QIN_WRAP(ahd->qinfifonext); 7431 qinstart = ahd_get_snscb_qoff(ahd); 7432 qinpos = AHD_QIN_WRAP(qinstart); 7433 found = 0; 7434 prev_scb = NULL; 7435 7436 if (action == SEARCH_PRINT) { 7437 printf("qinstart = %d qinfifonext = %d\nQINFIFO:", 7438 qinstart, ahd->qinfifonext); 7439 } 7440 7441 /* 7442 * Start with an empty queue. Entries that are not chosen 7443 * for removal will be re-added to the queue as we go. 7444 */ 7445 ahd->qinfifonext = qinstart; 7446 busaddr = aic_le32toh(ahd->next_queued_hscb->hscb_busaddr); 7447 ahd_outl(ahd, NEXT_QUEUED_SCB_ADDR, busaddr); 7448 7449 while (qinpos != qintail) { 7450 scb = ahd_lookup_scb(ahd, ahd->qinfifo[qinpos]); 7451 if (scb == NULL) { 7452 printf("qinpos = %d, SCB index = %d\n", 7453 qinpos, ahd->qinfifo[qinpos]); 7454 panic("Loop 1\n"); 7455 } 7456 7457 if (ahd_match_scb(ahd, scb, target, channel, lun, tag, role)) { 7458 /* 7459 * We found an scb that needs to be acted on. 7460 */ 7461 found++; 7462 switch (action) { 7463 case SEARCH_COMPLETE: 7464 if ((scb->flags & SCB_ACTIVE) == 0) 7465 printf("Inactive SCB in qinfifo\n"); 7466 ahd_done_with_status(ahd, scb, status); 7467 /* FALLTHROUGH */ 7468 case SEARCH_REMOVE: 7469 break; 7470 case SEARCH_PRINT: 7471 printf(" 0x%x", ahd->qinfifo[qinpos]); 7472 /* FALLTHROUGH */ 7473 case SEARCH_COUNT: 7474 ahd_qinfifo_requeue(ahd, prev_scb, scb); 7475 prev_scb = scb; 7476 break; 7477 } 7478 } else { 7479 ahd_qinfifo_requeue(ahd, prev_scb, scb); 7480 prev_scb = scb; 7481 } 7482 qinpos = AHD_QIN_WRAP(qinpos+1); 7483 } 7484 7485 ahd_set_hnscb_qoff(ahd, ahd->qinfifonext); 7486 7487 if (action == SEARCH_PRINT) 7488 printf("\nWAITING_TID_QUEUES:\n"); 7489 7490 /* 7491 * Search waiting for selection lists. We traverse the 7492 * list of "their ids" waiting for selection and, if 7493 * appropriate, traverse the SCBs of each "their id" 7494 * looking for matches. 7495 */ 7496 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 7497 seq_flags2 = ahd_inb(ahd, SEQ_FLAGS2); 7498 if ((seq_flags2 & PENDING_MK_MESSAGE) != 0) { 7499 scbid = ahd_inw(ahd, MK_MESSAGE_SCB); 7500 mk_msg_scb = ahd_lookup_scb(ahd, scbid); 7501 } else 7502 mk_msg_scb = NULL; 7503 savedscbptr = ahd_get_scbptr(ahd); 7504 tid_next = ahd_inw(ahd, WAITING_TID_HEAD); 7505 tid_prev = SCB_LIST_NULL; 7506 targets = 0; 7507 for (scbid = tid_next; !SCBID_IS_NULL(scbid); scbid = tid_next) { 7508 u_int tid_head; 7509 u_int tid_tail; 7510 7511 targets++; 7512 if (targets > AHD_NUM_TARGETS) 7513 panic("TID LIST LOOP"); 7514 7515 if (scbid >= ahd->scb_data.numscbs) { 7516 printf("%s: Waiting TID List inconsistency. " 7517 "SCB index == 0x%x, yet numscbs == 0x%x.", 7518 ahd_name(ahd), scbid, ahd->scb_data.numscbs); 7519 ahd_dump_card_state(ahd); 7520 panic("for safety"); 7521 } 7522 scb = ahd_lookup_scb(ahd, scbid); 7523 if (scb == NULL) { 7524 printf("%s: SCB = 0x%x Not Active!\n", 7525 ahd_name(ahd), scbid); 7526 panic("Waiting TID List traversal\n"); 7527 } 7528 ahd_set_scbptr(ahd, scbid); 7529 tid_next = ahd_inw_scbram(ahd, SCB_NEXT2); 7530 if (ahd_match_scb(ahd, scb, target, channel, CAM_LUN_WILDCARD, 7531 SCB_LIST_NULL, ROLE_UNKNOWN) == 0) { 7532 tid_prev = scbid; 7533 continue; 7534 } 7535 7536 /* 7537 * We found a list of scbs that needs to be searched. 7538 */ 7539 if (action == SEARCH_PRINT) 7540 printf(" %d ( ", SCB_GET_TARGET(ahd, scb)); 7541 tid_head = scbid; 7542 found += ahd_search_scb_list(ahd, target, channel, 7543 lun, tag, role, status, 7544 action, &tid_head, &tid_tail, 7545 SCB_GET_TARGET(ahd, scb)); 7546 /* 7547 * Check any MK_MESSAGE SCB that is still waiting to 7548 * enter this target's waiting for selection queue. 7549 */ 7550 if (mk_msg_scb != NULL 7551 && ahd_match_scb(ahd, mk_msg_scb, target, channel, 7552 lun, tag, role)) { 7553 7554 /* 7555 * We found an scb that needs to be acted on. 7556 */ 7557 found++; 7558 switch (action) { 7559 case SEARCH_COMPLETE: 7560 if ((mk_msg_scb->flags & SCB_ACTIVE) == 0) 7561 printf("Inactive SCB pending MK_MSG\n"); 7562 ahd_done_with_status(ahd, mk_msg_scb, status); 7563 /* FALLTHROUGH */ 7564 case SEARCH_REMOVE: 7565 { 7566 u_int tail_offset; 7567 7568 printf("Removing MK_MSG scb\n"); 7569 7570 /* 7571 * Reset our tail to the tail of the 7572 * main per-target list. 7573 */ 7574 tail_offset = WAITING_SCB_TAILS 7575 + (2 * SCB_GET_TARGET(ahd, mk_msg_scb)); 7576 ahd_outw(ahd, tail_offset, tid_tail); 7577 7578 seq_flags2 &= ~PENDING_MK_MESSAGE; 7579 ahd_outb(ahd, SEQ_FLAGS2, seq_flags2); 7580 ahd_outw(ahd, CMDS_PENDING, 7581 ahd_inw(ahd, CMDS_PENDING)-1); 7582 mk_msg_scb = NULL; 7583 break; 7584 } 7585 case SEARCH_PRINT: 7586 printf(" 0x%x", SCB_GET_TAG(scb)); 7587 /* FALLTHROUGH */ 7588 case SEARCH_COUNT: 7589 break; 7590 } 7591 } 7592 7593 if (mk_msg_scb != NULL 7594 && SCBID_IS_NULL(tid_head) 7595 && ahd_match_scb(ahd, scb, target, channel, CAM_LUN_WILDCARD, 7596 SCB_LIST_NULL, ROLE_UNKNOWN)) { 7597 7598 /* 7599 * When removing the last SCB for a target 7600 * queue with a pending MK_MESSAGE scb, we 7601 * must queue the MK_MESSAGE scb. 7602 */ 7603 printf("Queueing mk_msg_scb\n"); 7604 tid_head = ahd_inw(ahd, MK_MESSAGE_SCB); 7605 seq_flags2 &= ~PENDING_MK_MESSAGE; 7606 ahd_outb(ahd, SEQ_FLAGS2, seq_flags2); 7607 mk_msg_scb = NULL; 7608 } 7609 if (tid_head != scbid) 7610 ahd_stitch_tid_list(ahd, tid_prev, tid_head, tid_next); 7611 if (!SCBID_IS_NULL(tid_head)) 7612 tid_prev = tid_head; 7613 if (action == SEARCH_PRINT) 7614 printf(")\n"); 7615 } 7616 7617 /* Restore saved state. */ 7618 ahd_set_scbptr(ahd, savedscbptr); 7619 ahd_restore_modes(ahd, saved_modes); 7620 return (found); 7621 } 7622 7623 static int 7624 ahd_search_scb_list(struct ahd_softc *ahd, int target, char channel, 7625 int lun, u_int tag, role_t role, uint32_t status, 7626 ahd_search_action action, u_int *list_head, 7627 u_int *list_tail, u_int tid) 7628 { 7629 struct scb *scb; 7630 u_int scbid; 7631 u_int next; 7632 u_int prev; 7633 int found; 7634 7635 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7636 found = 0; 7637 prev = SCB_LIST_NULL; 7638 next = *list_head; 7639 *list_tail = SCB_LIST_NULL; 7640 for (scbid = next; !SCBID_IS_NULL(scbid); scbid = next) { 7641 if (scbid >= ahd->scb_data.numscbs) { 7642 printf("%s:SCB List inconsistency. " 7643 "SCB == 0x%x, yet numscbs == 0x%x.", 7644 ahd_name(ahd), scbid, ahd->scb_data.numscbs); 7645 ahd_dump_card_state(ahd); 7646 panic("for safety"); 7647 } 7648 scb = ahd_lookup_scb(ahd, scbid); 7649 if (scb == NULL) { 7650 printf("%s: SCB = %d Not Active!\n", 7651 ahd_name(ahd), scbid); 7652 panic("Waiting List traversal\n"); 7653 } 7654 ahd_set_scbptr(ahd, scbid); 7655 *list_tail = scbid; 7656 next = ahd_inw_scbram(ahd, SCB_NEXT); 7657 if (ahd_match_scb(ahd, scb, target, channel, 7658 lun, SCB_LIST_NULL, role) == 0) { 7659 prev = scbid; 7660 continue; 7661 } 7662 found++; 7663 switch (action) { 7664 case SEARCH_COMPLETE: 7665 if ((scb->flags & SCB_ACTIVE) == 0) 7666 printf("Inactive SCB in Waiting List\n"); 7667 ahd_done_with_status(ahd, scb, status); 7668 /* FALLTHROUGH */ 7669 case SEARCH_REMOVE: 7670 ahd_rem_wscb(ahd, scbid, prev, next, tid); 7671 *list_tail = prev; 7672 if (SCBID_IS_NULL(prev)) 7673 *list_head = next; 7674 break; 7675 case SEARCH_PRINT: 7676 printf("0x%x ", scbid); 7677 case SEARCH_COUNT: 7678 prev = scbid; 7679 break; 7680 } 7681 if (found > AHD_SCB_MAX) 7682 panic("SCB LIST LOOP"); 7683 } 7684 if (action == SEARCH_COMPLETE 7685 || action == SEARCH_REMOVE) 7686 ahd_outw(ahd, CMDS_PENDING, ahd_inw(ahd, CMDS_PENDING) - found); 7687 return (found); 7688 } 7689 7690 static void 7691 ahd_stitch_tid_list(struct ahd_softc *ahd, u_int tid_prev, 7692 u_int tid_cur, u_int tid_next) 7693 { 7694 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7695 7696 if (SCBID_IS_NULL(tid_cur)) { 7697 7698 /* Bypass current TID list */ 7699 if (SCBID_IS_NULL(tid_prev)) { 7700 ahd_outw(ahd, WAITING_TID_HEAD, tid_next); 7701 } else { 7702 ahd_set_scbptr(ahd, tid_prev); 7703 ahd_outw(ahd, SCB_NEXT2, tid_next); 7704 } 7705 if (SCBID_IS_NULL(tid_next)) 7706 ahd_outw(ahd, WAITING_TID_TAIL, tid_prev); 7707 } else { 7708 7709 /* Stitch through tid_cur */ 7710 if (SCBID_IS_NULL(tid_prev)) { 7711 ahd_outw(ahd, WAITING_TID_HEAD, tid_cur); 7712 } else { 7713 ahd_set_scbptr(ahd, tid_prev); 7714 ahd_outw(ahd, SCB_NEXT2, tid_cur); 7715 } 7716 ahd_set_scbptr(ahd, tid_cur); 7717 ahd_outw(ahd, SCB_NEXT2, tid_next); 7718 7719 if (SCBID_IS_NULL(tid_next)) 7720 ahd_outw(ahd, WAITING_TID_TAIL, tid_cur); 7721 } 7722 } 7723 7724 /* 7725 * Manipulate the waiting for selection list and return the 7726 * scb that follows the one that we remove. 7727 */ 7728 static u_int 7729 ahd_rem_wscb(struct ahd_softc *ahd, u_int scbid, 7730 u_int prev, u_int next, u_int tid) 7731 { 7732 u_int tail_offset; 7733 7734 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7735 if (!SCBID_IS_NULL(prev)) { 7736 ahd_set_scbptr(ahd, prev); 7737 ahd_outw(ahd, SCB_NEXT, next); 7738 } 7739 7740 /* 7741 * SCBs that have MK_MESSAGE set in them may 7742 * cause the tail pointer to be updated without 7743 * setting the next pointer of the previous tail. 7744 * Only clear the tail if the removed SCB was 7745 * the tail. 7746 */ 7747 tail_offset = WAITING_SCB_TAILS + (2 * tid); 7748 if (SCBID_IS_NULL(next) 7749 && ahd_inw(ahd, tail_offset) == scbid) 7750 ahd_outw(ahd, tail_offset, prev); 7751 7752 ahd_add_scb_to_free_list(ahd, scbid); 7753 return (next); 7754 } 7755 7756 /* 7757 * Add the SCB as selected by SCBPTR onto the on chip list of 7758 * free hardware SCBs. This list is empty/unused if we are not 7759 * performing SCB paging. 7760 */ 7761 static void 7762 ahd_add_scb_to_free_list(struct ahd_softc *ahd, u_int scbid) 7763 { 7764 /* XXX Need some other mechanism to designate "free". */ 7765 /* 7766 * Invalidate the tag so that our abort 7767 * routines don't think it's active. 7768 ahd_outb(ahd, SCB_TAG, SCB_LIST_NULL); 7769 */ 7770 } 7771 7772 /******************************** Error Handling ******************************/ 7773 /* 7774 * Abort all SCBs that match the given description (target/channel/lun/tag), 7775 * setting their status to the passed in status if the status has not already 7776 * been modified from CAM_REQ_INPROG. This routine assumes that the sequencer 7777 * is paused before it is called. 7778 */ 7779 int 7780 ahd_abort_scbs(struct ahd_softc *ahd, int target, char channel, 7781 int lun, u_int tag, role_t role, uint32_t status) 7782 { 7783 struct scb *scbp; 7784 struct scb *scbp_next; 7785 u_int i, j; 7786 u_int maxtarget; 7787 u_int minlun; 7788 u_int maxlun; 7789 int found; 7790 ahd_mode_state saved_modes; 7791 7792 /* restore this when we're done */ 7793 saved_modes = ahd_save_modes(ahd); 7794 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 7795 7796 found = ahd_search_qinfifo(ahd, target, channel, lun, SCB_LIST_NULL, 7797 role, CAM_REQUEUE_REQ, SEARCH_COMPLETE); 7798 7799 /* 7800 * Clean out the busy target table for any untagged commands. 7801 */ 7802 i = 0; 7803 maxtarget = 16; 7804 if (target != CAM_TARGET_WILDCARD) { 7805 i = target; 7806 if (channel == 'B') 7807 i += 8; 7808 maxtarget = i + 1; 7809 } 7810 7811 if (lun == CAM_LUN_WILDCARD) { 7812 minlun = 0; 7813 maxlun = AHD_NUM_LUNS_NONPKT; 7814 } else if (lun >= AHD_NUM_LUNS_NONPKT) { 7815 minlun = maxlun = 0; 7816 } else { 7817 minlun = lun; 7818 maxlun = lun + 1; 7819 } 7820 7821 if (role != ROLE_TARGET) { 7822 for (;i < maxtarget; i++) { 7823 for (j = minlun;j < maxlun; j++) { 7824 u_int scbid; 7825 u_int tcl; 7826 7827 tcl = BUILD_TCL_RAW(i, 'A', j); 7828 scbid = ahd_find_busy_tcl(ahd, tcl); 7829 scbp = ahd_lookup_scb(ahd, scbid); 7830 if (scbp == NULL 7831 || ahd_match_scb(ahd, scbp, target, channel, 7832 lun, tag, role) == 0) 7833 continue; 7834 ahd_unbusy_tcl(ahd, BUILD_TCL_RAW(i, 'A', j)); 7835 } 7836 } 7837 } 7838 7839 /* 7840 * Don't abort commands that have already completed, 7841 * but haven't quite made it up to the host yet. 7842 */ 7843 ahd_flush_qoutfifo(ahd); 7844 7845 /* 7846 * Go through the pending CCB list and look for 7847 * commands for this target that are still active. 7848 * These are other tagged commands that were 7849 * disconnected when the reset occurred. 7850 */ 7851 scbp_next = LIST_FIRST(&ahd->pending_scbs); 7852 while (scbp_next != NULL) { 7853 scbp = scbp_next; 7854 scbp_next = LIST_NEXT(scbp, pending_links); 7855 if (ahd_match_scb(ahd, scbp, target, channel, lun, tag, role)) { 7856 cam_status ostat; 7857 7858 ostat = aic_get_transaction_status(scbp); 7859 if (ostat == CAM_REQ_INPROG) 7860 aic_set_transaction_status(scbp, status); 7861 if (aic_get_transaction_status(scbp) != CAM_REQ_CMP) 7862 aic_freeze_scb(scbp); 7863 if ((scbp->flags & SCB_ACTIVE) == 0) 7864 printf("Inactive SCB on pending list\n"); 7865 ahd_done(ahd, scbp); 7866 found++; 7867 } 7868 } 7869 ahd_restore_modes(ahd, saved_modes); 7870 ahd_platform_abort_scbs(ahd, target, channel, lun, tag, role, status); 7871 ahd->flags |= AHD_UPDATE_PEND_CMDS; 7872 return found; 7873 } 7874 7875 static void 7876 ahd_reset_current_bus(struct ahd_softc *ahd) 7877 { 7878 uint8_t scsiseq; 7879 7880 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7881 ahd_outb(ahd, SIMODE1, ahd_inb(ahd, SIMODE1) & ~ENSCSIRST); 7882 scsiseq = ahd_inb(ahd, SCSISEQ0) & ~(ENSELO|ENARBO|SCSIRSTO); 7883 ahd_outb(ahd, SCSISEQ0, scsiseq | SCSIRSTO); 7884 ahd_flush_device_writes(ahd); 7885 aic_delay(AHD_BUSRESET_DELAY); 7886 /* Turn off the bus reset */ 7887 ahd_outb(ahd, SCSISEQ0, scsiseq); 7888 ahd_flush_device_writes(ahd); 7889 aic_delay(AHD_BUSRESET_DELAY); 7890 if ((ahd->bugs & AHD_SCSIRST_BUG) != 0) { 7891 /* 7892 * 2A Razor #474 7893 * Certain chip state is not cleared for 7894 * SCSI bus resets that we initiate, so 7895 * we must reset the chip. 7896 */ 7897 ahd_reset(ahd, /*reinit*/TRUE); 7898 ahd_intr_enable(ahd, /*enable*/TRUE); 7899 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 7900 } 7901 7902 ahd_clear_intstat(ahd); 7903 } 7904 7905 int 7906 ahd_reset_channel(struct ahd_softc *ahd, char channel, int initiate_reset) 7907 { 7908 struct ahd_devinfo devinfo; 7909 u_int initiator; 7910 u_int target; 7911 u_int max_scsiid; 7912 int found; 7913 u_int fifo; 7914 u_int next_fifo; 7915 7916 ahd->pending_device = NULL; 7917 7918 ahd_compile_devinfo(&devinfo, 7919 CAM_TARGET_WILDCARD, 7920 CAM_TARGET_WILDCARD, 7921 CAM_LUN_WILDCARD, 7922 channel, ROLE_UNKNOWN); 7923 ahd_pause(ahd); 7924 7925 /* Make sure the sequencer is in a safe location. */ 7926 ahd_clear_critical_section(ahd); 7927 7928 #ifdef AHD_TARGET_MODE 7929 if ((ahd->flags & AHD_TARGETROLE) != 0) { 7930 ahd_run_tqinfifo(ahd, /*paused*/TRUE); 7931 } 7932 #endif 7933 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 7934 7935 /* 7936 * Disable selections so no automatic hardware 7937 * functions will modify chip state. 7938 */ 7939 ahd_outb(ahd, SCSISEQ0, 0); 7940 ahd_outb(ahd, SCSISEQ1, 0); 7941 7942 /* 7943 * Safely shut down our DMA engines. Always start with 7944 * the FIFO that is not currently active (if any are 7945 * actively connected). 7946 */ 7947 next_fifo = fifo = ahd_inb(ahd, DFFSTAT) & CURRFIFO; 7948 if (next_fifo > CURRFIFO_1) 7949 /* If disconneced, arbitrarily start with FIFO1. */ 7950 next_fifo = fifo = 0; 7951 do { 7952 next_fifo ^= CURRFIFO_1; 7953 ahd_set_modes(ahd, next_fifo, next_fifo); 7954 ahd_outb(ahd, DFCNTRL, 7955 ahd_inb(ahd, DFCNTRL) & ~(SCSIEN|HDMAEN)); 7956 while ((ahd_inb(ahd, DFCNTRL) & HDMAENACK) != 0) 7957 aic_delay(10); 7958 /* 7959 * Set CURRFIFO to the now inactive channel. 7960 */ 7961 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 7962 ahd_outb(ahd, DFFSTAT, next_fifo); 7963 } while (next_fifo != fifo); 7964 7965 /* 7966 * Reset the bus if we are initiating this reset 7967 */ 7968 ahd_clear_msg_state(ahd); 7969 ahd_outb(ahd, SIMODE1, 7970 ahd_inb(ahd, SIMODE1) & ~(ENBUSFREE|ENSCSIRST)); 7971 7972 if (initiate_reset) 7973 ahd_reset_current_bus(ahd); 7974 7975 ahd_clear_intstat(ahd); 7976 7977 /* 7978 * Clean up all the state information for the 7979 * pending transactions on this bus. 7980 */ 7981 found = ahd_abort_scbs(ahd, CAM_TARGET_WILDCARD, channel, 7982 CAM_LUN_WILDCARD, SCB_LIST_NULL, 7983 ROLE_UNKNOWN, CAM_SCSI_BUS_RESET); 7984 7985 /* 7986 * Cleanup anything left in the FIFOs. 7987 */ 7988 ahd_clear_fifo(ahd, 0); 7989 ahd_clear_fifo(ahd, 1); 7990 7991 /* 7992 * Revert to async/narrow transfers until we renegotiate. 7993 */ 7994 max_scsiid = (ahd->features & AHD_WIDE) ? 15 : 7; 7995 for (target = 0; target <= max_scsiid; target++) { 7996 7997 if (ahd->enabled_targets[target] == NULL) 7998 continue; 7999 for (initiator = 0; initiator <= max_scsiid; initiator++) { 8000 struct ahd_devinfo devinfo; 8001 8002 ahd_compile_devinfo(&devinfo, target, initiator, 8003 CAM_LUN_WILDCARD, 8004 'A', ROLE_UNKNOWN); 8005 ahd_set_width(ahd, &devinfo, MSG_EXT_WDTR_BUS_8_BIT, 8006 AHD_TRANS_CUR, /*paused*/TRUE); 8007 ahd_set_syncrate(ahd, &devinfo, /*period*/0, 8008 /*offset*/0, /*ppr_options*/0, 8009 AHD_TRANS_CUR, /*paused*/TRUE); 8010 } 8011 } 8012 8013 #ifdef AHD_TARGET_MODE 8014 max_scsiid = (ahd->features & AHD_WIDE) ? 15 : 7; 8015 8016 /* 8017 * Send an immediate notify ccb to all target more peripheral 8018 * drivers affected by this action. 8019 */ 8020 for (target = 0; target <= max_scsiid; target++) { 8021 struct ahd_tmode_tstate* tstate; 8022 u_int lun; 8023 8024 tstate = ahd->enabled_targets[target]; 8025 if (tstate == NULL) 8026 continue; 8027 for (lun = 0; lun < AHD_NUM_LUNS; lun++) { 8028 struct ahd_tmode_lstate* lstate; 8029 8030 lstate = tstate->enabled_luns[lun]; 8031 if (lstate == NULL) 8032 continue; 8033 8034 ahd_queue_lstate_event(ahd, lstate, CAM_TARGET_WILDCARD, 8035 EVENT_TYPE_BUS_RESET, /*arg*/0); 8036 ahd_send_lstate_events(ahd, lstate); 8037 } 8038 } 8039 #endif 8040 /* Notify the XPT that a bus reset occurred */ 8041 ahd_send_async(ahd, devinfo.channel, CAM_TARGET_WILDCARD, 8042 CAM_LUN_WILDCARD, AC_BUS_RESET, NULL); 8043 ahd_restart(ahd); 8044 /* 8045 * Freeze the SIMQ until our poller can determine that 8046 * the bus reset has really gone away. We set the initial 8047 * timer to 0 to have the check performed as soon as possible 8048 * from the timer context. 8049 */ 8050 if ((ahd->flags & AHD_RESET_POLL_ACTIVE) == 0) { 8051 ahd->flags |= AHD_RESET_POLL_ACTIVE; 8052 aic_freeze_simq(ahd); 8053 aic_timer_reset(&ahd->reset_timer, 0, ahd_reset_poll, ahd); 8054 } 8055 return (found); 8056 } 8057 8058 8059 #define AHD_RESET_POLL_MS 1 8060 static void 8061 ahd_reset_poll(void *arg) 8062 { 8063 struct ahd_softc *ahd; 8064 u_int scsiseq1; 8065 u_long l; 8066 u_long s; 8067 8068 ahd_list_lock(&l); 8069 ahd = ahd_find_softc((struct ahd_softc *)arg); 8070 if (ahd == NULL) { 8071 printf("ahd_reset_poll: Instance %p no longer exists\n", arg); 8072 ahd_list_unlock(&l); 8073 return; 8074 } 8075 ahd_lock(ahd, &s); 8076 ahd_pause(ahd); 8077 ahd_update_modes(ahd); 8078 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 8079 ahd_outb(ahd, CLRSINT1, CLRSCSIRSTI); 8080 if ((ahd_inb(ahd, SSTAT1) & SCSIRSTI) != 0) { 8081 aic_timer_reset(&ahd->reset_timer, AHD_RESET_POLL_MS, 8082 ahd_reset_poll, ahd); 8083 ahd_unpause(ahd); 8084 ahd_unlock(ahd, &s); 8085 ahd_list_unlock(&l); 8086 return; 8087 } 8088 8089 /* Reset is now low. Complete chip reinitialization. */ 8090 ahd_outb(ahd, SIMODE1, ahd_inb(ahd, SIMODE1) | ENSCSIRST); 8091 scsiseq1 = ahd_inb(ahd, SCSISEQ_TEMPLATE); 8092 ahd_outb(ahd, SCSISEQ1, scsiseq1 & (ENSELI|ENRSELI|ENAUTOATNP)); 8093 ahd_unpause(ahd); 8094 ahd->flags &= ~AHD_RESET_POLL_ACTIVE; 8095 ahd_unlock(ahd, &s); 8096 aic_release_simq(ahd); 8097 ahd_list_unlock(&l); 8098 } 8099 8100 /**************************** Statistics Processing ***************************/ 8101 static void 8102 ahd_stat_timer(void *arg) 8103 { 8104 struct ahd_softc *ahd; 8105 u_long l; 8106 u_long s; 8107 int enint_coal; 8108 8109 ahd_list_lock(&l); 8110 ahd = ahd_find_softc((struct ahd_softc *)arg); 8111 if (ahd == NULL) { 8112 printf("ahd_stat_timer: Instance %p no longer exists\n", arg); 8113 ahd_list_unlock(&l); 8114 return; 8115 } 8116 ahd_lock(ahd, &s); 8117 8118 enint_coal = ahd->hs_mailbox & ENINT_COALESCE; 8119 if (ahd->cmdcmplt_total > ahd->int_coalescing_threshold) 8120 enint_coal |= ENINT_COALESCE; 8121 else if (ahd->cmdcmplt_total < ahd->int_coalescing_stop_threshold) 8122 enint_coal &= ~ENINT_COALESCE; 8123 8124 if (enint_coal != (ahd->hs_mailbox & ENINT_COALESCE)) { 8125 ahd_enable_coalescing(ahd, enint_coal); 8126 #ifdef AHD_DEBUG 8127 if ((ahd_debug & AHD_SHOW_INT_COALESCING) != 0) 8128 printf("%s: Interrupt coalescing " 8129 "now %sabled. Cmds %d\n", 8130 ahd_name(ahd), 8131 (enint_coal & ENINT_COALESCE) ? "en" : "dis", 8132 ahd->cmdcmplt_total); 8133 #endif 8134 } 8135 8136 ahd->cmdcmplt_bucket = (ahd->cmdcmplt_bucket+1) & (AHD_STAT_BUCKETS-1); 8137 ahd->cmdcmplt_total -= ahd->cmdcmplt_counts[ahd->cmdcmplt_bucket]; 8138 ahd->cmdcmplt_counts[ahd->cmdcmplt_bucket] = 0; 8139 aic_timer_reset(&ahd->stat_timer, AHD_STAT_UPDATE_MS, 8140 ahd_stat_timer, ahd); 8141 ahd_unlock(ahd, &s); 8142 ahd_list_unlock(&l); 8143 } 8144 8145 /****************************** Status Processing *****************************/ 8146 void 8147 ahd_handle_scb_status(struct ahd_softc *ahd, struct scb *scb) 8148 { 8149 if (scb->hscb->shared_data.istatus.scsi_status != 0) { 8150 ahd_handle_scsi_status(ahd, scb); 8151 } else { 8152 ahd_calc_residual(ahd, scb); 8153 ahd_done(ahd, scb); 8154 } 8155 } 8156 8157 void 8158 ahd_handle_scsi_status(struct ahd_softc *ahd, struct scb *scb) 8159 { 8160 struct hardware_scb *hscb; 8161 int paused; 8162 8163 /* 8164 * The sequencer freezes its select-out queue 8165 * anytime a SCSI status error occurs. We must 8166 * handle the error and increment our qfreeze count 8167 * to allow the sequencer to continue. We don't 8168 * bother clearing critical sections here since all 8169 * operations are on data structures that the sequencer 8170 * is not touching once the queue is frozen. 8171 */ 8172 hscb = scb->hscb; 8173 8174 if (ahd_is_paused(ahd)) { 8175 paused = 1; 8176 } else { 8177 paused = 0; 8178 ahd_pause(ahd); 8179 } 8180 8181 /* Freeze the queue until the client sees the error. */ 8182 ahd_freeze_devq(ahd, scb); 8183 aic_freeze_scb(scb); 8184 ahd->qfreeze_cnt++; 8185 ahd_outw(ahd, KERNEL_QFREEZE_COUNT, ahd->qfreeze_cnt); 8186 8187 if (paused == 0) 8188 ahd_unpause(ahd); 8189 8190 /* Don't want to clobber the original sense code */ 8191 if ((scb->flags & SCB_SENSE) != 0) { 8192 /* 8193 * Clear the SCB_SENSE Flag and perform 8194 * a normal command completion. 8195 */ 8196 scb->flags &= ~SCB_SENSE; 8197 aic_set_transaction_status(scb, CAM_AUTOSENSE_FAIL); 8198 ahd_done(ahd, scb); 8199 return; 8200 } 8201 aic_set_transaction_status(scb, CAM_SCSI_STATUS_ERROR); 8202 aic_set_scsi_status(scb, hscb->shared_data.istatus.scsi_status); 8203 switch (hscb->shared_data.istatus.scsi_status) { 8204 case STATUS_PKT_SENSE: 8205 { 8206 struct scsi_status_iu_header *siu; 8207 8208 ahd_sync_sense(ahd, scb, BUS_DMASYNC_POSTREAD); 8209 siu = (struct scsi_status_iu_header *)scb->sense_data; 8210 aic_set_scsi_status(scb, siu->status); 8211 #ifdef AHD_DEBUG 8212 if ((ahd_debug & AHD_SHOW_SENSE) != 0) { 8213 ahd_print_path(ahd, scb); 8214 printf("SCB 0x%x Received PKT Status of 0x%x\n", 8215 SCB_GET_TAG(scb), siu->status); 8216 printf("\tflags = 0x%x, sense len = 0x%x, " 8217 "pktfail = 0x%x\n", 8218 siu->flags, scsi_4btoul(siu->sense_length), 8219 scsi_4btoul(siu->pkt_failures_length)); 8220 } 8221 #endif 8222 if ((siu->flags & SIU_RSPVALID) != 0) { 8223 ahd_print_path(ahd, scb); 8224 if (scsi_4btoul(siu->pkt_failures_length) < 4) { 8225 printf("Unable to parse pkt_failures\n"); 8226 } else { 8227 8228 switch (SIU_PKTFAIL_CODE(siu)) { 8229 case SIU_PFC_NONE: 8230 printf("No packet failure found\n"); 8231 break; 8232 case SIU_PFC_CIU_FIELDS_INVALID: 8233 printf("Invalid Command IU Field\n"); 8234 break; 8235 case SIU_PFC_TMF_NOT_SUPPORTED: 8236 printf("TMF not supportd\n"); 8237 break; 8238 case SIU_PFC_TMF_FAILED: 8239 printf("TMF failed\n"); 8240 break; 8241 case SIU_PFC_INVALID_TYPE_CODE: 8242 printf("Invalid L_Q Type code\n"); 8243 break; 8244 case SIU_PFC_ILLEGAL_REQUEST: 8245 printf("Illegal request\n"); 8246 default: 8247 break; 8248 } 8249 } 8250 if (siu->status == SCSI_STATUS_OK) 8251 aic_set_transaction_status(scb, 8252 CAM_REQ_CMP_ERR); 8253 } 8254 if ((siu->flags & SIU_SNSVALID) != 0) { 8255 scb->flags |= SCB_PKT_SENSE; 8256 #ifdef AHD_DEBUG 8257 if ((ahd_debug & AHD_SHOW_SENSE) != 0) 8258 printf("Sense data available\n"); 8259 #endif 8260 } 8261 ahd_done(ahd, scb); 8262 break; 8263 } 8264 case SCSI_STATUS_CMD_TERMINATED: 8265 case SCSI_STATUS_CHECK_COND: 8266 { 8267 struct ahd_devinfo devinfo; 8268 struct ahd_dma_seg *sg; 8269 struct scsi_sense *sc; 8270 struct ahd_initiator_tinfo *targ_info; 8271 struct ahd_tmode_tstate *tstate; 8272 struct ahd_transinfo *tinfo; 8273 #ifdef AHD_DEBUG 8274 if (ahd_debug & AHD_SHOW_SENSE) { 8275 ahd_print_path(ahd, scb); 8276 printf("SCB %d: requests Check Status\n", 8277 SCB_GET_TAG(scb)); 8278 } 8279 #endif 8280 8281 if (aic_perform_autosense(scb) == 0) 8282 break; 8283 8284 ahd_compile_devinfo(&devinfo, SCB_GET_OUR_ID(scb), 8285 SCB_GET_TARGET(ahd, scb), 8286 SCB_GET_LUN(scb), 8287 SCB_GET_CHANNEL(ahd, scb), 8288 ROLE_INITIATOR); 8289 targ_info = ahd_fetch_transinfo(ahd, 8290 devinfo.channel, 8291 devinfo.our_scsiid, 8292 devinfo.target, 8293 &tstate); 8294 tinfo = &targ_info->curr; 8295 sg = scb->sg_list; 8296 sc = (struct scsi_sense *)hscb->shared_data.idata.cdb; 8297 /* 8298 * Save off the residual if there is one. 8299 */ 8300 ahd_update_residual(ahd, scb); 8301 #ifdef AHD_DEBUG 8302 if (ahd_debug & AHD_SHOW_SENSE) { 8303 ahd_print_path(ahd, scb); 8304 printf("Sending Sense\n"); 8305 } 8306 #endif 8307 scb->sg_count = 0; 8308 sg = ahd_sg_setup(ahd, scb, sg, ahd_get_sense_bufaddr(ahd, scb), 8309 aic_get_sense_bufsize(ahd, scb), 8310 /*last*/TRUE); 8311 sc->opcode = REQUEST_SENSE; 8312 sc->byte2 = 0; 8313 if (tinfo->protocol_version <= SCSI_REV_2 8314 && SCB_GET_LUN(scb) < 8) 8315 sc->byte2 = SCB_GET_LUN(scb) << 5; 8316 sc->unused[0] = 0; 8317 sc->unused[1] = 0; 8318 sc->length = aic_get_sense_bufsize(ahd, scb); 8319 sc->control = 0; 8320 8321 /* 8322 * We can't allow the target to disconnect. 8323 * This will be an untagged transaction and 8324 * having the target disconnect will make this 8325 * transaction indestinguishable from outstanding 8326 * tagged transactions. 8327 */ 8328 hscb->control = 0; 8329 8330 /* 8331 * This request sense could be because the 8332 * the device lost power or in some other 8333 * way has lost our transfer negotiations. 8334 * Renegotiate if appropriate. Unit attention 8335 * errors will be reported before any data 8336 * phases occur. 8337 */ 8338 if (aic_get_residual(scb) == aic_get_transfer_length(scb)) { 8339 ahd_update_neg_request(ahd, &devinfo, 8340 tstate, targ_info, 8341 AHD_NEG_IF_NON_ASYNC); 8342 } 8343 if (tstate->auto_negotiate & devinfo.target_mask) { 8344 hscb->control |= MK_MESSAGE; 8345 scb->flags &= 8346 ~(SCB_NEGOTIATE|SCB_ABORT|SCB_DEVICE_RESET); 8347 scb->flags |= SCB_AUTO_NEGOTIATE; 8348 } 8349 hscb->cdb_len = sizeof(*sc); 8350 ahd_setup_data_scb(ahd, scb); 8351 scb->flags |= SCB_SENSE; 8352 ahd_queue_scb(ahd, scb); 8353 /* 8354 * Ensure we have enough time to actually 8355 * retrieve the sense, but only schedule 8356 * the timer if we are not in recovery or 8357 * this is a recovery SCB that is allowed 8358 * to have an active timer. 8359 */ 8360 if (ahd->scb_data.recovery_scbs == 0 8361 || (scb->flags & SCB_RECOVERY_SCB) != 0) 8362 aic_scb_timer_reset(scb, 5 * 1000); 8363 break; 8364 } 8365 case SCSI_STATUS_OK: 8366 printf("%s: Interrupted for staus of 0???\n", 8367 ahd_name(ahd)); 8368 /* FALLTHROUGH */ 8369 default: 8370 ahd_done(ahd, scb); 8371 break; 8372 } 8373 } 8374 8375 /* 8376 * Calculate the residual for a just completed SCB. 8377 */ 8378 void 8379 ahd_calc_residual(struct ahd_softc *ahd, struct scb *scb) 8380 { 8381 struct hardware_scb *hscb; 8382 struct initiator_status *spkt; 8383 uint32_t sgptr; 8384 uint32_t resid_sgptr; 8385 uint32_t resid; 8386 8387 /* 8388 * 5 cases. 8389 * 1) No residual. 8390 * SG_STATUS_VALID clear in sgptr. 8391 * 2) Transferless command 8392 * 3) Never performed any transfers. 8393 * sgptr has SG_FULL_RESID set. 8394 * 4) No residual but target did not 8395 * save data pointers after the 8396 * last transfer, so sgptr was 8397 * never updated. 8398 * 5) We have a partial residual. 8399 * Use residual_sgptr to determine 8400 * where we are. 8401 */ 8402 8403 hscb = scb->hscb; 8404 sgptr = aic_le32toh(hscb->sgptr); 8405 if ((sgptr & SG_STATUS_VALID) == 0) 8406 /* Case 1 */ 8407 return; 8408 sgptr &= ~SG_STATUS_VALID; 8409 8410 if ((sgptr & SG_LIST_NULL) != 0) 8411 /* Case 2 */ 8412 return; 8413 8414 /* 8415 * Residual fields are the same in both 8416 * target and initiator status packets, 8417 * so we can always use the initiator fields 8418 * regardless of the role for this SCB. 8419 */ 8420 spkt = &hscb->shared_data.istatus; 8421 resid_sgptr = aic_le32toh(spkt->residual_sgptr); 8422 if ((sgptr & SG_FULL_RESID) != 0) { 8423 /* Case 3 */ 8424 resid = aic_get_transfer_length(scb); 8425 } else if ((resid_sgptr & SG_LIST_NULL) != 0) { 8426 /* Case 4 */ 8427 return; 8428 } else if ((resid_sgptr & SG_OVERRUN_RESID) != 0) { 8429 ahd_print_path(ahd, scb); 8430 printf("data overrun detected Tag == 0x%x.\n", 8431 SCB_GET_TAG(scb)); 8432 ahd_freeze_devq(ahd, scb); 8433 aic_set_transaction_status(scb, CAM_DATA_RUN_ERR); 8434 aic_freeze_scb(scb); 8435 return; 8436 } else if ((resid_sgptr & ~SG_PTR_MASK) != 0) { 8437 panic("Bogus resid sgptr value 0x%x\n", resid_sgptr); 8438 /* NOTREACHED */ 8439 } else { 8440 struct ahd_dma_seg *sg; 8441 8442 /* 8443 * Remainder of the SG where the transfer 8444 * stopped. 8445 */ 8446 resid = aic_le32toh(spkt->residual_datacnt) & AHD_SG_LEN_MASK; 8447 sg = ahd_sg_bus_to_virt(ahd, scb, resid_sgptr & SG_PTR_MASK); 8448 8449 /* The residual sg_ptr always points to the next sg */ 8450 sg--; 8451 8452 /* 8453 * Add up the contents of all residual 8454 * SG segments that are after the SG where 8455 * the transfer stopped. 8456 */ 8457 while ((aic_le32toh(sg->len) & AHD_DMA_LAST_SEG) == 0) { 8458 sg++; 8459 resid += aic_le32toh(sg->len) & AHD_SG_LEN_MASK; 8460 } 8461 } 8462 if ((scb->flags & SCB_SENSE) == 0) 8463 aic_set_residual(scb, resid); 8464 else 8465 aic_set_sense_residual(scb, resid); 8466 8467 #ifdef AHD_DEBUG 8468 if ((ahd_debug & AHD_SHOW_MISC) != 0) { 8469 ahd_print_path(ahd, scb); 8470 printf("Handled %sResidual of %d bytes\n", 8471 (scb->flags & SCB_SENSE) ? "Sense " : "", resid); 8472 } 8473 #endif 8474 } 8475 8476 /******************************* Target Mode **********************************/ 8477 #ifdef AHD_TARGET_MODE 8478 /* 8479 * Add a target mode event to this lun's queue 8480 */ 8481 static void 8482 ahd_queue_lstate_event(struct ahd_softc *ahd, struct ahd_tmode_lstate *lstate, 8483 u_int initiator_id, u_int event_type, u_int event_arg) 8484 { 8485 struct ahd_tmode_event *event; 8486 int pending; 8487 8488 xpt_freeze_devq(lstate->path, /*count*/1); 8489 if (lstate->event_w_idx >= lstate->event_r_idx) 8490 pending = lstate->event_w_idx - lstate->event_r_idx; 8491 else 8492 pending = AHD_TMODE_EVENT_BUFFER_SIZE + 1 8493 - (lstate->event_r_idx - lstate->event_w_idx); 8494 8495 if (event_type == EVENT_TYPE_BUS_RESET 8496 || event_type == MSG_BUS_DEV_RESET) { 8497 /* 8498 * Any earlier events are irrelevant, so reset our buffer. 8499 * This has the effect of allowing us to deal with reset 8500 * floods (an external device holding down the reset line) 8501 * without losing the event that is really interesting. 8502 */ 8503 lstate->event_r_idx = 0; 8504 lstate->event_w_idx = 0; 8505 xpt_release_devq(lstate->path, pending, /*runqueue*/FALSE); 8506 } 8507 8508 if (pending == AHD_TMODE_EVENT_BUFFER_SIZE) { 8509 xpt_print_path(lstate->path); 8510 printf("immediate event %x:%x lost\n", 8511 lstate->event_buffer[lstate->event_r_idx].event_type, 8512 lstate->event_buffer[lstate->event_r_idx].event_arg); 8513 lstate->event_r_idx++; 8514 if (lstate->event_r_idx == AHD_TMODE_EVENT_BUFFER_SIZE) 8515 lstate->event_r_idx = 0; 8516 xpt_release_devq(lstate->path, /*count*/1, /*runqueue*/FALSE); 8517 } 8518 8519 event = &lstate->event_buffer[lstate->event_w_idx]; 8520 event->initiator_id = initiator_id; 8521 event->event_type = event_type; 8522 event->event_arg = event_arg; 8523 lstate->event_w_idx++; 8524 if (lstate->event_w_idx == AHD_TMODE_EVENT_BUFFER_SIZE) 8525 lstate->event_w_idx = 0; 8526 } 8527 8528 /* 8529 * Send any target mode events queued up waiting 8530 * for immediate notify resources. 8531 */ 8532 void 8533 ahd_send_lstate_events(struct ahd_softc *ahd, struct ahd_tmode_lstate *lstate) 8534 { 8535 struct ccb_hdr *ccbh; 8536 struct ccb_immed_notify *inot; 8537 8538 while (lstate->event_r_idx != lstate->event_w_idx 8539 && (ccbh = SLIST_FIRST(&lstate->immed_notifies)) != NULL) { 8540 struct ahd_tmode_event *event; 8541 8542 event = &lstate->event_buffer[lstate->event_r_idx]; 8543 SLIST_REMOVE_HEAD(&lstate->immed_notifies, sim_links.sle); 8544 inot = (struct ccb_immed_notify *)ccbh; 8545 switch (event->event_type) { 8546 case EVENT_TYPE_BUS_RESET: 8547 ccbh->status = CAM_SCSI_BUS_RESET|CAM_DEV_QFRZN; 8548 break; 8549 default: 8550 ccbh->status = CAM_MESSAGE_RECV|CAM_DEV_QFRZN; 8551 inot->message_args[0] = event->event_type; 8552 inot->message_args[1] = event->event_arg; 8553 break; 8554 } 8555 inot->initiator_id = event->initiator_id; 8556 inot->sense_len = 0; 8557 xpt_done((union ccb *)inot); 8558 lstate->event_r_idx++; 8559 if (lstate->event_r_idx == AHD_TMODE_EVENT_BUFFER_SIZE) 8560 lstate->event_r_idx = 0; 8561 } 8562 } 8563 #endif 8564 8565 /******************** Sequencer Program Patching/Download *********************/ 8566 8567 #ifdef AHD_DUMP_SEQ 8568 void 8569 ahd_dumpseq(struct ahd_softc* ahd) 8570 { 8571 int i; 8572 int max_prog; 8573 8574 max_prog = 2048; 8575 8576 ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS|FASTMODE|LOADRAM); 8577 ahd_outw(ahd, PRGMCNT, 0); 8578 for (i = 0; i < max_prog; i++) { 8579 uint8_t ins_bytes[4]; 8580 8581 ahd_insb(ahd, SEQRAM, ins_bytes, 4); 8582 printf("0x%08x\n", ins_bytes[0] << 24 8583 | ins_bytes[1] << 16 8584 | ins_bytes[2] << 8 8585 | ins_bytes[3]); 8586 } 8587 } 8588 #endif 8589 8590 static void 8591 ahd_loadseq(struct ahd_softc *ahd) 8592 { 8593 struct cs cs_table[num_critical_sections]; 8594 u_int begin_set[num_critical_sections]; 8595 u_int end_set[num_critical_sections]; 8596 struct patch *cur_patch; 8597 u_int cs_count; 8598 u_int cur_cs; 8599 u_int i; 8600 int downloaded; 8601 u_int skip_addr; 8602 u_int sg_prefetch_cnt; 8603 u_int sg_prefetch_cnt_limit; 8604 u_int sg_prefetch_align; 8605 u_int sg_size; 8606 u_int cacheline_mask; 8607 uint8_t download_consts[DOWNLOAD_CONST_COUNT]; 8608 8609 if (bootverbose) 8610 printf("%s: Downloading Sequencer Program...", 8611 ahd_name(ahd)); 8612 8613 #if DOWNLOAD_CONST_COUNT != 8 8614 #error "Download Const Mismatch" 8615 #endif 8616 /* 8617 * Start out with 0 critical sections 8618 * that apply to this firmware load. 8619 */ 8620 cs_count = 0; 8621 cur_cs = 0; 8622 memset(begin_set, 0, sizeof(begin_set)); 8623 memset(end_set, 0, sizeof(end_set)); 8624 8625 /* 8626 * Setup downloadable constant table. 8627 * 8628 * The computation for the S/G prefetch variables is 8629 * a bit complicated. We would like to always fetch 8630 * in terms of cachelined sized increments. However, 8631 * if the cacheline is not an even multiple of the 8632 * SG element size or is larger than our SG RAM, using 8633 * just the cache size might leave us with only a portion 8634 * of an SG element at the tail of a prefetch. If the 8635 * cacheline is larger than our S/G prefetch buffer less 8636 * the size of an SG element, we may round down to a cacheline 8637 * that doesn't contain any or all of the S/G of interest 8638 * within the bounds of our S/G ram. Provide variables to 8639 * the sequencer that will allow it to handle these edge 8640 * cases. 8641 */ 8642 /* Start by aligning to the nearest cacheline. */ 8643 sg_prefetch_align = ahd->pci_cachesize; 8644 if (sg_prefetch_align == 0) 8645 sg_prefetch_align = 8; 8646 /* Round down to the nearest power of 2. */ 8647 while (powerof2(sg_prefetch_align) == 0) 8648 sg_prefetch_align--; 8649 8650 cacheline_mask = sg_prefetch_align - 1; 8651 8652 /* 8653 * If the cacheline boundary is greater than half our prefetch RAM 8654 * we risk not being able to fetch even a single complete S/G 8655 * segment if we align to that boundary. 8656 */ 8657 if (sg_prefetch_align > CCSGADDR_MAX/2) 8658 sg_prefetch_align = CCSGADDR_MAX/2; 8659 /* Start by fetching a single cacheline. */ 8660 sg_prefetch_cnt = sg_prefetch_align; 8661 /* 8662 * Increment the prefetch count by cachelines until 8663 * at least one S/G element will fit. 8664 */ 8665 sg_size = sizeof(struct ahd_dma_seg); 8666 if ((ahd->flags & AHD_64BIT_ADDRESSING) != 0) 8667 sg_size = sizeof(struct ahd_dma64_seg); 8668 while (sg_prefetch_cnt < sg_size) 8669 sg_prefetch_cnt += sg_prefetch_align; 8670 /* 8671 * If the cacheline is not an even multiple of 8672 * the S/G size, we may only get a partial S/G when 8673 * we align. Add a cacheline if this is the case. 8674 */ 8675 if ((sg_prefetch_align % sg_size) != 0 8676 && (sg_prefetch_cnt < CCSGADDR_MAX)) 8677 sg_prefetch_cnt += sg_prefetch_align; 8678 /* 8679 * Lastly, compute a value that the sequencer can use 8680 * to determine if the remainder of the CCSGRAM buffer 8681 * has a full S/G element in it. 8682 */ 8683 sg_prefetch_cnt_limit = -(sg_prefetch_cnt - sg_size + 1); 8684 download_consts[SG_PREFETCH_CNT] = sg_prefetch_cnt; 8685 download_consts[SG_PREFETCH_CNT_LIMIT] = sg_prefetch_cnt_limit; 8686 download_consts[SG_PREFETCH_ALIGN_MASK] = ~(sg_prefetch_align - 1); 8687 download_consts[SG_PREFETCH_ADDR_MASK] = (sg_prefetch_align - 1); 8688 download_consts[SG_SIZEOF] = sg_size; 8689 download_consts[PKT_OVERRUN_BUFOFFSET] = 8690 (ahd->overrun_buf - (uint8_t *)ahd->qoutfifo) / 256; 8691 download_consts[SCB_TRANSFER_SIZE] = SCB_TRANSFER_SIZE_1BYTE_LUN; 8692 download_consts[CACHELINE_MASK] = cacheline_mask; 8693 cur_patch = patches; 8694 downloaded = 0; 8695 skip_addr = 0; 8696 ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS|FASTMODE|LOADRAM); 8697 ahd_outw(ahd, PRGMCNT, 0); 8698 8699 for (i = 0; i < sizeof(seqprog)/4; i++) { 8700 if (ahd_check_patch(ahd, &cur_patch, i, &skip_addr) == 0) { 8701 /* 8702 * Don't download this instruction as it 8703 * is in a patch that was removed. 8704 */ 8705 continue; 8706 } 8707 /* 8708 * Move through the CS table until we find a CS 8709 * that might apply to this instruction. 8710 */ 8711 for (; cur_cs < num_critical_sections; cur_cs++) { 8712 if (critical_sections[cur_cs].end <= i) { 8713 if (begin_set[cs_count] == TRUE 8714 && end_set[cs_count] == FALSE) { 8715 cs_table[cs_count].end = downloaded; 8716 end_set[cs_count] = TRUE; 8717 cs_count++; 8718 } 8719 continue; 8720 } 8721 if (critical_sections[cur_cs].begin <= i 8722 && begin_set[cs_count] == FALSE) { 8723 cs_table[cs_count].begin = downloaded; 8724 begin_set[cs_count] = TRUE; 8725 } 8726 break; 8727 } 8728 ahd_download_instr(ahd, i, download_consts); 8729 downloaded++; 8730 } 8731 8732 ahd->num_critical_sections = cs_count; 8733 if (cs_count != 0) { 8734 8735 cs_count *= sizeof(struct cs); 8736 ahd->critical_sections = malloc(cs_count, M_DEVBUF, M_NOWAIT); 8737 if (ahd->critical_sections == NULL) 8738 panic("ahd_loadseq: Could not malloc"); 8739 memcpy(ahd->critical_sections, cs_table, cs_count); 8740 } 8741 ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS|FASTMODE); 8742 8743 if (bootverbose) { 8744 printf(" %d instructions downloaded\n", downloaded); 8745 printf("%s: Features 0x%x, Bugs 0x%x, Flags 0x%x\n", 8746 ahd_name(ahd), ahd->features, ahd->bugs, ahd->flags); 8747 } 8748 } 8749 8750 static int 8751 ahd_check_patch(struct ahd_softc *ahd, struct patch **start_patch, 8752 u_int start_instr, u_int *skip_addr) 8753 { 8754 struct patch *cur_patch; 8755 struct patch *last_patch; 8756 u_int num_patches; 8757 8758 num_patches = sizeof(patches)/sizeof(struct patch); 8759 last_patch = &patches[num_patches]; 8760 cur_patch = *start_patch; 8761 8762 while (cur_patch < last_patch && start_instr == cur_patch->begin) { 8763 8764 if (cur_patch->patch_func(ahd) == 0) { 8765 8766 /* Start rejecting code */ 8767 *skip_addr = start_instr + cur_patch->skip_instr; 8768 cur_patch += cur_patch->skip_patch; 8769 } else { 8770 /* Accepted this patch. Advance to the next 8771 * one and wait for our intruction pointer to 8772 * hit this point. 8773 */ 8774 cur_patch++; 8775 } 8776 } 8777 8778 *start_patch = cur_patch; 8779 if (start_instr < *skip_addr) 8780 /* Still skipping */ 8781 return (0); 8782 8783 return (1); 8784 } 8785 8786 static u_int 8787 ahd_resolve_seqaddr(struct ahd_softc *ahd, u_int address) 8788 { 8789 struct patch *cur_patch; 8790 int address_offset; 8791 u_int skip_addr; 8792 u_int i; 8793 8794 address_offset = 0; 8795 cur_patch = patches; 8796 skip_addr = 0; 8797 8798 for (i = 0; i < address;) { 8799 8800 ahd_check_patch(ahd, &cur_patch, i, &skip_addr); 8801 8802 if (skip_addr > i) { 8803 int end_addr; 8804 8805 end_addr = MIN(address, skip_addr); 8806 address_offset += end_addr - i; 8807 i = skip_addr; 8808 } else { 8809 i++; 8810 } 8811 } 8812 return (address - address_offset); 8813 } 8814 8815 static void 8816 ahd_download_instr(struct ahd_softc *ahd, u_int instrptr, uint8_t *dconsts) 8817 { 8818 union ins_formats instr; 8819 struct ins_format1 *fmt1_ins; 8820 struct ins_format3 *fmt3_ins; 8821 u_int opcode; 8822 8823 /* 8824 * The firmware is always compiled into a little endian format. 8825 */ 8826 instr.integer = aic_le32toh(*(uint32_t*)&seqprog[instrptr * 4]); 8827 8828 fmt1_ins = &instr.format1; 8829 fmt3_ins = NULL; 8830 8831 /* Pull the opcode */ 8832 opcode = instr.format1.opcode; 8833 switch (opcode) { 8834 case AIC_OP_JMP: 8835 case AIC_OP_JC: 8836 case AIC_OP_JNC: 8837 case AIC_OP_CALL: 8838 case AIC_OP_JNE: 8839 case AIC_OP_JNZ: 8840 case AIC_OP_JE: 8841 case AIC_OP_JZ: 8842 { 8843 fmt3_ins = &instr.format3; 8844 fmt3_ins->address = ahd_resolve_seqaddr(ahd, fmt3_ins->address); 8845 /* FALLTHROUGH */ 8846 } 8847 case AIC_OP_OR: 8848 case AIC_OP_AND: 8849 case AIC_OP_XOR: 8850 case AIC_OP_ADD: 8851 case AIC_OP_ADC: 8852 case AIC_OP_BMOV: 8853 if (fmt1_ins->parity != 0) { 8854 fmt1_ins->immediate = dconsts[fmt1_ins->immediate]; 8855 } 8856 fmt1_ins->parity = 0; 8857 /* FALLTHROUGH */ 8858 case AIC_OP_ROL: 8859 { 8860 int i, count; 8861 8862 /* Calculate odd parity for the instruction */ 8863 for (i = 0, count = 0; i < 31; i++) { 8864 uint32_t mask; 8865 8866 mask = 0x01 << i; 8867 if ((instr.integer & mask) != 0) 8868 count++; 8869 } 8870 if ((count & 0x01) == 0) 8871 instr.format1.parity = 1; 8872 8873 /* The sequencer is a little endian cpu */ 8874 instr.integer = aic_htole32(instr.integer); 8875 ahd_outsb(ahd, SEQRAM, instr.bytes, 4); 8876 break; 8877 } 8878 default: 8879 panic("Unknown opcode encountered in seq program"); 8880 break; 8881 } 8882 } 8883 8884 static int 8885 ahd_probe_stack_size(struct ahd_softc *ahd) 8886 { 8887 int last_probe; 8888 8889 last_probe = 0; 8890 while (1) { 8891 int i; 8892 8893 /* 8894 * We avoid using 0 as a pattern to avoid 8895 * confusion if the stack implementation 8896 * "back-fills" with zeros when "poping' 8897 * entries. 8898 */ 8899 for (i = 1; i <= last_probe+1; i++) { 8900 ahd_outb(ahd, STACK, i & 0xFF); 8901 ahd_outb(ahd, STACK, (i >> 8) & 0xFF); 8902 } 8903 8904 /* Verify */ 8905 for (i = last_probe+1; i > 0; i--) { 8906 u_int stack_entry; 8907 8908 stack_entry = ahd_inb(ahd, STACK) 8909 |(ahd_inb(ahd, STACK) << 8); 8910 if (stack_entry != i) 8911 goto sized; 8912 } 8913 last_probe++; 8914 } 8915 sized: 8916 return (last_probe); 8917 } 8918 8919 void 8920 ahd_dump_all_cards_state(void) 8921 { 8922 struct ahd_softc *list_ahd; 8923 8924 TAILQ_FOREACH(list_ahd, &ahd_tailq, links) { 8925 ahd_dump_card_state(list_ahd); 8926 } 8927 } 8928 8929 int 8930 ahd_print_register(ahd_reg_parse_entry_t *table, u_int num_entries, 8931 const char *name, u_int address, u_int value, 8932 u_int *cur_column, u_int wrap_point) 8933 { 8934 int printed; 8935 u_int printed_mask; 8936 u_int dummy_column; 8937 8938 if (cur_column == NULL) { 8939 dummy_column = 0; 8940 cur_column = &dummy_column; 8941 } 8942 8943 if (cur_column != NULL && *cur_column >= wrap_point) { 8944 printf("\n"); 8945 *cur_column = 0; 8946 } 8947 printed = printf("%s[0x%x]", name, value); 8948 if (table == NULL) { 8949 printed += printf(" "); 8950 *cur_column += printed; 8951 return (printed); 8952 } 8953 printed_mask = 0; 8954 while (printed_mask != 0xFF) { 8955 int entry; 8956 8957 for (entry = 0; entry < num_entries; entry++) { 8958 if (((value & table[entry].mask) 8959 != table[entry].value) 8960 || ((printed_mask & table[entry].mask) 8961 == table[entry].mask)) 8962 continue; 8963 8964 printed += printf("%s%s", 8965 printed_mask == 0 ? ":(" : "|", 8966 table[entry].name); 8967 printed_mask |= table[entry].mask; 8968 8969 break; 8970 } 8971 if (entry >= num_entries) 8972 break; 8973 } 8974 if (printed_mask != 0) 8975 printed += printf(") "); 8976 else 8977 printed += printf(" "); 8978 *cur_column += printed; 8979 return (printed); 8980 } 8981 8982 void 8983 ahd_dump_card_state(struct ahd_softc *ahd) 8984 { 8985 struct scb *scb; 8986 ahd_mode_state saved_modes; 8987 u_int dffstat; 8988 int paused; 8989 u_int scb_index; 8990 u_int saved_scb_index; 8991 u_int cur_col; 8992 int i; 8993 8994 if (ahd_is_paused(ahd)) { 8995 paused = 1; 8996 } else { 8997 paused = 0; 8998 ahd_pause(ahd); 8999 } 9000 saved_modes = ahd_save_modes(ahd); 9001 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 9002 printf(">>>>>>>>>>>>>>>>>> Dump Card State Begins <<<<<<<<<<<<<<<<<\n" 9003 "%s: Dumping Card State at program address 0x%x Mode 0x%x\n", 9004 ahd_name(ahd), 9005 ahd_inw(ahd, CURADDR), 9006 ahd_build_mode_state(ahd, ahd->saved_src_mode, 9007 ahd->saved_dst_mode)); 9008 if (paused) 9009 printf("Card was paused\n"); 9010 9011 if (ahd_check_cmdcmpltqueues(ahd)) 9012 printf("Completions are pending\n"); 9013 9014 /* 9015 * Mode independent registers. 9016 */ 9017 cur_col = 0; 9018 ahd_intstat_print(ahd_inb(ahd, INTSTAT), &cur_col, 50); 9019 ahd_seloid_print(ahd_inb(ahd, SELOID), &cur_col, 50); 9020 ahd_selid_print(ahd_inb(ahd, SELID), &cur_col, 50); 9021 ahd_hs_mailbox_print(ahd_inb(ahd, LOCAL_HS_MAILBOX), &cur_col, 50); 9022 ahd_intctl_print(ahd_inb(ahd, INTCTL), &cur_col, 50); 9023 ahd_seqintstat_print(ahd_inb(ahd, SEQINTSTAT), &cur_col, 50); 9024 ahd_saved_mode_print(ahd_inb(ahd, SAVED_MODE), &cur_col, 50); 9025 ahd_dffstat_print(ahd_inb(ahd, DFFSTAT), &cur_col, 50); 9026 ahd_scsisigi_print(ahd_inb(ahd, SCSISIGI), &cur_col, 50); 9027 ahd_scsiphase_print(ahd_inb(ahd, SCSIPHASE), &cur_col, 50); 9028 ahd_scsibus_print(ahd_inb(ahd, SCSIBUS), &cur_col, 50); 9029 ahd_lastphase_print(ahd_inb(ahd, LASTPHASE), &cur_col, 50); 9030 ahd_scsiseq0_print(ahd_inb(ahd, SCSISEQ0), &cur_col, 50); 9031 ahd_scsiseq1_print(ahd_inb(ahd, SCSISEQ1), &cur_col, 50); 9032 ahd_seqctl0_print(ahd_inb(ahd, SEQCTL0), &cur_col, 50); 9033 ahd_seqintctl_print(ahd_inb(ahd, SEQINTCTL), &cur_col, 50); 9034 ahd_seq_flags_print(ahd_inb(ahd, SEQ_FLAGS), &cur_col, 50); 9035 ahd_seq_flags2_print(ahd_inb(ahd, SEQ_FLAGS2), &cur_col, 50); 9036 ahd_qfreeze_count_print(ahd_inw(ahd, QFREEZE_COUNT), &cur_col, 50); 9037 ahd_kernel_qfreeze_count_print(ahd_inw(ahd, KERNEL_QFREEZE_COUNT), 9038 &cur_col, 50); 9039 ahd_mk_message_scb_print(ahd_inw(ahd, MK_MESSAGE_SCB), &cur_col, 50); 9040 ahd_mk_message_scsiid_print(ahd_inb(ahd, MK_MESSAGE_SCSIID), 9041 &cur_col, 50); 9042 ahd_sstat0_print(ahd_inb(ahd, SSTAT0), &cur_col, 50); 9043 ahd_sstat1_print(ahd_inb(ahd, SSTAT1), &cur_col, 50); 9044 ahd_sstat2_print(ahd_inb(ahd, SSTAT2), &cur_col, 50); 9045 ahd_sstat3_print(ahd_inb(ahd, SSTAT3), &cur_col, 50); 9046 ahd_perrdiag_print(ahd_inb(ahd, PERRDIAG), &cur_col, 50); 9047 ahd_simode1_print(ahd_inb(ahd, SIMODE1), &cur_col, 50); 9048 ahd_lqistat0_print(ahd_inb(ahd, LQISTAT0), &cur_col, 50); 9049 ahd_lqistat1_print(ahd_inb(ahd, LQISTAT1), &cur_col, 50); 9050 ahd_lqistat2_print(ahd_inb(ahd, LQISTAT2), &cur_col, 50); 9051 ahd_lqostat0_print(ahd_inb(ahd, LQOSTAT0), &cur_col, 50); 9052 ahd_lqostat1_print(ahd_inb(ahd, LQOSTAT1), &cur_col, 50); 9053 ahd_lqostat2_print(ahd_inb(ahd, LQOSTAT2), &cur_col, 50); 9054 printf("\n"); 9055 printf("\nSCB Count = %d CMDS_PENDING = %d LASTSCB 0x%x " 9056 "CURRSCB 0x%x NEXTSCB 0x%x\n", 9057 ahd->scb_data.numscbs, ahd_inw(ahd, CMDS_PENDING), 9058 ahd_inw(ahd, LASTSCB), ahd_inw(ahd, CURRSCB), 9059 ahd_inw(ahd, NEXTSCB)); 9060 cur_col = 0; 9061 /* QINFIFO */ 9062 ahd_search_qinfifo(ahd, CAM_TARGET_WILDCARD, ALL_CHANNELS, 9063 CAM_LUN_WILDCARD, SCB_LIST_NULL, 9064 ROLE_UNKNOWN, /*status*/0, SEARCH_PRINT); 9065 saved_scb_index = ahd_get_scbptr(ahd); 9066 printf("Pending list:"); 9067 i = 0; 9068 LIST_FOREACH(scb, &ahd->pending_scbs, pending_links) { 9069 if (i++ > AHD_SCB_MAX) 9070 break; 9071 cur_col = printf("\n%3d FIFO_USE[0x%x] ", SCB_GET_TAG(scb), 9072 ahd_inb_scbram(ahd, SCB_FIFO_USE_COUNT)); 9073 ahd_set_scbptr(ahd, SCB_GET_TAG(scb)); 9074 ahd_scb_control_print(ahd_inb_scbram(ahd, SCB_CONTROL), 9075 &cur_col, 60); 9076 ahd_scb_scsiid_print(ahd_inb_scbram(ahd, SCB_SCSIID), 9077 &cur_col, 60); 9078 } 9079 printf("\nTotal %d\n", i); 9080 9081 printf("Kernel Free SCB lists: "); 9082 i = 0; 9083 TAILQ_FOREACH(scb, &ahd->scb_data.free_scbs, links.tqe) { 9084 struct scb *list_scb; 9085 9086 printf("\n COLIDX[%d]: ", AHD_GET_SCB_COL_IDX(ahd, scb)); 9087 list_scb = scb; 9088 do { 9089 printf("%d ", SCB_GET_TAG(list_scb)); 9090 list_scb = LIST_NEXT(list_scb, collision_links); 9091 } while (list_scb && i++ < AHD_SCB_MAX); 9092 } 9093 9094 printf("\n Any Device: "); 9095 LIST_FOREACH(scb, &ahd->scb_data.any_dev_free_scb_list, links.le) { 9096 if (i++ > AHD_SCB_MAX) 9097 break; 9098 printf("%d ", SCB_GET_TAG(scb)); 9099 } 9100 printf("\n"); 9101 9102 printf("Sequencer Complete DMA-inprog list: "); 9103 scb_index = ahd_inw(ahd, COMPLETE_SCB_DMAINPROG_HEAD); 9104 i = 0; 9105 while (!SCBID_IS_NULL(scb_index) && i++ < AHD_SCB_MAX) { 9106 ahd_set_scbptr(ahd, scb_index); 9107 printf("%d ", scb_index); 9108 scb_index = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 9109 } 9110 printf("\n"); 9111 9112 printf("Sequencer Complete list: "); 9113 scb_index = ahd_inw(ahd, COMPLETE_SCB_HEAD); 9114 i = 0; 9115 while (!SCBID_IS_NULL(scb_index) && i++ < AHD_SCB_MAX) { 9116 ahd_set_scbptr(ahd, scb_index); 9117 printf("%d ", scb_index); 9118 scb_index = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 9119 } 9120 printf("\n"); 9121 9122 9123 printf("Sequencer DMA-Up and Complete list: "); 9124 scb_index = ahd_inw(ahd, COMPLETE_DMA_SCB_HEAD); 9125 i = 0; 9126 while (!SCBID_IS_NULL(scb_index) && i++ < AHD_SCB_MAX) { 9127 ahd_set_scbptr(ahd, scb_index); 9128 printf("%d ", scb_index); 9129 scb_index = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 9130 } 9131 printf("\n"); 9132 printf("Sequencer On QFreeze and Complete list: "); 9133 scb_index = ahd_inw(ahd, COMPLETE_ON_QFREEZE_HEAD); 9134 i = 0; 9135 while (!SCBID_IS_NULL(scb_index) && i++ < AHD_SCB_MAX) { 9136 ahd_set_scbptr(ahd, scb_index); 9137 printf("%d ", scb_index); 9138 scb_index = ahd_inw_scbram(ahd, SCB_NEXT_COMPLETE); 9139 } 9140 printf("\n"); 9141 ahd_set_scbptr(ahd, saved_scb_index); 9142 dffstat = ahd_inb(ahd, DFFSTAT); 9143 for (i = 0; i < 2; i++) { 9144 #ifdef AHD_DEBUG 9145 struct scb *fifo_scb; 9146 #endif 9147 u_int fifo_scbptr; 9148 9149 ahd_set_modes(ahd, AHD_MODE_DFF0 + i, AHD_MODE_DFF0 + i); 9150 fifo_scbptr = ahd_get_scbptr(ahd); 9151 printf("\n\n%s: FIFO%d %s, LONGJMP == 0x%x, SCB 0x%x\n", 9152 ahd_name(ahd), i, 9153 (dffstat & (FIFO0FREE << i)) ? "Free" : "Active", 9154 ahd_inw(ahd, LONGJMP_ADDR), fifo_scbptr); 9155 cur_col = 0; 9156 ahd_seqimode_print(ahd_inb(ahd, SEQIMODE), &cur_col, 50); 9157 ahd_seqintsrc_print(ahd_inb(ahd, SEQINTSRC), &cur_col, 50); 9158 ahd_dfcntrl_print(ahd_inb(ahd, DFCNTRL), &cur_col, 50); 9159 ahd_dfstatus_print(ahd_inb(ahd, DFSTATUS), &cur_col, 50); 9160 ahd_sg_cache_shadow_print(ahd_inb(ahd, SG_CACHE_SHADOW), 9161 &cur_col, 50); 9162 ahd_sg_state_print(ahd_inb(ahd, SG_STATE), &cur_col, 50); 9163 ahd_dffsxfrctl_print(ahd_inb(ahd, DFFSXFRCTL), &cur_col, 50); 9164 ahd_soffcnt_print(ahd_inb(ahd, SOFFCNT), &cur_col, 50); 9165 ahd_mdffstat_print(ahd_inb(ahd, MDFFSTAT), &cur_col, 50); 9166 if (cur_col > 50) { 9167 printf("\n"); 9168 cur_col = 0; 9169 } 9170 cur_col += printf("SHADDR = 0x%x%x, SHCNT = 0x%x ", 9171 ahd_inl(ahd, SHADDR+4), 9172 ahd_inl(ahd, SHADDR), 9173 (ahd_inb(ahd, SHCNT) 9174 | (ahd_inb(ahd, SHCNT + 1) << 8) 9175 | (ahd_inb(ahd, SHCNT + 2) << 16))); 9176 if (cur_col > 50) { 9177 printf("\n"); 9178 cur_col = 0; 9179 } 9180 cur_col += printf("HADDR = 0x%x%x, HCNT = 0x%x ", 9181 ahd_inl(ahd, HADDR+4), 9182 ahd_inl(ahd, HADDR), 9183 (ahd_inb(ahd, HCNT) 9184 | (ahd_inb(ahd, HCNT + 1) << 8) 9185 | (ahd_inb(ahd, HCNT + 2) << 16))); 9186 ahd_ccsgctl_print(ahd_inb(ahd, CCSGCTL), &cur_col, 50); 9187 #ifdef AHD_DEBUG 9188 if ((ahd_debug & AHD_SHOW_SG) != 0) { 9189 fifo_scb = ahd_lookup_scb(ahd, fifo_scbptr); 9190 if (fifo_scb != NULL) 9191 ahd_dump_sglist(fifo_scb); 9192 } 9193 #endif 9194 } 9195 printf("\nLQIN: "); 9196 for (i = 0; i < 20; i++) 9197 printf("0x%x ", ahd_inb(ahd, LQIN + i)); 9198 printf("\n"); 9199 ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG); 9200 printf("%s: LQISTATE = 0x%x, LQOSTATE = 0x%x, OPTIONMODE = 0x%x\n", 9201 ahd_name(ahd), ahd_inb(ahd, LQISTATE), ahd_inb(ahd, LQOSTATE), 9202 ahd_inb(ahd, OPTIONMODE)); 9203 printf("%s: OS_SPACE_CNT = 0x%x MAXCMDCNT = 0x%x\n", 9204 ahd_name(ahd), ahd_inb(ahd, OS_SPACE_CNT), 9205 ahd_inb(ahd, MAXCMDCNT)); 9206 printf("%s: SAVED_SCSIID = 0x%x SAVED_LUN = 0x%x\n", 9207 ahd_name(ahd), ahd_inb(ahd, SAVED_SCSIID), 9208 ahd_inb(ahd, SAVED_LUN)); 9209 ahd_simode0_print(ahd_inb(ahd, SIMODE0), &cur_col, 50); 9210 printf("\n"); 9211 ahd_set_modes(ahd, AHD_MODE_CCHAN, AHD_MODE_CCHAN); 9212 cur_col = 0; 9213 ahd_ccscbctl_print(ahd_inb(ahd, CCSCBCTL), &cur_col, 50); 9214 printf("\n"); 9215 ahd_set_modes(ahd, ahd->saved_src_mode, ahd->saved_dst_mode); 9216 printf("%s: REG0 == 0x%x, SINDEX = 0x%x, DINDEX = 0x%x\n", 9217 ahd_name(ahd), ahd_inw(ahd, REG0), ahd_inw(ahd, SINDEX), 9218 ahd_inw(ahd, DINDEX)); 9219 printf("%s: SCBPTR == 0x%x, SCB_NEXT == 0x%x, SCB_NEXT2 == 0x%x\n", 9220 ahd_name(ahd), ahd_get_scbptr(ahd), 9221 ahd_inw_scbram(ahd, SCB_NEXT), 9222 ahd_inw_scbram(ahd, SCB_NEXT2)); 9223 printf("CDB %x %x %x %x %x %x\n", 9224 ahd_inb_scbram(ahd, SCB_CDB_STORE), 9225 ahd_inb_scbram(ahd, SCB_CDB_STORE+1), 9226 ahd_inb_scbram(ahd, SCB_CDB_STORE+2), 9227 ahd_inb_scbram(ahd, SCB_CDB_STORE+3), 9228 ahd_inb_scbram(ahd, SCB_CDB_STORE+4), 9229 ahd_inb_scbram(ahd, SCB_CDB_STORE+5)); 9230 printf("STACK:"); 9231 for (i = 0; i < ahd->stack_size; i++) { 9232 ahd->saved_stack[i] = 9233 ahd_inb(ahd, STACK)|(ahd_inb(ahd, STACK) << 8); 9234 printf(" 0x%x", ahd->saved_stack[i]); 9235 } 9236 for (i = ahd->stack_size-1; i >= 0; i--) { 9237 ahd_outb(ahd, STACK, ahd->saved_stack[i] & 0xFF); 9238 ahd_outb(ahd, STACK, (ahd->saved_stack[i] >> 8) & 0xFF); 9239 } 9240 printf("\n<<<<<<<<<<<<<<<<< Dump Card State Ends >>>>>>>>>>>>>>>>>>\n"); 9241 ahd_platform_dump_card_state(ahd); 9242 ahd_restore_modes(ahd, saved_modes); 9243 if (paused == 0) 9244 ahd_unpause(ahd); 9245 } 9246 9247 void 9248 ahd_dump_scbs(struct ahd_softc *ahd) 9249 { 9250 ahd_mode_state saved_modes; 9251 u_int saved_scb_index; 9252 int i; 9253 9254 saved_modes = ahd_save_modes(ahd); 9255 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 9256 saved_scb_index = ahd_get_scbptr(ahd); 9257 for (i = 0; i < AHD_SCB_MAX; i++) { 9258 ahd_set_scbptr(ahd, i); 9259 printf("%3d", i); 9260 printf("(CTRL 0x%x ID 0x%x N 0x%x N2 0x%x SG 0x%x, RSG 0x%x)\n", 9261 ahd_inb_scbram(ahd, SCB_CONTROL), 9262 ahd_inb_scbram(ahd, SCB_SCSIID), 9263 ahd_inw_scbram(ahd, SCB_NEXT), 9264 ahd_inw_scbram(ahd, SCB_NEXT2), 9265 ahd_inl_scbram(ahd, SCB_SGPTR), 9266 ahd_inl_scbram(ahd, SCB_RESIDUAL_SGPTR)); 9267 } 9268 printf("\n"); 9269 ahd_set_scbptr(ahd, saved_scb_index); 9270 ahd_restore_modes(ahd, saved_modes); 9271 } 9272 9273 9274 /*************************** Timeout Handling *********************************/ 9275 void 9276 ahd_timeout(struct scb *scb) 9277 { 9278 struct ahd_softc *ahd; 9279 9280 ahd = scb->ahd_softc; 9281 if ((scb->flags & SCB_ACTIVE) != 0) { 9282 if ((scb->flags & SCB_TIMEDOUT) == 0) { 9283 LIST_INSERT_HEAD(&ahd->timedout_scbs, scb, 9284 timedout_links); 9285 scb->flags |= SCB_TIMEDOUT; 9286 } 9287 ahd_wakeup_recovery_thread(ahd); 9288 } 9289 } 9290 9291 /* 9292 * ahd_recover_commands determines if any of the commands that have currently 9293 * timedout are the root cause for this timeout. Innocent commands are given 9294 * a new timeout while we wait for the command executing on the bus to timeout. 9295 * This routine is invoked from a thread context so we are allowed to sleep. 9296 * Our lock is not held on entry. 9297 */ 9298 void 9299 ahd_recover_commands(struct ahd_softc *ahd) 9300 { 9301 struct scb *scb; 9302 struct scb *active_scb; 9303 long s; 9304 int found; 9305 int was_paused; 9306 u_int active_scbptr; 9307 u_int last_phase; 9308 9309 ahd_lock(ahd, &s); 9310 9311 /* 9312 * Pause the controller and manually flush any 9313 * commands that have just completed but that our 9314 * interrupt handler has yet to see. 9315 */ 9316 was_paused = ahd_is_paused(ahd); 9317 9318 printf("%s: Recovery Initiated - Card was %spaused\n", ahd_name(ahd), 9319 was_paused ? "" : "not "); 9320 ahd_dump_card_state(ahd); 9321 9322 ahd_pause_and_flushwork(ahd); 9323 9324 if (LIST_EMPTY(&ahd->timedout_scbs) != 0) { 9325 /* 9326 * The timedout commands have already 9327 * completed. This typically means 9328 * that either the timeout value was on 9329 * the hairy edge of what the device 9330 * requires or - more likely - interrupts 9331 * are not happening. 9332 */ 9333 printf("%s: Timedout SCBs already complete. " 9334 "Interrupts may not be functioning.\n", ahd_name(ahd)); 9335 ahd_unpause(ahd); 9336 ahd_unlock(ahd, &s); 9337 return; 9338 } 9339 9340 /* 9341 * Determine identity of SCB acting on the bus. 9342 * This test only catches non-packetized transactions. 9343 * Due to the fleeting nature of packetized operations, 9344 * we can't easily determine that a packetized operation 9345 * is on the bus. 9346 */ 9347 ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI); 9348 last_phase = ahd_inb(ahd, LASTPHASE); 9349 active_scbptr = ahd_get_scbptr(ahd); 9350 active_scb = NULL; 9351 if (last_phase != P_BUSFREE 9352 || (ahd_inb(ahd, SEQ_FLAGS) & NOT_IDENTIFIED) == 0) 9353 active_scb = ahd_lookup_scb(ahd, active_scbptr); 9354 9355 while ((scb = LIST_FIRST(&ahd->timedout_scbs)) != NULL) { 9356 int target; 9357 int lun; 9358 char channel; 9359 9360 target = SCB_GET_TARGET(ahd, scb); 9361 channel = SCB_GET_CHANNEL(ahd, scb); 9362 lun = SCB_GET_LUN(scb); 9363 9364 ahd_print_path(ahd, scb); 9365 printf("SCB %d - timed out\n", SCB_GET_TAG(scb)); 9366 9367 if (scb->flags & (SCB_DEVICE_RESET|SCB_ABORT)) { 9368 /* 9369 * Been down this road before. 9370 * Do a full bus reset. 9371 */ 9372 aic_set_transaction_status(scb, CAM_CMD_TIMEOUT); 9373 bus_reset: 9374 found = ahd_reset_channel(ahd, channel, 9375 /*Initiate Reset*/TRUE); 9376 printf("%s: Issued Channel %c Bus Reset. " 9377 "%d SCBs aborted\n", ahd_name(ahd), channel, 9378 found); 9379 continue; 9380 } 9381 9382 /* 9383 * Remove the command from the timedout list in 9384 * preparation for requeing it. 9385 */ 9386 LIST_REMOVE(scb, timedout_links); 9387 scb->flags &= ~SCB_TIMEDOUT; 9388 9389 if (active_scb != NULL) { 9390 9391 if (active_scb != scb) { 9392 9393 /* 9394 * If the active SCB is not us, assume that 9395 * the active SCB has a longer timeout than 9396 * the timedout SCB, and wait for the active 9397 * SCB to timeout. As a safeguard, only 9398 * allow this deferral to continue if some 9399 * untimed-out command is outstanding. 9400 */ 9401 if (ahd_other_scb_timeout(ahd, scb, 9402 active_scb) == 0) 9403 goto bus_reset; 9404 continue; 9405 } 9406 9407 /* 9408 * We're active on the bus, so assert ATN 9409 * and hope that the target responds. 9410 */ 9411 ahd_set_recoveryscb(ahd, active_scb); 9412 active_scb->flags |= SCB_RECOVERY_SCB|SCB_DEVICE_RESET; 9413 ahd_outb(ahd, MSG_OUT, HOST_MSG); 9414 ahd_outb(ahd, SCSISIGO, last_phase|ATNO); 9415 ahd_print_path(ahd, active_scb); 9416 printf("BDR message in message buffer\n"); 9417 aic_scb_timer_reset(scb, 2 * 1000); 9418 break; 9419 } else if (last_phase != P_BUSFREE 9420 && ahd_inb(ahd, SCSIPHASE) == 0) { 9421 /* 9422 * SCB is not identified, there 9423 * is no pending REQ, and the sequencer 9424 * has not seen a busfree. Looks like 9425 * a stuck connection waiting to 9426 * go busfree. Reset the bus. 9427 */ 9428 printf("%s: Connection stuck awaiting busfree or " 9429 "Identify Msg.\n", ahd_name(ahd)); 9430 goto bus_reset; 9431 } else if (ahd_search_qinfifo(ahd, target, channel, lun, 9432 SCB_GET_TAG(scb), 9433 ROLE_INITIATOR, /*status*/0, 9434 SEARCH_COUNT) > 0) { 9435 9436 /* 9437 * We haven't even gone out on the bus 9438 * yet, so the timeout must be due to 9439 * some other command. Reset the timer 9440 * and go on. 9441 */ 9442 if (ahd_other_scb_timeout(ahd, scb, NULL) == 0) 9443 goto bus_reset; 9444 } else { 9445 /* 9446 * This SCB is for a disconnected transaction 9447 * and we haven't found a better candidate on 9448 * the bus to explain this timeout. 9449 */ 9450 ahd_set_recoveryscb(ahd, scb); 9451 9452 /* 9453 * Actually re-queue this SCB in an attempt 9454 * to select the device before it reconnects. 9455 * In either case (selection or reselection), 9456 * we will now issue a target reset to the 9457 * timed-out device. 9458 */ 9459 scb->flags |= SCB_DEVICE_RESET; 9460 scb->hscb->cdb_len = 0; 9461 scb->hscb->task_attribute = 0; 9462 scb->hscb->task_management = SIU_TASKMGMT_ABORT_TASK; 9463 9464 ahd_set_scbptr(ahd, SCB_GET_TAG(scb)); 9465 if ((scb->flags & SCB_PACKETIZED) != 0) { 9466 /* 9467 * Mark the SCB has having an outstanding 9468 * task management function. Should the command 9469 * complete normally before the task management 9470 * function can be sent, the host will be 9471 * notified to abort our requeued SCB. 9472 */ 9473 ahd_outb(ahd, SCB_TASK_MANAGEMENT, 9474 scb->hscb->task_management); 9475 } else { 9476 /* 9477 * If non-packetized, set the MK_MESSAGE control 9478 * bit indicating that we desire to send a 9479 * message. We also set the disconnected flag 9480 * since there is no guarantee that our SCB 9481 * control byte matches the version on the 9482 * card. We don't want the sequencer to abort 9483 * the command thinking an unsolicited 9484 * reselection occurred. 9485 */ 9486 scb->hscb->control |= MK_MESSAGE|DISCONNECTED; 9487 9488 /* 9489 * The sequencer will never re-reference the 9490 * in-core SCB. To make sure we are notified 9491 * during reslection, set the MK_MESSAGE flag in 9492 * the card's copy of the SCB. 9493 */ 9494 ahd_outb(ahd, SCB_CONTROL, 9495 ahd_inb(ahd, SCB_CONTROL)|MK_MESSAGE); 9496 } 9497 9498 /* 9499 * Clear out any entries in the QINFIFO first 9500 * so we are the next SCB for this target 9501 * to run. 9502 */ 9503 ahd_search_qinfifo(ahd, target, channel, lun, 9504 SCB_LIST_NULL, ROLE_INITIATOR, 9505 CAM_REQUEUE_REQ, SEARCH_COMPLETE); 9506 ahd_qinfifo_requeue_tail(ahd, scb); 9507 ahd_set_scbptr(ahd, active_scbptr); 9508 ahd_print_path(ahd, scb); 9509 printf("Queuing a BDR SCB\n"); 9510 aic_scb_timer_reset(scb, 2 * 1000); 9511 break; 9512 } 9513 } 9514 9515 /* 9516 * Any remaining SCBs were not the "culprit", so remove 9517 * them from the timeout list. The timer for these commands 9518 * will be reset once the recovery SCB completes. 9519 */ 9520 while ((scb = LIST_FIRST(&ahd->timedout_scbs)) != NULL) { 9521 9522 LIST_REMOVE(scb, timedout_links); 9523 scb->flags &= ~SCB_TIMEDOUT; 9524 } 9525 9526 ahd_unpause(ahd); 9527 ahd_unlock(ahd, &s); 9528 } 9529 9530 /* 9531 * Re-schedule a timeout for the passed in SCB if we determine that some 9532 * other SCB is in the process of recovery or an SCB with a longer 9533 * timeout is still pending. Limit our search to just "other_scb" 9534 * if it is non-NULL. 9535 */ 9536 static int 9537 ahd_other_scb_timeout(struct ahd_softc *ahd, struct scb *scb, 9538 struct scb *other_scb) 9539 { 9540 u_int newtimeout; 9541 int found; 9542 9543 ahd_print_path(ahd, scb); 9544 printf("Other SCB Timeout%s", 9545 (scb->flags & SCB_OTHERTCL_TIMEOUT) != 0 9546 ? " again\n" : "\n"); 9547 9548 newtimeout = aic_get_timeout(scb); 9549 scb->flags |= SCB_OTHERTCL_TIMEOUT; 9550 found = 0; 9551 if (other_scb != NULL) { 9552 if ((other_scb->flags 9553 & (SCB_OTHERTCL_TIMEOUT|SCB_TIMEDOUT)) == 0 9554 || (other_scb->flags & SCB_RECOVERY_SCB) != 0) { 9555 found++; 9556 newtimeout = MAX(aic_get_timeout(other_scb), 9557 newtimeout); 9558 } 9559 } else { 9560 LIST_FOREACH(other_scb, &ahd->pending_scbs, pending_links) { 9561 if ((other_scb->flags 9562 & (SCB_OTHERTCL_TIMEOUT|SCB_TIMEDOUT)) == 0 9563 || (other_scb->flags & SCB_RECOVERY_SCB) != 0) { 9564 found++; 9565 newtimeout = MAX(aic_get_timeout(other_scb), 9566 newtimeout); 9567 } 9568 } 9569 } 9570 9571 if (found != 0) 9572 aic_scb_timer_reset(scb, newtimeout); 9573 else { 9574 ahd_print_path(ahd, scb); 9575 printf("No other SCB worth waiting for...\n"); 9576 } 9577 9578 return (found != 0); 9579 } 9580 9581 /**************************** Flexport Logic **********************************/ 9582 /* 9583 * Read count 16bit words from 16bit word address start_addr from the 9584 * SEEPROM attached to the controller, into buf, using the controller's 9585 * SEEPROM reading state machine. Optionally treat the data as a byte 9586 * stream in terms of byte order. 9587 */ 9588 int 9589 ahd_read_seeprom(struct ahd_softc *ahd, uint16_t *buf, 9590 u_int start_addr, u_int count, int bytestream) 9591 { 9592 u_int cur_addr; 9593 u_int end_addr; 9594 int error; 9595 9596 /* 9597 * If we never make it through the loop even once, 9598 * we were passed invalid arguments. 9599 */ 9600 error = EINVAL; 9601 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 9602 end_addr = start_addr + count; 9603 for (cur_addr = start_addr; cur_addr < end_addr; cur_addr++) { 9604 9605 ahd_outb(ahd, SEEADR, cur_addr); 9606 ahd_outb(ahd, SEECTL, SEEOP_READ | SEESTART); 9607 9608 error = ahd_wait_seeprom(ahd); 9609 if (error) 9610 break; 9611 if (bytestream != 0) { 9612 uint8_t *bytestream_ptr; 9613 9614 bytestream_ptr = (uint8_t *)buf; 9615 *bytestream_ptr++ = ahd_inb(ahd, SEEDAT); 9616 *bytestream_ptr = ahd_inb(ahd, SEEDAT+1); 9617 } else { 9618 /* 9619 * ahd_inw() already handles machine byte order. 9620 */ 9621 *buf = ahd_inw(ahd, SEEDAT); 9622 } 9623 buf++; 9624 } 9625 return (error); 9626 } 9627 9628 /* 9629 * Write count 16bit words from buf, into SEEPROM attache to the 9630 * controller starting at 16bit word address start_addr, using the 9631 * controller's SEEPROM writing state machine. 9632 */ 9633 int 9634 ahd_write_seeprom(struct ahd_softc *ahd, uint16_t *buf, 9635 u_int start_addr, u_int count) 9636 { 9637 u_int cur_addr; 9638 u_int end_addr; 9639 int error; 9640 int retval; 9641 9642 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 9643 error = ENOENT; 9644 9645 /* Place the chip into write-enable mode */ 9646 ahd_outb(ahd, SEEADR, SEEOP_EWEN_ADDR); 9647 ahd_outb(ahd, SEECTL, SEEOP_EWEN | SEESTART); 9648 error = ahd_wait_seeprom(ahd); 9649 if (error) 9650 return (error); 9651 9652 /* 9653 * Write the data. If we don't get throught the loop at 9654 * least once, the arguments were invalid. 9655 */ 9656 retval = EINVAL; 9657 end_addr = start_addr + count; 9658 for (cur_addr = start_addr; cur_addr < end_addr; cur_addr++) { 9659 ahd_outw(ahd, SEEDAT, *buf++); 9660 ahd_outb(ahd, SEEADR, cur_addr); 9661 ahd_outb(ahd, SEECTL, SEEOP_WRITE | SEESTART); 9662 9663 retval = ahd_wait_seeprom(ahd); 9664 if (retval) 9665 break; 9666 } 9667 9668 /* 9669 * Disable writes. 9670 */ 9671 ahd_outb(ahd, SEEADR, SEEOP_EWDS_ADDR); 9672 ahd_outb(ahd, SEECTL, SEEOP_EWDS | SEESTART); 9673 error = ahd_wait_seeprom(ahd); 9674 if (error) 9675 return (error); 9676 return (retval); 9677 } 9678 9679 /* 9680 * Wait ~100us for the serial eeprom to satisfy our request. 9681 */ 9682 int 9683 ahd_wait_seeprom(struct ahd_softc *ahd) 9684 { 9685 int cnt; 9686 9687 cnt = 5000; 9688 while ((ahd_inb(ahd, SEESTAT) & (SEEARBACK|SEEBUSY)) != 0 && --cnt) 9689 aic_delay(5); 9690 9691 if (cnt == 0) 9692 return (ETIMEDOUT); 9693 return (0); 9694 } 9695 9696 /* 9697 * Validate the two checksums in the per_channel 9698 * vital product data struct. 9699 */ 9700 int 9701 ahd_verify_vpd_cksum(struct vpd_config *vpd) 9702 { 9703 int i; 9704 int maxaddr; 9705 uint32_t checksum; 9706 uint8_t *vpdarray; 9707 9708 vpdarray = (uint8_t *)vpd; 9709 maxaddr = offsetof(struct vpd_config, vpd_checksum); 9710 checksum = 0; 9711 for (i = offsetof(struct vpd_config, resource_type); i < maxaddr; i++) 9712 checksum = checksum + vpdarray[i]; 9713 if (checksum == 0 9714 || (-checksum & 0xFF) != vpd->vpd_checksum) 9715 return (0); 9716 9717 checksum = 0; 9718 maxaddr = offsetof(struct vpd_config, checksum); 9719 for (i = offsetof(struct vpd_config, default_target_flags); 9720 i < maxaddr; i++) 9721 checksum = checksum + vpdarray[i]; 9722 if (checksum == 0 9723 || (-checksum & 0xFF) != vpd->checksum) 9724 return (0); 9725 return (1); 9726 } 9727 9728 int 9729 ahd_verify_cksum(struct seeprom_config *sc) 9730 { 9731 int i; 9732 int maxaddr; 9733 uint32_t checksum; 9734 uint16_t *scarray; 9735 9736 maxaddr = (sizeof(*sc)/2) - 1; 9737 checksum = 0; 9738 scarray = (uint16_t *)sc; 9739 9740 for (i = 0; i < maxaddr; i++) 9741 checksum = checksum + scarray[i]; 9742 if (checksum == 0 9743 || (checksum & 0xFFFF) != sc->checksum) { 9744 return (0); 9745 } else { 9746 return (1); 9747 } 9748 } 9749 9750 int 9751 ahd_acquire_seeprom(struct ahd_softc *ahd) 9752 { 9753 /* 9754 * We should be able to determine the SEEPROM type 9755 * from the flexport logic, but unfortunately not 9756 * all implementations have this logic and there is 9757 * no programatic method for determining if the logic 9758 * is present. 9759 */ 9760 return (1); 9761 #if 0 9762 uint8_t seetype; 9763 int error; 9764 9765 error = ahd_read_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, &seetype); 9766 if (error != 0 9767 || ((seetype & FLX_ROMSTAT_SEECFG) == FLX_ROMSTAT_SEE_NONE)) 9768 return (0); 9769 return (1); 9770 #endif 9771 } 9772 9773 void 9774 ahd_release_seeprom(struct ahd_softc *ahd) 9775 { 9776 /* Currently a no-op */ 9777 } 9778 9779 int 9780 ahd_write_flexport(struct ahd_softc *ahd, u_int addr, u_int value) 9781 { 9782 int error; 9783 9784 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 9785 if (addr > 7) 9786 panic("ahd_write_flexport: address out of range"); 9787 ahd_outb(ahd, BRDCTL, BRDEN|(addr << 3)); 9788 error = ahd_wait_flexport(ahd); 9789 if (error != 0) 9790 return (error); 9791 ahd_outb(ahd, BRDDAT, value); 9792 ahd_flush_device_writes(ahd); 9793 ahd_outb(ahd, BRDCTL, BRDSTB|BRDEN|(addr << 3)); 9794 ahd_flush_device_writes(ahd); 9795 ahd_outb(ahd, BRDCTL, BRDEN|(addr << 3)); 9796 ahd_flush_device_writes(ahd); 9797 ahd_outb(ahd, BRDCTL, 0); 9798 ahd_flush_device_writes(ahd); 9799 return (0); 9800 } 9801 9802 int 9803 ahd_read_flexport(struct ahd_softc *ahd, u_int addr, uint8_t *value) 9804 { 9805 int error; 9806 9807 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 9808 if (addr > 7) 9809 panic("ahd_read_flexport: address out of range"); 9810 ahd_outb(ahd, BRDCTL, BRDRW|BRDEN|(addr << 3)); 9811 error = ahd_wait_flexport(ahd); 9812 if (error != 0) 9813 return (error); 9814 *value = ahd_inb(ahd, BRDDAT); 9815 ahd_outb(ahd, BRDCTL, 0); 9816 ahd_flush_device_writes(ahd); 9817 return (0); 9818 } 9819 9820 /* 9821 * Wait at most 2 seconds for flexport arbitration to succeed. 9822 */ 9823 int 9824 ahd_wait_flexport(struct ahd_softc *ahd) 9825 { 9826 int cnt; 9827 9828 AHD_ASSERT_MODES(ahd, AHD_MODE_SCSI_MSK, AHD_MODE_SCSI_MSK); 9829 cnt = 1000000 * 2 / 5; 9830 while ((ahd_inb(ahd, BRDCTL) & FLXARBACK) == 0 && --cnt) 9831 aic_delay(5); 9832 9833 if (cnt == 0) 9834 return (ETIMEDOUT); 9835 return (0); 9836 } 9837 9838 /************************* Target Mode ****************************************/ 9839 #ifdef AHD_TARGET_MODE 9840 cam_status 9841 ahd_find_tmode_devs(struct ahd_softc *ahd, struct cam_sim *sim, union ccb *ccb, 9842 struct ahd_tmode_tstate **tstate, 9843 struct ahd_tmode_lstate **lstate, 9844 int notfound_failure) 9845 { 9846 9847 if ((ahd->features & AHD_TARGETMODE) == 0) 9848 return (CAM_REQ_INVALID); 9849 9850 /* 9851 * Handle the 'black hole' device that sucks up 9852 * requests to unattached luns on enabled targets. 9853 */ 9854 if (ccb->ccb_h.target_id == CAM_TARGET_WILDCARD 9855 && ccb->ccb_h.target_lun == CAM_LUN_WILDCARD) { 9856 *tstate = NULL; 9857 *lstate = ahd->black_hole; 9858 } else { 9859 u_int max_id; 9860 9861 max_id = (ahd->features & AHD_WIDE) ? 15 : 7; 9862 if (ccb->ccb_h.target_id > max_id) 9863 return (CAM_TID_INVALID); 9864 9865 if (ccb->ccb_h.target_lun >= AHD_NUM_LUNS) 9866 return (CAM_LUN_INVALID); 9867 9868 *tstate = ahd->enabled_targets[ccb->ccb_h.target_id]; 9869 *lstate = NULL; 9870 if (*tstate != NULL) 9871 *lstate = 9872 (*tstate)->enabled_luns[ccb->ccb_h.target_lun]; 9873 } 9874 9875 if (notfound_failure != 0 && *lstate == NULL) 9876 return (CAM_PATH_INVALID); 9877 9878 return (CAM_REQ_CMP); 9879 } 9880 9881 void 9882 ahd_handle_en_lun(struct ahd_softc *ahd, struct cam_sim *sim, union ccb *ccb) 9883 { 9884 #if NOT_YET 9885 struct ahd_tmode_tstate *tstate; 9886 struct ahd_tmode_lstate *lstate; 9887 struct ccb_en_lun *cel; 9888 cam_status status; 9889 u_int target; 9890 u_int lun; 9891 u_int target_mask; 9892 u_long s; 9893 char channel; 9894 9895 status = ahd_find_tmode_devs(ahd, sim, ccb, &tstate, &lstate, 9896 /*notfound_failure*/FALSE); 9897 9898 if (status != CAM_REQ_CMP) { 9899 ccb->ccb_h.status = status; 9900 return; 9901 } 9902 9903 if ((ahd->features & AHD_MULTIROLE) != 0) { 9904 u_int our_id; 9905 9906 our_id = ahd->our_id; 9907 if (ccb->ccb_h.target_id != our_id) { 9908 if ((ahd->features & AHD_MULTI_TID) != 0 9909 && (ahd->flags & AHD_INITIATORROLE) != 0) { 9910 /* 9911 * Only allow additional targets if 9912 * the initiator role is disabled. 9913 * The hardware cannot handle a re-select-in 9914 * on the initiator id during a re-select-out 9915 * on a different target id. 9916 */ 9917 status = CAM_TID_INVALID; 9918 } else if ((ahd->flags & AHD_INITIATORROLE) != 0 9919 || ahd->enabled_luns > 0) { 9920 /* 9921 * Only allow our target id to change 9922 * if the initiator role is not configured 9923 * and there are no enabled luns which 9924 * are attached to the currently registered 9925 * scsi id. 9926 */ 9927 status = CAM_TID_INVALID; 9928 } 9929 } 9930 } 9931 9932 if (status != CAM_REQ_CMP) { 9933 ccb->ccb_h.status = status; 9934 return; 9935 } 9936 9937 /* 9938 * We now have an id that is valid. 9939 * If we aren't in target mode, switch modes. 9940 */ 9941 if ((ahd->flags & AHD_TARGETROLE) == 0 9942 && ccb->ccb_h.target_id != CAM_TARGET_WILDCARD) { 9943 u_long s; 9944 9945 printf("Configuring Target Mode\n"); 9946 ahd_lock(ahd, &s); 9947 if (LIST_FIRST(&ahd->pending_scbs) != NULL) { 9948 ccb->ccb_h.status = CAM_BUSY; 9949 ahd_unlock(ahd, &s); 9950 return; 9951 } 9952 ahd->flags |= AHD_TARGETROLE; 9953 if ((ahd->features & AHD_MULTIROLE) == 0) 9954 ahd->flags &= ~AHD_INITIATORROLE; 9955 ahd_pause(ahd); 9956 ahd_loadseq(ahd); 9957 ahd_restart(ahd); 9958 ahd_unlock(ahd, &s); 9959 } 9960 cel = &ccb->cel; 9961 target = ccb->ccb_h.target_id; 9962 lun = ccb->ccb_h.target_lun; 9963 channel = SIM_CHANNEL(ahd, sim); 9964 target_mask = 0x01 << target; 9965 if (channel == 'B') 9966 target_mask <<= 8; 9967 9968 if (cel->enable != 0) { 9969 u_int scsiseq1; 9970 9971 /* Are we already enabled?? */ 9972 if (lstate != NULL) { 9973 xpt_print_path(ccb->ccb_h.path); 9974 printf("Lun already enabled\n"); 9975 ccb->ccb_h.status = CAM_LUN_ALRDY_ENA; 9976 return; 9977 } 9978 9979 if (cel->grp6_len != 0 9980 || cel->grp7_len != 0) { 9981 /* 9982 * Don't (yet?) support vendor 9983 * specific commands. 9984 */ 9985 ccb->ccb_h.status = CAM_REQ_INVALID; 9986 printf("Non-zero Group Codes\n"); 9987 return; 9988 } 9989 9990 /* 9991 * Seems to be okay. 9992 * Setup our data structures. 9993 */ 9994 if (target != CAM_TARGET_WILDCARD && tstate == NULL) { 9995 tstate = ahd_alloc_tstate(ahd, target, channel); 9996 if (tstate == NULL) { 9997 xpt_print_path(ccb->ccb_h.path); 9998 printf("Couldn't allocate tstate\n"); 9999 ccb->ccb_h.status = CAM_RESRC_UNAVAIL; 10000 return; 10001 } 10002 } 10003 lstate = malloc(sizeof(*lstate), M_DEVBUF, M_NOWAIT); 10004 if (lstate == NULL) { 10005 xpt_print_path(ccb->ccb_h.path); 10006 printf("Couldn't allocate lstate\n"); 10007 ccb->ccb_h.status = CAM_RESRC_UNAVAIL; 10008 return; 10009 } 10010 memset(lstate, 0, sizeof(*lstate)); 10011 status = xpt_create_path(&lstate->path, /*periph*/NULL, 10012 xpt_path_path_id(ccb->ccb_h.path), 10013 xpt_path_target_id(ccb->ccb_h.path), 10014 xpt_path_lun_id(ccb->ccb_h.path)); 10015 if (status != CAM_REQ_CMP) { 10016 free(lstate, M_DEVBUF); 10017 xpt_print_path(ccb->ccb_h.path); 10018 printf("Couldn't allocate path\n"); 10019 ccb->ccb_h.status = CAM_RESRC_UNAVAIL; 10020 return; 10021 } 10022 SLIST_INIT(&lstate->accept_tios); 10023 SLIST_INIT(&lstate->immed_notifies); 10024 ahd_lock(ahd, &s); 10025 ahd_pause(ahd); 10026 if (target != CAM_TARGET_WILDCARD) { 10027 tstate->enabled_luns[lun] = lstate; 10028 ahd->enabled_luns++; 10029 10030 if ((ahd->features & AHD_MULTI_TID) != 0) { 10031 u_int targid_mask; 10032 10033 targid_mask = ahd_inw(ahd, TARGID); 10034 targid_mask |= target_mask; 10035 ahd_outw(ahd, TARGID, targid_mask); 10036 ahd_update_scsiid(ahd, targid_mask); 10037 } else { 10038 u_int our_id; 10039 char channel; 10040 10041 channel = SIM_CHANNEL(ahd, sim); 10042 our_id = SIM_SCSI_ID(ahd, sim); 10043 10044 /* 10045 * This can only happen if selections 10046 * are not enabled 10047 */ 10048 if (target != our_id) { 10049 u_int sblkctl; 10050 char cur_channel; 10051 int swap; 10052 10053 sblkctl = ahd_inb(ahd, SBLKCTL); 10054 cur_channel = (sblkctl & SELBUSB) 10055 ? 'B' : 'A'; 10056 if ((ahd->features & AHD_TWIN) == 0) 10057 cur_channel = 'A'; 10058 swap = cur_channel != channel; 10059 ahd->our_id = target; 10060 10061 if (swap) 10062 ahd_outb(ahd, SBLKCTL, 10063 sblkctl ^ SELBUSB); 10064 10065 ahd_outb(ahd, SCSIID, target); 10066 10067 if (swap) 10068 ahd_outb(ahd, SBLKCTL, sblkctl); 10069 } 10070 } 10071 } else 10072 ahd->black_hole = lstate; 10073 /* Allow select-in operations */ 10074 if (ahd->black_hole != NULL && ahd->enabled_luns > 0) { 10075 scsiseq1 = ahd_inb(ahd, SCSISEQ_TEMPLATE); 10076 scsiseq1 |= ENSELI; 10077 ahd_outb(ahd, SCSISEQ_TEMPLATE, scsiseq1); 10078 scsiseq1 = ahd_inb(ahd, SCSISEQ1); 10079 scsiseq1 |= ENSELI; 10080 ahd_outb(ahd, SCSISEQ1, scsiseq1); 10081 } 10082 ahd_unpause(ahd); 10083 ahd_unlock(ahd, &s); 10084 ccb->ccb_h.status = CAM_REQ_CMP; 10085 xpt_print_path(ccb->ccb_h.path); 10086 printf("Lun now enabled for target mode\n"); 10087 } else { 10088 struct scb *scb; 10089 int i, empty; 10090 10091 if (lstate == NULL) { 10092 ccb->ccb_h.status = CAM_LUN_INVALID; 10093 return; 10094 } 10095 10096 ahd_lock(ahd, &s); 10097 10098 ccb->ccb_h.status = CAM_REQ_CMP; 10099 LIST_FOREACH(scb, &ahd->pending_scbs, pending_links) { 10100 struct ccb_hdr *ccbh; 10101 10102 ccbh = &scb->io_ctx->ccb_h; 10103 if (ccbh->func_code == XPT_CONT_TARGET_IO 10104 && !xpt_path_comp(ccbh->path, ccb->ccb_h.path)){ 10105 printf("CTIO pending\n"); 10106 ccb->ccb_h.status = CAM_REQ_INVALID; 10107 ahd_unlock(ahd, &s); 10108 return; 10109 } 10110 } 10111 10112 if (SLIST_FIRST(&lstate->accept_tios) != NULL) { 10113 printf("ATIOs pending\n"); 10114 ccb->ccb_h.status = CAM_REQ_INVALID; 10115 } 10116 10117 if (SLIST_FIRST(&lstate->immed_notifies) != NULL) { 10118 printf("INOTs pending\n"); 10119 ccb->ccb_h.status = CAM_REQ_INVALID; 10120 } 10121 10122 if (ccb->ccb_h.status != CAM_REQ_CMP) { 10123 ahd_unlock(ahd, &s); 10124 return; 10125 } 10126 10127 xpt_print_path(ccb->ccb_h.path); 10128 printf("Target mode disabled\n"); 10129 xpt_free_path(lstate->path); 10130 free(lstate, M_DEVBUF); 10131 10132 ahd_pause(ahd); 10133 /* Can we clean up the target too? */ 10134 if (target != CAM_TARGET_WILDCARD) { 10135 tstate->enabled_luns[lun] = NULL; 10136 ahd->enabled_luns--; 10137 for (empty = 1, i = 0; i < 8; i++) 10138 if (tstate->enabled_luns[i] != NULL) { 10139 empty = 0; 10140 break; 10141 } 10142 10143 if (empty) { 10144 ahd_free_tstate(ahd, target, channel, 10145 /*force*/FALSE); 10146 if (ahd->features & AHD_MULTI_TID) { 10147 u_int targid_mask; 10148 10149 targid_mask = ahd_inw(ahd, TARGID); 10150 targid_mask &= ~target_mask; 10151 ahd_outw(ahd, TARGID, targid_mask); 10152 ahd_update_scsiid(ahd, targid_mask); 10153 } 10154 } 10155 } else { 10156 10157 ahd->black_hole = NULL; 10158 10159 /* 10160 * We can't allow selections without 10161 * our black hole device. 10162 */ 10163 empty = TRUE; 10164 } 10165 if (ahd->enabled_luns == 0) { 10166 /* Disallow select-in */ 10167 u_int scsiseq1; 10168 10169 scsiseq1 = ahd_inb(ahd, SCSISEQ_TEMPLATE); 10170 scsiseq1 &= ~ENSELI; 10171 ahd_outb(ahd, SCSISEQ_TEMPLATE, scsiseq1); 10172 scsiseq1 = ahd_inb(ahd, SCSISEQ1); 10173 scsiseq1 &= ~ENSELI; 10174 ahd_outb(ahd, SCSISEQ1, scsiseq1); 10175 10176 if ((ahd->features & AHD_MULTIROLE) == 0) { 10177 printf("Configuring Initiator Mode\n"); 10178 ahd->flags &= ~AHD_TARGETROLE; 10179 ahd->flags |= AHD_INITIATORROLE; 10180 ahd_pause(ahd); 10181 ahd_loadseq(ahd); 10182 ahd_restart(ahd); 10183 /* 10184 * Unpaused. The extra unpause 10185 * that follows is harmless. 10186 */ 10187 } 10188 } 10189 ahd_unpause(ahd); 10190 ahd_unlock(ahd, &s); 10191 } 10192 #endif 10193 } 10194 10195 static void 10196 ahd_update_scsiid(struct ahd_softc *ahd, u_int targid_mask) 10197 { 10198 #if NOT_YET 10199 u_int scsiid_mask; 10200 u_int scsiid; 10201 10202 if ((ahd->features & AHD_MULTI_TID) == 0) 10203 panic("ahd_update_scsiid called on non-multitid unit\n"); 10204 10205 /* 10206 * Since we will rely on the TARGID mask 10207 * for selection enables, ensure that OID 10208 * in SCSIID is not set to some other ID 10209 * that we don't want to allow selections on. 10210 */ 10211 if ((ahd->features & AHD_ULTRA2) != 0) 10212 scsiid = ahd_inb(ahd, SCSIID_ULTRA2); 10213 else 10214 scsiid = ahd_inb(ahd, SCSIID); 10215 scsiid_mask = 0x1 << (scsiid & OID); 10216 if ((targid_mask & scsiid_mask) == 0) { 10217 u_int our_id; 10218 10219 /* ffs counts from 1 */ 10220 our_id = ffs(targid_mask); 10221 if (our_id == 0) 10222 our_id = ahd->our_id; 10223 else 10224 our_id--; 10225 scsiid &= TID; 10226 scsiid |= our_id; 10227 } 10228 if ((ahd->features & AHD_ULTRA2) != 0) 10229 ahd_outb(ahd, SCSIID_ULTRA2, scsiid); 10230 else 10231 ahd_outb(ahd, SCSIID, scsiid); 10232 #endif 10233 } 10234 10235 void 10236 ahd_run_tqinfifo(struct ahd_softc *ahd, int paused) 10237 { 10238 struct target_cmd *cmd; 10239 10240 ahd_sync_tqinfifo(ahd, BUS_DMASYNC_POSTREAD); 10241 while ((cmd = &ahd->targetcmds[ahd->tqinfifonext])->cmd_valid != 0) { 10242 10243 /* 10244 * Only advance through the queue if we 10245 * have the resources to process the command. 10246 */ 10247 if (ahd_handle_target_cmd(ahd, cmd) != 0) 10248 break; 10249 10250 cmd->cmd_valid = 0; 10251 ahd_dmamap_sync(ahd, ahd->shared_data_dmat, 10252 ahd->shared_data_dmamap, 10253 ahd_targetcmd_offset(ahd, ahd->tqinfifonext), 10254 sizeof(struct target_cmd), 10255 BUS_DMASYNC_PREREAD); 10256 ahd->tqinfifonext++; 10257 10258 /* 10259 * Lazily update our position in the target mode incoming 10260 * command queue as seen by the sequencer. 10261 */ 10262 if ((ahd->tqinfifonext & (HOST_TQINPOS - 1)) == 1) { 10263 u_int hs_mailbox; 10264 10265 hs_mailbox = ahd_inb(ahd, HS_MAILBOX); 10266 hs_mailbox &= ~HOST_TQINPOS; 10267 hs_mailbox |= ahd->tqinfifonext & HOST_TQINPOS; 10268 ahd_outb(ahd, HS_MAILBOX, hs_mailbox); 10269 } 10270 } 10271 } 10272 10273 static int 10274 ahd_handle_target_cmd(struct ahd_softc *ahd, struct target_cmd *cmd) 10275 { 10276 struct ahd_tmode_tstate *tstate; 10277 struct ahd_tmode_lstate *lstate; 10278 struct ccb_accept_tio *atio; 10279 uint8_t *byte; 10280 int initiator; 10281 int target; 10282 int lun; 10283 10284 initiator = SCSIID_TARGET(ahd, cmd->scsiid); 10285 target = SCSIID_OUR_ID(cmd->scsiid); 10286 lun = (cmd->identify & MSG_IDENTIFY_LUNMASK); 10287 10288 byte = cmd->bytes; 10289 tstate = ahd->enabled_targets[target]; 10290 lstate = NULL; 10291 if (tstate != NULL) 10292 lstate = tstate->enabled_luns[lun]; 10293 10294 /* 10295 * Commands for disabled luns go to the black hole driver. 10296 */ 10297 if (lstate == NULL) 10298 lstate = ahd->black_hole; 10299 10300 atio = (struct ccb_accept_tio*)SLIST_FIRST(&lstate->accept_tios); 10301 if (atio == NULL) { 10302 ahd->flags |= AHD_TQINFIFO_BLOCKED; 10303 /* 10304 * Wait for more ATIOs from the peripheral driver for this lun. 10305 */ 10306 return (1); 10307 } else 10308 ahd->flags &= ~AHD_TQINFIFO_BLOCKED; 10309 #ifdef AHD_DEBUG 10310 if ((ahd_debug & AHD_SHOW_TQIN) != 0) 10311 printf("Incoming command from %d for %d:%d%s\n", 10312 initiator, target, lun, 10313 lstate == ahd->black_hole ? "(Black Holed)" : ""); 10314 #endif 10315 SLIST_REMOVE_HEAD(&lstate->accept_tios, sim_links.sle); 10316 10317 if (lstate == ahd->black_hole) { 10318 /* Fill in the wildcards */ 10319 atio->ccb_h.target_id = target; 10320 atio->ccb_h.target_lun = lun; 10321 } 10322 10323 /* 10324 * Package it up and send it off to 10325 * whomever has this lun enabled. 10326 */ 10327 atio->sense_len = 0; 10328 atio->init_id = initiator; 10329 if (byte[0] != 0xFF) { 10330 /* Tag was included */ 10331 atio->tag_action = *byte++; 10332 atio->tag_id = *byte++; 10333 atio->ccb_h.flags = CAM_TAG_ACTION_VALID; 10334 } else { 10335 atio->ccb_h.flags = 0; 10336 } 10337 byte++; 10338 10339 /* Okay. Now determine the cdb size based on the command code */ 10340 switch (*byte >> CMD_GROUP_CODE_SHIFT) { 10341 case 0: 10342 atio->cdb_len = 6; 10343 break; 10344 case 1: 10345 case 2: 10346 atio->cdb_len = 10; 10347 break; 10348 case 4: 10349 atio->cdb_len = 16; 10350 break; 10351 case 5: 10352 atio->cdb_len = 12; 10353 break; 10354 case 3: 10355 default: 10356 /* Only copy the opcode. */ 10357 atio->cdb_len = 1; 10358 printf("Reserved or VU command code type encountered\n"); 10359 break; 10360 } 10361 10362 memcpy(atio->cdb_io.cdb_bytes, byte, atio->cdb_len); 10363 10364 atio->ccb_h.status |= CAM_CDB_RECVD; 10365 10366 if ((cmd->identify & MSG_IDENTIFY_DISCFLAG) == 0) { 10367 /* 10368 * We weren't allowed to disconnect. 10369 * We're hanging on the bus until a 10370 * continue target I/O comes in response 10371 * to this accept tio. 10372 */ 10373 #ifdef AHD_DEBUG 10374 if ((ahd_debug & AHD_SHOW_TQIN) != 0) 10375 printf("Received Immediate Command %d:%d:%d - %p\n", 10376 initiator, target, lun, ahd->pending_device); 10377 #endif 10378 ahd->pending_device = lstate; 10379 ahd_freeze_ccb((union ccb *)atio); 10380 atio->ccb_h.flags |= CAM_DIS_DISCONNECT; 10381 } 10382 xpt_done((union ccb*)atio); 10383 return (0); 10384 } 10385 10386 #endif 10387