134345c08SMatthew N. Dodd /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 434345c08SMatthew N. Dodd * Copyright (c) 2003 Matthew N. Dodd <winter@jurai.net> 534345c08SMatthew N. Dodd * All rights reserved. 634345c08SMatthew N. Dodd * 734345c08SMatthew N. Dodd * Redistribution and use in source and binary forms, with or without 834345c08SMatthew N. Dodd * modification, are permitted provided that the following conditions 934345c08SMatthew N. Dodd * are met: 1034345c08SMatthew N. Dodd * 1. Redistributions of source code must retain the above copyright 1134345c08SMatthew N. Dodd * notice, this list of conditions and the following disclaimer. 1234345c08SMatthew N. Dodd * 2. Redistributions in binary form must reproduce the above copyright 1334345c08SMatthew N. Dodd * notice, this list of conditions and the following disclaimer in the 1434345c08SMatthew N. Dodd * documentation and/or other materials provided with the distribution. 1534345c08SMatthew N. Dodd * 1634345c08SMatthew N. Dodd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1734345c08SMatthew N. Dodd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1834345c08SMatthew N. Dodd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1934345c08SMatthew N. Dodd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2034345c08SMatthew N. Dodd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2134345c08SMatthew N. Dodd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2234345c08SMatthew N. Dodd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2334345c08SMatthew N. Dodd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2434345c08SMatthew N. Dodd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2534345c08SMatthew N. Dodd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2634345c08SMatthew N. Dodd * SUCH DAMAGE. 2734345c08SMatthew N. Dodd */ 2834345c08SMatthew N. Dodd 29e0026a65SMaxime Henrion #include <sys/cdefs.h> 30e0026a65SMaxime Henrion __FBSDID("$FreeBSD$"); 31e0026a65SMaxime Henrion 3234345c08SMatthew N. Dodd /* 3334345c08SMatthew N. Dodd * Written using information gleaned from the 3434345c08SMatthew N. Dodd * NVIDIA nForce/nForce2 AGPGART Linux Kernel Patch. 3534345c08SMatthew N. Dodd */ 3634345c08SMatthew N. Dodd 3734345c08SMatthew N. Dodd #include <sys/param.h> 3834345c08SMatthew N. Dodd #include <sys/systm.h> 3934345c08SMatthew N. Dodd #include <sys/malloc.h> 4034345c08SMatthew N. Dodd #include <sys/kernel.h> 41f11d01c3SPoul-Henning Kamp #include <sys/module.h> 4234345c08SMatthew N. Dodd #include <sys/bus.h> 4334345c08SMatthew N. Dodd #include <sys/lock.h> 4434345c08SMatthew N. Dodd #include <sys/mutex.h> 4534345c08SMatthew N. Dodd #include <sys/proc.h> 4634345c08SMatthew N. Dodd 47dbac8ff4SJohn Baldwin #include <dev/agp/agppriv.h> 48dbac8ff4SJohn Baldwin #include <dev/agp/agpreg.h> 496b312d76SMatthew N. Dodd #include <dev/pci/pcivar.h> 506b312d76SMatthew N. Dodd #include <dev/pci/pcireg.h> 5134345c08SMatthew N. Dodd 5234345c08SMatthew N. Dodd #include <vm/vm.h> 5334345c08SMatthew N. Dodd #include <vm/vm_object.h> 5434345c08SMatthew N. Dodd #include <vm/pmap.h> 5534345c08SMatthew N. Dodd 5634345c08SMatthew N. Dodd #include <machine/bus.h> 5734345c08SMatthew N. Dodd #include <machine/resource.h> 5834345c08SMatthew N. Dodd #include <sys/rman.h> 5934345c08SMatthew N. Dodd 6034345c08SMatthew N. Dodd #define NVIDIA_VENDORID 0x10de 6134345c08SMatthew N. Dodd #define NVIDIA_DEVICEID_NFORCE 0x01a4 6234345c08SMatthew N. Dodd #define NVIDIA_DEVICEID_NFORCE2 0x01e0 6334345c08SMatthew N. Dodd 6434345c08SMatthew N. Dodd struct agp_nvidia_softc { 6534345c08SMatthew N. Dodd struct agp_softc agp; 6634345c08SMatthew N. Dodd u_int32_t initial_aperture; /* aperture size at startup */ 6734345c08SMatthew N. Dodd struct agp_gatt * gatt; 6834345c08SMatthew N. Dodd 6934345c08SMatthew N. Dodd device_t dev; /* AGP Controller */ 7034345c08SMatthew N. Dodd device_t mc1_dev; /* Memory Controller */ 7134345c08SMatthew N. Dodd device_t mc2_dev; /* Memory Controller */ 7234345c08SMatthew N. Dodd device_t bdev; /* Bridge */ 7334345c08SMatthew N. Dodd 7434345c08SMatthew N. Dodd u_int32_t wbc_mask; 7534345c08SMatthew N. Dodd int num_dirs; 7634345c08SMatthew N. Dodd int num_active_entries; 7734345c08SMatthew N. Dodd off_t pg_offset; 7834345c08SMatthew N. Dodd }; 7934345c08SMatthew N. Dodd 8034345c08SMatthew N. Dodd static const char *agp_nvidia_match(device_t dev); 8134345c08SMatthew N. Dodd static int agp_nvidia_probe(device_t); 8234345c08SMatthew N. Dodd static int agp_nvidia_attach(device_t); 8334345c08SMatthew N. Dodd static int agp_nvidia_detach(device_t); 8434345c08SMatthew N. Dodd static u_int32_t agp_nvidia_get_aperture(device_t); 8534345c08SMatthew N. Dodd static int agp_nvidia_set_aperture(device_t, u_int32_t); 86446188d1SAndriy Gapon static int agp_nvidia_bind_page(device_t, vm_offset_t, vm_offset_t); 87446188d1SAndriy Gapon static int agp_nvidia_unbind_page(device_t, vm_offset_t); 8834345c08SMatthew N. Dodd 8934345c08SMatthew N. Dodd static int nvidia_init_iorr(u_int32_t, u_int32_t); 9034345c08SMatthew N. Dodd 9134345c08SMatthew N. Dodd static const char * 9234345c08SMatthew N. Dodd agp_nvidia_match (device_t dev) 9334345c08SMatthew N. Dodd { 9434345c08SMatthew N. Dodd if (pci_get_class(dev) != PCIC_BRIDGE || 9534345c08SMatthew N. Dodd pci_get_subclass(dev) != PCIS_BRIDGE_HOST || 9634345c08SMatthew N. Dodd pci_get_vendor(dev) != NVIDIA_VENDORID) 9734345c08SMatthew N. Dodd return (NULL); 9834345c08SMatthew N. Dodd 9934345c08SMatthew N. Dodd switch (pci_get_device(dev)) { 10034345c08SMatthew N. Dodd case NVIDIA_DEVICEID_NFORCE: 10134345c08SMatthew N. Dodd return ("NVIDIA nForce AGP Controller"); 10234345c08SMatthew N. Dodd case NVIDIA_DEVICEID_NFORCE2: 10334345c08SMatthew N. Dodd return ("NVIDIA nForce2 AGP Controller"); 10434345c08SMatthew N. Dodd } 105824a5e96SDavid E. O'Brien return (NULL); 10634345c08SMatthew N. Dodd } 10734345c08SMatthew N. Dodd 10834345c08SMatthew N. Dodd static int 10934345c08SMatthew N. Dodd agp_nvidia_probe (device_t dev) 11034345c08SMatthew N. Dodd { 11134345c08SMatthew N. Dodd const char *desc; 11234345c08SMatthew N. Dodd 113a8de37b0SEitan Adler if (resource_disabled("agp", device_get_unit(dev))) 114a8de37b0SEitan Adler return (ENXIO); 11534345c08SMatthew N. Dodd desc = agp_nvidia_match(dev); 11634345c08SMatthew N. Dodd if (desc) { 11734345c08SMatthew N. Dodd device_set_desc(dev, desc); 118d701c913SWarner Losh return (BUS_PROBE_DEFAULT); 11934345c08SMatthew N. Dodd } 12034345c08SMatthew N. Dodd return (ENXIO); 12134345c08SMatthew N. Dodd } 12234345c08SMatthew N. Dodd 12334345c08SMatthew N. Dodd static int 12434345c08SMatthew N. Dodd agp_nvidia_attach (device_t dev) 12534345c08SMatthew N. Dodd { 12634345c08SMatthew N. Dodd struct agp_nvidia_softc *sc = device_get_softc(dev); 12734345c08SMatthew N. Dodd struct agp_gatt *gatt; 12834345c08SMatthew N. Dodd u_int32_t apbase; 12934345c08SMatthew N. Dodd u_int32_t aplimit; 13034345c08SMatthew N. Dodd u_int32_t temp; 13134345c08SMatthew N. Dodd int size; 13234345c08SMatthew N. Dodd int i; 13334345c08SMatthew N. Dodd int error; 13434345c08SMatthew N. Dodd 13534345c08SMatthew N. Dodd switch (pci_get_device(dev)) { 13634345c08SMatthew N. Dodd case NVIDIA_DEVICEID_NFORCE: 13734345c08SMatthew N. Dodd sc->wbc_mask = 0x00010000; 13834345c08SMatthew N. Dodd break; 13934345c08SMatthew N. Dodd case NVIDIA_DEVICEID_NFORCE2: 14034345c08SMatthew N. Dodd sc->wbc_mask = 0x80000000; 14134345c08SMatthew N. Dodd break; 14234345c08SMatthew N. Dodd default: 143695b15caSEric Anholt device_printf(dev, "Bad chip id\n"); 144695b15caSEric Anholt return (ENODEV); 14534345c08SMatthew N. Dodd } 14634345c08SMatthew N. Dodd 14734345c08SMatthew N. Dodd /* AGP Controller */ 14834345c08SMatthew N. Dodd sc->dev = dev; 14934345c08SMatthew N. Dodd 15034345c08SMatthew N. Dodd /* Memory Controller 1 */ 15134345c08SMatthew N. Dodd sc->mc1_dev = pci_find_bsf(pci_get_bus(dev), 0, 1); 15234345c08SMatthew N. Dodd if (sc->mc1_dev == NULL) { 15334345c08SMatthew N. Dodd device_printf(dev, 15434345c08SMatthew N. Dodd "Unable to find NVIDIA Memory Controller 1.\n"); 15534345c08SMatthew N. Dodd return (ENODEV); 15634345c08SMatthew N. Dodd } 15734345c08SMatthew N. Dodd 15834345c08SMatthew N. Dodd /* Memory Controller 2 */ 15934345c08SMatthew N. Dodd sc->mc2_dev = pci_find_bsf(pci_get_bus(dev), 0, 2); 16034345c08SMatthew N. Dodd if (sc->mc2_dev == NULL) { 16134345c08SMatthew N. Dodd device_printf(dev, 16234345c08SMatthew N. Dodd "Unable to find NVIDIA Memory Controller 2.\n"); 16334345c08SMatthew N. Dodd return (ENODEV); 16434345c08SMatthew N. Dodd } 16534345c08SMatthew N. Dodd 16634345c08SMatthew N. Dodd /* AGP Host to PCI Bridge */ 16734345c08SMatthew N. Dodd sc->bdev = pci_find_bsf(pci_get_bus(dev), 30, 0); 16834345c08SMatthew N. Dodd if (sc->bdev == NULL) { 16934345c08SMatthew N. Dodd device_printf(dev, 17034345c08SMatthew N. Dodd "Unable to find NVIDIA AGP Host to PCI Bridge.\n"); 17134345c08SMatthew N. Dodd return (ENODEV); 17234345c08SMatthew N. Dodd } 17334345c08SMatthew N. Dodd 17434345c08SMatthew N. Dodd error = agp_generic_attach(dev); 17534345c08SMatthew N. Dodd if (error) 17634345c08SMatthew N. Dodd return (error); 17734345c08SMatthew N. Dodd 17834345c08SMatthew N. Dodd sc->initial_aperture = AGP_GET_APERTURE(dev); 17934345c08SMatthew N. Dodd 18034345c08SMatthew N. Dodd for (;;) { 18134345c08SMatthew N. Dodd gatt = agp_alloc_gatt(dev); 18234345c08SMatthew N. Dodd if (gatt) 18334345c08SMatthew N. Dodd break; 18434345c08SMatthew N. Dodd /* 18534345c08SMatthew N. Dodd * Probably contigmalloc failure. Try reducing the 18634345c08SMatthew N. Dodd * aperture so that the gatt size reduces. 18734345c08SMatthew N. Dodd */ 18834345c08SMatthew N. Dodd if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) 18934345c08SMatthew N. Dodd goto fail; 19034345c08SMatthew N. Dodd } 19134345c08SMatthew N. Dodd sc->gatt = gatt; 19234345c08SMatthew N. Dodd 19334345c08SMatthew N. Dodd apbase = rman_get_start(sc->agp.as_aperture); 19434345c08SMatthew N. Dodd aplimit = apbase + AGP_GET_APERTURE(dev) - 1; 19534345c08SMatthew N. Dodd pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_APBASE, apbase, 4); 19634345c08SMatthew N. Dodd pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_APLIMIT, aplimit, 4); 19734345c08SMatthew N. Dodd pci_write_config(sc->bdev, AGP_NVIDIA_3_APBASE, apbase, 4); 19834345c08SMatthew N. Dodd pci_write_config(sc->bdev, AGP_NVIDIA_3_APLIMIT, aplimit, 4); 19934345c08SMatthew N. Dodd 20034345c08SMatthew N. Dodd error = nvidia_init_iorr(apbase, AGP_GET_APERTURE(dev)); 20134345c08SMatthew N. Dodd if (error) { 20234345c08SMatthew N. Dodd device_printf(dev, "Failed to setup IORRs\n"); 20334345c08SMatthew N. Dodd goto fail; 20434345c08SMatthew N. Dodd } 20534345c08SMatthew N. Dodd 20634345c08SMatthew N. Dodd /* directory size is 64k */ 20734345c08SMatthew N. Dodd size = AGP_GET_APERTURE(dev) / 1024 / 1024; 20834345c08SMatthew N. Dodd sc->num_dirs = size / 64; 20934345c08SMatthew N. Dodd sc->num_active_entries = (size == 32) ? 16384 : ((size * 1024) / 4); 21034345c08SMatthew N. Dodd sc->pg_offset = 0; 21134345c08SMatthew N. Dodd if (sc->num_dirs == 0) { 21234345c08SMatthew N. Dodd sc->num_dirs = 1; 21334345c08SMatthew N. Dodd sc->num_active_entries /= (64 / size); 214d9c9c81cSPedro F. Giffuni sc->pg_offset = rounddown2(apbase & (64 * 1024 * 1024 - 1), 215d9c9c81cSPedro F. Giffuni AGP_GET_APERTURE(dev)) / PAGE_SIZE; 21634345c08SMatthew N. Dodd } 21734345c08SMatthew N. Dodd 21834345c08SMatthew N. Dodd /* (G)ATT Base Address */ 21934345c08SMatthew N. Dodd for (i = 0; i < 8; i++) { 22034345c08SMatthew N. Dodd pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_ATTBASE(i), 22134345c08SMatthew N. Dodd (sc->gatt->ag_physical + 222695b15caSEric Anholt (i % sc->num_dirs) * 64 * 1024) | 1, 4); 22334345c08SMatthew N. Dodd } 22434345c08SMatthew N. Dodd 22534345c08SMatthew N. Dodd /* GTLB Control */ 22634345c08SMatthew N. Dodd temp = pci_read_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, 4); 22734345c08SMatthew N. Dodd pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, temp | 0x11, 4); 22834345c08SMatthew N. Dodd 22934345c08SMatthew N. Dodd /* GART Control */ 23034345c08SMatthew N. Dodd temp = pci_read_config(sc->dev, AGP_NVIDIA_0_APSIZE, 4); 23134345c08SMatthew N. Dodd pci_write_config(sc->dev, AGP_NVIDIA_0_APSIZE, temp | 0x100, 4); 23234345c08SMatthew N. Dodd 23334345c08SMatthew N. Dodd return (0); 23434345c08SMatthew N. Dodd fail: 23534345c08SMatthew N. Dodd agp_generic_detach(dev); 23634345c08SMatthew N. Dodd return (ENOMEM); 23734345c08SMatthew N. Dodd } 23834345c08SMatthew N. Dodd 23934345c08SMatthew N. Dodd static int 24034345c08SMatthew N. Dodd agp_nvidia_detach (device_t dev) 24134345c08SMatthew N. Dodd { 24234345c08SMatthew N. Dodd struct agp_nvidia_softc *sc = device_get_softc(dev); 24334345c08SMatthew N. Dodd u_int32_t temp; 24434345c08SMatthew N. Dodd 245f82a1d49SJohn Baldwin agp_free_cdev(dev); 24634345c08SMatthew N. Dodd 24734345c08SMatthew N. Dodd /* GART Control */ 24834345c08SMatthew N. Dodd temp = pci_read_config(sc->dev, AGP_NVIDIA_0_APSIZE, 4); 24934345c08SMatthew N. Dodd pci_write_config(sc->dev, AGP_NVIDIA_0_APSIZE, temp & ~(0x100), 4); 25034345c08SMatthew N. Dodd 25134345c08SMatthew N. Dodd /* GTLB Control */ 25234345c08SMatthew N. Dodd temp = pci_read_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, 4); 25334345c08SMatthew N. Dodd pci_write_config(sc->mc2_dev, AGP_NVIDIA_2_GARTCTRL, temp & ~(0x11), 4); 25434345c08SMatthew N. Dodd 25534345c08SMatthew N. Dodd /* Put the aperture back the way it started. */ 25634345c08SMatthew N. Dodd AGP_SET_APERTURE(dev, sc->initial_aperture); 25734345c08SMatthew N. Dodd 25834345c08SMatthew N. Dodd /* restore iorr for previous aperture size */ 25934345c08SMatthew N. Dodd nvidia_init_iorr(rman_get_start(sc->agp.as_aperture), 26034345c08SMatthew N. Dodd sc->initial_aperture); 26134345c08SMatthew N. Dodd 26234345c08SMatthew N. Dodd agp_free_gatt(sc->gatt); 263f82a1d49SJohn Baldwin agp_free_res(dev); 26434345c08SMatthew N. Dodd 26534345c08SMatthew N. Dodd return (0); 26634345c08SMatthew N. Dodd } 26734345c08SMatthew N. Dodd 26834345c08SMatthew N. Dodd static u_int32_t 26934345c08SMatthew N. Dodd agp_nvidia_get_aperture(device_t dev) 27034345c08SMatthew N. Dodd { 271695b15caSEric Anholt switch (pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1) & 0x0f) { 272128236c0SKevin Lo case 0: return (512 * 1024 * 1024); 273128236c0SKevin Lo case 8: return (256 * 1024 * 1024); 274128236c0SKevin Lo case 12: return (128 * 1024 * 1024); 275128236c0SKevin Lo case 14: return (64 * 1024 * 1024); 276128236c0SKevin Lo case 15: return (32 * 1024 * 1024); 277695b15caSEric Anholt default: 2785d6d2228SBrian Somers device_printf(dev, "Invalid aperture setting 0x%x\n", 279695b15caSEric Anholt pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1)); 280695b15caSEric Anholt return 0; 281695b15caSEric Anholt } 28234345c08SMatthew N. Dodd } 28334345c08SMatthew N. Dodd 28434345c08SMatthew N. Dodd static int 28534345c08SMatthew N. Dodd agp_nvidia_set_aperture(device_t dev, u_int32_t aperture) 28634345c08SMatthew N. Dodd { 28734345c08SMatthew N. Dodd u_int8_t val; 28834345c08SMatthew N. Dodd u_int8_t key; 28934345c08SMatthew N. Dodd 29034345c08SMatthew N. Dodd switch (aperture) { 29134345c08SMatthew N. Dodd case (512 * 1024 * 1024): key = 0; break; 29234345c08SMatthew N. Dodd case (256 * 1024 * 1024): key = 8; break; 29334345c08SMatthew N. Dodd case (128 * 1024 * 1024): key = 12; break; 29434345c08SMatthew N. Dodd case (64 * 1024 * 1024): key = 14; break; 29534345c08SMatthew N. Dodd case (32 * 1024 * 1024): key = 15; break; 29634345c08SMatthew N. Dodd default: 29734345c08SMatthew N. Dodd device_printf(dev, "Invalid aperture size (%dMb)\n", 29834345c08SMatthew N. Dodd aperture / 1024 / 1024); 29934345c08SMatthew N. Dodd return (EINVAL); 30034345c08SMatthew N. Dodd } 30134345c08SMatthew N. Dodd val = pci_read_config(dev, AGP_NVIDIA_0_APSIZE, 1); 30234345c08SMatthew N. Dodd pci_write_config(dev, AGP_NVIDIA_0_APSIZE, ((val & ~0x0f) | key), 1); 30334345c08SMatthew N. Dodd 30434345c08SMatthew N. Dodd return (0); 30534345c08SMatthew N. Dodd } 30634345c08SMatthew N. Dodd 30734345c08SMatthew N. Dodd static int 308446188d1SAndriy Gapon agp_nvidia_bind_page(device_t dev, vm_offset_t offset, vm_offset_t physical) 30934345c08SMatthew N. Dodd { 31034345c08SMatthew N. Dodd struct agp_nvidia_softc *sc = device_get_softc(dev); 31134345c08SMatthew N. Dodd u_int32_t index; 31234345c08SMatthew N. Dodd 313446188d1SAndriy Gapon if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 31434345c08SMatthew N. Dodd return (EINVAL); 31534345c08SMatthew N. Dodd 31634345c08SMatthew N. Dodd index = (sc->pg_offset + offset) >> AGP_PAGE_SHIFT; 317695b15caSEric Anholt sc->gatt->ag_virtual[index] = physical | 1; 31834345c08SMatthew N. Dodd 31934345c08SMatthew N. Dodd return (0); 32034345c08SMatthew N. Dodd } 32134345c08SMatthew N. Dodd 32234345c08SMatthew N. Dodd static int 323446188d1SAndriy Gapon agp_nvidia_unbind_page(device_t dev, vm_offset_t offset) 32434345c08SMatthew N. Dodd { 32534345c08SMatthew N. Dodd struct agp_nvidia_softc *sc = device_get_softc(dev); 32634345c08SMatthew N. Dodd u_int32_t index; 32734345c08SMatthew N. Dodd 328446188d1SAndriy Gapon if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 32934345c08SMatthew N. Dodd return (EINVAL); 33034345c08SMatthew N. Dodd 33134345c08SMatthew N. Dodd index = (sc->pg_offset + offset) >> AGP_PAGE_SHIFT; 33234345c08SMatthew N. Dodd sc->gatt->ag_virtual[index] = 0; 33334345c08SMatthew N. Dodd 33434345c08SMatthew N. Dodd return (0); 33534345c08SMatthew N. Dodd } 33634345c08SMatthew N. Dodd 337446188d1SAndriy Gapon static void 338446188d1SAndriy Gapon agp_nvidia_flush_tlb (device_t dev) 33934345c08SMatthew N. Dodd { 34034345c08SMatthew N. Dodd struct agp_nvidia_softc *sc; 341*eb13232eSJohn Baldwin u_int32_t wbc_reg; 342695b15caSEric Anholt volatile u_int32_t *ag_virtual; 343ce6d6902SJohn Baldwin int i, pages; 34434345c08SMatthew N. Dodd 34534345c08SMatthew N. Dodd sc = (struct agp_nvidia_softc *)device_get_softc(dev); 34634345c08SMatthew N. Dodd 34734345c08SMatthew N. Dodd if (sc->wbc_mask) { 34834345c08SMatthew N. Dodd wbc_reg = pci_read_config(sc->mc1_dev, AGP_NVIDIA_1_WBC, 4); 34934345c08SMatthew N. Dodd wbc_reg |= sc->wbc_mask; 35034345c08SMatthew N. Dodd pci_write_config(sc->mc1_dev, AGP_NVIDIA_1_WBC, wbc_reg, 4); 35134345c08SMatthew N. Dodd 35234345c08SMatthew N. Dodd /* Wait no more than 3 seconds. */ 35334345c08SMatthew N. Dodd for (i = 0; i < 3000; i++) { 35434345c08SMatthew N. Dodd wbc_reg = pci_read_config(sc->mc1_dev, 35534345c08SMatthew N. Dodd AGP_NVIDIA_1_WBC, 4); 35634345c08SMatthew N. Dodd if ((sc->wbc_mask & wbc_reg) == 0) 35734345c08SMatthew N. Dodd break; 35834345c08SMatthew N. Dodd else 35934345c08SMatthew N. Dodd DELAY(1000); 36034345c08SMatthew N. Dodd } 36134345c08SMatthew N. Dodd if (i == 3000) 36234345c08SMatthew N. Dodd device_printf(dev, 36334345c08SMatthew N. Dodd "TLB flush took more than 3 seconds.\n"); 36434345c08SMatthew N. Dodd } 36534345c08SMatthew N. Dodd 366695b15caSEric Anholt ag_virtual = (volatile u_int32_t *)sc->gatt->ag_virtual; 367695b15caSEric Anholt 36834345c08SMatthew N. Dodd /* Flush TLB entries. */ 369ce6d6902SJohn Baldwin pages = sc->gatt->ag_entries * sizeof(u_int32_t) / PAGE_SIZE; 370ce6d6902SJohn Baldwin for(i = 0; i < pages; i++) 371*eb13232eSJohn Baldwin (void)ag_virtual[i * PAGE_SIZE / sizeof(u_int32_t)]; 372ce6d6902SJohn Baldwin for(i = 0; i < pages; i++) 373*eb13232eSJohn Baldwin (void)ag_virtual[i * PAGE_SIZE / sizeof(u_int32_t)]; 37434345c08SMatthew N. Dodd } 37534345c08SMatthew N. Dodd 37634345c08SMatthew N. Dodd #define SYSCFG 0xC0010010 37734345c08SMatthew N. Dodd #define IORR_BASE0 0xC0010016 37834345c08SMatthew N. Dodd #define IORR_MASK0 0xC0010017 37934345c08SMatthew N. Dodd #define AMD_K7_NUM_IORR 2 38034345c08SMatthew N. Dodd 38134345c08SMatthew N. Dodd static int 38234345c08SMatthew N. Dodd nvidia_init_iorr(u_int32_t addr, u_int32_t size) 38334345c08SMatthew N. Dodd { 38434345c08SMatthew N. Dodd quad_t base, mask, sys; 38534345c08SMatthew N. Dodd u_int32_t iorr_addr, free_iorr_addr; 38634345c08SMatthew N. Dodd 38734345c08SMatthew N. Dodd /* Find the iorr that is already used for the addr */ 38834345c08SMatthew N. Dodd /* If not found, determine the uppermost available iorr */ 38934345c08SMatthew N. Dodd free_iorr_addr = AMD_K7_NUM_IORR; 39034345c08SMatthew N. Dodd for(iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) { 39134345c08SMatthew N. Dodd base = rdmsr(IORR_BASE0 + 2 * iorr_addr); 39234345c08SMatthew N. Dodd mask = rdmsr(IORR_MASK0 + 2 * iorr_addr); 39334345c08SMatthew N. Dodd 39434345c08SMatthew N. Dodd if ((base & 0xfffff000ULL) == (addr & 0xfffff000)) 39534345c08SMatthew N. Dodd break; 39634345c08SMatthew N. Dodd 39734345c08SMatthew N. Dodd if ((mask & 0x00000800ULL) == 0) 39834345c08SMatthew N. Dodd free_iorr_addr = iorr_addr; 39934345c08SMatthew N. Dodd } 40034345c08SMatthew N. Dodd 40134345c08SMatthew N. Dodd if (iorr_addr >= AMD_K7_NUM_IORR) { 40234345c08SMatthew N. Dodd iorr_addr = free_iorr_addr; 40334345c08SMatthew N. Dodd if (iorr_addr >= AMD_K7_NUM_IORR) 40434345c08SMatthew N. Dodd return (EINVAL); 40534345c08SMatthew N. Dodd } 40634345c08SMatthew N. Dodd 40734345c08SMatthew N. Dodd base = (addr & ~0xfff) | 0x18; 408d9c9c81cSPedro F. Giffuni mask = (0xfULL << 32) | rounddown2(0xfffff000, size) | 0x800; 40934345c08SMatthew N. Dodd wrmsr(IORR_BASE0 + 2 * iorr_addr, base); 41034345c08SMatthew N. Dodd wrmsr(IORR_MASK0 + 2 * iorr_addr, mask); 41134345c08SMatthew N. Dodd 41234345c08SMatthew N. Dodd sys = rdmsr(SYSCFG); 41334345c08SMatthew N. Dodd sys |= 0x00100000ULL; 41434345c08SMatthew N. Dodd wrmsr(SYSCFG, sys); 41534345c08SMatthew N. Dodd 41634345c08SMatthew N. Dodd return (0); 41734345c08SMatthew N. Dodd } 41834345c08SMatthew N. Dodd 41934345c08SMatthew N. Dodd static device_method_t agp_nvidia_methods[] = { 42034345c08SMatthew N. Dodd /* Device interface */ 42134345c08SMatthew N. Dodd DEVMETHOD(device_probe, agp_nvidia_probe), 42234345c08SMatthew N. Dodd DEVMETHOD(device_attach, agp_nvidia_attach), 42334345c08SMatthew N. Dodd DEVMETHOD(device_detach, agp_nvidia_detach), 42434345c08SMatthew N. Dodd DEVMETHOD(device_shutdown, bus_generic_shutdown), 42534345c08SMatthew N. Dodd DEVMETHOD(device_suspend, bus_generic_suspend), 42634345c08SMatthew N. Dodd DEVMETHOD(device_resume, bus_generic_resume), 42734345c08SMatthew N. Dodd 42834345c08SMatthew N. Dodd /* AGP interface */ 42934345c08SMatthew N. Dodd DEVMETHOD(agp_get_aperture, agp_nvidia_get_aperture), 43034345c08SMatthew N. Dodd DEVMETHOD(agp_set_aperture, agp_nvidia_set_aperture), 43134345c08SMatthew N. Dodd DEVMETHOD(agp_bind_page, agp_nvidia_bind_page), 43234345c08SMatthew N. Dodd DEVMETHOD(agp_unbind_page, agp_nvidia_unbind_page), 43334345c08SMatthew N. Dodd DEVMETHOD(agp_flush_tlb, agp_nvidia_flush_tlb), 43434345c08SMatthew N. Dodd 43534345c08SMatthew N. Dodd DEVMETHOD(agp_enable, agp_generic_enable), 43634345c08SMatthew N. Dodd DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory), 43734345c08SMatthew N. Dodd DEVMETHOD(agp_free_memory, agp_generic_free_memory), 43834345c08SMatthew N. Dodd DEVMETHOD(agp_bind_memory, agp_generic_bind_memory), 43934345c08SMatthew N. Dodd DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory), 44034345c08SMatthew N. Dodd { 0, 0 } 44134345c08SMatthew N. Dodd }; 44234345c08SMatthew N. Dodd 44334345c08SMatthew N. Dodd static driver_t agp_nvidia_driver = { 44434345c08SMatthew N. Dodd "agp", 44534345c08SMatthew N. Dodd agp_nvidia_methods, 44634345c08SMatthew N. Dodd sizeof(struct agp_nvidia_softc), 44734345c08SMatthew N. Dodd }; 44834345c08SMatthew N. Dodd 44934345c08SMatthew N. Dodd static devclass_t agp_devclass; 45034345c08SMatthew N. Dodd 451c626f1feSJohn Baldwin DRIVER_MODULE(agp_nvidia, hostb, agp_nvidia_driver, agp_devclass, 0, 0); 45234345c08SMatthew N. Dodd MODULE_DEPEND(agp_nvidia, agp, 1, 1, 1); 45334345c08SMatthew N. Dodd MODULE_DEPEND(agp_nvidia, pci, 1, 1, 1); 454