159747216SDoug Rabson /*- 259747216SDoug Rabson * Copyright (c) 2000 Doug Rabson 359747216SDoug Rabson * All rights reserved. 459747216SDoug Rabson * 559747216SDoug Rabson * Redistribution and use in source and binary forms, with or without 659747216SDoug Rabson * modification, are permitted provided that the following conditions 759747216SDoug Rabson * are met: 859747216SDoug Rabson * 1. Redistributions of source code must retain the above copyright 959747216SDoug Rabson * notice, this list of conditions and the following disclaimer. 1059747216SDoug Rabson * 2. Redistributions in binary form must reproduce the above copyright 1159747216SDoug Rabson * notice, this list of conditions and the following disclaimer in the 1259747216SDoug Rabson * documentation and/or other materials provided with the distribution. 1359747216SDoug Rabson * 1459747216SDoug Rabson * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1559747216SDoug Rabson * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1659747216SDoug Rabson * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1759747216SDoug Rabson * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1859747216SDoug Rabson * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1959747216SDoug Rabson * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2059747216SDoug Rabson * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2159747216SDoug Rabson * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2259747216SDoug Rabson * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2359747216SDoug Rabson * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2459747216SDoug Rabson * SUCH DAMAGE. 2559747216SDoug Rabson */ 2659747216SDoug Rabson 27f4636c59SDavid E. O'Brien #include <sys/cdefs.h> 28f4636c59SDavid E. O'Brien __FBSDID("$FreeBSD$"); 29f4636c59SDavid E. O'Brien 3059747216SDoug Rabson #include <sys/param.h> 3159747216SDoug Rabson #include <sys/systm.h> 3259747216SDoug Rabson #include <sys/malloc.h> 3359747216SDoug Rabson #include <sys/kernel.h> 34f11d01c3SPoul-Henning Kamp #include <sys/module.h> 3559747216SDoug Rabson #include <sys/bus.h> 3659747216SDoug Rabson #include <sys/lock.h> 3723955314SAlfred Perlstein #include <sys/mutex.h> 3852b3919dSJohn Baldwin #include <sys/proc.h> 3959747216SDoug Rabson 40dbac8ff4SJohn Baldwin #include <dev/agp/agppriv.h> 41dbac8ff4SJohn Baldwin #include <dev/agp/agpreg.h> 4219b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 4319b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 4459747216SDoug Rabson 4559747216SDoug Rabson #include <vm/vm.h> 4659747216SDoug Rabson #include <vm/vm_object.h> 4759747216SDoug Rabson #include <vm/pmap.h> 4859747216SDoug Rabson 494fb8dd97SJohn Baldwin #define MAX_APSIZE 0x3f /* 256 MB */ 504fb8dd97SJohn Baldwin 5159747216SDoug Rabson struct agp_intel_softc { 5259747216SDoug Rabson struct agp_softc agp; 5359747216SDoug Rabson u_int32_t initial_aperture; /* aperture size at startup */ 5459747216SDoug Rabson struct agp_gatt *gatt; 554fb8dd97SJohn Baldwin u_int aperture_mask; 56230a9294STakanori Watanabe u_int32_t current_aperture; /* current aperture size */ 5759747216SDoug Rabson }; 5859747216SDoug Rabson 5959747216SDoug Rabson static const char* 6059747216SDoug Rabson agp_intel_match(device_t dev) 6159747216SDoug Rabson { 6259747216SDoug Rabson if (pci_get_class(dev) != PCIC_BRIDGE 6359747216SDoug Rabson || pci_get_subclass(dev) != PCIS_BRIDGE_HOST) 64ea9b97d2SJung-uk Kim return (NULL); 6559747216SDoug Rabson 6659747216SDoug Rabson if (agp_find_caps(dev) == 0) 67ea9b97d2SJung-uk Kim return (NULL); 6859747216SDoug Rabson 6959747216SDoug Rabson switch (pci_get_devid(dev)) { 7059747216SDoug Rabson /* Intel -- vendor 0x8086 */ 7159747216SDoug Rabson case 0x71808086: 7259747216SDoug Rabson return ("Intel 82443LX (440 LX) host to PCI bridge"); 7359747216SDoug Rabson case 0x71908086: 7459747216SDoug Rabson return ("Intel 82443BX (440 BX) host to PCI bridge"); 7559747216SDoug Rabson case 0x71a08086: 7659747216SDoug Rabson return ("Intel 82443GX host to PCI bridge"); 7759747216SDoug Rabson case 0x71a18086: 7859747216SDoug Rabson return ("Intel 82443GX host to AGP bridge"); 796fdfeafdSAndrey A. Chernov case 0x11308086: 806fdfeafdSAndrey A. Chernov return ("Intel 82815 (i815 GMCH) host to PCI bridge"); 816183dc49SJun Kuriyama case 0x25008086: 8255dbef54SEric Anholt case 0x25018086: 836183dc49SJun Kuriyama return ("Intel 82820 host to AGP bridge"); 8464eecf3aSBenno Rice case 0x35758086: 8564eecf3aSBenno Rice return ("Intel 82830 host to AGP bridge"); 866183dc49SJun Kuriyama case 0x1a218086: 876183dc49SJun Kuriyama return ("Intel 82840 host to AGP bridge"); 886183dc49SJun Kuriyama case 0x1a308086: 896183dc49SJun Kuriyama return ("Intel 82845 host to AGP bridge"); 906183dc49SJun Kuriyama case 0x25308086: 916183dc49SJun Kuriyama return ("Intel 82850 host to AGP bridge"); 92b02d3a97SMatthew N. Dodd case 0x33408086: 93b02d3a97SMatthew N. Dodd return ("Intel 82855 host to AGP bridge"); 946183dc49SJun Kuriyama case 0x25318086: 956183dc49SJun Kuriyama return ("Intel 82860 host to AGP bridge"); 96e9ff34a5SJohn Baldwin case 0x25708086: 97e9ff34a5SJohn Baldwin return ("Intel 82865 host to AGP bridge"); 987eed267fSEric Anholt case 0x255d8086: 997eed267fSEric Anholt return ("Intel E7205 host to AGP bridge"); 10014b4fdc4SEric Anholt case 0x25508086: 10114b4fdc4SEric Anholt return ("Intel E7505 host to AGP bridge"); 102b02d3a97SMatthew N. Dodd case 0x25788086: 103b02d3a97SMatthew N. Dodd return ("Intel 82875P host to AGP bridge"); 104f0fc8e98SEric Anholt case 0x25608086: 105ad50c14eSPeter Edwards return ("Intel 82845G host to AGP bridge"); 106f0fc8e98SEric Anholt case 0x35808086: 107f0fc8e98SEric Anholt return ("Intel 82855GM host to AGP bridge"); 108*dfa4d7fdSAntoine Brodin } 10959747216SDoug Rabson 110ea9b97d2SJung-uk Kim return (NULL); 11159747216SDoug Rabson } 11259747216SDoug Rabson 11359747216SDoug Rabson static int 11459747216SDoug Rabson agp_intel_probe(device_t dev) 11559747216SDoug Rabson { 11659747216SDoug Rabson const char *desc; 11759747216SDoug Rabson 118a8de37b0SEitan Adler if (resource_disabled("agp", device_get_unit(dev))) 119a8de37b0SEitan Adler return (ENXIO); 12059747216SDoug Rabson desc = agp_intel_match(dev); 12159747216SDoug Rabson if (desc) { 12259747216SDoug Rabson device_set_desc(dev, desc); 123ea9b97d2SJung-uk Kim return (BUS_PROBE_DEFAULT); 12459747216SDoug Rabson } 12559747216SDoug Rabson 126ea9b97d2SJung-uk Kim return (ENXIO); 12759747216SDoug Rabson } 12859747216SDoug Rabson 129ea9b97d2SJung-uk Kim static void 130ea9b97d2SJung-uk Kim agp_intel_commit_gatt(device_t dev) 13159747216SDoug Rabson { 132ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 133ea9b97d2SJung-uk Kim u_int32_t type; 134ebca65b6SJohn Baldwin u_int32_t value; 13559747216SDoug Rabson 136ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 137ea9b97d2SJung-uk Kim type = pci_get_devid(dev); 138ea9b97d2SJung-uk Kim 13959747216SDoug Rabson /* Install the gatt. */ 140ea9b97d2SJung-uk Kim pci_write_config(dev, AGP_INTEL_ATTBASE, sc->gatt->ag_physical, 4); 14159747216SDoug Rabson 14280348907SJohn Baldwin /* Enable the GLTB and setup the control register. */ 14380348907SJohn Baldwin switch (type) { 14480348907SJohn Baldwin case 0x71908086: /* 440LX/EX */ 14580348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, 0x2080, 4); 14680348907SJohn Baldwin break; 14780348907SJohn Baldwin case 0x71808086: /* 440BX */ 14880348907SJohn Baldwin /* 14980348907SJohn Baldwin * XXX: Should be 0xa080? Bit 9 is undefined, and 15080348907SJohn Baldwin * bit 13 being on and bit 15 being clear is illegal. 15180348907SJohn Baldwin */ 15280348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, 0x2280, 4); 15380348907SJohn Baldwin break; 15480348907SJohn Baldwin default: 155e9ff34a5SJohn Baldwin value = pci_read_config(dev, AGP_INTEL_AGPCTRL, 4); 156e9ff34a5SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, value | 0x80, 4); 15780348907SJohn Baldwin } 15880348907SJohn Baldwin 159afadbf66SJung-uk Kim /* Enable aperture accesses. */ 1606183dc49SJun Kuriyama switch (type) { 1616183dc49SJun Kuriyama case 0x25008086: /* i820 */ 16255dbef54SEric Anholt case 0x25018086: /* i820 */ 1636183dc49SJun Kuriyama pci_write_config(dev, AGP_INTEL_I820_RDCR, 1646183dc49SJun Kuriyama (pci_read_config(dev, AGP_INTEL_I820_RDCR, 1) 1656183dc49SJun Kuriyama | (1 << 1)), 1); 1666183dc49SJun Kuriyama break; 1676183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 168afadbf66SJung-uk Kim case 0x25608086: /* i845G */ 169b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 170f0fc8e98SEric Anholt case 0x35808086: /* i855GM */ 171e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 172b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 173afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I845_AGPM, 174afadbf66SJung-uk Kim (pci_read_config(dev, AGP_INTEL_I845_AGPM, 1) 1756183dc49SJun Kuriyama | (1 << 1)), 1); 1766183dc49SJun Kuriyama break; 177afadbf66SJung-uk Kim case 0x1a218086: /* i840 */ 178afadbf66SJung-uk Kim case 0x25308086: /* i850 */ 179afadbf66SJung-uk Kim case 0x25318086: /* i860 */ 180afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 181afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 182afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_MCHCFG, 183afadbf66SJung-uk Kim (pci_read_config(dev, AGP_INTEL_MCHCFG, 2) 184afadbf66SJung-uk Kim | (1 << 9)), 2); 185afadbf66SJung-uk Kim break; 1866183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 18759747216SDoug Rabson pci_write_config(dev, AGP_INTEL_NBXCFG, 18859747216SDoug Rabson (pci_read_config(dev, AGP_INTEL_NBXCFG, 4) 18959747216SDoug Rabson & ~(1 << 10)) | (1 << 9), 4); 1906183dc49SJun Kuriyama } 1916183dc49SJun Kuriyama 192afadbf66SJung-uk Kim /* Clear errors. */ 1936183dc49SJun Kuriyama switch (type) { 1946183dc49SJun Kuriyama case 0x1a218086: /* i840 */ 1956183dc49SJun Kuriyama pci_write_config(dev, AGP_INTEL_I8XX_ERRSTS, 0xc000, 2); 1966183dc49SJun Kuriyama break; 1976183dc49SJun Kuriyama case 0x25008086: /* i820 */ 19855dbef54SEric Anholt case 0x25018086: /* i820 */ 1996183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 200afadbf66SJung-uk Kim case 0x25608086: /* i845G */ 2016183dc49SJun Kuriyama case 0x25308086: /* i850 */ 202b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 2036183dc49SJun Kuriyama case 0x25318086: /* i860 */ 204e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 205b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 206afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 207afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 208e9ff34a5SJohn Baldwin pci_write_config(dev, AGP_INTEL_I8XX_ERRSTS, 0x00ff, 2); 2096183dc49SJun Kuriyama break; 2106183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 21159747216SDoug Rabson pci_write_config(dev, AGP_INTEL_ERRSTS + 1, 7, 1); 2126183dc49SJun Kuriyama } 2139043d277STakanori Watanabe } 2149043d277STakanori Watanabe 2159043d277STakanori Watanabe static int 2169043d277STakanori Watanabe agp_intel_attach(device_t dev) 2179043d277STakanori Watanabe { 218ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 2199043d277STakanori Watanabe struct agp_gatt *gatt; 2209043d277STakanori Watanabe u_int32_t value; 2219043d277STakanori Watanabe int error; 2229043d277STakanori Watanabe 223ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 224ea9b97d2SJung-uk Kim 2259043d277STakanori Watanabe error = agp_generic_attach(dev); 2269043d277STakanori Watanabe if (error) 227ea9b97d2SJung-uk Kim return (error); 2289043d277STakanori Watanabe 2299043d277STakanori Watanabe /* Determine maximum supported aperture size. */ 2309043d277STakanori Watanabe value = pci_read_config(dev, AGP_INTEL_APSIZE, 1); 2319043d277STakanori Watanabe pci_write_config(dev, AGP_INTEL_APSIZE, MAX_APSIZE, 1); 2329043d277STakanori Watanabe sc->aperture_mask = pci_read_config(dev, AGP_INTEL_APSIZE, 1) & 2339043d277STakanori Watanabe MAX_APSIZE; 2349043d277STakanori Watanabe pci_write_config(dev, AGP_INTEL_APSIZE, value, 1); 235230a9294STakanori Watanabe sc->current_aperture = sc->initial_aperture = AGP_GET_APERTURE(dev); 2369043d277STakanori Watanabe 2379043d277STakanori Watanabe for (;;) { 2389043d277STakanori Watanabe gatt = agp_alloc_gatt(dev); 2399043d277STakanori Watanabe if (gatt) 2409043d277STakanori Watanabe break; 2419043d277STakanori Watanabe 2429043d277STakanori Watanabe /* 2439043d277STakanori Watanabe * Probably contigmalloc failure. Try reducing the 2449043d277STakanori Watanabe * aperture so that the gatt size reduces. 2459043d277STakanori Watanabe */ 2469043d277STakanori Watanabe if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) { 2479043d277STakanori Watanabe agp_generic_detach(dev); 248ea9b97d2SJung-uk Kim return (ENOMEM); 2499043d277STakanori Watanabe } 2509043d277STakanori Watanabe } 2519043d277STakanori Watanabe sc->gatt = gatt; 2529043d277STakanori Watanabe 2539043d277STakanori Watanabe agp_intel_commit_gatt(dev); 25459747216SDoug Rabson 255ea9b97d2SJung-uk Kim return (0); 25659747216SDoug Rabson } 25759747216SDoug Rabson 25859747216SDoug Rabson static int 25959747216SDoug Rabson agp_intel_detach(device_t dev) 26059747216SDoug Rabson { 261ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 262afadbf66SJung-uk Kim u_int32_t reg; 26359747216SDoug Rabson 264ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 265ea9b97d2SJung-uk Kim 266f82a1d49SJohn Baldwin agp_free_cdev(dev); 26759747216SDoug Rabson 268afadbf66SJung-uk Kim /* Disable aperture accesses. */ 269ea9b97d2SJung-uk Kim switch (pci_get_devid(dev)) { 2706183dc49SJun Kuriyama case 0x25008086: /* i820 */ 27155dbef54SEric Anholt case 0x25018086: /* i820 */ 272afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_I820_RDCR, 1) & ~(1 << 1); 273afadbf66SJung-uk Kim printf("%s: set RDCR to %02x\n", __func__, reg & 0xff); 274afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I820_RDCR, reg, 1); 275afadbf66SJung-uk Kim break; 2766183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 277ad50c14eSPeter Edwards case 0x25608086: /* i845G */ 278b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 279f0fc8e98SEric Anholt case 0x35808086: /* i855GM */ 280e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 281b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 282afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_I845_AGPM, 1) & ~(1 << 1); 283afadbf66SJung-uk Kim printf("%s: set AGPM to %02x\n", __func__, reg & 0xff); 284afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I845_AGPM, reg, 1); 285afadbf66SJung-uk Kim break; 286afadbf66SJung-uk Kim case 0x1a218086: /* i840 */ 287afadbf66SJung-uk Kim case 0x25308086: /* i850 */ 288afadbf66SJung-uk Kim case 0x25318086: /* i860 */ 289afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 290afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 291afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_MCHCFG, 2) & ~(1 << 9); 292afadbf66SJung-uk Kim printf("%s: set MCHCFG to %x04\n", __func__, reg & 0xffff); 293afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_MCHCFG, reg, 2); 294afadbf66SJung-uk Kim break; 2956183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 296afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_NBXCFG, 4) & ~(1 << 9); 297afadbf66SJung-uk Kim printf("%s: set NBXCFG to %08x\n", __func__, reg); 298afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_NBXCFG, reg, 4); 2996183dc49SJun Kuriyama } 30059747216SDoug Rabson pci_write_config(dev, AGP_INTEL_ATTBASE, 0, 4); 30159747216SDoug Rabson AGP_SET_APERTURE(dev, sc->initial_aperture); 30259747216SDoug Rabson agp_free_gatt(sc->gatt); 303f82a1d49SJohn Baldwin agp_free_res(dev); 30459747216SDoug Rabson 305ea9b97d2SJung-uk Kim return (0); 30659747216SDoug Rabson } 30759747216SDoug Rabson 308ea9b97d2SJung-uk Kim static int 309ea9b97d2SJung-uk Kim agp_intel_resume(device_t dev) 3109043d277STakanori Watanabe { 311230a9294STakanori Watanabe struct agp_intel_softc *sc; 312230a9294STakanori Watanabe sc = device_get_softc(dev); 313230a9294STakanori Watanabe 314230a9294STakanori Watanabe AGP_SET_APERTURE(dev, sc->current_aperture); 3159043d277STakanori Watanabe agp_intel_commit_gatt(dev); 316ea9b97d2SJung-uk Kim return (bus_generic_resume(dev)); 3179043d277STakanori Watanabe } 3189043d277STakanori Watanabe 31959747216SDoug Rabson static u_int32_t 32059747216SDoug Rabson agp_intel_get_aperture(device_t dev) 32159747216SDoug Rabson { 322ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 32359747216SDoug Rabson u_int32_t apsize; 32459747216SDoug Rabson 325ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 326ea9b97d2SJung-uk Kim 3274fb8dd97SJohn Baldwin apsize = pci_read_config(dev, AGP_INTEL_APSIZE, 1) & sc->aperture_mask; 32859747216SDoug Rabson 32959747216SDoug Rabson /* 33059747216SDoug Rabson * The size is determined by the number of low bits of 33159747216SDoug Rabson * register APBASE which are forced to zero. The low 22 bits 33259747216SDoug Rabson * are always forced to zero and each zero bit in the apsize 33359747216SDoug Rabson * field just read forces the corresponding bit in the 27:22 33459747216SDoug Rabson * to be zero. We calculate the aperture size accordingly. 33559747216SDoug Rabson */ 336ea9b97d2SJung-uk Kim return ((((apsize ^ sc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1); 33759747216SDoug Rabson } 33859747216SDoug Rabson 33959747216SDoug Rabson static int 34059747216SDoug Rabson agp_intel_set_aperture(device_t dev, u_int32_t aperture) 34159747216SDoug Rabson { 342ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 34359747216SDoug Rabson u_int32_t apsize; 34459747216SDoug Rabson 345ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 346ea9b97d2SJung-uk Kim 34759747216SDoug Rabson /* 34859747216SDoug Rabson * Reverse the magic from get_aperture. 34959747216SDoug Rabson */ 3504fb8dd97SJohn Baldwin apsize = ((aperture - 1) >> 22) ^ sc->aperture_mask; 35159747216SDoug Rabson 35259747216SDoug Rabson /* 35359747216SDoug Rabson * Double check for sanity. 35459747216SDoug Rabson */ 3554fb8dd97SJohn Baldwin if ((((apsize ^ sc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1 != aperture) 356ea9b97d2SJung-uk Kim return (EINVAL); 35759747216SDoug Rabson 358230a9294STakanori Watanabe sc->current_aperture = apsize; 359230a9294STakanori Watanabe 36059747216SDoug Rabson pci_write_config(dev, AGP_INTEL_APSIZE, apsize, 1); 36159747216SDoug Rabson 362ea9b97d2SJung-uk Kim return (0); 36359747216SDoug Rabson } 36459747216SDoug Rabson 36559747216SDoug Rabson static int 366cd6d5177SWarner Losh agp_intel_bind_page(device_t dev, vm_offset_t offset, vm_offset_t physical) 36759747216SDoug Rabson { 368ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 369ea9b97d2SJung-uk Kim 370ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 37159747216SDoug Rabson 37245d0290aSRobert Noland if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 373ea9b97d2SJung-uk Kim return (EINVAL); 37459747216SDoug Rabson 37559747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 0x17; 376ea9b97d2SJung-uk Kim return (0); 37759747216SDoug Rabson } 37859747216SDoug Rabson 37959747216SDoug Rabson static int 380cd6d5177SWarner Losh agp_intel_unbind_page(device_t dev, vm_offset_t offset) 38159747216SDoug Rabson { 382ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 383ea9b97d2SJung-uk Kim 384ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 38559747216SDoug Rabson 38645d0290aSRobert Noland if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 387ea9b97d2SJung-uk Kim return (EINVAL); 38859747216SDoug Rabson 38959747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0; 390ea9b97d2SJung-uk Kim return (0); 39159747216SDoug Rabson } 39259747216SDoug Rabson 39359747216SDoug Rabson static void 39459747216SDoug Rabson agp_intel_flush_tlb(device_t dev) 39559747216SDoug Rabson { 39680348907SJohn Baldwin u_int32_t val; 39780348907SJohn Baldwin 39880348907SJohn Baldwin val = pci_read_config(dev, AGP_INTEL_AGPCTRL, 4); 399f704d346SEric Anholt pci_write_config(dev, AGP_INTEL_AGPCTRL, val & ~(1 << 7), 4); 40080348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, val, 4); 40159747216SDoug Rabson } 40259747216SDoug Rabson 40359747216SDoug Rabson static device_method_t agp_intel_methods[] = { 40459747216SDoug Rabson /* Device interface */ 40559747216SDoug Rabson DEVMETHOD(device_probe, agp_intel_probe), 40659747216SDoug Rabson DEVMETHOD(device_attach, agp_intel_attach), 40759747216SDoug Rabson DEVMETHOD(device_detach, agp_intel_detach), 40859747216SDoug Rabson DEVMETHOD(device_shutdown, bus_generic_shutdown), 40959747216SDoug Rabson DEVMETHOD(device_suspend, bus_generic_suspend), 4109043d277STakanori Watanabe DEVMETHOD(device_resume, agp_intel_resume), 41159747216SDoug Rabson 41259747216SDoug Rabson /* AGP interface */ 41359747216SDoug Rabson DEVMETHOD(agp_get_aperture, agp_intel_get_aperture), 41459747216SDoug Rabson DEVMETHOD(agp_set_aperture, agp_intel_set_aperture), 41559747216SDoug Rabson DEVMETHOD(agp_bind_page, agp_intel_bind_page), 41659747216SDoug Rabson DEVMETHOD(agp_unbind_page, agp_intel_unbind_page), 41759747216SDoug Rabson DEVMETHOD(agp_flush_tlb, agp_intel_flush_tlb), 41859747216SDoug Rabson DEVMETHOD(agp_enable, agp_generic_enable), 41959747216SDoug Rabson DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory), 42059747216SDoug Rabson DEVMETHOD(agp_free_memory, agp_generic_free_memory), 42159747216SDoug Rabson DEVMETHOD(agp_bind_memory, agp_generic_bind_memory), 42259747216SDoug Rabson DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory), 42359747216SDoug Rabson 42459747216SDoug Rabson { 0, 0 } 42559747216SDoug Rabson }; 42659747216SDoug Rabson 42759747216SDoug Rabson static driver_t agp_intel_driver = { 42859747216SDoug Rabson "agp", 42959747216SDoug Rabson agp_intel_methods, 43059747216SDoug Rabson sizeof(struct agp_intel_softc), 43159747216SDoug Rabson }; 43259747216SDoug Rabson 43359747216SDoug Rabson static devclass_t agp_devclass; 43459747216SDoug Rabson 435c626f1feSJohn Baldwin DRIVER_MODULE(agp_intel, hostb, agp_intel_driver, agp_devclass, 0, 0); 436f246e4a1SMatthew N. Dodd MODULE_DEPEND(agp_intel, agp, 1, 1, 1); 437f246e4a1SMatthew N. Dodd MODULE_DEPEND(agp_intel, pci, 1, 1, 1); 438