159747216SDoug Rabson /*- 259747216SDoug Rabson * Copyright (c) 2000 Doug Rabson 359747216SDoug Rabson * All rights reserved. 459747216SDoug Rabson * 559747216SDoug Rabson * Redistribution and use in source and binary forms, with or without 659747216SDoug Rabson * modification, are permitted provided that the following conditions 759747216SDoug Rabson * are met: 859747216SDoug Rabson * 1. Redistributions of source code must retain the above copyright 959747216SDoug Rabson * notice, this list of conditions and the following disclaimer. 1059747216SDoug Rabson * 2. Redistributions in binary form must reproduce the above copyright 1159747216SDoug Rabson * notice, this list of conditions and the following disclaimer in the 1259747216SDoug Rabson * documentation and/or other materials provided with the distribution. 1359747216SDoug Rabson * 1459747216SDoug Rabson * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1559747216SDoug Rabson * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1659747216SDoug Rabson * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1759747216SDoug Rabson * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1859747216SDoug Rabson * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1959747216SDoug Rabson * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2059747216SDoug Rabson * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2159747216SDoug Rabson * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2259747216SDoug Rabson * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2359747216SDoug Rabson * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2459747216SDoug Rabson * SUCH DAMAGE. 2559747216SDoug Rabson */ 2659747216SDoug Rabson 27f4636c59SDavid E. O'Brien #include <sys/cdefs.h> 28f4636c59SDavid E. O'Brien __FBSDID("$FreeBSD$"); 29f4636c59SDavid E. O'Brien 3059747216SDoug Rabson #include "opt_bus.h" 3159747216SDoug Rabson 3259747216SDoug Rabson #include <sys/param.h> 3359747216SDoug Rabson #include <sys/systm.h> 3459747216SDoug Rabson #include <sys/malloc.h> 3559747216SDoug Rabson #include <sys/kernel.h> 36f11d01c3SPoul-Henning Kamp #include <sys/module.h> 3759747216SDoug Rabson #include <sys/bus.h> 3859747216SDoug Rabson #include <sys/lock.h> 3923955314SAlfred Perlstein #include <sys/mutex.h> 4052b3919dSJohn Baldwin #include <sys/proc.h> 4159747216SDoug Rabson 4219b7ffd1SWarner Losh #include <dev/pci/pcivar.h> 4319b7ffd1SWarner Losh #include <dev/pci/pcireg.h> 4459747216SDoug Rabson #include <pci/agppriv.h> 4559747216SDoug Rabson #include <pci/agpreg.h> 4659747216SDoug Rabson 4759747216SDoug Rabson #include <vm/vm.h> 4859747216SDoug Rabson #include <vm/vm_object.h> 4959747216SDoug Rabson #include <vm/pmap.h> 5059747216SDoug Rabson 514fb8dd97SJohn Baldwin #define MAX_APSIZE 0x3f /* 256 MB */ 524fb8dd97SJohn Baldwin 5359747216SDoug Rabson struct agp_intel_softc { 5459747216SDoug Rabson struct agp_softc agp; 5559747216SDoug Rabson u_int32_t initial_aperture; /* aperture size at startup */ 5659747216SDoug Rabson struct agp_gatt *gatt; 574fb8dd97SJohn Baldwin u_int aperture_mask; 58230a9294STakanori Watanabe u_int32_t current_aperture; /* current aperture size */ 5959747216SDoug Rabson }; 6059747216SDoug Rabson 6159747216SDoug Rabson static const char* 6259747216SDoug Rabson agp_intel_match(device_t dev) 6359747216SDoug Rabson { 6459747216SDoug Rabson if (pci_get_class(dev) != PCIC_BRIDGE 6559747216SDoug Rabson || pci_get_subclass(dev) != PCIS_BRIDGE_HOST) 66ea9b97d2SJung-uk Kim return (NULL); 6759747216SDoug Rabson 6859747216SDoug Rabson if (agp_find_caps(dev) == 0) 69ea9b97d2SJung-uk Kim return (NULL); 7059747216SDoug Rabson 7159747216SDoug Rabson switch (pci_get_devid(dev)) { 7259747216SDoug Rabson /* Intel -- vendor 0x8086 */ 7359747216SDoug Rabson case 0x71808086: 7459747216SDoug Rabson return ("Intel 82443LX (440 LX) host to PCI bridge"); 7559747216SDoug Rabson case 0x71908086: 7659747216SDoug Rabson return ("Intel 82443BX (440 BX) host to PCI bridge"); 7759747216SDoug Rabson case 0x71a08086: 7859747216SDoug Rabson return ("Intel 82443GX host to PCI bridge"); 7959747216SDoug Rabson case 0x71a18086: 8059747216SDoug Rabson return ("Intel 82443GX host to AGP bridge"); 816fdfeafdSAndrey A. Chernov case 0x11308086: 826fdfeafdSAndrey A. Chernov return ("Intel 82815 (i815 GMCH) host to PCI bridge"); 836183dc49SJun Kuriyama case 0x25008086: 8455dbef54SEric Anholt case 0x25018086: 856183dc49SJun Kuriyama return ("Intel 82820 host to AGP bridge"); 8664eecf3aSBenno Rice case 0x35758086: 8764eecf3aSBenno Rice return ("Intel 82830 host to AGP bridge"); 886183dc49SJun Kuriyama case 0x1a218086: 896183dc49SJun Kuriyama return ("Intel 82840 host to AGP bridge"); 906183dc49SJun Kuriyama case 0x1a308086: 916183dc49SJun Kuriyama return ("Intel 82845 host to AGP bridge"); 926183dc49SJun Kuriyama case 0x25308086: 936183dc49SJun Kuriyama return ("Intel 82850 host to AGP bridge"); 94b02d3a97SMatthew N. Dodd case 0x33408086: 95b02d3a97SMatthew N. Dodd return ("Intel 82855 host to AGP bridge"); 966183dc49SJun Kuriyama case 0x25318086: 976183dc49SJun Kuriyama return ("Intel 82860 host to AGP bridge"); 98e9ff34a5SJohn Baldwin case 0x25708086: 99e9ff34a5SJohn Baldwin return ("Intel 82865 host to AGP bridge"); 1007eed267fSEric Anholt case 0x255d8086: 1017eed267fSEric Anholt return ("Intel E7205 host to AGP bridge"); 10214b4fdc4SEric Anholt case 0x25508086: 10314b4fdc4SEric Anholt return ("Intel E7505 host to AGP bridge"); 104b02d3a97SMatthew N. Dodd case 0x25788086: 105b02d3a97SMatthew N. Dodd return ("Intel 82875P host to AGP bridge"); 106f0fc8e98SEric Anholt case 0x25608086: 107ad50c14eSPeter Edwards return ("Intel 82845G host to AGP bridge"); 108f0fc8e98SEric Anholt case 0x35808086: 109f0fc8e98SEric Anholt return ("Intel 82855GM host to AGP bridge"); 11059747216SDoug Rabson }; 11159747216SDoug Rabson 112ea9b97d2SJung-uk Kim return (NULL); 11359747216SDoug Rabson } 11459747216SDoug Rabson 11559747216SDoug Rabson static int 11659747216SDoug Rabson agp_intel_probe(device_t dev) 11759747216SDoug Rabson { 11859747216SDoug Rabson const char *desc; 11959747216SDoug Rabson 12025128fccSNate Lawson if (resource_disabled("agp", device_get_unit(dev))) 12125128fccSNate Lawson return (ENXIO); 12259747216SDoug Rabson desc = agp_intel_match(dev); 12359747216SDoug Rabson if (desc) { 12459747216SDoug Rabson device_set_desc(dev, desc); 125ea9b97d2SJung-uk Kim return (BUS_PROBE_DEFAULT); 12659747216SDoug Rabson } 12759747216SDoug Rabson 128ea9b97d2SJung-uk Kim return (ENXIO); 12959747216SDoug Rabson } 13059747216SDoug Rabson 131ea9b97d2SJung-uk Kim static void 132ea9b97d2SJung-uk Kim agp_intel_commit_gatt(device_t dev) 13359747216SDoug Rabson { 134ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 135ea9b97d2SJung-uk Kim u_int32_t type; 136ebca65b6SJohn Baldwin u_int32_t value; 13759747216SDoug Rabson 138ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 139ea9b97d2SJung-uk Kim type = pci_get_devid(dev); 140ea9b97d2SJung-uk Kim 14159747216SDoug Rabson /* Install the gatt. */ 142ea9b97d2SJung-uk Kim pci_write_config(dev, AGP_INTEL_ATTBASE, sc->gatt->ag_physical, 4); 14359747216SDoug Rabson 14480348907SJohn Baldwin /* Enable the GLTB and setup the control register. */ 14580348907SJohn Baldwin switch (type) { 14680348907SJohn Baldwin case 0x71908086: /* 440LX/EX */ 14780348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, 0x2080, 4); 14880348907SJohn Baldwin break; 14980348907SJohn Baldwin case 0x71808086: /* 440BX */ 15080348907SJohn Baldwin /* 15180348907SJohn Baldwin * XXX: Should be 0xa080? Bit 9 is undefined, and 15280348907SJohn Baldwin * bit 13 being on and bit 15 being clear is illegal. 15380348907SJohn Baldwin */ 15480348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, 0x2280, 4); 15580348907SJohn Baldwin break; 15680348907SJohn Baldwin default: 157e9ff34a5SJohn Baldwin value = pci_read_config(dev, AGP_INTEL_AGPCTRL, 4); 158e9ff34a5SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, value | 0x80, 4); 15980348907SJohn Baldwin } 16080348907SJohn Baldwin 161afadbf66SJung-uk Kim /* Enable aperture accesses. */ 1626183dc49SJun Kuriyama switch (type) { 1636183dc49SJun Kuriyama case 0x25008086: /* i820 */ 16455dbef54SEric Anholt case 0x25018086: /* i820 */ 1656183dc49SJun Kuriyama pci_write_config(dev, AGP_INTEL_I820_RDCR, 1666183dc49SJun Kuriyama (pci_read_config(dev, AGP_INTEL_I820_RDCR, 1) 1676183dc49SJun Kuriyama | (1 << 1)), 1); 1686183dc49SJun Kuriyama break; 1696183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 170afadbf66SJung-uk Kim case 0x25608086: /* i845G */ 171b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 172f0fc8e98SEric Anholt case 0x35808086: /* i855GM */ 173e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 174b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 175afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I845_AGPM, 176afadbf66SJung-uk Kim (pci_read_config(dev, AGP_INTEL_I845_AGPM, 1) 1776183dc49SJun Kuriyama | (1 << 1)), 1); 1786183dc49SJun Kuriyama break; 179afadbf66SJung-uk Kim case 0x1a218086: /* i840 */ 180afadbf66SJung-uk Kim case 0x25308086: /* i850 */ 181afadbf66SJung-uk Kim case 0x25318086: /* i860 */ 182afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 183afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 184afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_MCHCFG, 185afadbf66SJung-uk Kim (pci_read_config(dev, AGP_INTEL_MCHCFG, 2) 186afadbf66SJung-uk Kim | (1 << 9)), 2); 187afadbf66SJung-uk Kim break; 1886183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 18959747216SDoug Rabson pci_write_config(dev, AGP_INTEL_NBXCFG, 19059747216SDoug Rabson (pci_read_config(dev, AGP_INTEL_NBXCFG, 4) 19159747216SDoug Rabson & ~(1 << 10)) | (1 << 9), 4); 1926183dc49SJun Kuriyama } 1936183dc49SJun Kuriyama 194afadbf66SJung-uk Kim /* Clear errors. */ 1956183dc49SJun Kuriyama switch (type) { 1966183dc49SJun Kuriyama case 0x1a218086: /* i840 */ 1976183dc49SJun Kuriyama pci_write_config(dev, AGP_INTEL_I8XX_ERRSTS, 0xc000, 2); 1986183dc49SJun Kuriyama break; 1996183dc49SJun Kuriyama case 0x25008086: /* i820 */ 20055dbef54SEric Anholt case 0x25018086: /* i820 */ 2016183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 202afadbf66SJung-uk Kim case 0x25608086: /* i845G */ 2036183dc49SJun Kuriyama case 0x25308086: /* i850 */ 204b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 2056183dc49SJun Kuriyama case 0x25318086: /* i860 */ 206e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 207b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 208afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 209afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 210e9ff34a5SJohn Baldwin pci_write_config(dev, AGP_INTEL_I8XX_ERRSTS, 0x00ff, 2); 2116183dc49SJun Kuriyama break; 2126183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 21359747216SDoug Rabson pci_write_config(dev, AGP_INTEL_ERRSTS + 1, 7, 1); 2146183dc49SJun Kuriyama } 2159043d277STakanori Watanabe } 2169043d277STakanori Watanabe 2179043d277STakanori Watanabe static int 2189043d277STakanori Watanabe agp_intel_attach(device_t dev) 2199043d277STakanori Watanabe { 220ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 2219043d277STakanori Watanabe struct agp_gatt *gatt; 2229043d277STakanori Watanabe u_int32_t value; 2239043d277STakanori Watanabe int error; 2249043d277STakanori Watanabe 225ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 226ea9b97d2SJung-uk Kim 2279043d277STakanori Watanabe error = agp_generic_attach(dev); 2289043d277STakanori Watanabe if (error) 229ea9b97d2SJung-uk Kim return (error); 2309043d277STakanori Watanabe 2319043d277STakanori Watanabe /* Determine maximum supported aperture size. */ 2329043d277STakanori Watanabe value = pci_read_config(dev, AGP_INTEL_APSIZE, 1); 2339043d277STakanori Watanabe pci_write_config(dev, AGP_INTEL_APSIZE, MAX_APSIZE, 1); 2349043d277STakanori Watanabe sc->aperture_mask = pci_read_config(dev, AGP_INTEL_APSIZE, 1) & 2359043d277STakanori Watanabe MAX_APSIZE; 2369043d277STakanori Watanabe pci_write_config(dev, AGP_INTEL_APSIZE, value, 1); 237230a9294STakanori Watanabe sc->current_aperture = sc->initial_aperture = AGP_GET_APERTURE(dev); 2389043d277STakanori Watanabe 2399043d277STakanori Watanabe for (;;) { 2409043d277STakanori Watanabe gatt = agp_alloc_gatt(dev); 2419043d277STakanori Watanabe if (gatt) 2429043d277STakanori Watanabe break; 2439043d277STakanori Watanabe 2449043d277STakanori Watanabe /* 2459043d277STakanori Watanabe * Probably contigmalloc failure. Try reducing the 2469043d277STakanori Watanabe * aperture so that the gatt size reduces. 2479043d277STakanori Watanabe */ 2489043d277STakanori Watanabe if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) { 2499043d277STakanori Watanabe agp_generic_detach(dev); 250ea9b97d2SJung-uk Kim return (ENOMEM); 2519043d277STakanori Watanabe } 2529043d277STakanori Watanabe } 2539043d277STakanori Watanabe sc->gatt = gatt; 2549043d277STakanori Watanabe 2559043d277STakanori Watanabe agp_intel_commit_gatt(dev); 25659747216SDoug Rabson 257ea9b97d2SJung-uk Kim return (0); 25859747216SDoug Rabson } 25959747216SDoug Rabson 26059747216SDoug Rabson static int 26159747216SDoug Rabson agp_intel_detach(device_t dev) 26259747216SDoug Rabson { 263ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 264afadbf66SJung-uk Kim u_int32_t reg; 26559747216SDoug Rabson int error; 26659747216SDoug Rabson 267ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 268ea9b97d2SJung-uk Kim 26959747216SDoug Rabson error = agp_generic_detach(dev); 27059747216SDoug Rabson if (error) 271ea9b97d2SJung-uk Kim return (error); 27259747216SDoug Rabson 273afadbf66SJung-uk Kim /* Disable aperture accesses. */ 274ea9b97d2SJung-uk Kim switch (pci_get_devid(dev)) { 2756183dc49SJun Kuriyama case 0x25008086: /* i820 */ 27655dbef54SEric Anholt case 0x25018086: /* i820 */ 277afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_I820_RDCR, 1) & ~(1 << 1); 278afadbf66SJung-uk Kim printf("%s: set RDCR to %02x\n", __func__, reg & 0xff); 279afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I820_RDCR, reg, 1); 280afadbf66SJung-uk Kim break; 2816183dc49SJun Kuriyama case 0x1a308086: /* i845 */ 282ad50c14eSPeter Edwards case 0x25608086: /* i845G */ 283b02d3a97SMatthew N. Dodd case 0x33408086: /* i855 */ 284f0fc8e98SEric Anholt case 0x35808086: /* i855GM */ 285e9ff34a5SJohn Baldwin case 0x25708086: /* i865 */ 286b02d3a97SMatthew N. Dodd case 0x25788086: /* i875P */ 287afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_I845_AGPM, 1) & ~(1 << 1); 288afadbf66SJung-uk Kim printf("%s: set AGPM to %02x\n", __func__, reg & 0xff); 289afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_I845_AGPM, reg, 1); 290afadbf66SJung-uk Kim break; 291afadbf66SJung-uk Kim case 0x1a218086: /* i840 */ 292afadbf66SJung-uk Kim case 0x25308086: /* i850 */ 293afadbf66SJung-uk Kim case 0x25318086: /* i860 */ 294afadbf66SJung-uk Kim case 0x255d8086: /* E7205 */ 295afadbf66SJung-uk Kim case 0x25508086: /* E7505 */ 296afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_MCHCFG, 2) & ~(1 << 9); 297afadbf66SJung-uk Kim printf("%s: set MCHCFG to %x04\n", __func__, reg & 0xffff); 298afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_MCHCFG, reg, 2); 299afadbf66SJung-uk Kim break; 3006183dc49SJun Kuriyama default: /* Intel Generic (maybe) */ 301afadbf66SJung-uk Kim reg = pci_read_config(dev, AGP_INTEL_NBXCFG, 4) & ~(1 << 9); 302afadbf66SJung-uk Kim printf("%s: set NBXCFG to %08x\n", __func__, reg); 303afadbf66SJung-uk Kim pci_write_config(dev, AGP_INTEL_NBXCFG, reg, 4); 3046183dc49SJun Kuriyama } 30559747216SDoug Rabson pci_write_config(dev, AGP_INTEL_ATTBASE, 0, 4); 30659747216SDoug Rabson AGP_SET_APERTURE(dev, sc->initial_aperture); 30759747216SDoug Rabson agp_free_gatt(sc->gatt); 30859747216SDoug Rabson 309ea9b97d2SJung-uk Kim return (0); 31059747216SDoug Rabson } 31159747216SDoug Rabson 312ea9b97d2SJung-uk Kim static int 313ea9b97d2SJung-uk Kim agp_intel_resume(device_t dev) 3149043d277STakanori Watanabe { 315230a9294STakanori Watanabe struct agp_intel_softc *sc; 316230a9294STakanori Watanabe sc = device_get_softc(dev); 317230a9294STakanori Watanabe 318230a9294STakanori Watanabe AGP_SET_APERTURE(dev, sc->current_aperture); 3199043d277STakanori Watanabe agp_intel_commit_gatt(dev); 320ea9b97d2SJung-uk Kim return (bus_generic_resume(dev)); 3219043d277STakanori Watanabe } 3229043d277STakanori Watanabe 32359747216SDoug Rabson static u_int32_t 32459747216SDoug Rabson agp_intel_get_aperture(device_t dev) 32559747216SDoug Rabson { 326ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 32759747216SDoug Rabson u_int32_t apsize; 32859747216SDoug Rabson 329ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 330ea9b97d2SJung-uk Kim 3314fb8dd97SJohn Baldwin apsize = pci_read_config(dev, AGP_INTEL_APSIZE, 1) & sc->aperture_mask; 33259747216SDoug Rabson 33359747216SDoug Rabson /* 33459747216SDoug Rabson * The size is determined by the number of low bits of 33559747216SDoug Rabson * register APBASE which are forced to zero. The low 22 bits 33659747216SDoug Rabson * are always forced to zero and each zero bit in the apsize 33759747216SDoug Rabson * field just read forces the corresponding bit in the 27:22 33859747216SDoug Rabson * to be zero. We calculate the aperture size accordingly. 33959747216SDoug Rabson */ 340ea9b97d2SJung-uk Kim return ((((apsize ^ sc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1); 34159747216SDoug Rabson } 34259747216SDoug Rabson 34359747216SDoug Rabson static int 34459747216SDoug Rabson agp_intel_set_aperture(device_t dev, u_int32_t aperture) 34559747216SDoug Rabson { 346ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 34759747216SDoug Rabson u_int32_t apsize; 34859747216SDoug Rabson 349ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 350ea9b97d2SJung-uk Kim 35159747216SDoug Rabson /* 35259747216SDoug Rabson * Reverse the magic from get_aperture. 35359747216SDoug Rabson */ 3544fb8dd97SJohn Baldwin apsize = ((aperture - 1) >> 22) ^ sc->aperture_mask; 35559747216SDoug Rabson 35659747216SDoug Rabson /* 35759747216SDoug Rabson * Double check for sanity. 35859747216SDoug Rabson */ 3594fb8dd97SJohn Baldwin if ((((apsize ^ sc->aperture_mask) << 22) | ((1 << 22) - 1)) + 1 != aperture) 360ea9b97d2SJung-uk Kim return (EINVAL); 36159747216SDoug Rabson 362230a9294STakanori Watanabe sc->current_aperture = apsize; 363230a9294STakanori Watanabe 36459747216SDoug Rabson pci_write_config(dev, AGP_INTEL_APSIZE, apsize, 1); 36559747216SDoug Rabson 366ea9b97d2SJung-uk Kim return (0); 36759747216SDoug Rabson } 36859747216SDoug Rabson 36959747216SDoug Rabson static int 37059747216SDoug Rabson agp_intel_bind_page(device_t dev, int offset, vm_offset_t physical) 37159747216SDoug Rabson { 372ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 373ea9b97d2SJung-uk Kim 374ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 37559747216SDoug Rabson 37659747216SDoug Rabson if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 377ea9b97d2SJung-uk Kim return (EINVAL); 37859747216SDoug Rabson 37959747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 0x17; 380ea9b97d2SJung-uk Kim return (0); 38159747216SDoug Rabson } 38259747216SDoug Rabson 38359747216SDoug Rabson static int 38459747216SDoug Rabson agp_intel_unbind_page(device_t dev, int offset) 38559747216SDoug Rabson { 386ea9b97d2SJung-uk Kim struct agp_intel_softc *sc; 387ea9b97d2SJung-uk Kim 388ea9b97d2SJung-uk Kim sc = device_get_softc(dev); 38959747216SDoug Rabson 39059747216SDoug Rabson if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 391ea9b97d2SJung-uk Kim return (EINVAL); 39259747216SDoug Rabson 39359747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0; 394ea9b97d2SJung-uk Kim return (0); 39559747216SDoug Rabson } 39659747216SDoug Rabson 39759747216SDoug Rabson static void 39859747216SDoug Rabson agp_intel_flush_tlb(device_t dev) 39959747216SDoug Rabson { 40080348907SJohn Baldwin u_int32_t val; 40180348907SJohn Baldwin 40280348907SJohn Baldwin val = pci_read_config(dev, AGP_INTEL_AGPCTRL, 4); 403f704d346SEric Anholt pci_write_config(dev, AGP_INTEL_AGPCTRL, val & ~(1 << 7), 4); 40480348907SJohn Baldwin pci_write_config(dev, AGP_INTEL_AGPCTRL, val, 4); 40559747216SDoug Rabson } 40659747216SDoug Rabson 40759747216SDoug Rabson static device_method_t agp_intel_methods[] = { 40859747216SDoug Rabson /* Device interface */ 40959747216SDoug Rabson DEVMETHOD(device_probe, agp_intel_probe), 41059747216SDoug Rabson DEVMETHOD(device_attach, agp_intel_attach), 41159747216SDoug Rabson DEVMETHOD(device_detach, agp_intel_detach), 41259747216SDoug Rabson DEVMETHOD(device_shutdown, bus_generic_shutdown), 41359747216SDoug Rabson DEVMETHOD(device_suspend, bus_generic_suspend), 4149043d277STakanori Watanabe DEVMETHOD(device_resume, agp_intel_resume), 41559747216SDoug Rabson 41659747216SDoug Rabson /* AGP interface */ 41759747216SDoug Rabson DEVMETHOD(agp_get_aperture, agp_intel_get_aperture), 41859747216SDoug Rabson DEVMETHOD(agp_set_aperture, agp_intel_set_aperture), 41959747216SDoug Rabson DEVMETHOD(agp_bind_page, agp_intel_bind_page), 42059747216SDoug Rabson DEVMETHOD(agp_unbind_page, agp_intel_unbind_page), 42159747216SDoug Rabson DEVMETHOD(agp_flush_tlb, agp_intel_flush_tlb), 42259747216SDoug Rabson DEVMETHOD(agp_enable, agp_generic_enable), 42359747216SDoug Rabson DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory), 42459747216SDoug Rabson DEVMETHOD(agp_free_memory, agp_generic_free_memory), 42559747216SDoug Rabson DEVMETHOD(agp_bind_memory, agp_generic_bind_memory), 42659747216SDoug Rabson DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory), 42759747216SDoug Rabson 42859747216SDoug Rabson { 0, 0 } 42959747216SDoug Rabson }; 43059747216SDoug Rabson 43159747216SDoug Rabson static driver_t agp_intel_driver = { 43259747216SDoug Rabson "agp", 43359747216SDoug Rabson agp_intel_methods, 43459747216SDoug Rabson sizeof(struct agp_intel_softc), 43559747216SDoug Rabson }; 43659747216SDoug Rabson 43759747216SDoug Rabson static devclass_t agp_devclass; 43859747216SDoug Rabson 439c626f1feSJohn Baldwin DRIVER_MODULE(agp_intel, hostb, agp_intel_driver, agp_devclass, 0, 0); 440f246e4a1SMatthew N. Dodd MODULE_DEPEND(agp_intel, agp, 1, 1, 1); 441f246e4a1SMatthew N. Dodd MODULE_DEPEND(agp_intel, pci, 1, 1, 1); 442