xref: /freebsd/sys/dev/agp/agp_amd64.c (revision dbac8ff40032ae79e4a5dda8237f5dc1765420eb)
13c749e3fSDavid E. O'Brien /*-
2d8e205efSJung-uk Kim  * Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org>
33c749e3fSDavid E. O'Brien  * All rights reserved.
43c749e3fSDavid E. O'Brien  *
53c749e3fSDavid E. O'Brien  * Redistribution and use in source and binary forms, with or without
63c749e3fSDavid E. O'Brien  * modification, are permitted provided that the following conditions
73c749e3fSDavid E. O'Brien  * are met:
83c749e3fSDavid E. O'Brien  * 1. Redistributions of source code must retain the above copyright
93c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer.
103c749e3fSDavid E. O'Brien  * 2. Redistributions in binary form must reproduce the above copyright
113c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer in the
123c749e3fSDavid E. O'Brien  *    documentation and/or other materials provided with the distribution.
133c749e3fSDavid E. O'Brien  *
143c749e3fSDavid E. O'Brien  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
153c749e3fSDavid E. O'Brien  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
163c749e3fSDavid E. O'Brien  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
173c749e3fSDavid E. O'Brien  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
183c749e3fSDavid E. O'Brien  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
193c749e3fSDavid E. O'Brien  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
203c749e3fSDavid E. O'Brien  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
213c749e3fSDavid E. O'Brien  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
223c749e3fSDavid E. O'Brien  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
233c749e3fSDavid E. O'Brien  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
243c749e3fSDavid E. O'Brien  * SUCH DAMAGE.
253c749e3fSDavid E. O'Brien  */
263c749e3fSDavid E. O'Brien 
273c749e3fSDavid E. O'Brien #include <sys/cdefs.h>
283c749e3fSDavid E. O'Brien __FBSDID("$FreeBSD$");
293c749e3fSDavid E. O'Brien 
303c749e3fSDavid E. O'Brien #include "opt_bus.h"
313c749e3fSDavid E. O'Brien 
323c749e3fSDavid E. O'Brien #include <sys/param.h>
333c749e3fSDavid E. O'Brien #include <sys/systm.h>
343c749e3fSDavid E. O'Brien #include <sys/malloc.h>
353c749e3fSDavid E. O'Brien #include <sys/kernel.h>
363c749e3fSDavid E. O'Brien #include <sys/module.h>
373c749e3fSDavid E. O'Brien #include <sys/bus.h>
383c749e3fSDavid E. O'Brien #include <sys/lock.h>
393c749e3fSDavid E. O'Brien #include <sys/mutex.h>
403c749e3fSDavid E. O'Brien #include <sys/proc.h>
413c749e3fSDavid E. O'Brien 
42dbac8ff4SJohn Baldwin #include <dev/agp/agppriv.h>
43dbac8ff4SJohn Baldwin #include <dev/agp/agpreg.h>
443c749e3fSDavid E. O'Brien #include <dev/pci/pcivar.h>
453c749e3fSDavid E. O'Brien #include <dev/pci/pcireg.h>
463c749e3fSDavid E. O'Brien 
473c749e3fSDavid E. O'Brien #include <vm/vm.h>
483c749e3fSDavid E. O'Brien #include <vm/vm_object.h>
493c749e3fSDavid E. O'Brien #include <vm/pmap.h>
503c749e3fSDavid E. O'Brien #include <machine/bus.h>
513c749e3fSDavid E. O'Brien #include <machine/resource.h>
523c749e3fSDavid E. O'Brien #include <sys/rman.h>
533c749e3fSDavid E. O'Brien 
543c749e3fSDavid E. O'Brien /* XXX */
553c749e3fSDavid E. O'Brien extern void pci_cfgregwrite(int, int, int, int, uint32_t, int);
563c749e3fSDavid E. O'Brien extern uint32_t pci_cfgregread(int, int, int, int, int);
573c749e3fSDavid E. O'Brien 
58d8e205efSJung-uk Kim static void agp_amd64_apbase_fixup(device_t);
59d8e205efSJung-uk Kim 
60d8e205efSJung-uk Kim static void agp_amd64_uli_init(device_t);
61d8e205efSJung-uk Kim static int agp_amd64_uli_set_aperture(device_t, uint32_t);
62d8e205efSJung-uk Kim 
63d8e205efSJung-uk Kim static int agp_amd64_nvidia_match(uint16_t);
64d8e205efSJung-uk Kim static void agp_amd64_nvidia_init(device_t);
65d8e205efSJung-uk Kim static int agp_amd64_nvidia_set_aperture(device_t, uint32_t);
66d8e205efSJung-uk Kim 
675c0619a7SJung-uk Kim static int agp_amd64_via_match(void);
685c0619a7SJung-uk Kim static void agp_amd64_via_init(device_t);
695c0619a7SJung-uk Kim static int agp_amd64_via_set_aperture(device_t, uint32_t);
705c0619a7SJung-uk Kim 
713c749e3fSDavid E. O'Brien MALLOC_DECLARE(M_AGP);
723c749e3fSDavid E. O'Brien 
733c749e3fSDavid E. O'Brien #define	AMD64_MAX_MCTRL		8
743c749e3fSDavid E. O'Brien 
753c749e3fSDavid E. O'Brien struct agp_amd64_softc {
763c749e3fSDavid E. O'Brien 	struct agp_softc	agp;
77d8e205efSJung-uk Kim 	uint32_t		initial_aperture;
783c749e3fSDavid E. O'Brien 	struct agp_gatt		*gatt;
79d8e205efSJung-uk Kim 	uint32_t		apbase;
803c749e3fSDavid E. O'Brien 	int			mctrl[AMD64_MAX_MCTRL];
813c749e3fSDavid E. O'Brien 	int			n_mctrl;
825c0619a7SJung-uk Kim 	int			via_agp;
833c749e3fSDavid E. O'Brien };
843c749e3fSDavid E. O'Brien 
853c749e3fSDavid E. O'Brien static const char*
863c749e3fSDavid E. O'Brien agp_amd64_match(device_t dev)
873c749e3fSDavid E. O'Brien {
882a9dc131SJung-uk Kim 	if (pci_get_class(dev) != PCIC_BRIDGE ||
892a9dc131SJung-uk Kim 	    pci_get_subclass(dev) != PCIS_BRIDGE_HOST ||
902a9dc131SJung-uk Kim 	    agp_find_caps(dev) == 0)
912a9dc131SJung-uk Kim 		return (NULL);
923c749e3fSDavid E. O'Brien 
933c749e3fSDavid E. O'Brien 	switch (pci_get_devid(dev)) {
943c749e3fSDavid E. O'Brien 	case 0x74541022:
953c749e3fSDavid E. O'Brien 		return ("AMD 8151 AGP graphics tunnel");
969271f7b6SEric Anholt 	case 0x07551039:
973c749e3fSDavid E. O'Brien 		return ("SiS 755 host to AGP bridge");
9808945e88SJung-uk Kim 	case 0x07601039:
9908945e88SJung-uk Kim 		return ("SiS 760 host to AGP bridge");
100d8e205efSJung-uk Kim 	case 0x168910b9:
101d8e205efSJung-uk Kim 		return ("ULi M1689 AGP Controller");
102824a5e96SDavid E. O'Brien 	case 0x00d110de:
103d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00d2))
1042a9dc131SJung-uk Kim 			return (NULL);
105824a5e96SDavid E. O'Brien 		return ("NVIDIA nForce3 AGP Controller");
106fd92279bSDavid E. O'Brien 	case 0x00e110de:
107d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00e2))
1082a9dc131SJung-uk Kim 			return (NULL);
109fd92279bSDavid E. O'Brien 		return ("NVIDIA nForce3-250 AGP Controller");
1103c749e3fSDavid E. O'Brien 	case 0x02041106:
1113c749e3fSDavid E. O'Brien 		return ("VIA 8380 host to PCI bridge");
112d8e205efSJung-uk Kim 	case 0x02381106:
113d8e205efSJung-uk Kim 		return ("VIA 3238 host to PCI bridge");
114161cb1a5SEric Anholt 	case 0x02821106:
115161cb1a5SEric Anholt 		return ("VIA K8T800Pro host to PCI bridge");
1163c749e3fSDavid E. O'Brien 	case 0x31881106:
1173c749e3fSDavid E. O'Brien 		return ("VIA 8385 host to PCI bridge");
1183c749e3fSDavid E. O'Brien 	};
1193c749e3fSDavid E. O'Brien 
1202a9dc131SJung-uk Kim 	return (NULL);
1213c749e3fSDavid E. O'Brien }
1223c749e3fSDavid E. O'Brien 
1233c749e3fSDavid E. O'Brien static int
124d8e205efSJung-uk Kim agp_amd64_nvidia_match(uint16_t devid)
125d8e205efSJung-uk Kim {
126d8e205efSJung-uk Kim 	/* XXX nForce3 requires secondary AGP bridge at 0:11:0. */
127d8e205efSJung-uk Kim 	if (pci_cfgregread(0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
128d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
129d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_VENDOR, 2) != 0x10de ||
130d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_DEVICE, 2) != devid)
1312a9dc131SJung-uk Kim 		return (ENXIO);
132d8e205efSJung-uk Kim 
1332a9dc131SJung-uk Kim 	return (0);
134d8e205efSJung-uk Kim }
135d8e205efSJung-uk Kim 
136d8e205efSJung-uk Kim static int
1375c0619a7SJung-uk Kim agp_amd64_via_match(void)
1385c0619a7SJung-uk Kim {
1395c0619a7SJung-uk Kim 	/* XXX Some VIA bridge requires secondary AGP bridge at 0:1:0. */
1405c0619a7SJung-uk Kim 	if (pci_cfgregread(0, 1, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
1415c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
1425c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_VENDOR, 2) != 0x1106 ||
1435c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_DEVICE, 2) != 0xb188 ||
1445c0619a7SJung-uk Kim 	    (pci_cfgregread(0, 1, 0, AGP_VIA_AGPSEL, 1) & 2))
1452a9dc131SJung-uk Kim 		return (0);
1465c0619a7SJung-uk Kim 
1472a9dc131SJung-uk Kim 	return (1);
1485c0619a7SJung-uk Kim }
1495c0619a7SJung-uk Kim 
1505c0619a7SJung-uk Kim static int
1513c749e3fSDavid E. O'Brien agp_amd64_probe(device_t dev)
1523c749e3fSDavid E. O'Brien {
1533c749e3fSDavid E. O'Brien 	const char *desc;
1543c749e3fSDavid E. O'Brien 
1553c749e3fSDavid E. O'Brien 	if (resource_disabled("agp", device_get_unit(dev)))
1562a9dc131SJung-uk Kim 		return (ENXIO);
1573c749e3fSDavid E. O'Brien 	if ((desc = agp_amd64_match(dev))) {
1583c749e3fSDavid E. O'Brien 		device_set_desc(dev, desc);
1592a9dc131SJung-uk Kim 		return (BUS_PROBE_DEFAULT);
1603c749e3fSDavid E. O'Brien 	}
1613c749e3fSDavid E. O'Brien 
1622a9dc131SJung-uk Kim 	return (ENXIO);
1633c749e3fSDavid E. O'Brien }
1643c749e3fSDavid E. O'Brien 
1653c749e3fSDavid E. O'Brien static int
1663c749e3fSDavid E. O'Brien agp_amd64_attach(device_t dev)
1673c749e3fSDavid E. O'Brien {
1683c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
1693c749e3fSDavid E. O'Brien 	struct agp_gatt *gatt;
1703c749e3fSDavid E. O'Brien 	int i, n, error;
1713c749e3fSDavid E. O'Brien 
1723c749e3fSDavid E. O'Brien 	for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++)
1733c749e3fSDavid E. O'Brien 		if (pci_cfgregread(0, i, 3, 0, 4) == 0x11031022) {
1743c749e3fSDavid E. O'Brien 			sc->mctrl[n] = i;
1753c749e3fSDavid E. O'Brien 			n++;
1763c749e3fSDavid E. O'Brien 		}
1773c749e3fSDavid E. O'Brien 
1783c749e3fSDavid E. O'Brien 	if (n == 0)
1792a9dc131SJung-uk Kim 		return (ENXIO);
1803c749e3fSDavid E. O'Brien 
1813c749e3fSDavid E. O'Brien 	sc->n_mctrl = n;
1823c749e3fSDavid E. O'Brien 
183668e25a2SJung-uk Kim 	if (bootverbose)
184d8e205efSJung-uk Kim 		device_printf(dev, "%d Miscellaneous Control unit(s) found.\n",
185d8e205efSJung-uk Kim 		    sc->n_mctrl);
1863c749e3fSDavid E. O'Brien 
1873c749e3fSDavid E. O'Brien 	if ((error = agp_generic_attach(dev)))
1882a9dc131SJung-uk Kim 		return (error);
1893c749e3fSDavid E. O'Brien 
1903c749e3fSDavid E. O'Brien 	sc->initial_aperture = AGP_GET_APERTURE(dev);
1913c749e3fSDavid E. O'Brien 
1923c749e3fSDavid E. O'Brien 	for (;;) {
1933c749e3fSDavid E. O'Brien 		gatt = agp_alloc_gatt(dev);
1943c749e3fSDavid E. O'Brien 		if (gatt)
1953c749e3fSDavid E. O'Brien 			break;
1963c749e3fSDavid E. O'Brien 
1973c749e3fSDavid E. O'Brien 		/*
1983c749e3fSDavid E. O'Brien 		 * Probably contigmalloc failure. Try reducing the
1993c749e3fSDavid E. O'Brien 		 * aperture so that the gatt size reduces.
2003c749e3fSDavid E. O'Brien 		 */
2013c749e3fSDavid E. O'Brien 		if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) {
2023c749e3fSDavid E. O'Brien 			agp_generic_detach(dev);
2032a9dc131SJung-uk Kim 			return (ENOMEM);
2043c749e3fSDavid E. O'Brien 		}
2053c749e3fSDavid E. O'Brien 	}
2063c749e3fSDavid E. O'Brien 	sc->gatt = gatt;
2073c749e3fSDavid E. O'Brien 
2085c0619a7SJung-uk Kim 	switch (pci_get_vendor(dev)) {
2095c0619a7SJung-uk Kim 	case 0x10b9:	/* ULi */
2105c0619a7SJung-uk Kim 		agp_amd64_uli_init(dev);
2115c0619a7SJung-uk Kim 		if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture))
2122a9dc131SJung-uk Kim 			return (ENXIO);
2135c0619a7SJung-uk Kim 		break;
2145c0619a7SJung-uk Kim 
2155c0619a7SJung-uk Kim 	case 0x10de:	/* nVidia */
2165c0619a7SJung-uk Kim 		agp_amd64_nvidia_init(dev);
2175c0619a7SJung-uk Kim 		if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture))
2182a9dc131SJung-uk Kim 			return (ENXIO);
2195c0619a7SJung-uk Kim 		break;
2205c0619a7SJung-uk Kim 
2215c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
2225c0619a7SJung-uk Kim 		sc->via_agp = agp_amd64_via_match();
2235c0619a7SJung-uk Kim 		if (sc->via_agp) {
2245c0619a7SJung-uk Kim 			agp_amd64_via_init(dev);
2255c0619a7SJung-uk Kim 			if (agp_amd64_via_set_aperture(dev,
2265c0619a7SJung-uk Kim 			    sc->initial_aperture))
2272a9dc131SJung-uk Kim 				return (ENXIO);
2285c0619a7SJung-uk Kim 		}
2295c0619a7SJung-uk Kim 		break;
2305c0619a7SJung-uk Kim 	}
2315c0619a7SJung-uk Kim 
2323c749e3fSDavid E. O'Brien 	/* Install the gatt and enable aperture. */
2333c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++) {
2343c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE,
2353c749e3fSDavid E. O'Brien 		    (uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK,
2363c749e3fSDavid E. O'Brien 		    4);
2373c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
2383c749e3fSDavid E. O'Brien 		    (pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) |
2393c749e3fSDavid E. O'Brien 		    AGP_AMD64_APCTRL_GARTEN) &
2403c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO),
2413c749e3fSDavid E. O'Brien 		    4);
2423c749e3fSDavid E. O'Brien 	}
2433c749e3fSDavid E. O'Brien 
2443c749e3fSDavid E. O'Brien 	agp_flush_cache();
2453c749e3fSDavid E. O'Brien 
2462a9dc131SJung-uk Kim 	return (0);
2473c749e3fSDavid E. O'Brien }
2483c749e3fSDavid E. O'Brien 
2493c749e3fSDavid E. O'Brien static int
2503c749e3fSDavid E. O'Brien agp_amd64_detach(device_t dev)
2513c749e3fSDavid E. O'Brien {
2523c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
253f82a1d49SJohn Baldwin 	int i;
2543c749e3fSDavid E. O'Brien 
255f82a1d49SJohn Baldwin 	agp_free_cdev(dev);
2563c749e3fSDavid E. O'Brien 
2573c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++)
2583c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
2593c749e3fSDavid E. O'Brien 		    pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) &
2603c749e3fSDavid E. O'Brien 		    ~AGP_AMD64_APCTRL_GARTEN, 4);
2613c749e3fSDavid E. O'Brien 
2623c749e3fSDavid E. O'Brien 	AGP_SET_APERTURE(dev, sc->initial_aperture);
2633c749e3fSDavid E. O'Brien 	agp_free_gatt(sc->gatt);
264f82a1d49SJohn Baldwin 	agp_free_res(dev);
2653c749e3fSDavid E. O'Brien 
2662a9dc131SJung-uk Kim 	return (0);
2673c749e3fSDavid E. O'Brien }
2683c749e3fSDavid E. O'Brien 
2693c749e3fSDavid E. O'Brien static uint32_t agp_amd64_table[] = {
2703c749e3fSDavid E. O'Brien 	0x02000000,	/*   32 MB */
2713c749e3fSDavid E. O'Brien 	0x04000000,	/*   64 MB */
2723c749e3fSDavid E. O'Brien 	0x08000000,	/*  128 MB */
2733c749e3fSDavid E. O'Brien 	0x10000000,	/*  256 MB */
2743c749e3fSDavid E. O'Brien 	0x20000000,	/*  512 MB */
2753c749e3fSDavid E. O'Brien 	0x40000000,	/* 1024 MB */
2763c749e3fSDavid E. O'Brien 	0x80000000,	/* 2048 MB */
2773c749e3fSDavid E. O'Brien };
2783c749e3fSDavid E. O'Brien 
2793c749e3fSDavid E. O'Brien #define AGP_AMD64_TABLE_SIZE \
2803c749e3fSDavid E. O'Brien 	(sizeof(agp_amd64_table) / sizeof(agp_amd64_table[0]))
2813c749e3fSDavid E. O'Brien 
2823c749e3fSDavid E. O'Brien static uint32_t
2833c749e3fSDavid E. O'Brien agp_amd64_get_aperture(device_t dev)
2843c749e3fSDavid E. O'Brien {
2853c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
2863c749e3fSDavid E. O'Brien 	uint32_t i;
2873c749e3fSDavid E. O'Brien 
2883c749e3fSDavid E. O'Brien 	i = (pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) &
2893c749e3fSDavid E. O'Brien 		AGP_AMD64_APCTRL_SIZE_MASK) >> 1;
2903c749e3fSDavid E. O'Brien 
2913c749e3fSDavid E. O'Brien 	if (i >= AGP_AMD64_TABLE_SIZE)
2922a9dc131SJung-uk Kim 		return (0);
2933c749e3fSDavid E. O'Brien 
2943c749e3fSDavid E. O'Brien 	return (agp_amd64_table[i]);
2953c749e3fSDavid E. O'Brien }
2963c749e3fSDavid E. O'Brien 
2973c749e3fSDavid E. O'Brien static int
2983c749e3fSDavid E. O'Brien agp_amd64_set_aperture(device_t dev, uint32_t aperture)
2993c749e3fSDavid E. O'Brien {
3003c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3013c749e3fSDavid E. O'Brien 	uint32_t i;
3023c749e3fSDavid E. O'Brien 	int j;
3033c749e3fSDavid E. O'Brien 
3043c749e3fSDavid E. O'Brien 	for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++)
3053c749e3fSDavid E. O'Brien 		if (agp_amd64_table[i] == aperture)
3063c749e3fSDavid E. O'Brien 			break;
307d8e205efSJung-uk Kim 	if (i >= AGP_AMD64_TABLE_SIZE)
3082a9dc131SJung-uk Kim 		return (EINVAL);
3093c749e3fSDavid E. O'Brien 
3103c749e3fSDavid E. O'Brien 	for (j = 0; j < sc->n_mctrl; j++)
3113c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL,
3123c749e3fSDavid E. O'Brien 		    (pci_cfgregread(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) &
3133c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4);
3143c749e3fSDavid E. O'Brien 
315d8e205efSJung-uk Kim 	switch (pci_get_vendor(dev)) {
316d8e205efSJung-uk Kim 	case 0x10b9:	/* ULi */
317d8e205efSJung-uk Kim 		return (agp_amd64_uli_set_aperture(dev, aperture));
318d8e205efSJung-uk Kim 		break;
319d8e205efSJung-uk Kim 
320d8e205efSJung-uk Kim 	case 0x10de:	/* nVidia */
321d8e205efSJung-uk Kim 		return (agp_amd64_nvidia_set_aperture(dev, aperture));
322d8e205efSJung-uk Kim 		break;
3235c0619a7SJung-uk Kim 
3245c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
3255c0619a7SJung-uk Kim 		if (sc->via_agp)
3265c0619a7SJung-uk Kim 			return (agp_amd64_via_set_aperture(dev, aperture));
3275c0619a7SJung-uk Kim 		break;
328d8e205efSJung-uk Kim 	}
329d8e205efSJung-uk Kim 
3302a9dc131SJung-uk Kim 	return (0);
3313c749e3fSDavid E. O'Brien }
3323c749e3fSDavid E. O'Brien 
3333c749e3fSDavid E. O'Brien static int
3343c749e3fSDavid E. O'Brien agp_amd64_bind_page(device_t dev, int offset, vm_offset_t physical)
3353c749e3fSDavid E. O'Brien {
3363c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3373c749e3fSDavid E. O'Brien 
3383c749e3fSDavid E. O'Brien 	if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3392a9dc131SJung-uk Kim 		return (EINVAL);
3403c749e3fSDavid E. O'Brien 
341b5d9e49dSJung-uk Kim 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] =
342b5d9e49dSJung-uk Kim 	    (physical & 0xfffff000) | ((physical >> 28) & 0x00000ff0) | 3;
343b5d9e49dSJung-uk Kim 
3442a9dc131SJung-uk Kim 	return (0);
3453c749e3fSDavid E. O'Brien }
3463c749e3fSDavid E. O'Brien 
3473c749e3fSDavid E. O'Brien static int
3483c749e3fSDavid E. O'Brien agp_amd64_unbind_page(device_t dev, int offset)
3493c749e3fSDavid E. O'Brien {
3503c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3513c749e3fSDavid E. O'Brien 
3523c749e3fSDavid E. O'Brien 	if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3532a9dc131SJung-uk Kim 		return (EINVAL);
3543c749e3fSDavid E. O'Brien 
3553c749e3fSDavid E. O'Brien 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
3562a9dc131SJung-uk Kim 
3572a9dc131SJung-uk Kim 	return (0);
3583c749e3fSDavid E. O'Brien }
3593c749e3fSDavid E. O'Brien 
3603c749e3fSDavid E. O'Brien static void
3613c749e3fSDavid E. O'Brien agp_amd64_flush_tlb(device_t dev)
3623c749e3fSDavid E. O'Brien {
3633c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3643c749e3fSDavid E. O'Brien 	int i;
3653c749e3fSDavid E. O'Brien 
3663c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++)
3673c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL,
3683c749e3fSDavid E. O'Brien 		    pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 4) |
3693c749e3fSDavid E. O'Brien 		    AGP_AMD64_CACHECTRL_INVGART, 4);
3703c749e3fSDavid E. O'Brien }
3713c749e3fSDavid E. O'Brien 
372d8e205efSJung-uk Kim static void
373d8e205efSJung-uk Kim agp_amd64_apbase_fixup(device_t dev)
374d8e205efSJung-uk Kim {
375d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
376d8e205efSJung-uk Kim 	uint32_t apbase;
377d8e205efSJung-uk Kim 	int i;
378d8e205efSJung-uk Kim 
379668e25a2SJung-uk Kim 	sc->apbase = rman_get_start(sc->agp.as_aperture);
380668e25a2SJung-uk Kim 	apbase = (sc->apbase >> 25) & AGP_AMD64_APBASE_MASK;
381d8e205efSJung-uk Kim 	for (i = 0; i < sc->n_mctrl; i++)
382668e25a2SJung-uk Kim 		pci_cfgregwrite(0, sc->mctrl[i], 3,
383668e25a2SJung-uk Kim 		    AGP_AMD64_APBASE, apbase, 4);
384d8e205efSJung-uk Kim }
385d8e205efSJung-uk Kim 
386d8e205efSJung-uk Kim static void
387d8e205efSJung-uk Kim agp_amd64_uli_init(device_t dev)
388d8e205efSJung-uk Kim {
389d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
390d8e205efSJung-uk Kim 
391d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
392d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_APBASE,
393d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) |
394d8e205efSJung-uk Kim 	    sc->apbase, 4);
395d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4);
396d8e205efSJung-uk Kim }
397d8e205efSJung-uk Kim 
398d8e205efSJung-uk Kim static int
399d8e205efSJung-uk Kim agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture)
400d8e205efSJung-uk Kim {
401d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
402d8e205efSJung-uk Kim 
403d8e205efSJung-uk Kim 	switch (aperture) {
404d8e205efSJung-uk Kim 	case 0x02000000:	/*  32 MB */
405d8e205efSJung-uk Kim 	case 0x04000000:	/*  64 MB */
406d8e205efSJung-uk Kim 	case 0x08000000:	/* 128 MB */
407d8e205efSJung-uk Kim 	case 0x10000000:	/* 256 MB */
408d8e205efSJung-uk Kim 		break;
409d8e205efSJung-uk Kim 	default:
4102a9dc131SJung-uk Kim 		return (EINVAL);
411d8e205efSJung-uk Kim 	}
412d8e205efSJung-uk Kim 
413d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR,
414d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
415d8e205efSJung-uk Kim 
4162a9dc131SJung-uk Kim 	return (0);
417d8e205efSJung-uk Kim }
418d8e205efSJung-uk Kim 
419d8e205efSJung-uk Kim static void
420d8e205efSJung-uk Kim agp_amd64_nvidia_init(device_t dev)
421d8e205efSJung-uk Kim {
422d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
423d8e205efSJung-uk Kim 
424d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
425d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE,
426d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) |
427d8e205efSJung-uk Kim 	    sc->apbase, 4);
428d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4);
429d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4);
430d8e205efSJung-uk Kim }
431d8e205efSJung-uk Kim 
432d8e205efSJung-uk Kim static int
433d8e205efSJung-uk Kim agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture)
434d8e205efSJung-uk Kim {
435d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
436d8e205efSJung-uk Kim 	uint32_t apsize;
437d8e205efSJung-uk Kim 
438d8e205efSJung-uk Kim 	switch (aperture) {
439d8e205efSJung-uk Kim 	case 0x02000000:	apsize = 0x0f;	break;	/*  32 MB */
440d8e205efSJung-uk Kim 	case 0x04000000:	apsize = 0x0e;	break;	/*  64 MB */
441d8e205efSJung-uk Kim 	case 0x08000000:	apsize = 0x0c;	break;	/* 128 MB */
442d8e205efSJung-uk Kim 	case 0x10000000:	apsize = 0x08;	break;	/* 256 MB */
443d8e205efSJung-uk Kim 	case 0x20000000:	apsize = 0x00;	break;	/* 512 MB */
444d8e205efSJung-uk Kim 	default:
4452a9dc131SJung-uk Kim 		return (EINVAL);
446d8e205efSJung-uk Kim 	}
447d8e205efSJung-uk Kim 
448d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE,
449d8e205efSJung-uk Kim 	    (pci_cfgregread(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) &
450d8e205efSJung-uk Kim 	    0xfffffff0) | apsize, 4);
451d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1,
452d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
453d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2,
454d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
455d8e205efSJung-uk Kim 
4562a9dc131SJung-uk Kim 	return (0);
457d8e205efSJung-uk Kim }
458d8e205efSJung-uk Kim 
4595c0619a7SJung-uk Kim static void
4605c0619a7SJung-uk Kim agp_amd64_via_init(device_t dev)
4615c0619a7SJung-uk Kim {
4625c0619a7SJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
4635c0619a7SJung-uk Kim 
4645c0619a7SJung-uk Kim 	agp_amd64_apbase_fixup(dev);
4655c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_ATTBASE, sc->gatt->ag_physical, 4);
4665c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_GARTCTRL,
4675c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, AGP3_VIA_ATTBASE, 4) | 0x180, 4);
4685c0619a7SJung-uk Kim }
4695c0619a7SJung-uk Kim 
4705c0619a7SJung-uk Kim static int
4715c0619a7SJung-uk Kim agp_amd64_via_set_aperture(device_t dev, uint32_t aperture)
4725c0619a7SJung-uk Kim {
4735c0619a7SJung-uk Kim 	uint32_t apsize;
4745c0619a7SJung-uk Kim 
4755c0619a7SJung-uk Kim 	apsize = ((aperture - 1) >> 20) ^ 0xff;
4765c0619a7SJung-uk Kim 	if ((((apsize ^ 0xff) << 20) | ((1 << 20) - 1)) + 1 != aperture)
4772a9dc131SJung-uk Kim 		return (EINVAL);
4785c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_APSIZE, apsize, 1);
4795c0619a7SJung-uk Kim 
4802a9dc131SJung-uk Kim 	return (0);
4815c0619a7SJung-uk Kim }
4825c0619a7SJung-uk Kim 
4833c749e3fSDavid E. O'Brien static device_method_t agp_amd64_methods[] = {
4843c749e3fSDavid E. O'Brien 	/* Device interface */
4853c749e3fSDavid E. O'Brien 	DEVMETHOD(device_probe,		agp_amd64_probe),
4863c749e3fSDavid E. O'Brien 	DEVMETHOD(device_attach,	agp_amd64_attach),
4873c749e3fSDavid E. O'Brien 	DEVMETHOD(device_detach,	agp_amd64_detach),
4883c749e3fSDavid E. O'Brien 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
4893c749e3fSDavid E. O'Brien 	DEVMETHOD(device_suspend,	bus_generic_suspend),
4903c749e3fSDavid E. O'Brien 	DEVMETHOD(device_resume,	bus_generic_resume),
4913c749e3fSDavid E. O'Brien 
4923c749e3fSDavid E. O'Brien 	/* AGP interface */
4933c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_get_aperture,	agp_amd64_get_aperture),
4943c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_set_aperture,	agp_amd64_set_aperture),
4953c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_page,	agp_amd64_bind_page),
4963c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_page,	agp_amd64_unbind_page),
4973c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_flush_tlb,	agp_amd64_flush_tlb),
4983c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_enable,		agp_generic_enable),
4993c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_alloc_memory,	agp_generic_alloc_memory),
5003c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_free_memory,	agp_generic_free_memory),
5013c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_memory,	agp_generic_bind_memory),
5023c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_memory,	agp_generic_unbind_memory),
5033c749e3fSDavid E. O'Brien 
5043c749e3fSDavid E. O'Brien 	{ 0, 0 }
5053c749e3fSDavid E. O'Brien };
5063c749e3fSDavid E. O'Brien 
5073c749e3fSDavid E. O'Brien static driver_t agp_amd64_driver = {
5083c749e3fSDavid E. O'Brien 	"agp",
5093c749e3fSDavid E. O'Brien 	agp_amd64_methods,
5103c749e3fSDavid E. O'Brien 	sizeof(struct agp_amd64_softc),
5113c749e3fSDavid E. O'Brien };
5123c749e3fSDavid E. O'Brien 
5133c749e3fSDavid E. O'Brien static devclass_t agp_devclass;
5143c749e3fSDavid E. O'Brien 
515c626f1feSJohn Baldwin DRIVER_MODULE(agp_amd64, hostb, agp_amd64_driver, agp_devclass, 0, 0);
5163c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, agp, 1, 1, 1);
5173c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, pci, 1, 1, 1);
518