xref: /freebsd/sys/dev/agp/agp_amd64.c (revision 5c0619a7f03e8880caaa90ad00e91b6a85d478e8)
13c749e3fSDavid E. O'Brien /*-
2d8e205efSJung-uk Kim  * Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org>
33c749e3fSDavid E. O'Brien  * All rights reserved.
43c749e3fSDavid E. O'Brien  *
53c749e3fSDavid E. O'Brien  * Redistribution and use in source and binary forms, with or without
63c749e3fSDavid E. O'Brien  * modification, are permitted provided that the following conditions
73c749e3fSDavid E. O'Brien  * are met:
83c749e3fSDavid E. O'Brien  * 1. Redistributions of source code must retain the above copyright
93c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer.
103c749e3fSDavid E. O'Brien  * 2. Redistributions in binary form must reproduce the above copyright
113c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer in the
123c749e3fSDavid E. O'Brien  *    documentation and/or other materials provided with the distribution.
133c749e3fSDavid E. O'Brien  *
143c749e3fSDavid E. O'Brien  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
153c749e3fSDavid E. O'Brien  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
163c749e3fSDavid E. O'Brien  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
173c749e3fSDavid E. O'Brien  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
183c749e3fSDavid E. O'Brien  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
193c749e3fSDavid E. O'Brien  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
203c749e3fSDavid E. O'Brien  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
213c749e3fSDavid E. O'Brien  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
223c749e3fSDavid E. O'Brien  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
233c749e3fSDavid E. O'Brien  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
243c749e3fSDavid E. O'Brien  * SUCH DAMAGE.
253c749e3fSDavid E. O'Brien  */
263c749e3fSDavid E. O'Brien 
273c749e3fSDavid E. O'Brien #include <sys/cdefs.h>
283c749e3fSDavid E. O'Brien __FBSDID("$FreeBSD$");
293c749e3fSDavid E. O'Brien 
303c749e3fSDavid E. O'Brien #include "opt_bus.h"
313c749e3fSDavid E. O'Brien 
323c749e3fSDavid E. O'Brien #include <sys/param.h>
333c749e3fSDavid E. O'Brien #include <sys/systm.h>
343c749e3fSDavid E. O'Brien #include <sys/malloc.h>
353c749e3fSDavid E. O'Brien #include <sys/kernel.h>
363c749e3fSDavid E. O'Brien #include <sys/module.h>
373c749e3fSDavid E. O'Brien #include <sys/bus.h>
383c749e3fSDavid E. O'Brien #include <sys/lock.h>
393c749e3fSDavid E. O'Brien #include <sys/mutex.h>
403c749e3fSDavid E. O'Brien #include <sys/proc.h>
413c749e3fSDavid E. O'Brien 
423c749e3fSDavid E. O'Brien #include <dev/pci/pcivar.h>
433c749e3fSDavid E. O'Brien #include <dev/pci/pcireg.h>
443c749e3fSDavid E. O'Brien #include <pci/agppriv.h>
453c749e3fSDavid E. O'Brien #include <pci/agpreg.h>
463c749e3fSDavid E. O'Brien 
473c749e3fSDavid E. O'Brien #include <vm/vm.h>
483c749e3fSDavid E. O'Brien #include <vm/vm_object.h>
493c749e3fSDavid E. O'Brien #include <vm/pmap.h>
503c749e3fSDavid E. O'Brien #include <machine/bus.h>
513c749e3fSDavid E. O'Brien #include <machine/resource.h>
523c749e3fSDavid E. O'Brien #include <sys/rman.h>
533c749e3fSDavid E. O'Brien 
543c749e3fSDavid E. O'Brien /* XXX */
553c749e3fSDavid E. O'Brien extern void pci_cfgregwrite(int, int, int, int, uint32_t, int);
563c749e3fSDavid E. O'Brien extern uint32_t pci_cfgregread(int, int, int, int, int);
573c749e3fSDavid E. O'Brien 
58d8e205efSJung-uk Kim static void agp_amd64_apbase_fixup(device_t);
59d8e205efSJung-uk Kim 
60d8e205efSJung-uk Kim static void agp_amd64_uli_init(device_t);
61d8e205efSJung-uk Kim static int agp_amd64_uli_set_aperture(device_t, uint32_t);
62d8e205efSJung-uk Kim 
63d8e205efSJung-uk Kim static int agp_amd64_nvidia_match(uint16_t);
64d8e205efSJung-uk Kim static void agp_amd64_nvidia_init(device_t);
65d8e205efSJung-uk Kim static int agp_amd64_nvidia_set_aperture(device_t, uint32_t);
66d8e205efSJung-uk Kim 
675c0619a7SJung-uk Kim static int agp_amd64_via_match(void);
685c0619a7SJung-uk Kim static void agp_amd64_via_init(device_t);
695c0619a7SJung-uk Kim static int agp_amd64_via_set_aperture(device_t, uint32_t);
705c0619a7SJung-uk Kim 
713c749e3fSDavid E. O'Brien MALLOC_DECLARE(M_AGP);
723c749e3fSDavid E. O'Brien 
733c749e3fSDavid E. O'Brien #define	AMD64_MAX_MCTRL		8
743c749e3fSDavid E. O'Brien 
753c749e3fSDavid E. O'Brien struct agp_amd64_softc {
763c749e3fSDavid E. O'Brien 	struct agp_softc	agp;
77d8e205efSJung-uk Kim 	uint32_t		initial_aperture;
783c749e3fSDavid E. O'Brien 	struct agp_gatt		*gatt;
79d8e205efSJung-uk Kim 	uint32_t		apbase;
803c749e3fSDavid E. O'Brien 	int			mctrl[AMD64_MAX_MCTRL];
813c749e3fSDavid E. O'Brien 	int			n_mctrl;
825c0619a7SJung-uk Kim 	int			via_agp;
833c749e3fSDavid E. O'Brien };
843c749e3fSDavid E. O'Brien 
853c749e3fSDavid E. O'Brien static const char*
863c749e3fSDavid E. O'Brien agp_amd64_match(device_t dev)
873c749e3fSDavid E. O'Brien {
883c749e3fSDavid E. O'Brien 	if (pci_get_class(dev) != PCIC_BRIDGE
893c749e3fSDavid E. O'Brien 	    || pci_get_subclass(dev) != PCIS_BRIDGE_HOST)
903c749e3fSDavid E. O'Brien 		return NULL;
913c749e3fSDavid E. O'Brien 
923c749e3fSDavid E. O'Brien 	if (agp_find_caps(dev) == 0)
933c749e3fSDavid E. O'Brien 		return NULL;
943c749e3fSDavid E. O'Brien 
953c749e3fSDavid E. O'Brien 	switch (pci_get_devid(dev)) {
963c749e3fSDavid E. O'Brien 	case 0x74541022:
973c749e3fSDavid E. O'Brien 		return ("AMD 8151 AGP graphics tunnel");
989271f7b6SEric Anholt 	case 0x07551039:
993c749e3fSDavid E. O'Brien 		return ("SiS 755 host to AGP bridge");
100d8e205efSJung-uk Kim 	case 0x168910b9:
101d8e205efSJung-uk Kim 		return ("ULi M1689 AGP Controller");
102824a5e96SDavid E. O'Brien 	case 0x00d110de:
103d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00d2))
104d8e205efSJung-uk Kim 			return NULL;
105824a5e96SDavid E. O'Brien 		return ("NVIDIA nForce3 AGP Controller");
106fd92279bSDavid E. O'Brien 	case 0x00e110de:
107d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00e2))
108d8e205efSJung-uk Kim 			return NULL;
109fd92279bSDavid E. O'Brien 		return ("NVIDIA nForce3-250 AGP Controller");
1103c749e3fSDavid E. O'Brien 	case 0x02041106:
1113c749e3fSDavid E. O'Brien 		return ("VIA 8380 host to PCI bridge");
112d8e205efSJung-uk Kim 	case 0x02381106:
113d8e205efSJung-uk Kim 		return ("VIA 3238 host to PCI bridge");
114161cb1a5SEric Anholt 	case 0x02821106:
115161cb1a5SEric Anholt 		return ("VIA K8T800Pro host to PCI bridge");
1163c749e3fSDavid E. O'Brien 	case 0x31881106:
1173c749e3fSDavid E. O'Brien 		return ("VIA 8385 host to PCI bridge");
1183c749e3fSDavid E. O'Brien 	};
1193c749e3fSDavid E. O'Brien 
1203c749e3fSDavid E. O'Brien 	return NULL;
1213c749e3fSDavid E. O'Brien }
1223c749e3fSDavid E. O'Brien 
1233c749e3fSDavid E. O'Brien static int
124d8e205efSJung-uk Kim agp_amd64_nvidia_match(uint16_t devid)
125d8e205efSJung-uk Kim {
126d8e205efSJung-uk Kim 	/* XXX nForce3 requires secondary AGP bridge at 0:11:0. */
127d8e205efSJung-uk Kim 	if (pci_cfgregread(0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
128d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
129d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_VENDOR, 2) != 0x10de ||
130d8e205efSJung-uk Kim 	    pci_cfgregread(0, 11, 0, PCIR_DEVICE, 2) != devid)
131d8e205efSJung-uk Kim 		return ENXIO;
132d8e205efSJung-uk Kim 
133d8e205efSJung-uk Kim 	return 0;
134d8e205efSJung-uk Kim }
135d8e205efSJung-uk Kim 
136d8e205efSJung-uk Kim static int
1375c0619a7SJung-uk Kim agp_amd64_via_match(void)
1385c0619a7SJung-uk Kim {
1395c0619a7SJung-uk Kim 	/* XXX Some VIA bridge requires secondary AGP bridge at 0:1:0. */
1405c0619a7SJung-uk Kim 	if (pci_cfgregread(0, 1, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
1415c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
1425c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_VENDOR, 2) != 0x1106 ||
1435c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, PCIR_DEVICE, 2) != 0xb188 ||
1445c0619a7SJung-uk Kim 	    (pci_cfgregread(0, 1, 0, AGP_VIA_AGPSEL, 1) & 2))
1455c0619a7SJung-uk Kim 		return 0;
1465c0619a7SJung-uk Kim 
1475c0619a7SJung-uk Kim 	return 1;
1485c0619a7SJung-uk Kim }
1495c0619a7SJung-uk Kim 
1505c0619a7SJung-uk Kim static int
1513c749e3fSDavid E. O'Brien agp_amd64_probe(device_t dev)
1523c749e3fSDavid E. O'Brien {
1533c749e3fSDavid E. O'Brien 	const char *desc;
1543c749e3fSDavid E. O'Brien 
1553c749e3fSDavid E. O'Brien 	if (resource_disabled("agp", device_get_unit(dev)))
1563c749e3fSDavid E. O'Brien 		return ENXIO;
1573c749e3fSDavid E. O'Brien 	if ((desc = agp_amd64_match(dev))) {
1583c749e3fSDavid E. O'Brien 		device_verbose(dev);
1593c749e3fSDavid E. O'Brien 		device_set_desc(dev, desc);
160d701c913SWarner Losh 		return BUS_PROBE_DEFAULT;
1613c749e3fSDavid E. O'Brien 	}
1623c749e3fSDavid E. O'Brien 
1633c749e3fSDavid E. O'Brien 	return ENXIO;
1643c749e3fSDavid E. O'Brien }
1653c749e3fSDavid E. O'Brien 
1663c749e3fSDavid E. O'Brien static int
1673c749e3fSDavid E. O'Brien agp_amd64_attach(device_t dev)
1683c749e3fSDavid E. O'Brien {
1693c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
1703c749e3fSDavid E. O'Brien 	struct agp_gatt *gatt;
1713c749e3fSDavid E. O'Brien 	int i, n, error;
1723c749e3fSDavid E. O'Brien 
1733c749e3fSDavid E. O'Brien 	for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++)
1743c749e3fSDavid E. O'Brien 		if (pci_cfgregread(0, i, 3, 0, 4) == 0x11031022) {
1753c749e3fSDavid E. O'Brien 			sc->mctrl[n] = i;
1763c749e3fSDavid E. O'Brien 			n++;
1773c749e3fSDavid E. O'Brien 		}
1783c749e3fSDavid E. O'Brien 
1793c749e3fSDavid E. O'Brien 	if (n == 0)
1803c749e3fSDavid E. O'Brien 		return ENXIO;
1813c749e3fSDavid E. O'Brien 
1823c749e3fSDavid E. O'Brien 	sc->n_mctrl = n;
1833c749e3fSDavid E. O'Brien 
184d8e205efSJung-uk Kim 	if (bootverbose) {
185d8e205efSJung-uk Kim 		device_printf(dev, "%d Miscellaneous Control unit(s) found.\n",
186d8e205efSJung-uk Kim 		    sc->n_mctrl);
187d8e205efSJung-uk Kim 		for (i = 0; i < sc->n_mctrl; i++)
188d8e205efSJung-uk Kim 			device_printf(dev, "Aperture Base[%d]: 0x%08x\n", i,
189d8e205efSJung-uk Kim 			    pci_cfgregread(0, sc->mctrl[i], 3,
190d8e205efSJung-uk Kim 			    AGP_AMD64_APBASE, 4) & AGP_AMD64_APBASE_MASK);
191d8e205efSJung-uk Kim 	}
1923c749e3fSDavid E. O'Brien 
1933c749e3fSDavid E. O'Brien 	if ((error = agp_generic_attach(dev)))
1943c749e3fSDavid E. O'Brien 		return error;
1953c749e3fSDavid E. O'Brien 
1963c749e3fSDavid E. O'Brien 	sc->initial_aperture = AGP_GET_APERTURE(dev);
1973c749e3fSDavid E. O'Brien 
1983c749e3fSDavid E. O'Brien 	for (;;) {
1993c749e3fSDavid E. O'Brien 		gatt = agp_alloc_gatt(dev);
2003c749e3fSDavid E. O'Brien 		if (gatt)
2013c749e3fSDavid E. O'Brien 			break;
2023c749e3fSDavid E. O'Brien 
2033c749e3fSDavid E. O'Brien 		/*
2043c749e3fSDavid E. O'Brien 		 * Probably contigmalloc failure. Try reducing the
2053c749e3fSDavid E. O'Brien 		 * aperture so that the gatt size reduces.
2063c749e3fSDavid E. O'Brien 		 */
2073c749e3fSDavid E. O'Brien 		if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) {
2083c749e3fSDavid E. O'Brien 			agp_generic_detach(dev);
2093c749e3fSDavid E. O'Brien 			return ENOMEM;
2103c749e3fSDavid E. O'Brien 		}
2113c749e3fSDavid E. O'Brien 	}
2123c749e3fSDavid E. O'Brien 	sc->gatt = gatt;
2133c749e3fSDavid E. O'Brien 
2145c0619a7SJung-uk Kim 	switch (pci_get_vendor(dev)) {
2155c0619a7SJung-uk Kim 	case 0x10b9:	/* ULi */
2165c0619a7SJung-uk Kim 		agp_amd64_uli_init(dev);
2175c0619a7SJung-uk Kim 		if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture))
2185c0619a7SJung-uk Kim 			return ENXIO;
2195c0619a7SJung-uk Kim 		break;
2205c0619a7SJung-uk Kim 
2215c0619a7SJung-uk Kim 	case 0x10de:	/* nVidia */
2225c0619a7SJung-uk Kim 		agp_amd64_nvidia_init(dev);
2235c0619a7SJung-uk Kim 		if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture))
2245c0619a7SJung-uk Kim 			return ENXIO;
2255c0619a7SJung-uk Kim 		break;
2265c0619a7SJung-uk Kim 
2275c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
2285c0619a7SJung-uk Kim 		sc->via_agp = agp_amd64_via_match();
2295c0619a7SJung-uk Kim 		if (sc->via_agp) {
2305c0619a7SJung-uk Kim 			agp_amd64_via_init(dev);
2315c0619a7SJung-uk Kim 			if (agp_amd64_via_set_aperture(dev,
2325c0619a7SJung-uk Kim 			    sc->initial_aperture))
2335c0619a7SJung-uk Kim 				return ENXIO;
2345c0619a7SJung-uk Kim 		}
2355c0619a7SJung-uk Kim 		break;
2365c0619a7SJung-uk Kim 	}
2375c0619a7SJung-uk Kim 
2383c749e3fSDavid E. O'Brien 	/* Install the gatt and enable aperture. */
2393c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++) {
2403c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE,
2413c749e3fSDavid E. O'Brien 		    (uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK,
2423c749e3fSDavid E. O'Brien 		    4);
2433c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
2443c749e3fSDavid E. O'Brien 		    (pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) |
2453c749e3fSDavid E. O'Brien 		    AGP_AMD64_APCTRL_GARTEN) &
2463c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO),
2473c749e3fSDavid E. O'Brien 		    4);
2483c749e3fSDavid E. O'Brien 	}
2493c749e3fSDavid E. O'Brien 
2503c749e3fSDavid E. O'Brien 	agp_flush_cache();
2513c749e3fSDavid E. O'Brien 
2523c749e3fSDavid E. O'Brien 	return 0;
2533c749e3fSDavid E. O'Brien }
2543c749e3fSDavid E. O'Brien 
2553c749e3fSDavid E. O'Brien static int
2563c749e3fSDavid E. O'Brien agp_amd64_detach(device_t dev)
2573c749e3fSDavid E. O'Brien {
2583c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
2593c749e3fSDavid E. O'Brien 	int i, error;
2603c749e3fSDavid E. O'Brien 
2613c749e3fSDavid E. O'Brien 	if ((error = agp_generic_detach(dev)))
2623c749e3fSDavid E. O'Brien 		return error;
2633c749e3fSDavid E. O'Brien 
2643c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++)
2653c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
2663c749e3fSDavid E. O'Brien 		    pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) &
2673c749e3fSDavid E. O'Brien 		    ~AGP_AMD64_APCTRL_GARTEN, 4);
2683c749e3fSDavid E. O'Brien 
2693c749e3fSDavid E. O'Brien 	AGP_SET_APERTURE(dev, sc->initial_aperture);
2703c749e3fSDavid E. O'Brien 	agp_free_gatt(sc->gatt);
2713c749e3fSDavid E. O'Brien 
2723c749e3fSDavid E. O'Brien 	return 0;
2733c749e3fSDavid E. O'Brien }
2743c749e3fSDavid E. O'Brien 
2753c749e3fSDavid E. O'Brien static uint32_t agp_amd64_table[] = {
2763c749e3fSDavid E. O'Brien 	0x02000000,	/*   32 MB */
2773c749e3fSDavid E. O'Brien 	0x04000000,	/*   64 MB */
2783c749e3fSDavid E. O'Brien 	0x08000000,	/*  128 MB */
2793c749e3fSDavid E. O'Brien 	0x10000000,	/*  256 MB */
2803c749e3fSDavid E. O'Brien 	0x20000000,	/*  512 MB */
2813c749e3fSDavid E. O'Brien 	0x40000000,	/* 1024 MB */
2823c749e3fSDavid E. O'Brien 	0x80000000,	/* 2048 MB */
2833c749e3fSDavid E. O'Brien };
2843c749e3fSDavid E. O'Brien 
2853c749e3fSDavid E. O'Brien #define AGP_AMD64_TABLE_SIZE \
2863c749e3fSDavid E. O'Brien 	(sizeof(agp_amd64_table) / sizeof(agp_amd64_table[0]))
2873c749e3fSDavid E. O'Brien 
2883c749e3fSDavid E. O'Brien static uint32_t
2893c749e3fSDavid E. O'Brien agp_amd64_get_aperture(device_t dev)
2903c749e3fSDavid E. O'Brien {
2913c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
2923c749e3fSDavid E. O'Brien 	uint32_t i;
2933c749e3fSDavid E. O'Brien 
2943c749e3fSDavid E. O'Brien 	i = (pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) &
2953c749e3fSDavid E. O'Brien 		AGP_AMD64_APCTRL_SIZE_MASK) >> 1;
2963c749e3fSDavid E. O'Brien 
2973c749e3fSDavid E. O'Brien 	if (i >= AGP_AMD64_TABLE_SIZE)
2983c749e3fSDavid E. O'Brien 		return 0;
2993c749e3fSDavid E. O'Brien 
3003c749e3fSDavid E. O'Brien 	return (agp_amd64_table[i]);
3013c749e3fSDavid E. O'Brien }
3023c749e3fSDavid E. O'Brien 
3033c749e3fSDavid E. O'Brien static int
3043c749e3fSDavid E. O'Brien agp_amd64_set_aperture(device_t dev, uint32_t aperture)
3053c749e3fSDavid E. O'Brien {
3063c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3073c749e3fSDavid E. O'Brien 	uint32_t i;
3083c749e3fSDavid E. O'Brien 	int j;
3093c749e3fSDavid E. O'Brien 
3103c749e3fSDavid E. O'Brien 	for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++)
3113c749e3fSDavid E. O'Brien 		if (agp_amd64_table[i] == aperture)
3123c749e3fSDavid E. O'Brien 			break;
313d8e205efSJung-uk Kim 	if (i >= AGP_AMD64_TABLE_SIZE)
3143c749e3fSDavid E. O'Brien 		return EINVAL;
3153c749e3fSDavid E. O'Brien 
3163c749e3fSDavid E. O'Brien 	for (j = 0; j < sc->n_mctrl; j++)
3173c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL,
3183c749e3fSDavid E. O'Brien 		    (pci_cfgregread(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) &
3193c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4);
3203c749e3fSDavid E. O'Brien 
321d8e205efSJung-uk Kim 	switch (pci_get_vendor(dev)) {
322d8e205efSJung-uk Kim 	case 0x10b9:	/* ULi */
323d8e205efSJung-uk Kim 		return (agp_amd64_uli_set_aperture(dev, aperture));
324d8e205efSJung-uk Kim 		break;
325d8e205efSJung-uk Kim 
326d8e205efSJung-uk Kim 	case 0x10de:	/* nVidia */
327d8e205efSJung-uk Kim 		return (agp_amd64_nvidia_set_aperture(dev, aperture));
328d8e205efSJung-uk Kim 		break;
3295c0619a7SJung-uk Kim 
3305c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
3315c0619a7SJung-uk Kim 		if (sc->via_agp)
3325c0619a7SJung-uk Kim 			return (agp_amd64_via_set_aperture(dev, aperture));
3335c0619a7SJung-uk Kim 		break;
334d8e205efSJung-uk Kim 	}
335d8e205efSJung-uk Kim 
3363c749e3fSDavid E. O'Brien 	return 0;
3373c749e3fSDavid E. O'Brien }
3383c749e3fSDavid E. O'Brien 
3393c749e3fSDavid E. O'Brien static int
3403c749e3fSDavid E. O'Brien agp_amd64_bind_page(device_t dev, int offset, vm_offset_t physical)
3413c749e3fSDavid E. O'Brien {
3423c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3433c749e3fSDavid E. O'Brien 
3443c749e3fSDavid E. O'Brien 	if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3453c749e3fSDavid E. O'Brien 		return EINVAL;
3463c749e3fSDavid E. O'Brien 
3473c749e3fSDavid E. O'Brien 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical;
3483c749e3fSDavid E. O'Brien 	return 0;
3493c749e3fSDavid E. O'Brien }
3503c749e3fSDavid E. O'Brien 
3513c749e3fSDavid E. O'Brien static int
3523c749e3fSDavid E. O'Brien agp_amd64_unbind_page(device_t dev, int offset)
3533c749e3fSDavid E. O'Brien {
3543c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3553c749e3fSDavid E. O'Brien 
3563c749e3fSDavid E. O'Brien 	if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3573c749e3fSDavid E. O'Brien 		return EINVAL;
3583c749e3fSDavid E. O'Brien 
3593c749e3fSDavid E. O'Brien 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
3603c749e3fSDavid E. O'Brien 	return 0;
3613c749e3fSDavid E. O'Brien }
3623c749e3fSDavid E. O'Brien 
3633c749e3fSDavid E. O'Brien static void
3643c749e3fSDavid E. O'Brien agp_amd64_flush_tlb(device_t dev)
3653c749e3fSDavid E. O'Brien {
3663c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3673c749e3fSDavid E. O'Brien 	int i;
3683c749e3fSDavid E. O'Brien 
3693c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++)
3703c749e3fSDavid E. O'Brien 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL,
3713c749e3fSDavid E. O'Brien 		    pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 4) |
3723c749e3fSDavid E. O'Brien 		    AGP_AMD64_CACHECTRL_INVGART, 4);
3733c749e3fSDavid E. O'Brien }
3743c749e3fSDavid E. O'Brien 
375d8e205efSJung-uk Kim static void
376d8e205efSJung-uk Kim agp_amd64_apbase_fixup(device_t dev)
377d8e205efSJung-uk Kim {
378d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
379d8e205efSJung-uk Kim 	uint32_t apbase;
380d8e205efSJung-uk Kim 	int i;
381d8e205efSJung-uk Kim 
382d8e205efSJung-uk Kim 	apbase = pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APBASE, 4);
383d8e205efSJung-uk Kim 	for (i = 0; i < sc->n_mctrl; i++)
384d8e205efSJung-uk Kim 		pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APBASE,
385d8e205efSJung-uk Kim 		    apbase & ~(AGP_AMD64_APBASE_MASK & ~(uint32_t)0x7f), 4);
386d8e205efSJung-uk Kim 	sc->apbase = apbase << 25;
387d8e205efSJung-uk Kim }
388d8e205efSJung-uk Kim 
389d8e205efSJung-uk Kim static void
390d8e205efSJung-uk Kim agp_amd64_uli_init(device_t dev)
391d8e205efSJung-uk Kim {
392d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
393d8e205efSJung-uk Kim 
394d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
395d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_APBASE,
396d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) |
397d8e205efSJung-uk Kim 	    sc->apbase, 4);
398d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4);
399d8e205efSJung-uk Kim }
400d8e205efSJung-uk Kim 
401d8e205efSJung-uk Kim static int
402d8e205efSJung-uk Kim agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture)
403d8e205efSJung-uk Kim {
404d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
405d8e205efSJung-uk Kim 
406d8e205efSJung-uk Kim 	switch (aperture) {
407d8e205efSJung-uk Kim 	case 0x02000000:	/*  32 MB */
408d8e205efSJung-uk Kim 	case 0x04000000:	/*  64 MB */
409d8e205efSJung-uk Kim 	case 0x08000000:	/* 128 MB */
410d8e205efSJung-uk Kim 	case 0x10000000:	/* 256 MB */
411d8e205efSJung-uk Kim 		break;
412d8e205efSJung-uk Kim 	default:
413d8e205efSJung-uk Kim 		return EINVAL;
414d8e205efSJung-uk Kim 	}
415d8e205efSJung-uk Kim 
416d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR,
417d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
418d8e205efSJung-uk Kim 
419d8e205efSJung-uk Kim 	return 0;
420d8e205efSJung-uk Kim }
421d8e205efSJung-uk Kim 
422d8e205efSJung-uk Kim static void
423d8e205efSJung-uk Kim agp_amd64_nvidia_init(device_t dev)
424d8e205efSJung-uk Kim {
425d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
426d8e205efSJung-uk Kim 
427d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
428d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE,
429d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) |
430d8e205efSJung-uk Kim 	    sc->apbase, 4);
431d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4);
432d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4);
433d8e205efSJung-uk Kim }
434d8e205efSJung-uk Kim 
435d8e205efSJung-uk Kim static int
436d8e205efSJung-uk Kim agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture)
437d8e205efSJung-uk Kim {
438d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
439d8e205efSJung-uk Kim 	uint32_t apsize;
440d8e205efSJung-uk Kim 
441d8e205efSJung-uk Kim 	switch (aperture) {
442d8e205efSJung-uk Kim 	case 0x02000000:	apsize = 0x0f;	break;	/*  32 MB */
443d8e205efSJung-uk Kim 	case 0x04000000:	apsize = 0x0e;	break;	/*  64 MB */
444d8e205efSJung-uk Kim 	case 0x08000000:	apsize = 0x0c;	break;	/* 128 MB */
445d8e205efSJung-uk Kim 	case 0x10000000:	apsize = 0x08;	break;	/* 256 MB */
446d8e205efSJung-uk Kim 	case 0x20000000:	apsize = 0x00;	break;	/* 512 MB */
447d8e205efSJung-uk Kim 	default:
448d8e205efSJung-uk Kim 		return EINVAL;
449d8e205efSJung-uk Kim 	}
450d8e205efSJung-uk Kim 
451d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE,
452d8e205efSJung-uk Kim 	    (pci_cfgregread(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) &
453d8e205efSJung-uk Kim 	    0xfffffff0) | apsize, 4);
454d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1,
455d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
456d8e205efSJung-uk Kim 	pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2,
457d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
458d8e205efSJung-uk Kim 
459d8e205efSJung-uk Kim 	return 0;
460d8e205efSJung-uk Kim }
461d8e205efSJung-uk Kim 
4625c0619a7SJung-uk Kim static void
4635c0619a7SJung-uk Kim agp_amd64_via_init(device_t dev)
4645c0619a7SJung-uk Kim {
4655c0619a7SJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
4665c0619a7SJung-uk Kim 
4675c0619a7SJung-uk Kim 	agp_amd64_apbase_fixup(dev);
4685c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_ATTBASE, sc->gatt->ag_physical, 4);
4695c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_GARTCTRL,
4705c0619a7SJung-uk Kim 	    pci_cfgregread(0, 1, 0, AGP3_VIA_ATTBASE, 4) | 0x180, 4);
4715c0619a7SJung-uk Kim }
4725c0619a7SJung-uk Kim 
4735c0619a7SJung-uk Kim static int
4745c0619a7SJung-uk Kim agp_amd64_via_set_aperture(device_t dev, uint32_t aperture)
4755c0619a7SJung-uk Kim {
4765c0619a7SJung-uk Kim 	uint32_t apsize;
4775c0619a7SJung-uk Kim 
4785c0619a7SJung-uk Kim 	apsize = ((aperture - 1) >> 20) ^ 0xff;
4795c0619a7SJung-uk Kim 	if ((((apsize ^ 0xff) << 20) | ((1 << 20) - 1)) + 1 != aperture)
4805c0619a7SJung-uk Kim 		return EINVAL;
4815c0619a7SJung-uk Kim 	pci_cfgregwrite(0, 1, 0, AGP3_VIA_APSIZE, apsize, 1);
4825c0619a7SJung-uk Kim 
4835c0619a7SJung-uk Kim 	return 0;
4845c0619a7SJung-uk Kim }
4855c0619a7SJung-uk Kim 
4863c749e3fSDavid E. O'Brien static device_method_t agp_amd64_methods[] = {
4873c749e3fSDavid E. O'Brien 	/* Device interface */
4883c749e3fSDavid E. O'Brien 	DEVMETHOD(device_probe,		agp_amd64_probe),
4893c749e3fSDavid E. O'Brien 	DEVMETHOD(device_attach,	agp_amd64_attach),
4903c749e3fSDavid E. O'Brien 	DEVMETHOD(device_detach,	agp_amd64_detach),
4913c749e3fSDavid E. O'Brien 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
4923c749e3fSDavid E. O'Brien 	DEVMETHOD(device_suspend,	bus_generic_suspend),
4933c749e3fSDavid E. O'Brien 	DEVMETHOD(device_resume,	bus_generic_resume),
4943c749e3fSDavid E. O'Brien 
4953c749e3fSDavid E. O'Brien 	/* AGP interface */
4963c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_get_aperture,	agp_amd64_get_aperture),
4973c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_set_aperture,	agp_amd64_set_aperture),
4983c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_page,	agp_amd64_bind_page),
4993c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_page,	agp_amd64_unbind_page),
5003c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_flush_tlb,	agp_amd64_flush_tlb),
5013c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_enable,		agp_generic_enable),
5023c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_alloc_memory,	agp_generic_alloc_memory),
5033c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_free_memory,	agp_generic_free_memory),
5043c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_memory,	agp_generic_bind_memory),
5053c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_memory,	agp_generic_unbind_memory),
5063c749e3fSDavid E. O'Brien 
5073c749e3fSDavid E. O'Brien 	{ 0, 0 }
5083c749e3fSDavid E. O'Brien };
5093c749e3fSDavid E. O'Brien 
5103c749e3fSDavid E. O'Brien static driver_t agp_amd64_driver = {
5113c749e3fSDavid E. O'Brien 	"agp",
5123c749e3fSDavid E. O'Brien 	agp_amd64_methods,
5133c749e3fSDavid E. O'Brien 	sizeof(struct agp_amd64_softc),
5143c749e3fSDavid E. O'Brien };
5153c749e3fSDavid E. O'Brien 
5163c749e3fSDavid E. O'Brien static devclass_t agp_devclass;
5173c749e3fSDavid E. O'Brien 
5183c749e3fSDavid E. O'Brien DRIVER_MODULE(agp_amd64, pci, agp_amd64_driver, agp_devclass, 0, 0);
5193c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, agp, 1, 1, 1);
5203c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, pci, 1, 1, 1);
521