xref: /freebsd/sys/dev/agp/agp_amd64.c (revision 1587a9db92c03c738bb3f0fc5874b43c961e7c99)
13c749e3fSDavid E. O'Brien /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4d8e205efSJung-uk Kim  * Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org>
53c749e3fSDavid E. O'Brien  * All rights reserved.
63c749e3fSDavid E. O'Brien  *
73c749e3fSDavid E. O'Brien  * Redistribution and use in source and binary forms, with or without
83c749e3fSDavid E. O'Brien  * modification, are permitted provided that the following conditions
93c749e3fSDavid E. O'Brien  * are met:
103c749e3fSDavid E. O'Brien  * 1. Redistributions of source code must retain the above copyright
113c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer.
123c749e3fSDavid E. O'Brien  * 2. Redistributions in binary form must reproduce the above copyright
133c749e3fSDavid E. O'Brien  *    notice, this list of conditions and the following disclaimer in the
143c749e3fSDavid E. O'Brien  *    documentation and/or other materials provided with the distribution.
153c749e3fSDavid E. O'Brien  *
163c749e3fSDavid E. O'Brien  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
173c749e3fSDavid E. O'Brien  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
183c749e3fSDavid E. O'Brien  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
193c749e3fSDavid E. O'Brien  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
203c749e3fSDavid E. O'Brien  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
213c749e3fSDavid E. O'Brien  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
223c749e3fSDavid E. O'Brien  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
233c749e3fSDavid E. O'Brien  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
243c749e3fSDavid E. O'Brien  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
253c749e3fSDavid E. O'Brien  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
263c749e3fSDavid E. O'Brien  * SUCH DAMAGE.
273c749e3fSDavid E. O'Brien  */
283c749e3fSDavid E. O'Brien 
293c749e3fSDavid E. O'Brien #include <sys/param.h>
303c749e3fSDavid E. O'Brien #include <sys/systm.h>
313c749e3fSDavid E. O'Brien #include <sys/malloc.h>
323c749e3fSDavid E. O'Brien #include <sys/kernel.h>
333c749e3fSDavid E. O'Brien #include <sys/module.h>
343c749e3fSDavid E. O'Brien #include <sys/bus.h>
353c749e3fSDavid E. O'Brien #include <sys/lock.h>
363c749e3fSDavid E. O'Brien #include <sys/mutex.h>
373c749e3fSDavid E. O'Brien #include <sys/proc.h>
383c749e3fSDavid E. O'Brien 
39dbac8ff4SJohn Baldwin #include <dev/agp/agppriv.h>
40dbac8ff4SJohn Baldwin #include <dev/agp/agpreg.h>
413c749e3fSDavid E. O'Brien #include <dev/pci/pcivar.h>
423c749e3fSDavid E. O'Brien #include <dev/pci/pcireg.h>
433c749e3fSDavid E. O'Brien 
443c749e3fSDavid E. O'Brien #include <vm/vm.h>
453c749e3fSDavid E. O'Brien #include <vm/vm_object.h>
463c749e3fSDavid E. O'Brien #include <vm/pmap.h>
473c749e3fSDavid E. O'Brien #include <machine/bus.h>
483c749e3fSDavid E. O'Brien #include <machine/resource.h>
4971ac18a8SJohn Baldwin #include <machine/pci_cfgreg.h>
503c749e3fSDavid E. O'Brien #include <sys/rman.h>
513c749e3fSDavid E. O'Brien 
52d8e205efSJung-uk Kim static void agp_amd64_apbase_fixup(device_t);
53d8e205efSJung-uk Kim 
54d8e205efSJung-uk Kim static void agp_amd64_uli_init(device_t);
55d8e205efSJung-uk Kim static int agp_amd64_uli_set_aperture(device_t, uint32_t);
56d8e205efSJung-uk Kim 
57d8e205efSJung-uk Kim static int agp_amd64_nvidia_match(uint16_t);
58d8e205efSJung-uk Kim static void agp_amd64_nvidia_init(device_t);
59d8e205efSJung-uk Kim static int agp_amd64_nvidia_set_aperture(device_t, uint32_t);
60d8e205efSJung-uk Kim 
615c0619a7SJung-uk Kim static int agp_amd64_via_match(void);
625c0619a7SJung-uk Kim static void agp_amd64_via_init(device_t);
635c0619a7SJung-uk Kim static int agp_amd64_via_set_aperture(device_t, uint32_t);
645c0619a7SJung-uk Kim 
653c749e3fSDavid E. O'Brien MALLOC_DECLARE(M_AGP);
663c749e3fSDavid E. O'Brien 
673c749e3fSDavid E. O'Brien #define	AMD64_MAX_MCTRL		8
683c749e3fSDavid E. O'Brien 
693c749e3fSDavid E. O'Brien struct agp_amd64_softc {
703c749e3fSDavid E. O'Brien 	struct agp_softc	agp;
71d8e205efSJung-uk Kim 	uint32_t		initial_aperture;
723c749e3fSDavid E. O'Brien 	struct agp_gatt		*gatt;
73d8e205efSJung-uk Kim 	uint32_t		apbase;
743c749e3fSDavid E. O'Brien 	int			mctrl[AMD64_MAX_MCTRL];
753c749e3fSDavid E. O'Brien 	int			n_mctrl;
765c0619a7SJung-uk Kim 	int			via_agp;
773c749e3fSDavid E. O'Brien };
783c749e3fSDavid E. O'Brien 
793c749e3fSDavid E. O'Brien static const char*
agp_amd64_match(device_t dev)803c749e3fSDavid E. O'Brien agp_amd64_match(device_t dev)
813c749e3fSDavid E. O'Brien {
822a9dc131SJung-uk Kim 	if (pci_get_class(dev) != PCIC_BRIDGE ||
832a9dc131SJung-uk Kim 	    pci_get_subclass(dev) != PCIS_BRIDGE_HOST ||
842a9dc131SJung-uk Kim 	    agp_find_caps(dev) == 0)
852a9dc131SJung-uk Kim 		return (NULL);
863c749e3fSDavid E. O'Brien 
873c749e3fSDavid E. O'Brien 	switch (pci_get_devid(dev)) {
883c749e3fSDavid E. O'Brien 	case 0x74541022:
893c749e3fSDavid E. O'Brien 		return ("AMD 8151 AGP graphics tunnel");
909271f7b6SEric Anholt 	case 0x07551039:
913c749e3fSDavid E. O'Brien 		return ("SiS 755 host to AGP bridge");
9208945e88SJung-uk Kim 	case 0x07601039:
9308945e88SJung-uk Kim 		return ("SiS 760 host to AGP bridge");
94d8e205efSJung-uk Kim 	case 0x168910b9:
95d8e205efSJung-uk Kim 		return ("ULi M1689 AGP Controller");
96824a5e96SDavid E. O'Brien 	case 0x00d110de:
97d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00d2))
982a9dc131SJung-uk Kim 			return (NULL);
99824a5e96SDavid E. O'Brien 		return ("NVIDIA nForce3 AGP Controller");
100fd92279bSDavid E. O'Brien 	case 0x00e110de:
101d8e205efSJung-uk Kim 		if (agp_amd64_nvidia_match(0x00e2))
1022a9dc131SJung-uk Kim 			return (NULL);
103fd92279bSDavid E. O'Brien 		return ("NVIDIA nForce3-250 AGP Controller");
1043c749e3fSDavid E. O'Brien 	case 0x02041106:
1053c749e3fSDavid E. O'Brien 		return ("VIA 8380 host to PCI bridge");
106d8e205efSJung-uk Kim 	case 0x02381106:
107d8e205efSJung-uk Kim 		return ("VIA 3238 host to PCI bridge");
108161cb1a5SEric Anholt 	case 0x02821106:
109161cb1a5SEric Anholt 		return ("VIA K8T800Pro host to PCI bridge");
1103c749e3fSDavid E. O'Brien 	case 0x31881106:
1113c749e3fSDavid E. O'Brien 		return ("VIA 8385 host to PCI bridge");
112dfa4d7fdSAntoine Brodin 	}
1133c749e3fSDavid E. O'Brien 
1142a9dc131SJung-uk Kim 	return (NULL);
1153c749e3fSDavid E. O'Brien }
1163c749e3fSDavid E. O'Brien 
1173c749e3fSDavid E. O'Brien static int
agp_amd64_nvidia_match(uint16_t devid)118d8e205efSJung-uk Kim agp_amd64_nvidia_match(uint16_t devid)
119d8e205efSJung-uk Kim {
120d8e205efSJung-uk Kim 	/* XXX nForce3 requires secondary AGP bridge at 0:11:0. */
121*1587a9dbSJohn Baldwin 	if (pci_cfgregread(0, 0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
122*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
123*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 11, 0, PCIR_VENDOR, 2) != 0x10de ||
124*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 11, 0, PCIR_DEVICE, 2) != devid)
1252a9dc131SJung-uk Kim 		return (ENXIO);
126d8e205efSJung-uk Kim 
1272a9dc131SJung-uk Kim 	return (0);
128d8e205efSJung-uk Kim }
129d8e205efSJung-uk Kim 
130d8e205efSJung-uk Kim static int
agp_amd64_via_match(void)1315c0619a7SJung-uk Kim agp_amd64_via_match(void)
1325c0619a7SJung-uk Kim {
1335c0619a7SJung-uk Kim 	/* XXX Some VIA bridge requires secondary AGP bridge at 0:1:0. */
134*1587a9dbSJohn Baldwin 	if (pci_cfgregread(0, 0, 1, 0, PCIR_CLASS, 1) != PCIC_BRIDGE ||
135*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 1, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI ||
136*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 1, 0, PCIR_VENDOR, 2) != 0x1106 ||
137*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 1, 0, PCIR_DEVICE, 2) != 0xb188 ||
138*1587a9dbSJohn Baldwin 	    (pci_cfgregread(0, 0, 1, 0, AGP_VIA_AGPSEL, 1) & 2))
1392a9dc131SJung-uk Kim 		return (0);
1405c0619a7SJung-uk Kim 
1412a9dc131SJung-uk Kim 	return (1);
1425c0619a7SJung-uk Kim }
1435c0619a7SJung-uk Kim 
1445c0619a7SJung-uk Kim static int
agp_amd64_probe(device_t dev)1453c749e3fSDavid E. O'Brien agp_amd64_probe(device_t dev)
1463c749e3fSDavid E. O'Brien {
1473c749e3fSDavid E. O'Brien 	const char *desc;
1483c749e3fSDavid E. O'Brien 
149a8de37b0SEitan Adler 	if (resource_disabled("agp", device_get_unit(dev)))
150a8de37b0SEitan Adler 		return (ENXIO);
1513c749e3fSDavid E. O'Brien 	if ((desc = agp_amd64_match(dev))) {
1523c749e3fSDavid E. O'Brien 		device_set_desc(dev, desc);
1532a9dc131SJung-uk Kim 		return (BUS_PROBE_DEFAULT);
1543c749e3fSDavid E. O'Brien 	}
1553c749e3fSDavid E. O'Brien 
1562a9dc131SJung-uk Kim 	return (ENXIO);
1573c749e3fSDavid E. O'Brien }
1583c749e3fSDavid E. O'Brien 
1593c749e3fSDavid E. O'Brien static int
agp_amd64_attach(device_t dev)1603c749e3fSDavid E. O'Brien agp_amd64_attach(device_t dev)
1613c749e3fSDavid E. O'Brien {
1623c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
1633c749e3fSDavid E. O'Brien 	struct agp_gatt *gatt;
1647dcbc463SJung-uk Kim 	uint32_t devid;
1653c749e3fSDavid E. O'Brien 	int i, n, error;
1663c749e3fSDavid E. O'Brien 
1677dcbc463SJung-uk Kim 	for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++) {
168*1587a9dbSJohn Baldwin 		devid = pci_cfgregread(0, 0, i, 3, 0, 4);
1697dcbc463SJung-uk Kim 		if (devid == 0x11031022 || devid == 0x12031022) {
1703c749e3fSDavid E. O'Brien 			sc->mctrl[n] = i;
1713c749e3fSDavid E. O'Brien 			n++;
1723c749e3fSDavid E. O'Brien 		}
1737dcbc463SJung-uk Kim 	}
1743c749e3fSDavid E. O'Brien 	if (n == 0)
1752a9dc131SJung-uk Kim 		return (ENXIO);
1763c749e3fSDavid E. O'Brien 
1773c749e3fSDavid E. O'Brien 	sc->n_mctrl = n;
1783c749e3fSDavid E. O'Brien 
179668e25a2SJung-uk Kim 	if (bootverbose)
180d8e205efSJung-uk Kim 		device_printf(dev, "%d Miscellaneous Control unit(s) found.\n",
181d8e205efSJung-uk Kim 		    sc->n_mctrl);
1823c749e3fSDavid E. O'Brien 
1833c749e3fSDavid E. O'Brien 	if ((error = agp_generic_attach(dev)))
1842a9dc131SJung-uk Kim 		return (error);
1853c749e3fSDavid E. O'Brien 
1863c749e3fSDavid E. O'Brien 	sc->initial_aperture = AGP_GET_APERTURE(dev);
1873c749e3fSDavid E. O'Brien 
1883c749e3fSDavid E. O'Brien 	for (;;) {
1893c749e3fSDavid E. O'Brien 		gatt = agp_alloc_gatt(dev);
1903c749e3fSDavid E. O'Brien 		if (gatt)
1913c749e3fSDavid E. O'Brien 			break;
1923c749e3fSDavid E. O'Brien 
1933c749e3fSDavid E. O'Brien 		/*
1943c749e3fSDavid E. O'Brien 		 * Probably contigmalloc failure. Try reducing the
1953c749e3fSDavid E. O'Brien 		 * aperture so that the gatt size reduces.
1963c749e3fSDavid E. O'Brien 		 */
1973c749e3fSDavid E. O'Brien 		if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) {
1983c749e3fSDavid E. O'Brien 			agp_generic_detach(dev);
1992a9dc131SJung-uk Kim 			return (ENOMEM);
2003c749e3fSDavid E. O'Brien 		}
2013c749e3fSDavid E. O'Brien 	}
2023c749e3fSDavid E. O'Brien 	sc->gatt = gatt;
2033c749e3fSDavid E. O'Brien 
2045c0619a7SJung-uk Kim 	switch (pci_get_vendor(dev)) {
2055c0619a7SJung-uk Kim 	case 0x10b9:	/* ULi */
2065c0619a7SJung-uk Kim 		agp_amd64_uli_init(dev);
2075c0619a7SJung-uk Kim 		if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture))
2082a9dc131SJung-uk Kim 			return (ENXIO);
2095c0619a7SJung-uk Kim 		break;
2105c0619a7SJung-uk Kim 
2115c0619a7SJung-uk Kim 	case 0x10de:	/* nVidia */
2125c0619a7SJung-uk Kim 		agp_amd64_nvidia_init(dev);
2135c0619a7SJung-uk Kim 		if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture))
2142a9dc131SJung-uk Kim 			return (ENXIO);
2155c0619a7SJung-uk Kim 		break;
2165c0619a7SJung-uk Kim 
2175c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
2185c0619a7SJung-uk Kim 		sc->via_agp = agp_amd64_via_match();
2195c0619a7SJung-uk Kim 		if (sc->via_agp) {
2205c0619a7SJung-uk Kim 			agp_amd64_via_init(dev);
2215c0619a7SJung-uk Kim 			if (agp_amd64_via_set_aperture(dev,
2225c0619a7SJung-uk Kim 			    sc->initial_aperture))
2232a9dc131SJung-uk Kim 				return (ENXIO);
2245c0619a7SJung-uk Kim 		}
2255c0619a7SJung-uk Kim 		break;
2265c0619a7SJung-uk Kim 	}
2275c0619a7SJung-uk Kim 
2283c749e3fSDavid E. O'Brien 	/* Install the gatt and enable aperture. */
2293c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++) {
230*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE,
2313c749e3fSDavid E. O'Brien 		    (uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK,
2323c749e3fSDavid E. O'Brien 		    4);
233*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
234*1587a9dbSJohn Baldwin 		    (pci_cfgregread(0, 0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) |
2353c749e3fSDavid E. O'Brien 		    AGP_AMD64_APCTRL_GARTEN) &
2363c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO),
2373c749e3fSDavid E. O'Brien 		    4);
2383c749e3fSDavid E. O'Brien 	}
2393c749e3fSDavid E. O'Brien 
2402a9dc131SJung-uk Kim 	return (0);
2413c749e3fSDavid E. O'Brien }
2423c749e3fSDavid E. O'Brien 
2433c749e3fSDavid E. O'Brien static int
agp_amd64_detach(device_t dev)2443c749e3fSDavid E. O'Brien agp_amd64_detach(device_t dev)
2453c749e3fSDavid E. O'Brien {
2463c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
247f82a1d49SJohn Baldwin 	int i;
2483c749e3fSDavid E. O'Brien 
249f82a1d49SJohn Baldwin 	agp_free_cdev(dev);
2503c749e3fSDavid E. O'Brien 
2513c749e3fSDavid E. O'Brien 	for (i = 0; i < sc->n_mctrl; i++)
252*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[i], 3, AGP_AMD64_APCTRL,
253*1587a9dbSJohn Baldwin 		    pci_cfgregread(0, 0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) &
2543c749e3fSDavid E. O'Brien 		    ~AGP_AMD64_APCTRL_GARTEN, 4);
2553c749e3fSDavid E. O'Brien 
2563c749e3fSDavid E. O'Brien 	AGP_SET_APERTURE(dev, sc->initial_aperture);
2573c749e3fSDavid E. O'Brien 	agp_free_gatt(sc->gatt);
258f82a1d49SJohn Baldwin 	agp_free_res(dev);
2593c749e3fSDavid E. O'Brien 
2602a9dc131SJung-uk Kim 	return (0);
2613c749e3fSDavid E. O'Brien }
2623c749e3fSDavid E. O'Brien 
2633c749e3fSDavid E. O'Brien static uint32_t agp_amd64_table[] = {
2643c749e3fSDavid E. O'Brien 	0x02000000,	/*   32 MB */
2653c749e3fSDavid E. O'Brien 	0x04000000,	/*   64 MB */
2663c749e3fSDavid E. O'Brien 	0x08000000,	/*  128 MB */
2673c749e3fSDavid E. O'Brien 	0x10000000,	/*  256 MB */
2683c749e3fSDavid E. O'Brien 	0x20000000,	/*  512 MB */
2693c749e3fSDavid E. O'Brien 	0x40000000,	/* 1024 MB */
2703c749e3fSDavid E. O'Brien 	0x80000000,	/* 2048 MB */
2713c749e3fSDavid E. O'Brien };
2723c749e3fSDavid E. O'Brien 
2734ec642f1SPedro F. Giffuni #define AGP_AMD64_TABLE_SIZE nitems(agp_amd64_table)
2743c749e3fSDavid E. O'Brien 
2753c749e3fSDavid E. O'Brien static uint32_t
agp_amd64_get_aperture(device_t dev)2763c749e3fSDavid E. O'Brien agp_amd64_get_aperture(device_t dev)
2773c749e3fSDavid E. O'Brien {
2783c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
2793c749e3fSDavid E. O'Brien 	uint32_t i;
2803c749e3fSDavid E. O'Brien 
281*1587a9dbSJohn Baldwin 	i = (pci_cfgregread(0, 0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) &
2823c749e3fSDavid E. O'Brien 		AGP_AMD64_APCTRL_SIZE_MASK) >> 1;
2833c749e3fSDavid E. O'Brien 
2843c749e3fSDavid E. O'Brien 	if (i >= AGP_AMD64_TABLE_SIZE)
2852a9dc131SJung-uk Kim 		return (0);
2863c749e3fSDavid E. O'Brien 
2873c749e3fSDavid E. O'Brien 	return (agp_amd64_table[i]);
2883c749e3fSDavid E. O'Brien }
2893c749e3fSDavid E. O'Brien 
2903c749e3fSDavid E. O'Brien static int
agp_amd64_set_aperture(device_t dev,uint32_t aperture)2913c749e3fSDavid E. O'Brien agp_amd64_set_aperture(device_t dev, uint32_t aperture)
2923c749e3fSDavid E. O'Brien {
2933c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
2943c749e3fSDavid E. O'Brien 	uint32_t i;
2953c749e3fSDavid E. O'Brien 	int j;
2963c749e3fSDavid E. O'Brien 
2973c749e3fSDavid E. O'Brien 	for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++)
2983c749e3fSDavid E. O'Brien 		if (agp_amd64_table[i] == aperture)
2993c749e3fSDavid E. O'Brien 			break;
300d8e205efSJung-uk Kim 	if (i >= AGP_AMD64_TABLE_SIZE)
3012a9dc131SJung-uk Kim 		return (EINVAL);
3023c749e3fSDavid E. O'Brien 
3033c749e3fSDavid E. O'Brien 	for (j = 0; j < sc->n_mctrl; j++)
304*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[j], 3, AGP_AMD64_APCTRL,
305*1587a9dbSJohn Baldwin 		    (pci_cfgregread(0, 0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) &
3063c749e3fSDavid E. O'Brien 		    ~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4);
3073c749e3fSDavid E. O'Brien 
308d8e205efSJung-uk Kim 	switch (pci_get_vendor(dev)) {
309d8e205efSJung-uk Kim 	case 0x10b9:	/* ULi */
310d8e205efSJung-uk Kim 		return (agp_amd64_uli_set_aperture(dev, aperture));
311d8e205efSJung-uk Kim 		break;
312d8e205efSJung-uk Kim 
313d8e205efSJung-uk Kim 	case 0x10de:	/* nVidia */
314d8e205efSJung-uk Kim 		return (agp_amd64_nvidia_set_aperture(dev, aperture));
315d8e205efSJung-uk Kim 		break;
3165c0619a7SJung-uk Kim 
3175c0619a7SJung-uk Kim 	case 0x1106:	/* VIA */
3185c0619a7SJung-uk Kim 		if (sc->via_agp)
3195c0619a7SJung-uk Kim 			return (agp_amd64_via_set_aperture(dev, aperture));
3205c0619a7SJung-uk Kim 		break;
321d8e205efSJung-uk Kim 	}
322d8e205efSJung-uk Kim 
3232a9dc131SJung-uk Kim 	return (0);
3243c749e3fSDavid E. O'Brien }
3253c749e3fSDavid E. O'Brien 
3263c749e3fSDavid E. O'Brien static int
agp_amd64_bind_page(device_t dev,vm_offset_t offset,vm_offset_t physical)327cd6d5177SWarner Losh agp_amd64_bind_page(device_t dev, vm_offset_t offset, vm_offset_t physical)
3283c749e3fSDavid E. O'Brien {
3293c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3303c749e3fSDavid E. O'Brien 
33145d0290aSRobert Noland 	if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3322a9dc131SJung-uk Kim 		return (EINVAL);
3333c749e3fSDavid E. O'Brien 
334b5d9e49dSJung-uk Kim 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] =
335b5d9e49dSJung-uk Kim 	    (physical & 0xfffff000) | ((physical >> 28) & 0x00000ff0) | 3;
336b5d9e49dSJung-uk Kim 
3372a9dc131SJung-uk Kim 	return (0);
3383c749e3fSDavid E. O'Brien }
3393c749e3fSDavid E. O'Brien 
3403c749e3fSDavid E. O'Brien static int
agp_amd64_unbind_page(device_t dev,vm_offset_t offset)341cd6d5177SWarner Losh agp_amd64_unbind_page(device_t dev, vm_offset_t offset)
3423c749e3fSDavid E. O'Brien {
3433c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3443c749e3fSDavid E. O'Brien 
34545d0290aSRobert Noland 	if (offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT))
3462a9dc131SJung-uk Kim 		return (EINVAL);
3473c749e3fSDavid E. O'Brien 
3483c749e3fSDavid E. O'Brien 	sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0;
3492a9dc131SJung-uk Kim 
3502a9dc131SJung-uk Kim 	return (0);
3513c749e3fSDavid E. O'Brien }
3523c749e3fSDavid E. O'Brien 
3533c749e3fSDavid E. O'Brien static void
agp_amd64_flush_tlb(device_t dev)3543c749e3fSDavid E. O'Brien agp_amd64_flush_tlb(device_t dev)
3553c749e3fSDavid E. O'Brien {
3563c749e3fSDavid E. O'Brien 	struct agp_amd64_softc *sc = device_get_softc(dev);
3573c749e3fSDavid E. O'Brien 	int i;
3583c749e3fSDavid E. O'Brien 
359*1587a9dbSJohn Baldwin 	for (i = 0; i < sc->n_mctrl; i++) {
360*1587a9dbSJohn Baldwin 		uint32_t val;
361*1587a9dbSJohn Baldwin 
362*1587a9dbSJohn Baldwin 		val = pci_cfgregread(0, 0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL,
363*1587a9dbSJohn Baldwin 		    4);
364*1587a9dbSJohn Baldwin 		val |= AGP_AMD64_CACHECTRL_INVGART;
365*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, val,
366*1587a9dbSJohn Baldwin 		    4);
367*1587a9dbSJohn Baldwin 	}
3683c749e3fSDavid E. O'Brien }
3693c749e3fSDavid E. O'Brien 
370d8e205efSJung-uk Kim static void
agp_amd64_apbase_fixup(device_t dev)371d8e205efSJung-uk Kim agp_amd64_apbase_fixup(device_t dev)
372d8e205efSJung-uk Kim {
373d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
374d8e205efSJung-uk Kim 	uint32_t apbase;
375d8e205efSJung-uk Kim 	int i;
376d8e205efSJung-uk Kim 
377668e25a2SJung-uk Kim 	sc->apbase = rman_get_start(sc->agp.as_aperture);
378668e25a2SJung-uk Kim 	apbase = (sc->apbase >> 25) & AGP_AMD64_APBASE_MASK;
379d8e205efSJung-uk Kim 	for (i = 0; i < sc->n_mctrl; i++)
380*1587a9dbSJohn Baldwin 		pci_cfgregwrite(0, 0, sc->mctrl[i], 3,
381668e25a2SJung-uk Kim 		    AGP_AMD64_APBASE, apbase, 4);
382d8e205efSJung-uk Kim }
383d8e205efSJung-uk Kim 
384d8e205efSJung-uk Kim static void
agp_amd64_uli_init(device_t dev)385d8e205efSJung-uk Kim agp_amd64_uli_init(device_t dev)
386d8e205efSJung-uk Kim {
387d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
388d8e205efSJung-uk Kim 
389d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
390d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_APBASE,
391d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) |
392d8e205efSJung-uk Kim 	    sc->apbase, 4);
393d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4);
394d8e205efSJung-uk Kim }
395d8e205efSJung-uk Kim 
396d8e205efSJung-uk Kim static int
agp_amd64_uli_set_aperture(device_t dev,uint32_t aperture)397d8e205efSJung-uk Kim agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture)
398d8e205efSJung-uk Kim {
399d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
400d8e205efSJung-uk Kim 
401d8e205efSJung-uk Kim 	switch (aperture) {
402d8e205efSJung-uk Kim 	case 0x02000000:	/*  32 MB */
403d8e205efSJung-uk Kim 	case 0x04000000:	/*  64 MB */
404d8e205efSJung-uk Kim 	case 0x08000000:	/* 128 MB */
405d8e205efSJung-uk Kim 	case 0x10000000:	/* 256 MB */
406d8e205efSJung-uk Kim 		break;
407d8e205efSJung-uk Kim 	default:
4082a9dc131SJung-uk Kim 		return (EINVAL);
409d8e205efSJung-uk Kim 	}
410d8e205efSJung-uk Kim 
411d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR,
412d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
413d8e205efSJung-uk Kim 
4142a9dc131SJung-uk Kim 	return (0);
415d8e205efSJung-uk Kim }
416d8e205efSJung-uk Kim 
417d8e205efSJung-uk Kim static void
agp_amd64_nvidia_init(device_t dev)418d8e205efSJung-uk Kim agp_amd64_nvidia_init(device_t dev)
419d8e205efSJung-uk Kim {
420d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
421d8e205efSJung-uk Kim 
422d8e205efSJung-uk Kim 	agp_amd64_apbase_fixup(dev);
423d8e205efSJung-uk Kim 	pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE,
424d8e205efSJung-uk Kim 	    (pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) |
425d8e205efSJung-uk Kim 	    sc->apbase, 4);
426*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4);
427*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4);
428d8e205efSJung-uk Kim }
429d8e205efSJung-uk Kim 
430d8e205efSJung-uk Kim static int
agp_amd64_nvidia_set_aperture(device_t dev,uint32_t aperture)431d8e205efSJung-uk Kim agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture)
432d8e205efSJung-uk Kim {
433d8e205efSJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
434d8e205efSJung-uk Kim 	uint32_t apsize;
435d8e205efSJung-uk Kim 
436d8e205efSJung-uk Kim 	switch (aperture) {
437d8e205efSJung-uk Kim 	case 0x02000000:	apsize = 0x0f;	break;	/*  32 MB */
438d8e205efSJung-uk Kim 	case 0x04000000:	apsize = 0x0e;	break;	/*  64 MB */
439d8e205efSJung-uk Kim 	case 0x08000000:	apsize = 0x0c;	break;	/* 128 MB */
440d8e205efSJung-uk Kim 	case 0x10000000:	apsize = 0x08;	break;	/* 256 MB */
441d8e205efSJung-uk Kim 	case 0x20000000:	apsize = 0x00;	break;	/* 512 MB */
442d8e205efSJung-uk Kim 	default:
4432a9dc131SJung-uk Kim 		return (EINVAL);
444d8e205efSJung-uk Kim 	}
445d8e205efSJung-uk Kim 
446*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE,
447*1587a9dbSJohn Baldwin 	    (pci_cfgregread(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) &
448d8e205efSJung-uk Kim 	    0xfffffff0) | apsize, 4);
449*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1,
450d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
451*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2,
452d8e205efSJung-uk Kim 	    sc->apbase + aperture - 1, 4);
453d8e205efSJung-uk Kim 
4542a9dc131SJung-uk Kim 	return (0);
455d8e205efSJung-uk Kim }
456d8e205efSJung-uk Kim 
4575c0619a7SJung-uk Kim static void
agp_amd64_via_init(device_t dev)4585c0619a7SJung-uk Kim agp_amd64_via_init(device_t dev)
4595c0619a7SJung-uk Kim {
4605c0619a7SJung-uk Kim 	struct agp_amd64_softc *sc = device_get_softc(dev);
4615c0619a7SJung-uk Kim 
4625c0619a7SJung-uk Kim 	agp_amd64_apbase_fixup(dev);
463*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 1, 0, AGP3_VIA_ATTBASE, sc->gatt->ag_physical, 4);
464*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 1, 0, AGP3_VIA_GARTCTRL,
465*1587a9dbSJohn Baldwin 	    pci_cfgregread(0, 0, 1, 0, AGP3_VIA_ATTBASE, 4) | 0x180, 4);
4665c0619a7SJung-uk Kim }
4675c0619a7SJung-uk Kim 
4685c0619a7SJung-uk Kim static int
agp_amd64_via_set_aperture(device_t dev,uint32_t aperture)4695c0619a7SJung-uk Kim agp_amd64_via_set_aperture(device_t dev, uint32_t aperture)
4705c0619a7SJung-uk Kim {
4715c0619a7SJung-uk Kim 	uint32_t apsize;
4725c0619a7SJung-uk Kim 
4735c0619a7SJung-uk Kim 	apsize = ((aperture - 1) >> 20) ^ 0xff;
4745c0619a7SJung-uk Kim 	if ((((apsize ^ 0xff) << 20) | ((1 << 20) - 1)) + 1 != aperture)
4752a9dc131SJung-uk Kim 		return (EINVAL);
476*1587a9dbSJohn Baldwin 	pci_cfgregwrite(0, 0, 1, 0, AGP3_VIA_APSIZE, apsize, 1);
4775c0619a7SJung-uk Kim 
4782a9dc131SJung-uk Kim 	return (0);
4795c0619a7SJung-uk Kim }
4805c0619a7SJung-uk Kim 
4813c749e3fSDavid E. O'Brien static device_method_t agp_amd64_methods[] = {
4823c749e3fSDavid E. O'Brien 	/* Device interface */
4833c749e3fSDavid E. O'Brien 	DEVMETHOD(device_probe,		agp_amd64_probe),
4843c749e3fSDavid E. O'Brien 	DEVMETHOD(device_attach,	agp_amd64_attach),
4853c749e3fSDavid E. O'Brien 	DEVMETHOD(device_detach,	agp_amd64_detach),
4863c749e3fSDavid E. O'Brien 	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
4873c749e3fSDavid E. O'Brien 	DEVMETHOD(device_suspend,	bus_generic_suspend),
4883c749e3fSDavid E. O'Brien 	DEVMETHOD(device_resume,	bus_generic_resume),
4893c749e3fSDavid E. O'Brien 
4903c749e3fSDavid E. O'Brien 	/* AGP interface */
4913c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_get_aperture,	agp_amd64_get_aperture),
4923c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_set_aperture,	agp_amd64_set_aperture),
4933c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_page,	agp_amd64_bind_page),
4943c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_page,	agp_amd64_unbind_page),
4953c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_flush_tlb,	agp_amd64_flush_tlb),
4963c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_enable,		agp_generic_enable),
4973c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_alloc_memory,	agp_generic_alloc_memory),
4983c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_free_memory,	agp_generic_free_memory),
4993c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_bind_memory,	agp_generic_bind_memory),
5003c749e3fSDavid E. O'Brien 	DEVMETHOD(agp_unbind_memory,	agp_generic_unbind_memory),
5013c749e3fSDavid E. O'Brien 	{ 0, 0 }
5023c749e3fSDavid E. O'Brien };
5033c749e3fSDavid E. O'Brien 
5043c749e3fSDavid E. O'Brien static driver_t agp_amd64_driver = {
5053c749e3fSDavid E. O'Brien 	"agp",
5063c749e3fSDavid E. O'Brien 	agp_amd64_methods,
5073c749e3fSDavid E. O'Brien 	sizeof(struct agp_amd64_softc),
5083c749e3fSDavid E. O'Brien };
5093c749e3fSDavid E. O'Brien 
51074f84981SJohn Baldwin DRIVER_MODULE(agp_amd64, hostb, agp_amd64_driver, 0, 0);
5113c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, agp, 1, 1, 1);
5123c749e3fSDavid E. O'Brien MODULE_DEPEND(agp_amd64, pci, 1, 1, 1);
513