159747216SDoug Rabson /*- 259747216SDoug Rabson * Copyright (c) 2000 Doug Rabson 359747216SDoug Rabson * All rights reserved. 459747216SDoug Rabson * 559747216SDoug Rabson * Redistribution and use in source and binary forms, with or without 659747216SDoug Rabson * modification, are permitted provided that the following conditions 759747216SDoug Rabson * are met: 859747216SDoug Rabson * 1. Redistributions of source code must retain the above copyright 959747216SDoug Rabson * notice, this list of conditions and the following disclaimer. 1059747216SDoug Rabson * 2. Redistributions in binary form must reproduce the above copyright 1159747216SDoug Rabson * notice, this list of conditions and the following disclaimer in the 1259747216SDoug Rabson * documentation and/or other materials provided with the distribution. 1359747216SDoug Rabson * 1459747216SDoug Rabson * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1559747216SDoug Rabson * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1659747216SDoug Rabson * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1759747216SDoug Rabson * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1859747216SDoug Rabson * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1959747216SDoug Rabson * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2059747216SDoug Rabson * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2159747216SDoug Rabson * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2259747216SDoug Rabson * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2359747216SDoug Rabson * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2459747216SDoug Rabson * SUCH DAMAGE. 2559747216SDoug Rabson * 2659747216SDoug Rabson * $FreeBSD$ 2759747216SDoug Rabson */ 2859747216SDoug Rabson 2959747216SDoug Rabson #include "opt_bus.h" 3059747216SDoug Rabson #include "opt_pci.h" 3159747216SDoug Rabson 3259747216SDoug Rabson #include <sys/param.h> 3359747216SDoug Rabson #include <sys/systm.h> 3459747216SDoug Rabson #include <sys/malloc.h> 3559747216SDoug Rabson #include <sys/kernel.h> 3659747216SDoug Rabson #include <sys/bus.h> 3759747216SDoug Rabson #include <sys/lock.h> 3859747216SDoug Rabson 3959747216SDoug Rabson #include <pci/pcivar.h> 4059747216SDoug Rabson #include <pci/pcireg.h> 4159747216SDoug Rabson #include <pci/agppriv.h> 4259747216SDoug Rabson #include <pci/agpreg.h> 4359747216SDoug Rabson 4459747216SDoug Rabson #include <vm/vm.h> 4559747216SDoug Rabson #include <vm/vm_object.h> 4659747216SDoug Rabson #include <vm/pmap.h> 4759747216SDoug Rabson #include <machine/clock.h> 4859747216SDoug Rabson #include <machine/bus.h> 4959747216SDoug Rabson #include <machine/resource.h> 5059747216SDoug Rabson #include <sys/rman.h> 5159747216SDoug Rabson 52111618cbSDoug Rabson MALLOC_DECLARE(M_AGP); 53111618cbSDoug Rabson 5459747216SDoug Rabson #define READ2(off) bus_space_read_2(sc->bst, sc->bsh, off) 5559747216SDoug Rabson #define READ4(off) bus_space_read_4(sc->bst, sc->bsh, off) 5659747216SDoug Rabson #define WRITE2(off,v) bus_space_write_2(sc->bst, sc->bsh, off, v) 5759747216SDoug Rabson #define WRITE4(off,v) bus_space_write_4(sc->bst, sc->bsh, off, v) 5859747216SDoug Rabson 59111618cbSDoug Rabson struct agp_amd_gatt { 60111618cbSDoug Rabson u_int32_t ag_entries; 61111618cbSDoug Rabson u_int32_t *ag_vdir; /* virtual address of page dir */ 62111618cbSDoug Rabson vm_offset_t ag_pdir; /* physical address of page dir */ 63111618cbSDoug Rabson u_int32_t *ag_virtual; /* virtual address of gatt */ 64111618cbSDoug Rabson }; 65111618cbSDoug Rabson 6659747216SDoug Rabson struct agp_amd_softc { 6759747216SDoug Rabson struct agp_softc agp; 6859747216SDoug Rabson struct resource *regs; /* memory mapped control registers */ 6959747216SDoug Rabson bus_space_tag_t bst; /* bus_space tag */ 7059747216SDoug Rabson bus_space_handle_t bsh; /* bus_space handle */ 7159747216SDoug Rabson u_int32_t initial_aperture; /* aperture size at startup */ 72111618cbSDoug Rabson struct agp_amd_gatt *gatt; 7359747216SDoug Rabson }; 7459747216SDoug Rabson 75111618cbSDoug Rabson static struct agp_amd_gatt * 76111618cbSDoug Rabson agp_amd_alloc_gatt(device_t dev) 77111618cbSDoug Rabson { 78111618cbSDoug Rabson u_int32_t apsize = AGP_GET_APERTURE(dev); 79111618cbSDoug Rabson u_int32_t entries = apsize >> AGP_PAGE_SHIFT; 80111618cbSDoug Rabson struct agp_amd_gatt *gatt; 81111618cbSDoug Rabson int i, npages; 82111618cbSDoug Rabson 83111618cbSDoug Rabson if (bootverbose) 84111618cbSDoug Rabson device_printf(dev, 85111618cbSDoug Rabson "allocating GATT for aperture of size %dM\n", 86111618cbSDoug Rabson apsize / (1024*1024)); 87111618cbSDoug Rabson 88111618cbSDoug Rabson gatt = malloc(sizeof(struct agp_amd_gatt), M_AGP, M_NOWAIT); 89111618cbSDoug Rabson if (!gatt) 90111618cbSDoug Rabson return 0; 91111618cbSDoug Rabson 92111618cbSDoug Rabson /* 93111618cbSDoug Rabson * The AMD751 uses a page directory to map a non-contiguous 94111618cbSDoug Rabson * gatt so we don't need to use contigmalloc. 95111618cbSDoug Rabson */ 96111618cbSDoug Rabson gatt->ag_entries = entries; 97111618cbSDoug Rabson gatt->ag_virtual = malloc(entries * sizeof(u_int32_t), 98111618cbSDoug Rabson M_AGP, M_NOWAIT); 99111618cbSDoug Rabson if (!gatt->ag_virtual) { 100111618cbSDoug Rabson if (bootverbose) 101111618cbSDoug Rabson device_printf(dev, "allocation failed\n"); 102111618cbSDoug Rabson free(gatt, M_AGP); 103111618cbSDoug Rabson return 0; 104111618cbSDoug Rabson } 105111618cbSDoug Rabson bzero(gatt->ag_virtual, entries * sizeof(u_int32_t)); 106111618cbSDoug Rabson 107111618cbSDoug Rabson /* 108111618cbSDoug Rabson * Allocate the page directory. 109111618cbSDoug Rabson */ 110111618cbSDoug Rabson gatt->ag_vdir = malloc(AGP_PAGE_SIZE, M_AGP, M_NOWAIT); 111111618cbSDoug Rabson if (!gatt->ag_vdir) { 112111618cbSDoug Rabson if (bootverbose) 113111618cbSDoug Rabson device_printf(dev, 114111618cbSDoug Rabson "failed to allocate page directory\n"); 115111618cbSDoug Rabson free(gatt->ag_virtual, M_AGP); 116111618cbSDoug Rabson free(gatt, M_AGP); 117111618cbSDoug Rabson return 0; 118111618cbSDoug Rabson } 119111618cbSDoug Rabson bzero(gatt->ag_vdir, AGP_PAGE_SIZE); 120111618cbSDoug Rabson gatt->ag_pdir = vtophys((vm_offset_t) gatt->ag_vdir); 121111618cbSDoug Rabson gatt->ag_pdir = vtophys(gatt->ag_virtual); 122111618cbSDoug Rabson 123111618cbSDoug Rabson /* 124111618cbSDoug Rabson * Map the pages of the GATT into the page directory. 125111618cbSDoug Rabson */ 126111618cbSDoug Rabson npages = ((entries * sizeof(u_int32_t) + AGP_PAGE_SIZE - 1) 127111618cbSDoug Rabson >> AGP_PAGE_SHIFT); 128111618cbSDoug Rabson for (i = 0; i < npages; i++) { 129111618cbSDoug Rabson vm_offset_t va; 130111618cbSDoug Rabson vm_offset_t pa; 131111618cbSDoug Rabson 132111618cbSDoug Rabson va = ((vm_offset_t) gatt->ag_virtual) + i * AGP_PAGE_SIZE; 133111618cbSDoug Rabson pa = vtophys(va); 134111618cbSDoug Rabson gatt->ag_vdir[i] = pa | 1; 135111618cbSDoug Rabson } 136111618cbSDoug Rabson 137111618cbSDoug Rabson /* 138111618cbSDoug Rabson * Make sure the chipset can see everything. 139111618cbSDoug Rabson */ 140111618cbSDoug Rabson agp_flush_cache(); 141111618cbSDoug Rabson 142111618cbSDoug Rabson return gatt; 143111618cbSDoug Rabson } 144111618cbSDoug Rabson 145111618cbSDoug Rabson static void 146111618cbSDoug Rabson agp_amd_free_gatt(struct agp_amd_gatt *gatt) 147111618cbSDoug Rabson { 148111618cbSDoug Rabson free(gatt->ag_virtual, M_AGP); 149111618cbSDoug Rabson free(gatt->ag_vdir, M_AGP); 150111618cbSDoug Rabson free(gatt, M_AGP); 151111618cbSDoug Rabson } 152111618cbSDoug Rabson 15359747216SDoug Rabson static const char* 15459747216SDoug Rabson agp_amd_match(device_t dev) 15559747216SDoug Rabson { 15659747216SDoug Rabson if (pci_get_class(dev) != PCIC_BRIDGE 15759747216SDoug Rabson || pci_get_subclass(dev) != PCIS_BRIDGE_HOST) 15859747216SDoug Rabson return NULL; 15959747216SDoug Rabson 16059747216SDoug Rabson if (agp_find_caps(dev) == 0) 16159747216SDoug Rabson return NULL; 16259747216SDoug Rabson 16359747216SDoug Rabson switch (pci_get_devid(dev)) { 16459747216SDoug Rabson case 0x70061022: 16559747216SDoug Rabson return ("AMD 751 host to AGP bridge"); 16659747216SDoug Rabson }; 16759747216SDoug Rabson 16859747216SDoug Rabson return NULL; 16959747216SDoug Rabson } 17059747216SDoug Rabson 17159747216SDoug Rabson static int 17259747216SDoug Rabson agp_amd_probe(device_t dev) 17359747216SDoug Rabson { 17459747216SDoug Rabson const char *desc; 17559747216SDoug Rabson 17659747216SDoug Rabson desc = agp_amd_match(dev); 17759747216SDoug Rabson if (desc) { 17859747216SDoug Rabson device_verbose(dev); 17959747216SDoug Rabson device_set_desc(dev, desc); 18059747216SDoug Rabson return 0; 18159747216SDoug Rabson } 18259747216SDoug Rabson 18359747216SDoug Rabson return ENXIO; 18459747216SDoug Rabson } 18559747216SDoug Rabson 18659747216SDoug Rabson static int 18759747216SDoug Rabson agp_amd_attach(device_t dev) 18859747216SDoug Rabson { 18959747216SDoug Rabson struct agp_amd_softc *sc = device_get_softc(dev); 190111618cbSDoug Rabson struct agp_amd_gatt *gatt; 19159747216SDoug Rabson int error, rid; 19259747216SDoug Rabson 19359747216SDoug Rabson error = agp_generic_attach(dev); 19459747216SDoug Rabson if (error) 19559747216SDoug Rabson return error; 19659747216SDoug Rabson 19759747216SDoug Rabson rid = AGP_AMD751_REGISTERS; 19859747216SDoug Rabson sc->regs = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid, 19959747216SDoug Rabson 0, ~0, 1, RF_ACTIVE); 20059747216SDoug Rabson if (!sc->regs) { 20159747216SDoug Rabson agp_generic_detach(dev); 20259747216SDoug Rabson return ENOMEM; 20359747216SDoug Rabson } 20459747216SDoug Rabson 20559747216SDoug Rabson sc->bst = rman_get_bustag(sc->regs); 20659747216SDoug Rabson sc->bsh = rman_get_bushandle(sc->regs); 20759747216SDoug Rabson 20859747216SDoug Rabson sc->initial_aperture = AGP_GET_APERTURE(dev); 20959747216SDoug Rabson 21059747216SDoug Rabson for (;;) { 211111618cbSDoug Rabson gatt = agp_amd_alloc_gatt(dev); 21259747216SDoug Rabson if (gatt) 21359747216SDoug Rabson break; 21459747216SDoug Rabson 21559747216SDoug Rabson /* 21659747216SDoug Rabson * Probably contigmalloc failure. Try reducing the 21759747216SDoug Rabson * aperture so that the gatt size reduces. 21859747216SDoug Rabson */ 21959747216SDoug Rabson if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) 22059747216SDoug Rabson return ENOMEM; 22159747216SDoug Rabson } 22259747216SDoug Rabson sc->gatt = gatt; 22359747216SDoug Rabson 22459747216SDoug Rabson /* Install the gatt. */ 225111618cbSDoug Rabson WRITE4(AGP_AMD751_ATTBASE, gatt->ag_pdir); 22659747216SDoug Rabson 22759747216SDoug Rabson /* Enable synchronisation between host and agp. */ 228111618cbSDoug Rabson pci_write_config(dev, 229111618cbSDoug Rabson AGP_AMD751_MODECTRL, 230111618cbSDoug Rabson AGP_AMD751_MODECTRL_SYNEN, 1); 231111618cbSDoug Rabson 232111618cbSDoug Rabson /* Set indexing mode for two-level and enable page dir cache */ 233111618cbSDoug Rabson pci_write_config(dev, 234111618cbSDoug Rabson AGP_AMD751_MODECTRL2, 235111618cbSDoug Rabson AGP_AMD751_MODECTRL2_GPDCE, 1); 23659747216SDoug Rabson 23759747216SDoug Rabson /* Enable the TLB and flush */ 23859747216SDoug Rabson WRITE2(AGP_AMD751_STATUS, 23959747216SDoug Rabson READ2(AGP_AMD751_STATUS) | AGP_AMD751_STATUS_GCE); 24059747216SDoug Rabson AGP_FLUSH_TLB(dev); 24159747216SDoug Rabson 242111618cbSDoug Rabson return 0; 24359747216SDoug Rabson } 24459747216SDoug Rabson 24559747216SDoug Rabson static int 24659747216SDoug Rabson agp_amd_detach(device_t dev) 24759747216SDoug Rabson { 24859747216SDoug Rabson struct agp_amd_softc *sc = device_get_softc(dev); 249068b0778SDoug Rabson int error; 250068b0778SDoug Rabson 251068b0778SDoug Rabson error = agp_generic_detach(dev); 252068b0778SDoug Rabson if (error) 253068b0778SDoug Rabson return error; 25459747216SDoug Rabson 25559747216SDoug Rabson /* Disable the TLB.. */ 25659747216SDoug Rabson WRITE2(AGP_AMD751_STATUS, 25759747216SDoug Rabson READ2(AGP_AMD751_STATUS) & ~AGP_AMD751_STATUS_GCE); 25859747216SDoug Rabson 25959747216SDoug Rabson /* Disable host-agp sync */ 26059747216SDoug Rabson pci_write_config(dev, AGP_AMD751_MODECTRL, 0x00, 1); 26159747216SDoug Rabson 26259747216SDoug Rabson /* Clear the GATT base */ 26359747216SDoug Rabson WRITE4(AGP_AMD751_ATTBASE, 0); 26459747216SDoug Rabson 26559747216SDoug Rabson /* Put the aperture back the way it started. */ 26659747216SDoug Rabson AGP_SET_APERTURE(dev, sc->initial_aperture); 26759747216SDoug Rabson 268111618cbSDoug Rabson agp_amd_free_gatt(sc->gatt); 269068b0778SDoug Rabson 270068b0778SDoug Rabson bus_release_resource(dev, SYS_RES_MEMORY, 271068b0778SDoug Rabson AGP_AMD751_REGISTERS, sc->regs); 272068b0778SDoug Rabson 27359747216SDoug Rabson return 0; 27459747216SDoug Rabson } 27559747216SDoug Rabson 27659747216SDoug Rabson static u_int32_t 27759747216SDoug Rabson agp_amd_get_aperture(device_t dev) 27859747216SDoug Rabson { 27959747216SDoug Rabson int vas; 28059747216SDoug Rabson 28159747216SDoug Rabson /* 28259747216SDoug Rabson * The aperture size is equal to 32M<<vas. 28359747216SDoug Rabson */ 28459747216SDoug Rabson vas = (pci_read_config(dev, AGP_AMD751_APCTRL, 1) & 0x06) >> 1; 28559747216SDoug Rabson return (32*1024*1024) << vas; 28659747216SDoug Rabson } 28759747216SDoug Rabson 28859747216SDoug Rabson static int 28959747216SDoug Rabson agp_amd_set_aperture(device_t dev, u_int32_t aperture) 29059747216SDoug Rabson { 29159747216SDoug Rabson int vas; 29259747216SDoug Rabson 29359747216SDoug Rabson /* 29459747216SDoug Rabson * Check for a power of two and make sure its within the 29559747216SDoug Rabson * programmable range. 29659747216SDoug Rabson */ 29759747216SDoug Rabson if (aperture & (aperture - 1) 29859747216SDoug Rabson || aperture < 32*1024*1024 29959747216SDoug Rabson || aperture > 2U*1024*1024*1024) 30059747216SDoug Rabson return EINVAL; 30159747216SDoug Rabson 30259747216SDoug Rabson vas = ffs(aperture / 32*1024*1024) - 1; 30359747216SDoug Rabson 30459747216SDoug Rabson pci_write_config(dev, AGP_AMD751_APCTRL, 30559747216SDoug Rabson ((pci_read_config(dev, AGP_AMD751_APCTRL, 1) & ~0x06) 30659747216SDoug Rabson | vas << 1), 1); 30759747216SDoug Rabson 30859747216SDoug Rabson return 0; 30959747216SDoug Rabson } 31059747216SDoug Rabson 31159747216SDoug Rabson static int 31259747216SDoug Rabson agp_amd_bind_page(device_t dev, int offset, vm_offset_t physical) 31359747216SDoug Rabson { 31459747216SDoug Rabson struct agp_amd_softc *sc = device_get_softc(dev); 31559747216SDoug Rabson 31659747216SDoug Rabson if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 31759747216SDoug Rabson return EINVAL; 31859747216SDoug Rabson 31959747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical | 1; 32059747216SDoug Rabson return 0; 32159747216SDoug Rabson } 32259747216SDoug Rabson 32359747216SDoug Rabson static int 32459747216SDoug Rabson agp_amd_unbind_page(device_t dev, int offset) 32559747216SDoug Rabson { 32659747216SDoug Rabson struct agp_amd_softc *sc = device_get_softc(dev); 32759747216SDoug Rabson 32859747216SDoug Rabson if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 32959747216SDoug Rabson return EINVAL; 33059747216SDoug Rabson 33159747216SDoug Rabson sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0; 33259747216SDoug Rabson return 0; 33359747216SDoug Rabson } 33459747216SDoug Rabson 33559747216SDoug Rabson static void 33659747216SDoug Rabson agp_amd_flush_tlb(device_t dev) 33759747216SDoug Rabson { 33859747216SDoug Rabson struct agp_amd_softc *sc = device_get_softc(dev); 33959747216SDoug Rabson 34059747216SDoug Rabson /* Set the cache invalidate bit and wait for the chipset to clear */ 34159747216SDoug Rabson WRITE4(AGP_AMD751_TLBCTRL, 1); 34259747216SDoug Rabson do { 34359747216SDoug Rabson DELAY(1); 34459747216SDoug Rabson } while (READ4(AGP_AMD751_TLBCTRL)); 34559747216SDoug Rabson } 34659747216SDoug Rabson 34759747216SDoug Rabson static device_method_t agp_amd_methods[] = { 34859747216SDoug Rabson /* Device interface */ 34959747216SDoug Rabson DEVMETHOD(device_probe, agp_amd_probe), 35059747216SDoug Rabson DEVMETHOD(device_attach, agp_amd_attach), 35159747216SDoug Rabson DEVMETHOD(device_detach, agp_amd_detach), 35259747216SDoug Rabson DEVMETHOD(device_shutdown, bus_generic_shutdown), 35359747216SDoug Rabson DEVMETHOD(device_suspend, bus_generic_suspend), 35459747216SDoug Rabson DEVMETHOD(device_resume, bus_generic_resume), 35559747216SDoug Rabson 35659747216SDoug Rabson /* AGP interface */ 35759747216SDoug Rabson DEVMETHOD(agp_get_aperture, agp_amd_get_aperture), 35859747216SDoug Rabson DEVMETHOD(agp_set_aperture, agp_amd_set_aperture), 35959747216SDoug Rabson DEVMETHOD(agp_bind_page, agp_amd_bind_page), 36059747216SDoug Rabson DEVMETHOD(agp_unbind_page, agp_amd_unbind_page), 36159747216SDoug Rabson DEVMETHOD(agp_flush_tlb, agp_amd_flush_tlb), 36259747216SDoug Rabson DEVMETHOD(agp_enable, agp_generic_enable), 36359747216SDoug Rabson DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory), 36459747216SDoug Rabson DEVMETHOD(agp_free_memory, agp_generic_free_memory), 36559747216SDoug Rabson DEVMETHOD(agp_bind_memory, agp_generic_bind_memory), 36659747216SDoug Rabson DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory), 36759747216SDoug Rabson 36859747216SDoug Rabson { 0, 0 } 36959747216SDoug Rabson }; 37059747216SDoug Rabson 37159747216SDoug Rabson static driver_t agp_amd_driver = { 37259747216SDoug Rabson "agp", 37359747216SDoug Rabson agp_amd_methods, 37459747216SDoug Rabson sizeof(struct agp_amd_softc), 37559747216SDoug Rabson }; 37659747216SDoug Rabson 37759747216SDoug Rabson static devclass_t agp_devclass; 37859747216SDoug Rabson 37959747216SDoug Rabson DRIVER_MODULE(agp_amd, pci, agp_amd_driver, agp_devclass, 0, 0); 380