116199571SPyun YongHyeon /*- 216199571SPyun YongHyeon * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 316199571SPyun YongHyeon * All rights reserved. 416199571SPyun YongHyeon * 516199571SPyun YongHyeon * Redistribution and use in source and binary forms, with or without 616199571SPyun YongHyeon * modification, are permitted provided that the following conditions 716199571SPyun YongHyeon * are met: 816199571SPyun YongHyeon * 1. Redistributions of source code must retain the above copyright 916199571SPyun YongHyeon * notice unmodified, this list of conditions, and the following 1016199571SPyun YongHyeon * disclaimer. 1116199571SPyun YongHyeon * 2. Redistributions in binary form must reproduce the above copyright 1216199571SPyun YongHyeon * notice, this list of conditions and the following disclaimer in the 1316199571SPyun YongHyeon * documentation and/or other materials provided with the distribution. 1416199571SPyun YongHyeon * 1516199571SPyun YongHyeon * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1616199571SPyun YongHyeon * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1716199571SPyun YongHyeon * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1816199571SPyun YongHyeon * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1916199571SPyun YongHyeon * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2016199571SPyun YongHyeon * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2116199571SPyun YongHyeon * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2216199571SPyun YongHyeon * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2316199571SPyun YongHyeon * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2416199571SPyun YongHyeon * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2516199571SPyun YongHyeon * SUCH DAMAGE. 2616199571SPyun YongHyeon */ 2716199571SPyun YongHyeon 2816199571SPyun YongHyeon /* Driver for Attansic Technology Corp. L1 Gigabit Ethernet. */ 2916199571SPyun YongHyeon 3016199571SPyun YongHyeon #include <sys/cdefs.h> 3116199571SPyun YongHyeon __FBSDID("$FreeBSD$"); 3216199571SPyun YongHyeon 3316199571SPyun YongHyeon #include <sys/param.h> 3416199571SPyun YongHyeon #include <sys/systm.h> 3516199571SPyun YongHyeon #include <sys/bus.h> 3616199571SPyun YongHyeon #include <sys/endian.h> 3716199571SPyun YongHyeon #include <sys/kernel.h> 3816199571SPyun YongHyeon #include <sys/malloc.h> 3916199571SPyun YongHyeon #include <sys/mbuf.h> 4016199571SPyun YongHyeon #include <sys/rman.h> 4116199571SPyun YongHyeon #include <sys/module.h> 4216199571SPyun YongHyeon #include <sys/queue.h> 4316199571SPyun YongHyeon #include <sys/socket.h> 4416199571SPyun YongHyeon #include <sys/sockio.h> 4516199571SPyun YongHyeon #include <sys/sysctl.h> 4616199571SPyun YongHyeon #include <sys/taskqueue.h> 4716199571SPyun YongHyeon 4816199571SPyun YongHyeon #include <net/bpf.h> 4916199571SPyun YongHyeon #include <net/if.h> 5016199571SPyun YongHyeon #include <net/if_arp.h> 5116199571SPyun YongHyeon #include <net/ethernet.h> 5216199571SPyun YongHyeon #include <net/if_dl.h> 5316199571SPyun YongHyeon #include <net/if_media.h> 5416199571SPyun YongHyeon #include <net/if_types.h> 5516199571SPyun YongHyeon #include <net/if_vlan_var.h> 5616199571SPyun YongHyeon 5716199571SPyun YongHyeon #include <netinet/in.h> 5816199571SPyun YongHyeon #include <netinet/in_systm.h> 5916199571SPyun YongHyeon #include <netinet/ip.h> 6016199571SPyun YongHyeon #include <netinet/tcp.h> 6116199571SPyun YongHyeon 6216199571SPyun YongHyeon #include <dev/mii/mii.h> 6316199571SPyun YongHyeon #include <dev/mii/miivar.h> 6416199571SPyun YongHyeon 6516199571SPyun YongHyeon #include <dev/pci/pcireg.h> 6616199571SPyun YongHyeon #include <dev/pci/pcivar.h> 6716199571SPyun YongHyeon 6816199571SPyun YongHyeon #include <machine/bus.h> 6916199571SPyun YongHyeon #include <machine/in_cksum.h> 7016199571SPyun YongHyeon 7116199571SPyun YongHyeon #include <dev/age/if_agereg.h> 7216199571SPyun YongHyeon #include <dev/age/if_agevar.h> 7316199571SPyun YongHyeon 7416199571SPyun YongHyeon /* "device miibus" required. See GENERIC if you get errors here. */ 7516199571SPyun YongHyeon #include "miibus_if.h" 7616199571SPyun YongHyeon 7716199571SPyun YongHyeon #ifndef IFCAP_VLAN_HWTSO 7816199571SPyun YongHyeon #define IFCAP_VLAN_HWTSO 0 7916199571SPyun YongHyeon #endif 8016199571SPyun YongHyeon #define AGE_CSUM_FEATURES (CSUM_TCP | CSUM_UDP) 8116199571SPyun YongHyeon 8216199571SPyun YongHyeon MODULE_DEPEND(age, pci, 1, 1, 1); 8316199571SPyun YongHyeon MODULE_DEPEND(age, ether, 1, 1, 1); 8416199571SPyun YongHyeon MODULE_DEPEND(age, miibus, 1, 1, 1); 8516199571SPyun YongHyeon 8616199571SPyun YongHyeon /* Tunables. */ 8716199571SPyun YongHyeon static int msi_disable = 0; 8816199571SPyun YongHyeon static int msix_disable = 0; 8916199571SPyun YongHyeon TUNABLE_INT("hw.age.msi_disable", &msi_disable); 9016199571SPyun YongHyeon TUNABLE_INT("hw.age.msix_disable", &msix_disable); 9116199571SPyun YongHyeon 9216199571SPyun YongHyeon /* 9316199571SPyun YongHyeon * Devices supported by this driver. 9416199571SPyun YongHyeon */ 9516199571SPyun YongHyeon static struct age_dev { 9616199571SPyun YongHyeon uint16_t age_vendorid; 9716199571SPyun YongHyeon uint16_t age_deviceid; 9816199571SPyun YongHyeon const char *age_name; 9916199571SPyun YongHyeon } age_devs[] = { 10016199571SPyun YongHyeon { VENDORID_ATTANSIC, DEVICEID_ATTANSIC_L1, 10116199571SPyun YongHyeon "Attansic Technology Corp, L1 Gigabit Ethernet" }, 10216199571SPyun YongHyeon }; 10316199571SPyun YongHyeon 10416199571SPyun YongHyeon static int age_miibus_readreg(device_t, int, int); 10516199571SPyun YongHyeon static int age_miibus_writereg(device_t, int, int, int); 10616199571SPyun YongHyeon static void age_miibus_statchg(device_t); 10716199571SPyun YongHyeon static void age_mediastatus(struct ifnet *, struct ifmediareq *); 10816199571SPyun YongHyeon static int age_mediachange(struct ifnet *); 10916199571SPyun YongHyeon static int age_read_vpd_word(struct age_softc *, uint32_t, uint32_t, 11016199571SPyun YongHyeon uint32_t *); 11116199571SPyun YongHyeon static int age_probe(device_t); 11216199571SPyun YongHyeon static void age_get_macaddr(struct age_softc *); 11316199571SPyun YongHyeon static void age_phy_reset(struct age_softc *); 11416199571SPyun YongHyeon static int age_attach(device_t); 11516199571SPyun YongHyeon static int age_detach(device_t); 11616199571SPyun YongHyeon static void age_sysctl_node(struct age_softc *); 11716199571SPyun YongHyeon static void age_dmamap_cb(void *, bus_dma_segment_t *, int, int); 11816199571SPyun YongHyeon static int age_check_boundary(struct age_softc *); 11916199571SPyun YongHyeon static int age_dma_alloc(struct age_softc *); 12016199571SPyun YongHyeon static void age_dma_free(struct age_softc *); 12116199571SPyun YongHyeon static int age_shutdown(device_t); 12216199571SPyun YongHyeon static void age_setwol(struct age_softc *); 12316199571SPyun YongHyeon static int age_suspend(device_t); 12416199571SPyun YongHyeon static int age_resume(device_t); 12516199571SPyun YongHyeon static int age_encap(struct age_softc *, struct mbuf **); 12616199571SPyun YongHyeon static void age_tx_task(void *, int); 12716199571SPyun YongHyeon static void age_start(struct ifnet *); 12816199571SPyun YongHyeon static void age_watchdog(struct age_softc *); 12916199571SPyun YongHyeon static int age_ioctl(struct ifnet *, u_long, caddr_t); 13016199571SPyun YongHyeon static void age_mac_config(struct age_softc *); 13116199571SPyun YongHyeon static void age_link_task(void *, int); 13216199571SPyun YongHyeon static void age_stats_update(struct age_softc *); 13316199571SPyun YongHyeon static int age_intr(void *); 13416199571SPyun YongHyeon static void age_int_task(void *, int); 13516199571SPyun YongHyeon static void age_txintr(struct age_softc *, int); 13616199571SPyun YongHyeon static void age_rxeof(struct age_softc *sc, struct rx_rdesc *); 13716199571SPyun YongHyeon static int age_rxintr(struct age_softc *, int, int); 13816199571SPyun YongHyeon static void age_tick(void *); 13916199571SPyun YongHyeon static void age_reset(struct age_softc *); 14016199571SPyun YongHyeon static void age_init(void *); 14116199571SPyun YongHyeon static void age_init_locked(struct age_softc *); 14216199571SPyun YongHyeon static void age_stop(struct age_softc *); 14316199571SPyun YongHyeon static void age_stop_txmac(struct age_softc *); 14416199571SPyun YongHyeon static void age_stop_rxmac(struct age_softc *); 14516199571SPyun YongHyeon static void age_init_tx_ring(struct age_softc *); 14616199571SPyun YongHyeon static int age_init_rx_ring(struct age_softc *); 14716199571SPyun YongHyeon static void age_init_rr_ring(struct age_softc *); 14816199571SPyun YongHyeon static void age_init_cmb_block(struct age_softc *); 14916199571SPyun YongHyeon static void age_init_smb_block(struct age_softc *); 15016199571SPyun YongHyeon static int age_newbuf(struct age_softc *, struct age_rxdesc *); 15116199571SPyun YongHyeon static void age_rxvlan(struct age_softc *); 15216199571SPyun YongHyeon static void age_rxfilter(struct age_softc *); 15316199571SPyun YongHyeon static int sysctl_age_stats(SYSCTL_HANDLER_ARGS); 15416199571SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int); 15516199571SPyun YongHyeon static int sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS); 15616199571SPyun YongHyeon static int sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS); 15716199571SPyun YongHyeon 15816199571SPyun YongHyeon 15916199571SPyun YongHyeon static device_method_t age_methods[] = { 16016199571SPyun YongHyeon /* Device interface. */ 16116199571SPyun YongHyeon DEVMETHOD(device_probe, age_probe), 16216199571SPyun YongHyeon DEVMETHOD(device_attach, age_attach), 16316199571SPyun YongHyeon DEVMETHOD(device_detach, age_detach), 16416199571SPyun YongHyeon DEVMETHOD(device_shutdown, age_shutdown), 16516199571SPyun YongHyeon DEVMETHOD(device_suspend, age_suspend), 16616199571SPyun YongHyeon DEVMETHOD(device_resume, age_resume), 16716199571SPyun YongHyeon 16816199571SPyun YongHyeon /* MII interface. */ 16916199571SPyun YongHyeon DEVMETHOD(miibus_readreg, age_miibus_readreg), 17016199571SPyun YongHyeon DEVMETHOD(miibus_writereg, age_miibus_writereg), 17116199571SPyun YongHyeon DEVMETHOD(miibus_statchg, age_miibus_statchg), 17216199571SPyun YongHyeon 17316199571SPyun YongHyeon { NULL, NULL } 17416199571SPyun YongHyeon }; 17516199571SPyun YongHyeon 17616199571SPyun YongHyeon static driver_t age_driver = { 17716199571SPyun YongHyeon "age", 17816199571SPyun YongHyeon age_methods, 17916199571SPyun YongHyeon sizeof(struct age_softc) 18016199571SPyun YongHyeon }; 18116199571SPyun YongHyeon 18216199571SPyun YongHyeon static devclass_t age_devclass; 18316199571SPyun YongHyeon 18416199571SPyun YongHyeon DRIVER_MODULE(age, pci, age_driver, age_devclass, 0, 0); 18516199571SPyun YongHyeon DRIVER_MODULE(miibus, age, miibus_driver, miibus_devclass, 0, 0); 18616199571SPyun YongHyeon 18716199571SPyun YongHyeon static struct resource_spec age_res_spec_mem[] = { 18816199571SPyun YongHyeon { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 18916199571SPyun YongHyeon { -1, 0, 0 } 19016199571SPyun YongHyeon }; 19116199571SPyun YongHyeon 19216199571SPyun YongHyeon static struct resource_spec age_irq_spec_legacy[] = { 19316199571SPyun YongHyeon { SYS_RES_IRQ, 0, RF_ACTIVE | RF_SHAREABLE }, 19416199571SPyun YongHyeon { -1, 0, 0 } 19516199571SPyun YongHyeon }; 19616199571SPyun YongHyeon 19716199571SPyun YongHyeon static struct resource_spec age_irq_spec_msi[] = { 19816199571SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 19916199571SPyun YongHyeon { -1, 0, 0 } 20016199571SPyun YongHyeon }; 20116199571SPyun YongHyeon 20216199571SPyun YongHyeon static struct resource_spec age_irq_spec_msix[] = { 20316199571SPyun YongHyeon { SYS_RES_IRQ, 1, RF_ACTIVE }, 20416199571SPyun YongHyeon { -1, 0, 0 } 20516199571SPyun YongHyeon }; 20616199571SPyun YongHyeon 20716199571SPyun YongHyeon /* 20816199571SPyun YongHyeon * Read a PHY register on the MII of the L1. 20916199571SPyun YongHyeon */ 21016199571SPyun YongHyeon static int 21116199571SPyun YongHyeon age_miibus_readreg(device_t dev, int phy, int reg) 21216199571SPyun YongHyeon { 21316199571SPyun YongHyeon struct age_softc *sc; 21416199571SPyun YongHyeon uint32_t v; 21516199571SPyun YongHyeon int i; 21616199571SPyun YongHyeon 21716199571SPyun YongHyeon sc = device_get_softc(dev); 21816199571SPyun YongHyeon if (phy != sc->age_phyaddr) 21916199571SPyun YongHyeon return (0); 22016199571SPyun YongHyeon 22116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ | 22216199571SPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 22316199571SPyun YongHyeon for (i = AGE_PHY_TIMEOUT; i > 0; i--) { 22416199571SPyun YongHyeon DELAY(1); 22516199571SPyun YongHyeon v = CSR_READ_4(sc, AGE_MDIO); 22616199571SPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 22716199571SPyun YongHyeon break; 22816199571SPyun YongHyeon } 22916199571SPyun YongHyeon 23016199571SPyun YongHyeon if (i == 0) { 23116199571SPyun YongHyeon device_printf(sc->age_dev, "phy read timeout : %d\n", reg); 23216199571SPyun YongHyeon return (0); 23316199571SPyun YongHyeon } 23416199571SPyun YongHyeon 23516199571SPyun YongHyeon return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT); 23616199571SPyun YongHyeon } 23716199571SPyun YongHyeon 23816199571SPyun YongHyeon /* 23916199571SPyun YongHyeon * Write a PHY register on the MII of the L1. 24016199571SPyun YongHyeon */ 24116199571SPyun YongHyeon static int 24216199571SPyun YongHyeon age_miibus_writereg(device_t dev, int phy, int reg, int val) 24316199571SPyun YongHyeon { 24416199571SPyun YongHyeon struct age_softc *sc; 24516199571SPyun YongHyeon uint32_t v; 24616199571SPyun YongHyeon int i; 24716199571SPyun YongHyeon 24816199571SPyun YongHyeon sc = device_get_softc(dev); 24916199571SPyun YongHyeon if (phy != sc->age_phyaddr) 25016199571SPyun YongHyeon return (0); 25116199571SPyun YongHyeon 25216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE | 25316199571SPyun YongHyeon (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT | 25416199571SPyun YongHyeon MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg)); 25516199571SPyun YongHyeon for (i = AGE_PHY_TIMEOUT; i > 0; i--) { 25616199571SPyun YongHyeon DELAY(1); 25716199571SPyun YongHyeon v = CSR_READ_4(sc, AGE_MDIO); 25816199571SPyun YongHyeon if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0) 25916199571SPyun YongHyeon break; 26016199571SPyun YongHyeon } 26116199571SPyun YongHyeon 26216199571SPyun YongHyeon if (i == 0) 26316199571SPyun YongHyeon device_printf(sc->age_dev, "phy write timeout : %d\n", reg); 26416199571SPyun YongHyeon 26516199571SPyun YongHyeon return (0); 26616199571SPyun YongHyeon } 26716199571SPyun YongHyeon 26816199571SPyun YongHyeon /* 26916199571SPyun YongHyeon * Callback from MII layer when media changes. 27016199571SPyun YongHyeon */ 27116199571SPyun YongHyeon static void 27216199571SPyun YongHyeon age_miibus_statchg(device_t dev) 27316199571SPyun YongHyeon { 27416199571SPyun YongHyeon struct age_softc *sc; 27516199571SPyun YongHyeon 27616199571SPyun YongHyeon sc = device_get_softc(dev); 27716199571SPyun YongHyeon taskqueue_enqueue(taskqueue_swi, &sc->age_link_task); 27816199571SPyun YongHyeon } 27916199571SPyun YongHyeon 28016199571SPyun YongHyeon /* 28116199571SPyun YongHyeon * Get the current interface media status. 28216199571SPyun YongHyeon */ 28316199571SPyun YongHyeon static void 28416199571SPyun YongHyeon age_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 28516199571SPyun YongHyeon { 28616199571SPyun YongHyeon struct age_softc *sc; 28716199571SPyun YongHyeon struct mii_data *mii; 28816199571SPyun YongHyeon 28916199571SPyun YongHyeon sc = ifp->if_softc; 29016199571SPyun YongHyeon AGE_LOCK(sc); 29116199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 29216199571SPyun YongHyeon 29316199571SPyun YongHyeon mii_pollstat(mii); 29416199571SPyun YongHyeon AGE_UNLOCK(sc); 29516199571SPyun YongHyeon ifmr->ifm_status = mii->mii_media_status; 29616199571SPyun YongHyeon ifmr->ifm_active = mii->mii_media_active; 29716199571SPyun YongHyeon } 29816199571SPyun YongHyeon 29916199571SPyun YongHyeon /* 30016199571SPyun YongHyeon * Set hardware to newly-selected media. 30116199571SPyun YongHyeon */ 30216199571SPyun YongHyeon static int 30316199571SPyun YongHyeon age_mediachange(struct ifnet *ifp) 30416199571SPyun YongHyeon { 30516199571SPyun YongHyeon struct age_softc *sc; 30616199571SPyun YongHyeon struct mii_data *mii; 30716199571SPyun YongHyeon struct mii_softc *miisc; 30816199571SPyun YongHyeon int error; 30916199571SPyun YongHyeon 31016199571SPyun YongHyeon sc = ifp->if_softc; 31116199571SPyun YongHyeon AGE_LOCK(sc); 31216199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 31316199571SPyun YongHyeon if (mii->mii_instance != 0) { 31416199571SPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 31516199571SPyun YongHyeon mii_phy_reset(miisc); 31616199571SPyun YongHyeon } 31716199571SPyun YongHyeon error = mii_mediachg(mii); 31816199571SPyun YongHyeon AGE_UNLOCK(sc); 31916199571SPyun YongHyeon 32016199571SPyun YongHyeon return (error); 32116199571SPyun YongHyeon } 32216199571SPyun YongHyeon 32316199571SPyun YongHyeon static int 32416199571SPyun YongHyeon age_read_vpd_word(struct age_softc *sc, uint32_t vpdc, uint32_t offset, 32516199571SPyun YongHyeon uint32_t *word) 32616199571SPyun YongHyeon { 32716199571SPyun YongHyeon int i; 32816199571SPyun YongHyeon 32916199571SPyun YongHyeon pci_write_config(sc->age_dev, vpdc + PCIR_VPD_ADDR, offset, 2); 33016199571SPyun YongHyeon for (i = AGE_TIMEOUT; i > 0; i--) { 33116199571SPyun YongHyeon DELAY(10); 33216199571SPyun YongHyeon if ((pci_read_config(sc->age_dev, vpdc + PCIR_VPD_ADDR, 2) & 33316199571SPyun YongHyeon 0x8000) == 0x8000) 33416199571SPyun YongHyeon break; 33516199571SPyun YongHyeon } 33616199571SPyun YongHyeon if (i == 0) { 33716199571SPyun YongHyeon device_printf(sc->age_dev, "VPD read timeout!\n"); 33816199571SPyun YongHyeon *word = 0; 33916199571SPyun YongHyeon return (ETIMEDOUT); 34016199571SPyun YongHyeon } 34116199571SPyun YongHyeon 34216199571SPyun YongHyeon *word = pci_read_config(sc->age_dev, vpdc + PCIR_VPD_DATA, 4); 34316199571SPyun YongHyeon return (0); 34416199571SPyun YongHyeon } 34516199571SPyun YongHyeon 34616199571SPyun YongHyeon static int 34716199571SPyun YongHyeon age_probe(device_t dev) 34816199571SPyun YongHyeon { 34916199571SPyun YongHyeon struct age_dev *sp; 35016199571SPyun YongHyeon int i; 35116199571SPyun YongHyeon uint16_t vendor, devid; 35216199571SPyun YongHyeon 35316199571SPyun YongHyeon vendor = pci_get_vendor(dev); 35416199571SPyun YongHyeon devid = pci_get_device(dev); 35516199571SPyun YongHyeon sp = age_devs; 35616199571SPyun YongHyeon for (i = 0; i < sizeof(age_devs) / sizeof(age_devs[0]); 35716199571SPyun YongHyeon i++, sp++) { 35816199571SPyun YongHyeon if (vendor == sp->age_vendorid && 35916199571SPyun YongHyeon devid == sp->age_deviceid) { 36016199571SPyun YongHyeon device_set_desc(dev, sp->age_name); 36116199571SPyun YongHyeon return (BUS_PROBE_DEFAULT); 36216199571SPyun YongHyeon } 36316199571SPyun YongHyeon } 36416199571SPyun YongHyeon 36516199571SPyun YongHyeon return (ENXIO); 36616199571SPyun YongHyeon } 36716199571SPyun YongHyeon 36816199571SPyun YongHyeon static void 36916199571SPyun YongHyeon age_get_macaddr(struct age_softc *sc) 37016199571SPyun YongHyeon { 37116199571SPyun YongHyeon uint32_t ea[2], off, reg, word; 37216199571SPyun YongHyeon int vpd_error, match, vpdc; 37316199571SPyun YongHyeon 37416199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_SPI_CTRL); 37516199571SPyun YongHyeon if ((reg & SPI_VPD_ENB) != 0) { 37616199571SPyun YongHyeon /* Get VPD stored in TWSI EEPROM. */ 37716199571SPyun YongHyeon reg &= ~SPI_VPD_ENB; 37816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_SPI_CTRL, reg); 37916199571SPyun YongHyeon } 38016199571SPyun YongHyeon 38116199571SPyun YongHyeon vpd_error = 0; 38216199571SPyun YongHyeon ea[0] = ea[1] = 0; 38316199571SPyun YongHyeon if ((vpd_error = pci_find_extcap(sc->age_dev, PCIY_VPD, &vpdc)) == 0) { 38416199571SPyun YongHyeon /* 38516199571SPyun YongHyeon * PCI VPD capability exists, but it seems that it's 38616199571SPyun YongHyeon * not in the standard form as stated in PCI VPD 38716199571SPyun YongHyeon * specification such that driver could not use 38816199571SPyun YongHyeon * pci_get_vpd_readonly(9) with keyword 'NA'. 38916199571SPyun YongHyeon * Search VPD data starting at address 0x0100. The data 3905a9555b9SRui Paulo * should be used as initializers to set AGE_PAR0, 39116199571SPyun YongHyeon * AGE_PAR1 register including other PCI configuration 39216199571SPyun YongHyeon * registers. 39316199571SPyun YongHyeon */ 39416199571SPyun YongHyeon word = 0; 39516199571SPyun YongHyeon match = 0; 39616199571SPyun YongHyeon reg = 0; 39716199571SPyun YongHyeon for (off = AGE_VPD_REG_CONF_START; off < AGE_VPD_REG_CONF_END; 39816199571SPyun YongHyeon off += sizeof(uint32_t)) { 39916199571SPyun YongHyeon vpd_error = age_read_vpd_word(sc, vpdc, off, &word); 40016199571SPyun YongHyeon if (vpd_error != 0) 40116199571SPyun YongHyeon break; 40216199571SPyun YongHyeon if (match != 0) { 40316199571SPyun YongHyeon switch (reg) { 40416199571SPyun YongHyeon case AGE_PAR0: 40516199571SPyun YongHyeon ea[0] = word; 40616199571SPyun YongHyeon break; 40716199571SPyun YongHyeon case AGE_PAR1: 40816199571SPyun YongHyeon ea[1] = word; 40916199571SPyun YongHyeon break; 41016199571SPyun YongHyeon default: 41116199571SPyun YongHyeon break; 41216199571SPyun YongHyeon } 41316199571SPyun YongHyeon match = 0; 41416199571SPyun YongHyeon } else if ((word & 0xFF) == AGE_VPD_REG_CONF_SIG) { 41516199571SPyun YongHyeon match = 1; 41616199571SPyun YongHyeon reg = word >> 16; 41716199571SPyun YongHyeon } else 41816199571SPyun YongHyeon break; 41916199571SPyun YongHyeon } 42016199571SPyun YongHyeon if (off >= AGE_VPD_REG_CONF_END) 42116199571SPyun YongHyeon vpd_error = ENOENT; 42216199571SPyun YongHyeon if (vpd_error == 0) { 42316199571SPyun YongHyeon /* 42416199571SPyun YongHyeon * Don't blindly trust ethernet address obtained 42516199571SPyun YongHyeon * from VPD. Check whether ethernet address is 42616199571SPyun YongHyeon * valid one. Otherwise fall-back to reading 42716199571SPyun YongHyeon * PAR register. 42816199571SPyun YongHyeon */ 42916199571SPyun YongHyeon ea[1] &= 0xFFFF; 43016199571SPyun YongHyeon if ((ea[0] == 0 && ea[1] == 0) || 43116199571SPyun YongHyeon (ea[0] == 0xFFFFFFFF && ea[1] == 0xFFFF)) { 432dca3a3a0SPyun YongHyeon if (bootverbose) 43316199571SPyun YongHyeon device_printf(sc->age_dev, 43416199571SPyun YongHyeon "invalid ethernet address " 43516199571SPyun YongHyeon "returned from VPD.\n"); 43616199571SPyun YongHyeon vpd_error = EINVAL; 43716199571SPyun YongHyeon } 43816199571SPyun YongHyeon } 439dca3a3a0SPyun YongHyeon if (vpd_error != 0 && (bootverbose)) 44016199571SPyun YongHyeon device_printf(sc->age_dev, "VPD access failure!\n"); 44116199571SPyun YongHyeon } else { 442dca3a3a0SPyun YongHyeon if (bootverbose) 44316199571SPyun YongHyeon device_printf(sc->age_dev, 44416199571SPyun YongHyeon "PCI VPD capability not found!\n"); 44516199571SPyun YongHyeon } 44616199571SPyun YongHyeon 44716199571SPyun YongHyeon /* 44816199571SPyun YongHyeon * It seems that L1 also provides a way to extract ethernet 44916199571SPyun YongHyeon * address via SPI flash interface. Because SPI flash memory 45016199571SPyun YongHyeon * device of different vendors vary in their instruction 45116199571SPyun YongHyeon * codes for read ID instruction, it's very hard to get 45216199571SPyun YongHyeon * instructions codes without detailed information for the 45316199571SPyun YongHyeon * flash memory device used on ethernet controller. To simplify 45416199571SPyun YongHyeon * code, just read AGE_PAR0/AGE_PAR1 register to get ethernet 45516199571SPyun YongHyeon * address which is supposed to be set by hardware during 45616199571SPyun YongHyeon * power on reset. 45716199571SPyun YongHyeon */ 45816199571SPyun YongHyeon if (vpd_error != 0) { 45916199571SPyun YongHyeon /* 46016199571SPyun YongHyeon * VPD is mapped to SPI flash memory or BIOS set it. 46116199571SPyun YongHyeon */ 46216199571SPyun YongHyeon ea[0] = CSR_READ_4(sc, AGE_PAR0); 46316199571SPyun YongHyeon ea[1] = CSR_READ_4(sc, AGE_PAR1); 46416199571SPyun YongHyeon } 46516199571SPyun YongHyeon 46616199571SPyun YongHyeon ea[1] &= 0xFFFF; 46716199571SPyun YongHyeon if ((ea[0] == 0 && ea[1] == 0) || 46816199571SPyun YongHyeon (ea[0] == 0xFFFFFFFF && ea[1] == 0xFFFF)) { 46916199571SPyun YongHyeon device_printf(sc->age_dev, 47016199571SPyun YongHyeon "generating fake ethernet address.\n"); 47116199571SPyun YongHyeon ea[0] = arc4random(); 47216199571SPyun YongHyeon /* Set OUI to ASUSTek COMPUTER INC. */ 47316199571SPyun YongHyeon sc->age_eaddr[0] = 0x00; 47416199571SPyun YongHyeon sc->age_eaddr[1] = 0x1B; 47516199571SPyun YongHyeon sc->age_eaddr[2] = 0xFC; 47616199571SPyun YongHyeon sc->age_eaddr[3] = (ea[0] >> 16) & 0xFF; 47716199571SPyun YongHyeon sc->age_eaddr[4] = (ea[0] >> 8) & 0xFF; 47816199571SPyun YongHyeon sc->age_eaddr[5] = (ea[0] >> 0) & 0xFF; 47916199571SPyun YongHyeon } else { 48016199571SPyun YongHyeon sc->age_eaddr[0] = (ea[1] >> 8) & 0xFF; 48116199571SPyun YongHyeon sc->age_eaddr[1] = (ea[1] >> 0) & 0xFF; 48216199571SPyun YongHyeon sc->age_eaddr[2] = (ea[0] >> 24) & 0xFF; 48316199571SPyun YongHyeon sc->age_eaddr[3] = (ea[0] >> 16) & 0xFF; 48416199571SPyun YongHyeon sc->age_eaddr[4] = (ea[0] >> 8) & 0xFF; 48516199571SPyun YongHyeon sc->age_eaddr[5] = (ea[0] >> 0) & 0xFF; 48616199571SPyun YongHyeon } 48716199571SPyun YongHyeon } 48816199571SPyun YongHyeon 48916199571SPyun YongHyeon static void 49016199571SPyun YongHyeon age_phy_reset(struct age_softc *sc) 49116199571SPyun YongHyeon { 49216199571SPyun YongHyeon 49316199571SPyun YongHyeon /* Reset PHY. */ 49416199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_RST); 49591216e1eSPyun YongHyeon DELAY(1000); 49616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_CLR); 49791216e1eSPyun YongHyeon DELAY(1000); 49816199571SPyun YongHyeon } 49916199571SPyun YongHyeon 50016199571SPyun YongHyeon static int 50116199571SPyun YongHyeon age_attach(device_t dev) 50216199571SPyun YongHyeon { 50316199571SPyun YongHyeon struct age_softc *sc; 50416199571SPyun YongHyeon struct ifnet *ifp; 50516199571SPyun YongHyeon uint16_t burst; 50616199571SPyun YongHyeon int error, i, msic, msixc, pmc; 50716199571SPyun YongHyeon 50816199571SPyun YongHyeon error = 0; 50916199571SPyun YongHyeon sc = device_get_softc(dev); 51016199571SPyun YongHyeon sc->age_dev = dev; 51116199571SPyun YongHyeon 51216199571SPyun YongHyeon mtx_init(&sc->age_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 51316199571SPyun YongHyeon MTX_DEF); 51416199571SPyun YongHyeon callout_init_mtx(&sc->age_tick_ch, &sc->age_mtx, 0); 51516199571SPyun YongHyeon TASK_INIT(&sc->age_int_task, 0, age_int_task, sc); 51616199571SPyun YongHyeon TASK_INIT(&sc->age_link_task, 0, age_link_task, sc); 51716199571SPyun YongHyeon 51816199571SPyun YongHyeon /* Map the device. */ 51916199571SPyun YongHyeon pci_enable_busmaster(dev); 52016199571SPyun YongHyeon sc->age_res_spec = age_res_spec_mem; 52116199571SPyun YongHyeon sc->age_irq_spec = age_irq_spec_legacy; 52216199571SPyun YongHyeon error = bus_alloc_resources(dev, sc->age_res_spec, sc->age_res); 52316199571SPyun YongHyeon if (error != 0) { 52416199571SPyun YongHyeon device_printf(dev, "cannot allocate memory resources.\n"); 52516199571SPyun YongHyeon goto fail; 52616199571SPyun YongHyeon } 52716199571SPyun YongHyeon 52816199571SPyun YongHyeon /* Set PHY address. */ 52916199571SPyun YongHyeon sc->age_phyaddr = AGE_PHY_ADDR; 53016199571SPyun YongHyeon 53116199571SPyun YongHyeon /* Reset PHY. */ 53216199571SPyun YongHyeon age_phy_reset(sc); 53316199571SPyun YongHyeon 53416199571SPyun YongHyeon /* Reset the ethernet controller. */ 53516199571SPyun YongHyeon age_reset(sc); 53616199571SPyun YongHyeon 53716199571SPyun YongHyeon /* Get PCI and chip id/revision. */ 53816199571SPyun YongHyeon sc->age_rev = pci_get_revid(dev); 53916199571SPyun YongHyeon sc->age_chip_rev = CSR_READ_4(sc, AGE_MASTER_CFG) >> 54016199571SPyun YongHyeon MASTER_CHIP_REV_SHIFT; 541dca3a3a0SPyun YongHyeon if (bootverbose) { 54216199571SPyun YongHyeon device_printf(dev, "PCI device revision : 0x%04x\n", sc->age_rev); 54316199571SPyun YongHyeon device_printf(dev, "Chip id/revision : 0x%04x\n", 54416199571SPyun YongHyeon sc->age_chip_rev); 54516199571SPyun YongHyeon } 54616199571SPyun YongHyeon 54716199571SPyun YongHyeon /* 54816199571SPyun YongHyeon * XXX 54916199571SPyun YongHyeon * Unintialized hardware returns an invalid chip id/revision 55016199571SPyun YongHyeon * as well as 0xFFFFFFFF for Tx/Rx fifo length. It seems that 55116199571SPyun YongHyeon * unplugged cable results in putting hardware into automatic 55216199571SPyun YongHyeon * power down mode which in turn returns invalld chip revision. 55316199571SPyun YongHyeon */ 55416199571SPyun YongHyeon if (sc->age_chip_rev == 0xFFFF) { 55516199571SPyun YongHyeon device_printf(dev,"invalid chip revision : 0x%04x -- " 55616199571SPyun YongHyeon "not initialized?\n", sc->age_chip_rev); 55716199571SPyun YongHyeon error = ENXIO; 55816199571SPyun YongHyeon goto fail; 55916199571SPyun YongHyeon } 56016199571SPyun YongHyeon 56116199571SPyun YongHyeon device_printf(dev, "%d Tx FIFO, %d Rx FIFO\n", 56216199571SPyun YongHyeon CSR_READ_4(sc, AGE_SRAM_TX_FIFO_LEN), 56316199571SPyun YongHyeon CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN)); 56416199571SPyun YongHyeon 56516199571SPyun YongHyeon /* Allocate IRQ resources. */ 56616199571SPyun YongHyeon msixc = pci_msix_count(dev); 56716199571SPyun YongHyeon msic = pci_msi_count(dev); 568dca3a3a0SPyun YongHyeon if (bootverbose) { 56916199571SPyun YongHyeon device_printf(dev, "MSIX count : %d\n", msixc); 57016199571SPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 57116199571SPyun YongHyeon } 57216199571SPyun YongHyeon 57316199571SPyun YongHyeon /* Prefer MSIX over MSI. */ 57416199571SPyun YongHyeon if (msix_disable == 0 || msi_disable == 0) { 57516199571SPyun YongHyeon if (msix_disable == 0 && msixc == AGE_MSIX_MESSAGES && 57616199571SPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 57716199571SPyun YongHyeon if (msic == AGE_MSIX_MESSAGES) { 57816199571SPyun YongHyeon device_printf(dev, "Using %d MSIX messages.\n", 57916199571SPyun YongHyeon msixc); 58016199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_MSIX; 58116199571SPyun YongHyeon sc->age_irq_spec = age_irq_spec_msix; 58216199571SPyun YongHyeon } else 58316199571SPyun YongHyeon pci_release_msi(dev); 58416199571SPyun YongHyeon } 58516199571SPyun YongHyeon if (msi_disable == 0 && (sc->age_flags & AGE_FLAG_MSIX) == 0 && 58616199571SPyun YongHyeon msic == AGE_MSI_MESSAGES && 58716199571SPyun YongHyeon pci_alloc_msi(dev, &msic) == 0) { 58816199571SPyun YongHyeon if (msic == AGE_MSI_MESSAGES) { 58916199571SPyun YongHyeon device_printf(dev, "Using %d MSI messages.\n", 59016199571SPyun YongHyeon msic); 59116199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_MSI; 59216199571SPyun YongHyeon sc->age_irq_spec = age_irq_spec_msi; 59316199571SPyun YongHyeon } else 59416199571SPyun YongHyeon pci_release_msi(dev); 59516199571SPyun YongHyeon } 59616199571SPyun YongHyeon } 59716199571SPyun YongHyeon 59816199571SPyun YongHyeon error = bus_alloc_resources(dev, sc->age_irq_spec, sc->age_irq); 59916199571SPyun YongHyeon if (error != 0) { 60016199571SPyun YongHyeon device_printf(dev, "cannot allocate IRQ resources.\n"); 60116199571SPyun YongHyeon goto fail; 60216199571SPyun YongHyeon } 60316199571SPyun YongHyeon 60416199571SPyun YongHyeon 60516199571SPyun YongHyeon /* Get DMA parameters from PCIe device control register. */ 60616199571SPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, &i) == 0) { 60716199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_PCIE; 60816199571SPyun YongHyeon burst = pci_read_config(dev, i + 0x08, 2); 60916199571SPyun YongHyeon /* Max read request size. */ 61016199571SPyun YongHyeon sc->age_dma_rd_burst = ((burst >> 12) & 0x07) << 61116199571SPyun YongHyeon DMA_CFG_RD_BURST_SHIFT; 61216199571SPyun YongHyeon /* Max payload size. */ 61316199571SPyun YongHyeon sc->age_dma_wr_burst = ((burst >> 5) & 0x07) << 61416199571SPyun YongHyeon DMA_CFG_WR_BURST_SHIFT; 615dca3a3a0SPyun YongHyeon if (bootverbose) { 61616199571SPyun YongHyeon device_printf(dev, "Read request size : %d bytes.\n", 61716199571SPyun YongHyeon 128 << ((burst >> 12) & 0x07)); 61816199571SPyun YongHyeon device_printf(dev, "TLP payload size : %d bytes.\n", 61916199571SPyun YongHyeon 128 << ((burst >> 5) & 0x07)); 62016199571SPyun YongHyeon } 62116199571SPyun YongHyeon } else { 62216199571SPyun YongHyeon sc->age_dma_rd_burst = DMA_CFG_RD_BURST_128; 62316199571SPyun YongHyeon sc->age_dma_wr_burst = DMA_CFG_WR_BURST_128; 62416199571SPyun YongHyeon } 62516199571SPyun YongHyeon 62616199571SPyun YongHyeon /* Create device sysctl node. */ 62716199571SPyun YongHyeon age_sysctl_node(sc); 62816199571SPyun YongHyeon 62916199571SPyun YongHyeon if ((error = age_dma_alloc(sc) != 0)) 63016199571SPyun YongHyeon goto fail; 63116199571SPyun YongHyeon 63216199571SPyun YongHyeon /* Load station address. */ 63316199571SPyun YongHyeon age_get_macaddr(sc); 63416199571SPyun YongHyeon 63516199571SPyun YongHyeon ifp = sc->age_ifp = if_alloc(IFT_ETHER); 63616199571SPyun YongHyeon if (ifp == NULL) { 63716199571SPyun YongHyeon device_printf(dev, "cannot allocate ifnet structure.\n"); 63816199571SPyun YongHyeon error = ENXIO; 63916199571SPyun YongHyeon goto fail; 64016199571SPyun YongHyeon } 64116199571SPyun YongHyeon 64216199571SPyun YongHyeon ifp->if_softc = sc; 64316199571SPyun YongHyeon if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 64416199571SPyun YongHyeon ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 64516199571SPyun YongHyeon ifp->if_ioctl = age_ioctl; 64616199571SPyun YongHyeon ifp->if_start = age_start; 64716199571SPyun YongHyeon ifp->if_init = age_init; 64816199571SPyun YongHyeon ifp->if_snd.ifq_drv_maxlen = AGE_TX_RING_CNT - 1; 64916199571SPyun YongHyeon IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 65016199571SPyun YongHyeon IFQ_SET_READY(&ifp->if_snd); 65116199571SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 65216199571SPyun YongHyeon ifp->if_hwassist = AGE_CSUM_FEATURES | CSUM_TSO; 65316199571SPyun YongHyeon if (pci_find_extcap(dev, PCIY_PMG, &pmc) == 0) { 65416199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_PMCAP; 65516199571SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST; 65616199571SPyun YongHyeon } 65716199571SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 65816199571SPyun YongHyeon 65916199571SPyun YongHyeon /* Set up MII bus. */ 66016199571SPyun YongHyeon if ((error = mii_phy_probe(dev, &sc->age_miibus, age_mediachange, 66116199571SPyun YongHyeon age_mediastatus)) != 0) { 66216199571SPyun YongHyeon device_printf(dev, "no PHY found!\n"); 66316199571SPyun YongHyeon goto fail; 66416199571SPyun YongHyeon } 66516199571SPyun YongHyeon 66616199571SPyun YongHyeon ether_ifattach(ifp, sc->age_eaddr); 66716199571SPyun YongHyeon 66816199571SPyun YongHyeon /* VLAN capability setup. */ 66916199571SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU; 67016199571SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_HWCSUM; 67116199571SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 67216199571SPyun YongHyeon 67316199571SPyun YongHyeon /* Tell the upper layer(s) we support long frames. */ 67416199571SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 67516199571SPyun YongHyeon 67616199571SPyun YongHyeon /* Create local taskq. */ 67716199571SPyun YongHyeon TASK_INIT(&sc->age_tx_task, 1, age_tx_task, ifp); 67816199571SPyun YongHyeon sc->age_tq = taskqueue_create_fast("age_taskq", M_WAITOK, 67916199571SPyun YongHyeon taskqueue_thread_enqueue, &sc->age_tq); 68016199571SPyun YongHyeon if (sc->age_tq == NULL) { 68116199571SPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 68216199571SPyun YongHyeon ether_ifdetach(ifp); 68316199571SPyun YongHyeon error = ENXIO; 68416199571SPyun YongHyeon goto fail; 68516199571SPyun YongHyeon } 68616199571SPyun YongHyeon taskqueue_start_threads(&sc->age_tq, 1, PI_NET, "%s taskq", 68716199571SPyun YongHyeon device_get_nameunit(sc->age_dev)); 68816199571SPyun YongHyeon 68916199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_MSIX) != 0) 69016199571SPyun YongHyeon msic = AGE_MSIX_MESSAGES; 69116199571SPyun YongHyeon else if ((sc->age_flags & AGE_FLAG_MSI) != 0) 69216199571SPyun YongHyeon msic = AGE_MSI_MESSAGES; 69316199571SPyun YongHyeon else 69416199571SPyun YongHyeon msic = 1; 69516199571SPyun YongHyeon for (i = 0; i < msic; i++) { 69616199571SPyun YongHyeon error = bus_setup_intr(dev, sc->age_irq[i], 69716199571SPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, age_intr, NULL, sc, 69816199571SPyun YongHyeon &sc->age_intrhand[i]); 69916199571SPyun YongHyeon if (error != 0) 70016199571SPyun YongHyeon break; 70116199571SPyun YongHyeon } 70216199571SPyun YongHyeon if (error != 0) { 70316199571SPyun YongHyeon device_printf(dev, "could not set up interrupt handler.\n"); 70416199571SPyun YongHyeon taskqueue_free(sc->age_tq); 70516199571SPyun YongHyeon sc->age_tq = NULL; 70616199571SPyun YongHyeon ether_ifdetach(ifp); 70716199571SPyun YongHyeon goto fail; 70816199571SPyun YongHyeon } 70916199571SPyun YongHyeon 71016199571SPyun YongHyeon fail: 71116199571SPyun YongHyeon if (error != 0) 71216199571SPyun YongHyeon age_detach(dev); 71316199571SPyun YongHyeon 71416199571SPyun YongHyeon return (error); 71516199571SPyun YongHyeon } 71616199571SPyun YongHyeon 71716199571SPyun YongHyeon static int 71816199571SPyun YongHyeon age_detach(device_t dev) 71916199571SPyun YongHyeon { 72016199571SPyun YongHyeon struct age_softc *sc; 72116199571SPyun YongHyeon struct ifnet *ifp; 72216199571SPyun YongHyeon int i, msic; 72316199571SPyun YongHyeon 72416199571SPyun YongHyeon sc = device_get_softc(dev); 72516199571SPyun YongHyeon 72616199571SPyun YongHyeon ifp = sc->age_ifp; 72716199571SPyun YongHyeon if (device_is_attached(dev)) { 72816199571SPyun YongHyeon AGE_LOCK(sc); 72916199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_DETACH; 73016199571SPyun YongHyeon age_stop(sc); 73116199571SPyun YongHyeon AGE_UNLOCK(sc); 73216199571SPyun YongHyeon callout_drain(&sc->age_tick_ch); 73316199571SPyun YongHyeon taskqueue_drain(sc->age_tq, &sc->age_int_task); 73416199571SPyun YongHyeon taskqueue_drain(sc->age_tq, &sc->age_tx_task); 73516199571SPyun YongHyeon taskqueue_drain(taskqueue_swi, &sc->age_link_task); 73616199571SPyun YongHyeon ether_ifdetach(ifp); 73716199571SPyun YongHyeon } 73816199571SPyun YongHyeon 73916199571SPyun YongHyeon if (sc->age_tq != NULL) { 74016199571SPyun YongHyeon taskqueue_drain(sc->age_tq, &sc->age_int_task); 74116199571SPyun YongHyeon taskqueue_free(sc->age_tq); 74216199571SPyun YongHyeon sc->age_tq = NULL; 74316199571SPyun YongHyeon } 74416199571SPyun YongHyeon 74516199571SPyun YongHyeon if (sc->age_miibus != NULL) { 74616199571SPyun YongHyeon device_delete_child(dev, sc->age_miibus); 74716199571SPyun YongHyeon sc->age_miibus = NULL; 74816199571SPyun YongHyeon } 74916199571SPyun YongHyeon bus_generic_detach(dev); 75016199571SPyun YongHyeon age_dma_free(sc); 75116199571SPyun YongHyeon 75216199571SPyun YongHyeon if (ifp != NULL) { 75316199571SPyun YongHyeon if_free(ifp); 75416199571SPyun YongHyeon sc->age_ifp = NULL; 75516199571SPyun YongHyeon } 75616199571SPyun YongHyeon 75716199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_MSIX) != 0) 75816199571SPyun YongHyeon msic = AGE_MSIX_MESSAGES; 75916199571SPyun YongHyeon else if ((sc->age_flags & AGE_FLAG_MSI) != 0) 76016199571SPyun YongHyeon msic = AGE_MSI_MESSAGES; 76116199571SPyun YongHyeon else 76216199571SPyun YongHyeon msic = 1; 76316199571SPyun YongHyeon for (i = 0; i < msic; i++) { 76416199571SPyun YongHyeon if (sc->age_intrhand[i] != NULL) { 76516199571SPyun YongHyeon bus_teardown_intr(dev, sc->age_irq[i], 76616199571SPyun YongHyeon sc->age_intrhand[i]); 76716199571SPyun YongHyeon sc->age_intrhand[i] = NULL; 76816199571SPyun YongHyeon } 76916199571SPyun YongHyeon } 77016199571SPyun YongHyeon 77116199571SPyun YongHyeon bus_release_resources(dev, sc->age_irq_spec, sc->age_irq); 77216199571SPyun YongHyeon if ((sc->age_flags & (AGE_FLAG_MSI | AGE_FLAG_MSIX)) != 0) 77316199571SPyun YongHyeon pci_release_msi(dev); 77416199571SPyun YongHyeon bus_release_resources(dev, sc->age_res_spec, sc->age_res); 77516199571SPyun YongHyeon mtx_destroy(&sc->age_mtx); 77616199571SPyun YongHyeon 77716199571SPyun YongHyeon return (0); 77816199571SPyun YongHyeon } 77916199571SPyun YongHyeon 78016199571SPyun YongHyeon static void 78116199571SPyun YongHyeon age_sysctl_node(struct age_softc *sc) 78216199571SPyun YongHyeon { 78316199571SPyun YongHyeon int error; 78416199571SPyun YongHyeon 78516199571SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev), 78616199571SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO, 78716199571SPyun YongHyeon "stats", CTLTYPE_INT | CTLFLAG_RW, sc, 0, sysctl_age_stats, 78816199571SPyun YongHyeon "I", "Statistics"); 78916199571SPyun YongHyeon 79016199571SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev), 79116199571SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO, 79216199571SPyun YongHyeon "int_mod", CTLTYPE_INT | CTLFLAG_RW, &sc->age_int_mod, 0, 79316199571SPyun YongHyeon sysctl_hw_age_int_mod, "I", "age interrupt moderation"); 79416199571SPyun YongHyeon 79516199571SPyun YongHyeon /* Pull in device tunables. */ 79616199571SPyun YongHyeon sc->age_int_mod = AGE_IM_TIMER_DEFAULT; 79716199571SPyun YongHyeon error = resource_int_value(device_get_name(sc->age_dev), 79816199571SPyun YongHyeon device_get_unit(sc->age_dev), "int_mod", &sc->age_int_mod); 79916199571SPyun YongHyeon if (error == 0) { 80016199571SPyun YongHyeon if (sc->age_int_mod < AGE_IM_TIMER_MIN || 80116199571SPyun YongHyeon sc->age_int_mod > AGE_IM_TIMER_MAX) { 80216199571SPyun YongHyeon device_printf(sc->age_dev, 80316199571SPyun YongHyeon "int_mod value out of range; using default: %d\n", 80416199571SPyun YongHyeon AGE_IM_TIMER_DEFAULT); 80516199571SPyun YongHyeon sc->age_int_mod = AGE_IM_TIMER_DEFAULT; 80616199571SPyun YongHyeon } 80716199571SPyun YongHyeon } 80816199571SPyun YongHyeon 80916199571SPyun YongHyeon SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev), 81016199571SPyun YongHyeon SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO, 81116199571SPyun YongHyeon "process_limit", CTLTYPE_INT | CTLFLAG_RW, &sc->age_process_limit, 81216199571SPyun YongHyeon 0, sysctl_hw_age_proc_limit, "I", 81316199571SPyun YongHyeon "max number of Rx events to process"); 81416199571SPyun YongHyeon 81516199571SPyun YongHyeon /* Pull in device tunables. */ 81616199571SPyun YongHyeon sc->age_process_limit = AGE_PROC_DEFAULT; 81716199571SPyun YongHyeon error = resource_int_value(device_get_name(sc->age_dev), 81816199571SPyun YongHyeon device_get_unit(sc->age_dev), "process_limit", 81916199571SPyun YongHyeon &sc->age_process_limit); 82016199571SPyun YongHyeon if (error == 0) { 82116199571SPyun YongHyeon if (sc->age_process_limit < AGE_PROC_MIN || 82216199571SPyun YongHyeon sc->age_process_limit > AGE_PROC_MAX) { 82316199571SPyun YongHyeon device_printf(sc->age_dev, 82416199571SPyun YongHyeon "process_limit value out of range; " 82516199571SPyun YongHyeon "using default: %d\n", AGE_PROC_DEFAULT); 82616199571SPyun YongHyeon sc->age_process_limit = AGE_PROC_DEFAULT; 82716199571SPyun YongHyeon } 82816199571SPyun YongHyeon } 82916199571SPyun YongHyeon } 83016199571SPyun YongHyeon 83116199571SPyun YongHyeon struct age_dmamap_arg { 83216199571SPyun YongHyeon bus_addr_t age_busaddr; 83316199571SPyun YongHyeon }; 83416199571SPyun YongHyeon 83516199571SPyun YongHyeon static void 83616199571SPyun YongHyeon age_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 83716199571SPyun YongHyeon { 83816199571SPyun YongHyeon struct age_dmamap_arg *ctx; 83916199571SPyun YongHyeon 84016199571SPyun YongHyeon if (error != 0) 84116199571SPyun YongHyeon return; 84216199571SPyun YongHyeon 84316199571SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 84416199571SPyun YongHyeon 84516199571SPyun YongHyeon ctx = (struct age_dmamap_arg *)arg; 84616199571SPyun YongHyeon ctx->age_busaddr = segs[0].ds_addr; 84716199571SPyun YongHyeon } 84816199571SPyun YongHyeon 84916199571SPyun YongHyeon /* 85016199571SPyun YongHyeon * Attansic L1 controller have single register to specify high 85116199571SPyun YongHyeon * address part of DMA blocks. So all descriptor structures and 85216199571SPyun YongHyeon * DMA memory blocks should have the same high address of given 85316199571SPyun YongHyeon * 4GB address space(i.e. crossing 4GB boundary is not allowed). 85416199571SPyun YongHyeon */ 85516199571SPyun YongHyeon static int 85616199571SPyun YongHyeon age_check_boundary(struct age_softc *sc) 85716199571SPyun YongHyeon { 85816199571SPyun YongHyeon bus_addr_t rx_ring_end, rr_ring_end, tx_ring_end; 85916199571SPyun YongHyeon bus_addr_t cmb_block_end, smb_block_end; 86016199571SPyun YongHyeon 86116199571SPyun YongHyeon /* Tx/Rx descriptor queue should reside within 4GB boundary. */ 86216199571SPyun YongHyeon tx_ring_end = sc->age_rdata.age_tx_ring_paddr + AGE_TX_RING_SZ; 86316199571SPyun YongHyeon rx_ring_end = sc->age_rdata.age_rx_ring_paddr + AGE_RX_RING_SZ; 86416199571SPyun YongHyeon rr_ring_end = sc->age_rdata.age_rr_ring_paddr + AGE_RR_RING_SZ; 86516199571SPyun YongHyeon cmb_block_end = sc->age_rdata.age_cmb_block_paddr + AGE_CMB_BLOCK_SZ; 86616199571SPyun YongHyeon smb_block_end = sc->age_rdata.age_smb_block_paddr + AGE_SMB_BLOCK_SZ; 86716199571SPyun YongHyeon 86816199571SPyun YongHyeon if ((AGE_ADDR_HI(tx_ring_end) != 86916199571SPyun YongHyeon AGE_ADDR_HI(sc->age_rdata.age_tx_ring_paddr)) || 87016199571SPyun YongHyeon (AGE_ADDR_HI(rx_ring_end) != 87116199571SPyun YongHyeon AGE_ADDR_HI(sc->age_rdata.age_rx_ring_paddr)) || 87216199571SPyun YongHyeon (AGE_ADDR_HI(rr_ring_end) != 87316199571SPyun YongHyeon AGE_ADDR_HI(sc->age_rdata.age_rr_ring_paddr)) || 87416199571SPyun YongHyeon (AGE_ADDR_HI(cmb_block_end) != 87516199571SPyun YongHyeon AGE_ADDR_HI(sc->age_rdata.age_cmb_block_paddr)) || 87616199571SPyun YongHyeon (AGE_ADDR_HI(smb_block_end) != 87716199571SPyun YongHyeon AGE_ADDR_HI(sc->age_rdata.age_smb_block_paddr))) 87816199571SPyun YongHyeon return (EFBIG); 87916199571SPyun YongHyeon 88016199571SPyun YongHyeon if ((AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rx_ring_end)) || 88116199571SPyun YongHyeon (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rr_ring_end)) || 88216199571SPyun YongHyeon (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(cmb_block_end)) || 88316199571SPyun YongHyeon (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(smb_block_end))) 88416199571SPyun YongHyeon return (EFBIG); 88516199571SPyun YongHyeon 88616199571SPyun YongHyeon return (0); 88716199571SPyun YongHyeon } 88816199571SPyun YongHyeon 88916199571SPyun YongHyeon static int 89016199571SPyun YongHyeon age_dma_alloc(struct age_softc *sc) 89116199571SPyun YongHyeon { 89216199571SPyun YongHyeon struct age_txdesc *txd; 89316199571SPyun YongHyeon struct age_rxdesc *rxd; 89416199571SPyun YongHyeon bus_addr_t lowaddr; 89516199571SPyun YongHyeon struct age_dmamap_arg ctx; 89616199571SPyun YongHyeon int error, i; 89716199571SPyun YongHyeon 89816199571SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 89916199571SPyun YongHyeon 90016199571SPyun YongHyeon again: 90116199571SPyun YongHyeon /* Create parent ring/DMA block tag. */ 90216199571SPyun YongHyeon error = bus_dma_tag_create( 90316199571SPyun YongHyeon bus_get_dma_tag(sc->age_dev), /* parent */ 90416199571SPyun YongHyeon 1, 0, /* alignment, boundary */ 90516199571SPyun YongHyeon lowaddr, /* lowaddr */ 90616199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 90716199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 90816199571SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 90916199571SPyun YongHyeon 0, /* nsegments */ 91016199571SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 91116199571SPyun YongHyeon 0, /* flags */ 91216199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 91316199571SPyun YongHyeon &sc->age_cdata.age_parent_tag); 91416199571SPyun YongHyeon if (error != 0) { 91516199571SPyun YongHyeon device_printf(sc->age_dev, 91616199571SPyun YongHyeon "could not create parent DMA tag.\n"); 91716199571SPyun YongHyeon goto fail; 91816199571SPyun YongHyeon } 91916199571SPyun YongHyeon 92016199571SPyun YongHyeon /* Create tag for Tx ring. */ 92116199571SPyun YongHyeon error = bus_dma_tag_create( 92216199571SPyun YongHyeon sc->age_cdata.age_parent_tag, /* parent */ 92316199571SPyun YongHyeon AGE_TX_RING_ALIGN, 0, /* alignment, boundary */ 92416199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 92516199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 92616199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 92716199571SPyun YongHyeon AGE_TX_RING_SZ, /* maxsize */ 92816199571SPyun YongHyeon 1, /* nsegments */ 92916199571SPyun YongHyeon AGE_TX_RING_SZ, /* maxsegsize */ 93016199571SPyun YongHyeon 0, /* flags */ 93116199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 93216199571SPyun YongHyeon &sc->age_cdata.age_tx_ring_tag); 93316199571SPyun YongHyeon if (error != 0) { 93416199571SPyun YongHyeon device_printf(sc->age_dev, 93516199571SPyun YongHyeon "could not create Tx ring DMA tag.\n"); 93616199571SPyun YongHyeon goto fail; 93716199571SPyun YongHyeon } 93816199571SPyun YongHyeon 93916199571SPyun YongHyeon /* Create tag for Rx ring. */ 94016199571SPyun YongHyeon error = bus_dma_tag_create( 94116199571SPyun YongHyeon sc->age_cdata.age_parent_tag, /* parent */ 94216199571SPyun YongHyeon AGE_RX_RING_ALIGN, 0, /* alignment, boundary */ 94316199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 94416199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 94516199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 94616199571SPyun YongHyeon AGE_RX_RING_SZ, /* maxsize */ 94716199571SPyun YongHyeon 1, /* nsegments */ 94816199571SPyun YongHyeon AGE_RX_RING_SZ, /* maxsegsize */ 94916199571SPyun YongHyeon 0, /* flags */ 95016199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 95116199571SPyun YongHyeon &sc->age_cdata.age_rx_ring_tag); 95216199571SPyun YongHyeon if (error != 0) { 95316199571SPyun YongHyeon device_printf(sc->age_dev, 95416199571SPyun YongHyeon "could not create Rx ring DMA tag.\n"); 95516199571SPyun YongHyeon goto fail; 95616199571SPyun YongHyeon } 95716199571SPyun YongHyeon 95816199571SPyun YongHyeon /* Create tag for Rx return ring. */ 95916199571SPyun YongHyeon error = bus_dma_tag_create( 96016199571SPyun YongHyeon sc->age_cdata.age_parent_tag, /* parent */ 96116199571SPyun YongHyeon AGE_RR_RING_ALIGN, 0, /* alignment, boundary */ 96216199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 96316199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 96416199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 96516199571SPyun YongHyeon AGE_RR_RING_SZ, /* maxsize */ 96616199571SPyun YongHyeon 1, /* nsegments */ 96716199571SPyun YongHyeon AGE_RR_RING_SZ, /* maxsegsize */ 96816199571SPyun YongHyeon 0, /* flags */ 96916199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 97016199571SPyun YongHyeon &sc->age_cdata.age_rr_ring_tag); 97116199571SPyun YongHyeon if (error != 0) { 97216199571SPyun YongHyeon device_printf(sc->age_dev, 97316199571SPyun YongHyeon "could not create Rx return ring DMA tag.\n"); 97416199571SPyun YongHyeon goto fail; 97516199571SPyun YongHyeon } 97616199571SPyun YongHyeon 97716199571SPyun YongHyeon /* Create tag for coalesing message block. */ 97816199571SPyun YongHyeon error = bus_dma_tag_create( 97916199571SPyun YongHyeon sc->age_cdata.age_parent_tag, /* parent */ 98016199571SPyun YongHyeon AGE_CMB_ALIGN, 0, /* alignment, boundary */ 98116199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 98216199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 98316199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 98416199571SPyun YongHyeon AGE_CMB_BLOCK_SZ, /* maxsize */ 98516199571SPyun YongHyeon 1, /* nsegments */ 98616199571SPyun YongHyeon AGE_CMB_BLOCK_SZ, /* maxsegsize */ 98716199571SPyun YongHyeon 0, /* flags */ 98816199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 98916199571SPyun YongHyeon &sc->age_cdata.age_cmb_block_tag); 99016199571SPyun YongHyeon if (error != 0) { 99116199571SPyun YongHyeon device_printf(sc->age_dev, 99216199571SPyun YongHyeon "could not create CMB DMA tag.\n"); 99316199571SPyun YongHyeon goto fail; 99416199571SPyun YongHyeon } 99516199571SPyun YongHyeon 99616199571SPyun YongHyeon /* Create tag for statistics message block. */ 99716199571SPyun YongHyeon error = bus_dma_tag_create( 99816199571SPyun YongHyeon sc->age_cdata.age_parent_tag, /* parent */ 99916199571SPyun YongHyeon AGE_SMB_ALIGN, 0, /* alignment, boundary */ 100016199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 100116199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 100216199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 100316199571SPyun YongHyeon AGE_SMB_BLOCK_SZ, /* maxsize */ 100416199571SPyun YongHyeon 1, /* nsegments */ 100516199571SPyun YongHyeon AGE_SMB_BLOCK_SZ, /* maxsegsize */ 100616199571SPyun YongHyeon 0, /* flags */ 100716199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 100816199571SPyun YongHyeon &sc->age_cdata.age_smb_block_tag); 100916199571SPyun YongHyeon if (error != 0) { 101016199571SPyun YongHyeon device_printf(sc->age_dev, 101116199571SPyun YongHyeon "could not create SMB DMA tag.\n"); 101216199571SPyun YongHyeon goto fail; 101316199571SPyun YongHyeon } 101416199571SPyun YongHyeon 101516199571SPyun YongHyeon /* Allocate DMA'able memory and load the DMA map. */ 101616199571SPyun YongHyeon error = bus_dmamem_alloc(sc->age_cdata.age_tx_ring_tag, 101716199571SPyun YongHyeon (void **)&sc->age_rdata.age_tx_ring, 101816199571SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 101916199571SPyun YongHyeon &sc->age_cdata.age_tx_ring_map); 102016199571SPyun YongHyeon if (error != 0) { 102116199571SPyun YongHyeon device_printf(sc->age_dev, 102216199571SPyun YongHyeon "could not allocate DMA'able memory for Tx ring.\n"); 102316199571SPyun YongHyeon goto fail; 102416199571SPyun YongHyeon } 102516199571SPyun YongHyeon ctx.age_busaddr = 0; 102616199571SPyun YongHyeon error = bus_dmamap_load(sc->age_cdata.age_tx_ring_tag, 102716199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map, sc->age_rdata.age_tx_ring, 102816199571SPyun YongHyeon AGE_TX_RING_SZ, age_dmamap_cb, &ctx, 0); 102916199571SPyun YongHyeon if (error != 0 || ctx.age_busaddr == 0) { 103016199571SPyun YongHyeon device_printf(sc->age_dev, 103116199571SPyun YongHyeon "could not load DMA'able memory for Tx ring.\n"); 103216199571SPyun YongHyeon goto fail; 103316199571SPyun YongHyeon } 103416199571SPyun YongHyeon sc->age_rdata.age_tx_ring_paddr = ctx.age_busaddr; 103516199571SPyun YongHyeon /* Rx ring */ 103616199571SPyun YongHyeon error = bus_dmamem_alloc(sc->age_cdata.age_rx_ring_tag, 103716199571SPyun YongHyeon (void **)&sc->age_rdata.age_rx_ring, 103816199571SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 103916199571SPyun YongHyeon &sc->age_cdata.age_rx_ring_map); 104016199571SPyun YongHyeon if (error != 0) { 104116199571SPyun YongHyeon device_printf(sc->age_dev, 104216199571SPyun YongHyeon "could not allocate DMA'able memory for Rx ring.\n"); 104316199571SPyun YongHyeon goto fail; 104416199571SPyun YongHyeon } 104516199571SPyun YongHyeon ctx.age_busaddr = 0; 104616199571SPyun YongHyeon error = bus_dmamap_load(sc->age_cdata.age_rx_ring_tag, 104716199571SPyun YongHyeon sc->age_cdata.age_rx_ring_map, sc->age_rdata.age_rx_ring, 104816199571SPyun YongHyeon AGE_RX_RING_SZ, age_dmamap_cb, &ctx, 0); 104916199571SPyun YongHyeon if (error != 0 || ctx.age_busaddr == 0) { 105016199571SPyun YongHyeon device_printf(sc->age_dev, 105116199571SPyun YongHyeon "could not load DMA'able memory for Rx ring.\n"); 105216199571SPyun YongHyeon goto fail; 105316199571SPyun YongHyeon } 105416199571SPyun YongHyeon sc->age_rdata.age_rx_ring_paddr = ctx.age_busaddr; 105516199571SPyun YongHyeon /* Rx return ring */ 105616199571SPyun YongHyeon error = bus_dmamem_alloc(sc->age_cdata.age_rr_ring_tag, 105716199571SPyun YongHyeon (void **)&sc->age_rdata.age_rr_ring, 105816199571SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 105916199571SPyun YongHyeon &sc->age_cdata.age_rr_ring_map); 106016199571SPyun YongHyeon if (error != 0) { 106116199571SPyun YongHyeon device_printf(sc->age_dev, 106216199571SPyun YongHyeon "could not allocate DMA'able memory for Rx return ring.\n"); 106316199571SPyun YongHyeon goto fail; 106416199571SPyun YongHyeon } 106516199571SPyun YongHyeon ctx.age_busaddr = 0; 106616199571SPyun YongHyeon error = bus_dmamap_load(sc->age_cdata.age_rr_ring_tag, 106716199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map, sc->age_rdata.age_rr_ring, 106816199571SPyun YongHyeon AGE_RR_RING_SZ, age_dmamap_cb, 106916199571SPyun YongHyeon &ctx, 0); 107016199571SPyun YongHyeon if (error != 0 || ctx.age_busaddr == 0) { 107116199571SPyun YongHyeon device_printf(sc->age_dev, 107216199571SPyun YongHyeon "could not load DMA'able memory for Rx return ring.\n"); 107316199571SPyun YongHyeon goto fail; 107416199571SPyun YongHyeon } 107516199571SPyun YongHyeon sc->age_rdata.age_rr_ring_paddr = ctx.age_busaddr; 107616199571SPyun YongHyeon /* CMB block */ 107716199571SPyun YongHyeon error = bus_dmamem_alloc(sc->age_cdata.age_cmb_block_tag, 107816199571SPyun YongHyeon (void **)&sc->age_rdata.age_cmb_block, 107916199571SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 108016199571SPyun YongHyeon &sc->age_cdata.age_cmb_block_map); 108116199571SPyun YongHyeon if (error != 0) { 108216199571SPyun YongHyeon device_printf(sc->age_dev, 108316199571SPyun YongHyeon "could not allocate DMA'able memory for CMB block.\n"); 108416199571SPyun YongHyeon goto fail; 108516199571SPyun YongHyeon } 108616199571SPyun YongHyeon ctx.age_busaddr = 0; 108716199571SPyun YongHyeon error = bus_dmamap_load(sc->age_cdata.age_cmb_block_tag, 108816199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map, sc->age_rdata.age_cmb_block, 108916199571SPyun YongHyeon AGE_CMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0); 109016199571SPyun YongHyeon if (error != 0 || ctx.age_busaddr == 0) { 109116199571SPyun YongHyeon device_printf(sc->age_dev, 109216199571SPyun YongHyeon "could not load DMA'able memory for CMB block.\n"); 109316199571SPyun YongHyeon goto fail; 109416199571SPyun YongHyeon } 109516199571SPyun YongHyeon sc->age_rdata.age_cmb_block_paddr = ctx.age_busaddr; 109616199571SPyun YongHyeon /* SMB block */ 109716199571SPyun YongHyeon error = bus_dmamem_alloc(sc->age_cdata.age_smb_block_tag, 109816199571SPyun YongHyeon (void **)&sc->age_rdata.age_smb_block, 109916199571SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT, 110016199571SPyun YongHyeon &sc->age_cdata.age_smb_block_map); 110116199571SPyun YongHyeon if (error != 0) { 110216199571SPyun YongHyeon device_printf(sc->age_dev, 110316199571SPyun YongHyeon "could not allocate DMA'able memory for SMB block.\n"); 110416199571SPyun YongHyeon goto fail; 110516199571SPyun YongHyeon } 110616199571SPyun YongHyeon ctx.age_busaddr = 0; 110716199571SPyun YongHyeon error = bus_dmamap_load(sc->age_cdata.age_smb_block_tag, 110816199571SPyun YongHyeon sc->age_cdata.age_smb_block_map, sc->age_rdata.age_smb_block, 110916199571SPyun YongHyeon AGE_SMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0); 111016199571SPyun YongHyeon if (error != 0 || ctx.age_busaddr == 0) { 111116199571SPyun YongHyeon device_printf(sc->age_dev, 111216199571SPyun YongHyeon "could not load DMA'able memory for SMB block.\n"); 111316199571SPyun YongHyeon goto fail; 111416199571SPyun YongHyeon } 111516199571SPyun YongHyeon sc->age_rdata.age_smb_block_paddr = ctx.age_busaddr; 111616199571SPyun YongHyeon 111716199571SPyun YongHyeon /* 111816199571SPyun YongHyeon * All ring buffer and DMA blocks should have the same 111916199571SPyun YongHyeon * high address part of 64bit DMA address space. 112016199571SPyun YongHyeon */ 112116199571SPyun YongHyeon if (lowaddr != BUS_SPACE_MAXADDR_32BIT && 112216199571SPyun YongHyeon (error = age_check_boundary(sc)) != 0) { 112316199571SPyun YongHyeon device_printf(sc->age_dev, "4GB boundary crossed, " 112416199571SPyun YongHyeon "switching to 32bit DMA addressing mode.\n"); 112516199571SPyun YongHyeon age_dma_free(sc); 112616199571SPyun YongHyeon /* Limit DMA address space to 32bit and try again. */ 112716199571SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 112816199571SPyun YongHyeon goto again; 112916199571SPyun YongHyeon } 113016199571SPyun YongHyeon 113116199571SPyun YongHyeon /* 113216199571SPyun YongHyeon * Create Tx/Rx buffer parent tag. 113316199571SPyun YongHyeon * L1 supports full 64bit DMA addressing in Tx/Rx buffers 113416199571SPyun YongHyeon * so it needs separate parent DMA tag. 113516199571SPyun YongHyeon */ 113616199571SPyun YongHyeon error = bus_dma_tag_create( 113716199571SPyun YongHyeon bus_get_dma_tag(sc->age_dev), /* parent */ 113816199571SPyun YongHyeon 1, 0, /* alignment, boundary */ 113916199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 114016199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 114116199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 114216199571SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsize */ 114316199571SPyun YongHyeon 0, /* nsegments */ 114416199571SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, /* maxsegsize */ 114516199571SPyun YongHyeon 0, /* flags */ 114616199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 114716199571SPyun YongHyeon &sc->age_cdata.age_buffer_tag); 114816199571SPyun YongHyeon if (error != 0) { 114916199571SPyun YongHyeon device_printf(sc->age_dev, 115016199571SPyun YongHyeon "could not create parent buffer DMA tag.\n"); 115116199571SPyun YongHyeon goto fail; 115216199571SPyun YongHyeon } 115316199571SPyun YongHyeon 115416199571SPyun YongHyeon /* Create tag for Tx buffers. */ 115516199571SPyun YongHyeon error = bus_dma_tag_create( 115616199571SPyun YongHyeon sc->age_cdata.age_buffer_tag, /* parent */ 115716199571SPyun YongHyeon 1, 0, /* alignment, boundary */ 115816199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 115916199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 116016199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 116116199571SPyun YongHyeon AGE_TSO_MAXSIZE, /* maxsize */ 116216199571SPyun YongHyeon AGE_MAXTXSEGS, /* nsegments */ 116316199571SPyun YongHyeon AGE_TSO_MAXSEGSIZE, /* maxsegsize */ 116416199571SPyun YongHyeon 0, /* flags */ 116516199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 116616199571SPyun YongHyeon &sc->age_cdata.age_tx_tag); 116716199571SPyun YongHyeon if (error != 0) { 116816199571SPyun YongHyeon device_printf(sc->age_dev, "could not create Tx DMA tag.\n"); 116916199571SPyun YongHyeon goto fail; 117016199571SPyun YongHyeon } 117116199571SPyun YongHyeon 117216199571SPyun YongHyeon /* Create tag for Rx buffers. */ 117316199571SPyun YongHyeon error = bus_dma_tag_create( 117416199571SPyun YongHyeon sc->age_cdata.age_buffer_tag, /* parent */ 117516199571SPyun YongHyeon 1, 0, /* alignment, boundary */ 117616199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* lowaddr */ 117716199571SPyun YongHyeon BUS_SPACE_MAXADDR, /* highaddr */ 117816199571SPyun YongHyeon NULL, NULL, /* filter, filterarg */ 117916199571SPyun YongHyeon MCLBYTES, /* maxsize */ 118016199571SPyun YongHyeon 1, /* nsegments */ 118116199571SPyun YongHyeon MCLBYTES, /* maxsegsize */ 118216199571SPyun YongHyeon 0, /* flags */ 118316199571SPyun YongHyeon NULL, NULL, /* lockfunc, lockarg */ 118416199571SPyun YongHyeon &sc->age_cdata.age_rx_tag); 118516199571SPyun YongHyeon if (error != 0) { 118616199571SPyun YongHyeon device_printf(sc->age_dev, "could not create Rx DMA tag.\n"); 118716199571SPyun YongHyeon goto fail; 118816199571SPyun YongHyeon } 118916199571SPyun YongHyeon 119016199571SPyun YongHyeon /* Create DMA maps for Tx buffers. */ 119116199571SPyun YongHyeon for (i = 0; i < AGE_TX_RING_CNT; i++) { 119216199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[i]; 119316199571SPyun YongHyeon txd->tx_m = NULL; 119416199571SPyun YongHyeon txd->tx_dmamap = NULL; 119516199571SPyun YongHyeon error = bus_dmamap_create(sc->age_cdata.age_tx_tag, 0, 119616199571SPyun YongHyeon &txd->tx_dmamap); 119716199571SPyun YongHyeon if (error != 0) { 119816199571SPyun YongHyeon device_printf(sc->age_dev, 119916199571SPyun YongHyeon "could not create Tx dmamap.\n"); 120016199571SPyun YongHyeon goto fail; 120116199571SPyun YongHyeon } 120216199571SPyun YongHyeon } 120316199571SPyun YongHyeon /* Create DMA maps for Rx buffers. */ 120416199571SPyun YongHyeon if ((error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0, 120516199571SPyun YongHyeon &sc->age_cdata.age_rx_sparemap)) != 0) { 120616199571SPyun YongHyeon device_printf(sc->age_dev, 120716199571SPyun YongHyeon "could not create spare Rx dmamap.\n"); 120816199571SPyun YongHyeon goto fail; 120916199571SPyun YongHyeon } 121016199571SPyun YongHyeon for (i = 0; i < AGE_RX_RING_CNT; i++) { 121116199571SPyun YongHyeon rxd = &sc->age_cdata.age_rxdesc[i]; 121216199571SPyun YongHyeon rxd->rx_m = NULL; 121316199571SPyun YongHyeon rxd->rx_dmamap = NULL; 121416199571SPyun YongHyeon error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0, 121516199571SPyun YongHyeon &rxd->rx_dmamap); 121616199571SPyun YongHyeon if (error != 0) { 121716199571SPyun YongHyeon device_printf(sc->age_dev, 121816199571SPyun YongHyeon "could not create Rx dmamap.\n"); 121916199571SPyun YongHyeon goto fail; 122016199571SPyun YongHyeon } 122116199571SPyun YongHyeon } 122216199571SPyun YongHyeon 122316199571SPyun YongHyeon fail: 122416199571SPyun YongHyeon return (error); 122516199571SPyun YongHyeon } 122616199571SPyun YongHyeon 122716199571SPyun YongHyeon static void 122816199571SPyun YongHyeon age_dma_free(struct age_softc *sc) 122916199571SPyun YongHyeon { 123016199571SPyun YongHyeon struct age_txdesc *txd; 123116199571SPyun YongHyeon struct age_rxdesc *rxd; 123216199571SPyun YongHyeon int i; 123316199571SPyun YongHyeon 123416199571SPyun YongHyeon /* Tx buffers */ 123516199571SPyun YongHyeon if (sc->age_cdata.age_tx_tag != NULL) { 123616199571SPyun YongHyeon for (i = 0; i < AGE_TX_RING_CNT; i++) { 123716199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[i]; 123816199571SPyun YongHyeon if (txd->tx_dmamap != NULL) { 123916199571SPyun YongHyeon bus_dmamap_destroy(sc->age_cdata.age_tx_tag, 124016199571SPyun YongHyeon txd->tx_dmamap); 124116199571SPyun YongHyeon txd->tx_dmamap = NULL; 124216199571SPyun YongHyeon } 124316199571SPyun YongHyeon } 124416199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_tx_tag); 124516199571SPyun YongHyeon sc->age_cdata.age_tx_tag = NULL; 124616199571SPyun YongHyeon } 124716199571SPyun YongHyeon /* Rx buffers */ 124816199571SPyun YongHyeon if (sc->age_cdata.age_rx_tag != NULL) { 124916199571SPyun YongHyeon for (i = 0; i < AGE_RX_RING_CNT; i++) { 125016199571SPyun YongHyeon rxd = &sc->age_cdata.age_rxdesc[i]; 125116199571SPyun YongHyeon if (rxd->rx_dmamap != NULL) { 125216199571SPyun YongHyeon bus_dmamap_destroy(sc->age_cdata.age_rx_tag, 125316199571SPyun YongHyeon rxd->rx_dmamap); 125416199571SPyun YongHyeon rxd->rx_dmamap = NULL; 125516199571SPyun YongHyeon } 125616199571SPyun YongHyeon } 125716199571SPyun YongHyeon if (sc->age_cdata.age_rx_sparemap != NULL) { 125816199571SPyun YongHyeon bus_dmamap_destroy(sc->age_cdata.age_rx_tag, 125916199571SPyun YongHyeon sc->age_cdata.age_rx_sparemap); 126016199571SPyun YongHyeon sc->age_cdata.age_rx_sparemap = NULL; 126116199571SPyun YongHyeon } 126216199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_rx_tag); 126316199571SPyun YongHyeon sc->age_cdata.age_rx_tag = NULL; 126416199571SPyun YongHyeon } 126516199571SPyun YongHyeon /* Tx ring. */ 126616199571SPyun YongHyeon if (sc->age_cdata.age_tx_ring_tag != NULL) { 126716199571SPyun YongHyeon if (sc->age_cdata.age_tx_ring_map != NULL) 126816199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_tx_ring_tag, 126916199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map); 127016199571SPyun YongHyeon if (sc->age_cdata.age_tx_ring_map != NULL && 127116199571SPyun YongHyeon sc->age_rdata.age_tx_ring != NULL) 127216199571SPyun YongHyeon bus_dmamem_free(sc->age_cdata.age_tx_ring_tag, 127316199571SPyun YongHyeon sc->age_rdata.age_tx_ring, 127416199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map); 127516199571SPyun YongHyeon sc->age_rdata.age_tx_ring = NULL; 127616199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map = NULL; 127716199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_tx_ring_tag); 127816199571SPyun YongHyeon sc->age_cdata.age_tx_ring_tag = NULL; 127916199571SPyun YongHyeon } 128016199571SPyun YongHyeon /* Rx ring. */ 128116199571SPyun YongHyeon if (sc->age_cdata.age_rx_ring_tag != NULL) { 128216199571SPyun YongHyeon if (sc->age_cdata.age_rx_ring_map != NULL) 128316199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_rx_ring_tag, 128416199571SPyun YongHyeon sc->age_cdata.age_rx_ring_map); 128516199571SPyun YongHyeon if (sc->age_cdata.age_rx_ring_map != NULL && 128616199571SPyun YongHyeon sc->age_rdata.age_rx_ring != NULL) 128716199571SPyun YongHyeon bus_dmamem_free(sc->age_cdata.age_rx_ring_tag, 128816199571SPyun YongHyeon sc->age_rdata.age_rx_ring, 128916199571SPyun YongHyeon sc->age_cdata.age_rx_ring_map); 129016199571SPyun YongHyeon sc->age_rdata.age_rx_ring = NULL; 129116199571SPyun YongHyeon sc->age_cdata.age_rx_ring_map = NULL; 129216199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_rx_ring_tag); 129316199571SPyun YongHyeon sc->age_cdata.age_rx_ring_tag = NULL; 129416199571SPyun YongHyeon } 129516199571SPyun YongHyeon /* Rx return ring. */ 129616199571SPyun YongHyeon if (sc->age_cdata.age_rr_ring_tag != NULL) { 129716199571SPyun YongHyeon if (sc->age_cdata.age_rr_ring_map != NULL) 129816199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_rr_ring_tag, 129916199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map); 130016199571SPyun YongHyeon if (sc->age_cdata.age_rr_ring_map != NULL && 130116199571SPyun YongHyeon sc->age_rdata.age_rr_ring != NULL) 130216199571SPyun YongHyeon bus_dmamem_free(sc->age_cdata.age_rr_ring_tag, 130316199571SPyun YongHyeon sc->age_rdata.age_rr_ring, 130416199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map); 130516199571SPyun YongHyeon sc->age_rdata.age_rr_ring = NULL; 130616199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map = NULL; 130716199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_rr_ring_tag); 130816199571SPyun YongHyeon sc->age_cdata.age_rr_ring_tag = NULL; 130916199571SPyun YongHyeon } 131016199571SPyun YongHyeon /* CMB block */ 131116199571SPyun YongHyeon if (sc->age_cdata.age_cmb_block_tag != NULL) { 131216199571SPyun YongHyeon if (sc->age_cdata.age_cmb_block_map != NULL) 131316199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_cmb_block_tag, 131416199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map); 131516199571SPyun YongHyeon if (sc->age_cdata.age_cmb_block_map != NULL && 131616199571SPyun YongHyeon sc->age_rdata.age_cmb_block != NULL) 131716199571SPyun YongHyeon bus_dmamem_free(sc->age_cdata.age_cmb_block_tag, 131816199571SPyun YongHyeon sc->age_rdata.age_cmb_block, 131916199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map); 132016199571SPyun YongHyeon sc->age_rdata.age_cmb_block = NULL; 132116199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map = NULL; 132216199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_cmb_block_tag); 132316199571SPyun YongHyeon sc->age_cdata.age_cmb_block_tag = NULL; 132416199571SPyun YongHyeon } 132516199571SPyun YongHyeon /* SMB block */ 132616199571SPyun YongHyeon if (sc->age_cdata.age_smb_block_tag != NULL) { 132716199571SPyun YongHyeon if (sc->age_cdata.age_smb_block_map != NULL) 132816199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_smb_block_tag, 132916199571SPyun YongHyeon sc->age_cdata.age_smb_block_map); 133016199571SPyun YongHyeon if (sc->age_cdata.age_smb_block_map != NULL && 133116199571SPyun YongHyeon sc->age_rdata.age_smb_block != NULL) 133216199571SPyun YongHyeon bus_dmamem_free(sc->age_cdata.age_smb_block_tag, 133316199571SPyun YongHyeon sc->age_rdata.age_smb_block, 133416199571SPyun YongHyeon sc->age_cdata.age_smb_block_map); 133516199571SPyun YongHyeon sc->age_rdata.age_smb_block = NULL; 133616199571SPyun YongHyeon sc->age_cdata.age_smb_block_map = NULL; 133716199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_smb_block_tag); 133816199571SPyun YongHyeon sc->age_cdata.age_smb_block_tag = NULL; 133916199571SPyun YongHyeon } 134016199571SPyun YongHyeon 134116199571SPyun YongHyeon if (sc->age_cdata.age_buffer_tag != NULL) { 134216199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_buffer_tag); 134316199571SPyun YongHyeon sc->age_cdata.age_buffer_tag = NULL; 134416199571SPyun YongHyeon } 134516199571SPyun YongHyeon if (sc->age_cdata.age_parent_tag != NULL) { 134616199571SPyun YongHyeon bus_dma_tag_destroy(sc->age_cdata.age_parent_tag); 134716199571SPyun YongHyeon sc->age_cdata.age_parent_tag = NULL; 134816199571SPyun YongHyeon } 134916199571SPyun YongHyeon } 135016199571SPyun YongHyeon 135116199571SPyun YongHyeon /* 135216199571SPyun YongHyeon * Make sure the interface is stopped at reboot time. 135316199571SPyun YongHyeon */ 135416199571SPyun YongHyeon static int 135516199571SPyun YongHyeon age_shutdown(device_t dev) 135616199571SPyun YongHyeon { 135716199571SPyun YongHyeon 135816199571SPyun YongHyeon return (age_suspend(dev)); 135916199571SPyun YongHyeon } 136016199571SPyun YongHyeon 136116199571SPyun YongHyeon static void 136216199571SPyun YongHyeon age_setwol(struct age_softc *sc) 136316199571SPyun YongHyeon { 136416199571SPyun YongHyeon struct ifnet *ifp; 136516199571SPyun YongHyeon struct mii_data *mii; 136616199571SPyun YongHyeon uint32_t reg, pmcs; 136716199571SPyun YongHyeon uint16_t pmstat; 136816199571SPyun YongHyeon int aneg, i, pmc; 136916199571SPyun YongHyeon 137016199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 137116199571SPyun YongHyeon 137216199571SPyun YongHyeon if (pci_find_extcap(sc->age_dev, PCIY_PMG, &pmc) == 0) { 137316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_WOL_CFG, 0); 137416199571SPyun YongHyeon /* 137516199571SPyun YongHyeon * No PME capability, PHY power down. 137616199571SPyun YongHyeon * XXX 137716199571SPyun YongHyeon * Due to an unknown reason powering down PHY resulted 137816199571SPyun YongHyeon * in unexpected results such as inaccessbility of 137916199571SPyun YongHyeon * hardware of freshly rebooted system. Disable 138016199571SPyun YongHyeon * powering down PHY until I got more information for 138116199571SPyun YongHyeon * Attansic/Atheros PHY hardwares. 138216199571SPyun YongHyeon */ 138316199571SPyun YongHyeon #ifdef notyet 138416199571SPyun YongHyeon age_miibus_writereg(sc->age_dev, sc->age_phyaddr, 138516199571SPyun YongHyeon MII_BMCR, BMCR_PDOWN); 138616199571SPyun YongHyeon #endif 138716199571SPyun YongHyeon return; 138816199571SPyun YongHyeon } 138916199571SPyun YongHyeon 139016199571SPyun YongHyeon ifp = sc->age_ifp; 139116199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 139216199571SPyun YongHyeon /* 139316199571SPyun YongHyeon * Note, this driver resets the link speed to 10/100Mbps with 139416199571SPyun YongHyeon * auto-negotiation but we don't know whether that operation 139516199571SPyun YongHyeon * would succeed or not as it have no control after powering 139616199571SPyun YongHyeon * off. If the renegotiation fail WOL may not work. Running 139716199571SPyun YongHyeon * at 1Gbps will draw more power than 375mA at 3.3V which is 139816199571SPyun YongHyeon * specified in PCI specification and that would result in 139916199571SPyun YongHyeon * complete shutdowning power to ethernet controller. 140016199571SPyun YongHyeon * 140116199571SPyun YongHyeon * TODO 140216199571SPyun YongHyeon * Save current negotiated media speed/duplex/flow-control 140316199571SPyun YongHyeon * to softc and restore the same link again after resuming. 140416199571SPyun YongHyeon * PHY handling such as power down/resetting to 100Mbps 140516199571SPyun YongHyeon * may be better handled in suspend method in phy driver. 140616199571SPyun YongHyeon */ 140716199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 140816199571SPyun YongHyeon mii_pollstat(mii); 140916199571SPyun YongHyeon aneg = 0; 141016199571SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 141116199571SPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 141216199571SPyun YongHyeon case IFM_10_T: 141316199571SPyun YongHyeon case IFM_100_TX: 141416199571SPyun YongHyeon goto got_link; 141516199571SPyun YongHyeon case IFM_1000_T: 141616199571SPyun YongHyeon aneg++; 141716199571SPyun YongHyeon default: 141816199571SPyun YongHyeon break; 141916199571SPyun YongHyeon } 142016199571SPyun YongHyeon } 142116199571SPyun YongHyeon age_miibus_writereg(sc->age_dev, sc->age_phyaddr, 142216199571SPyun YongHyeon MII_100T2CR, 0); 142316199571SPyun YongHyeon age_miibus_writereg(sc->age_dev, sc->age_phyaddr, 142416199571SPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | 142516199571SPyun YongHyeon ANAR_10 | ANAR_CSMA); 142616199571SPyun YongHyeon age_miibus_writereg(sc->age_dev, sc->age_phyaddr, 142716199571SPyun YongHyeon MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 142816199571SPyun YongHyeon DELAY(1000); 142916199571SPyun YongHyeon if (aneg != 0) { 14307cdd50e1SKevin Lo /* Poll link state until age(4) get a 10/100 link. */ 143116199571SPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 143216199571SPyun YongHyeon mii_pollstat(mii); 143316199571SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 143416199571SPyun YongHyeon switch (IFM_SUBTYPE( 143516199571SPyun YongHyeon mii->mii_media_active)) { 143616199571SPyun YongHyeon case IFM_10_T: 143716199571SPyun YongHyeon case IFM_100_TX: 143816199571SPyun YongHyeon age_mac_config(sc); 143916199571SPyun YongHyeon goto got_link; 144016199571SPyun YongHyeon default: 144116199571SPyun YongHyeon break; 144216199571SPyun YongHyeon } 144316199571SPyun YongHyeon } 144416199571SPyun YongHyeon AGE_UNLOCK(sc); 144516199571SPyun YongHyeon pause("agelnk", hz); 144616199571SPyun YongHyeon AGE_LOCK(sc); 144716199571SPyun YongHyeon } 144816199571SPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 144916199571SPyun YongHyeon device_printf(sc->age_dev, 145016199571SPyun YongHyeon "establishing link failed, " 145116199571SPyun YongHyeon "WOL may not work!"); 145216199571SPyun YongHyeon } 145316199571SPyun YongHyeon /* 145416199571SPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 145516199571SPyun YongHyeon * This is the last resort and may/may not work. 145616199571SPyun YongHyeon */ 145716199571SPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 145816199571SPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 145916199571SPyun YongHyeon age_mac_config(sc); 146016199571SPyun YongHyeon } 146116199571SPyun YongHyeon 146216199571SPyun YongHyeon got_link: 146316199571SPyun YongHyeon pmcs = 0; 146416199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 146516199571SPyun YongHyeon pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB; 146616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_WOL_CFG, pmcs); 146716199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 146816199571SPyun YongHyeon reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC); 146916199571SPyun YongHyeon reg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST); 147016199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 147116199571SPyun YongHyeon reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST; 147216199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 147316199571SPyun YongHyeon reg |= MAC_CFG_RX_ENB; 147416199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 147516199571SPyun YongHyeon } 147616199571SPyun YongHyeon 147716199571SPyun YongHyeon /* Request PME. */ 147816199571SPyun YongHyeon pmstat = pci_read_config(sc->age_dev, pmc + PCIR_POWER_STATUS, 2); 147916199571SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 148016199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 148116199571SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 148216199571SPyun YongHyeon pci_write_config(sc->age_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 148316199571SPyun YongHyeon #ifdef notyet 148416199571SPyun YongHyeon /* See above for powering down PHY issues. */ 148516199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0) { 148616199571SPyun YongHyeon /* No WOL, PHY power down. */ 148716199571SPyun YongHyeon age_miibus_writereg(sc->age_dev, sc->age_phyaddr, 148816199571SPyun YongHyeon MII_BMCR, BMCR_PDOWN); 148916199571SPyun YongHyeon } 149016199571SPyun YongHyeon #endif 149116199571SPyun YongHyeon } 149216199571SPyun YongHyeon 149316199571SPyun YongHyeon static int 149416199571SPyun YongHyeon age_suspend(device_t dev) 149516199571SPyun YongHyeon { 149616199571SPyun YongHyeon struct age_softc *sc; 149716199571SPyun YongHyeon 149816199571SPyun YongHyeon sc = device_get_softc(dev); 149916199571SPyun YongHyeon 150016199571SPyun YongHyeon AGE_LOCK(sc); 150116199571SPyun YongHyeon age_stop(sc); 150216199571SPyun YongHyeon age_setwol(sc); 150316199571SPyun YongHyeon AGE_UNLOCK(sc); 150416199571SPyun YongHyeon 150516199571SPyun YongHyeon return (0); 150616199571SPyun YongHyeon } 150716199571SPyun YongHyeon 150816199571SPyun YongHyeon static int 150916199571SPyun YongHyeon age_resume(device_t dev) 151016199571SPyun YongHyeon { 151116199571SPyun YongHyeon struct age_softc *sc; 151216199571SPyun YongHyeon struct ifnet *ifp; 151316199571SPyun YongHyeon uint16_t cmd; 151416199571SPyun YongHyeon 151516199571SPyun YongHyeon sc = device_get_softc(dev); 151616199571SPyun YongHyeon 151716199571SPyun YongHyeon AGE_LOCK(sc); 151816199571SPyun YongHyeon /* 151916199571SPyun YongHyeon * Clear INTx emulation disable for hardwares that 152016199571SPyun YongHyeon * is set in resume event. From Linux. 152116199571SPyun YongHyeon */ 152216199571SPyun YongHyeon cmd = pci_read_config(sc->age_dev, PCIR_COMMAND, 2); 152316199571SPyun YongHyeon if ((cmd & 0x0400) != 0) { 152416199571SPyun YongHyeon cmd &= ~0x0400; 152516199571SPyun YongHyeon pci_write_config(sc->age_dev, PCIR_COMMAND, cmd, 2); 152616199571SPyun YongHyeon } 152716199571SPyun YongHyeon ifp = sc->age_ifp; 152816199571SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) 152916199571SPyun YongHyeon age_init_locked(sc); 153016199571SPyun YongHyeon 153116199571SPyun YongHyeon AGE_UNLOCK(sc); 153216199571SPyun YongHyeon 153316199571SPyun YongHyeon return (0); 153416199571SPyun YongHyeon } 153516199571SPyun YongHyeon 153616199571SPyun YongHyeon static int 153716199571SPyun YongHyeon age_encap(struct age_softc *sc, struct mbuf **m_head) 153816199571SPyun YongHyeon { 153916199571SPyun YongHyeon struct age_txdesc *txd, *txd_last; 154016199571SPyun YongHyeon struct tx_desc *desc; 154116199571SPyun YongHyeon struct mbuf *m; 154216199571SPyun YongHyeon struct ip *ip; 154316199571SPyun YongHyeon struct tcphdr *tcp; 154416199571SPyun YongHyeon bus_dma_segment_t txsegs[AGE_MAXTXSEGS]; 154516199571SPyun YongHyeon bus_dmamap_t map; 154616199571SPyun YongHyeon uint32_t cflags, ip_off, poff, vtag; 154716199571SPyun YongHyeon int error, i, nsegs, prod, si; 154816199571SPyun YongHyeon 154916199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 155016199571SPyun YongHyeon 155116199571SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 155216199571SPyun YongHyeon 155316199571SPyun YongHyeon m = *m_head; 155416199571SPyun YongHyeon ip = NULL; 155516199571SPyun YongHyeon tcp = NULL; 155616199571SPyun YongHyeon cflags = vtag = 0; 155716199571SPyun YongHyeon ip_off = poff = 0; 155816199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & (AGE_CSUM_FEATURES | CSUM_TSO)) != 0) { 155916199571SPyun YongHyeon /* 156016199571SPyun YongHyeon * L1 requires offset of TCP/UDP payload in its Tx 156116199571SPyun YongHyeon * descriptor to perform hardware Tx checksum offload. 156216199571SPyun YongHyeon * Additionally, TSO requires IP/TCP header size and 156316199571SPyun YongHyeon * modification of IP/TCP header in order to make TSO 156416199571SPyun YongHyeon * engine work. This kind of operation takes many CPU 156516199571SPyun YongHyeon * cycles on FreeBSD so fast host CPU is needed to get 156616199571SPyun YongHyeon * smooth TSO performance. 156716199571SPyun YongHyeon */ 156816199571SPyun YongHyeon struct ether_header *eh; 156916199571SPyun YongHyeon 157016199571SPyun YongHyeon if (M_WRITABLE(m) == 0) { 157116199571SPyun YongHyeon /* Get a writable copy. */ 157216199571SPyun YongHyeon m = m_dup(*m_head, M_DONTWAIT); 157316199571SPyun YongHyeon /* Release original mbufs. */ 157416199571SPyun YongHyeon m_freem(*m_head); 157516199571SPyun YongHyeon if (m == NULL) { 157616199571SPyun YongHyeon *m_head = NULL; 157716199571SPyun YongHyeon return (ENOBUFS); 157816199571SPyun YongHyeon } 157916199571SPyun YongHyeon *m_head = m; 158016199571SPyun YongHyeon } 158116199571SPyun YongHyeon ip_off = sizeof(struct ether_header); 158216199571SPyun YongHyeon m = m_pullup(m, ip_off); 158316199571SPyun YongHyeon if (m == NULL) { 158416199571SPyun YongHyeon *m_head = NULL; 158516199571SPyun YongHyeon return (ENOBUFS); 158616199571SPyun YongHyeon } 158716199571SPyun YongHyeon eh = mtod(m, struct ether_header *); 158816199571SPyun YongHyeon /* 158916199571SPyun YongHyeon * Check if hardware VLAN insertion is off. 159016199571SPyun YongHyeon * Additional check for LLC/SNAP frame? 159116199571SPyun YongHyeon */ 159216199571SPyun YongHyeon if (eh->ether_type == htons(ETHERTYPE_VLAN)) { 159316199571SPyun YongHyeon ip_off = sizeof(struct ether_vlan_header); 159416199571SPyun YongHyeon m = m_pullup(m, ip_off); 159516199571SPyun YongHyeon if (m == NULL) { 159616199571SPyun YongHyeon *m_head = NULL; 159716199571SPyun YongHyeon return (ENOBUFS); 159816199571SPyun YongHyeon } 159916199571SPyun YongHyeon } 160016199571SPyun YongHyeon m = m_pullup(m, ip_off + sizeof(struct ip)); 160116199571SPyun YongHyeon if (m == NULL) { 160216199571SPyun YongHyeon *m_head = NULL; 160316199571SPyun YongHyeon return (ENOBUFS); 160416199571SPyun YongHyeon } 160516199571SPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + ip_off); 160616199571SPyun YongHyeon poff = ip_off + (ip->ip_hl << 2); 160716199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 160816199571SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 160916199571SPyun YongHyeon if (m == NULL) { 161016199571SPyun YongHyeon *m_head = NULL; 161116199571SPyun YongHyeon return (ENOBUFS); 161216199571SPyun YongHyeon } 161316199571SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 161416199571SPyun YongHyeon /* 161516199571SPyun YongHyeon * L1 requires IP/TCP header size and offset as 161616199571SPyun YongHyeon * well as TCP pseudo checksum which complicates 161716199571SPyun YongHyeon * TSO configuration. I guess this comes from the 161816199571SPyun YongHyeon * adherence to Microsoft NDIS Large Send 161916199571SPyun YongHyeon * specification which requires insertion of 162016199571SPyun YongHyeon * pseudo checksum by upper stack. The pseudo 162116199571SPyun YongHyeon * checksum that NDIS refers to doesn't include 162216199571SPyun YongHyeon * TCP payload length so age(4) should recompute 162316199571SPyun YongHyeon * the pseudo checksum here. Hopefully this wouldn't 162416199571SPyun YongHyeon * be much burden on modern CPUs. 162516199571SPyun YongHyeon * Reset IP checksum and recompute TCP pseudo 162616199571SPyun YongHyeon * checksum as NDIS specification said. 162716199571SPyun YongHyeon */ 162816199571SPyun YongHyeon ip->ip_sum = 0; 162916199571SPyun YongHyeon if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) 163016199571SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 163116199571SPyun YongHyeon ip->ip_dst.s_addr, 163216199571SPyun YongHyeon htons((tcp->th_off << 2) + IPPROTO_TCP)); 163316199571SPyun YongHyeon else 163416199571SPyun YongHyeon tcp->th_sum = in_pseudo(ip->ip_src.s_addr, 163516199571SPyun YongHyeon ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 163616199571SPyun YongHyeon } 163716199571SPyun YongHyeon *m_head = m; 163816199571SPyun YongHyeon } 163916199571SPyun YongHyeon 164016199571SPyun YongHyeon si = prod = sc->age_cdata.age_tx_prod; 164116199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[prod]; 164216199571SPyun YongHyeon txd_last = txd; 164316199571SPyun YongHyeon map = txd->tx_dmamap; 164416199571SPyun YongHyeon 164516199571SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map, 164616199571SPyun YongHyeon *m_head, txsegs, &nsegs, 0); 164716199571SPyun YongHyeon if (error == EFBIG) { 164816199571SPyun YongHyeon m = m_collapse(*m_head, M_DONTWAIT, AGE_MAXTXSEGS); 164916199571SPyun YongHyeon if (m == NULL) { 165016199571SPyun YongHyeon m_freem(*m_head); 165116199571SPyun YongHyeon *m_head = NULL; 165216199571SPyun YongHyeon return (ENOMEM); 165316199571SPyun YongHyeon } 165416199571SPyun YongHyeon *m_head = m; 165516199571SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map, 165616199571SPyun YongHyeon *m_head, txsegs, &nsegs, 0); 165716199571SPyun YongHyeon if (error != 0) { 165816199571SPyun YongHyeon m_freem(*m_head); 165916199571SPyun YongHyeon *m_head = NULL; 166016199571SPyun YongHyeon return (error); 166116199571SPyun YongHyeon } 166216199571SPyun YongHyeon } else if (error != 0) 166316199571SPyun YongHyeon return (error); 166416199571SPyun YongHyeon if (nsegs == 0) { 166516199571SPyun YongHyeon m_freem(*m_head); 166616199571SPyun YongHyeon *m_head = NULL; 166716199571SPyun YongHyeon return (EIO); 166816199571SPyun YongHyeon } 166916199571SPyun YongHyeon 167016199571SPyun YongHyeon /* Check descriptor overrun. */ 167116199571SPyun YongHyeon if (sc->age_cdata.age_tx_cnt + nsegs >= AGE_TX_RING_CNT - 2) { 167216199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_tx_tag, map); 167316199571SPyun YongHyeon return (ENOBUFS); 167416199571SPyun YongHyeon } 167516199571SPyun YongHyeon 167616199571SPyun YongHyeon m = *m_head; 167716199571SPyun YongHyeon /* Configure Tx IP/TCP/UDP checksum offload. */ 167816199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & AGE_CSUM_FEATURES) != 0) { 167916199571SPyun YongHyeon cflags |= AGE_TD_CSUM; 168016199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0) 168116199571SPyun YongHyeon cflags |= AGE_TD_TCPCSUM; 168216199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0) 168316199571SPyun YongHyeon cflags |= AGE_TD_UDPCSUM; 168416199571SPyun YongHyeon /* Set checksum start offset. */ 168516199571SPyun YongHyeon cflags |= (poff << AGE_TD_CSUM_PLOADOFFSET_SHIFT); 168616199571SPyun YongHyeon /* Set checksum insertion position of TCP/UDP. */ 168716199571SPyun YongHyeon cflags |= ((poff + m->m_pkthdr.csum_data) << 168816199571SPyun YongHyeon AGE_TD_CSUM_XSUMOFFSET_SHIFT); 168916199571SPyun YongHyeon } 169016199571SPyun YongHyeon 169116199571SPyun YongHyeon /* Configure TSO. */ 169216199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 169316199571SPyun YongHyeon if (poff + (tcp->th_off << 2) == m->m_pkthdr.len) { 169416199571SPyun YongHyeon /* Not TSO but IP/TCP checksum offload. */ 169516199571SPyun YongHyeon cflags |= AGE_TD_IPCSUM | AGE_TD_TCPCSUM; 169616199571SPyun YongHyeon /* Clear TSO in order not to set AGE_TD_TSO_HDR. */ 169716199571SPyun YongHyeon m->m_pkthdr.csum_flags &= ~CSUM_TSO; 169816199571SPyun YongHyeon } else { 169916199571SPyun YongHyeon /* Request TSO and set MSS. */ 170016199571SPyun YongHyeon cflags |= AGE_TD_TSO_IPV4; 170116199571SPyun YongHyeon cflags |= AGE_TD_IPCSUM | AGE_TD_TCPCSUM; 170216199571SPyun YongHyeon cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << 170316199571SPyun YongHyeon AGE_TD_TSO_MSS_SHIFT); 170416199571SPyun YongHyeon } 170516199571SPyun YongHyeon /* Set IP/TCP header size. */ 170616199571SPyun YongHyeon cflags |= ip->ip_hl << AGE_TD_IPHDR_LEN_SHIFT; 170716199571SPyun YongHyeon cflags |= tcp->th_off << AGE_TD_TSO_TCPHDR_LEN_SHIFT; 170816199571SPyun YongHyeon } 170916199571SPyun YongHyeon 171016199571SPyun YongHyeon /* Configure VLAN hardware tag insertion. */ 171116199571SPyun YongHyeon if ((m->m_flags & M_VLANTAG) != 0) { 171216199571SPyun YongHyeon vtag = AGE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag); 171316199571SPyun YongHyeon vtag = ((vtag << AGE_TD_VLAN_SHIFT) & AGE_TD_VLAN_MASK); 171416199571SPyun YongHyeon cflags |= AGE_TD_INSERT_VLAN_TAG; 171516199571SPyun YongHyeon } 171616199571SPyun YongHyeon 171716199571SPyun YongHyeon desc = NULL; 171816199571SPyun YongHyeon for (i = 0; i < nsegs; i++) { 171916199571SPyun YongHyeon desc = &sc->age_rdata.age_tx_ring[prod]; 172016199571SPyun YongHyeon desc->addr = htole64(txsegs[i].ds_addr); 172116199571SPyun YongHyeon desc->len = htole32(AGE_TX_BYTES(txsegs[i].ds_len) | vtag); 172216199571SPyun YongHyeon desc->flags = htole32(cflags); 172316199571SPyun YongHyeon sc->age_cdata.age_tx_cnt++; 172416199571SPyun YongHyeon AGE_DESC_INC(prod, AGE_TX_RING_CNT); 172516199571SPyun YongHyeon } 172616199571SPyun YongHyeon /* Update producer index. */ 172716199571SPyun YongHyeon sc->age_cdata.age_tx_prod = prod; 172816199571SPyun YongHyeon 172916199571SPyun YongHyeon /* Set EOP on the last descriptor. */ 173016199571SPyun YongHyeon prod = (prod + AGE_TX_RING_CNT - 1) % AGE_TX_RING_CNT; 173116199571SPyun YongHyeon desc = &sc->age_rdata.age_tx_ring[prod]; 173216199571SPyun YongHyeon desc->flags |= htole32(AGE_TD_EOP); 173316199571SPyun YongHyeon 173416199571SPyun YongHyeon /* Lastly set TSO header and modify IP/TCP header for TSO operation. */ 173516199571SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 173616199571SPyun YongHyeon desc = &sc->age_rdata.age_tx_ring[si]; 173716199571SPyun YongHyeon desc->flags |= htole32(AGE_TD_TSO_HDR); 173816199571SPyun YongHyeon } 173916199571SPyun YongHyeon 174016199571SPyun YongHyeon /* Swap dmamap of the first and the last. */ 174116199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[prod]; 174216199571SPyun YongHyeon map = txd_last->tx_dmamap; 174316199571SPyun YongHyeon txd_last->tx_dmamap = txd->tx_dmamap; 174416199571SPyun YongHyeon txd->tx_dmamap = map; 174516199571SPyun YongHyeon txd->tx_m = m; 174616199571SPyun YongHyeon 174716199571SPyun YongHyeon /* Sync descriptors. */ 174816199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_tag, map, BUS_DMASYNC_PREWRITE); 174916199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag, 175016199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map, 175116199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 175216199571SPyun YongHyeon 175316199571SPyun YongHyeon return (0); 175416199571SPyun YongHyeon } 175516199571SPyun YongHyeon 175616199571SPyun YongHyeon static void 175716199571SPyun YongHyeon age_tx_task(void *arg, int pending) 175816199571SPyun YongHyeon { 175916199571SPyun YongHyeon struct ifnet *ifp; 176016199571SPyun YongHyeon 176116199571SPyun YongHyeon ifp = (struct ifnet *)arg; 176216199571SPyun YongHyeon age_start(ifp); 176316199571SPyun YongHyeon } 176416199571SPyun YongHyeon 176516199571SPyun YongHyeon static void 176616199571SPyun YongHyeon age_start(struct ifnet *ifp) 176716199571SPyun YongHyeon { 176816199571SPyun YongHyeon struct age_softc *sc; 176916199571SPyun YongHyeon struct mbuf *m_head; 177016199571SPyun YongHyeon int enq; 177116199571SPyun YongHyeon 177216199571SPyun YongHyeon sc = ifp->if_softc; 177316199571SPyun YongHyeon 177416199571SPyun YongHyeon AGE_LOCK(sc); 177516199571SPyun YongHyeon 177616199571SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 177716199571SPyun YongHyeon IFF_DRV_RUNNING || (sc->age_flags & AGE_FLAG_LINK) == 0) { 177816199571SPyun YongHyeon AGE_UNLOCK(sc); 177916199571SPyun YongHyeon return; 178016199571SPyun YongHyeon } 178116199571SPyun YongHyeon 178216199571SPyun YongHyeon for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) { 178316199571SPyun YongHyeon IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 178416199571SPyun YongHyeon if (m_head == NULL) 178516199571SPyun YongHyeon break; 178616199571SPyun YongHyeon /* 178716199571SPyun YongHyeon * Pack the data into the transmit ring. If we 178816199571SPyun YongHyeon * don't have room, set the OACTIVE flag and wait 178916199571SPyun YongHyeon * for the NIC to drain the ring. 179016199571SPyun YongHyeon */ 179116199571SPyun YongHyeon if (age_encap(sc, &m_head)) { 179216199571SPyun YongHyeon if (m_head == NULL) 179316199571SPyun YongHyeon break; 179416199571SPyun YongHyeon IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 179516199571SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 179616199571SPyun YongHyeon break; 179716199571SPyun YongHyeon } 179816199571SPyun YongHyeon 179916199571SPyun YongHyeon enq++; 180016199571SPyun YongHyeon /* 180116199571SPyun YongHyeon * If there's a BPF listener, bounce a copy of this frame 180216199571SPyun YongHyeon * to him. 180316199571SPyun YongHyeon */ 180416199571SPyun YongHyeon ETHER_BPF_MTAP(ifp, m_head); 180516199571SPyun YongHyeon } 180616199571SPyun YongHyeon 180716199571SPyun YongHyeon if (enq > 0) { 180816199571SPyun YongHyeon /* Update mbox. */ 180916199571SPyun YongHyeon AGE_COMMIT_MBOX(sc); 181016199571SPyun YongHyeon /* Set a timeout in case the chip goes out to lunch. */ 181116199571SPyun YongHyeon sc->age_watchdog_timer = AGE_TX_TIMEOUT; 181216199571SPyun YongHyeon } 181316199571SPyun YongHyeon 181416199571SPyun YongHyeon AGE_UNLOCK(sc); 181516199571SPyun YongHyeon } 181616199571SPyun YongHyeon 181716199571SPyun YongHyeon static void 181816199571SPyun YongHyeon age_watchdog(struct age_softc *sc) 181916199571SPyun YongHyeon { 182016199571SPyun YongHyeon struct ifnet *ifp; 182116199571SPyun YongHyeon 182216199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 182316199571SPyun YongHyeon 182416199571SPyun YongHyeon if (sc->age_watchdog_timer == 0 || --sc->age_watchdog_timer) 182516199571SPyun YongHyeon return; 182616199571SPyun YongHyeon 182716199571SPyun YongHyeon ifp = sc->age_ifp; 182816199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_LINK) == 0) { 182916199571SPyun YongHyeon if_printf(sc->age_ifp, "watchdog timeout (missed link)\n"); 183016199571SPyun YongHyeon ifp->if_oerrors++; 183116199571SPyun YongHyeon age_init_locked(sc); 183216199571SPyun YongHyeon return; 183316199571SPyun YongHyeon } 183416199571SPyun YongHyeon if (sc->age_cdata.age_tx_cnt == 0) { 183516199571SPyun YongHyeon if_printf(sc->age_ifp, 183616199571SPyun YongHyeon "watchdog timeout (missed Tx interrupts) -- recovering\n"); 183716199571SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 183816199571SPyun YongHyeon taskqueue_enqueue(sc->age_tq, &sc->age_tx_task); 183916199571SPyun YongHyeon return; 184016199571SPyun YongHyeon } 184116199571SPyun YongHyeon if_printf(sc->age_ifp, "watchdog timeout\n"); 184216199571SPyun YongHyeon ifp->if_oerrors++; 184316199571SPyun YongHyeon age_init_locked(sc); 184416199571SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 184516199571SPyun YongHyeon taskqueue_enqueue(sc->age_tq, &sc->age_tx_task); 184616199571SPyun YongHyeon } 184716199571SPyun YongHyeon 184816199571SPyun YongHyeon static int 184916199571SPyun YongHyeon age_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 185016199571SPyun YongHyeon { 185116199571SPyun YongHyeon struct age_softc *sc; 185216199571SPyun YongHyeon struct ifreq *ifr; 185316199571SPyun YongHyeon struct mii_data *mii; 185416199571SPyun YongHyeon uint32_t reg; 185516199571SPyun YongHyeon int error, mask; 185616199571SPyun YongHyeon 185716199571SPyun YongHyeon sc = ifp->if_softc; 185816199571SPyun YongHyeon ifr = (struct ifreq *)data; 185916199571SPyun YongHyeon error = 0; 186016199571SPyun YongHyeon switch (cmd) { 186116199571SPyun YongHyeon case SIOCSIFMTU: 186216199571SPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > AGE_JUMBO_MTU) 186316199571SPyun YongHyeon error = EINVAL; 186416199571SPyun YongHyeon else if (ifp->if_mtu != ifr->ifr_mtu) { 186516199571SPyun YongHyeon AGE_LOCK(sc); 186616199571SPyun YongHyeon ifp->if_mtu = ifr->ifr_mtu; 186716199571SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 186816199571SPyun YongHyeon age_init_locked(sc); 186916199571SPyun YongHyeon AGE_UNLOCK(sc); 187016199571SPyun YongHyeon } 187116199571SPyun YongHyeon break; 187216199571SPyun YongHyeon case SIOCSIFFLAGS: 187316199571SPyun YongHyeon AGE_LOCK(sc); 187416199571SPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 187516199571SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 187616199571SPyun YongHyeon if (((ifp->if_flags ^ sc->age_if_flags) 187716199571SPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 187816199571SPyun YongHyeon age_rxfilter(sc); 187916199571SPyun YongHyeon } else { 188016199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_DETACH) == 0) 188116199571SPyun YongHyeon age_init_locked(sc); 188216199571SPyun YongHyeon } 188316199571SPyun YongHyeon } else { 188416199571SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 188516199571SPyun YongHyeon age_stop(sc); 188616199571SPyun YongHyeon } 188716199571SPyun YongHyeon sc->age_if_flags = ifp->if_flags; 188816199571SPyun YongHyeon AGE_UNLOCK(sc); 188916199571SPyun YongHyeon break; 189016199571SPyun YongHyeon case SIOCADDMULTI: 189116199571SPyun YongHyeon case SIOCDELMULTI: 189216199571SPyun YongHyeon AGE_LOCK(sc); 189316199571SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 189416199571SPyun YongHyeon age_rxfilter(sc); 189516199571SPyun YongHyeon AGE_UNLOCK(sc); 189616199571SPyun YongHyeon break; 189716199571SPyun YongHyeon case SIOCSIFMEDIA: 189816199571SPyun YongHyeon case SIOCGIFMEDIA: 189916199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 190016199571SPyun YongHyeon error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd); 190116199571SPyun YongHyeon break; 190216199571SPyun YongHyeon case SIOCSIFCAP: 190316199571SPyun YongHyeon AGE_LOCK(sc); 190416199571SPyun YongHyeon mask = ifr->ifr_reqcap ^ ifp->if_capenable; 190516199571SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 190616199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 190716199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 190816199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 190916199571SPyun YongHyeon ifp->if_hwassist |= AGE_CSUM_FEATURES; 191016199571SPyun YongHyeon else 191116199571SPyun YongHyeon ifp->if_hwassist &= ~AGE_CSUM_FEATURES; 191216199571SPyun YongHyeon } 191316199571SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 191416199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 191516199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 191616199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 191716199571SPyun YongHyeon reg &= ~MAC_CFG_RXCSUM_ENB; 191816199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 191916199571SPyun YongHyeon reg |= MAC_CFG_RXCSUM_ENB; 192016199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 192116199571SPyun YongHyeon } 192216199571SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 192316199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 192416199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 192516199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 192616199571SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 192716199571SPyun YongHyeon else 192816199571SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 192916199571SPyun YongHyeon } 193016199571SPyun YongHyeon 193116199571SPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0 && 193216199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0) 193316199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 193416199571SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0 && 193516199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0) 193616199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 193716199571SPyun YongHyeon 193816199571SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 193916199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 194016199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 194116199571SPyun YongHyeon age_rxvlan(sc); 194216199571SPyun YongHyeon } 194316199571SPyun YongHyeon if ((mask & IFCAP_VLAN_HWCSUM) != 0 && 194416199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0) 194516199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 194616199571SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 194716199571SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 194816199571SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 194916199571SPyun YongHyeon /* 195016199571SPyun YongHyeon * VLAN hardware tagging is required to do checksum 195116199571SPyun YongHyeon * offload or TSO on VLAN interface. Checksum offload 195216199571SPyun YongHyeon * on VLAN interface also requires hardware assistance 195316199571SPyun YongHyeon * of parent interface. 195416199571SPyun YongHyeon */ 195516199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) == 0) 195616199571SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWCSUM; 195716199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 195816199571SPyun YongHyeon ifp->if_capenable &= 195916199571SPyun YongHyeon ~(IFCAP_VLAN_HWTSO | IFCAP_VLAN_HWCSUM); 196016199571SPyun YongHyeon AGE_UNLOCK(sc); 196116199571SPyun YongHyeon VLAN_CAPABILITIES(ifp); 196216199571SPyun YongHyeon break; 196316199571SPyun YongHyeon default: 196416199571SPyun YongHyeon error = ether_ioctl(ifp, cmd, data); 196516199571SPyun YongHyeon break; 196616199571SPyun YongHyeon } 196716199571SPyun YongHyeon 196816199571SPyun YongHyeon return (error); 196916199571SPyun YongHyeon } 197016199571SPyun YongHyeon 197116199571SPyun YongHyeon static void 197216199571SPyun YongHyeon age_mac_config(struct age_softc *sc) 197316199571SPyun YongHyeon { 197416199571SPyun YongHyeon struct mii_data *mii; 197516199571SPyun YongHyeon uint32_t reg; 197616199571SPyun YongHyeon 197716199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 197816199571SPyun YongHyeon 197916199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 198016199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 198116199571SPyun YongHyeon reg &= ~MAC_CFG_FULL_DUPLEX; 198216199571SPyun YongHyeon reg &= ~(MAC_CFG_TX_FC | MAC_CFG_RX_FC); 198316199571SPyun YongHyeon reg &= ~MAC_CFG_SPEED_MASK; 198416199571SPyun YongHyeon /* Reprogram MAC with resolved speed/duplex. */ 198516199571SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 198616199571SPyun YongHyeon case IFM_10_T: 198716199571SPyun YongHyeon case IFM_100_TX: 198816199571SPyun YongHyeon reg |= MAC_CFG_SPEED_10_100; 198916199571SPyun YongHyeon break; 199016199571SPyun YongHyeon case IFM_1000_T: 199116199571SPyun YongHyeon reg |= MAC_CFG_SPEED_1000; 199216199571SPyun YongHyeon break; 199316199571SPyun YongHyeon } 199416199571SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) { 199516199571SPyun YongHyeon reg |= MAC_CFG_FULL_DUPLEX; 199616199571SPyun YongHyeon #ifdef notyet 199716199571SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0) 199816199571SPyun YongHyeon reg |= MAC_CFG_TX_FC; 199916199571SPyun YongHyeon if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0) 200016199571SPyun YongHyeon reg |= MAC_CFG_RX_FC; 200116199571SPyun YongHyeon #endif 200216199571SPyun YongHyeon } 200316199571SPyun YongHyeon 200416199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 200516199571SPyun YongHyeon } 200616199571SPyun YongHyeon 200716199571SPyun YongHyeon static void 200816199571SPyun YongHyeon age_link_task(void *arg, int pending) 200916199571SPyun YongHyeon { 201016199571SPyun YongHyeon struct age_softc *sc; 201116199571SPyun YongHyeon struct mii_data *mii; 201216199571SPyun YongHyeon struct ifnet *ifp; 201316199571SPyun YongHyeon uint32_t reg; 201416199571SPyun YongHyeon 201516199571SPyun YongHyeon sc = (struct age_softc *)arg; 201616199571SPyun YongHyeon 201716199571SPyun YongHyeon AGE_LOCK(sc); 201816199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 201916199571SPyun YongHyeon ifp = sc->age_ifp; 202016199571SPyun YongHyeon if (mii == NULL || ifp == NULL || 202116199571SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 202216199571SPyun YongHyeon AGE_UNLOCK(sc); 202316199571SPyun YongHyeon return; 202416199571SPyun YongHyeon } 202516199571SPyun YongHyeon 202616199571SPyun YongHyeon sc->age_flags &= ~AGE_FLAG_LINK; 202716199571SPyun YongHyeon if ((mii->mii_media_status & IFM_AVALID) != 0) { 202816199571SPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 202916199571SPyun YongHyeon case IFM_10_T: 203016199571SPyun YongHyeon case IFM_100_TX: 203116199571SPyun YongHyeon case IFM_1000_T: 203216199571SPyun YongHyeon sc->age_flags |= AGE_FLAG_LINK; 203316199571SPyun YongHyeon break; 203416199571SPyun YongHyeon default: 203516199571SPyun YongHyeon break; 203616199571SPyun YongHyeon } 203716199571SPyun YongHyeon } 203816199571SPyun YongHyeon 203916199571SPyun YongHyeon /* Stop Rx/Tx MACs. */ 204016199571SPyun YongHyeon age_stop_rxmac(sc); 204116199571SPyun YongHyeon age_stop_txmac(sc); 204216199571SPyun YongHyeon 204316199571SPyun YongHyeon /* Program MACs with resolved speed/duplex/flow-control. */ 204416199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_LINK) != 0) { 204516199571SPyun YongHyeon age_mac_config(sc); 204616199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 204716199571SPyun YongHyeon /* Restart DMA engine and Tx/Rx MAC. */ 204816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_CFG, CSR_READ_4(sc, AGE_DMA_CFG) | 204916199571SPyun YongHyeon DMA_CFG_RD_ENB | DMA_CFG_WR_ENB); 205016199571SPyun YongHyeon reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB; 205116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 205216199571SPyun YongHyeon } 205316199571SPyun YongHyeon 205416199571SPyun YongHyeon AGE_UNLOCK(sc); 205516199571SPyun YongHyeon } 205616199571SPyun YongHyeon 205716199571SPyun YongHyeon static void 205816199571SPyun YongHyeon age_stats_update(struct age_softc *sc) 205916199571SPyun YongHyeon { 206016199571SPyun YongHyeon struct age_stats *stat; 206116199571SPyun YongHyeon struct smb *smb; 206216199571SPyun YongHyeon struct ifnet *ifp; 206316199571SPyun YongHyeon 206416199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 206516199571SPyun YongHyeon 206616199571SPyun YongHyeon stat = &sc->age_stat; 206716199571SPyun YongHyeon 206816199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_smb_block_tag, 206916199571SPyun YongHyeon sc->age_cdata.age_smb_block_map, 207016199571SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 207116199571SPyun YongHyeon 207216199571SPyun YongHyeon smb = sc->age_rdata.age_smb_block; 207316199571SPyun YongHyeon if (smb->updated == 0) 207416199571SPyun YongHyeon return; 207516199571SPyun YongHyeon 207616199571SPyun YongHyeon ifp = sc->age_ifp; 207716199571SPyun YongHyeon /* Rx stats. */ 207816199571SPyun YongHyeon stat->rx_frames += smb->rx_frames; 207916199571SPyun YongHyeon stat->rx_bcast_frames += smb->rx_bcast_frames; 208016199571SPyun YongHyeon stat->rx_mcast_frames += smb->rx_mcast_frames; 208116199571SPyun YongHyeon stat->rx_pause_frames += smb->rx_pause_frames; 208216199571SPyun YongHyeon stat->rx_control_frames += smb->rx_control_frames; 208316199571SPyun YongHyeon stat->rx_crcerrs += smb->rx_crcerrs; 208416199571SPyun YongHyeon stat->rx_lenerrs += smb->rx_lenerrs; 208516199571SPyun YongHyeon stat->rx_bytes += smb->rx_bytes; 208616199571SPyun YongHyeon stat->rx_runts += smb->rx_runts; 208716199571SPyun YongHyeon stat->rx_fragments += smb->rx_fragments; 208816199571SPyun YongHyeon stat->rx_pkts_64 += smb->rx_pkts_64; 208916199571SPyun YongHyeon stat->rx_pkts_65_127 += smb->rx_pkts_65_127; 209016199571SPyun YongHyeon stat->rx_pkts_128_255 += smb->rx_pkts_128_255; 209116199571SPyun YongHyeon stat->rx_pkts_256_511 += smb->rx_pkts_256_511; 209216199571SPyun YongHyeon stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023; 209316199571SPyun YongHyeon stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518; 209416199571SPyun YongHyeon stat->rx_pkts_1519_max += smb->rx_pkts_1519_max; 209516199571SPyun YongHyeon stat->rx_pkts_truncated += smb->rx_pkts_truncated; 209616199571SPyun YongHyeon stat->rx_fifo_oflows += smb->rx_fifo_oflows; 209716199571SPyun YongHyeon stat->rx_desc_oflows += smb->rx_desc_oflows; 209816199571SPyun YongHyeon stat->rx_alignerrs += smb->rx_alignerrs; 209916199571SPyun YongHyeon stat->rx_bcast_bytes += smb->rx_bcast_bytes; 210016199571SPyun YongHyeon stat->rx_mcast_bytes += smb->rx_mcast_bytes; 210116199571SPyun YongHyeon stat->rx_pkts_filtered += smb->rx_pkts_filtered; 210216199571SPyun YongHyeon 210316199571SPyun YongHyeon /* Tx stats. */ 210416199571SPyun YongHyeon stat->tx_frames += smb->tx_frames; 210516199571SPyun YongHyeon stat->tx_bcast_frames += smb->tx_bcast_frames; 210616199571SPyun YongHyeon stat->tx_mcast_frames += smb->tx_mcast_frames; 210716199571SPyun YongHyeon stat->tx_pause_frames += smb->tx_pause_frames; 210816199571SPyun YongHyeon stat->tx_excess_defer += smb->tx_excess_defer; 210916199571SPyun YongHyeon stat->tx_control_frames += smb->tx_control_frames; 211016199571SPyun YongHyeon stat->tx_deferred += smb->tx_deferred; 211116199571SPyun YongHyeon stat->tx_bytes += smb->tx_bytes; 211216199571SPyun YongHyeon stat->tx_pkts_64 += smb->tx_pkts_64; 211316199571SPyun YongHyeon stat->tx_pkts_65_127 += smb->tx_pkts_65_127; 211416199571SPyun YongHyeon stat->tx_pkts_128_255 += smb->tx_pkts_128_255; 211516199571SPyun YongHyeon stat->tx_pkts_256_511 += smb->tx_pkts_256_511; 211616199571SPyun YongHyeon stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023; 211716199571SPyun YongHyeon stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518; 211816199571SPyun YongHyeon stat->tx_pkts_1519_max += smb->tx_pkts_1519_max; 211916199571SPyun YongHyeon stat->tx_single_colls += smb->tx_single_colls; 212016199571SPyun YongHyeon stat->tx_multi_colls += smb->tx_multi_colls; 212116199571SPyun YongHyeon stat->tx_late_colls += smb->tx_late_colls; 212216199571SPyun YongHyeon stat->tx_excess_colls += smb->tx_excess_colls; 212316199571SPyun YongHyeon stat->tx_underrun += smb->tx_underrun; 212416199571SPyun YongHyeon stat->tx_desc_underrun += smb->tx_desc_underrun; 212516199571SPyun YongHyeon stat->tx_lenerrs += smb->tx_lenerrs; 212616199571SPyun YongHyeon stat->tx_pkts_truncated += smb->tx_pkts_truncated; 212716199571SPyun YongHyeon stat->tx_bcast_bytes += smb->tx_bcast_bytes; 212816199571SPyun YongHyeon stat->tx_mcast_bytes += smb->tx_mcast_bytes; 212916199571SPyun YongHyeon 213016199571SPyun YongHyeon /* Update counters in ifnet. */ 213116199571SPyun YongHyeon ifp->if_opackets += smb->tx_frames; 213216199571SPyun YongHyeon 213316199571SPyun YongHyeon ifp->if_collisions += smb->tx_single_colls + 213416199571SPyun YongHyeon smb->tx_multi_colls + smb->tx_late_colls + 213516199571SPyun YongHyeon smb->tx_excess_colls * HDPX_CFG_RETRY_DEFAULT; 213616199571SPyun YongHyeon 213716199571SPyun YongHyeon ifp->if_oerrors += smb->tx_excess_colls + 213816199571SPyun YongHyeon smb->tx_late_colls + smb->tx_underrun + 213916199571SPyun YongHyeon smb->tx_pkts_truncated; 214016199571SPyun YongHyeon 214116199571SPyun YongHyeon ifp->if_ipackets += smb->rx_frames; 214216199571SPyun YongHyeon 214316199571SPyun YongHyeon ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs + 214416199571SPyun YongHyeon smb->rx_runts + smb->rx_pkts_truncated + 214516199571SPyun YongHyeon smb->rx_fifo_oflows + smb->rx_desc_oflows + 214616199571SPyun YongHyeon smb->rx_alignerrs; 214716199571SPyun YongHyeon 214816199571SPyun YongHyeon /* Update done, clear. */ 214916199571SPyun YongHyeon smb->updated = 0; 215016199571SPyun YongHyeon 215116199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_smb_block_tag, 215216199571SPyun YongHyeon sc->age_cdata.age_smb_block_map, 215316199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 215416199571SPyun YongHyeon } 215516199571SPyun YongHyeon 215616199571SPyun YongHyeon static int 215716199571SPyun YongHyeon age_intr(void *arg) 215816199571SPyun YongHyeon { 215916199571SPyun YongHyeon struct age_softc *sc; 216016199571SPyun YongHyeon uint32_t status; 216116199571SPyun YongHyeon 216216199571SPyun YongHyeon sc = (struct age_softc *)arg; 216316199571SPyun YongHyeon 216416199571SPyun YongHyeon status = CSR_READ_4(sc, AGE_INTR_STATUS); 216516199571SPyun YongHyeon if (status == 0 || (status & AGE_INTRS) == 0) 216616199571SPyun YongHyeon return (FILTER_STRAY); 216716199571SPyun YongHyeon /* Disable interrupts. */ 216816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_STATUS, status | INTR_DIS_INT); 216916199571SPyun YongHyeon taskqueue_enqueue(sc->age_tq, &sc->age_int_task); 217016199571SPyun YongHyeon 217116199571SPyun YongHyeon return (FILTER_HANDLED); 217216199571SPyun YongHyeon } 217316199571SPyun YongHyeon 217416199571SPyun YongHyeon static void 217516199571SPyun YongHyeon age_int_task(void *arg, int pending) 217616199571SPyun YongHyeon { 217716199571SPyun YongHyeon struct age_softc *sc; 217816199571SPyun YongHyeon struct ifnet *ifp; 217916199571SPyun YongHyeon struct cmb *cmb; 218016199571SPyun YongHyeon uint32_t status; 218116199571SPyun YongHyeon 218216199571SPyun YongHyeon sc = (struct age_softc *)arg; 218316199571SPyun YongHyeon 218416199571SPyun YongHyeon AGE_LOCK(sc); 218516199571SPyun YongHyeon 218616199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag, 218716199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map, 218816199571SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 218916199571SPyun YongHyeon cmb = sc->age_rdata.age_cmb_block; 219016199571SPyun YongHyeon status = le32toh(cmb->intr_status); 219116199571SPyun YongHyeon if (sc->age_morework != 0) 219216199571SPyun YongHyeon status |= INTR_CMB_RX; 219316199571SPyun YongHyeon if ((status & AGE_INTRS) == 0) 219416199571SPyun YongHyeon goto done; 219516199571SPyun YongHyeon 219616199571SPyun YongHyeon sc->age_tpd_cons = (le32toh(cmb->tpd_cons) & TPD_CONS_MASK) >> 219716199571SPyun YongHyeon TPD_CONS_SHIFT; 219816199571SPyun YongHyeon sc->age_rr_prod = (le32toh(cmb->rprod_cons) & RRD_PROD_MASK) >> 219916199571SPyun YongHyeon RRD_PROD_SHIFT; 220016199571SPyun YongHyeon /* Let hardware know CMB was served. */ 220116199571SPyun YongHyeon cmb->intr_status = 0; 220216199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag, 220316199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map, 220416199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 220516199571SPyun YongHyeon 220616199571SPyun YongHyeon #if 0 220716199571SPyun YongHyeon printf("INTR: 0x%08x\n", status); 220816199571SPyun YongHyeon status &= ~INTR_DIS_DMA; 220916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_STATUS, status | INTR_DIS_INT); 221016199571SPyun YongHyeon #endif 221116199571SPyun YongHyeon ifp = sc->age_ifp; 221216199571SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 221316199571SPyun YongHyeon if ((status & INTR_CMB_RX) != 0) 221416199571SPyun YongHyeon sc->age_morework = age_rxintr(sc, sc->age_rr_prod, 221516199571SPyun YongHyeon sc->age_process_limit); 221616199571SPyun YongHyeon if ((status & INTR_CMB_TX) != 0) 221716199571SPyun YongHyeon age_txintr(sc, sc->age_tpd_cons); 221816199571SPyun YongHyeon if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) { 221916199571SPyun YongHyeon if ((status & INTR_DMA_RD_TO_RST) != 0) 222016199571SPyun YongHyeon device_printf(sc->age_dev, 222116199571SPyun YongHyeon "DMA read error! -- resetting\n"); 222216199571SPyun YongHyeon if ((status & INTR_DMA_WR_TO_RST) != 0) 222316199571SPyun YongHyeon device_printf(sc->age_dev, 222416199571SPyun YongHyeon "DMA write error! -- resetting\n"); 222516199571SPyun YongHyeon age_init_locked(sc); 222616199571SPyun YongHyeon } 222716199571SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 222816199571SPyun YongHyeon taskqueue_enqueue(sc->age_tq, &sc->age_tx_task); 222916199571SPyun YongHyeon if ((status & INTR_SMB) != 0) 223016199571SPyun YongHyeon age_stats_update(sc); 223116199571SPyun YongHyeon } 223216199571SPyun YongHyeon 223316199571SPyun YongHyeon /* Check whether CMB was updated while serving Tx/Rx/SMB handler. */ 223416199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag, 223516199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map, 223616199571SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 223716199571SPyun YongHyeon status = le32toh(cmb->intr_status); 223816199571SPyun YongHyeon if (sc->age_morework != 0 || (status & AGE_INTRS) != 0) { 223916199571SPyun YongHyeon taskqueue_enqueue(sc->age_tq, &sc->age_int_task); 224016199571SPyun YongHyeon AGE_UNLOCK(sc); 224116199571SPyun YongHyeon return; 224216199571SPyun YongHyeon } 224316199571SPyun YongHyeon 224416199571SPyun YongHyeon done: 224516199571SPyun YongHyeon /* Re-enable interrupts. */ 224616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_STATUS, 0); 224716199571SPyun YongHyeon AGE_UNLOCK(sc); 224816199571SPyun YongHyeon } 224916199571SPyun YongHyeon 225016199571SPyun YongHyeon static void 225116199571SPyun YongHyeon age_txintr(struct age_softc *sc, int tpd_cons) 225216199571SPyun YongHyeon { 225316199571SPyun YongHyeon struct ifnet *ifp; 225416199571SPyun YongHyeon struct age_txdesc *txd; 225516199571SPyun YongHyeon int cons, prog; 225616199571SPyun YongHyeon 225716199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 225816199571SPyun YongHyeon 225916199571SPyun YongHyeon ifp = sc->age_ifp; 226016199571SPyun YongHyeon 226116199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag, 226216199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map, 226316199571SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 226416199571SPyun YongHyeon 226516199571SPyun YongHyeon /* 226616199571SPyun YongHyeon * Go through our Tx list and free mbufs for those 226716199571SPyun YongHyeon * frames which have been transmitted. 226816199571SPyun YongHyeon */ 226916199571SPyun YongHyeon cons = sc->age_cdata.age_tx_cons; 227016199571SPyun YongHyeon for (prog = 0; cons != tpd_cons; AGE_DESC_INC(cons, AGE_TX_RING_CNT)) { 227116199571SPyun YongHyeon if (sc->age_cdata.age_tx_cnt <= 0) 227216199571SPyun YongHyeon break; 227316199571SPyun YongHyeon prog++; 227416199571SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 227516199571SPyun YongHyeon sc->age_cdata.age_tx_cnt--; 227616199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[cons]; 227716199571SPyun YongHyeon /* 227816199571SPyun YongHyeon * Clear Tx descriptors, it's not required but would 227916199571SPyun YongHyeon * help debugging in case of Tx issues. 228016199571SPyun YongHyeon */ 228116199571SPyun YongHyeon txd->tx_desc->addr = 0; 228216199571SPyun YongHyeon txd->tx_desc->len = 0; 228316199571SPyun YongHyeon txd->tx_desc->flags = 0; 228416199571SPyun YongHyeon 228516199571SPyun YongHyeon if (txd->tx_m == NULL) 228616199571SPyun YongHyeon continue; 228716199571SPyun YongHyeon /* Reclaim transmitted mbufs. */ 228816199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_tag, txd->tx_dmamap, 228916199571SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 229016199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_tx_tag, txd->tx_dmamap); 229116199571SPyun YongHyeon m_freem(txd->tx_m); 229216199571SPyun YongHyeon txd->tx_m = NULL; 229316199571SPyun YongHyeon } 229416199571SPyun YongHyeon 229516199571SPyun YongHyeon if (prog > 0) { 229616199571SPyun YongHyeon sc->age_cdata.age_tx_cons = cons; 229716199571SPyun YongHyeon 229816199571SPyun YongHyeon /* 229916199571SPyun YongHyeon * Unarm watchdog timer only when there are no pending 230016199571SPyun YongHyeon * Tx descriptors in queue. 230116199571SPyun YongHyeon */ 230216199571SPyun YongHyeon if (sc->age_cdata.age_tx_cnt == 0) 230316199571SPyun YongHyeon sc->age_watchdog_timer = 0; 230416199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag, 230516199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map, 230616199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 230716199571SPyun YongHyeon } 230816199571SPyun YongHyeon } 230916199571SPyun YongHyeon 231016199571SPyun YongHyeon /* Receive a frame. */ 231116199571SPyun YongHyeon static void 231216199571SPyun YongHyeon age_rxeof(struct age_softc *sc, struct rx_rdesc *rxrd) 231316199571SPyun YongHyeon { 231416199571SPyun YongHyeon struct age_rxdesc *rxd; 231516199571SPyun YongHyeon struct rx_desc *desc; 231616199571SPyun YongHyeon struct ifnet *ifp; 231716199571SPyun YongHyeon struct mbuf *mp, *m; 231816199571SPyun YongHyeon uint32_t status, index, vtag; 231916199571SPyun YongHyeon int count, nsegs, pktlen; 232016199571SPyun YongHyeon int rx_cons; 232116199571SPyun YongHyeon 232216199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 232316199571SPyun YongHyeon 232416199571SPyun YongHyeon ifp = sc->age_ifp; 232516199571SPyun YongHyeon status = le32toh(rxrd->flags); 232616199571SPyun YongHyeon index = le32toh(rxrd->index); 232716199571SPyun YongHyeon rx_cons = AGE_RX_CONS(index); 232816199571SPyun YongHyeon nsegs = AGE_RX_NSEGS(index); 232916199571SPyun YongHyeon 233016199571SPyun YongHyeon sc->age_cdata.age_rxlen = AGE_RX_BYTES(le32toh(rxrd->len)); 233116199571SPyun YongHyeon if ((status & AGE_RRD_ERROR) != 0 && 233216199571SPyun YongHyeon (status & (AGE_RRD_CRC | AGE_RRD_CODE | AGE_RRD_DRIBBLE | 233316199571SPyun YongHyeon AGE_RRD_RUNT | AGE_RRD_OFLOW | AGE_RRD_TRUNC)) != 0) { 233416199571SPyun YongHyeon /* 233516199571SPyun YongHyeon * We want to pass the following frames to upper 233616199571SPyun YongHyeon * layer regardless of error status of Rx return 233716199571SPyun YongHyeon * ring. 233816199571SPyun YongHyeon * 233916199571SPyun YongHyeon * o IP/TCP/UDP checksum is bad. 234016199571SPyun YongHyeon * o frame length and protocol specific length 234116199571SPyun YongHyeon * does not match. 234216199571SPyun YongHyeon */ 234316199571SPyun YongHyeon sc->age_cdata.age_rx_cons += nsegs; 234416199571SPyun YongHyeon sc->age_cdata.age_rx_cons %= AGE_RX_RING_CNT; 234516199571SPyun YongHyeon return; 234616199571SPyun YongHyeon } 234716199571SPyun YongHyeon 234816199571SPyun YongHyeon pktlen = 0; 234916199571SPyun YongHyeon for (count = 0; count < nsegs; count++, 235016199571SPyun YongHyeon AGE_DESC_INC(rx_cons, AGE_RX_RING_CNT)) { 235116199571SPyun YongHyeon rxd = &sc->age_cdata.age_rxdesc[rx_cons]; 235216199571SPyun YongHyeon mp = rxd->rx_m; 235316199571SPyun YongHyeon desc = rxd->rx_desc; 235416199571SPyun YongHyeon /* Add a new receive buffer to the ring. */ 235516199571SPyun YongHyeon if (age_newbuf(sc, rxd) != 0) { 235616199571SPyun YongHyeon ifp->if_iqdrops++; 235716199571SPyun YongHyeon /* Reuse Rx buffers. */ 235816199571SPyun YongHyeon if (sc->age_cdata.age_rxhead != NULL) { 235916199571SPyun YongHyeon m_freem(sc->age_cdata.age_rxhead); 236016199571SPyun YongHyeon AGE_RXCHAIN_RESET(sc); 236116199571SPyun YongHyeon } 236216199571SPyun YongHyeon break; 236316199571SPyun YongHyeon } 236416199571SPyun YongHyeon 236516199571SPyun YongHyeon /* The length of the first mbuf is computed last. */ 236616199571SPyun YongHyeon if (count != 0) { 236716199571SPyun YongHyeon mp->m_len = AGE_RX_BYTES(le32toh(desc->len)); 236816199571SPyun YongHyeon pktlen += mp->m_len; 236916199571SPyun YongHyeon } 237016199571SPyun YongHyeon 237116199571SPyun YongHyeon /* Chain received mbufs. */ 237216199571SPyun YongHyeon if (sc->age_cdata.age_rxhead == NULL) { 237316199571SPyun YongHyeon sc->age_cdata.age_rxhead = mp; 237416199571SPyun YongHyeon sc->age_cdata.age_rxtail = mp; 237516199571SPyun YongHyeon } else { 237616199571SPyun YongHyeon mp->m_flags &= ~M_PKTHDR; 237716199571SPyun YongHyeon sc->age_cdata.age_rxprev_tail = 237816199571SPyun YongHyeon sc->age_cdata.age_rxtail; 237916199571SPyun YongHyeon sc->age_cdata.age_rxtail->m_next = mp; 238016199571SPyun YongHyeon sc->age_cdata.age_rxtail = mp; 238116199571SPyun YongHyeon } 238216199571SPyun YongHyeon 238316199571SPyun YongHyeon if (count == nsegs - 1) { 238416199571SPyun YongHyeon /* 238516199571SPyun YongHyeon * It seems that L1 controller has no way 238616199571SPyun YongHyeon * to tell hardware to strip CRC bytes. 238716199571SPyun YongHyeon */ 238816199571SPyun YongHyeon sc->age_cdata.age_rxlen -= ETHER_CRC_LEN; 238916199571SPyun YongHyeon if (nsegs > 1) { 239016199571SPyun YongHyeon /* Remove the CRC bytes in chained mbufs. */ 239116199571SPyun YongHyeon pktlen -= ETHER_CRC_LEN; 239216199571SPyun YongHyeon if (mp->m_len <= ETHER_CRC_LEN) { 239316199571SPyun YongHyeon sc->age_cdata.age_rxtail = 239416199571SPyun YongHyeon sc->age_cdata.age_rxprev_tail; 239516199571SPyun YongHyeon sc->age_cdata.age_rxtail->m_len -= 239616199571SPyun YongHyeon (ETHER_CRC_LEN - mp->m_len); 239716199571SPyun YongHyeon sc->age_cdata.age_rxtail->m_next = NULL; 239816199571SPyun YongHyeon m_freem(mp); 239916199571SPyun YongHyeon } else { 240016199571SPyun YongHyeon mp->m_len -= ETHER_CRC_LEN; 240116199571SPyun YongHyeon } 240216199571SPyun YongHyeon } 240316199571SPyun YongHyeon 240416199571SPyun YongHyeon m = sc->age_cdata.age_rxhead; 240516199571SPyun YongHyeon m->m_flags |= M_PKTHDR; 240616199571SPyun YongHyeon m->m_pkthdr.rcvif = ifp; 240716199571SPyun YongHyeon m->m_pkthdr.len = sc->age_cdata.age_rxlen; 240816199571SPyun YongHyeon /* Set the first mbuf length. */ 240916199571SPyun YongHyeon m->m_len = sc->age_cdata.age_rxlen - pktlen; 241016199571SPyun YongHyeon 241116199571SPyun YongHyeon /* 241216199571SPyun YongHyeon * Set checksum information. 241316199571SPyun YongHyeon * It seems that L1 controller can compute partial 241416199571SPyun YongHyeon * checksum. The partial checksum value can be used 241516199571SPyun YongHyeon * to accelerate checksum computation for fragmented 241616199571SPyun YongHyeon * TCP/UDP packets. Upper network stack already 241716199571SPyun YongHyeon * takes advantage of the partial checksum value in 241816199571SPyun YongHyeon * IP reassembly stage. But I'm not sure the 241916199571SPyun YongHyeon * correctness of the partial hardware checksum 242016199571SPyun YongHyeon * assistance due to lack of data sheet. If it is 242116199571SPyun YongHyeon * proven to work on L1 I'll enable it. 242216199571SPyun YongHyeon */ 242316199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 && 242416199571SPyun YongHyeon (status & AGE_RRD_IPV4) != 0) { 242516199571SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 242616199571SPyun YongHyeon if ((status & AGE_RRD_IPCSUM_NOK) == 0) 242716199571SPyun YongHyeon m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 242816199571SPyun YongHyeon if ((status & (AGE_RRD_TCP | AGE_RRD_UDP)) && 242916199571SPyun YongHyeon (status & AGE_RRD_TCP_UDPCSUM_NOK) == 0) { 243016199571SPyun YongHyeon m->m_pkthdr.csum_flags |= 243116199571SPyun YongHyeon CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 243216199571SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 243316199571SPyun YongHyeon } 243416199571SPyun YongHyeon /* 243516199571SPyun YongHyeon * Don't mark bad checksum for TCP/UDP frames 243616199571SPyun YongHyeon * as fragmented frames may always have set 243716199571SPyun YongHyeon * bad checksummed bit of descriptor status. 243816199571SPyun YongHyeon */ 243916199571SPyun YongHyeon } 244016199571SPyun YongHyeon 244116199571SPyun YongHyeon /* Check for VLAN tagged frames. */ 244216199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 && 244316199571SPyun YongHyeon (status & AGE_RRD_VLAN) != 0) { 244416199571SPyun YongHyeon vtag = AGE_RX_VLAN(le32toh(rxrd->vtags)); 244516199571SPyun YongHyeon m->m_pkthdr.ether_vtag = AGE_RX_VLAN_TAG(vtag); 244616199571SPyun YongHyeon m->m_flags |= M_VLANTAG; 244716199571SPyun YongHyeon } 244816199571SPyun YongHyeon 244916199571SPyun YongHyeon /* Pass it on. */ 245016199571SPyun YongHyeon AGE_UNLOCK(sc); 245116199571SPyun YongHyeon (*ifp->if_input)(ifp, m); 245216199571SPyun YongHyeon AGE_LOCK(sc); 245316199571SPyun YongHyeon 245416199571SPyun YongHyeon /* Reset mbuf chains. */ 245516199571SPyun YongHyeon AGE_RXCHAIN_RESET(sc); 245616199571SPyun YongHyeon } 245716199571SPyun YongHyeon } 245816199571SPyun YongHyeon 245916199571SPyun YongHyeon if (count != nsegs) { 246016199571SPyun YongHyeon sc->age_cdata.age_rx_cons += nsegs; 246116199571SPyun YongHyeon sc->age_cdata.age_rx_cons %= AGE_RX_RING_CNT; 246216199571SPyun YongHyeon } else 246316199571SPyun YongHyeon sc->age_cdata.age_rx_cons = rx_cons; 246416199571SPyun YongHyeon } 246516199571SPyun YongHyeon 246616199571SPyun YongHyeon static int 246716199571SPyun YongHyeon age_rxintr(struct age_softc *sc, int rr_prod, int count) 246816199571SPyun YongHyeon { 246916199571SPyun YongHyeon struct rx_rdesc *rxrd; 247016199571SPyun YongHyeon int rr_cons, nsegs, pktlen, prog; 247116199571SPyun YongHyeon 247216199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 247316199571SPyun YongHyeon 247416199571SPyun YongHyeon rr_cons = sc->age_cdata.age_rr_cons; 247516199571SPyun YongHyeon if (rr_cons == rr_prod) 247616199571SPyun YongHyeon return (0); 247716199571SPyun YongHyeon 247816199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag, 247916199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map, 248016199571SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 248116199571SPyun YongHyeon 248216199571SPyun YongHyeon for (prog = 0; rr_cons != rr_prod; prog++) { 248316199571SPyun YongHyeon if (count <= 0) 248416199571SPyun YongHyeon break; 248516199571SPyun YongHyeon rxrd = &sc->age_rdata.age_rr_ring[rr_cons]; 248616199571SPyun YongHyeon nsegs = AGE_RX_NSEGS(le32toh(rxrd->index)); 248716199571SPyun YongHyeon if (nsegs == 0) 248816199571SPyun YongHyeon break; 248916199571SPyun YongHyeon /* 249016199571SPyun YongHyeon * Check number of segments against received bytes. 249116199571SPyun YongHyeon * Non-matching value would indicate that hardware 249216199571SPyun YongHyeon * is still trying to update Rx return descriptors. 249316199571SPyun YongHyeon * I'm not sure whether this check is really needed. 249416199571SPyun YongHyeon */ 249516199571SPyun YongHyeon pktlen = AGE_RX_BYTES(le32toh(rxrd->len)); 249616199571SPyun YongHyeon if (nsegs != ((pktlen + (MCLBYTES - ETHER_ALIGN - 1)) / 249716199571SPyun YongHyeon (MCLBYTES - ETHER_ALIGN))) 249816199571SPyun YongHyeon break; 249916199571SPyun YongHyeon 250016199571SPyun YongHyeon prog++; 250116199571SPyun YongHyeon /* Received a frame. */ 250216199571SPyun YongHyeon age_rxeof(sc, rxrd); 250316199571SPyun YongHyeon /* Clear return ring. */ 250416199571SPyun YongHyeon rxrd->index = 0; 250516199571SPyun YongHyeon AGE_DESC_INC(rr_cons, AGE_RR_RING_CNT); 250616199571SPyun YongHyeon } 250716199571SPyun YongHyeon 250816199571SPyun YongHyeon if (prog > 0) { 250916199571SPyun YongHyeon /* Update the consumer index. */ 251016199571SPyun YongHyeon sc->age_cdata.age_rr_cons = rr_cons; 251116199571SPyun YongHyeon 251216199571SPyun YongHyeon /* Sync descriptors. */ 251316199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag, 251416199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map, 251516199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 251616199571SPyun YongHyeon 251716199571SPyun YongHyeon /* Notify hardware availability of new Rx buffers. */ 251816199571SPyun YongHyeon AGE_COMMIT_MBOX(sc); 251916199571SPyun YongHyeon } 252016199571SPyun YongHyeon 252116199571SPyun YongHyeon return (count > 0 ? 0 : EAGAIN); 252216199571SPyun YongHyeon } 252316199571SPyun YongHyeon 252416199571SPyun YongHyeon static void 252516199571SPyun YongHyeon age_tick(void *arg) 252616199571SPyun YongHyeon { 252716199571SPyun YongHyeon struct age_softc *sc; 252816199571SPyun YongHyeon struct mii_data *mii; 252916199571SPyun YongHyeon 253016199571SPyun YongHyeon sc = (struct age_softc *)arg; 253116199571SPyun YongHyeon 253216199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 253316199571SPyun YongHyeon 253416199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 253516199571SPyun YongHyeon mii_tick(mii); 253616199571SPyun YongHyeon age_watchdog(sc); 253716199571SPyun YongHyeon callout_reset(&sc->age_tick_ch, hz, age_tick, sc); 253816199571SPyun YongHyeon } 253916199571SPyun YongHyeon 254016199571SPyun YongHyeon static void 254116199571SPyun YongHyeon age_reset(struct age_softc *sc) 254216199571SPyun YongHyeon { 254316199571SPyun YongHyeon uint32_t reg; 254416199571SPyun YongHyeon int i; 254516199571SPyun YongHyeon 254616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MASTER_CFG, MASTER_RESET); 254716199571SPyun YongHyeon for (i = AGE_RESET_TIMEOUT; i > 0; i--) { 254816199571SPyun YongHyeon DELAY(1); 254916199571SPyun YongHyeon if ((CSR_READ_4(sc, AGE_MASTER_CFG) & MASTER_RESET) == 0) 255016199571SPyun YongHyeon break; 255116199571SPyun YongHyeon } 255216199571SPyun YongHyeon if (i == 0) 255316199571SPyun YongHyeon device_printf(sc->age_dev, "master reset timeout!\n"); 255416199571SPyun YongHyeon 255516199571SPyun YongHyeon for (i = AGE_RESET_TIMEOUT; i > 0; i--) { 255616199571SPyun YongHyeon if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0) 255716199571SPyun YongHyeon break; 255816199571SPyun YongHyeon DELAY(10); 255916199571SPyun YongHyeon } 256016199571SPyun YongHyeon 256116199571SPyun YongHyeon if (i == 0) 256216199571SPyun YongHyeon device_printf(sc->age_dev, "reset timeout(0x%08x)!\n", reg); 256316199571SPyun YongHyeon /* Initialize PCIe module. From Linux. */ 256416199571SPyun YongHyeon CSR_WRITE_4(sc, 0x12FC, 0x6500); 256516199571SPyun YongHyeon CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); 256616199571SPyun YongHyeon } 256716199571SPyun YongHyeon 256816199571SPyun YongHyeon static void 256916199571SPyun YongHyeon age_init(void *xsc) 257016199571SPyun YongHyeon { 257116199571SPyun YongHyeon struct age_softc *sc; 257216199571SPyun YongHyeon 257316199571SPyun YongHyeon sc = (struct age_softc *)xsc; 257416199571SPyun YongHyeon AGE_LOCK(sc); 257516199571SPyun YongHyeon age_init_locked(sc); 257616199571SPyun YongHyeon AGE_UNLOCK(sc); 257716199571SPyun YongHyeon } 257816199571SPyun YongHyeon 257916199571SPyun YongHyeon static void 258016199571SPyun YongHyeon age_init_locked(struct age_softc *sc) 258116199571SPyun YongHyeon { 258216199571SPyun YongHyeon struct ifnet *ifp; 258316199571SPyun YongHyeon struct mii_data *mii; 258416199571SPyun YongHyeon uint8_t eaddr[ETHER_ADDR_LEN]; 258516199571SPyun YongHyeon bus_addr_t paddr; 258616199571SPyun YongHyeon uint32_t reg, fsize; 258716199571SPyun YongHyeon uint32_t rxf_hi, rxf_lo, rrd_hi, rrd_lo; 258816199571SPyun YongHyeon int error; 258916199571SPyun YongHyeon 259016199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 259116199571SPyun YongHyeon 259216199571SPyun YongHyeon ifp = sc->age_ifp; 259316199571SPyun YongHyeon mii = device_get_softc(sc->age_miibus); 259416199571SPyun YongHyeon 259516199571SPyun YongHyeon /* 259616199571SPyun YongHyeon * Cancel any pending I/O. 259716199571SPyun YongHyeon */ 259816199571SPyun YongHyeon age_stop(sc); 259916199571SPyun YongHyeon 260016199571SPyun YongHyeon /* 260116199571SPyun YongHyeon * Reset the chip to a known state. 260216199571SPyun YongHyeon */ 260316199571SPyun YongHyeon age_reset(sc); 260416199571SPyun YongHyeon 260516199571SPyun YongHyeon /* Initialize descriptors. */ 260616199571SPyun YongHyeon error = age_init_rx_ring(sc); 260716199571SPyun YongHyeon if (error != 0) { 260816199571SPyun YongHyeon device_printf(sc->age_dev, "no memory for Rx buffers.\n"); 260916199571SPyun YongHyeon age_stop(sc); 261016199571SPyun YongHyeon return; 261116199571SPyun YongHyeon } 261216199571SPyun YongHyeon age_init_rr_ring(sc); 261316199571SPyun YongHyeon age_init_tx_ring(sc); 261416199571SPyun YongHyeon age_init_cmb_block(sc); 261516199571SPyun YongHyeon age_init_smb_block(sc); 261616199571SPyun YongHyeon 261716199571SPyun YongHyeon /* Reprogram the station address. */ 261816199571SPyun YongHyeon bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN); 261916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_PAR0, 262016199571SPyun YongHyeon eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]); 262116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_PAR1, eaddr[0] << 8 | eaddr[1]); 262216199571SPyun YongHyeon 262316199571SPyun YongHyeon /* Set descriptor base addresses. */ 262416199571SPyun YongHyeon paddr = sc->age_rdata.age_tx_ring_paddr; 262516199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_ADDR_HI, AGE_ADDR_HI(paddr)); 262616199571SPyun YongHyeon paddr = sc->age_rdata.age_rx_ring_paddr; 262716199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_RD_ADDR_LO, AGE_ADDR_LO(paddr)); 262816199571SPyun YongHyeon paddr = sc->age_rdata.age_rr_ring_paddr; 262916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_RRD_ADDR_LO, AGE_ADDR_LO(paddr)); 263016199571SPyun YongHyeon paddr = sc->age_rdata.age_tx_ring_paddr; 263116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_TPD_ADDR_LO, AGE_ADDR_LO(paddr)); 263216199571SPyun YongHyeon paddr = sc->age_rdata.age_cmb_block_paddr; 263316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_CMB_ADDR_LO, AGE_ADDR_LO(paddr)); 263416199571SPyun YongHyeon paddr = sc->age_rdata.age_smb_block_paddr; 263516199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_SMB_ADDR_LO, AGE_ADDR_LO(paddr)); 263616199571SPyun YongHyeon /* Set Rx/Rx return descriptor counter. */ 263716199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_RRD_RD_CNT, 263816199571SPyun YongHyeon ((AGE_RR_RING_CNT << DESC_RRD_CNT_SHIFT) & 263916199571SPyun YongHyeon DESC_RRD_CNT_MASK) | 264016199571SPyun YongHyeon ((AGE_RX_RING_CNT << DESC_RD_CNT_SHIFT) & DESC_RD_CNT_MASK)); 264116199571SPyun YongHyeon /* Set Tx descriptor counter. */ 264216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DESC_TPD_CNT, 264316199571SPyun YongHyeon (AGE_TX_RING_CNT << DESC_TPD_CNT_SHIFT) & DESC_TPD_CNT_MASK); 264416199571SPyun YongHyeon 264516199571SPyun YongHyeon /* Tell hardware that we're ready to load descriptors. */ 264616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_BLOCK, DMA_BLOCK_LOAD); 264716199571SPyun YongHyeon 264816199571SPyun YongHyeon /* 264916199571SPyun YongHyeon * Initialize mailbox register. 265016199571SPyun YongHyeon * Updated producer/consumer index information is exchanged 265116199571SPyun YongHyeon * through this mailbox register. However Tx producer and 265216199571SPyun YongHyeon * Rx return consumer/Rx producer are all shared such that 265316199571SPyun YongHyeon * it's hard to separate code path between Tx and Rx without 265416199571SPyun YongHyeon * locking. If L1 hardware have a separate mail box register 265516199571SPyun YongHyeon * for Tx and Rx consumer/producer management we could have 265616199571SPyun YongHyeon * indepent Tx/Rx handler which in turn Rx handler could have 265716199571SPyun YongHyeon * been run without any locking. 265816199571SPyun YongHyeon */ 265916199571SPyun YongHyeon AGE_COMMIT_MBOX(sc); 266016199571SPyun YongHyeon 266116199571SPyun YongHyeon /* Configure IPG/IFG parameters. */ 266216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_IPG_IFG_CFG, 266316199571SPyun YongHyeon ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK) | 266416199571SPyun YongHyeon ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) | 266516199571SPyun YongHyeon ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) | 266616199571SPyun YongHyeon ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK)); 266716199571SPyun YongHyeon 266816199571SPyun YongHyeon /* Set parameters for half-duplex media. */ 266916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_HDPX_CFG, 267016199571SPyun YongHyeon ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) & 267116199571SPyun YongHyeon HDPX_CFG_LCOL_MASK) | 267216199571SPyun YongHyeon ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) & 267316199571SPyun YongHyeon HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN | 267416199571SPyun YongHyeon ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) & 267516199571SPyun YongHyeon HDPX_CFG_ABEBT_MASK) | 267616199571SPyun YongHyeon ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) & 267716199571SPyun YongHyeon HDPX_CFG_JAMIPG_MASK)); 267816199571SPyun YongHyeon 267916199571SPyun YongHyeon /* Configure interrupt moderation timer. */ 268016199571SPyun YongHyeon CSR_WRITE_2(sc, AGE_IM_TIMER, AGE_USECS(sc->age_int_mod)); 268116199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MASTER_CFG); 268216199571SPyun YongHyeon reg &= ~MASTER_MTIMER_ENB; 268316199571SPyun YongHyeon if (AGE_USECS(sc->age_int_mod) == 0) 268416199571SPyun YongHyeon reg &= ~MASTER_ITIMER_ENB; 268516199571SPyun YongHyeon else 268616199571SPyun YongHyeon reg |= MASTER_ITIMER_ENB; 268716199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MASTER_CFG, reg); 2688dca3a3a0SPyun YongHyeon if (bootverbose) 268916199571SPyun YongHyeon device_printf(sc->age_dev, "interrupt moderation is %d us.\n", 269016199571SPyun YongHyeon sc->age_int_mod); 269116199571SPyun YongHyeon CSR_WRITE_2(sc, AGE_INTR_CLR_TIMER, AGE_USECS(1000)); 269216199571SPyun YongHyeon 269316199571SPyun YongHyeon /* Set Maximum frame size but don't let MTU be lass than ETHER_MTU. */ 269416199571SPyun YongHyeon if (ifp->if_mtu < ETHERMTU) 269516199571SPyun YongHyeon sc->age_max_frame_size = ETHERMTU; 269616199571SPyun YongHyeon else 269716199571SPyun YongHyeon sc->age_max_frame_size = ifp->if_mtu; 269816199571SPyun YongHyeon sc->age_max_frame_size += ETHER_HDR_LEN + 269916199571SPyun YongHyeon sizeof(struct ether_vlan_header) + ETHER_CRC_LEN; 270016199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_FRAME_SIZE, sc->age_max_frame_size); 270116199571SPyun YongHyeon /* Configure jumbo frame. */ 270216199571SPyun YongHyeon fsize = roundup(sc->age_max_frame_size, sizeof(uint64_t)); 270316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_RXQ_JUMBO_CFG, 270416199571SPyun YongHyeon (((fsize / sizeof(uint64_t)) << 270516199571SPyun YongHyeon RXQ_JUMBO_CFG_SZ_THRESH_SHIFT) & RXQ_JUMBO_CFG_SZ_THRESH_MASK) | 270616199571SPyun YongHyeon ((RXQ_JUMBO_CFG_LKAH_DEFAULT << 270716199571SPyun YongHyeon RXQ_JUMBO_CFG_LKAH_SHIFT) & RXQ_JUMBO_CFG_LKAH_MASK) | 270816199571SPyun YongHyeon ((AGE_USECS(8) << RXQ_JUMBO_CFG_RRD_TIMER_SHIFT) & 270916199571SPyun YongHyeon RXQ_JUMBO_CFG_RRD_TIMER_MASK)); 271016199571SPyun YongHyeon 271116199571SPyun YongHyeon /* Configure flow-control parameters. From Linux. */ 271216199571SPyun YongHyeon if ((sc->age_flags & AGE_FLAG_PCIE) != 0) { 271316199571SPyun YongHyeon /* 271416199571SPyun YongHyeon * Magic workaround for old-L1. 271516199571SPyun YongHyeon * Don't know which hw revision requires this magic. 271616199571SPyun YongHyeon */ 271716199571SPyun YongHyeon CSR_WRITE_4(sc, 0x12FC, 0x6500); 271816199571SPyun YongHyeon /* 271916199571SPyun YongHyeon * Another magic workaround for flow-control mode 272016199571SPyun YongHyeon * change. From Linux. 272116199571SPyun YongHyeon */ 272216199571SPyun YongHyeon CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000); 272316199571SPyun YongHyeon } 272416199571SPyun YongHyeon /* 272516199571SPyun YongHyeon * TODO 272616199571SPyun YongHyeon * Should understand pause parameter relationships between FIFO 272716199571SPyun YongHyeon * size and number of Rx descriptors and Rx return descriptors. 272816199571SPyun YongHyeon * 272916199571SPyun YongHyeon * Magic parameters came from Linux. 273016199571SPyun YongHyeon */ 273116199571SPyun YongHyeon switch (sc->age_chip_rev) { 273216199571SPyun YongHyeon case 0x8001: 273316199571SPyun YongHyeon case 0x9001: 273416199571SPyun YongHyeon case 0x9002: 273516199571SPyun YongHyeon case 0x9003: 273616199571SPyun YongHyeon rxf_hi = AGE_RX_RING_CNT / 16; 273716199571SPyun YongHyeon rxf_lo = (AGE_RX_RING_CNT * 7) / 8; 273816199571SPyun YongHyeon rrd_hi = (AGE_RR_RING_CNT * 7) / 8; 273916199571SPyun YongHyeon rrd_lo = AGE_RR_RING_CNT / 16; 274016199571SPyun YongHyeon break; 274116199571SPyun YongHyeon default: 274216199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN); 274316199571SPyun YongHyeon rxf_lo = reg / 16; 274416199571SPyun YongHyeon if (rxf_lo < 192) 274516199571SPyun YongHyeon rxf_lo = 192; 274616199571SPyun YongHyeon rxf_hi = (reg * 7) / 8; 274716199571SPyun YongHyeon if (rxf_hi < rxf_lo) 274816199571SPyun YongHyeon rxf_hi = rxf_lo + 16; 274916199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_SRAM_RRD_LEN); 275016199571SPyun YongHyeon rrd_lo = reg / 8; 275116199571SPyun YongHyeon rrd_hi = (reg * 7) / 8; 275216199571SPyun YongHyeon if (rrd_lo < 2) 275316199571SPyun YongHyeon rrd_lo = 2; 275416199571SPyun YongHyeon if (rrd_hi < rrd_lo) 275516199571SPyun YongHyeon rrd_hi = rrd_lo + 3; 275616199571SPyun YongHyeon break; 275716199571SPyun YongHyeon } 275816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_RXQ_FIFO_PAUSE_THRESH, 275916199571SPyun YongHyeon ((rxf_lo << RXQ_FIFO_PAUSE_THRESH_LO_SHIFT) & 276016199571SPyun YongHyeon RXQ_FIFO_PAUSE_THRESH_LO_MASK) | 276116199571SPyun YongHyeon ((rxf_hi << RXQ_FIFO_PAUSE_THRESH_HI_SHIFT) & 276216199571SPyun YongHyeon RXQ_FIFO_PAUSE_THRESH_HI_MASK)); 276316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_RXQ_RRD_PAUSE_THRESH, 276416199571SPyun YongHyeon ((rrd_lo << RXQ_RRD_PAUSE_THRESH_LO_SHIFT) & 276516199571SPyun YongHyeon RXQ_RRD_PAUSE_THRESH_LO_MASK) | 276616199571SPyun YongHyeon ((rrd_hi << RXQ_RRD_PAUSE_THRESH_HI_SHIFT) & 276716199571SPyun YongHyeon RXQ_RRD_PAUSE_THRESH_HI_MASK)); 276816199571SPyun YongHyeon 276916199571SPyun YongHyeon /* Configure RxQ. */ 277016199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_RXQ_CFG, 277116199571SPyun YongHyeon ((RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) & 277216199571SPyun YongHyeon RXQ_CFG_RD_BURST_MASK) | 277316199571SPyun YongHyeon ((RXQ_CFG_RRD_BURST_THRESH_DEFAULT << 277416199571SPyun YongHyeon RXQ_CFG_RRD_BURST_THRESH_SHIFT) & RXQ_CFG_RRD_BURST_THRESH_MASK) | 277516199571SPyun YongHyeon ((RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT << 277616199571SPyun YongHyeon RXQ_CFG_RD_PREF_MIN_IPG_SHIFT) & RXQ_CFG_RD_PREF_MIN_IPG_MASK) | 277716199571SPyun YongHyeon RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB); 277816199571SPyun YongHyeon 277916199571SPyun YongHyeon /* Configure TxQ. */ 278016199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_TXQ_CFG, 278116199571SPyun YongHyeon ((TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) & 278216199571SPyun YongHyeon TXQ_CFG_TPD_BURST_MASK) | 278316199571SPyun YongHyeon ((TXQ_CFG_TX_FIFO_BURST_DEFAULT << TXQ_CFG_TX_FIFO_BURST_SHIFT) & 278416199571SPyun YongHyeon TXQ_CFG_TX_FIFO_BURST_MASK) | 278516199571SPyun YongHyeon ((TXQ_CFG_TPD_FETCH_DEFAULT << 278616199571SPyun YongHyeon TXQ_CFG_TPD_FETCH_THRESH_SHIFT) & TXQ_CFG_TPD_FETCH_THRESH_MASK) | 278716199571SPyun YongHyeon TXQ_CFG_ENB); 278816199571SPyun YongHyeon 278916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_TX_JUMBO_TPD_TH_IPG, 279016199571SPyun YongHyeon (((fsize / sizeof(uint64_t) << TX_JUMBO_TPD_TH_SHIFT)) & 279116199571SPyun YongHyeon TX_JUMBO_TPD_TH_MASK) | 279216199571SPyun YongHyeon ((TX_JUMBO_TPD_IPG_DEFAULT << TX_JUMBO_TPD_IPG_SHIFT) & 279316199571SPyun YongHyeon TX_JUMBO_TPD_IPG_MASK)); 279416199571SPyun YongHyeon /* Configure DMA parameters. */ 279516199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_CFG, 279616199571SPyun YongHyeon DMA_CFG_ENH_ORDER | DMA_CFG_RCB_64 | 279716199571SPyun YongHyeon sc->age_dma_rd_burst | DMA_CFG_RD_ENB | 279816199571SPyun YongHyeon sc->age_dma_wr_burst | DMA_CFG_WR_ENB); 279916199571SPyun YongHyeon 280016199571SPyun YongHyeon /* Configure CMB DMA write threshold. */ 280116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_CMB_WR_THRESH, 280216199571SPyun YongHyeon ((CMB_WR_THRESH_RRD_DEFAULT << CMB_WR_THRESH_RRD_SHIFT) & 280316199571SPyun YongHyeon CMB_WR_THRESH_RRD_MASK) | 280416199571SPyun YongHyeon ((CMB_WR_THRESH_TPD_DEFAULT << CMB_WR_THRESH_TPD_SHIFT) & 280516199571SPyun YongHyeon CMB_WR_THRESH_TPD_MASK)); 280616199571SPyun YongHyeon 280716199571SPyun YongHyeon /* Set CMB/SMB timer and enable them. */ 280816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_CMB_WR_TIMER, 280916199571SPyun YongHyeon ((AGE_USECS(2) << CMB_WR_TIMER_TX_SHIFT) & CMB_WR_TIMER_TX_MASK) | 281016199571SPyun YongHyeon ((AGE_USECS(2) << CMB_WR_TIMER_RX_SHIFT) & CMB_WR_TIMER_RX_MASK)); 281116199571SPyun YongHyeon /* Request SMB updates for every seconds. */ 281216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_SMB_TIMER, AGE_USECS(1000 * 1000)); 281316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_CSMB_CTRL, CSMB_CTRL_SMB_ENB | CSMB_CTRL_CMB_ENB); 281416199571SPyun YongHyeon 281516199571SPyun YongHyeon /* 281616199571SPyun YongHyeon * Disable all WOL bits as WOL can interfere normal Rx 281716199571SPyun YongHyeon * operation. 281816199571SPyun YongHyeon */ 281916199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_WOL_CFG, 0); 282016199571SPyun YongHyeon 282116199571SPyun YongHyeon /* 282216199571SPyun YongHyeon * Configure Tx/Rx MACs. 282316199571SPyun YongHyeon * - Auto-padding for short frames. 282416199571SPyun YongHyeon * - Enable CRC generation. 282516199571SPyun YongHyeon * Start with full-duplex/1000Mbps media. Actual reconfiguration 282616199571SPyun YongHyeon * of MAC is followed after link establishment. 282716199571SPyun YongHyeon */ 282816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, 282916199571SPyun YongHyeon MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | 283016199571SPyun YongHyeon MAC_CFG_FULL_DUPLEX | MAC_CFG_SPEED_1000 | 283116199571SPyun YongHyeon ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) & 283216199571SPyun YongHyeon MAC_CFG_PREAMBLE_MASK)); 283316199571SPyun YongHyeon /* Set up the receive filter. */ 283416199571SPyun YongHyeon age_rxfilter(sc); 283516199571SPyun YongHyeon age_rxvlan(sc); 283616199571SPyun YongHyeon 283716199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 283816199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 283916199571SPyun YongHyeon reg |= MAC_CFG_RXCSUM_ENB; 284016199571SPyun YongHyeon 284116199571SPyun YongHyeon /* Ack all pending interrupts and clear it. */ 284216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_STATUS, 0); 284316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_MASK, AGE_INTRS); 284416199571SPyun YongHyeon 284516199571SPyun YongHyeon /* Finally enable Tx/Rx MAC. */ 284616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg | MAC_CFG_TX_ENB | MAC_CFG_RX_ENB); 284716199571SPyun YongHyeon 284816199571SPyun YongHyeon sc->age_flags &= ~AGE_FLAG_LINK; 284916199571SPyun YongHyeon /* Switch to the current media. */ 285016199571SPyun YongHyeon mii_mediachg(mii); 285116199571SPyun YongHyeon 285216199571SPyun YongHyeon callout_reset(&sc->age_tick_ch, hz, age_tick, sc); 285316199571SPyun YongHyeon 285416199571SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_RUNNING; 285516199571SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 285616199571SPyun YongHyeon } 285716199571SPyun YongHyeon 285816199571SPyun YongHyeon static void 285916199571SPyun YongHyeon age_stop(struct age_softc *sc) 286016199571SPyun YongHyeon { 286116199571SPyun YongHyeon struct ifnet *ifp; 286216199571SPyun YongHyeon struct age_txdesc *txd; 286316199571SPyun YongHyeon struct age_rxdesc *rxd; 286416199571SPyun YongHyeon uint32_t reg; 286516199571SPyun YongHyeon int i; 286616199571SPyun YongHyeon 286716199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 286816199571SPyun YongHyeon /* 286916199571SPyun YongHyeon * Mark the interface down and cancel the watchdog timer. 287016199571SPyun YongHyeon */ 287116199571SPyun YongHyeon ifp = sc->age_ifp; 287216199571SPyun YongHyeon ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 287316199571SPyun YongHyeon sc->age_flags &= ~AGE_FLAG_LINK; 287416199571SPyun YongHyeon callout_stop(&sc->age_tick_ch); 287516199571SPyun YongHyeon sc->age_watchdog_timer = 0; 287616199571SPyun YongHyeon 287716199571SPyun YongHyeon /* 287816199571SPyun YongHyeon * Disable interrupts. 287916199571SPyun YongHyeon */ 288016199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_MASK, 0); 288116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_INTR_STATUS, 0xFFFFFFFF); 288216199571SPyun YongHyeon /* Stop CMB/SMB updates. */ 288316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_CSMB_CTRL, 0); 288416199571SPyun YongHyeon /* Stop Rx/Tx MAC. */ 288516199571SPyun YongHyeon age_stop_rxmac(sc); 288616199571SPyun YongHyeon age_stop_txmac(sc); 288716199571SPyun YongHyeon /* Stop DMA. */ 288816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_CFG, 288916199571SPyun YongHyeon CSR_READ_4(sc, AGE_DMA_CFG) & ~(DMA_CFG_RD_ENB | DMA_CFG_WR_ENB)); 289016199571SPyun YongHyeon /* Stop TxQ/RxQ. */ 289116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_TXQ_CFG, 289216199571SPyun YongHyeon CSR_READ_4(sc, AGE_TXQ_CFG) & ~TXQ_CFG_ENB); 289316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_RXQ_CFG, 289416199571SPyun YongHyeon CSR_READ_4(sc, AGE_RXQ_CFG) & ~RXQ_CFG_ENB); 289516199571SPyun YongHyeon for (i = AGE_RESET_TIMEOUT; i > 0; i--) { 289616199571SPyun YongHyeon if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0) 289716199571SPyun YongHyeon break; 289816199571SPyun YongHyeon DELAY(10); 289916199571SPyun YongHyeon } 290016199571SPyun YongHyeon if (i == 0) 290116199571SPyun YongHyeon device_printf(sc->age_dev, 290216199571SPyun YongHyeon "stopping Rx/Tx MACs timed out(0x%08x)!\n", reg); 290316199571SPyun YongHyeon 290416199571SPyun YongHyeon /* Reclaim Rx buffers that have been processed. */ 290516199571SPyun YongHyeon if (sc->age_cdata.age_rxhead != NULL) 290616199571SPyun YongHyeon m_freem(sc->age_cdata.age_rxhead); 290716199571SPyun YongHyeon AGE_RXCHAIN_RESET(sc); 290816199571SPyun YongHyeon /* 290916199571SPyun YongHyeon * Free RX and TX mbufs still in the queues. 291016199571SPyun YongHyeon */ 291116199571SPyun YongHyeon for (i = 0; i < AGE_RX_RING_CNT; i++) { 291216199571SPyun YongHyeon rxd = &sc->age_cdata.age_rxdesc[i]; 291316199571SPyun YongHyeon if (rxd->rx_m != NULL) { 291416199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rx_tag, 291516199571SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 291616199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_rx_tag, 291716199571SPyun YongHyeon rxd->rx_dmamap); 291816199571SPyun YongHyeon m_freem(rxd->rx_m); 291916199571SPyun YongHyeon rxd->rx_m = NULL; 292016199571SPyun YongHyeon } 292116199571SPyun YongHyeon } 292216199571SPyun YongHyeon for (i = 0; i < AGE_TX_RING_CNT; i++) { 292316199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[i]; 292416199571SPyun YongHyeon if (txd->tx_m != NULL) { 292516199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_tag, 292616199571SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 292716199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_tx_tag, 292816199571SPyun YongHyeon txd->tx_dmamap); 292916199571SPyun YongHyeon m_freem(txd->tx_m); 293016199571SPyun YongHyeon txd->tx_m = NULL; 293116199571SPyun YongHyeon } 293216199571SPyun YongHyeon } 293316199571SPyun YongHyeon } 293416199571SPyun YongHyeon 293516199571SPyun YongHyeon static void 293616199571SPyun YongHyeon age_stop_txmac(struct age_softc *sc) 293716199571SPyun YongHyeon { 293816199571SPyun YongHyeon uint32_t reg; 293916199571SPyun YongHyeon int i; 294016199571SPyun YongHyeon 294116199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 294216199571SPyun YongHyeon 294316199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 294416199571SPyun YongHyeon if ((reg & MAC_CFG_TX_ENB) != 0) { 294516199571SPyun YongHyeon reg &= ~MAC_CFG_TX_ENB; 294616199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 294716199571SPyun YongHyeon } 294816199571SPyun YongHyeon /* Stop Tx DMA engine. */ 294916199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_DMA_CFG); 295016199571SPyun YongHyeon if ((reg & DMA_CFG_RD_ENB) != 0) { 295116199571SPyun YongHyeon reg &= ~DMA_CFG_RD_ENB; 295216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_CFG, reg); 295316199571SPyun YongHyeon } 295416199571SPyun YongHyeon for (i = AGE_RESET_TIMEOUT; i > 0; i--) { 295516199571SPyun YongHyeon if ((CSR_READ_4(sc, AGE_IDLE_STATUS) & 295616199571SPyun YongHyeon (IDLE_STATUS_TXMAC | IDLE_STATUS_DMARD)) == 0) 295716199571SPyun YongHyeon break; 295816199571SPyun YongHyeon DELAY(10); 295916199571SPyun YongHyeon } 296016199571SPyun YongHyeon if (i == 0) 296116199571SPyun YongHyeon device_printf(sc->age_dev, "stopping TxMAC timeout!\n"); 296216199571SPyun YongHyeon } 296316199571SPyun YongHyeon 296416199571SPyun YongHyeon static void 296516199571SPyun YongHyeon age_stop_rxmac(struct age_softc *sc) 296616199571SPyun YongHyeon { 296716199571SPyun YongHyeon uint32_t reg; 296816199571SPyun YongHyeon int i; 296916199571SPyun YongHyeon 297016199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 297116199571SPyun YongHyeon 297216199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 297316199571SPyun YongHyeon if ((reg & MAC_CFG_RX_ENB) != 0) { 297416199571SPyun YongHyeon reg &= ~MAC_CFG_RX_ENB; 297516199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 297616199571SPyun YongHyeon } 297716199571SPyun YongHyeon /* Stop Rx DMA engine. */ 297816199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_DMA_CFG); 297916199571SPyun YongHyeon if ((reg & DMA_CFG_WR_ENB) != 0) { 298016199571SPyun YongHyeon reg &= ~DMA_CFG_WR_ENB; 298116199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_DMA_CFG, reg); 298216199571SPyun YongHyeon } 298316199571SPyun YongHyeon for (i = AGE_RESET_TIMEOUT; i > 0; i--) { 298416199571SPyun YongHyeon if ((CSR_READ_4(sc, AGE_IDLE_STATUS) & 298516199571SPyun YongHyeon (IDLE_STATUS_RXMAC | IDLE_STATUS_DMAWR)) == 0) 298616199571SPyun YongHyeon break; 298716199571SPyun YongHyeon DELAY(10); 298816199571SPyun YongHyeon } 298916199571SPyun YongHyeon if (i == 0) 299016199571SPyun YongHyeon device_printf(sc->age_dev, "stopping RxMAC timeout!\n"); 299116199571SPyun YongHyeon } 299216199571SPyun YongHyeon 299316199571SPyun YongHyeon static void 299416199571SPyun YongHyeon age_init_tx_ring(struct age_softc *sc) 299516199571SPyun YongHyeon { 299616199571SPyun YongHyeon struct age_ring_data *rd; 299716199571SPyun YongHyeon struct age_txdesc *txd; 299816199571SPyun YongHyeon int i; 299916199571SPyun YongHyeon 300016199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 300116199571SPyun YongHyeon 300216199571SPyun YongHyeon sc->age_cdata.age_tx_prod = 0; 300316199571SPyun YongHyeon sc->age_cdata.age_tx_cons = 0; 300416199571SPyun YongHyeon sc->age_cdata.age_tx_cnt = 0; 300516199571SPyun YongHyeon 300616199571SPyun YongHyeon rd = &sc->age_rdata; 300716199571SPyun YongHyeon bzero(rd->age_tx_ring, AGE_TX_RING_SZ); 300816199571SPyun YongHyeon for (i = 0; i < AGE_TX_RING_CNT; i++) { 300916199571SPyun YongHyeon txd = &sc->age_cdata.age_txdesc[i]; 301016199571SPyun YongHyeon txd->tx_desc = &rd->age_tx_ring[i]; 301116199571SPyun YongHyeon txd->tx_m = NULL; 301216199571SPyun YongHyeon } 301316199571SPyun YongHyeon 301416199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag, 301516199571SPyun YongHyeon sc->age_cdata.age_tx_ring_map, 301616199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 301716199571SPyun YongHyeon } 301816199571SPyun YongHyeon 301916199571SPyun YongHyeon static int 302016199571SPyun YongHyeon age_init_rx_ring(struct age_softc *sc) 302116199571SPyun YongHyeon { 302216199571SPyun YongHyeon struct age_ring_data *rd; 302316199571SPyun YongHyeon struct age_rxdesc *rxd; 302416199571SPyun YongHyeon int i; 302516199571SPyun YongHyeon 302616199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 302716199571SPyun YongHyeon 302816199571SPyun YongHyeon sc->age_cdata.age_rx_cons = AGE_RX_RING_CNT - 1; 302916199571SPyun YongHyeon sc->age_morework = 0; 303016199571SPyun YongHyeon rd = &sc->age_rdata; 303116199571SPyun YongHyeon bzero(rd->age_rx_ring, AGE_RX_RING_SZ); 303216199571SPyun YongHyeon for (i = 0; i < AGE_RX_RING_CNT; i++) { 303316199571SPyun YongHyeon rxd = &sc->age_cdata.age_rxdesc[i]; 303416199571SPyun YongHyeon rxd->rx_m = NULL; 303516199571SPyun YongHyeon rxd->rx_desc = &rd->age_rx_ring[i]; 303616199571SPyun YongHyeon if (age_newbuf(sc, rxd) != 0) 303716199571SPyun YongHyeon return (ENOBUFS); 303816199571SPyun YongHyeon } 303916199571SPyun YongHyeon 304016199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag, 304116199571SPyun YongHyeon sc->age_cdata.age_rx_ring_map, 304216199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 304316199571SPyun YongHyeon 304416199571SPyun YongHyeon return (0); 304516199571SPyun YongHyeon } 304616199571SPyun YongHyeon 304716199571SPyun YongHyeon static void 304816199571SPyun YongHyeon age_init_rr_ring(struct age_softc *sc) 304916199571SPyun YongHyeon { 305016199571SPyun YongHyeon struct age_ring_data *rd; 305116199571SPyun YongHyeon 305216199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 305316199571SPyun YongHyeon 305416199571SPyun YongHyeon sc->age_cdata.age_rr_cons = 0; 305516199571SPyun YongHyeon AGE_RXCHAIN_RESET(sc); 305616199571SPyun YongHyeon 305716199571SPyun YongHyeon rd = &sc->age_rdata; 305816199571SPyun YongHyeon bzero(rd->age_rr_ring, AGE_RR_RING_SZ); 305916199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag, 306016199571SPyun YongHyeon sc->age_cdata.age_rr_ring_map, 306116199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 306216199571SPyun YongHyeon } 306316199571SPyun YongHyeon 306416199571SPyun YongHyeon static void 306516199571SPyun YongHyeon age_init_cmb_block(struct age_softc *sc) 306616199571SPyun YongHyeon { 306716199571SPyun YongHyeon struct age_ring_data *rd; 306816199571SPyun YongHyeon 306916199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 307016199571SPyun YongHyeon 307116199571SPyun YongHyeon rd = &sc->age_rdata; 307216199571SPyun YongHyeon bzero(rd->age_cmb_block, AGE_CMB_BLOCK_SZ); 307316199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag, 307416199571SPyun YongHyeon sc->age_cdata.age_cmb_block_map, 307516199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 307616199571SPyun YongHyeon } 307716199571SPyun YongHyeon 307816199571SPyun YongHyeon static void 307916199571SPyun YongHyeon age_init_smb_block(struct age_softc *sc) 308016199571SPyun YongHyeon { 308116199571SPyun YongHyeon struct age_ring_data *rd; 308216199571SPyun YongHyeon 308316199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 308416199571SPyun YongHyeon 308516199571SPyun YongHyeon rd = &sc->age_rdata; 308616199571SPyun YongHyeon bzero(rd->age_smb_block, AGE_SMB_BLOCK_SZ); 308716199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_smb_block_tag, 308816199571SPyun YongHyeon sc->age_cdata.age_smb_block_map, 308916199571SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 309016199571SPyun YongHyeon } 309116199571SPyun YongHyeon 309216199571SPyun YongHyeon static int 309316199571SPyun YongHyeon age_newbuf(struct age_softc *sc, struct age_rxdesc *rxd) 309416199571SPyun YongHyeon { 309516199571SPyun YongHyeon struct rx_desc *desc; 309616199571SPyun YongHyeon struct mbuf *m; 309716199571SPyun YongHyeon bus_dma_segment_t segs[1]; 309816199571SPyun YongHyeon bus_dmamap_t map; 309916199571SPyun YongHyeon int nsegs; 310016199571SPyun YongHyeon 310116199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 310216199571SPyun YongHyeon 310316199571SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 310416199571SPyun YongHyeon if (m == NULL) 310516199571SPyun YongHyeon return (ENOBUFS); 310616199571SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 310716199571SPyun YongHyeon m_adj(m, ETHER_ALIGN); 310816199571SPyun YongHyeon 310916199571SPyun YongHyeon if (bus_dmamap_load_mbuf_sg(sc->age_cdata.age_rx_tag, 311016199571SPyun YongHyeon sc->age_cdata.age_rx_sparemap, m, segs, &nsegs, 0) != 0) { 311116199571SPyun YongHyeon m_freem(m); 311216199571SPyun YongHyeon return (ENOBUFS); 311316199571SPyun YongHyeon } 311416199571SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs)); 311516199571SPyun YongHyeon 311616199571SPyun YongHyeon if (rxd->rx_m != NULL) { 311716199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap, 311816199571SPyun YongHyeon BUS_DMASYNC_POSTREAD); 311916199571SPyun YongHyeon bus_dmamap_unload(sc->age_cdata.age_rx_tag, rxd->rx_dmamap); 312016199571SPyun YongHyeon } 312116199571SPyun YongHyeon map = rxd->rx_dmamap; 312216199571SPyun YongHyeon rxd->rx_dmamap = sc->age_cdata.age_rx_sparemap; 312316199571SPyun YongHyeon sc->age_cdata.age_rx_sparemap = map; 312416199571SPyun YongHyeon bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap, 312516199571SPyun YongHyeon BUS_DMASYNC_PREREAD); 312616199571SPyun YongHyeon rxd->rx_m = m; 312716199571SPyun YongHyeon 312816199571SPyun YongHyeon desc = rxd->rx_desc; 312916199571SPyun YongHyeon desc->addr = htole64(segs[0].ds_addr); 313016199571SPyun YongHyeon desc->len = htole32((segs[0].ds_len & AGE_RD_LEN_MASK) << 313116199571SPyun YongHyeon AGE_RD_LEN_SHIFT); 313216199571SPyun YongHyeon return (0); 313316199571SPyun YongHyeon } 313416199571SPyun YongHyeon 313516199571SPyun YongHyeon static void 313616199571SPyun YongHyeon age_rxvlan(struct age_softc *sc) 313716199571SPyun YongHyeon { 313816199571SPyun YongHyeon struct ifnet *ifp; 313916199571SPyun YongHyeon uint32_t reg; 314016199571SPyun YongHyeon 314116199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 314216199571SPyun YongHyeon 314316199571SPyun YongHyeon ifp = sc->age_ifp; 314416199571SPyun YongHyeon reg = CSR_READ_4(sc, AGE_MAC_CFG); 314516199571SPyun YongHyeon reg &= ~MAC_CFG_VLAN_TAG_STRIP; 314616199571SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 314716199571SPyun YongHyeon reg |= MAC_CFG_VLAN_TAG_STRIP; 314816199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, reg); 314916199571SPyun YongHyeon } 315016199571SPyun YongHyeon 315116199571SPyun YongHyeon static void 315216199571SPyun YongHyeon age_rxfilter(struct age_softc *sc) 315316199571SPyun YongHyeon { 315416199571SPyun YongHyeon struct ifnet *ifp; 315516199571SPyun YongHyeon struct ifmultiaddr *ifma; 315616199571SPyun YongHyeon uint32_t crc; 315716199571SPyun YongHyeon uint32_t mchash[2]; 315816199571SPyun YongHyeon uint32_t rxcfg; 315916199571SPyun YongHyeon 316016199571SPyun YongHyeon AGE_LOCK_ASSERT(sc); 316116199571SPyun YongHyeon 316216199571SPyun YongHyeon ifp = sc->age_ifp; 316316199571SPyun YongHyeon 316416199571SPyun YongHyeon rxcfg = CSR_READ_4(sc, AGE_MAC_CFG); 316516199571SPyun YongHyeon rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC); 316616199571SPyun YongHyeon if ((ifp->if_flags & IFF_BROADCAST) != 0) 316716199571SPyun YongHyeon rxcfg |= MAC_CFG_BCAST; 316816199571SPyun YongHyeon if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 316916199571SPyun YongHyeon if ((ifp->if_flags & IFF_PROMISC) != 0) 317016199571SPyun YongHyeon rxcfg |= MAC_CFG_PROMISC; 317116199571SPyun YongHyeon if ((ifp->if_flags & IFF_ALLMULTI) != 0) 317216199571SPyun YongHyeon rxcfg |= MAC_CFG_ALLMULTI; 317316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAR0, 0xFFFFFFFF); 317416199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAR1, 0xFFFFFFFF); 317516199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg); 317616199571SPyun YongHyeon return; 317716199571SPyun YongHyeon } 317816199571SPyun YongHyeon 317916199571SPyun YongHyeon /* Program new filter. */ 318016199571SPyun YongHyeon bzero(mchash, sizeof(mchash)); 318116199571SPyun YongHyeon 318216199571SPyun YongHyeon IF_ADDR_LOCK(ifp); 318316199571SPyun YongHyeon TAILQ_FOREACH(ifma, &sc->age_ifp->if_multiaddrs, ifma_link) { 318416199571SPyun YongHyeon if (ifma->ifma_addr->sa_family != AF_LINK) 318516199571SPyun YongHyeon continue; 318616199571SPyun YongHyeon crc = ether_crc32_le(LLADDR((struct sockaddr_dl *) 318716199571SPyun YongHyeon ifma->ifma_addr), ETHER_ADDR_LEN); 318816199571SPyun YongHyeon mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f); 318916199571SPyun YongHyeon } 319016199571SPyun YongHyeon IF_ADDR_UNLOCK(ifp); 319116199571SPyun YongHyeon 319216199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAR0, mchash[0]); 319316199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAR1, mchash[1]); 319416199571SPyun YongHyeon CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg); 319516199571SPyun YongHyeon } 319616199571SPyun YongHyeon 319716199571SPyun YongHyeon static int 319816199571SPyun YongHyeon sysctl_age_stats(SYSCTL_HANDLER_ARGS) 319916199571SPyun YongHyeon { 320016199571SPyun YongHyeon struct age_softc *sc; 320116199571SPyun YongHyeon struct age_stats *stats; 320216199571SPyun YongHyeon int error, result; 320316199571SPyun YongHyeon 320416199571SPyun YongHyeon result = -1; 320516199571SPyun YongHyeon error = sysctl_handle_int(oidp, &result, 0, req); 320616199571SPyun YongHyeon 320716199571SPyun YongHyeon if (error != 0 || req->newptr == NULL) 320816199571SPyun YongHyeon return (error); 320916199571SPyun YongHyeon 321016199571SPyun YongHyeon if (result != 1) 321116199571SPyun YongHyeon return (error); 321216199571SPyun YongHyeon 321316199571SPyun YongHyeon sc = (struct age_softc *)arg1; 321416199571SPyun YongHyeon stats = &sc->age_stat; 321516199571SPyun YongHyeon printf("%s statistics:\n", device_get_nameunit(sc->age_dev)); 321616199571SPyun YongHyeon printf("Transmit good frames : %ju\n", 321716199571SPyun YongHyeon (uintmax_t)stats->tx_frames); 321816199571SPyun YongHyeon printf("Transmit good broadcast frames : %ju\n", 321916199571SPyun YongHyeon (uintmax_t)stats->tx_bcast_frames); 322016199571SPyun YongHyeon printf("Transmit good multicast frames : %ju\n", 322116199571SPyun YongHyeon (uintmax_t)stats->tx_mcast_frames); 322216199571SPyun YongHyeon printf("Transmit pause control frames : %u\n", 322316199571SPyun YongHyeon stats->tx_pause_frames); 322416199571SPyun YongHyeon printf("Transmit control frames : %u\n", 322516199571SPyun YongHyeon stats->tx_control_frames); 322616199571SPyun YongHyeon printf("Transmit frames with excessive deferrals : %u\n", 322716199571SPyun YongHyeon stats->tx_excess_defer); 322816199571SPyun YongHyeon printf("Transmit deferrals : %u\n", 322916199571SPyun YongHyeon stats->tx_deferred); 323016199571SPyun YongHyeon printf("Transmit good octets : %ju\n", 323116199571SPyun YongHyeon (uintmax_t)stats->tx_bytes); 323216199571SPyun YongHyeon printf("Transmit good broadcast octets : %ju\n", 323316199571SPyun YongHyeon (uintmax_t)stats->tx_bcast_bytes); 323416199571SPyun YongHyeon printf("Transmit good multicast octets : %ju\n", 323516199571SPyun YongHyeon (uintmax_t)stats->tx_mcast_bytes); 323616199571SPyun YongHyeon printf("Transmit frames 64 bytes : %ju\n", 323716199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_64); 323816199571SPyun YongHyeon printf("Transmit frames 65 to 127 bytes : %ju\n", 323916199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_65_127); 324016199571SPyun YongHyeon printf("Transmit frames 128 to 255 bytes : %ju\n", 324116199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_128_255); 324216199571SPyun YongHyeon printf("Transmit frames 256 to 511 bytes : %ju\n", 324316199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_256_511); 324416199571SPyun YongHyeon printf("Transmit frames 512 to 1024 bytes : %ju\n", 324516199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_512_1023); 324616199571SPyun YongHyeon printf("Transmit frames 1024 to 1518 bytes : %ju\n", 324716199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_1024_1518); 324816199571SPyun YongHyeon printf("Transmit frames 1519 to MTU bytes : %ju\n", 324916199571SPyun YongHyeon (uintmax_t)stats->tx_pkts_1519_max); 325016199571SPyun YongHyeon printf("Transmit single collisions : %u\n", 325116199571SPyun YongHyeon stats->tx_single_colls); 325216199571SPyun YongHyeon printf("Transmit multiple collisions : %u\n", 325316199571SPyun YongHyeon stats->tx_multi_colls); 325416199571SPyun YongHyeon printf("Transmit late collisions : %u\n", 325516199571SPyun YongHyeon stats->tx_late_colls); 325616199571SPyun YongHyeon printf("Transmit abort due to excessive collisions : %u\n", 325716199571SPyun YongHyeon stats->tx_excess_colls); 325816199571SPyun YongHyeon printf("Transmit underruns due to FIFO underruns : %u\n", 325916199571SPyun YongHyeon stats->tx_underrun); 326016199571SPyun YongHyeon printf("Transmit descriptor write-back errors : %u\n", 326116199571SPyun YongHyeon stats->tx_desc_underrun); 326216199571SPyun YongHyeon printf("Transmit frames with length mismatched frame size : %u\n", 326316199571SPyun YongHyeon stats->tx_lenerrs); 326416199571SPyun YongHyeon printf("Transmit frames with truncated due to MTU size : %u\n", 326516199571SPyun YongHyeon stats->tx_lenerrs); 326616199571SPyun YongHyeon 326716199571SPyun YongHyeon printf("Receive good frames : %ju\n", 326816199571SPyun YongHyeon (uintmax_t)stats->rx_frames); 326916199571SPyun YongHyeon printf("Receive good broadcast frames : %ju\n", 327016199571SPyun YongHyeon (uintmax_t)stats->rx_bcast_frames); 327116199571SPyun YongHyeon printf("Receive good multicast frames : %ju\n", 327216199571SPyun YongHyeon (uintmax_t)stats->rx_mcast_frames); 327316199571SPyun YongHyeon printf("Receive pause control frames : %u\n", 327416199571SPyun YongHyeon stats->rx_pause_frames); 327516199571SPyun YongHyeon printf("Receive control frames : %u\n", 327616199571SPyun YongHyeon stats->rx_control_frames); 327716199571SPyun YongHyeon printf("Receive CRC errors : %u\n", 327816199571SPyun YongHyeon stats->rx_crcerrs); 327916199571SPyun YongHyeon printf("Receive frames with length errors : %u\n", 328016199571SPyun YongHyeon stats->rx_lenerrs); 328116199571SPyun YongHyeon printf("Receive good octets : %ju\n", 328216199571SPyun YongHyeon (uintmax_t)stats->rx_bytes); 328316199571SPyun YongHyeon printf("Receive good broadcast octets : %ju\n", 328416199571SPyun YongHyeon (uintmax_t)stats->rx_bcast_bytes); 328516199571SPyun YongHyeon printf("Receive good multicast octets : %ju\n", 328616199571SPyun YongHyeon (uintmax_t)stats->rx_mcast_bytes); 328716199571SPyun YongHyeon printf("Receive frames too short : %u\n", 328816199571SPyun YongHyeon stats->rx_runts); 328916199571SPyun YongHyeon printf("Receive fragmented frames : %ju\n", 329016199571SPyun YongHyeon (uintmax_t)stats->rx_fragments); 329116199571SPyun YongHyeon printf("Receive frames 64 bytes : %ju\n", 329216199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_64); 329316199571SPyun YongHyeon printf("Receive frames 65 to 127 bytes : %ju\n", 329416199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_65_127); 329516199571SPyun YongHyeon printf("Receive frames 128 to 255 bytes : %ju\n", 329616199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_128_255); 329716199571SPyun YongHyeon printf("Receive frames 256 to 511 bytes : %ju\n", 329816199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_256_511); 329916199571SPyun YongHyeon printf("Receive frames 512 to 1024 bytes : %ju\n", 330016199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_512_1023); 330116199571SPyun YongHyeon printf("Receive frames 1024 to 1518 bytes : %ju\n", 330216199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_1024_1518); 330316199571SPyun YongHyeon printf("Receive frames 1519 to MTU bytes : %ju\n", 330416199571SPyun YongHyeon (uintmax_t)stats->rx_pkts_1519_max); 330516199571SPyun YongHyeon printf("Receive frames too long : %ju\n", 330616199571SPyun YongHyeon (uint64_t)stats->rx_pkts_truncated); 330716199571SPyun YongHyeon printf("Receive frames with FIFO overflow : %u\n", 330816199571SPyun YongHyeon stats->rx_fifo_oflows); 330916199571SPyun YongHyeon printf("Receive frames with return descriptor overflow : %u\n", 331016199571SPyun YongHyeon stats->rx_desc_oflows); 331116199571SPyun YongHyeon printf("Receive frames with alignment errors : %u\n", 331216199571SPyun YongHyeon stats->rx_alignerrs); 331316199571SPyun YongHyeon printf("Receive frames dropped due to address filtering : %ju\n", 331416199571SPyun YongHyeon (uint64_t)stats->rx_pkts_filtered); 331516199571SPyun YongHyeon 331616199571SPyun YongHyeon return (error); 331716199571SPyun YongHyeon } 331816199571SPyun YongHyeon 331916199571SPyun YongHyeon static int 332016199571SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 332116199571SPyun YongHyeon { 332216199571SPyun YongHyeon int error, value; 332316199571SPyun YongHyeon 332416199571SPyun YongHyeon if (arg1 == NULL) 332516199571SPyun YongHyeon return (EINVAL); 332616199571SPyun YongHyeon value = *(int *)arg1; 332716199571SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 332816199571SPyun YongHyeon if (error || req->newptr == NULL) 332916199571SPyun YongHyeon return (error); 333016199571SPyun YongHyeon if (value < low || value > high) 333116199571SPyun YongHyeon return (EINVAL); 333216199571SPyun YongHyeon *(int *)arg1 = value; 333316199571SPyun YongHyeon 333416199571SPyun YongHyeon return (0); 333516199571SPyun YongHyeon } 333616199571SPyun YongHyeon 333716199571SPyun YongHyeon static int 333816199571SPyun YongHyeon sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS) 333916199571SPyun YongHyeon { 334016199571SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, 334116199571SPyun YongHyeon AGE_PROC_MIN, AGE_PROC_MAX)); 334216199571SPyun YongHyeon } 334316199571SPyun YongHyeon 334416199571SPyun YongHyeon static int 334516199571SPyun YongHyeon sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS) 334616199571SPyun YongHyeon { 334716199571SPyun YongHyeon 334816199571SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, AGE_IM_TIMER_MIN, 334916199571SPyun YongHyeon AGE_IM_TIMER_MAX)); 335016199571SPyun YongHyeon } 3351