xref: /freebsd/sys/dev/age/if_age.c (revision c6499eccad497913a5025fbde8ae76da70e08043)
116199571SPyun YongHyeon /*-
216199571SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
316199571SPyun YongHyeon  * All rights reserved.
416199571SPyun YongHyeon  *
516199571SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
616199571SPyun YongHyeon  * modification, are permitted provided that the following conditions
716199571SPyun YongHyeon  * are met:
816199571SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
916199571SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
1016199571SPyun YongHyeon  *    disclaimer.
1116199571SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
1216199571SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
1316199571SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
1416199571SPyun YongHyeon  *
1516199571SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1616199571SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1716199571SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1816199571SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1916199571SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2016199571SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2116199571SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2216199571SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2316199571SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2416199571SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2516199571SPyun YongHyeon  * SUCH DAMAGE.
2616199571SPyun YongHyeon  */
2716199571SPyun YongHyeon 
2816199571SPyun YongHyeon /* Driver for Attansic Technology Corp. L1 Gigabit Ethernet. */
2916199571SPyun YongHyeon 
3016199571SPyun YongHyeon #include <sys/cdefs.h>
3116199571SPyun YongHyeon __FBSDID("$FreeBSD$");
3216199571SPyun YongHyeon 
3316199571SPyun YongHyeon #include <sys/param.h>
3416199571SPyun YongHyeon #include <sys/systm.h>
3516199571SPyun YongHyeon #include <sys/bus.h>
3616199571SPyun YongHyeon #include <sys/endian.h>
3716199571SPyun YongHyeon #include <sys/kernel.h>
3816199571SPyun YongHyeon #include <sys/malloc.h>
3916199571SPyun YongHyeon #include <sys/mbuf.h>
4016199571SPyun YongHyeon #include <sys/rman.h>
4116199571SPyun YongHyeon #include <sys/module.h>
4216199571SPyun YongHyeon #include <sys/queue.h>
4316199571SPyun YongHyeon #include <sys/socket.h>
4416199571SPyun YongHyeon #include <sys/sockio.h>
4516199571SPyun YongHyeon #include <sys/sysctl.h>
4616199571SPyun YongHyeon #include <sys/taskqueue.h>
4716199571SPyun YongHyeon 
4816199571SPyun YongHyeon #include <net/bpf.h>
4916199571SPyun YongHyeon #include <net/if.h>
5016199571SPyun YongHyeon #include <net/if_arp.h>
5116199571SPyun YongHyeon #include <net/ethernet.h>
5216199571SPyun YongHyeon #include <net/if_dl.h>
5316199571SPyun YongHyeon #include <net/if_media.h>
5416199571SPyun YongHyeon #include <net/if_types.h>
5516199571SPyun YongHyeon #include <net/if_vlan_var.h>
5616199571SPyun YongHyeon 
5716199571SPyun YongHyeon #include <netinet/in.h>
5816199571SPyun YongHyeon #include <netinet/in_systm.h>
5916199571SPyun YongHyeon #include <netinet/ip.h>
6016199571SPyun YongHyeon #include <netinet/tcp.h>
6116199571SPyun YongHyeon 
6216199571SPyun YongHyeon #include <dev/mii/mii.h>
6316199571SPyun YongHyeon #include <dev/mii/miivar.h>
6416199571SPyun YongHyeon 
6516199571SPyun YongHyeon #include <dev/pci/pcireg.h>
6616199571SPyun YongHyeon #include <dev/pci/pcivar.h>
6716199571SPyun YongHyeon 
6816199571SPyun YongHyeon #include <machine/bus.h>
6916199571SPyun YongHyeon #include <machine/in_cksum.h>
7016199571SPyun YongHyeon 
7116199571SPyun YongHyeon #include <dev/age/if_agereg.h>
7216199571SPyun YongHyeon #include <dev/age/if_agevar.h>
7316199571SPyun YongHyeon 
7416199571SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
7516199571SPyun YongHyeon #include "miibus_if.h"
7616199571SPyun YongHyeon 
7716199571SPyun YongHyeon #define	AGE_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
7816199571SPyun YongHyeon 
7916199571SPyun YongHyeon MODULE_DEPEND(age, pci, 1, 1, 1);
8016199571SPyun YongHyeon MODULE_DEPEND(age, ether, 1, 1, 1);
8116199571SPyun YongHyeon MODULE_DEPEND(age, miibus, 1, 1, 1);
8216199571SPyun YongHyeon 
8316199571SPyun YongHyeon /* Tunables. */
8416199571SPyun YongHyeon static int msi_disable = 0;
8516199571SPyun YongHyeon static int msix_disable = 0;
8616199571SPyun YongHyeon TUNABLE_INT("hw.age.msi_disable", &msi_disable);
8716199571SPyun YongHyeon TUNABLE_INT("hw.age.msix_disable", &msix_disable);
8816199571SPyun YongHyeon 
8916199571SPyun YongHyeon /*
9016199571SPyun YongHyeon  * Devices supported by this driver.
9116199571SPyun YongHyeon  */
9216199571SPyun YongHyeon static struct age_dev {
9316199571SPyun YongHyeon 	uint16_t	age_vendorid;
9416199571SPyun YongHyeon 	uint16_t	age_deviceid;
9516199571SPyun YongHyeon 	const char	*age_name;
9616199571SPyun YongHyeon } age_devs[] = {
9716199571SPyun YongHyeon 	{ VENDORID_ATTANSIC, DEVICEID_ATTANSIC_L1,
9816199571SPyun YongHyeon 	    "Attansic Technology Corp, L1 Gigabit Ethernet" },
9916199571SPyun YongHyeon };
10016199571SPyun YongHyeon 
10116199571SPyun YongHyeon static int age_miibus_readreg(device_t, int, int);
10216199571SPyun YongHyeon static int age_miibus_writereg(device_t, int, int, int);
10316199571SPyun YongHyeon static void age_miibus_statchg(device_t);
10416199571SPyun YongHyeon static void age_mediastatus(struct ifnet *, struct ifmediareq *);
10516199571SPyun YongHyeon static int age_mediachange(struct ifnet *);
10616199571SPyun YongHyeon static int age_probe(device_t);
10716199571SPyun YongHyeon static void age_get_macaddr(struct age_softc *);
10816199571SPyun YongHyeon static void age_phy_reset(struct age_softc *);
10916199571SPyun YongHyeon static int age_attach(device_t);
11016199571SPyun YongHyeon static int age_detach(device_t);
11116199571SPyun YongHyeon static void age_sysctl_node(struct age_softc *);
11216199571SPyun YongHyeon static void age_dmamap_cb(void *, bus_dma_segment_t *, int, int);
11316199571SPyun YongHyeon static int age_check_boundary(struct age_softc *);
11416199571SPyun YongHyeon static int age_dma_alloc(struct age_softc *);
11516199571SPyun YongHyeon static void age_dma_free(struct age_softc *);
11616199571SPyun YongHyeon static int age_shutdown(device_t);
11716199571SPyun YongHyeon static void age_setwol(struct age_softc *);
11816199571SPyun YongHyeon static int age_suspend(device_t);
11916199571SPyun YongHyeon static int age_resume(device_t);
12016199571SPyun YongHyeon static int age_encap(struct age_softc *, struct mbuf **);
12116199571SPyun YongHyeon static void age_start(struct ifnet *);
12232341ad6SJohn Baldwin static void age_start_locked(struct ifnet *);
12316199571SPyun YongHyeon static void age_watchdog(struct age_softc *);
12416199571SPyun YongHyeon static int age_ioctl(struct ifnet *, u_long, caddr_t);
12516199571SPyun YongHyeon static void age_mac_config(struct age_softc *);
12616199571SPyun YongHyeon static void age_link_task(void *, int);
12716199571SPyun YongHyeon static void age_stats_update(struct age_softc *);
12816199571SPyun YongHyeon static int age_intr(void *);
12916199571SPyun YongHyeon static void age_int_task(void *, int);
13016199571SPyun YongHyeon static void age_txintr(struct age_softc *, int);
13116199571SPyun YongHyeon static void age_rxeof(struct age_softc *sc, struct rx_rdesc *);
13216199571SPyun YongHyeon static int age_rxintr(struct age_softc *, int, int);
13316199571SPyun YongHyeon static void age_tick(void *);
13416199571SPyun YongHyeon static void age_reset(struct age_softc *);
13516199571SPyun YongHyeon static void age_init(void *);
13616199571SPyun YongHyeon static void age_init_locked(struct age_softc *);
13716199571SPyun YongHyeon static void age_stop(struct age_softc *);
13816199571SPyun YongHyeon static void age_stop_txmac(struct age_softc *);
13916199571SPyun YongHyeon static void age_stop_rxmac(struct age_softc *);
14016199571SPyun YongHyeon static void age_init_tx_ring(struct age_softc *);
14116199571SPyun YongHyeon static int age_init_rx_ring(struct age_softc *);
14216199571SPyun YongHyeon static void age_init_rr_ring(struct age_softc *);
14316199571SPyun YongHyeon static void age_init_cmb_block(struct age_softc *);
14416199571SPyun YongHyeon static void age_init_smb_block(struct age_softc *);
14516199571SPyun YongHyeon static int age_newbuf(struct age_softc *, struct age_rxdesc *);
14616199571SPyun YongHyeon static void age_rxvlan(struct age_softc *);
14716199571SPyun YongHyeon static void age_rxfilter(struct age_softc *);
14816199571SPyun YongHyeon static int sysctl_age_stats(SYSCTL_HANDLER_ARGS);
14916199571SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
15016199571SPyun YongHyeon static int sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS);
15116199571SPyun YongHyeon static int sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS);
15216199571SPyun YongHyeon 
15316199571SPyun YongHyeon 
15416199571SPyun YongHyeon static device_method_t age_methods[] = {
15516199571SPyun YongHyeon 	/* Device interface. */
15616199571SPyun YongHyeon 	DEVMETHOD(device_probe,		age_probe),
15716199571SPyun YongHyeon 	DEVMETHOD(device_attach,	age_attach),
15816199571SPyun YongHyeon 	DEVMETHOD(device_detach,	age_detach),
15916199571SPyun YongHyeon 	DEVMETHOD(device_shutdown,	age_shutdown),
16016199571SPyun YongHyeon 	DEVMETHOD(device_suspend,	age_suspend),
16116199571SPyun YongHyeon 	DEVMETHOD(device_resume,	age_resume),
16216199571SPyun YongHyeon 
16316199571SPyun YongHyeon 	/* MII interface. */
16416199571SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	age_miibus_readreg),
16516199571SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	age_miibus_writereg),
16616199571SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	age_miibus_statchg),
16716199571SPyun YongHyeon 
16816199571SPyun YongHyeon 	{ NULL, NULL }
16916199571SPyun YongHyeon };
17016199571SPyun YongHyeon 
17116199571SPyun YongHyeon static driver_t age_driver = {
17216199571SPyun YongHyeon 	"age",
17316199571SPyun YongHyeon 	age_methods,
17416199571SPyun YongHyeon 	sizeof(struct age_softc)
17516199571SPyun YongHyeon };
17616199571SPyun YongHyeon 
17716199571SPyun YongHyeon static devclass_t age_devclass;
17816199571SPyun YongHyeon 
17916199571SPyun YongHyeon DRIVER_MODULE(age, pci, age_driver, age_devclass, 0, 0);
18016199571SPyun YongHyeon DRIVER_MODULE(miibus, age, miibus_driver, miibus_devclass, 0, 0);
18116199571SPyun YongHyeon 
18216199571SPyun YongHyeon static struct resource_spec age_res_spec_mem[] = {
18316199571SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
18416199571SPyun YongHyeon 	{ -1,			0,		0 }
18516199571SPyun YongHyeon };
18616199571SPyun YongHyeon 
18716199571SPyun YongHyeon static struct resource_spec age_irq_spec_legacy[] = {
18816199571SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
18916199571SPyun YongHyeon 	{ -1,			0,		0 }
19016199571SPyun YongHyeon };
19116199571SPyun YongHyeon 
19216199571SPyun YongHyeon static struct resource_spec age_irq_spec_msi[] = {
19316199571SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
19416199571SPyun YongHyeon 	{ -1,			0,		0 }
19516199571SPyun YongHyeon };
19616199571SPyun YongHyeon 
19716199571SPyun YongHyeon static struct resource_spec age_irq_spec_msix[] = {
19816199571SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
19916199571SPyun YongHyeon 	{ -1,			0,		0 }
20016199571SPyun YongHyeon };
20116199571SPyun YongHyeon 
20216199571SPyun YongHyeon /*
20316199571SPyun YongHyeon  *	Read a PHY register on the MII of the L1.
20416199571SPyun YongHyeon  */
20516199571SPyun YongHyeon static int
20616199571SPyun YongHyeon age_miibus_readreg(device_t dev, int phy, int reg)
20716199571SPyun YongHyeon {
20816199571SPyun YongHyeon 	struct age_softc *sc;
20916199571SPyun YongHyeon 	uint32_t v;
21016199571SPyun YongHyeon 	int i;
21116199571SPyun YongHyeon 
21216199571SPyun YongHyeon 	sc = device_get_softc(dev);
21316199571SPyun YongHyeon 
21416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
21516199571SPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
21616199571SPyun YongHyeon 	for (i = AGE_PHY_TIMEOUT; i > 0; i--) {
21716199571SPyun YongHyeon 		DELAY(1);
21816199571SPyun YongHyeon 		v = CSR_READ_4(sc, AGE_MDIO);
21916199571SPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
22016199571SPyun YongHyeon 			break;
22116199571SPyun YongHyeon 	}
22216199571SPyun YongHyeon 
22316199571SPyun YongHyeon 	if (i == 0) {
22416199571SPyun YongHyeon 		device_printf(sc->age_dev, "phy read timeout : %d\n", reg);
22516199571SPyun YongHyeon 		return (0);
22616199571SPyun YongHyeon 	}
22716199571SPyun YongHyeon 
22816199571SPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
22916199571SPyun YongHyeon }
23016199571SPyun YongHyeon 
23116199571SPyun YongHyeon /*
23216199571SPyun YongHyeon  *	Write a PHY register on the MII of the L1.
23316199571SPyun YongHyeon  */
23416199571SPyun YongHyeon static int
23516199571SPyun YongHyeon age_miibus_writereg(device_t dev, int phy, int reg, int val)
23616199571SPyun YongHyeon {
23716199571SPyun YongHyeon 	struct age_softc *sc;
23816199571SPyun YongHyeon 	uint32_t v;
23916199571SPyun YongHyeon 	int i;
24016199571SPyun YongHyeon 
24116199571SPyun YongHyeon 	sc = device_get_softc(dev);
24216199571SPyun YongHyeon 
24316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
24416199571SPyun YongHyeon 	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
24516199571SPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
24616199571SPyun YongHyeon 	for (i = AGE_PHY_TIMEOUT; i > 0; i--) {
24716199571SPyun YongHyeon 		DELAY(1);
24816199571SPyun YongHyeon 		v = CSR_READ_4(sc, AGE_MDIO);
24916199571SPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
25016199571SPyun YongHyeon 			break;
25116199571SPyun YongHyeon 	}
25216199571SPyun YongHyeon 
25316199571SPyun YongHyeon 	if (i == 0)
25416199571SPyun YongHyeon 		device_printf(sc->age_dev, "phy write timeout : %d\n", reg);
25516199571SPyun YongHyeon 
25616199571SPyun YongHyeon 	return (0);
25716199571SPyun YongHyeon }
25816199571SPyun YongHyeon 
25916199571SPyun YongHyeon /*
26016199571SPyun YongHyeon  *	Callback from MII layer when media changes.
26116199571SPyun YongHyeon  */
26216199571SPyun YongHyeon static void
26316199571SPyun YongHyeon age_miibus_statchg(device_t dev)
26416199571SPyun YongHyeon {
26516199571SPyun YongHyeon 	struct age_softc *sc;
26616199571SPyun YongHyeon 
26716199571SPyun YongHyeon 	sc = device_get_softc(dev);
26816199571SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc->age_link_task);
26916199571SPyun YongHyeon }
27016199571SPyun YongHyeon 
27116199571SPyun YongHyeon /*
27216199571SPyun YongHyeon  *	Get the current interface media status.
27316199571SPyun YongHyeon  */
27416199571SPyun YongHyeon static void
27516199571SPyun YongHyeon age_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
27616199571SPyun YongHyeon {
27716199571SPyun YongHyeon 	struct age_softc *sc;
27816199571SPyun YongHyeon 	struct mii_data *mii;
27916199571SPyun YongHyeon 
28016199571SPyun YongHyeon 	sc = ifp->if_softc;
28116199571SPyun YongHyeon 	AGE_LOCK(sc);
28216199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
28316199571SPyun YongHyeon 
28416199571SPyun YongHyeon 	mii_pollstat(mii);
28516199571SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
28616199571SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
28757c81d92SPyun YongHyeon 	AGE_UNLOCK(sc);
28816199571SPyun YongHyeon }
28916199571SPyun YongHyeon 
29016199571SPyun YongHyeon /*
29116199571SPyun YongHyeon  *	Set hardware to newly-selected media.
29216199571SPyun YongHyeon  */
29316199571SPyun YongHyeon static int
29416199571SPyun YongHyeon age_mediachange(struct ifnet *ifp)
29516199571SPyun YongHyeon {
29616199571SPyun YongHyeon 	struct age_softc *sc;
29716199571SPyun YongHyeon 	struct mii_data *mii;
29816199571SPyun YongHyeon 	struct mii_softc *miisc;
29916199571SPyun YongHyeon 	int error;
30016199571SPyun YongHyeon 
30116199571SPyun YongHyeon 	sc = ifp->if_softc;
30216199571SPyun YongHyeon 	AGE_LOCK(sc);
30316199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
30416199571SPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3053fcb7a53SMarius Strobl 		PHY_RESET(miisc);
30616199571SPyun YongHyeon 	error = mii_mediachg(mii);
30716199571SPyun YongHyeon 	AGE_UNLOCK(sc);
30816199571SPyun YongHyeon 
30916199571SPyun YongHyeon 	return (error);
31016199571SPyun YongHyeon }
31116199571SPyun YongHyeon 
31216199571SPyun YongHyeon static int
31316199571SPyun YongHyeon age_probe(device_t dev)
31416199571SPyun YongHyeon {
31516199571SPyun YongHyeon 	struct age_dev *sp;
31616199571SPyun YongHyeon 	int i;
31716199571SPyun YongHyeon 	uint16_t vendor, devid;
31816199571SPyun YongHyeon 
31916199571SPyun YongHyeon 	vendor = pci_get_vendor(dev);
32016199571SPyun YongHyeon 	devid = pci_get_device(dev);
32116199571SPyun YongHyeon 	sp = age_devs;
32216199571SPyun YongHyeon 	for (i = 0; i < sizeof(age_devs) / sizeof(age_devs[0]);
32316199571SPyun YongHyeon 	    i++, sp++) {
32416199571SPyun YongHyeon 		if (vendor == sp->age_vendorid &&
32516199571SPyun YongHyeon 		    devid == sp->age_deviceid) {
32616199571SPyun YongHyeon 			device_set_desc(dev, sp->age_name);
32716199571SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
32816199571SPyun YongHyeon 		}
32916199571SPyun YongHyeon 	}
33016199571SPyun YongHyeon 
33116199571SPyun YongHyeon 	return (ENXIO);
33216199571SPyun YongHyeon }
33316199571SPyun YongHyeon 
33416199571SPyun YongHyeon static void
33516199571SPyun YongHyeon age_get_macaddr(struct age_softc *sc)
33616199571SPyun YongHyeon {
33706ca18c1SPyun YongHyeon 	uint32_t ea[2], reg;
33806ca18c1SPyun YongHyeon 	int i, vpdc;
33916199571SPyun YongHyeon 
34016199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_SPI_CTRL);
34116199571SPyun YongHyeon 	if ((reg & SPI_VPD_ENB) != 0) {
34216199571SPyun YongHyeon 		/* Get VPD stored in TWSI EEPROM. */
34316199571SPyun YongHyeon 		reg &= ~SPI_VPD_ENB;
34416199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_SPI_CTRL, reg);
34516199571SPyun YongHyeon 	}
34616199571SPyun YongHyeon 
3473b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->age_dev, PCIY_VPD, &vpdc) == 0) {
34816199571SPyun YongHyeon 		/*
34906ca18c1SPyun YongHyeon 		 * PCI VPD capability found, let TWSI reload EEPROM.
35006ca18c1SPyun YongHyeon 		 * This will set ethernet address of controller.
35116199571SPyun YongHyeon 		 */
35206ca18c1SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_TWSI_CTRL, CSR_READ_4(sc, AGE_TWSI_CTRL) |
35306ca18c1SPyun YongHyeon 		    TWSI_CTRL_SW_LD_START);
35406ca18c1SPyun YongHyeon 		for (i = 100; i > 0; i--) {
35506ca18c1SPyun YongHyeon 			DELAY(1000);
35606ca18c1SPyun YongHyeon 			reg = CSR_READ_4(sc, AGE_TWSI_CTRL);
35706ca18c1SPyun YongHyeon 			if ((reg & TWSI_CTRL_SW_LD_START) == 0)
35816199571SPyun YongHyeon 				break;
35916199571SPyun YongHyeon 		}
36006ca18c1SPyun YongHyeon 		if (i == 0)
36116199571SPyun YongHyeon 			device_printf(sc->age_dev,
36206ca18c1SPyun YongHyeon 			    "reloading EEPROM timeout!\n");
36316199571SPyun YongHyeon 	} else {
364dca3a3a0SPyun YongHyeon 		if (bootverbose)
36516199571SPyun YongHyeon 			device_printf(sc->age_dev,
36616199571SPyun YongHyeon 			    "PCI VPD capability not found!\n");
36716199571SPyun YongHyeon 	}
36816199571SPyun YongHyeon 
36916199571SPyun YongHyeon 	ea[0] = CSR_READ_4(sc, AGE_PAR0);
37016199571SPyun YongHyeon 	ea[1] = CSR_READ_4(sc, AGE_PAR1);
37116199571SPyun YongHyeon 	sc->age_eaddr[0] = (ea[1] >> 8) & 0xFF;
37216199571SPyun YongHyeon 	sc->age_eaddr[1] = (ea[1] >> 0) & 0xFF;
37316199571SPyun YongHyeon 	sc->age_eaddr[2] = (ea[0] >> 24) & 0xFF;
37416199571SPyun YongHyeon 	sc->age_eaddr[3] = (ea[0] >> 16) & 0xFF;
37516199571SPyun YongHyeon 	sc->age_eaddr[4] = (ea[0] >> 8) & 0xFF;
37616199571SPyun YongHyeon 	sc->age_eaddr[5] = (ea[0] >> 0) & 0xFF;
37716199571SPyun YongHyeon }
37816199571SPyun YongHyeon 
37916199571SPyun YongHyeon static void
38016199571SPyun YongHyeon age_phy_reset(struct age_softc *sc)
38116199571SPyun YongHyeon {
38206ca18c1SPyun YongHyeon 	uint16_t reg, pn;
38306ca18c1SPyun YongHyeon 	int i, linkup;
38416199571SPyun YongHyeon 
38516199571SPyun YongHyeon 	/* Reset PHY. */
38616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_RST);
38706ca18c1SPyun YongHyeon 	DELAY(2000);
38816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_CLR);
38906ca18c1SPyun YongHyeon 	DELAY(2000);
39006ca18c1SPyun YongHyeon 
39106ca18c1SPyun YongHyeon #define	ATPHY_DBG_ADDR		0x1D
39206ca18c1SPyun YongHyeon #define	ATPHY_DBG_DATA		0x1E
39306ca18c1SPyun YongHyeon #define	ATPHY_CDTC		0x16
39406ca18c1SPyun YongHyeon #define	PHY_CDTC_ENB		0x0001
39506ca18c1SPyun YongHyeon #define	PHY_CDTC_POFF		8
39606ca18c1SPyun YongHyeon #define	ATPHY_CDTS		0x1C
39706ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_OK	0x0000
39806ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_SHORT	0x0100
39906ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_OPEN	0x0200
40006ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_INVAL	0x0300
40106ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_MASK	0x0300
40206ca18c1SPyun YongHyeon 
40306ca18c1SPyun YongHyeon 	/* Check power saving mode. Magic from Linux. */
40406ca18c1SPyun YongHyeon 	age_miibus_writereg(sc->age_dev, sc->age_phyaddr, MII_BMCR, BMCR_RESET);
40506ca18c1SPyun YongHyeon 	for (linkup = 0, pn = 0; pn < 4; pn++) {
40606ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr, ATPHY_CDTC,
40706ca18c1SPyun YongHyeon 		    (pn << PHY_CDTC_POFF) | PHY_CDTC_ENB);
40806ca18c1SPyun YongHyeon 		for (i = 200; i > 0; i--) {
40991216e1eSPyun YongHyeon 			DELAY(1000);
41006ca18c1SPyun YongHyeon 			reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
41106ca18c1SPyun YongHyeon 			    ATPHY_CDTC);
41206ca18c1SPyun YongHyeon 			if ((reg & PHY_CDTC_ENB) == 0)
41306ca18c1SPyun YongHyeon 				break;
41406ca18c1SPyun YongHyeon 		}
41506ca18c1SPyun YongHyeon 		DELAY(1000);
41606ca18c1SPyun YongHyeon 		reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
41706ca18c1SPyun YongHyeon 		    ATPHY_CDTS);
41806ca18c1SPyun YongHyeon 		if ((reg & PHY_CDTS_STAT_MASK) != PHY_CDTS_STAT_OPEN) {
41906ca18c1SPyun YongHyeon 			linkup++;
42006ca18c1SPyun YongHyeon 			break;
42106ca18c1SPyun YongHyeon 		}
42206ca18c1SPyun YongHyeon 	}
42306ca18c1SPyun YongHyeon 	age_miibus_writereg(sc->age_dev, sc->age_phyaddr, MII_BMCR,
42406ca18c1SPyun YongHyeon 	    BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
42506ca18c1SPyun YongHyeon 	if (linkup == 0) {
42606ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
42706ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 0);
42806ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
42906ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, 0x124E);
43006ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43106ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 1);
43206ca18c1SPyun YongHyeon 		reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
43306ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA);
43406ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43506ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, reg | 0x03);
43606ca18c1SPyun YongHyeon 		/* XXX */
43706ca18c1SPyun YongHyeon 		DELAY(1500 * 1000);
43806ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43906ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 0);
44006ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
44106ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, 0x024E);
44206ca18c1SPyun YongHyeon     }
44306ca18c1SPyun YongHyeon 
44406ca18c1SPyun YongHyeon #undef	ATPHY_DBG_ADDR
44506ca18c1SPyun YongHyeon #undef	ATPHY_DBG_DATA
44606ca18c1SPyun YongHyeon #undef	ATPHY_CDTC
44706ca18c1SPyun YongHyeon #undef	PHY_CDTC_ENB
44806ca18c1SPyun YongHyeon #undef	PHY_CDTC_POFF
44906ca18c1SPyun YongHyeon #undef	ATPHY_CDTS
45006ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_OK
45106ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_SHORT
45206ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_OPEN
45306ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_INVAL
45406ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_MASK
45516199571SPyun YongHyeon }
45616199571SPyun YongHyeon 
45716199571SPyun YongHyeon static int
45816199571SPyun YongHyeon age_attach(device_t dev)
45916199571SPyun YongHyeon {
46016199571SPyun YongHyeon 	struct age_softc *sc;
46116199571SPyun YongHyeon 	struct ifnet *ifp;
46216199571SPyun YongHyeon 	uint16_t burst;
46316199571SPyun YongHyeon 	int error, i, msic, msixc, pmc;
46416199571SPyun YongHyeon 
46516199571SPyun YongHyeon 	error = 0;
46616199571SPyun YongHyeon 	sc = device_get_softc(dev);
46716199571SPyun YongHyeon 	sc->age_dev = dev;
46816199571SPyun YongHyeon 
46916199571SPyun YongHyeon 	mtx_init(&sc->age_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
47016199571SPyun YongHyeon 	    MTX_DEF);
47116199571SPyun YongHyeon 	callout_init_mtx(&sc->age_tick_ch, &sc->age_mtx, 0);
47216199571SPyun YongHyeon 	TASK_INIT(&sc->age_int_task, 0, age_int_task, sc);
47316199571SPyun YongHyeon 	TASK_INIT(&sc->age_link_task, 0, age_link_task, sc);
47416199571SPyun YongHyeon 
47516199571SPyun YongHyeon 	/* Map the device. */
47616199571SPyun YongHyeon 	pci_enable_busmaster(dev);
47716199571SPyun YongHyeon 	sc->age_res_spec = age_res_spec_mem;
47816199571SPyun YongHyeon 	sc->age_irq_spec = age_irq_spec_legacy;
47916199571SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->age_res_spec, sc->age_res);
48016199571SPyun YongHyeon 	if (error != 0) {
48116199571SPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
48216199571SPyun YongHyeon 		goto fail;
48316199571SPyun YongHyeon 	}
48416199571SPyun YongHyeon 
48516199571SPyun YongHyeon 	/* Set PHY address. */
48616199571SPyun YongHyeon 	sc->age_phyaddr = AGE_PHY_ADDR;
48716199571SPyun YongHyeon 
48816199571SPyun YongHyeon 	/* Reset PHY. */
48916199571SPyun YongHyeon 	age_phy_reset(sc);
49016199571SPyun YongHyeon 
49116199571SPyun YongHyeon 	/* Reset the ethernet controller. */
49216199571SPyun YongHyeon 	age_reset(sc);
49316199571SPyun YongHyeon 
49416199571SPyun YongHyeon 	/* Get PCI and chip id/revision. */
49516199571SPyun YongHyeon 	sc->age_rev = pci_get_revid(dev);
49616199571SPyun YongHyeon 	sc->age_chip_rev = CSR_READ_4(sc, AGE_MASTER_CFG) >>
49716199571SPyun YongHyeon 	    MASTER_CHIP_REV_SHIFT;
498dca3a3a0SPyun YongHyeon 	if (bootverbose) {
49906ca18c1SPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
50006ca18c1SPyun YongHyeon 		    sc->age_rev);
50116199571SPyun YongHyeon 		device_printf(dev, "Chip id/revision : 0x%04x\n",
50216199571SPyun YongHyeon 		    sc->age_chip_rev);
50316199571SPyun YongHyeon 	}
50416199571SPyun YongHyeon 
50516199571SPyun YongHyeon 	/*
50616199571SPyun YongHyeon 	 * XXX
50716199571SPyun YongHyeon 	 * Unintialized hardware returns an invalid chip id/revision
50816199571SPyun YongHyeon 	 * as well as 0xFFFFFFFF for Tx/Rx fifo length. It seems that
50916199571SPyun YongHyeon 	 * unplugged cable results in putting hardware into automatic
51016199571SPyun YongHyeon 	 * power down mode which in turn returns invalld chip revision.
51116199571SPyun YongHyeon 	 */
51216199571SPyun YongHyeon 	if (sc->age_chip_rev == 0xFFFF) {
51316199571SPyun YongHyeon 		device_printf(dev,"invalid chip revision : 0x%04x -- "
51416199571SPyun YongHyeon 		    "not initialized?\n", sc->age_chip_rev);
51516199571SPyun YongHyeon 		error = ENXIO;
51616199571SPyun YongHyeon 		goto fail;
51716199571SPyun YongHyeon 	}
51816199571SPyun YongHyeon 
51916199571SPyun YongHyeon 	device_printf(dev, "%d Tx FIFO, %d Rx FIFO\n",
52016199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_SRAM_TX_FIFO_LEN),
52116199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN));
52216199571SPyun YongHyeon 
52316199571SPyun YongHyeon 	/* Allocate IRQ resources. */
52416199571SPyun YongHyeon 	msixc = pci_msix_count(dev);
52516199571SPyun YongHyeon 	msic = pci_msi_count(dev);
526dca3a3a0SPyun YongHyeon 	if (bootverbose) {
52716199571SPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
52816199571SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
52916199571SPyun YongHyeon 	}
53016199571SPyun YongHyeon 
53116199571SPyun YongHyeon 	/* Prefer MSIX over MSI. */
53216199571SPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
53316199571SPyun YongHyeon 		if (msix_disable == 0 && msixc == AGE_MSIX_MESSAGES &&
53416199571SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
53516199571SPyun YongHyeon 			if (msic == AGE_MSIX_MESSAGES) {
53616199571SPyun YongHyeon 				device_printf(dev, "Using %d MSIX messages.\n",
53716199571SPyun YongHyeon 				    msixc);
53816199571SPyun YongHyeon 				sc->age_flags |= AGE_FLAG_MSIX;
53916199571SPyun YongHyeon 				sc->age_irq_spec = age_irq_spec_msix;
54016199571SPyun YongHyeon 			} else
54116199571SPyun YongHyeon 				pci_release_msi(dev);
54216199571SPyun YongHyeon 		}
54316199571SPyun YongHyeon 		if (msi_disable == 0 && (sc->age_flags & AGE_FLAG_MSIX) == 0 &&
54416199571SPyun YongHyeon 		    msic == AGE_MSI_MESSAGES &&
54516199571SPyun YongHyeon 		    pci_alloc_msi(dev, &msic) == 0) {
54616199571SPyun YongHyeon 			if (msic == AGE_MSI_MESSAGES) {
54716199571SPyun YongHyeon 				device_printf(dev, "Using %d MSI messages.\n",
54816199571SPyun YongHyeon 				    msic);
54916199571SPyun YongHyeon 				sc->age_flags |= AGE_FLAG_MSI;
55016199571SPyun YongHyeon 				sc->age_irq_spec = age_irq_spec_msi;
55116199571SPyun YongHyeon 			} else
55216199571SPyun YongHyeon 				pci_release_msi(dev);
55316199571SPyun YongHyeon 		}
55416199571SPyun YongHyeon 	}
55516199571SPyun YongHyeon 
55616199571SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->age_irq_spec, sc->age_irq);
55716199571SPyun YongHyeon 	if (error != 0) {
55816199571SPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
55916199571SPyun YongHyeon 		goto fail;
56016199571SPyun YongHyeon 	}
56116199571SPyun YongHyeon 
56216199571SPyun YongHyeon 
56316199571SPyun YongHyeon 	/* Get DMA parameters from PCIe device control register. */
5643b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
56516199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_PCIE;
56616199571SPyun YongHyeon 		burst = pci_read_config(dev, i + 0x08, 2);
56716199571SPyun YongHyeon 		/* Max read request size. */
56816199571SPyun YongHyeon 		sc->age_dma_rd_burst = ((burst >> 12) & 0x07) <<
56916199571SPyun YongHyeon 		    DMA_CFG_RD_BURST_SHIFT;
57016199571SPyun YongHyeon 		/* Max payload size. */
57116199571SPyun YongHyeon 		sc->age_dma_wr_burst = ((burst >> 5) & 0x07) <<
57216199571SPyun YongHyeon 		    DMA_CFG_WR_BURST_SHIFT;
573dca3a3a0SPyun YongHyeon 		if (bootverbose) {
57416199571SPyun YongHyeon 			device_printf(dev, "Read request size : %d bytes.\n",
57516199571SPyun YongHyeon 			    128 << ((burst >> 12) & 0x07));
57616199571SPyun YongHyeon 			device_printf(dev, "TLP payload size : %d bytes.\n",
57716199571SPyun YongHyeon 			    128 << ((burst >> 5) & 0x07));
57816199571SPyun YongHyeon 		}
57916199571SPyun YongHyeon 	} else {
58016199571SPyun YongHyeon 		sc->age_dma_rd_burst = DMA_CFG_RD_BURST_128;
58116199571SPyun YongHyeon 		sc->age_dma_wr_burst = DMA_CFG_WR_BURST_128;
58216199571SPyun YongHyeon 	}
58316199571SPyun YongHyeon 
58416199571SPyun YongHyeon 	/* Create device sysctl node. */
58516199571SPyun YongHyeon 	age_sysctl_node(sc);
58616199571SPyun YongHyeon 
58716199571SPyun YongHyeon 	if ((error = age_dma_alloc(sc) != 0))
58816199571SPyun YongHyeon 		goto fail;
58916199571SPyun YongHyeon 
59016199571SPyun YongHyeon 	/* Load station address. */
59116199571SPyun YongHyeon 	age_get_macaddr(sc);
59216199571SPyun YongHyeon 
59316199571SPyun YongHyeon 	ifp = sc->age_ifp = if_alloc(IFT_ETHER);
59416199571SPyun YongHyeon 	if (ifp == NULL) {
59516199571SPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
59616199571SPyun YongHyeon 		error = ENXIO;
59716199571SPyun YongHyeon 		goto fail;
59816199571SPyun YongHyeon 	}
59916199571SPyun YongHyeon 
60016199571SPyun YongHyeon 	ifp->if_softc = sc;
60116199571SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
60216199571SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
60316199571SPyun YongHyeon 	ifp->if_ioctl = age_ioctl;
60416199571SPyun YongHyeon 	ifp->if_start = age_start;
60516199571SPyun YongHyeon 	ifp->if_init = age_init;
60616199571SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = AGE_TX_RING_CNT - 1;
60716199571SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
60816199571SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
60916199571SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
61016199571SPyun YongHyeon 	ifp->if_hwassist = AGE_CSUM_FEATURES | CSUM_TSO;
6113b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
61216199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_PMCAP;
61316199571SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
61416199571SPyun YongHyeon 	}
61516199571SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
61616199571SPyun YongHyeon 
61716199571SPyun YongHyeon 	/* Set up MII bus. */
6188e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->age_miibus, ifp, age_mediachange,
6198e5d93dbSMarius Strobl 	    age_mediastatus, BMSR_DEFCAPMASK, sc->age_phyaddr, MII_OFFSET_ANY,
6208e5d93dbSMarius Strobl 	    0);
6218e5d93dbSMarius Strobl 	if (error != 0) {
6228e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
62316199571SPyun YongHyeon 		goto fail;
62416199571SPyun YongHyeon 	}
62516199571SPyun YongHyeon 
62616199571SPyun YongHyeon 	ether_ifattach(ifp, sc->age_eaddr);
62716199571SPyun YongHyeon 
62816199571SPyun YongHyeon 	/* VLAN capability setup. */
6290fe060a8SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
6300fe060a8SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
63116199571SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
63216199571SPyun YongHyeon 
63316199571SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
63416199571SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
63516199571SPyun YongHyeon 
63616199571SPyun YongHyeon 	/* Create local taskq. */
63716199571SPyun YongHyeon 	sc->age_tq = taskqueue_create_fast("age_taskq", M_WAITOK,
63816199571SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->age_tq);
63916199571SPyun YongHyeon 	if (sc->age_tq == NULL) {
64016199571SPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
64116199571SPyun YongHyeon 		ether_ifdetach(ifp);
64216199571SPyun YongHyeon 		error = ENXIO;
64316199571SPyun YongHyeon 		goto fail;
64416199571SPyun YongHyeon 	}
64516199571SPyun YongHyeon 	taskqueue_start_threads(&sc->age_tq, 1, PI_NET, "%s taskq",
64616199571SPyun YongHyeon 	    device_get_nameunit(sc->age_dev));
64716199571SPyun YongHyeon 
64816199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_MSIX) != 0)
64916199571SPyun YongHyeon 		msic = AGE_MSIX_MESSAGES;
65016199571SPyun YongHyeon 	else if ((sc->age_flags & AGE_FLAG_MSI) != 0)
65116199571SPyun YongHyeon 		msic = AGE_MSI_MESSAGES;
65216199571SPyun YongHyeon 	else
65316199571SPyun YongHyeon 		msic = 1;
65416199571SPyun YongHyeon 	for (i = 0; i < msic; i++) {
65516199571SPyun YongHyeon 		error = bus_setup_intr(dev, sc->age_irq[i],
65616199571SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, age_intr, NULL, sc,
65716199571SPyun YongHyeon 		    &sc->age_intrhand[i]);
65816199571SPyun YongHyeon 		if (error != 0)
65916199571SPyun YongHyeon 			break;
66016199571SPyun YongHyeon 	}
66116199571SPyun YongHyeon 	if (error != 0) {
66216199571SPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
66316199571SPyun YongHyeon 		taskqueue_free(sc->age_tq);
66416199571SPyun YongHyeon 		sc->age_tq = NULL;
66516199571SPyun YongHyeon 		ether_ifdetach(ifp);
66616199571SPyun YongHyeon 		goto fail;
66716199571SPyun YongHyeon 	}
66816199571SPyun YongHyeon 
66916199571SPyun YongHyeon fail:
67016199571SPyun YongHyeon 	if (error != 0)
67116199571SPyun YongHyeon 		age_detach(dev);
67216199571SPyun YongHyeon 
67316199571SPyun YongHyeon 	return (error);
67416199571SPyun YongHyeon }
67516199571SPyun YongHyeon 
67616199571SPyun YongHyeon static int
67716199571SPyun YongHyeon age_detach(device_t dev)
67816199571SPyun YongHyeon {
67916199571SPyun YongHyeon 	struct age_softc *sc;
68016199571SPyun YongHyeon 	struct ifnet *ifp;
68116199571SPyun YongHyeon 	int i, msic;
68216199571SPyun YongHyeon 
68316199571SPyun YongHyeon 	sc = device_get_softc(dev);
68416199571SPyun YongHyeon 
68516199571SPyun YongHyeon 	ifp = sc->age_ifp;
68616199571SPyun YongHyeon 	if (device_is_attached(dev)) {
68716199571SPyun YongHyeon 		AGE_LOCK(sc);
68816199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_DETACH;
68916199571SPyun YongHyeon 		age_stop(sc);
69016199571SPyun YongHyeon 		AGE_UNLOCK(sc);
69116199571SPyun YongHyeon 		callout_drain(&sc->age_tick_ch);
69216199571SPyun YongHyeon 		taskqueue_drain(sc->age_tq, &sc->age_int_task);
69316199571SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc->age_link_task);
69416199571SPyun YongHyeon 		ether_ifdetach(ifp);
69516199571SPyun YongHyeon 	}
69616199571SPyun YongHyeon 
69716199571SPyun YongHyeon 	if (sc->age_tq != NULL) {
69816199571SPyun YongHyeon 		taskqueue_drain(sc->age_tq, &sc->age_int_task);
69916199571SPyun YongHyeon 		taskqueue_free(sc->age_tq);
70016199571SPyun YongHyeon 		sc->age_tq = NULL;
70116199571SPyun YongHyeon 	}
70216199571SPyun YongHyeon 
70316199571SPyun YongHyeon 	if (sc->age_miibus != NULL) {
70416199571SPyun YongHyeon 		device_delete_child(dev, sc->age_miibus);
70516199571SPyun YongHyeon 		sc->age_miibus = NULL;
70616199571SPyun YongHyeon 	}
70716199571SPyun YongHyeon 	bus_generic_detach(dev);
70816199571SPyun YongHyeon 	age_dma_free(sc);
70916199571SPyun YongHyeon 
71016199571SPyun YongHyeon 	if (ifp != NULL) {
71116199571SPyun YongHyeon 		if_free(ifp);
71216199571SPyun YongHyeon 		sc->age_ifp = NULL;
71316199571SPyun YongHyeon 	}
71416199571SPyun YongHyeon 
71516199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_MSIX) != 0)
71616199571SPyun YongHyeon 		msic = AGE_MSIX_MESSAGES;
71716199571SPyun YongHyeon 	else if ((sc->age_flags & AGE_FLAG_MSI) != 0)
71816199571SPyun YongHyeon 		msic = AGE_MSI_MESSAGES;
71916199571SPyun YongHyeon 	else
72016199571SPyun YongHyeon 		msic = 1;
72116199571SPyun YongHyeon 	for (i = 0; i < msic; i++) {
72216199571SPyun YongHyeon 		if (sc->age_intrhand[i] != NULL) {
72316199571SPyun YongHyeon 			bus_teardown_intr(dev, sc->age_irq[i],
72416199571SPyun YongHyeon 			    sc->age_intrhand[i]);
72516199571SPyun YongHyeon 			sc->age_intrhand[i] = NULL;
72616199571SPyun YongHyeon 		}
72716199571SPyun YongHyeon 	}
72816199571SPyun YongHyeon 
72916199571SPyun YongHyeon 	bus_release_resources(dev, sc->age_irq_spec, sc->age_irq);
73016199571SPyun YongHyeon 	if ((sc->age_flags & (AGE_FLAG_MSI | AGE_FLAG_MSIX)) != 0)
73116199571SPyun YongHyeon 		pci_release_msi(dev);
73216199571SPyun YongHyeon 	bus_release_resources(dev, sc->age_res_spec, sc->age_res);
73316199571SPyun YongHyeon 	mtx_destroy(&sc->age_mtx);
73416199571SPyun YongHyeon 
73516199571SPyun YongHyeon 	return (0);
73616199571SPyun YongHyeon }
73716199571SPyun YongHyeon 
73816199571SPyun YongHyeon static void
73916199571SPyun YongHyeon age_sysctl_node(struct age_softc *sc)
74016199571SPyun YongHyeon {
74116199571SPyun YongHyeon 	int error;
74216199571SPyun YongHyeon 
74316199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
74416199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
74516199571SPyun YongHyeon 	    "stats", CTLTYPE_INT | CTLFLAG_RW, sc, 0, sysctl_age_stats,
74616199571SPyun YongHyeon 	    "I", "Statistics");
74716199571SPyun YongHyeon 
74816199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
74916199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
75016199571SPyun YongHyeon 	    "int_mod", CTLTYPE_INT | CTLFLAG_RW, &sc->age_int_mod, 0,
75116199571SPyun YongHyeon 	    sysctl_hw_age_int_mod, "I", "age interrupt moderation");
75216199571SPyun YongHyeon 
75316199571SPyun YongHyeon 	/* Pull in device tunables. */
75416199571SPyun YongHyeon 	sc->age_int_mod = AGE_IM_TIMER_DEFAULT;
75516199571SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->age_dev),
75616199571SPyun YongHyeon 	    device_get_unit(sc->age_dev), "int_mod", &sc->age_int_mod);
75716199571SPyun YongHyeon 	if (error == 0) {
75816199571SPyun YongHyeon 		if (sc->age_int_mod < AGE_IM_TIMER_MIN ||
75916199571SPyun YongHyeon 		    sc->age_int_mod > AGE_IM_TIMER_MAX) {
76016199571SPyun YongHyeon 			device_printf(sc->age_dev,
76116199571SPyun YongHyeon 			    "int_mod value out of range; using default: %d\n",
76216199571SPyun YongHyeon 			    AGE_IM_TIMER_DEFAULT);
76316199571SPyun YongHyeon 			sc->age_int_mod = AGE_IM_TIMER_DEFAULT;
76416199571SPyun YongHyeon 		}
76516199571SPyun YongHyeon 	}
76616199571SPyun YongHyeon 
76716199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
76816199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
76916199571SPyun YongHyeon 	    "process_limit", CTLTYPE_INT | CTLFLAG_RW, &sc->age_process_limit,
77016199571SPyun YongHyeon 	    0, sysctl_hw_age_proc_limit, "I",
77116199571SPyun YongHyeon 	    "max number of Rx events to process");
77216199571SPyun YongHyeon 
77316199571SPyun YongHyeon 	/* Pull in device tunables. */
77416199571SPyun YongHyeon 	sc->age_process_limit = AGE_PROC_DEFAULT;
77516199571SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->age_dev),
77616199571SPyun YongHyeon 	    device_get_unit(sc->age_dev), "process_limit",
77716199571SPyun YongHyeon 	    &sc->age_process_limit);
77816199571SPyun YongHyeon 	if (error == 0) {
77916199571SPyun YongHyeon 		if (sc->age_process_limit < AGE_PROC_MIN ||
78016199571SPyun YongHyeon 		    sc->age_process_limit > AGE_PROC_MAX) {
78116199571SPyun YongHyeon 			device_printf(sc->age_dev,
78216199571SPyun YongHyeon 			    "process_limit value out of range; "
78316199571SPyun YongHyeon 			    "using default: %d\n", AGE_PROC_DEFAULT);
78416199571SPyun YongHyeon 			sc->age_process_limit = AGE_PROC_DEFAULT;
78516199571SPyun YongHyeon 		}
78616199571SPyun YongHyeon 	}
78716199571SPyun YongHyeon }
78816199571SPyun YongHyeon 
78916199571SPyun YongHyeon struct age_dmamap_arg {
79016199571SPyun YongHyeon 	bus_addr_t	age_busaddr;
79116199571SPyun YongHyeon };
79216199571SPyun YongHyeon 
79316199571SPyun YongHyeon static void
79416199571SPyun YongHyeon age_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
79516199571SPyun YongHyeon {
79616199571SPyun YongHyeon 	struct age_dmamap_arg *ctx;
79716199571SPyun YongHyeon 
79816199571SPyun YongHyeon 	if (error != 0)
79916199571SPyun YongHyeon 		return;
80016199571SPyun YongHyeon 
80116199571SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
80216199571SPyun YongHyeon 
80316199571SPyun YongHyeon 	ctx = (struct age_dmamap_arg *)arg;
80416199571SPyun YongHyeon 	ctx->age_busaddr = segs[0].ds_addr;
80516199571SPyun YongHyeon }
80616199571SPyun YongHyeon 
80716199571SPyun YongHyeon /*
80816199571SPyun YongHyeon  * Attansic L1 controller have single register to specify high
80916199571SPyun YongHyeon  * address part of DMA blocks. So all descriptor structures and
81016199571SPyun YongHyeon  * DMA memory blocks should have the same high address of given
81116199571SPyun YongHyeon  * 4GB address space(i.e. crossing 4GB boundary is not allowed).
81216199571SPyun YongHyeon  */
81316199571SPyun YongHyeon static int
81416199571SPyun YongHyeon age_check_boundary(struct age_softc *sc)
81516199571SPyun YongHyeon {
81616199571SPyun YongHyeon 	bus_addr_t rx_ring_end, rr_ring_end, tx_ring_end;
81716199571SPyun YongHyeon 	bus_addr_t cmb_block_end, smb_block_end;
81816199571SPyun YongHyeon 
81916199571SPyun YongHyeon 	/* Tx/Rx descriptor queue should reside within 4GB boundary. */
82016199571SPyun YongHyeon 	tx_ring_end = sc->age_rdata.age_tx_ring_paddr + AGE_TX_RING_SZ;
82116199571SPyun YongHyeon 	rx_ring_end = sc->age_rdata.age_rx_ring_paddr + AGE_RX_RING_SZ;
82216199571SPyun YongHyeon 	rr_ring_end = sc->age_rdata.age_rr_ring_paddr + AGE_RR_RING_SZ;
82316199571SPyun YongHyeon 	cmb_block_end = sc->age_rdata.age_cmb_block_paddr + AGE_CMB_BLOCK_SZ;
82416199571SPyun YongHyeon 	smb_block_end = sc->age_rdata.age_smb_block_paddr + AGE_SMB_BLOCK_SZ;
82516199571SPyun YongHyeon 
82616199571SPyun YongHyeon 	if ((AGE_ADDR_HI(tx_ring_end) !=
82716199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_tx_ring_paddr)) ||
82816199571SPyun YongHyeon 	    (AGE_ADDR_HI(rx_ring_end) !=
82916199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_rx_ring_paddr)) ||
83016199571SPyun YongHyeon 	    (AGE_ADDR_HI(rr_ring_end) !=
83116199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_rr_ring_paddr)) ||
83216199571SPyun YongHyeon 	    (AGE_ADDR_HI(cmb_block_end) !=
83316199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_cmb_block_paddr)) ||
83416199571SPyun YongHyeon 	    (AGE_ADDR_HI(smb_block_end) !=
83516199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_smb_block_paddr)))
83616199571SPyun YongHyeon 		return (EFBIG);
83716199571SPyun YongHyeon 
83816199571SPyun YongHyeon 	if ((AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rx_ring_end)) ||
83916199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rr_ring_end)) ||
84016199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(cmb_block_end)) ||
84116199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(smb_block_end)))
84216199571SPyun YongHyeon 		return (EFBIG);
84316199571SPyun YongHyeon 
84416199571SPyun YongHyeon 	return (0);
84516199571SPyun YongHyeon }
84616199571SPyun YongHyeon 
84716199571SPyun YongHyeon static int
84816199571SPyun YongHyeon age_dma_alloc(struct age_softc *sc)
84916199571SPyun YongHyeon {
85016199571SPyun YongHyeon 	struct age_txdesc *txd;
85116199571SPyun YongHyeon 	struct age_rxdesc *rxd;
85216199571SPyun YongHyeon 	bus_addr_t lowaddr;
85316199571SPyun YongHyeon 	struct age_dmamap_arg ctx;
85416199571SPyun YongHyeon 	int error, i;
85516199571SPyun YongHyeon 
85616199571SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
85716199571SPyun YongHyeon 
85816199571SPyun YongHyeon again:
85916199571SPyun YongHyeon 	/* Create parent ring/DMA block tag. */
86016199571SPyun YongHyeon 	error = bus_dma_tag_create(
86116199571SPyun YongHyeon 	    bus_get_dma_tag(sc->age_dev), /* parent */
86216199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
86316199571SPyun YongHyeon 	    lowaddr,			/* lowaddr */
86416199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
86516199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
86616199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
86716199571SPyun YongHyeon 	    0,				/* nsegments */
86816199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
86916199571SPyun YongHyeon 	    0,				/* flags */
87016199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
87116199571SPyun YongHyeon 	    &sc->age_cdata.age_parent_tag);
87216199571SPyun YongHyeon 	if (error != 0) {
87316199571SPyun YongHyeon 		device_printf(sc->age_dev,
87416199571SPyun YongHyeon 		    "could not create parent DMA tag.\n");
87516199571SPyun YongHyeon 		goto fail;
87616199571SPyun YongHyeon 	}
87716199571SPyun YongHyeon 
87816199571SPyun YongHyeon 	/* Create tag for Tx ring. */
87916199571SPyun YongHyeon 	error = bus_dma_tag_create(
88016199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
88116199571SPyun YongHyeon 	    AGE_TX_RING_ALIGN, 0,	/* alignment, boundary */
88216199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
88316199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
88416199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
88516199571SPyun YongHyeon 	    AGE_TX_RING_SZ,		/* maxsize */
88616199571SPyun YongHyeon 	    1,				/* nsegments */
88716199571SPyun YongHyeon 	    AGE_TX_RING_SZ,		/* maxsegsize */
88816199571SPyun YongHyeon 	    0,				/* flags */
88916199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
89016199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_ring_tag);
89116199571SPyun YongHyeon 	if (error != 0) {
89216199571SPyun YongHyeon 		device_printf(sc->age_dev,
89316199571SPyun YongHyeon 		    "could not create Tx ring DMA tag.\n");
89416199571SPyun YongHyeon 		goto fail;
89516199571SPyun YongHyeon 	}
89616199571SPyun YongHyeon 
89716199571SPyun YongHyeon 	/* Create tag for Rx ring. */
89816199571SPyun YongHyeon 	error = bus_dma_tag_create(
89916199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
90016199571SPyun YongHyeon 	    AGE_RX_RING_ALIGN, 0,	/* alignment, boundary */
90116199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
90216199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
90316199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
90416199571SPyun YongHyeon 	    AGE_RX_RING_SZ,		/* maxsize */
90516199571SPyun YongHyeon 	    1,				/* nsegments */
90616199571SPyun YongHyeon 	    AGE_RX_RING_SZ,		/* maxsegsize */
90716199571SPyun YongHyeon 	    0,				/* flags */
90816199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
90916199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_ring_tag);
91016199571SPyun YongHyeon 	if (error != 0) {
91116199571SPyun YongHyeon 		device_printf(sc->age_dev,
91216199571SPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
91316199571SPyun YongHyeon 		goto fail;
91416199571SPyun YongHyeon 	}
91516199571SPyun YongHyeon 
91616199571SPyun YongHyeon 	/* Create tag for Rx return ring. */
91716199571SPyun YongHyeon 	error = bus_dma_tag_create(
91816199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
91916199571SPyun YongHyeon 	    AGE_RR_RING_ALIGN, 0,	/* alignment, boundary */
92016199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
92116199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
92216199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
92316199571SPyun YongHyeon 	    AGE_RR_RING_SZ,		/* maxsize */
92416199571SPyun YongHyeon 	    1,				/* nsegments */
92516199571SPyun YongHyeon 	    AGE_RR_RING_SZ,		/* maxsegsize */
92616199571SPyun YongHyeon 	    0,				/* flags */
92716199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
92816199571SPyun YongHyeon 	    &sc->age_cdata.age_rr_ring_tag);
92916199571SPyun YongHyeon 	if (error != 0) {
93016199571SPyun YongHyeon 		device_printf(sc->age_dev,
93116199571SPyun YongHyeon 		    "could not create Rx return ring DMA tag.\n");
93216199571SPyun YongHyeon 		goto fail;
93316199571SPyun YongHyeon 	}
93416199571SPyun YongHyeon 
93516199571SPyun YongHyeon 	/* Create tag for coalesing message block. */
93616199571SPyun YongHyeon 	error = bus_dma_tag_create(
93716199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
93816199571SPyun YongHyeon 	    AGE_CMB_ALIGN, 0,		/* alignment, boundary */
93916199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
94016199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
94116199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
94216199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ,		/* maxsize */
94316199571SPyun YongHyeon 	    1,				/* nsegments */
94416199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ,		/* maxsegsize */
94516199571SPyun YongHyeon 	    0,				/* flags */
94616199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
94716199571SPyun YongHyeon 	    &sc->age_cdata.age_cmb_block_tag);
94816199571SPyun YongHyeon 	if (error != 0) {
94916199571SPyun YongHyeon 		device_printf(sc->age_dev,
95016199571SPyun YongHyeon 		    "could not create CMB DMA tag.\n");
95116199571SPyun YongHyeon 		goto fail;
95216199571SPyun YongHyeon 	}
95316199571SPyun YongHyeon 
95416199571SPyun YongHyeon 	/* Create tag for statistics message block. */
95516199571SPyun YongHyeon 	error = bus_dma_tag_create(
95616199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
95716199571SPyun YongHyeon 	    AGE_SMB_ALIGN, 0,		/* alignment, boundary */
95816199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
95916199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
96016199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
96116199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ,		/* maxsize */
96216199571SPyun YongHyeon 	    1,				/* nsegments */
96316199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ,		/* maxsegsize */
96416199571SPyun YongHyeon 	    0,				/* flags */
96516199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
96616199571SPyun YongHyeon 	    &sc->age_cdata.age_smb_block_tag);
96716199571SPyun YongHyeon 	if (error != 0) {
96816199571SPyun YongHyeon 		device_printf(sc->age_dev,
96916199571SPyun YongHyeon 		    "could not create SMB DMA tag.\n");
97016199571SPyun YongHyeon 		goto fail;
97116199571SPyun YongHyeon 	}
97216199571SPyun YongHyeon 
97316199571SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map. */
97416199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_tx_ring_tag,
97516199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_tx_ring,
97616199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
97716199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_ring_map);
97816199571SPyun YongHyeon 	if (error != 0) {
97916199571SPyun YongHyeon 		device_printf(sc->age_dev,
98016199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
98116199571SPyun YongHyeon 		goto fail;
98216199571SPyun YongHyeon 	}
98316199571SPyun YongHyeon 	ctx.age_busaddr = 0;
98416199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_tx_ring_tag,
98516199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map, sc->age_rdata.age_tx_ring,
98616199571SPyun YongHyeon 	    AGE_TX_RING_SZ, age_dmamap_cb, &ctx, 0);
98716199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
98816199571SPyun YongHyeon 		device_printf(sc->age_dev,
98916199571SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
99016199571SPyun YongHyeon 		goto fail;
99116199571SPyun YongHyeon 	}
99216199571SPyun YongHyeon 	sc->age_rdata.age_tx_ring_paddr = ctx.age_busaddr;
99316199571SPyun YongHyeon 	/* Rx ring */
99416199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_rx_ring_tag,
99516199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_rx_ring,
99616199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
99716199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_ring_map);
99816199571SPyun YongHyeon 	if (error != 0) {
99916199571SPyun YongHyeon 		device_printf(sc->age_dev,
100016199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
100116199571SPyun YongHyeon 		goto fail;
100216199571SPyun YongHyeon 	}
100316199571SPyun YongHyeon 	ctx.age_busaddr = 0;
100416199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_rx_ring_tag,
100516199571SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, sc->age_rdata.age_rx_ring,
100616199571SPyun YongHyeon 	    AGE_RX_RING_SZ, age_dmamap_cb, &ctx, 0);
100716199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
100816199571SPyun YongHyeon 		device_printf(sc->age_dev,
100916199571SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
101016199571SPyun YongHyeon 		goto fail;
101116199571SPyun YongHyeon 	}
101216199571SPyun YongHyeon 	sc->age_rdata.age_rx_ring_paddr = ctx.age_busaddr;
101316199571SPyun YongHyeon 	/* Rx return ring */
101416199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_rr_ring_tag,
101516199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_rr_ring,
101616199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
101716199571SPyun YongHyeon 	    &sc->age_cdata.age_rr_ring_map);
101816199571SPyun YongHyeon 	if (error != 0) {
101916199571SPyun YongHyeon 		device_printf(sc->age_dev,
102016199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx return ring.\n");
102116199571SPyun YongHyeon 		goto fail;
102216199571SPyun YongHyeon 	}
102316199571SPyun YongHyeon 	ctx.age_busaddr = 0;
102416199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_rr_ring_tag,
102516199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map, sc->age_rdata.age_rr_ring,
102616199571SPyun YongHyeon 	    AGE_RR_RING_SZ, age_dmamap_cb,
102716199571SPyun YongHyeon 	    &ctx, 0);
102816199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
102916199571SPyun YongHyeon 		device_printf(sc->age_dev,
103016199571SPyun YongHyeon 		    "could not load DMA'able memory for Rx return ring.\n");
103116199571SPyun YongHyeon 		goto fail;
103216199571SPyun YongHyeon 	}
103316199571SPyun YongHyeon 	sc->age_rdata.age_rr_ring_paddr = ctx.age_busaddr;
103416199571SPyun YongHyeon 	/* CMB block */
103516199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_cmb_block_tag,
103616199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_cmb_block,
103716199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
103816199571SPyun YongHyeon 	    &sc->age_cdata.age_cmb_block_map);
103916199571SPyun YongHyeon 	if (error != 0) {
104016199571SPyun YongHyeon 		device_printf(sc->age_dev,
104116199571SPyun YongHyeon 		    "could not allocate DMA'able memory for CMB block.\n");
104216199571SPyun YongHyeon 		goto fail;
104316199571SPyun YongHyeon 	}
104416199571SPyun YongHyeon 	ctx.age_busaddr = 0;
104516199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_cmb_block_tag,
104616199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map, sc->age_rdata.age_cmb_block,
104716199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0);
104816199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
104916199571SPyun YongHyeon 		device_printf(sc->age_dev,
105016199571SPyun YongHyeon 		    "could not load DMA'able memory for CMB block.\n");
105116199571SPyun YongHyeon 		goto fail;
105216199571SPyun YongHyeon 	}
105316199571SPyun YongHyeon 	sc->age_rdata.age_cmb_block_paddr = ctx.age_busaddr;
105416199571SPyun YongHyeon 	/* SMB block */
105516199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_smb_block_tag,
105616199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_smb_block,
105716199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
105816199571SPyun YongHyeon 	    &sc->age_cdata.age_smb_block_map);
105916199571SPyun YongHyeon 	if (error != 0) {
106016199571SPyun YongHyeon 		device_printf(sc->age_dev,
106116199571SPyun YongHyeon 		    "could not allocate DMA'able memory for SMB block.\n");
106216199571SPyun YongHyeon 		goto fail;
106316199571SPyun YongHyeon 	}
106416199571SPyun YongHyeon 	ctx.age_busaddr = 0;
106516199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_smb_block_tag,
106616199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map, sc->age_rdata.age_smb_block,
106716199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0);
106816199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
106916199571SPyun YongHyeon 		device_printf(sc->age_dev,
107016199571SPyun YongHyeon 		    "could not load DMA'able memory for SMB block.\n");
107116199571SPyun YongHyeon 		goto fail;
107216199571SPyun YongHyeon 	}
107316199571SPyun YongHyeon 	sc->age_rdata.age_smb_block_paddr = ctx.age_busaddr;
107416199571SPyun YongHyeon 
107516199571SPyun YongHyeon 	/*
107616199571SPyun YongHyeon 	 * All ring buffer and DMA blocks should have the same
107716199571SPyun YongHyeon 	 * high address part of 64bit DMA address space.
107816199571SPyun YongHyeon 	 */
107916199571SPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
108016199571SPyun YongHyeon 	    (error = age_check_boundary(sc)) != 0) {
108116199571SPyun YongHyeon 		device_printf(sc->age_dev, "4GB boundary crossed, "
108216199571SPyun YongHyeon 		    "switching to 32bit DMA addressing mode.\n");
108316199571SPyun YongHyeon 		age_dma_free(sc);
108416199571SPyun YongHyeon 		/* Limit DMA address space to 32bit and try again. */
108516199571SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
108616199571SPyun YongHyeon 		goto again;
108716199571SPyun YongHyeon 	}
108816199571SPyun YongHyeon 
108916199571SPyun YongHyeon 	/*
109016199571SPyun YongHyeon 	 * Create Tx/Rx buffer parent tag.
109116199571SPyun YongHyeon 	 * L1 supports full 64bit DMA addressing in Tx/Rx buffers
109216199571SPyun YongHyeon 	 * so it needs separate parent DMA tag.
1093525e4097SPyun YongHyeon 	 * XXX
1094525e4097SPyun YongHyeon 	 * It seems enabling 64bit DMA causes data corruption. Limit
1095525e4097SPyun YongHyeon 	 * DMA address space to 32bit.
109616199571SPyun YongHyeon 	 */
109716199571SPyun YongHyeon 	error = bus_dma_tag_create(
109816199571SPyun YongHyeon 	    bus_get_dma_tag(sc->age_dev), /* parent */
109916199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1100525e4097SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
110116199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
110216199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
110316199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
110416199571SPyun YongHyeon 	    0,				/* nsegments */
110516199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
110616199571SPyun YongHyeon 	    0,				/* flags */
110716199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
110816199571SPyun YongHyeon 	    &sc->age_cdata.age_buffer_tag);
110916199571SPyun YongHyeon 	if (error != 0) {
111016199571SPyun YongHyeon 		device_printf(sc->age_dev,
111116199571SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
111216199571SPyun YongHyeon 		goto fail;
111316199571SPyun YongHyeon 	}
111416199571SPyun YongHyeon 
111516199571SPyun YongHyeon 	/* Create tag for Tx buffers. */
111616199571SPyun YongHyeon 	error = bus_dma_tag_create(
111716199571SPyun YongHyeon 	    sc->age_cdata.age_buffer_tag, /* parent */
111816199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
111916199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
112016199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
112116199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
112216199571SPyun YongHyeon 	    AGE_TSO_MAXSIZE,		/* maxsize */
112316199571SPyun YongHyeon 	    AGE_MAXTXSEGS,		/* nsegments */
112416199571SPyun YongHyeon 	    AGE_TSO_MAXSEGSIZE,		/* maxsegsize */
112516199571SPyun YongHyeon 	    0,				/* flags */
112616199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
112716199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_tag);
112816199571SPyun YongHyeon 	if (error != 0) {
112916199571SPyun YongHyeon 		device_printf(sc->age_dev, "could not create Tx DMA tag.\n");
113016199571SPyun YongHyeon 		goto fail;
113116199571SPyun YongHyeon 	}
113216199571SPyun YongHyeon 
113316199571SPyun YongHyeon 	/* Create tag for Rx buffers. */
113416199571SPyun YongHyeon 	error = bus_dma_tag_create(
113516199571SPyun YongHyeon 	    sc->age_cdata.age_buffer_tag, /* parent */
113616199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
113716199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
113816199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
113916199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
114016199571SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
114116199571SPyun YongHyeon 	    1,				/* nsegments */
114216199571SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
114316199571SPyun YongHyeon 	    0,				/* flags */
114416199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
114516199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_tag);
114616199571SPyun YongHyeon 	if (error != 0) {
114716199571SPyun YongHyeon 		device_printf(sc->age_dev, "could not create Rx DMA tag.\n");
114816199571SPyun YongHyeon 		goto fail;
114916199571SPyun YongHyeon 	}
115016199571SPyun YongHyeon 
115116199571SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
115216199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
115316199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
115416199571SPyun YongHyeon 		txd->tx_m = NULL;
115516199571SPyun YongHyeon 		txd->tx_dmamap = NULL;
115616199571SPyun YongHyeon 		error = bus_dmamap_create(sc->age_cdata.age_tx_tag, 0,
115716199571SPyun YongHyeon 		    &txd->tx_dmamap);
115816199571SPyun YongHyeon 		if (error != 0) {
115916199571SPyun YongHyeon 			device_printf(sc->age_dev,
116016199571SPyun YongHyeon 			    "could not create Tx dmamap.\n");
116116199571SPyun YongHyeon 			goto fail;
116216199571SPyun YongHyeon 		}
116316199571SPyun YongHyeon 	}
116416199571SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
116516199571SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0,
116616199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_sparemap)) != 0) {
116716199571SPyun YongHyeon 		device_printf(sc->age_dev,
116816199571SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
116916199571SPyun YongHyeon 		goto fail;
117016199571SPyun YongHyeon 	}
117116199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
117216199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
117316199571SPyun YongHyeon 		rxd->rx_m = NULL;
117416199571SPyun YongHyeon 		rxd->rx_dmamap = NULL;
117516199571SPyun YongHyeon 		error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0,
117616199571SPyun YongHyeon 		    &rxd->rx_dmamap);
117716199571SPyun YongHyeon 		if (error != 0) {
117816199571SPyun YongHyeon 			device_printf(sc->age_dev,
117916199571SPyun YongHyeon 			    "could not create Rx dmamap.\n");
118016199571SPyun YongHyeon 			goto fail;
118116199571SPyun YongHyeon 		}
118216199571SPyun YongHyeon 	}
118316199571SPyun YongHyeon 
118416199571SPyun YongHyeon fail:
118516199571SPyun YongHyeon 	return (error);
118616199571SPyun YongHyeon }
118716199571SPyun YongHyeon 
118816199571SPyun YongHyeon static void
118916199571SPyun YongHyeon age_dma_free(struct age_softc *sc)
119016199571SPyun YongHyeon {
119116199571SPyun YongHyeon 	struct age_txdesc *txd;
119216199571SPyun YongHyeon 	struct age_rxdesc *rxd;
119316199571SPyun YongHyeon 	int i;
119416199571SPyun YongHyeon 
119516199571SPyun YongHyeon 	/* Tx buffers */
119616199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_tag != NULL) {
119716199571SPyun YongHyeon 		for (i = 0; i < AGE_TX_RING_CNT; i++) {
119816199571SPyun YongHyeon 			txd = &sc->age_cdata.age_txdesc[i];
119916199571SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
120016199571SPyun YongHyeon 				bus_dmamap_destroy(sc->age_cdata.age_tx_tag,
120116199571SPyun YongHyeon 				    txd->tx_dmamap);
120216199571SPyun YongHyeon 				txd->tx_dmamap = NULL;
120316199571SPyun YongHyeon 			}
120416199571SPyun YongHyeon 		}
120516199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_tx_tag);
120616199571SPyun YongHyeon 		sc->age_cdata.age_tx_tag = NULL;
120716199571SPyun YongHyeon 	}
120816199571SPyun YongHyeon 	/* Rx buffers */
120916199571SPyun YongHyeon 	if (sc->age_cdata.age_rx_tag != NULL) {
121016199571SPyun YongHyeon 		for (i = 0; i < AGE_RX_RING_CNT; i++) {
121116199571SPyun YongHyeon 			rxd = &sc->age_cdata.age_rxdesc[i];
121216199571SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
121316199571SPyun YongHyeon 				bus_dmamap_destroy(sc->age_cdata.age_rx_tag,
121416199571SPyun YongHyeon 				    rxd->rx_dmamap);
121516199571SPyun YongHyeon 				rxd->rx_dmamap = NULL;
121616199571SPyun YongHyeon 			}
121716199571SPyun YongHyeon 		}
121816199571SPyun YongHyeon 		if (sc->age_cdata.age_rx_sparemap != NULL) {
121916199571SPyun YongHyeon 			bus_dmamap_destroy(sc->age_cdata.age_rx_tag,
122016199571SPyun YongHyeon 			    sc->age_cdata.age_rx_sparemap);
122116199571SPyun YongHyeon 			sc->age_cdata.age_rx_sparemap = NULL;
122216199571SPyun YongHyeon 		}
122316199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rx_tag);
122416199571SPyun YongHyeon 		sc->age_cdata.age_rx_tag = NULL;
122516199571SPyun YongHyeon 	}
122616199571SPyun YongHyeon 	/* Tx ring. */
122716199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_ring_tag != NULL) {
122816199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_ring_map != NULL)
122916199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_tx_ring_tag,
123016199571SPyun YongHyeon 			    sc->age_cdata.age_tx_ring_map);
123116199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_ring_map != NULL &&
123216199571SPyun YongHyeon 		    sc->age_rdata.age_tx_ring != NULL)
123316199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_tx_ring_tag,
123416199571SPyun YongHyeon 			    sc->age_rdata.age_tx_ring,
123516199571SPyun YongHyeon 			    sc->age_cdata.age_tx_ring_map);
123616199571SPyun YongHyeon 		sc->age_rdata.age_tx_ring = NULL;
123716199571SPyun YongHyeon 		sc->age_cdata.age_tx_ring_map = NULL;
123816199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_tx_ring_tag);
123916199571SPyun YongHyeon 		sc->age_cdata.age_tx_ring_tag = NULL;
124016199571SPyun YongHyeon 	}
124116199571SPyun YongHyeon 	/* Rx ring. */
124216199571SPyun YongHyeon 	if (sc->age_cdata.age_rx_ring_tag != NULL) {
124316199571SPyun YongHyeon 		if (sc->age_cdata.age_rx_ring_map != NULL)
124416199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rx_ring_tag,
124516199571SPyun YongHyeon 			    sc->age_cdata.age_rx_ring_map);
124616199571SPyun YongHyeon 		if (sc->age_cdata.age_rx_ring_map != NULL &&
124716199571SPyun YongHyeon 		    sc->age_rdata.age_rx_ring != NULL)
124816199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_rx_ring_tag,
124916199571SPyun YongHyeon 			    sc->age_rdata.age_rx_ring,
125016199571SPyun YongHyeon 			    sc->age_cdata.age_rx_ring_map);
125116199571SPyun YongHyeon 		sc->age_rdata.age_rx_ring = NULL;
125216199571SPyun YongHyeon 		sc->age_cdata.age_rx_ring_map = NULL;
125316199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rx_ring_tag);
125416199571SPyun YongHyeon 		sc->age_cdata.age_rx_ring_tag = NULL;
125516199571SPyun YongHyeon 	}
125616199571SPyun YongHyeon 	/* Rx return ring. */
125716199571SPyun YongHyeon 	if (sc->age_cdata.age_rr_ring_tag != NULL) {
125816199571SPyun YongHyeon 		if (sc->age_cdata.age_rr_ring_map != NULL)
125916199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rr_ring_tag,
126016199571SPyun YongHyeon 			    sc->age_cdata.age_rr_ring_map);
126116199571SPyun YongHyeon 		if (sc->age_cdata.age_rr_ring_map != NULL &&
126216199571SPyun YongHyeon 		    sc->age_rdata.age_rr_ring != NULL)
126316199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_rr_ring_tag,
126416199571SPyun YongHyeon 			    sc->age_rdata.age_rr_ring,
126516199571SPyun YongHyeon 			    sc->age_cdata.age_rr_ring_map);
126616199571SPyun YongHyeon 		sc->age_rdata.age_rr_ring = NULL;
126716199571SPyun YongHyeon 		sc->age_cdata.age_rr_ring_map = NULL;
126816199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rr_ring_tag);
126916199571SPyun YongHyeon 		sc->age_cdata.age_rr_ring_tag = NULL;
127016199571SPyun YongHyeon 	}
127116199571SPyun YongHyeon 	/* CMB block */
127216199571SPyun YongHyeon 	if (sc->age_cdata.age_cmb_block_tag != NULL) {
127316199571SPyun YongHyeon 		if (sc->age_cdata.age_cmb_block_map != NULL)
127416199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_cmb_block_tag,
127516199571SPyun YongHyeon 			    sc->age_cdata.age_cmb_block_map);
127616199571SPyun YongHyeon 		if (sc->age_cdata.age_cmb_block_map != NULL &&
127716199571SPyun YongHyeon 		    sc->age_rdata.age_cmb_block != NULL)
127816199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_cmb_block_tag,
127916199571SPyun YongHyeon 			    sc->age_rdata.age_cmb_block,
128016199571SPyun YongHyeon 			    sc->age_cdata.age_cmb_block_map);
128116199571SPyun YongHyeon 		sc->age_rdata.age_cmb_block = NULL;
128216199571SPyun YongHyeon 		sc->age_cdata.age_cmb_block_map = NULL;
128316199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_cmb_block_tag);
128416199571SPyun YongHyeon 		sc->age_cdata.age_cmb_block_tag = NULL;
128516199571SPyun YongHyeon 	}
128616199571SPyun YongHyeon 	/* SMB block */
128716199571SPyun YongHyeon 	if (sc->age_cdata.age_smb_block_tag != NULL) {
128816199571SPyun YongHyeon 		if (sc->age_cdata.age_smb_block_map != NULL)
128916199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_smb_block_tag,
129016199571SPyun YongHyeon 			    sc->age_cdata.age_smb_block_map);
129116199571SPyun YongHyeon 		if (sc->age_cdata.age_smb_block_map != NULL &&
129216199571SPyun YongHyeon 		    sc->age_rdata.age_smb_block != NULL)
129316199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_smb_block_tag,
129416199571SPyun YongHyeon 			    sc->age_rdata.age_smb_block,
129516199571SPyun YongHyeon 			    sc->age_cdata.age_smb_block_map);
129616199571SPyun YongHyeon 		sc->age_rdata.age_smb_block = NULL;
129716199571SPyun YongHyeon 		sc->age_cdata.age_smb_block_map = NULL;
129816199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_smb_block_tag);
129916199571SPyun YongHyeon 		sc->age_cdata.age_smb_block_tag = NULL;
130016199571SPyun YongHyeon 	}
130116199571SPyun YongHyeon 
130216199571SPyun YongHyeon 	if (sc->age_cdata.age_buffer_tag != NULL) {
130316199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_buffer_tag);
130416199571SPyun YongHyeon 		sc->age_cdata.age_buffer_tag = NULL;
130516199571SPyun YongHyeon 	}
130616199571SPyun YongHyeon 	if (sc->age_cdata.age_parent_tag != NULL) {
130716199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_parent_tag);
130816199571SPyun YongHyeon 		sc->age_cdata.age_parent_tag = NULL;
130916199571SPyun YongHyeon 	}
131016199571SPyun YongHyeon }
131116199571SPyun YongHyeon 
131216199571SPyun YongHyeon /*
131316199571SPyun YongHyeon  *	Make sure the interface is stopped at reboot time.
131416199571SPyun YongHyeon  */
131516199571SPyun YongHyeon static int
131616199571SPyun YongHyeon age_shutdown(device_t dev)
131716199571SPyun YongHyeon {
131816199571SPyun YongHyeon 
131916199571SPyun YongHyeon 	return (age_suspend(dev));
132016199571SPyun YongHyeon }
132116199571SPyun YongHyeon 
132216199571SPyun YongHyeon static void
132316199571SPyun YongHyeon age_setwol(struct age_softc *sc)
132416199571SPyun YongHyeon {
132516199571SPyun YongHyeon 	struct ifnet *ifp;
132616199571SPyun YongHyeon 	struct mii_data *mii;
132716199571SPyun YongHyeon 	uint32_t reg, pmcs;
132816199571SPyun YongHyeon 	uint16_t pmstat;
132916199571SPyun YongHyeon 	int aneg, i, pmc;
133016199571SPyun YongHyeon 
133116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
133216199571SPyun YongHyeon 
13333b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->age_dev, PCIY_PMG, &pmc) != 0) {
133416199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_WOL_CFG, 0);
133516199571SPyun YongHyeon 		/*
133616199571SPyun YongHyeon 		 * No PME capability, PHY power down.
133716199571SPyun YongHyeon 		 * XXX
133816199571SPyun YongHyeon 		 * Due to an unknown reason powering down PHY resulted
133916199571SPyun YongHyeon 		 * in unexpected results such as inaccessbility of
134016199571SPyun YongHyeon 		 * hardware of freshly rebooted system. Disable
134116199571SPyun YongHyeon 		 * powering down PHY until I got more information for
134216199571SPyun YongHyeon 		 * Attansic/Atheros PHY hardwares.
134316199571SPyun YongHyeon 		 */
134416199571SPyun YongHyeon #ifdef notyet
134516199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
134616199571SPyun YongHyeon 		    MII_BMCR, BMCR_PDOWN);
134716199571SPyun YongHyeon #endif
134816199571SPyun YongHyeon 		return;
134916199571SPyun YongHyeon 	}
135016199571SPyun YongHyeon 
135116199571SPyun YongHyeon 	ifp = sc->age_ifp;
135216199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
135316199571SPyun YongHyeon 		/*
135416199571SPyun YongHyeon 		 * Note, this driver resets the link speed to 10/100Mbps with
135516199571SPyun YongHyeon 		 * auto-negotiation but we don't know whether that operation
135616199571SPyun YongHyeon 		 * would succeed or not as it have no control after powering
135716199571SPyun YongHyeon 		 * off. If the renegotiation fail WOL may not work. Running
135816199571SPyun YongHyeon 		 * at 1Gbps will draw more power than 375mA at 3.3V which is
135916199571SPyun YongHyeon 		 * specified in PCI specification and that would result in
136016199571SPyun YongHyeon 		 * complete shutdowning power to ethernet controller.
136116199571SPyun YongHyeon 		 *
136216199571SPyun YongHyeon 		 * TODO
136316199571SPyun YongHyeon 		 *  Save current negotiated media speed/duplex/flow-control
136416199571SPyun YongHyeon 		 *  to softc and restore the same link again after resuming.
136516199571SPyun YongHyeon 		 *  PHY handling such as power down/resetting to 100Mbps
136616199571SPyun YongHyeon 		 *  may be better handled in suspend method in phy driver.
136716199571SPyun YongHyeon 		 */
136816199571SPyun YongHyeon 		mii = device_get_softc(sc->age_miibus);
136916199571SPyun YongHyeon 		mii_pollstat(mii);
137016199571SPyun YongHyeon 		aneg = 0;
137116199571SPyun YongHyeon 		if ((mii->mii_media_status & IFM_AVALID) != 0) {
137216199571SPyun YongHyeon 			switch IFM_SUBTYPE(mii->mii_media_active) {
137316199571SPyun YongHyeon 			case IFM_10_T:
137416199571SPyun YongHyeon 			case IFM_100_TX:
137516199571SPyun YongHyeon 				goto got_link;
137616199571SPyun YongHyeon 			case IFM_1000_T:
137716199571SPyun YongHyeon 				aneg++;
137816199571SPyun YongHyeon 			default:
137916199571SPyun YongHyeon 				break;
138016199571SPyun YongHyeon 			}
138116199571SPyun YongHyeon 		}
138216199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
138316199571SPyun YongHyeon 		    MII_100T2CR, 0);
138416199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
138516199571SPyun YongHyeon 		    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD |
138616199571SPyun YongHyeon 		    ANAR_10 | ANAR_CSMA);
138716199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
138816199571SPyun YongHyeon 		    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
138916199571SPyun YongHyeon 		DELAY(1000);
139016199571SPyun YongHyeon 		if (aneg != 0) {
13917cdd50e1SKevin Lo 			/* Poll link state until age(4) get a 10/100 link. */
139216199571SPyun YongHyeon 			for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
139316199571SPyun YongHyeon 				mii_pollstat(mii);
139416199571SPyun YongHyeon 				if ((mii->mii_media_status & IFM_AVALID) != 0) {
139516199571SPyun YongHyeon 					switch (IFM_SUBTYPE(
139616199571SPyun YongHyeon 					    mii->mii_media_active)) {
139716199571SPyun YongHyeon 					case IFM_10_T:
139816199571SPyun YongHyeon 					case IFM_100_TX:
139916199571SPyun YongHyeon 						age_mac_config(sc);
140016199571SPyun YongHyeon 						goto got_link;
140116199571SPyun YongHyeon 					default:
140216199571SPyun YongHyeon 						break;
140316199571SPyun YongHyeon 					}
140416199571SPyun YongHyeon 				}
140516199571SPyun YongHyeon 				AGE_UNLOCK(sc);
140616199571SPyun YongHyeon 				pause("agelnk", hz);
140716199571SPyun YongHyeon 				AGE_LOCK(sc);
140816199571SPyun YongHyeon 			}
140916199571SPyun YongHyeon 			if (i == MII_ANEGTICKS_GIGE)
141016199571SPyun YongHyeon 				device_printf(sc->age_dev,
141116199571SPyun YongHyeon 				    "establishing link failed, "
141216199571SPyun YongHyeon 				    "WOL may not work!");
141316199571SPyun YongHyeon 		}
141416199571SPyun YongHyeon 		/*
141516199571SPyun YongHyeon 		 * No link, force MAC to have 100Mbps, full-duplex link.
141616199571SPyun YongHyeon 		 * This is the last resort and may/may not work.
141716199571SPyun YongHyeon 		 */
141816199571SPyun YongHyeon 		mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
141916199571SPyun YongHyeon 		mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
142016199571SPyun YongHyeon 		age_mac_config(sc);
142116199571SPyun YongHyeon 	}
142216199571SPyun YongHyeon 
142316199571SPyun YongHyeon got_link:
142416199571SPyun YongHyeon 	pmcs = 0;
142516199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
142616199571SPyun YongHyeon 		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
142716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_WOL_CFG, pmcs);
142816199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
142916199571SPyun YongHyeon 	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC);
143016199571SPyun YongHyeon 	reg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST);
143116199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
143216199571SPyun YongHyeon 		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
143316199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
143416199571SPyun YongHyeon 		reg |= MAC_CFG_RX_ENB;
143516199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
143616199571SPyun YongHyeon 	}
143716199571SPyun YongHyeon 
143816199571SPyun YongHyeon 	/* Request PME. */
143916199571SPyun YongHyeon 	pmstat = pci_read_config(sc->age_dev, pmc + PCIR_POWER_STATUS, 2);
144016199571SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
144116199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
144216199571SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
144316199571SPyun YongHyeon 	pci_write_config(sc->age_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
144416199571SPyun YongHyeon #ifdef notyet
144516199571SPyun YongHyeon 	/* See above for powering down PHY issues. */
144616199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
144716199571SPyun YongHyeon 		/* No WOL, PHY power down. */
144816199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
144916199571SPyun YongHyeon 		    MII_BMCR, BMCR_PDOWN);
145016199571SPyun YongHyeon 	}
145116199571SPyun YongHyeon #endif
145216199571SPyun YongHyeon }
145316199571SPyun YongHyeon 
145416199571SPyun YongHyeon static int
145516199571SPyun YongHyeon age_suspend(device_t dev)
145616199571SPyun YongHyeon {
145716199571SPyun YongHyeon 	struct age_softc *sc;
145816199571SPyun YongHyeon 
145916199571SPyun YongHyeon 	sc = device_get_softc(dev);
146016199571SPyun YongHyeon 
146116199571SPyun YongHyeon 	AGE_LOCK(sc);
146216199571SPyun YongHyeon 	age_stop(sc);
146316199571SPyun YongHyeon 	age_setwol(sc);
146416199571SPyun YongHyeon 	AGE_UNLOCK(sc);
146516199571SPyun YongHyeon 
146616199571SPyun YongHyeon 	return (0);
146716199571SPyun YongHyeon }
146816199571SPyun YongHyeon 
146916199571SPyun YongHyeon static int
147016199571SPyun YongHyeon age_resume(device_t dev)
147116199571SPyun YongHyeon {
147216199571SPyun YongHyeon 	struct age_softc *sc;
147316199571SPyun YongHyeon 	struct ifnet *ifp;
147416199571SPyun YongHyeon 
147516199571SPyun YongHyeon 	sc = device_get_softc(dev);
147616199571SPyun YongHyeon 
147716199571SPyun YongHyeon 	AGE_LOCK(sc);
147806ca18c1SPyun YongHyeon 	age_phy_reset(sc);
147916199571SPyun YongHyeon 	ifp = sc->age_ifp;
148016199571SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0)
148116199571SPyun YongHyeon 		age_init_locked(sc);
148216199571SPyun YongHyeon 
148316199571SPyun YongHyeon 	AGE_UNLOCK(sc);
148416199571SPyun YongHyeon 
148516199571SPyun YongHyeon 	return (0);
148616199571SPyun YongHyeon }
148716199571SPyun YongHyeon 
148816199571SPyun YongHyeon static int
148916199571SPyun YongHyeon age_encap(struct age_softc *sc, struct mbuf **m_head)
149016199571SPyun YongHyeon {
149116199571SPyun YongHyeon 	struct age_txdesc *txd, *txd_last;
149216199571SPyun YongHyeon 	struct tx_desc *desc;
149316199571SPyun YongHyeon 	struct mbuf *m;
149416199571SPyun YongHyeon 	struct ip *ip;
149516199571SPyun YongHyeon 	struct tcphdr *tcp;
149616199571SPyun YongHyeon 	bus_dma_segment_t txsegs[AGE_MAXTXSEGS];
149716199571SPyun YongHyeon 	bus_dmamap_t map;
14989bdff6ffSPyun YongHyeon 	uint32_t cflags, hdrlen, ip_off, poff, vtag;
149916199571SPyun YongHyeon 	int error, i, nsegs, prod, si;
150016199571SPyun YongHyeon 
150116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
150216199571SPyun YongHyeon 
150316199571SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
150416199571SPyun YongHyeon 
150516199571SPyun YongHyeon 	m = *m_head;
150616199571SPyun YongHyeon 	ip = NULL;
150716199571SPyun YongHyeon 	tcp = NULL;
150816199571SPyun YongHyeon 	cflags = vtag = 0;
150916199571SPyun YongHyeon 	ip_off = poff = 0;
151016199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (AGE_CSUM_FEATURES | CSUM_TSO)) != 0) {
151116199571SPyun YongHyeon 		/*
151216199571SPyun YongHyeon 		 * L1 requires offset of TCP/UDP payload in its Tx
151316199571SPyun YongHyeon 		 * descriptor to perform hardware Tx checksum offload.
151416199571SPyun YongHyeon 		 * Additionally, TSO requires IP/TCP header size and
151516199571SPyun YongHyeon 		 * modification of IP/TCP header in order to make TSO
151616199571SPyun YongHyeon 		 * engine work. This kind of operation takes many CPU
151716199571SPyun YongHyeon 		 * cycles on FreeBSD so fast host CPU is needed to get
151816199571SPyun YongHyeon 		 * smooth TSO performance.
151916199571SPyun YongHyeon 		 */
152016199571SPyun YongHyeon 		struct ether_header *eh;
152116199571SPyun YongHyeon 
152216199571SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
152316199571SPyun YongHyeon 			/* Get a writable copy. */
1524*c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
152516199571SPyun YongHyeon 			/* Release original mbufs. */
152616199571SPyun YongHyeon 			m_freem(*m_head);
152716199571SPyun YongHyeon 			if (m == NULL) {
152816199571SPyun YongHyeon 				*m_head = NULL;
152916199571SPyun YongHyeon 				return (ENOBUFS);
153016199571SPyun YongHyeon 			}
153116199571SPyun YongHyeon 			*m_head = m;
153216199571SPyun YongHyeon 		}
153316199571SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
153416199571SPyun YongHyeon 		m = m_pullup(m, ip_off);
153516199571SPyun YongHyeon 		if (m == NULL) {
153616199571SPyun YongHyeon 			*m_head = NULL;
153716199571SPyun YongHyeon 			return (ENOBUFS);
153816199571SPyun YongHyeon 		}
153916199571SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
154016199571SPyun YongHyeon 		/*
154116199571SPyun YongHyeon 		 * Check if hardware VLAN insertion is off.
154216199571SPyun YongHyeon 		 * Additional check for LLC/SNAP frame?
154316199571SPyun YongHyeon 		 */
154416199571SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
154516199571SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
154616199571SPyun YongHyeon 			m = m_pullup(m, ip_off);
154716199571SPyun YongHyeon 			if (m == NULL) {
154816199571SPyun YongHyeon 				*m_head = NULL;
154916199571SPyun YongHyeon 				return (ENOBUFS);
155016199571SPyun YongHyeon 			}
155116199571SPyun YongHyeon 		}
155216199571SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
155316199571SPyun YongHyeon 		if (m == NULL) {
155416199571SPyun YongHyeon 			*m_head = NULL;
155516199571SPyun YongHyeon 			return (ENOBUFS);
155616199571SPyun YongHyeon 		}
155716199571SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
155816199571SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
155916199571SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
156016199571SPyun YongHyeon 			m = m_pullup(m, poff + sizeof(struct tcphdr));
156116199571SPyun YongHyeon 			if (m == NULL) {
156216199571SPyun YongHyeon 				*m_head = NULL;
156316199571SPyun YongHyeon 				return (ENOBUFS);
156416199571SPyun YongHyeon 			}
156516199571SPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
15669bdff6ffSPyun YongHyeon 			m = m_pullup(m, poff + (tcp->th_off << 2));
15679bdff6ffSPyun YongHyeon 			if (m == NULL) {
15689bdff6ffSPyun YongHyeon 				*m_head = NULL;
15699bdff6ffSPyun YongHyeon 				return (ENOBUFS);
15709bdff6ffSPyun YongHyeon 			}
157116199571SPyun YongHyeon 			/*
157216199571SPyun YongHyeon 			 * L1 requires IP/TCP header size and offset as
157316199571SPyun YongHyeon 			 * well as TCP pseudo checksum which complicates
157416199571SPyun YongHyeon 			 * TSO configuration. I guess this comes from the
157516199571SPyun YongHyeon 			 * adherence to Microsoft NDIS Large Send
157616199571SPyun YongHyeon 			 * specification which requires insertion of
157716199571SPyun YongHyeon 			 * pseudo checksum by upper stack. The pseudo
157816199571SPyun YongHyeon 			 * checksum that NDIS refers to doesn't include
157916199571SPyun YongHyeon 			 * TCP payload length so age(4) should recompute
158016199571SPyun YongHyeon 			 * the pseudo checksum here. Hopefully this wouldn't
158116199571SPyun YongHyeon 			 * be much burden on modern CPUs.
158216199571SPyun YongHyeon 			 * Reset IP checksum and recompute TCP pseudo
158316199571SPyun YongHyeon 			 * checksum as NDIS specification said.
158416199571SPyun YongHyeon 			 */
15859bdff6ffSPyun YongHyeon 			ip = (struct ip *)(mtod(m, char *) + ip_off);
15869bdff6ffSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
158716199571SPyun YongHyeon 			ip->ip_sum = 0;
158816199571SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
158916199571SPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
159016199571SPyun YongHyeon 		}
159116199571SPyun YongHyeon 		*m_head = m;
159216199571SPyun YongHyeon 	}
159316199571SPyun YongHyeon 
159416199571SPyun YongHyeon 	si = prod = sc->age_cdata.age_tx_prod;
159516199571SPyun YongHyeon 	txd = &sc->age_cdata.age_txdesc[prod];
159616199571SPyun YongHyeon 	txd_last = txd;
159716199571SPyun YongHyeon 	map = txd->tx_dmamap;
159816199571SPyun YongHyeon 
159916199571SPyun YongHyeon 	error =  bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map,
160016199571SPyun YongHyeon 	    *m_head, txsegs, &nsegs, 0);
160116199571SPyun YongHyeon 	if (error == EFBIG) {
1602*c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, AGE_MAXTXSEGS);
160316199571SPyun YongHyeon 		if (m == NULL) {
160416199571SPyun YongHyeon 			m_freem(*m_head);
160516199571SPyun YongHyeon 			*m_head = NULL;
160616199571SPyun YongHyeon 			return (ENOMEM);
160716199571SPyun YongHyeon 		}
160816199571SPyun YongHyeon 		*m_head = m;
160916199571SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map,
161016199571SPyun YongHyeon 		    *m_head, txsegs, &nsegs, 0);
161116199571SPyun YongHyeon 		if (error != 0) {
161216199571SPyun YongHyeon 			m_freem(*m_head);
161316199571SPyun YongHyeon 			*m_head = NULL;
161416199571SPyun YongHyeon 			return (error);
161516199571SPyun YongHyeon 		}
161616199571SPyun YongHyeon 	} else if (error != 0)
161716199571SPyun YongHyeon 		return (error);
161816199571SPyun YongHyeon 	if (nsegs == 0) {
161916199571SPyun YongHyeon 		m_freem(*m_head);
162016199571SPyun YongHyeon 		*m_head = NULL;
162116199571SPyun YongHyeon 		return (EIO);
162216199571SPyun YongHyeon 	}
162316199571SPyun YongHyeon 
162416199571SPyun YongHyeon 	/* Check descriptor overrun. */
162516199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_cnt + nsegs >= AGE_TX_RING_CNT - 2) {
162616199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_tx_tag, map);
162716199571SPyun YongHyeon 		return (ENOBUFS);
162816199571SPyun YongHyeon 	}
162916199571SPyun YongHyeon 
163016199571SPyun YongHyeon 	m = *m_head;
16319bdff6ffSPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
16329bdff6ffSPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
16339bdff6ffSPyun YongHyeon 		vtag = AGE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag);
16349bdff6ffSPyun YongHyeon 		vtag = ((vtag << AGE_TD_VLAN_SHIFT) & AGE_TD_VLAN_MASK);
16359bdff6ffSPyun YongHyeon 		cflags |= AGE_TD_INSERT_VLAN_TAG;
16369bdff6ffSPyun YongHyeon 	}
16379bdff6ffSPyun YongHyeon 
16389bdff6ffSPyun YongHyeon 	desc = NULL;
16399bdff6ffSPyun YongHyeon 	i = 0;
164016199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
164116199571SPyun YongHyeon 		/* Request TSO and set MSS. */
164216199571SPyun YongHyeon 		cflags |= AGE_TD_TSO_IPV4;
164316199571SPyun YongHyeon 		cflags |= AGE_TD_IPCSUM | AGE_TD_TCPCSUM;
164416199571SPyun YongHyeon 		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz <<
164516199571SPyun YongHyeon 		    AGE_TD_TSO_MSS_SHIFT);
164616199571SPyun YongHyeon 		/* Set IP/TCP header size. */
164716199571SPyun YongHyeon 		cflags |= ip->ip_hl << AGE_TD_IPHDR_LEN_SHIFT;
164816199571SPyun YongHyeon 		cflags |= tcp->th_off << AGE_TD_TSO_TCPHDR_LEN_SHIFT;
16499bdff6ffSPyun YongHyeon 		/*
16509bdff6ffSPyun YongHyeon 		 * L1 requires the first buffer should only hold IP/TCP
16519bdff6ffSPyun YongHyeon 		 * header data. TCP payload should be handled in other
16529bdff6ffSPyun YongHyeon 		 * descriptors.
16539bdff6ffSPyun YongHyeon 		 */
16549bdff6ffSPyun YongHyeon 		hdrlen = poff + (tcp->th_off << 2);
16559bdff6ffSPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[prod];
16569bdff6ffSPyun YongHyeon 		desc->addr = htole64(txsegs[0].ds_addr);
16579bdff6ffSPyun YongHyeon 		desc->len = htole32(AGE_TX_BYTES(hdrlen) | vtag);
16589bdff6ffSPyun YongHyeon 		desc->flags = htole32(cflags);
16599bdff6ffSPyun YongHyeon 		sc->age_cdata.age_tx_cnt++;
16609bdff6ffSPyun YongHyeon 		AGE_DESC_INC(prod, AGE_TX_RING_CNT);
16619bdff6ffSPyun YongHyeon 		if (m->m_len - hdrlen > 0) {
16629bdff6ffSPyun YongHyeon 			/* Handle remaining payload of the 1st fragment. */
16639bdff6ffSPyun YongHyeon 			desc = &sc->age_rdata.age_tx_ring[prod];
16649bdff6ffSPyun YongHyeon 			desc->addr = htole64(txsegs[0].ds_addr + hdrlen);
16659bdff6ffSPyun YongHyeon 			desc->len = htole32(AGE_TX_BYTES(m->m_len - hdrlen) |
16669bdff6ffSPyun YongHyeon 			    vtag);
16679bdff6ffSPyun YongHyeon 			desc->flags = htole32(cflags);
16689bdff6ffSPyun YongHyeon 			sc->age_cdata.age_tx_cnt++;
16699bdff6ffSPyun YongHyeon 			AGE_DESC_INC(prod, AGE_TX_RING_CNT);
16709bdff6ffSPyun YongHyeon 		}
16719bdff6ffSPyun YongHyeon 		/* Handle remaining fragments. */
16729bdff6ffSPyun YongHyeon 		i = 1;
16736da6d0a9SPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & AGE_CSUM_FEATURES) != 0) {
16746da6d0a9SPyun YongHyeon 		/* Configure Tx IP/TCP/UDP checksum offload. */
16756da6d0a9SPyun YongHyeon 		cflags |= AGE_TD_CSUM;
16766da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
16776da6d0a9SPyun YongHyeon 			cflags |= AGE_TD_TCPCSUM;
16786da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
16796da6d0a9SPyun YongHyeon 			cflags |= AGE_TD_UDPCSUM;
16806da6d0a9SPyun YongHyeon 		/* Set checksum start offset. */
16816da6d0a9SPyun YongHyeon 		cflags |= (poff << AGE_TD_CSUM_PLOADOFFSET_SHIFT);
16826da6d0a9SPyun YongHyeon 		/* Set checksum insertion position of TCP/UDP. */
16836da6d0a9SPyun YongHyeon 		cflags |= ((poff + m->m_pkthdr.csum_data) <<
16846da6d0a9SPyun YongHyeon 		    AGE_TD_CSUM_XSUMOFFSET_SHIFT);
168516199571SPyun YongHyeon 	}
16869bdff6ffSPyun YongHyeon 	for (; i < nsegs; i++) {
168716199571SPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[prod];
168816199571SPyun YongHyeon 		desc->addr = htole64(txsegs[i].ds_addr);
168916199571SPyun YongHyeon 		desc->len = htole32(AGE_TX_BYTES(txsegs[i].ds_len) | vtag);
169016199571SPyun YongHyeon 		desc->flags = htole32(cflags);
169116199571SPyun YongHyeon 		sc->age_cdata.age_tx_cnt++;
169216199571SPyun YongHyeon 		AGE_DESC_INC(prod, AGE_TX_RING_CNT);
169316199571SPyun YongHyeon 	}
169416199571SPyun YongHyeon 	/* Update producer index. */
169516199571SPyun YongHyeon 	sc->age_cdata.age_tx_prod = prod;
169616199571SPyun YongHyeon 
169716199571SPyun YongHyeon 	/* Set EOP on the last descriptor. */
169816199571SPyun YongHyeon 	prod = (prod + AGE_TX_RING_CNT - 1) % AGE_TX_RING_CNT;
169916199571SPyun YongHyeon 	desc = &sc->age_rdata.age_tx_ring[prod];
170016199571SPyun YongHyeon 	desc->flags |= htole32(AGE_TD_EOP);
170116199571SPyun YongHyeon 
170216199571SPyun YongHyeon 	/* Lastly set TSO header and modify IP/TCP header for TSO operation. */
170316199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
170416199571SPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[si];
170516199571SPyun YongHyeon 		desc->flags |= htole32(AGE_TD_TSO_HDR);
170616199571SPyun YongHyeon 	}
170716199571SPyun YongHyeon 
170816199571SPyun YongHyeon 	/* Swap dmamap of the first and the last. */
170916199571SPyun YongHyeon 	txd = &sc->age_cdata.age_txdesc[prod];
171016199571SPyun YongHyeon 	map = txd_last->tx_dmamap;
171116199571SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
171216199571SPyun YongHyeon 	txd->tx_dmamap = map;
171316199571SPyun YongHyeon 	txd->tx_m = m;
171416199571SPyun YongHyeon 
171516199571SPyun YongHyeon 	/* Sync descriptors. */
171616199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_tag, map, BUS_DMASYNC_PREWRITE);
171716199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
171816199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
171916199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
172016199571SPyun YongHyeon 
172116199571SPyun YongHyeon 	return (0);
172216199571SPyun YongHyeon }
172316199571SPyun YongHyeon 
172416199571SPyun YongHyeon static void
172532341ad6SJohn Baldwin age_start(struct ifnet *ifp)
172616199571SPyun YongHyeon {
172732341ad6SJohn Baldwin         struct age_softc *sc;
172816199571SPyun YongHyeon 
172932341ad6SJohn Baldwin 	sc = ifp->if_softc;
173032341ad6SJohn Baldwin 	AGE_LOCK(sc);
173132341ad6SJohn Baldwin 	age_start_locked(ifp);
173232341ad6SJohn Baldwin 	AGE_UNLOCK(sc);
173316199571SPyun YongHyeon }
173416199571SPyun YongHyeon 
173516199571SPyun YongHyeon static void
173632341ad6SJohn Baldwin age_start_locked(struct ifnet *ifp)
173716199571SPyun YongHyeon {
173816199571SPyun YongHyeon         struct age_softc *sc;
173916199571SPyun YongHyeon         struct mbuf *m_head;
174016199571SPyun YongHyeon 	int enq;
174116199571SPyun YongHyeon 
174216199571SPyun YongHyeon 	sc = ifp->if_softc;
174316199571SPyun YongHyeon 
174432341ad6SJohn Baldwin 	AGE_LOCK_ASSERT(sc);
174516199571SPyun YongHyeon 
174616199571SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
174732341ad6SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->age_flags & AGE_FLAG_LINK) == 0)
174816199571SPyun YongHyeon 		return;
174916199571SPyun YongHyeon 
175016199571SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
175116199571SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
175216199571SPyun YongHyeon 		if (m_head == NULL)
175316199571SPyun YongHyeon 			break;
175416199571SPyun YongHyeon 		/*
175516199571SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
175616199571SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
175716199571SPyun YongHyeon 		 * for the NIC to drain the ring.
175816199571SPyun YongHyeon 		 */
175916199571SPyun YongHyeon 		if (age_encap(sc, &m_head)) {
176016199571SPyun YongHyeon 			if (m_head == NULL)
176116199571SPyun YongHyeon 				break;
176216199571SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
176316199571SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
176416199571SPyun YongHyeon 			break;
176516199571SPyun YongHyeon 		}
176616199571SPyun YongHyeon 
176716199571SPyun YongHyeon 		enq++;
176816199571SPyun YongHyeon 		/*
176916199571SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
177016199571SPyun YongHyeon 		 * to him.
177116199571SPyun YongHyeon 		 */
177216199571SPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
177316199571SPyun YongHyeon 	}
177416199571SPyun YongHyeon 
177516199571SPyun YongHyeon 	if (enq > 0) {
177616199571SPyun YongHyeon 		/* Update mbox. */
177716199571SPyun YongHyeon 		AGE_COMMIT_MBOX(sc);
177816199571SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
177916199571SPyun YongHyeon 		sc->age_watchdog_timer = AGE_TX_TIMEOUT;
178016199571SPyun YongHyeon 	}
178116199571SPyun YongHyeon }
178216199571SPyun YongHyeon 
178316199571SPyun YongHyeon static void
178416199571SPyun YongHyeon age_watchdog(struct age_softc *sc)
178516199571SPyun YongHyeon {
178616199571SPyun YongHyeon 	struct ifnet *ifp;
178716199571SPyun YongHyeon 
178816199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
178916199571SPyun YongHyeon 
179016199571SPyun YongHyeon 	if (sc->age_watchdog_timer == 0 || --sc->age_watchdog_timer)
179116199571SPyun YongHyeon 		return;
179216199571SPyun YongHyeon 
179316199571SPyun YongHyeon 	ifp = sc->age_ifp;
179416199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_LINK) == 0) {
179516199571SPyun YongHyeon 		if_printf(sc->age_ifp, "watchdog timeout (missed link)\n");
179616199571SPyun YongHyeon 		ifp->if_oerrors++;
17973ca447daSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
179816199571SPyun YongHyeon 		age_init_locked(sc);
179916199571SPyun YongHyeon 		return;
180016199571SPyun YongHyeon 	}
180116199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_cnt == 0) {
180216199571SPyun YongHyeon 		if_printf(sc->age_ifp,
180316199571SPyun YongHyeon 		    "watchdog timeout (missed Tx interrupts) -- recovering\n");
180416199571SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
180532341ad6SJohn Baldwin 			age_start_locked(ifp);
180616199571SPyun YongHyeon 		return;
180716199571SPyun YongHyeon 	}
180816199571SPyun YongHyeon 	if_printf(sc->age_ifp, "watchdog timeout\n");
180916199571SPyun YongHyeon 	ifp->if_oerrors++;
18103ca447daSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
181116199571SPyun YongHyeon 	age_init_locked(sc);
181216199571SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
181332341ad6SJohn Baldwin 		age_start_locked(ifp);
181416199571SPyun YongHyeon }
181516199571SPyun YongHyeon 
181616199571SPyun YongHyeon static int
181716199571SPyun YongHyeon age_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
181816199571SPyun YongHyeon {
181916199571SPyun YongHyeon 	struct age_softc *sc;
182016199571SPyun YongHyeon 	struct ifreq *ifr;
182116199571SPyun YongHyeon 	struct mii_data *mii;
182216199571SPyun YongHyeon 	uint32_t reg;
182316199571SPyun YongHyeon 	int error, mask;
182416199571SPyun YongHyeon 
182516199571SPyun YongHyeon 	sc = ifp->if_softc;
182616199571SPyun YongHyeon 	ifr = (struct ifreq *)data;
182716199571SPyun YongHyeon 	error = 0;
182816199571SPyun YongHyeon 	switch (cmd) {
182916199571SPyun YongHyeon 	case SIOCSIFMTU:
183016199571SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > AGE_JUMBO_MTU)
183116199571SPyun YongHyeon 			error = EINVAL;
183216199571SPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
183316199571SPyun YongHyeon 			AGE_LOCK(sc);
183416199571SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
18353ca447daSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
18363ca447daSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
183716199571SPyun YongHyeon 				age_init_locked(sc);
18383ca447daSPyun YongHyeon 			}
183916199571SPyun YongHyeon 			AGE_UNLOCK(sc);
184016199571SPyun YongHyeon 		}
184116199571SPyun YongHyeon 		break;
184216199571SPyun YongHyeon 	case SIOCSIFFLAGS:
184316199571SPyun YongHyeon 		AGE_LOCK(sc);
184416199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
184516199571SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
184616199571SPyun YongHyeon 				if (((ifp->if_flags ^ sc->age_if_flags)
184716199571SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
184816199571SPyun YongHyeon 					age_rxfilter(sc);
184916199571SPyun YongHyeon 			} else {
185016199571SPyun YongHyeon 				if ((sc->age_flags & AGE_FLAG_DETACH) == 0)
185116199571SPyun YongHyeon 					age_init_locked(sc);
185216199571SPyun YongHyeon 			}
185316199571SPyun YongHyeon 		} else {
185416199571SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
185516199571SPyun YongHyeon 				age_stop(sc);
185616199571SPyun YongHyeon 		}
185716199571SPyun YongHyeon 		sc->age_if_flags = ifp->if_flags;
185816199571SPyun YongHyeon 		AGE_UNLOCK(sc);
185916199571SPyun YongHyeon 		break;
186016199571SPyun YongHyeon 	case SIOCADDMULTI:
186116199571SPyun YongHyeon 	case SIOCDELMULTI:
186216199571SPyun YongHyeon 		AGE_LOCK(sc);
186316199571SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
186416199571SPyun YongHyeon 			age_rxfilter(sc);
186516199571SPyun YongHyeon 		AGE_UNLOCK(sc);
186616199571SPyun YongHyeon 		break;
186716199571SPyun YongHyeon 	case SIOCSIFMEDIA:
186816199571SPyun YongHyeon 	case SIOCGIFMEDIA:
186916199571SPyun YongHyeon 		mii = device_get_softc(sc->age_miibus);
187016199571SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
187116199571SPyun YongHyeon 		break;
187216199571SPyun YongHyeon 	case SIOCSIFCAP:
187316199571SPyun YongHyeon 		AGE_LOCK(sc);
187416199571SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
187516199571SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
187616199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
187716199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
187816199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
187916199571SPyun YongHyeon 				ifp->if_hwassist |= AGE_CSUM_FEATURES;
188016199571SPyun YongHyeon 			else
188116199571SPyun YongHyeon 				ifp->if_hwassist &= ~AGE_CSUM_FEATURES;
188216199571SPyun YongHyeon 		}
188316199571SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
188416199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
188516199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
188616199571SPyun YongHyeon 			reg = CSR_READ_4(sc, AGE_MAC_CFG);
188716199571SPyun YongHyeon 			reg &= ~MAC_CFG_RXCSUM_ENB;
188816199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
188916199571SPyun YongHyeon 				reg |= MAC_CFG_RXCSUM_ENB;
189016199571SPyun YongHyeon 			CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
189116199571SPyun YongHyeon 		}
189216199571SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
189316199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
189416199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
189516199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
189616199571SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
189716199571SPyun YongHyeon 			else
189816199571SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
189916199571SPyun YongHyeon 		}
190016199571SPyun YongHyeon 
190116199571SPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
190216199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
190316199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
190416199571SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
190516199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
190616199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
190716199571SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
190816199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
190916199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
191016199571SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
191116199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
191216199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
19130fe060a8SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
19140fe060a8SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
19150fe060a8SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
191616199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
19170fe060a8SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
19180fe060a8SPyun YongHyeon 			age_rxvlan(sc);
19190fe060a8SPyun YongHyeon 		}
192016199571SPyun YongHyeon 		AGE_UNLOCK(sc);
192116199571SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
192216199571SPyun YongHyeon 		break;
192316199571SPyun YongHyeon 	default:
192416199571SPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
192516199571SPyun YongHyeon 		break;
192616199571SPyun YongHyeon 	}
192716199571SPyun YongHyeon 
192816199571SPyun YongHyeon 	return (error);
192916199571SPyun YongHyeon }
193016199571SPyun YongHyeon 
193116199571SPyun YongHyeon static void
193216199571SPyun YongHyeon age_mac_config(struct age_softc *sc)
193316199571SPyun YongHyeon {
193416199571SPyun YongHyeon 	struct mii_data *mii;
193516199571SPyun YongHyeon 	uint32_t reg;
193616199571SPyun YongHyeon 
193716199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
193816199571SPyun YongHyeon 
193916199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
194016199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
194116199571SPyun YongHyeon 	reg &= ~MAC_CFG_FULL_DUPLEX;
194216199571SPyun YongHyeon 	reg &= ~(MAC_CFG_TX_FC | MAC_CFG_RX_FC);
194316199571SPyun YongHyeon 	reg &= ~MAC_CFG_SPEED_MASK;
194416199571SPyun YongHyeon 	/* Reprogram MAC with resolved speed/duplex. */
194516199571SPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
194616199571SPyun YongHyeon 	case IFM_10_T:
194716199571SPyun YongHyeon 	case IFM_100_TX:
194816199571SPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
194916199571SPyun YongHyeon 		break;
195016199571SPyun YongHyeon 	case IFM_1000_T:
195116199571SPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
195216199571SPyun YongHyeon 		break;
195316199571SPyun YongHyeon 	}
195416199571SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
195516199571SPyun YongHyeon 		reg |= MAC_CFG_FULL_DUPLEX;
195616199571SPyun YongHyeon #ifdef notyet
195716199571SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
195816199571SPyun YongHyeon 			reg |= MAC_CFG_TX_FC;
195916199571SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
196016199571SPyun YongHyeon 			reg |= MAC_CFG_RX_FC;
196116199571SPyun YongHyeon #endif
196216199571SPyun YongHyeon 	}
196316199571SPyun YongHyeon 
196416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
196516199571SPyun YongHyeon }
196616199571SPyun YongHyeon 
196716199571SPyun YongHyeon static void
196816199571SPyun YongHyeon age_link_task(void *arg, int pending)
196916199571SPyun YongHyeon {
197016199571SPyun YongHyeon 	struct age_softc *sc;
197116199571SPyun YongHyeon 	struct mii_data *mii;
197216199571SPyun YongHyeon 	struct ifnet *ifp;
197316199571SPyun YongHyeon 	uint32_t reg;
197416199571SPyun YongHyeon 
197516199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
197616199571SPyun YongHyeon 
197716199571SPyun YongHyeon 	AGE_LOCK(sc);
197816199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
197916199571SPyun YongHyeon 	ifp = sc->age_ifp;
198016199571SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
198116199571SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
198216199571SPyun YongHyeon 		AGE_UNLOCK(sc);
198316199571SPyun YongHyeon 		return;
198416199571SPyun YongHyeon 	}
198516199571SPyun YongHyeon 
198616199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
198716199571SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
198816199571SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
198916199571SPyun YongHyeon 		case IFM_10_T:
199016199571SPyun YongHyeon 		case IFM_100_TX:
199116199571SPyun YongHyeon 		case IFM_1000_T:
199216199571SPyun YongHyeon 			sc->age_flags |= AGE_FLAG_LINK;
199316199571SPyun YongHyeon 			break;
199416199571SPyun YongHyeon 		default:
199516199571SPyun YongHyeon 			break;
199616199571SPyun YongHyeon 		}
199716199571SPyun YongHyeon 	}
199816199571SPyun YongHyeon 
199916199571SPyun YongHyeon 	/* Stop Rx/Tx MACs. */
200016199571SPyun YongHyeon 	age_stop_rxmac(sc);
200116199571SPyun YongHyeon 	age_stop_txmac(sc);
200216199571SPyun YongHyeon 
200316199571SPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
200416199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_LINK) != 0) {
200516199571SPyun YongHyeon 		age_mac_config(sc);
200616199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_MAC_CFG);
200716199571SPyun YongHyeon 		/* Restart DMA engine and Tx/Rx MAC. */
200816199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, CSR_READ_4(sc, AGE_DMA_CFG) |
200916199571SPyun YongHyeon 		    DMA_CFG_RD_ENB | DMA_CFG_WR_ENB);
201016199571SPyun YongHyeon 		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
201116199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
201216199571SPyun YongHyeon 	}
201316199571SPyun YongHyeon 
201416199571SPyun YongHyeon 	AGE_UNLOCK(sc);
201516199571SPyun YongHyeon }
201616199571SPyun YongHyeon 
201716199571SPyun YongHyeon static void
201816199571SPyun YongHyeon age_stats_update(struct age_softc *sc)
201916199571SPyun YongHyeon {
202016199571SPyun YongHyeon 	struct age_stats *stat;
202116199571SPyun YongHyeon 	struct smb *smb;
202216199571SPyun YongHyeon 	struct ifnet *ifp;
202316199571SPyun YongHyeon 
202416199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
202516199571SPyun YongHyeon 
202616199571SPyun YongHyeon 	stat = &sc->age_stat;
202716199571SPyun YongHyeon 
202816199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
202916199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
203016199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
203116199571SPyun YongHyeon 
203216199571SPyun YongHyeon 	smb = sc->age_rdata.age_smb_block;
203316199571SPyun YongHyeon 	if (smb->updated == 0)
203416199571SPyun YongHyeon 		return;
203516199571SPyun YongHyeon 
203616199571SPyun YongHyeon 	ifp = sc->age_ifp;
203716199571SPyun YongHyeon 	/* Rx stats. */
203816199571SPyun YongHyeon 	stat->rx_frames += smb->rx_frames;
203916199571SPyun YongHyeon 	stat->rx_bcast_frames += smb->rx_bcast_frames;
204016199571SPyun YongHyeon 	stat->rx_mcast_frames += smb->rx_mcast_frames;
204116199571SPyun YongHyeon 	stat->rx_pause_frames += smb->rx_pause_frames;
204216199571SPyun YongHyeon 	stat->rx_control_frames += smb->rx_control_frames;
204316199571SPyun YongHyeon 	stat->rx_crcerrs += smb->rx_crcerrs;
204416199571SPyun YongHyeon 	stat->rx_lenerrs += smb->rx_lenerrs;
204516199571SPyun YongHyeon 	stat->rx_bytes += smb->rx_bytes;
204616199571SPyun YongHyeon 	stat->rx_runts += smb->rx_runts;
204716199571SPyun YongHyeon 	stat->rx_fragments += smb->rx_fragments;
204816199571SPyun YongHyeon 	stat->rx_pkts_64 += smb->rx_pkts_64;
204916199571SPyun YongHyeon 	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
205016199571SPyun YongHyeon 	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
205116199571SPyun YongHyeon 	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
205216199571SPyun YongHyeon 	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
205316199571SPyun YongHyeon 	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
205416199571SPyun YongHyeon 	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
205516199571SPyun YongHyeon 	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
205616199571SPyun YongHyeon 	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
205716199571SPyun YongHyeon 	stat->rx_desc_oflows += smb->rx_desc_oflows;
205816199571SPyun YongHyeon 	stat->rx_alignerrs += smb->rx_alignerrs;
205916199571SPyun YongHyeon 	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
206016199571SPyun YongHyeon 	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
206116199571SPyun YongHyeon 	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
206216199571SPyun YongHyeon 
206316199571SPyun YongHyeon 	/* Tx stats. */
206416199571SPyun YongHyeon 	stat->tx_frames += smb->tx_frames;
206516199571SPyun YongHyeon 	stat->tx_bcast_frames += smb->tx_bcast_frames;
206616199571SPyun YongHyeon 	stat->tx_mcast_frames += smb->tx_mcast_frames;
206716199571SPyun YongHyeon 	stat->tx_pause_frames += smb->tx_pause_frames;
206816199571SPyun YongHyeon 	stat->tx_excess_defer += smb->tx_excess_defer;
206916199571SPyun YongHyeon 	stat->tx_control_frames += smb->tx_control_frames;
207016199571SPyun YongHyeon 	stat->tx_deferred += smb->tx_deferred;
207116199571SPyun YongHyeon 	stat->tx_bytes += smb->tx_bytes;
207216199571SPyun YongHyeon 	stat->tx_pkts_64 += smb->tx_pkts_64;
207316199571SPyun YongHyeon 	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
207416199571SPyun YongHyeon 	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
207516199571SPyun YongHyeon 	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
207616199571SPyun YongHyeon 	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
207716199571SPyun YongHyeon 	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
207816199571SPyun YongHyeon 	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
207916199571SPyun YongHyeon 	stat->tx_single_colls += smb->tx_single_colls;
208016199571SPyun YongHyeon 	stat->tx_multi_colls += smb->tx_multi_colls;
208116199571SPyun YongHyeon 	stat->tx_late_colls += smb->tx_late_colls;
208216199571SPyun YongHyeon 	stat->tx_excess_colls += smb->tx_excess_colls;
208316199571SPyun YongHyeon 	stat->tx_underrun += smb->tx_underrun;
208416199571SPyun YongHyeon 	stat->tx_desc_underrun += smb->tx_desc_underrun;
208516199571SPyun YongHyeon 	stat->tx_lenerrs += smb->tx_lenerrs;
208616199571SPyun YongHyeon 	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
208716199571SPyun YongHyeon 	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
208816199571SPyun YongHyeon 	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
208916199571SPyun YongHyeon 
209016199571SPyun YongHyeon 	/* Update counters in ifnet. */
209116199571SPyun YongHyeon 	ifp->if_opackets += smb->tx_frames;
209216199571SPyun YongHyeon 
209316199571SPyun YongHyeon 	ifp->if_collisions += smb->tx_single_colls +
209416199571SPyun YongHyeon 	    smb->tx_multi_colls + smb->tx_late_colls +
209516199571SPyun YongHyeon 	    smb->tx_excess_colls * HDPX_CFG_RETRY_DEFAULT;
209616199571SPyun YongHyeon 
209716199571SPyun YongHyeon 	ifp->if_oerrors += smb->tx_excess_colls +
209816199571SPyun YongHyeon 	    smb->tx_late_colls + smb->tx_underrun +
209916199571SPyun YongHyeon 	    smb->tx_pkts_truncated;
210016199571SPyun YongHyeon 
210116199571SPyun YongHyeon 	ifp->if_ipackets += smb->rx_frames;
210216199571SPyun YongHyeon 
210316199571SPyun YongHyeon 	ifp->if_ierrors += smb->rx_crcerrs + smb->rx_lenerrs +
210416199571SPyun YongHyeon 	    smb->rx_runts + smb->rx_pkts_truncated +
210516199571SPyun YongHyeon 	    smb->rx_fifo_oflows + smb->rx_desc_oflows +
210616199571SPyun YongHyeon 	    smb->rx_alignerrs;
210716199571SPyun YongHyeon 
210816199571SPyun YongHyeon 	/* Update done, clear. */
210916199571SPyun YongHyeon 	smb->updated = 0;
211016199571SPyun YongHyeon 
211116199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
211216199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
211316199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
211416199571SPyun YongHyeon }
211516199571SPyun YongHyeon 
211616199571SPyun YongHyeon static int
211716199571SPyun YongHyeon age_intr(void *arg)
211816199571SPyun YongHyeon {
211916199571SPyun YongHyeon 	struct age_softc *sc;
212016199571SPyun YongHyeon 	uint32_t status;
212116199571SPyun YongHyeon 
212216199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
212316199571SPyun YongHyeon 
212416199571SPyun YongHyeon 	status = CSR_READ_4(sc, AGE_INTR_STATUS);
212516199571SPyun YongHyeon 	if (status == 0 || (status & AGE_INTRS) == 0)
212616199571SPyun YongHyeon 		return (FILTER_STRAY);
212716199571SPyun YongHyeon 	/* Disable interrupts. */
212816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, status | INTR_DIS_INT);
212916199571SPyun YongHyeon 	taskqueue_enqueue(sc->age_tq, &sc->age_int_task);
213016199571SPyun YongHyeon 
213116199571SPyun YongHyeon 	return (FILTER_HANDLED);
213216199571SPyun YongHyeon }
213316199571SPyun YongHyeon 
213416199571SPyun YongHyeon static void
213516199571SPyun YongHyeon age_int_task(void *arg, int pending)
213616199571SPyun YongHyeon {
213716199571SPyun YongHyeon 	struct age_softc *sc;
213816199571SPyun YongHyeon 	struct ifnet *ifp;
213916199571SPyun YongHyeon 	struct cmb *cmb;
214016199571SPyun YongHyeon 	uint32_t status;
214116199571SPyun YongHyeon 
214216199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
214316199571SPyun YongHyeon 
214416199571SPyun YongHyeon 	AGE_LOCK(sc);
214516199571SPyun YongHyeon 
214616199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
214716199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
214816199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
214916199571SPyun YongHyeon 	cmb = sc->age_rdata.age_cmb_block;
215016199571SPyun YongHyeon 	status = le32toh(cmb->intr_status);
215116199571SPyun YongHyeon 	if (sc->age_morework != 0)
215216199571SPyun YongHyeon 		status |= INTR_CMB_RX;
215316199571SPyun YongHyeon 	if ((status & AGE_INTRS) == 0)
215416199571SPyun YongHyeon 		goto done;
215516199571SPyun YongHyeon 
215616199571SPyun YongHyeon 	sc->age_tpd_cons = (le32toh(cmb->tpd_cons) & TPD_CONS_MASK) >>
215716199571SPyun YongHyeon 	    TPD_CONS_SHIFT;
215816199571SPyun YongHyeon 	sc->age_rr_prod = (le32toh(cmb->rprod_cons) & RRD_PROD_MASK) >>
215916199571SPyun YongHyeon 	    RRD_PROD_SHIFT;
216016199571SPyun YongHyeon 	/* Let hardware know CMB was served. */
216116199571SPyun YongHyeon 	cmb->intr_status = 0;
216216199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
216316199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
216416199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
216516199571SPyun YongHyeon 
216616199571SPyun YongHyeon #if 0
216716199571SPyun YongHyeon 	printf("INTR: 0x%08x\n", status);
216816199571SPyun YongHyeon 	status &= ~INTR_DIS_DMA;
216916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, status | INTR_DIS_INT);
217016199571SPyun YongHyeon #endif
217116199571SPyun YongHyeon 	ifp = sc->age_ifp;
217216199571SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
217316199571SPyun YongHyeon 		if ((status & INTR_CMB_RX) != 0)
217416199571SPyun YongHyeon 			sc->age_morework = age_rxintr(sc, sc->age_rr_prod,
217516199571SPyun YongHyeon 			    sc->age_process_limit);
217616199571SPyun YongHyeon 		if ((status & INTR_CMB_TX) != 0)
217716199571SPyun YongHyeon 			age_txintr(sc, sc->age_tpd_cons);
217816199571SPyun YongHyeon 		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) {
217916199571SPyun YongHyeon 			if ((status & INTR_DMA_RD_TO_RST) != 0)
218016199571SPyun YongHyeon 				device_printf(sc->age_dev,
218116199571SPyun YongHyeon 				    "DMA read error! -- resetting\n");
218216199571SPyun YongHyeon 			if ((status & INTR_DMA_WR_TO_RST) != 0)
218316199571SPyun YongHyeon 				device_printf(sc->age_dev,
218416199571SPyun YongHyeon 				    "DMA write error! -- resetting\n");
21853ca447daSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
218616199571SPyun YongHyeon 			age_init_locked(sc);
218716199571SPyun YongHyeon 		}
218816199571SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
218932341ad6SJohn Baldwin 			age_start_locked(ifp);
219016199571SPyun YongHyeon 		if ((status & INTR_SMB) != 0)
219116199571SPyun YongHyeon 			age_stats_update(sc);
219216199571SPyun YongHyeon 	}
219316199571SPyun YongHyeon 
219416199571SPyun YongHyeon 	/* Check whether CMB was updated while serving Tx/Rx/SMB handler. */
219516199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
219616199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
219716199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
219816199571SPyun YongHyeon 	status = le32toh(cmb->intr_status);
219916199571SPyun YongHyeon 	if (sc->age_morework != 0 || (status & AGE_INTRS) != 0) {
220016199571SPyun YongHyeon 		taskqueue_enqueue(sc->age_tq, &sc->age_int_task);
220116199571SPyun YongHyeon 		AGE_UNLOCK(sc);
220216199571SPyun YongHyeon 		return;
220316199571SPyun YongHyeon 	}
220416199571SPyun YongHyeon 
220516199571SPyun YongHyeon done:
220616199571SPyun YongHyeon 	/* Re-enable interrupts. */
220716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0);
220816199571SPyun YongHyeon 	AGE_UNLOCK(sc);
220916199571SPyun YongHyeon }
221016199571SPyun YongHyeon 
221116199571SPyun YongHyeon static void
221216199571SPyun YongHyeon age_txintr(struct age_softc *sc, int tpd_cons)
221316199571SPyun YongHyeon {
221416199571SPyun YongHyeon 	struct ifnet *ifp;
221516199571SPyun YongHyeon 	struct age_txdesc *txd;
221616199571SPyun YongHyeon 	int cons, prog;
221716199571SPyun YongHyeon 
221816199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
221916199571SPyun YongHyeon 
222016199571SPyun YongHyeon 	ifp = sc->age_ifp;
222116199571SPyun YongHyeon 
222216199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
222316199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
222416199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
222516199571SPyun YongHyeon 
222616199571SPyun YongHyeon 	/*
222716199571SPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
222816199571SPyun YongHyeon 	 * frames which have been transmitted.
222916199571SPyun YongHyeon 	 */
223016199571SPyun YongHyeon 	cons = sc->age_cdata.age_tx_cons;
223116199571SPyun YongHyeon 	for (prog = 0; cons != tpd_cons; AGE_DESC_INC(cons, AGE_TX_RING_CNT)) {
223216199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_cnt <= 0)
223316199571SPyun YongHyeon 			break;
223416199571SPyun YongHyeon 		prog++;
223516199571SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
223616199571SPyun YongHyeon 		sc->age_cdata.age_tx_cnt--;
223716199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[cons];
223816199571SPyun YongHyeon 		/*
223916199571SPyun YongHyeon 		 * Clear Tx descriptors, it's not required but would
224016199571SPyun YongHyeon 		 * help debugging in case of Tx issues.
224116199571SPyun YongHyeon 		 */
224216199571SPyun YongHyeon 		txd->tx_desc->addr = 0;
224316199571SPyun YongHyeon 		txd->tx_desc->len = 0;
224416199571SPyun YongHyeon 		txd->tx_desc->flags = 0;
224516199571SPyun YongHyeon 
224616199571SPyun YongHyeon 		if (txd->tx_m == NULL)
224716199571SPyun YongHyeon 			continue;
224816199571SPyun YongHyeon 		/* Reclaim transmitted mbufs. */
224916199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_tx_tag, txd->tx_dmamap,
225016199571SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
225116199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_tx_tag, txd->tx_dmamap);
225216199571SPyun YongHyeon 		m_freem(txd->tx_m);
225316199571SPyun YongHyeon 		txd->tx_m = NULL;
225416199571SPyun YongHyeon 	}
225516199571SPyun YongHyeon 
225616199571SPyun YongHyeon 	if (prog > 0) {
225716199571SPyun YongHyeon 		sc->age_cdata.age_tx_cons = cons;
225816199571SPyun YongHyeon 
225916199571SPyun YongHyeon 		/*
226016199571SPyun YongHyeon 		 * Unarm watchdog timer only when there are no pending
226116199571SPyun YongHyeon 		 * Tx descriptors in queue.
226216199571SPyun YongHyeon 		 */
226316199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_cnt == 0)
226416199571SPyun YongHyeon 			sc->age_watchdog_timer = 0;
226516199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
226616199571SPyun YongHyeon 		    sc->age_cdata.age_tx_ring_map,
226716199571SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
226816199571SPyun YongHyeon 	}
226916199571SPyun YongHyeon }
227016199571SPyun YongHyeon 
227116199571SPyun YongHyeon /* Receive a frame. */
227216199571SPyun YongHyeon static void
227316199571SPyun YongHyeon age_rxeof(struct age_softc *sc, struct rx_rdesc *rxrd)
227416199571SPyun YongHyeon {
227516199571SPyun YongHyeon 	struct age_rxdesc *rxd;
227616199571SPyun YongHyeon 	struct rx_desc *desc;
227716199571SPyun YongHyeon 	struct ifnet *ifp;
227816199571SPyun YongHyeon 	struct mbuf *mp, *m;
227916199571SPyun YongHyeon 	uint32_t status, index, vtag;
228016199571SPyun YongHyeon 	int count, nsegs, pktlen;
228116199571SPyun YongHyeon 	int rx_cons;
228216199571SPyun YongHyeon 
228316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
228416199571SPyun YongHyeon 
228516199571SPyun YongHyeon 	ifp = sc->age_ifp;
228616199571SPyun YongHyeon 	status = le32toh(rxrd->flags);
228716199571SPyun YongHyeon 	index = le32toh(rxrd->index);
228816199571SPyun YongHyeon 	rx_cons = AGE_RX_CONS(index);
228916199571SPyun YongHyeon 	nsegs = AGE_RX_NSEGS(index);
229016199571SPyun YongHyeon 
229116199571SPyun YongHyeon 	sc->age_cdata.age_rxlen = AGE_RX_BYTES(le32toh(rxrd->len));
229216199571SPyun YongHyeon 	if ((status & AGE_RRD_ERROR) != 0 &&
229316199571SPyun YongHyeon 	    (status & (AGE_RRD_CRC | AGE_RRD_CODE | AGE_RRD_DRIBBLE |
229416199571SPyun YongHyeon 	    AGE_RRD_RUNT | AGE_RRD_OFLOW | AGE_RRD_TRUNC)) != 0) {
229516199571SPyun YongHyeon 		/*
229616199571SPyun YongHyeon 		 * We want to pass the following frames to upper
229716199571SPyun YongHyeon 		 * layer regardless of error status of Rx return
229816199571SPyun YongHyeon 		 * ring.
229916199571SPyun YongHyeon 		 *
230016199571SPyun YongHyeon 		 *  o IP/TCP/UDP checksum is bad.
230116199571SPyun YongHyeon 		 *  o frame length and protocol specific length
230216199571SPyun YongHyeon 		 *     does not match.
230316199571SPyun YongHyeon 		 */
230416199571SPyun YongHyeon 		sc->age_cdata.age_rx_cons += nsegs;
230516199571SPyun YongHyeon 		sc->age_cdata.age_rx_cons %= AGE_RX_RING_CNT;
230616199571SPyun YongHyeon 		return;
230716199571SPyun YongHyeon 	}
230816199571SPyun YongHyeon 
230916199571SPyun YongHyeon 	pktlen = 0;
231016199571SPyun YongHyeon 	for (count = 0; count < nsegs; count++,
231116199571SPyun YongHyeon 	    AGE_DESC_INC(rx_cons, AGE_RX_RING_CNT)) {
231216199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[rx_cons];
231316199571SPyun YongHyeon 		mp = rxd->rx_m;
231416199571SPyun YongHyeon 		desc = rxd->rx_desc;
231516199571SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
231616199571SPyun YongHyeon 		if (age_newbuf(sc, rxd) != 0) {
231716199571SPyun YongHyeon 			ifp->if_iqdrops++;
231816199571SPyun YongHyeon 			/* Reuse Rx buffers. */
231916199571SPyun YongHyeon 			if (sc->age_cdata.age_rxhead != NULL) {
232016199571SPyun YongHyeon 				m_freem(sc->age_cdata.age_rxhead);
232116199571SPyun YongHyeon 				AGE_RXCHAIN_RESET(sc);
232216199571SPyun YongHyeon 			}
232316199571SPyun YongHyeon 			break;
232416199571SPyun YongHyeon 		}
232516199571SPyun YongHyeon 
232616199571SPyun YongHyeon 		/* The length of the first mbuf is computed last. */
232716199571SPyun YongHyeon 		if (count != 0) {
232816199571SPyun YongHyeon 			mp->m_len = AGE_RX_BYTES(le32toh(desc->len));
232916199571SPyun YongHyeon 			pktlen += mp->m_len;
233016199571SPyun YongHyeon 		}
233116199571SPyun YongHyeon 
233216199571SPyun YongHyeon 		/* Chain received mbufs. */
233316199571SPyun YongHyeon 		if (sc->age_cdata.age_rxhead == NULL) {
233416199571SPyun YongHyeon 			sc->age_cdata.age_rxhead = mp;
233516199571SPyun YongHyeon 			sc->age_cdata.age_rxtail = mp;
233616199571SPyun YongHyeon 		} else {
233716199571SPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
233816199571SPyun YongHyeon 			sc->age_cdata.age_rxprev_tail =
233916199571SPyun YongHyeon 			    sc->age_cdata.age_rxtail;
234016199571SPyun YongHyeon 			sc->age_cdata.age_rxtail->m_next = mp;
234116199571SPyun YongHyeon 			sc->age_cdata.age_rxtail = mp;
234216199571SPyun YongHyeon 		}
234316199571SPyun YongHyeon 
234416199571SPyun YongHyeon 		if (count == nsegs - 1) {
234516199571SPyun YongHyeon 			/*
234616199571SPyun YongHyeon 			 * It seems that L1 controller has no way
234716199571SPyun YongHyeon 			 * to tell hardware to strip CRC bytes.
234816199571SPyun YongHyeon 			 */
234916199571SPyun YongHyeon 			sc->age_cdata.age_rxlen -= ETHER_CRC_LEN;
235016199571SPyun YongHyeon 			if (nsegs > 1) {
235116199571SPyun YongHyeon 				/* Remove the CRC bytes in chained mbufs. */
235216199571SPyun YongHyeon 				pktlen -= ETHER_CRC_LEN;
235316199571SPyun YongHyeon 				if (mp->m_len <= ETHER_CRC_LEN) {
235416199571SPyun YongHyeon 					sc->age_cdata.age_rxtail =
235516199571SPyun YongHyeon 					    sc->age_cdata.age_rxprev_tail;
235616199571SPyun YongHyeon 					sc->age_cdata.age_rxtail->m_len -=
235716199571SPyun YongHyeon 					    (ETHER_CRC_LEN - mp->m_len);
235816199571SPyun YongHyeon 					sc->age_cdata.age_rxtail->m_next = NULL;
235916199571SPyun YongHyeon 					m_freem(mp);
236016199571SPyun YongHyeon 				} else {
236116199571SPyun YongHyeon 					mp->m_len -= ETHER_CRC_LEN;
236216199571SPyun YongHyeon 				}
236316199571SPyun YongHyeon 			}
236416199571SPyun YongHyeon 
236516199571SPyun YongHyeon 			m = sc->age_cdata.age_rxhead;
236616199571SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
236716199571SPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
236816199571SPyun YongHyeon 			m->m_pkthdr.len = sc->age_cdata.age_rxlen;
236916199571SPyun YongHyeon 			/* Set the first mbuf length. */
237016199571SPyun YongHyeon 			m->m_len = sc->age_cdata.age_rxlen - pktlen;
237116199571SPyun YongHyeon 
237216199571SPyun YongHyeon 			/*
237316199571SPyun YongHyeon 			 * Set checksum information.
237416199571SPyun YongHyeon 			 * It seems that L1 controller can compute partial
237516199571SPyun YongHyeon 			 * checksum. The partial checksum value can be used
237616199571SPyun YongHyeon 			 * to accelerate checksum computation for fragmented
237716199571SPyun YongHyeon 			 * TCP/UDP packets. Upper network stack already
237816199571SPyun YongHyeon 			 * takes advantage of the partial checksum value in
237916199571SPyun YongHyeon 			 * IP reassembly stage. But I'm not sure the
238016199571SPyun YongHyeon 			 * correctness of the partial hardware checksum
238116199571SPyun YongHyeon 			 * assistance due to lack of data sheet. If it is
238216199571SPyun YongHyeon 			 * proven to work on L1 I'll enable it.
238316199571SPyun YongHyeon 			 */
238416199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
238516199571SPyun YongHyeon 			    (status & AGE_RRD_IPV4) != 0) {
238616199571SPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
238716199571SPyun YongHyeon 				if ((status & AGE_RRD_IPCSUM_NOK) == 0)
238816199571SPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
238916199571SPyun YongHyeon 				if ((status & (AGE_RRD_TCP | AGE_RRD_UDP)) &&
239016199571SPyun YongHyeon 				    (status & AGE_RRD_TCP_UDPCSUM_NOK) == 0) {
239116199571SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
239216199571SPyun YongHyeon 					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
239316199571SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
239416199571SPyun YongHyeon 				}
239516199571SPyun YongHyeon 				/*
239616199571SPyun YongHyeon 				 * Don't mark bad checksum for TCP/UDP frames
239716199571SPyun YongHyeon 				 * as fragmented frames may always have set
239816199571SPyun YongHyeon 				 * bad checksummed bit of descriptor status.
239916199571SPyun YongHyeon 				 */
240016199571SPyun YongHyeon 			}
240116199571SPyun YongHyeon 
240216199571SPyun YongHyeon 			/* Check for VLAN tagged frames. */
240316199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
240416199571SPyun YongHyeon 			    (status & AGE_RRD_VLAN) != 0) {
240516199571SPyun YongHyeon 				vtag = AGE_RX_VLAN(le32toh(rxrd->vtags));
240616199571SPyun YongHyeon 				m->m_pkthdr.ether_vtag = AGE_RX_VLAN_TAG(vtag);
240716199571SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
240816199571SPyun YongHyeon 			}
240916199571SPyun YongHyeon 
241016199571SPyun YongHyeon 			/* Pass it on. */
241116199571SPyun YongHyeon 			AGE_UNLOCK(sc);
241216199571SPyun YongHyeon 			(*ifp->if_input)(ifp, m);
241316199571SPyun YongHyeon 			AGE_LOCK(sc);
241416199571SPyun YongHyeon 
241516199571SPyun YongHyeon 			/* Reset mbuf chains. */
241616199571SPyun YongHyeon 			AGE_RXCHAIN_RESET(sc);
241716199571SPyun YongHyeon 		}
241816199571SPyun YongHyeon 	}
241916199571SPyun YongHyeon 
242016199571SPyun YongHyeon 	if (count != nsegs) {
242116199571SPyun YongHyeon 		sc->age_cdata.age_rx_cons += nsegs;
242216199571SPyun YongHyeon 		sc->age_cdata.age_rx_cons %= AGE_RX_RING_CNT;
242316199571SPyun YongHyeon 	} else
242416199571SPyun YongHyeon 		sc->age_cdata.age_rx_cons = rx_cons;
242516199571SPyun YongHyeon }
242616199571SPyun YongHyeon 
242716199571SPyun YongHyeon static int
242816199571SPyun YongHyeon age_rxintr(struct age_softc *sc, int rr_prod, int count)
242916199571SPyun YongHyeon {
243016199571SPyun YongHyeon 	struct rx_rdesc *rxrd;
243116199571SPyun YongHyeon 	int rr_cons, nsegs, pktlen, prog;
243216199571SPyun YongHyeon 
243316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
243416199571SPyun YongHyeon 
243516199571SPyun YongHyeon 	rr_cons = sc->age_cdata.age_rr_cons;
243616199571SPyun YongHyeon 	if (rr_cons == rr_prod)
243716199571SPyun YongHyeon 		return (0);
243816199571SPyun YongHyeon 
243916199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
244016199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map,
244116199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2442595615e6SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
2443595615e6SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_POSTWRITE);
244416199571SPyun YongHyeon 
244516199571SPyun YongHyeon 	for (prog = 0; rr_cons != rr_prod; prog++) {
244616199571SPyun YongHyeon 		if (count <= 0)
244716199571SPyun YongHyeon 			break;
244816199571SPyun YongHyeon 		rxrd = &sc->age_rdata.age_rr_ring[rr_cons];
244916199571SPyun YongHyeon 		nsegs = AGE_RX_NSEGS(le32toh(rxrd->index));
245016199571SPyun YongHyeon 		if (nsegs == 0)
245116199571SPyun YongHyeon 			break;
245216199571SPyun YongHyeon 		/*
245316199571SPyun YongHyeon 		 * Check number of segments against received bytes.
245416199571SPyun YongHyeon 		 * Non-matching value would indicate that hardware
245516199571SPyun YongHyeon 		 * is still trying to update Rx return descriptors.
245616199571SPyun YongHyeon 		 * I'm not sure whether this check is really needed.
245716199571SPyun YongHyeon 		 */
245816199571SPyun YongHyeon 		pktlen = AGE_RX_BYTES(le32toh(rxrd->len));
245916199571SPyun YongHyeon 		if (nsegs != ((pktlen + (MCLBYTES - ETHER_ALIGN - 1)) /
246016199571SPyun YongHyeon 		    (MCLBYTES - ETHER_ALIGN)))
246116199571SPyun YongHyeon 			break;
246216199571SPyun YongHyeon 
246316199571SPyun YongHyeon 		prog++;
246416199571SPyun YongHyeon 		/* Received a frame. */
246516199571SPyun YongHyeon 		age_rxeof(sc, rxrd);
246616199571SPyun YongHyeon 		/* Clear return ring. */
246716199571SPyun YongHyeon 		rxrd->index = 0;
246816199571SPyun YongHyeon 		AGE_DESC_INC(rr_cons, AGE_RR_RING_CNT);
246916199571SPyun YongHyeon 	}
247016199571SPyun YongHyeon 
247116199571SPyun YongHyeon 	if (prog > 0) {
247216199571SPyun YongHyeon 		/* Update the consumer index. */
247316199571SPyun YongHyeon 		sc->age_cdata.age_rr_cons = rr_cons;
247416199571SPyun YongHyeon 
2475595615e6SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
2476595615e6SPyun YongHyeon 		    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_PREWRITE);
247716199571SPyun YongHyeon 		/* Sync descriptors. */
247816199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
247916199571SPyun YongHyeon 		    sc->age_cdata.age_rr_ring_map,
248016199571SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
248116199571SPyun YongHyeon 
248216199571SPyun YongHyeon 		/* Notify hardware availability of new Rx buffers. */
248316199571SPyun YongHyeon 		AGE_COMMIT_MBOX(sc);
248416199571SPyun YongHyeon 	}
248516199571SPyun YongHyeon 
248616199571SPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
248716199571SPyun YongHyeon }
248816199571SPyun YongHyeon 
248916199571SPyun YongHyeon static void
249016199571SPyun YongHyeon age_tick(void *arg)
249116199571SPyun YongHyeon {
249216199571SPyun YongHyeon 	struct age_softc *sc;
249316199571SPyun YongHyeon 	struct mii_data *mii;
249416199571SPyun YongHyeon 
249516199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
249616199571SPyun YongHyeon 
249716199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
249816199571SPyun YongHyeon 
249916199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
250016199571SPyun YongHyeon 	mii_tick(mii);
250116199571SPyun YongHyeon 	age_watchdog(sc);
250216199571SPyun YongHyeon 	callout_reset(&sc->age_tick_ch, hz, age_tick, sc);
250316199571SPyun YongHyeon }
250416199571SPyun YongHyeon 
250516199571SPyun YongHyeon static void
250616199571SPyun YongHyeon age_reset(struct age_softc *sc)
250716199571SPyun YongHyeon {
250816199571SPyun YongHyeon 	uint32_t reg;
250916199571SPyun YongHyeon 	int i;
251016199571SPyun YongHyeon 
251116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MASTER_CFG, MASTER_RESET);
251206ca18c1SPyun YongHyeon 	CSR_READ_4(sc, AGE_MASTER_CFG);
251306ca18c1SPyun YongHyeon 	DELAY(1000);
251416199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
251516199571SPyun YongHyeon 		if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0)
251616199571SPyun YongHyeon 			break;
251716199571SPyun YongHyeon 		DELAY(10);
251816199571SPyun YongHyeon 	}
251916199571SPyun YongHyeon 
252016199571SPyun YongHyeon 	if (i == 0)
252116199571SPyun YongHyeon 		device_printf(sc->age_dev, "reset timeout(0x%08x)!\n", reg);
252216199571SPyun YongHyeon 	/* Initialize PCIe module. From Linux. */
252316199571SPyun YongHyeon 	CSR_WRITE_4(sc, 0x12FC, 0x6500);
252416199571SPyun YongHyeon 	CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000);
252516199571SPyun YongHyeon }
252616199571SPyun YongHyeon 
252716199571SPyun YongHyeon static void
252816199571SPyun YongHyeon age_init(void *xsc)
252916199571SPyun YongHyeon {
253016199571SPyun YongHyeon 	struct age_softc *sc;
253116199571SPyun YongHyeon 
253216199571SPyun YongHyeon 	sc = (struct age_softc *)xsc;
253316199571SPyun YongHyeon 	AGE_LOCK(sc);
253416199571SPyun YongHyeon 	age_init_locked(sc);
253516199571SPyun YongHyeon 	AGE_UNLOCK(sc);
253616199571SPyun YongHyeon }
253716199571SPyun YongHyeon 
253816199571SPyun YongHyeon static void
253916199571SPyun YongHyeon age_init_locked(struct age_softc *sc)
254016199571SPyun YongHyeon {
254116199571SPyun YongHyeon 	struct ifnet *ifp;
254216199571SPyun YongHyeon 	struct mii_data *mii;
254316199571SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
254416199571SPyun YongHyeon 	bus_addr_t paddr;
254516199571SPyun YongHyeon 	uint32_t reg, fsize;
254616199571SPyun YongHyeon 	uint32_t rxf_hi, rxf_lo, rrd_hi, rrd_lo;
254716199571SPyun YongHyeon 	int error;
254816199571SPyun YongHyeon 
254916199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
255016199571SPyun YongHyeon 
255116199571SPyun YongHyeon 	ifp = sc->age_ifp;
255216199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
255316199571SPyun YongHyeon 
25543ca447daSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
25553ca447daSPyun YongHyeon 		return;
25563ca447daSPyun YongHyeon 
255716199571SPyun YongHyeon 	/*
255816199571SPyun YongHyeon 	 * Cancel any pending I/O.
255916199571SPyun YongHyeon 	 */
256016199571SPyun YongHyeon 	age_stop(sc);
256116199571SPyun YongHyeon 
256216199571SPyun YongHyeon 	/*
256316199571SPyun YongHyeon 	 * Reset the chip to a known state.
256416199571SPyun YongHyeon 	 */
256516199571SPyun YongHyeon 	age_reset(sc);
256616199571SPyun YongHyeon 
256716199571SPyun YongHyeon 	/* Initialize descriptors. */
256816199571SPyun YongHyeon 	error = age_init_rx_ring(sc);
256916199571SPyun YongHyeon         if (error != 0) {
257016199571SPyun YongHyeon                 device_printf(sc->age_dev, "no memory for Rx buffers.\n");
257116199571SPyun YongHyeon                 age_stop(sc);
257216199571SPyun YongHyeon 		return;
257316199571SPyun YongHyeon         }
257416199571SPyun YongHyeon 	age_init_rr_ring(sc);
257516199571SPyun YongHyeon 	age_init_tx_ring(sc);
257616199571SPyun YongHyeon 	age_init_cmb_block(sc);
257716199571SPyun YongHyeon 	age_init_smb_block(sc);
257816199571SPyun YongHyeon 
257916199571SPyun YongHyeon 	/* Reprogram the station address. */
258016199571SPyun YongHyeon 	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
258116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_PAR0,
258216199571SPyun YongHyeon 	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
258316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_PAR1, eaddr[0] << 8 | eaddr[1]);
258416199571SPyun YongHyeon 
258516199571SPyun YongHyeon 	/* Set descriptor base addresses. */
258616199571SPyun YongHyeon 	paddr = sc->age_rdata.age_tx_ring_paddr;
258716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_ADDR_HI, AGE_ADDR_HI(paddr));
258816199571SPyun YongHyeon 	paddr = sc->age_rdata.age_rx_ring_paddr;
258916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RD_ADDR_LO, AGE_ADDR_LO(paddr));
259016199571SPyun YongHyeon 	paddr = sc->age_rdata.age_rr_ring_paddr;
259116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RRD_ADDR_LO, AGE_ADDR_LO(paddr));
259216199571SPyun YongHyeon 	paddr = sc->age_rdata.age_tx_ring_paddr;
259316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_TPD_ADDR_LO, AGE_ADDR_LO(paddr));
259416199571SPyun YongHyeon 	paddr = sc->age_rdata.age_cmb_block_paddr;
259516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_CMB_ADDR_LO, AGE_ADDR_LO(paddr));
259616199571SPyun YongHyeon 	paddr = sc->age_rdata.age_smb_block_paddr;
259716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_SMB_ADDR_LO, AGE_ADDR_LO(paddr));
259816199571SPyun YongHyeon 	/* Set Rx/Rx return descriptor counter. */
259916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RRD_RD_CNT,
260016199571SPyun YongHyeon 	    ((AGE_RR_RING_CNT << DESC_RRD_CNT_SHIFT) &
260116199571SPyun YongHyeon 	    DESC_RRD_CNT_MASK) |
260216199571SPyun YongHyeon 	    ((AGE_RX_RING_CNT << DESC_RD_CNT_SHIFT) & DESC_RD_CNT_MASK));
260316199571SPyun YongHyeon 	/* Set Tx descriptor counter. */
260416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_TPD_CNT,
260516199571SPyun YongHyeon 	    (AGE_TX_RING_CNT << DESC_TPD_CNT_SHIFT) & DESC_TPD_CNT_MASK);
260616199571SPyun YongHyeon 
260716199571SPyun YongHyeon 	/* Tell hardware that we're ready to load descriptors. */
260816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_BLOCK, DMA_BLOCK_LOAD);
260916199571SPyun YongHyeon 
261016199571SPyun YongHyeon 	/*
261116199571SPyun YongHyeon 	 * Initialize mailbox register.
261216199571SPyun YongHyeon 	 * Updated producer/consumer index information is exchanged
261316199571SPyun YongHyeon 	 * through this mailbox register. However Tx producer and
261416199571SPyun YongHyeon 	 * Rx return consumer/Rx producer are all shared such that
261516199571SPyun YongHyeon 	 * it's hard to separate code path between Tx and Rx without
261616199571SPyun YongHyeon 	 * locking. If L1 hardware have a separate mail box register
261716199571SPyun YongHyeon 	 * for Tx and Rx consumer/producer management we could have
261816199571SPyun YongHyeon 	 * indepent Tx/Rx handler which in turn Rx handler could have
261916199571SPyun YongHyeon 	 * been run without any locking.
262016199571SPyun YongHyeon 	 */
262116199571SPyun YongHyeon 	AGE_COMMIT_MBOX(sc);
262216199571SPyun YongHyeon 
262316199571SPyun YongHyeon 	/* Configure IPG/IFG parameters. */
262416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_IPG_IFG_CFG,
262516199571SPyun YongHyeon 	    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK) |
262616199571SPyun YongHyeon 	    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) |
262716199571SPyun YongHyeon 	    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) |
262816199571SPyun YongHyeon 	    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK));
262916199571SPyun YongHyeon 
263016199571SPyun YongHyeon 	/* Set parameters for half-duplex media. */
263116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_HDPX_CFG,
263216199571SPyun YongHyeon 	    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
263316199571SPyun YongHyeon 	    HDPX_CFG_LCOL_MASK) |
263416199571SPyun YongHyeon 	    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
263516199571SPyun YongHyeon 	    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
263616199571SPyun YongHyeon 	    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
263716199571SPyun YongHyeon 	    HDPX_CFG_ABEBT_MASK) |
263816199571SPyun YongHyeon 	    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
263916199571SPyun YongHyeon 	    HDPX_CFG_JAMIPG_MASK));
264016199571SPyun YongHyeon 
264116199571SPyun YongHyeon 	/* Configure interrupt moderation timer. */
264216199571SPyun YongHyeon 	CSR_WRITE_2(sc, AGE_IM_TIMER, AGE_USECS(sc->age_int_mod));
264316199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MASTER_CFG);
264416199571SPyun YongHyeon 	reg &= ~MASTER_MTIMER_ENB;
264516199571SPyun YongHyeon 	if (AGE_USECS(sc->age_int_mod) == 0)
264616199571SPyun YongHyeon 		reg &= ~MASTER_ITIMER_ENB;
264716199571SPyun YongHyeon 	else
264816199571SPyun YongHyeon 		reg |= MASTER_ITIMER_ENB;
264916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MASTER_CFG, reg);
2650dca3a3a0SPyun YongHyeon 	if (bootverbose)
265116199571SPyun YongHyeon 		device_printf(sc->age_dev, "interrupt moderation is %d us.\n",
265216199571SPyun YongHyeon 		    sc->age_int_mod);
265316199571SPyun YongHyeon 	CSR_WRITE_2(sc, AGE_INTR_CLR_TIMER, AGE_USECS(1000));
265416199571SPyun YongHyeon 
265516199571SPyun YongHyeon 	/* Set Maximum frame size but don't let MTU be lass than ETHER_MTU. */
265616199571SPyun YongHyeon 	if (ifp->if_mtu < ETHERMTU)
265716199571SPyun YongHyeon 		sc->age_max_frame_size = ETHERMTU;
265816199571SPyun YongHyeon 	else
265916199571SPyun YongHyeon 		sc->age_max_frame_size = ifp->if_mtu;
266016199571SPyun YongHyeon 	sc->age_max_frame_size += ETHER_HDR_LEN +
266116199571SPyun YongHyeon 	    sizeof(struct ether_vlan_header) + ETHER_CRC_LEN;
266216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_FRAME_SIZE, sc->age_max_frame_size);
266316199571SPyun YongHyeon 	/* Configure jumbo frame. */
266416199571SPyun YongHyeon 	fsize = roundup(sc->age_max_frame_size, sizeof(uint64_t));
266516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_JUMBO_CFG,
266616199571SPyun YongHyeon 	    (((fsize / sizeof(uint64_t)) <<
266716199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_SZ_THRESH_SHIFT) & RXQ_JUMBO_CFG_SZ_THRESH_MASK) |
266816199571SPyun YongHyeon 	    ((RXQ_JUMBO_CFG_LKAH_DEFAULT <<
266916199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_LKAH_SHIFT) & RXQ_JUMBO_CFG_LKAH_MASK) |
267016199571SPyun YongHyeon 	    ((AGE_USECS(8) << RXQ_JUMBO_CFG_RRD_TIMER_SHIFT) &
267116199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_RRD_TIMER_MASK));
267216199571SPyun YongHyeon 
267316199571SPyun YongHyeon 	/* Configure flow-control parameters. From Linux. */
267416199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_PCIE) != 0) {
267516199571SPyun YongHyeon 		/*
267616199571SPyun YongHyeon 		 * Magic workaround for old-L1.
267716199571SPyun YongHyeon 		 * Don't know which hw revision requires this magic.
267816199571SPyun YongHyeon 		 */
267916199571SPyun YongHyeon 		CSR_WRITE_4(sc, 0x12FC, 0x6500);
268016199571SPyun YongHyeon 		/*
268116199571SPyun YongHyeon 		 * Another magic workaround for flow-control mode
268216199571SPyun YongHyeon 		 * change. From Linux.
268316199571SPyun YongHyeon 		 */
268416199571SPyun YongHyeon 		CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000);
268516199571SPyun YongHyeon 	}
268616199571SPyun YongHyeon 	/*
268716199571SPyun YongHyeon 	 * TODO
268816199571SPyun YongHyeon 	 *  Should understand pause parameter relationships between FIFO
268916199571SPyun YongHyeon 	 *  size and number of Rx descriptors and Rx return descriptors.
269016199571SPyun YongHyeon 	 *
269116199571SPyun YongHyeon 	 *  Magic parameters came from Linux.
269216199571SPyun YongHyeon 	 */
269316199571SPyun YongHyeon 	switch (sc->age_chip_rev) {
269416199571SPyun YongHyeon 	case 0x8001:
269516199571SPyun YongHyeon 	case 0x9001:
269616199571SPyun YongHyeon 	case 0x9002:
269716199571SPyun YongHyeon 	case 0x9003:
269816199571SPyun YongHyeon 		rxf_hi = AGE_RX_RING_CNT / 16;
269916199571SPyun YongHyeon 		rxf_lo = (AGE_RX_RING_CNT * 7) / 8;
270016199571SPyun YongHyeon 		rrd_hi = (AGE_RR_RING_CNT * 7) / 8;
270116199571SPyun YongHyeon 		rrd_lo = AGE_RR_RING_CNT / 16;
270216199571SPyun YongHyeon 		break;
270316199571SPyun YongHyeon 	default:
270416199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN);
270516199571SPyun YongHyeon 		rxf_lo = reg / 16;
270616199571SPyun YongHyeon 		if (rxf_lo < 192)
270716199571SPyun YongHyeon 			rxf_lo = 192;
270816199571SPyun YongHyeon 		rxf_hi = (reg * 7) / 8;
270916199571SPyun YongHyeon 		if (rxf_hi < rxf_lo)
271016199571SPyun YongHyeon 			rxf_hi = rxf_lo + 16;
271116199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_SRAM_RRD_LEN);
271216199571SPyun YongHyeon 		rrd_lo = reg / 8;
271316199571SPyun YongHyeon 		rrd_hi = (reg * 7) / 8;
271416199571SPyun YongHyeon 		if (rrd_lo < 2)
271516199571SPyun YongHyeon 			rrd_lo = 2;
271616199571SPyun YongHyeon 		if (rrd_hi < rrd_lo)
271716199571SPyun YongHyeon 			rrd_hi = rrd_lo + 3;
271816199571SPyun YongHyeon 		break;
271916199571SPyun YongHyeon 	}
272016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_FIFO_PAUSE_THRESH,
272116199571SPyun YongHyeon 	    ((rxf_lo << RXQ_FIFO_PAUSE_THRESH_LO_SHIFT) &
272216199571SPyun YongHyeon 	    RXQ_FIFO_PAUSE_THRESH_LO_MASK) |
272316199571SPyun YongHyeon 	    ((rxf_hi << RXQ_FIFO_PAUSE_THRESH_HI_SHIFT) &
272416199571SPyun YongHyeon 	    RXQ_FIFO_PAUSE_THRESH_HI_MASK));
272516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_RRD_PAUSE_THRESH,
272616199571SPyun YongHyeon 	    ((rrd_lo << RXQ_RRD_PAUSE_THRESH_LO_SHIFT) &
272716199571SPyun YongHyeon 	    RXQ_RRD_PAUSE_THRESH_LO_MASK) |
272816199571SPyun YongHyeon 	    ((rrd_hi << RXQ_RRD_PAUSE_THRESH_HI_SHIFT) &
272916199571SPyun YongHyeon 	    RXQ_RRD_PAUSE_THRESH_HI_MASK));
273016199571SPyun YongHyeon 
273116199571SPyun YongHyeon 	/* Configure RxQ. */
273216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_CFG,
273316199571SPyun YongHyeon 	    ((RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) &
273416199571SPyun YongHyeon 	    RXQ_CFG_RD_BURST_MASK) |
273516199571SPyun YongHyeon 	    ((RXQ_CFG_RRD_BURST_THRESH_DEFAULT <<
273616199571SPyun YongHyeon 	    RXQ_CFG_RRD_BURST_THRESH_SHIFT) & RXQ_CFG_RRD_BURST_THRESH_MASK) |
273716199571SPyun YongHyeon 	    ((RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT <<
273816199571SPyun YongHyeon 	    RXQ_CFG_RD_PREF_MIN_IPG_SHIFT) & RXQ_CFG_RD_PREF_MIN_IPG_MASK) |
273916199571SPyun YongHyeon 	    RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB);
274016199571SPyun YongHyeon 
274116199571SPyun YongHyeon 	/* Configure TxQ. */
274216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TXQ_CFG,
274316199571SPyun YongHyeon 	    ((TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) &
274416199571SPyun YongHyeon 	    TXQ_CFG_TPD_BURST_MASK) |
274516199571SPyun YongHyeon 	    ((TXQ_CFG_TX_FIFO_BURST_DEFAULT << TXQ_CFG_TX_FIFO_BURST_SHIFT) &
274616199571SPyun YongHyeon 	    TXQ_CFG_TX_FIFO_BURST_MASK) |
274716199571SPyun YongHyeon 	    ((TXQ_CFG_TPD_FETCH_DEFAULT <<
274816199571SPyun YongHyeon 	    TXQ_CFG_TPD_FETCH_THRESH_SHIFT) & TXQ_CFG_TPD_FETCH_THRESH_MASK) |
274916199571SPyun YongHyeon 	    TXQ_CFG_ENB);
275016199571SPyun YongHyeon 
275116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TX_JUMBO_TPD_TH_IPG,
275216199571SPyun YongHyeon 	    (((fsize / sizeof(uint64_t) << TX_JUMBO_TPD_TH_SHIFT)) &
275316199571SPyun YongHyeon 	    TX_JUMBO_TPD_TH_MASK) |
275416199571SPyun YongHyeon 	    ((TX_JUMBO_TPD_IPG_DEFAULT << TX_JUMBO_TPD_IPG_SHIFT) &
275516199571SPyun YongHyeon 	    TX_JUMBO_TPD_IPG_MASK));
275616199571SPyun YongHyeon 	/* Configure DMA parameters. */
275716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_CFG,
275816199571SPyun YongHyeon 	    DMA_CFG_ENH_ORDER | DMA_CFG_RCB_64 |
275916199571SPyun YongHyeon 	    sc->age_dma_rd_burst | DMA_CFG_RD_ENB |
276016199571SPyun YongHyeon 	    sc->age_dma_wr_burst | DMA_CFG_WR_ENB);
276116199571SPyun YongHyeon 
276216199571SPyun YongHyeon 	/* Configure CMB DMA write threshold. */
276316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CMB_WR_THRESH,
276416199571SPyun YongHyeon 	    ((CMB_WR_THRESH_RRD_DEFAULT << CMB_WR_THRESH_RRD_SHIFT) &
276516199571SPyun YongHyeon 	    CMB_WR_THRESH_RRD_MASK) |
276616199571SPyun YongHyeon 	    ((CMB_WR_THRESH_TPD_DEFAULT << CMB_WR_THRESH_TPD_SHIFT) &
276716199571SPyun YongHyeon 	    CMB_WR_THRESH_TPD_MASK));
276816199571SPyun YongHyeon 
276916199571SPyun YongHyeon 	/* Set CMB/SMB timer and enable them. */
277016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CMB_WR_TIMER,
277116199571SPyun YongHyeon 	    ((AGE_USECS(2) << CMB_WR_TIMER_TX_SHIFT) & CMB_WR_TIMER_TX_MASK) |
277216199571SPyun YongHyeon 	    ((AGE_USECS(2) << CMB_WR_TIMER_RX_SHIFT) & CMB_WR_TIMER_RX_MASK));
277316199571SPyun YongHyeon 	/* Request SMB updates for every seconds. */
277416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_SMB_TIMER, AGE_USECS(1000 * 1000));
277516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CSMB_CTRL, CSMB_CTRL_SMB_ENB | CSMB_CTRL_CMB_ENB);
277616199571SPyun YongHyeon 
277716199571SPyun YongHyeon 	/*
277816199571SPyun YongHyeon 	 * Disable all WOL bits as WOL can interfere normal Rx
277916199571SPyun YongHyeon 	 * operation.
278016199571SPyun YongHyeon 	 */
278116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_WOL_CFG, 0);
278216199571SPyun YongHyeon 
278316199571SPyun YongHyeon 	/*
278416199571SPyun YongHyeon 	 * Configure Tx/Rx MACs.
278516199571SPyun YongHyeon 	 *  - Auto-padding for short frames.
278616199571SPyun YongHyeon 	 *  - Enable CRC generation.
278716199571SPyun YongHyeon 	 *  Start with full-duplex/1000Mbps media. Actual reconfiguration
278816199571SPyun YongHyeon 	 *  of MAC is followed after link establishment.
278916199571SPyun YongHyeon 	 */
279016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG,
279116199571SPyun YongHyeon 	    MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD |
279216199571SPyun YongHyeon 	    MAC_CFG_FULL_DUPLEX | MAC_CFG_SPEED_1000 |
279316199571SPyun YongHyeon 	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
279416199571SPyun YongHyeon 	    MAC_CFG_PREAMBLE_MASK));
279516199571SPyun YongHyeon 	/* Set up the receive filter. */
279616199571SPyun YongHyeon 	age_rxfilter(sc);
279716199571SPyun YongHyeon 	age_rxvlan(sc);
279816199571SPyun YongHyeon 
279916199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
280016199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
280116199571SPyun YongHyeon 		reg |= MAC_CFG_RXCSUM_ENB;
280216199571SPyun YongHyeon 
280316199571SPyun YongHyeon 	/* Ack all pending interrupts and clear it. */
280416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0);
280516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_MASK, AGE_INTRS);
280616199571SPyun YongHyeon 
280716199571SPyun YongHyeon 	/* Finally enable Tx/Rx MAC. */
280816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg | MAC_CFG_TX_ENB | MAC_CFG_RX_ENB);
280916199571SPyun YongHyeon 
281016199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
281116199571SPyun YongHyeon 	/* Switch to the current media. */
281216199571SPyun YongHyeon 	mii_mediachg(mii);
281316199571SPyun YongHyeon 
281416199571SPyun YongHyeon 	callout_reset(&sc->age_tick_ch, hz, age_tick, sc);
281516199571SPyun YongHyeon 
281616199571SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
281716199571SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
281816199571SPyun YongHyeon }
281916199571SPyun YongHyeon 
282016199571SPyun YongHyeon static void
282116199571SPyun YongHyeon age_stop(struct age_softc *sc)
282216199571SPyun YongHyeon {
282316199571SPyun YongHyeon 	struct ifnet *ifp;
282416199571SPyun YongHyeon 	struct age_txdesc *txd;
282516199571SPyun YongHyeon 	struct age_rxdesc *rxd;
282616199571SPyun YongHyeon 	uint32_t reg;
282716199571SPyun YongHyeon 	int i;
282816199571SPyun YongHyeon 
282916199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
283016199571SPyun YongHyeon 	/*
283116199571SPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
283216199571SPyun YongHyeon 	 */
283316199571SPyun YongHyeon 	ifp = sc->age_ifp;
283416199571SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
283516199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
283616199571SPyun YongHyeon 	callout_stop(&sc->age_tick_ch);
283716199571SPyun YongHyeon 	sc->age_watchdog_timer = 0;
283816199571SPyun YongHyeon 
283916199571SPyun YongHyeon 	/*
284016199571SPyun YongHyeon 	 * Disable interrupts.
284116199571SPyun YongHyeon 	 */
284216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_MASK, 0);
284316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0xFFFFFFFF);
284416199571SPyun YongHyeon 	/* Stop CMB/SMB updates. */
284516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CSMB_CTRL, 0);
284616199571SPyun YongHyeon 	/* Stop Rx/Tx MAC. */
284716199571SPyun YongHyeon 	age_stop_rxmac(sc);
284816199571SPyun YongHyeon 	age_stop_txmac(sc);
284916199571SPyun YongHyeon 	/* Stop DMA. */
285016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_CFG,
285116199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_DMA_CFG) & ~(DMA_CFG_RD_ENB | DMA_CFG_WR_ENB));
285216199571SPyun YongHyeon 	/* Stop TxQ/RxQ. */
285316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TXQ_CFG,
285416199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_TXQ_CFG) & ~TXQ_CFG_ENB);
285516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_CFG,
285616199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_RXQ_CFG) & ~RXQ_CFG_ENB);
285716199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
285816199571SPyun YongHyeon 		if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0)
285916199571SPyun YongHyeon 			break;
286016199571SPyun YongHyeon 		DELAY(10);
286116199571SPyun YongHyeon 	}
286216199571SPyun YongHyeon 	if (i == 0)
286316199571SPyun YongHyeon 		device_printf(sc->age_dev,
286416199571SPyun YongHyeon 		    "stopping Rx/Tx MACs timed out(0x%08x)!\n", reg);
286516199571SPyun YongHyeon 
286616199571SPyun YongHyeon 	 /* Reclaim Rx buffers that have been processed. */
286716199571SPyun YongHyeon 	if (sc->age_cdata.age_rxhead != NULL)
286816199571SPyun YongHyeon 		m_freem(sc->age_cdata.age_rxhead);
286916199571SPyun YongHyeon 	AGE_RXCHAIN_RESET(sc);
287016199571SPyun YongHyeon 	/*
287116199571SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
287216199571SPyun YongHyeon 	 */
287316199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
287416199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
287516199571SPyun YongHyeon 		if (rxd->rx_m != NULL) {
287616199571SPyun YongHyeon 			bus_dmamap_sync(sc->age_cdata.age_rx_tag,
287716199571SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
287816199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rx_tag,
287916199571SPyun YongHyeon 			    rxd->rx_dmamap);
288016199571SPyun YongHyeon 			m_freem(rxd->rx_m);
288116199571SPyun YongHyeon 			rxd->rx_m = NULL;
288216199571SPyun YongHyeon 		}
288316199571SPyun YongHyeon         }
288416199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
288516199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
288616199571SPyun YongHyeon 		if (txd->tx_m != NULL) {
288716199571SPyun YongHyeon 			bus_dmamap_sync(sc->age_cdata.age_tx_tag,
288816199571SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
288916199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_tx_tag,
289016199571SPyun YongHyeon 			    txd->tx_dmamap);
289116199571SPyun YongHyeon 			m_freem(txd->tx_m);
289216199571SPyun YongHyeon 			txd->tx_m = NULL;
289316199571SPyun YongHyeon 		}
289416199571SPyun YongHyeon         }
289516199571SPyun YongHyeon }
289616199571SPyun YongHyeon 
289716199571SPyun YongHyeon static void
289816199571SPyun YongHyeon age_stop_txmac(struct age_softc *sc)
289916199571SPyun YongHyeon {
290016199571SPyun YongHyeon 	uint32_t reg;
290116199571SPyun YongHyeon 	int i;
290216199571SPyun YongHyeon 
290316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
290416199571SPyun YongHyeon 
290516199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
290616199571SPyun YongHyeon 	if ((reg & MAC_CFG_TX_ENB) != 0) {
290716199571SPyun YongHyeon 		reg &= ~MAC_CFG_TX_ENB;
290816199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
290916199571SPyun YongHyeon 	}
291016199571SPyun YongHyeon 	/* Stop Tx DMA engine. */
291116199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_DMA_CFG);
291216199571SPyun YongHyeon 	if ((reg & DMA_CFG_RD_ENB) != 0) {
291316199571SPyun YongHyeon 		reg &= ~DMA_CFG_RD_ENB;
291416199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, reg);
291516199571SPyun YongHyeon 	}
291616199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
291716199571SPyun YongHyeon 		if ((CSR_READ_4(sc, AGE_IDLE_STATUS) &
291816199571SPyun YongHyeon 		    (IDLE_STATUS_TXMAC | IDLE_STATUS_DMARD)) == 0)
291916199571SPyun YongHyeon 			break;
292016199571SPyun YongHyeon 		DELAY(10);
292116199571SPyun YongHyeon 	}
292216199571SPyun YongHyeon 	if (i == 0)
292316199571SPyun YongHyeon 		device_printf(sc->age_dev, "stopping TxMAC timeout!\n");
292416199571SPyun YongHyeon }
292516199571SPyun YongHyeon 
292616199571SPyun YongHyeon static void
292716199571SPyun YongHyeon age_stop_rxmac(struct age_softc *sc)
292816199571SPyun YongHyeon {
292916199571SPyun YongHyeon 	uint32_t reg;
293016199571SPyun YongHyeon 	int i;
293116199571SPyun YongHyeon 
293216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
293316199571SPyun YongHyeon 
293416199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
293516199571SPyun YongHyeon 	if ((reg & MAC_CFG_RX_ENB) != 0) {
293616199571SPyun YongHyeon 		reg &= ~MAC_CFG_RX_ENB;
293716199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
293816199571SPyun YongHyeon 	}
293916199571SPyun YongHyeon 	/* Stop Rx DMA engine. */
294016199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_DMA_CFG);
294116199571SPyun YongHyeon 	if ((reg & DMA_CFG_WR_ENB) != 0) {
294216199571SPyun YongHyeon 		reg &= ~DMA_CFG_WR_ENB;
294316199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, reg);
294416199571SPyun YongHyeon 	}
294516199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
294616199571SPyun YongHyeon 		if ((CSR_READ_4(sc, AGE_IDLE_STATUS) &
294716199571SPyun YongHyeon 		    (IDLE_STATUS_RXMAC | IDLE_STATUS_DMAWR)) == 0)
294816199571SPyun YongHyeon 			break;
294916199571SPyun YongHyeon 		DELAY(10);
295016199571SPyun YongHyeon 	}
295116199571SPyun YongHyeon 	if (i == 0)
295216199571SPyun YongHyeon 		device_printf(sc->age_dev, "stopping RxMAC timeout!\n");
295316199571SPyun YongHyeon }
295416199571SPyun YongHyeon 
295516199571SPyun YongHyeon static void
295616199571SPyun YongHyeon age_init_tx_ring(struct age_softc *sc)
295716199571SPyun YongHyeon {
295816199571SPyun YongHyeon 	struct age_ring_data *rd;
295916199571SPyun YongHyeon 	struct age_txdesc *txd;
296016199571SPyun YongHyeon 	int i;
296116199571SPyun YongHyeon 
296216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
296316199571SPyun YongHyeon 
296416199571SPyun YongHyeon 	sc->age_cdata.age_tx_prod = 0;
296516199571SPyun YongHyeon 	sc->age_cdata.age_tx_cons = 0;
296616199571SPyun YongHyeon 	sc->age_cdata.age_tx_cnt = 0;
296716199571SPyun YongHyeon 
296816199571SPyun YongHyeon 	rd = &sc->age_rdata;
296916199571SPyun YongHyeon 	bzero(rd->age_tx_ring, AGE_TX_RING_SZ);
297016199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
297116199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
297216199571SPyun YongHyeon 		txd->tx_desc = &rd->age_tx_ring[i];
297316199571SPyun YongHyeon 		txd->tx_m = NULL;
297416199571SPyun YongHyeon 	}
297516199571SPyun YongHyeon 
297616199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
297716199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
297816199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
297916199571SPyun YongHyeon }
298016199571SPyun YongHyeon 
298116199571SPyun YongHyeon static int
298216199571SPyun YongHyeon age_init_rx_ring(struct age_softc *sc)
298316199571SPyun YongHyeon {
298416199571SPyun YongHyeon 	struct age_ring_data *rd;
298516199571SPyun YongHyeon 	struct age_rxdesc *rxd;
298616199571SPyun YongHyeon 	int i;
298716199571SPyun YongHyeon 
298816199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
298916199571SPyun YongHyeon 
299016199571SPyun YongHyeon 	sc->age_cdata.age_rx_cons = AGE_RX_RING_CNT - 1;
299116199571SPyun YongHyeon 	sc->age_morework = 0;
299216199571SPyun YongHyeon 	rd = &sc->age_rdata;
299316199571SPyun YongHyeon 	bzero(rd->age_rx_ring, AGE_RX_RING_SZ);
299416199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
299516199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
299616199571SPyun YongHyeon 		rxd->rx_m = NULL;
299716199571SPyun YongHyeon 		rxd->rx_desc = &rd->age_rx_ring[i];
299816199571SPyun YongHyeon 		if (age_newbuf(sc, rxd) != 0)
299916199571SPyun YongHyeon 			return (ENOBUFS);
300016199571SPyun YongHyeon 	}
300116199571SPyun YongHyeon 
300216199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
3003595615e6SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_PREWRITE);
300416199571SPyun YongHyeon 
300516199571SPyun YongHyeon 	return (0);
300616199571SPyun YongHyeon }
300716199571SPyun YongHyeon 
300816199571SPyun YongHyeon static void
300916199571SPyun YongHyeon age_init_rr_ring(struct age_softc *sc)
301016199571SPyun YongHyeon {
301116199571SPyun YongHyeon 	struct age_ring_data *rd;
301216199571SPyun YongHyeon 
301316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
301416199571SPyun YongHyeon 
301516199571SPyun YongHyeon 	sc->age_cdata.age_rr_cons = 0;
301616199571SPyun YongHyeon 	AGE_RXCHAIN_RESET(sc);
301716199571SPyun YongHyeon 
301816199571SPyun YongHyeon 	rd = &sc->age_rdata;
301916199571SPyun YongHyeon 	bzero(rd->age_rr_ring, AGE_RR_RING_SZ);
302016199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
302116199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map,
302216199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
302316199571SPyun YongHyeon }
302416199571SPyun YongHyeon 
302516199571SPyun YongHyeon static void
302616199571SPyun YongHyeon age_init_cmb_block(struct age_softc *sc)
302716199571SPyun YongHyeon {
302816199571SPyun YongHyeon 	struct age_ring_data *rd;
302916199571SPyun YongHyeon 
303016199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
303116199571SPyun YongHyeon 
303216199571SPyun YongHyeon 	rd = &sc->age_rdata;
303316199571SPyun YongHyeon 	bzero(rd->age_cmb_block, AGE_CMB_BLOCK_SZ);
303416199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
303516199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
303616199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
303716199571SPyun YongHyeon }
303816199571SPyun YongHyeon 
303916199571SPyun YongHyeon static void
304016199571SPyun YongHyeon age_init_smb_block(struct age_softc *sc)
304116199571SPyun YongHyeon {
304216199571SPyun YongHyeon 	struct age_ring_data *rd;
304316199571SPyun YongHyeon 
304416199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
304516199571SPyun YongHyeon 
304616199571SPyun YongHyeon 	rd = &sc->age_rdata;
304716199571SPyun YongHyeon 	bzero(rd->age_smb_block, AGE_SMB_BLOCK_SZ);
304816199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
304916199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
305016199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
305116199571SPyun YongHyeon }
305216199571SPyun YongHyeon 
305316199571SPyun YongHyeon static int
305416199571SPyun YongHyeon age_newbuf(struct age_softc *sc, struct age_rxdesc *rxd)
305516199571SPyun YongHyeon {
305616199571SPyun YongHyeon 	struct rx_desc *desc;
305716199571SPyun YongHyeon 	struct mbuf *m;
305816199571SPyun YongHyeon 	bus_dma_segment_t segs[1];
305916199571SPyun YongHyeon 	bus_dmamap_t map;
306016199571SPyun YongHyeon 	int nsegs;
306116199571SPyun YongHyeon 
306216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
306316199571SPyun YongHyeon 
3064*c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
306516199571SPyun YongHyeon 	if (m == NULL)
306616199571SPyun YongHyeon 		return (ENOBUFS);
306716199571SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
306816199571SPyun YongHyeon 	m_adj(m, ETHER_ALIGN);
306916199571SPyun YongHyeon 
307016199571SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->age_cdata.age_rx_tag,
307116199571SPyun YongHyeon 	    sc->age_cdata.age_rx_sparemap, m, segs, &nsegs, 0) != 0) {
307216199571SPyun YongHyeon 		m_freem(m);
307316199571SPyun YongHyeon 		return (ENOBUFS);
307416199571SPyun YongHyeon 	}
307516199571SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
307616199571SPyun YongHyeon 
307716199571SPyun YongHyeon 	if (rxd->rx_m != NULL) {
307816199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap,
307916199571SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
308016199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_rx_tag, rxd->rx_dmamap);
308116199571SPyun YongHyeon 	}
308216199571SPyun YongHyeon 	map = rxd->rx_dmamap;
308316199571SPyun YongHyeon 	rxd->rx_dmamap = sc->age_cdata.age_rx_sparemap;
308416199571SPyun YongHyeon 	sc->age_cdata.age_rx_sparemap = map;
308516199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap,
308616199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
308716199571SPyun YongHyeon 	rxd->rx_m = m;
308816199571SPyun YongHyeon 
308916199571SPyun YongHyeon 	desc = rxd->rx_desc;
309016199571SPyun YongHyeon 	desc->addr = htole64(segs[0].ds_addr);
309116199571SPyun YongHyeon 	desc->len = htole32((segs[0].ds_len & AGE_RD_LEN_MASK) <<
309216199571SPyun YongHyeon 	    AGE_RD_LEN_SHIFT);
309316199571SPyun YongHyeon 	return (0);
309416199571SPyun YongHyeon }
309516199571SPyun YongHyeon 
309616199571SPyun YongHyeon static void
309716199571SPyun YongHyeon age_rxvlan(struct age_softc *sc)
309816199571SPyun YongHyeon {
309916199571SPyun YongHyeon 	struct ifnet *ifp;
310016199571SPyun YongHyeon 	uint32_t reg;
310116199571SPyun YongHyeon 
310216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
310316199571SPyun YongHyeon 
310416199571SPyun YongHyeon 	ifp = sc->age_ifp;
310516199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
310616199571SPyun YongHyeon 	reg &= ~MAC_CFG_VLAN_TAG_STRIP;
310716199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
310816199571SPyun YongHyeon 		reg |= MAC_CFG_VLAN_TAG_STRIP;
310916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
311016199571SPyun YongHyeon }
311116199571SPyun YongHyeon 
311216199571SPyun YongHyeon static void
311316199571SPyun YongHyeon age_rxfilter(struct age_softc *sc)
311416199571SPyun YongHyeon {
311516199571SPyun YongHyeon 	struct ifnet *ifp;
311616199571SPyun YongHyeon 	struct ifmultiaddr *ifma;
311716199571SPyun YongHyeon 	uint32_t crc;
311816199571SPyun YongHyeon 	uint32_t mchash[2];
311916199571SPyun YongHyeon 	uint32_t rxcfg;
312016199571SPyun YongHyeon 
312116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
312216199571SPyun YongHyeon 
312316199571SPyun YongHyeon 	ifp = sc->age_ifp;
312416199571SPyun YongHyeon 
312516199571SPyun YongHyeon 	rxcfg = CSR_READ_4(sc, AGE_MAC_CFG);
312616199571SPyun YongHyeon 	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
312716199571SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
312816199571SPyun YongHyeon 		rxcfg |= MAC_CFG_BCAST;
312916199571SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
313016199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
313116199571SPyun YongHyeon 			rxcfg |= MAC_CFG_PROMISC;
313216199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
313316199571SPyun YongHyeon 			rxcfg |= MAC_CFG_ALLMULTI;
313416199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAR0, 0xFFFFFFFF);
313516199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAR1, 0xFFFFFFFF);
313616199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg);
313716199571SPyun YongHyeon 		return;
313816199571SPyun YongHyeon 	}
313916199571SPyun YongHyeon 
314016199571SPyun YongHyeon 	/* Program new filter. */
314116199571SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
314216199571SPyun YongHyeon 
3143eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
314416199571SPyun YongHyeon 	TAILQ_FOREACH(ifma, &sc->age_ifp->if_multiaddrs, ifma_link) {
314516199571SPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
314616199571SPyun YongHyeon 			continue;
3147cb2cdeceSPyun YongHyeon 		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
314816199571SPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
314916199571SPyun YongHyeon 		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
315016199571SPyun YongHyeon 	}
3151eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
315216199571SPyun YongHyeon 
315316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAR0, mchash[0]);
315416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAR1, mchash[1]);
315516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg);
315616199571SPyun YongHyeon }
315716199571SPyun YongHyeon 
315816199571SPyun YongHyeon static int
315916199571SPyun YongHyeon sysctl_age_stats(SYSCTL_HANDLER_ARGS)
316016199571SPyun YongHyeon {
316116199571SPyun YongHyeon 	struct age_softc *sc;
316216199571SPyun YongHyeon 	struct age_stats *stats;
316316199571SPyun YongHyeon 	int error, result;
316416199571SPyun YongHyeon 
316516199571SPyun YongHyeon 	result = -1;
316616199571SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
316716199571SPyun YongHyeon 
316816199571SPyun YongHyeon 	if (error != 0 || req->newptr == NULL)
316916199571SPyun YongHyeon 		return (error);
317016199571SPyun YongHyeon 
317116199571SPyun YongHyeon 	if (result != 1)
317216199571SPyun YongHyeon 		return (error);
317316199571SPyun YongHyeon 
317416199571SPyun YongHyeon 	sc = (struct age_softc *)arg1;
317516199571SPyun YongHyeon 	stats = &sc->age_stat;
317616199571SPyun YongHyeon 	printf("%s statistics:\n", device_get_nameunit(sc->age_dev));
317716199571SPyun YongHyeon 	printf("Transmit good frames : %ju\n",
317816199571SPyun YongHyeon 	    (uintmax_t)stats->tx_frames);
317916199571SPyun YongHyeon 	printf("Transmit good broadcast frames : %ju\n",
318016199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bcast_frames);
318116199571SPyun YongHyeon 	printf("Transmit good multicast frames : %ju\n",
318216199571SPyun YongHyeon 	    (uintmax_t)stats->tx_mcast_frames);
318316199571SPyun YongHyeon 	printf("Transmit pause control frames : %u\n",
318416199571SPyun YongHyeon 	    stats->tx_pause_frames);
318516199571SPyun YongHyeon 	printf("Transmit control frames : %u\n",
318616199571SPyun YongHyeon 	    stats->tx_control_frames);
318716199571SPyun YongHyeon 	printf("Transmit frames with excessive deferrals : %u\n",
318816199571SPyun YongHyeon 	    stats->tx_excess_defer);
318916199571SPyun YongHyeon 	printf("Transmit deferrals : %u\n",
319016199571SPyun YongHyeon 	    stats->tx_deferred);
319116199571SPyun YongHyeon 	printf("Transmit good octets : %ju\n",
319216199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bytes);
319316199571SPyun YongHyeon 	printf("Transmit good broadcast octets : %ju\n",
319416199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bcast_bytes);
319516199571SPyun YongHyeon 	printf("Transmit good multicast octets : %ju\n",
319616199571SPyun YongHyeon 	    (uintmax_t)stats->tx_mcast_bytes);
319716199571SPyun YongHyeon 	printf("Transmit frames 64 bytes : %ju\n",
319816199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_64);
319916199571SPyun YongHyeon 	printf("Transmit frames 65 to 127 bytes : %ju\n",
320016199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_65_127);
320116199571SPyun YongHyeon 	printf("Transmit frames 128 to 255 bytes : %ju\n",
320216199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_128_255);
320316199571SPyun YongHyeon 	printf("Transmit frames 256 to 511 bytes : %ju\n",
320416199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_256_511);
320516199571SPyun YongHyeon 	printf("Transmit frames 512 to 1024 bytes : %ju\n",
320616199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_512_1023);
320716199571SPyun YongHyeon 	printf("Transmit frames 1024 to 1518 bytes : %ju\n",
320816199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_1024_1518);
320916199571SPyun YongHyeon 	printf("Transmit frames 1519 to MTU bytes : %ju\n",
321016199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_1519_max);
321116199571SPyun YongHyeon 	printf("Transmit single collisions : %u\n",
321216199571SPyun YongHyeon 	    stats->tx_single_colls);
321316199571SPyun YongHyeon 	printf("Transmit multiple collisions : %u\n",
321416199571SPyun YongHyeon 	    stats->tx_multi_colls);
321516199571SPyun YongHyeon 	printf("Transmit late collisions : %u\n",
321616199571SPyun YongHyeon 	    stats->tx_late_colls);
321716199571SPyun YongHyeon 	printf("Transmit abort due to excessive collisions : %u\n",
321816199571SPyun YongHyeon 	    stats->tx_excess_colls);
321916199571SPyun YongHyeon 	printf("Transmit underruns due to FIFO underruns : %u\n",
322016199571SPyun YongHyeon 	    stats->tx_underrun);
322116199571SPyun YongHyeon 	printf("Transmit descriptor write-back errors : %u\n",
322216199571SPyun YongHyeon 	    stats->tx_desc_underrun);
322316199571SPyun YongHyeon 	printf("Transmit frames with length mismatched frame size : %u\n",
322416199571SPyun YongHyeon 	    stats->tx_lenerrs);
322516199571SPyun YongHyeon 	printf("Transmit frames with truncated due to MTU size : %u\n",
322616199571SPyun YongHyeon 	    stats->tx_lenerrs);
322716199571SPyun YongHyeon 
322816199571SPyun YongHyeon 	printf("Receive good frames : %ju\n",
322916199571SPyun YongHyeon 	    (uintmax_t)stats->rx_frames);
323016199571SPyun YongHyeon 	printf("Receive good broadcast frames : %ju\n",
323116199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bcast_frames);
323216199571SPyun YongHyeon 	printf("Receive good multicast frames : %ju\n",
323316199571SPyun YongHyeon 	    (uintmax_t)stats->rx_mcast_frames);
323416199571SPyun YongHyeon 	printf("Receive pause control frames : %u\n",
323516199571SPyun YongHyeon 	    stats->rx_pause_frames);
323616199571SPyun YongHyeon 	printf("Receive control frames : %u\n",
323716199571SPyun YongHyeon 	    stats->rx_control_frames);
323816199571SPyun YongHyeon 	printf("Receive CRC errors : %u\n",
323916199571SPyun YongHyeon 	    stats->rx_crcerrs);
324016199571SPyun YongHyeon 	printf("Receive frames with length errors : %u\n",
324116199571SPyun YongHyeon 	    stats->rx_lenerrs);
324216199571SPyun YongHyeon 	printf("Receive good octets : %ju\n",
324316199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bytes);
324416199571SPyun YongHyeon 	printf("Receive good broadcast octets : %ju\n",
324516199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bcast_bytes);
324616199571SPyun YongHyeon 	printf("Receive good multicast octets : %ju\n",
324716199571SPyun YongHyeon 	    (uintmax_t)stats->rx_mcast_bytes);
324816199571SPyun YongHyeon 	printf("Receive frames too short : %u\n",
324916199571SPyun YongHyeon 	    stats->rx_runts);
325016199571SPyun YongHyeon 	printf("Receive fragmented frames : %ju\n",
325116199571SPyun YongHyeon 	    (uintmax_t)stats->rx_fragments);
325216199571SPyun YongHyeon 	printf("Receive frames 64 bytes : %ju\n",
325316199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_64);
325416199571SPyun YongHyeon 	printf("Receive frames 65 to 127 bytes : %ju\n",
325516199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_65_127);
325616199571SPyun YongHyeon 	printf("Receive frames 128 to 255 bytes : %ju\n",
325716199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_128_255);
325816199571SPyun YongHyeon 	printf("Receive frames 256 to 511 bytes : %ju\n",
325916199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_256_511);
326016199571SPyun YongHyeon 	printf("Receive frames 512 to 1024 bytes : %ju\n",
326116199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_512_1023);
326216199571SPyun YongHyeon 	printf("Receive frames 1024 to 1518 bytes : %ju\n",
326316199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_1024_1518);
326416199571SPyun YongHyeon 	printf("Receive frames 1519 to MTU bytes : %ju\n",
326516199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_1519_max);
326616199571SPyun YongHyeon 	printf("Receive frames too long : %ju\n",
326716199571SPyun YongHyeon 	    (uint64_t)stats->rx_pkts_truncated);
326816199571SPyun YongHyeon 	printf("Receive frames with FIFO overflow : %u\n",
326916199571SPyun YongHyeon 	    stats->rx_fifo_oflows);
327016199571SPyun YongHyeon 	printf("Receive frames with return descriptor overflow : %u\n",
327116199571SPyun YongHyeon 	    stats->rx_desc_oflows);
327216199571SPyun YongHyeon 	printf("Receive frames with alignment errors : %u\n",
327316199571SPyun YongHyeon 	    stats->rx_alignerrs);
327416199571SPyun YongHyeon 	printf("Receive frames dropped due to address filtering : %ju\n",
327516199571SPyun YongHyeon 	    (uint64_t)stats->rx_pkts_filtered);
327616199571SPyun YongHyeon 
327716199571SPyun YongHyeon 	return (error);
327816199571SPyun YongHyeon }
327916199571SPyun YongHyeon 
328016199571SPyun YongHyeon static int
328116199571SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
328216199571SPyun YongHyeon {
328316199571SPyun YongHyeon 	int error, value;
328416199571SPyun YongHyeon 
328516199571SPyun YongHyeon 	if (arg1 == NULL)
328616199571SPyun YongHyeon 		return (EINVAL);
328716199571SPyun YongHyeon 	value = *(int *)arg1;
328816199571SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
328916199571SPyun YongHyeon 	if (error || req->newptr == NULL)
329016199571SPyun YongHyeon 		return (error);
329116199571SPyun YongHyeon 	if (value < low || value > high)
329216199571SPyun YongHyeon 		return (EINVAL);
329316199571SPyun YongHyeon         *(int *)arg1 = value;
329416199571SPyun YongHyeon 
329516199571SPyun YongHyeon         return (0);
329616199571SPyun YongHyeon }
329716199571SPyun YongHyeon 
329816199571SPyun YongHyeon static int
329916199571SPyun YongHyeon sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS)
330016199571SPyun YongHyeon {
330116199571SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
330216199571SPyun YongHyeon 	    AGE_PROC_MIN, AGE_PROC_MAX));
330316199571SPyun YongHyeon }
330416199571SPyun YongHyeon 
330516199571SPyun YongHyeon static int
330616199571SPyun YongHyeon sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS)
330716199571SPyun YongHyeon {
330816199571SPyun YongHyeon 
330916199571SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, AGE_IM_TIMER_MIN,
331016199571SPyun YongHyeon 	    AGE_IM_TIMER_MAX));
331116199571SPyun YongHyeon }
3312