xref: /freebsd/sys/dev/age/if_age.c (revision 329e817fcc97aa847765c5171cc89a81a0b25527)
116199571SPyun YongHyeon /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
416199571SPyun YongHyeon  * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
516199571SPyun YongHyeon  * All rights reserved.
616199571SPyun YongHyeon  *
716199571SPyun YongHyeon  * Redistribution and use in source and binary forms, with or without
816199571SPyun YongHyeon  * modification, are permitted provided that the following conditions
916199571SPyun YongHyeon  * are met:
1016199571SPyun YongHyeon  * 1. Redistributions of source code must retain the above copyright
1116199571SPyun YongHyeon  *    notice unmodified, this list of conditions, and the following
1216199571SPyun YongHyeon  *    disclaimer.
1316199571SPyun YongHyeon  * 2. Redistributions in binary form must reproduce the above copyright
1416199571SPyun YongHyeon  *    notice, this list of conditions and the following disclaimer in the
1516199571SPyun YongHyeon  *    documentation and/or other materials provided with the distribution.
1616199571SPyun YongHyeon  *
1716199571SPyun YongHyeon  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1816199571SPyun YongHyeon  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1916199571SPyun YongHyeon  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2016199571SPyun YongHyeon  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2116199571SPyun YongHyeon  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2216199571SPyun YongHyeon  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2316199571SPyun YongHyeon  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2416199571SPyun YongHyeon  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2516199571SPyun YongHyeon  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2616199571SPyun YongHyeon  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2716199571SPyun YongHyeon  * SUCH DAMAGE.
2816199571SPyun YongHyeon  */
2916199571SPyun YongHyeon 
3016199571SPyun YongHyeon /* Driver for Attansic Technology Corp. L1 Gigabit Ethernet. */
3116199571SPyun YongHyeon 
3216199571SPyun YongHyeon #include <sys/cdefs.h>
3316199571SPyun YongHyeon __FBSDID("$FreeBSD$");
3416199571SPyun YongHyeon 
3516199571SPyun YongHyeon #include <sys/param.h>
3616199571SPyun YongHyeon #include <sys/systm.h>
3716199571SPyun YongHyeon #include <sys/bus.h>
3816199571SPyun YongHyeon #include <sys/endian.h>
3916199571SPyun YongHyeon #include <sys/kernel.h>
4016199571SPyun YongHyeon #include <sys/malloc.h>
4116199571SPyun YongHyeon #include <sys/mbuf.h>
4216199571SPyun YongHyeon #include <sys/rman.h>
4316199571SPyun YongHyeon #include <sys/module.h>
4416199571SPyun YongHyeon #include <sys/queue.h>
4516199571SPyun YongHyeon #include <sys/socket.h>
4616199571SPyun YongHyeon #include <sys/sockio.h>
4716199571SPyun YongHyeon #include <sys/sysctl.h>
4816199571SPyun YongHyeon #include <sys/taskqueue.h>
4916199571SPyun YongHyeon 
5016199571SPyun YongHyeon #include <net/bpf.h>
5116199571SPyun YongHyeon #include <net/if.h>
5276039bc8SGleb Smirnoff #include <net/if_var.h>
5316199571SPyun YongHyeon #include <net/if_arp.h>
5416199571SPyun YongHyeon #include <net/ethernet.h>
5516199571SPyun YongHyeon #include <net/if_dl.h>
5616199571SPyun YongHyeon #include <net/if_media.h>
5716199571SPyun YongHyeon #include <net/if_types.h>
5816199571SPyun YongHyeon #include <net/if_vlan_var.h>
5916199571SPyun YongHyeon 
6016199571SPyun YongHyeon #include <netinet/in.h>
6116199571SPyun YongHyeon #include <netinet/in_systm.h>
6216199571SPyun YongHyeon #include <netinet/ip.h>
6316199571SPyun YongHyeon #include <netinet/tcp.h>
6416199571SPyun YongHyeon 
6516199571SPyun YongHyeon #include <dev/mii/mii.h>
6616199571SPyun YongHyeon #include <dev/mii/miivar.h>
6716199571SPyun YongHyeon 
6816199571SPyun YongHyeon #include <dev/pci/pcireg.h>
6916199571SPyun YongHyeon #include <dev/pci/pcivar.h>
7016199571SPyun YongHyeon 
7116199571SPyun YongHyeon #include <machine/bus.h>
7216199571SPyun YongHyeon #include <machine/in_cksum.h>
7316199571SPyun YongHyeon 
7416199571SPyun YongHyeon #include <dev/age/if_agereg.h>
7516199571SPyun YongHyeon #include <dev/age/if_agevar.h>
7616199571SPyun YongHyeon 
7716199571SPyun YongHyeon /* "device miibus" required.  See GENERIC if you get errors here. */
7816199571SPyun YongHyeon #include "miibus_if.h"
7916199571SPyun YongHyeon 
8016199571SPyun YongHyeon #define	AGE_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
8116199571SPyun YongHyeon 
8216199571SPyun YongHyeon MODULE_DEPEND(age, pci, 1, 1, 1);
8316199571SPyun YongHyeon MODULE_DEPEND(age, ether, 1, 1, 1);
8416199571SPyun YongHyeon MODULE_DEPEND(age, miibus, 1, 1, 1);
8516199571SPyun YongHyeon 
8616199571SPyun YongHyeon /* Tunables. */
8716199571SPyun YongHyeon static int msi_disable = 0;
8816199571SPyun YongHyeon static int msix_disable = 0;
8916199571SPyun YongHyeon TUNABLE_INT("hw.age.msi_disable", &msi_disable);
9016199571SPyun YongHyeon TUNABLE_INT("hw.age.msix_disable", &msix_disable);
9116199571SPyun YongHyeon 
9216199571SPyun YongHyeon /*
9316199571SPyun YongHyeon  * Devices supported by this driver.
9416199571SPyun YongHyeon  */
9516199571SPyun YongHyeon static struct age_dev {
9616199571SPyun YongHyeon 	uint16_t	age_vendorid;
9716199571SPyun YongHyeon 	uint16_t	age_deviceid;
9816199571SPyun YongHyeon 	const char	*age_name;
9916199571SPyun YongHyeon } age_devs[] = {
10016199571SPyun YongHyeon 	{ VENDORID_ATTANSIC, DEVICEID_ATTANSIC_L1,
10116199571SPyun YongHyeon 	    "Attansic Technology Corp, L1 Gigabit Ethernet" },
10216199571SPyun YongHyeon };
10316199571SPyun YongHyeon 
10416199571SPyun YongHyeon static int age_miibus_readreg(device_t, int, int);
10516199571SPyun YongHyeon static int age_miibus_writereg(device_t, int, int, int);
10616199571SPyun YongHyeon static void age_miibus_statchg(device_t);
10716199571SPyun YongHyeon static void age_mediastatus(struct ifnet *, struct ifmediareq *);
10816199571SPyun YongHyeon static int age_mediachange(struct ifnet *);
10916199571SPyun YongHyeon static int age_probe(device_t);
11016199571SPyun YongHyeon static void age_get_macaddr(struct age_softc *);
11116199571SPyun YongHyeon static void age_phy_reset(struct age_softc *);
11216199571SPyun YongHyeon static int age_attach(device_t);
11316199571SPyun YongHyeon static int age_detach(device_t);
11416199571SPyun YongHyeon static void age_sysctl_node(struct age_softc *);
11516199571SPyun YongHyeon static void age_dmamap_cb(void *, bus_dma_segment_t *, int, int);
11616199571SPyun YongHyeon static int age_check_boundary(struct age_softc *);
11716199571SPyun YongHyeon static int age_dma_alloc(struct age_softc *);
11816199571SPyun YongHyeon static void age_dma_free(struct age_softc *);
11916199571SPyun YongHyeon static int age_shutdown(device_t);
12016199571SPyun YongHyeon static void age_setwol(struct age_softc *);
12116199571SPyun YongHyeon static int age_suspend(device_t);
12216199571SPyun YongHyeon static int age_resume(device_t);
12316199571SPyun YongHyeon static int age_encap(struct age_softc *, struct mbuf **);
12416199571SPyun YongHyeon static void age_start(struct ifnet *);
12532341ad6SJohn Baldwin static void age_start_locked(struct ifnet *);
12616199571SPyun YongHyeon static void age_watchdog(struct age_softc *);
12716199571SPyun YongHyeon static int age_ioctl(struct ifnet *, u_long, caddr_t);
12816199571SPyun YongHyeon static void age_mac_config(struct age_softc *);
12916199571SPyun YongHyeon static void age_link_task(void *, int);
13016199571SPyun YongHyeon static void age_stats_update(struct age_softc *);
13116199571SPyun YongHyeon static int age_intr(void *);
13216199571SPyun YongHyeon static void age_int_task(void *, int);
13316199571SPyun YongHyeon static void age_txintr(struct age_softc *, int);
13416199571SPyun YongHyeon static void age_rxeof(struct age_softc *sc, struct rx_rdesc *);
13516199571SPyun YongHyeon static int age_rxintr(struct age_softc *, int, int);
13616199571SPyun YongHyeon static void age_tick(void *);
13716199571SPyun YongHyeon static void age_reset(struct age_softc *);
13816199571SPyun YongHyeon static void age_init(void *);
13916199571SPyun YongHyeon static void age_init_locked(struct age_softc *);
14016199571SPyun YongHyeon static void age_stop(struct age_softc *);
14116199571SPyun YongHyeon static void age_stop_txmac(struct age_softc *);
14216199571SPyun YongHyeon static void age_stop_rxmac(struct age_softc *);
14316199571SPyun YongHyeon static void age_init_tx_ring(struct age_softc *);
14416199571SPyun YongHyeon static int age_init_rx_ring(struct age_softc *);
14516199571SPyun YongHyeon static void age_init_rr_ring(struct age_softc *);
14616199571SPyun YongHyeon static void age_init_cmb_block(struct age_softc *);
14716199571SPyun YongHyeon static void age_init_smb_block(struct age_softc *);
148088dd4b7SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
149088dd4b7SPyun YongHyeon static struct mbuf *age_fixup_rx(struct ifnet *, struct mbuf *);
150088dd4b7SPyun YongHyeon #endif
15116199571SPyun YongHyeon static int age_newbuf(struct age_softc *, struct age_rxdesc *);
15216199571SPyun YongHyeon static void age_rxvlan(struct age_softc *);
15316199571SPyun YongHyeon static void age_rxfilter(struct age_softc *);
15416199571SPyun YongHyeon static int sysctl_age_stats(SYSCTL_HANDLER_ARGS);
15516199571SPyun YongHyeon static int sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
15616199571SPyun YongHyeon static int sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS);
15716199571SPyun YongHyeon static int sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS);
15816199571SPyun YongHyeon 
15916199571SPyun YongHyeon 
16016199571SPyun YongHyeon static device_method_t age_methods[] = {
16116199571SPyun YongHyeon 	/* Device interface. */
16216199571SPyun YongHyeon 	DEVMETHOD(device_probe,		age_probe),
16316199571SPyun YongHyeon 	DEVMETHOD(device_attach,	age_attach),
16416199571SPyun YongHyeon 	DEVMETHOD(device_detach,	age_detach),
16516199571SPyun YongHyeon 	DEVMETHOD(device_shutdown,	age_shutdown),
16616199571SPyun YongHyeon 	DEVMETHOD(device_suspend,	age_suspend),
16716199571SPyun YongHyeon 	DEVMETHOD(device_resume,	age_resume),
16816199571SPyun YongHyeon 
16916199571SPyun YongHyeon 	/* MII interface. */
17016199571SPyun YongHyeon 	DEVMETHOD(miibus_readreg,	age_miibus_readreg),
17116199571SPyun YongHyeon 	DEVMETHOD(miibus_writereg,	age_miibus_writereg),
17216199571SPyun YongHyeon 	DEVMETHOD(miibus_statchg,	age_miibus_statchg),
17316199571SPyun YongHyeon 
17416199571SPyun YongHyeon 	{ NULL, NULL }
17516199571SPyun YongHyeon };
17616199571SPyun YongHyeon 
17716199571SPyun YongHyeon static driver_t age_driver = {
17816199571SPyun YongHyeon 	"age",
17916199571SPyun YongHyeon 	age_methods,
18016199571SPyun YongHyeon 	sizeof(struct age_softc)
18116199571SPyun YongHyeon };
18216199571SPyun YongHyeon 
18316199571SPyun YongHyeon static devclass_t age_devclass;
18416199571SPyun YongHyeon 
18516199571SPyun YongHyeon DRIVER_MODULE(age, pci, age_driver, age_devclass, 0, 0);
186ae8b178bSWarner Losh MODULE_PNP_INFO("U16:vendor;U16:device;D:#", pci, age, age_devs,
187*329e817fSWarner Losh     nitems(age_devs));
18816199571SPyun YongHyeon DRIVER_MODULE(miibus, age, miibus_driver, miibus_devclass, 0, 0);
18916199571SPyun YongHyeon 
19016199571SPyun YongHyeon static struct resource_spec age_res_spec_mem[] = {
19116199571SPyun YongHyeon 	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
19216199571SPyun YongHyeon 	{ -1,			0,		0 }
19316199571SPyun YongHyeon };
19416199571SPyun YongHyeon 
19516199571SPyun YongHyeon static struct resource_spec age_irq_spec_legacy[] = {
19616199571SPyun YongHyeon 	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
19716199571SPyun YongHyeon 	{ -1,			0,		0 }
19816199571SPyun YongHyeon };
19916199571SPyun YongHyeon 
20016199571SPyun YongHyeon static struct resource_spec age_irq_spec_msi[] = {
20116199571SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
20216199571SPyun YongHyeon 	{ -1,			0,		0 }
20316199571SPyun YongHyeon };
20416199571SPyun YongHyeon 
20516199571SPyun YongHyeon static struct resource_spec age_irq_spec_msix[] = {
20616199571SPyun YongHyeon 	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
20716199571SPyun YongHyeon 	{ -1,			0,		0 }
20816199571SPyun YongHyeon };
20916199571SPyun YongHyeon 
21016199571SPyun YongHyeon /*
21116199571SPyun YongHyeon  *	Read a PHY register on the MII of the L1.
21216199571SPyun YongHyeon  */
21316199571SPyun YongHyeon static int
21416199571SPyun YongHyeon age_miibus_readreg(device_t dev, int phy, int reg)
21516199571SPyun YongHyeon {
21616199571SPyun YongHyeon 	struct age_softc *sc;
21716199571SPyun YongHyeon 	uint32_t v;
21816199571SPyun YongHyeon 	int i;
21916199571SPyun YongHyeon 
22016199571SPyun YongHyeon 	sc = device_get_softc(dev);
22116199571SPyun YongHyeon 
22216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
22316199571SPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
22416199571SPyun YongHyeon 	for (i = AGE_PHY_TIMEOUT; i > 0; i--) {
22516199571SPyun YongHyeon 		DELAY(1);
22616199571SPyun YongHyeon 		v = CSR_READ_4(sc, AGE_MDIO);
22716199571SPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
22816199571SPyun YongHyeon 			break;
22916199571SPyun YongHyeon 	}
23016199571SPyun YongHyeon 
23116199571SPyun YongHyeon 	if (i == 0) {
23216199571SPyun YongHyeon 		device_printf(sc->age_dev, "phy read timeout : %d\n", reg);
23316199571SPyun YongHyeon 		return (0);
23416199571SPyun YongHyeon 	}
23516199571SPyun YongHyeon 
23616199571SPyun YongHyeon 	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
23716199571SPyun YongHyeon }
23816199571SPyun YongHyeon 
23916199571SPyun YongHyeon /*
24016199571SPyun YongHyeon  *	Write a PHY register on the MII of the L1.
24116199571SPyun YongHyeon  */
24216199571SPyun YongHyeon static int
24316199571SPyun YongHyeon age_miibus_writereg(device_t dev, int phy, int reg, int val)
24416199571SPyun YongHyeon {
24516199571SPyun YongHyeon 	struct age_softc *sc;
24616199571SPyun YongHyeon 	uint32_t v;
24716199571SPyun YongHyeon 	int i;
24816199571SPyun YongHyeon 
24916199571SPyun YongHyeon 	sc = device_get_softc(dev);
25016199571SPyun YongHyeon 
25116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
25216199571SPyun YongHyeon 	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
25316199571SPyun YongHyeon 	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
25416199571SPyun YongHyeon 	for (i = AGE_PHY_TIMEOUT; i > 0; i--) {
25516199571SPyun YongHyeon 		DELAY(1);
25616199571SPyun YongHyeon 		v = CSR_READ_4(sc, AGE_MDIO);
25716199571SPyun YongHyeon 		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
25816199571SPyun YongHyeon 			break;
25916199571SPyun YongHyeon 	}
26016199571SPyun YongHyeon 
26116199571SPyun YongHyeon 	if (i == 0)
26216199571SPyun YongHyeon 		device_printf(sc->age_dev, "phy write timeout : %d\n", reg);
26316199571SPyun YongHyeon 
26416199571SPyun YongHyeon 	return (0);
26516199571SPyun YongHyeon }
26616199571SPyun YongHyeon 
26716199571SPyun YongHyeon /*
26816199571SPyun YongHyeon  *	Callback from MII layer when media changes.
26916199571SPyun YongHyeon  */
27016199571SPyun YongHyeon static void
27116199571SPyun YongHyeon age_miibus_statchg(device_t dev)
27216199571SPyun YongHyeon {
27316199571SPyun YongHyeon 	struct age_softc *sc;
27416199571SPyun YongHyeon 
27516199571SPyun YongHyeon 	sc = device_get_softc(dev);
27616199571SPyun YongHyeon 	taskqueue_enqueue(taskqueue_swi, &sc->age_link_task);
27716199571SPyun YongHyeon }
27816199571SPyun YongHyeon 
27916199571SPyun YongHyeon /*
28016199571SPyun YongHyeon  *	Get the current interface media status.
28116199571SPyun YongHyeon  */
28216199571SPyun YongHyeon static void
28316199571SPyun YongHyeon age_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
28416199571SPyun YongHyeon {
28516199571SPyun YongHyeon 	struct age_softc *sc;
28616199571SPyun YongHyeon 	struct mii_data *mii;
28716199571SPyun YongHyeon 
28816199571SPyun YongHyeon 	sc = ifp->if_softc;
28916199571SPyun YongHyeon 	AGE_LOCK(sc);
29016199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
29116199571SPyun YongHyeon 
29216199571SPyun YongHyeon 	mii_pollstat(mii);
29316199571SPyun YongHyeon 	ifmr->ifm_status = mii->mii_media_status;
29416199571SPyun YongHyeon 	ifmr->ifm_active = mii->mii_media_active;
29557c81d92SPyun YongHyeon 	AGE_UNLOCK(sc);
29616199571SPyun YongHyeon }
29716199571SPyun YongHyeon 
29816199571SPyun YongHyeon /*
29916199571SPyun YongHyeon  *	Set hardware to newly-selected media.
30016199571SPyun YongHyeon  */
30116199571SPyun YongHyeon static int
30216199571SPyun YongHyeon age_mediachange(struct ifnet *ifp)
30316199571SPyun YongHyeon {
30416199571SPyun YongHyeon 	struct age_softc *sc;
30516199571SPyun YongHyeon 	struct mii_data *mii;
30616199571SPyun YongHyeon 	struct mii_softc *miisc;
30716199571SPyun YongHyeon 	int error;
30816199571SPyun YongHyeon 
30916199571SPyun YongHyeon 	sc = ifp->if_softc;
31016199571SPyun YongHyeon 	AGE_LOCK(sc);
31116199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
31216199571SPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3133fcb7a53SMarius Strobl 		PHY_RESET(miisc);
31416199571SPyun YongHyeon 	error = mii_mediachg(mii);
31516199571SPyun YongHyeon 	AGE_UNLOCK(sc);
31616199571SPyun YongHyeon 
31716199571SPyun YongHyeon 	return (error);
31816199571SPyun YongHyeon }
31916199571SPyun YongHyeon 
32016199571SPyun YongHyeon static int
32116199571SPyun YongHyeon age_probe(device_t dev)
32216199571SPyun YongHyeon {
32316199571SPyun YongHyeon 	struct age_dev *sp;
32416199571SPyun YongHyeon 	int i;
32516199571SPyun YongHyeon 	uint16_t vendor, devid;
32616199571SPyun YongHyeon 
32716199571SPyun YongHyeon 	vendor = pci_get_vendor(dev);
32816199571SPyun YongHyeon 	devid = pci_get_device(dev);
32916199571SPyun YongHyeon 	sp = age_devs;
33073a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(age_devs); i++, sp++) {
33116199571SPyun YongHyeon 		if (vendor == sp->age_vendorid &&
33216199571SPyun YongHyeon 		    devid == sp->age_deviceid) {
33316199571SPyun YongHyeon 			device_set_desc(dev, sp->age_name);
33416199571SPyun YongHyeon 			return (BUS_PROBE_DEFAULT);
33516199571SPyun YongHyeon 		}
33616199571SPyun YongHyeon 	}
33716199571SPyun YongHyeon 
33816199571SPyun YongHyeon 	return (ENXIO);
33916199571SPyun YongHyeon }
34016199571SPyun YongHyeon 
34116199571SPyun YongHyeon static void
34216199571SPyun YongHyeon age_get_macaddr(struct age_softc *sc)
34316199571SPyun YongHyeon {
34406ca18c1SPyun YongHyeon 	uint32_t ea[2], reg;
34506ca18c1SPyun YongHyeon 	int i, vpdc;
34616199571SPyun YongHyeon 
34716199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_SPI_CTRL);
34816199571SPyun YongHyeon 	if ((reg & SPI_VPD_ENB) != 0) {
34916199571SPyun YongHyeon 		/* Get VPD stored in TWSI EEPROM. */
35016199571SPyun YongHyeon 		reg &= ~SPI_VPD_ENB;
35116199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_SPI_CTRL, reg);
35216199571SPyun YongHyeon 	}
35316199571SPyun YongHyeon 
3543b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->age_dev, PCIY_VPD, &vpdc) == 0) {
35516199571SPyun YongHyeon 		/*
35606ca18c1SPyun YongHyeon 		 * PCI VPD capability found, let TWSI reload EEPROM.
35706ca18c1SPyun YongHyeon 		 * This will set ethernet address of controller.
35816199571SPyun YongHyeon 		 */
35906ca18c1SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_TWSI_CTRL, CSR_READ_4(sc, AGE_TWSI_CTRL) |
36006ca18c1SPyun YongHyeon 		    TWSI_CTRL_SW_LD_START);
36106ca18c1SPyun YongHyeon 		for (i = 100; i > 0; i--) {
36206ca18c1SPyun YongHyeon 			DELAY(1000);
36306ca18c1SPyun YongHyeon 			reg = CSR_READ_4(sc, AGE_TWSI_CTRL);
36406ca18c1SPyun YongHyeon 			if ((reg & TWSI_CTRL_SW_LD_START) == 0)
36516199571SPyun YongHyeon 				break;
36616199571SPyun YongHyeon 		}
36706ca18c1SPyun YongHyeon 		if (i == 0)
36816199571SPyun YongHyeon 			device_printf(sc->age_dev,
36906ca18c1SPyun YongHyeon 			    "reloading EEPROM timeout!\n");
37016199571SPyun YongHyeon 	} else {
371dca3a3a0SPyun YongHyeon 		if (bootverbose)
37216199571SPyun YongHyeon 			device_printf(sc->age_dev,
37316199571SPyun YongHyeon 			    "PCI VPD capability not found!\n");
37416199571SPyun YongHyeon 	}
37516199571SPyun YongHyeon 
37616199571SPyun YongHyeon 	ea[0] = CSR_READ_4(sc, AGE_PAR0);
37716199571SPyun YongHyeon 	ea[1] = CSR_READ_4(sc, AGE_PAR1);
37816199571SPyun YongHyeon 	sc->age_eaddr[0] = (ea[1] >> 8) & 0xFF;
37916199571SPyun YongHyeon 	sc->age_eaddr[1] = (ea[1] >> 0) & 0xFF;
38016199571SPyun YongHyeon 	sc->age_eaddr[2] = (ea[0] >> 24) & 0xFF;
38116199571SPyun YongHyeon 	sc->age_eaddr[3] = (ea[0] >> 16) & 0xFF;
38216199571SPyun YongHyeon 	sc->age_eaddr[4] = (ea[0] >> 8) & 0xFF;
38316199571SPyun YongHyeon 	sc->age_eaddr[5] = (ea[0] >> 0) & 0xFF;
38416199571SPyun YongHyeon }
38516199571SPyun YongHyeon 
38616199571SPyun YongHyeon static void
38716199571SPyun YongHyeon age_phy_reset(struct age_softc *sc)
38816199571SPyun YongHyeon {
38906ca18c1SPyun YongHyeon 	uint16_t reg, pn;
39006ca18c1SPyun YongHyeon 	int i, linkup;
39116199571SPyun YongHyeon 
39216199571SPyun YongHyeon 	/* Reset PHY. */
39316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_RST);
39406ca18c1SPyun YongHyeon 	DELAY(2000);
39516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_GPHY_CTRL, GPHY_CTRL_CLR);
39606ca18c1SPyun YongHyeon 	DELAY(2000);
39706ca18c1SPyun YongHyeon 
39806ca18c1SPyun YongHyeon #define	ATPHY_DBG_ADDR		0x1D
39906ca18c1SPyun YongHyeon #define	ATPHY_DBG_DATA		0x1E
40006ca18c1SPyun YongHyeon #define	ATPHY_CDTC		0x16
40106ca18c1SPyun YongHyeon #define	PHY_CDTC_ENB		0x0001
40206ca18c1SPyun YongHyeon #define	PHY_CDTC_POFF		8
40306ca18c1SPyun YongHyeon #define	ATPHY_CDTS		0x1C
40406ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_OK	0x0000
40506ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_SHORT	0x0100
40606ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_OPEN	0x0200
40706ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_INVAL	0x0300
40806ca18c1SPyun YongHyeon #define	PHY_CDTS_STAT_MASK	0x0300
40906ca18c1SPyun YongHyeon 
41006ca18c1SPyun YongHyeon 	/* Check power saving mode. Magic from Linux. */
41106ca18c1SPyun YongHyeon 	age_miibus_writereg(sc->age_dev, sc->age_phyaddr, MII_BMCR, BMCR_RESET);
41206ca18c1SPyun YongHyeon 	for (linkup = 0, pn = 0; pn < 4; pn++) {
41306ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr, ATPHY_CDTC,
41406ca18c1SPyun YongHyeon 		    (pn << PHY_CDTC_POFF) | PHY_CDTC_ENB);
41506ca18c1SPyun YongHyeon 		for (i = 200; i > 0; i--) {
41691216e1eSPyun YongHyeon 			DELAY(1000);
41706ca18c1SPyun YongHyeon 			reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
41806ca18c1SPyun YongHyeon 			    ATPHY_CDTC);
41906ca18c1SPyun YongHyeon 			if ((reg & PHY_CDTC_ENB) == 0)
42006ca18c1SPyun YongHyeon 				break;
42106ca18c1SPyun YongHyeon 		}
42206ca18c1SPyun YongHyeon 		DELAY(1000);
42306ca18c1SPyun YongHyeon 		reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
42406ca18c1SPyun YongHyeon 		    ATPHY_CDTS);
42506ca18c1SPyun YongHyeon 		if ((reg & PHY_CDTS_STAT_MASK) != PHY_CDTS_STAT_OPEN) {
42606ca18c1SPyun YongHyeon 			linkup++;
42706ca18c1SPyun YongHyeon 			break;
42806ca18c1SPyun YongHyeon 		}
42906ca18c1SPyun YongHyeon 	}
43006ca18c1SPyun YongHyeon 	age_miibus_writereg(sc->age_dev, sc->age_phyaddr, MII_BMCR,
43106ca18c1SPyun YongHyeon 	    BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
43206ca18c1SPyun YongHyeon 	if (linkup == 0) {
43306ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43406ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 0);
43506ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43606ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, 0x124E);
43706ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
43806ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 1);
43906ca18c1SPyun YongHyeon 		reg = age_miibus_readreg(sc->age_dev, sc->age_phyaddr,
44006ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA);
44106ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
44206ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, reg | 0x03);
44306ca18c1SPyun YongHyeon 		/* XXX */
44406ca18c1SPyun YongHyeon 		DELAY(1500 * 1000);
44506ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
44606ca18c1SPyun YongHyeon 		    ATPHY_DBG_ADDR, 0);
44706ca18c1SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
44806ca18c1SPyun YongHyeon 		    ATPHY_DBG_DATA, 0x024E);
44906ca18c1SPyun YongHyeon     }
45006ca18c1SPyun YongHyeon 
45106ca18c1SPyun YongHyeon #undef	ATPHY_DBG_ADDR
45206ca18c1SPyun YongHyeon #undef	ATPHY_DBG_DATA
45306ca18c1SPyun YongHyeon #undef	ATPHY_CDTC
45406ca18c1SPyun YongHyeon #undef	PHY_CDTC_ENB
45506ca18c1SPyun YongHyeon #undef	PHY_CDTC_POFF
45606ca18c1SPyun YongHyeon #undef	ATPHY_CDTS
45706ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_OK
45806ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_SHORT
45906ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_OPEN
46006ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_INVAL
46106ca18c1SPyun YongHyeon #undef	PHY_CDTS_STAT_MASK
46216199571SPyun YongHyeon }
46316199571SPyun YongHyeon 
46416199571SPyun YongHyeon static int
46516199571SPyun YongHyeon age_attach(device_t dev)
46616199571SPyun YongHyeon {
46716199571SPyun YongHyeon 	struct age_softc *sc;
46816199571SPyun YongHyeon 	struct ifnet *ifp;
46916199571SPyun YongHyeon 	uint16_t burst;
47016199571SPyun YongHyeon 	int error, i, msic, msixc, pmc;
47116199571SPyun YongHyeon 
47216199571SPyun YongHyeon 	error = 0;
47316199571SPyun YongHyeon 	sc = device_get_softc(dev);
47416199571SPyun YongHyeon 	sc->age_dev = dev;
47516199571SPyun YongHyeon 
47616199571SPyun YongHyeon 	mtx_init(&sc->age_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
47716199571SPyun YongHyeon 	    MTX_DEF);
47816199571SPyun YongHyeon 	callout_init_mtx(&sc->age_tick_ch, &sc->age_mtx, 0);
47916199571SPyun YongHyeon 	TASK_INIT(&sc->age_int_task, 0, age_int_task, sc);
48016199571SPyun YongHyeon 	TASK_INIT(&sc->age_link_task, 0, age_link_task, sc);
48116199571SPyun YongHyeon 
48216199571SPyun YongHyeon 	/* Map the device. */
48316199571SPyun YongHyeon 	pci_enable_busmaster(dev);
48416199571SPyun YongHyeon 	sc->age_res_spec = age_res_spec_mem;
48516199571SPyun YongHyeon 	sc->age_irq_spec = age_irq_spec_legacy;
48616199571SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->age_res_spec, sc->age_res);
48716199571SPyun YongHyeon 	if (error != 0) {
48816199571SPyun YongHyeon 		device_printf(dev, "cannot allocate memory resources.\n");
48916199571SPyun YongHyeon 		goto fail;
49016199571SPyun YongHyeon 	}
49116199571SPyun YongHyeon 
49216199571SPyun YongHyeon 	/* Set PHY address. */
49316199571SPyun YongHyeon 	sc->age_phyaddr = AGE_PHY_ADDR;
49416199571SPyun YongHyeon 
49516199571SPyun YongHyeon 	/* Reset PHY. */
49616199571SPyun YongHyeon 	age_phy_reset(sc);
49716199571SPyun YongHyeon 
49816199571SPyun YongHyeon 	/* Reset the ethernet controller. */
49916199571SPyun YongHyeon 	age_reset(sc);
50016199571SPyun YongHyeon 
50116199571SPyun YongHyeon 	/* Get PCI and chip id/revision. */
50216199571SPyun YongHyeon 	sc->age_rev = pci_get_revid(dev);
50316199571SPyun YongHyeon 	sc->age_chip_rev = CSR_READ_4(sc, AGE_MASTER_CFG) >>
50416199571SPyun YongHyeon 	    MASTER_CHIP_REV_SHIFT;
505dca3a3a0SPyun YongHyeon 	if (bootverbose) {
50606ca18c1SPyun YongHyeon 		device_printf(dev, "PCI device revision : 0x%04x\n",
50706ca18c1SPyun YongHyeon 		    sc->age_rev);
50816199571SPyun YongHyeon 		device_printf(dev, "Chip id/revision : 0x%04x\n",
50916199571SPyun YongHyeon 		    sc->age_chip_rev);
51016199571SPyun YongHyeon 	}
51116199571SPyun YongHyeon 
51216199571SPyun YongHyeon 	/*
51316199571SPyun YongHyeon 	 * XXX
51416199571SPyun YongHyeon 	 * Unintialized hardware returns an invalid chip id/revision
51516199571SPyun YongHyeon 	 * as well as 0xFFFFFFFF for Tx/Rx fifo length. It seems that
51616199571SPyun YongHyeon 	 * unplugged cable results in putting hardware into automatic
51716199571SPyun YongHyeon 	 * power down mode which in turn returns invalld chip revision.
51816199571SPyun YongHyeon 	 */
51916199571SPyun YongHyeon 	if (sc->age_chip_rev == 0xFFFF) {
52016199571SPyun YongHyeon 		device_printf(dev,"invalid chip revision : 0x%04x -- "
52116199571SPyun YongHyeon 		    "not initialized?\n", sc->age_chip_rev);
52216199571SPyun YongHyeon 		error = ENXIO;
52316199571SPyun YongHyeon 		goto fail;
52416199571SPyun YongHyeon 	}
52516199571SPyun YongHyeon 
52616199571SPyun YongHyeon 	device_printf(dev, "%d Tx FIFO, %d Rx FIFO\n",
52716199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_SRAM_TX_FIFO_LEN),
52816199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN));
52916199571SPyun YongHyeon 
53016199571SPyun YongHyeon 	/* Allocate IRQ resources. */
53116199571SPyun YongHyeon 	msixc = pci_msix_count(dev);
53216199571SPyun YongHyeon 	msic = pci_msi_count(dev);
533dca3a3a0SPyun YongHyeon 	if (bootverbose) {
53416199571SPyun YongHyeon 		device_printf(dev, "MSIX count : %d\n", msixc);
53516199571SPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
53616199571SPyun YongHyeon 	}
53716199571SPyun YongHyeon 
53816199571SPyun YongHyeon 	/* Prefer MSIX over MSI. */
53916199571SPyun YongHyeon 	if (msix_disable == 0 || msi_disable == 0) {
54016199571SPyun YongHyeon 		if (msix_disable == 0 && msixc == AGE_MSIX_MESSAGES &&
54116199571SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
54216199571SPyun YongHyeon 			if (msic == AGE_MSIX_MESSAGES) {
54316199571SPyun YongHyeon 				device_printf(dev, "Using %d MSIX messages.\n",
54416199571SPyun YongHyeon 				    msixc);
54516199571SPyun YongHyeon 				sc->age_flags |= AGE_FLAG_MSIX;
54616199571SPyun YongHyeon 				sc->age_irq_spec = age_irq_spec_msix;
54716199571SPyun YongHyeon 			} else
54816199571SPyun YongHyeon 				pci_release_msi(dev);
54916199571SPyun YongHyeon 		}
55016199571SPyun YongHyeon 		if (msi_disable == 0 && (sc->age_flags & AGE_FLAG_MSIX) == 0 &&
55116199571SPyun YongHyeon 		    msic == AGE_MSI_MESSAGES &&
55216199571SPyun YongHyeon 		    pci_alloc_msi(dev, &msic) == 0) {
55316199571SPyun YongHyeon 			if (msic == AGE_MSI_MESSAGES) {
55416199571SPyun YongHyeon 				device_printf(dev, "Using %d MSI messages.\n",
55516199571SPyun YongHyeon 				    msic);
55616199571SPyun YongHyeon 				sc->age_flags |= AGE_FLAG_MSI;
55716199571SPyun YongHyeon 				sc->age_irq_spec = age_irq_spec_msi;
55816199571SPyun YongHyeon 			} else
55916199571SPyun YongHyeon 				pci_release_msi(dev);
56016199571SPyun YongHyeon 		}
56116199571SPyun YongHyeon 	}
56216199571SPyun YongHyeon 
56316199571SPyun YongHyeon 	error = bus_alloc_resources(dev, sc->age_irq_spec, sc->age_irq);
56416199571SPyun YongHyeon 	if (error != 0) {
56516199571SPyun YongHyeon 		device_printf(dev, "cannot allocate IRQ resources.\n");
56616199571SPyun YongHyeon 		goto fail;
56716199571SPyun YongHyeon 	}
56816199571SPyun YongHyeon 
56916199571SPyun YongHyeon 
57016199571SPyun YongHyeon 	/* Get DMA parameters from PCIe device control register. */
5713b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
57216199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_PCIE;
57316199571SPyun YongHyeon 		burst = pci_read_config(dev, i + 0x08, 2);
57416199571SPyun YongHyeon 		/* Max read request size. */
57516199571SPyun YongHyeon 		sc->age_dma_rd_burst = ((burst >> 12) & 0x07) <<
57616199571SPyun YongHyeon 		    DMA_CFG_RD_BURST_SHIFT;
57716199571SPyun YongHyeon 		/* Max payload size. */
57816199571SPyun YongHyeon 		sc->age_dma_wr_burst = ((burst >> 5) & 0x07) <<
57916199571SPyun YongHyeon 		    DMA_CFG_WR_BURST_SHIFT;
580dca3a3a0SPyun YongHyeon 		if (bootverbose) {
58116199571SPyun YongHyeon 			device_printf(dev, "Read request size : %d bytes.\n",
58216199571SPyun YongHyeon 			    128 << ((burst >> 12) & 0x07));
58316199571SPyun YongHyeon 			device_printf(dev, "TLP payload size : %d bytes.\n",
58416199571SPyun YongHyeon 			    128 << ((burst >> 5) & 0x07));
58516199571SPyun YongHyeon 		}
58616199571SPyun YongHyeon 	} else {
58716199571SPyun YongHyeon 		sc->age_dma_rd_burst = DMA_CFG_RD_BURST_128;
58816199571SPyun YongHyeon 		sc->age_dma_wr_burst = DMA_CFG_WR_BURST_128;
58916199571SPyun YongHyeon 	}
59016199571SPyun YongHyeon 
59116199571SPyun YongHyeon 	/* Create device sysctl node. */
59216199571SPyun YongHyeon 	age_sysctl_node(sc);
59316199571SPyun YongHyeon 
5949dda5c8fSPyun YongHyeon 	if ((error = age_dma_alloc(sc)) != 0)
59516199571SPyun YongHyeon 		goto fail;
59616199571SPyun YongHyeon 
59716199571SPyun YongHyeon 	/* Load station address. */
59816199571SPyun YongHyeon 	age_get_macaddr(sc);
59916199571SPyun YongHyeon 
60016199571SPyun YongHyeon 	ifp = sc->age_ifp = if_alloc(IFT_ETHER);
60116199571SPyun YongHyeon 	if (ifp == NULL) {
60216199571SPyun YongHyeon 		device_printf(dev, "cannot allocate ifnet structure.\n");
60316199571SPyun YongHyeon 		error = ENXIO;
60416199571SPyun YongHyeon 		goto fail;
60516199571SPyun YongHyeon 	}
60616199571SPyun YongHyeon 
60716199571SPyun YongHyeon 	ifp->if_softc = sc;
60816199571SPyun YongHyeon 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
60916199571SPyun YongHyeon 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
61016199571SPyun YongHyeon 	ifp->if_ioctl = age_ioctl;
61116199571SPyun YongHyeon 	ifp->if_start = age_start;
61216199571SPyun YongHyeon 	ifp->if_init = age_init;
61316199571SPyun YongHyeon 	ifp->if_snd.ifq_drv_maxlen = AGE_TX_RING_CNT - 1;
61416199571SPyun YongHyeon 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
61516199571SPyun YongHyeon 	IFQ_SET_READY(&ifp->if_snd);
61616199571SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
61716199571SPyun YongHyeon 	ifp->if_hwassist = AGE_CSUM_FEATURES | CSUM_TSO;
6183b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
61916199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_PMCAP;
62016199571SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
62116199571SPyun YongHyeon 	}
62216199571SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
62316199571SPyun YongHyeon 
62416199571SPyun YongHyeon 	/* Set up MII bus. */
6258e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->age_miibus, ifp, age_mediachange,
6268e5d93dbSMarius Strobl 	    age_mediastatus, BMSR_DEFCAPMASK, sc->age_phyaddr, MII_OFFSET_ANY,
6278e5d93dbSMarius Strobl 	    0);
6288e5d93dbSMarius Strobl 	if (error != 0) {
6298e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
63016199571SPyun YongHyeon 		goto fail;
63116199571SPyun YongHyeon 	}
63216199571SPyun YongHyeon 
63316199571SPyun YongHyeon 	ether_ifattach(ifp, sc->age_eaddr);
63416199571SPyun YongHyeon 
63516199571SPyun YongHyeon 	/* VLAN capability setup. */
6360fe060a8SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
6370fe060a8SPyun YongHyeon 	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
63816199571SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
63916199571SPyun YongHyeon 
64016199571SPyun YongHyeon 	/* Tell the upper layer(s) we support long frames. */
6411bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
64216199571SPyun YongHyeon 
64316199571SPyun YongHyeon 	/* Create local taskq. */
64416199571SPyun YongHyeon 	sc->age_tq = taskqueue_create_fast("age_taskq", M_WAITOK,
64516199571SPyun YongHyeon 	    taskqueue_thread_enqueue, &sc->age_tq);
64616199571SPyun YongHyeon 	if (sc->age_tq == NULL) {
64716199571SPyun YongHyeon 		device_printf(dev, "could not create taskqueue.\n");
64816199571SPyun YongHyeon 		ether_ifdetach(ifp);
64916199571SPyun YongHyeon 		error = ENXIO;
65016199571SPyun YongHyeon 		goto fail;
65116199571SPyun YongHyeon 	}
65216199571SPyun YongHyeon 	taskqueue_start_threads(&sc->age_tq, 1, PI_NET, "%s taskq",
65316199571SPyun YongHyeon 	    device_get_nameunit(sc->age_dev));
65416199571SPyun YongHyeon 
65516199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_MSIX) != 0)
65616199571SPyun YongHyeon 		msic = AGE_MSIX_MESSAGES;
65716199571SPyun YongHyeon 	else if ((sc->age_flags & AGE_FLAG_MSI) != 0)
65816199571SPyun YongHyeon 		msic = AGE_MSI_MESSAGES;
65916199571SPyun YongHyeon 	else
66016199571SPyun YongHyeon 		msic = 1;
66116199571SPyun YongHyeon 	for (i = 0; i < msic; i++) {
66216199571SPyun YongHyeon 		error = bus_setup_intr(dev, sc->age_irq[i],
66316199571SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, age_intr, NULL, sc,
66416199571SPyun YongHyeon 		    &sc->age_intrhand[i]);
66516199571SPyun YongHyeon 		if (error != 0)
66616199571SPyun YongHyeon 			break;
66716199571SPyun YongHyeon 	}
66816199571SPyun YongHyeon 	if (error != 0) {
66916199571SPyun YongHyeon 		device_printf(dev, "could not set up interrupt handler.\n");
67016199571SPyun YongHyeon 		taskqueue_free(sc->age_tq);
67116199571SPyun YongHyeon 		sc->age_tq = NULL;
67216199571SPyun YongHyeon 		ether_ifdetach(ifp);
67316199571SPyun YongHyeon 		goto fail;
67416199571SPyun YongHyeon 	}
67516199571SPyun YongHyeon 
67616199571SPyun YongHyeon fail:
67716199571SPyun YongHyeon 	if (error != 0)
67816199571SPyun YongHyeon 		age_detach(dev);
67916199571SPyun YongHyeon 
68016199571SPyun YongHyeon 	return (error);
68116199571SPyun YongHyeon }
68216199571SPyun YongHyeon 
68316199571SPyun YongHyeon static int
68416199571SPyun YongHyeon age_detach(device_t dev)
68516199571SPyun YongHyeon {
68616199571SPyun YongHyeon 	struct age_softc *sc;
68716199571SPyun YongHyeon 	struct ifnet *ifp;
68816199571SPyun YongHyeon 	int i, msic;
68916199571SPyun YongHyeon 
69016199571SPyun YongHyeon 	sc = device_get_softc(dev);
69116199571SPyun YongHyeon 
69216199571SPyun YongHyeon 	ifp = sc->age_ifp;
69316199571SPyun YongHyeon 	if (device_is_attached(dev)) {
69416199571SPyun YongHyeon 		AGE_LOCK(sc);
69516199571SPyun YongHyeon 		sc->age_flags |= AGE_FLAG_DETACH;
69616199571SPyun YongHyeon 		age_stop(sc);
69716199571SPyun YongHyeon 		AGE_UNLOCK(sc);
69816199571SPyun YongHyeon 		callout_drain(&sc->age_tick_ch);
69916199571SPyun YongHyeon 		taskqueue_drain(sc->age_tq, &sc->age_int_task);
70016199571SPyun YongHyeon 		taskqueue_drain(taskqueue_swi, &sc->age_link_task);
70116199571SPyun YongHyeon 		ether_ifdetach(ifp);
70216199571SPyun YongHyeon 	}
70316199571SPyun YongHyeon 
70416199571SPyun YongHyeon 	if (sc->age_tq != NULL) {
70516199571SPyun YongHyeon 		taskqueue_drain(sc->age_tq, &sc->age_int_task);
70616199571SPyun YongHyeon 		taskqueue_free(sc->age_tq);
70716199571SPyun YongHyeon 		sc->age_tq = NULL;
70816199571SPyun YongHyeon 	}
70916199571SPyun YongHyeon 
71016199571SPyun YongHyeon 	if (sc->age_miibus != NULL) {
71116199571SPyun YongHyeon 		device_delete_child(dev, sc->age_miibus);
71216199571SPyun YongHyeon 		sc->age_miibus = NULL;
71316199571SPyun YongHyeon 	}
71416199571SPyun YongHyeon 	bus_generic_detach(dev);
71516199571SPyun YongHyeon 	age_dma_free(sc);
71616199571SPyun YongHyeon 
71716199571SPyun YongHyeon 	if (ifp != NULL) {
71816199571SPyun YongHyeon 		if_free(ifp);
71916199571SPyun YongHyeon 		sc->age_ifp = NULL;
72016199571SPyun YongHyeon 	}
72116199571SPyun YongHyeon 
72216199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_MSIX) != 0)
72316199571SPyun YongHyeon 		msic = AGE_MSIX_MESSAGES;
72416199571SPyun YongHyeon 	else if ((sc->age_flags & AGE_FLAG_MSI) != 0)
72516199571SPyun YongHyeon 		msic = AGE_MSI_MESSAGES;
72616199571SPyun YongHyeon 	else
72716199571SPyun YongHyeon 		msic = 1;
72816199571SPyun YongHyeon 	for (i = 0; i < msic; i++) {
72916199571SPyun YongHyeon 		if (sc->age_intrhand[i] != NULL) {
73016199571SPyun YongHyeon 			bus_teardown_intr(dev, sc->age_irq[i],
73116199571SPyun YongHyeon 			    sc->age_intrhand[i]);
73216199571SPyun YongHyeon 			sc->age_intrhand[i] = NULL;
73316199571SPyun YongHyeon 		}
73416199571SPyun YongHyeon 	}
73516199571SPyun YongHyeon 
73616199571SPyun YongHyeon 	bus_release_resources(dev, sc->age_irq_spec, sc->age_irq);
73716199571SPyun YongHyeon 	if ((sc->age_flags & (AGE_FLAG_MSI | AGE_FLAG_MSIX)) != 0)
73816199571SPyun YongHyeon 		pci_release_msi(dev);
73916199571SPyun YongHyeon 	bus_release_resources(dev, sc->age_res_spec, sc->age_res);
74016199571SPyun YongHyeon 	mtx_destroy(&sc->age_mtx);
74116199571SPyun YongHyeon 
74216199571SPyun YongHyeon 	return (0);
74316199571SPyun YongHyeon }
74416199571SPyun YongHyeon 
74516199571SPyun YongHyeon static void
74616199571SPyun YongHyeon age_sysctl_node(struct age_softc *sc)
74716199571SPyun YongHyeon {
74816199571SPyun YongHyeon 	int error;
74916199571SPyun YongHyeon 
75016199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
75116199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
75216199571SPyun YongHyeon 	    "stats", CTLTYPE_INT | CTLFLAG_RW, sc, 0, sysctl_age_stats,
75316199571SPyun YongHyeon 	    "I", "Statistics");
75416199571SPyun YongHyeon 
75516199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
75616199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
75716199571SPyun YongHyeon 	    "int_mod", CTLTYPE_INT | CTLFLAG_RW, &sc->age_int_mod, 0,
75816199571SPyun YongHyeon 	    sysctl_hw_age_int_mod, "I", "age interrupt moderation");
75916199571SPyun YongHyeon 
76016199571SPyun YongHyeon 	/* Pull in device tunables. */
76116199571SPyun YongHyeon 	sc->age_int_mod = AGE_IM_TIMER_DEFAULT;
76216199571SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->age_dev),
76316199571SPyun YongHyeon 	    device_get_unit(sc->age_dev), "int_mod", &sc->age_int_mod);
76416199571SPyun YongHyeon 	if (error == 0) {
76516199571SPyun YongHyeon 		if (sc->age_int_mod < AGE_IM_TIMER_MIN ||
76616199571SPyun YongHyeon 		    sc->age_int_mod > AGE_IM_TIMER_MAX) {
76716199571SPyun YongHyeon 			device_printf(sc->age_dev,
76816199571SPyun YongHyeon 			    "int_mod value out of range; using default: %d\n",
76916199571SPyun YongHyeon 			    AGE_IM_TIMER_DEFAULT);
77016199571SPyun YongHyeon 			sc->age_int_mod = AGE_IM_TIMER_DEFAULT;
77116199571SPyun YongHyeon 		}
77216199571SPyun YongHyeon 	}
77316199571SPyun YongHyeon 
77416199571SPyun YongHyeon 	SYSCTL_ADD_PROC(device_get_sysctl_ctx(sc->age_dev),
77516199571SPyun YongHyeon 	    SYSCTL_CHILDREN(device_get_sysctl_tree(sc->age_dev)), OID_AUTO,
77616199571SPyun YongHyeon 	    "process_limit", CTLTYPE_INT | CTLFLAG_RW, &sc->age_process_limit,
77716199571SPyun YongHyeon 	    0, sysctl_hw_age_proc_limit, "I",
77816199571SPyun YongHyeon 	    "max number of Rx events to process");
77916199571SPyun YongHyeon 
78016199571SPyun YongHyeon 	/* Pull in device tunables. */
78116199571SPyun YongHyeon 	sc->age_process_limit = AGE_PROC_DEFAULT;
78216199571SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->age_dev),
78316199571SPyun YongHyeon 	    device_get_unit(sc->age_dev), "process_limit",
78416199571SPyun YongHyeon 	    &sc->age_process_limit);
78516199571SPyun YongHyeon 	if (error == 0) {
78616199571SPyun YongHyeon 		if (sc->age_process_limit < AGE_PROC_MIN ||
78716199571SPyun YongHyeon 		    sc->age_process_limit > AGE_PROC_MAX) {
78816199571SPyun YongHyeon 			device_printf(sc->age_dev,
78916199571SPyun YongHyeon 			    "process_limit value out of range; "
79016199571SPyun YongHyeon 			    "using default: %d\n", AGE_PROC_DEFAULT);
79116199571SPyun YongHyeon 			sc->age_process_limit = AGE_PROC_DEFAULT;
79216199571SPyun YongHyeon 		}
79316199571SPyun YongHyeon 	}
79416199571SPyun YongHyeon }
79516199571SPyun YongHyeon 
79616199571SPyun YongHyeon struct age_dmamap_arg {
79716199571SPyun YongHyeon 	bus_addr_t	age_busaddr;
79816199571SPyun YongHyeon };
79916199571SPyun YongHyeon 
80016199571SPyun YongHyeon static void
80116199571SPyun YongHyeon age_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
80216199571SPyun YongHyeon {
80316199571SPyun YongHyeon 	struct age_dmamap_arg *ctx;
80416199571SPyun YongHyeon 
80516199571SPyun YongHyeon 	if (error != 0)
80616199571SPyun YongHyeon 		return;
80716199571SPyun YongHyeon 
80816199571SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
80916199571SPyun YongHyeon 
81016199571SPyun YongHyeon 	ctx = (struct age_dmamap_arg *)arg;
81116199571SPyun YongHyeon 	ctx->age_busaddr = segs[0].ds_addr;
81216199571SPyun YongHyeon }
81316199571SPyun YongHyeon 
81416199571SPyun YongHyeon /*
81516199571SPyun YongHyeon  * Attansic L1 controller have single register to specify high
81616199571SPyun YongHyeon  * address part of DMA blocks. So all descriptor structures and
81716199571SPyun YongHyeon  * DMA memory blocks should have the same high address of given
81816199571SPyun YongHyeon  * 4GB address space(i.e. crossing 4GB boundary is not allowed).
81916199571SPyun YongHyeon  */
82016199571SPyun YongHyeon static int
82116199571SPyun YongHyeon age_check_boundary(struct age_softc *sc)
82216199571SPyun YongHyeon {
82316199571SPyun YongHyeon 	bus_addr_t rx_ring_end, rr_ring_end, tx_ring_end;
82416199571SPyun YongHyeon 	bus_addr_t cmb_block_end, smb_block_end;
82516199571SPyun YongHyeon 
82616199571SPyun YongHyeon 	/* Tx/Rx descriptor queue should reside within 4GB boundary. */
82716199571SPyun YongHyeon 	tx_ring_end = sc->age_rdata.age_tx_ring_paddr + AGE_TX_RING_SZ;
82816199571SPyun YongHyeon 	rx_ring_end = sc->age_rdata.age_rx_ring_paddr + AGE_RX_RING_SZ;
82916199571SPyun YongHyeon 	rr_ring_end = sc->age_rdata.age_rr_ring_paddr + AGE_RR_RING_SZ;
83016199571SPyun YongHyeon 	cmb_block_end = sc->age_rdata.age_cmb_block_paddr + AGE_CMB_BLOCK_SZ;
83116199571SPyun YongHyeon 	smb_block_end = sc->age_rdata.age_smb_block_paddr + AGE_SMB_BLOCK_SZ;
83216199571SPyun YongHyeon 
83316199571SPyun YongHyeon 	if ((AGE_ADDR_HI(tx_ring_end) !=
83416199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_tx_ring_paddr)) ||
83516199571SPyun YongHyeon 	    (AGE_ADDR_HI(rx_ring_end) !=
83616199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_rx_ring_paddr)) ||
83716199571SPyun YongHyeon 	    (AGE_ADDR_HI(rr_ring_end) !=
83816199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_rr_ring_paddr)) ||
83916199571SPyun YongHyeon 	    (AGE_ADDR_HI(cmb_block_end) !=
84016199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_cmb_block_paddr)) ||
84116199571SPyun YongHyeon 	    (AGE_ADDR_HI(smb_block_end) !=
84216199571SPyun YongHyeon 	    AGE_ADDR_HI(sc->age_rdata.age_smb_block_paddr)))
84316199571SPyun YongHyeon 		return (EFBIG);
84416199571SPyun YongHyeon 
84516199571SPyun YongHyeon 	if ((AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rx_ring_end)) ||
84616199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(rr_ring_end)) ||
84716199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(cmb_block_end)) ||
84816199571SPyun YongHyeon 	    (AGE_ADDR_HI(tx_ring_end) != AGE_ADDR_HI(smb_block_end)))
84916199571SPyun YongHyeon 		return (EFBIG);
85016199571SPyun YongHyeon 
85116199571SPyun YongHyeon 	return (0);
85216199571SPyun YongHyeon }
85316199571SPyun YongHyeon 
85416199571SPyun YongHyeon static int
85516199571SPyun YongHyeon age_dma_alloc(struct age_softc *sc)
85616199571SPyun YongHyeon {
85716199571SPyun YongHyeon 	struct age_txdesc *txd;
85816199571SPyun YongHyeon 	struct age_rxdesc *rxd;
85916199571SPyun YongHyeon 	bus_addr_t lowaddr;
86016199571SPyun YongHyeon 	struct age_dmamap_arg ctx;
86116199571SPyun YongHyeon 	int error, i;
86216199571SPyun YongHyeon 
86316199571SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
86416199571SPyun YongHyeon 
86516199571SPyun YongHyeon again:
86616199571SPyun YongHyeon 	/* Create parent ring/DMA block tag. */
86716199571SPyun YongHyeon 	error = bus_dma_tag_create(
86816199571SPyun YongHyeon 	    bus_get_dma_tag(sc->age_dev), /* parent */
86916199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
87016199571SPyun YongHyeon 	    lowaddr,			/* lowaddr */
87116199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
87216199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
87316199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
87416199571SPyun YongHyeon 	    0,				/* nsegments */
87516199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
87616199571SPyun YongHyeon 	    0,				/* flags */
87716199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
87816199571SPyun YongHyeon 	    &sc->age_cdata.age_parent_tag);
87916199571SPyun YongHyeon 	if (error != 0) {
88016199571SPyun YongHyeon 		device_printf(sc->age_dev,
88116199571SPyun YongHyeon 		    "could not create parent DMA tag.\n");
88216199571SPyun YongHyeon 		goto fail;
88316199571SPyun YongHyeon 	}
88416199571SPyun YongHyeon 
88516199571SPyun YongHyeon 	/* Create tag for Tx ring. */
88616199571SPyun YongHyeon 	error = bus_dma_tag_create(
88716199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
88816199571SPyun YongHyeon 	    AGE_TX_RING_ALIGN, 0,	/* alignment, boundary */
88916199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
89016199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
89116199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
89216199571SPyun YongHyeon 	    AGE_TX_RING_SZ,		/* maxsize */
89316199571SPyun YongHyeon 	    1,				/* nsegments */
89416199571SPyun YongHyeon 	    AGE_TX_RING_SZ,		/* maxsegsize */
89516199571SPyun YongHyeon 	    0,				/* flags */
89616199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
89716199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_ring_tag);
89816199571SPyun YongHyeon 	if (error != 0) {
89916199571SPyun YongHyeon 		device_printf(sc->age_dev,
90016199571SPyun YongHyeon 		    "could not create Tx ring DMA tag.\n");
90116199571SPyun YongHyeon 		goto fail;
90216199571SPyun YongHyeon 	}
90316199571SPyun YongHyeon 
90416199571SPyun YongHyeon 	/* Create tag for Rx ring. */
90516199571SPyun YongHyeon 	error = bus_dma_tag_create(
90616199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
90716199571SPyun YongHyeon 	    AGE_RX_RING_ALIGN, 0,	/* alignment, boundary */
90816199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
90916199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
91016199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
91116199571SPyun YongHyeon 	    AGE_RX_RING_SZ,		/* maxsize */
91216199571SPyun YongHyeon 	    1,				/* nsegments */
91316199571SPyun YongHyeon 	    AGE_RX_RING_SZ,		/* maxsegsize */
91416199571SPyun YongHyeon 	    0,				/* flags */
91516199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
91616199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_ring_tag);
91716199571SPyun YongHyeon 	if (error != 0) {
91816199571SPyun YongHyeon 		device_printf(sc->age_dev,
91916199571SPyun YongHyeon 		    "could not create Rx ring DMA tag.\n");
92016199571SPyun YongHyeon 		goto fail;
92116199571SPyun YongHyeon 	}
92216199571SPyun YongHyeon 
92316199571SPyun YongHyeon 	/* Create tag for Rx return ring. */
92416199571SPyun YongHyeon 	error = bus_dma_tag_create(
92516199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
92616199571SPyun YongHyeon 	    AGE_RR_RING_ALIGN, 0,	/* alignment, boundary */
92716199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
92816199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
92916199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
93016199571SPyun YongHyeon 	    AGE_RR_RING_SZ,		/* maxsize */
93116199571SPyun YongHyeon 	    1,				/* nsegments */
93216199571SPyun YongHyeon 	    AGE_RR_RING_SZ,		/* maxsegsize */
93316199571SPyun YongHyeon 	    0,				/* flags */
93416199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
93516199571SPyun YongHyeon 	    &sc->age_cdata.age_rr_ring_tag);
93616199571SPyun YongHyeon 	if (error != 0) {
93716199571SPyun YongHyeon 		device_printf(sc->age_dev,
93816199571SPyun YongHyeon 		    "could not create Rx return ring DMA tag.\n");
93916199571SPyun YongHyeon 		goto fail;
94016199571SPyun YongHyeon 	}
94116199571SPyun YongHyeon 
94216199571SPyun YongHyeon 	/* Create tag for coalesing message block. */
94316199571SPyun YongHyeon 	error = bus_dma_tag_create(
94416199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
94516199571SPyun YongHyeon 	    AGE_CMB_ALIGN, 0,		/* alignment, boundary */
94616199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
94716199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
94816199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
94916199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ,		/* maxsize */
95016199571SPyun YongHyeon 	    1,				/* nsegments */
95116199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ,		/* maxsegsize */
95216199571SPyun YongHyeon 	    0,				/* flags */
95316199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
95416199571SPyun YongHyeon 	    &sc->age_cdata.age_cmb_block_tag);
95516199571SPyun YongHyeon 	if (error != 0) {
95616199571SPyun YongHyeon 		device_printf(sc->age_dev,
95716199571SPyun YongHyeon 		    "could not create CMB DMA tag.\n");
95816199571SPyun YongHyeon 		goto fail;
95916199571SPyun YongHyeon 	}
96016199571SPyun YongHyeon 
96116199571SPyun YongHyeon 	/* Create tag for statistics message block. */
96216199571SPyun YongHyeon 	error = bus_dma_tag_create(
96316199571SPyun YongHyeon 	    sc->age_cdata.age_parent_tag, /* parent */
96416199571SPyun YongHyeon 	    AGE_SMB_ALIGN, 0,		/* alignment, boundary */
96516199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
96616199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
96716199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
96816199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ,		/* maxsize */
96916199571SPyun YongHyeon 	    1,				/* nsegments */
97016199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ,		/* maxsegsize */
97116199571SPyun YongHyeon 	    0,				/* flags */
97216199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
97316199571SPyun YongHyeon 	    &sc->age_cdata.age_smb_block_tag);
97416199571SPyun YongHyeon 	if (error != 0) {
97516199571SPyun YongHyeon 		device_printf(sc->age_dev,
97616199571SPyun YongHyeon 		    "could not create SMB DMA tag.\n");
97716199571SPyun YongHyeon 		goto fail;
97816199571SPyun YongHyeon 	}
97916199571SPyun YongHyeon 
98016199571SPyun YongHyeon 	/* Allocate DMA'able memory and load the DMA map. */
98116199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_tx_ring_tag,
98216199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_tx_ring,
98316199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
98416199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_ring_map);
98516199571SPyun YongHyeon 	if (error != 0) {
98616199571SPyun YongHyeon 		device_printf(sc->age_dev,
98716199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Tx ring.\n");
98816199571SPyun YongHyeon 		goto fail;
98916199571SPyun YongHyeon 	}
99016199571SPyun YongHyeon 	ctx.age_busaddr = 0;
99116199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_tx_ring_tag,
99216199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map, sc->age_rdata.age_tx_ring,
99316199571SPyun YongHyeon 	    AGE_TX_RING_SZ, age_dmamap_cb, &ctx, 0);
99416199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
99516199571SPyun YongHyeon 		device_printf(sc->age_dev,
99616199571SPyun YongHyeon 		    "could not load DMA'able memory for Tx ring.\n");
99716199571SPyun YongHyeon 		goto fail;
99816199571SPyun YongHyeon 	}
99916199571SPyun YongHyeon 	sc->age_rdata.age_tx_ring_paddr = ctx.age_busaddr;
100016199571SPyun YongHyeon 	/* Rx ring */
100116199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_rx_ring_tag,
100216199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_rx_ring,
100316199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
100416199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_ring_map);
100516199571SPyun YongHyeon 	if (error != 0) {
100616199571SPyun YongHyeon 		device_printf(sc->age_dev,
100716199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx ring.\n");
100816199571SPyun YongHyeon 		goto fail;
100916199571SPyun YongHyeon 	}
101016199571SPyun YongHyeon 	ctx.age_busaddr = 0;
101116199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_rx_ring_tag,
101216199571SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, sc->age_rdata.age_rx_ring,
101316199571SPyun YongHyeon 	    AGE_RX_RING_SZ, age_dmamap_cb, &ctx, 0);
101416199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
101516199571SPyun YongHyeon 		device_printf(sc->age_dev,
101616199571SPyun YongHyeon 		    "could not load DMA'able memory for Rx ring.\n");
101716199571SPyun YongHyeon 		goto fail;
101816199571SPyun YongHyeon 	}
101916199571SPyun YongHyeon 	sc->age_rdata.age_rx_ring_paddr = ctx.age_busaddr;
102016199571SPyun YongHyeon 	/* Rx return ring */
102116199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_rr_ring_tag,
102216199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_rr_ring,
102316199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
102416199571SPyun YongHyeon 	    &sc->age_cdata.age_rr_ring_map);
102516199571SPyun YongHyeon 	if (error != 0) {
102616199571SPyun YongHyeon 		device_printf(sc->age_dev,
102716199571SPyun YongHyeon 		    "could not allocate DMA'able memory for Rx return ring.\n");
102816199571SPyun YongHyeon 		goto fail;
102916199571SPyun YongHyeon 	}
103016199571SPyun YongHyeon 	ctx.age_busaddr = 0;
103116199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_rr_ring_tag,
103216199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map, sc->age_rdata.age_rr_ring,
103316199571SPyun YongHyeon 	    AGE_RR_RING_SZ, age_dmamap_cb,
103416199571SPyun YongHyeon 	    &ctx, 0);
103516199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
103616199571SPyun YongHyeon 		device_printf(sc->age_dev,
103716199571SPyun YongHyeon 		    "could not load DMA'able memory for Rx return ring.\n");
103816199571SPyun YongHyeon 		goto fail;
103916199571SPyun YongHyeon 	}
104016199571SPyun YongHyeon 	sc->age_rdata.age_rr_ring_paddr = ctx.age_busaddr;
104116199571SPyun YongHyeon 	/* CMB block */
104216199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_cmb_block_tag,
104316199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_cmb_block,
104416199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
104516199571SPyun YongHyeon 	    &sc->age_cdata.age_cmb_block_map);
104616199571SPyun YongHyeon 	if (error != 0) {
104716199571SPyun YongHyeon 		device_printf(sc->age_dev,
104816199571SPyun YongHyeon 		    "could not allocate DMA'able memory for CMB block.\n");
104916199571SPyun YongHyeon 		goto fail;
105016199571SPyun YongHyeon 	}
105116199571SPyun YongHyeon 	ctx.age_busaddr = 0;
105216199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_cmb_block_tag,
105316199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map, sc->age_rdata.age_cmb_block,
105416199571SPyun YongHyeon 	    AGE_CMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0);
105516199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
105616199571SPyun YongHyeon 		device_printf(sc->age_dev,
105716199571SPyun YongHyeon 		    "could not load DMA'able memory for CMB block.\n");
105816199571SPyun YongHyeon 		goto fail;
105916199571SPyun YongHyeon 	}
106016199571SPyun YongHyeon 	sc->age_rdata.age_cmb_block_paddr = ctx.age_busaddr;
106116199571SPyun YongHyeon 	/* SMB block */
106216199571SPyun YongHyeon 	error = bus_dmamem_alloc(sc->age_cdata.age_smb_block_tag,
106316199571SPyun YongHyeon 	    (void **)&sc->age_rdata.age_smb_block,
106416199571SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
106516199571SPyun YongHyeon 	    &sc->age_cdata.age_smb_block_map);
106616199571SPyun YongHyeon 	if (error != 0) {
106716199571SPyun YongHyeon 		device_printf(sc->age_dev,
106816199571SPyun YongHyeon 		    "could not allocate DMA'able memory for SMB block.\n");
106916199571SPyun YongHyeon 		goto fail;
107016199571SPyun YongHyeon 	}
107116199571SPyun YongHyeon 	ctx.age_busaddr = 0;
107216199571SPyun YongHyeon 	error = bus_dmamap_load(sc->age_cdata.age_smb_block_tag,
107316199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map, sc->age_rdata.age_smb_block,
107416199571SPyun YongHyeon 	    AGE_SMB_BLOCK_SZ, age_dmamap_cb, &ctx, 0);
107516199571SPyun YongHyeon 	if (error != 0 || ctx.age_busaddr == 0) {
107616199571SPyun YongHyeon 		device_printf(sc->age_dev,
107716199571SPyun YongHyeon 		    "could not load DMA'able memory for SMB block.\n");
107816199571SPyun YongHyeon 		goto fail;
107916199571SPyun YongHyeon 	}
108016199571SPyun YongHyeon 	sc->age_rdata.age_smb_block_paddr = ctx.age_busaddr;
108116199571SPyun YongHyeon 
108216199571SPyun YongHyeon 	/*
108316199571SPyun YongHyeon 	 * All ring buffer and DMA blocks should have the same
108416199571SPyun YongHyeon 	 * high address part of 64bit DMA address space.
108516199571SPyun YongHyeon 	 */
108616199571SPyun YongHyeon 	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
108716199571SPyun YongHyeon 	    (error = age_check_boundary(sc)) != 0) {
108816199571SPyun YongHyeon 		device_printf(sc->age_dev, "4GB boundary crossed, "
108916199571SPyun YongHyeon 		    "switching to 32bit DMA addressing mode.\n");
109016199571SPyun YongHyeon 		age_dma_free(sc);
109116199571SPyun YongHyeon 		/* Limit DMA address space to 32bit and try again. */
109216199571SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
109316199571SPyun YongHyeon 		goto again;
109416199571SPyun YongHyeon 	}
109516199571SPyun YongHyeon 
109616199571SPyun YongHyeon 	/*
109716199571SPyun YongHyeon 	 * Create Tx/Rx buffer parent tag.
109816199571SPyun YongHyeon 	 * L1 supports full 64bit DMA addressing in Tx/Rx buffers
109916199571SPyun YongHyeon 	 * so it needs separate parent DMA tag.
1100525e4097SPyun YongHyeon 	 * XXX
1101525e4097SPyun YongHyeon 	 * It seems enabling 64bit DMA causes data corruption. Limit
1102525e4097SPyun YongHyeon 	 * DMA address space to 32bit.
110316199571SPyun YongHyeon 	 */
110416199571SPyun YongHyeon 	error = bus_dma_tag_create(
110516199571SPyun YongHyeon 	    bus_get_dma_tag(sc->age_dev), /* parent */
110616199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
1107525e4097SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
110816199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
110916199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
111016199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
111116199571SPyun YongHyeon 	    0,				/* nsegments */
111216199571SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
111316199571SPyun YongHyeon 	    0,				/* flags */
111416199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
111516199571SPyun YongHyeon 	    &sc->age_cdata.age_buffer_tag);
111616199571SPyun YongHyeon 	if (error != 0) {
111716199571SPyun YongHyeon 		device_printf(sc->age_dev,
111816199571SPyun YongHyeon 		    "could not create parent buffer DMA tag.\n");
111916199571SPyun YongHyeon 		goto fail;
112016199571SPyun YongHyeon 	}
112116199571SPyun YongHyeon 
112216199571SPyun YongHyeon 	/* Create tag for Tx buffers. */
112316199571SPyun YongHyeon 	error = bus_dma_tag_create(
112416199571SPyun YongHyeon 	    sc->age_cdata.age_buffer_tag, /* parent */
112516199571SPyun YongHyeon 	    1, 0,			/* alignment, boundary */
112616199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
112716199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
112816199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
112916199571SPyun YongHyeon 	    AGE_TSO_MAXSIZE,		/* maxsize */
113016199571SPyun YongHyeon 	    AGE_MAXTXSEGS,		/* nsegments */
113116199571SPyun YongHyeon 	    AGE_TSO_MAXSEGSIZE,		/* maxsegsize */
113216199571SPyun YongHyeon 	    0,				/* flags */
113316199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
113416199571SPyun YongHyeon 	    &sc->age_cdata.age_tx_tag);
113516199571SPyun YongHyeon 	if (error != 0) {
113616199571SPyun YongHyeon 		device_printf(sc->age_dev, "could not create Tx DMA tag.\n");
113716199571SPyun YongHyeon 		goto fail;
113816199571SPyun YongHyeon 	}
113916199571SPyun YongHyeon 
114016199571SPyun YongHyeon 	/* Create tag for Rx buffers. */
114116199571SPyun YongHyeon 	error = bus_dma_tag_create(
114216199571SPyun YongHyeon 	    sc->age_cdata.age_buffer_tag, /* parent */
1143088dd4b7SPyun YongHyeon 	    AGE_RX_BUF_ALIGN, 0,	/* alignment, boundary */
114416199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* lowaddr */
114516199571SPyun YongHyeon 	    BUS_SPACE_MAXADDR,		/* highaddr */
114616199571SPyun YongHyeon 	    NULL, NULL,			/* filter, filterarg */
114716199571SPyun YongHyeon 	    MCLBYTES,			/* maxsize */
114816199571SPyun YongHyeon 	    1,				/* nsegments */
114916199571SPyun YongHyeon 	    MCLBYTES,			/* maxsegsize */
115016199571SPyun YongHyeon 	    0,				/* flags */
115116199571SPyun YongHyeon 	    NULL, NULL,			/* lockfunc, lockarg */
115216199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_tag);
115316199571SPyun YongHyeon 	if (error != 0) {
115416199571SPyun YongHyeon 		device_printf(sc->age_dev, "could not create Rx DMA tag.\n");
115516199571SPyun YongHyeon 		goto fail;
115616199571SPyun YongHyeon 	}
115716199571SPyun YongHyeon 
115816199571SPyun YongHyeon 	/* Create DMA maps for Tx buffers. */
115916199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
116016199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
116116199571SPyun YongHyeon 		txd->tx_m = NULL;
116216199571SPyun YongHyeon 		txd->tx_dmamap = NULL;
116316199571SPyun YongHyeon 		error = bus_dmamap_create(sc->age_cdata.age_tx_tag, 0,
116416199571SPyun YongHyeon 		    &txd->tx_dmamap);
116516199571SPyun YongHyeon 		if (error != 0) {
116616199571SPyun YongHyeon 			device_printf(sc->age_dev,
116716199571SPyun YongHyeon 			    "could not create Tx dmamap.\n");
116816199571SPyun YongHyeon 			goto fail;
116916199571SPyun YongHyeon 		}
117016199571SPyun YongHyeon 	}
117116199571SPyun YongHyeon 	/* Create DMA maps for Rx buffers. */
117216199571SPyun YongHyeon 	if ((error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0,
117316199571SPyun YongHyeon 	    &sc->age_cdata.age_rx_sparemap)) != 0) {
117416199571SPyun YongHyeon 		device_printf(sc->age_dev,
117516199571SPyun YongHyeon 		    "could not create spare Rx dmamap.\n");
117616199571SPyun YongHyeon 		goto fail;
117716199571SPyun YongHyeon 	}
117816199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
117916199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
118016199571SPyun YongHyeon 		rxd->rx_m = NULL;
118116199571SPyun YongHyeon 		rxd->rx_dmamap = NULL;
118216199571SPyun YongHyeon 		error = bus_dmamap_create(sc->age_cdata.age_rx_tag, 0,
118316199571SPyun YongHyeon 		    &rxd->rx_dmamap);
118416199571SPyun YongHyeon 		if (error != 0) {
118516199571SPyun YongHyeon 			device_printf(sc->age_dev,
118616199571SPyun YongHyeon 			    "could not create Rx dmamap.\n");
118716199571SPyun YongHyeon 			goto fail;
118816199571SPyun YongHyeon 		}
118916199571SPyun YongHyeon 	}
119016199571SPyun YongHyeon 
119116199571SPyun YongHyeon fail:
119216199571SPyun YongHyeon 	return (error);
119316199571SPyun YongHyeon }
119416199571SPyun YongHyeon 
119516199571SPyun YongHyeon static void
119616199571SPyun YongHyeon age_dma_free(struct age_softc *sc)
119716199571SPyun YongHyeon {
119816199571SPyun YongHyeon 	struct age_txdesc *txd;
119916199571SPyun YongHyeon 	struct age_rxdesc *rxd;
120016199571SPyun YongHyeon 	int i;
120116199571SPyun YongHyeon 
120216199571SPyun YongHyeon 	/* Tx buffers */
120316199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_tag != NULL) {
120416199571SPyun YongHyeon 		for (i = 0; i < AGE_TX_RING_CNT; i++) {
120516199571SPyun YongHyeon 			txd = &sc->age_cdata.age_txdesc[i];
120616199571SPyun YongHyeon 			if (txd->tx_dmamap != NULL) {
120716199571SPyun YongHyeon 				bus_dmamap_destroy(sc->age_cdata.age_tx_tag,
120816199571SPyun YongHyeon 				    txd->tx_dmamap);
120916199571SPyun YongHyeon 				txd->tx_dmamap = NULL;
121016199571SPyun YongHyeon 			}
121116199571SPyun YongHyeon 		}
121216199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_tx_tag);
121316199571SPyun YongHyeon 		sc->age_cdata.age_tx_tag = NULL;
121416199571SPyun YongHyeon 	}
121516199571SPyun YongHyeon 	/* Rx buffers */
121616199571SPyun YongHyeon 	if (sc->age_cdata.age_rx_tag != NULL) {
121716199571SPyun YongHyeon 		for (i = 0; i < AGE_RX_RING_CNT; i++) {
121816199571SPyun YongHyeon 			rxd = &sc->age_cdata.age_rxdesc[i];
121916199571SPyun YongHyeon 			if (rxd->rx_dmamap != NULL) {
122016199571SPyun YongHyeon 				bus_dmamap_destroy(sc->age_cdata.age_rx_tag,
122116199571SPyun YongHyeon 				    rxd->rx_dmamap);
122216199571SPyun YongHyeon 				rxd->rx_dmamap = NULL;
122316199571SPyun YongHyeon 			}
122416199571SPyun YongHyeon 		}
122516199571SPyun YongHyeon 		if (sc->age_cdata.age_rx_sparemap != NULL) {
122616199571SPyun YongHyeon 			bus_dmamap_destroy(sc->age_cdata.age_rx_tag,
122716199571SPyun YongHyeon 			    sc->age_cdata.age_rx_sparemap);
122816199571SPyun YongHyeon 			sc->age_cdata.age_rx_sparemap = NULL;
122916199571SPyun YongHyeon 		}
123016199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rx_tag);
123116199571SPyun YongHyeon 		sc->age_cdata.age_rx_tag = NULL;
123216199571SPyun YongHyeon 	}
123316199571SPyun YongHyeon 	/* Tx ring. */
123416199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_ring_tag != NULL) {
1235068d8643SJohn Baldwin 		if (sc->age_rdata.age_tx_ring_paddr != 0)
123616199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_tx_ring_tag,
123716199571SPyun YongHyeon 			    sc->age_cdata.age_tx_ring_map);
1238068d8643SJohn Baldwin 		if (sc->age_rdata.age_tx_ring != NULL)
123916199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_tx_ring_tag,
124016199571SPyun YongHyeon 			    sc->age_rdata.age_tx_ring,
124116199571SPyun YongHyeon 			    sc->age_cdata.age_tx_ring_map);
1242068d8643SJohn Baldwin 		sc->age_rdata.age_tx_ring_paddr = 0;
124316199571SPyun YongHyeon 		sc->age_rdata.age_tx_ring = NULL;
124416199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_tx_ring_tag);
124516199571SPyun YongHyeon 		sc->age_cdata.age_tx_ring_tag = NULL;
124616199571SPyun YongHyeon 	}
124716199571SPyun YongHyeon 	/* Rx ring. */
124816199571SPyun YongHyeon 	if (sc->age_cdata.age_rx_ring_tag != NULL) {
1249068d8643SJohn Baldwin 		if (sc->age_rdata.age_rx_ring_paddr != 0)
125016199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rx_ring_tag,
125116199571SPyun YongHyeon 			    sc->age_cdata.age_rx_ring_map);
1252068d8643SJohn Baldwin 		if (sc->age_rdata.age_rx_ring != NULL)
125316199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_rx_ring_tag,
125416199571SPyun YongHyeon 			    sc->age_rdata.age_rx_ring,
125516199571SPyun YongHyeon 			    sc->age_cdata.age_rx_ring_map);
1256068d8643SJohn Baldwin 		sc->age_rdata.age_rx_ring_paddr = 0;
125716199571SPyun YongHyeon 		sc->age_rdata.age_rx_ring = NULL;
125816199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rx_ring_tag);
125916199571SPyun YongHyeon 		sc->age_cdata.age_rx_ring_tag = NULL;
126016199571SPyun YongHyeon 	}
126116199571SPyun YongHyeon 	/* Rx return ring. */
126216199571SPyun YongHyeon 	if (sc->age_cdata.age_rr_ring_tag != NULL) {
1263068d8643SJohn Baldwin 		if (sc->age_rdata.age_rr_ring_paddr != 0)
126416199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rr_ring_tag,
126516199571SPyun YongHyeon 			    sc->age_cdata.age_rr_ring_map);
1266068d8643SJohn Baldwin 		if (sc->age_rdata.age_rr_ring != NULL)
126716199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_rr_ring_tag,
126816199571SPyun YongHyeon 			    sc->age_rdata.age_rr_ring,
126916199571SPyun YongHyeon 			    sc->age_cdata.age_rr_ring_map);
1270068d8643SJohn Baldwin 		sc->age_rdata.age_rr_ring_paddr = 0;
127116199571SPyun YongHyeon 		sc->age_rdata.age_rr_ring = NULL;
127216199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_rr_ring_tag);
127316199571SPyun YongHyeon 		sc->age_cdata.age_rr_ring_tag = NULL;
127416199571SPyun YongHyeon 	}
127516199571SPyun YongHyeon 	/* CMB block */
127616199571SPyun YongHyeon 	if (sc->age_cdata.age_cmb_block_tag != NULL) {
1277068d8643SJohn Baldwin 		if (sc->age_rdata.age_cmb_block_paddr != 0)
127816199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_cmb_block_tag,
127916199571SPyun YongHyeon 			    sc->age_cdata.age_cmb_block_map);
1280068d8643SJohn Baldwin 		if (sc->age_rdata.age_cmb_block != NULL)
128116199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_cmb_block_tag,
128216199571SPyun YongHyeon 			    sc->age_rdata.age_cmb_block,
128316199571SPyun YongHyeon 			    sc->age_cdata.age_cmb_block_map);
1284068d8643SJohn Baldwin 		sc->age_rdata.age_cmb_block_paddr = 0;
128516199571SPyun YongHyeon 		sc->age_rdata.age_cmb_block = NULL;
128616199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_cmb_block_tag);
128716199571SPyun YongHyeon 		sc->age_cdata.age_cmb_block_tag = NULL;
128816199571SPyun YongHyeon 	}
128916199571SPyun YongHyeon 	/* SMB block */
129016199571SPyun YongHyeon 	if (sc->age_cdata.age_smb_block_tag != NULL) {
1291068d8643SJohn Baldwin 		if (sc->age_rdata.age_smb_block_paddr != 0)
129216199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_smb_block_tag,
129316199571SPyun YongHyeon 			    sc->age_cdata.age_smb_block_map);
1294068d8643SJohn Baldwin 		if (sc->age_rdata.age_smb_block != NULL)
129516199571SPyun YongHyeon 			bus_dmamem_free(sc->age_cdata.age_smb_block_tag,
129616199571SPyun YongHyeon 			    sc->age_rdata.age_smb_block,
129716199571SPyun YongHyeon 			    sc->age_cdata.age_smb_block_map);
1298068d8643SJohn Baldwin 		sc->age_rdata.age_smb_block_paddr = 0;
129916199571SPyun YongHyeon 		sc->age_rdata.age_smb_block = NULL;
130016199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_smb_block_tag);
130116199571SPyun YongHyeon 		sc->age_cdata.age_smb_block_tag = NULL;
130216199571SPyun YongHyeon 	}
130316199571SPyun YongHyeon 
130416199571SPyun YongHyeon 	if (sc->age_cdata.age_buffer_tag != NULL) {
130516199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_buffer_tag);
130616199571SPyun YongHyeon 		sc->age_cdata.age_buffer_tag = NULL;
130716199571SPyun YongHyeon 	}
130816199571SPyun YongHyeon 	if (sc->age_cdata.age_parent_tag != NULL) {
130916199571SPyun YongHyeon 		bus_dma_tag_destroy(sc->age_cdata.age_parent_tag);
131016199571SPyun YongHyeon 		sc->age_cdata.age_parent_tag = NULL;
131116199571SPyun YongHyeon 	}
131216199571SPyun YongHyeon }
131316199571SPyun YongHyeon 
131416199571SPyun YongHyeon /*
131516199571SPyun YongHyeon  *	Make sure the interface is stopped at reboot time.
131616199571SPyun YongHyeon  */
131716199571SPyun YongHyeon static int
131816199571SPyun YongHyeon age_shutdown(device_t dev)
131916199571SPyun YongHyeon {
132016199571SPyun YongHyeon 
132116199571SPyun YongHyeon 	return (age_suspend(dev));
132216199571SPyun YongHyeon }
132316199571SPyun YongHyeon 
132416199571SPyun YongHyeon static void
132516199571SPyun YongHyeon age_setwol(struct age_softc *sc)
132616199571SPyun YongHyeon {
132716199571SPyun YongHyeon 	struct ifnet *ifp;
132816199571SPyun YongHyeon 	struct mii_data *mii;
132916199571SPyun YongHyeon 	uint32_t reg, pmcs;
133016199571SPyun YongHyeon 	uint16_t pmstat;
133116199571SPyun YongHyeon 	int aneg, i, pmc;
133216199571SPyun YongHyeon 
133316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
133416199571SPyun YongHyeon 
13353b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->age_dev, PCIY_PMG, &pmc) != 0) {
133616199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_WOL_CFG, 0);
133716199571SPyun YongHyeon 		/*
133816199571SPyun YongHyeon 		 * No PME capability, PHY power down.
133916199571SPyun YongHyeon 		 * XXX
134016199571SPyun YongHyeon 		 * Due to an unknown reason powering down PHY resulted
134116199571SPyun YongHyeon 		 * in unexpected results such as inaccessbility of
134216199571SPyun YongHyeon 		 * hardware of freshly rebooted system. Disable
134316199571SPyun YongHyeon 		 * powering down PHY until I got more information for
134416199571SPyun YongHyeon 		 * Attansic/Atheros PHY hardwares.
134516199571SPyun YongHyeon 		 */
134616199571SPyun YongHyeon #ifdef notyet
134716199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
134816199571SPyun YongHyeon 		    MII_BMCR, BMCR_PDOWN);
134916199571SPyun YongHyeon #endif
135016199571SPyun YongHyeon 		return;
135116199571SPyun YongHyeon 	}
135216199571SPyun YongHyeon 
135316199571SPyun YongHyeon 	ifp = sc->age_ifp;
135416199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
135516199571SPyun YongHyeon 		/*
135616199571SPyun YongHyeon 		 * Note, this driver resets the link speed to 10/100Mbps with
135716199571SPyun YongHyeon 		 * auto-negotiation but we don't know whether that operation
135816199571SPyun YongHyeon 		 * would succeed or not as it have no control after powering
135916199571SPyun YongHyeon 		 * off. If the renegotiation fail WOL may not work. Running
136016199571SPyun YongHyeon 		 * at 1Gbps will draw more power than 375mA at 3.3V which is
136116199571SPyun YongHyeon 		 * specified in PCI specification and that would result in
136216199571SPyun YongHyeon 		 * complete shutdowning power to ethernet controller.
136316199571SPyun YongHyeon 		 *
136416199571SPyun YongHyeon 		 * TODO
136516199571SPyun YongHyeon 		 *  Save current negotiated media speed/duplex/flow-control
136616199571SPyun YongHyeon 		 *  to softc and restore the same link again after resuming.
136716199571SPyun YongHyeon 		 *  PHY handling such as power down/resetting to 100Mbps
136816199571SPyun YongHyeon 		 *  may be better handled in suspend method in phy driver.
136916199571SPyun YongHyeon 		 */
137016199571SPyun YongHyeon 		mii = device_get_softc(sc->age_miibus);
137116199571SPyun YongHyeon 		mii_pollstat(mii);
137216199571SPyun YongHyeon 		aneg = 0;
137316199571SPyun YongHyeon 		if ((mii->mii_media_status & IFM_AVALID) != 0) {
137416199571SPyun YongHyeon 			switch IFM_SUBTYPE(mii->mii_media_active) {
137516199571SPyun YongHyeon 			case IFM_10_T:
137616199571SPyun YongHyeon 			case IFM_100_TX:
137716199571SPyun YongHyeon 				goto got_link;
137816199571SPyun YongHyeon 			case IFM_1000_T:
137916199571SPyun YongHyeon 				aneg++;
138016199571SPyun YongHyeon 			default:
138116199571SPyun YongHyeon 				break;
138216199571SPyun YongHyeon 			}
138316199571SPyun YongHyeon 		}
138416199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
138516199571SPyun YongHyeon 		    MII_100T2CR, 0);
138616199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
138716199571SPyun YongHyeon 		    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD |
138816199571SPyun YongHyeon 		    ANAR_10 | ANAR_CSMA);
138916199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
139016199571SPyun YongHyeon 		    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
139116199571SPyun YongHyeon 		DELAY(1000);
139216199571SPyun YongHyeon 		if (aneg != 0) {
13937cdd50e1SKevin Lo 			/* Poll link state until age(4) get a 10/100 link. */
139416199571SPyun YongHyeon 			for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
139516199571SPyun YongHyeon 				mii_pollstat(mii);
139616199571SPyun YongHyeon 				if ((mii->mii_media_status & IFM_AVALID) != 0) {
139716199571SPyun YongHyeon 					switch (IFM_SUBTYPE(
139816199571SPyun YongHyeon 					    mii->mii_media_active)) {
139916199571SPyun YongHyeon 					case IFM_10_T:
140016199571SPyun YongHyeon 					case IFM_100_TX:
140116199571SPyun YongHyeon 						age_mac_config(sc);
140216199571SPyun YongHyeon 						goto got_link;
140316199571SPyun YongHyeon 					default:
140416199571SPyun YongHyeon 						break;
140516199571SPyun YongHyeon 					}
140616199571SPyun YongHyeon 				}
140716199571SPyun YongHyeon 				AGE_UNLOCK(sc);
140816199571SPyun YongHyeon 				pause("agelnk", hz);
140916199571SPyun YongHyeon 				AGE_LOCK(sc);
141016199571SPyun YongHyeon 			}
141116199571SPyun YongHyeon 			if (i == MII_ANEGTICKS_GIGE)
141216199571SPyun YongHyeon 				device_printf(sc->age_dev,
141316199571SPyun YongHyeon 				    "establishing link failed, "
141416199571SPyun YongHyeon 				    "WOL may not work!");
141516199571SPyun YongHyeon 		}
141616199571SPyun YongHyeon 		/*
141716199571SPyun YongHyeon 		 * No link, force MAC to have 100Mbps, full-duplex link.
141816199571SPyun YongHyeon 		 * This is the last resort and may/may not work.
141916199571SPyun YongHyeon 		 */
142016199571SPyun YongHyeon 		mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
142116199571SPyun YongHyeon 		mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
142216199571SPyun YongHyeon 		age_mac_config(sc);
142316199571SPyun YongHyeon 	}
142416199571SPyun YongHyeon 
142516199571SPyun YongHyeon got_link:
142616199571SPyun YongHyeon 	pmcs = 0;
142716199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
142816199571SPyun YongHyeon 		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
142916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_WOL_CFG, pmcs);
143016199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
143116199571SPyun YongHyeon 	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC);
143216199571SPyun YongHyeon 	reg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST);
143316199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
143416199571SPyun YongHyeon 		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
143516199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
143616199571SPyun YongHyeon 		reg |= MAC_CFG_RX_ENB;
143716199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
143816199571SPyun YongHyeon 	}
143916199571SPyun YongHyeon 
144016199571SPyun YongHyeon 	/* Request PME. */
144116199571SPyun YongHyeon 	pmstat = pci_read_config(sc->age_dev, pmc + PCIR_POWER_STATUS, 2);
144216199571SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
144316199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
144416199571SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
144516199571SPyun YongHyeon 	pci_write_config(sc->age_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
144616199571SPyun YongHyeon #ifdef notyet
144716199571SPyun YongHyeon 	/* See above for powering down PHY issues. */
144816199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
144916199571SPyun YongHyeon 		/* No WOL, PHY power down. */
145016199571SPyun YongHyeon 		age_miibus_writereg(sc->age_dev, sc->age_phyaddr,
145116199571SPyun YongHyeon 		    MII_BMCR, BMCR_PDOWN);
145216199571SPyun YongHyeon 	}
145316199571SPyun YongHyeon #endif
145416199571SPyun YongHyeon }
145516199571SPyun YongHyeon 
145616199571SPyun YongHyeon static int
145716199571SPyun YongHyeon age_suspend(device_t dev)
145816199571SPyun YongHyeon {
145916199571SPyun YongHyeon 	struct age_softc *sc;
146016199571SPyun YongHyeon 
146116199571SPyun YongHyeon 	sc = device_get_softc(dev);
146216199571SPyun YongHyeon 
146316199571SPyun YongHyeon 	AGE_LOCK(sc);
146416199571SPyun YongHyeon 	age_stop(sc);
146516199571SPyun YongHyeon 	age_setwol(sc);
146616199571SPyun YongHyeon 	AGE_UNLOCK(sc);
146716199571SPyun YongHyeon 
146816199571SPyun YongHyeon 	return (0);
146916199571SPyun YongHyeon }
147016199571SPyun YongHyeon 
147116199571SPyun YongHyeon static int
147216199571SPyun YongHyeon age_resume(device_t dev)
147316199571SPyun YongHyeon {
147416199571SPyun YongHyeon 	struct age_softc *sc;
147516199571SPyun YongHyeon 	struct ifnet *ifp;
147616199571SPyun YongHyeon 
147716199571SPyun YongHyeon 	sc = device_get_softc(dev);
147816199571SPyun YongHyeon 
147916199571SPyun YongHyeon 	AGE_LOCK(sc);
148006ca18c1SPyun YongHyeon 	age_phy_reset(sc);
148116199571SPyun YongHyeon 	ifp = sc->age_ifp;
148216199571SPyun YongHyeon 	if ((ifp->if_flags & IFF_UP) != 0)
148316199571SPyun YongHyeon 		age_init_locked(sc);
148416199571SPyun YongHyeon 
148516199571SPyun YongHyeon 	AGE_UNLOCK(sc);
148616199571SPyun YongHyeon 
148716199571SPyun YongHyeon 	return (0);
148816199571SPyun YongHyeon }
148916199571SPyun YongHyeon 
149016199571SPyun YongHyeon static int
149116199571SPyun YongHyeon age_encap(struct age_softc *sc, struct mbuf **m_head)
149216199571SPyun YongHyeon {
149316199571SPyun YongHyeon 	struct age_txdesc *txd, *txd_last;
149416199571SPyun YongHyeon 	struct tx_desc *desc;
149516199571SPyun YongHyeon 	struct mbuf *m;
149616199571SPyun YongHyeon 	struct ip *ip;
149716199571SPyun YongHyeon 	struct tcphdr *tcp;
149816199571SPyun YongHyeon 	bus_dma_segment_t txsegs[AGE_MAXTXSEGS];
149916199571SPyun YongHyeon 	bus_dmamap_t map;
15009bdff6ffSPyun YongHyeon 	uint32_t cflags, hdrlen, ip_off, poff, vtag;
150116199571SPyun YongHyeon 	int error, i, nsegs, prod, si;
150216199571SPyun YongHyeon 
150316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
150416199571SPyun YongHyeon 
150516199571SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
150616199571SPyun YongHyeon 
150716199571SPyun YongHyeon 	m = *m_head;
150816199571SPyun YongHyeon 	ip = NULL;
150916199571SPyun YongHyeon 	tcp = NULL;
151016199571SPyun YongHyeon 	cflags = vtag = 0;
151116199571SPyun YongHyeon 	ip_off = poff = 0;
151216199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & (AGE_CSUM_FEATURES | CSUM_TSO)) != 0) {
151316199571SPyun YongHyeon 		/*
151416199571SPyun YongHyeon 		 * L1 requires offset of TCP/UDP payload in its Tx
151516199571SPyun YongHyeon 		 * descriptor to perform hardware Tx checksum offload.
151616199571SPyun YongHyeon 		 * Additionally, TSO requires IP/TCP header size and
151716199571SPyun YongHyeon 		 * modification of IP/TCP header in order to make TSO
151816199571SPyun YongHyeon 		 * engine work. This kind of operation takes many CPU
151916199571SPyun YongHyeon 		 * cycles on FreeBSD so fast host CPU is needed to get
152016199571SPyun YongHyeon 		 * smooth TSO performance.
152116199571SPyun YongHyeon 		 */
152216199571SPyun YongHyeon 		struct ether_header *eh;
152316199571SPyun YongHyeon 
152416199571SPyun YongHyeon 		if (M_WRITABLE(m) == 0) {
152516199571SPyun YongHyeon 			/* Get a writable copy. */
1526c6499eccSGleb Smirnoff 			m = m_dup(*m_head, M_NOWAIT);
152716199571SPyun YongHyeon 			/* Release original mbufs. */
152816199571SPyun YongHyeon 			m_freem(*m_head);
152916199571SPyun YongHyeon 			if (m == NULL) {
153016199571SPyun YongHyeon 				*m_head = NULL;
153116199571SPyun YongHyeon 				return (ENOBUFS);
153216199571SPyun YongHyeon 			}
153316199571SPyun YongHyeon 			*m_head = m;
153416199571SPyun YongHyeon 		}
153516199571SPyun YongHyeon 		ip_off = sizeof(struct ether_header);
153616199571SPyun YongHyeon 		m = m_pullup(m, ip_off);
153716199571SPyun YongHyeon 		if (m == NULL) {
153816199571SPyun YongHyeon 			*m_head = NULL;
153916199571SPyun YongHyeon 			return (ENOBUFS);
154016199571SPyun YongHyeon 		}
154116199571SPyun YongHyeon 		eh = mtod(m, struct ether_header *);
154216199571SPyun YongHyeon 		/*
154316199571SPyun YongHyeon 		 * Check if hardware VLAN insertion is off.
154416199571SPyun YongHyeon 		 * Additional check for LLC/SNAP frame?
154516199571SPyun YongHyeon 		 */
154616199571SPyun YongHyeon 		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
154716199571SPyun YongHyeon 			ip_off = sizeof(struct ether_vlan_header);
154816199571SPyun YongHyeon 			m = m_pullup(m, ip_off);
154916199571SPyun YongHyeon 			if (m == NULL) {
155016199571SPyun YongHyeon 				*m_head = NULL;
155116199571SPyun YongHyeon 				return (ENOBUFS);
155216199571SPyun YongHyeon 			}
155316199571SPyun YongHyeon 		}
155416199571SPyun YongHyeon 		m = m_pullup(m, ip_off + sizeof(struct ip));
155516199571SPyun YongHyeon 		if (m == NULL) {
155616199571SPyun YongHyeon 			*m_head = NULL;
155716199571SPyun YongHyeon 			return (ENOBUFS);
155816199571SPyun YongHyeon 		}
155916199571SPyun YongHyeon 		ip = (struct ip *)(mtod(m, char *) + ip_off);
156016199571SPyun YongHyeon 		poff = ip_off + (ip->ip_hl << 2);
156116199571SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
156216199571SPyun YongHyeon 			m = m_pullup(m, poff + sizeof(struct tcphdr));
156316199571SPyun YongHyeon 			if (m == NULL) {
156416199571SPyun YongHyeon 				*m_head = NULL;
156516199571SPyun YongHyeon 				return (ENOBUFS);
156616199571SPyun YongHyeon 			}
156716199571SPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
15689bdff6ffSPyun YongHyeon 			m = m_pullup(m, poff + (tcp->th_off << 2));
15699bdff6ffSPyun YongHyeon 			if (m == NULL) {
15709bdff6ffSPyun YongHyeon 				*m_head = NULL;
15719bdff6ffSPyun YongHyeon 				return (ENOBUFS);
15729bdff6ffSPyun YongHyeon 			}
157316199571SPyun YongHyeon 			/*
157416199571SPyun YongHyeon 			 * L1 requires IP/TCP header size and offset as
157516199571SPyun YongHyeon 			 * well as TCP pseudo checksum which complicates
157616199571SPyun YongHyeon 			 * TSO configuration. I guess this comes from the
157716199571SPyun YongHyeon 			 * adherence to Microsoft NDIS Large Send
157816199571SPyun YongHyeon 			 * specification which requires insertion of
157916199571SPyun YongHyeon 			 * pseudo checksum by upper stack. The pseudo
158016199571SPyun YongHyeon 			 * checksum that NDIS refers to doesn't include
158116199571SPyun YongHyeon 			 * TCP payload length so age(4) should recompute
158216199571SPyun YongHyeon 			 * the pseudo checksum here. Hopefully this wouldn't
158316199571SPyun YongHyeon 			 * be much burden on modern CPUs.
158416199571SPyun YongHyeon 			 * Reset IP checksum and recompute TCP pseudo
158516199571SPyun YongHyeon 			 * checksum as NDIS specification said.
158616199571SPyun YongHyeon 			 */
15879bdff6ffSPyun YongHyeon 			ip = (struct ip *)(mtod(m, char *) + ip_off);
15889bdff6ffSPyun YongHyeon 			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
158916199571SPyun YongHyeon 			ip->ip_sum = 0;
159016199571SPyun YongHyeon 			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
159116199571SPyun YongHyeon 			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
159216199571SPyun YongHyeon 		}
159316199571SPyun YongHyeon 		*m_head = m;
159416199571SPyun YongHyeon 	}
159516199571SPyun YongHyeon 
159616199571SPyun YongHyeon 	si = prod = sc->age_cdata.age_tx_prod;
159716199571SPyun YongHyeon 	txd = &sc->age_cdata.age_txdesc[prod];
159816199571SPyun YongHyeon 	txd_last = txd;
159916199571SPyun YongHyeon 	map = txd->tx_dmamap;
160016199571SPyun YongHyeon 
160116199571SPyun YongHyeon 	error =  bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map,
160216199571SPyun YongHyeon 	    *m_head, txsegs, &nsegs, 0);
160316199571SPyun YongHyeon 	if (error == EFBIG) {
1604c6499eccSGleb Smirnoff 		m = m_collapse(*m_head, M_NOWAIT, AGE_MAXTXSEGS);
160516199571SPyun YongHyeon 		if (m == NULL) {
160616199571SPyun YongHyeon 			m_freem(*m_head);
160716199571SPyun YongHyeon 			*m_head = NULL;
160816199571SPyun YongHyeon 			return (ENOMEM);
160916199571SPyun YongHyeon 		}
161016199571SPyun YongHyeon 		*m_head = m;
161116199571SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->age_cdata.age_tx_tag, map,
161216199571SPyun YongHyeon 		    *m_head, txsegs, &nsegs, 0);
161316199571SPyun YongHyeon 		if (error != 0) {
161416199571SPyun YongHyeon 			m_freem(*m_head);
161516199571SPyun YongHyeon 			*m_head = NULL;
161616199571SPyun YongHyeon 			return (error);
161716199571SPyun YongHyeon 		}
161816199571SPyun YongHyeon 	} else if (error != 0)
161916199571SPyun YongHyeon 		return (error);
162016199571SPyun YongHyeon 	if (nsegs == 0) {
162116199571SPyun YongHyeon 		m_freem(*m_head);
162216199571SPyun YongHyeon 		*m_head = NULL;
162316199571SPyun YongHyeon 		return (EIO);
162416199571SPyun YongHyeon 	}
162516199571SPyun YongHyeon 
162616199571SPyun YongHyeon 	/* Check descriptor overrun. */
162716199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_cnt + nsegs >= AGE_TX_RING_CNT - 2) {
162816199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_tx_tag, map);
162916199571SPyun YongHyeon 		return (ENOBUFS);
163016199571SPyun YongHyeon 	}
163116199571SPyun YongHyeon 
163216199571SPyun YongHyeon 	m = *m_head;
16339bdff6ffSPyun YongHyeon 	/* Configure VLAN hardware tag insertion. */
16349bdff6ffSPyun YongHyeon 	if ((m->m_flags & M_VLANTAG) != 0) {
16359bdff6ffSPyun YongHyeon 		vtag = AGE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag);
16369bdff6ffSPyun YongHyeon 		vtag = ((vtag << AGE_TD_VLAN_SHIFT) & AGE_TD_VLAN_MASK);
16379bdff6ffSPyun YongHyeon 		cflags |= AGE_TD_INSERT_VLAN_TAG;
16389bdff6ffSPyun YongHyeon 	}
16399bdff6ffSPyun YongHyeon 
16409bdff6ffSPyun YongHyeon 	desc = NULL;
16419bdff6ffSPyun YongHyeon 	i = 0;
164216199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
164316199571SPyun YongHyeon 		/* Request TSO and set MSS. */
164416199571SPyun YongHyeon 		cflags |= AGE_TD_TSO_IPV4;
164516199571SPyun YongHyeon 		cflags |= AGE_TD_IPCSUM | AGE_TD_TCPCSUM;
164616199571SPyun YongHyeon 		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz <<
164716199571SPyun YongHyeon 		    AGE_TD_TSO_MSS_SHIFT);
164816199571SPyun YongHyeon 		/* Set IP/TCP header size. */
164916199571SPyun YongHyeon 		cflags |= ip->ip_hl << AGE_TD_IPHDR_LEN_SHIFT;
165016199571SPyun YongHyeon 		cflags |= tcp->th_off << AGE_TD_TSO_TCPHDR_LEN_SHIFT;
16519bdff6ffSPyun YongHyeon 		/*
16529bdff6ffSPyun YongHyeon 		 * L1 requires the first buffer should only hold IP/TCP
16539bdff6ffSPyun YongHyeon 		 * header data. TCP payload should be handled in other
16549bdff6ffSPyun YongHyeon 		 * descriptors.
16559bdff6ffSPyun YongHyeon 		 */
16569bdff6ffSPyun YongHyeon 		hdrlen = poff + (tcp->th_off << 2);
16579bdff6ffSPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[prod];
16589bdff6ffSPyun YongHyeon 		desc->addr = htole64(txsegs[0].ds_addr);
16599bdff6ffSPyun YongHyeon 		desc->len = htole32(AGE_TX_BYTES(hdrlen) | vtag);
16609bdff6ffSPyun YongHyeon 		desc->flags = htole32(cflags);
16619bdff6ffSPyun YongHyeon 		sc->age_cdata.age_tx_cnt++;
16629bdff6ffSPyun YongHyeon 		AGE_DESC_INC(prod, AGE_TX_RING_CNT);
16639bdff6ffSPyun YongHyeon 		if (m->m_len - hdrlen > 0) {
16649bdff6ffSPyun YongHyeon 			/* Handle remaining payload of the 1st fragment. */
16659bdff6ffSPyun YongHyeon 			desc = &sc->age_rdata.age_tx_ring[prod];
16669bdff6ffSPyun YongHyeon 			desc->addr = htole64(txsegs[0].ds_addr + hdrlen);
16679bdff6ffSPyun YongHyeon 			desc->len = htole32(AGE_TX_BYTES(m->m_len - hdrlen) |
16689bdff6ffSPyun YongHyeon 			    vtag);
16699bdff6ffSPyun YongHyeon 			desc->flags = htole32(cflags);
16709bdff6ffSPyun YongHyeon 			sc->age_cdata.age_tx_cnt++;
16719bdff6ffSPyun YongHyeon 			AGE_DESC_INC(prod, AGE_TX_RING_CNT);
16729bdff6ffSPyun YongHyeon 		}
16739bdff6ffSPyun YongHyeon 		/* Handle remaining fragments. */
16749bdff6ffSPyun YongHyeon 		i = 1;
16756da6d0a9SPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & AGE_CSUM_FEATURES) != 0) {
16766da6d0a9SPyun YongHyeon 		/* Configure Tx IP/TCP/UDP checksum offload. */
16776da6d0a9SPyun YongHyeon 		cflags |= AGE_TD_CSUM;
16786da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_TCP) != 0)
16796da6d0a9SPyun YongHyeon 			cflags |= AGE_TD_TCPCSUM;
16806da6d0a9SPyun YongHyeon 		if ((m->m_pkthdr.csum_flags & CSUM_UDP) != 0)
16816da6d0a9SPyun YongHyeon 			cflags |= AGE_TD_UDPCSUM;
16826da6d0a9SPyun YongHyeon 		/* Set checksum start offset. */
16836da6d0a9SPyun YongHyeon 		cflags |= (poff << AGE_TD_CSUM_PLOADOFFSET_SHIFT);
16846da6d0a9SPyun YongHyeon 		/* Set checksum insertion position of TCP/UDP. */
16856da6d0a9SPyun YongHyeon 		cflags |= ((poff + m->m_pkthdr.csum_data) <<
16866da6d0a9SPyun YongHyeon 		    AGE_TD_CSUM_XSUMOFFSET_SHIFT);
168716199571SPyun YongHyeon 	}
16889bdff6ffSPyun YongHyeon 	for (; i < nsegs; i++) {
168916199571SPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[prod];
169016199571SPyun YongHyeon 		desc->addr = htole64(txsegs[i].ds_addr);
169116199571SPyun YongHyeon 		desc->len = htole32(AGE_TX_BYTES(txsegs[i].ds_len) | vtag);
169216199571SPyun YongHyeon 		desc->flags = htole32(cflags);
169316199571SPyun YongHyeon 		sc->age_cdata.age_tx_cnt++;
169416199571SPyun YongHyeon 		AGE_DESC_INC(prod, AGE_TX_RING_CNT);
169516199571SPyun YongHyeon 	}
169616199571SPyun YongHyeon 	/* Update producer index. */
169716199571SPyun YongHyeon 	sc->age_cdata.age_tx_prod = prod;
169816199571SPyun YongHyeon 
169916199571SPyun YongHyeon 	/* Set EOP on the last descriptor. */
170016199571SPyun YongHyeon 	prod = (prod + AGE_TX_RING_CNT - 1) % AGE_TX_RING_CNT;
170116199571SPyun YongHyeon 	desc = &sc->age_rdata.age_tx_ring[prod];
170216199571SPyun YongHyeon 	desc->flags |= htole32(AGE_TD_EOP);
170316199571SPyun YongHyeon 
170416199571SPyun YongHyeon 	/* Lastly set TSO header and modify IP/TCP header for TSO operation. */
170516199571SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
170616199571SPyun YongHyeon 		desc = &sc->age_rdata.age_tx_ring[si];
170716199571SPyun YongHyeon 		desc->flags |= htole32(AGE_TD_TSO_HDR);
170816199571SPyun YongHyeon 	}
170916199571SPyun YongHyeon 
171016199571SPyun YongHyeon 	/* Swap dmamap of the first and the last. */
171116199571SPyun YongHyeon 	txd = &sc->age_cdata.age_txdesc[prod];
171216199571SPyun YongHyeon 	map = txd_last->tx_dmamap;
171316199571SPyun YongHyeon 	txd_last->tx_dmamap = txd->tx_dmamap;
171416199571SPyun YongHyeon 	txd->tx_dmamap = map;
171516199571SPyun YongHyeon 	txd->tx_m = m;
171616199571SPyun YongHyeon 
171716199571SPyun YongHyeon 	/* Sync descriptors. */
171816199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_tag, map, BUS_DMASYNC_PREWRITE);
171916199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
172016199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
172116199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
172216199571SPyun YongHyeon 
172316199571SPyun YongHyeon 	return (0);
172416199571SPyun YongHyeon }
172516199571SPyun YongHyeon 
172616199571SPyun YongHyeon static void
172732341ad6SJohn Baldwin age_start(struct ifnet *ifp)
172816199571SPyun YongHyeon {
172932341ad6SJohn Baldwin         struct age_softc *sc;
173016199571SPyun YongHyeon 
173132341ad6SJohn Baldwin 	sc = ifp->if_softc;
173232341ad6SJohn Baldwin 	AGE_LOCK(sc);
173332341ad6SJohn Baldwin 	age_start_locked(ifp);
173432341ad6SJohn Baldwin 	AGE_UNLOCK(sc);
173516199571SPyun YongHyeon }
173616199571SPyun YongHyeon 
173716199571SPyun YongHyeon static void
173832341ad6SJohn Baldwin age_start_locked(struct ifnet *ifp)
173916199571SPyun YongHyeon {
174016199571SPyun YongHyeon         struct age_softc *sc;
174116199571SPyun YongHyeon         struct mbuf *m_head;
174216199571SPyun YongHyeon 	int enq;
174316199571SPyun YongHyeon 
174416199571SPyun YongHyeon 	sc = ifp->if_softc;
174516199571SPyun YongHyeon 
174632341ad6SJohn Baldwin 	AGE_LOCK_ASSERT(sc);
174716199571SPyun YongHyeon 
174816199571SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
174932341ad6SJohn Baldwin 	    IFF_DRV_RUNNING || (sc->age_flags & AGE_FLAG_LINK) == 0)
175016199571SPyun YongHyeon 		return;
175116199571SPyun YongHyeon 
175216199571SPyun YongHyeon 	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
175316199571SPyun YongHyeon 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
175416199571SPyun YongHyeon 		if (m_head == NULL)
175516199571SPyun YongHyeon 			break;
175616199571SPyun YongHyeon 		/*
175716199571SPyun YongHyeon 		 * Pack the data into the transmit ring. If we
175816199571SPyun YongHyeon 		 * don't have room, set the OACTIVE flag and wait
175916199571SPyun YongHyeon 		 * for the NIC to drain the ring.
176016199571SPyun YongHyeon 		 */
176116199571SPyun YongHyeon 		if (age_encap(sc, &m_head)) {
176216199571SPyun YongHyeon 			if (m_head == NULL)
176316199571SPyun YongHyeon 				break;
176416199571SPyun YongHyeon 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
176516199571SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
176616199571SPyun YongHyeon 			break;
176716199571SPyun YongHyeon 		}
176816199571SPyun YongHyeon 
176916199571SPyun YongHyeon 		enq++;
177016199571SPyun YongHyeon 		/*
177116199571SPyun YongHyeon 		 * If there's a BPF listener, bounce a copy of this frame
177216199571SPyun YongHyeon 		 * to him.
177316199571SPyun YongHyeon 		 */
177416199571SPyun YongHyeon 		ETHER_BPF_MTAP(ifp, m_head);
177516199571SPyun YongHyeon 	}
177616199571SPyun YongHyeon 
177716199571SPyun YongHyeon 	if (enq > 0) {
177816199571SPyun YongHyeon 		/* Update mbox. */
177916199571SPyun YongHyeon 		AGE_COMMIT_MBOX(sc);
178016199571SPyun YongHyeon 		/* Set a timeout in case the chip goes out to lunch. */
178116199571SPyun YongHyeon 		sc->age_watchdog_timer = AGE_TX_TIMEOUT;
178216199571SPyun YongHyeon 	}
178316199571SPyun YongHyeon }
178416199571SPyun YongHyeon 
178516199571SPyun YongHyeon static void
178616199571SPyun YongHyeon age_watchdog(struct age_softc *sc)
178716199571SPyun YongHyeon {
178816199571SPyun YongHyeon 	struct ifnet *ifp;
178916199571SPyun YongHyeon 
179016199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
179116199571SPyun YongHyeon 
179216199571SPyun YongHyeon 	if (sc->age_watchdog_timer == 0 || --sc->age_watchdog_timer)
179316199571SPyun YongHyeon 		return;
179416199571SPyun YongHyeon 
179516199571SPyun YongHyeon 	ifp = sc->age_ifp;
179616199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_LINK) == 0) {
179716199571SPyun YongHyeon 		if_printf(sc->age_ifp, "watchdog timeout (missed link)\n");
17981209989cSGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
17993ca447daSPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
180016199571SPyun YongHyeon 		age_init_locked(sc);
180116199571SPyun YongHyeon 		return;
180216199571SPyun YongHyeon 	}
180316199571SPyun YongHyeon 	if (sc->age_cdata.age_tx_cnt == 0) {
180416199571SPyun YongHyeon 		if_printf(sc->age_ifp,
180516199571SPyun YongHyeon 		    "watchdog timeout (missed Tx interrupts) -- recovering\n");
180616199571SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
180732341ad6SJohn Baldwin 			age_start_locked(ifp);
180816199571SPyun YongHyeon 		return;
180916199571SPyun YongHyeon 	}
181016199571SPyun YongHyeon 	if_printf(sc->age_ifp, "watchdog timeout\n");
18111209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
18123ca447daSPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
181316199571SPyun YongHyeon 	age_init_locked(sc);
181416199571SPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
181532341ad6SJohn Baldwin 		age_start_locked(ifp);
181616199571SPyun YongHyeon }
181716199571SPyun YongHyeon 
181816199571SPyun YongHyeon static int
181916199571SPyun YongHyeon age_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
182016199571SPyun YongHyeon {
182116199571SPyun YongHyeon 	struct age_softc *sc;
182216199571SPyun YongHyeon 	struct ifreq *ifr;
182316199571SPyun YongHyeon 	struct mii_data *mii;
182416199571SPyun YongHyeon 	uint32_t reg;
182516199571SPyun YongHyeon 	int error, mask;
182616199571SPyun YongHyeon 
182716199571SPyun YongHyeon 	sc = ifp->if_softc;
182816199571SPyun YongHyeon 	ifr = (struct ifreq *)data;
182916199571SPyun YongHyeon 	error = 0;
183016199571SPyun YongHyeon 	switch (cmd) {
183116199571SPyun YongHyeon 	case SIOCSIFMTU:
183216199571SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > AGE_JUMBO_MTU)
183316199571SPyun YongHyeon 			error = EINVAL;
183416199571SPyun YongHyeon 		else if (ifp->if_mtu != ifr->ifr_mtu) {
183516199571SPyun YongHyeon 			AGE_LOCK(sc);
183616199571SPyun YongHyeon 			ifp->if_mtu = ifr->ifr_mtu;
18373ca447daSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
18383ca447daSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
183916199571SPyun YongHyeon 				age_init_locked(sc);
18403ca447daSPyun YongHyeon 			}
184116199571SPyun YongHyeon 			AGE_UNLOCK(sc);
184216199571SPyun YongHyeon 		}
184316199571SPyun YongHyeon 		break;
184416199571SPyun YongHyeon 	case SIOCSIFFLAGS:
184516199571SPyun YongHyeon 		AGE_LOCK(sc);
184616199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
184716199571SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
184816199571SPyun YongHyeon 				if (((ifp->if_flags ^ sc->age_if_flags)
184916199571SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
185016199571SPyun YongHyeon 					age_rxfilter(sc);
185116199571SPyun YongHyeon 			} else {
185216199571SPyun YongHyeon 				if ((sc->age_flags & AGE_FLAG_DETACH) == 0)
185316199571SPyun YongHyeon 					age_init_locked(sc);
185416199571SPyun YongHyeon 			}
185516199571SPyun YongHyeon 		} else {
185616199571SPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
185716199571SPyun YongHyeon 				age_stop(sc);
185816199571SPyun YongHyeon 		}
185916199571SPyun YongHyeon 		sc->age_if_flags = ifp->if_flags;
186016199571SPyun YongHyeon 		AGE_UNLOCK(sc);
186116199571SPyun YongHyeon 		break;
186216199571SPyun YongHyeon 	case SIOCADDMULTI:
186316199571SPyun YongHyeon 	case SIOCDELMULTI:
186416199571SPyun YongHyeon 		AGE_LOCK(sc);
186516199571SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
186616199571SPyun YongHyeon 			age_rxfilter(sc);
186716199571SPyun YongHyeon 		AGE_UNLOCK(sc);
186816199571SPyun YongHyeon 		break;
186916199571SPyun YongHyeon 	case SIOCSIFMEDIA:
187016199571SPyun YongHyeon 	case SIOCGIFMEDIA:
187116199571SPyun YongHyeon 		mii = device_get_softc(sc->age_miibus);
187216199571SPyun YongHyeon 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
187316199571SPyun YongHyeon 		break;
187416199571SPyun YongHyeon 	case SIOCSIFCAP:
187516199571SPyun YongHyeon 		AGE_LOCK(sc);
187616199571SPyun YongHyeon 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
187716199571SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
187816199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
187916199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
188016199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
188116199571SPyun YongHyeon 				ifp->if_hwassist |= AGE_CSUM_FEATURES;
188216199571SPyun YongHyeon 			else
188316199571SPyun YongHyeon 				ifp->if_hwassist &= ~AGE_CSUM_FEATURES;
188416199571SPyun YongHyeon 		}
188516199571SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
188616199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
188716199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
188816199571SPyun YongHyeon 			reg = CSR_READ_4(sc, AGE_MAC_CFG);
188916199571SPyun YongHyeon 			reg &= ~MAC_CFG_RXCSUM_ENB;
189016199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
189116199571SPyun YongHyeon 				reg |= MAC_CFG_RXCSUM_ENB;
189216199571SPyun YongHyeon 			CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
189316199571SPyun YongHyeon 		}
189416199571SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
189516199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
189616199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
189716199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
189816199571SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
189916199571SPyun YongHyeon 			else
190016199571SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
190116199571SPyun YongHyeon 		}
190216199571SPyun YongHyeon 
190316199571SPyun YongHyeon 		if ((mask & IFCAP_WOL_MCAST) != 0 &&
190416199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
190516199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MCAST;
190616199571SPyun YongHyeon 		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
190716199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
190816199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
190916199571SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
191016199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
191116199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
191216199571SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
191316199571SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
191416199571SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
19150fe060a8SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
19160fe060a8SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
19170fe060a8SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
191816199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
19190fe060a8SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
19200fe060a8SPyun YongHyeon 			age_rxvlan(sc);
19210fe060a8SPyun YongHyeon 		}
192216199571SPyun YongHyeon 		AGE_UNLOCK(sc);
192316199571SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
192416199571SPyun YongHyeon 		break;
192516199571SPyun YongHyeon 	default:
192616199571SPyun YongHyeon 		error = ether_ioctl(ifp, cmd, data);
192716199571SPyun YongHyeon 		break;
192816199571SPyun YongHyeon 	}
192916199571SPyun YongHyeon 
193016199571SPyun YongHyeon 	return (error);
193116199571SPyun YongHyeon }
193216199571SPyun YongHyeon 
193316199571SPyun YongHyeon static void
193416199571SPyun YongHyeon age_mac_config(struct age_softc *sc)
193516199571SPyun YongHyeon {
193616199571SPyun YongHyeon 	struct mii_data *mii;
193716199571SPyun YongHyeon 	uint32_t reg;
193816199571SPyun YongHyeon 
193916199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
194016199571SPyun YongHyeon 
194116199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
194216199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
194316199571SPyun YongHyeon 	reg &= ~MAC_CFG_FULL_DUPLEX;
194416199571SPyun YongHyeon 	reg &= ~(MAC_CFG_TX_FC | MAC_CFG_RX_FC);
194516199571SPyun YongHyeon 	reg &= ~MAC_CFG_SPEED_MASK;
194616199571SPyun YongHyeon 	/* Reprogram MAC with resolved speed/duplex. */
194716199571SPyun YongHyeon 	switch (IFM_SUBTYPE(mii->mii_media_active)) {
194816199571SPyun YongHyeon 	case IFM_10_T:
194916199571SPyun YongHyeon 	case IFM_100_TX:
195016199571SPyun YongHyeon 		reg |= MAC_CFG_SPEED_10_100;
195116199571SPyun YongHyeon 		break;
195216199571SPyun YongHyeon 	case IFM_1000_T:
195316199571SPyun YongHyeon 		reg |= MAC_CFG_SPEED_1000;
195416199571SPyun YongHyeon 		break;
195516199571SPyun YongHyeon 	}
195616199571SPyun YongHyeon 	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
195716199571SPyun YongHyeon 		reg |= MAC_CFG_FULL_DUPLEX;
195816199571SPyun YongHyeon #ifdef notyet
195916199571SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
196016199571SPyun YongHyeon 			reg |= MAC_CFG_TX_FC;
196116199571SPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
196216199571SPyun YongHyeon 			reg |= MAC_CFG_RX_FC;
196316199571SPyun YongHyeon #endif
196416199571SPyun YongHyeon 	}
196516199571SPyun YongHyeon 
196616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
196716199571SPyun YongHyeon }
196816199571SPyun YongHyeon 
196916199571SPyun YongHyeon static void
197016199571SPyun YongHyeon age_link_task(void *arg, int pending)
197116199571SPyun YongHyeon {
197216199571SPyun YongHyeon 	struct age_softc *sc;
197316199571SPyun YongHyeon 	struct mii_data *mii;
197416199571SPyun YongHyeon 	struct ifnet *ifp;
197516199571SPyun YongHyeon 	uint32_t reg;
197616199571SPyun YongHyeon 
197716199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
197816199571SPyun YongHyeon 
197916199571SPyun YongHyeon 	AGE_LOCK(sc);
198016199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
198116199571SPyun YongHyeon 	ifp = sc->age_ifp;
198216199571SPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
198316199571SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
198416199571SPyun YongHyeon 		AGE_UNLOCK(sc);
198516199571SPyun YongHyeon 		return;
198616199571SPyun YongHyeon 	}
198716199571SPyun YongHyeon 
198816199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
198916199571SPyun YongHyeon 	if ((mii->mii_media_status & IFM_AVALID) != 0) {
199016199571SPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
199116199571SPyun YongHyeon 		case IFM_10_T:
199216199571SPyun YongHyeon 		case IFM_100_TX:
199316199571SPyun YongHyeon 		case IFM_1000_T:
199416199571SPyun YongHyeon 			sc->age_flags |= AGE_FLAG_LINK;
199516199571SPyun YongHyeon 			break;
199616199571SPyun YongHyeon 		default:
199716199571SPyun YongHyeon 			break;
199816199571SPyun YongHyeon 		}
199916199571SPyun YongHyeon 	}
200016199571SPyun YongHyeon 
200116199571SPyun YongHyeon 	/* Stop Rx/Tx MACs. */
200216199571SPyun YongHyeon 	age_stop_rxmac(sc);
200316199571SPyun YongHyeon 	age_stop_txmac(sc);
200416199571SPyun YongHyeon 
200516199571SPyun YongHyeon 	/* Program MACs with resolved speed/duplex/flow-control. */
200616199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_LINK) != 0) {
200716199571SPyun YongHyeon 		age_mac_config(sc);
200816199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_MAC_CFG);
200916199571SPyun YongHyeon 		/* Restart DMA engine and Tx/Rx MAC. */
201016199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, CSR_READ_4(sc, AGE_DMA_CFG) |
201116199571SPyun YongHyeon 		    DMA_CFG_RD_ENB | DMA_CFG_WR_ENB);
201216199571SPyun YongHyeon 		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
201316199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
201416199571SPyun YongHyeon 	}
201516199571SPyun YongHyeon 
201616199571SPyun YongHyeon 	AGE_UNLOCK(sc);
201716199571SPyun YongHyeon }
201816199571SPyun YongHyeon 
201916199571SPyun YongHyeon static void
202016199571SPyun YongHyeon age_stats_update(struct age_softc *sc)
202116199571SPyun YongHyeon {
202216199571SPyun YongHyeon 	struct age_stats *stat;
202316199571SPyun YongHyeon 	struct smb *smb;
202416199571SPyun YongHyeon 	struct ifnet *ifp;
202516199571SPyun YongHyeon 
202616199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
202716199571SPyun YongHyeon 
202816199571SPyun YongHyeon 	stat = &sc->age_stat;
202916199571SPyun YongHyeon 
203016199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
203116199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
203216199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
203316199571SPyun YongHyeon 
203416199571SPyun YongHyeon 	smb = sc->age_rdata.age_smb_block;
203516199571SPyun YongHyeon 	if (smb->updated == 0)
203616199571SPyun YongHyeon 		return;
203716199571SPyun YongHyeon 
203816199571SPyun YongHyeon 	ifp = sc->age_ifp;
203916199571SPyun YongHyeon 	/* Rx stats. */
204016199571SPyun YongHyeon 	stat->rx_frames += smb->rx_frames;
204116199571SPyun YongHyeon 	stat->rx_bcast_frames += smb->rx_bcast_frames;
204216199571SPyun YongHyeon 	stat->rx_mcast_frames += smb->rx_mcast_frames;
204316199571SPyun YongHyeon 	stat->rx_pause_frames += smb->rx_pause_frames;
204416199571SPyun YongHyeon 	stat->rx_control_frames += smb->rx_control_frames;
204516199571SPyun YongHyeon 	stat->rx_crcerrs += smb->rx_crcerrs;
204616199571SPyun YongHyeon 	stat->rx_lenerrs += smb->rx_lenerrs;
204716199571SPyun YongHyeon 	stat->rx_bytes += smb->rx_bytes;
204816199571SPyun YongHyeon 	stat->rx_runts += smb->rx_runts;
204916199571SPyun YongHyeon 	stat->rx_fragments += smb->rx_fragments;
205016199571SPyun YongHyeon 	stat->rx_pkts_64 += smb->rx_pkts_64;
205116199571SPyun YongHyeon 	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
205216199571SPyun YongHyeon 	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
205316199571SPyun YongHyeon 	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
205416199571SPyun YongHyeon 	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
205516199571SPyun YongHyeon 	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
205616199571SPyun YongHyeon 	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
205716199571SPyun YongHyeon 	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
205816199571SPyun YongHyeon 	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
205916199571SPyun YongHyeon 	stat->rx_desc_oflows += smb->rx_desc_oflows;
206016199571SPyun YongHyeon 	stat->rx_alignerrs += smb->rx_alignerrs;
206116199571SPyun YongHyeon 	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
206216199571SPyun YongHyeon 	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
206316199571SPyun YongHyeon 	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
206416199571SPyun YongHyeon 
206516199571SPyun YongHyeon 	/* Tx stats. */
206616199571SPyun YongHyeon 	stat->tx_frames += smb->tx_frames;
206716199571SPyun YongHyeon 	stat->tx_bcast_frames += smb->tx_bcast_frames;
206816199571SPyun YongHyeon 	stat->tx_mcast_frames += smb->tx_mcast_frames;
206916199571SPyun YongHyeon 	stat->tx_pause_frames += smb->tx_pause_frames;
207016199571SPyun YongHyeon 	stat->tx_excess_defer += smb->tx_excess_defer;
207116199571SPyun YongHyeon 	stat->tx_control_frames += smb->tx_control_frames;
207216199571SPyun YongHyeon 	stat->tx_deferred += smb->tx_deferred;
207316199571SPyun YongHyeon 	stat->tx_bytes += smb->tx_bytes;
207416199571SPyun YongHyeon 	stat->tx_pkts_64 += smb->tx_pkts_64;
207516199571SPyun YongHyeon 	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
207616199571SPyun YongHyeon 	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
207716199571SPyun YongHyeon 	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
207816199571SPyun YongHyeon 	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
207916199571SPyun YongHyeon 	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
208016199571SPyun YongHyeon 	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
208116199571SPyun YongHyeon 	stat->tx_single_colls += smb->tx_single_colls;
208216199571SPyun YongHyeon 	stat->tx_multi_colls += smb->tx_multi_colls;
208316199571SPyun YongHyeon 	stat->tx_late_colls += smb->tx_late_colls;
208416199571SPyun YongHyeon 	stat->tx_excess_colls += smb->tx_excess_colls;
208516199571SPyun YongHyeon 	stat->tx_underrun += smb->tx_underrun;
208616199571SPyun YongHyeon 	stat->tx_desc_underrun += smb->tx_desc_underrun;
208716199571SPyun YongHyeon 	stat->tx_lenerrs += smb->tx_lenerrs;
208816199571SPyun YongHyeon 	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
208916199571SPyun YongHyeon 	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
209016199571SPyun YongHyeon 	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
209116199571SPyun YongHyeon 
209216199571SPyun YongHyeon 	/* Update counters in ifnet. */
20931209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OPACKETS, smb->tx_frames);
209416199571SPyun YongHyeon 
20951209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_COLLISIONS, smb->tx_single_colls +
209616199571SPyun YongHyeon 	    smb->tx_multi_colls + smb->tx_late_colls +
20971209989cSGleb Smirnoff 	    smb->tx_excess_colls * HDPX_CFG_RETRY_DEFAULT);
209816199571SPyun YongHyeon 
20991209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, smb->tx_excess_colls +
210016199571SPyun YongHyeon 	    smb->tx_late_colls + smb->tx_underrun +
21011209989cSGleb Smirnoff 	    smb->tx_pkts_truncated);
210216199571SPyun YongHyeon 
21031209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_IPACKETS, smb->rx_frames);
210416199571SPyun YongHyeon 
21051209989cSGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_IERRORS, smb->rx_crcerrs +
21061209989cSGleb Smirnoff 	    smb->rx_lenerrs + smb->rx_runts + smb->rx_pkts_truncated +
210716199571SPyun YongHyeon 	    smb->rx_fifo_oflows + smb->rx_desc_oflows +
21081209989cSGleb Smirnoff 	    smb->rx_alignerrs);
210916199571SPyun YongHyeon 
211016199571SPyun YongHyeon 	/* Update done, clear. */
211116199571SPyun YongHyeon 	smb->updated = 0;
211216199571SPyun YongHyeon 
211316199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
211416199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
211516199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
211616199571SPyun YongHyeon }
211716199571SPyun YongHyeon 
211816199571SPyun YongHyeon static int
211916199571SPyun YongHyeon age_intr(void *arg)
212016199571SPyun YongHyeon {
212116199571SPyun YongHyeon 	struct age_softc *sc;
212216199571SPyun YongHyeon 	uint32_t status;
212316199571SPyun YongHyeon 
212416199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
212516199571SPyun YongHyeon 
212616199571SPyun YongHyeon 	status = CSR_READ_4(sc, AGE_INTR_STATUS);
212716199571SPyun YongHyeon 	if (status == 0 || (status & AGE_INTRS) == 0)
212816199571SPyun YongHyeon 		return (FILTER_STRAY);
212916199571SPyun YongHyeon 	/* Disable interrupts. */
213016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, status | INTR_DIS_INT);
213116199571SPyun YongHyeon 	taskqueue_enqueue(sc->age_tq, &sc->age_int_task);
213216199571SPyun YongHyeon 
213316199571SPyun YongHyeon 	return (FILTER_HANDLED);
213416199571SPyun YongHyeon }
213516199571SPyun YongHyeon 
213616199571SPyun YongHyeon static void
213716199571SPyun YongHyeon age_int_task(void *arg, int pending)
213816199571SPyun YongHyeon {
213916199571SPyun YongHyeon 	struct age_softc *sc;
214016199571SPyun YongHyeon 	struct ifnet *ifp;
214116199571SPyun YongHyeon 	struct cmb *cmb;
214216199571SPyun YongHyeon 	uint32_t status;
214316199571SPyun YongHyeon 
214416199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
214516199571SPyun YongHyeon 
214616199571SPyun YongHyeon 	AGE_LOCK(sc);
214716199571SPyun YongHyeon 
214816199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
214916199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
215016199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
215116199571SPyun YongHyeon 	cmb = sc->age_rdata.age_cmb_block;
215216199571SPyun YongHyeon 	status = le32toh(cmb->intr_status);
215316199571SPyun YongHyeon 	if (sc->age_morework != 0)
215416199571SPyun YongHyeon 		status |= INTR_CMB_RX;
215516199571SPyun YongHyeon 	if ((status & AGE_INTRS) == 0)
215616199571SPyun YongHyeon 		goto done;
215716199571SPyun YongHyeon 
215816199571SPyun YongHyeon 	sc->age_tpd_cons = (le32toh(cmb->tpd_cons) & TPD_CONS_MASK) >>
215916199571SPyun YongHyeon 	    TPD_CONS_SHIFT;
216016199571SPyun YongHyeon 	sc->age_rr_prod = (le32toh(cmb->rprod_cons) & RRD_PROD_MASK) >>
216116199571SPyun YongHyeon 	    RRD_PROD_SHIFT;
216216199571SPyun YongHyeon 	/* Let hardware know CMB was served. */
216316199571SPyun YongHyeon 	cmb->intr_status = 0;
216416199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
216516199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
216616199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
216716199571SPyun YongHyeon 
216816199571SPyun YongHyeon 	ifp = sc->age_ifp;
216916199571SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
217016199571SPyun YongHyeon 		if ((status & INTR_CMB_RX) != 0)
217116199571SPyun YongHyeon 			sc->age_morework = age_rxintr(sc, sc->age_rr_prod,
217216199571SPyun YongHyeon 			    sc->age_process_limit);
217316199571SPyun YongHyeon 		if ((status & INTR_CMB_TX) != 0)
217416199571SPyun YongHyeon 			age_txintr(sc, sc->age_tpd_cons);
217516199571SPyun YongHyeon 		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) {
217616199571SPyun YongHyeon 			if ((status & INTR_DMA_RD_TO_RST) != 0)
217716199571SPyun YongHyeon 				device_printf(sc->age_dev,
217816199571SPyun YongHyeon 				    "DMA read error! -- resetting\n");
217916199571SPyun YongHyeon 			if ((status & INTR_DMA_WR_TO_RST) != 0)
218016199571SPyun YongHyeon 				device_printf(sc->age_dev,
218116199571SPyun YongHyeon 				    "DMA write error! -- resetting\n");
21823ca447daSPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
218316199571SPyun YongHyeon 			age_init_locked(sc);
218416199571SPyun YongHyeon 		}
218516199571SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
218632341ad6SJohn Baldwin 			age_start_locked(ifp);
218716199571SPyun YongHyeon 		if ((status & INTR_SMB) != 0)
218816199571SPyun YongHyeon 			age_stats_update(sc);
218916199571SPyun YongHyeon 	}
219016199571SPyun YongHyeon 
219116199571SPyun YongHyeon 	/* Check whether CMB was updated while serving Tx/Rx/SMB handler. */
219216199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
219316199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
219416199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
219516199571SPyun YongHyeon 	status = le32toh(cmb->intr_status);
219616199571SPyun YongHyeon 	if (sc->age_morework != 0 || (status & AGE_INTRS) != 0) {
219716199571SPyun YongHyeon 		taskqueue_enqueue(sc->age_tq, &sc->age_int_task);
219816199571SPyun YongHyeon 		AGE_UNLOCK(sc);
219916199571SPyun YongHyeon 		return;
220016199571SPyun YongHyeon 	}
220116199571SPyun YongHyeon 
220216199571SPyun YongHyeon done:
220316199571SPyun YongHyeon 	/* Re-enable interrupts. */
220416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0);
220516199571SPyun YongHyeon 	AGE_UNLOCK(sc);
220616199571SPyun YongHyeon }
220716199571SPyun YongHyeon 
220816199571SPyun YongHyeon static void
220916199571SPyun YongHyeon age_txintr(struct age_softc *sc, int tpd_cons)
221016199571SPyun YongHyeon {
221116199571SPyun YongHyeon 	struct ifnet *ifp;
221216199571SPyun YongHyeon 	struct age_txdesc *txd;
221316199571SPyun YongHyeon 	int cons, prog;
221416199571SPyun YongHyeon 
221516199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
221616199571SPyun YongHyeon 
221716199571SPyun YongHyeon 	ifp = sc->age_ifp;
221816199571SPyun YongHyeon 
221916199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
222016199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
222116199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
222216199571SPyun YongHyeon 
222316199571SPyun YongHyeon 	/*
222416199571SPyun YongHyeon 	 * Go through our Tx list and free mbufs for those
222516199571SPyun YongHyeon 	 * frames which have been transmitted.
222616199571SPyun YongHyeon 	 */
222716199571SPyun YongHyeon 	cons = sc->age_cdata.age_tx_cons;
222816199571SPyun YongHyeon 	for (prog = 0; cons != tpd_cons; AGE_DESC_INC(cons, AGE_TX_RING_CNT)) {
222916199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_cnt <= 0)
223016199571SPyun YongHyeon 			break;
223116199571SPyun YongHyeon 		prog++;
223216199571SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
223316199571SPyun YongHyeon 		sc->age_cdata.age_tx_cnt--;
223416199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[cons];
223516199571SPyun YongHyeon 		/*
223616199571SPyun YongHyeon 		 * Clear Tx descriptors, it's not required but would
223716199571SPyun YongHyeon 		 * help debugging in case of Tx issues.
223816199571SPyun YongHyeon 		 */
223916199571SPyun YongHyeon 		txd->tx_desc->addr = 0;
224016199571SPyun YongHyeon 		txd->tx_desc->len = 0;
224116199571SPyun YongHyeon 		txd->tx_desc->flags = 0;
224216199571SPyun YongHyeon 
224316199571SPyun YongHyeon 		if (txd->tx_m == NULL)
224416199571SPyun YongHyeon 			continue;
224516199571SPyun YongHyeon 		/* Reclaim transmitted mbufs. */
224616199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_tx_tag, txd->tx_dmamap,
224716199571SPyun YongHyeon 		    BUS_DMASYNC_POSTWRITE);
224816199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_tx_tag, txd->tx_dmamap);
224916199571SPyun YongHyeon 		m_freem(txd->tx_m);
225016199571SPyun YongHyeon 		txd->tx_m = NULL;
225116199571SPyun YongHyeon 	}
225216199571SPyun YongHyeon 
225316199571SPyun YongHyeon 	if (prog > 0) {
225416199571SPyun YongHyeon 		sc->age_cdata.age_tx_cons = cons;
225516199571SPyun YongHyeon 
225616199571SPyun YongHyeon 		/*
225716199571SPyun YongHyeon 		 * Unarm watchdog timer only when there are no pending
225816199571SPyun YongHyeon 		 * Tx descriptors in queue.
225916199571SPyun YongHyeon 		 */
226016199571SPyun YongHyeon 		if (sc->age_cdata.age_tx_cnt == 0)
226116199571SPyun YongHyeon 			sc->age_watchdog_timer = 0;
226216199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
226316199571SPyun YongHyeon 		    sc->age_cdata.age_tx_ring_map,
226416199571SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
226516199571SPyun YongHyeon 	}
226616199571SPyun YongHyeon }
226716199571SPyun YongHyeon 
2268088dd4b7SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2269088dd4b7SPyun YongHyeon static struct mbuf *
2270088dd4b7SPyun YongHyeon age_fixup_rx(struct ifnet *ifp, struct mbuf *m)
2271088dd4b7SPyun YongHyeon {
2272088dd4b7SPyun YongHyeon 	struct mbuf *n;
2273088dd4b7SPyun YongHyeon         int i;
2274088dd4b7SPyun YongHyeon         uint16_t *src, *dst;
2275088dd4b7SPyun YongHyeon 
2276088dd4b7SPyun YongHyeon 	src = mtod(m, uint16_t *);
2277088dd4b7SPyun YongHyeon 	dst = src - 3;
2278088dd4b7SPyun YongHyeon 
2279088dd4b7SPyun YongHyeon 	if (m->m_next == NULL) {
2280088dd4b7SPyun YongHyeon 		for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
2281088dd4b7SPyun YongHyeon 			*dst++ = *src++;
2282088dd4b7SPyun YongHyeon 		m->m_data -= 6;
2283088dd4b7SPyun YongHyeon 		return (m);
2284088dd4b7SPyun YongHyeon 	}
2285088dd4b7SPyun YongHyeon 	/*
2286088dd4b7SPyun YongHyeon 	 * Append a new mbuf to received mbuf chain and copy ethernet
2287088dd4b7SPyun YongHyeon 	 * header from the mbuf chain. This can save lots of CPU
2288088dd4b7SPyun YongHyeon 	 * cycles for jumbo frame.
2289088dd4b7SPyun YongHyeon 	 */
2290088dd4b7SPyun YongHyeon 	MGETHDR(n, M_NOWAIT, MT_DATA);
2291088dd4b7SPyun YongHyeon 	if (n == NULL) {
22921209989cSGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2293088dd4b7SPyun YongHyeon 		m_freem(m);
2294088dd4b7SPyun YongHyeon 		return (NULL);
2295088dd4b7SPyun YongHyeon 	}
2296088dd4b7SPyun YongHyeon 	bcopy(m->m_data, n->m_data, ETHER_HDR_LEN);
2297088dd4b7SPyun YongHyeon 	m->m_data += ETHER_HDR_LEN;
2298088dd4b7SPyun YongHyeon 	m->m_len -= ETHER_HDR_LEN;
2299088dd4b7SPyun YongHyeon 	n->m_len = ETHER_HDR_LEN;
2300088dd4b7SPyun YongHyeon 	M_MOVE_PKTHDR(n, m);
2301088dd4b7SPyun YongHyeon 	n->m_next = m;
2302088dd4b7SPyun YongHyeon 	return (n);
2303088dd4b7SPyun YongHyeon }
2304088dd4b7SPyun YongHyeon #endif
2305088dd4b7SPyun YongHyeon 
230616199571SPyun YongHyeon /* Receive a frame. */
230716199571SPyun YongHyeon static void
230816199571SPyun YongHyeon age_rxeof(struct age_softc *sc, struct rx_rdesc *rxrd)
230916199571SPyun YongHyeon {
231016199571SPyun YongHyeon 	struct age_rxdesc *rxd;
231116199571SPyun YongHyeon 	struct ifnet *ifp;
231216199571SPyun YongHyeon 	struct mbuf *mp, *m;
231316199571SPyun YongHyeon 	uint32_t status, index, vtag;
2314088dd4b7SPyun YongHyeon 	int count, nsegs;
231516199571SPyun YongHyeon 	int rx_cons;
231616199571SPyun YongHyeon 
231716199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
231816199571SPyun YongHyeon 
231916199571SPyun YongHyeon 	ifp = sc->age_ifp;
232016199571SPyun YongHyeon 	status = le32toh(rxrd->flags);
232116199571SPyun YongHyeon 	index = le32toh(rxrd->index);
232216199571SPyun YongHyeon 	rx_cons = AGE_RX_CONS(index);
232316199571SPyun YongHyeon 	nsegs = AGE_RX_NSEGS(index);
232416199571SPyun YongHyeon 
232516199571SPyun YongHyeon 	sc->age_cdata.age_rxlen = AGE_RX_BYTES(le32toh(rxrd->len));
2326088dd4b7SPyun YongHyeon 	if ((status & (AGE_RRD_ERROR | AGE_RRD_LENGTH_NOK)) != 0) {
232716199571SPyun YongHyeon 		/*
232816199571SPyun YongHyeon 		 * We want to pass the following frames to upper
232916199571SPyun YongHyeon 		 * layer regardless of error status of Rx return
233016199571SPyun YongHyeon 		 * ring.
233116199571SPyun YongHyeon 		 *
233216199571SPyun YongHyeon 		 *  o IP/TCP/UDP checksum is bad.
233316199571SPyun YongHyeon 		 *  o frame length and protocol specific length
233416199571SPyun YongHyeon 		 *     does not match.
233516199571SPyun YongHyeon 		 */
2336088dd4b7SPyun YongHyeon 		status |= AGE_RRD_IPCSUM_NOK | AGE_RRD_TCP_UDPCSUM_NOK;
2337088dd4b7SPyun YongHyeon 		if ((status & (AGE_RRD_CRC | AGE_RRD_CODE | AGE_RRD_DRIBBLE |
2338088dd4b7SPyun YongHyeon 		    AGE_RRD_RUNT | AGE_RRD_OFLOW | AGE_RRD_TRUNC)) != 0)
233916199571SPyun YongHyeon 			return;
234016199571SPyun YongHyeon 	}
234116199571SPyun YongHyeon 
234216199571SPyun YongHyeon 	for (count = 0; count < nsegs; count++,
234316199571SPyun YongHyeon 	    AGE_DESC_INC(rx_cons, AGE_RX_RING_CNT)) {
234416199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[rx_cons];
234516199571SPyun YongHyeon 		mp = rxd->rx_m;
234616199571SPyun YongHyeon 		/* Add a new receive buffer to the ring. */
234716199571SPyun YongHyeon 		if (age_newbuf(sc, rxd) != 0) {
23481209989cSGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
234916199571SPyun YongHyeon 			/* Reuse Rx buffers. */
2350088dd4b7SPyun YongHyeon 			if (sc->age_cdata.age_rxhead != NULL)
235116199571SPyun YongHyeon 				m_freem(sc->age_cdata.age_rxhead);
235216199571SPyun YongHyeon 			break;
235316199571SPyun YongHyeon 		}
235416199571SPyun YongHyeon 
2355088dd4b7SPyun YongHyeon 		/*
2356088dd4b7SPyun YongHyeon 		 * Assume we've received a full sized frame.
2357088dd4b7SPyun YongHyeon 		 * Actual size is fixed when we encounter the end of
2358088dd4b7SPyun YongHyeon 		 * multi-segmented frame.
2359088dd4b7SPyun YongHyeon 		 */
2360088dd4b7SPyun YongHyeon 		mp->m_len = AGE_RX_BUF_SIZE;
236116199571SPyun YongHyeon 
236216199571SPyun YongHyeon 		/* Chain received mbufs. */
236316199571SPyun YongHyeon 		if (sc->age_cdata.age_rxhead == NULL) {
236416199571SPyun YongHyeon 			sc->age_cdata.age_rxhead = mp;
236516199571SPyun YongHyeon 			sc->age_cdata.age_rxtail = mp;
236616199571SPyun YongHyeon 		} else {
236716199571SPyun YongHyeon 			mp->m_flags &= ~M_PKTHDR;
236816199571SPyun YongHyeon 			sc->age_cdata.age_rxprev_tail =
236916199571SPyun YongHyeon 			    sc->age_cdata.age_rxtail;
237016199571SPyun YongHyeon 			sc->age_cdata.age_rxtail->m_next = mp;
237116199571SPyun YongHyeon 			sc->age_cdata.age_rxtail = mp;
237216199571SPyun YongHyeon 		}
237316199571SPyun YongHyeon 
237416199571SPyun YongHyeon 		if (count == nsegs - 1) {
2375088dd4b7SPyun YongHyeon 			/* Last desc. for this frame. */
2376088dd4b7SPyun YongHyeon 			m = sc->age_cdata.age_rxhead;
2377088dd4b7SPyun YongHyeon 			m->m_flags |= M_PKTHDR;
237816199571SPyun YongHyeon 			/*
237916199571SPyun YongHyeon 			 * It seems that L1 controller has no way
238016199571SPyun YongHyeon 			 * to tell hardware to strip CRC bytes.
238116199571SPyun YongHyeon 			 */
2382088dd4b7SPyun YongHyeon 			m->m_pkthdr.len = sc->age_cdata.age_rxlen -
2383088dd4b7SPyun YongHyeon 			    ETHER_CRC_LEN;
238416199571SPyun YongHyeon 			if (nsegs > 1) {
2385088dd4b7SPyun YongHyeon 				/* Set last mbuf size. */
2386088dd4b7SPyun YongHyeon 				mp->m_len = sc->age_cdata.age_rxlen -
2387088dd4b7SPyun YongHyeon 				    ((nsegs - 1) * AGE_RX_BUF_SIZE);
238816199571SPyun YongHyeon 				/* Remove the CRC bytes in chained mbufs. */
238916199571SPyun YongHyeon 				if (mp->m_len <= ETHER_CRC_LEN) {
239016199571SPyun YongHyeon 					sc->age_cdata.age_rxtail =
239116199571SPyun YongHyeon 					    sc->age_cdata.age_rxprev_tail;
239216199571SPyun YongHyeon 					sc->age_cdata.age_rxtail->m_len -=
239316199571SPyun YongHyeon 					    (ETHER_CRC_LEN - mp->m_len);
239416199571SPyun YongHyeon 					sc->age_cdata.age_rxtail->m_next = NULL;
239516199571SPyun YongHyeon 					m_freem(mp);
239616199571SPyun YongHyeon 				} else {
239716199571SPyun YongHyeon 					mp->m_len -= ETHER_CRC_LEN;
239816199571SPyun YongHyeon 				}
2399088dd4b7SPyun YongHyeon 			} else
2400088dd4b7SPyun YongHyeon 				m->m_len = m->m_pkthdr.len;
240116199571SPyun YongHyeon 			m->m_pkthdr.rcvif = ifp;
240216199571SPyun YongHyeon 			/*
240316199571SPyun YongHyeon 			 * Set checksum information.
240416199571SPyun YongHyeon 			 * It seems that L1 controller can compute partial
240516199571SPyun YongHyeon 			 * checksum. The partial checksum value can be used
240616199571SPyun YongHyeon 			 * to accelerate checksum computation for fragmented
240716199571SPyun YongHyeon 			 * TCP/UDP packets. Upper network stack already
240816199571SPyun YongHyeon 			 * takes advantage of the partial checksum value in
240916199571SPyun YongHyeon 			 * IP reassembly stage. But I'm not sure the
241016199571SPyun YongHyeon 			 * correctness of the partial hardware checksum
241116199571SPyun YongHyeon 			 * assistance due to lack of data sheet. If it is
241216199571SPyun YongHyeon 			 * proven to work on L1 I'll enable it.
241316199571SPyun YongHyeon 			 */
241416199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
241516199571SPyun YongHyeon 			    (status & AGE_RRD_IPV4) != 0) {
241616199571SPyun YongHyeon 				if ((status & AGE_RRD_IPCSUM_NOK) == 0)
2417088dd4b7SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2418088dd4b7SPyun YongHyeon 					    CSUM_IP_CHECKED | CSUM_IP_VALID;
241916199571SPyun YongHyeon 				if ((status & (AGE_RRD_TCP | AGE_RRD_UDP)) &&
242016199571SPyun YongHyeon 				    (status & AGE_RRD_TCP_UDPCSUM_NOK) == 0) {
242116199571SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
242216199571SPyun YongHyeon 					    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
242316199571SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
242416199571SPyun YongHyeon 				}
242516199571SPyun YongHyeon 				/*
242616199571SPyun YongHyeon 				 * Don't mark bad checksum for TCP/UDP frames
242716199571SPyun YongHyeon 				 * as fragmented frames may always have set
242816199571SPyun YongHyeon 				 * bad checksummed bit of descriptor status.
242916199571SPyun YongHyeon 				 */
243016199571SPyun YongHyeon 			}
243116199571SPyun YongHyeon 
243216199571SPyun YongHyeon 			/* Check for VLAN tagged frames. */
243316199571SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
243416199571SPyun YongHyeon 			    (status & AGE_RRD_VLAN) != 0) {
243516199571SPyun YongHyeon 				vtag = AGE_RX_VLAN(le32toh(rxrd->vtags));
243616199571SPyun YongHyeon 				m->m_pkthdr.ether_vtag = AGE_RX_VLAN_TAG(vtag);
243716199571SPyun YongHyeon 				m->m_flags |= M_VLANTAG;
243816199571SPyun YongHyeon 			}
2439088dd4b7SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
2440088dd4b7SPyun YongHyeon 			m = age_fixup_rx(ifp, m);
2441088dd4b7SPyun YongHyeon 			if (m != NULL)
2442088dd4b7SPyun YongHyeon #endif
2443088dd4b7SPyun YongHyeon 			{
244416199571SPyun YongHyeon 			/* Pass it on. */
244516199571SPyun YongHyeon 			AGE_UNLOCK(sc);
244616199571SPyun YongHyeon 			(*ifp->if_input)(ifp, m);
244716199571SPyun YongHyeon 			AGE_LOCK(sc);
2448088dd4b7SPyun YongHyeon 			}
2449088dd4b7SPyun YongHyeon 		}
2450088dd4b7SPyun YongHyeon 	}
245116199571SPyun YongHyeon 
245216199571SPyun YongHyeon 	/* Reset mbuf chains. */
245316199571SPyun YongHyeon 	AGE_RXCHAIN_RESET(sc);
245416199571SPyun YongHyeon }
245516199571SPyun YongHyeon 
245616199571SPyun YongHyeon static int
245716199571SPyun YongHyeon age_rxintr(struct age_softc *sc, int rr_prod, int count)
245816199571SPyun YongHyeon {
245916199571SPyun YongHyeon 	struct rx_rdesc *rxrd;
246016199571SPyun YongHyeon 	int rr_cons, nsegs, pktlen, prog;
246116199571SPyun YongHyeon 
246216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
246316199571SPyun YongHyeon 
246416199571SPyun YongHyeon 	rr_cons = sc->age_cdata.age_rr_cons;
246516199571SPyun YongHyeon 	if (rr_cons == rr_prod)
246616199571SPyun YongHyeon 		return (0);
246716199571SPyun YongHyeon 
246816199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
246916199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map,
247016199571SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2471595615e6SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
2472595615e6SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_POSTWRITE);
247316199571SPyun YongHyeon 
247416199571SPyun YongHyeon 	for (prog = 0; rr_cons != rr_prod; prog++) {
24750203558fSMark Johnston 		if (count-- <= 0)
247616199571SPyun YongHyeon 			break;
247716199571SPyun YongHyeon 		rxrd = &sc->age_rdata.age_rr_ring[rr_cons];
247816199571SPyun YongHyeon 		nsegs = AGE_RX_NSEGS(le32toh(rxrd->index));
247916199571SPyun YongHyeon 		if (nsegs == 0)
248016199571SPyun YongHyeon 			break;
248116199571SPyun YongHyeon 		/*
248216199571SPyun YongHyeon 		 * Check number of segments against received bytes.
248316199571SPyun YongHyeon 		 * Non-matching value would indicate that hardware
248416199571SPyun YongHyeon 		 * is still trying to update Rx return descriptors.
248516199571SPyun YongHyeon 		 * I'm not sure whether this check is really needed.
248616199571SPyun YongHyeon 		 */
248716199571SPyun YongHyeon 		pktlen = AGE_RX_BYTES(le32toh(rxrd->len));
2488057b4402SPedro F. Giffuni 		if (nsegs != howmany(pktlen, AGE_RX_BUF_SIZE))
248916199571SPyun YongHyeon 			break;
249016199571SPyun YongHyeon 
249116199571SPyun YongHyeon 		/* Received a frame. */
249216199571SPyun YongHyeon 		age_rxeof(sc, rxrd);
249316199571SPyun YongHyeon 		/* Clear return ring. */
249416199571SPyun YongHyeon 		rxrd->index = 0;
249516199571SPyun YongHyeon 		AGE_DESC_INC(rr_cons, AGE_RR_RING_CNT);
2496088dd4b7SPyun YongHyeon 		sc->age_cdata.age_rx_cons += nsegs;
2497088dd4b7SPyun YongHyeon 		sc->age_cdata.age_rx_cons %= AGE_RX_RING_CNT;
249816199571SPyun YongHyeon 	}
249916199571SPyun YongHyeon 
250016199571SPyun YongHyeon 	if (prog > 0) {
250116199571SPyun YongHyeon 		/* Update the consumer index. */
250216199571SPyun YongHyeon 		sc->age_cdata.age_rr_cons = rr_cons;
250316199571SPyun YongHyeon 
2504595615e6SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
2505595615e6SPyun YongHyeon 		    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_PREWRITE);
250616199571SPyun YongHyeon 		/* Sync descriptors. */
250716199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
250816199571SPyun YongHyeon 		    sc->age_cdata.age_rr_ring_map,
250916199571SPyun YongHyeon 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
251016199571SPyun YongHyeon 
251116199571SPyun YongHyeon 		/* Notify hardware availability of new Rx buffers. */
251216199571SPyun YongHyeon 		AGE_COMMIT_MBOX(sc);
251316199571SPyun YongHyeon 	}
251416199571SPyun YongHyeon 
251516199571SPyun YongHyeon 	return (count > 0 ? 0 : EAGAIN);
251616199571SPyun YongHyeon }
251716199571SPyun YongHyeon 
251816199571SPyun YongHyeon static void
251916199571SPyun YongHyeon age_tick(void *arg)
252016199571SPyun YongHyeon {
252116199571SPyun YongHyeon 	struct age_softc *sc;
252216199571SPyun YongHyeon 	struct mii_data *mii;
252316199571SPyun YongHyeon 
252416199571SPyun YongHyeon 	sc = (struct age_softc *)arg;
252516199571SPyun YongHyeon 
252616199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
252716199571SPyun YongHyeon 
252816199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
252916199571SPyun YongHyeon 	mii_tick(mii);
253016199571SPyun YongHyeon 	age_watchdog(sc);
253116199571SPyun YongHyeon 	callout_reset(&sc->age_tick_ch, hz, age_tick, sc);
253216199571SPyun YongHyeon }
253316199571SPyun YongHyeon 
253416199571SPyun YongHyeon static void
253516199571SPyun YongHyeon age_reset(struct age_softc *sc)
253616199571SPyun YongHyeon {
253716199571SPyun YongHyeon 	uint32_t reg;
253816199571SPyun YongHyeon 	int i;
253916199571SPyun YongHyeon 
254016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MASTER_CFG, MASTER_RESET);
254106ca18c1SPyun YongHyeon 	CSR_READ_4(sc, AGE_MASTER_CFG);
254206ca18c1SPyun YongHyeon 	DELAY(1000);
254316199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
254416199571SPyun YongHyeon 		if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0)
254516199571SPyun YongHyeon 			break;
254616199571SPyun YongHyeon 		DELAY(10);
254716199571SPyun YongHyeon 	}
254816199571SPyun YongHyeon 
254916199571SPyun YongHyeon 	if (i == 0)
255016199571SPyun YongHyeon 		device_printf(sc->age_dev, "reset timeout(0x%08x)!\n", reg);
255116199571SPyun YongHyeon 	/* Initialize PCIe module. From Linux. */
255216199571SPyun YongHyeon 	CSR_WRITE_4(sc, 0x12FC, 0x6500);
255316199571SPyun YongHyeon 	CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000);
255416199571SPyun YongHyeon }
255516199571SPyun YongHyeon 
255616199571SPyun YongHyeon static void
255716199571SPyun YongHyeon age_init(void *xsc)
255816199571SPyun YongHyeon {
255916199571SPyun YongHyeon 	struct age_softc *sc;
256016199571SPyun YongHyeon 
256116199571SPyun YongHyeon 	sc = (struct age_softc *)xsc;
256216199571SPyun YongHyeon 	AGE_LOCK(sc);
256316199571SPyun YongHyeon 	age_init_locked(sc);
256416199571SPyun YongHyeon 	AGE_UNLOCK(sc);
256516199571SPyun YongHyeon }
256616199571SPyun YongHyeon 
256716199571SPyun YongHyeon static void
256816199571SPyun YongHyeon age_init_locked(struct age_softc *sc)
256916199571SPyun YongHyeon {
257016199571SPyun YongHyeon 	struct ifnet *ifp;
257116199571SPyun YongHyeon 	struct mii_data *mii;
257216199571SPyun YongHyeon 	uint8_t eaddr[ETHER_ADDR_LEN];
257316199571SPyun YongHyeon 	bus_addr_t paddr;
257416199571SPyun YongHyeon 	uint32_t reg, fsize;
257516199571SPyun YongHyeon 	uint32_t rxf_hi, rxf_lo, rrd_hi, rrd_lo;
257616199571SPyun YongHyeon 	int error;
257716199571SPyun YongHyeon 
257816199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
257916199571SPyun YongHyeon 
258016199571SPyun YongHyeon 	ifp = sc->age_ifp;
258116199571SPyun YongHyeon 	mii = device_get_softc(sc->age_miibus);
258216199571SPyun YongHyeon 
25833ca447daSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
25843ca447daSPyun YongHyeon 		return;
25853ca447daSPyun YongHyeon 
258616199571SPyun YongHyeon 	/*
258716199571SPyun YongHyeon 	 * Cancel any pending I/O.
258816199571SPyun YongHyeon 	 */
258916199571SPyun YongHyeon 	age_stop(sc);
259016199571SPyun YongHyeon 
259116199571SPyun YongHyeon 	/*
259216199571SPyun YongHyeon 	 * Reset the chip to a known state.
259316199571SPyun YongHyeon 	 */
259416199571SPyun YongHyeon 	age_reset(sc);
259516199571SPyun YongHyeon 
259616199571SPyun YongHyeon 	/* Initialize descriptors. */
259716199571SPyun YongHyeon 	error = age_init_rx_ring(sc);
259816199571SPyun YongHyeon         if (error != 0) {
259916199571SPyun YongHyeon                 device_printf(sc->age_dev, "no memory for Rx buffers.\n");
260016199571SPyun YongHyeon                 age_stop(sc);
260116199571SPyun YongHyeon 		return;
260216199571SPyun YongHyeon         }
260316199571SPyun YongHyeon 	age_init_rr_ring(sc);
260416199571SPyun YongHyeon 	age_init_tx_ring(sc);
260516199571SPyun YongHyeon 	age_init_cmb_block(sc);
260616199571SPyun YongHyeon 	age_init_smb_block(sc);
260716199571SPyun YongHyeon 
260816199571SPyun YongHyeon 	/* Reprogram the station address. */
260916199571SPyun YongHyeon 	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
261016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_PAR0,
261116199571SPyun YongHyeon 	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
261216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_PAR1, eaddr[0] << 8 | eaddr[1]);
261316199571SPyun YongHyeon 
261416199571SPyun YongHyeon 	/* Set descriptor base addresses. */
261516199571SPyun YongHyeon 	paddr = sc->age_rdata.age_tx_ring_paddr;
261616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_ADDR_HI, AGE_ADDR_HI(paddr));
261716199571SPyun YongHyeon 	paddr = sc->age_rdata.age_rx_ring_paddr;
261816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RD_ADDR_LO, AGE_ADDR_LO(paddr));
261916199571SPyun YongHyeon 	paddr = sc->age_rdata.age_rr_ring_paddr;
262016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RRD_ADDR_LO, AGE_ADDR_LO(paddr));
262116199571SPyun YongHyeon 	paddr = sc->age_rdata.age_tx_ring_paddr;
262216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_TPD_ADDR_LO, AGE_ADDR_LO(paddr));
262316199571SPyun YongHyeon 	paddr = sc->age_rdata.age_cmb_block_paddr;
262416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_CMB_ADDR_LO, AGE_ADDR_LO(paddr));
262516199571SPyun YongHyeon 	paddr = sc->age_rdata.age_smb_block_paddr;
262616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_SMB_ADDR_LO, AGE_ADDR_LO(paddr));
262716199571SPyun YongHyeon 	/* Set Rx/Rx return descriptor counter. */
262816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_RRD_RD_CNT,
262916199571SPyun YongHyeon 	    ((AGE_RR_RING_CNT << DESC_RRD_CNT_SHIFT) &
263016199571SPyun YongHyeon 	    DESC_RRD_CNT_MASK) |
263116199571SPyun YongHyeon 	    ((AGE_RX_RING_CNT << DESC_RD_CNT_SHIFT) & DESC_RD_CNT_MASK));
263216199571SPyun YongHyeon 	/* Set Tx descriptor counter. */
263316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DESC_TPD_CNT,
263416199571SPyun YongHyeon 	    (AGE_TX_RING_CNT << DESC_TPD_CNT_SHIFT) & DESC_TPD_CNT_MASK);
263516199571SPyun YongHyeon 
263616199571SPyun YongHyeon 	/* Tell hardware that we're ready to load descriptors. */
263716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_BLOCK, DMA_BLOCK_LOAD);
263816199571SPyun YongHyeon 
263916199571SPyun YongHyeon 	/*
264016199571SPyun YongHyeon 	 * Initialize mailbox register.
264116199571SPyun YongHyeon 	 * Updated producer/consumer index information is exchanged
264216199571SPyun YongHyeon 	 * through this mailbox register. However Tx producer and
264316199571SPyun YongHyeon 	 * Rx return consumer/Rx producer are all shared such that
264416199571SPyun YongHyeon 	 * it's hard to separate code path between Tx and Rx without
264516199571SPyun YongHyeon 	 * locking. If L1 hardware have a separate mail box register
264616199571SPyun YongHyeon 	 * for Tx and Rx consumer/producer management we could have
264716199571SPyun YongHyeon 	 * indepent Tx/Rx handler which in turn Rx handler could have
264816199571SPyun YongHyeon 	 * been run without any locking.
264916199571SPyun YongHyeon 	 */
265016199571SPyun YongHyeon 	AGE_COMMIT_MBOX(sc);
265116199571SPyun YongHyeon 
265216199571SPyun YongHyeon 	/* Configure IPG/IFG parameters. */
265316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_IPG_IFG_CFG,
265416199571SPyun YongHyeon 	    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK) |
265516199571SPyun YongHyeon 	    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) |
265616199571SPyun YongHyeon 	    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) |
265716199571SPyun YongHyeon 	    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK));
265816199571SPyun YongHyeon 
265916199571SPyun YongHyeon 	/* Set parameters for half-duplex media. */
266016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_HDPX_CFG,
266116199571SPyun YongHyeon 	    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
266216199571SPyun YongHyeon 	    HDPX_CFG_LCOL_MASK) |
266316199571SPyun YongHyeon 	    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
266416199571SPyun YongHyeon 	    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
266516199571SPyun YongHyeon 	    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
266616199571SPyun YongHyeon 	    HDPX_CFG_ABEBT_MASK) |
266716199571SPyun YongHyeon 	    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
266816199571SPyun YongHyeon 	    HDPX_CFG_JAMIPG_MASK));
266916199571SPyun YongHyeon 
267016199571SPyun YongHyeon 	/* Configure interrupt moderation timer. */
267116199571SPyun YongHyeon 	CSR_WRITE_2(sc, AGE_IM_TIMER, AGE_USECS(sc->age_int_mod));
267216199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MASTER_CFG);
267316199571SPyun YongHyeon 	reg &= ~MASTER_MTIMER_ENB;
267416199571SPyun YongHyeon 	if (AGE_USECS(sc->age_int_mod) == 0)
267516199571SPyun YongHyeon 		reg &= ~MASTER_ITIMER_ENB;
267616199571SPyun YongHyeon 	else
267716199571SPyun YongHyeon 		reg |= MASTER_ITIMER_ENB;
267816199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MASTER_CFG, reg);
2679dca3a3a0SPyun YongHyeon 	if (bootverbose)
268016199571SPyun YongHyeon 		device_printf(sc->age_dev, "interrupt moderation is %d us.\n",
268116199571SPyun YongHyeon 		    sc->age_int_mod);
268216199571SPyun YongHyeon 	CSR_WRITE_2(sc, AGE_INTR_CLR_TIMER, AGE_USECS(1000));
268316199571SPyun YongHyeon 
268416199571SPyun YongHyeon 	/* Set Maximum frame size but don't let MTU be lass than ETHER_MTU. */
268516199571SPyun YongHyeon 	if (ifp->if_mtu < ETHERMTU)
268616199571SPyun YongHyeon 		sc->age_max_frame_size = ETHERMTU;
268716199571SPyun YongHyeon 	else
268816199571SPyun YongHyeon 		sc->age_max_frame_size = ifp->if_mtu;
268916199571SPyun YongHyeon 	sc->age_max_frame_size += ETHER_HDR_LEN +
269016199571SPyun YongHyeon 	    sizeof(struct ether_vlan_header) + ETHER_CRC_LEN;
269116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_FRAME_SIZE, sc->age_max_frame_size);
269216199571SPyun YongHyeon 	/* Configure jumbo frame. */
269316199571SPyun YongHyeon 	fsize = roundup(sc->age_max_frame_size, sizeof(uint64_t));
269416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_JUMBO_CFG,
269516199571SPyun YongHyeon 	    (((fsize / sizeof(uint64_t)) <<
269616199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_SZ_THRESH_SHIFT) & RXQ_JUMBO_CFG_SZ_THRESH_MASK) |
269716199571SPyun YongHyeon 	    ((RXQ_JUMBO_CFG_LKAH_DEFAULT <<
269816199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_LKAH_SHIFT) & RXQ_JUMBO_CFG_LKAH_MASK) |
269916199571SPyun YongHyeon 	    ((AGE_USECS(8) << RXQ_JUMBO_CFG_RRD_TIMER_SHIFT) &
270016199571SPyun YongHyeon 	    RXQ_JUMBO_CFG_RRD_TIMER_MASK));
270116199571SPyun YongHyeon 
270216199571SPyun YongHyeon 	/* Configure flow-control parameters. From Linux. */
270316199571SPyun YongHyeon 	if ((sc->age_flags & AGE_FLAG_PCIE) != 0) {
270416199571SPyun YongHyeon 		/*
270516199571SPyun YongHyeon 		 * Magic workaround for old-L1.
270616199571SPyun YongHyeon 		 * Don't know which hw revision requires this magic.
270716199571SPyun YongHyeon 		 */
270816199571SPyun YongHyeon 		CSR_WRITE_4(sc, 0x12FC, 0x6500);
270916199571SPyun YongHyeon 		/*
271016199571SPyun YongHyeon 		 * Another magic workaround for flow-control mode
271116199571SPyun YongHyeon 		 * change. From Linux.
271216199571SPyun YongHyeon 		 */
271316199571SPyun YongHyeon 		CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000);
271416199571SPyun YongHyeon 	}
271516199571SPyun YongHyeon 	/*
271616199571SPyun YongHyeon 	 * TODO
271716199571SPyun YongHyeon 	 *  Should understand pause parameter relationships between FIFO
271816199571SPyun YongHyeon 	 *  size and number of Rx descriptors and Rx return descriptors.
271916199571SPyun YongHyeon 	 *
272016199571SPyun YongHyeon 	 *  Magic parameters came from Linux.
272116199571SPyun YongHyeon 	 */
272216199571SPyun YongHyeon 	switch (sc->age_chip_rev) {
272316199571SPyun YongHyeon 	case 0x8001:
272416199571SPyun YongHyeon 	case 0x9001:
272516199571SPyun YongHyeon 	case 0x9002:
272616199571SPyun YongHyeon 	case 0x9003:
272716199571SPyun YongHyeon 		rxf_hi = AGE_RX_RING_CNT / 16;
272816199571SPyun YongHyeon 		rxf_lo = (AGE_RX_RING_CNT * 7) / 8;
272916199571SPyun YongHyeon 		rrd_hi = (AGE_RR_RING_CNT * 7) / 8;
273016199571SPyun YongHyeon 		rrd_lo = AGE_RR_RING_CNT / 16;
273116199571SPyun YongHyeon 		break;
273216199571SPyun YongHyeon 	default:
273316199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_SRAM_RX_FIFO_LEN);
273416199571SPyun YongHyeon 		rxf_lo = reg / 16;
273516199571SPyun YongHyeon 		if (rxf_lo < 192)
273616199571SPyun YongHyeon 			rxf_lo = 192;
273716199571SPyun YongHyeon 		rxf_hi = (reg * 7) / 8;
273816199571SPyun YongHyeon 		if (rxf_hi < rxf_lo)
273916199571SPyun YongHyeon 			rxf_hi = rxf_lo + 16;
274016199571SPyun YongHyeon 		reg = CSR_READ_4(sc, AGE_SRAM_RRD_LEN);
274116199571SPyun YongHyeon 		rrd_lo = reg / 8;
274216199571SPyun YongHyeon 		rrd_hi = (reg * 7) / 8;
274316199571SPyun YongHyeon 		if (rrd_lo < 2)
274416199571SPyun YongHyeon 			rrd_lo = 2;
274516199571SPyun YongHyeon 		if (rrd_hi < rrd_lo)
274616199571SPyun YongHyeon 			rrd_hi = rrd_lo + 3;
274716199571SPyun YongHyeon 		break;
274816199571SPyun YongHyeon 	}
274916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_FIFO_PAUSE_THRESH,
275016199571SPyun YongHyeon 	    ((rxf_lo << RXQ_FIFO_PAUSE_THRESH_LO_SHIFT) &
275116199571SPyun YongHyeon 	    RXQ_FIFO_PAUSE_THRESH_LO_MASK) |
275216199571SPyun YongHyeon 	    ((rxf_hi << RXQ_FIFO_PAUSE_THRESH_HI_SHIFT) &
275316199571SPyun YongHyeon 	    RXQ_FIFO_PAUSE_THRESH_HI_MASK));
275416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_RRD_PAUSE_THRESH,
275516199571SPyun YongHyeon 	    ((rrd_lo << RXQ_RRD_PAUSE_THRESH_LO_SHIFT) &
275616199571SPyun YongHyeon 	    RXQ_RRD_PAUSE_THRESH_LO_MASK) |
275716199571SPyun YongHyeon 	    ((rrd_hi << RXQ_RRD_PAUSE_THRESH_HI_SHIFT) &
275816199571SPyun YongHyeon 	    RXQ_RRD_PAUSE_THRESH_HI_MASK));
275916199571SPyun YongHyeon 
276016199571SPyun YongHyeon 	/* Configure RxQ. */
276116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_CFG,
276216199571SPyun YongHyeon 	    ((RXQ_CFG_RD_BURST_DEFAULT << RXQ_CFG_RD_BURST_SHIFT) &
276316199571SPyun YongHyeon 	    RXQ_CFG_RD_BURST_MASK) |
276416199571SPyun YongHyeon 	    ((RXQ_CFG_RRD_BURST_THRESH_DEFAULT <<
276516199571SPyun YongHyeon 	    RXQ_CFG_RRD_BURST_THRESH_SHIFT) & RXQ_CFG_RRD_BURST_THRESH_MASK) |
276616199571SPyun YongHyeon 	    ((RXQ_CFG_RD_PREF_MIN_IPG_DEFAULT <<
276716199571SPyun YongHyeon 	    RXQ_CFG_RD_PREF_MIN_IPG_SHIFT) & RXQ_CFG_RD_PREF_MIN_IPG_MASK) |
276816199571SPyun YongHyeon 	    RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB);
276916199571SPyun YongHyeon 
277016199571SPyun YongHyeon 	/* Configure TxQ. */
277116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TXQ_CFG,
277216199571SPyun YongHyeon 	    ((TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) &
277316199571SPyun YongHyeon 	    TXQ_CFG_TPD_BURST_MASK) |
277416199571SPyun YongHyeon 	    ((TXQ_CFG_TX_FIFO_BURST_DEFAULT << TXQ_CFG_TX_FIFO_BURST_SHIFT) &
277516199571SPyun YongHyeon 	    TXQ_CFG_TX_FIFO_BURST_MASK) |
277616199571SPyun YongHyeon 	    ((TXQ_CFG_TPD_FETCH_DEFAULT <<
277716199571SPyun YongHyeon 	    TXQ_CFG_TPD_FETCH_THRESH_SHIFT) & TXQ_CFG_TPD_FETCH_THRESH_MASK) |
277816199571SPyun YongHyeon 	    TXQ_CFG_ENB);
277916199571SPyun YongHyeon 
278016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TX_JUMBO_TPD_TH_IPG,
278116199571SPyun YongHyeon 	    (((fsize / sizeof(uint64_t) << TX_JUMBO_TPD_TH_SHIFT)) &
278216199571SPyun YongHyeon 	    TX_JUMBO_TPD_TH_MASK) |
278316199571SPyun YongHyeon 	    ((TX_JUMBO_TPD_IPG_DEFAULT << TX_JUMBO_TPD_IPG_SHIFT) &
278416199571SPyun YongHyeon 	    TX_JUMBO_TPD_IPG_MASK));
278516199571SPyun YongHyeon 	/* Configure DMA parameters. */
278616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_CFG,
278716199571SPyun YongHyeon 	    DMA_CFG_ENH_ORDER | DMA_CFG_RCB_64 |
278816199571SPyun YongHyeon 	    sc->age_dma_rd_burst | DMA_CFG_RD_ENB |
278916199571SPyun YongHyeon 	    sc->age_dma_wr_burst | DMA_CFG_WR_ENB);
279016199571SPyun YongHyeon 
279116199571SPyun YongHyeon 	/* Configure CMB DMA write threshold. */
279216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CMB_WR_THRESH,
279316199571SPyun YongHyeon 	    ((CMB_WR_THRESH_RRD_DEFAULT << CMB_WR_THRESH_RRD_SHIFT) &
279416199571SPyun YongHyeon 	    CMB_WR_THRESH_RRD_MASK) |
279516199571SPyun YongHyeon 	    ((CMB_WR_THRESH_TPD_DEFAULT << CMB_WR_THRESH_TPD_SHIFT) &
279616199571SPyun YongHyeon 	    CMB_WR_THRESH_TPD_MASK));
279716199571SPyun YongHyeon 
279816199571SPyun YongHyeon 	/* Set CMB/SMB timer and enable them. */
279916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CMB_WR_TIMER,
280016199571SPyun YongHyeon 	    ((AGE_USECS(2) << CMB_WR_TIMER_TX_SHIFT) & CMB_WR_TIMER_TX_MASK) |
280116199571SPyun YongHyeon 	    ((AGE_USECS(2) << CMB_WR_TIMER_RX_SHIFT) & CMB_WR_TIMER_RX_MASK));
280216199571SPyun YongHyeon 	/* Request SMB updates for every seconds. */
280316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_SMB_TIMER, AGE_USECS(1000 * 1000));
280416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CSMB_CTRL, CSMB_CTRL_SMB_ENB | CSMB_CTRL_CMB_ENB);
280516199571SPyun YongHyeon 
280616199571SPyun YongHyeon 	/*
280716199571SPyun YongHyeon 	 * Disable all WOL bits as WOL can interfere normal Rx
280816199571SPyun YongHyeon 	 * operation.
280916199571SPyun YongHyeon 	 */
281016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_WOL_CFG, 0);
281116199571SPyun YongHyeon 
281216199571SPyun YongHyeon 	/*
281316199571SPyun YongHyeon 	 * Configure Tx/Rx MACs.
281416199571SPyun YongHyeon 	 *  - Auto-padding for short frames.
281516199571SPyun YongHyeon 	 *  - Enable CRC generation.
281616199571SPyun YongHyeon 	 *  Start with full-duplex/1000Mbps media. Actual reconfiguration
281716199571SPyun YongHyeon 	 *  of MAC is followed after link establishment.
281816199571SPyun YongHyeon 	 */
281916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG,
282016199571SPyun YongHyeon 	    MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD |
282116199571SPyun YongHyeon 	    MAC_CFG_FULL_DUPLEX | MAC_CFG_SPEED_1000 |
282216199571SPyun YongHyeon 	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
282316199571SPyun YongHyeon 	    MAC_CFG_PREAMBLE_MASK));
282416199571SPyun YongHyeon 	/* Set up the receive filter. */
282516199571SPyun YongHyeon 	age_rxfilter(sc);
282616199571SPyun YongHyeon 	age_rxvlan(sc);
282716199571SPyun YongHyeon 
282816199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
282916199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
283016199571SPyun YongHyeon 		reg |= MAC_CFG_RXCSUM_ENB;
283116199571SPyun YongHyeon 
283216199571SPyun YongHyeon 	/* Ack all pending interrupts and clear it. */
283316199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0);
283416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_MASK, AGE_INTRS);
283516199571SPyun YongHyeon 
283616199571SPyun YongHyeon 	/* Finally enable Tx/Rx MAC. */
283716199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg | MAC_CFG_TX_ENB | MAC_CFG_RX_ENB);
283816199571SPyun YongHyeon 
283916199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
284016199571SPyun YongHyeon 	/* Switch to the current media. */
284116199571SPyun YongHyeon 	mii_mediachg(mii);
284216199571SPyun YongHyeon 
284316199571SPyun YongHyeon 	callout_reset(&sc->age_tick_ch, hz, age_tick, sc);
284416199571SPyun YongHyeon 
284516199571SPyun YongHyeon 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
284616199571SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
284716199571SPyun YongHyeon }
284816199571SPyun YongHyeon 
284916199571SPyun YongHyeon static void
285016199571SPyun YongHyeon age_stop(struct age_softc *sc)
285116199571SPyun YongHyeon {
285216199571SPyun YongHyeon 	struct ifnet *ifp;
285316199571SPyun YongHyeon 	struct age_txdesc *txd;
285416199571SPyun YongHyeon 	struct age_rxdesc *rxd;
285516199571SPyun YongHyeon 	uint32_t reg;
285616199571SPyun YongHyeon 	int i;
285716199571SPyun YongHyeon 
285816199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
285916199571SPyun YongHyeon 	/*
286016199571SPyun YongHyeon 	 * Mark the interface down and cancel the watchdog timer.
286116199571SPyun YongHyeon 	 */
286216199571SPyun YongHyeon 	ifp = sc->age_ifp;
286316199571SPyun YongHyeon 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
286416199571SPyun YongHyeon 	sc->age_flags &= ~AGE_FLAG_LINK;
286516199571SPyun YongHyeon 	callout_stop(&sc->age_tick_ch);
286616199571SPyun YongHyeon 	sc->age_watchdog_timer = 0;
286716199571SPyun YongHyeon 
286816199571SPyun YongHyeon 	/*
286916199571SPyun YongHyeon 	 * Disable interrupts.
287016199571SPyun YongHyeon 	 */
287116199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_MASK, 0);
287216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_INTR_STATUS, 0xFFFFFFFF);
287316199571SPyun YongHyeon 	/* Stop CMB/SMB updates. */
287416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_CSMB_CTRL, 0);
287516199571SPyun YongHyeon 	/* Stop Rx/Tx MAC. */
287616199571SPyun YongHyeon 	age_stop_rxmac(sc);
287716199571SPyun YongHyeon 	age_stop_txmac(sc);
287816199571SPyun YongHyeon 	/* Stop DMA. */
287916199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_DMA_CFG,
288016199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_DMA_CFG) & ~(DMA_CFG_RD_ENB | DMA_CFG_WR_ENB));
288116199571SPyun YongHyeon 	/* Stop TxQ/RxQ. */
288216199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_TXQ_CFG,
288316199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_TXQ_CFG) & ~TXQ_CFG_ENB);
288416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_RXQ_CFG,
288516199571SPyun YongHyeon 	    CSR_READ_4(sc, AGE_RXQ_CFG) & ~RXQ_CFG_ENB);
288616199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
288716199571SPyun YongHyeon 		if ((reg = CSR_READ_4(sc, AGE_IDLE_STATUS)) == 0)
288816199571SPyun YongHyeon 			break;
288916199571SPyun YongHyeon 		DELAY(10);
289016199571SPyun YongHyeon 	}
289116199571SPyun YongHyeon 	if (i == 0)
289216199571SPyun YongHyeon 		device_printf(sc->age_dev,
289316199571SPyun YongHyeon 		    "stopping Rx/Tx MACs timed out(0x%08x)!\n", reg);
289416199571SPyun YongHyeon 
289516199571SPyun YongHyeon 	 /* Reclaim Rx buffers that have been processed. */
289616199571SPyun YongHyeon 	if (sc->age_cdata.age_rxhead != NULL)
289716199571SPyun YongHyeon 		m_freem(sc->age_cdata.age_rxhead);
289816199571SPyun YongHyeon 	AGE_RXCHAIN_RESET(sc);
289916199571SPyun YongHyeon 	/*
290016199571SPyun YongHyeon 	 * Free RX and TX mbufs still in the queues.
290116199571SPyun YongHyeon 	 */
290216199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
290316199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
290416199571SPyun YongHyeon 		if (rxd->rx_m != NULL) {
290516199571SPyun YongHyeon 			bus_dmamap_sync(sc->age_cdata.age_rx_tag,
290616199571SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
290716199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_rx_tag,
290816199571SPyun YongHyeon 			    rxd->rx_dmamap);
290916199571SPyun YongHyeon 			m_freem(rxd->rx_m);
291016199571SPyun YongHyeon 			rxd->rx_m = NULL;
291116199571SPyun YongHyeon 		}
291216199571SPyun YongHyeon         }
291316199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
291416199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
291516199571SPyun YongHyeon 		if (txd->tx_m != NULL) {
291616199571SPyun YongHyeon 			bus_dmamap_sync(sc->age_cdata.age_tx_tag,
291716199571SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
291816199571SPyun YongHyeon 			bus_dmamap_unload(sc->age_cdata.age_tx_tag,
291916199571SPyun YongHyeon 			    txd->tx_dmamap);
292016199571SPyun YongHyeon 			m_freem(txd->tx_m);
292116199571SPyun YongHyeon 			txd->tx_m = NULL;
292216199571SPyun YongHyeon 		}
292316199571SPyun YongHyeon         }
292416199571SPyun YongHyeon }
292516199571SPyun YongHyeon 
292616199571SPyun YongHyeon static void
292716199571SPyun YongHyeon age_stop_txmac(struct age_softc *sc)
292816199571SPyun YongHyeon {
292916199571SPyun YongHyeon 	uint32_t reg;
293016199571SPyun YongHyeon 	int i;
293116199571SPyun YongHyeon 
293216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
293316199571SPyun YongHyeon 
293416199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
293516199571SPyun YongHyeon 	if ((reg & MAC_CFG_TX_ENB) != 0) {
293616199571SPyun YongHyeon 		reg &= ~MAC_CFG_TX_ENB;
293716199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
293816199571SPyun YongHyeon 	}
293916199571SPyun YongHyeon 	/* Stop Tx DMA engine. */
294016199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_DMA_CFG);
294116199571SPyun YongHyeon 	if ((reg & DMA_CFG_RD_ENB) != 0) {
294216199571SPyun YongHyeon 		reg &= ~DMA_CFG_RD_ENB;
294316199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, reg);
294416199571SPyun YongHyeon 	}
294516199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
294616199571SPyun YongHyeon 		if ((CSR_READ_4(sc, AGE_IDLE_STATUS) &
294716199571SPyun YongHyeon 		    (IDLE_STATUS_TXMAC | IDLE_STATUS_DMARD)) == 0)
294816199571SPyun YongHyeon 			break;
294916199571SPyun YongHyeon 		DELAY(10);
295016199571SPyun YongHyeon 	}
295116199571SPyun YongHyeon 	if (i == 0)
295216199571SPyun YongHyeon 		device_printf(sc->age_dev, "stopping TxMAC timeout!\n");
295316199571SPyun YongHyeon }
295416199571SPyun YongHyeon 
295516199571SPyun YongHyeon static void
295616199571SPyun YongHyeon age_stop_rxmac(struct age_softc *sc)
295716199571SPyun YongHyeon {
295816199571SPyun YongHyeon 	uint32_t reg;
295916199571SPyun YongHyeon 	int i;
296016199571SPyun YongHyeon 
296116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
296216199571SPyun YongHyeon 
296316199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
296416199571SPyun YongHyeon 	if ((reg & MAC_CFG_RX_ENB) != 0) {
296516199571SPyun YongHyeon 		reg &= ~MAC_CFG_RX_ENB;
296616199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
296716199571SPyun YongHyeon 	}
296816199571SPyun YongHyeon 	/* Stop Rx DMA engine. */
296916199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_DMA_CFG);
297016199571SPyun YongHyeon 	if ((reg & DMA_CFG_WR_ENB) != 0) {
297116199571SPyun YongHyeon 		reg &= ~DMA_CFG_WR_ENB;
297216199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_DMA_CFG, reg);
297316199571SPyun YongHyeon 	}
297416199571SPyun YongHyeon 	for (i = AGE_RESET_TIMEOUT; i > 0; i--) {
297516199571SPyun YongHyeon 		if ((CSR_READ_4(sc, AGE_IDLE_STATUS) &
297616199571SPyun YongHyeon 		    (IDLE_STATUS_RXMAC | IDLE_STATUS_DMAWR)) == 0)
297716199571SPyun YongHyeon 			break;
297816199571SPyun YongHyeon 		DELAY(10);
297916199571SPyun YongHyeon 	}
298016199571SPyun YongHyeon 	if (i == 0)
298116199571SPyun YongHyeon 		device_printf(sc->age_dev, "stopping RxMAC timeout!\n");
298216199571SPyun YongHyeon }
298316199571SPyun YongHyeon 
298416199571SPyun YongHyeon static void
298516199571SPyun YongHyeon age_init_tx_ring(struct age_softc *sc)
298616199571SPyun YongHyeon {
298716199571SPyun YongHyeon 	struct age_ring_data *rd;
298816199571SPyun YongHyeon 	struct age_txdesc *txd;
298916199571SPyun YongHyeon 	int i;
299016199571SPyun YongHyeon 
299116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
299216199571SPyun YongHyeon 
299316199571SPyun YongHyeon 	sc->age_cdata.age_tx_prod = 0;
299416199571SPyun YongHyeon 	sc->age_cdata.age_tx_cons = 0;
299516199571SPyun YongHyeon 	sc->age_cdata.age_tx_cnt = 0;
299616199571SPyun YongHyeon 
299716199571SPyun YongHyeon 	rd = &sc->age_rdata;
299816199571SPyun YongHyeon 	bzero(rd->age_tx_ring, AGE_TX_RING_SZ);
299916199571SPyun YongHyeon 	for (i = 0; i < AGE_TX_RING_CNT; i++) {
300016199571SPyun YongHyeon 		txd = &sc->age_cdata.age_txdesc[i];
300116199571SPyun YongHyeon 		txd->tx_desc = &rd->age_tx_ring[i];
300216199571SPyun YongHyeon 		txd->tx_m = NULL;
300316199571SPyun YongHyeon 	}
300416199571SPyun YongHyeon 
300516199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_tx_ring_tag,
300616199571SPyun YongHyeon 	    sc->age_cdata.age_tx_ring_map,
300716199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
300816199571SPyun YongHyeon }
300916199571SPyun YongHyeon 
301016199571SPyun YongHyeon static int
301116199571SPyun YongHyeon age_init_rx_ring(struct age_softc *sc)
301216199571SPyun YongHyeon {
301316199571SPyun YongHyeon 	struct age_ring_data *rd;
301416199571SPyun YongHyeon 	struct age_rxdesc *rxd;
301516199571SPyun YongHyeon 	int i;
301616199571SPyun YongHyeon 
301716199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
301816199571SPyun YongHyeon 
301916199571SPyun YongHyeon 	sc->age_cdata.age_rx_cons = AGE_RX_RING_CNT - 1;
302016199571SPyun YongHyeon 	sc->age_morework = 0;
302116199571SPyun YongHyeon 	rd = &sc->age_rdata;
302216199571SPyun YongHyeon 	bzero(rd->age_rx_ring, AGE_RX_RING_SZ);
302316199571SPyun YongHyeon 	for (i = 0; i < AGE_RX_RING_CNT; i++) {
302416199571SPyun YongHyeon 		rxd = &sc->age_cdata.age_rxdesc[i];
302516199571SPyun YongHyeon 		rxd->rx_m = NULL;
302616199571SPyun YongHyeon 		rxd->rx_desc = &rd->age_rx_ring[i];
302716199571SPyun YongHyeon 		if (age_newbuf(sc, rxd) != 0)
302816199571SPyun YongHyeon 			return (ENOBUFS);
302916199571SPyun YongHyeon 	}
303016199571SPyun YongHyeon 
303116199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_ring_tag,
3032595615e6SPyun YongHyeon 	    sc->age_cdata.age_rx_ring_map, BUS_DMASYNC_PREWRITE);
303316199571SPyun YongHyeon 
303416199571SPyun YongHyeon 	return (0);
303516199571SPyun YongHyeon }
303616199571SPyun YongHyeon 
303716199571SPyun YongHyeon static void
303816199571SPyun YongHyeon age_init_rr_ring(struct age_softc *sc)
303916199571SPyun YongHyeon {
304016199571SPyun YongHyeon 	struct age_ring_data *rd;
304116199571SPyun YongHyeon 
304216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
304316199571SPyun YongHyeon 
304416199571SPyun YongHyeon 	sc->age_cdata.age_rr_cons = 0;
304516199571SPyun YongHyeon 	AGE_RXCHAIN_RESET(sc);
304616199571SPyun YongHyeon 
304716199571SPyun YongHyeon 	rd = &sc->age_rdata;
304816199571SPyun YongHyeon 	bzero(rd->age_rr_ring, AGE_RR_RING_SZ);
304916199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rr_ring_tag,
305016199571SPyun YongHyeon 	    sc->age_cdata.age_rr_ring_map,
305116199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
305216199571SPyun YongHyeon }
305316199571SPyun YongHyeon 
305416199571SPyun YongHyeon static void
305516199571SPyun YongHyeon age_init_cmb_block(struct age_softc *sc)
305616199571SPyun YongHyeon {
305716199571SPyun YongHyeon 	struct age_ring_data *rd;
305816199571SPyun YongHyeon 
305916199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
306016199571SPyun YongHyeon 
306116199571SPyun YongHyeon 	rd = &sc->age_rdata;
306216199571SPyun YongHyeon 	bzero(rd->age_cmb_block, AGE_CMB_BLOCK_SZ);
306316199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_cmb_block_tag,
306416199571SPyun YongHyeon 	    sc->age_cdata.age_cmb_block_map,
306516199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
306616199571SPyun YongHyeon }
306716199571SPyun YongHyeon 
306816199571SPyun YongHyeon static void
306916199571SPyun YongHyeon age_init_smb_block(struct age_softc *sc)
307016199571SPyun YongHyeon {
307116199571SPyun YongHyeon 	struct age_ring_data *rd;
307216199571SPyun YongHyeon 
307316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
307416199571SPyun YongHyeon 
307516199571SPyun YongHyeon 	rd = &sc->age_rdata;
307616199571SPyun YongHyeon 	bzero(rd->age_smb_block, AGE_SMB_BLOCK_SZ);
307716199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_smb_block_tag,
307816199571SPyun YongHyeon 	    sc->age_cdata.age_smb_block_map,
307916199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
308016199571SPyun YongHyeon }
308116199571SPyun YongHyeon 
308216199571SPyun YongHyeon static int
308316199571SPyun YongHyeon age_newbuf(struct age_softc *sc, struct age_rxdesc *rxd)
308416199571SPyun YongHyeon {
308516199571SPyun YongHyeon 	struct rx_desc *desc;
308616199571SPyun YongHyeon 	struct mbuf *m;
308716199571SPyun YongHyeon 	bus_dma_segment_t segs[1];
308816199571SPyun YongHyeon 	bus_dmamap_t map;
308916199571SPyun YongHyeon 	int nsegs;
309016199571SPyun YongHyeon 
309116199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
309216199571SPyun YongHyeon 
3093c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
309416199571SPyun YongHyeon 	if (m == NULL)
309516199571SPyun YongHyeon 		return (ENOBUFS);
309616199571SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
3097088dd4b7SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3098088dd4b7SPyun YongHyeon 	m_adj(m, AGE_RX_BUF_ALIGN);
3099088dd4b7SPyun YongHyeon #endif
310016199571SPyun YongHyeon 
310116199571SPyun YongHyeon 	if (bus_dmamap_load_mbuf_sg(sc->age_cdata.age_rx_tag,
310216199571SPyun YongHyeon 	    sc->age_cdata.age_rx_sparemap, m, segs, &nsegs, 0) != 0) {
310316199571SPyun YongHyeon 		m_freem(m);
310416199571SPyun YongHyeon 		return (ENOBUFS);
310516199571SPyun YongHyeon 	}
310616199571SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
310716199571SPyun YongHyeon 
310816199571SPyun YongHyeon 	if (rxd->rx_m != NULL) {
310916199571SPyun YongHyeon 		bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap,
311016199571SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
311116199571SPyun YongHyeon 		bus_dmamap_unload(sc->age_cdata.age_rx_tag, rxd->rx_dmamap);
311216199571SPyun YongHyeon 	}
311316199571SPyun YongHyeon 	map = rxd->rx_dmamap;
311416199571SPyun YongHyeon 	rxd->rx_dmamap = sc->age_cdata.age_rx_sparemap;
311516199571SPyun YongHyeon 	sc->age_cdata.age_rx_sparemap = map;
311616199571SPyun YongHyeon 	bus_dmamap_sync(sc->age_cdata.age_rx_tag, rxd->rx_dmamap,
311716199571SPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
311816199571SPyun YongHyeon 	rxd->rx_m = m;
311916199571SPyun YongHyeon 
312016199571SPyun YongHyeon 	desc = rxd->rx_desc;
312116199571SPyun YongHyeon 	desc->addr = htole64(segs[0].ds_addr);
312216199571SPyun YongHyeon 	desc->len = htole32((segs[0].ds_len & AGE_RD_LEN_MASK) <<
312316199571SPyun YongHyeon 	    AGE_RD_LEN_SHIFT);
312416199571SPyun YongHyeon 	return (0);
312516199571SPyun YongHyeon }
312616199571SPyun YongHyeon 
312716199571SPyun YongHyeon static void
312816199571SPyun YongHyeon age_rxvlan(struct age_softc *sc)
312916199571SPyun YongHyeon {
313016199571SPyun YongHyeon 	struct ifnet *ifp;
313116199571SPyun YongHyeon 	uint32_t reg;
313216199571SPyun YongHyeon 
313316199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
313416199571SPyun YongHyeon 
313516199571SPyun YongHyeon 	ifp = sc->age_ifp;
313616199571SPyun YongHyeon 	reg = CSR_READ_4(sc, AGE_MAC_CFG);
313716199571SPyun YongHyeon 	reg &= ~MAC_CFG_VLAN_TAG_STRIP;
313816199571SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
313916199571SPyun YongHyeon 		reg |= MAC_CFG_VLAN_TAG_STRIP;
314016199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, reg);
314116199571SPyun YongHyeon }
314216199571SPyun YongHyeon 
314316199571SPyun YongHyeon static void
314416199571SPyun YongHyeon age_rxfilter(struct age_softc *sc)
314516199571SPyun YongHyeon {
314616199571SPyun YongHyeon 	struct ifnet *ifp;
314716199571SPyun YongHyeon 	struct ifmultiaddr *ifma;
314816199571SPyun YongHyeon 	uint32_t crc;
314916199571SPyun YongHyeon 	uint32_t mchash[2];
315016199571SPyun YongHyeon 	uint32_t rxcfg;
315116199571SPyun YongHyeon 
315216199571SPyun YongHyeon 	AGE_LOCK_ASSERT(sc);
315316199571SPyun YongHyeon 
315416199571SPyun YongHyeon 	ifp = sc->age_ifp;
315516199571SPyun YongHyeon 
315616199571SPyun YongHyeon 	rxcfg = CSR_READ_4(sc, AGE_MAC_CFG);
315716199571SPyun YongHyeon 	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
315816199571SPyun YongHyeon 	if ((ifp->if_flags & IFF_BROADCAST) != 0)
315916199571SPyun YongHyeon 		rxcfg |= MAC_CFG_BCAST;
316016199571SPyun YongHyeon 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
316116199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_PROMISC) != 0)
316216199571SPyun YongHyeon 			rxcfg |= MAC_CFG_PROMISC;
316316199571SPyun YongHyeon 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
316416199571SPyun YongHyeon 			rxcfg |= MAC_CFG_ALLMULTI;
316516199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAR0, 0xFFFFFFFF);
316616199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAR1, 0xFFFFFFFF);
316716199571SPyun YongHyeon 		CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg);
316816199571SPyun YongHyeon 		return;
316916199571SPyun YongHyeon 	}
317016199571SPyun YongHyeon 
317116199571SPyun YongHyeon 	/* Program new filter. */
317216199571SPyun YongHyeon 	bzero(mchash, sizeof(mchash));
317316199571SPyun YongHyeon 
3174eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
3175d7c5a620SMatt Macy 	CK_STAILQ_FOREACH(ifma, &sc->age_ifp->if_multiaddrs, ifma_link) {
317616199571SPyun YongHyeon 		if (ifma->ifma_addr->sa_family != AF_LINK)
317716199571SPyun YongHyeon 			continue;
3178cb2cdeceSPyun YongHyeon 		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
317916199571SPyun YongHyeon 		    ifma->ifma_addr), ETHER_ADDR_LEN);
318016199571SPyun YongHyeon 		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
318116199571SPyun YongHyeon 	}
3182eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
318316199571SPyun YongHyeon 
318416199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAR0, mchash[0]);
318516199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAR1, mchash[1]);
318616199571SPyun YongHyeon 	CSR_WRITE_4(sc, AGE_MAC_CFG, rxcfg);
318716199571SPyun YongHyeon }
318816199571SPyun YongHyeon 
318916199571SPyun YongHyeon static int
319016199571SPyun YongHyeon sysctl_age_stats(SYSCTL_HANDLER_ARGS)
319116199571SPyun YongHyeon {
319216199571SPyun YongHyeon 	struct age_softc *sc;
319316199571SPyun YongHyeon 	struct age_stats *stats;
319416199571SPyun YongHyeon 	int error, result;
319516199571SPyun YongHyeon 
319616199571SPyun YongHyeon 	result = -1;
319716199571SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
319816199571SPyun YongHyeon 
319916199571SPyun YongHyeon 	if (error != 0 || req->newptr == NULL)
320016199571SPyun YongHyeon 		return (error);
320116199571SPyun YongHyeon 
320216199571SPyun YongHyeon 	if (result != 1)
320316199571SPyun YongHyeon 		return (error);
320416199571SPyun YongHyeon 
320516199571SPyun YongHyeon 	sc = (struct age_softc *)arg1;
320616199571SPyun YongHyeon 	stats = &sc->age_stat;
320716199571SPyun YongHyeon 	printf("%s statistics:\n", device_get_nameunit(sc->age_dev));
320816199571SPyun YongHyeon 	printf("Transmit good frames : %ju\n",
320916199571SPyun YongHyeon 	    (uintmax_t)stats->tx_frames);
321016199571SPyun YongHyeon 	printf("Transmit good broadcast frames : %ju\n",
321116199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bcast_frames);
321216199571SPyun YongHyeon 	printf("Transmit good multicast frames : %ju\n",
321316199571SPyun YongHyeon 	    (uintmax_t)stats->tx_mcast_frames);
321416199571SPyun YongHyeon 	printf("Transmit pause control frames : %u\n",
321516199571SPyun YongHyeon 	    stats->tx_pause_frames);
321616199571SPyun YongHyeon 	printf("Transmit control frames : %u\n",
321716199571SPyun YongHyeon 	    stats->tx_control_frames);
321816199571SPyun YongHyeon 	printf("Transmit frames with excessive deferrals : %u\n",
321916199571SPyun YongHyeon 	    stats->tx_excess_defer);
322016199571SPyun YongHyeon 	printf("Transmit deferrals : %u\n",
322116199571SPyun YongHyeon 	    stats->tx_deferred);
322216199571SPyun YongHyeon 	printf("Transmit good octets : %ju\n",
322316199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bytes);
322416199571SPyun YongHyeon 	printf("Transmit good broadcast octets : %ju\n",
322516199571SPyun YongHyeon 	    (uintmax_t)stats->tx_bcast_bytes);
322616199571SPyun YongHyeon 	printf("Transmit good multicast octets : %ju\n",
322716199571SPyun YongHyeon 	    (uintmax_t)stats->tx_mcast_bytes);
322816199571SPyun YongHyeon 	printf("Transmit frames 64 bytes : %ju\n",
322916199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_64);
323016199571SPyun YongHyeon 	printf("Transmit frames 65 to 127 bytes : %ju\n",
323116199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_65_127);
323216199571SPyun YongHyeon 	printf("Transmit frames 128 to 255 bytes : %ju\n",
323316199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_128_255);
323416199571SPyun YongHyeon 	printf("Transmit frames 256 to 511 bytes : %ju\n",
323516199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_256_511);
323616199571SPyun YongHyeon 	printf("Transmit frames 512 to 1024 bytes : %ju\n",
323716199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_512_1023);
323816199571SPyun YongHyeon 	printf("Transmit frames 1024 to 1518 bytes : %ju\n",
323916199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_1024_1518);
324016199571SPyun YongHyeon 	printf("Transmit frames 1519 to MTU bytes : %ju\n",
324116199571SPyun YongHyeon 	    (uintmax_t)stats->tx_pkts_1519_max);
324216199571SPyun YongHyeon 	printf("Transmit single collisions : %u\n",
324316199571SPyun YongHyeon 	    stats->tx_single_colls);
324416199571SPyun YongHyeon 	printf("Transmit multiple collisions : %u\n",
324516199571SPyun YongHyeon 	    stats->tx_multi_colls);
324616199571SPyun YongHyeon 	printf("Transmit late collisions : %u\n",
324716199571SPyun YongHyeon 	    stats->tx_late_colls);
324816199571SPyun YongHyeon 	printf("Transmit abort due to excessive collisions : %u\n",
324916199571SPyun YongHyeon 	    stats->tx_excess_colls);
325016199571SPyun YongHyeon 	printf("Transmit underruns due to FIFO underruns : %u\n",
325116199571SPyun YongHyeon 	    stats->tx_underrun);
325216199571SPyun YongHyeon 	printf("Transmit descriptor write-back errors : %u\n",
325316199571SPyun YongHyeon 	    stats->tx_desc_underrun);
325416199571SPyun YongHyeon 	printf("Transmit frames with length mismatched frame size : %u\n",
325516199571SPyun YongHyeon 	    stats->tx_lenerrs);
325616199571SPyun YongHyeon 	printf("Transmit frames with truncated due to MTU size : %u\n",
325716199571SPyun YongHyeon 	    stats->tx_lenerrs);
325816199571SPyun YongHyeon 
325916199571SPyun YongHyeon 	printf("Receive good frames : %ju\n",
326016199571SPyun YongHyeon 	    (uintmax_t)stats->rx_frames);
326116199571SPyun YongHyeon 	printf("Receive good broadcast frames : %ju\n",
326216199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bcast_frames);
326316199571SPyun YongHyeon 	printf("Receive good multicast frames : %ju\n",
326416199571SPyun YongHyeon 	    (uintmax_t)stats->rx_mcast_frames);
326516199571SPyun YongHyeon 	printf("Receive pause control frames : %u\n",
326616199571SPyun YongHyeon 	    stats->rx_pause_frames);
326716199571SPyun YongHyeon 	printf("Receive control frames : %u\n",
326816199571SPyun YongHyeon 	    stats->rx_control_frames);
326916199571SPyun YongHyeon 	printf("Receive CRC errors : %u\n",
327016199571SPyun YongHyeon 	    stats->rx_crcerrs);
327116199571SPyun YongHyeon 	printf("Receive frames with length errors : %u\n",
327216199571SPyun YongHyeon 	    stats->rx_lenerrs);
327316199571SPyun YongHyeon 	printf("Receive good octets : %ju\n",
327416199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bytes);
327516199571SPyun YongHyeon 	printf("Receive good broadcast octets : %ju\n",
327616199571SPyun YongHyeon 	    (uintmax_t)stats->rx_bcast_bytes);
327716199571SPyun YongHyeon 	printf("Receive good multicast octets : %ju\n",
327816199571SPyun YongHyeon 	    (uintmax_t)stats->rx_mcast_bytes);
327916199571SPyun YongHyeon 	printf("Receive frames too short : %u\n",
328016199571SPyun YongHyeon 	    stats->rx_runts);
328116199571SPyun YongHyeon 	printf("Receive fragmented frames : %ju\n",
328216199571SPyun YongHyeon 	    (uintmax_t)stats->rx_fragments);
328316199571SPyun YongHyeon 	printf("Receive frames 64 bytes : %ju\n",
328416199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_64);
328516199571SPyun YongHyeon 	printf("Receive frames 65 to 127 bytes : %ju\n",
328616199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_65_127);
328716199571SPyun YongHyeon 	printf("Receive frames 128 to 255 bytes : %ju\n",
328816199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_128_255);
328916199571SPyun YongHyeon 	printf("Receive frames 256 to 511 bytes : %ju\n",
329016199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_256_511);
329116199571SPyun YongHyeon 	printf("Receive frames 512 to 1024 bytes : %ju\n",
329216199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_512_1023);
329316199571SPyun YongHyeon 	printf("Receive frames 1024 to 1518 bytes : %ju\n",
329416199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_1024_1518);
329516199571SPyun YongHyeon 	printf("Receive frames 1519 to MTU bytes : %ju\n",
329616199571SPyun YongHyeon 	    (uintmax_t)stats->rx_pkts_1519_max);
329716199571SPyun YongHyeon 	printf("Receive frames too long : %ju\n",
329816199571SPyun YongHyeon 	    (uint64_t)stats->rx_pkts_truncated);
329916199571SPyun YongHyeon 	printf("Receive frames with FIFO overflow : %u\n",
330016199571SPyun YongHyeon 	    stats->rx_fifo_oflows);
330116199571SPyun YongHyeon 	printf("Receive frames with return descriptor overflow : %u\n",
330216199571SPyun YongHyeon 	    stats->rx_desc_oflows);
330316199571SPyun YongHyeon 	printf("Receive frames with alignment errors : %u\n",
330416199571SPyun YongHyeon 	    stats->rx_alignerrs);
330516199571SPyun YongHyeon 	printf("Receive frames dropped due to address filtering : %ju\n",
330616199571SPyun YongHyeon 	    (uint64_t)stats->rx_pkts_filtered);
330716199571SPyun YongHyeon 
330816199571SPyun YongHyeon 	return (error);
330916199571SPyun YongHyeon }
331016199571SPyun YongHyeon 
331116199571SPyun YongHyeon static int
331216199571SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
331316199571SPyun YongHyeon {
331416199571SPyun YongHyeon 	int error, value;
331516199571SPyun YongHyeon 
331616199571SPyun YongHyeon 	if (arg1 == NULL)
331716199571SPyun YongHyeon 		return (EINVAL);
331816199571SPyun YongHyeon 	value = *(int *)arg1;
331916199571SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
332016199571SPyun YongHyeon 	if (error || req->newptr == NULL)
332116199571SPyun YongHyeon 		return (error);
332216199571SPyun YongHyeon 	if (value < low || value > high)
332316199571SPyun YongHyeon 		return (EINVAL);
332416199571SPyun YongHyeon         *(int *)arg1 = value;
332516199571SPyun YongHyeon 
332616199571SPyun YongHyeon         return (0);
332716199571SPyun YongHyeon }
332816199571SPyun YongHyeon 
332916199571SPyun YongHyeon static int
333016199571SPyun YongHyeon sysctl_hw_age_proc_limit(SYSCTL_HANDLER_ARGS)
333116199571SPyun YongHyeon {
333216199571SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req,
333316199571SPyun YongHyeon 	    AGE_PROC_MIN, AGE_PROC_MAX));
333416199571SPyun YongHyeon }
333516199571SPyun YongHyeon 
333616199571SPyun YongHyeon static int
333716199571SPyun YongHyeon sysctl_hw_age_int_mod(SYSCTL_HANDLER_ARGS)
333816199571SPyun YongHyeon {
333916199571SPyun YongHyeon 
334016199571SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, AGE_IM_TIMER_MIN,
334116199571SPyun YongHyeon 	    AGE_IM_TIMER_MAX));
334216199571SPyun YongHyeon }
3343