1*3a9fd824SRoger Pau Monné /* 2*3a9fd824SRoger Pau Monné * arch-x86/cpufeatureset.h 3*3a9fd824SRoger Pau Monné * 4*3a9fd824SRoger Pau Monné * CPU featureset definitions 5*3a9fd824SRoger Pau Monné * 6*3a9fd824SRoger Pau Monné * Permission is hereby granted, free of charge, to any person obtaining a copy 7*3a9fd824SRoger Pau Monné * of this software and associated documentation files (the "Software"), to 8*3a9fd824SRoger Pau Monné * deal in the Software without restriction, including without limitation the 9*3a9fd824SRoger Pau Monné * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or 10*3a9fd824SRoger Pau Monné * sell copies of the Software, and to permit persons to whom the Software is 11*3a9fd824SRoger Pau Monné * furnished to do so, subject to the following conditions: 12*3a9fd824SRoger Pau Monné * 13*3a9fd824SRoger Pau Monné * The above copyright notice and this permission notice shall be included in 14*3a9fd824SRoger Pau Monné * all copies or substantial portions of the Software. 15*3a9fd824SRoger Pau Monné * 16*3a9fd824SRoger Pau Monné * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17*3a9fd824SRoger Pau Monné * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18*3a9fd824SRoger Pau Monné * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 19*3a9fd824SRoger Pau Monné * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20*3a9fd824SRoger Pau Monné * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21*3a9fd824SRoger Pau Monné * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 22*3a9fd824SRoger Pau Monné * DEALINGS IN THE SOFTWARE. 23*3a9fd824SRoger Pau Monné * 24*3a9fd824SRoger Pau Monné * Copyright (c) 2015, 2016 Citrix Systems, Inc. 25*3a9fd824SRoger Pau Monné */ 26*3a9fd824SRoger Pau Monné 27*3a9fd824SRoger Pau Monné /* 28*3a9fd824SRoger Pau Monné * There are two expected ways of including this header. 29*3a9fd824SRoger Pau Monné * 30*3a9fd824SRoger Pau Monné * 1) The "default" case (expected from tools etc). 31*3a9fd824SRoger Pau Monné * 32*3a9fd824SRoger Pau Monné * Simply #include <public/arch-x86/cpufeatureset.h> 33*3a9fd824SRoger Pau Monné * 34*3a9fd824SRoger Pau Monné * In this circumstance, normal header guards apply and the includer shall get 35*3a9fd824SRoger Pau Monné * an enumeration in the XEN_X86_FEATURE_xxx namespace. 36*3a9fd824SRoger Pau Monné * 37*3a9fd824SRoger Pau Monné * 2) The special case where the includer provides XEN_CPUFEATURE() in scope. 38*3a9fd824SRoger Pau Monné * 39*3a9fd824SRoger Pau Monné * In this case, no inclusion guards apply and the caller is responsible for 40*3a9fd824SRoger Pau Monné * their XEN_CPUFEATURE() being appropriate in the included context. 41*3a9fd824SRoger Pau Monné */ 42*3a9fd824SRoger Pau Monné 43*3a9fd824SRoger Pau Monné #ifndef XEN_CPUFEATURE 44*3a9fd824SRoger Pau Monné 45*3a9fd824SRoger Pau Monné /* 46*3a9fd824SRoger Pau Monné * Includer has not provided a custom XEN_CPUFEATURE(). Arrange for normal 47*3a9fd824SRoger Pau Monné * header guards, an enum and constants in the XEN_X86_FEATURE_xxx namespace. 48*3a9fd824SRoger Pau Monné */ 49*3a9fd824SRoger Pau Monné #ifndef __XEN_PUBLIC_ARCH_X86_CPUFEATURESET_H__ 50*3a9fd824SRoger Pau Monné #define __XEN_PUBLIC_ARCH_X86_CPUFEATURESET_H__ 51*3a9fd824SRoger Pau Monné 52*3a9fd824SRoger Pau Monné #define XEN_CPUFEATURESET_DEFAULT_INCLUDE 53*3a9fd824SRoger Pau Monné 54*3a9fd824SRoger Pau Monné #define XEN_CPUFEATURE(name, value) XEN_X86_FEATURE_##name = value, 55*3a9fd824SRoger Pau Monné enum { 56*3a9fd824SRoger Pau Monné 57*3a9fd824SRoger Pau Monné #endif /* __XEN_PUBLIC_ARCH_X86_CPUFEATURESET_H__ */ 58*3a9fd824SRoger Pau Monné #endif /* !XEN_CPUFEATURE */ 59*3a9fd824SRoger Pau Monné 60*3a9fd824SRoger Pau Monné 61*3a9fd824SRoger Pau Monné #ifdef XEN_CPUFEATURE 62*3a9fd824SRoger Pau Monné /* 63*3a9fd824SRoger Pau Monné * A featureset is a bitmap of x86 features, represented as a collection of 64*3a9fd824SRoger Pau Monné * 32bit words. 65*3a9fd824SRoger Pau Monné * 66*3a9fd824SRoger Pau Monné * Words are as specified in vendors programming manuals, and shall not 67*3a9fd824SRoger Pau Monné * contain any synthesied values. New words may be added to the end of 68*3a9fd824SRoger Pau Monné * featureset. 69*3a9fd824SRoger Pau Monné * 70*3a9fd824SRoger Pau Monné * All featureset words currently originate from leaves specified for the 71*3a9fd824SRoger Pau Monné * CPUID instruction, but this is not preclude other sources of information. 72*3a9fd824SRoger Pau Monné */ 73*3a9fd824SRoger Pau Monné 74*3a9fd824SRoger Pau Monné /* 75*3a9fd824SRoger Pau Monné * Attribute syntax: 76*3a9fd824SRoger Pau Monné * 77*3a9fd824SRoger Pau Monné * Attributes for a particular feature are provided as characters before the 78*3a9fd824SRoger Pau Monné * first space in the comment immediately following the feature value. Note - 79*3a9fd824SRoger Pau Monné * none of these attributes form part of the Xen public ABI. 80*3a9fd824SRoger Pau Monné * 81*3a9fd824SRoger Pau Monné * Special: '!' 82*3a9fd824SRoger Pau Monné * This bit has special properties and is not a straight indication of a 83*3a9fd824SRoger Pau Monné * piece of new functionality. Xen will handle these differently, 84*3a9fd824SRoger Pau Monné * and may override toolstack settings completely. 85*3a9fd824SRoger Pau Monné * 86*3a9fd824SRoger Pau Monné * Applicability to guests: 'A', 'S' or 'H' 87*3a9fd824SRoger Pau Monné * 'A' = All guests. 88*3a9fd824SRoger Pau Monné * 'S' = All HVM guests (not PV guests). 89*3a9fd824SRoger Pau Monné * 'H' = HVM HAP guests (not PV or HVM Shadow guests). 90*3a9fd824SRoger Pau Monné * Upper case => Available by default 91*3a9fd824SRoger Pau Monné * Lower case => Can be opted-in to, but not available by default. 92*3a9fd824SRoger Pau Monné */ 93*3a9fd824SRoger Pau Monné 94*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000001.edx, word 0 */ 95*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FPU, 0*32+ 0) /*A Onboard FPU */ 96*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(VME, 0*32+ 1) /*S Virtual Mode Extensions */ 97*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DE, 0*32+ 2) /*A Debugging Extensions */ 98*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PSE, 0*32+ 3) /*S Page Size Extensions */ 99*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TSC, 0*32+ 4) /*A Time Stamp Counter */ 100*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MSR, 0*32+ 5) /*A Model-Specific Registers, RDMSR, WRMSR */ 101*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PAE, 0*32+ 6) /*A Physical Address Extensions */ 102*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MCE, 0*32+ 7) /*A Machine Check Architecture */ 103*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CX8, 0*32+ 8) /*A CMPXCHG8 instruction */ 104*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(APIC, 0*32+ 9) /*!A Onboard APIC */ 105*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SEP, 0*32+11) /*A SYSENTER/SYSEXIT */ 106*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MTRR, 0*32+12) /*S Memory Type Range Registers */ 107*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PGE, 0*32+13) /*S Page Global Enable */ 108*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MCA, 0*32+14) /*A Machine Check Architecture */ 109*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CMOV, 0*32+15) /*A CMOV instruction (FCMOVCC and FCOMI too if FPU present) */ 110*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PAT, 0*32+16) /*A Page Attribute Table */ 111*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PSE36, 0*32+17) /*S 36-bit PSEs */ 112*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CLFLUSH, 0*32+19) /*A CLFLUSH instruction */ 113*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DS, 0*32+21) /* Debug Store */ 114*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ACPI, 0*32+22) /*A ACPI via MSR */ 115*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MMX, 0*32+23) /*A Multimedia Extensions */ 116*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FXSR, 0*32+24) /*A FXSAVE and FXRSTOR instructions */ 117*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE, 0*32+25) /*A Streaming SIMD Extensions */ 118*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE2, 0*32+26) /*A Streaming SIMD Extensions-2 */ 119*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SS, 0*32+27) /*A CPU self snoop */ 120*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(HTT, 0*32+28) /*!A Hyper-Threading Technology */ 121*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TM1, 0*32+29) /* Thermal Monitor 1 */ 122*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PBE, 0*32+31) /* Pending Break Enable */ 123*3a9fd824SRoger Pau Monné 124*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000001.ecx, word 1 */ 125*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE3, 1*32+ 0) /*A Streaming SIMD Extensions-3 */ 126*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PCLMULQDQ, 1*32+ 1) /*A Carry-less multiplication */ 127*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DTES64, 1*32+ 2) /* 64-bit Debug Store */ 128*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MONITOR, 1*32+ 3) /* Monitor/Mwait support */ 129*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DSCPL, 1*32+ 4) /* CPL Qualified Debug Store */ 130*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(VMX, 1*32+ 5) /*h Virtual Machine Extensions */ 131*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SMX, 1*32+ 6) /* Safer Mode Extensions */ 132*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(EIST, 1*32+ 7) /* Enhanced SpeedStep */ 133*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TM2, 1*32+ 8) /* Thermal Monitor 2 */ 134*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSSE3, 1*32+ 9) /*A Supplemental Streaming SIMD Extensions-3 */ 135*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FMA, 1*32+12) /*A Fused Multiply Add */ 136*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CX16, 1*32+13) /*A CMPXCHG16B */ 137*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XTPR, 1*32+14) /* Send Task Priority Messages */ 138*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PDCM, 1*32+15) /* Perf/Debug Capability MSR */ 139*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PCID, 1*32+17) /*H Process Context ID */ 140*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DCA, 1*32+18) /* Direct Cache Access */ 141*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE4_1, 1*32+19) /*A Streaming SIMD Extensions 4.1 */ 142*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE4_2, 1*32+20) /*A Streaming SIMD Extensions 4.2 */ 143*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(X2APIC, 1*32+21) /*!A Extended xAPIC */ 144*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MOVBE, 1*32+22) /*A movbe instruction */ 145*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(POPCNT, 1*32+23) /*A POPCNT instruction */ 146*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TSC_DEADLINE, 1*32+24) /*S TSC Deadline Timer */ 147*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AESNI, 1*32+25) /*A AES instructions */ 148*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XSAVE, 1*32+26) /*A XSAVE/XRSTOR/XSETBV/XGETBV */ 149*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(OSXSAVE, 1*32+27) /*! OSXSAVE */ 150*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX, 1*32+28) /*A Advanced Vector Extensions */ 151*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(F16C, 1*32+29) /*A Half-precision convert instruction */ 152*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RDRAND, 1*32+30) /*!A Digital Random Number Generator */ 153*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(HYPERVISOR, 1*32+31) /*!A Running under some hypervisor */ 154*3a9fd824SRoger Pau Monné 155*3a9fd824SRoger Pau Monné /* AMD-defined CPU features, CPUID level 0x80000001.edx, word 2 */ 156*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SYSCALL, 2*32+11) /*A SYSCALL/SYSRET */ 157*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(NX, 2*32+20) /*A Execute Disable */ 158*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MMXEXT, 2*32+22) /*A AMD MMX extensions */ 159*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FFXSR, 2*32+25) /*A FFXSR instruction optimizations */ 160*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PAGE1GB, 2*32+26) /*H 1Gb large page support */ 161*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RDTSCP, 2*32+27) /*A RDTSCP */ 162*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(LM, 2*32+29) /*A Long Mode (x86-64) */ 163*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(3DNOWEXT, 2*32+30) /*A AMD 3DNow! extensions */ 164*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(3DNOW, 2*32+31) /*A 3DNow! */ 165*3a9fd824SRoger Pau Monné 166*3a9fd824SRoger Pau Monné /* AMD-defined CPU features, CPUID level 0x80000001.ecx, word 3 */ 167*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(LAHF_LM, 3*32+ 0) /*A LAHF/SAHF in long mode */ 168*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CMP_LEGACY, 3*32+ 1) /*!A If yes HyperThreading not valid */ 169*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SVM, 3*32+ 2) /*h Secure virtual machine */ 170*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(EXTAPIC, 3*32+ 3) /* Extended APIC space */ 171*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CR8_LEGACY, 3*32+ 4) /*S CR8 in 32-bit mode */ 172*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ABM, 3*32+ 5) /*A Advanced bit manipulation */ 173*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSE4A, 3*32+ 6) /*A SSE-4A */ 174*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MISALIGNSSE, 3*32+ 7) /*A Misaligned SSE mode */ 175*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(3DNOWPREFETCH, 3*32+ 8) /*A 3DNow prefetch instructions */ 176*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(OSVW, 3*32+ 9) /* OS Visible Workaround */ 177*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBS, 3*32+10) /* Instruction Based Sampling */ 178*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XOP, 3*32+11) /*A extended AVX instructions */ 179*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SKINIT, 3*32+12) /* SKINIT/STGI instructions */ 180*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(WDT, 3*32+13) /* Watchdog timer */ 181*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(LWP, 3*32+15) /* Light Weight Profiling */ 182*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FMA4, 3*32+16) /*A 4 operands MAC instructions */ 183*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(NODEID_MSR, 3*32+19) /* NodeId MSR */ 184*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TBM, 3*32+21) /*A trailing bit manipulations */ 185*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TOPOEXT, 3*32+22) /* topology extensions CPUID leafs */ 186*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(DBEXT, 3*32+26) /*A data breakpoint extension */ 187*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MONITORX, 3*32+29) /* MONITOR extension (MONITORX/MWAITX) */ 188*3a9fd824SRoger Pau Monné 189*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x0000000D:1.eax, word 4 */ 190*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XSAVEOPT, 4*32+ 0) /*A XSAVEOPT instruction */ 191*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XSAVEC, 4*32+ 1) /*A XSAVEC/XRSTORC instructions */ 192*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XGETBV1, 4*32+ 2) /*A XGETBV with %ecx=1 */ 193*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(XSAVES, 4*32+ 3) /*S XSAVES/XRSTORS instructions */ 194*3a9fd824SRoger Pau Monné 195*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000007:0.ebx, word 5 */ 196*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FSGSBASE, 5*32+ 0) /*A {RD,WR}{FS,GS}BASE instructions */ 197*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TSC_ADJUST, 5*32+ 1) /*S TSC_ADJUST MSR available */ 198*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SGX, 5*32+ 2) /* Software Guard extensions */ 199*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(BMI1, 5*32+ 3) /*A 1st bit manipulation extensions */ 200*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(HLE, 5*32+ 4) /*!a Hardware Lock Elision */ 201*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX2, 5*32+ 5) /*A AVX2 instructions */ 202*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FDP_EXCP_ONLY, 5*32+ 6) /*! x87 FDP only updated on exception. */ 203*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SMEP, 5*32+ 7) /*S Supervisor Mode Execution Protection */ 204*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(BMI2, 5*32+ 8) /*A 2nd bit manipulation extensions */ 205*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ERMS, 5*32+ 9) /*A Enhanced REP MOVSB/STOSB */ 206*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(INVPCID, 5*32+10) /*H Invalidate Process Context ID */ 207*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RTM, 5*32+11) /*!A Restricted Transactional Memory */ 208*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PQM, 5*32+12) /* Platform QoS Monitoring */ 209*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(NO_FPU_SEL, 5*32+13) /*! FPU CS/DS stored as zero */ 210*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MPX, 5*32+14) /*s Memory Protection Extensions */ 211*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PQE, 5*32+15) /* Platform QoS Enforcement */ 212*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512F, 5*32+16) /*A AVX-512 Foundation Instructions */ 213*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512DQ, 5*32+17) /*A AVX-512 Doubleword & Quadword Instrs */ 214*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RDSEED, 5*32+18) /*A RDSEED instruction */ 215*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ADX, 5*32+19) /*A ADCX, ADOX instructions */ 216*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SMAP, 5*32+20) /*S Supervisor Mode Access Prevention */ 217*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_IFMA, 5*32+21) /*A AVX-512 Integer Fused Multiply Add */ 218*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CLFLUSHOPT, 5*32+23) /*A CLFLUSHOPT instruction */ 219*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CLWB, 5*32+24) /*A CLWB instruction */ 220*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PROC_TRACE, 5*32+25) /* Processor Trace */ 221*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512PF, 5*32+26) /*A AVX-512 Prefetch Instructions */ 222*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512ER, 5*32+27) /*A AVX-512 Exponent & Reciprocal Instrs */ 223*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512CD, 5*32+28) /*A AVX-512 Conflict Detection Instrs */ 224*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SHA, 5*32+29) /*A SHA1 & SHA256 instructions */ 225*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512BW, 5*32+30) /*A AVX-512 Byte and Word Instructions */ 226*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512VL, 5*32+31) /*A AVX-512 Vector Length Extensions */ 227*3a9fd824SRoger Pau Monné 228*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000007:0.ecx, word 6 */ 229*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PREFETCHWT1, 6*32+ 0) /*A PREFETCHWT1 instruction */ 230*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_VBMI, 6*32+ 1) /*A AVX-512 Vector Byte Manipulation Instrs */ 231*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(UMIP, 6*32+ 2) /*S User Mode Instruction Prevention */ 232*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PKU, 6*32+ 3) /*H Protection Keys for Userspace */ 233*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(OSPKE, 6*32+ 4) /*! OS Protection Keys Enable */ 234*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_VBMI2, 6*32+ 6) /*A Additional AVX-512 Vector Byte Manipulation Instrs */ 235*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CET_SS, 6*32+ 7) /* CET - Shadow Stacks */ 236*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(GFNI, 6*32+ 8) /*A Galois Field Instrs */ 237*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(VAES, 6*32+ 9) /*A Vector AES Instrs */ 238*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(VPCLMULQDQ, 6*32+10) /*A Vector Carry-less Multiplication Instrs */ 239*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_VNNI, 6*32+11) /*A Vector Neural Network Instrs */ 240*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_BITALG, 6*32+12) /*A Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 241*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_VPOPCNTDQ, 6*32+14) /*A POPCNT for vectors of DW/QW */ 242*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TSXLDTRK, 6*32+16) /*a TSX load tracking suspend/resume insns */ 243*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RDPID, 6*32+22) /*A RDPID instruction */ 244*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CLDEMOTE, 6*32+25) /*A CLDEMOTE instruction */ 245*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MOVDIRI, 6*32+27) /*a MOVDIRI instruction */ 246*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MOVDIR64B, 6*32+28) /*a MOVDIR64B instruction */ 247*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ENQCMD, 6*32+29) /* ENQCMD{,S} instructions */ 248*3a9fd824SRoger Pau Monné 249*3a9fd824SRoger Pau Monné /* AMD-defined CPU features, CPUID level 0x80000007.edx, word 7 */ 250*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ITSC, 7*32+ 8) /*a Invariant TSC */ 251*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(EFRO, 7*32+10) /* APERF/MPERF Read Only interface */ 252*3a9fd824SRoger Pau Monné 253*3a9fd824SRoger Pau Monné /* AMD-defined CPU features, CPUID level 0x80000008.ebx, word 8 */ 254*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CLZERO, 8*32+ 0) /*A CLZERO instruction */ 255*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RSTR_FP_ERR_PTRS, 8*32+ 2) /*A (F)X{SAVE,RSTOR} always saves/restores FPU Error pointers */ 256*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(WBNOINVD, 8*32+ 9) /* WBNOINVD instruction */ 257*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBPB, 8*32+12) /*A IBPB support only (no IBRS, used by AMD) */ 258*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBRS, 8*32+14) /* MSR_SPEC_CTRL.IBRS */ 259*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AMD_STIBP, 8*32+15) /* MSR_SPEC_CTRL.STIBP */ 260*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBRS_ALWAYS, 8*32+16) /* IBRS preferred always on */ 261*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(STIBP_ALWAYS, 8*32+17) /* STIBP preferred always on */ 262*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBRS_FAST, 8*32+18) /* IBRS preferred over software options */ 263*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBRS_SAME_MODE, 8*32+19) /* IBRS provides same-mode protection */ 264*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(NO_LMSL, 8*32+20) /*S EFER.LMSLE no longer supported. */ 265*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AMD_PPIN, 8*32+23) /* Protected Processor Inventory Number */ 266*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AMD_SSBD, 8*32+24) /* MSR_SPEC_CTRL.SSBD available */ 267*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(VIRT_SSBD, 8*32+25) /* MSR_VIRT_SPEC_CTRL.SSBD */ 268*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSB_NO, 8*32+26) /* Hardware not vulnerable to SSB */ 269*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(PSFD, 8*32+28) /* MSR_SPEC_CTRL.PSFD */ 270*3a9fd824SRoger Pau Monné 271*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000007:0.edx, word 9 */ 272*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_4VNNIW, 9*32+ 2) /*A AVX512 Neural Network Instructions */ 273*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_4FMAPS, 9*32+ 3) /*A AVX512 Multiply Accumulation Single Precision */ 274*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FSRM, 9*32+ 4) /*A Fast Short REP MOVS */ 275*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_VP2INTERSECT, 9*32+8) /*a VP2INTERSECT{D,Q} insns */ 276*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SRBDS_CTRL, 9*32+ 9) /* MSR_MCU_OPT_CTRL and RNGDS_MITG_DIS. */ 277*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(MD_CLEAR, 9*32+10) /*A VERW clears microarchitectural buffers */ 278*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(RTM_ALWAYS_ABORT, 9*32+11) /*! June 2021 TSX defeaturing in microcode. */ 279*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(TSX_FORCE_ABORT, 9*32+13) /* MSR_TSX_FORCE_ABORT.RTM_ABORT */ 280*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SERIALIZE, 9*32+14) /*a SERIALIZE insn */ 281*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CET_IBT, 9*32+20) /* CET - Indirect Branch Tracking */ 282*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(IBRSB, 9*32+26) /*A IBRS and IBPB support (used by Intel) */ 283*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(STIBP, 9*32+27) /*A STIBP */ 284*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(L1D_FLUSH, 9*32+28) /*S MSR_FLUSH_CMD and L1D flush. */ 285*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(ARCH_CAPS, 9*32+29) /*a IA32_ARCH_CAPABILITIES MSR */ 286*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(CORE_CAPS, 9*32+30) /* IA32_CORE_CAPABILITIES MSR */ 287*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(SSBD, 9*32+31) /*A MSR_SPEC_CTRL.SSBD available */ 288*3a9fd824SRoger Pau Monné 289*3a9fd824SRoger Pau Monné /* Intel-defined CPU features, CPUID level 0x00000007:1.eax, word 10 */ 290*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX_VNNI, 10*32+ 4) /*A AVX-VNNI Instructions */ 291*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(AVX512_BF16, 10*32+ 5) /*A AVX512 BFloat16 Instructions */ 292*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FZRM, 10*32+10) /*A Fast Zero-length REP MOVSB */ 293*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FSRS, 10*32+11) /*A Fast Short REP STOSB */ 294*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(FSRCS, 10*32+12) /*A Fast Short REP CMPSB/SCASB */ 295*3a9fd824SRoger Pau Monné 296*3a9fd824SRoger Pau Monné /* AMD-defined CPU features, CPUID level 0x80000021.eax, word 11 */ 297*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(LFENCE_DISPATCH, 11*32+ 2) /*A LFENCE always serializing */ 298*3a9fd824SRoger Pau Monné XEN_CPUFEATURE(NSCB, 11*32+ 6) /*A Null Selector Clears Base (and limit too) */ 299*3a9fd824SRoger Pau Monné 300*3a9fd824SRoger Pau Monné #endif /* XEN_CPUFEATURE */ 301*3a9fd824SRoger Pau Monné 302*3a9fd824SRoger Pau Monné /* Clean up from a default include. Close the enum (for C). */ 303*3a9fd824SRoger Pau Monné #ifdef XEN_CPUFEATURESET_DEFAULT_INCLUDE 304*3a9fd824SRoger Pau Monné #undef XEN_CPUFEATURESET_DEFAULT_INCLUDE 305*3a9fd824SRoger Pau Monné #undef XEN_CPUFEATURE 306*3a9fd824SRoger Pau Monné }; 307*3a9fd824SRoger Pau Monné 308*3a9fd824SRoger Pau Monné #endif /* XEN_CPUFEATURESET_DEFAULT_INCLUDE */ 309*3a9fd824SRoger Pau Monné 310*3a9fd824SRoger Pau Monné /* 311*3a9fd824SRoger Pau Monné * Local variables: 312*3a9fd824SRoger Pau Monné * mode: C 313*3a9fd824SRoger Pau Monné * c-file-style: "BSD" 314*3a9fd824SRoger Pau Monné * c-basic-offset: 4 315*3a9fd824SRoger Pau Monné * tab-width: 4 316*3a9fd824SRoger Pau Monné * indent-tabs-mode: nil 317*3a9fd824SRoger Pau Monné * End: 318*3a9fd824SRoger Pau Monné */ 319