xref: /freebsd/sys/contrib/ena-com/ena_defs/ena_admin_defs.h (revision f5f8d7c9cdf0341f7c5fdb3a7c3358ec0ed67a0c)
1a195fab0SMarcin Wojtas /*-
29eb1615fSMarcin Wojtas  * SPDX-License-Identifier: BSD-3-Clause
3a195fab0SMarcin Wojtas  *
4adfed2d8SArthur Kiyanovski  * Copyright (c) 2015-2023 Amazon.com, Inc. or its affiliates.
5a195fab0SMarcin Wojtas  * All rights reserved.
6a195fab0SMarcin Wojtas  *
7a195fab0SMarcin Wojtas  * Redistribution and use in source and binary forms, with or without
8a195fab0SMarcin Wojtas  * modification, are permitted provided that the following conditions
9a195fab0SMarcin Wojtas  * are met:
10a195fab0SMarcin Wojtas  *
11a195fab0SMarcin Wojtas  * * Redistributions of source code must retain the above copyright
12a195fab0SMarcin Wojtas  * notice, this list of conditions and the following disclaimer.
13a195fab0SMarcin Wojtas  * * Redistributions in binary form must reproduce the above copyright
14a195fab0SMarcin Wojtas  * notice, this list of conditions and the following disclaimer in
15a195fab0SMarcin Wojtas  * the documentation and/or other materials provided with the
16a195fab0SMarcin Wojtas  * distribution.
17a195fab0SMarcin Wojtas  * * Neither the name of copyright holder nor the names of its
18a195fab0SMarcin Wojtas  * contributors may be used to endorse or promote products derived
19a195fab0SMarcin Wojtas  * from this software without specific prior written permission.
20a195fab0SMarcin Wojtas  *
21a195fab0SMarcin Wojtas  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22a195fab0SMarcin Wojtas  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23a195fab0SMarcin Wojtas  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24a195fab0SMarcin Wojtas  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25a195fab0SMarcin Wojtas  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26a195fab0SMarcin Wojtas  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27a195fab0SMarcin Wojtas  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28a195fab0SMarcin Wojtas  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29a195fab0SMarcin Wojtas  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30a195fab0SMarcin Wojtas  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31a195fab0SMarcin Wojtas  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32a195fab0SMarcin Wojtas  */
33adfed2d8SArthur Kiyanovski 
34a195fab0SMarcin Wojtas #ifndef _ENA_ADMIN_H_
35a195fab0SMarcin Wojtas #define _ENA_ADMIN_H_
36a195fab0SMarcin Wojtas 
3767ec48bbSMarcin Wojtas #define ENA_ADMIN_EXTRA_PROPERTIES_STRING_LEN 32
3867ec48bbSMarcin Wojtas #define ENA_ADMIN_EXTRA_PROPERTIES_COUNT     32
3967ec48bbSMarcin Wojtas 
409eb1615fSMarcin Wojtas #define ENA_ADMIN_RSS_KEY_PARTS              10
419eb1615fSMarcin Wojtas 
42adfed2d8SArthur Kiyanovski #define ENA_ADMIN_CUSTOMER_METRICS_SUPPORT_MASK 0x3F
43adfed2d8SArthur Kiyanovski #define ENA_ADMIN_CUSTOMER_METRICS_MIN_SUPPORT_MASK 0x1F
44adfed2d8SArthur Kiyanovski 
45adfed2d8SArthur Kiyanovski  /* customer metrics - in correlation with
46adfed2d8SArthur Kiyanovski   * ENA_ADMIN_CUSTOMER_METRICS_SUPPORT_MASK
47adfed2d8SArthur Kiyanovski   */
48adfed2d8SArthur Kiyanovski enum ena_admin_customer_metrics_id {
49adfed2d8SArthur Kiyanovski 	ENA_ADMIN_BW_IN_ALLOWANCE_EXCEEDED         = 0,
50adfed2d8SArthur Kiyanovski 	ENA_ADMIN_BW_OUT_ALLOWANCE_EXCEEDED        = 1,
51adfed2d8SArthur Kiyanovski 	ENA_ADMIN_PPS_ALLOWANCE_EXCEEDED           = 2,
52adfed2d8SArthur Kiyanovski 	ENA_ADMIN_CONNTRACK_ALLOWANCE_EXCEEDED     = 3,
53adfed2d8SArthur Kiyanovski 	ENA_ADMIN_LINKLOCAL_ALLOWANCE_EXCEEDED     = 4,
54adfed2d8SArthur Kiyanovski 	ENA_ADMIN_CONNTRACK_ALLOWANCE_AVAILABLE    = 5,
55adfed2d8SArthur Kiyanovski };
56adfed2d8SArthur Kiyanovski 
57a195fab0SMarcin Wojtas enum ena_admin_aq_opcode {
58a195fab0SMarcin Wojtas 	ENA_ADMIN_CREATE_SQ                         = 1,
59a195fab0SMarcin Wojtas 	ENA_ADMIN_DESTROY_SQ                        = 2,
60a195fab0SMarcin Wojtas 	ENA_ADMIN_CREATE_CQ                         = 3,
61a195fab0SMarcin Wojtas 	ENA_ADMIN_DESTROY_CQ                        = 4,
62a195fab0SMarcin Wojtas 	ENA_ADMIN_GET_FEATURE                       = 8,
63a195fab0SMarcin Wojtas 	ENA_ADMIN_SET_FEATURE                       = 9,
64a195fab0SMarcin Wojtas 	ENA_ADMIN_GET_STATS                         = 11,
65a195fab0SMarcin Wojtas };
66a195fab0SMarcin Wojtas 
67a195fab0SMarcin Wojtas enum ena_admin_aq_completion_status {
68a195fab0SMarcin Wojtas 	ENA_ADMIN_SUCCESS                           = 0,
69a195fab0SMarcin Wojtas 	ENA_ADMIN_RESOURCE_ALLOCATION_FAILURE       = 1,
70a195fab0SMarcin Wojtas 	ENA_ADMIN_BAD_OPCODE                        = 2,
71a195fab0SMarcin Wojtas 	ENA_ADMIN_UNSUPPORTED_OPCODE                = 3,
72a195fab0SMarcin Wojtas 	ENA_ADMIN_MALFORMED_REQUEST                 = 4,
73a195fab0SMarcin Wojtas 	/* Additional status is provided in ACQ entry extended_status */
74a195fab0SMarcin Wojtas 	ENA_ADMIN_ILLEGAL_PARAMETER                 = 5,
75a195fab0SMarcin Wojtas 	ENA_ADMIN_UNKNOWN_ERROR                     = 6,
7667ec48bbSMarcin Wojtas 	ENA_ADMIN_RESOURCE_BUSY                     = 7,
77a195fab0SMarcin Wojtas };
78a195fab0SMarcin Wojtas 
799eb1615fSMarcin Wojtas /* subcommands for the set/get feature admin commands */
80a195fab0SMarcin Wojtas enum ena_admin_aq_feature_id {
81a195fab0SMarcin Wojtas 	ENA_ADMIN_DEVICE_ATTRIBUTES                 = 1,
82a195fab0SMarcin Wojtas 	ENA_ADMIN_MAX_QUEUES_NUM                    = 2,
83a195fab0SMarcin Wojtas 	ENA_ADMIN_HW_HINTS                          = 3,
84a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ                               = 4,
8567ec48bbSMarcin Wojtas 	ENA_ADMIN_EXTRA_PROPERTIES_STRINGS          = 5,
8667ec48bbSMarcin Wojtas 	ENA_ADMIN_EXTRA_PROPERTIES_FLAGS            = 6,
8767ec48bbSMarcin Wojtas 	ENA_ADMIN_MAX_QUEUES_EXT                    = 7,
88a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_HASH_FUNCTION                 = 10,
89a195fab0SMarcin Wojtas 	ENA_ADMIN_STATELESS_OFFLOAD_CONFIG          = 11,
909eb1615fSMarcin Wojtas 	ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG      = 12,
91a195fab0SMarcin Wojtas 	ENA_ADMIN_MTU                               = 14,
92a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_HASH_INPUT                    = 18,
93a195fab0SMarcin Wojtas 	ENA_ADMIN_INTERRUPT_MODERATION              = 20,
94a195fab0SMarcin Wojtas 	ENA_ADMIN_AENQ_CONFIG                       = 26,
95a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_CONFIG                       = 27,
96a195fab0SMarcin Wojtas 	ENA_ADMIN_HOST_ATTR_CONFIG                  = 28,
97adfed2d8SArthur Kiyanovski 	ENA_ADMIN_PHC_CONFIG                        = 29,
98a195fab0SMarcin Wojtas 	ENA_ADMIN_FEATURES_OPCODE_NUM               = 32,
99a195fab0SMarcin Wojtas };
100a195fab0SMarcin Wojtas 
101*f5f8d7c9SOsama Abboud /* feature version for the set/get ENA_ADMIN_LLQ feature admin commands */
102*f5f8d7c9SOsama Abboud enum ena_admin_llq_feature_version {
103*f5f8d7c9SOsama Abboud 	/* legacy base version in older drivers */
104*f5f8d7c9SOsama Abboud 	ENA_ADMIN_LLQ_FEATURE_VERSION_0_LEGACY      = 0,
105*f5f8d7c9SOsama Abboud 	/* support entry_size recommendation by device */
106*f5f8d7c9SOsama Abboud 	ENA_ADMIN_LLQ_FEATURE_VERSION_1             = 1,
107*f5f8d7c9SOsama Abboud };
108*f5f8d7c9SOsama Abboud 
109adfed2d8SArthur Kiyanovski /* device capabilities */
110adfed2d8SArthur Kiyanovski enum ena_admin_aq_caps_id {
111adfed2d8SArthur Kiyanovski 	ENA_ADMIN_ENI_STATS                         = 0,
112adfed2d8SArthur Kiyanovski 	/* ENA SRD customer metrics */
113adfed2d8SArthur Kiyanovski 	ENA_ADMIN_ENA_SRD_INFO                      = 1,
114adfed2d8SArthur Kiyanovski 	ENA_ADMIN_CUSTOMER_METRICS                  = 2,
115*f5f8d7c9SOsama Abboud 	ENA_ADMIN_EXTENDED_RESET_REASONS	    = 3,
116*f5f8d7c9SOsama Abboud 	ENA_ADMIN_CDESC_MBZ                         = 4,
117adfed2d8SArthur Kiyanovski };
118adfed2d8SArthur Kiyanovski 
119a195fab0SMarcin Wojtas enum ena_admin_placement_policy_type {
120a195fab0SMarcin Wojtas 	/* descriptors and headers are in host memory */
121a195fab0SMarcin Wojtas 	ENA_ADMIN_PLACEMENT_POLICY_HOST             = 1,
122a195fab0SMarcin Wojtas 	/* descriptors and headers are in device memory (a.k.a Low Latency
123a195fab0SMarcin Wojtas 	 * Queue)
124a195fab0SMarcin Wojtas 	 */
125a195fab0SMarcin Wojtas 	ENA_ADMIN_PLACEMENT_POLICY_DEV              = 3,
126a195fab0SMarcin Wojtas };
127a195fab0SMarcin Wojtas 
128a195fab0SMarcin Wojtas enum ena_admin_link_types {
129a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_1G                     = 0x1,
130a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_2_HALF_G               = 0x2,
131a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_5G                     = 0x4,
132a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_10G                    = 0x8,
133a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_25G                    = 0x10,
134a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_40G                    = 0x20,
135a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_50G                    = 0x40,
136a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_100G                   = 0x80,
137a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_200G                   = 0x100,
138a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_SPEED_400G                   = 0x200,
139a195fab0SMarcin Wojtas };
140a195fab0SMarcin Wojtas 
141a195fab0SMarcin Wojtas enum ena_admin_completion_policy_type {
142a195fab0SMarcin Wojtas 	/* completion queue entry for each sq descriptor */
143a195fab0SMarcin Wojtas 	ENA_ADMIN_COMPLETION_POLICY_DESC            = 0,
144a195fab0SMarcin Wojtas 	/* completion queue entry upon request in sq descriptor */
145a195fab0SMarcin Wojtas 	ENA_ADMIN_COMPLETION_POLICY_DESC_ON_DEMAND  = 1,
146a195fab0SMarcin Wojtas 	/* current queue head pointer is updated in OS memory upon sq
147a195fab0SMarcin Wojtas 	 * descriptor request
148a195fab0SMarcin Wojtas 	 */
149a195fab0SMarcin Wojtas 	ENA_ADMIN_COMPLETION_POLICY_HEAD_ON_DEMAND  = 2,
150a195fab0SMarcin Wojtas 	/* current queue head pointer is updated in OS memory for each sq
151a195fab0SMarcin Wojtas 	 * descriptor
152a195fab0SMarcin Wojtas 	 */
153a195fab0SMarcin Wojtas 	ENA_ADMIN_COMPLETION_POLICY_HEAD            = 3,
154a195fab0SMarcin Wojtas };
155a195fab0SMarcin Wojtas 
156a195fab0SMarcin Wojtas /* basic stats return ena_admin_basic_stats while extanded stats return a
157a195fab0SMarcin Wojtas  * buffer (string format) with additional statistics per queue and per
158a195fab0SMarcin Wojtas  * device id
159a195fab0SMarcin Wojtas  */
160a195fab0SMarcin Wojtas enum ena_admin_get_stats_type {
161a195fab0SMarcin Wojtas 	ENA_ADMIN_GET_STATS_TYPE_BASIC              = 0,
162a195fab0SMarcin Wojtas 	ENA_ADMIN_GET_STATS_TYPE_EXTENDED           = 1,
1639eb1615fSMarcin Wojtas 	/* extra HW stats for specific network interface */
1649eb1615fSMarcin Wojtas 	ENA_ADMIN_GET_STATS_TYPE_ENI                = 2,
165adfed2d8SArthur Kiyanovski 	/* extra HW stats for ENA SRD */
166adfed2d8SArthur Kiyanovski 	ENA_ADMIN_GET_STATS_TYPE_ENA_SRD            = 3,
167adfed2d8SArthur Kiyanovski 	ENA_ADMIN_GET_STATS_TYPE_CUSTOMER_METRICS   = 4,
168adfed2d8SArthur Kiyanovski 
169a195fab0SMarcin Wojtas };
170a195fab0SMarcin Wojtas 
171a195fab0SMarcin Wojtas enum ena_admin_get_stats_scope {
172a195fab0SMarcin Wojtas 	ENA_ADMIN_SPECIFIC_QUEUE                    = 0,
173a195fab0SMarcin Wojtas 	ENA_ADMIN_ETH_TRAFFIC                       = 1,
174a195fab0SMarcin Wojtas };
175a195fab0SMarcin Wojtas 
176*f5f8d7c9SOsama Abboud enum ena_admin_phc_feature_version {
177*f5f8d7c9SOsama Abboud 	/* Readless with error_bound */
178*f5f8d7c9SOsama Abboud 	ENA_ADMIN_PHC_FEATURE_VERSION_0             = 0,
179*f5f8d7c9SOsama Abboud };
180*f5f8d7c9SOsama Abboud 
181*f5f8d7c9SOsama Abboud enum ena_admin_phc_error_flags {
182*f5f8d7c9SOsama Abboud 	ENA_ADMIN_PHC_ERROR_FLAG_TIMESTAMP   = BIT(0),
183*f5f8d7c9SOsama Abboud 	ENA_ADMIN_PHC_ERROR_FLAG_ERROR_BOUND = BIT(1),
184adfed2d8SArthur Kiyanovski };
185adfed2d8SArthur Kiyanovski 
186adfed2d8SArthur Kiyanovski /* ENA SRD configuration for ENI */
187adfed2d8SArthur Kiyanovski enum ena_admin_ena_srd_flags {
188adfed2d8SArthur Kiyanovski 	/* Feature enabled */
189adfed2d8SArthur Kiyanovski 	ENA_ADMIN_ENA_SRD_ENABLED                   = BIT(0),
190adfed2d8SArthur Kiyanovski 	/* UDP support enabled */
191adfed2d8SArthur Kiyanovski 	ENA_ADMIN_ENA_SRD_UDP_ENABLED               = BIT(1),
192adfed2d8SArthur Kiyanovski 	/* Bypass Rx UDP ordering */
193adfed2d8SArthur Kiyanovski 	ENA_ADMIN_ENA_SRD_UDP_ORDERING_BYPASS_ENABLED = BIT(2),
194adfed2d8SArthur Kiyanovski };
195adfed2d8SArthur Kiyanovski 
196a195fab0SMarcin Wojtas struct ena_admin_aq_common_desc {
197a195fab0SMarcin Wojtas 	/* 11:0 : command_id
198a195fab0SMarcin Wojtas 	 * 15:12 : reserved12
199a195fab0SMarcin Wojtas 	 */
200a195fab0SMarcin Wojtas 	uint16_t command_id;
201a195fab0SMarcin Wojtas 
202a195fab0SMarcin Wojtas 	/* as appears in ena_admin_aq_opcode */
203a195fab0SMarcin Wojtas 	uint8_t opcode;
204a195fab0SMarcin Wojtas 
205a195fab0SMarcin Wojtas 	/* 0 : phase
206a195fab0SMarcin Wojtas 	 * 1 : ctrl_data - control buffer address valid
207a195fab0SMarcin Wojtas 	 * 2 : ctrl_data_indirect - control buffer address
208a195fab0SMarcin Wojtas 	 *    points to list of pages with addresses of control
209a195fab0SMarcin Wojtas 	 *    buffers
210a195fab0SMarcin Wojtas 	 * 7:3 : reserved3
211a195fab0SMarcin Wojtas 	 */
212a195fab0SMarcin Wojtas 	uint8_t flags;
213a195fab0SMarcin Wojtas };
214a195fab0SMarcin Wojtas 
215a195fab0SMarcin Wojtas /* used in ena_admin_aq_entry. Can point directly to control data, or to a
216a195fab0SMarcin Wojtas  * page list chunk. Used also at the end of indirect mode page list chunks,
217a195fab0SMarcin Wojtas  * for chaining.
218a195fab0SMarcin Wojtas  */
219a195fab0SMarcin Wojtas struct ena_admin_ctrl_buff_info {
220a195fab0SMarcin Wojtas 	uint32_t length;
221a195fab0SMarcin Wojtas 
222a195fab0SMarcin Wojtas 	struct ena_common_mem_addr address;
223a195fab0SMarcin Wojtas };
224a195fab0SMarcin Wojtas 
225a195fab0SMarcin Wojtas struct ena_admin_sq {
226a195fab0SMarcin Wojtas 	uint16_t sq_idx;
227a195fab0SMarcin Wojtas 
228a195fab0SMarcin Wojtas 	/* 4:0 : reserved
229a195fab0SMarcin Wojtas 	 * 7:5 : sq_direction - 0x1 - Tx; 0x2 - Rx
230a195fab0SMarcin Wojtas 	 */
231a195fab0SMarcin Wojtas 	uint8_t sq_identity;
232a195fab0SMarcin Wojtas 
233a195fab0SMarcin Wojtas 	uint8_t reserved1;
234a195fab0SMarcin Wojtas };
235a195fab0SMarcin Wojtas 
236a195fab0SMarcin Wojtas struct ena_admin_aq_entry {
237a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
238a195fab0SMarcin Wojtas 
239a195fab0SMarcin Wojtas 	union {
240a195fab0SMarcin Wojtas 		uint32_t inline_data_w1[3];
241a195fab0SMarcin Wojtas 
242a195fab0SMarcin Wojtas 		struct ena_admin_ctrl_buff_info control_buffer;
243a195fab0SMarcin Wojtas 	} u;
244a195fab0SMarcin Wojtas 
245a195fab0SMarcin Wojtas 	uint32_t inline_data_w4[12];
246a195fab0SMarcin Wojtas };
247a195fab0SMarcin Wojtas 
248a195fab0SMarcin Wojtas struct ena_admin_acq_common_desc {
249a195fab0SMarcin Wojtas 	/* command identifier to associate it with the aq descriptor
250a195fab0SMarcin Wojtas 	 * 11:0 : command_id
251a195fab0SMarcin Wojtas 	 * 15:12 : reserved12
252a195fab0SMarcin Wojtas 	 */
253a195fab0SMarcin Wojtas 	uint16_t command;
254a195fab0SMarcin Wojtas 
255a195fab0SMarcin Wojtas 	uint8_t status;
256a195fab0SMarcin Wojtas 
257a195fab0SMarcin Wojtas 	/* 0 : phase
258a195fab0SMarcin Wojtas 	 * 7:1 : reserved1
259a195fab0SMarcin Wojtas 	 */
260a195fab0SMarcin Wojtas 	uint8_t flags;
261a195fab0SMarcin Wojtas 
262a195fab0SMarcin Wojtas 	uint16_t extended_status;
263a195fab0SMarcin Wojtas 
26467ec48bbSMarcin Wojtas 	/* indicates to the driver which AQ entry has been consumed by the
26567ec48bbSMarcin Wojtas 	 * device and could be reused
26667ec48bbSMarcin Wojtas 	 */
267a195fab0SMarcin Wojtas 	uint16_t sq_head_indx;
268a195fab0SMarcin Wojtas };
269a195fab0SMarcin Wojtas 
270a195fab0SMarcin Wojtas struct ena_admin_acq_entry {
271a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_descriptor;
272a195fab0SMarcin Wojtas 
273a195fab0SMarcin Wojtas 	uint32_t response_specific_data[14];
274a195fab0SMarcin Wojtas };
275a195fab0SMarcin Wojtas 
276a195fab0SMarcin Wojtas struct ena_admin_aq_create_sq_cmd {
277a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
278a195fab0SMarcin Wojtas 
279a195fab0SMarcin Wojtas 	/* 4:0 : reserved0_w1
280a195fab0SMarcin Wojtas 	 * 7:5 : sq_direction - 0x1 - Tx, 0x2 - Rx
281a195fab0SMarcin Wojtas 	 */
282a195fab0SMarcin Wojtas 	uint8_t sq_identity;
283a195fab0SMarcin Wojtas 
284a195fab0SMarcin Wojtas 	uint8_t reserved8_w1;
285a195fab0SMarcin Wojtas 
286a195fab0SMarcin Wojtas 	/* 3:0 : placement_policy - Describing where the SQ
287a195fab0SMarcin Wojtas 	 *    descriptor ring and the SQ packet headers reside:
288a195fab0SMarcin Wojtas 	 *    0x1 - descriptors and headers are in OS memory,
289a195fab0SMarcin Wojtas 	 *    0x3 - descriptors and headers in device memory
290a195fab0SMarcin Wojtas 	 *    (a.k.a Low Latency Queue)
291a195fab0SMarcin Wojtas 	 * 6:4 : completion_policy - Describing what policy
292a195fab0SMarcin Wojtas 	 *    to use for generation completion entry (cqe) in
293a195fab0SMarcin Wojtas 	 *    the CQ associated with this SQ: 0x0 - cqe for each
294a195fab0SMarcin Wojtas 	 *    sq descriptor, 0x1 - cqe upon request in sq
295a195fab0SMarcin Wojtas 	 *    descriptor, 0x2 - current queue head pointer is
296a195fab0SMarcin Wojtas 	 *    updated in OS memory upon sq descriptor request
297a195fab0SMarcin Wojtas 	 *    0x3 - current queue head pointer is updated in OS
298a195fab0SMarcin Wojtas 	 *    memory for each sq descriptor
299a195fab0SMarcin Wojtas 	 * 7 : reserved15_w1
300a195fab0SMarcin Wojtas 	 */
301a195fab0SMarcin Wojtas 	uint8_t sq_caps_2;
302a195fab0SMarcin Wojtas 
303a195fab0SMarcin Wojtas 	/* 0 : is_physically_contiguous - Described if the
304a195fab0SMarcin Wojtas 	 *    queue ring memory is allocated in physical
305a195fab0SMarcin Wojtas 	 *    contiguous pages or split.
306a195fab0SMarcin Wojtas 	 * 7:1 : reserved17_w1
307a195fab0SMarcin Wojtas 	 */
308a195fab0SMarcin Wojtas 	uint8_t sq_caps_3;
309a195fab0SMarcin Wojtas 
3109eb1615fSMarcin Wojtas 	/* associated completion queue id. This CQ must be created prior to SQ
3119eb1615fSMarcin Wojtas 	 * creation
312a195fab0SMarcin Wojtas 	 */
313a195fab0SMarcin Wojtas 	uint16_t cq_idx;
314a195fab0SMarcin Wojtas 
315a195fab0SMarcin Wojtas 	/* submission queue depth in entries */
316a195fab0SMarcin Wojtas 	uint16_t sq_depth;
317a195fab0SMarcin Wojtas 
318a195fab0SMarcin Wojtas 	/* SQ physical base address in OS memory. This field should not be
319a195fab0SMarcin Wojtas 	 * used for Low Latency queues. Has to be page aligned.
320a195fab0SMarcin Wojtas 	 */
321a195fab0SMarcin Wojtas 	struct ena_common_mem_addr sq_ba;
322a195fab0SMarcin Wojtas 
323a195fab0SMarcin Wojtas 	/* specifies queue head writeback location in OS memory. Valid if
324a195fab0SMarcin Wojtas 	 * completion_policy is set to completion_policy_head_on_demand or
325a195fab0SMarcin Wojtas 	 * completion_policy_head. Has to be cache aligned
326a195fab0SMarcin Wojtas 	 */
327a195fab0SMarcin Wojtas 	struct ena_common_mem_addr sq_head_writeback;
328a195fab0SMarcin Wojtas 
329a195fab0SMarcin Wojtas 	uint32_t reserved0_w7;
330a195fab0SMarcin Wojtas 
331a195fab0SMarcin Wojtas 	uint32_t reserved0_w8;
332a195fab0SMarcin Wojtas };
333a195fab0SMarcin Wojtas 
334a195fab0SMarcin Wojtas enum ena_admin_sq_direction {
335a195fab0SMarcin Wojtas 	ENA_ADMIN_SQ_DIRECTION_TX                   = 1,
336a195fab0SMarcin Wojtas 	ENA_ADMIN_SQ_DIRECTION_RX                   = 2,
337a195fab0SMarcin Wojtas };
338a195fab0SMarcin Wojtas 
339a195fab0SMarcin Wojtas struct ena_admin_acq_create_sq_resp_desc {
340a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
341a195fab0SMarcin Wojtas 
342a195fab0SMarcin Wojtas 	uint16_t sq_idx;
343a195fab0SMarcin Wojtas 
344a195fab0SMarcin Wojtas 	uint16_t reserved;
345a195fab0SMarcin Wojtas 
346a195fab0SMarcin Wojtas 	/* queue doorbell address as an offset to PCIe MMIO REG BAR */
347a195fab0SMarcin Wojtas 	uint32_t sq_doorbell_offset;
348a195fab0SMarcin Wojtas 
349a195fab0SMarcin Wojtas 	/* low latency queue ring base address as an offset to PCIe MMIO
350a195fab0SMarcin Wojtas 	 * LLQ_MEM BAR
351a195fab0SMarcin Wojtas 	 */
352a195fab0SMarcin Wojtas 	uint32_t llq_descriptors_offset;
353a195fab0SMarcin Wojtas 
354a195fab0SMarcin Wojtas 	/* low latency queue headers' memory as an offset to PCIe MMIO
355a195fab0SMarcin Wojtas 	 * LLQ_MEM BAR
356a195fab0SMarcin Wojtas 	 */
357a195fab0SMarcin Wojtas 	uint32_t llq_headers_offset;
358a195fab0SMarcin Wojtas };
359a195fab0SMarcin Wojtas 
360a195fab0SMarcin Wojtas struct ena_admin_aq_destroy_sq_cmd {
361a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
362a195fab0SMarcin Wojtas 
363a195fab0SMarcin Wojtas 	struct ena_admin_sq sq;
364a195fab0SMarcin Wojtas };
365a195fab0SMarcin Wojtas 
366a195fab0SMarcin Wojtas struct ena_admin_acq_destroy_sq_resp_desc {
367a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
368a195fab0SMarcin Wojtas };
369a195fab0SMarcin Wojtas 
370a195fab0SMarcin Wojtas struct ena_admin_aq_create_cq_cmd {
371a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
372a195fab0SMarcin Wojtas 
373a195fab0SMarcin Wojtas 	/* 4:0 : reserved5
374a195fab0SMarcin Wojtas 	 * 5 : interrupt_mode_enabled - if set, cq operates
375a195fab0SMarcin Wojtas 	 *    in interrupt mode, otherwise - polling
376a195fab0SMarcin Wojtas 	 * 7:6 : reserved6
377a195fab0SMarcin Wojtas 	 */
378a195fab0SMarcin Wojtas 	uint8_t cq_caps_1;
379a195fab0SMarcin Wojtas 
380a195fab0SMarcin Wojtas 	/* 4:0 : cq_entry_size_words - size of CQ entry in
381a195fab0SMarcin Wojtas 	 *    32-bit words, valid values: 4, 8.
382a195fab0SMarcin Wojtas 	 * 7:5 : reserved7
383a195fab0SMarcin Wojtas 	 */
384a195fab0SMarcin Wojtas 	uint8_t cq_caps_2;
385a195fab0SMarcin Wojtas 
386a195fab0SMarcin Wojtas 	/* completion queue depth in # of entries. must be power of 2 */
387a195fab0SMarcin Wojtas 	uint16_t cq_depth;
388a195fab0SMarcin Wojtas 
389a195fab0SMarcin Wojtas 	/* msix vector assigned to this cq */
390a195fab0SMarcin Wojtas 	uint32_t msix_vector;
391a195fab0SMarcin Wojtas 
392a195fab0SMarcin Wojtas 	/* cq physical base address in OS memory. CQ must be physically
393a195fab0SMarcin Wojtas 	 * contiguous
394a195fab0SMarcin Wojtas 	 */
395a195fab0SMarcin Wojtas 	struct ena_common_mem_addr cq_ba;
396a195fab0SMarcin Wojtas };
397a195fab0SMarcin Wojtas 
398a195fab0SMarcin Wojtas struct ena_admin_acq_create_cq_resp_desc {
399a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
400a195fab0SMarcin Wojtas 
401a195fab0SMarcin Wojtas 	uint16_t cq_idx;
402a195fab0SMarcin Wojtas 
403a195fab0SMarcin Wojtas 	/* actual cq depth in number of entries */
404a195fab0SMarcin Wojtas 	uint16_t cq_actual_depth;
405a195fab0SMarcin Wojtas 
406a195fab0SMarcin Wojtas 	uint32_t numa_node_register_offset;
407a195fab0SMarcin Wojtas 
408a195fab0SMarcin Wojtas 	uint32_t cq_head_db_register_offset;
409a195fab0SMarcin Wojtas 
410a195fab0SMarcin Wojtas 	uint32_t cq_interrupt_unmask_register_offset;
411a195fab0SMarcin Wojtas };
412a195fab0SMarcin Wojtas 
413a195fab0SMarcin Wojtas struct ena_admin_aq_destroy_cq_cmd {
414a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
415a195fab0SMarcin Wojtas 
416a195fab0SMarcin Wojtas 	uint16_t cq_idx;
417a195fab0SMarcin Wojtas 
418a195fab0SMarcin Wojtas 	uint16_t reserved1;
419a195fab0SMarcin Wojtas };
420a195fab0SMarcin Wojtas 
421a195fab0SMarcin Wojtas struct ena_admin_acq_destroy_cq_resp_desc {
422a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
423a195fab0SMarcin Wojtas };
424a195fab0SMarcin Wojtas 
425a195fab0SMarcin Wojtas /* ENA AQ Get Statistics command. Extended statistics are placed in control
426a195fab0SMarcin Wojtas  * buffer pointed by AQ entry
427a195fab0SMarcin Wojtas  */
428a195fab0SMarcin Wojtas struct ena_admin_aq_get_stats_cmd {
429a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
430a195fab0SMarcin Wojtas 
431a195fab0SMarcin Wojtas 	union {
432a195fab0SMarcin Wojtas 		/* command specific inline data */
433a195fab0SMarcin Wojtas 		uint32_t inline_data_w1[3];
434a195fab0SMarcin Wojtas 
435a195fab0SMarcin Wojtas 		struct ena_admin_ctrl_buff_info control_buffer;
436a195fab0SMarcin Wojtas 	} u;
437a195fab0SMarcin Wojtas 
438a195fab0SMarcin Wojtas 	/* stats type as defined in enum ena_admin_get_stats_type */
439a195fab0SMarcin Wojtas 	uint8_t type;
440a195fab0SMarcin Wojtas 
441a195fab0SMarcin Wojtas 	/* stats scope defined in enum ena_admin_get_stats_scope */
442a195fab0SMarcin Wojtas 	uint8_t scope;
443a195fab0SMarcin Wojtas 
444a195fab0SMarcin Wojtas 	uint16_t reserved3;
445a195fab0SMarcin Wojtas 
446a195fab0SMarcin Wojtas 	/* queue id. used when scope is specific_queue */
447a195fab0SMarcin Wojtas 	uint16_t queue_idx;
448a195fab0SMarcin Wojtas 
449a195fab0SMarcin Wojtas 	/* device id, value 0xFFFF means mine. only privileged device can get
450a195fab0SMarcin Wojtas 	 * stats of other device
451a195fab0SMarcin Wojtas 	 */
452a195fab0SMarcin Wojtas 	uint16_t device_id;
453adfed2d8SArthur Kiyanovski 
454adfed2d8SArthur Kiyanovski 	/* a bitmap representing the requested metric values */
455adfed2d8SArthur Kiyanovski 	uint64_t requested_metrics;
456a195fab0SMarcin Wojtas };
457a195fab0SMarcin Wojtas 
458a195fab0SMarcin Wojtas /* Basic Statistics Command. */
459a195fab0SMarcin Wojtas struct ena_admin_basic_stats {
460a195fab0SMarcin Wojtas 	uint32_t tx_bytes_low;
461a195fab0SMarcin Wojtas 
462a195fab0SMarcin Wojtas 	uint32_t tx_bytes_high;
463a195fab0SMarcin Wojtas 
464a195fab0SMarcin Wojtas 	uint32_t tx_pkts_low;
465a195fab0SMarcin Wojtas 
466a195fab0SMarcin Wojtas 	uint32_t tx_pkts_high;
467a195fab0SMarcin Wojtas 
468a195fab0SMarcin Wojtas 	uint32_t rx_bytes_low;
469a195fab0SMarcin Wojtas 
470a195fab0SMarcin Wojtas 	uint32_t rx_bytes_high;
471a195fab0SMarcin Wojtas 
472a195fab0SMarcin Wojtas 	uint32_t rx_pkts_low;
473a195fab0SMarcin Wojtas 
474a195fab0SMarcin Wojtas 	uint32_t rx_pkts_high;
475a195fab0SMarcin Wojtas 
476a195fab0SMarcin Wojtas 	uint32_t rx_drops_low;
477a195fab0SMarcin Wojtas 
478a195fab0SMarcin Wojtas 	uint32_t rx_drops_high;
4798483b844SMarcin Wojtas 
4808483b844SMarcin Wojtas 	uint32_t tx_drops_low;
4818483b844SMarcin Wojtas 
4828483b844SMarcin Wojtas 	uint32_t tx_drops_high;
483*f5f8d7c9SOsama Abboud 
484*f5f8d7c9SOsama Abboud 	uint32_t rx_overruns_low;
485*f5f8d7c9SOsama Abboud 
486*f5f8d7c9SOsama Abboud 	uint32_t rx_overruns_high;
487a195fab0SMarcin Wojtas };
488a195fab0SMarcin Wojtas 
4899eb1615fSMarcin Wojtas /* ENI Statistics Command. */
4909eb1615fSMarcin Wojtas struct ena_admin_eni_stats {
4919eb1615fSMarcin Wojtas 	/* The number of packets shaped due to inbound aggregate BW
4929eb1615fSMarcin Wojtas 	 * allowance being exceeded
4939eb1615fSMarcin Wojtas 	 */
4949eb1615fSMarcin Wojtas 	uint64_t bw_in_allowance_exceeded;
4959eb1615fSMarcin Wojtas 
4969eb1615fSMarcin Wojtas 	/* The number of packets shaped due to outbound aggregate BW
4979eb1615fSMarcin Wojtas 	 * allowance being exceeded
4989eb1615fSMarcin Wojtas 	 */
4999eb1615fSMarcin Wojtas 	uint64_t bw_out_allowance_exceeded;
5009eb1615fSMarcin Wojtas 
5019eb1615fSMarcin Wojtas 	/* The number of packets shaped due to PPS allowance being exceeded */
5029eb1615fSMarcin Wojtas 	uint64_t pps_allowance_exceeded;
5039eb1615fSMarcin Wojtas 
5049eb1615fSMarcin Wojtas 	/* The number of packets shaped due to connection tracking
5059eb1615fSMarcin Wojtas 	 * allowance being exceeded and leading to failure in establishment
5069eb1615fSMarcin Wojtas 	 * of new connections
5079eb1615fSMarcin Wojtas 	 */
5089eb1615fSMarcin Wojtas 	uint64_t conntrack_allowance_exceeded;
5099eb1615fSMarcin Wojtas 
5109eb1615fSMarcin Wojtas 	/* The number of packets shaped due to linklocal packet rate
5119eb1615fSMarcin Wojtas 	 * allowance being exceeded
5129eb1615fSMarcin Wojtas 	 */
5139eb1615fSMarcin Wojtas 	uint64_t linklocal_allowance_exceeded;
5149eb1615fSMarcin Wojtas };
5159eb1615fSMarcin Wojtas 
516adfed2d8SArthur Kiyanovski struct ena_admin_ena_srd_stats {
517adfed2d8SArthur Kiyanovski 	/* Number of packets transmitted over ENA SRD */
518adfed2d8SArthur Kiyanovski 	uint64_t ena_srd_tx_pkts;
519adfed2d8SArthur Kiyanovski 
520adfed2d8SArthur Kiyanovski 	/* Number of packets transmitted or could have been
521adfed2d8SArthur Kiyanovski 	 * transmitted over ENA SRD
522adfed2d8SArthur Kiyanovski 	 */
523adfed2d8SArthur Kiyanovski 	uint64_t ena_srd_eligible_tx_pkts;
524adfed2d8SArthur Kiyanovski 
525adfed2d8SArthur Kiyanovski 	/* Number of packets received over ENA SRD */
526adfed2d8SArthur Kiyanovski 	uint64_t ena_srd_rx_pkts;
527adfed2d8SArthur Kiyanovski 
528adfed2d8SArthur Kiyanovski 	/* Percentage of the ENA SRD resources that is in use */
529adfed2d8SArthur Kiyanovski 	uint64_t ena_srd_resource_utilization;
530adfed2d8SArthur Kiyanovski };
531adfed2d8SArthur Kiyanovski 
532adfed2d8SArthur Kiyanovski /* ENA SRD Statistics Command */
533adfed2d8SArthur Kiyanovski struct ena_admin_ena_srd_info {
534adfed2d8SArthur Kiyanovski 	/* ENA SRD configuration bitmap. See ena_admin_ena_srd_flags for
535adfed2d8SArthur Kiyanovski 	 * details
536adfed2d8SArthur Kiyanovski 	 */
537adfed2d8SArthur Kiyanovski 	uint64_t flags;
538adfed2d8SArthur Kiyanovski 
539adfed2d8SArthur Kiyanovski 	struct ena_admin_ena_srd_stats ena_srd_stats;
540adfed2d8SArthur Kiyanovski };
541adfed2d8SArthur Kiyanovski 
542adfed2d8SArthur Kiyanovski /* Customer Metrics Command. */
543adfed2d8SArthur Kiyanovski struct ena_admin_customer_metrics {
544adfed2d8SArthur Kiyanovski 	/* A bitmap representing the reported customer metrics according to
545adfed2d8SArthur Kiyanovski 	 * the order they are reported
546adfed2d8SArthur Kiyanovski 	 */
547adfed2d8SArthur Kiyanovski 	uint64_t reported_metrics;
548adfed2d8SArthur Kiyanovski };
549adfed2d8SArthur Kiyanovski 
550a195fab0SMarcin Wojtas struct ena_admin_acq_get_stats_resp {
551a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
552a195fab0SMarcin Wojtas 
5539eb1615fSMarcin Wojtas 	union {
5549eb1615fSMarcin Wojtas 		uint64_t raw[7];
5559eb1615fSMarcin Wojtas 
556a195fab0SMarcin Wojtas 		struct ena_admin_basic_stats basic_stats;
5579eb1615fSMarcin Wojtas 
5589eb1615fSMarcin Wojtas 		struct ena_admin_eni_stats eni_stats;
559adfed2d8SArthur Kiyanovski 
560adfed2d8SArthur Kiyanovski 		struct ena_admin_ena_srd_info ena_srd_info;
561adfed2d8SArthur Kiyanovski 
562adfed2d8SArthur Kiyanovski 		struct ena_admin_customer_metrics customer_metrics;
5639eb1615fSMarcin Wojtas 	} u;
564a195fab0SMarcin Wojtas };
565a195fab0SMarcin Wojtas 
566a195fab0SMarcin Wojtas struct ena_admin_get_set_feature_common_desc {
567a195fab0SMarcin Wojtas 	/* 1:0 : select - 0x1 - current value; 0x3 - default
568a195fab0SMarcin Wojtas 	 *    value
569a195fab0SMarcin Wojtas 	 * 7:3 : reserved3
570a195fab0SMarcin Wojtas 	 */
571a195fab0SMarcin Wojtas 	uint8_t flags;
572a195fab0SMarcin Wojtas 
573a195fab0SMarcin Wojtas 	/* as appears in ena_admin_aq_feature_id */
574a195fab0SMarcin Wojtas 	uint8_t feature_id;
575a195fab0SMarcin Wojtas 
57667ec48bbSMarcin Wojtas 	/* The driver specifies the max feature version it supports and the
57767ec48bbSMarcin Wojtas 	 * device responds with the currently supported feature version. The
57867ec48bbSMarcin Wojtas 	 * field is zero based
57967ec48bbSMarcin Wojtas 	 */
58067ec48bbSMarcin Wojtas 	uint8_t feature_version;
58167ec48bbSMarcin Wojtas 
58267ec48bbSMarcin Wojtas 	uint8_t reserved8;
583a195fab0SMarcin Wojtas };
584a195fab0SMarcin Wojtas 
585a195fab0SMarcin Wojtas struct ena_admin_device_attr_feature_desc {
586a195fab0SMarcin Wojtas 	uint32_t impl_id;
587a195fab0SMarcin Wojtas 
588a195fab0SMarcin Wojtas 	uint32_t device_version;
589a195fab0SMarcin Wojtas 
5909eb1615fSMarcin Wojtas 	/* bitmap of ena_admin_aq_feature_id, which represents supported
5919eb1615fSMarcin Wojtas 	 * subcommands for the set/get feature admin commands.
5929eb1615fSMarcin Wojtas 	 */
593a195fab0SMarcin Wojtas 	uint32_t supported_features;
594a195fab0SMarcin Wojtas 
595adfed2d8SArthur Kiyanovski 	/* bitmap of ena_admin_aq_caps_id, which represents device
596adfed2d8SArthur Kiyanovski 	 * capabilities.
597adfed2d8SArthur Kiyanovski 	 */
598adfed2d8SArthur Kiyanovski 	uint32_t capabilities;
599a195fab0SMarcin Wojtas 
600a195fab0SMarcin Wojtas 	/* Indicates how many bits are used physical address access. */
601a195fab0SMarcin Wojtas 	uint32_t phys_addr_width;
602a195fab0SMarcin Wojtas 
603a195fab0SMarcin Wojtas 	/* Indicates how many bits are used virtual address access. */
604a195fab0SMarcin Wojtas 	uint32_t virt_addr_width;
605a195fab0SMarcin Wojtas 
606a195fab0SMarcin Wojtas 	/* unicast MAC address (in Network byte order) */
607a195fab0SMarcin Wojtas 	uint8_t mac_addr[6];
608a195fab0SMarcin Wojtas 
609a195fab0SMarcin Wojtas 	uint8_t reserved7[2];
610a195fab0SMarcin Wojtas 
611a195fab0SMarcin Wojtas 	uint32_t max_mtu;
612a195fab0SMarcin Wojtas };
613a195fab0SMarcin Wojtas 
614a195fab0SMarcin Wojtas enum ena_admin_llq_header_location {
615a195fab0SMarcin Wojtas 	/* header is in descriptor list */
616a195fab0SMarcin Wojtas 	ENA_ADMIN_INLINE_HEADER                     = 1,
617a195fab0SMarcin Wojtas 	/* header in a separate ring, implies 16B descriptor list entry */
618a195fab0SMarcin Wojtas 	ENA_ADMIN_HEADER_RING                       = 2,
619a195fab0SMarcin Wojtas };
620a195fab0SMarcin Wojtas 
621a195fab0SMarcin Wojtas enum ena_admin_llq_ring_entry_size {
622a195fab0SMarcin Wojtas 	ENA_ADMIN_LIST_ENTRY_SIZE_128B              = 1,
623a195fab0SMarcin Wojtas 	ENA_ADMIN_LIST_ENTRY_SIZE_192B              = 2,
624a195fab0SMarcin Wojtas 	ENA_ADMIN_LIST_ENTRY_SIZE_256B              = 4,
625a195fab0SMarcin Wojtas };
626a195fab0SMarcin Wojtas 
627a195fab0SMarcin Wojtas enum ena_admin_llq_num_descs_before_header {
628a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_0     = 0,
629a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_1     = 1,
630a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_2     = 2,
631a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_4     = 4,
632a195fab0SMarcin Wojtas 	ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_8     = 8,
633a195fab0SMarcin Wojtas };
634a195fab0SMarcin Wojtas 
635a195fab0SMarcin Wojtas /* packet descriptor list entry always starts with one or more descriptors,
636a195fab0SMarcin Wojtas  * followed by a header. The rest of the descriptors are located in the
637a195fab0SMarcin Wojtas  * beginning of the subsequent entry. Stride refers to how the rest of the
638a195fab0SMarcin Wojtas  * descriptors are placed. This field is relevant only for inline header
639a195fab0SMarcin Wojtas  * mode
640a195fab0SMarcin Wojtas  */
641a195fab0SMarcin Wojtas enum ena_admin_llq_stride_ctrl {
642a195fab0SMarcin Wojtas 	ENA_ADMIN_SINGLE_DESC_PER_ENTRY             = 1,
643a195fab0SMarcin Wojtas 	ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY          = 2,
644a195fab0SMarcin Wojtas };
645a195fab0SMarcin Wojtas 
6468483b844SMarcin Wojtas enum ena_admin_accel_mode_feat {
6478483b844SMarcin Wojtas 	ENA_ADMIN_DISABLE_META_CACHING              = 0,
6488483b844SMarcin Wojtas 	ENA_ADMIN_LIMIT_TX_BURST                    = 1,
6498483b844SMarcin Wojtas };
6508483b844SMarcin Wojtas 
6518483b844SMarcin Wojtas struct ena_admin_accel_mode_get {
6528483b844SMarcin Wojtas 	/* bit field of enum ena_admin_accel_mode_feat */
6538483b844SMarcin Wojtas 	uint16_t supported_flags;
6548483b844SMarcin Wojtas 
6558483b844SMarcin Wojtas 	/* maximum burst size between two doorbells. The size is in bytes */
6568483b844SMarcin Wojtas 	uint16_t max_tx_burst_size;
6578483b844SMarcin Wojtas };
6588483b844SMarcin Wojtas 
6598483b844SMarcin Wojtas struct ena_admin_accel_mode_set {
6608483b844SMarcin Wojtas 	/* bit field of enum ena_admin_accel_mode_feat */
6618483b844SMarcin Wojtas 	uint16_t enabled_flags;
6628483b844SMarcin Wojtas 
6638483b844SMarcin Wojtas 	uint16_t reserved;
6648483b844SMarcin Wojtas };
6658483b844SMarcin Wojtas 
6668483b844SMarcin Wojtas struct ena_admin_accel_mode_req {
6678483b844SMarcin Wojtas 	union {
6688483b844SMarcin Wojtas 		uint32_t raw[2];
6698483b844SMarcin Wojtas 
6708483b844SMarcin Wojtas 		struct ena_admin_accel_mode_get get;
6718483b844SMarcin Wojtas 
6728483b844SMarcin Wojtas 		struct ena_admin_accel_mode_set set;
6738483b844SMarcin Wojtas 	} u;
6748483b844SMarcin Wojtas };
6758483b844SMarcin Wojtas 
676a195fab0SMarcin Wojtas struct ena_admin_feature_llq_desc {
677a195fab0SMarcin Wojtas 	uint32_t max_llq_num;
678a195fab0SMarcin Wojtas 
679a195fab0SMarcin Wojtas 	uint32_t max_llq_depth;
680a195fab0SMarcin Wojtas 
6819eb1615fSMarcin Wojtas 	/* specify the header locations the device supports. bitfield of enum
6829eb1615fSMarcin Wojtas 	 * ena_admin_llq_header_location.
68367ec48bbSMarcin Wojtas 	 */
68467ec48bbSMarcin Wojtas 	uint16_t header_location_ctrl_supported;
68567ec48bbSMarcin Wojtas 
68667ec48bbSMarcin Wojtas 	/* the header location the driver selected to use. */
68767ec48bbSMarcin Wojtas 	uint16_t header_location_ctrl_enabled;
688a195fab0SMarcin Wojtas 
6899eb1615fSMarcin Wojtas 	/* if inline header is specified - this is the size of descriptor list
6909eb1615fSMarcin Wojtas 	 * entry. If header in a separate ring is specified - this is the size
6919eb1615fSMarcin Wojtas 	 * of header ring entry. bitfield of enum ena_admin_llq_ring_entry_size.
6929eb1615fSMarcin Wojtas 	 * specify the entry sizes the device supports
693a195fab0SMarcin Wojtas 	 */
69467ec48bbSMarcin Wojtas 	uint16_t entry_size_ctrl_supported;
69567ec48bbSMarcin Wojtas 
69667ec48bbSMarcin Wojtas 	/* the entry size the driver selected to use. */
69767ec48bbSMarcin Wojtas 	uint16_t entry_size_ctrl_enabled;
698a195fab0SMarcin Wojtas 
6999eb1615fSMarcin Wojtas 	/* valid only if inline header is specified. First entry associated with
7009eb1615fSMarcin Wojtas 	 * the packet includes descriptors and header. Rest of the entries
7019eb1615fSMarcin Wojtas 	 * occupied by descriptors. This parameter defines the max number of
7029eb1615fSMarcin Wojtas 	 * descriptors precedding the header in the first entry. The field is
7039eb1615fSMarcin Wojtas 	 * bitfield of enum ena_admin_llq_num_descs_before_header and specify
7049eb1615fSMarcin Wojtas 	 * the values the device supports
705a195fab0SMarcin Wojtas 	 */
70667ec48bbSMarcin Wojtas 	uint16_t desc_num_before_header_supported;
707a195fab0SMarcin Wojtas 
70867ec48bbSMarcin Wojtas 	/* the desire field the driver selected to use */
70967ec48bbSMarcin Wojtas 	uint16_t desc_num_before_header_enabled;
71067ec48bbSMarcin Wojtas 
71167ec48bbSMarcin Wojtas 	/* valid only if inline was chosen. bitfield of enum
71267ec48bbSMarcin Wojtas 	 * ena_admin_llq_stride_ctrl
713a195fab0SMarcin Wojtas 	 */
71467ec48bbSMarcin Wojtas 	uint16_t descriptors_stride_ctrl_supported;
71567ec48bbSMarcin Wojtas 
71667ec48bbSMarcin Wojtas 	/* the stride control the driver selected to use */
71767ec48bbSMarcin Wojtas 	uint16_t descriptors_stride_ctrl_enabled;
71867ec48bbSMarcin Wojtas 
719*f5f8d7c9SOsama Abboud 	/* feature version of device resp to either GET/SET commands. */
720*f5f8d7c9SOsama Abboud 	uint8_t feature_version;
721*f5f8d7c9SOsama Abboud 
722*f5f8d7c9SOsama Abboud 	/* llq entry size recommended by the device,
723*f5f8d7c9SOsama Abboud 	 * values correlated to enum ena_admin_llq_ring_entry_size.
724*f5f8d7c9SOsama Abboud 	 * used only for GET command.
725*f5f8d7c9SOsama Abboud 	 */
726*f5f8d7c9SOsama Abboud 	uint8_t entry_size_recommended;
727*f5f8d7c9SOsama Abboud 
728*f5f8d7c9SOsama Abboud 	/* max depth of wide llq, or 0 for N/A */
729*f5f8d7c9SOsama Abboud 	uint16_t max_wide_llq_depth;
7308483b844SMarcin Wojtas 
7319eb1615fSMarcin Wojtas 	/* accelerated low latency queues requirement. driver needs to
7329eb1615fSMarcin Wojtas 	 * support those requirements in order to use accelerated llq
73367ec48bbSMarcin Wojtas 	 */
7348483b844SMarcin Wojtas 	struct ena_admin_accel_mode_req accel_mode;
73567ec48bbSMarcin Wojtas };
73667ec48bbSMarcin Wojtas 
73767ec48bbSMarcin Wojtas struct ena_admin_queue_ext_feature_fields {
73867ec48bbSMarcin Wojtas 	uint32_t max_tx_sq_num;
73967ec48bbSMarcin Wojtas 
74067ec48bbSMarcin Wojtas 	uint32_t max_tx_cq_num;
74167ec48bbSMarcin Wojtas 
74267ec48bbSMarcin Wojtas 	uint32_t max_rx_sq_num;
74367ec48bbSMarcin Wojtas 
74467ec48bbSMarcin Wojtas 	uint32_t max_rx_cq_num;
74567ec48bbSMarcin Wojtas 
74667ec48bbSMarcin Wojtas 	uint32_t max_tx_sq_depth;
74767ec48bbSMarcin Wojtas 
74867ec48bbSMarcin Wojtas 	uint32_t max_tx_cq_depth;
74967ec48bbSMarcin Wojtas 
75067ec48bbSMarcin Wojtas 	uint32_t max_rx_sq_depth;
75167ec48bbSMarcin Wojtas 
75267ec48bbSMarcin Wojtas 	uint32_t max_rx_cq_depth;
75367ec48bbSMarcin Wojtas 
75467ec48bbSMarcin Wojtas 	uint32_t max_tx_header_size;
75567ec48bbSMarcin Wojtas 
7569eb1615fSMarcin Wojtas 	/* Maximum Descriptors number, including meta descriptor, allowed for a
7579eb1615fSMarcin Wojtas 	 * single Tx packet
75867ec48bbSMarcin Wojtas 	 */
75967ec48bbSMarcin Wojtas 	uint16_t max_per_packet_tx_descs;
76067ec48bbSMarcin Wojtas 
76167ec48bbSMarcin Wojtas 	/* Maximum Descriptors number allowed for a single Rx packet */
76267ec48bbSMarcin Wojtas 	uint16_t max_per_packet_rx_descs;
763a195fab0SMarcin Wojtas };
764a195fab0SMarcin Wojtas 
765a195fab0SMarcin Wojtas struct ena_admin_queue_feature_desc {
766a195fab0SMarcin Wojtas 	uint32_t max_sq_num;
767a195fab0SMarcin Wojtas 
768a195fab0SMarcin Wojtas 	uint32_t max_sq_depth;
769a195fab0SMarcin Wojtas 
770a195fab0SMarcin Wojtas 	uint32_t max_cq_num;
771a195fab0SMarcin Wojtas 
772a195fab0SMarcin Wojtas 	uint32_t max_cq_depth;
773a195fab0SMarcin Wojtas 
774a195fab0SMarcin Wojtas 	uint32_t max_legacy_llq_num;
775a195fab0SMarcin Wojtas 
776a195fab0SMarcin Wojtas 	uint32_t max_legacy_llq_depth;
777a195fab0SMarcin Wojtas 
778a195fab0SMarcin Wojtas 	uint32_t max_header_size;
779a195fab0SMarcin Wojtas 
7809eb1615fSMarcin Wojtas 	/* Maximum Descriptors number, including meta descriptor, allowed for a
7819eb1615fSMarcin Wojtas 	 * single Tx packet
782a195fab0SMarcin Wojtas 	 */
783a195fab0SMarcin Wojtas 	uint16_t max_packet_tx_descs;
784a195fab0SMarcin Wojtas 
785a195fab0SMarcin Wojtas 	/* Maximum Descriptors number allowed for a single Rx packet */
786a195fab0SMarcin Wojtas 	uint16_t max_packet_rx_descs;
787a195fab0SMarcin Wojtas };
788a195fab0SMarcin Wojtas 
789a195fab0SMarcin Wojtas struct ena_admin_set_feature_mtu_desc {
790a195fab0SMarcin Wojtas 	/* exclude L2 */
791a195fab0SMarcin Wojtas 	uint32_t mtu;
792a195fab0SMarcin Wojtas };
793a195fab0SMarcin Wojtas 
79467ec48bbSMarcin Wojtas struct ena_admin_get_extra_properties_strings_desc {
79567ec48bbSMarcin Wojtas 	uint32_t count;
79667ec48bbSMarcin Wojtas };
79767ec48bbSMarcin Wojtas 
79867ec48bbSMarcin Wojtas struct ena_admin_get_extra_properties_flags_desc {
79967ec48bbSMarcin Wojtas 	uint32_t flags;
80067ec48bbSMarcin Wojtas };
80167ec48bbSMarcin Wojtas 
802a195fab0SMarcin Wojtas struct ena_admin_set_feature_host_attr_desc {
803a195fab0SMarcin Wojtas 	/* host OS info base address in OS memory. host info is 4KB of
804a195fab0SMarcin Wojtas 	 * physically contiguous
805a195fab0SMarcin Wojtas 	 */
806a195fab0SMarcin Wojtas 	struct ena_common_mem_addr os_info_ba;
807a195fab0SMarcin Wojtas 
808a195fab0SMarcin Wojtas 	/* host debug area base address in OS memory. debug area must be
809a195fab0SMarcin Wojtas 	 * physically contiguous
810a195fab0SMarcin Wojtas 	 */
811a195fab0SMarcin Wojtas 	struct ena_common_mem_addr debug_ba;
812a195fab0SMarcin Wojtas 
813a195fab0SMarcin Wojtas 	/* debug area size */
814a195fab0SMarcin Wojtas 	uint32_t debug_area_size;
815a195fab0SMarcin Wojtas };
816a195fab0SMarcin Wojtas 
817a195fab0SMarcin Wojtas struct ena_admin_feature_intr_moder_desc {
818a195fab0SMarcin Wojtas 	/* interrupt delay granularity in usec */
819a195fab0SMarcin Wojtas 	uint16_t intr_delay_resolution;
820a195fab0SMarcin Wojtas 
821a195fab0SMarcin Wojtas 	uint16_t reserved;
822a195fab0SMarcin Wojtas };
823a195fab0SMarcin Wojtas 
824a195fab0SMarcin Wojtas struct ena_admin_get_feature_link_desc {
825a195fab0SMarcin Wojtas 	/* Link speed in Mb */
826a195fab0SMarcin Wojtas 	uint32_t speed;
827a195fab0SMarcin Wojtas 
828a195fab0SMarcin Wojtas 	/* bit field of enum ena_admin_link types */
829a195fab0SMarcin Wojtas 	uint32_t supported;
830a195fab0SMarcin Wojtas 
831a195fab0SMarcin Wojtas 	/* 0 : autoneg
832a195fab0SMarcin Wojtas 	 * 1 : duplex - Full Duplex
833a195fab0SMarcin Wojtas 	 * 31:2 : reserved2
834a195fab0SMarcin Wojtas 	 */
835a195fab0SMarcin Wojtas 	uint32_t flags;
836a195fab0SMarcin Wojtas };
837a195fab0SMarcin Wojtas 
838a195fab0SMarcin Wojtas struct ena_admin_feature_aenq_desc {
839a195fab0SMarcin Wojtas 	/* bitmask for AENQ groups the device can report */
840a195fab0SMarcin Wojtas 	uint32_t supported_groups;
841a195fab0SMarcin Wojtas 
842a195fab0SMarcin Wojtas 	/* bitmask for AENQ groups to report */
843a195fab0SMarcin Wojtas 	uint32_t enabled_groups;
844a195fab0SMarcin Wojtas };
845a195fab0SMarcin Wojtas 
846a195fab0SMarcin Wojtas struct ena_admin_feature_offload_desc {
847a195fab0SMarcin Wojtas 	/* 0 : TX_L3_csum_ipv4
848a195fab0SMarcin Wojtas 	 * 1 : TX_L4_ipv4_csum_part - The checksum field
849a195fab0SMarcin Wojtas 	 *    should be initialized with pseudo header checksum
850a195fab0SMarcin Wojtas 	 * 2 : TX_L4_ipv4_csum_full
851a195fab0SMarcin Wojtas 	 * 3 : TX_L4_ipv6_csum_part - The checksum field
852a195fab0SMarcin Wojtas 	 *    should be initialized with pseudo header checksum
853a195fab0SMarcin Wojtas 	 * 4 : TX_L4_ipv6_csum_full
854a195fab0SMarcin Wojtas 	 * 5 : tso_ipv4
855a195fab0SMarcin Wojtas 	 * 6 : tso_ipv6
856a195fab0SMarcin Wojtas 	 * 7 : tso_ecn
857a195fab0SMarcin Wojtas 	 */
858a195fab0SMarcin Wojtas 	uint32_t tx;
859a195fab0SMarcin Wojtas 
860a195fab0SMarcin Wojtas 	/* Receive side supported stateless offload
861a195fab0SMarcin Wojtas 	 * 0 : RX_L3_csum_ipv4 - IPv4 checksum
862a195fab0SMarcin Wojtas 	 * 1 : RX_L4_ipv4_csum - TCP/UDP/IPv4 checksum
863a195fab0SMarcin Wojtas 	 * 2 : RX_L4_ipv6_csum - TCP/UDP/IPv6 checksum
864a195fab0SMarcin Wojtas 	 * 3 : RX_hash - Hash calculation
865a195fab0SMarcin Wojtas 	 */
866a195fab0SMarcin Wojtas 	uint32_t rx_supported;
867a195fab0SMarcin Wojtas 
868a195fab0SMarcin Wojtas 	uint32_t rx_enabled;
869a195fab0SMarcin Wojtas };
870a195fab0SMarcin Wojtas 
871a195fab0SMarcin Wojtas enum ena_admin_hash_functions {
872a195fab0SMarcin Wojtas 	ENA_ADMIN_TOEPLITZ                          = 1,
873a195fab0SMarcin Wojtas 	ENA_ADMIN_CRC32                             = 2,
874a195fab0SMarcin Wojtas };
875a195fab0SMarcin Wojtas 
876a195fab0SMarcin Wojtas struct ena_admin_feature_rss_flow_hash_control {
8779eb1615fSMarcin Wojtas 	uint32_t key_parts;
878a195fab0SMarcin Wojtas 
879a195fab0SMarcin Wojtas 	uint32_t reserved;
880a195fab0SMarcin Wojtas 
8819eb1615fSMarcin Wojtas 	uint32_t key[ENA_ADMIN_RSS_KEY_PARTS];
882a195fab0SMarcin Wojtas };
883a195fab0SMarcin Wojtas 
884a195fab0SMarcin Wojtas struct ena_admin_feature_rss_flow_hash_function {
885a195fab0SMarcin Wojtas 	/* 7:0 : funcs - bitmask of ena_admin_hash_functions */
886a195fab0SMarcin Wojtas 	uint32_t supported_func;
887a195fab0SMarcin Wojtas 
888a195fab0SMarcin Wojtas 	/* 7:0 : selected_func - bitmask of
889a195fab0SMarcin Wojtas 	 *    ena_admin_hash_functions
890a195fab0SMarcin Wojtas 	 */
891a195fab0SMarcin Wojtas 	uint32_t selected_func;
892a195fab0SMarcin Wojtas 
893a195fab0SMarcin Wojtas 	/* initial value */
894a195fab0SMarcin Wojtas 	uint32_t init_val;
895a195fab0SMarcin Wojtas };
896a195fab0SMarcin Wojtas 
897a195fab0SMarcin Wojtas /* RSS flow hash protocols */
898a195fab0SMarcin Wojtas enum ena_admin_flow_hash_proto {
899a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_TCP4                          = 0,
900a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_UDP4                          = 1,
901a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_TCP6                          = 2,
902a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_UDP6                          = 3,
903a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_IP4                           = 4,
904a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_IP6                           = 5,
905a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_IP4_FRAG                      = 6,
906a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_NOT_IP                        = 7,
907a195fab0SMarcin Wojtas 	/* TCPv6 with extension header */
908a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_TCP6_EX                       = 8,
909a195fab0SMarcin Wojtas 	/* IPv6 with extension header */
910a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_IP6_EX                        = 9,
911a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_PROTO_NUM                     = 16,
912a195fab0SMarcin Wojtas };
913a195fab0SMarcin Wojtas 
914a195fab0SMarcin Wojtas /* RSS flow hash fields */
915a195fab0SMarcin Wojtas enum ena_admin_flow_hash_fields {
916a195fab0SMarcin Wojtas 	/* Ethernet Dest Addr */
917a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L2_DA                         = BIT(0),
918a195fab0SMarcin Wojtas 	/* Ethernet Src Addr */
919a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L2_SA                         = BIT(1),
920a195fab0SMarcin Wojtas 	/* ipv4/6 Dest Addr */
921a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L3_DA                         = BIT(2),
922a195fab0SMarcin Wojtas 	/* ipv4/6 Src Addr */
923a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L3_SA                         = BIT(3),
924a195fab0SMarcin Wojtas 	/* tcp/udp Dest Port */
925a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L4_DP                         = BIT(4),
926a195fab0SMarcin Wojtas 	/* tcp/udp Src Port */
927a195fab0SMarcin Wojtas 	ENA_ADMIN_RSS_L4_SP                         = BIT(5),
928a195fab0SMarcin Wojtas };
929a195fab0SMarcin Wojtas 
930a195fab0SMarcin Wojtas struct ena_admin_proto_input {
931a195fab0SMarcin Wojtas 	/* flow hash fields (bitwise according to ena_admin_flow_hash_fields) */
932a195fab0SMarcin Wojtas 	uint16_t fields;
933a195fab0SMarcin Wojtas 
934a195fab0SMarcin Wojtas 	uint16_t reserved2;
935a195fab0SMarcin Wojtas };
936a195fab0SMarcin Wojtas 
937a195fab0SMarcin Wojtas struct ena_admin_feature_rss_hash_control {
938a195fab0SMarcin Wojtas 	struct ena_admin_proto_input supported_fields[ENA_ADMIN_RSS_PROTO_NUM];
939a195fab0SMarcin Wojtas 
940a195fab0SMarcin Wojtas 	struct ena_admin_proto_input selected_fields[ENA_ADMIN_RSS_PROTO_NUM];
941a195fab0SMarcin Wojtas 
942a195fab0SMarcin Wojtas 	struct ena_admin_proto_input reserved2[ENA_ADMIN_RSS_PROTO_NUM];
943a195fab0SMarcin Wojtas 
944a195fab0SMarcin Wojtas 	struct ena_admin_proto_input reserved3[ENA_ADMIN_RSS_PROTO_NUM];
945a195fab0SMarcin Wojtas };
946a195fab0SMarcin Wojtas 
947a195fab0SMarcin Wojtas struct ena_admin_feature_rss_flow_hash_input {
948a195fab0SMarcin Wojtas 	/* supported hash input sorting
949a195fab0SMarcin Wojtas 	 * 1 : L3_sort - support swap L3 addresses if DA is
950a195fab0SMarcin Wojtas 	 *    smaller than SA
951a195fab0SMarcin Wojtas 	 * 2 : L4_sort - support swap L4 ports if DP smaller
952a195fab0SMarcin Wojtas 	 *    SP
953a195fab0SMarcin Wojtas 	 */
954a195fab0SMarcin Wojtas 	uint16_t supported_input_sort;
955a195fab0SMarcin Wojtas 
956a195fab0SMarcin Wojtas 	/* enabled hash input sorting
957a195fab0SMarcin Wojtas 	 * 1 : enable_L3_sort - enable swap L3 addresses if
958a195fab0SMarcin Wojtas 	 *    DA smaller than SA
959a195fab0SMarcin Wojtas 	 * 2 : enable_L4_sort - enable swap L4 ports if DP
960a195fab0SMarcin Wojtas 	 *    smaller than SP
961a195fab0SMarcin Wojtas 	 */
962a195fab0SMarcin Wojtas 	uint16_t enabled_input_sort;
963a195fab0SMarcin Wojtas };
964a195fab0SMarcin Wojtas 
965a195fab0SMarcin Wojtas struct ena_admin_host_info {
966*f5f8d7c9SOsama Abboud 	/* Host OS type defined as ENA_ADMIN_OS_* */
967a195fab0SMarcin Wojtas 	uint32_t os_type;
968a195fab0SMarcin Wojtas 
969a195fab0SMarcin Wojtas 	/* os distribution string format */
970a195fab0SMarcin Wojtas 	uint8_t os_dist_str[128];
971a195fab0SMarcin Wojtas 
972a195fab0SMarcin Wojtas 	/* OS distribution numeric format */
973a195fab0SMarcin Wojtas 	uint32_t os_dist;
974a195fab0SMarcin Wojtas 
975a195fab0SMarcin Wojtas 	/* kernel version string format */
976a195fab0SMarcin Wojtas 	uint8_t kernel_ver_str[32];
977a195fab0SMarcin Wojtas 
978a195fab0SMarcin Wojtas 	/* Kernel version numeric format */
979a195fab0SMarcin Wojtas 	uint32_t kernel_ver;
980a195fab0SMarcin Wojtas 
981a195fab0SMarcin Wojtas 	/* 7:0 : major
982a195fab0SMarcin Wojtas 	 * 15:8 : minor
983a195fab0SMarcin Wojtas 	 * 23:16 : sub_minor
98467ec48bbSMarcin Wojtas 	 * 31:24 : module_type
985a195fab0SMarcin Wojtas 	 */
986a195fab0SMarcin Wojtas 	uint32_t driver_version;
987a195fab0SMarcin Wojtas 
988a195fab0SMarcin Wojtas 	/* features bitmap */
98967ec48bbSMarcin Wojtas 	uint32_t supported_network_features[2];
99067ec48bbSMarcin Wojtas 
99167ec48bbSMarcin Wojtas 	/* ENA spec version of driver */
99267ec48bbSMarcin Wojtas 	uint16_t ena_spec_version;
99367ec48bbSMarcin Wojtas 
99467ec48bbSMarcin Wojtas 	/* ENA device's Bus, Device and Function
99567ec48bbSMarcin Wojtas 	 * 2:0 : function
99667ec48bbSMarcin Wojtas 	 * 7:3 : device
99767ec48bbSMarcin Wojtas 	 * 15:8 : bus
99867ec48bbSMarcin Wojtas 	 */
99967ec48bbSMarcin Wojtas 	uint16_t bdf;
100067ec48bbSMarcin Wojtas 
100167ec48bbSMarcin Wojtas 	/* Number of CPUs */
100267ec48bbSMarcin Wojtas 	uint16_t num_cpus;
100367ec48bbSMarcin Wojtas 
100467ec48bbSMarcin Wojtas 	uint16_t reserved;
10058483b844SMarcin Wojtas 
10069eb1615fSMarcin Wojtas 	/* 0 : reserved
10078483b844SMarcin Wojtas 	 * 1 : rx_offset
10088483b844SMarcin Wojtas 	 * 2 : interrupt_moderation
10099eb1615fSMarcin Wojtas 	 * 3 : rx_buf_mirroring
10109eb1615fSMarcin Wojtas 	 * 4 : rss_configurable_function_key
10113fc5d816SMarcin Wojtas 	 * 5 : reserved
10123fc5d816SMarcin Wojtas 	 * 6 : rx_page_reuse
1013*f5f8d7c9SOsama Abboud 	 * 7 : tx_ipv6_csum_offload
1014*f5f8d7c9SOsama Abboud 	 * 8 : phc
1015*f5f8d7c9SOsama Abboud 	 * 31:9 : reserved
10168483b844SMarcin Wojtas 	 */
10178483b844SMarcin Wojtas 	uint32_t driver_supported_features;
1018a195fab0SMarcin Wojtas };
1019a195fab0SMarcin Wojtas 
1020a195fab0SMarcin Wojtas struct ena_admin_rss_ind_table_entry {
1021a195fab0SMarcin Wojtas 	uint16_t cq_idx;
1022a195fab0SMarcin Wojtas 
1023a195fab0SMarcin Wojtas 	uint16_t reserved;
1024a195fab0SMarcin Wojtas };
1025a195fab0SMarcin Wojtas 
1026a195fab0SMarcin Wojtas struct ena_admin_feature_rss_ind_table {
1027a195fab0SMarcin Wojtas 	/* min supported table size (2^min_size) */
1028a195fab0SMarcin Wojtas 	uint16_t min_size;
1029a195fab0SMarcin Wojtas 
1030a195fab0SMarcin Wojtas 	/* max supported table size (2^max_size) */
1031a195fab0SMarcin Wojtas 	uint16_t max_size;
1032a195fab0SMarcin Wojtas 
1033a195fab0SMarcin Wojtas 	/* table size (2^size) */
1034a195fab0SMarcin Wojtas 	uint16_t size;
1035a195fab0SMarcin Wojtas 
103667ec48bbSMarcin Wojtas 	/* 0 : one_entry_update - The ENA device supports
103767ec48bbSMarcin Wojtas 	 *    setting a single RSS table entry
103867ec48bbSMarcin Wojtas 	 */
103967ec48bbSMarcin Wojtas 	uint8_t flags;
104067ec48bbSMarcin Wojtas 
104167ec48bbSMarcin Wojtas 	uint8_t reserved;
1042a195fab0SMarcin Wojtas 
1043a195fab0SMarcin Wojtas 	/* index of the inline entry. 0xFFFFFFFF means invalid */
1044a195fab0SMarcin Wojtas 	uint32_t inline_index;
1045a195fab0SMarcin Wojtas 
1046a195fab0SMarcin Wojtas 	/* used for updating single entry, ignored when setting the entire
1047a195fab0SMarcin Wojtas 	 * table through the control buffer.
1048a195fab0SMarcin Wojtas 	 */
1049a195fab0SMarcin Wojtas 	struct ena_admin_rss_ind_table_entry inline_entry;
1050a195fab0SMarcin Wojtas };
1051a195fab0SMarcin Wojtas 
1052a195fab0SMarcin Wojtas /* When hint value is 0, driver should use it's own predefined value */
1053a195fab0SMarcin Wojtas struct ena_admin_ena_hw_hints {
1054a195fab0SMarcin Wojtas 	/* value in ms */
1055a195fab0SMarcin Wojtas 	uint16_t mmio_read_timeout;
1056a195fab0SMarcin Wojtas 
1057a195fab0SMarcin Wojtas 	/* value in ms */
1058a195fab0SMarcin Wojtas 	uint16_t driver_watchdog_timeout;
1059a195fab0SMarcin Wojtas 
1060a195fab0SMarcin Wojtas 	/* Per packet tx completion timeout. value in ms */
1061a195fab0SMarcin Wojtas 	uint16_t missing_tx_completion_timeout;
1062a195fab0SMarcin Wojtas 
1063a195fab0SMarcin Wojtas 	uint16_t missed_tx_completion_count_threshold_to_reset;
1064a195fab0SMarcin Wojtas 
1065a195fab0SMarcin Wojtas 	/* value in ms */
1066a195fab0SMarcin Wojtas 	uint16_t admin_completion_tx_timeout;
1067a195fab0SMarcin Wojtas 
1068a195fab0SMarcin Wojtas 	uint16_t netdev_wd_timeout;
1069a195fab0SMarcin Wojtas 
1070a195fab0SMarcin Wojtas 	uint16_t max_tx_sgl_size;
1071a195fab0SMarcin Wojtas 
1072a195fab0SMarcin Wojtas 	uint16_t max_rx_sgl_size;
1073a195fab0SMarcin Wojtas 
1074a195fab0SMarcin Wojtas 	uint16_t reserved[8];
1075a195fab0SMarcin Wojtas };
1076a195fab0SMarcin Wojtas 
1077a195fab0SMarcin Wojtas struct ena_admin_get_feat_cmd {
1078a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
1079a195fab0SMarcin Wojtas 
1080a195fab0SMarcin Wojtas 	struct ena_admin_ctrl_buff_info control_buffer;
1081a195fab0SMarcin Wojtas 
1082a195fab0SMarcin Wojtas 	struct ena_admin_get_set_feature_common_desc feat_common;
1083a195fab0SMarcin Wojtas 
1084a195fab0SMarcin Wojtas 	uint32_t raw[11];
1085a195fab0SMarcin Wojtas };
1086a195fab0SMarcin Wojtas 
108767ec48bbSMarcin Wojtas struct ena_admin_queue_ext_feature_desc {
108867ec48bbSMarcin Wojtas 	/* version */
108967ec48bbSMarcin Wojtas 	uint8_t version;
109067ec48bbSMarcin Wojtas 
109167ec48bbSMarcin Wojtas 	uint8_t reserved1[3];
109267ec48bbSMarcin Wojtas 
109367ec48bbSMarcin Wojtas 	union {
109467ec48bbSMarcin Wojtas 		struct ena_admin_queue_ext_feature_fields max_queue_ext;
109567ec48bbSMarcin Wojtas 
109667ec48bbSMarcin Wojtas 		uint32_t raw[10];
109767ec48bbSMarcin Wojtas 	};
109867ec48bbSMarcin Wojtas };
109967ec48bbSMarcin Wojtas 
1100adfed2d8SArthur Kiyanovski struct ena_admin_feature_phc_desc {
1101*f5f8d7c9SOsama Abboud 	/* PHC version as defined in enum ena_admin_phc_feature_version,
1102*f5f8d7c9SOsama Abboud 	 * used only for GET command as max supported PHC version by the device.
1103adfed2d8SArthur Kiyanovski 	 */
1104*f5f8d7c9SOsama Abboud 	uint8_t version;
1105adfed2d8SArthur Kiyanovski 
1106adfed2d8SArthur Kiyanovski 	/* Reserved - MBZ */
1107adfed2d8SArthur Kiyanovski 	uint8_t reserved1[3];
1108adfed2d8SArthur Kiyanovski 
1109adfed2d8SArthur Kiyanovski 	/* PHC doorbell address as an offset to PCIe MMIO REG BAR,
1110adfed2d8SArthur Kiyanovski 	 * used only for GET command.
1111adfed2d8SArthur Kiyanovski 	 */
1112adfed2d8SArthur Kiyanovski 	uint32_t doorbell_offset;
1113adfed2d8SArthur Kiyanovski 
1114adfed2d8SArthur Kiyanovski 	/* Max time for valid PHC retrieval, passing this threshold will
1115adfed2d8SArthur Kiyanovski 	 * fail the get-time request and block PHC requests for
1116adfed2d8SArthur Kiyanovski 	 * block_timeout_usec, used only for GET command.
1117adfed2d8SArthur Kiyanovski 	 */
1118adfed2d8SArthur Kiyanovski 	uint32_t expire_timeout_usec;
1119adfed2d8SArthur Kiyanovski 
1120adfed2d8SArthur Kiyanovski 	/* PHC requests block period, blocking starts if PHC request expired
1121adfed2d8SArthur Kiyanovski 	 * in order to prevent floods on busy device,
1122adfed2d8SArthur Kiyanovski 	 * used only for GET command.
1123adfed2d8SArthur Kiyanovski 	 */
1124adfed2d8SArthur Kiyanovski 	uint32_t block_timeout_usec;
1125adfed2d8SArthur Kiyanovski 
1126adfed2d8SArthur Kiyanovski 	/* Shared PHC physical address (ena_admin_phc_resp),
1127adfed2d8SArthur Kiyanovski 	 * used only for SET command.
1128adfed2d8SArthur Kiyanovski 	 */
1129adfed2d8SArthur Kiyanovski 	struct ena_common_mem_addr output_address;
1130adfed2d8SArthur Kiyanovski 
1131adfed2d8SArthur Kiyanovski 	/* Shared PHC Size (ena_admin_phc_resp),
1132adfed2d8SArthur Kiyanovski 	 * used only for SET command.
1133adfed2d8SArthur Kiyanovski 	 */
1134adfed2d8SArthur Kiyanovski 	uint32_t output_length;
1135adfed2d8SArthur Kiyanovski };
1136adfed2d8SArthur Kiyanovski 
1137a195fab0SMarcin Wojtas struct ena_admin_get_feat_resp {
1138a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
1139a195fab0SMarcin Wojtas 
1140a195fab0SMarcin Wojtas 	union {
1141a195fab0SMarcin Wojtas 		uint32_t raw[14];
1142a195fab0SMarcin Wojtas 
1143a195fab0SMarcin Wojtas 		struct ena_admin_device_attr_feature_desc dev_attr;
1144a195fab0SMarcin Wojtas 
1145a195fab0SMarcin Wojtas 		struct ena_admin_feature_llq_desc llq;
1146a195fab0SMarcin Wojtas 
1147a195fab0SMarcin Wojtas 		struct ena_admin_queue_feature_desc max_queue;
1148a195fab0SMarcin Wojtas 
114967ec48bbSMarcin Wojtas 		struct ena_admin_queue_ext_feature_desc max_queue_ext;
115067ec48bbSMarcin Wojtas 
1151a195fab0SMarcin Wojtas 		struct ena_admin_feature_aenq_desc aenq;
1152a195fab0SMarcin Wojtas 
1153a195fab0SMarcin Wojtas 		struct ena_admin_get_feature_link_desc link;
1154a195fab0SMarcin Wojtas 
1155a195fab0SMarcin Wojtas 		struct ena_admin_feature_offload_desc offload;
1156a195fab0SMarcin Wojtas 
1157a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_flow_hash_function flow_hash_func;
1158a195fab0SMarcin Wojtas 
1159a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_flow_hash_input flow_hash_input;
1160a195fab0SMarcin Wojtas 
1161a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_ind_table ind_table;
1162a195fab0SMarcin Wojtas 
1163a195fab0SMarcin Wojtas 		struct ena_admin_feature_intr_moder_desc intr_moderation;
1164a195fab0SMarcin Wojtas 
1165a195fab0SMarcin Wojtas 		struct ena_admin_ena_hw_hints hw_hints;
116667ec48bbSMarcin Wojtas 
1167adfed2d8SArthur Kiyanovski 		struct ena_admin_feature_phc_desc phc;
1168adfed2d8SArthur Kiyanovski 
116967ec48bbSMarcin Wojtas 		struct ena_admin_get_extra_properties_strings_desc extra_properties_strings;
117067ec48bbSMarcin Wojtas 
117167ec48bbSMarcin Wojtas 		struct ena_admin_get_extra_properties_flags_desc extra_properties_flags;
1172a195fab0SMarcin Wojtas 	} u;
1173a195fab0SMarcin Wojtas };
1174a195fab0SMarcin Wojtas 
1175a195fab0SMarcin Wojtas struct ena_admin_set_feat_cmd {
1176a195fab0SMarcin Wojtas 	struct ena_admin_aq_common_desc aq_common_descriptor;
1177a195fab0SMarcin Wojtas 
1178a195fab0SMarcin Wojtas 	struct ena_admin_ctrl_buff_info control_buffer;
1179a195fab0SMarcin Wojtas 
1180a195fab0SMarcin Wojtas 	struct ena_admin_get_set_feature_common_desc feat_common;
1181a195fab0SMarcin Wojtas 
1182a195fab0SMarcin Wojtas 	union {
1183a195fab0SMarcin Wojtas 		uint32_t raw[11];
1184a195fab0SMarcin Wojtas 
1185a195fab0SMarcin Wojtas 		/* mtu size */
1186a195fab0SMarcin Wojtas 		struct ena_admin_set_feature_mtu_desc mtu;
1187a195fab0SMarcin Wojtas 
1188a195fab0SMarcin Wojtas 		/* host attributes */
1189a195fab0SMarcin Wojtas 		struct ena_admin_set_feature_host_attr_desc host_attr;
1190a195fab0SMarcin Wojtas 
1191a195fab0SMarcin Wojtas 		/* AENQ configuration */
1192a195fab0SMarcin Wojtas 		struct ena_admin_feature_aenq_desc aenq;
1193a195fab0SMarcin Wojtas 
1194a195fab0SMarcin Wojtas 		/* rss flow hash function */
1195a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_flow_hash_function flow_hash_func;
1196a195fab0SMarcin Wojtas 
1197a195fab0SMarcin Wojtas 		/* rss flow hash input */
1198a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_flow_hash_input flow_hash_input;
1199a195fab0SMarcin Wojtas 
1200a195fab0SMarcin Wojtas 		/* rss indirection table */
1201a195fab0SMarcin Wojtas 		struct ena_admin_feature_rss_ind_table ind_table;
120267ec48bbSMarcin Wojtas 
120367ec48bbSMarcin Wojtas 		/* LLQ configuration */
120467ec48bbSMarcin Wojtas 		struct ena_admin_feature_llq_desc llq;
1205adfed2d8SArthur Kiyanovski 
1206adfed2d8SArthur Kiyanovski 		/* PHC configuration */
1207adfed2d8SArthur Kiyanovski 		struct ena_admin_feature_phc_desc phc;
1208a195fab0SMarcin Wojtas 	} u;
1209a195fab0SMarcin Wojtas };
1210a195fab0SMarcin Wojtas 
1211a195fab0SMarcin Wojtas struct ena_admin_set_feat_resp {
1212a195fab0SMarcin Wojtas 	struct ena_admin_acq_common_desc acq_common_desc;
1213a195fab0SMarcin Wojtas 
1214a195fab0SMarcin Wojtas 	union {
1215a195fab0SMarcin Wojtas 		uint32_t raw[14];
1216a195fab0SMarcin Wojtas 	} u;
1217a195fab0SMarcin Wojtas };
1218a195fab0SMarcin Wojtas 
1219a195fab0SMarcin Wojtas struct ena_admin_aenq_common_desc {
1220a195fab0SMarcin Wojtas 	uint16_t group;
1221a195fab0SMarcin Wojtas 
12229eb1615fSMarcin Wojtas 	uint16_t syndrome;
1223a195fab0SMarcin Wojtas 
122467ec48bbSMarcin Wojtas 	/* 0 : phase
122567ec48bbSMarcin Wojtas 	 * 7:1 : reserved - MBZ
122667ec48bbSMarcin Wojtas 	 */
1227a195fab0SMarcin Wojtas 	uint8_t flags;
1228a195fab0SMarcin Wojtas 
1229a195fab0SMarcin Wojtas 	uint8_t reserved1[3];
1230a195fab0SMarcin Wojtas 
1231a195fab0SMarcin Wojtas 	uint32_t timestamp_low;
1232a195fab0SMarcin Wojtas 
1233a195fab0SMarcin Wojtas 	uint32_t timestamp_high;
1234a195fab0SMarcin Wojtas };
1235a195fab0SMarcin Wojtas 
1236a195fab0SMarcin Wojtas /* asynchronous event notification groups */
1237a195fab0SMarcin Wojtas enum ena_admin_aenq_group {
1238a195fab0SMarcin Wojtas 	ENA_ADMIN_LINK_CHANGE                       = 0,
1239a195fab0SMarcin Wojtas 	ENA_ADMIN_FATAL_ERROR                       = 1,
1240a195fab0SMarcin Wojtas 	ENA_ADMIN_WARNING                           = 2,
1241a195fab0SMarcin Wojtas 	ENA_ADMIN_NOTIFICATION                      = 3,
1242a195fab0SMarcin Wojtas 	ENA_ADMIN_KEEP_ALIVE                        = 4,
1243adfed2d8SArthur Kiyanovski 	ENA_ADMIN_REFRESH_CAPABILITIES              = 5,
1244*f5f8d7c9SOsama Abboud 	ENA_ADMIN_CONF_NOTIFICATIONS		    = 6,
1245*f5f8d7c9SOsama Abboud 	ENA_ADMIN_DEVICE_REQUEST_RESET              = 7,
1246*f5f8d7c9SOsama Abboud 	ENA_ADMIN_AENQ_GROUPS_NUM                   = 8,
1247a195fab0SMarcin Wojtas };
1248a195fab0SMarcin Wojtas 
12499eb1615fSMarcin Wojtas enum ena_admin_aenq_notification_syndrome {
1250a195fab0SMarcin Wojtas 	ENA_ADMIN_UPDATE_HINTS                      = 2,
1251a195fab0SMarcin Wojtas };
1252a195fab0SMarcin Wojtas 
1253a195fab0SMarcin Wojtas struct ena_admin_aenq_entry {
1254a195fab0SMarcin Wojtas 	struct ena_admin_aenq_common_desc aenq_common_desc;
1255a195fab0SMarcin Wojtas 
1256a195fab0SMarcin Wojtas 	/* command specific inline data */
1257a195fab0SMarcin Wojtas 	uint32_t inline_data_w4[12];
1258a195fab0SMarcin Wojtas };
1259a195fab0SMarcin Wojtas 
1260a195fab0SMarcin Wojtas struct ena_admin_aenq_link_change_desc {
1261a195fab0SMarcin Wojtas 	struct ena_admin_aenq_common_desc aenq_common_desc;
1262a195fab0SMarcin Wojtas 
1263a195fab0SMarcin Wojtas 	/* 0 : link_status */
1264a195fab0SMarcin Wojtas 	uint32_t flags;
1265a195fab0SMarcin Wojtas };
1266a195fab0SMarcin Wojtas 
1267a195fab0SMarcin Wojtas struct ena_admin_aenq_keep_alive_desc {
1268a195fab0SMarcin Wojtas 	struct ena_admin_aenq_common_desc aenq_common_desc;
1269a195fab0SMarcin Wojtas 
1270a195fab0SMarcin Wojtas 	uint32_t rx_drops_low;
1271a195fab0SMarcin Wojtas 
1272a195fab0SMarcin Wojtas 	uint32_t rx_drops_high;
12738483b844SMarcin Wojtas 
12748483b844SMarcin Wojtas 	uint32_t tx_drops_low;
12758483b844SMarcin Wojtas 
12768483b844SMarcin Wojtas 	uint32_t tx_drops_high;
1277*f5f8d7c9SOsama Abboud 
1278*f5f8d7c9SOsama Abboud 	uint32_t rx_overruns_low;
1279*f5f8d7c9SOsama Abboud 
1280*f5f8d7c9SOsama Abboud 	uint32_t rx_overruns_high;
1281*f5f8d7c9SOsama Abboud };
1282*f5f8d7c9SOsama Abboud 
1283*f5f8d7c9SOsama Abboud struct ena_admin_aenq_conf_notifications_desc {
1284*f5f8d7c9SOsama Abboud 	struct ena_admin_aenq_common_desc aenq_common_desc;
1285*f5f8d7c9SOsama Abboud 
1286*f5f8d7c9SOsama Abboud 	uint64_t notifications_bitmap;
1287*f5f8d7c9SOsama Abboud 
1288*f5f8d7c9SOsama Abboud 	uint64_t reserved;
1289a195fab0SMarcin Wojtas };
1290a195fab0SMarcin Wojtas 
1291a195fab0SMarcin Wojtas struct ena_admin_ena_mmio_req_read_less_resp {
1292a195fab0SMarcin Wojtas 	uint16_t req_id;
1293a195fab0SMarcin Wojtas 
1294a195fab0SMarcin Wojtas 	uint16_t reg_off;
1295a195fab0SMarcin Wojtas 
1296a195fab0SMarcin Wojtas 	/* value is valid when poll is cleared */
1297a195fab0SMarcin Wojtas 	uint32_t reg_val;
1298a195fab0SMarcin Wojtas };
1299a195fab0SMarcin Wojtas 
1300adfed2d8SArthur Kiyanovski struct ena_admin_phc_resp {
1301*f5f8d7c9SOsama Abboud 	/* Request Id, received from DB register */
1302adfed2d8SArthur Kiyanovski 	uint16_t req_id;
1303adfed2d8SArthur Kiyanovski 
1304adfed2d8SArthur Kiyanovski 	uint8_t reserved1[6];
1305adfed2d8SArthur Kiyanovski 
1306*f5f8d7c9SOsama Abboud 	/* PHC timestamp (nsec) */
1307adfed2d8SArthur Kiyanovski 	uint64_t timestamp;
1308adfed2d8SArthur Kiyanovski 
1309*f5f8d7c9SOsama Abboud 	uint8_t reserved2[8];
1310*f5f8d7c9SOsama Abboud 
1311*f5f8d7c9SOsama Abboud 	/* Timestamp error limit (nsec) */
1312*f5f8d7c9SOsama Abboud 	uint32_t error_bound;
1313*f5f8d7c9SOsama Abboud 
1314*f5f8d7c9SOsama Abboud 	/* Bit field of enum ena_admin_phc_error_flags */
1315*f5f8d7c9SOsama Abboud 	uint32_t error_flags;
1316*f5f8d7c9SOsama Abboud 
1317*f5f8d7c9SOsama Abboud 	uint8_t reserved3[32];
1318adfed2d8SArthur Kiyanovski };
1319adfed2d8SArthur Kiyanovski 
1320a195fab0SMarcin Wojtas /* aq_common_desc */
1321a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK            GENMASK(11, 0)
1322a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_PHASE_MASK                 BIT(0)
1323a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_SHIFT            1
1324a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_MASK             BIT(1)
1325a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_SHIFT   2
1326a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK    BIT(2)
1327a195fab0SMarcin Wojtas 
1328a195fab0SMarcin Wojtas /* sq */
1329a195fab0SMarcin Wojtas #define ENA_ADMIN_SQ_SQ_DIRECTION_SHIFT                     5
1330a195fab0SMarcin Wojtas #define ENA_ADMIN_SQ_SQ_DIRECTION_MASK                      GENMASK(7, 5)
1331a195fab0SMarcin Wojtas 
1332a195fab0SMarcin Wojtas /* acq_common_desc */
1333a195fab0SMarcin Wojtas #define ENA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID_MASK           GENMASK(11, 0)
1334a195fab0SMarcin Wojtas #define ENA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK                BIT(0)
1335a195fab0SMarcin Wojtas 
1336a195fab0SMarcin Wojtas /* aq_create_sq_cmd */
1337a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_SHIFT       5
1338a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_MASK        GENMASK(7, 5)
1339a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_PLACEMENT_POLICY_MASK    GENMASK(3, 0)
1340a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_SHIFT  4
1341a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_MASK   GENMASK(6, 4)
1342a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_SQ_CMD_IS_PHYSICALLY_CONTIGUOUS_MASK BIT(0)
1343a195fab0SMarcin Wojtas 
1344a195fab0SMarcin Wojtas /* aq_create_cq_cmd */
1345a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_SHIFT 5
1346a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_MASK BIT(5)
1347a195fab0SMarcin Wojtas #define ENA_ADMIN_AQ_CREATE_CQ_CMD_CQ_ENTRY_SIZE_WORDS_MASK GENMASK(4, 0)
1348a195fab0SMarcin Wojtas 
1349a195fab0SMarcin Wojtas /* get_set_feature_common_desc */
1350a195fab0SMarcin Wojtas #define ENA_ADMIN_GET_SET_FEATURE_COMMON_DESC_SELECT_MASK   GENMASK(1, 0)
1351a195fab0SMarcin Wojtas 
1352a195fab0SMarcin Wojtas /* get_feature_link_desc */
1353a195fab0SMarcin Wojtas #define ENA_ADMIN_GET_FEATURE_LINK_DESC_AUTONEG_MASK        BIT(0)
1354a195fab0SMarcin Wojtas #define ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_SHIFT        1
1355a195fab0SMarcin Wojtas #define ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_MASK         BIT(1)
1356a195fab0SMarcin Wojtas 
1357a195fab0SMarcin Wojtas /* feature_offload_desc */
1358a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L3_CSUM_IPV4_MASK BIT(0)
1359a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_SHIFT 1
1360a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK BIT(1)
1361a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_SHIFT 2
1362a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_MASK BIT(2)
1363a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_SHIFT 3
1364a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_MASK BIT(3)
1365a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_SHIFT 4
1366a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_MASK BIT(4)
1367a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_SHIFT       5
1368a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK        BIT(5)
1369a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_SHIFT       6
1370a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_MASK        BIT(6)
1371a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_SHIFT        7
1372a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_MASK         BIT(7)
1373a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L3_CSUM_IPV4_MASK BIT(0)
1374a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_SHIFT 1
1375a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK BIT(1)
1376a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_SHIFT 2
1377a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_MASK BIT(2)
1378a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_SHIFT        3
1379a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_MASK         BIT(3)
1380a195fab0SMarcin Wojtas 
1381a195fab0SMarcin Wojtas /* feature_rss_flow_hash_function */
1382a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_FUNCS_MASK GENMASK(7, 0)
1383a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_SELECTED_FUNC_MASK GENMASK(7, 0)
1384a195fab0SMarcin Wojtas 
1385a195fab0SMarcin Wojtas /* feature_rss_flow_hash_input */
1386a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_SHIFT 1
1387a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_MASK  BIT(1)
1388a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_SHIFT 2
1389a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_MASK  BIT(2)
1390a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_SHIFT 1
1391a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_MASK BIT(1)
1392a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_SHIFT 2
1393a195fab0SMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_MASK BIT(2)
1394a195fab0SMarcin Wojtas 
1395a195fab0SMarcin Wojtas /* host_info */
1396a195fab0SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_MAJOR_MASK                      GENMASK(7, 0)
1397a195fab0SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_MINOR_SHIFT                     8
1398a195fab0SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_MINOR_MASK                      GENMASK(15, 8)
1399a195fab0SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT                 16
1400a195fab0SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_SUB_MINOR_MASK                  GENMASK(23, 16)
140167ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_MODULE_TYPE_SHIFT               24
140267ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_MODULE_TYPE_MASK                GENMASK(31, 24)
140367ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_FUNCTION_MASK                   GENMASK(2, 0)
140467ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_DEVICE_SHIFT                    3
140567ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_DEVICE_MASK                     GENMASK(7, 3)
140667ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_BUS_SHIFT                       8
140767ec48bbSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_BUS_MASK                        GENMASK(15, 8)
14088483b844SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_OFFSET_SHIFT                 1
14098483b844SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_OFFSET_MASK                  BIT(1)
14108483b844SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_SHIFT      2
14118483b844SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_MASK       BIT(2)
14129eb1615fSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_SHIFT          3
14139eb1615fSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_MASK           BIT(3)
14149eb1615fSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_SHIFT 4
14159eb1615fSMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_MASK BIT(4)
14163fc5d816SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_SHIFT             6
14173fc5d816SMarcin Wojtas #define ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_MASK              BIT(6)
1418*f5f8d7c9SOsama Abboud #define ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_SHIFT      7
1419*f5f8d7c9SOsama Abboud #define ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_MASK       BIT(7)
1420*f5f8d7c9SOsama Abboud #define ENA_ADMIN_HOST_INFO_PHC_SHIFT                       8
1421*f5f8d7c9SOsama Abboud #define ENA_ADMIN_HOST_INFO_PHC_MASK                        BIT(8)
142267ec48bbSMarcin Wojtas 
142367ec48bbSMarcin Wojtas /* feature_rss_ind_table */
142467ec48bbSMarcin Wojtas #define ENA_ADMIN_FEATURE_RSS_IND_TABLE_ONE_ENTRY_UPDATE_MASK BIT(0)
1425a195fab0SMarcin Wojtas 
1426a195fab0SMarcin Wojtas /* aenq_common_desc */
1427a195fab0SMarcin Wojtas #define ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK               BIT(0)
1428a195fab0SMarcin Wojtas 
1429a195fab0SMarcin Wojtas /* aenq_link_change_desc */
1430a195fab0SMarcin Wojtas #define ENA_ADMIN_AENQ_LINK_CHANGE_DESC_LINK_STATUS_MASK    BIT(0)
1431a195fab0SMarcin Wojtas 
143267ec48bbSMarcin Wojtas #if !defined(DEFS_LINUX_MAINLINE)
get_ena_admin_aq_common_desc_command_id(const struct ena_admin_aq_common_desc * p)1433a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_aq_common_desc_command_id(const struct ena_admin_aq_common_desc *p)
1434a195fab0SMarcin Wojtas {
1435a195fab0SMarcin Wojtas 	return p->command_id & ENA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK;
1436a195fab0SMarcin Wojtas }
1437a195fab0SMarcin Wojtas 
set_ena_admin_aq_common_desc_command_id(struct ena_admin_aq_common_desc * p,uint16_t val)1438a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_common_desc_command_id(struct ena_admin_aq_common_desc *p, uint16_t val)
1439a195fab0SMarcin Wojtas {
1440a195fab0SMarcin Wojtas 	p->command_id |= val & ENA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK;
1441a195fab0SMarcin Wojtas }
1442a195fab0SMarcin Wojtas 
get_ena_admin_aq_common_desc_phase(const struct ena_admin_aq_common_desc * p)1443a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_common_desc_phase(const struct ena_admin_aq_common_desc *p)
1444a195fab0SMarcin Wojtas {
1445a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_AQ_COMMON_DESC_PHASE_MASK;
1446a195fab0SMarcin Wojtas }
1447a195fab0SMarcin Wojtas 
set_ena_admin_aq_common_desc_phase(struct ena_admin_aq_common_desc * p,uint8_t val)1448a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_common_desc_phase(struct ena_admin_aq_common_desc *p, uint8_t val)
1449a195fab0SMarcin Wojtas {
1450a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_AQ_COMMON_DESC_PHASE_MASK;
1451a195fab0SMarcin Wojtas }
1452a195fab0SMarcin Wojtas 
get_ena_admin_aq_common_desc_ctrl_data(const struct ena_admin_aq_common_desc * p)1453a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_common_desc_ctrl_data(const struct ena_admin_aq_common_desc *p)
1454a195fab0SMarcin Wojtas {
1455a195fab0SMarcin Wojtas 	return (p->flags & ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_MASK) >> ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_SHIFT;
1456a195fab0SMarcin Wojtas }
1457a195fab0SMarcin Wojtas 
set_ena_admin_aq_common_desc_ctrl_data(struct ena_admin_aq_common_desc * p,uint8_t val)1458a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_common_desc_ctrl_data(struct ena_admin_aq_common_desc *p, uint8_t val)
1459a195fab0SMarcin Wojtas {
1460a195fab0SMarcin Wojtas 	p->flags |= (val << ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_SHIFT) & ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_MASK;
1461a195fab0SMarcin Wojtas }
1462a195fab0SMarcin Wojtas 
get_ena_admin_aq_common_desc_ctrl_data_indirect(const struct ena_admin_aq_common_desc * p)1463a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_common_desc_ctrl_data_indirect(const struct ena_admin_aq_common_desc *p)
1464a195fab0SMarcin Wojtas {
1465a195fab0SMarcin Wojtas 	return (p->flags & ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK) >> ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_SHIFT;
1466a195fab0SMarcin Wojtas }
1467a195fab0SMarcin Wojtas 
set_ena_admin_aq_common_desc_ctrl_data_indirect(struct ena_admin_aq_common_desc * p,uint8_t val)1468a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_common_desc_ctrl_data_indirect(struct ena_admin_aq_common_desc *p, uint8_t val)
1469a195fab0SMarcin Wojtas {
1470a195fab0SMarcin Wojtas 	p->flags |= (val << ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_SHIFT) & ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK;
1471a195fab0SMarcin Wojtas }
1472a195fab0SMarcin Wojtas 
get_ena_admin_sq_sq_direction(const struct ena_admin_sq * p)1473a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_sq_sq_direction(const struct ena_admin_sq *p)
1474a195fab0SMarcin Wojtas {
1475a195fab0SMarcin Wojtas 	return (p->sq_identity & ENA_ADMIN_SQ_SQ_DIRECTION_MASK) >> ENA_ADMIN_SQ_SQ_DIRECTION_SHIFT;
1476a195fab0SMarcin Wojtas }
1477a195fab0SMarcin Wojtas 
set_ena_admin_sq_sq_direction(struct ena_admin_sq * p,uint8_t val)1478a195fab0SMarcin Wojtas static inline void set_ena_admin_sq_sq_direction(struct ena_admin_sq *p, uint8_t val)
1479a195fab0SMarcin Wojtas {
1480a195fab0SMarcin Wojtas 	p->sq_identity |= (val << ENA_ADMIN_SQ_SQ_DIRECTION_SHIFT) & ENA_ADMIN_SQ_SQ_DIRECTION_MASK;
1481a195fab0SMarcin Wojtas }
1482a195fab0SMarcin Wojtas 
get_ena_admin_acq_common_desc_command_id(const struct ena_admin_acq_common_desc * p)1483a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_acq_common_desc_command_id(const struct ena_admin_acq_common_desc *p)
1484a195fab0SMarcin Wojtas {
1485a195fab0SMarcin Wojtas 	return p->command & ENA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID_MASK;
1486a195fab0SMarcin Wojtas }
1487a195fab0SMarcin Wojtas 
set_ena_admin_acq_common_desc_command_id(struct ena_admin_acq_common_desc * p,uint16_t val)1488a195fab0SMarcin Wojtas static inline void set_ena_admin_acq_common_desc_command_id(struct ena_admin_acq_common_desc *p, uint16_t val)
1489a195fab0SMarcin Wojtas {
1490a195fab0SMarcin Wojtas 	p->command |= val & ENA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID_MASK;
1491a195fab0SMarcin Wojtas }
1492a195fab0SMarcin Wojtas 
get_ena_admin_acq_common_desc_phase(const struct ena_admin_acq_common_desc * p)1493a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_acq_common_desc_phase(const struct ena_admin_acq_common_desc *p)
1494a195fab0SMarcin Wojtas {
1495a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK;
1496a195fab0SMarcin Wojtas }
1497a195fab0SMarcin Wojtas 
set_ena_admin_acq_common_desc_phase(struct ena_admin_acq_common_desc * p,uint8_t val)1498a195fab0SMarcin Wojtas static inline void set_ena_admin_acq_common_desc_phase(struct ena_admin_acq_common_desc *p, uint8_t val)
1499a195fab0SMarcin Wojtas {
1500a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK;
1501a195fab0SMarcin Wojtas }
1502a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_sq_cmd_sq_direction(const struct ena_admin_aq_create_sq_cmd * p)1503a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_sq_cmd_sq_direction(const struct ena_admin_aq_create_sq_cmd *p)
1504a195fab0SMarcin Wojtas {
1505a195fab0SMarcin Wojtas 	return (p->sq_identity & ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_MASK) >> ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_SHIFT;
1506a195fab0SMarcin Wojtas }
1507a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_sq_cmd_sq_direction(struct ena_admin_aq_create_sq_cmd * p,uint8_t val)1508a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_sq_cmd_sq_direction(struct ena_admin_aq_create_sq_cmd *p, uint8_t val)
1509a195fab0SMarcin Wojtas {
1510a195fab0SMarcin Wojtas 	p->sq_identity |= (val << ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_SHIFT) & ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_MASK;
1511a195fab0SMarcin Wojtas }
1512a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_sq_cmd_placement_policy(const struct ena_admin_aq_create_sq_cmd * p)1513a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_sq_cmd_placement_policy(const struct ena_admin_aq_create_sq_cmd *p)
1514a195fab0SMarcin Wojtas {
1515a195fab0SMarcin Wojtas 	return p->sq_caps_2 & ENA_ADMIN_AQ_CREATE_SQ_CMD_PLACEMENT_POLICY_MASK;
1516a195fab0SMarcin Wojtas }
1517a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_sq_cmd_placement_policy(struct ena_admin_aq_create_sq_cmd * p,uint8_t val)1518a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_sq_cmd_placement_policy(struct ena_admin_aq_create_sq_cmd *p, uint8_t val)
1519a195fab0SMarcin Wojtas {
1520a195fab0SMarcin Wojtas 	p->sq_caps_2 |= val & ENA_ADMIN_AQ_CREATE_SQ_CMD_PLACEMENT_POLICY_MASK;
1521a195fab0SMarcin Wojtas }
1522a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_sq_cmd_completion_policy(const struct ena_admin_aq_create_sq_cmd * p)1523a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_sq_cmd_completion_policy(const struct ena_admin_aq_create_sq_cmd *p)
1524a195fab0SMarcin Wojtas {
1525a195fab0SMarcin Wojtas 	return (p->sq_caps_2 & ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_MASK) >> ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_SHIFT;
1526a195fab0SMarcin Wojtas }
1527a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_sq_cmd_completion_policy(struct ena_admin_aq_create_sq_cmd * p,uint8_t val)1528a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_sq_cmd_completion_policy(struct ena_admin_aq_create_sq_cmd *p, uint8_t val)
1529a195fab0SMarcin Wojtas {
1530a195fab0SMarcin Wojtas 	p->sq_caps_2 |= (val << ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_SHIFT) & ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_MASK;
1531a195fab0SMarcin Wojtas }
1532a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_sq_cmd_is_physically_contiguous(const struct ena_admin_aq_create_sq_cmd * p)1533a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_sq_cmd_is_physically_contiguous(const struct ena_admin_aq_create_sq_cmd *p)
1534a195fab0SMarcin Wojtas {
1535a195fab0SMarcin Wojtas 	return p->sq_caps_3 & ENA_ADMIN_AQ_CREATE_SQ_CMD_IS_PHYSICALLY_CONTIGUOUS_MASK;
1536a195fab0SMarcin Wojtas }
1537a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_sq_cmd_is_physically_contiguous(struct ena_admin_aq_create_sq_cmd * p,uint8_t val)1538a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_sq_cmd_is_physically_contiguous(struct ena_admin_aq_create_sq_cmd *p, uint8_t val)
1539a195fab0SMarcin Wojtas {
1540a195fab0SMarcin Wojtas 	p->sq_caps_3 |= val & ENA_ADMIN_AQ_CREATE_SQ_CMD_IS_PHYSICALLY_CONTIGUOUS_MASK;
1541a195fab0SMarcin Wojtas }
1542a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_cq_cmd_interrupt_mode_enabled(const struct ena_admin_aq_create_cq_cmd * p)1543a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_cq_cmd_interrupt_mode_enabled(const struct ena_admin_aq_create_cq_cmd *p)
1544a195fab0SMarcin Wojtas {
1545a195fab0SMarcin Wojtas 	return (p->cq_caps_1 & ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_MASK) >> ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_SHIFT;
1546a195fab0SMarcin Wojtas }
1547a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_cq_cmd_interrupt_mode_enabled(struct ena_admin_aq_create_cq_cmd * p,uint8_t val)1548a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_cq_cmd_interrupt_mode_enabled(struct ena_admin_aq_create_cq_cmd *p, uint8_t val)
1549a195fab0SMarcin Wojtas {
1550a195fab0SMarcin Wojtas 	p->cq_caps_1 |= (val << ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_SHIFT) & ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_MASK;
1551a195fab0SMarcin Wojtas }
1552a195fab0SMarcin Wojtas 
get_ena_admin_aq_create_cq_cmd_cq_entry_size_words(const struct ena_admin_aq_create_cq_cmd * p)1553a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aq_create_cq_cmd_cq_entry_size_words(const struct ena_admin_aq_create_cq_cmd *p)
1554a195fab0SMarcin Wojtas {
1555a195fab0SMarcin Wojtas 	return p->cq_caps_2 & ENA_ADMIN_AQ_CREATE_CQ_CMD_CQ_ENTRY_SIZE_WORDS_MASK;
1556a195fab0SMarcin Wojtas }
1557a195fab0SMarcin Wojtas 
set_ena_admin_aq_create_cq_cmd_cq_entry_size_words(struct ena_admin_aq_create_cq_cmd * p,uint8_t val)1558a195fab0SMarcin Wojtas static inline void set_ena_admin_aq_create_cq_cmd_cq_entry_size_words(struct ena_admin_aq_create_cq_cmd *p, uint8_t val)
1559a195fab0SMarcin Wojtas {
1560a195fab0SMarcin Wojtas 	p->cq_caps_2 |= val & ENA_ADMIN_AQ_CREATE_CQ_CMD_CQ_ENTRY_SIZE_WORDS_MASK;
1561a195fab0SMarcin Wojtas }
1562a195fab0SMarcin Wojtas 
get_ena_admin_get_set_feature_common_desc_select(const struct ena_admin_get_set_feature_common_desc * p)1563a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_get_set_feature_common_desc_select(const struct ena_admin_get_set_feature_common_desc *p)
1564a195fab0SMarcin Wojtas {
1565a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_GET_SET_FEATURE_COMMON_DESC_SELECT_MASK;
1566a195fab0SMarcin Wojtas }
1567a195fab0SMarcin Wojtas 
set_ena_admin_get_set_feature_common_desc_select(struct ena_admin_get_set_feature_common_desc * p,uint8_t val)1568a195fab0SMarcin Wojtas static inline void set_ena_admin_get_set_feature_common_desc_select(struct ena_admin_get_set_feature_common_desc *p, uint8_t val)
1569a195fab0SMarcin Wojtas {
1570a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_GET_SET_FEATURE_COMMON_DESC_SELECT_MASK;
1571a195fab0SMarcin Wojtas }
1572a195fab0SMarcin Wojtas 
get_ena_admin_get_feature_link_desc_autoneg(const struct ena_admin_get_feature_link_desc * p)1573a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_get_feature_link_desc_autoneg(const struct ena_admin_get_feature_link_desc *p)
1574a195fab0SMarcin Wojtas {
1575a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_GET_FEATURE_LINK_DESC_AUTONEG_MASK;
1576a195fab0SMarcin Wojtas }
1577a195fab0SMarcin Wojtas 
set_ena_admin_get_feature_link_desc_autoneg(struct ena_admin_get_feature_link_desc * p,uint32_t val)1578a195fab0SMarcin Wojtas static inline void set_ena_admin_get_feature_link_desc_autoneg(struct ena_admin_get_feature_link_desc *p, uint32_t val)
1579a195fab0SMarcin Wojtas {
1580a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_GET_FEATURE_LINK_DESC_AUTONEG_MASK;
1581a195fab0SMarcin Wojtas }
1582a195fab0SMarcin Wojtas 
get_ena_admin_get_feature_link_desc_duplex(const struct ena_admin_get_feature_link_desc * p)1583a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_get_feature_link_desc_duplex(const struct ena_admin_get_feature_link_desc *p)
1584a195fab0SMarcin Wojtas {
1585a195fab0SMarcin Wojtas 	return (p->flags & ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_MASK) >> ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_SHIFT;
1586a195fab0SMarcin Wojtas }
1587a195fab0SMarcin Wojtas 
set_ena_admin_get_feature_link_desc_duplex(struct ena_admin_get_feature_link_desc * p,uint32_t val)1588a195fab0SMarcin Wojtas static inline void set_ena_admin_get_feature_link_desc_duplex(struct ena_admin_get_feature_link_desc *p, uint32_t val)
1589a195fab0SMarcin Wojtas {
1590a195fab0SMarcin Wojtas 	p->flags |= (val << ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_SHIFT) & ENA_ADMIN_GET_FEATURE_LINK_DESC_DUPLEX_MASK;
1591a195fab0SMarcin Wojtas }
1592a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_TX_L3_csum_ipv4(const struct ena_admin_feature_offload_desc * p)1593a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_TX_L3_csum_ipv4(const struct ena_admin_feature_offload_desc *p)
1594a195fab0SMarcin Wojtas {
1595a195fab0SMarcin Wojtas 	return p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L3_CSUM_IPV4_MASK;
1596a195fab0SMarcin Wojtas }
1597a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_TX_L3_csum_ipv4(struct ena_admin_feature_offload_desc * p,uint32_t val)1598a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_TX_L3_csum_ipv4(struct ena_admin_feature_offload_desc *p, uint32_t val)
1599a195fab0SMarcin Wojtas {
1600a195fab0SMarcin Wojtas 	p->tx |= val & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L3_CSUM_IPV4_MASK;
1601a195fab0SMarcin Wojtas }
1602a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_part(const struct ena_admin_feature_offload_desc * p)1603a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_part(const struct ena_admin_feature_offload_desc *p)
1604a195fab0SMarcin Wojtas {
1605a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_SHIFT;
1606a195fab0SMarcin Wojtas }
1607a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_part(struct ena_admin_feature_offload_desc * p,uint32_t val)1608a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_part(struct ena_admin_feature_offload_desc *p, uint32_t val)
1609a195fab0SMarcin Wojtas {
1610a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_PART_MASK;
1611a195fab0SMarcin Wojtas }
1612a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_full(const struct ena_admin_feature_offload_desc * p)1613a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_full(const struct ena_admin_feature_offload_desc *p)
1614a195fab0SMarcin Wojtas {
1615a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_SHIFT;
1616a195fab0SMarcin Wojtas }
1617a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_full(struct ena_admin_feature_offload_desc * p,uint32_t val)1618a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_TX_L4_ipv4_csum_full(struct ena_admin_feature_offload_desc *p, uint32_t val)
1619a195fab0SMarcin Wojtas {
1620a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV4_CSUM_FULL_MASK;
1621a195fab0SMarcin Wojtas }
1622a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_part(const struct ena_admin_feature_offload_desc * p)1623a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_part(const struct ena_admin_feature_offload_desc *p)
1624a195fab0SMarcin Wojtas {
1625a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_SHIFT;
1626a195fab0SMarcin Wojtas }
1627a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_part(struct ena_admin_feature_offload_desc * p,uint32_t val)1628a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_part(struct ena_admin_feature_offload_desc *p, uint32_t val)
1629a195fab0SMarcin Wojtas {
1630a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_PART_MASK;
1631a195fab0SMarcin Wojtas }
1632a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_full(const struct ena_admin_feature_offload_desc * p)1633a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_full(const struct ena_admin_feature_offload_desc *p)
1634a195fab0SMarcin Wojtas {
1635a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_SHIFT;
1636a195fab0SMarcin Wojtas }
1637a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_full(struct ena_admin_feature_offload_desc * p,uint32_t val)1638a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_TX_L4_ipv6_csum_full(struct ena_admin_feature_offload_desc *p, uint32_t val)
1639a195fab0SMarcin Wojtas {
1640a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TX_L4_IPV6_CSUM_FULL_MASK;
1641a195fab0SMarcin Wojtas }
1642a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_tso_ipv4(const struct ena_admin_feature_offload_desc * p)1643a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_tso_ipv4(const struct ena_admin_feature_offload_desc *p)
1644a195fab0SMarcin Wojtas {
1645a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_SHIFT;
1646a195fab0SMarcin Wojtas }
1647a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_tso_ipv4(struct ena_admin_feature_offload_desc * p,uint32_t val)1648a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_tso_ipv4(struct ena_admin_feature_offload_desc *p, uint32_t val)
1649a195fab0SMarcin Wojtas {
1650a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV4_MASK;
1651a195fab0SMarcin Wojtas }
1652a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_tso_ipv6(const struct ena_admin_feature_offload_desc * p)1653a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_tso_ipv6(const struct ena_admin_feature_offload_desc *p)
1654a195fab0SMarcin Wojtas {
1655a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_SHIFT;
1656a195fab0SMarcin Wojtas }
1657a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_tso_ipv6(struct ena_admin_feature_offload_desc * p,uint32_t val)1658a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_tso_ipv6(struct ena_admin_feature_offload_desc *p, uint32_t val)
1659a195fab0SMarcin Wojtas {
1660a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_IPV6_MASK;
1661a195fab0SMarcin Wojtas }
1662a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_tso_ecn(const struct ena_admin_feature_offload_desc * p)1663a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_tso_ecn(const struct ena_admin_feature_offload_desc *p)
1664a195fab0SMarcin Wojtas {
1665a195fab0SMarcin Wojtas 	return (p->tx & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_SHIFT;
1666a195fab0SMarcin Wojtas }
1667a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_tso_ecn(struct ena_admin_feature_offload_desc * p,uint32_t val)1668a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_tso_ecn(struct ena_admin_feature_offload_desc *p, uint32_t val)
1669a195fab0SMarcin Wojtas {
1670a195fab0SMarcin Wojtas 	p->tx |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_TSO_ECN_MASK;
1671a195fab0SMarcin Wojtas }
1672a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_RX_L3_csum_ipv4(const struct ena_admin_feature_offload_desc * p)1673a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_RX_L3_csum_ipv4(const struct ena_admin_feature_offload_desc *p)
1674a195fab0SMarcin Wojtas {
1675a195fab0SMarcin Wojtas 	return p->rx_supported & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L3_CSUM_IPV4_MASK;
1676a195fab0SMarcin Wojtas }
1677a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_RX_L3_csum_ipv4(struct ena_admin_feature_offload_desc * p,uint32_t val)1678a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_RX_L3_csum_ipv4(struct ena_admin_feature_offload_desc *p, uint32_t val)
1679a195fab0SMarcin Wojtas {
1680a195fab0SMarcin Wojtas 	p->rx_supported |= val & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L3_CSUM_IPV4_MASK;
1681a195fab0SMarcin Wojtas }
1682a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_RX_L4_ipv4_csum(const struct ena_admin_feature_offload_desc * p)1683a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_RX_L4_ipv4_csum(const struct ena_admin_feature_offload_desc *p)
1684a195fab0SMarcin Wojtas {
1685a195fab0SMarcin Wojtas 	return (p->rx_supported & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_SHIFT;
1686a195fab0SMarcin Wojtas }
1687a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_RX_L4_ipv4_csum(struct ena_admin_feature_offload_desc * p,uint32_t val)1688a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_RX_L4_ipv4_csum(struct ena_admin_feature_offload_desc *p, uint32_t val)
1689a195fab0SMarcin Wojtas {
1690a195fab0SMarcin Wojtas 	p->rx_supported |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV4_CSUM_MASK;
1691a195fab0SMarcin Wojtas }
1692a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_RX_L4_ipv6_csum(const struct ena_admin_feature_offload_desc * p)1693a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_RX_L4_ipv6_csum(const struct ena_admin_feature_offload_desc *p)
1694a195fab0SMarcin Wojtas {
1695a195fab0SMarcin Wojtas 	return (p->rx_supported & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_SHIFT;
1696a195fab0SMarcin Wojtas }
1697a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_RX_L4_ipv6_csum(struct ena_admin_feature_offload_desc * p,uint32_t val)1698a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_RX_L4_ipv6_csum(struct ena_admin_feature_offload_desc *p, uint32_t val)
1699a195fab0SMarcin Wojtas {
1700a195fab0SMarcin Wojtas 	p->rx_supported |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_L4_IPV6_CSUM_MASK;
1701a195fab0SMarcin Wojtas }
1702a195fab0SMarcin Wojtas 
get_ena_admin_feature_offload_desc_RX_hash(const struct ena_admin_feature_offload_desc * p)1703a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_offload_desc_RX_hash(const struct ena_admin_feature_offload_desc *p)
1704a195fab0SMarcin Wojtas {
1705a195fab0SMarcin Wojtas 	return (p->rx_supported & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_MASK) >> ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_SHIFT;
1706a195fab0SMarcin Wojtas }
1707a195fab0SMarcin Wojtas 
set_ena_admin_feature_offload_desc_RX_hash(struct ena_admin_feature_offload_desc * p,uint32_t val)1708a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_offload_desc_RX_hash(struct ena_admin_feature_offload_desc *p, uint32_t val)
1709a195fab0SMarcin Wojtas {
1710a195fab0SMarcin Wojtas 	p->rx_supported |= (val << ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_SHIFT) & ENA_ADMIN_FEATURE_OFFLOAD_DESC_RX_HASH_MASK;
1711a195fab0SMarcin Wojtas }
1712a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_function_funcs(const struct ena_admin_feature_rss_flow_hash_function * p)1713a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_rss_flow_hash_function_funcs(const struct ena_admin_feature_rss_flow_hash_function *p)
1714a195fab0SMarcin Wojtas {
1715a195fab0SMarcin Wojtas 	return p->supported_func & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_FUNCS_MASK;
1716a195fab0SMarcin Wojtas }
1717a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_function_funcs(struct ena_admin_feature_rss_flow_hash_function * p,uint32_t val)1718a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_function_funcs(struct ena_admin_feature_rss_flow_hash_function *p, uint32_t val)
1719a195fab0SMarcin Wojtas {
1720a195fab0SMarcin Wojtas 	p->supported_func |= val & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_FUNCS_MASK;
1721a195fab0SMarcin Wojtas }
1722a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_function_selected_func(const struct ena_admin_feature_rss_flow_hash_function * p)1723a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_feature_rss_flow_hash_function_selected_func(const struct ena_admin_feature_rss_flow_hash_function *p)
1724a195fab0SMarcin Wojtas {
1725a195fab0SMarcin Wojtas 	return p->selected_func & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_SELECTED_FUNC_MASK;
1726a195fab0SMarcin Wojtas }
1727a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_function_selected_func(struct ena_admin_feature_rss_flow_hash_function * p,uint32_t val)1728a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_function_selected_func(struct ena_admin_feature_rss_flow_hash_function *p, uint32_t val)
1729a195fab0SMarcin Wojtas {
1730a195fab0SMarcin Wojtas 	p->selected_func |= val & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_FUNCTION_SELECTED_FUNC_MASK;
1731a195fab0SMarcin Wojtas }
1732a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_input_L3_sort(const struct ena_admin_feature_rss_flow_hash_input * p)1733a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_feature_rss_flow_hash_input_L3_sort(const struct ena_admin_feature_rss_flow_hash_input *p)
1734a195fab0SMarcin Wojtas {
1735a195fab0SMarcin Wojtas 	return (p->supported_input_sort & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_MASK) >> ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_SHIFT;
1736a195fab0SMarcin Wojtas }
1737a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_input_L3_sort(struct ena_admin_feature_rss_flow_hash_input * p,uint16_t val)1738a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_input_L3_sort(struct ena_admin_feature_rss_flow_hash_input *p, uint16_t val)
1739a195fab0SMarcin Wojtas {
1740a195fab0SMarcin Wojtas 	p->supported_input_sort |= (val << ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_SHIFT) & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_MASK;
1741a195fab0SMarcin Wojtas }
1742a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_input_L4_sort(const struct ena_admin_feature_rss_flow_hash_input * p)1743a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_feature_rss_flow_hash_input_L4_sort(const struct ena_admin_feature_rss_flow_hash_input *p)
1744a195fab0SMarcin Wojtas {
1745a195fab0SMarcin Wojtas 	return (p->supported_input_sort & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_MASK) >> ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_SHIFT;
1746a195fab0SMarcin Wojtas }
1747a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_input_L4_sort(struct ena_admin_feature_rss_flow_hash_input * p,uint16_t val)1748a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_input_L4_sort(struct ena_admin_feature_rss_flow_hash_input *p, uint16_t val)
1749a195fab0SMarcin Wojtas {
1750a195fab0SMarcin Wojtas 	p->supported_input_sort |= (val << ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_SHIFT) & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_MASK;
1751a195fab0SMarcin Wojtas }
1752a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_input_enable_L3_sort(const struct ena_admin_feature_rss_flow_hash_input * p)1753a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_feature_rss_flow_hash_input_enable_L3_sort(const struct ena_admin_feature_rss_flow_hash_input *p)
1754a195fab0SMarcin Wojtas {
1755a195fab0SMarcin Wojtas 	return (p->enabled_input_sort & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_MASK) >> ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_SHIFT;
1756a195fab0SMarcin Wojtas }
1757a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_input_enable_L3_sort(struct ena_admin_feature_rss_flow_hash_input * p,uint16_t val)1758a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_input_enable_L3_sort(struct ena_admin_feature_rss_flow_hash_input *p, uint16_t val)
1759a195fab0SMarcin Wojtas {
1760a195fab0SMarcin Wojtas 	p->enabled_input_sort |= (val << ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_SHIFT) & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L3_SORT_MASK;
1761a195fab0SMarcin Wojtas }
1762a195fab0SMarcin Wojtas 
get_ena_admin_feature_rss_flow_hash_input_enable_L4_sort(const struct ena_admin_feature_rss_flow_hash_input * p)1763a195fab0SMarcin Wojtas static inline uint16_t get_ena_admin_feature_rss_flow_hash_input_enable_L4_sort(const struct ena_admin_feature_rss_flow_hash_input *p)
1764a195fab0SMarcin Wojtas {
1765a195fab0SMarcin Wojtas 	return (p->enabled_input_sort & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_MASK) >> ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_SHIFT;
1766a195fab0SMarcin Wojtas }
1767a195fab0SMarcin Wojtas 
set_ena_admin_feature_rss_flow_hash_input_enable_L4_sort(struct ena_admin_feature_rss_flow_hash_input * p,uint16_t val)1768a195fab0SMarcin Wojtas static inline void set_ena_admin_feature_rss_flow_hash_input_enable_L4_sort(struct ena_admin_feature_rss_flow_hash_input *p, uint16_t val)
1769a195fab0SMarcin Wojtas {
1770a195fab0SMarcin Wojtas 	p->enabled_input_sort |= (val << ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_SHIFT) & ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_ENABLE_L4_SORT_MASK;
1771a195fab0SMarcin Wojtas }
1772a195fab0SMarcin Wojtas 
get_ena_admin_host_info_major(const struct ena_admin_host_info * p)1773a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_major(const struct ena_admin_host_info *p)
1774a195fab0SMarcin Wojtas {
1775a195fab0SMarcin Wojtas 	return p->driver_version & ENA_ADMIN_HOST_INFO_MAJOR_MASK;
1776a195fab0SMarcin Wojtas }
1777a195fab0SMarcin Wojtas 
set_ena_admin_host_info_major(struct ena_admin_host_info * p,uint32_t val)1778a195fab0SMarcin Wojtas static inline void set_ena_admin_host_info_major(struct ena_admin_host_info *p, uint32_t val)
1779a195fab0SMarcin Wojtas {
1780a195fab0SMarcin Wojtas 	p->driver_version |= val & ENA_ADMIN_HOST_INFO_MAJOR_MASK;
1781a195fab0SMarcin Wojtas }
1782a195fab0SMarcin Wojtas 
get_ena_admin_host_info_minor(const struct ena_admin_host_info * p)1783a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_minor(const struct ena_admin_host_info *p)
1784a195fab0SMarcin Wojtas {
1785a195fab0SMarcin Wojtas 	return (p->driver_version & ENA_ADMIN_HOST_INFO_MINOR_MASK) >> ENA_ADMIN_HOST_INFO_MINOR_SHIFT;
1786a195fab0SMarcin Wojtas }
1787a195fab0SMarcin Wojtas 
set_ena_admin_host_info_minor(struct ena_admin_host_info * p,uint32_t val)1788a195fab0SMarcin Wojtas static inline void set_ena_admin_host_info_minor(struct ena_admin_host_info *p, uint32_t val)
1789a195fab0SMarcin Wojtas {
1790a195fab0SMarcin Wojtas 	p->driver_version |= (val << ENA_ADMIN_HOST_INFO_MINOR_SHIFT) & ENA_ADMIN_HOST_INFO_MINOR_MASK;
1791a195fab0SMarcin Wojtas }
1792a195fab0SMarcin Wojtas 
get_ena_admin_host_info_sub_minor(const struct ena_admin_host_info * p)1793a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_sub_minor(const struct ena_admin_host_info *p)
1794a195fab0SMarcin Wojtas {
1795a195fab0SMarcin Wojtas 	return (p->driver_version & ENA_ADMIN_HOST_INFO_SUB_MINOR_MASK) >> ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT;
1796a195fab0SMarcin Wojtas }
1797a195fab0SMarcin Wojtas 
set_ena_admin_host_info_sub_minor(struct ena_admin_host_info * p,uint32_t val)1798a195fab0SMarcin Wojtas static inline void set_ena_admin_host_info_sub_minor(struct ena_admin_host_info *p, uint32_t val)
1799a195fab0SMarcin Wojtas {
1800a195fab0SMarcin Wojtas 	p->driver_version |= (val << ENA_ADMIN_HOST_INFO_SUB_MINOR_SHIFT) & ENA_ADMIN_HOST_INFO_SUB_MINOR_MASK;
1801a195fab0SMarcin Wojtas }
1802a195fab0SMarcin Wojtas 
get_ena_admin_host_info_module_type(const struct ena_admin_host_info * p)180367ec48bbSMarcin Wojtas static inline uint32_t get_ena_admin_host_info_module_type(const struct ena_admin_host_info *p)
180467ec48bbSMarcin Wojtas {
180567ec48bbSMarcin Wojtas 	return (p->driver_version & ENA_ADMIN_HOST_INFO_MODULE_TYPE_MASK) >> ENA_ADMIN_HOST_INFO_MODULE_TYPE_SHIFT;
180667ec48bbSMarcin Wojtas }
180767ec48bbSMarcin Wojtas 
set_ena_admin_host_info_module_type(struct ena_admin_host_info * p,uint32_t val)180867ec48bbSMarcin Wojtas static inline void set_ena_admin_host_info_module_type(struct ena_admin_host_info *p, uint32_t val)
180967ec48bbSMarcin Wojtas {
181067ec48bbSMarcin Wojtas 	p->driver_version |= (val << ENA_ADMIN_HOST_INFO_MODULE_TYPE_SHIFT) & ENA_ADMIN_HOST_INFO_MODULE_TYPE_MASK;
181167ec48bbSMarcin Wojtas }
181267ec48bbSMarcin Wojtas 
get_ena_admin_host_info_function(const struct ena_admin_host_info * p)181367ec48bbSMarcin Wojtas static inline uint16_t get_ena_admin_host_info_function(const struct ena_admin_host_info *p)
181467ec48bbSMarcin Wojtas {
181567ec48bbSMarcin Wojtas 	return p->bdf & ENA_ADMIN_HOST_INFO_FUNCTION_MASK;
181667ec48bbSMarcin Wojtas }
181767ec48bbSMarcin Wojtas 
set_ena_admin_host_info_function(struct ena_admin_host_info * p,uint16_t val)181867ec48bbSMarcin Wojtas static inline void set_ena_admin_host_info_function(struct ena_admin_host_info *p, uint16_t val)
181967ec48bbSMarcin Wojtas {
182067ec48bbSMarcin Wojtas 	p->bdf |= val & ENA_ADMIN_HOST_INFO_FUNCTION_MASK;
182167ec48bbSMarcin Wojtas }
182267ec48bbSMarcin Wojtas 
get_ena_admin_host_info_device(const struct ena_admin_host_info * p)182367ec48bbSMarcin Wojtas static inline uint16_t get_ena_admin_host_info_device(const struct ena_admin_host_info *p)
182467ec48bbSMarcin Wojtas {
182567ec48bbSMarcin Wojtas 	return (p->bdf & ENA_ADMIN_HOST_INFO_DEVICE_MASK) >> ENA_ADMIN_HOST_INFO_DEVICE_SHIFT;
182667ec48bbSMarcin Wojtas }
182767ec48bbSMarcin Wojtas 
set_ena_admin_host_info_device(struct ena_admin_host_info * p,uint16_t val)182867ec48bbSMarcin Wojtas static inline void set_ena_admin_host_info_device(struct ena_admin_host_info *p, uint16_t val)
182967ec48bbSMarcin Wojtas {
183067ec48bbSMarcin Wojtas 	p->bdf |= (val << ENA_ADMIN_HOST_INFO_DEVICE_SHIFT) & ENA_ADMIN_HOST_INFO_DEVICE_MASK;
183167ec48bbSMarcin Wojtas }
183267ec48bbSMarcin Wojtas 
get_ena_admin_host_info_bus(const struct ena_admin_host_info * p)183367ec48bbSMarcin Wojtas static inline uint16_t get_ena_admin_host_info_bus(const struct ena_admin_host_info *p)
183467ec48bbSMarcin Wojtas {
183567ec48bbSMarcin Wojtas 	return (p->bdf & ENA_ADMIN_HOST_INFO_BUS_MASK) >> ENA_ADMIN_HOST_INFO_BUS_SHIFT;
183667ec48bbSMarcin Wojtas }
183767ec48bbSMarcin Wojtas 
set_ena_admin_host_info_bus(struct ena_admin_host_info * p,uint16_t val)183867ec48bbSMarcin Wojtas static inline void set_ena_admin_host_info_bus(struct ena_admin_host_info *p, uint16_t val)
183967ec48bbSMarcin Wojtas {
184067ec48bbSMarcin Wojtas 	p->bdf |= (val << ENA_ADMIN_HOST_INFO_BUS_SHIFT) & ENA_ADMIN_HOST_INFO_BUS_MASK;
184167ec48bbSMarcin Wojtas }
184267ec48bbSMarcin Wojtas 
get_ena_admin_host_info_rx_offset(const struct ena_admin_host_info * p)18438483b844SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_rx_offset(const struct ena_admin_host_info *p)
18448483b844SMarcin Wojtas {
18458483b844SMarcin Wojtas 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_RX_OFFSET_MASK) >> ENA_ADMIN_HOST_INFO_RX_OFFSET_SHIFT;
18468483b844SMarcin Wojtas }
18478483b844SMarcin Wojtas 
set_ena_admin_host_info_rx_offset(struct ena_admin_host_info * p,uint32_t val)18488483b844SMarcin Wojtas static inline void set_ena_admin_host_info_rx_offset(struct ena_admin_host_info *p, uint32_t val)
18498483b844SMarcin Wojtas {
18508483b844SMarcin Wojtas 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_RX_OFFSET_SHIFT) & ENA_ADMIN_HOST_INFO_RX_OFFSET_MASK;
18518483b844SMarcin Wojtas }
18528483b844SMarcin Wojtas 
get_ena_admin_host_info_interrupt_moderation(const struct ena_admin_host_info * p)18538483b844SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_interrupt_moderation(const struct ena_admin_host_info *p)
18548483b844SMarcin Wojtas {
18558483b844SMarcin Wojtas 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_MASK) >> ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_SHIFT;
18568483b844SMarcin Wojtas }
18578483b844SMarcin Wojtas 
set_ena_admin_host_info_interrupt_moderation(struct ena_admin_host_info * p,uint32_t val)18588483b844SMarcin Wojtas static inline void set_ena_admin_host_info_interrupt_moderation(struct ena_admin_host_info *p, uint32_t val)
18598483b844SMarcin Wojtas {
18608483b844SMarcin Wojtas 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_SHIFT) & ENA_ADMIN_HOST_INFO_INTERRUPT_MODERATION_MASK;
18618483b844SMarcin Wojtas }
18628483b844SMarcin Wojtas 
get_ena_admin_host_info_rx_buf_mirroring(const struct ena_admin_host_info * p)18639eb1615fSMarcin Wojtas static inline uint32_t get_ena_admin_host_info_rx_buf_mirroring(const struct ena_admin_host_info *p)
18648483b844SMarcin Wojtas {
18659eb1615fSMarcin Wojtas 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_MASK) >> ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_SHIFT;
18668483b844SMarcin Wojtas }
18678483b844SMarcin Wojtas 
set_ena_admin_host_info_rx_buf_mirroring(struct ena_admin_host_info * p,uint32_t val)18689eb1615fSMarcin Wojtas static inline void set_ena_admin_host_info_rx_buf_mirroring(struct ena_admin_host_info *p, uint32_t val)
18698483b844SMarcin Wojtas {
18709eb1615fSMarcin Wojtas 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_SHIFT) & ENA_ADMIN_HOST_INFO_RX_BUF_MIRRORING_MASK;
18719eb1615fSMarcin Wojtas }
18729eb1615fSMarcin Wojtas 
get_ena_admin_host_info_rss_configurable_function_key(const struct ena_admin_host_info * p)18739eb1615fSMarcin Wojtas static inline uint32_t get_ena_admin_host_info_rss_configurable_function_key(const struct ena_admin_host_info *p)
18749eb1615fSMarcin Wojtas {
18759eb1615fSMarcin Wojtas 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_MASK) >> ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_SHIFT;
18769eb1615fSMarcin Wojtas }
18779eb1615fSMarcin Wojtas 
set_ena_admin_host_info_rss_configurable_function_key(struct ena_admin_host_info * p,uint32_t val)18789eb1615fSMarcin Wojtas static inline void set_ena_admin_host_info_rss_configurable_function_key(struct ena_admin_host_info *p, uint32_t val)
18799eb1615fSMarcin Wojtas {
18809eb1615fSMarcin Wojtas 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_SHIFT) & ENA_ADMIN_HOST_INFO_RSS_CONFIGURABLE_FUNCTION_KEY_MASK;
18818483b844SMarcin Wojtas }
18828483b844SMarcin Wojtas 
get_ena_admin_host_info_rx_page_reuse(const struct ena_admin_host_info * p)18833fc5d816SMarcin Wojtas static inline uint32_t get_ena_admin_host_info_rx_page_reuse(const struct ena_admin_host_info *p)
18843fc5d816SMarcin Wojtas {
18853fc5d816SMarcin Wojtas 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_MASK) >> ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_SHIFT;
18863fc5d816SMarcin Wojtas }
18873fc5d816SMarcin Wojtas 
set_ena_admin_host_info_rx_page_reuse(struct ena_admin_host_info * p,uint32_t val)18883fc5d816SMarcin Wojtas static inline void set_ena_admin_host_info_rx_page_reuse(struct ena_admin_host_info *p, uint32_t val)
18893fc5d816SMarcin Wojtas {
18903fc5d816SMarcin Wojtas 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_SHIFT) & ENA_ADMIN_HOST_INFO_RX_PAGE_REUSE_MASK;
18913fc5d816SMarcin Wojtas }
18923fc5d816SMarcin Wojtas 
get_ena_admin_host_info_tx_ipv6_csum_offload(const struct ena_admin_host_info * p)1893*f5f8d7c9SOsama Abboud static inline uint32_t get_ena_admin_host_info_tx_ipv6_csum_offload(const struct ena_admin_host_info *p)
1894*f5f8d7c9SOsama Abboud {
1895*f5f8d7c9SOsama Abboud 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_MASK) >> ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_SHIFT;
1896*f5f8d7c9SOsama Abboud }
1897*f5f8d7c9SOsama Abboud 
set_ena_admin_host_info_tx_ipv6_csum_offload(struct ena_admin_host_info * p,uint32_t val)1898*f5f8d7c9SOsama Abboud static inline void set_ena_admin_host_info_tx_ipv6_csum_offload(struct ena_admin_host_info *p, uint32_t val)
1899*f5f8d7c9SOsama Abboud {
1900*f5f8d7c9SOsama Abboud 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_SHIFT) & ENA_ADMIN_HOST_INFO_TX_IPV6_CSUM_OFFLOAD_MASK;
1901*f5f8d7c9SOsama Abboud }
1902*f5f8d7c9SOsama Abboud 
get_ena_admin_feature_rss_ind_table_one_entry_update(const struct ena_admin_feature_rss_ind_table * p)190367ec48bbSMarcin Wojtas static inline uint8_t get_ena_admin_feature_rss_ind_table_one_entry_update(const struct ena_admin_feature_rss_ind_table *p)
190467ec48bbSMarcin Wojtas {
190567ec48bbSMarcin Wojtas 	return p->flags & ENA_ADMIN_FEATURE_RSS_IND_TABLE_ONE_ENTRY_UPDATE_MASK;
190667ec48bbSMarcin Wojtas }
190767ec48bbSMarcin Wojtas 
set_ena_admin_feature_rss_ind_table_one_entry_update(struct ena_admin_feature_rss_ind_table * p,uint8_t val)190867ec48bbSMarcin Wojtas static inline void set_ena_admin_feature_rss_ind_table_one_entry_update(struct ena_admin_feature_rss_ind_table *p, uint8_t val)
190967ec48bbSMarcin Wojtas {
191067ec48bbSMarcin Wojtas 	p->flags |= val & ENA_ADMIN_FEATURE_RSS_IND_TABLE_ONE_ENTRY_UPDATE_MASK;
191167ec48bbSMarcin Wojtas }
191267ec48bbSMarcin Wojtas 
get_ena_admin_host_info_phc(const struct ena_admin_host_info * p)1913*f5f8d7c9SOsama Abboud static inline uint32_t get_ena_admin_host_info_phc(const struct ena_admin_host_info *p)
1914*f5f8d7c9SOsama Abboud {
1915*f5f8d7c9SOsama Abboud 	return (p->driver_supported_features & ENA_ADMIN_HOST_INFO_PHC_MASK) >> ENA_ADMIN_HOST_INFO_PHC_SHIFT;
1916*f5f8d7c9SOsama Abboud }
1917*f5f8d7c9SOsama Abboud 
set_ena_admin_host_info_phc(struct ena_admin_host_info * p,uint32_t val)1918*f5f8d7c9SOsama Abboud static inline void set_ena_admin_host_info_phc(struct ena_admin_host_info *p, uint32_t val)
1919*f5f8d7c9SOsama Abboud {
1920*f5f8d7c9SOsama Abboud 	p->driver_supported_features |= (val << ENA_ADMIN_HOST_INFO_PHC_SHIFT) & ENA_ADMIN_HOST_INFO_PHC_MASK;
1921*f5f8d7c9SOsama Abboud }
1922*f5f8d7c9SOsama Abboud 
get_ena_admin_aenq_common_desc_phase(const struct ena_admin_aenq_common_desc * p)1923a195fab0SMarcin Wojtas static inline uint8_t get_ena_admin_aenq_common_desc_phase(const struct ena_admin_aenq_common_desc *p)
1924a195fab0SMarcin Wojtas {
1925a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK;
1926a195fab0SMarcin Wojtas }
1927a195fab0SMarcin Wojtas 
set_ena_admin_aenq_common_desc_phase(struct ena_admin_aenq_common_desc * p,uint8_t val)1928a195fab0SMarcin Wojtas static inline void set_ena_admin_aenq_common_desc_phase(struct ena_admin_aenq_common_desc *p, uint8_t val)
1929a195fab0SMarcin Wojtas {
1930a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK;
1931a195fab0SMarcin Wojtas }
1932a195fab0SMarcin Wojtas 
get_ena_admin_aenq_link_change_desc_link_status(const struct ena_admin_aenq_link_change_desc * p)1933a195fab0SMarcin Wojtas static inline uint32_t get_ena_admin_aenq_link_change_desc_link_status(const struct ena_admin_aenq_link_change_desc *p)
1934a195fab0SMarcin Wojtas {
1935a195fab0SMarcin Wojtas 	return p->flags & ENA_ADMIN_AENQ_LINK_CHANGE_DESC_LINK_STATUS_MASK;
1936a195fab0SMarcin Wojtas }
1937a195fab0SMarcin Wojtas 
set_ena_admin_aenq_link_change_desc_link_status(struct ena_admin_aenq_link_change_desc * p,uint32_t val)1938a195fab0SMarcin Wojtas static inline void set_ena_admin_aenq_link_change_desc_link_status(struct ena_admin_aenq_link_change_desc *p, uint32_t val)
1939a195fab0SMarcin Wojtas {
1940a195fab0SMarcin Wojtas 	p->flags |= val & ENA_ADMIN_AENQ_LINK_CHANGE_DESC_LINK_STATUS_MASK;
1941a195fab0SMarcin Wojtas }
1942a195fab0SMarcin Wojtas 
194367ec48bbSMarcin Wojtas #endif /* !defined(DEFS_LINUX_MAINLINE) */
1944a195fab0SMarcin Wojtas #endif /* _ENA_ADMIN_H_ */
1945