1*c66ec88fSEmmanuel Vadot// SPDX-License-Identifier: GPL-2.0 2*c66ec88fSEmmanuel Vadot 3*c66ec88fSEmmanuel Vadot/ { 4*c66ec88fSEmmanuel Vadot #address-cells = <1>; 5*c66ec88fSEmmanuel Vadot #size-cells = <1>; 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot cpus { 8*c66ec88fSEmmanuel Vadot #address-cells = <1>; 9*c66ec88fSEmmanuel Vadot #size-cells = <0>; 10*c66ec88fSEmmanuel Vadot 11*c66ec88fSEmmanuel Vadot cpu@0 { 12*c66ec88fSEmmanuel Vadot device_type = "cpu"; 13*c66ec88fSEmmanuel Vadot reg = <0>; 14*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 15*c66ec88fSEmmanuel Vadot }; 16*c66ec88fSEmmanuel Vadot cpu@1 { 17*c66ec88fSEmmanuel Vadot device_type = "cpu"; 18*c66ec88fSEmmanuel Vadot reg = <1>; 19*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 20*c66ec88fSEmmanuel Vadot }; 21*c66ec88fSEmmanuel Vadot cpu@2 { 22*c66ec88fSEmmanuel Vadot device_type = "cpu"; 23*c66ec88fSEmmanuel Vadot reg = <2>; 24*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 25*c66ec88fSEmmanuel Vadot }; 26*c66ec88fSEmmanuel Vadot cpu@3 { 27*c66ec88fSEmmanuel Vadot device_type = "cpu"; 28*c66ec88fSEmmanuel Vadot reg = <3>; 29*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 30*c66ec88fSEmmanuel Vadot }; 31*c66ec88fSEmmanuel Vadot cpu@4 { 32*c66ec88fSEmmanuel Vadot device_type = "cpu"; 33*c66ec88fSEmmanuel Vadot reg = <4>; 34*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 35*c66ec88fSEmmanuel Vadot }; 36*c66ec88fSEmmanuel Vadot cpu@5 { 37*c66ec88fSEmmanuel Vadot device_type = "cpu"; 38*c66ec88fSEmmanuel Vadot reg = <5>; 39*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 40*c66ec88fSEmmanuel Vadot }; 41*c66ec88fSEmmanuel Vadot cpu@6 { 42*c66ec88fSEmmanuel Vadot device_type = "cpu"; 43*c66ec88fSEmmanuel Vadot reg = <6>; 44*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 45*c66ec88fSEmmanuel Vadot }; 46*c66ec88fSEmmanuel Vadot cpu@7 { 47*c66ec88fSEmmanuel Vadot device_type = "cpu"; 48*c66ec88fSEmmanuel Vadot reg = <7>; 49*c66ec88fSEmmanuel Vadot model = "ti,c66x"; 50*c66ec88fSEmmanuel Vadot }; 51*c66ec88fSEmmanuel Vadot }; 52*c66ec88fSEmmanuel Vadot 53*c66ec88fSEmmanuel Vadot soc { 54*c66ec88fSEmmanuel Vadot compatible = "simple-bus"; 55*c66ec88fSEmmanuel Vadot model = "tms320c6678"; 56*c66ec88fSEmmanuel Vadot #address-cells = <1>; 57*c66ec88fSEmmanuel Vadot #size-cells = <1>; 58*c66ec88fSEmmanuel Vadot ranges; 59*c66ec88fSEmmanuel Vadot 60*c66ec88fSEmmanuel Vadot core_pic: interrupt-controller { 61*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+core-pic"; 62*c66ec88fSEmmanuel Vadot interrupt-controller; 63*c66ec88fSEmmanuel Vadot #interrupt-cells = <1>; 64*c66ec88fSEmmanuel Vadot }; 65*c66ec88fSEmmanuel Vadot 66*c66ec88fSEmmanuel Vadot megamod_pic: interrupt-controller@1800000 { 67*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+megamod-pic"; 68*c66ec88fSEmmanuel Vadot interrupt-controller; 69*c66ec88fSEmmanuel Vadot #interrupt-cells = <1>; 70*c66ec88fSEmmanuel Vadot reg = <0x1800000 0x1000>; 71*c66ec88fSEmmanuel Vadot interrupt-parent = <&core_pic>; 72*c66ec88fSEmmanuel Vadot }; 73*c66ec88fSEmmanuel Vadot 74*c66ec88fSEmmanuel Vadot cache-controller@1840000 { 75*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+cache"; 76*c66ec88fSEmmanuel Vadot reg = <0x01840000 0x8400>; 77*c66ec88fSEmmanuel Vadot }; 78*c66ec88fSEmmanuel Vadot 79*c66ec88fSEmmanuel Vadot timer8: timer@2280000 { 80*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 81*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x01 >; 82*c66ec88fSEmmanuel Vadot reg = <0x2280000 0x40>; 83*c66ec88fSEmmanuel Vadot }; 84*c66ec88fSEmmanuel Vadot 85*c66ec88fSEmmanuel Vadot timer9: timer@2290000 { 86*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 87*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x02 >; 88*c66ec88fSEmmanuel Vadot reg = <0x2290000 0x40>; 89*c66ec88fSEmmanuel Vadot }; 90*c66ec88fSEmmanuel Vadot 91*c66ec88fSEmmanuel Vadot timer10: timer@22A0000 { 92*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 93*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x04 >; 94*c66ec88fSEmmanuel Vadot reg = <0x22A0000 0x40>; 95*c66ec88fSEmmanuel Vadot }; 96*c66ec88fSEmmanuel Vadot 97*c66ec88fSEmmanuel Vadot timer11: timer@22B0000 { 98*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 99*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x08 >; 100*c66ec88fSEmmanuel Vadot reg = <0x22B0000 0x40>; 101*c66ec88fSEmmanuel Vadot }; 102*c66ec88fSEmmanuel Vadot 103*c66ec88fSEmmanuel Vadot timer12: timer@22C0000 { 104*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 105*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x10 >; 106*c66ec88fSEmmanuel Vadot reg = <0x22C0000 0x40>; 107*c66ec88fSEmmanuel Vadot }; 108*c66ec88fSEmmanuel Vadot 109*c66ec88fSEmmanuel Vadot timer13: timer@22D0000 { 110*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 111*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x20 >; 112*c66ec88fSEmmanuel Vadot reg = <0x22D0000 0x40>; 113*c66ec88fSEmmanuel Vadot }; 114*c66ec88fSEmmanuel Vadot 115*c66ec88fSEmmanuel Vadot timer14: timer@22E0000 { 116*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 117*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x40 >; 118*c66ec88fSEmmanuel Vadot reg = <0x22E0000 0x40>; 119*c66ec88fSEmmanuel Vadot }; 120*c66ec88fSEmmanuel Vadot 121*c66ec88fSEmmanuel Vadot timer15: timer@22F0000 { 122*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 123*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x80 >; 124*c66ec88fSEmmanuel Vadot reg = <0x22F0000 0x40>; 125*c66ec88fSEmmanuel Vadot }; 126*c66ec88fSEmmanuel Vadot 127*c66ec88fSEmmanuel Vadot clock-controller@2310000 { 128*c66ec88fSEmmanuel Vadot compatible = "ti,c6678-pll", "ti,c64x+pll"; 129*c66ec88fSEmmanuel Vadot reg = <0x02310000 0x200>; 130*c66ec88fSEmmanuel Vadot ti,c64x+pll-bypass-delay = <200>; 131*c66ec88fSEmmanuel Vadot ti,c64x+pll-reset-delay = <12000>; 132*c66ec88fSEmmanuel Vadot ti,c64x+pll-lock-delay = <80000>; 133*c66ec88fSEmmanuel Vadot }; 134*c66ec88fSEmmanuel Vadot 135*c66ec88fSEmmanuel Vadot device-state-controller@2620000 { 136*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+dscr"; 137*c66ec88fSEmmanuel Vadot reg = <0x02620000 0x1000>; 138*c66ec88fSEmmanuel Vadot 139*c66ec88fSEmmanuel Vadot ti,dscr-devstat = <0x20>; 140*c66ec88fSEmmanuel Vadot ti,dscr-silicon-rev = <0x18 28 0xf>; 141*c66ec88fSEmmanuel Vadot 142*c66ec88fSEmmanuel Vadot ti,dscr-mac-fuse-regs = <0x110 1 2 3 4 143*c66ec88fSEmmanuel Vadot 0x114 5 6 0 0>; 144*c66ec88fSEmmanuel Vadot 145*c66ec88fSEmmanuel Vadot }; 146*c66ec88fSEmmanuel Vadot }; 147*c66ec88fSEmmanuel Vadot}; 148