1*c66ec88fSEmmanuel Vadot// SPDX-License-Identifier: GPL-2.0 2*c66ec88fSEmmanuel Vadot 3*c66ec88fSEmmanuel Vadot/ { 4*c66ec88fSEmmanuel Vadot #address-cells = <1>; 5*c66ec88fSEmmanuel Vadot #size-cells = <1>; 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot cpus { 8*c66ec88fSEmmanuel Vadot #address-cells = <1>; 9*c66ec88fSEmmanuel Vadot #size-cells = <0>; 10*c66ec88fSEmmanuel Vadot 11*c66ec88fSEmmanuel Vadot cpu@0 { 12*c66ec88fSEmmanuel Vadot device_type = "cpu"; 13*c66ec88fSEmmanuel Vadot reg = <0>; 14*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 15*c66ec88fSEmmanuel Vadot }; 16*c66ec88fSEmmanuel Vadot cpu@1 { 17*c66ec88fSEmmanuel Vadot device_type = "cpu"; 18*c66ec88fSEmmanuel Vadot reg = <1>; 19*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 20*c66ec88fSEmmanuel Vadot }; 21*c66ec88fSEmmanuel Vadot cpu@2 { 22*c66ec88fSEmmanuel Vadot device_type = "cpu"; 23*c66ec88fSEmmanuel Vadot reg = <2>; 24*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 25*c66ec88fSEmmanuel Vadot }; 26*c66ec88fSEmmanuel Vadot cpu@3 { 27*c66ec88fSEmmanuel Vadot device_type = "cpu"; 28*c66ec88fSEmmanuel Vadot reg = <3>; 29*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 30*c66ec88fSEmmanuel Vadot }; 31*c66ec88fSEmmanuel Vadot cpu@4 { 32*c66ec88fSEmmanuel Vadot device_type = "cpu"; 33*c66ec88fSEmmanuel Vadot reg = <4>; 34*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 35*c66ec88fSEmmanuel Vadot }; 36*c66ec88fSEmmanuel Vadot cpu@5 { 37*c66ec88fSEmmanuel Vadot device_type = "cpu"; 38*c66ec88fSEmmanuel Vadot reg = <5>; 39*c66ec88fSEmmanuel Vadot model = "ti,c64x+"; 40*c66ec88fSEmmanuel Vadot }; 41*c66ec88fSEmmanuel Vadot }; 42*c66ec88fSEmmanuel Vadot 43*c66ec88fSEmmanuel Vadot soc { 44*c66ec88fSEmmanuel Vadot compatible = "simple-bus"; 45*c66ec88fSEmmanuel Vadot model = "tms320c6472"; 46*c66ec88fSEmmanuel Vadot #address-cells = <1>; 47*c66ec88fSEmmanuel Vadot #size-cells = <1>; 48*c66ec88fSEmmanuel Vadot ranges; 49*c66ec88fSEmmanuel Vadot 50*c66ec88fSEmmanuel Vadot core_pic: interrupt-controller { 51*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+core-pic"; 52*c66ec88fSEmmanuel Vadot interrupt-controller; 53*c66ec88fSEmmanuel Vadot #interrupt-cells = <1>; 54*c66ec88fSEmmanuel Vadot }; 55*c66ec88fSEmmanuel Vadot 56*c66ec88fSEmmanuel Vadot megamod_pic: interrupt-controller@1800000 { 57*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+megamod-pic"; 58*c66ec88fSEmmanuel Vadot interrupt-controller; 59*c66ec88fSEmmanuel Vadot #interrupt-cells = <1>; 60*c66ec88fSEmmanuel Vadot reg = <0x1800000 0x1000>; 61*c66ec88fSEmmanuel Vadot interrupt-parent = <&core_pic>; 62*c66ec88fSEmmanuel Vadot }; 63*c66ec88fSEmmanuel Vadot 64*c66ec88fSEmmanuel Vadot cache-controller@1840000 { 65*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+cache"; 66*c66ec88fSEmmanuel Vadot reg = <0x01840000 0x8400>; 67*c66ec88fSEmmanuel Vadot }; 68*c66ec88fSEmmanuel Vadot 69*c66ec88fSEmmanuel Vadot timer0: timer@25e0000 { 70*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 71*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x01 >; 72*c66ec88fSEmmanuel Vadot reg = <0x25e0000 0x40>; 73*c66ec88fSEmmanuel Vadot }; 74*c66ec88fSEmmanuel Vadot 75*c66ec88fSEmmanuel Vadot timer1: timer@25f0000 { 76*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 77*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x02 >; 78*c66ec88fSEmmanuel Vadot reg = <0x25f0000 0x40>; 79*c66ec88fSEmmanuel Vadot }; 80*c66ec88fSEmmanuel Vadot 81*c66ec88fSEmmanuel Vadot timer2: timer@2600000 { 82*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 83*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x04 >; 84*c66ec88fSEmmanuel Vadot reg = <0x2600000 0x40>; 85*c66ec88fSEmmanuel Vadot }; 86*c66ec88fSEmmanuel Vadot 87*c66ec88fSEmmanuel Vadot timer3: timer@2610000 { 88*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 89*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x08 >; 90*c66ec88fSEmmanuel Vadot reg = <0x2610000 0x40>; 91*c66ec88fSEmmanuel Vadot }; 92*c66ec88fSEmmanuel Vadot 93*c66ec88fSEmmanuel Vadot timer4: timer@2620000 { 94*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 95*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x10 >; 96*c66ec88fSEmmanuel Vadot reg = <0x2620000 0x40>; 97*c66ec88fSEmmanuel Vadot }; 98*c66ec88fSEmmanuel Vadot 99*c66ec88fSEmmanuel Vadot timer5: timer@2630000 { 100*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+timer64"; 101*c66ec88fSEmmanuel Vadot ti,core-mask = < 0x20 >; 102*c66ec88fSEmmanuel Vadot reg = <0x2630000 0x40>; 103*c66ec88fSEmmanuel Vadot }; 104*c66ec88fSEmmanuel Vadot 105*c66ec88fSEmmanuel Vadot clock-controller@29a0000 { 106*c66ec88fSEmmanuel Vadot compatible = "ti,c6472-pll", "ti,c64x+pll"; 107*c66ec88fSEmmanuel Vadot reg = <0x029a0000 0x200>; 108*c66ec88fSEmmanuel Vadot ti,c64x+pll-bypass-delay = <200>; 109*c66ec88fSEmmanuel Vadot ti,c64x+pll-reset-delay = <12000>; 110*c66ec88fSEmmanuel Vadot ti,c64x+pll-lock-delay = <80000>; 111*c66ec88fSEmmanuel Vadot }; 112*c66ec88fSEmmanuel Vadot 113*c66ec88fSEmmanuel Vadot device-state-controller@2a80000 { 114*c66ec88fSEmmanuel Vadot compatible = "ti,c64x+dscr"; 115*c66ec88fSEmmanuel Vadot reg = <0x02a80000 0x1000>; 116*c66ec88fSEmmanuel Vadot 117*c66ec88fSEmmanuel Vadot ti,dscr-devstat = <0>; 118*c66ec88fSEmmanuel Vadot ti,dscr-silicon-rev = <0x70c 16 0xff>; 119*c66ec88fSEmmanuel Vadot 120*c66ec88fSEmmanuel Vadot ti,dscr-mac-fuse-regs = <0x700 1 2 3 4 121*c66ec88fSEmmanuel Vadot 0x704 5 6 0 0>; 122*c66ec88fSEmmanuel Vadot 123*c66ec88fSEmmanuel Vadot ti,dscr-rmii-resets = <0x208 1 124*c66ec88fSEmmanuel Vadot 0x20c 1>; 125*c66ec88fSEmmanuel Vadot 126*c66ec88fSEmmanuel Vadot ti,dscr-locked-regs = <0x200 0x204 0x0a1e183a 127*c66ec88fSEmmanuel Vadot 0x40c 0x420 0xbea7 128*c66ec88fSEmmanuel Vadot 0x41c 0x420 0xbea7>; 129*c66ec88fSEmmanuel Vadot 130*c66ec88fSEmmanuel Vadot ti,dscr-privperm = <0x41c 0xaaaaaaaa>; 131*c66ec88fSEmmanuel Vadot 132*c66ec88fSEmmanuel Vadot ti,dscr-devstate-ctl-regs = <0 13 0x200 1 0 0 1>; 133*c66ec88fSEmmanuel Vadot }; 134*c66ec88fSEmmanuel Vadot }; 135*c66ec88fSEmmanuel Vadot}; 136