1c66ec88fSEmmanuel Vadot// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2c66ec88fSEmmanuel Vadot/* 3c66ec88fSEmmanuel Vadot * Copyright (C) 2018 Jon Nettleton <jon@solid-run.com> 4c66ec88fSEmmanuel Vadot */ 5c66ec88fSEmmanuel Vadot 6c66ec88fSEmmanuel Vadot#include "imx8mq.dtsi" 7c66ec88fSEmmanuel Vadot 8c66ec88fSEmmanuel Vadot/ { 9c66ec88fSEmmanuel Vadot reg_vdd_3v3: regulator-vdd-3v3 { 10c66ec88fSEmmanuel Vadot compatible = "regulator-fixed"; 11c66ec88fSEmmanuel Vadot regulator-always-on; 12c66ec88fSEmmanuel Vadot regulator-name = "vdd_3v3"; 13c66ec88fSEmmanuel Vadot regulator-min-microvolt = <3300000>; 14c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 15c66ec88fSEmmanuel Vadot }; 16c66ec88fSEmmanuel Vadot}; 17c66ec88fSEmmanuel Vadot 18c66ec88fSEmmanuel Vadot&fec1 { 19c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 20c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_fec1>; 21c66ec88fSEmmanuel Vadot phy-mode = "rgmii-id"; 22c66ec88fSEmmanuel Vadot phy-handle = <ðphy0>; 23c66ec88fSEmmanuel Vadot fsl,magic-packet; 24c66ec88fSEmmanuel Vadot status = "okay"; 25c66ec88fSEmmanuel Vadot 26c66ec88fSEmmanuel Vadot mdio { 27c66ec88fSEmmanuel Vadot #address-cells = <1>; 28c66ec88fSEmmanuel Vadot #size-cells = <0>; 29c66ec88fSEmmanuel Vadot 30c66ec88fSEmmanuel Vadot ethphy0: ethernet-phy@4 { 31c66ec88fSEmmanuel Vadot compatible = "ethernet-phy-ieee802.3-c22"; 32c66ec88fSEmmanuel Vadot reg = <4>; 33*6be33864SEmmanuel Vadot reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 34*6be33864SEmmanuel Vadot reset-assert-us = <2000>; 35c66ec88fSEmmanuel Vadot }; 36c66ec88fSEmmanuel Vadot }; 37c66ec88fSEmmanuel Vadot}; 38c66ec88fSEmmanuel Vadot 39c66ec88fSEmmanuel Vadot&i2c1 { 40c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 41c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c1>; 42c66ec88fSEmmanuel Vadot clock-frequency = <400000>; 43c66ec88fSEmmanuel Vadot status = "okay"; 44c66ec88fSEmmanuel Vadot 45c66ec88fSEmmanuel Vadot pmic: pmic@8 { 46c66ec88fSEmmanuel Vadot compatible = "fsl,pfuze100"; 47c66ec88fSEmmanuel Vadot reg = <0x08>; 48c66ec88fSEmmanuel Vadot 49c66ec88fSEmmanuel Vadot regulators { 50c66ec88fSEmmanuel Vadot sw1a_reg: sw1ab { 51c66ec88fSEmmanuel Vadot regulator-min-microvolt = <300000>; 52c66ec88fSEmmanuel Vadot regulator-max-microvolt = <1875000>; 53c66ec88fSEmmanuel Vadot }; 54c66ec88fSEmmanuel Vadot 55c66ec88fSEmmanuel Vadot sw1c_reg: sw1c { 56c66ec88fSEmmanuel Vadot regulator-min-microvolt = <300000>; 57c66ec88fSEmmanuel Vadot regulator-max-microvolt = <1875000>; 58c66ec88fSEmmanuel Vadot }; 59c66ec88fSEmmanuel Vadot 60c66ec88fSEmmanuel Vadot sw2_reg: sw2 { 61c66ec88fSEmmanuel Vadot regulator-min-microvolt = <800000>; 62c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 63c66ec88fSEmmanuel Vadot regulator-always-on; 64c66ec88fSEmmanuel Vadot }; 65c66ec88fSEmmanuel Vadot 66c66ec88fSEmmanuel Vadot sw3a_reg: sw3ab { 67c66ec88fSEmmanuel Vadot regulator-min-microvolt = <400000>; 68c66ec88fSEmmanuel Vadot regulator-max-microvolt = <1975000>; 69c66ec88fSEmmanuel Vadot regulator-always-on; 70c66ec88fSEmmanuel Vadot }; 71c66ec88fSEmmanuel Vadot 72c66ec88fSEmmanuel Vadot sw4_reg: sw4 { 73c66ec88fSEmmanuel Vadot regulator-min-microvolt = <800000>; 74c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 75c66ec88fSEmmanuel Vadot regulator-always-on; 76c66ec88fSEmmanuel Vadot }; 77c66ec88fSEmmanuel Vadot 78c66ec88fSEmmanuel Vadot swbst_reg: swbst { 79c66ec88fSEmmanuel Vadot regulator-min-microvolt = <5000000>; 80c66ec88fSEmmanuel Vadot regulator-max-microvolt = <5150000>; 81c66ec88fSEmmanuel Vadot }; 82c66ec88fSEmmanuel Vadot 83c66ec88fSEmmanuel Vadot snvs_reg: vsnvs { 84c66ec88fSEmmanuel Vadot regulator-min-microvolt = <1000000>; 85c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3000000>; 86c66ec88fSEmmanuel Vadot regulator-always-on; 87c66ec88fSEmmanuel Vadot }; 88c66ec88fSEmmanuel Vadot 89c66ec88fSEmmanuel Vadot vref_reg: vrefddr { 90c66ec88fSEmmanuel Vadot regulator-always-on; 91c66ec88fSEmmanuel Vadot }; 92c66ec88fSEmmanuel Vadot 93c66ec88fSEmmanuel Vadot vgen1_reg: vgen1 { 94c66ec88fSEmmanuel Vadot regulator-min-microvolt = <800000>; 95c66ec88fSEmmanuel Vadot regulator-max-microvolt = <1550000>; 96c66ec88fSEmmanuel Vadot }; 97c66ec88fSEmmanuel Vadot 98c66ec88fSEmmanuel Vadot vgen2_reg: vgen2 { 99c66ec88fSEmmanuel Vadot regulator-min-microvolt = <800000>; 100c66ec88fSEmmanuel Vadot regulator-max-microvolt = <1550000>; 101c66ec88fSEmmanuel Vadot regulator-always-on; 102c66ec88fSEmmanuel Vadot }; 103c66ec88fSEmmanuel Vadot 104c66ec88fSEmmanuel Vadot vgen3_reg: vgen3 { 105c66ec88fSEmmanuel Vadot regulator-min-microvolt = <1800000>; 106c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 107c66ec88fSEmmanuel Vadot regulator-always-on; 108c66ec88fSEmmanuel Vadot }; 109c66ec88fSEmmanuel Vadot 110c66ec88fSEmmanuel Vadot vgen4_reg: vgen4 { 111c66ec88fSEmmanuel Vadot regulator-min-microvolt = <1800000>; 112c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 113c66ec88fSEmmanuel Vadot regulator-always-on; 114c66ec88fSEmmanuel Vadot }; 115c66ec88fSEmmanuel Vadot 116c66ec88fSEmmanuel Vadot vgen5_reg: vgen5 { 117c66ec88fSEmmanuel Vadot regulator-min-microvolt = <1800000>; 118c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 119c66ec88fSEmmanuel Vadot regulator-always-on; 120c66ec88fSEmmanuel Vadot }; 121c66ec88fSEmmanuel Vadot 122c66ec88fSEmmanuel Vadot vgen6_reg: vgen6 { 123c66ec88fSEmmanuel Vadot regulator-min-microvolt = <1800000>; 124c66ec88fSEmmanuel Vadot regulator-max-microvolt = <3300000>; 125c66ec88fSEmmanuel Vadot }; 126c66ec88fSEmmanuel Vadot }; 127c66ec88fSEmmanuel Vadot }; 128c66ec88fSEmmanuel Vadot 129c66ec88fSEmmanuel Vadot eeprom@50 { 130c66ec88fSEmmanuel Vadot compatible = "atmel,24c01"; 131c66ec88fSEmmanuel Vadot reg = <0x50>; 132c66ec88fSEmmanuel Vadot status = "okay"; 133c66ec88fSEmmanuel Vadot }; 134c66ec88fSEmmanuel Vadot}; 135c66ec88fSEmmanuel Vadot 136c66ec88fSEmmanuel Vadot&pgc_gpu { 137c66ec88fSEmmanuel Vadot power-supply = <&sw1a_reg>; 138c66ec88fSEmmanuel Vadot}; 139c66ec88fSEmmanuel Vadot 140c66ec88fSEmmanuel Vadot&pgc_vpu { 141c66ec88fSEmmanuel Vadot power-supply = <&sw1c_reg>; 142c66ec88fSEmmanuel Vadot}; 143c66ec88fSEmmanuel Vadot 144c66ec88fSEmmanuel Vadot&qspi0 { 145c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 146c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_qspi>; 147c66ec88fSEmmanuel Vadot status = "okay"; 148c66ec88fSEmmanuel Vadot 149c66ec88fSEmmanuel Vadot /* SPI flash; not assembled by default */ 150c66ec88fSEmmanuel Vadot spi_flash: flash@0 { 151c66ec88fSEmmanuel Vadot #address-cells = <1>; 152c66ec88fSEmmanuel Vadot #size-cells = <1>; 153c66ec88fSEmmanuel Vadot reg = <0>; 154c66ec88fSEmmanuel Vadot compatible = "micron,n25q256a", "jedec,spi-nor"; 155c66ec88fSEmmanuel Vadot spi-max-frequency = <29000000>; 156c66ec88fSEmmanuel Vadot status = "disabled"; 157c66ec88fSEmmanuel Vadot }; 158c66ec88fSEmmanuel Vadot}; 159c66ec88fSEmmanuel Vadot 160c66ec88fSEmmanuel Vadot&uart1 { /* console */ 161c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 162c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart1>; 163c66ec88fSEmmanuel Vadot assigned-clocks = <&clk IMX8MQ_CLK_UART1>; 164c66ec88fSEmmanuel Vadot assigned-clock-parents = <&clk IMX8MQ_CLK_25M>; 165c66ec88fSEmmanuel Vadot assigned-clock-rates = <25000000>; 166c66ec88fSEmmanuel Vadot status = "okay"; 167c66ec88fSEmmanuel Vadot}; 168c66ec88fSEmmanuel Vadot 169c66ec88fSEmmanuel Vadot&uart4 { /* ublox BT */ 170c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 171c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart4>; 172c66ec88fSEmmanuel Vadot assigned-clocks = <&clk IMX8MQ_CLK_UART4>; 173c66ec88fSEmmanuel Vadot assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>; 174c66ec88fSEmmanuel Vadot assigned-clock-rates = <80000000>; 175c66ec88fSEmmanuel Vadot status = "okay"; 176c66ec88fSEmmanuel Vadot}; 177c66ec88fSEmmanuel Vadot 178c66ec88fSEmmanuel Vadot&usdhc1 { 179c66ec88fSEmmanuel Vadot assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>; 180c66ec88fSEmmanuel Vadot assigned-clock-rates = <400000000>; 181c66ec88fSEmmanuel Vadot pinctrl-names = "default", "state_100mhz", "state_200mhz"; 182c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc1>; 183c66ec88fSEmmanuel Vadot pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 184c66ec88fSEmmanuel Vadot pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 185c66ec88fSEmmanuel Vadot bus-width = <8>; 186c66ec88fSEmmanuel Vadot non-removable; 187c66ec88fSEmmanuel Vadot status = "okay"; 188c66ec88fSEmmanuel Vadot}; 189c66ec88fSEmmanuel Vadot 190c66ec88fSEmmanuel Vadot&wdog1 { 191c66ec88fSEmmanuel Vadot pinctrl-names = "default"; 192c66ec88fSEmmanuel Vadot pinctrl-0 = <&pinctrl_wdog>; 193c66ec88fSEmmanuel Vadot fsl,ext-reset-output; 194c66ec88fSEmmanuel Vadot status = "okay"; 195c66ec88fSEmmanuel Vadot}; 196c66ec88fSEmmanuel Vadot 197c66ec88fSEmmanuel Vadot&iomuxc { 198c66ec88fSEmmanuel Vadot pinctrl_fec1: fec1grp { 199c66ec88fSEmmanuel Vadot fsl,pins = < 200c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3 201c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23 202c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 203c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 204c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 205c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 206c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 207c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 208c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 209c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 210c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 211c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 212c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 213c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 214c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 215c66ec88fSEmmanuel Vadot >; 216c66ec88fSEmmanuel Vadot }; 217c66ec88fSEmmanuel Vadot 218c66ec88fSEmmanuel Vadot pinctrl_i2c1: i2c1grp { 219c66ec88fSEmmanuel Vadot fsl,pins = < 220c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 221c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 222c66ec88fSEmmanuel Vadot >; 223c66ec88fSEmmanuel Vadot }; 224c66ec88fSEmmanuel Vadot 225c66ec88fSEmmanuel Vadot pinctrl_pcie0: pcie0grp { 226c66ec88fSEmmanuel Vadot fsl,pins = < 227c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_I2C4_SCL_PCIE1_CLKREQ_B 0x74 228c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5 0x16 229c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SAI2_RXFS_GPIO4_IO21 0x16 230c66ec88fSEmmanuel Vadot >; 231c66ec88fSEmmanuel Vadot }; 232c66ec88fSEmmanuel Vadot 233c66ec88fSEmmanuel Vadot pinctrl_qspi: qspigrp { 234c66ec88fSEmmanuel Vadot fsl,pins = < 235c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82 236c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82 237c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82 238c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82 239c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82 240c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82 241c66ec88fSEmmanuel Vadot 242c66ec88fSEmmanuel Vadot >; 243c66ec88fSEmmanuel Vadot }; 244c66ec88fSEmmanuel Vadot 245c66ec88fSEmmanuel Vadot pinctrl_uart1: uart1grp { 246c66ec88fSEmmanuel Vadot fsl,pins = < 247c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 248c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 249c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_NAND_CE1_B_GPIO3_IO2 0x19 250c66ec88fSEmmanuel Vadot >; 251c66ec88fSEmmanuel Vadot }; 252c66ec88fSEmmanuel Vadot 253c66ec88fSEmmanuel Vadot pinctrl_uart4: uart4grp { 254c66ec88fSEmmanuel Vadot fsl,pins = < 255c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_UART4_TXD_UART4_DCE_TX 0x49 256c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_UART4_RXD_UART4_DCE_RX 0x49 257c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SAI3_TXD_GPIO5_IO1 0x19 258c66ec88fSEmmanuel Vadot >; 259c66ec88fSEmmanuel Vadot }; 260c66ec88fSEmmanuel Vadot 261c66ec88fSEmmanuel Vadot pinctrl_usdhc1: usdhc1grp { 262c66ec88fSEmmanuel Vadot fsl,pins = < 263c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 264c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 265c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 266c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 267c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 268c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 269c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3 270c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3 271c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3 272c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3 273c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83 274c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 275c66ec88fSEmmanuel Vadot >; 276c66ec88fSEmmanuel Vadot }; 277c66ec88fSEmmanuel Vadot 278*6be33864SEmmanuel Vadot pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 279c66ec88fSEmmanuel Vadot fsl,pins = < 280c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 281c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 282c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 283c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 284c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 285c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 286c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd 287c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd 288c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd 289c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd 290c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x8d 291c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 292c66ec88fSEmmanuel Vadot >; 293c66ec88fSEmmanuel Vadot }; 294c66ec88fSEmmanuel Vadot 295*6be33864SEmmanuel Vadot pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 296c66ec88fSEmmanuel Vadot fsl,pins = < 297c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 298c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 299c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 300c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 301c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 302c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 303c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf 304c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf 305c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf 306c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf 307c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x9f 308c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 309c66ec88fSEmmanuel Vadot >; 310c66ec88fSEmmanuel Vadot }; 311c66ec88fSEmmanuel Vadot 312c66ec88fSEmmanuel Vadot pinctrl_wdog: wdoggrp { 313c66ec88fSEmmanuel Vadot fsl,pins = < 314c66ec88fSEmmanuel Vadot MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 315c66ec88fSEmmanuel Vadot >; 316c66ec88fSEmmanuel Vadot }; 317c66ec88fSEmmanuel Vadot}; 318