1*f126890aSEmmanuel Vadot// SPDX-License-Identifier: GPL-2.0 2*f126890aSEmmanuel Vadot/* 3*f126890aSEmmanuel Vadot * Copyright (C) 2017 exceet electronics GmbH 4*f126890aSEmmanuel Vadot * Copyright (C) 2018 Kontron Electronics GmbH 5*f126890aSEmmanuel Vadot * Copyright (c) 2019 Krzysztof Kozlowski <krzk@kernel.org> 6*f126890aSEmmanuel Vadot */ 7*f126890aSEmmanuel Vadot 8*f126890aSEmmanuel Vadot#include <dt-bindings/gpio/gpio.h> 9*f126890aSEmmanuel Vadot 10*f126890aSEmmanuel Vadot/ { 11*f126890aSEmmanuel Vadot gpio-leds { 12*f126890aSEmmanuel Vadot compatible = "gpio-leds"; 13*f126890aSEmmanuel Vadot pinctrl-names = "default"; 14*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_gpio_leds>; 15*f126890aSEmmanuel Vadot 16*f126890aSEmmanuel Vadot led1 { 17*f126890aSEmmanuel Vadot label = "debug-led1"; 18*f126890aSEmmanuel Vadot gpios = <&gpio1 30 GPIO_ACTIVE_LOW>; 19*f126890aSEmmanuel Vadot default-state = "off"; 20*f126890aSEmmanuel Vadot linux,default-trigger = "heartbeat"; 21*f126890aSEmmanuel Vadot }; 22*f126890aSEmmanuel Vadot 23*f126890aSEmmanuel Vadot led2 { 24*f126890aSEmmanuel Vadot label = "debug-led2"; 25*f126890aSEmmanuel Vadot gpios = <&gpio5 3 GPIO_ACTIVE_LOW>; 26*f126890aSEmmanuel Vadot default-state = "off"; 27*f126890aSEmmanuel Vadot }; 28*f126890aSEmmanuel Vadot 29*f126890aSEmmanuel Vadot led3 { 30*f126890aSEmmanuel Vadot label = "debug-led3"; 31*f126890aSEmmanuel Vadot gpios = <&gpio5 2 GPIO_ACTIVE_LOW>; 32*f126890aSEmmanuel Vadot default-state = "off"; 33*f126890aSEmmanuel Vadot }; 34*f126890aSEmmanuel Vadot }; 35*f126890aSEmmanuel Vadot 36*f126890aSEmmanuel Vadot pwm-beeper { 37*f126890aSEmmanuel Vadot compatible = "pwm-beeper"; 38*f126890aSEmmanuel Vadot pwms = <&pwm8 0 5000>; 39*f126890aSEmmanuel Vadot }; 40*f126890aSEmmanuel Vadot 41*f126890aSEmmanuel Vadot reg_3v3: regulator-3v3 { 42*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 43*f126890aSEmmanuel Vadot regulator-name = "3v3"; 44*f126890aSEmmanuel Vadot regulator-min-microvolt = <3300000>; 45*f126890aSEmmanuel Vadot regulator-max-microvolt = <3300000>; 46*f126890aSEmmanuel Vadot }; 47*f126890aSEmmanuel Vadot 48*f126890aSEmmanuel Vadot reg_5v: regulator-5v { 49*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 50*f126890aSEmmanuel Vadot regulator-name = "5v"; 51*f126890aSEmmanuel Vadot regulator-min-microvolt = <5000000>; 52*f126890aSEmmanuel Vadot regulator-max-microvolt = <5000000>; 53*f126890aSEmmanuel Vadot }; 54*f126890aSEmmanuel Vadot 55*f126890aSEmmanuel Vadot reg_usb_otg1_vbus: regulator-usb-otg1-vbus { 56*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 57*f126890aSEmmanuel Vadot regulator-name = "usb_otg1_vbus"; 58*f126890aSEmmanuel Vadot regulator-min-microvolt = <5000000>; 59*f126890aSEmmanuel Vadot regulator-max-microvolt = <5000000>; 60*f126890aSEmmanuel Vadot gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>; 61*f126890aSEmmanuel Vadot enable-active-high; 62*f126890aSEmmanuel Vadot }; 63*f126890aSEmmanuel Vadot 64*f126890aSEmmanuel Vadot reg_vref_adc: regulator-vref-adc { 65*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 66*f126890aSEmmanuel Vadot regulator-name = "vref-adc"; 67*f126890aSEmmanuel Vadot regulator-min-microvolt = <3300000>; 68*f126890aSEmmanuel Vadot regulator-max-microvolt = <3300000>; 69*f126890aSEmmanuel Vadot }; 70*f126890aSEmmanuel Vadot}; 71*f126890aSEmmanuel Vadot 72*f126890aSEmmanuel Vadot&adc1 { 73*f126890aSEmmanuel Vadot pinctrl-names = "default"; 74*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_adc1>; 75*f126890aSEmmanuel Vadot vref-supply = <®_vref_adc>; 76*f126890aSEmmanuel Vadot status = "okay"; 77*f126890aSEmmanuel Vadot}; 78*f126890aSEmmanuel Vadot 79*f126890aSEmmanuel Vadot&can2 { 80*f126890aSEmmanuel Vadot pinctrl-names = "default"; 81*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_flexcan2>; 82*f126890aSEmmanuel Vadot status = "okay"; 83*f126890aSEmmanuel Vadot}; 84*f126890aSEmmanuel Vadot 85*f126890aSEmmanuel Vadot&ecspi1 { 86*f126890aSEmmanuel Vadot cs-gpios = <&gpio4 26 GPIO_ACTIVE_LOW>; 87*f126890aSEmmanuel Vadot pinctrl-names = "default"; 88*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_ecspi1>; 89*f126890aSEmmanuel Vadot status = "okay"; 90*f126890aSEmmanuel Vadot 91*f126890aSEmmanuel Vadot eeprom@0 { 92*f126890aSEmmanuel Vadot compatible = "anvo,anv32e61w", "atmel,at25"; 93*f126890aSEmmanuel Vadot reg = <0>; 94*f126890aSEmmanuel Vadot spi-max-frequency = <20000000>; 95*f126890aSEmmanuel Vadot spi-cpha; 96*f126890aSEmmanuel Vadot spi-cpol; 97*f126890aSEmmanuel Vadot pagesize = <1>; 98*f126890aSEmmanuel Vadot size = <8192>; 99*f126890aSEmmanuel Vadot address-width = <16>; 100*f126890aSEmmanuel Vadot }; 101*f126890aSEmmanuel Vadot}; 102*f126890aSEmmanuel Vadot 103*f126890aSEmmanuel Vadot&fec1 { 104*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_enet1>; 105*f126890aSEmmanuel Vadot /delete-node/ mdio; 106*f126890aSEmmanuel Vadot}; 107*f126890aSEmmanuel Vadot 108*f126890aSEmmanuel Vadot&fec2 { 109*f126890aSEmmanuel Vadot pinctrl-names = "default"; 110*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>; 111*f126890aSEmmanuel Vadot phy-mode = "rmii"; 112*f126890aSEmmanuel Vadot phy-handle = <ðphy2>; 113*f126890aSEmmanuel Vadot status = "okay"; 114*f126890aSEmmanuel Vadot 115*f126890aSEmmanuel Vadot mdio { 116*f126890aSEmmanuel Vadot #address-cells = <1>; 117*f126890aSEmmanuel Vadot #size-cells = <0>; 118*f126890aSEmmanuel Vadot 119*f126890aSEmmanuel Vadot ethphy1: ethernet-phy@1 { 120*f126890aSEmmanuel Vadot reg = <1>; 121*f126890aSEmmanuel Vadot micrel,led-mode = <0>; 122*f126890aSEmmanuel Vadot clocks = <&clks IMX6UL_CLK_ENET_REF>; 123*f126890aSEmmanuel Vadot clock-names = "rmii-ref"; 124*f126890aSEmmanuel Vadot }; 125*f126890aSEmmanuel Vadot 126*f126890aSEmmanuel Vadot ethphy2: ethernet-phy@2 { 127*f126890aSEmmanuel Vadot reg = <2>; 128*f126890aSEmmanuel Vadot micrel,led-mode = <0>; 129*f126890aSEmmanuel Vadot clocks = <&clks IMX6UL_CLK_ENET2_REF>; 130*f126890aSEmmanuel Vadot clock-names = "rmii-ref"; 131*f126890aSEmmanuel Vadot }; 132*f126890aSEmmanuel Vadot }; 133*f126890aSEmmanuel Vadot}; 134*f126890aSEmmanuel Vadot 135*f126890aSEmmanuel Vadot&i2c1 { 136*f126890aSEmmanuel Vadot clock-frequency = <100000>; 137*f126890aSEmmanuel Vadot pinctrl-names = "default"; 138*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c1>; 139*f126890aSEmmanuel Vadot status = "okay"; 140*f126890aSEmmanuel Vadot}; 141*f126890aSEmmanuel Vadot 142*f126890aSEmmanuel Vadot&i2c4 { 143*f126890aSEmmanuel Vadot clock-frequency = <100000>; 144*f126890aSEmmanuel Vadot pinctrl-names = "default"; 145*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c4>; 146*f126890aSEmmanuel Vadot status = "okay"; 147*f126890aSEmmanuel Vadot 148*f126890aSEmmanuel Vadot rtc@32 { 149*f126890aSEmmanuel Vadot compatible = "epson,rx8900"; 150*f126890aSEmmanuel Vadot reg = <0x32>; 151*f126890aSEmmanuel Vadot }; 152*f126890aSEmmanuel Vadot}; 153*f126890aSEmmanuel Vadot 154*f126890aSEmmanuel Vadot&pwm8 { 155*f126890aSEmmanuel Vadot #pwm-cells = <2>; 156*f126890aSEmmanuel Vadot pinctrl-names = "default"; 157*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_pwm8>; 158*f126890aSEmmanuel Vadot status = "okay"; 159*f126890aSEmmanuel Vadot}; 160*f126890aSEmmanuel Vadot 161*f126890aSEmmanuel Vadot&uart1 { 162*f126890aSEmmanuel Vadot pinctrl-names = "default"; 163*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart1>; 164*f126890aSEmmanuel Vadot status = "okay"; 165*f126890aSEmmanuel Vadot}; 166*f126890aSEmmanuel Vadot 167*f126890aSEmmanuel Vadot&uart2 { 168*f126890aSEmmanuel Vadot pinctrl-names = "default"; 169*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart2>; 170*f126890aSEmmanuel Vadot linux,rs485-enabled-at-boot-time; 171*f126890aSEmmanuel Vadot rs485-rx-during-tx; 172*f126890aSEmmanuel Vadot rs485-rts-active-low; 173*f126890aSEmmanuel Vadot uart-has-rtscts; 174*f126890aSEmmanuel Vadot status = "okay"; 175*f126890aSEmmanuel Vadot}; 176*f126890aSEmmanuel Vadot 177*f126890aSEmmanuel Vadot&uart3 { 178*f126890aSEmmanuel Vadot pinctrl-names = "default"; 179*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart3>; 180*f126890aSEmmanuel Vadot uart-has-rtscts; 181*f126890aSEmmanuel Vadot status = "okay"; 182*f126890aSEmmanuel Vadot}; 183*f126890aSEmmanuel Vadot 184*f126890aSEmmanuel Vadot&uart4 { 185*f126890aSEmmanuel Vadot pinctrl-names = "default"; 186*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart4>; 187*f126890aSEmmanuel Vadot status = "okay"; 188*f126890aSEmmanuel Vadot}; 189*f126890aSEmmanuel Vadot 190*f126890aSEmmanuel Vadot&usbotg1 { 191*f126890aSEmmanuel Vadot pinctrl-names = "default"; 192*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usbotg1>; 193*f126890aSEmmanuel Vadot dr_mode = "otg"; 194*f126890aSEmmanuel Vadot srp-disable; 195*f126890aSEmmanuel Vadot hnp-disable; 196*f126890aSEmmanuel Vadot adp-disable; 197*f126890aSEmmanuel Vadot over-current-active-low; 198*f126890aSEmmanuel Vadot vbus-supply = <®_usb_otg1_vbus>; 199*f126890aSEmmanuel Vadot status = "okay"; 200*f126890aSEmmanuel Vadot}; 201*f126890aSEmmanuel Vadot 202*f126890aSEmmanuel Vadot&usbotg2 { 203*f126890aSEmmanuel Vadot dr_mode = "host"; 204*f126890aSEmmanuel Vadot disable-over-current; 205*f126890aSEmmanuel Vadot vbus-supply = <®_5v>; 206*f126890aSEmmanuel Vadot status = "okay"; 207*f126890aSEmmanuel Vadot}; 208*f126890aSEmmanuel Vadot 209*f126890aSEmmanuel Vadot&usdhc1 { 210*f126890aSEmmanuel Vadot pinctrl-names = "default"; 211*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc1>; 212*f126890aSEmmanuel Vadot cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 213*f126890aSEmmanuel Vadot keep-power-in-suspend; 214*f126890aSEmmanuel Vadot wakeup-source; 215*f126890aSEmmanuel Vadot vmmc-supply = <®_3v3>; 216*f126890aSEmmanuel Vadot voltage-ranges = <3300 3300>; 217*f126890aSEmmanuel Vadot no-1-8-v; 218*f126890aSEmmanuel Vadot status = "okay"; 219*f126890aSEmmanuel Vadot}; 220*f126890aSEmmanuel Vadot 221*f126890aSEmmanuel Vadot&usdhc2 { 222*f126890aSEmmanuel Vadot pinctrl-names = "default", "state_100mhz", "state_200mhz"; 223*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc2>; 224*f126890aSEmmanuel Vadot pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 225*f126890aSEmmanuel Vadot pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 226*f126890aSEmmanuel Vadot non-removable; 227*f126890aSEmmanuel Vadot keep-power-in-suspend; 228*f126890aSEmmanuel Vadot wakeup-source; 229*f126890aSEmmanuel Vadot vmmc-supply = <®_3v3>; 230*f126890aSEmmanuel Vadot voltage-ranges = <3300 3300>; 231*f126890aSEmmanuel Vadot no-1-8-v; 232*f126890aSEmmanuel Vadot status = "okay"; 233*f126890aSEmmanuel Vadot}; 234*f126890aSEmmanuel Vadot 235*f126890aSEmmanuel Vadot&iomuxc { 236*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_reset_out &pinctrl_gpio>; 237*f126890aSEmmanuel Vadot 238*f126890aSEmmanuel Vadot pinctrl_adc1: adc1grp { 239*f126890aSEmmanuel Vadot fsl,pins = < 240*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0xb0 241*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0xb0 242*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO08__GPIO1_IO08 0xb0 243*f126890aSEmmanuel Vadot >; 244*f126890aSEmmanuel Vadot }; 245*f126890aSEmmanuel Vadot 246*f126890aSEmmanuel Vadot pinctrl_ecspi1: ecspi1grp { 247*f126890aSEmmanuel Vadot fsl,pins = < 248*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_DATA07__ECSPI1_MISO 0x100b1 249*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_DATA06__ECSPI1_MOSI 0x100b1 250*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_DATA04__ECSPI1_SCLK 0x100b1 251*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x100b1 /* ECSPI1-CS1 */ 252*f126890aSEmmanuel Vadot >; 253*f126890aSEmmanuel Vadot }; 254*f126890aSEmmanuel Vadot 255*f126890aSEmmanuel Vadot pinctrl_enet2: enet2grp { 256*f126890aSEmmanuel Vadot fsl,pins = < 257*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0 258*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0 259*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0 260*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0 261*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0 262*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0 263*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0 264*f126890aSEmmanuel Vadot MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b009 265*f126890aSEmmanuel Vadot >; 266*f126890aSEmmanuel Vadot }; 267*f126890aSEmmanuel Vadot 268*f126890aSEmmanuel Vadot pinctrl_enet2_mdio: enet2mdiogrp { 269*f126890aSEmmanuel Vadot fsl,pins = < 270*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0 271*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0 272*f126890aSEmmanuel Vadot >; 273*f126890aSEmmanuel Vadot }; 274*f126890aSEmmanuel Vadot 275*f126890aSEmmanuel Vadot pinctrl_flexcan2: flexcan2grp { 276*f126890aSEmmanuel Vadot fsl,pins = < 277*f126890aSEmmanuel Vadot MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020 278*f126890aSEmmanuel Vadot MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020 279*f126890aSEmmanuel Vadot >; 280*f126890aSEmmanuel Vadot }; 281*f126890aSEmmanuel Vadot 282*f126890aSEmmanuel Vadot pinctrl_gpio: gpiogrp { 283*f126890aSEmmanuel Vadot fsl,pins = < 284*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x1b0b0 /* DOUT1 */ 285*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x1b0b0 /* DIN1 */ 286*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x1b0b0 /* DOUT2 */ 287*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0b0 /* DIN2 */ 288*f126890aSEmmanuel Vadot >; 289*f126890aSEmmanuel Vadot }; 290*f126890aSEmmanuel Vadot 291*f126890aSEmmanuel Vadot pinctrl_gpio_leds: gpioledsgrp { 292*f126890aSEmmanuel Vadot fsl,pins = < 293*f126890aSEmmanuel Vadot MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x1b0b0 /* LED H14 */ 294*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x1b0b0 /* LED H15 */ 295*f126890aSEmmanuel Vadot MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x1b0b0 /* LED H16 */ 296*f126890aSEmmanuel Vadot >; 297*f126890aSEmmanuel Vadot }; 298*f126890aSEmmanuel Vadot 299*f126890aSEmmanuel Vadot pinctrl_i2c1: i2c1grp { 300*f126890aSEmmanuel Vadot fsl,pins = < 301*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_PIXCLK__I2C1_SCL 0x4001b8b0 302*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_MCLK__I2C1_SDA 0x4001b8b0 303*f126890aSEmmanuel Vadot >; 304*f126890aSEmmanuel Vadot }; 305*f126890aSEmmanuel Vadot 306*f126890aSEmmanuel Vadot pinctrl_i2c4: i2c4grp { 307*f126890aSEmmanuel Vadot fsl,pins = < 308*f126890aSEmmanuel Vadot MX6UL_PAD_UART2_TX_DATA__I2C4_SCL 0x4001f8b0 309*f126890aSEmmanuel Vadot MX6UL_PAD_UART2_RX_DATA__I2C4_SDA 0x4001f8b0 310*f126890aSEmmanuel Vadot >; 311*f126890aSEmmanuel Vadot }; 312*f126890aSEmmanuel Vadot 313*f126890aSEmmanuel Vadot pinctrl_pwm8: pwm8grp { 314*f126890aSEmmanuel Vadot fsl,pins = < 315*f126890aSEmmanuel Vadot MX6UL_PAD_CSI_HSYNC__PWM8_OUT 0x110b0 316*f126890aSEmmanuel Vadot >; 317*f126890aSEmmanuel Vadot }; 318*f126890aSEmmanuel Vadot 319*f126890aSEmmanuel Vadot pinctrl_uart1: uart1grp { 320*f126890aSEmmanuel Vadot fsl,pins = < 321*f126890aSEmmanuel Vadot MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1 322*f126890aSEmmanuel Vadot MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1 323*f126890aSEmmanuel Vadot >; 324*f126890aSEmmanuel Vadot }; 325*f126890aSEmmanuel Vadot 326*f126890aSEmmanuel Vadot pinctrl_uart2: uart2grp { 327*f126890aSEmmanuel Vadot fsl,pins = < 328*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA04__UART2_DCE_TX 0x1b0b1 329*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA05__UART2_DCE_RX 0x1b0b1 330*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA06__UART2_DCE_CTS 0x1b0b1 331*f126890aSEmmanuel Vadot /* 332*f126890aSEmmanuel Vadot * mux unused RTS to make sure it doesn't cause 333*f126890aSEmmanuel Vadot * any interrupts when it is undefined 334*f126890aSEmmanuel Vadot */ 335*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA07__UART2_DCE_RTS 0x1b0b1 336*f126890aSEmmanuel Vadot >; 337*f126890aSEmmanuel Vadot }; 338*f126890aSEmmanuel Vadot 339*f126890aSEmmanuel Vadot pinctrl_uart3: uart3grp { 340*f126890aSEmmanuel Vadot fsl,pins = < 341*f126890aSEmmanuel Vadot MX6UL_PAD_UART3_TX_DATA__UART3_DCE_TX 0x1b0b1 342*f126890aSEmmanuel Vadot MX6UL_PAD_UART3_RX_DATA__UART3_DCE_RX 0x1b0b1 343*f126890aSEmmanuel Vadot MX6UL_PAD_UART3_CTS_B__UART3_DCE_CTS 0x1b0b1 344*f126890aSEmmanuel Vadot MX6UL_PAD_UART3_RTS_B__UART3_DCE_RTS 0x1b0b1 345*f126890aSEmmanuel Vadot >; 346*f126890aSEmmanuel Vadot }; 347*f126890aSEmmanuel Vadot 348*f126890aSEmmanuel Vadot pinctrl_uart4: uart4grp { 349*f126890aSEmmanuel Vadot fsl,pins = < 350*f126890aSEmmanuel Vadot MX6UL_PAD_UART4_TX_DATA__UART4_DCE_TX 0x1b0b1 351*f126890aSEmmanuel Vadot MX6UL_PAD_UART4_RX_DATA__UART4_DCE_RX 0x1b0b1 352*f126890aSEmmanuel Vadot >; 353*f126890aSEmmanuel Vadot }; 354*f126890aSEmmanuel Vadot 355*f126890aSEmmanuel Vadot pinctrl_usbotg1: usbotg1 { 356*f126890aSEmmanuel Vadot fsl,pins = < 357*f126890aSEmmanuel Vadot MX6UL_PAD_GPIO1_IO04__GPIO1_IO04 0x1b0b0 358*f126890aSEmmanuel Vadot >; 359*f126890aSEmmanuel Vadot }; 360*f126890aSEmmanuel Vadot 361*f126890aSEmmanuel Vadot pinctrl_usdhc1: usdhc1grp { 362*f126890aSEmmanuel Vadot fsl,pins = < 363*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 364*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 365*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 366*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 367*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 368*f126890aSEmmanuel Vadot MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 369*f126890aSEmmanuel Vadot MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x100b1 /* SD1_CD */ 370*f126890aSEmmanuel Vadot >; 371*f126890aSEmmanuel Vadot }; 372*f126890aSEmmanuel Vadot 373*f126890aSEmmanuel Vadot pinctrl_usdhc2: usdhc2grp { 374*f126890aSEmmanuel Vadot fsl,pins = < 375*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x10059 376*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059 377*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059 378*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059 379*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059 380*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059 381*f126890aSEmmanuel Vadot >; 382*f126890aSEmmanuel Vadot }; 383*f126890aSEmmanuel Vadot 384*f126890aSEmmanuel Vadot pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 385*f126890aSEmmanuel Vadot fsl,pins = < 386*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100b9 387*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170b9 388*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170b9 389*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170b9 390*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170b9 391*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170b9 392*f126890aSEmmanuel Vadot >; 393*f126890aSEmmanuel Vadot }; 394*f126890aSEmmanuel Vadot 395*f126890aSEmmanuel Vadot pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 396*f126890aSEmmanuel Vadot fsl,pins = < 397*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x100f9 398*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x170f9 399*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x170f9 400*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x170f9 401*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x170f9 402*f126890aSEmmanuel Vadot MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x170f9 403*f126890aSEmmanuel Vadot >; 404*f126890aSEmmanuel Vadot }; 405*f126890aSEmmanuel Vadot}; 406