1*f126890aSEmmanuel Vadot/* 2*f126890aSEmmanuel Vadot * Copyright 2015 Technologic Systems 3*f126890aSEmmanuel Vadot * 4*f126890aSEmmanuel Vadot * This file is dual-licensed: you can use it either under the terms 5*f126890aSEmmanuel Vadot * of the GPL or the X11 license, at your option. Note that this dual 6*f126890aSEmmanuel Vadot * licensing only applies to this file, and not this project as a 7*f126890aSEmmanuel Vadot * whole. 8*f126890aSEmmanuel Vadot * 9*f126890aSEmmanuel Vadot * a) This file is free software; you can redistribute it and/or 10*f126890aSEmmanuel Vadot * modify it under the terms of the GNU General Public License 11*f126890aSEmmanuel Vadot * version 2 as published by the Free Software Foundation. 12*f126890aSEmmanuel Vadot * 13*f126890aSEmmanuel Vadot * This file is distributed in the hope that it will be useful, 14*f126890aSEmmanuel Vadot * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*f126890aSEmmanuel Vadot * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*f126890aSEmmanuel Vadot * GNU General Public License for more details. 17*f126890aSEmmanuel Vadot * 18*f126890aSEmmanuel Vadot * Or, alternatively, 19*f126890aSEmmanuel Vadot * 20*f126890aSEmmanuel Vadot * b) Permission is hereby granted, free of charge, to any person 21*f126890aSEmmanuel Vadot * obtaining a copy of this software and associated documentation 22*f126890aSEmmanuel Vadot * files (the "Software"), to deal in the Software without 23*f126890aSEmmanuel Vadot * restriction, including without limitation the rights to use, 24*f126890aSEmmanuel Vadot * copy, modify, merge, publish, distribute, sublicense, and/or 25*f126890aSEmmanuel Vadot * sell copies of the Software, and to permit persons to whom the 26*f126890aSEmmanuel Vadot * Software is furnished to do so, subject to the following 27*f126890aSEmmanuel Vadot * conditions: 28*f126890aSEmmanuel Vadot * 29*f126890aSEmmanuel Vadot * The above copyright notice and this permission notice shall be 30*f126890aSEmmanuel Vadot * included in all copies or substantial portions of the Software. 31*f126890aSEmmanuel Vadot * 32*f126890aSEmmanuel Vadot * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 33*f126890aSEmmanuel Vadot * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 34*f126890aSEmmanuel Vadot * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 35*f126890aSEmmanuel Vadot * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 36*f126890aSEmmanuel Vadot * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 37*f126890aSEmmanuel Vadot * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 38*f126890aSEmmanuel Vadot * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 39*f126890aSEmmanuel Vadot * OTHER DEALINGS IN THE SOFTWARE. 40*f126890aSEmmanuel Vadot */ 41*f126890aSEmmanuel Vadot 42*f126890aSEmmanuel Vadot#include <dt-bindings/gpio/gpio.h> 43*f126890aSEmmanuel Vadot#include <dt-bindings/interrupt-controller/irq.h> 44*f126890aSEmmanuel Vadot 45*f126890aSEmmanuel Vadot/ { 46*f126890aSEmmanuel Vadot aliases { 47*f126890aSEmmanuel Vadot ethernet0 = &fec; 48*f126890aSEmmanuel Vadot }; 49*f126890aSEmmanuel Vadot 50*f126890aSEmmanuel Vadot leds { 51*f126890aSEmmanuel Vadot pinctrl-names = "default"; 52*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_leds1>; 53*f126890aSEmmanuel Vadot compatible = "gpio-leds"; 54*f126890aSEmmanuel Vadot 55*f126890aSEmmanuel Vadot green-led { 56*f126890aSEmmanuel Vadot label = "green-led"; 57*f126890aSEmmanuel Vadot gpios = <&gpio2 24 GPIO_ACTIVE_LOW>; 58*f126890aSEmmanuel Vadot default-state = "on"; 59*f126890aSEmmanuel Vadot }; 60*f126890aSEmmanuel Vadot 61*f126890aSEmmanuel Vadot red-led { 62*f126890aSEmmanuel Vadot label = "red-led"; 63*f126890aSEmmanuel Vadot gpios = <&gpio1 2 GPIO_ACTIVE_LOW>; 64*f126890aSEmmanuel Vadot default-state = "off"; 65*f126890aSEmmanuel Vadot }; 66*f126890aSEmmanuel Vadot }; 67*f126890aSEmmanuel Vadot 68*f126890aSEmmanuel Vadot reg_3p3v: regulator-3p3v { 69*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 70*f126890aSEmmanuel Vadot regulator-name = "3p3v"; 71*f126890aSEmmanuel Vadot regulator-min-microvolt = <3300000>; 72*f126890aSEmmanuel Vadot regulator-max-microvolt = <3300000>; 73*f126890aSEmmanuel Vadot }; 74*f126890aSEmmanuel Vadot 75*f126890aSEmmanuel Vadot reg_usb_otg_vbus: regulator-usb-otg-vbus { 76*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 77*f126890aSEmmanuel Vadot regulator-name = "usb_otg_vbus"; 78*f126890aSEmmanuel Vadot regulator-min-microvolt = <5000000>; 79*f126890aSEmmanuel Vadot regulator-max-microvolt = <5000000>; 80*f126890aSEmmanuel Vadot gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 81*f126890aSEmmanuel Vadot enable-active-high; 82*f126890aSEmmanuel Vadot }; 83*f126890aSEmmanuel Vadot}; 84*f126890aSEmmanuel Vadot 85*f126890aSEmmanuel Vadot&can1 { 86*f126890aSEmmanuel Vadot pinctrl-names = "default"; 87*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_flexcan1>; 88*f126890aSEmmanuel Vadot status = "okay"; 89*f126890aSEmmanuel Vadot}; 90*f126890aSEmmanuel Vadot 91*f126890aSEmmanuel Vadot&can2 { 92*f126890aSEmmanuel Vadot pinctrl-names = "default"; 93*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_flexcan2>; 94*f126890aSEmmanuel Vadot status = "okay"; 95*f126890aSEmmanuel Vadot}; 96*f126890aSEmmanuel Vadot 97*f126890aSEmmanuel Vadot&ecspi1 { 98*f126890aSEmmanuel Vadot cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 99*f126890aSEmmanuel Vadot pinctrl-names = "default"; 100*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_ecspi1>; 101*f126890aSEmmanuel Vadot status = "okay"; 102*f126890aSEmmanuel Vadot 103*f126890aSEmmanuel Vadot n25q064: flash@0 { 104*f126890aSEmmanuel Vadot compatible = "micron,n25q064", "jedec,spi-nor"; 105*f126890aSEmmanuel Vadot reg = <0>; 106*f126890aSEmmanuel Vadot spi-max-frequency = <20000000>; 107*f126890aSEmmanuel Vadot }; 108*f126890aSEmmanuel Vadot}; 109*f126890aSEmmanuel Vadot 110*f126890aSEmmanuel Vadot&ecspi2 { 111*f126890aSEmmanuel Vadot cs-gpios = <&gpio6 2 GPIO_ACTIVE_LOW>; 112*f126890aSEmmanuel Vadot pinctrl-names = "default"; 113*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_ecspi2>; 114*f126890aSEmmanuel Vadot status = "okay"; 115*f126890aSEmmanuel Vadot}; 116*f126890aSEmmanuel Vadot 117*f126890aSEmmanuel Vadot&fec { 118*f126890aSEmmanuel Vadot pinctrl-names = "default"; 119*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_enet>; 120*f126890aSEmmanuel Vadot phy-mode = "rgmii"; 121*f126890aSEmmanuel Vadot status = "okay"; 122*f126890aSEmmanuel Vadot}; 123*f126890aSEmmanuel Vadot 124*f126890aSEmmanuel Vadot&i2c1 { 125*f126890aSEmmanuel Vadot clock-frequency = <100000>; 126*f126890aSEmmanuel Vadot pinctrl-names = "default", "gpio"; 127*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c1>; 128*f126890aSEmmanuel Vadot pinctrl-1 = <&pinctrl_i2c1_gpio>; 129*f126890aSEmmanuel Vadot scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>; 130*f126890aSEmmanuel Vadot sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>; 131*f126890aSEmmanuel Vadot status = "okay"; 132*f126890aSEmmanuel Vadot 133*f126890aSEmmanuel Vadot isl12022: rtc@6f { 134*f126890aSEmmanuel Vadot compatible = "isil,isl12022"; 135*f126890aSEmmanuel Vadot reg = <0x6f>; 136*f126890aSEmmanuel Vadot }; 137*f126890aSEmmanuel Vadot 138*f126890aSEmmanuel Vadot gpio8: gpio@28 { 139*f126890aSEmmanuel Vadot compatible = "technologic,ts4900-gpio"; 140*f126890aSEmmanuel Vadot reg = <0x28>; 141*f126890aSEmmanuel Vadot #gpio-cells = <2>; 142*f126890aSEmmanuel Vadot gpio-controller; 143*f126890aSEmmanuel Vadot ngpio = <32>; 144*f126890aSEmmanuel Vadot }; 145*f126890aSEmmanuel Vadot}; 146*f126890aSEmmanuel Vadot 147*f126890aSEmmanuel Vadot&i2c2 { 148*f126890aSEmmanuel Vadot clock-frequency = <100000>; 149*f126890aSEmmanuel Vadot pinctrl-names = "default", "gpio"; 150*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c2>; 151*f126890aSEmmanuel Vadot pinctrl-1 = <&pinctrl_i2c2_gpio>; 152*f126890aSEmmanuel Vadot scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>; 153*f126890aSEmmanuel Vadot sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>; 154*f126890aSEmmanuel Vadot status = "okay"; 155*f126890aSEmmanuel Vadot}; 156*f126890aSEmmanuel Vadot 157*f126890aSEmmanuel Vadot&iomuxc { 158*f126890aSEmmanuel Vadot pinctrl-names = "default"; 159*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_hog>; 160*f126890aSEmmanuel Vadot 161*f126890aSEmmanuel Vadot pinctrl_ecspi1: ecspi1grp { 162*f126890aSEmmanuel Vadot fsl,pins = < 163*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 164*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 165*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 166*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x100b1 /* Onboard flash CS1# */ 167*f126890aSEmmanuel Vadot >; 168*f126890aSEmmanuel Vadot }; 169*f126890aSEmmanuel Vadot 170*f126890aSEmmanuel Vadot pinctrl_ecspi2: ecspi2grp { 171*f126890aSEmmanuel Vadot fsl,pins = < 172*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK 0x100b1 173*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI 0x100b1 174*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x100b1 175*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT11__GPIO5_IO29 0x100b1 /* Offboard CS0# */ 176*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT16__GPIO6_IO02 0x100b1 /* FPGA CS1# */ 177*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x1b0b1 /* FPGA_RESET# */ 178*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x1b0b1 /* FPGA_DONE */ 179*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M 0x10 /* FPGA 24MHZ */ 180*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b1 /* FPGA_IRQ */ 181*f126890aSEmmanuel Vadot >; 182*f126890aSEmmanuel Vadot }; 183*f126890aSEmmanuel Vadot 184*f126890aSEmmanuel Vadot pinctrl_enet: enetgrp { 185*f126890aSEmmanuel Vadot fsl,pins = < 186*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 187*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 188*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 189*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 190*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 191*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 192*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 193*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 194*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 195*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 196*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 197*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 198*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 199*f126890aSEmmanuel Vadot MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 200*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x4001b0a8 201*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b0b1 202*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b0b1 /* ETH_PHY_RESET */ 203*f126890aSEmmanuel Vadot >; 204*f126890aSEmmanuel Vadot }; 205*f126890aSEmmanuel Vadot 206*f126890aSEmmanuel Vadot pinctrl_flexcan1: flexcan1grp { 207*f126890aSEmmanuel Vadot fsl,pins = < 208*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 209*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b1 210*f126890aSEmmanuel Vadot >; 211*f126890aSEmmanuel Vadot }; 212*f126890aSEmmanuel Vadot 213*f126890aSEmmanuel Vadot pinctrl_flexcan2: flexcan2grp { 214*f126890aSEmmanuel Vadot fsl,pins = < 215*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b1 216*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b1 217*f126890aSEmmanuel Vadot >; 218*f126890aSEmmanuel Vadot }; 219*f126890aSEmmanuel Vadot 220*f126890aSEmmanuel Vadot pinctrl_hog: hoggrp { 221*f126890aSEmmanuel Vadot fsl,pins = < 222*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b0b1 /* OFF_BD_RESET# */ 223*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b0b1 /* EN_USB_5V# */ 224*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A19__GPIO2_IO19 0x1b0b1 /* EN_LCD_3.3V */ 225*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* Audio CLK */ 226*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b1 /* DIO_1 */ 227*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b1 /* DIO_2 */ 228*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b0b1 /* DIO_3 */ 229*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x1b0b1 /* DIO_4 */ 230*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x1b0b1 /* DIO_5 */ 231*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b1 /* DIO_7 */ 232*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19 0x1b0b1 /* DIO_8 */ 233*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b1 /* DIO_9 */ 234*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT12__GPIO5_IO30 0x1b0b1 /* DIO_0 */ 235*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31 0x1b0b1 /* DIO_6 */ 236*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x1b0b1 /* CPU_DIO_A */ 237*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b1 /* DIO_2 */ 238*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_RST__GPIO7_IO08 0x1b0b1 /* CPU_DIO_B */ 239*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b0b1 /* BUS_ALE# */ 240*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_OE__GPIO2_IO25 0x1b0b1 /* DIO_15 */ 241*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x1b0b1 /* BUS_DIR */ 242*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_CS0__GPIO2_IO23 0x1b0b1 /* BUS_CS# */ 243*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b0b1 /* DIO_14 */ 244*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A20__GPIO2_IO18 0x1b0b1 /* DIO_16 */ 245*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A21__GPIO2_IO17 0x1b0b1 /* DIO_12 */ 246*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A22__GPIO2_IO16 0x1b0b1 /* DIO_18 */ 247*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A23__GPIO6_IO06 0x1b0b1 /* DIO_19 */ 248*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_A24__GPIO5_IO04 0x1b0b1 /* DIO_20 */ 249*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x1b0b1 /* BUS_BHE# */ 250*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0x1b0b1 /* DIO_13 */ 251*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b0b1 /* EIM_WAIT# */ 252*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_EB1__GPIO2_IO29 0x1b0b1 /* DIO_10 */ 253*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA0__GPIO3_IO00 0x1b0b1 /* MUX_AD_00 */ 254*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA1__GPIO3_IO01 0x1b0b1 /* MUX_AD_01 */ 255*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0x1b0b1 /* MUX_AD_02 */ 256*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA3__GPIO3_IO03 0x1b0b1 /* MUX_AD_03 */ 257*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA4__GPIO3_IO04 0x1b0b1 /* MUX_AD_04 */ 258*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA5__GPIO3_IO05 0x1b0b1 /* MUX_AD_05 */ 259*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA6__GPIO3_IO06 0x1b0b1 /* MUX_AD_06 */ 260*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA7__GPIO3_IO07 0x1b0b1 /* MUX_AD_07 */ 261*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA8__GPIO3_IO08 0x1b0b1 /* MUX_AD_08 */ 262*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA9__GPIO3_IO09 0x1b0b1 /* MUX_AD_09 */ 263*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA10__GPIO3_IO10 0x1b0b1 /* MUX_AD_10 */ 264*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA11__GPIO3_IO11 0x1b0b1 /* MUX_AD_11 */ 265*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA12__GPIO3_IO12 0x1b0b1 /* MUX_AD_12 */ 266*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b0b1 /* MUX_AD_13 */ 267*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA14__GPIO3_IO14 0x1b0b1 /* MUX_AD_14 */ 268*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_DA15__GPIO3_IO15 0x1b0b1 /* MUX_AD_15 */ 269*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_DISP_CLK__GPIO4_IO16 0x1b0b1 /* LCD_CLK */ 270*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN15__GPIO4_IO17 0x1b0b1 /* DE */ 271*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN2__GPIO4_IO18 0x1b0b1 /* Hsync */ 272*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN3__GPIO4_IO19 0x1b0b1 /* Vsync */ 273*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b0b1 274*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT1__GPIO4_IO22 0x1b0b1 275*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT2__GPIO4_IO23 0x1b0b1 276*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x1b0b1 277*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b0b1 278*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b0b1 279*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x1b0b1 280*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28 0x1b0b1 281*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT8__GPIO4_IO29 0x1b0b1 282*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b0b1 283*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31 0x1b0b1 284*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05 0x1b0b1 285*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT12__GPIO5_IO06 0x1b0b1 286*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT13__GPIO5_IO07 0x1b0b1 287*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08 0x1b0b1 288*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09 0x1b0b1 289*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT16__GPIO5_IO10 0x1b0b1 290*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11 0x1b0b1 291*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b0b1 292*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13 0x1b0b1 293*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b0b1 294*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x1b0b1 295*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b0b1 296*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b0b1 297*f126890aSEmmanuel Vadot >; 298*f126890aSEmmanuel Vadot }; 299*f126890aSEmmanuel Vadot 300*f126890aSEmmanuel Vadot pinctrl_i2c1: i2c1grp { 301*f126890aSEmmanuel Vadot fsl,pins = < 302*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 303*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 304*f126890aSEmmanuel Vadot >; 305*f126890aSEmmanuel Vadot }; 306*f126890aSEmmanuel Vadot 307*f126890aSEmmanuel Vadot pinctrl_i2c1_gpio: i2c1gpiogrp { 308*f126890aSEmmanuel Vadot fsl,pins = < 309*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1 310*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1 311*f126890aSEmmanuel Vadot >; 312*f126890aSEmmanuel Vadot }; 313*f126890aSEmmanuel Vadot 314*f126890aSEmmanuel Vadot pinctrl_i2c2: i2c2grp { 315*f126890aSEmmanuel Vadot fsl,pins = < 316*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 317*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 318*f126890aSEmmanuel Vadot >; 319*f126890aSEmmanuel Vadot }; 320*f126890aSEmmanuel Vadot 321*f126890aSEmmanuel Vadot pinctrl_i2c2_gpio: i2c2gpiogrp { 322*f126890aSEmmanuel Vadot fsl,pins = < 323*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x4001b8b1 324*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x4001b8b1 325*f126890aSEmmanuel Vadot >; 326*f126890aSEmmanuel Vadot }; 327*f126890aSEmmanuel Vadot 328*f126890aSEmmanuel Vadot pinctrl_leds1: leds1grp { 329*f126890aSEmmanuel Vadot fsl,pins = < 330*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b1 /* RED_LED# */ 331*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_CS1__GPIO2_IO24 0x1b0b1 /* GREEN_LED# */ 332*f126890aSEmmanuel Vadot >; 333*f126890aSEmmanuel Vadot }; 334*f126890aSEmmanuel Vadot 335*f126890aSEmmanuel Vadot pinctrl_uart1: uart1grp { 336*f126890aSEmmanuel Vadot fsl,pins = < 337*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 338*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 339*f126890aSEmmanuel Vadot >; 340*f126890aSEmmanuel Vadot }; 341*f126890aSEmmanuel Vadot 342*f126890aSEmmanuel Vadot pinctrl_uart2: uart2grp { 343*f126890aSEmmanuel Vadot fsl,pins = < 344*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_7__UART2_TX_DATA 0x1b0b1 345*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_8__UART2_RX_DATA 0x1b0b1 346*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b0b1 347*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b0b1 348*f126890aSEmmanuel Vadot >; 349*f126890aSEmmanuel Vadot }; 350*f126890aSEmmanuel Vadot 351*f126890aSEmmanuel Vadot pinctrl_uart3: uart3grp { 352*f126890aSEmmanuel Vadot fsl,pins = < 353*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 354*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 355*f126890aSEmmanuel Vadot >; 356*f126890aSEmmanuel Vadot }; 357*f126890aSEmmanuel Vadot 358*f126890aSEmmanuel Vadot pinctrl_uart4: uart4grp { 359*f126890aSEmmanuel Vadot fsl,pins = < 360*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 361*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 362*f126890aSEmmanuel Vadot >; 363*f126890aSEmmanuel Vadot }; 364*f126890aSEmmanuel Vadot 365*f126890aSEmmanuel Vadot pinctrl_uart5: uart5grp { 366*f126890aSEmmanuel Vadot fsl,pins = < 367*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 368*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 369*f126890aSEmmanuel Vadot >; 370*f126890aSEmmanuel Vadot }; 371*f126890aSEmmanuel Vadot 372*f126890aSEmmanuel Vadot pinctrl_usbotg: usbotggrp { 373*f126890aSEmmanuel Vadot fsl,pins = < 374*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 375*f126890aSEmmanuel Vadot >; 376*f126890aSEmmanuel Vadot }; 377*f126890aSEmmanuel Vadot 378*f126890aSEmmanuel Vadot pinctrl_usdhc1: usdhc1grp { 379*f126890aSEmmanuel Vadot fsl,pins = < 380*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 381*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 382*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 383*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 384*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 385*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 386*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x17059 /* WIFI IRQ */ 387*f126890aSEmmanuel Vadot >; 388*f126890aSEmmanuel Vadot }; 389*f126890aSEmmanuel Vadot 390*f126890aSEmmanuel Vadot pinctrl_usdhc2: usdhc2grp { 391*f126890aSEmmanuel Vadot fsl,pins = < 392*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 393*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 394*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 395*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 396*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 397*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 398*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_EB0__GPIO2_IO28 0x1b0b1 /* EN_SD_POWER# */ 399*f126890aSEmmanuel Vadot >; 400*f126890aSEmmanuel Vadot }; 401*f126890aSEmmanuel Vadot 402*f126890aSEmmanuel Vadot pinctrl_usdhc3: usdhc3grp { 403*f126890aSEmmanuel Vadot fsl,pins = < 404*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 405*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 406*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 407*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 408*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 409*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 410*f126890aSEmmanuel Vadot >; 411*f126890aSEmmanuel Vadot }; 412*f126890aSEmmanuel Vadot}; 413*f126890aSEmmanuel Vadot 414*f126890aSEmmanuel Vadot&pcie { 415*f126890aSEmmanuel Vadot status = "okay"; 416*f126890aSEmmanuel Vadot}; 417*f126890aSEmmanuel Vadot 418*f126890aSEmmanuel Vadot&uart1 { 419*f126890aSEmmanuel Vadot pinctrl-names = "default"; 420*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart1>; 421*f126890aSEmmanuel Vadot status = "okay"; 422*f126890aSEmmanuel Vadot}; 423*f126890aSEmmanuel Vadot 424*f126890aSEmmanuel Vadot&uart2 { 425*f126890aSEmmanuel Vadot pinctrl-names = "default"; 426*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart2>; 427*f126890aSEmmanuel Vadot uart-has-rtscts; 428*f126890aSEmmanuel Vadot status = "okay"; 429*f126890aSEmmanuel Vadot}; 430*f126890aSEmmanuel Vadot 431*f126890aSEmmanuel Vadot&uart3 { 432*f126890aSEmmanuel Vadot pinctrl-names = "default"; 433*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart3>; 434*f126890aSEmmanuel Vadot status = "okay"; 435*f126890aSEmmanuel Vadot}; 436*f126890aSEmmanuel Vadot 437*f126890aSEmmanuel Vadot&uart4 { 438*f126890aSEmmanuel Vadot pinctrl-names = "default"; 439*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart4>; 440*f126890aSEmmanuel Vadot status = "okay"; 441*f126890aSEmmanuel Vadot}; 442*f126890aSEmmanuel Vadot 443*f126890aSEmmanuel Vadot&uart5 { 444*f126890aSEmmanuel Vadot pinctrl-names = "default"; 445*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart5>; 446*f126890aSEmmanuel Vadot status = "okay"; 447*f126890aSEmmanuel Vadot}; 448*f126890aSEmmanuel Vadot 449*f126890aSEmmanuel Vadot&usbh1 { 450*f126890aSEmmanuel Vadot status = "okay"; 451*f126890aSEmmanuel Vadot}; 452*f126890aSEmmanuel Vadot 453*f126890aSEmmanuel Vadot&usbotg { 454*f126890aSEmmanuel Vadot vbus-supply = <®_usb_otg_vbus>; 455*f126890aSEmmanuel Vadot pinctrl-names = "default"; 456*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usbotg>; 457*f126890aSEmmanuel Vadot disable-over-current; 458*f126890aSEmmanuel Vadot status = "okay"; 459*f126890aSEmmanuel Vadot}; 460*f126890aSEmmanuel Vadot 461*f126890aSEmmanuel Vadot/* SD */ 462*f126890aSEmmanuel Vadot&usdhc2 { 463*f126890aSEmmanuel Vadot pinctrl-names = "default"; 464*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc2>; 465*f126890aSEmmanuel Vadot vmmc-supply = <®_3p3v>; 466*f126890aSEmmanuel Vadot bus-width = <4>; 467*f126890aSEmmanuel Vadot fsl,wp-controller; 468*f126890aSEmmanuel Vadot status = "okay"; 469*f126890aSEmmanuel Vadot}; 470*f126890aSEmmanuel Vadot 471*f126890aSEmmanuel Vadot/* eMMC */ 472*f126890aSEmmanuel Vadot&usdhc3 { 473*f126890aSEmmanuel Vadot pinctrl-names = "default"; 474*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc3>; 475*f126890aSEmmanuel Vadot vmmc-supply = <®_3p3v>; 476*f126890aSEmmanuel Vadot bus-width = <4>; 477*f126890aSEmmanuel Vadot non-removable; 478*f126890aSEmmanuel Vadot status = "okay"; 479*f126890aSEmmanuel Vadot}; 480