1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright 2015 Linaro Limited 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot 6*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_RESET_MSM_GCC_8916_H 7*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_RESET_MSM_GCC_8916_H 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_BCR 0 10*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP1_BCR 1 11*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART1_BCR 2 12*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP2_BCR 3 13*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_UART2_BCR 4 14*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP3_BCR 5 15*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP4_BCR 6 16*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP5_BCR 7 17*c66ec88fSEmmanuel Vadot #define GCC_BLSP1_QUP6_BCR 8 18*c66ec88fSEmmanuel Vadot #define GCC_IMEM_BCR 9 19*c66ec88fSEmmanuel Vadot #define GCC_SMMU_BCR 10 20*c66ec88fSEmmanuel Vadot #define GCC_APSS_TCU_BCR 11 21*c66ec88fSEmmanuel Vadot #define GCC_SMMU_XPU_BCR 12 22*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_TBU_BCR 13 23*c66ec88fSEmmanuel Vadot #define GCC_PRNG_BCR 14 24*c66ec88fSEmmanuel Vadot #define GCC_BOOT_ROM_BCR 15 25*c66ec88fSEmmanuel Vadot #define GCC_CRYPTO_BCR 16 26*c66ec88fSEmmanuel Vadot #define GCC_SEC_CTRL_BCR 17 27*c66ec88fSEmmanuel Vadot #define GCC_AUDIO_CORE_BCR 18 28*c66ec88fSEmmanuel Vadot #define GCC_ULT_AUDIO_BCR 19 29*c66ec88fSEmmanuel Vadot #define GCC_DEHR_BCR 20 30*c66ec88fSEmmanuel Vadot #define GCC_SYSTEM_NOC_BCR 21 31*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BCR 22 32*c66ec88fSEmmanuel Vadot #define GCC_TCSR_BCR 23 33*c66ec88fSEmmanuel Vadot #define GCC_QDSS_BCR 24 34*c66ec88fSEmmanuel Vadot #define GCC_DCD_BCR 25 35*c66ec88fSEmmanuel Vadot #define GCC_MSG_RAM_BCR 26 36*c66ec88fSEmmanuel Vadot #define GCC_MPM_BCR 27 37*c66ec88fSEmmanuel Vadot #define GCC_SPMI_BCR 28 38*c66ec88fSEmmanuel Vadot #define GCC_SPDM_BCR 29 39*c66ec88fSEmmanuel Vadot #define GCC_MM_SPDM_BCR 30 40*c66ec88fSEmmanuel Vadot #define GCC_BIMC_BCR 31 41*c66ec88fSEmmanuel Vadot #define GCC_RBCPR_BCR 32 42*c66ec88fSEmmanuel Vadot #define GCC_TLMM_BCR 33 43*c66ec88fSEmmanuel Vadot #define GCC_USB_HS_BCR 34 44*c66ec88fSEmmanuel Vadot #define GCC_USB2A_PHY_BCR 35 45*c66ec88fSEmmanuel Vadot #define GCC_SDCC1_BCR 36 46*c66ec88fSEmmanuel Vadot #define GCC_SDCC2_BCR 37 47*c66ec88fSEmmanuel Vadot #define GCC_PDM_BCR 38 48*c66ec88fSEmmanuel Vadot #define GCC_SNOC_BUS_TIMEOUT0_BCR 39 49*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT0_BCR 40 50*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT1_BCR 41 51*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT2_BCR 42 52*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT3_BCR 43 53*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT4_BCR 44 54*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT5_BCR 45 55*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT6_BCR 46 56*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT7_BCR 47 57*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT8_BCR 48 58*c66ec88fSEmmanuel Vadot #define GCC_PCNOC_BUS_TIMEOUT9_BCR 49 59*c66ec88fSEmmanuel Vadot #define GCC_MMSS_BCR 50 60*c66ec88fSEmmanuel Vadot #define GCC_VENUS0_BCR 51 61*c66ec88fSEmmanuel Vadot #define GCC_MDSS_BCR 52 62*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_PHY0_BCR 53 63*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI0_BCR 54 64*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI0PHY_BCR 55 65*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI0RDI_BCR 56 66*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI0PIX_BCR 57 67*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_PHY1_BCR 58 68*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI1_BCR 59 69*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI1PHY_BCR 60 70*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI1RDI_BCR 61 71*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI1PIX_BCR 62 72*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_ISPIF_BCR 63 73*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CCI_BCR 64 74*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_MCLK0_BCR 65 75*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_MCLK1_BCR 66 76*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_GP0_BCR 67 77*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_GP1_BCR 68 78*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_TOP_BCR 69 79*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_MICRO_BCR 70 80*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_JPEG_BCR 71 81*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_VFE_BCR 72 82*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_CSI_VFE0_BCR 73 83*c66ec88fSEmmanuel Vadot #define GCC_OXILI_BCR 74 84*c66ec88fSEmmanuel Vadot #define GCC_GMEM_BCR 75 85*c66ec88fSEmmanuel Vadot #define GCC_CAMSS_AHB_BCR 76 86*c66ec88fSEmmanuel Vadot #define GCC_MDP_TBU_BCR 77 87*c66ec88fSEmmanuel Vadot #define GCC_GFX_TBU_BCR 78 88*c66ec88fSEmmanuel Vadot #define GCC_GFX_TCU_BCR 79 89*c66ec88fSEmmanuel Vadot #define GCC_MSS_TBU_AXI_BCR 80 90*c66ec88fSEmmanuel Vadot #define GCC_MSS_TBU_GSS_AXI_BCR 81 91*c66ec88fSEmmanuel Vadot #define GCC_MSS_TBU_Q6_AXI_BCR 82 92*c66ec88fSEmmanuel Vadot #define GCC_GTCU_AHB_BCR 83 93*c66ec88fSEmmanuel Vadot #define GCC_SMMU_CFG_BCR 84 94*c66ec88fSEmmanuel Vadot #define GCC_VFE_TBU_BCR 85 95*c66ec88fSEmmanuel Vadot #define GCC_VENUS_TBU_BCR 86 96*c66ec88fSEmmanuel Vadot #define GCC_JPEG_TBU_BCR 87 97*c66ec88fSEmmanuel Vadot #define GCC_PRONTO_TBU_BCR 88 98*c66ec88fSEmmanuel Vadot #define GCC_SMMU_CATS_BCR 89 99*c66ec88fSEmmanuel Vadot 100*c66ec88fSEmmanuel Vadot #endif 101