1*8cc087a1SEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2*8cc087a1SEmmanuel Vadot /* 3*8cc087a1SEmmanuel Vadot * Copyright (c) 2019 MediaTek Inc. 4*8cc087a1SEmmanuel Vadot * Author: Yong Liang <yong.liang@mediatek.com> 5*8cc087a1SEmmanuel Vadot */ 6*8cc087a1SEmmanuel Vadot 7*8cc087a1SEmmanuel Vadot #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8183 8*8cc087a1SEmmanuel Vadot #define _DT_BINDINGS_RESET_CONTROLLER_MT8183 9*8cc087a1SEmmanuel Vadot 10*8cc087a1SEmmanuel Vadot /* INFRACFG AO resets */ 11*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_THERM_SW_RST 0 12*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_USB_TOP_SW_RST 1 13*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MM_IOMMU_SW_RST 3 14*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC3_SW_RST 4 15*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC2_SW_RST 5 16*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC1_SW_RST 6 17*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC0_SW_RST 7 18*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_APDMA_SW_RST 9 19*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MIMP_D_SW_RST 10 20*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_BTIF_SW_RST 12 21*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_DISP_PWM_SW_RST 14 22*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_AUXADC_SW_RST 15 23*8cc087a1SEmmanuel Vadot 24*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_IRTX_SW_RST 32 25*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI0_SW_RST 33 26*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C0_SW_RST 34 27*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_SW_RST 35 28*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_SW_RST 36 29*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C3_SW_RST 37 30*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UART0_SW_RST 38 31*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UART1_SW_RST 39 32*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UART2_SW_RST 40 33*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_PWM_SW_RST 41 34*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI1_SW_RST 42 35*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C4_SW_RST 43 36*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_DVFSP_SW_RST 44 37*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI2_SW_RST 45 38*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI3_SW_RST 46 39*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UFSHCI_SW_RST 47 40*8cc087a1SEmmanuel Vadot 41*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_PMIC_WRAP_SW_RST 64 42*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPM_SW_RST 65 43*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_USBSIF_SW_RST 66 44*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_KP_SW_RST 68 45*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_APXGPT_SW_RST 69 46*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CLDMA_AO_SW_RST 70 47*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UNIPRO_UFS_SW_RST 71 48*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_DX_CC_SW_RST 72 49*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UFSPHY_SW_RST 73 50*8cc087a1SEmmanuel Vadot 51*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_DX_CC_SEC_SW_RST 96 52*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_GCE_SW_RST 97 53*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CLDMA_SW_RST 98 54*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_TRNG_SW_RST 99 55*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF_1_SW_RST 103 56*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF_SW_RST 104 57*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_IMM_SW_RST 105 58*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_ARB_SW_RST 106 59*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_IMM_SW_RST 107 60*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_ARB_SW_RST 108 61*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_SW_RST 109 62*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_IMM_SW_RST 110 63*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_ARB_SW_RST 111 64*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI4_SW_RST 112 65*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI5_SW_RST 113 66*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_INFRA2MFGAXI_CBIP_CLAS_SW_RST 114 67*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M0_CBIP_GLAS_OUT_SW_RST 115 68*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M1_CBIP_GLAS_OUT_SW_RST 116 69*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_UFS_AES_SW_RST 117 70*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_I2C_IRQ_SW_RST 118 71*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_I2C_DMA_SW_RST 119 72*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C6_SW_RST 120 73*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_GALS_SW_RST 121 74*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_IPU_GALS_SW_RST 122 75*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_CONN2AP_GALS_SW_RST 123 76*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF2_SW_RST 124 77*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF3_SW_RST 125 78*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C7_SW_RST 126 79*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C8_SW_RST 127 80*8cc087a1SEmmanuel Vadot 81*8cc087a1SEmmanuel Vadot #define MT8183_INFRACFG_SW_RST_NUM 128 82*8cc087a1SEmmanuel Vadot 83*8cc087a1SEmmanuel Vadot /* MMSYS resets */ 84*8cc087a1SEmmanuel Vadot #define MT8183_MMSYS_SW0_RST_B_DISP_DSI0 25 85*8cc087a1SEmmanuel Vadot 86*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_MM_SW_RST 1 87*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_MFG_SW_RST 2 88*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_VENC_SW_RST 3 89*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_VDEC_SW_RST 4 90*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_IMG_SW_RST 5 91*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_MD_SW_RST 7 92*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_CONN_SW_RST 9 93*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_CONN_MCU_SW_RST 12 94*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_IPU0_SW_RST 14 95*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_IPU1_SW_RST 15 96*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_AUDIO_SW_RST 17 97*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_CAMSYS_SW_RST 18 98*8cc087a1SEmmanuel Vadot 99*8cc087a1SEmmanuel Vadot #define MT8183_TOPRGU_SW_RST_NUM 19 100*8cc087a1SEmmanuel Vadot 101*8cc087a1SEmmanuel Vadot #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8183 */ 102